]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Account for the size of the chroma plane for the rotated gtt view
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac
CW
226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
8b99e68c
CW
229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
021357ac
CW
234}
235
5d536e28 236static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 237 .dot = { .min = 25000, .max = 350000 },
9c333719 238 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 239 .n = { .min = 2, .max = 16 },
0206e353
AJ
240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
247};
248
5d536e28
DV
249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
9c333719 251 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 252 .n = { .min = 2, .max = 16 },
5d536e28
DV
253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
e4b36699 262static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
e4b36699 273};
273e27ca 274
e4b36699 275static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
299};
300
273e27ca 301
e4b36699 302static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
044c7c41 314 },
e4b36699
KP
315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
044c7c41 341 },
e4b36699
KP
342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
044c7c41 355 },
e4b36699
KP
356};
357
f2b115e6 358static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 361 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
273e27ca 364 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
371};
372
f2b115e6 373static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
384};
385
273e27ca
EA
386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
b91ad0ec 391static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
402};
403
b91ad0ec 404static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
428};
429
273e27ca 430/* LVDS 100mhz refclk limits. */
b91ad0ec 431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
0206e353 439 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
0206e353 452 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
455};
456
dc730512 457static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 465 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 466 .n = { .min = 1, .max = 7 },
a0c4da24
JB
467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
b99ab663 469 .p1 = { .min = 2, .max = 3 },
5fdc9c49 470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
471};
472
ef9348c8
CML
473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 481 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
5ab7b0b7
ID
489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
e6292556 492 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
cdba954e
ACO
501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
fc596660 504 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
505}
506
e0638cdf
PZ
507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
4093561b 510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 511{
409ee761 512 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
513 struct intel_encoder *encoder;
514
409ee761 515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
d0737e1d
ACO
522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
a93e255f
ACO
528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
d0737e1d 530{
a93e255f 531 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 532 struct drm_connector *connector;
a93e255f 533 struct drm_connector_state *connector_state;
d0737e1d 534 struct intel_encoder *encoder;
a93e255f
ACO
535 int i, num_connectors = 0;
536
da3ced29 537 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
d0737e1d 542
a93e255f
ACO
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
d0737e1d 545 return true;
a93e255f
ACO
546 }
547
548 WARN_ON(num_connectors == 0);
d0737e1d
ACO
549
550 return false;
551}
552
a93e255f
ACO
553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 555{
a93e255f 556 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 557 const intel_limit_t *limit;
b91ad0ec 558
a93e255f 559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 560 if (intel_is_dual_link_lvds(dev)) {
1b894b59 561 if (refclk == 100000)
b91ad0ec
ZW
562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
1b894b59 566 if (refclk == 100000)
b91ad0ec
ZW
567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
c6bb3538 571 } else
b91ad0ec 572 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
573
574 return limit;
575}
576
a93e255f
ACO
577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 579{
a93e255f 580 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
581 const intel_limit_t *limit;
582
a93e255f 583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 584 if (intel_is_dual_link_lvds(dev))
e4b36699 585 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 586 else
e4b36699 587 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 590 limit = &intel_limits_g4x_hdmi;
a93e255f 591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 592 limit = &intel_limits_g4x_sdvo;
044c7c41 593 } else /* The option is for other outputs */
e4b36699 594 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
595
596 return limit;
597}
598
a93e255f
ACO
599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 601{
a93e255f 602 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
603 const intel_limit_t *limit;
604
5ab7b0b7
ID
605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
a93e255f 608 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 609 else if (IS_G4X(dev)) {
a93e255f 610 limit = intel_g4x_limit(crtc_state);
f2b115e6 611 } else if (IS_PINEVIEW(dev)) {
a93e255f 612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 613 limit = &intel_limits_pineview_lvds;
2177832f 614 else
f2b115e6 615 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
a0c4da24 618 } else if (IS_VALLEYVIEW(dev)) {
dc730512 619 limit = &intel_limits_vlv;
a6c45cf0 620 } else if (!IS_GEN2(dev)) {
a93e255f 621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
79e53945 625 } else {
a93e255f 626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 627 limit = &intel_limits_i8xx_lvds;
a93e255f 628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 629 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
630 else
631 limit = &intel_limits_i8xx_dac;
79e53945
JB
632 }
633 return limit;
634}
635
dccbea3b
ID
636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
f2b115e6 644/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 646{
2177832f
SL
647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
ed5ca77e 649 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 650 return 0;
fb03ac01
VS
651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
653
654 return clock->dot;
2177832f
SL
655}
656
7429e9d4
DV
657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
dccbea3b 662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 663{
7429e9d4 664 clock->m = i9xx_dpll_compute_m(clock);
79e53945 665 clock->p = clock->p1 * clock->p2;
ed5ca77e 666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 667 return 0;
fb03ac01
VS
668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
670
671 return clock->dot;
79e53945
JB
672}
673
dccbea3b 674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 679 return 0;
589eca67
ID
680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
682
683 return clock->dot / 5;
589eca67
ID
684}
685
dccbea3b 686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 691 return 0;
ef9348c8
CML
692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
695
696 return clock->dot / 5;
ef9348c8
CML
697}
698
7c04d1d9 699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
1b894b59
CW
705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
79e53945 708{
f01b7962
VS
709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
79e53945 711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 712 INTELPllInvalid("p1 out of range\n");
79e53945 713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 714 INTELPllInvalid("m2 out of range\n");
79e53945 715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 716 INTELPllInvalid("m1 out of range\n");
f01b7962 717
666a4537
WB
718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
666a4537 723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179 1153/* Only for pre-ILK configs */
55607e8a
DV
1154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
b24e7179 1156{
b24e7179
JB
1157 u32 val;
1158 bool cur_state;
1159
649636ef 1160 val = I915_READ(DPLL(pipe));
b24e7179 1161 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
b24e7179 1163 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
b24e7179 1165}
b24e7179 1166
23538ef1
JN
1167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
a580516d 1173 mutex_lock(&dev_priv->sb_lock);
23538ef1 1174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1175 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1176
1177 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
23538ef1 1179 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
23538ef1
JN
1181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
55607e8a 1185struct intel_shared_dpll *
e2b78267
DV
1186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1187{
1188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
6e3c9717 1190 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1191 return NULL;
1192
6e3c9717 1193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1194}
1195
040484af 1196/* For ILK+ */
55607e8a
DV
1197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
040484af 1200{
040484af 1201 bool cur_state;
5358901f 1202 struct intel_dpll_hw_state hw_state;
040484af 1203
87ad3212 1204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1205 return;
ee7b9f93 1206
5358901f 1207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
5358901f 1209 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1210 pll->name, onoff(state), onoff(cur_state));
040484af 1211}
040484af
JB
1212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
040484af 1216 bool cur_state;
ad80a810
PZ
1217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
040484af 1219
affa9354
PZ
1220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
649636ef 1222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1224 } else {
649636ef 1225 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
e2c719b7 1228 I915_STATE_WARN(cur_state != state,
040484af 1229 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1230 onoff(state), onoff(cur_state));
040484af
JB
1231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
040484af
JB
1238 u32 val;
1239 bool cur_state;
1240
649636ef 1241 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1242 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1243 I915_STATE_WARN(cur_state != state,
040484af 1244 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1245 onoff(state), onoff(cur_state));
040484af
JB
1246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
040484af
JB
1253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
3d13ef2e 1256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1257 return;
1258
bf507ef7 1259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1260 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1261 return;
1262
649636ef 1263 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1265}
1266
55607e8a
DV
1267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
040484af 1269{
040484af 1270 u32 val;
55607e8a 1271 bool cur_state;
040484af 1272
649636ef 1273 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1275 I915_STATE_WARN(cur_state != state,
55607e8a 1276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1277 onoff(state), onoff(cur_state));
040484af
JB
1278}
1279
b680c37a
DV
1280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
ea0760cf 1282{
bedd4dba 1283 struct drm_device *dev = dev_priv->dev;
f0f59a00 1284 i915_reg_t pp_reg;
ea0760cf
JB
1285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
0de3b485 1287 bool locked = true;
ea0760cf 1288
bedd4dba
JN
1289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
ea0760cf 1295 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
666a4537 1302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
ea0760cf
JB
1306 } else {
1307 pp_reg = PP_CONTROL;
bedd4dba
JN
1308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
ea0760cf
JB
1310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1315 locked = false;
1316
e2c719b7 1317 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1318 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1319 pipe_name(pipe));
ea0760cf
JB
1320}
1321
93ce0ba6
JN
1322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
d9d82081 1328 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1330 else
5efb3e28 1331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1332
e2c719b7 1333 I915_STATE_WARN(cur_state != state,
93ce0ba6 1334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1335 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
b840d907
JB
1340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
b24e7179 1342{
63d7bbe9 1343 bool cur_state;
702e7a56
PZ
1344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
4feed0eb 1346 enum intel_display_power_domain power_domain;
b24e7179 1347
b6b5d049
VS
1348 /* if we need the pipe quirk it must be always on */
1349 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1350 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1351 state = true;
1352
4feed0eb
ID
1353 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1354 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1355 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1356 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1357
1358 intel_display_power_put(dev_priv, power_domain);
1359 } else {
1360 cur_state = false;
69310161
PZ
1361 }
1362
e2c719b7 1363 I915_STATE_WARN(cur_state != state,
63d7bbe9 1364 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1365 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1366}
1367
931872fc
CW
1368static void assert_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane, bool state)
b24e7179 1370{
b24e7179 1371 u32 val;
931872fc 1372 bool cur_state;
b24e7179 1373
649636ef 1374 val = I915_READ(DSPCNTR(plane));
931872fc 1375 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1376 I915_STATE_WARN(cur_state != state,
931872fc 1377 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1378 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1379}
1380
931872fc
CW
1381#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1382#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1383
b24e7179
JB
1384static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe)
1386{
653e1026 1387 struct drm_device *dev = dev_priv->dev;
649636ef 1388 int i;
b24e7179 1389
653e1026
VS
1390 /* Primary planes are fixed to pipes on gen4+ */
1391 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1392 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1393 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1394 "plane %c assertion failure, should be disabled but not\n",
1395 plane_name(pipe));
19ec1358 1396 return;
28c05794 1397 }
19ec1358 1398
b24e7179 1399 /* Need to check both planes against the pipe */
055e393f 1400 for_each_pipe(dev_priv, i) {
649636ef
VS
1401 u32 val = I915_READ(DSPCNTR(i));
1402 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1403 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1404 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1405 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1406 plane_name(i), pipe_name(pipe));
b24e7179
JB
1407 }
1408}
1409
19332d7a
JB
1410static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
20674eef 1413 struct drm_device *dev = dev_priv->dev;
649636ef 1414 int sprite;
19332d7a 1415
7feb8b88 1416 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1417 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1418 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1419 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1420 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1421 sprite, pipe_name(pipe));
1422 }
666a4537 1423 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1424 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1425 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1426 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1427 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1428 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1429 }
1430 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1431 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1432 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1433 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1434 plane_name(pipe), pipe_name(pipe));
1435 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1436 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1437 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1438 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1439 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1440 }
1441}
1442
08c71e5e
VS
1443static void assert_vblank_disabled(struct drm_crtc *crtc)
1444{
e2c719b7 1445 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1446 drm_crtc_vblank_put(crtc);
1447}
1448
89eff4be 1449static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1450{
1451 u32 val;
1452 bool enabled;
1453
e2c719b7 1454 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1455
92f2584a
JB
1456 val = I915_READ(PCH_DREF_CONTROL);
1457 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1458 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1459 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1460}
1461
ab9412ba
DV
1462static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
92f2584a 1464{
92f2584a
JB
1465 u32 val;
1466 bool enabled;
1467
649636ef 1468 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1469 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1470 I915_STATE_WARN(enabled,
9db4a9c7
JB
1471 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1472 pipe_name(pipe));
92f2584a
JB
1473}
1474
4e634389
KP
1475static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1476 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1477{
1478 if ((val & DP_PORT_EN) == 0)
1479 return false;
1480
1481 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1482 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1483 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1484 return false;
44f37d1f
CML
1485 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1486 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1487 return false;
f0575e92
KP
1488 } else {
1489 if ((val & DP_PIPE_MASK) != (pipe << 30))
1490 return false;
1491 }
1492 return true;
1493}
1494
1519b995
KP
1495static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1496 enum pipe pipe, u32 val)
1497{
dc0fa718 1498 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1499 return false;
1500
1501 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1502 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1503 return false;
44f37d1f
CML
1504 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1505 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1506 return false;
1519b995 1507 } else {
dc0fa718 1508 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1509 return false;
1510 }
1511 return true;
1512}
1513
1514static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe, u32 val)
1516{
1517 if ((val & LVDS_PORT_EN) == 0)
1518 return false;
1519
1520 if (HAS_PCH_CPT(dev_priv->dev)) {
1521 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1522 return false;
1523 } else {
1524 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1525 return false;
1526 }
1527 return true;
1528}
1529
1530static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1531 enum pipe pipe, u32 val)
1532{
1533 if ((val & ADPA_DAC_ENABLE) == 0)
1534 return false;
1535 if (HAS_PCH_CPT(dev_priv->dev)) {
1536 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1537 return false;
1538 } else {
1539 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1540 return false;
1541 }
1542 return true;
1543}
1544
291906f1 1545static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1546 enum pipe pipe, i915_reg_t reg,
1547 u32 port_sel)
291906f1 1548{
47a05eca 1549 u32 val = I915_READ(reg);
e2c719b7 1550 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1551 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1552 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1553
e2c719b7 1554 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1555 && (val & DP_PIPEB_SELECT),
de9a35ab 1556 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1557}
1558
1559static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1560 enum pipe pipe, i915_reg_t reg)
291906f1 1561{
47a05eca 1562 u32 val = I915_READ(reg);
e2c719b7 1563 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1564 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1565 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1566
e2c719b7 1567 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1568 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1569 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1570}
1571
1572static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1573 enum pipe pipe)
1574{
291906f1 1575 u32 val;
291906f1 1576
f0575e92
KP
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1580
649636ef 1581 val = I915_READ(PCH_ADPA);
e2c719b7 1582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1583 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1584 pipe_name(pipe));
291906f1 1585
649636ef 1586 val = I915_READ(PCH_LVDS);
e2c719b7 1587 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1588 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1589 pipe_name(pipe));
291906f1 1590
e2debe91
PZ
1591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1594}
1595
d288f65f 1596static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1597 const struct intel_crtc_state *pipe_config)
87442f73 1598{
426115cf
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1601 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1602 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1603
426115cf 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1605
87442f73 1606 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1607 if (IS_MOBILE(dev_priv->dev))
426115cf 1608 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1609
426115cf
DV
1610 I915_WRITE(reg, dpll);
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1615 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1616
d288f65f 1617 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1618 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1619
1620 /* We do this three times for luck */
426115cf 1621 I915_WRITE(reg, dpll);
87442f73
DV
1622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
426115cf 1624 I915_WRITE(reg, dpll);
87442f73
DV
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
426115cf 1627 I915_WRITE(reg, dpll);
87442f73
DV
1628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
d288f65f 1632static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1633 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1634{
1635 struct drm_device *dev = crtc->base.dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int pipe = crtc->pipe;
1638 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1639 u32 tmp;
1640
1641 assert_pipe_disabled(dev_priv, crtc->pipe);
1642
a580516d 1643 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1644
1645 /* Enable back the 10bit clock to display controller */
1646 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1647 tmp |= DPIO_DCLKP_EN;
1648 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1649
54433e91
VS
1650 mutex_unlock(&dev_priv->sb_lock);
1651
9d556c99
CML
1652 /*
1653 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1654 */
1655 udelay(1);
1656
1657 /* Enable PLL */
d288f65f 1658 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1659
1660 /* Check PLL is locked */
a11b0703 1661 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1662 DRM_ERROR("PLL %d failed to lock\n", pipe);
1663
a11b0703 1664 /* not sure when this should be written */
d288f65f 1665 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1666 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1667}
1668
1c4e0274
VS
1669static int intel_num_dvo_pipes(struct drm_device *dev)
1670{
1671 struct intel_crtc *crtc;
1672 int count = 0;
1673
1674 for_each_intel_crtc(dev, crtc)
3538b9df 1675 count += crtc->base.state->active &&
409ee761 1676 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1677
1678 return count;
1679}
1680
66e3d5c0 1681static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1682{
66e3d5c0
DV
1683 struct drm_device *dev = crtc->base.dev;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1685 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1686 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1687
66e3d5c0 1688 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1689
63d7bbe9 1690 /* No really, not for ILK+ */
3d13ef2e 1691 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1692
1693 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1694 if (IS_MOBILE(dev) && !IS_I830(dev))
1695 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1696
1c4e0274
VS
1697 /* Enable DVO 2x clock on both PLLs if necessary */
1698 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1699 /*
1700 * It appears to be important that we don't enable this
1701 * for the current pipe before otherwise configuring the
1702 * PLL. No idea how this should be handled if multiple
1703 * DVO outputs are enabled simultaneosly.
1704 */
1705 dpll |= DPLL_DVO_2X_MODE;
1706 I915_WRITE(DPLL(!crtc->pipe),
1707 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1708 }
66e3d5c0 1709
c2b63374
VS
1710 /*
1711 * Apparently we need to have VGA mode enabled prior to changing
1712 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1713 * dividers, even though the register value does change.
1714 */
1715 I915_WRITE(reg, 0);
1716
8e7a65aa
VS
1717 I915_WRITE(reg, dpll);
1718
66e3d5c0
DV
1719 /* Wait for the clocks to stabilize. */
1720 POSTING_READ(reg);
1721 udelay(150);
1722
1723 if (INTEL_INFO(dev)->gen >= 4) {
1724 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1725 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1726 } else {
1727 /* The pixel multiplier can only be updated once the
1728 * DPLL is enabled and the clocks are stable.
1729 *
1730 * So write it again.
1731 */
1732 I915_WRITE(reg, dpll);
1733 }
63d7bbe9
JB
1734
1735 /* We do this three times for luck */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
66e3d5c0 1742 I915_WRITE(reg, dpll);
63d7bbe9
JB
1743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
1745}
1746
1747/**
50b44a44 1748 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1749 * @dev_priv: i915 private structure
1750 * @pipe: pipe PLL to disable
1751 *
1752 * Disable the PLL for @pipe, making sure the pipe is off first.
1753 *
1754 * Note! This is for pre-ILK only.
1755 */
1c4e0274 1756static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1757{
1c4e0274
VS
1758 struct drm_device *dev = crtc->base.dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 enum pipe pipe = crtc->pipe;
1761
1762 /* Disable DVO 2x clock on both PLLs if necessary */
1763 if (IS_I830(dev) &&
409ee761 1764 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1765 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1766 I915_WRITE(DPLL(PIPE_B),
1767 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1768 I915_WRITE(DPLL(PIPE_A),
1769 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1770 }
1771
b6b5d049
VS
1772 /* Don't disable pipe or pipe PLLs if needed */
1773 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1774 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1775 return;
1776
1777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
1779
b8afb911 1780 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1781 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1782}
1783
f6071166
JB
1784static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1785{
b8afb911 1786 u32 val;
f6071166
JB
1787
1788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
1790
e5cbfbfb
ID
1791 /*
1792 * Leave integrated clock source and reference clock enabled for pipe B.
1793 * The latter is needed for VGA hotplug / manual detection.
1794 */
b8afb911 1795 val = DPLL_VGA_MODE_DIS;
f6071166 1796 if (pipe == PIPE_B)
60bfe44f 1797 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1798 I915_WRITE(DPLL(pipe), val);
1799 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1800
1801}
1802
1803static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1804{
d752048d 1805 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1806 u32 val;
1807
a11b0703
VS
1808 /* Make sure the pipe isn't still relying on us */
1809 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1810
a11b0703 1811 /* Set PLL en = 0 */
60bfe44f
VS
1812 val = DPLL_SSC_REF_CLK_CHV |
1813 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1814 if (pipe != PIPE_A)
1815 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1816 I915_WRITE(DPLL(pipe), val);
1817 POSTING_READ(DPLL(pipe));
d752048d 1818
a580516d 1819 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1820
1821 /* Disable 10bit clock to display controller */
1822 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1823 val &= ~DPIO_DCLKP_EN;
1824 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1825
a580516d 1826 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1827}
1828
e4607fcf 1829void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1830 struct intel_digital_port *dport,
1831 unsigned int expected_mask)
89b667f8
JB
1832{
1833 u32 port_mask;
f0f59a00 1834 i915_reg_t dpll_reg;
89b667f8 1835
e4607fcf
CML
1836 switch (dport->port) {
1837 case PORT_B:
89b667f8 1838 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1839 dpll_reg = DPLL(0);
e4607fcf
CML
1840 break;
1841 case PORT_C:
89b667f8 1842 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1843 dpll_reg = DPLL(0);
9b6de0a1 1844 expected_mask <<= 4;
00fc31b7
CML
1845 break;
1846 case PORT_D:
1847 port_mask = DPLL_PORTD_READY_MASK;
1848 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1849 break;
1850 default:
1851 BUG();
1852 }
89b667f8 1853
9b6de0a1
VS
1854 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1855 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1856 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1857}
1858
b14b1055
DV
1859static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1860{
1861 struct drm_device *dev = crtc->base.dev;
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1864
be19f0ff
CW
1865 if (WARN_ON(pll == NULL))
1866 return;
1867
3e369b76 1868 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1869 if (pll->active == 0) {
1870 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1871 WARN_ON(pll->on);
1872 assert_shared_dpll_disabled(dev_priv, pll);
1873
1874 pll->mode_set(dev_priv, pll);
1875 }
1876}
1877
92f2584a 1878/**
85b3894f 1879 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1880 * @dev_priv: i915 private structure
1881 * @pipe: pipe PLL to enable
1882 *
1883 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1884 * drives the transcoder clock.
1885 */
85b3894f 1886static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1887{
3d13ef2e
DL
1888 struct drm_device *dev = crtc->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1890 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1891
87a875bb 1892 if (WARN_ON(pll == NULL))
48da64a8
CW
1893 return;
1894
3e369b76 1895 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1896 return;
ee7b9f93 1897
74dd6928 1898 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1899 pll->name, pll->active, pll->on,
e2b78267 1900 crtc->base.base.id);
92f2584a 1901
cdbd2316
DV
1902 if (pll->active++) {
1903 WARN_ON(!pll->on);
e9d6944e 1904 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1905 return;
1906 }
f4a091c7 1907 WARN_ON(pll->on);
ee7b9f93 1908
bd2bb1b9
PZ
1909 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1910
46edb027 1911 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1912 pll->enable(dev_priv, pll);
ee7b9f93 1913 pll->on = true;
92f2584a
JB
1914}
1915
f6daaec2 1916static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1917{
3d13ef2e
DL
1918 struct drm_device *dev = crtc->base.dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1920 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1921
92f2584a 1922 /* PCH only available on ILK+ */
80aa9312
JB
1923 if (INTEL_INFO(dev)->gen < 5)
1924 return;
1925
eddfcbcd
ML
1926 if (pll == NULL)
1927 return;
92f2584a 1928
eddfcbcd 1929 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1930 return;
7a419866 1931
46edb027
DV
1932 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1933 pll->name, pll->active, pll->on,
e2b78267 1934 crtc->base.base.id);
7a419866 1935
48da64a8 1936 if (WARN_ON(pll->active == 0)) {
e9d6944e 1937 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1938 return;
1939 }
1940
e9d6944e 1941 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1942 WARN_ON(!pll->on);
cdbd2316 1943 if (--pll->active)
7a419866 1944 return;
ee7b9f93 1945
46edb027 1946 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1947 pll->disable(dev_priv, pll);
ee7b9f93 1948 pll->on = false;
bd2bb1b9
PZ
1949
1950 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1951}
1952
b8a4f404
PZ
1953static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1954 enum pipe pipe)
040484af 1955{
23670b32 1956 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1957 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1959 i915_reg_t reg;
1960 uint32_t val, pipeconf_val;
040484af
JB
1961
1962 /* PCH only available on ILK+ */
55522f37 1963 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1964
1965 /* Make sure PCH DPLL is enabled */
e72f9fbf 1966 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1967 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1968
1969 /* FDI must be feeding us bits for PCH ports */
1970 assert_fdi_tx_enabled(dev_priv, pipe);
1971 assert_fdi_rx_enabled(dev_priv, pipe);
1972
23670b32
DV
1973 if (HAS_PCH_CPT(dev)) {
1974 /* Workaround: Set the timing override bit before enabling the
1975 * pch transcoder. */
1976 reg = TRANS_CHICKEN2(pipe);
1977 val = I915_READ(reg);
1978 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1979 I915_WRITE(reg, val);
59c859d6 1980 }
23670b32 1981
ab9412ba 1982 reg = PCH_TRANSCONF(pipe);
040484af 1983 val = I915_READ(reg);
5f7f726d 1984 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1985
1986 if (HAS_PCH_IBX(dev_priv->dev)) {
1987 /*
c5de7c6f
VS
1988 * Make the BPC in transcoder be consistent with
1989 * that in pipeconf reg. For HDMI we must use 8bpc
1990 * here for both 8bpc and 12bpc.
e9bcff5c 1991 */
dfd07d72 1992 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1993 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1994 val |= PIPECONF_8BPC;
1995 else
1996 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1997 }
5f7f726d
PZ
1998
1999 val &= ~TRANS_INTERLACE_MASK;
2000 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2001 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2002 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2003 val |= TRANS_LEGACY_INTERLACED_ILK;
2004 else
2005 val |= TRANS_INTERLACED;
5f7f726d
PZ
2006 else
2007 val |= TRANS_PROGRESSIVE;
2008
040484af
JB
2009 I915_WRITE(reg, val | TRANS_ENABLE);
2010 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2011 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2012}
2013
8fb033d7 2014static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2015 enum transcoder cpu_transcoder)
040484af 2016{
8fb033d7 2017 u32 val, pipeconf_val;
8fb033d7
PZ
2018
2019 /* PCH only available on ILK+ */
55522f37 2020 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2021
8fb033d7 2022 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2023 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2024 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2025
223a6fdf 2026 /* Workaround: set timing override bit. */
36c0d0cf 2027 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2028 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2029 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2030
25f3ef11 2031 val = TRANS_ENABLE;
937bb610 2032 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2033
9a76b1c6
PZ
2034 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2035 PIPECONF_INTERLACED_ILK)
a35f2679 2036 val |= TRANS_INTERLACED;
8fb033d7
PZ
2037 else
2038 val |= TRANS_PROGRESSIVE;
2039
ab9412ba
DV
2040 I915_WRITE(LPT_TRANSCONF, val);
2041 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2042 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2043}
2044
b8a4f404
PZ
2045static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2046 enum pipe pipe)
040484af 2047{
23670b32 2048 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2049 i915_reg_t reg;
2050 uint32_t val;
040484af
JB
2051
2052 /* FDI relies on the transcoder */
2053 assert_fdi_tx_disabled(dev_priv, pipe);
2054 assert_fdi_rx_disabled(dev_priv, pipe);
2055
291906f1
JB
2056 /* Ports must be off as well */
2057 assert_pch_ports_disabled(dev_priv, pipe);
2058
ab9412ba 2059 reg = PCH_TRANSCONF(pipe);
040484af
JB
2060 val = I915_READ(reg);
2061 val &= ~TRANS_ENABLE;
2062 I915_WRITE(reg, val);
2063 /* wait for PCH transcoder off, transcoder state */
2064 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2065 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2066
c465613b 2067 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2068 /* Workaround: Clear the timing override chicken bit again. */
2069 reg = TRANS_CHICKEN2(pipe);
2070 val = I915_READ(reg);
2071 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2072 I915_WRITE(reg, val);
2073 }
040484af
JB
2074}
2075
ab4d966c 2076static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2077{
8fb033d7
PZ
2078 u32 val;
2079
ab9412ba 2080 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2081 val &= ~TRANS_ENABLE;
ab9412ba 2082 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2083 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2084 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2085 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2086
2087 /* Workaround: clear timing override bit. */
36c0d0cf 2088 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2090 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2091}
2092
b24e7179 2093/**
309cfea8 2094 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2095 * @crtc: crtc responsible for the pipe
b24e7179 2096 *
0372264a 2097 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2098 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2099 */
e1fdc473 2100static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2101{
0372264a
PZ
2102 struct drm_device *dev = crtc->base.dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 enum pipe pipe = crtc->pipe;
1a70a728 2105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2106 enum pipe pch_transcoder;
f0f59a00 2107 i915_reg_t reg;
b24e7179
JB
2108 u32 val;
2109
9e2ee2dd
VS
2110 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2111
58c6eaa2 2112 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2113 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2114 assert_sprites_disabled(dev_priv, pipe);
2115
681e5811 2116 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2117 pch_transcoder = TRANSCODER_A;
2118 else
2119 pch_transcoder = pipe;
2120
b24e7179
JB
2121 /*
2122 * A pipe without a PLL won't actually be able to drive bits from
2123 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2124 * need the check.
2125 */
50360403 2126 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2127 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2128 assert_dsi_pll_enabled(dev_priv);
2129 else
2130 assert_pll_enabled(dev_priv, pipe);
040484af 2131 else {
6e3c9717 2132 if (crtc->config->has_pch_encoder) {
040484af 2133 /* if driving the PCH, we need FDI enabled */
cc391bbb 2134 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2135 assert_fdi_tx_pll_enabled(dev_priv,
2136 (enum pipe) cpu_transcoder);
040484af
JB
2137 }
2138 /* FIXME: assert CPU port conditions for SNB+ */
2139 }
b24e7179 2140
702e7a56 2141 reg = PIPECONF(cpu_transcoder);
b24e7179 2142 val = I915_READ(reg);
7ad25d48 2143 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2144 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2145 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2146 return;
7ad25d48 2147 }
00d70b15
CW
2148
2149 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2150 POSTING_READ(reg);
b7792d8b
VS
2151
2152 /*
2153 * Until the pipe starts DSL will read as 0, which would cause
2154 * an apparent vblank timestamp jump, which messes up also the
2155 * frame count when it's derived from the timestamps. So let's
2156 * wait for the pipe to start properly before we call
2157 * drm_crtc_vblank_on()
2158 */
2159 if (dev->max_vblank_count == 0 &&
2160 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2161 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2162}
2163
2164/**
309cfea8 2165 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2166 * @crtc: crtc whose pipes is to be disabled
b24e7179 2167 *
575f7ab7
VS
2168 * Disable the pipe of @crtc, making sure that various hardware
2169 * specific requirements are met, if applicable, e.g. plane
2170 * disabled, panel fitter off, etc.
b24e7179
JB
2171 *
2172 * Will wait until the pipe has shut down before returning.
2173 */
575f7ab7 2174static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2175{
575f7ab7 2176 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2177 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2178 enum pipe pipe = crtc->pipe;
f0f59a00 2179 i915_reg_t reg;
b24e7179
JB
2180 u32 val;
2181
9e2ee2dd
VS
2182 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2183
b24e7179
JB
2184 /*
2185 * Make sure planes won't keep trying to pump pixels to us,
2186 * or we might hang the display.
2187 */
2188 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2189 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2190 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2191
702e7a56 2192 reg = PIPECONF(cpu_transcoder);
b24e7179 2193 val = I915_READ(reg);
00d70b15
CW
2194 if ((val & PIPECONF_ENABLE) == 0)
2195 return;
2196
67adc644
VS
2197 /*
2198 * Double wide has implications for planes
2199 * so best keep it disabled when not needed.
2200 */
6e3c9717 2201 if (crtc->config->double_wide)
67adc644
VS
2202 val &= ~PIPECONF_DOUBLE_WIDE;
2203
2204 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2205 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2206 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2207 val &= ~PIPECONF_ENABLE;
2208
2209 I915_WRITE(reg, val);
2210 if ((val & PIPECONF_ENABLE) == 0)
2211 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2212}
2213
693db184
CW
2214static bool need_vtd_wa(struct drm_device *dev)
2215{
2216#ifdef CONFIG_INTEL_IOMMU
2217 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2218 return true;
2219#endif
2220 return false;
2221}
2222
832be82f
VS
2223static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2224{
2225 return IS_GEN2(dev_priv) ? 2048 : 4096;
2226}
2227
7b49f948
VS
2228static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2229 uint64_t fb_modifier, unsigned int cpp)
2230{
2231 switch (fb_modifier) {
2232 case DRM_FORMAT_MOD_NONE:
2233 return cpp;
2234 case I915_FORMAT_MOD_X_TILED:
2235 if (IS_GEN2(dev_priv))
2236 return 128;
2237 else
2238 return 512;
2239 case I915_FORMAT_MOD_Y_TILED:
2240 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2241 return 128;
2242 else
2243 return 512;
2244 case I915_FORMAT_MOD_Yf_TILED:
2245 switch (cpp) {
2246 case 1:
2247 return 64;
2248 case 2:
2249 case 4:
2250 return 128;
2251 case 8:
2252 case 16:
2253 return 256;
2254 default:
2255 MISSING_CASE(cpp);
2256 return cpp;
2257 }
2258 break;
2259 default:
2260 MISSING_CASE(fb_modifier);
2261 return cpp;
2262 }
2263}
2264
832be82f
VS
2265unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2266 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2267{
832be82f
VS
2268 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2269 return 1;
2270 else
2271 return intel_tile_size(dev_priv) /
2272 intel_tile_width(dev_priv, fb_modifier, cpp);
6761dd31
TU
2273}
2274
2275unsigned int
2276intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2277 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2278{
832be82f
VS
2279 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2280 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2281
2282 return ALIGN(height, tile_height);
a57ce0b2
JB
2283}
2284
75c82a53 2285static void
f64b98cd
TU
2286intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2287 const struct drm_plane_state *plane_state)
2288{
832be82f 2289 struct drm_i915_private *dev_priv = to_i915(fb->dev);
7723f47d 2290 struct intel_rotation_info *info = &view->params.rotated;
d9b3288e 2291 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2292
f64b98cd
TU
2293 *view = i915_ggtt_view_normal;
2294
50470bb0 2295 if (!plane_state)
75c82a53 2296 return;
50470bb0 2297
121920fa 2298 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2299 return;
50470bb0 2300
9abc4648 2301 *view = i915_ggtt_view_rotated;
50470bb0
TU
2302
2303 info->height = fb->height;
2304 info->pixel_format = fb->pixel_format;
2305 info->pitch = fb->pitches[0];
89e3e142 2306 info->uv_offset = fb->offsets[1];
50470bb0
TU
2307 info->fb_modifier = fb->modifier[0];
2308
d9b3288e
VS
2309 tile_size = intel_tile_size(dev_priv);
2310
2311 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
b16bb01f 2312 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
d9b3288e
VS
2313 tile_height = tile_size / tile_width;
2314
2315 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
84fe03f7 2316 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
d9b3288e 2317 info->size = info->width_pages * info->height_pages * tile_size;
84fe03f7 2318
89e3e142 2319 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2320 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
d9b3288e
VS
2321 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2322 tile_height = tile_size / tile_width;
2323
2324 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
832be82f 2325 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
d9b3288e 2326 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
89e3e142 2327 }
f64b98cd
TU
2328}
2329
603525d7 2330static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2331{
2332 if (INTEL_INFO(dev_priv)->gen >= 9)
2333 return 256 * 1024;
985b8bb4 2334 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2335 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2336 return 128 * 1024;
2337 else if (INTEL_INFO(dev_priv)->gen >= 4)
2338 return 4 * 1024;
2339 else
44c5905e 2340 return 0;
4e9a86b6
VS
2341}
2342
603525d7
VS
2343static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2344 uint64_t fb_modifier)
2345{
2346 switch (fb_modifier) {
2347 case DRM_FORMAT_MOD_NONE:
2348 return intel_linear_alignment(dev_priv);
2349 case I915_FORMAT_MOD_X_TILED:
2350 if (INTEL_INFO(dev_priv)->gen >= 9)
2351 return 256 * 1024;
2352 return 0;
2353 case I915_FORMAT_MOD_Y_TILED:
2354 case I915_FORMAT_MOD_Yf_TILED:
2355 return 1 * 1024 * 1024;
2356 default:
2357 MISSING_CASE(fb_modifier);
2358 return 0;
2359 }
2360}
2361
127bd2ac 2362int
850c4cdc
TU
2363intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2364 struct drm_framebuffer *fb,
7580d774 2365 const struct drm_plane_state *plane_state)
6b95a207 2366{
850c4cdc 2367 struct drm_device *dev = fb->dev;
ce453d81 2368 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2369 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2370 struct i915_ggtt_view view;
6b95a207
KH
2371 u32 alignment;
2372 int ret;
2373
ebcdd39e
MR
2374 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2375
603525d7 2376 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2377
75c82a53 2378 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2379
693db184
CW
2380 /* Note that the w/a also requires 64 PTE of padding following the
2381 * bo. We currently fill all unused PTE with the shadow page and so
2382 * we should always have valid PTE following the scanout preventing
2383 * the VT-d warning.
2384 */
2385 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2386 alignment = 256 * 1024;
2387
d6dd6843
PZ
2388 /*
2389 * Global gtt pte registers are special registers which actually forward
2390 * writes to a chunk of system memory. Which means that there is no risk
2391 * that the register values disappear as soon as we call
2392 * intel_runtime_pm_put(), so it is correct to wrap only the
2393 * pin/unpin/fence and not more.
2394 */
2395 intel_runtime_pm_get(dev_priv);
2396
7580d774
ML
2397 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2398 &view);
48b956c5 2399 if (ret)
b26a6b35 2400 goto err_pm;
6b95a207
KH
2401
2402 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2403 * fence, whereas 965+ only requires a fence if using
2404 * framebuffer compression. For simplicity, we always install
2405 * a fence as the cost is not that onerous.
2406 */
9807216f
VK
2407 if (view.type == I915_GGTT_VIEW_NORMAL) {
2408 ret = i915_gem_object_get_fence(obj);
2409 if (ret == -EDEADLK) {
2410 /*
2411 * -EDEADLK means there are no free fences
2412 * no pending flips.
2413 *
2414 * This is propagated to atomic, but it uses
2415 * -EDEADLK to force a locking recovery, so
2416 * change the returned error to -EBUSY.
2417 */
2418 ret = -EBUSY;
2419 goto err_unpin;
2420 } else if (ret)
2421 goto err_unpin;
1690e1eb 2422
9807216f
VK
2423 i915_gem_object_pin_fence(obj);
2424 }
6b95a207 2425
d6dd6843 2426 intel_runtime_pm_put(dev_priv);
6b95a207 2427 return 0;
48b956c5
CW
2428
2429err_unpin:
f64b98cd 2430 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2431err_pm:
d6dd6843 2432 intel_runtime_pm_put(dev_priv);
48b956c5 2433 return ret;
6b95a207
KH
2434}
2435
82bc3b2d
TU
2436static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2437 const struct drm_plane_state *plane_state)
1690e1eb 2438{
82bc3b2d 2439 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2440 struct i915_ggtt_view view;
82bc3b2d 2441
ebcdd39e
MR
2442 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2443
75c82a53 2444 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2445
9807216f
VK
2446 if (view.type == I915_GGTT_VIEW_NORMAL)
2447 i915_gem_object_unpin_fence(obj);
2448
f64b98cd 2449 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2450}
2451
c2c75131
DV
2452/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2453 * is assumed to be a power-of-two. */
54ea9da8
VS
2454u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2455 int *x, int *y,
2456 uint64_t fb_modifier,
2457 unsigned int cpp,
2458 unsigned int pitch)
c2c75131 2459{
b5c65338 2460 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
d843310d 2461 unsigned int tile_size, tile_width, tile_height;
bc752862 2462 unsigned int tile_rows, tiles;
c2c75131 2463
d843310d
VS
2464 tile_size = intel_tile_size(dev_priv);
2465 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2466 tile_height = tile_size / tile_width;
2467
2468 tile_rows = *y / tile_height;
2469 *y %= tile_height;
c2c75131 2470
d843310d
VS
2471 tiles = *x / (tile_width/cpp);
2472 *x %= tile_width/cpp;
bc752862 2473
d843310d 2474 return tile_rows * pitch * tile_height + tiles * tile_size;
bc752862 2475 } else {
4e9a86b6 2476 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2477 unsigned int offset;
2478
2479 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2480 *y = (offset & alignment) / pitch;
2481 *x = ((offset & alignment) - *y * pitch) / cpp;
2482 return offset & ~alignment;
bc752862 2483 }
c2c75131
DV
2484}
2485
b35d63fa 2486static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2487{
2488 switch (format) {
2489 case DISPPLANE_8BPP:
2490 return DRM_FORMAT_C8;
2491 case DISPPLANE_BGRX555:
2492 return DRM_FORMAT_XRGB1555;
2493 case DISPPLANE_BGRX565:
2494 return DRM_FORMAT_RGB565;
2495 default:
2496 case DISPPLANE_BGRX888:
2497 return DRM_FORMAT_XRGB8888;
2498 case DISPPLANE_RGBX888:
2499 return DRM_FORMAT_XBGR8888;
2500 case DISPPLANE_BGRX101010:
2501 return DRM_FORMAT_XRGB2101010;
2502 case DISPPLANE_RGBX101010:
2503 return DRM_FORMAT_XBGR2101010;
2504 }
2505}
2506
bc8d7dff
DL
2507static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2508{
2509 switch (format) {
2510 case PLANE_CTL_FORMAT_RGB_565:
2511 return DRM_FORMAT_RGB565;
2512 default:
2513 case PLANE_CTL_FORMAT_XRGB_8888:
2514 if (rgb_order) {
2515 if (alpha)
2516 return DRM_FORMAT_ABGR8888;
2517 else
2518 return DRM_FORMAT_XBGR8888;
2519 } else {
2520 if (alpha)
2521 return DRM_FORMAT_ARGB8888;
2522 else
2523 return DRM_FORMAT_XRGB8888;
2524 }
2525 case PLANE_CTL_FORMAT_XRGB_2101010:
2526 if (rgb_order)
2527 return DRM_FORMAT_XBGR2101010;
2528 else
2529 return DRM_FORMAT_XRGB2101010;
2530 }
2531}
2532
5724dbd1 2533static bool
f6936e29
DV
2534intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2535 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2536{
2537 struct drm_device *dev = crtc->base.dev;
3badb49f 2538 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2539 struct drm_i915_gem_object *obj = NULL;
2540 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2541 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2542 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2543 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2544 PAGE_SIZE);
2545
2546 size_aligned -= base_aligned;
46f297fb 2547
ff2652ea
CW
2548 if (plane_config->size == 0)
2549 return false;
2550
3badb49f
PZ
2551 /* If the FB is too big, just don't use it since fbdev is not very
2552 * important and we should probably use that space with FBC or other
2553 * features. */
2554 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2555 return false;
2556
12c83d99
TU
2557 mutex_lock(&dev->struct_mutex);
2558
f37b5c2b
DV
2559 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2560 base_aligned,
2561 base_aligned,
2562 size_aligned);
12c83d99
TU
2563 if (!obj) {
2564 mutex_unlock(&dev->struct_mutex);
484b41dd 2565 return false;
12c83d99 2566 }
46f297fb 2567
49af449b
DL
2568 obj->tiling_mode = plane_config->tiling;
2569 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2570 obj->stride = fb->pitches[0];
46f297fb 2571
6bf129df
DL
2572 mode_cmd.pixel_format = fb->pixel_format;
2573 mode_cmd.width = fb->width;
2574 mode_cmd.height = fb->height;
2575 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2576 mode_cmd.modifier[0] = fb->modifier[0];
2577 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2578
6bf129df 2579 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2580 &mode_cmd, obj)) {
46f297fb
JB
2581 DRM_DEBUG_KMS("intel fb init failed\n");
2582 goto out_unref_obj;
2583 }
12c83d99 2584
46f297fb 2585 mutex_unlock(&dev->struct_mutex);
484b41dd 2586
f6936e29 2587 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2588 return true;
46f297fb
JB
2589
2590out_unref_obj:
2591 drm_gem_object_unreference(&obj->base);
2592 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2593 return false;
2594}
2595
afd65eb4
MR
2596/* Update plane->state->fb to match plane->fb after driver-internal updates */
2597static void
2598update_state_fb(struct drm_plane *plane)
2599{
2600 if (plane->fb == plane->state->fb)
2601 return;
2602
2603 if (plane->state->fb)
2604 drm_framebuffer_unreference(plane->state->fb);
2605 plane->state->fb = plane->fb;
2606 if (plane->state->fb)
2607 drm_framebuffer_reference(plane->state->fb);
2608}
2609
5724dbd1 2610static void
f6936e29
DV
2611intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2612 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2613{
2614 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2615 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2616 struct drm_crtc *c;
2617 struct intel_crtc *i;
2ff8fde1 2618 struct drm_i915_gem_object *obj;
88595ac9 2619 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2620 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2621 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2622 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2623 struct intel_plane_state *intel_state =
2624 to_intel_plane_state(plane_state);
88595ac9 2625 struct drm_framebuffer *fb;
484b41dd 2626
2d14030b 2627 if (!plane_config->fb)
484b41dd
JB
2628 return;
2629
f6936e29 2630 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2631 fb = &plane_config->fb->base;
2632 goto valid_fb;
f55548b5 2633 }
484b41dd 2634
2d14030b 2635 kfree(plane_config->fb);
484b41dd
JB
2636
2637 /*
2638 * Failed to alloc the obj, check to see if we should share
2639 * an fb with another CRTC instead
2640 */
70e1e0ec 2641 for_each_crtc(dev, c) {
484b41dd
JB
2642 i = to_intel_crtc(c);
2643
2644 if (c == &intel_crtc->base)
2645 continue;
2646
2ff8fde1
MR
2647 if (!i->active)
2648 continue;
2649
88595ac9
DV
2650 fb = c->primary->fb;
2651 if (!fb)
484b41dd
JB
2652 continue;
2653
88595ac9 2654 obj = intel_fb_obj(fb);
2ff8fde1 2655 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2656 drm_framebuffer_reference(fb);
2657 goto valid_fb;
484b41dd
JB
2658 }
2659 }
88595ac9 2660
200757f5
MR
2661 /*
2662 * We've failed to reconstruct the BIOS FB. Current display state
2663 * indicates that the primary plane is visible, but has a NULL FB,
2664 * which will lead to problems later if we don't fix it up. The
2665 * simplest solution is to just disable the primary plane now and
2666 * pretend the BIOS never had it enabled.
2667 */
2668 to_intel_plane_state(plane_state)->visible = false;
2669 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2670 intel_pre_disable_primary(&intel_crtc->base);
2671 intel_plane->disable_plane(primary, &intel_crtc->base);
2672
88595ac9
DV
2673 return;
2674
2675valid_fb:
f44e2659
VS
2676 plane_state->src_x = 0;
2677 plane_state->src_y = 0;
be5651f2
ML
2678 plane_state->src_w = fb->width << 16;
2679 plane_state->src_h = fb->height << 16;
2680
f44e2659
VS
2681 plane_state->crtc_x = 0;
2682 plane_state->crtc_y = 0;
be5651f2
ML
2683 plane_state->crtc_w = fb->width;
2684 plane_state->crtc_h = fb->height;
2685
0a8d8a86
MR
2686 intel_state->src.x1 = plane_state->src_x;
2687 intel_state->src.y1 = plane_state->src_y;
2688 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2689 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2690 intel_state->dst.x1 = plane_state->crtc_x;
2691 intel_state->dst.y1 = plane_state->crtc_y;
2692 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2693 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2694
88595ac9
DV
2695 obj = intel_fb_obj(fb);
2696 if (obj->tiling_mode != I915_TILING_NONE)
2697 dev_priv->preserve_bios_swizzle = true;
2698
be5651f2
ML
2699 drm_framebuffer_reference(fb);
2700 primary->fb = primary->state->fb = fb;
36750f28 2701 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2702 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2703 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2704}
2705
a8d201af
ML
2706static void i9xx_update_primary_plane(struct drm_plane *primary,
2707 const struct intel_crtc_state *crtc_state,
2708 const struct intel_plane_state *plane_state)
81255565 2709{
a8d201af 2710 struct drm_device *dev = primary->dev;
81255565 2711 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2713 struct drm_framebuffer *fb = plane_state->base.fb;
2714 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2715 int plane = intel_crtc->plane;
54ea9da8 2716 u32 linear_offset;
81255565 2717 u32 dspcntr;
f0f59a00 2718 i915_reg_t reg = DSPCNTR(plane);
ac484963 2719 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2720 int x = plane_state->src.x1 >> 16;
2721 int y = plane_state->src.y1 >> 16;
c9ba6fad 2722
f45651ba
VS
2723 dspcntr = DISPPLANE_GAMMA_ENABLE;
2724
fdd508a6 2725 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2726
2727 if (INTEL_INFO(dev)->gen < 4) {
2728 if (intel_crtc->pipe == PIPE_B)
2729 dspcntr |= DISPPLANE_SEL_PIPE_B;
2730
2731 /* pipesrc and dspsize control the size that is scaled from,
2732 * which should always be the user's requested size.
2733 */
2734 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2735 ((crtc_state->pipe_src_h - 1) << 16) |
2736 (crtc_state->pipe_src_w - 1));
f45651ba 2737 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2738 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2739 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2740 ((crtc_state->pipe_src_h - 1) << 16) |
2741 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2742 I915_WRITE(PRIMPOS(plane), 0);
2743 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2744 }
81255565 2745
57779d06
VS
2746 switch (fb->pixel_format) {
2747 case DRM_FORMAT_C8:
81255565
JB
2748 dspcntr |= DISPPLANE_8BPP;
2749 break;
57779d06 2750 case DRM_FORMAT_XRGB1555:
57779d06 2751 dspcntr |= DISPPLANE_BGRX555;
81255565 2752 break;
57779d06
VS
2753 case DRM_FORMAT_RGB565:
2754 dspcntr |= DISPPLANE_BGRX565;
2755 break;
2756 case DRM_FORMAT_XRGB8888:
57779d06
VS
2757 dspcntr |= DISPPLANE_BGRX888;
2758 break;
2759 case DRM_FORMAT_XBGR8888:
57779d06
VS
2760 dspcntr |= DISPPLANE_RGBX888;
2761 break;
2762 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2763 dspcntr |= DISPPLANE_BGRX101010;
2764 break;
2765 case DRM_FORMAT_XBGR2101010:
57779d06 2766 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2767 break;
2768 default:
baba133a 2769 BUG();
81255565 2770 }
57779d06 2771
f45651ba
VS
2772 if (INTEL_INFO(dev)->gen >= 4 &&
2773 obj->tiling_mode != I915_TILING_NONE)
2774 dspcntr |= DISPPLANE_TILED;
81255565 2775
de1aa629
VS
2776 if (IS_G4X(dev))
2777 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2778
ac484963 2779 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2780
c2c75131
DV
2781 if (INTEL_INFO(dev)->gen >= 4) {
2782 intel_crtc->dspaddr_offset =
ce1e5c14 2783 intel_compute_tile_offset(dev_priv, &x, &y,
ac484963 2784 fb->modifier[0], cpp,
ce1e5c14 2785 fb->pitches[0]);
c2c75131
DV
2786 linear_offset -= intel_crtc->dspaddr_offset;
2787 } else {
e506a0c6 2788 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2789 }
e506a0c6 2790
a8d201af 2791 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2792 dspcntr |= DISPPLANE_ROTATE_180;
2793
a8d201af
ML
2794 x += (crtc_state->pipe_src_w - 1);
2795 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2796
2797 /* Finding the last pixel of the last line of the display
2798 data and adding to linear_offset*/
2799 linear_offset +=
a8d201af 2800 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2801 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2802 }
2803
2db3366b
PZ
2804 intel_crtc->adjusted_x = x;
2805 intel_crtc->adjusted_y = y;
2806
48404c1e
SJ
2807 I915_WRITE(reg, dspcntr);
2808
01f2c773 2809 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2810 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2811 I915_WRITE(DSPSURF(plane),
2812 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2813 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2814 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2815 } else
f343c5f6 2816 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2817 POSTING_READ(reg);
17638cd6
JB
2818}
2819
a8d201af
ML
2820static void i9xx_disable_primary_plane(struct drm_plane *primary,
2821 struct drm_crtc *crtc)
17638cd6
JB
2822{
2823 struct drm_device *dev = crtc->dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2826 int plane = intel_crtc->plane;
f45651ba 2827
a8d201af
ML
2828 I915_WRITE(DSPCNTR(plane), 0);
2829 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2830 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2831 else
2832 I915_WRITE(DSPADDR(plane), 0);
2833 POSTING_READ(DSPCNTR(plane));
2834}
c9ba6fad 2835
a8d201af
ML
2836static void ironlake_update_primary_plane(struct drm_plane *primary,
2837 const struct intel_crtc_state *crtc_state,
2838 const struct intel_plane_state *plane_state)
2839{
2840 struct drm_device *dev = primary->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2843 struct drm_framebuffer *fb = plane_state->base.fb;
2844 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2845 int plane = intel_crtc->plane;
54ea9da8 2846 u32 linear_offset;
a8d201af
ML
2847 u32 dspcntr;
2848 i915_reg_t reg = DSPCNTR(plane);
ac484963 2849 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2850 int x = plane_state->src.x1 >> 16;
2851 int y = plane_state->src.y1 >> 16;
c9ba6fad 2852
f45651ba 2853 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2854 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2855
2856 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2857 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2858
57779d06
VS
2859 switch (fb->pixel_format) {
2860 case DRM_FORMAT_C8:
17638cd6
JB
2861 dspcntr |= DISPPLANE_8BPP;
2862 break;
57779d06
VS
2863 case DRM_FORMAT_RGB565:
2864 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2865 break;
57779d06 2866 case DRM_FORMAT_XRGB8888:
57779d06
VS
2867 dspcntr |= DISPPLANE_BGRX888;
2868 break;
2869 case DRM_FORMAT_XBGR8888:
57779d06
VS
2870 dspcntr |= DISPPLANE_RGBX888;
2871 break;
2872 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2873 dspcntr |= DISPPLANE_BGRX101010;
2874 break;
2875 case DRM_FORMAT_XBGR2101010:
57779d06 2876 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2877 break;
2878 default:
baba133a 2879 BUG();
17638cd6
JB
2880 }
2881
2882 if (obj->tiling_mode != I915_TILING_NONE)
2883 dspcntr |= DISPPLANE_TILED;
17638cd6 2884
f45651ba 2885 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2886 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2887
ac484963 2888 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2889 intel_crtc->dspaddr_offset =
ce1e5c14 2890 intel_compute_tile_offset(dev_priv, &x, &y,
ac484963 2891 fb->modifier[0], cpp,
ce1e5c14 2892 fb->pitches[0]);
c2c75131 2893 linear_offset -= intel_crtc->dspaddr_offset;
a8d201af 2894 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2895 dspcntr |= DISPPLANE_ROTATE_180;
2896
2897 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2898 x += (crtc_state->pipe_src_w - 1);
2899 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2900
2901 /* Finding the last pixel of the last line of the display
2902 data and adding to linear_offset*/
2903 linear_offset +=
a8d201af 2904 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2905 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2906 }
2907 }
2908
2db3366b
PZ
2909 intel_crtc->adjusted_x = x;
2910 intel_crtc->adjusted_y = y;
2911
48404c1e 2912 I915_WRITE(reg, dspcntr);
17638cd6 2913
01f2c773 2914 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2915 I915_WRITE(DSPSURF(plane),
2916 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2917 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2918 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2919 } else {
2920 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2921 I915_WRITE(DSPLINOFF(plane), linear_offset);
2922 }
17638cd6 2923 POSTING_READ(reg);
17638cd6
JB
2924}
2925
7b49f948
VS
2926u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2927 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2928{
7b49f948 2929 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2930 return 64;
7b49f948
VS
2931 } else {
2932 int cpp = drm_format_plane_cpp(pixel_format, 0);
2933
2934 return intel_tile_width(dev_priv, fb_modifier, cpp);
b321803d
DL
2935 }
2936}
2937
44eb0cb9
MK
2938u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2939 struct drm_i915_gem_object *obj,
2940 unsigned int plane)
121920fa 2941{
ce7f1728 2942 struct i915_ggtt_view view;
dedf278c 2943 struct i915_vma *vma;
44eb0cb9 2944 u64 offset;
121920fa 2945
e7941294 2946 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
ce7f1728 2947 intel_plane->base.state);
121920fa 2948
ce7f1728 2949 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2950 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2951 view.type))
dedf278c
TU
2952 return -1;
2953
44eb0cb9 2954 offset = vma->node.start;
dedf278c
TU
2955
2956 if (plane == 1) {
7723f47d 2957 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2958 PAGE_SIZE;
2959 }
2960
44eb0cb9
MK
2961 WARN_ON(upper_32_bits(offset));
2962
2963 return lower_32_bits(offset);
121920fa
TU
2964}
2965
e435d6e5
ML
2966static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2967{
2968 struct drm_device *dev = intel_crtc->base.dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970
2971 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2972 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2973 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2974}
2975
a1b2278e
CK
2976/*
2977 * This function detaches (aka. unbinds) unused scalers in hardware
2978 */
0583236e 2979static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2980{
a1b2278e
CK
2981 struct intel_crtc_scaler_state *scaler_state;
2982 int i;
2983
a1b2278e
CK
2984 scaler_state = &intel_crtc->config->scaler_state;
2985
2986 /* loop through and disable scalers that aren't in use */
2987 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2988 if (!scaler_state->scalers[i].in_use)
2989 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2990 }
2991}
2992
6156a456 2993u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2994{
6156a456 2995 switch (pixel_format) {
d161cf7a 2996 case DRM_FORMAT_C8:
c34ce3d1 2997 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2998 case DRM_FORMAT_RGB565:
c34ce3d1 2999 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3000 case DRM_FORMAT_XBGR8888:
c34ce3d1 3001 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3002 case DRM_FORMAT_XRGB8888:
c34ce3d1 3003 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3004 /*
3005 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3006 * to be already pre-multiplied. We need to add a knob (or a different
3007 * DRM_FORMAT) for user-space to configure that.
3008 */
f75fb42a 3009 case DRM_FORMAT_ABGR8888:
c34ce3d1 3010 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3012 case DRM_FORMAT_ARGB8888:
c34ce3d1 3013 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3014 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3015 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3016 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3017 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3018 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3019 case DRM_FORMAT_YUYV:
c34ce3d1 3020 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3021 case DRM_FORMAT_YVYU:
c34ce3d1 3022 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3023 case DRM_FORMAT_UYVY:
c34ce3d1 3024 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3025 case DRM_FORMAT_VYUY:
c34ce3d1 3026 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3027 default:
4249eeef 3028 MISSING_CASE(pixel_format);
70d21f0e 3029 }
8cfcba41 3030
c34ce3d1 3031 return 0;
6156a456 3032}
70d21f0e 3033
6156a456
CK
3034u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3035{
6156a456 3036 switch (fb_modifier) {
30af77c4 3037 case DRM_FORMAT_MOD_NONE:
70d21f0e 3038 break;
30af77c4 3039 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3040 return PLANE_CTL_TILED_X;
b321803d 3041 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3042 return PLANE_CTL_TILED_Y;
b321803d 3043 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3044 return PLANE_CTL_TILED_YF;
70d21f0e 3045 default:
6156a456 3046 MISSING_CASE(fb_modifier);
70d21f0e 3047 }
8cfcba41 3048
c34ce3d1 3049 return 0;
6156a456 3050}
70d21f0e 3051
6156a456
CK
3052u32 skl_plane_ctl_rotation(unsigned int rotation)
3053{
3b7a5119 3054 switch (rotation) {
6156a456
CK
3055 case BIT(DRM_ROTATE_0):
3056 break;
1e8df167
SJ
3057 /*
3058 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3059 * while i915 HW rotation is clockwise, thats why this swapping.
3060 */
3b7a5119 3061 case BIT(DRM_ROTATE_90):
1e8df167 3062 return PLANE_CTL_ROTATE_270;
3b7a5119 3063 case BIT(DRM_ROTATE_180):
c34ce3d1 3064 return PLANE_CTL_ROTATE_180;
3b7a5119 3065 case BIT(DRM_ROTATE_270):
1e8df167 3066 return PLANE_CTL_ROTATE_90;
6156a456
CK
3067 default:
3068 MISSING_CASE(rotation);
3069 }
3070
c34ce3d1 3071 return 0;
6156a456
CK
3072}
3073
a8d201af
ML
3074static void skylake_update_primary_plane(struct drm_plane *plane,
3075 const struct intel_crtc_state *crtc_state,
3076 const struct intel_plane_state *plane_state)
6156a456 3077{
a8d201af 3078 struct drm_device *dev = plane->dev;
6156a456 3079 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3081 struct drm_framebuffer *fb = plane_state->base.fb;
3082 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3083 int pipe = intel_crtc->pipe;
3084 u32 plane_ctl, stride_div, stride;
3085 u32 tile_height, plane_offset, plane_size;
a8d201af 3086 unsigned int rotation = plane_state->base.rotation;
6156a456 3087 int x_offset, y_offset;
44eb0cb9 3088 u32 surf_addr;
a8d201af
ML
3089 int scaler_id = plane_state->scaler_id;
3090 int src_x = plane_state->src.x1 >> 16;
3091 int src_y = plane_state->src.y1 >> 16;
3092 int src_w = drm_rect_width(&plane_state->src) >> 16;
3093 int src_h = drm_rect_height(&plane_state->src) >> 16;
3094 int dst_x = plane_state->dst.x1;
3095 int dst_y = plane_state->dst.y1;
3096 int dst_w = drm_rect_width(&plane_state->dst);
3097 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3098
6156a456
CK
3099 plane_ctl = PLANE_CTL_ENABLE |
3100 PLANE_CTL_PIPE_GAMMA_ENABLE |
3101 PLANE_CTL_PIPE_CSC_ENABLE;
3102
3103 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3104 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3105 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3106 plane_ctl |= skl_plane_ctl_rotation(rotation);
3107
7b49f948 3108 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3109 fb->pixel_format);
dedf278c 3110 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3111
a42e5a23
PZ
3112 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3113
3b7a5119 3114 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3115 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3116
3b7a5119 3117 /* stride = Surface height in tiles */
832be82f 3118 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3119 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3120 x_offset = stride * tile_height - src_y - src_h;
3121 y_offset = src_x;
6156a456 3122 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3123 } else {
3124 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3125 x_offset = src_x;
3126 y_offset = src_y;
6156a456 3127 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3128 }
3129 plane_offset = y_offset << 16 | x_offset;
b321803d 3130
2db3366b
PZ
3131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
70d21f0e 3134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
121920fa 3154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
a8d201af
ML
3159static void skylake_disable_primary_plane(struct drm_plane *primary,
3160 struct drm_crtc *crtc)
17638cd6
JB
3161{
3162 struct drm_device *dev = crtc->dev;
3163 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3164 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3165
a8d201af
ML
3166 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3167 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
29b9bde6 3170
a8d201af
ML
3171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 /* Support for kgdboc is disabled, this needs a major rework. */
3177 DRM_ERROR("legacy panic handler not supported any more.\n");
3178
3179 return -ENODEV;
81255565
JB
3180}
3181
7514747d 3182static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3183{
96a02917
VS
3184 struct drm_crtc *crtc;
3185
70e1e0ec 3186 for_each_crtc(dev, crtc) {
96a02917
VS
3187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
7514747d
VS
3193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
7514747d 3197 struct drm_crtc *crtc;
96a02917 3198
70e1e0ec 3199 for_each_crtc(dev, crtc) {
11c22da6
ML
3200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
96a02917 3202
11c22da6 3203 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3204 plane_state = to_intel_plane_state(plane->base.state);
3205
a8d201af
ML
3206 if (plane_state->visible)
3207 plane->update_plane(&plane->base,
3208 to_intel_crtc_state(crtc->state),
3209 plane_state);
11c22da6
ML
3210
3211 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3212 }
3213}
3214
7514747d
VS
3215void intel_prepare_reset(struct drm_device *dev)
3216{
3217 /* no reset support for gen2 */
3218 if (IS_GEN2(dev))
3219 return;
3220
3221 /* reset doesn't touch the display */
3222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3223 return;
3224
3225 drm_modeset_lock_all(dev);
f98ce92f
VS
3226 /*
3227 * Disabling the crtcs gracefully seems nicer. Also the
3228 * g33 docs say we should at least disable all the planes.
3229 */
6b72d486 3230 intel_display_suspend(dev);
7514747d
VS
3231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
11c22da6
ML
3255 *
3256 * FIXME: Atomic will make this obsolete since we won't schedule
3257 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3258 */
3259 intel_update_primary_planes(dev);
3260 return;
3261 }
3262
3263 /*
3264 * The display has been reset as well,
3265 * so need a full re-initialization.
3266 */
3267 intel_runtime_pm_disable_interrupts(dev_priv);
3268 intel_runtime_pm_enable_interrupts(dev_priv);
3269
3270 intel_modeset_init_hw(dev);
3271
3272 spin_lock_irq(&dev_priv->irq_lock);
3273 if (dev_priv->display.hpd_irq_setup)
3274 dev_priv->display.hpd_irq_setup(dev);
3275 spin_unlock_irq(&dev_priv->irq_lock);
3276
043e9bda 3277 intel_display_resume(dev);
7514747d
VS
3278
3279 intel_hpd_init(dev_priv);
3280
3281 drm_modeset_unlock_all(dev);
3282}
3283
7d5e3799
CW
3284static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3289 bool pending;
3290
3291 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3292 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3293 return false;
3294
5e2d7afc 3295 spin_lock_irq(&dev->event_lock);
7d5e3799 3296 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3297 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3298
3299 return pending;
3300}
3301
bfd16b2a
ML
3302static void intel_update_pipe_config(struct intel_crtc *crtc,
3303 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3304{
3305 struct drm_device *dev = crtc->base.dev;
3306 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3307 struct intel_crtc_state *pipe_config =
3308 to_intel_crtc_state(crtc->base.state);
e30e8f75 3309
bfd16b2a
ML
3310 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3311 crtc->base.mode = crtc->base.state->mode;
3312
3313 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3314 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3315 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3316
44522d85
ML
3317 if (HAS_DDI(dev))
3318 intel_set_pipe_csc(&crtc->base);
3319
e30e8f75
GP
3320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
e30e8f75
GP
3327 */
3328
e30e8f75 3329 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3330 ((pipe_config->pipe_src_w - 1) << 16) |
3331 (pipe_config->pipe_src_h - 1));
3332
3333 /* on skylake this is done by detaching scalers */
3334 if (INTEL_INFO(dev)->gen >= 9) {
3335 skl_detach_scalers(crtc);
3336
3337 if (pipe_config->pch_pfit.enabled)
3338 skylake_pfit_enable(crtc);
3339 } else if (HAS_PCH_SPLIT(dev)) {
3340 if (pipe_config->pch_pfit.enabled)
3341 ironlake_pfit_enable(crtc);
3342 else if (old_crtc_state->pch_pfit.enabled)
3343 ironlake_pfit_disable(crtc, true);
e30e8f75 3344 }
e30e8f75
GP
3345}
3346
5e84e1a4
ZW
3347static void intel_fdi_normal_train(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 int pipe = intel_crtc->pipe;
f0f59a00
VS
3353 i915_reg_t reg;
3354 u32 temp;
5e84e1a4
ZW
3355
3356 /* enable normal train */
3357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
61e499bf 3359 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3360 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3361 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3365 }
5e84e1a4
ZW
3366 I915_WRITE(reg, temp);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 if (HAS_PCH_CPT(dev)) {
3371 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3372 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3373 } else {
3374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_NONE;
3376 }
3377 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3378
3379 /* wait one idle pattern time */
3380 POSTING_READ(reg);
3381 udelay(1000);
357555c0
JB
3382
3383 /* IVB wants error correction enabled */
3384 if (IS_IVYBRIDGE(dev))
3385 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3386 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3387}
3388
8db9d77b
ZW
3389/* The FDI link training functions for ILK/Ibexpeak. */
3390static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3391{
3392 struct drm_device *dev = crtc->dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3395 int pipe = intel_crtc->pipe;
f0f59a00
VS
3396 i915_reg_t reg;
3397 u32 temp, tries;
8db9d77b 3398
1c8562f6 3399 /* FDI needs bits from pipe first */
0fc932b8 3400 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3401
e1a44743
AJ
3402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
5eddb70b
CW
3404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
e1a44743
AJ
3406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
e1a44743
AJ
3410 udelay(150);
3411
8db9d77b 3412 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
627eb5a3 3415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3420
5eddb70b
CW
3421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
8db9d77b
ZW
3423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
8db9d77b
ZW
3428 udelay(150);
3429
5b2adf89 3430 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3434
5eddb70b 3435 reg = FDI_RX_IIR(pipe);
e1a44743 3436 for (tries = 0; tries < 5; tries++) {
5eddb70b 3437 temp = I915_READ(reg);
8db9d77b
ZW
3438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3443 break;
3444 }
8db9d77b 3445 }
e1a44743 3446 if (tries == 5)
5eddb70b 3447 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3448
3449 /* Train 2 */
5eddb70b
CW
3450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
8db9d77b
ZW
3452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3454 I915_WRITE(reg, temp);
8db9d77b 3455
5eddb70b
CW
3456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
8db9d77b
ZW
3458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3460 I915_WRITE(reg, temp);
8db9d77b 3461
5eddb70b
CW
3462 POSTING_READ(reg);
3463 udelay(150);
8db9d77b 3464
5eddb70b 3465 reg = FDI_RX_IIR(pipe);
e1a44743 3466 for (tries = 0; tries < 5; tries++) {
5eddb70b 3467 temp = I915_READ(reg);
8db9d77b
ZW
3468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
8db9d77b 3475 }
e1a44743 3476 if (tries == 5)
5eddb70b 3477 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3478
3479 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3480
8db9d77b
ZW
3481}
3482
0206e353 3483static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
f0f59a00
VS
3497 i915_reg_t reg;
3498 u32 temp, i, retry;
8db9d77b 3499
e1a44743
AJ
3500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
5eddb70b
CW
3502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
e1a44743
AJ
3504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
e1a44743
AJ
3509 udelay(150);
3510
8db9d77b 3511 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
627eb5a3 3514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3522
d74cf324
DV
3523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
5eddb70b
CW
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
8db9d77b
ZW
3528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
5eddb70b
CW
3535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
8db9d77b
ZW
3538 udelay(150);
3539
0206e353 3540 for (i = 0; i < 4; i++) {
5eddb70b
CW
3541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
8db9d77b
ZW
3543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
8db9d77b
ZW
3548 udelay(500);
3549
fa37d39e
SP
3550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
8db9d77b 3560 }
fa37d39e
SP
3561 if (retry < 5)
3562 break;
8db9d77b
ZW
3563 }
3564 if (i == 4)
5eddb70b 3565 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3566
3567 /* Train 2 */
5eddb70b
CW
3568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
8db9d77b
ZW
3570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
5eddb70b 3577 I915_WRITE(reg, temp);
8db9d77b 3578
5eddb70b
CW
3579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
8db9d77b
ZW
3581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
5eddb70b
CW
3588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
8db9d77b
ZW
3591 udelay(150);
3592
0206e353 3593 for (i = 0; i < 4; i++) {
5eddb70b
CW
3594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
8db9d77b
ZW
3596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
8db9d77b
ZW
3601 udelay(500);
3602
fa37d39e
SP
3603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
8db9d77b 3613 }
fa37d39e
SP
3614 if (retry < 5)
3615 break;
8db9d77b
ZW
3616 }
3617 if (i == 4)
5eddb70b 3618 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
357555c0
JB
3623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
f0f59a00
VS
3630 i915_reg_t reg;
3631 u32 temp, i, j;
357555c0
JB
3632
3633 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3634 for train result */
3635 reg = FDI_RX_IMR(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_RX_SYMBOL_LOCK;
3638 temp &= ~FDI_RX_BIT_LOCK;
3639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
3642 udelay(150);
3643
01a415fd
DV
3644 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3645 I915_READ(FDI_RX_IIR(pipe)));
3646
139ccd3f
JB
3647 /* Try each vswing and preemphasis setting twice before moving on */
3648 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3649 /* disable first in case we need to retry */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3653 temp &= ~FDI_TX_ENABLE;
3654 I915_WRITE(reg, temp);
357555c0 3655
139ccd3f
JB
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_AUTO;
3659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3660 temp &= ~FDI_RX_ENABLE;
3661 I915_WRITE(reg, temp);
357555c0 3662
139ccd3f 3663 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
139ccd3f 3666 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3668 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3670 temp |= snb_b_fdi_train_param[j/2];
3671 temp |= FDI_COMPOSITE_SYNC;
3672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3673
139ccd3f
JB
3674 I915_WRITE(FDI_RX_MISC(pipe),
3675 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3676
139ccd3f 3677 reg = FDI_RX_CTL(pipe);
357555c0 3678 temp = I915_READ(reg);
139ccd3f
JB
3679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3682
139ccd3f
JB
3683 POSTING_READ(reg);
3684 udelay(1); /* should be 0.5us */
357555c0 3685
139ccd3f
JB
3686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3690
139ccd3f
JB
3691 if (temp & FDI_RX_BIT_LOCK ||
3692 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3694 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3695 i);
3696 break;
3697 }
3698 udelay(1); /* should be 0.5us */
3699 }
3700 if (i == 4) {
3701 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3702 continue;
3703 }
357555c0 3704
139ccd3f 3705 /* Train 2 */
357555c0
JB
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
139ccd3f
JB
3708 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3710 I915_WRITE(reg, temp);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3716 I915_WRITE(reg, temp);
3717
3718 POSTING_READ(reg);
139ccd3f 3719 udelay(2); /* should be 1.5us */
357555c0 3720
139ccd3f
JB
3721 for (i = 0; i < 4; i++) {
3722 reg = FDI_RX_IIR(pipe);
3723 temp = I915_READ(reg);
3724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3725
139ccd3f
JB
3726 if (temp & FDI_RX_SYMBOL_LOCK ||
3727 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3728 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3729 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3730 i);
3731 goto train_done;
3732 }
3733 udelay(2); /* should be 1.5us */
357555c0 3734 }
139ccd3f
JB
3735 if (i == 4)
3736 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3737 }
357555c0 3738
139ccd3f 3739train_done:
357555c0
JB
3740 DRM_DEBUG_KMS("FDI train done.\n");
3741}
3742
88cefb6c 3743static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3744{
88cefb6c 3745 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3746 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3747 int pipe = intel_crtc->pipe;
f0f59a00
VS
3748 i915_reg_t reg;
3749 u32 temp;
c64e311e 3750
c98e9dcf 3751 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
627eb5a3 3754 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3755 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3757 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3758
3759 POSTING_READ(reg);
c98e9dcf
JB
3760 udelay(200);
3761
3762 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3763 temp = I915_READ(reg);
3764 I915_WRITE(reg, temp | FDI_PCDCLK);
3765
3766 POSTING_READ(reg);
c98e9dcf
JB
3767 udelay(200);
3768
20749730
PZ
3769 /* Enable CPU FDI TX PLL, always on for Ironlake */
3770 reg = FDI_TX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3773 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3774
20749730
PZ
3775 POSTING_READ(reg);
3776 udelay(100);
6be4a607 3777 }
0e23b99d
JB
3778}
3779
88cefb6c
DV
3780static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3781{
3782 struct drm_device *dev = intel_crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 int pipe = intel_crtc->pipe;
f0f59a00
VS
3785 i915_reg_t reg;
3786 u32 temp;
88cefb6c
DV
3787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
0fc932b8
JB
3810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
f0f59a00
VS
3816 i915_reg_t reg;
3817 u32 temp;
0fc932b8
JB
3818
3819 /* disable CPU FDI tx and PCH FDI rx */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3823 POSTING_READ(reg);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~(0x7 << 16);
dfd07d72 3828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3829 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3830
3831 POSTING_READ(reg);
3832 udelay(100);
3833
3834 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3835 if (HAS_PCH_IBX(dev))
6f06ce18 3836 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3837
3838 /* still set train pattern 1 */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1;
3843 I915_WRITE(reg, temp);
3844
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if (HAS_PCH_CPT(dev)) {
3848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3850 } else {
3851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 }
3854 /* BPC in FDI rx is consistent with that in PIPECONF */
3855 temp &= ~(0x07 << 16);
dfd07d72 3856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3857 I915_WRITE(reg, temp);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861}
3862
5dce5b93
CW
3863bool intel_has_pending_fb_unpin(struct drm_device *dev)
3864{
3865 struct intel_crtc *crtc;
3866
3867 /* Note that we don't need to be called with mode_config.lock here
3868 * as our list of CRTC objects is static for the lifetime of the
3869 * device and so cannot disappear as we iterate. Similarly, we can
3870 * happily treat the predicates as racy, atomic checks as userspace
3871 * cannot claim and pin a new fb without at least acquring the
3872 * struct_mutex and so serialising with us.
3873 */
d3fcc808 3874 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3875 if (atomic_read(&crtc->unpin_work_count) == 0)
3876 continue;
3877
3878 if (crtc->unpin_work)
3879 intel_wait_for_vblank(dev, crtc->pipe);
3880
3881 return true;
3882 }
3883
3884 return false;
3885}
3886
d6bbafa1
CW
3887static void page_flip_completed(struct intel_crtc *intel_crtc)
3888{
3889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3890 struct intel_unpin_work *work = intel_crtc->unpin_work;
3891
3892 /* ensure that the unpin work is consistent wrt ->pending. */
3893 smp_rmb();
3894 intel_crtc->unpin_work = NULL;
3895
3896 if (work->event)
3897 drm_send_vblank_event(intel_crtc->base.dev,
3898 intel_crtc->pipe,
3899 work->event);
3900
3901 drm_crtc_vblank_put(&intel_crtc->base);
3902
3903 wake_up_all(&dev_priv->pending_flip_queue);
3904 queue_work(dev_priv->wq, &work->work);
3905
3906 trace_i915_flip_complete(intel_crtc->plane,
3907 work->pending_flip_obj);
3908}
3909
5008e874 3910static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3911{
0f91128d 3912 struct drm_device *dev = crtc->dev;
5bb61643 3913 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3914 long ret;
e6c3a2a6 3915
2c10d571 3916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3917
3918 ret = wait_event_interruptible_timeout(
3919 dev_priv->pending_flip_queue,
3920 !intel_crtc_has_pending_flip(crtc),
3921 60*HZ);
3922
3923 if (ret < 0)
3924 return ret;
3925
3926 if (ret == 0) {
9c787942 3927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3928
5e2d7afc 3929 spin_lock_irq(&dev->event_lock);
9c787942
CW
3930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
5e2d7afc 3934 spin_unlock_irq(&dev->event_lock);
9c787942 3935 }
5bb61643 3936
5008e874 3937 return 0;
e6c3a2a6
CW
3938}
3939
060f02d8
VS
3940static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3941{
3942 u32 temp;
3943
3944 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3945
3946 mutex_lock(&dev_priv->sb_lock);
3947
3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3949 temp |= SBI_SSCCTL_DISABLE;
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3951
3952 mutex_unlock(&dev_priv->sb_lock);
3953}
3954
e615efe4
ED
3955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
060f02d8 3964 lpt_disable_iclkip(dev_priv);
e615efe4
ED
3965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3967 if (clock == 20000) {
e615efe4
ED
3968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
a2572f5c 3982 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
3983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3998 clock,
e615efe4
ED
3999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
060f02d8
VS
4004 mutex_lock(&dev_priv->sb_lock);
4005
e615efe4 4006 /* Program SSCDIVINTPHASE6 */
988d6ee8 4007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4015
4016 /* Program SSCAUXDIV */
988d6ee8 4017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4021
4022 /* Enable modulator and associated divider */
988d6ee8 4023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4024 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4026
060f02d8
VS
4027 mutex_unlock(&dev_priv->sb_lock);
4028
e615efe4
ED
4029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4033}
4034
275f01b2
DV
4035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4036 enum pipe pch_transcoder)
4037{
4038 struct drm_device *dev = crtc->base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4041
4042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4043 I915_READ(HTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4045 I915_READ(HBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4047 I915_READ(HSYNC(cpu_transcoder)));
4048
4049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4050 I915_READ(VTOTAL(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4052 I915_READ(VBLANK(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4054 I915_READ(VSYNC(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4057}
4058
003632d9 4059static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4060{
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 uint32_t temp;
4063
4064 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4065 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4066 return;
4067
4068 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4070
003632d9
ACO
4071 temp &= ~FDI_BC_BIFURCATION_SELECT;
4072 if (enable)
4073 temp |= FDI_BC_BIFURCATION_SELECT;
4074
4075 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4076 I915_WRITE(SOUTH_CHICKEN1, temp);
4077 POSTING_READ(SOUTH_CHICKEN1);
4078}
4079
4080static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4081{
4082 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4083
4084 switch (intel_crtc->pipe) {
4085 case PIPE_A:
4086 break;
4087 case PIPE_B:
6e3c9717 4088 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4089 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4090 else
003632d9 4091 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4092
4093 break;
4094 case PIPE_C:
003632d9 4095 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4096
4097 break;
4098 default:
4099 BUG();
4100 }
4101}
4102
c48b5305
VS
4103/* Return which DP Port should be selected for Transcoder DP control */
4104static enum port
4105intel_trans_dp_port_sel(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct intel_encoder *encoder;
4109
4110 for_each_encoder_on_crtc(dev, crtc, encoder) {
4111 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4112 encoder->type == INTEL_OUTPUT_EDP)
4113 return enc_to_dig_port(&encoder->base)->port;
4114 }
4115
4116 return -1;
4117}
4118
f67a559d
JB
4119/*
4120 * Enable PCH resources required for PCH ports:
4121 * - PCH PLLs
4122 * - FDI training & RX/TX
4123 * - update transcoder timings
4124 * - DP transcoding bits
4125 * - transcoder
4126 */
4127static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 int pipe = intel_crtc->pipe;
f0f59a00 4133 u32 temp;
2c07245f 4134
ab9412ba 4135 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4136
1fbc0d78
DV
4137 if (IS_IVYBRIDGE(dev))
4138 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4139
cd986abb
DV
4140 /* Write the TU size bits before fdi link training, so that error
4141 * detection works. */
4142 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4143 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4144
3860b2ec
VS
4145 /*
4146 * Sometimes spurious CPU pipe underruns happen during FDI
4147 * training, at least with VGA+HDMI cloning. Suppress them.
4148 */
4149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4150
c98e9dcf 4151 /* For PCH output, training FDI link */
674cf967 4152 dev_priv->display.fdi_link_train(crtc);
2c07245f 4153
3ad8a208
DV
4154 /* We need to program the right clock selection before writing the pixel
4155 * mutliplier into the DPLL. */
303b81e0 4156 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4157 u32 sel;
4b645f14 4158
c98e9dcf 4159 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4160 temp |= TRANS_DPLL_ENABLE(pipe);
4161 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4162 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4163 temp |= sel;
4164 else
4165 temp &= ~sel;
c98e9dcf 4166 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4167 }
5eddb70b 4168
3ad8a208
DV
4169 /* XXX: pch pll's can be enabled any time before we enable the PCH
4170 * transcoder, and we actually should do this to not upset any PCH
4171 * transcoder that already use the clock when we share it.
4172 *
4173 * Note that enable_shared_dpll tries to do the right thing, but
4174 * get_shared_dpll unconditionally resets the pll - we need that to have
4175 * the right LVDS enable sequence. */
85b3894f 4176 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4177
d9b6cb56
JB
4178 /* set transcoder timing, panel must allow it */
4179 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4180 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4181
303b81e0 4182 intel_fdi_normal_train(crtc);
5e84e1a4 4183
3860b2ec
VS
4184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4185
c98e9dcf 4186 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4187 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4188 const struct drm_display_mode *adjusted_mode =
4189 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4190 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4191 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4192 temp = I915_READ(reg);
4193 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4194 TRANS_DP_SYNC_MASK |
4195 TRANS_DP_BPC_MASK);
e3ef4479 4196 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4197 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4198
9c4edaee 4199 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4200 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4201 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4202 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4203
4204 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4205 case PORT_B:
5eddb70b 4206 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4207 break;
c48b5305 4208 case PORT_C:
5eddb70b 4209 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4210 break;
c48b5305 4211 case PORT_D:
5eddb70b 4212 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4213 break;
4214 default:
e95d41e1 4215 BUG();
32f9d658 4216 }
2c07245f 4217
5eddb70b 4218 I915_WRITE(reg, temp);
6be4a607 4219 }
b52eb4dc 4220
b8a4f404 4221 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4222}
4223
1507e5bd
PZ
4224static void lpt_pch_enable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4229 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4230
ab9412ba 4231 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4232
8c52b5e8 4233 lpt_program_iclkip(crtc);
1507e5bd 4234
0540e488 4235 /* Set transcoder timing. */
275f01b2 4236 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4237
937bb610 4238 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4239}
4240
190f68c5
ACO
4241struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4242 struct intel_crtc_state *crtc_state)
ee7b9f93 4243{
e2b78267 4244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4245 struct intel_shared_dpll *pll;
de419ab6 4246 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4247 enum intel_dpll_id i;
00490c22 4248 int max = dev_priv->num_shared_dpll;
ee7b9f93 4249
de419ab6
ML
4250 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4251
98b6bd99
DV
4252 if (HAS_PCH_IBX(dev_priv->dev)) {
4253 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4254 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4255 pll = &dev_priv->shared_dplls[i];
98b6bd99 4256
46edb027
DV
4257 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4258 crtc->base.base.id, pll->name);
98b6bd99 4259
de419ab6 4260 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4261
98b6bd99
DV
4262 goto found;
4263 }
4264
bcddf610
S
4265 if (IS_BROXTON(dev_priv->dev)) {
4266 /* PLL is attached to port in bxt */
4267 struct intel_encoder *encoder;
4268 struct intel_digital_port *intel_dig_port;
4269
4270 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4271 if (WARN_ON(!encoder))
4272 return NULL;
4273
4274 intel_dig_port = enc_to_dig_port(&encoder->base);
4275 /* 1:1 mapping between ports and PLLs */
4276 i = (enum intel_dpll_id)intel_dig_port->port;
4277 pll = &dev_priv->shared_dplls[i];
4278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4279 crtc->base.base.id, pll->name);
de419ab6 4280 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4281
4282 goto found;
00490c22
ML
4283 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4284 /* Do not consider SPLL */
4285 max = 2;
bcddf610 4286
00490c22 4287 for (i = 0; i < max; i++) {
e72f9fbf 4288 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4289
4290 /* Only want to check enabled timings first */
de419ab6 4291 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4292 continue;
4293
190f68c5 4294 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4295 &shared_dpll[i].hw_state,
4296 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4297 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4298 crtc->base.base.id, pll->name,
de419ab6 4299 shared_dpll[i].crtc_mask,
8bd31e67 4300 pll->active);
ee7b9f93
JB
4301 goto found;
4302 }
4303 }
4304
4305 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4307 pll = &dev_priv->shared_dplls[i];
de419ab6 4308 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4309 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4310 crtc->base.base.id, pll->name);
ee7b9f93
JB
4311 goto found;
4312 }
4313 }
4314
4315 return NULL;
4316
4317found:
de419ab6
ML
4318 if (shared_dpll[i].crtc_mask == 0)
4319 shared_dpll[i].hw_state =
4320 crtc_state->dpll_hw_state;
f2a69f44 4321
190f68c5 4322 crtc_state->shared_dpll = i;
46edb027
DV
4323 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4324 pipe_name(crtc->pipe));
ee7b9f93 4325
de419ab6 4326 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4327
ee7b9f93
JB
4328 return pll;
4329}
4330
de419ab6 4331static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4332{
de419ab6
ML
4333 struct drm_i915_private *dev_priv = to_i915(state->dev);
4334 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4335 struct intel_shared_dpll *pll;
4336 enum intel_dpll_id i;
4337
de419ab6
ML
4338 if (!to_intel_atomic_state(state)->dpll_set)
4339 return;
8bd31e67 4340
de419ab6 4341 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4343 pll = &dev_priv->shared_dplls[i];
de419ab6 4344 pll->config = shared_dpll[i];
8bd31e67
ACO
4345 }
4346}
4347
a1520318 4348static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4349{
4350 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4351 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4352 u32 temp;
4353
4354 temp = I915_READ(dslreg);
4355 udelay(500);
4356 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4357 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4358 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4359 }
4360}
4361
86adf9d7
ML
4362static int
4363skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4364 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4365 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4366{
86adf9d7
ML
4367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc_state->scaler_state;
4369 struct intel_crtc *intel_crtc =
4370 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4371 int need_scaling;
6156a456
CK
4372
4373 need_scaling = intel_rotation_90_or_270(rotation) ?
4374 (src_h != dst_w || src_w != dst_h):
4375 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4376
4377 /*
4378 * if plane is being disabled or scaler is no more required or force detach
4379 * - free scaler binded to this plane/crtc
4380 * - in order to do this, update crtc->scaler_usage
4381 *
4382 * Here scaler state in crtc_state is set free so that
4383 * scaler can be assigned to other user. Actual register
4384 * update to free the scaler is done in plane/panel-fit programming.
4385 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4386 */
86adf9d7 4387 if (force_detach || !need_scaling) {
a1b2278e 4388 if (*scaler_id >= 0) {
86adf9d7 4389 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
86adf9d7
ML
4392 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4393 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4394 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4395 scaler_state->scaler_users);
4396 *scaler_id = -1;
4397 }
4398 return 0;
4399 }
4400
4401 /* range checks */
4402 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4403 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4404
4405 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4406 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4407 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4408 "size is out of scaler range\n",
86adf9d7 4409 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4410 return -EINVAL;
4411 }
4412
86adf9d7
ML
4413 /* mark this plane as a scaler user in crtc_state */
4414 scaler_state->scaler_users |= (1 << scaler_user);
4415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4418 scaler_state->scaler_users);
4419
4420 return 0;
4421}
4422
4423/**
4424 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4425 *
4426 * @state: crtc's scaler state
86adf9d7
ML
4427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
e435d6e5 4432int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4433{
4434 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4435 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4436
4437 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4438 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4439
e435d6e5 4440 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4441 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4442 state->pipe_src_w, state->pipe_src_h,
aad941d5 4443 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4444}
4445
4446/**
4447 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4448 *
4449 * @state: crtc's scaler state
86adf9d7
ML
4450 * @plane_state: atomic plane state to update
4451 *
4452 * Return
4453 * 0 - scaler_usage updated successfully
4454 * error - requested scaling cannot be supported or other error condition
4455 */
da20eabd
ML
4456static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4457 struct intel_plane_state *plane_state)
86adf9d7
ML
4458{
4459
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4461 struct intel_plane *intel_plane =
4462 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4463 struct drm_framebuffer *fb = plane_state->base.fb;
4464 int ret;
4465
4466 bool force_detach = !fb || !plane_state->visible;
4467
4468 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4469 intel_plane->base.base.id, intel_crtc->pipe,
4470 drm_plane_index(&intel_plane->base));
4471
4472 ret = skl_update_scaler(crtc_state, force_detach,
4473 drm_plane_index(&intel_plane->base),
4474 &plane_state->scaler_id,
4475 plane_state->base.rotation,
4476 drm_rect_width(&plane_state->src) >> 16,
4477 drm_rect_height(&plane_state->src) >> 16,
4478 drm_rect_width(&plane_state->dst),
4479 drm_rect_height(&plane_state->dst));
4480
4481 if (ret || plane_state->scaler_id < 0)
4482 return ret;
4483
a1b2278e 4484 /* check colorkey */
818ed961 4485 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4486 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4487 intel_plane->base.base.id);
a1b2278e
CK
4488 return -EINVAL;
4489 }
4490
4491 /* Check src format */
86adf9d7
ML
4492 switch (fb->pixel_format) {
4493 case DRM_FORMAT_RGB565:
4494 case DRM_FORMAT_XBGR8888:
4495 case DRM_FORMAT_XRGB8888:
4496 case DRM_FORMAT_ABGR8888:
4497 case DRM_FORMAT_ARGB8888:
4498 case DRM_FORMAT_XRGB2101010:
4499 case DRM_FORMAT_XBGR2101010:
4500 case DRM_FORMAT_YUYV:
4501 case DRM_FORMAT_YVYU:
4502 case DRM_FORMAT_UYVY:
4503 case DRM_FORMAT_VYUY:
4504 break;
4505 default:
4506 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4507 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4508 return -EINVAL;
a1b2278e
CK
4509 }
4510
a1b2278e
CK
4511 return 0;
4512}
4513
e435d6e5
ML
4514static void skylake_scaler_disable(struct intel_crtc *crtc)
4515{
4516 int i;
4517
4518 for (i = 0; i < crtc->num_scalers; i++)
4519 skl_detach_scaler(crtc, i);
4520}
4521
4522static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
a1b2278e
CK
4527 struct intel_crtc_scaler_state *scaler_state =
4528 &crtc->config->scaler_state;
4529
4530 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4531
6e3c9717 4532 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4533 int id;
4534
4535 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4536 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4537 return;
4538 }
4539
4540 id = scaler_state->scaler_id;
4541 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4542 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4543 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4544 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4545
4546 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4547 }
4548}
4549
b074cec8
JB
4550static void ironlake_pfit_enable(struct intel_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->base.dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int pipe = crtc->pipe;
4555
6e3c9717 4556 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4557 /* Force use of hard-coded filter coefficients
4558 * as some pre-programmed values are broken,
4559 * e.g. x201.
4560 */
4561 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4563 PF_PIPE_SEL_IVB(pipe));
4564 else
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4566 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4567 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4568 }
4569}
4570
20bc8673 4571void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4572{
cea165c3
VS
4573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4575
6e3c9717 4576 if (!crtc->config->ips_enabled)
d77e4531
PZ
4577 return;
4578
cea165c3
VS
4579 /* We can only enable IPS after we enable a plane and wait for a vblank */
4580 intel_wait_for_vblank(dev, crtc->pipe);
4581
d77e4531 4582 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4583 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
4587 /* Quoting Art Runyan: "its not safe to expect any particular
4588 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4589 * mailbox." Moreover, the mailbox may return a bogus state,
4590 * so we need to just enable it and continue on.
2a114cc1
BW
4591 */
4592 } else {
4593 I915_WRITE(IPS_CTL, IPS_ENABLE);
4594 /* The bit only becomes 1 in the next vblank, so this wait here
4595 * is essentially intel_wait_for_vblank. If we don't have this
4596 * and don't wait for vblanks until the end of crtc_enable, then
4597 * the HW state readout code will complain that the expected
4598 * IPS_CTL value is not the one we read. */
4599 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4600 DRM_ERROR("Timed out waiting for IPS enable\n");
4601 }
d77e4531
PZ
4602}
4603
20bc8673 4604void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4605{
4606 struct drm_device *dev = crtc->base.dev;
4607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
6e3c9717 4609 if (!crtc->config->ips_enabled)
d77e4531
PZ
4610 return;
4611
4612 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4613 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4617 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4618 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4619 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4620 } else {
2a114cc1 4621 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4622 POSTING_READ(IPS_CTL);
4623 }
d77e4531
PZ
4624
4625 /* We need to wait for a vblank before we can disable the plane. */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627}
4628
4629/** Loads the palette/gamma unit for the CRTC with the prepared values */
4630static void intel_crtc_load_lut(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4636 int i;
4637 bool reenable_ips = false;
4638
4639 /* The clocks have to be on to load the palette. */
53d9f4e9 4640 if (!crtc->state->active)
d77e4531
PZ
4641 return;
4642
50360403 4643 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4644 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4645 assert_dsi_pll_enabled(dev_priv);
4646 else
4647 assert_pll_enabled(dev_priv, pipe);
4648 }
4649
d77e4531
PZ
4650 /* Workaround : Do not read or write the pipe palette/gamma data while
4651 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4652 */
6e3c9717 4653 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4654 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4655 GAMMA_MODE_MODE_SPLIT)) {
4656 hsw_disable_ips(intel_crtc);
4657 reenable_ips = true;
4658 }
4659
4660 for (i = 0; i < 256; i++) {
f0f59a00 4661 i915_reg_t palreg;
f65a9c5b
VS
4662
4663 if (HAS_GMCH_DISPLAY(dev))
4664 palreg = PALETTE(pipe, i);
4665 else
4666 palreg = LGC_PALETTE(pipe, i);
4667
4668 I915_WRITE(palreg,
d77e4531
PZ
4669 (intel_crtc->lut_r[i] << 16) |
4670 (intel_crtc->lut_g[i] << 8) |
4671 intel_crtc->lut_b[i]);
4672 }
4673
4674 if (reenable_ips)
4675 hsw_enable_ips(intel_crtc);
4676}
4677
7cac945f 4678static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4679{
7cac945f 4680 if (intel_crtc->overlay) {
d3eedb1a
VS
4681 struct drm_device *dev = intel_crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
4684 mutex_lock(&dev->struct_mutex);
4685 dev_priv->mm.interruptible = false;
4686 (void) intel_overlay_switch_off(intel_crtc->overlay);
4687 dev_priv->mm.interruptible = true;
4688 mutex_unlock(&dev->struct_mutex);
4689 }
4690
4691 /* Let userspace switch the overlay on again. In most cases userspace
4692 * has to recompute where to put it anyway.
4693 */
4694}
4695
87d4300a
ML
4696/**
4697 * intel_post_enable_primary - Perform operations after enabling primary plane
4698 * @crtc: the CRTC whose primary plane was just enabled
4699 *
4700 * Performs potentially sleeping operations that must be done after the primary
4701 * plane is enabled, such as updating FBC and IPS. Note that this may be
4702 * called due to an explicit primary plane update, or due to an implicit
4703 * re-enable that is caused when a sprite plane is updated to no longer
4704 * completely hide the primary plane.
4705 */
4706static void
4707intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4708{
4709 struct drm_device *dev = crtc->dev;
87d4300a 4710 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
a5c4d7bc 4713
87d4300a
ML
4714 /*
4715 * FIXME IPS should be fine as long as one plane is
4716 * enabled, but in practice it seems to have problems
4717 * when going from primary only to sprite only and vice
4718 * versa.
4719 */
a5c4d7bc
VS
4720 hsw_enable_ips(intel_crtc);
4721
f99d7069 4722 /*
87d4300a
ML
4723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
f99d7069 4728 */
87d4300a
ML
4729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
aca7b684
VS
4732 /* Underruns don't always raise interrupts, so check manually. */
4733 intel_check_cpu_fifo_underruns(dev_priv);
4734 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4735}
4736
87d4300a
ML
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
a5c4d7bc 4754
87d4300a
ML
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4763
87d4300a
ML
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
262cd2e1 4773 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4774 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4775 dev_priv->wm.vlv.cxsr = false;
4776 intel_wait_for_vblank(dev, pipe);
4777 }
87d4300a 4778
87d4300a
ML
4779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
a5c4d7bc 4785 hsw_disable_ips(intel_crtc);
87d4300a
ML
4786}
4787
ac21b225
ML
4788static void intel_post_plane_update(struct intel_crtc *crtc)
4789{
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4791 struct intel_crtc_state *pipe_config =
4792 to_intel_crtc_state(crtc->base.state);
ac21b225 4793 struct drm_device *dev = crtc->base.dev;
ac21b225 4794
ac21b225
ML
4795 intel_frontbuffer_flip(dev, atomic->fb_bits);
4796
ab1d3a0e 4797 crtc->wm.cxsr_allowed = true;
852eb00d 4798
b9001114 4799 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4800 intel_update_watermarks(&crtc->base);
4801
c80ac854 4802 if (atomic->update_fbc)
1eb52238 4803 intel_fbc_post_update(crtc);
ac21b225
ML
4804
4805 if (atomic->post_enable_primary)
4806 intel_post_enable_primary(&crtc->base);
4807
ac21b225
ML
4808 memset(atomic, 0, sizeof(*atomic));
4809}
4810
5c74cd73 4811static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4812{
5c74cd73 4813 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4814 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4815 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4816 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4817 struct intel_crtc_state *pipe_config =
4818 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4819 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4820 struct drm_plane *primary = crtc->base.primary;
4821 struct drm_plane_state *old_pri_state =
4822 drm_atomic_get_existing_plane_state(old_state, primary);
4823 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4824
1eb52238
PZ
4825 if (atomic->update_fbc)
4826 intel_fbc_pre_update(crtc);
ac21b225 4827
5c74cd73
ML
4828 if (old_pri_state) {
4829 struct intel_plane_state *primary_state =
4830 to_intel_plane_state(primary->state);
4831 struct intel_plane_state *old_primary_state =
4832 to_intel_plane_state(old_pri_state);
4833
4834 if (old_primary_state->visible &&
4835 (modeset || !primary_state->visible))
4836 intel_pre_disable_primary(&crtc->base);
4837 }
852eb00d 4838
ab1d3a0e 4839 if (pipe_config->disable_cxsr) {
852eb00d 4840 crtc->wm.cxsr_allowed = false;
2dfd178d
ML
4841
4842 if (old_crtc_state->base.active)
4843 intel_set_memory_cxsr(dev_priv, false);
852eb00d 4844 }
92826fcd 4845
ed4a6a7c
MR
4846 /*
4847 * IVB workaround: must disable low power watermarks for at least
4848 * one frame before enabling scaling. LP watermarks can be re-enabled
4849 * when scaling is disabled.
4850 *
4851 * WaCxSRDisabledForSpriteScaling:ivb
4852 */
4853 if (pipe_config->disable_lp_wm) {
4854 ilk_disable_lp_wm(dev);
4855 intel_wait_for_vblank(dev, crtc->pipe);
4856 }
4857
4858 /*
4859 * If we're doing a modeset, we're done. No need to do any pre-vblank
4860 * watermark programming here.
4861 */
4862 if (needs_modeset(&pipe_config->base))
4863 return;
4864
4865 /*
4866 * For platforms that support atomic watermarks, program the
4867 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4868 * will be the intermediate values that are safe for both pre- and
4869 * post- vblank; when vblank happens, the 'active' values will be set
4870 * to the final 'target' values and we'll do this again to get the
4871 * optimal watermarks. For gen9+ platforms, the values we program here
4872 * will be the final target values which will get automatically latched
4873 * at vblank time; no further programming will be necessary.
4874 *
4875 * If a platform hasn't been transitioned to atomic watermarks yet,
4876 * we'll continue to update watermarks the old way, if flags tell
4877 * us to.
4878 */
4879 if (dev_priv->display.initial_watermarks != NULL)
4880 dev_priv->display.initial_watermarks(pipe_config);
4881 else if (pipe_config->wm_changed)
92826fcd 4882 intel_update_watermarks(&crtc->base);
ac21b225
ML
4883}
4884
d032ffa0 4885static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4886{
4887 struct drm_device *dev = crtc->dev;
4888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4889 struct drm_plane *p;
87d4300a
ML
4890 int pipe = intel_crtc->pipe;
4891
7cac945f 4892 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4893
d032ffa0
ML
4894 drm_for_each_plane_mask(p, dev, plane_mask)
4895 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4896
f99d7069
DV
4897 /*
4898 * FIXME: Once we grow proper nuclear flip support out of this we need
4899 * to compute the mask of flip planes precisely. For the time being
4900 * consider this a flip to a NULL plane.
4901 */
4902 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4903}
4904
f67a559d
JB
4905static void ironlake_crtc_enable(struct drm_crtc *crtc)
4906{
4907 struct drm_device *dev = crtc->dev;
4908 struct drm_i915_private *dev_priv = dev->dev_private;
4909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4910 struct intel_encoder *encoder;
f67a559d 4911 int pipe = intel_crtc->pipe;
f67a559d 4912
53d9f4e9 4913 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4914 return;
4915
81b088ca
VS
4916 if (intel_crtc->config->has_pch_encoder)
4917 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4918
6e3c9717 4919 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4920 intel_prepare_shared_dpll(intel_crtc);
4921
6e3c9717 4922 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4923 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4924
4925 intel_set_pipe_timings(intel_crtc);
4926
6e3c9717 4927 if (intel_crtc->config->has_pch_encoder) {
29407aab 4928 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4929 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4930 }
4931
4932 ironlake_set_pipeconf(crtc);
4933
f67a559d 4934 intel_crtc->active = true;
8664281b 4935
a72e4c9f 4936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4937
f6736a1a 4938 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4939 if (encoder->pre_enable)
4940 encoder->pre_enable(encoder);
f67a559d 4941
6e3c9717 4942 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4943 /* Note: FDI PLL enabling _must_ be done before we enable the
4944 * cpu pipes, hence this is separate from all the other fdi/pch
4945 * enabling. */
88cefb6c 4946 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4947 } else {
4948 assert_fdi_tx_disabled(dev_priv, pipe);
4949 assert_fdi_rx_disabled(dev_priv, pipe);
4950 }
f67a559d 4951
b074cec8 4952 ironlake_pfit_enable(intel_crtc);
f67a559d 4953
9c54c0dd
JB
4954 /*
4955 * On ILK+ LUT must be loaded before the pipe is running but with
4956 * clocks enabled
4957 */
4958 intel_crtc_load_lut(crtc);
4959
1d5bf5d9
ID
4960 if (dev_priv->display.initial_watermarks != NULL)
4961 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4962 intel_enable_pipe(intel_crtc);
f67a559d 4963
6e3c9717 4964 if (intel_crtc->config->has_pch_encoder)
f67a559d 4965 ironlake_pch_enable(crtc);
c98e9dcf 4966
f9b61ff6
DV
4967 assert_vblank_disabled(crtc);
4968 drm_crtc_vblank_on(crtc);
4969
fa5c73b1
DV
4970 for_each_encoder_on_crtc(dev, crtc, encoder)
4971 encoder->enable(encoder);
61b77ddd
DV
4972
4973 if (HAS_PCH_CPT(dev))
a1520318 4974 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4975
4976 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4977 if (intel_crtc->config->has_pch_encoder)
4978 intel_wait_for_vblank(dev, pipe);
4979 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4980}
4981
42db64ef
PZ
4982/* IPS only exists on ULT machines and is tied to pipe A. */
4983static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4984{
f5adf94e 4985 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4986}
4987
4f771f10
PZ
4988static void haswell_crtc_enable(struct drm_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4993 struct intel_encoder *encoder;
99d736a2
ML
4994 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4995 struct intel_crtc_state *pipe_config =
4996 to_intel_crtc_state(crtc->state);
4f771f10 4997
53d9f4e9 4998 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4999 return;
5000
81b088ca
VS
5001 if (intel_crtc->config->has_pch_encoder)
5002 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5003 false);
5004
df8ad70c
DV
5005 if (intel_crtc_to_shared_dpll(intel_crtc))
5006 intel_enable_shared_dpll(intel_crtc);
5007
6e3c9717 5008 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5009 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5010
5011 intel_set_pipe_timings(intel_crtc);
5012
6e3c9717
ACO
5013 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5014 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5015 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5016 }
5017
6e3c9717 5018 if (intel_crtc->config->has_pch_encoder) {
229fca97 5019 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5020 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5021 }
5022
5023 haswell_set_pipeconf(crtc);
5024
5025 intel_set_pipe_csc(crtc);
5026
4f771f10 5027 intel_crtc->active = true;
8664281b 5028
6b698516
DV
5029 if (intel_crtc->config->has_pch_encoder)
5030 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5031 else
5032 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5033
7d4aefd0 5034 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
5035 if (encoder->pre_enable)
5036 encoder->pre_enable(encoder);
7d4aefd0 5037 }
4f771f10 5038
d2d65408 5039 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5040 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5041
a65347ba 5042 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5043 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5044
1c132b44 5045 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5046 skylake_pfit_enable(intel_crtc);
ff6d9f55 5047 else
1c132b44 5048 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5049
5050 /*
5051 * On ILK+ LUT must be loaded before the pipe is running but with
5052 * clocks enabled
5053 */
5054 intel_crtc_load_lut(crtc);
5055
1f544388 5056 intel_ddi_set_pipe_settings(crtc);
a65347ba 5057 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5058 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5059
1d5bf5d9
ID
5060 if (dev_priv->display.initial_watermarks != NULL)
5061 dev_priv->display.initial_watermarks(pipe_config);
5062 else
5063 intel_update_watermarks(crtc);
e1fdc473 5064 intel_enable_pipe(intel_crtc);
42db64ef 5065
6e3c9717 5066 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5067 lpt_pch_enable(crtc);
4f771f10 5068
a65347ba 5069 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5070 intel_ddi_set_vc_payload_alloc(crtc, true);
5071
f9b61ff6
DV
5072 assert_vblank_disabled(crtc);
5073 drm_crtc_vblank_on(crtc);
5074
8807e55b 5075 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5076 encoder->enable(encoder);
8807e55b
JN
5077 intel_opregion_notify_encoder(encoder, true);
5078 }
4f771f10 5079
6b698516
DV
5080 if (intel_crtc->config->has_pch_encoder) {
5081 intel_wait_for_vblank(dev, pipe);
5082 intel_wait_for_vblank(dev, pipe);
5083 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5084 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5085 true);
6b698516 5086 }
d2d65408 5087
e4916946
PZ
5088 /* If we change the relative order between pipe/planes enabling, we need
5089 * to change the workaround. */
99d736a2
ML
5090 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5091 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5092 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5093 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5094 }
4f771f10
PZ
5095}
5096
bfd16b2a 5097static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5098{
5099 struct drm_device *dev = crtc->base.dev;
5100 struct drm_i915_private *dev_priv = dev->dev_private;
5101 int pipe = crtc->pipe;
5102
5103 /* To avoid upsetting the power well on haswell only disable the pfit if
5104 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5105 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5106 I915_WRITE(PF_CTL(pipe), 0);
5107 I915_WRITE(PF_WIN_POS(pipe), 0);
5108 I915_WRITE(PF_WIN_SZ(pipe), 0);
5109 }
5110}
5111
6be4a607
JB
5112static void ironlake_crtc_disable(struct drm_crtc *crtc)
5113{
5114 struct drm_device *dev = crtc->dev;
5115 struct drm_i915_private *dev_priv = dev->dev_private;
5116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5117 struct intel_encoder *encoder;
6be4a607 5118 int pipe = intel_crtc->pipe;
b52eb4dc 5119
37ca8d4c
VS
5120 if (intel_crtc->config->has_pch_encoder)
5121 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5122
ea9d758d
DV
5123 for_each_encoder_on_crtc(dev, crtc, encoder)
5124 encoder->disable(encoder);
5125
f9b61ff6
DV
5126 drm_crtc_vblank_off(crtc);
5127 assert_vblank_disabled(crtc);
5128
3860b2ec
VS
5129 /*
5130 * Sometimes spurious CPU pipe underruns happen when the
5131 * pipe is already disabled, but FDI RX/TX is still enabled.
5132 * Happens at least with VGA+HDMI cloning. Suppress them.
5133 */
5134 if (intel_crtc->config->has_pch_encoder)
5135 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5136
575f7ab7 5137 intel_disable_pipe(intel_crtc);
32f9d658 5138
bfd16b2a 5139 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5140
3860b2ec 5141 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5142 ironlake_fdi_disable(crtc);
3860b2ec
VS
5143 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5144 }
5a74f70a 5145
bf49ec8c
DV
5146 for_each_encoder_on_crtc(dev, crtc, encoder)
5147 if (encoder->post_disable)
5148 encoder->post_disable(encoder);
2c07245f 5149
6e3c9717 5150 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5151 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5152
d925c59a 5153 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5154 i915_reg_t reg;
5155 u32 temp;
5156
d925c59a
DV
5157 /* disable TRANS_DP_CTL */
5158 reg = TRANS_DP_CTL(pipe);
5159 temp = I915_READ(reg);
5160 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5161 TRANS_DP_PORT_SEL_MASK);
5162 temp |= TRANS_DP_PORT_SEL_NONE;
5163 I915_WRITE(reg, temp);
5164
5165 /* disable DPLL_SEL */
5166 temp = I915_READ(PCH_DPLL_SEL);
11887397 5167 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5168 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5169 }
e3421a18 5170
d925c59a
DV
5171 ironlake_fdi_pll_disable(intel_crtc);
5172 }
81b088ca
VS
5173
5174 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5175}
1b3c7a47 5176
4f771f10 5177static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5178{
4f771f10
PZ
5179 struct drm_device *dev = crtc->dev;
5180 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5182 struct intel_encoder *encoder;
6e3c9717 5183 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5184
d2d65408
VS
5185 if (intel_crtc->config->has_pch_encoder)
5186 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5187 false);
5188
8807e55b
JN
5189 for_each_encoder_on_crtc(dev, crtc, encoder) {
5190 intel_opregion_notify_encoder(encoder, false);
4f771f10 5191 encoder->disable(encoder);
8807e55b 5192 }
4f771f10 5193
f9b61ff6
DV
5194 drm_crtc_vblank_off(crtc);
5195 assert_vblank_disabled(crtc);
5196
575f7ab7 5197 intel_disable_pipe(intel_crtc);
4f771f10 5198
6e3c9717 5199 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5200 intel_ddi_set_vc_payload_alloc(crtc, false);
5201
a65347ba 5202 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5203 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5204
1c132b44 5205 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5206 skylake_scaler_disable(intel_crtc);
ff6d9f55 5207 else
bfd16b2a 5208 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5209
a65347ba 5210 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5211 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5212
97b040aa
ID
5213 for_each_encoder_on_crtc(dev, crtc, encoder)
5214 if (encoder->post_disable)
5215 encoder->post_disable(encoder);
81b088ca 5216
92966a37
VS
5217 if (intel_crtc->config->has_pch_encoder) {
5218 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5219 lpt_disable_iclkip(dev_priv);
92966a37
VS
5220 intel_ddi_fdi_disable(crtc);
5221
81b088ca
VS
5222 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5223 true);
92966a37 5224 }
4f771f10
PZ
5225}
5226
2dd24552
JB
5227static void i9xx_pfit_enable(struct intel_crtc *crtc)
5228{
5229 struct drm_device *dev = crtc->base.dev;
5230 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5231 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5232
681a8504 5233 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5234 return;
5235
2dd24552 5236 /*
c0b03411
DV
5237 * The panel fitter should only be adjusted whilst the pipe is disabled,
5238 * according to register description and PRM.
2dd24552 5239 */
c0b03411
DV
5240 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5241 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5242
b074cec8
JB
5243 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5244 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5245
5246 /* Border color in case we don't scale up to the full screen. Black by
5247 * default, change to something else for debugging. */
5248 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5249}
5250
d05410f9
DA
5251static enum intel_display_power_domain port_to_power_domain(enum port port)
5252{
5253 switch (port) {
5254 case PORT_A:
6331a704 5255 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5256 case PORT_B:
6331a704 5257 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5258 case PORT_C:
6331a704 5259 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5260 case PORT_D:
6331a704 5261 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5262 case PORT_E:
6331a704 5263 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5264 default:
b9fec167 5265 MISSING_CASE(port);
d05410f9
DA
5266 return POWER_DOMAIN_PORT_OTHER;
5267 }
5268}
5269
25f78f58
VS
5270static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5271{
5272 switch (port) {
5273 case PORT_A:
5274 return POWER_DOMAIN_AUX_A;
5275 case PORT_B:
5276 return POWER_DOMAIN_AUX_B;
5277 case PORT_C:
5278 return POWER_DOMAIN_AUX_C;
5279 case PORT_D:
5280 return POWER_DOMAIN_AUX_D;
5281 case PORT_E:
5282 /* FIXME: Check VBT for actual wiring of PORT E */
5283 return POWER_DOMAIN_AUX_D;
5284 default:
b9fec167 5285 MISSING_CASE(port);
25f78f58
VS
5286 return POWER_DOMAIN_AUX_A;
5287 }
5288}
5289
319be8ae
ID
5290enum intel_display_power_domain
5291intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5292{
5293 struct drm_device *dev = intel_encoder->base.dev;
5294 struct intel_digital_port *intel_dig_port;
5295
5296 switch (intel_encoder->type) {
5297 case INTEL_OUTPUT_UNKNOWN:
5298 /* Only DDI platforms should ever use this output type */
5299 WARN_ON_ONCE(!HAS_DDI(dev));
5300 case INTEL_OUTPUT_DISPLAYPORT:
5301 case INTEL_OUTPUT_HDMI:
5302 case INTEL_OUTPUT_EDP:
5303 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5304 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5305 case INTEL_OUTPUT_DP_MST:
5306 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5307 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5308 case INTEL_OUTPUT_ANALOG:
5309 return POWER_DOMAIN_PORT_CRT;
5310 case INTEL_OUTPUT_DSI:
5311 return POWER_DOMAIN_PORT_DSI;
5312 default:
5313 return POWER_DOMAIN_PORT_OTHER;
5314 }
5315}
5316
25f78f58
VS
5317enum intel_display_power_domain
5318intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5319{
5320 struct drm_device *dev = intel_encoder->base.dev;
5321 struct intel_digital_port *intel_dig_port;
5322
5323 switch (intel_encoder->type) {
5324 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5325 case INTEL_OUTPUT_HDMI:
5326 /*
5327 * Only DDI platforms should ever use these output types.
5328 * We can get here after the HDMI detect code has already set
5329 * the type of the shared encoder. Since we can't be sure
5330 * what's the status of the given connectors, play safe and
5331 * run the DP detection too.
5332 */
25f78f58
VS
5333 WARN_ON_ONCE(!HAS_DDI(dev));
5334 case INTEL_OUTPUT_DISPLAYPORT:
5335 case INTEL_OUTPUT_EDP:
5336 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5337 return port_to_aux_power_domain(intel_dig_port->port);
5338 case INTEL_OUTPUT_DP_MST:
5339 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5340 return port_to_aux_power_domain(intel_dig_port->port);
5341 default:
b9fec167 5342 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5343 return POWER_DOMAIN_AUX_A;
5344 }
5345}
5346
74bff5f9
ML
5347static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5348 struct intel_crtc_state *crtc_state)
77d22dca 5349{
319be8ae 5350 struct drm_device *dev = crtc->dev;
74bff5f9 5351 struct drm_encoder *encoder;
319be8ae
ID
5352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5353 enum pipe pipe = intel_crtc->pipe;
77d22dca 5354 unsigned long mask;
74bff5f9 5355 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5356
74bff5f9 5357 if (!crtc_state->base.active)
292b990e
ML
5358 return 0;
5359
77d22dca
ID
5360 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5361 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5362 if (crtc_state->pch_pfit.enabled ||
5363 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5364 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5365
74bff5f9
ML
5366 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5367 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5368
319be8ae 5369 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5370 }
319be8ae 5371
77d22dca
ID
5372 return mask;
5373}
5374
74bff5f9
ML
5375static unsigned long
5376modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5377 struct intel_crtc_state *crtc_state)
77d22dca 5378{
292b990e
ML
5379 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5381 enum intel_display_power_domain domain;
5382 unsigned long domains, new_domains, old_domains;
77d22dca 5383
292b990e 5384 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5385 intel_crtc->enabled_power_domains = new_domains =
5386 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5387
292b990e
ML
5388 domains = new_domains & ~old_domains;
5389
5390 for_each_power_domain(domain, domains)
5391 intel_display_power_get(dev_priv, domain);
5392
5393 return old_domains & ~new_domains;
5394}
5395
5396static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5397 unsigned long domains)
5398{
5399 enum intel_display_power_domain domain;
5400
5401 for_each_power_domain(domain, domains)
5402 intel_display_power_put(dev_priv, domain);
5403}
77d22dca 5404
adafdc6f
MK
5405static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5406{
5407 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5408
5409 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5410 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5411 return max_cdclk_freq;
5412 else if (IS_CHERRYVIEW(dev_priv))
5413 return max_cdclk_freq*95/100;
5414 else if (INTEL_INFO(dev_priv)->gen < 4)
5415 return 2*max_cdclk_freq*90/100;
5416 else
5417 return max_cdclk_freq*90/100;
5418}
5419
560a7ae4
DL
5420static void intel_update_max_cdclk(struct drm_device *dev)
5421{
5422 struct drm_i915_private *dev_priv = dev->dev_private;
5423
ef11bdb3 5424 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5425 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5426
5427 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5428 dev_priv->max_cdclk_freq = 675000;
5429 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5430 dev_priv->max_cdclk_freq = 540000;
5431 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5432 dev_priv->max_cdclk_freq = 450000;
5433 else
5434 dev_priv->max_cdclk_freq = 337500;
5435 } else if (IS_BROADWELL(dev)) {
5436 /*
5437 * FIXME with extra cooling we can allow
5438 * 540 MHz for ULX and 675 Mhz for ULT.
5439 * How can we know if extra cooling is
5440 * available? PCI ID, VTB, something else?
5441 */
5442 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5443 dev_priv->max_cdclk_freq = 450000;
5444 else if (IS_BDW_ULX(dev))
5445 dev_priv->max_cdclk_freq = 450000;
5446 else if (IS_BDW_ULT(dev))
5447 dev_priv->max_cdclk_freq = 540000;
5448 else
5449 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5450 } else if (IS_CHERRYVIEW(dev)) {
5451 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5452 } else if (IS_VALLEYVIEW(dev)) {
5453 dev_priv->max_cdclk_freq = 400000;
5454 } else {
5455 /* otherwise assume cdclk is fixed */
5456 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5457 }
5458
adafdc6f
MK
5459 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5460
560a7ae4
DL
5461 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5462 dev_priv->max_cdclk_freq);
adafdc6f
MK
5463
5464 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5465 dev_priv->max_dotclk_freq);
560a7ae4
DL
5466}
5467
5468static void intel_update_cdclk(struct drm_device *dev)
5469{
5470 struct drm_i915_private *dev_priv = dev->dev_private;
5471
5472 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5473 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5474 dev_priv->cdclk_freq);
5475
5476 /*
5477 * Program the gmbus_freq based on the cdclk frequency.
5478 * BSpec erroneously claims we should aim for 4MHz, but
5479 * in fact 1MHz is the correct frequency.
5480 */
666a4537 5481 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5482 /*
5483 * Program the gmbus_freq based on the cdclk frequency.
5484 * BSpec erroneously claims we should aim for 4MHz, but
5485 * in fact 1MHz is the correct frequency.
5486 */
5487 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5488 }
5489
5490 if (dev_priv->max_cdclk_freq == 0)
5491 intel_update_max_cdclk(dev);
5492}
5493
70d0c574 5494static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5495{
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497 uint32_t divider;
5498 uint32_t ratio;
5499 uint32_t current_freq;
5500 int ret;
5501
5502 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5503 switch (frequency) {
5504 case 144000:
5505 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5506 ratio = BXT_DE_PLL_RATIO(60);
5507 break;
5508 case 288000:
5509 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5510 ratio = BXT_DE_PLL_RATIO(60);
5511 break;
5512 case 384000:
5513 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5514 ratio = BXT_DE_PLL_RATIO(60);
5515 break;
5516 case 576000:
5517 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5518 ratio = BXT_DE_PLL_RATIO(60);
5519 break;
5520 case 624000:
5521 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5522 ratio = BXT_DE_PLL_RATIO(65);
5523 break;
5524 case 19200:
5525 /*
5526 * Bypass frequency with DE PLL disabled. Init ratio, divider
5527 * to suppress GCC warning.
5528 */
5529 ratio = 0;
5530 divider = 0;
5531 break;
5532 default:
5533 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5534
5535 return;
5536 }
5537
5538 mutex_lock(&dev_priv->rps.hw_lock);
5539 /* Inform power controller of upcoming frequency change */
5540 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5541 0x80000000);
5542 mutex_unlock(&dev_priv->rps.hw_lock);
5543
5544 if (ret) {
5545 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5546 ret, frequency);
5547 return;
5548 }
5549
5550 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5551 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5552 current_freq = current_freq * 500 + 1000;
5553
5554 /*
5555 * DE PLL has to be disabled when
5556 * - setting to 19.2MHz (bypass, PLL isn't used)
5557 * - before setting to 624MHz (PLL needs toggling)
5558 * - before setting to any frequency from 624MHz (PLL needs toggling)
5559 */
5560 if (frequency == 19200 || frequency == 624000 ||
5561 current_freq == 624000) {
5562 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5563 /* Timeout 200us */
5564 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5565 1))
5566 DRM_ERROR("timout waiting for DE PLL unlock\n");
5567 }
5568
5569 if (frequency != 19200) {
5570 uint32_t val;
5571
5572 val = I915_READ(BXT_DE_PLL_CTL);
5573 val &= ~BXT_DE_PLL_RATIO_MASK;
5574 val |= ratio;
5575 I915_WRITE(BXT_DE_PLL_CTL, val);
5576
5577 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5578 /* Timeout 200us */
5579 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5580 DRM_ERROR("timeout waiting for DE PLL lock\n");
5581
5582 val = I915_READ(CDCLK_CTL);
5583 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5584 val |= divider;
5585 /*
5586 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5587 * enable otherwise.
5588 */
5589 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5590 if (frequency >= 500000)
5591 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5592
5593 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5594 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5595 val |= (frequency - 1000) / 500;
5596 I915_WRITE(CDCLK_CTL, val);
5597 }
5598
5599 mutex_lock(&dev_priv->rps.hw_lock);
5600 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5601 DIV_ROUND_UP(frequency, 25000));
5602 mutex_unlock(&dev_priv->rps.hw_lock);
5603
5604 if (ret) {
5605 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5606 ret, frequency);
5607 return;
5608 }
5609
a47871bd 5610 intel_update_cdclk(dev);
f8437dd1
VK
5611}
5612
5613void broxton_init_cdclk(struct drm_device *dev)
5614{
5615 struct drm_i915_private *dev_priv = dev->dev_private;
5616 uint32_t val;
5617
5618 /*
5619 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5620 * or else the reset will hang because there is no PCH to respond.
5621 * Move the handshake programming to initialization sequence.
5622 * Previously was left up to BIOS.
5623 */
5624 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5625 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5626 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5627
5628 /* Enable PG1 for cdclk */
5629 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5630
5631 /* check if cd clock is enabled */
5632 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5633 DRM_DEBUG_KMS("Display already initialized\n");
5634 return;
5635 }
5636
5637 /*
5638 * FIXME:
5639 * - The initial CDCLK needs to be read from VBT.
5640 * Need to make this change after VBT has changes for BXT.
5641 * - check if setting the max (or any) cdclk freq is really necessary
5642 * here, it belongs to modeset time
5643 */
5644 broxton_set_cdclk(dev, 624000);
5645
5646 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5647 POSTING_READ(DBUF_CTL);
5648
f8437dd1
VK
5649 udelay(10);
5650
5651 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5652 DRM_ERROR("DBuf power enable timeout!\n");
5653}
5654
5655void broxton_uninit_cdclk(struct drm_device *dev)
5656{
5657 struct drm_i915_private *dev_priv = dev->dev_private;
5658
5659 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5660 POSTING_READ(DBUF_CTL);
5661
f8437dd1
VK
5662 udelay(10);
5663
5664 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5665 DRM_ERROR("DBuf power disable timeout!\n");
5666
5667 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5668 broxton_set_cdclk(dev, 19200);
5669
5670 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5671}
5672
5d96d8af
DL
5673static const struct skl_cdclk_entry {
5674 unsigned int freq;
5675 unsigned int vco;
5676} skl_cdclk_frequencies[] = {
5677 { .freq = 308570, .vco = 8640 },
5678 { .freq = 337500, .vco = 8100 },
5679 { .freq = 432000, .vco = 8640 },
5680 { .freq = 450000, .vco = 8100 },
5681 { .freq = 540000, .vco = 8100 },
5682 { .freq = 617140, .vco = 8640 },
5683 { .freq = 675000, .vco = 8100 },
5684};
5685
5686static unsigned int skl_cdclk_decimal(unsigned int freq)
5687{
5688 return (freq - 1000) / 500;
5689}
5690
5691static unsigned int skl_cdclk_get_vco(unsigned int freq)
5692{
5693 unsigned int i;
5694
5695 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5696 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5697
5698 if (e->freq == freq)
5699 return e->vco;
5700 }
5701
5702 return 8100;
5703}
5704
5705static void
5706skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5707{
5708 unsigned int min_freq;
5709 u32 val;
5710
5711 /* select the minimum CDCLK before enabling DPLL 0 */
5712 val = I915_READ(CDCLK_CTL);
5713 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5714 val |= CDCLK_FREQ_337_308;
5715
5716 if (required_vco == 8640)
5717 min_freq = 308570;
5718 else
5719 min_freq = 337500;
5720
5721 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5722
5723 I915_WRITE(CDCLK_CTL, val);
5724 POSTING_READ(CDCLK_CTL);
5725
5726 /*
5727 * We always enable DPLL0 with the lowest link rate possible, but still
5728 * taking into account the VCO required to operate the eDP panel at the
5729 * desired frequency. The usual DP link rates operate with a VCO of
5730 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5731 * The modeset code is responsible for the selection of the exact link
5732 * rate later on, with the constraint of choosing a frequency that
5733 * works with required_vco.
5734 */
5735 val = I915_READ(DPLL_CTRL1);
5736
5737 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5738 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5739 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5740 if (required_vco == 8640)
5741 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5742 SKL_DPLL0);
5743 else
5744 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5745 SKL_DPLL0);
5746
5747 I915_WRITE(DPLL_CTRL1, val);
5748 POSTING_READ(DPLL_CTRL1);
5749
5750 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5751
5752 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5753 DRM_ERROR("DPLL0 not locked\n");
5754}
5755
5756static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5757{
5758 int ret;
5759 u32 val;
5760
5761 /* inform PCU we want to change CDCLK */
5762 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5763 mutex_lock(&dev_priv->rps.hw_lock);
5764 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5765 mutex_unlock(&dev_priv->rps.hw_lock);
5766
5767 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5768}
5769
5770static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5771{
5772 unsigned int i;
5773
5774 for (i = 0; i < 15; i++) {
5775 if (skl_cdclk_pcu_ready(dev_priv))
5776 return true;
5777 udelay(10);
5778 }
5779
5780 return false;
5781}
5782
5783static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5784{
560a7ae4 5785 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5786 u32 freq_select, pcu_ack;
5787
5788 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5789
5790 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5791 DRM_ERROR("failed to inform PCU about cdclk change\n");
5792 return;
5793 }
5794
5795 /* set CDCLK_CTL */
5796 switch(freq) {
5797 case 450000:
5798 case 432000:
5799 freq_select = CDCLK_FREQ_450_432;
5800 pcu_ack = 1;
5801 break;
5802 case 540000:
5803 freq_select = CDCLK_FREQ_540;
5804 pcu_ack = 2;
5805 break;
5806 case 308570:
5807 case 337500:
5808 default:
5809 freq_select = CDCLK_FREQ_337_308;
5810 pcu_ack = 0;
5811 break;
5812 case 617140:
5813 case 675000:
5814 freq_select = CDCLK_FREQ_675_617;
5815 pcu_ack = 3;
5816 break;
5817 }
5818
5819 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5820 POSTING_READ(CDCLK_CTL);
5821
5822 /* inform PCU of the change */
5823 mutex_lock(&dev_priv->rps.hw_lock);
5824 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5825 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5826
5827 intel_update_cdclk(dev);
5d96d8af
DL
5828}
5829
5830void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5831{
5832 /* disable DBUF power */
5833 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5834 POSTING_READ(DBUF_CTL);
5835
5836 udelay(10);
5837
5838 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5839 DRM_ERROR("DBuf power disable timeout\n");
5840
ab96c1ee
ID
5841 /* disable DPLL0 */
5842 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5843 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5844 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5845}
5846
5847void skl_init_cdclk(struct drm_i915_private *dev_priv)
5848{
5d96d8af
DL
5849 unsigned int required_vco;
5850
39d9b85a
GW
5851 /* DPLL0 not enabled (happens on early BIOS versions) */
5852 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5853 /* enable DPLL0 */
5854 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5855 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5856 }
5857
5d96d8af
DL
5858 /* set CDCLK to the frequency the BIOS chose */
5859 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5860
5861 /* enable DBUF power */
5862 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5863 POSTING_READ(DBUF_CTL);
5864
5865 udelay(10);
5866
5867 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5868 DRM_ERROR("DBuf power enable timeout\n");
5869}
5870
c73666f3
SK
5871int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5872{
5873 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5874 uint32_t cdctl = I915_READ(CDCLK_CTL);
5875 int freq = dev_priv->skl_boot_cdclk;
5876
f1b391a5
SK
5877 /*
5878 * check if the pre-os intialized the display
5879 * There is SWF18 scratchpad register defined which is set by the
5880 * pre-os which can be used by the OS drivers to check the status
5881 */
5882 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5883 goto sanitize;
5884
c73666f3
SK
5885 /* Is PLL enabled and locked ? */
5886 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5887 goto sanitize;
5888
5889 /* DPLL okay; verify the cdclock
5890 *
5891 * Noticed in some instances that the freq selection is correct but
5892 * decimal part is programmed wrong from BIOS where pre-os does not
5893 * enable display. Verify the same as well.
5894 */
5895 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5896 /* All well; nothing to sanitize */
5897 return false;
5898sanitize:
5899 /*
5900 * As of now initialize with max cdclk till
5901 * we get dynamic cdclk support
5902 * */
5903 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5904 skl_init_cdclk(dev_priv);
5905
5906 /* we did have to sanitize */
5907 return true;
5908}
5909
30a970c6
JB
5910/* Adjust CDclk dividers to allow high res or save power if possible */
5911static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5912{
5913 struct drm_i915_private *dev_priv = dev->dev_private;
5914 u32 val, cmd;
5915
164dfd28
VK
5916 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5917 != dev_priv->cdclk_freq);
d60c4473 5918
dfcab17e 5919 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5920 cmd = 2;
dfcab17e 5921 else if (cdclk == 266667)
30a970c6
JB
5922 cmd = 1;
5923 else
5924 cmd = 0;
5925
5926 mutex_lock(&dev_priv->rps.hw_lock);
5927 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5928 val &= ~DSPFREQGUAR_MASK;
5929 val |= (cmd << DSPFREQGUAR_SHIFT);
5930 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5931 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5932 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5933 50)) {
5934 DRM_ERROR("timed out waiting for CDclk change\n");
5935 }
5936 mutex_unlock(&dev_priv->rps.hw_lock);
5937
54433e91
VS
5938 mutex_lock(&dev_priv->sb_lock);
5939
dfcab17e 5940 if (cdclk == 400000) {
6bcda4f0 5941 u32 divider;
30a970c6 5942
6bcda4f0 5943 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5944
30a970c6
JB
5945 /* adjust cdclk divider */
5946 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5947 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5948 val |= divider;
5949 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5950
5951 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5952 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5953 50))
5954 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5955 }
5956
30a970c6
JB
5957 /* adjust self-refresh exit latency value */
5958 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5959 val &= ~0x7f;
5960
5961 /*
5962 * For high bandwidth configs, we set a higher latency in the bunit
5963 * so that the core display fetch happens in time to avoid underruns.
5964 */
dfcab17e 5965 if (cdclk == 400000)
30a970c6
JB
5966 val |= 4500 / 250; /* 4.5 usec */
5967 else
5968 val |= 3000 / 250; /* 3.0 usec */
5969 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5970
a580516d 5971 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5972
b6283055 5973 intel_update_cdclk(dev);
30a970c6
JB
5974}
5975
383c5a6a
VS
5976static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5977{
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 u32 val, cmd;
5980
164dfd28
VK
5981 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5982 != dev_priv->cdclk_freq);
383c5a6a
VS
5983
5984 switch (cdclk) {
383c5a6a
VS
5985 case 333333:
5986 case 320000:
383c5a6a 5987 case 266667:
383c5a6a 5988 case 200000:
383c5a6a
VS
5989 break;
5990 default:
5f77eeb0 5991 MISSING_CASE(cdclk);
383c5a6a
VS
5992 return;
5993 }
5994
9d0d3fda
VS
5995 /*
5996 * Specs are full of misinformation, but testing on actual
5997 * hardware has shown that we just need to write the desired
5998 * CCK divider into the Punit register.
5999 */
6000 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6001
383c5a6a
VS
6002 mutex_lock(&dev_priv->rps.hw_lock);
6003 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6004 val &= ~DSPFREQGUAR_MASK_CHV;
6005 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6006 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6007 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6008 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6009 50)) {
6010 DRM_ERROR("timed out waiting for CDclk change\n");
6011 }
6012 mutex_unlock(&dev_priv->rps.hw_lock);
6013
b6283055 6014 intel_update_cdclk(dev);
383c5a6a
VS
6015}
6016
30a970c6
JB
6017static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6018 int max_pixclk)
6019{
6bcda4f0 6020 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6021 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6022
30a970c6
JB
6023 /*
6024 * Really only a few cases to deal with, as only 4 CDclks are supported:
6025 * 200MHz
6026 * 267MHz
29dc7ef3 6027 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6028 * 400MHz (VLV only)
6029 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6030 * of the lower bin and adjust if needed.
e37c67a1
VS
6031 *
6032 * We seem to get an unstable or solid color picture at 200MHz.
6033 * Not sure what's wrong. For now use 200MHz only when all pipes
6034 * are off.
30a970c6 6035 */
6cca3195
VS
6036 if (!IS_CHERRYVIEW(dev_priv) &&
6037 max_pixclk > freq_320*limit/100)
dfcab17e 6038 return 400000;
6cca3195 6039 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6040 return freq_320;
e37c67a1 6041 else if (max_pixclk > 0)
dfcab17e 6042 return 266667;
e37c67a1
VS
6043 else
6044 return 200000;
30a970c6
JB
6045}
6046
f8437dd1
VK
6047static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6048 int max_pixclk)
6049{
6050 /*
6051 * FIXME:
6052 * - remove the guardband, it's not needed on BXT
6053 * - set 19.2MHz bypass frequency if there are no active pipes
6054 */
6055 if (max_pixclk > 576000*9/10)
6056 return 624000;
6057 else if (max_pixclk > 384000*9/10)
6058 return 576000;
6059 else if (max_pixclk > 288000*9/10)
6060 return 384000;
6061 else if (max_pixclk > 144000*9/10)
6062 return 288000;
6063 else
6064 return 144000;
6065}
6066
e8788cbc 6067/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6068static int intel_mode_max_pixclk(struct drm_device *dev,
6069 struct drm_atomic_state *state)
30a970c6 6070{
565602d7
ML
6071 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6072 struct drm_i915_private *dev_priv = dev->dev_private;
6073 struct drm_crtc *crtc;
6074 struct drm_crtc_state *crtc_state;
6075 unsigned max_pixclk = 0, i;
6076 enum pipe pipe;
30a970c6 6077
565602d7
ML
6078 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6079 sizeof(intel_state->min_pixclk));
304603f4 6080
565602d7
ML
6081 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6082 int pixclk = 0;
6083
6084 if (crtc_state->enable)
6085 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6086
565602d7 6087 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6088 }
6089
565602d7
ML
6090 for_each_pipe(dev_priv, pipe)
6091 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6092
30a970c6
JB
6093 return max_pixclk;
6094}
6095
27c329ed 6096static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6097{
27c329ed
ML
6098 struct drm_device *dev = state->dev;
6099 struct drm_i915_private *dev_priv = dev->dev_private;
6100 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6101 struct intel_atomic_state *intel_state =
6102 to_intel_atomic_state(state);
30a970c6 6103
304603f4
ACO
6104 if (max_pixclk < 0)
6105 return max_pixclk;
30a970c6 6106
1a617b77 6107 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6108 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6109
1a617b77
ML
6110 if (!intel_state->active_crtcs)
6111 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6112
27c329ed
ML
6113 return 0;
6114}
304603f4 6115
27c329ed
ML
6116static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6117{
6118 struct drm_device *dev = state->dev;
6119 struct drm_i915_private *dev_priv = dev->dev_private;
6120 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6121 struct intel_atomic_state *intel_state =
6122 to_intel_atomic_state(state);
85a96e7a 6123
27c329ed
ML
6124 if (max_pixclk < 0)
6125 return max_pixclk;
85a96e7a 6126
1a617b77 6127 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6128 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6129
1a617b77
ML
6130 if (!intel_state->active_crtcs)
6131 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6132
27c329ed 6133 return 0;
30a970c6
JB
6134}
6135
1e69cd74
VS
6136static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6137{
6138 unsigned int credits, default_credits;
6139
6140 if (IS_CHERRYVIEW(dev_priv))
6141 default_credits = PFI_CREDIT(12);
6142 else
6143 default_credits = PFI_CREDIT(8);
6144
bfa7df01 6145 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6146 /* CHV suggested value is 31 or 63 */
6147 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6148 credits = PFI_CREDIT_63;
1e69cd74
VS
6149 else
6150 credits = PFI_CREDIT(15);
6151 } else {
6152 credits = default_credits;
6153 }
6154
6155 /*
6156 * WA - write default credits before re-programming
6157 * FIXME: should we also set the resend bit here?
6158 */
6159 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6160 default_credits);
6161
6162 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6163 credits | PFI_CREDIT_RESEND);
6164
6165 /*
6166 * FIXME is this guaranteed to clear
6167 * immediately or should we poll for it?
6168 */
6169 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6170}
6171
27c329ed 6172static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6173{
a821fc46 6174 struct drm_device *dev = old_state->dev;
30a970c6 6175 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6176 struct intel_atomic_state *old_intel_state =
6177 to_intel_atomic_state(old_state);
6178 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6179
27c329ed
ML
6180 /*
6181 * FIXME: We can end up here with all power domains off, yet
6182 * with a CDCLK frequency other than the minimum. To account
6183 * for this take the PIPE-A power domain, which covers the HW
6184 * blocks needed for the following programming. This can be
6185 * removed once it's guaranteed that we get here either with
6186 * the minimum CDCLK set, or the required power domains
6187 * enabled.
6188 */
6189 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6190
27c329ed
ML
6191 if (IS_CHERRYVIEW(dev))
6192 cherryview_set_cdclk(dev, req_cdclk);
6193 else
6194 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6195
27c329ed 6196 vlv_program_pfi_credits(dev_priv);
1e69cd74 6197
27c329ed 6198 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6199}
6200
89b667f8
JB
6201static void valleyview_crtc_enable(struct drm_crtc *crtc)
6202{
6203 struct drm_device *dev = crtc->dev;
a72e4c9f 6204 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6206 struct intel_encoder *encoder;
6207 int pipe = intel_crtc->pipe;
89b667f8 6208
53d9f4e9 6209 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6210 return;
6211
6e3c9717 6212 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6213 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6214
6215 intel_set_pipe_timings(intel_crtc);
6216
c14b0485
VS
6217 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6218 struct drm_i915_private *dev_priv = dev->dev_private;
6219
6220 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6221 I915_WRITE(CHV_CANVAS(pipe), 0);
6222 }
6223
5b18e57c
DV
6224 i9xx_set_pipeconf(intel_crtc);
6225
89b667f8 6226 intel_crtc->active = true;
89b667f8 6227
a72e4c9f 6228 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6229
89b667f8
JB
6230 for_each_encoder_on_crtc(dev, crtc, encoder)
6231 if (encoder->pre_pll_enable)
6232 encoder->pre_pll_enable(encoder);
6233
a65347ba 6234 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6235 if (IS_CHERRYVIEW(dev)) {
6236 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6237 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6238 } else {
6239 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6240 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6241 }
9d556c99 6242 }
89b667f8
JB
6243
6244 for_each_encoder_on_crtc(dev, crtc, encoder)
6245 if (encoder->pre_enable)
6246 encoder->pre_enable(encoder);
6247
2dd24552
JB
6248 i9xx_pfit_enable(intel_crtc);
6249
63cbb074
VS
6250 intel_crtc_load_lut(crtc);
6251
e1fdc473 6252 intel_enable_pipe(intel_crtc);
be6a6f8e 6253
4b3a9526
VS
6254 assert_vblank_disabled(crtc);
6255 drm_crtc_vblank_on(crtc);
6256
f9b61ff6
DV
6257 for_each_encoder_on_crtc(dev, crtc, encoder)
6258 encoder->enable(encoder);
89b667f8
JB
6259}
6260
f13c2ef3
DV
6261static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6262{
6263 struct drm_device *dev = crtc->base.dev;
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265
6e3c9717
ACO
6266 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6267 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6268}
6269
0b8765c6 6270static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6271{
6272 struct drm_device *dev = crtc->dev;
a72e4c9f 6273 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6275 struct intel_encoder *encoder;
79e53945 6276 int pipe = intel_crtc->pipe;
79e53945 6277
53d9f4e9 6278 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6279 return;
6280
f13c2ef3
DV
6281 i9xx_set_pll_dividers(intel_crtc);
6282
6e3c9717 6283 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6284 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6285
6286 intel_set_pipe_timings(intel_crtc);
6287
5b18e57c
DV
6288 i9xx_set_pipeconf(intel_crtc);
6289
f7abfe8b 6290 intel_crtc->active = true;
6b383a7f 6291
4a3436e8 6292 if (!IS_GEN2(dev))
a72e4c9f 6293 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6294
9d6d9f19
MK
6295 for_each_encoder_on_crtc(dev, crtc, encoder)
6296 if (encoder->pre_enable)
6297 encoder->pre_enable(encoder);
6298
f6736a1a
DV
6299 i9xx_enable_pll(intel_crtc);
6300
2dd24552
JB
6301 i9xx_pfit_enable(intel_crtc);
6302
63cbb074
VS
6303 intel_crtc_load_lut(crtc);
6304
f37fcc2a 6305 intel_update_watermarks(crtc);
e1fdc473 6306 intel_enable_pipe(intel_crtc);
be6a6f8e 6307
4b3a9526
VS
6308 assert_vblank_disabled(crtc);
6309 drm_crtc_vblank_on(crtc);
6310
f9b61ff6
DV
6311 for_each_encoder_on_crtc(dev, crtc, encoder)
6312 encoder->enable(encoder);
0b8765c6 6313}
79e53945 6314
87476d63
DV
6315static void i9xx_pfit_disable(struct intel_crtc *crtc)
6316{
6317 struct drm_device *dev = crtc->base.dev;
6318 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6319
6e3c9717 6320 if (!crtc->config->gmch_pfit.control)
328d8e82 6321 return;
87476d63 6322
328d8e82 6323 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6324
328d8e82
DV
6325 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6326 I915_READ(PFIT_CONTROL));
6327 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6328}
6329
0b8765c6
JB
6330static void i9xx_crtc_disable(struct drm_crtc *crtc)
6331{
6332 struct drm_device *dev = crtc->dev;
6333 struct drm_i915_private *dev_priv = dev->dev_private;
6334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6335 struct intel_encoder *encoder;
0b8765c6 6336 int pipe = intel_crtc->pipe;
ef9c3aee 6337
6304cd91
VS
6338 /*
6339 * On gen2 planes are double buffered but the pipe isn't, so we must
6340 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6341 * We also need to wait on all gmch platforms because of the
6342 * self-refresh mode constraint explained above.
6304cd91 6343 */
564ed191 6344 intel_wait_for_vblank(dev, pipe);
6304cd91 6345
4b3a9526
VS
6346 for_each_encoder_on_crtc(dev, crtc, encoder)
6347 encoder->disable(encoder);
6348
f9b61ff6
DV
6349 drm_crtc_vblank_off(crtc);
6350 assert_vblank_disabled(crtc);
6351
575f7ab7 6352 intel_disable_pipe(intel_crtc);
24a1f16d 6353
87476d63 6354 i9xx_pfit_disable(intel_crtc);
24a1f16d 6355
89b667f8
JB
6356 for_each_encoder_on_crtc(dev, crtc, encoder)
6357 if (encoder->post_disable)
6358 encoder->post_disable(encoder);
6359
a65347ba 6360 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6361 if (IS_CHERRYVIEW(dev))
6362 chv_disable_pll(dev_priv, pipe);
6363 else if (IS_VALLEYVIEW(dev))
6364 vlv_disable_pll(dev_priv, pipe);
6365 else
1c4e0274 6366 i9xx_disable_pll(intel_crtc);
076ed3b2 6367 }
0b8765c6 6368
d6db995f
VS
6369 for_each_encoder_on_crtc(dev, crtc, encoder)
6370 if (encoder->post_pll_disable)
6371 encoder->post_pll_disable(encoder);
6372
4a3436e8 6373 if (!IS_GEN2(dev))
a72e4c9f 6374 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6375}
6376
b17d48e2
ML
6377static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6378{
6379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6380 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6381 enum intel_display_power_domain domain;
6382 unsigned long domains;
6383
6384 if (!intel_crtc->active)
6385 return;
6386
a539205a 6387 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6388 WARN_ON(intel_crtc->unpin_work);
6389
a539205a 6390 intel_pre_disable_primary(crtc);
54a41961
ML
6391
6392 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6393 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6394 }
6395
b17d48e2 6396 dev_priv->display.crtc_disable(crtc);
37d9078b 6397 intel_crtc->active = false;
58f9c0bc 6398 intel_fbc_disable(intel_crtc);
37d9078b 6399 intel_update_watermarks(crtc);
1f7457b1 6400 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6401
6402 domains = intel_crtc->enabled_power_domains;
6403 for_each_power_domain(domain, domains)
6404 intel_display_power_put(dev_priv, domain);
6405 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6406
6407 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6408 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6409}
6410
6b72d486
ML
6411/*
6412 * turn all crtc's off, but do not adjust state
6413 * This has to be paired with a call to intel_modeset_setup_hw_state.
6414 */
70e0bd74 6415int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6416{
e2c8b870 6417 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6418 struct drm_atomic_state *state;
e2c8b870 6419 int ret;
70e0bd74 6420
e2c8b870
ML
6421 state = drm_atomic_helper_suspend(dev);
6422 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6423 if (ret)
6424 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6425 else
6426 dev_priv->modeset_restore_state = state;
70e0bd74 6427 return ret;
ee7b9f93
JB
6428}
6429
ea5b213a 6430void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6431{
4ef69c7a 6432 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6433
ea5b213a
CW
6434 drm_encoder_cleanup(encoder);
6435 kfree(intel_encoder);
7e7d76c3
JB
6436}
6437
0a91ca29
DV
6438/* Cross check the actual hw state with our own modeset state tracking (and it's
6439 * internal consistency). */
b980514c 6440static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6441{
35dd3c64
ML
6442 struct drm_crtc *crtc = connector->base.state->crtc;
6443
6444 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6445 connector->base.base.id,
6446 connector->base.name);
6447
0a91ca29 6448 if (connector->get_hw_state(connector)) {
e85376cb 6449 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6450 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6451
35dd3c64
ML
6452 I915_STATE_WARN(!crtc,
6453 "connector enabled without attached crtc\n");
0a91ca29 6454
35dd3c64
ML
6455 if (!crtc)
6456 return;
6457
6458 I915_STATE_WARN(!crtc->state->active,
6459 "connector is active, but attached crtc isn't\n");
6460
e85376cb 6461 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6462 return;
6463
e85376cb 6464 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6465 "atomic encoder doesn't match attached encoder\n");
6466
e85376cb 6467 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6468 "attached encoder crtc differs from connector crtc\n");
6469 } else {
4d688a2a
ML
6470 I915_STATE_WARN(crtc && crtc->state->active,
6471 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6472 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6473 "best encoder set without crtc!\n");
0a91ca29 6474 }
79e53945
JB
6475}
6476
08d9bc92
ACO
6477int intel_connector_init(struct intel_connector *connector)
6478{
5350a031 6479 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6480
5350a031 6481 if (!connector->base.state)
08d9bc92
ACO
6482 return -ENOMEM;
6483
08d9bc92
ACO
6484 return 0;
6485}
6486
6487struct intel_connector *intel_connector_alloc(void)
6488{
6489 struct intel_connector *connector;
6490
6491 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6492 if (!connector)
6493 return NULL;
6494
6495 if (intel_connector_init(connector) < 0) {
6496 kfree(connector);
6497 return NULL;
6498 }
6499
6500 return connector;
6501}
6502
f0947c37
DV
6503/* Simple connector->get_hw_state implementation for encoders that support only
6504 * one connector and no cloning and hence the encoder state determines the state
6505 * of the connector. */
6506bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6507{
24929352 6508 enum pipe pipe = 0;
f0947c37 6509 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6510
f0947c37 6511 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6512}
6513
6d293983 6514static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6515{
6d293983
ACO
6516 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6517 return crtc_state->fdi_lanes;
d272ddfa
VS
6518
6519 return 0;
6520}
6521
6d293983 6522static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6523 struct intel_crtc_state *pipe_config)
1857e1da 6524{
6d293983
ACO
6525 struct drm_atomic_state *state = pipe_config->base.state;
6526 struct intel_crtc *other_crtc;
6527 struct intel_crtc_state *other_crtc_state;
6528
1857e1da
DV
6529 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6530 pipe_name(pipe), pipe_config->fdi_lanes);
6531 if (pipe_config->fdi_lanes > 4) {
6532 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6533 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6534 return -EINVAL;
1857e1da
DV
6535 }
6536
bafb6553 6537 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6538 if (pipe_config->fdi_lanes > 2) {
6539 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6540 pipe_config->fdi_lanes);
6d293983 6541 return -EINVAL;
1857e1da 6542 } else {
6d293983 6543 return 0;
1857e1da
DV
6544 }
6545 }
6546
6547 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6548 return 0;
1857e1da
DV
6549
6550 /* Ivybridge 3 pipe is really complicated */
6551 switch (pipe) {
6552 case PIPE_A:
6d293983 6553 return 0;
1857e1da 6554 case PIPE_B:
6d293983
ACO
6555 if (pipe_config->fdi_lanes <= 2)
6556 return 0;
6557
6558 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6559 other_crtc_state =
6560 intel_atomic_get_crtc_state(state, other_crtc);
6561 if (IS_ERR(other_crtc_state))
6562 return PTR_ERR(other_crtc_state);
6563
6564 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6565 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6566 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6567 return -EINVAL;
1857e1da 6568 }
6d293983 6569 return 0;
1857e1da 6570 case PIPE_C:
251cc67c
VS
6571 if (pipe_config->fdi_lanes > 2) {
6572 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6573 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6574 return -EINVAL;
251cc67c 6575 }
6d293983
ACO
6576
6577 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6578 other_crtc_state =
6579 intel_atomic_get_crtc_state(state, other_crtc);
6580 if (IS_ERR(other_crtc_state))
6581 return PTR_ERR(other_crtc_state);
6582
6583 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6584 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6585 return -EINVAL;
1857e1da 6586 }
6d293983 6587 return 0;
1857e1da
DV
6588 default:
6589 BUG();
6590 }
6591}
6592
e29c22c0
DV
6593#define RETRY 1
6594static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6595 struct intel_crtc_state *pipe_config)
877d48d5 6596{
1857e1da 6597 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6598 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6599 int lane, link_bw, fdi_dotclock, ret;
6600 bool needs_recompute = false;
877d48d5 6601
e29c22c0 6602retry:
877d48d5
DV
6603 /* FDI is a binary signal running at ~2.7GHz, encoding
6604 * each output octet as 10 bits. The actual frequency
6605 * is stored as a divider into a 100MHz clock, and the
6606 * mode pixel clock is stored in units of 1KHz.
6607 * Hence the bw of each lane in terms of the mode signal
6608 * is:
6609 */
6610 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6611
241bfc38 6612 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6613
2bd89a07 6614 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6615 pipe_config->pipe_bpp);
6616
6617 pipe_config->fdi_lanes = lane;
6618
2bd89a07 6619 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6620 link_bw, &pipe_config->fdi_m_n);
1857e1da 6621
6d293983
ACO
6622 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6623 intel_crtc->pipe, pipe_config);
6624 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6625 pipe_config->pipe_bpp -= 2*3;
6626 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6627 pipe_config->pipe_bpp);
6628 needs_recompute = true;
6629 pipe_config->bw_constrained = true;
6630
6631 goto retry;
6632 }
6633
6634 if (needs_recompute)
6635 return RETRY;
6636
6d293983 6637 return ret;
877d48d5
DV
6638}
6639
8cfb3407
VS
6640static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6641 struct intel_crtc_state *pipe_config)
6642{
6643 if (pipe_config->pipe_bpp > 24)
6644 return false;
6645
6646 /* HSW can handle pixel rate up to cdclk? */
6647 if (IS_HASWELL(dev_priv->dev))
6648 return true;
6649
6650 /*
b432e5cf
VS
6651 * We compare against max which means we must take
6652 * the increased cdclk requirement into account when
6653 * calculating the new cdclk.
6654 *
6655 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6656 */
6657 return ilk_pipe_pixel_rate(pipe_config) <=
6658 dev_priv->max_cdclk_freq * 95 / 100;
6659}
6660
42db64ef 6661static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6662 struct intel_crtc_state *pipe_config)
42db64ef 6663{
8cfb3407
VS
6664 struct drm_device *dev = crtc->base.dev;
6665 struct drm_i915_private *dev_priv = dev->dev_private;
6666
d330a953 6667 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6668 hsw_crtc_supports_ips(crtc) &&
6669 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6670}
6671
39acb4aa
VS
6672static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6673{
6674 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6675
6676 /* GDG double wide on either pipe, otherwise pipe A only */
6677 return INTEL_INFO(dev_priv)->gen < 4 &&
6678 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6679}
6680
a43f6e0f 6681static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6682 struct intel_crtc_state *pipe_config)
79e53945 6683{
a43f6e0f 6684 struct drm_device *dev = crtc->base.dev;
8bd31e67 6685 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6686 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6687
ad3a4479 6688 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6689 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6690 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6691
6692 /*
39acb4aa 6693 * Enable double wide mode when the dot clock
cf532bb2 6694 * is > 90% of the (display) core speed.
cf532bb2 6695 */
39acb4aa
VS
6696 if (intel_crtc_supports_double_wide(crtc) &&
6697 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6698 clock_limit *= 2;
cf532bb2 6699 pipe_config->double_wide = true;
ad3a4479
VS
6700 }
6701
39acb4aa
VS
6702 if (adjusted_mode->crtc_clock > clock_limit) {
6703 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6704 adjusted_mode->crtc_clock, clock_limit,
6705 yesno(pipe_config->double_wide));
e29c22c0 6706 return -EINVAL;
39acb4aa 6707 }
2c07245f 6708 }
89749350 6709
1d1d0e27
VS
6710 /*
6711 * Pipe horizontal size must be even in:
6712 * - DVO ganged mode
6713 * - LVDS dual channel mode
6714 * - Double wide pipe
6715 */
a93e255f 6716 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6717 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6718 pipe_config->pipe_src_w &= ~1;
6719
8693a824
DL
6720 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6721 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6722 */
6723 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6724 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6725 return -EINVAL;
44f46b42 6726
f5adf94e 6727 if (HAS_IPS(dev))
a43f6e0f
DV
6728 hsw_compute_ips_config(crtc, pipe_config);
6729
877d48d5 6730 if (pipe_config->has_pch_encoder)
a43f6e0f 6731 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6732
cf5a15be 6733 return 0;
79e53945
JB
6734}
6735
1652d19e
VS
6736static int skylake_get_display_clock_speed(struct drm_device *dev)
6737{
6738 struct drm_i915_private *dev_priv = to_i915(dev);
6739 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6740 uint32_t cdctl = I915_READ(CDCLK_CTL);
6741 uint32_t linkrate;
6742
414355a7 6743 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6744 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6745
6746 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6747 return 540000;
6748
6749 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6750 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6751
71cd8423
DL
6752 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6753 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6754 /* vco 8640 */
6755 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6756 case CDCLK_FREQ_450_432:
6757 return 432000;
6758 case CDCLK_FREQ_337_308:
6759 return 308570;
6760 case CDCLK_FREQ_675_617:
6761 return 617140;
6762 default:
6763 WARN(1, "Unknown cd freq selection\n");
6764 }
6765 } else {
6766 /* vco 8100 */
6767 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6768 case CDCLK_FREQ_450_432:
6769 return 450000;
6770 case CDCLK_FREQ_337_308:
6771 return 337500;
6772 case CDCLK_FREQ_675_617:
6773 return 675000;
6774 default:
6775 WARN(1, "Unknown cd freq selection\n");
6776 }
6777 }
6778
6779 /* error case, do as if DPLL0 isn't enabled */
6780 return 24000;
6781}
6782
acd3f3d3
BP
6783static int broxton_get_display_clock_speed(struct drm_device *dev)
6784{
6785 struct drm_i915_private *dev_priv = to_i915(dev);
6786 uint32_t cdctl = I915_READ(CDCLK_CTL);
6787 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6788 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6789 int cdclk;
6790
6791 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6792 return 19200;
6793
6794 cdclk = 19200 * pll_ratio / 2;
6795
6796 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6797 case BXT_CDCLK_CD2X_DIV_SEL_1:
6798 return cdclk; /* 576MHz or 624MHz */
6799 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6800 return cdclk * 2 / 3; /* 384MHz */
6801 case BXT_CDCLK_CD2X_DIV_SEL_2:
6802 return cdclk / 2; /* 288MHz */
6803 case BXT_CDCLK_CD2X_DIV_SEL_4:
6804 return cdclk / 4; /* 144MHz */
6805 }
6806
6807 /* error case, do as if DE PLL isn't enabled */
6808 return 19200;
6809}
6810
1652d19e
VS
6811static int broadwell_get_display_clock_speed(struct drm_device *dev)
6812{
6813 struct drm_i915_private *dev_priv = dev->dev_private;
6814 uint32_t lcpll = I915_READ(LCPLL_CTL);
6815 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6816
6817 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6818 return 800000;
6819 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6820 return 450000;
6821 else if (freq == LCPLL_CLK_FREQ_450)
6822 return 450000;
6823 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6824 return 540000;
6825 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6826 return 337500;
6827 else
6828 return 675000;
6829}
6830
6831static int haswell_get_display_clock_speed(struct drm_device *dev)
6832{
6833 struct drm_i915_private *dev_priv = dev->dev_private;
6834 uint32_t lcpll = I915_READ(LCPLL_CTL);
6835 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6836
6837 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6838 return 800000;
6839 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6840 return 450000;
6841 else if (freq == LCPLL_CLK_FREQ_450)
6842 return 450000;
6843 else if (IS_HSW_ULT(dev))
6844 return 337500;
6845 else
6846 return 540000;
79e53945
JB
6847}
6848
25eb05fc
JB
6849static int valleyview_get_display_clock_speed(struct drm_device *dev)
6850{
bfa7df01
VS
6851 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6852 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6853}
6854
b37a6434
VS
6855static int ilk_get_display_clock_speed(struct drm_device *dev)
6856{
6857 return 450000;
6858}
6859
e70236a8
JB
6860static int i945_get_display_clock_speed(struct drm_device *dev)
6861{
6862 return 400000;
6863}
79e53945 6864
e70236a8 6865static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6866{
e907f170 6867 return 333333;
e70236a8 6868}
79e53945 6869
e70236a8
JB
6870static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6871{
6872 return 200000;
6873}
79e53945 6874
257a7ffc
DV
6875static int pnv_get_display_clock_speed(struct drm_device *dev)
6876{
6877 u16 gcfgc = 0;
6878
6879 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6880
6881 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6882 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6883 return 266667;
257a7ffc 6884 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6885 return 333333;
257a7ffc 6886 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6887 return 444444;
257a7ffc
DV
6888 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6889 return 200000;
6890 default:
6891 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6892 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6893 return 133333;
257a7ffc 6894 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6895 return 166667;
257a7ffc
DV
6896 }
6897}
6898
e70236a8
JB
6899static int i915gm_get_display_clock_speed(struct drm_device *dev)
6900{
6901 u16 gcfgc = 0;
79e53945 6902
e70236a8
JB
6903 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6904
6905 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6906 return 133333;
e70236a8
JB
6907 else {
6908 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6909 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6910 return 333333;
e70236a8
JB
6911 default:
6912 case GC_DISPLAY_CLOCK_190_200_MHZ:
6913 return 190000;
79e53945 6914 }
e70236a8
JB
6915 }
6916}
6917
6918static int i865_get_display_clock_speed(struct drm_device *dev)
6919{
e907f170 6920 return 266667;
e70236a8
JB
6921}
6922
1b1d2716 6923static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6924{
6925 u16 hpllcc = 0;
1b1d2716 6926
65cd2b3f
VS
6927 /*
6928 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6929 * encoding is different :(
6930 * FIXME is this the right way to detect 852GM/852GMV?
6931 */
6932 if (dev->pdev->revision == 0x1)
6933 return 133333;
6934
1b1d2716
VS
6935 pci_bus_read_config_word(dev->pdev->bus,
6936 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6937
e70236a8
JB
6938 /* Assume that the hardware is in the high speed state. This
6939 * should be the default.
6940 */
6941 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6942 case GC_CLOCK_133_200:
1b1d2716 6943 case GC_CLOCK_133_200_2:
e70236a8
JB
6944 case GC_CLOCK_100_200:
6945 return 200000;
6946 case GC_CLOCK_166_250:
6947 return 250000;
6948 case GC_CLOCK_100_133:
e907f170 6949 return 133333;
1b1d2716
VS
6950 case GC_CLOCK_133_266:
6951 case GC_CLOCK_133_266_2:
6952 case GC_CLOCK_166_266:
6953 return 266667;
e70236a8 6954 }
79e53945 6955
e70236a8
JB
6956 /* Shouldn't happen */
6957 return 0;
6958}
79e53945 6959
e70236a8
JB
6960static int i830_get_display_clock_speed(struct drm_device *dev)
6961{
e907f170 6962 return 133333;
79e53945
JB
6963}
6964
34edce2f
VS
6965static unsigned int intel_hpll_vco(struct drm_device *dev)
6966{
6967 struct drm_i915_private *dev_priv = dev->dev_private;
6968 static const unsigned int blb_vco[8] = {
6969 [0] = 3200000,
6970 [1] = 4000000,
6971 [2] = 5333333,
6972 [3] = 4800000,
6973 [4] = 6400000,
6974 };
6975 static const unsigned int pnv_vco[8] = {
6976 [0] = 3200000,
6977 [1] = 4000000,
6978 [2] = 5333333,
6979 [3] = 4800000,
6980 [4] = 2666667,
6981 };
6982 static const unsigned int cl_vco[8] = {
6983 [0] = 3200000,
6984 [1] = 4000000,
6985 [2] = 5333333,
6986 [3] = 6400000,
6987 [4] = 3333333,
6988 [5] = 3566667,
6989 [6] = 4266667,
6990 };
6991 static const unsigned int elk_vco[8] = {
6992 [0] = 3200000,
6993 [1] = 4000000,
6994 [2] = 5333333,
6995 [3] = 4800000,
6996 };
6997 static const unsigned int ctg_vco[8] = {
6998 [0] = 3200000,
6999 [1] = 4000000,
7000 [2] = 5333333,
7001 [3] = 6400000,
7002 [4] = 2666667,
7003 [5] = 4266667,
7004 };
7005 const unsigned int *vco_table;
7006 unsigned int vco;
7007 uint8_t tmp = 0;
7008
7009 /* FIXME other chipsets? */
7010 if (IS_GM45(dev))
7011 vco_table = ctg_vco;
7012 else if (IS_G4X(dev))
7013 vco_table = elk_vco;
7014 else if (IS_CRESTLINE(dev))
7015 vco_table = cl_vco;
7016 else if (IS_PINEVIEW(dev))
7017 vco_table = pnv_vco;
7018 else if (IS_G33(dev))
7019 vco_table = blb_vco;
7020 else
7021 return 0;
7022
7023 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7024
7025 vco = vco_table[tmp & 0x7];
7026 if (vco == 0)
7027 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7028 else
7029 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7030
7031 return vco;
7032}
7033
7034static int gm45_get_display_clock_speed(struct drm_device *dev)
7035{
7036 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7037 uint16_t tmp = 0;
7038
7039 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7040
7041 cdclk_sel = (tmp >> 12) & 0x1;
7042
7043 switch (vco) {
7044 case 2666667:
7045 case 4000000:
7046 case 5333333:
7047 return cdclk_sel ? 333333 : 222222;
7048 case 3200000:
7049 return cdclk_sel ? 320000 : 228571;
7050 default:
7051 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7052 return 222222;
7053 }
7054}
7055
7056static int i965gm_get_display_clock_speed(struct drm_device *dev)
7057{
7058 static const uint8_t div_3200[] = { 16, 10, 8 };
7059 static const uint8_t div_4000[] = { 20, 12, 10 };
7060 static const uint8_t div_5333[] = { 24, 16, 14 };
7061 const uint8_t *div_table;
7062 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7063 uint16_t tmp = 0;
7064
7065 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7066
7067 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7068
7069 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7070 goto fail;
7071
7072 switch (vco) {
7073 case 3200000:
7074 div_table = div_3200;
7075 break;
7076 case 4000000:
7077 div_table = div_4000;
7078 break;
7079 case 5333333:
7080 div_table = div_5333;
7081 break;
7082 default:
7083 goto fail;
7084 }
7085
7086 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7087
caf4e252 7088fail:
34edce2f
VS
7089 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7090 return 200000;
7091}
7092
7093static int g33_get_display_clock_speed(struct drm_device *dev)
7094{
7095 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7096 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7097 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7098 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7099 const uint8_t *div_table;
7100 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7101 uint16_t tmp = 0;
7102
7103 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7104
7105 cdclk_sel = (tmp >> 4) & 0x7;
7106
7107 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7108 goto fail;
7109
7110 switch (vco) {
7111 case 3200000:
7112 div_table = div_3200;
7113 break;
7114 case 4000000:
7115 div_table = div_4000;
7116 break;
7117 case 4800000:
7118 div_table = div_4800;
7119 break;
7120 case 5333333:
7121 div_table = div_5333;
7122 break;
7123 default:
7124 goto fail;
7125 }
7126
7127 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7128
caf4e252 7129fail:
34edce2f
VS
7130 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7131 return 190476;
7132}
7133
2c07245f 7134static void
a65851af 7135intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7136{
a65851af
VS
7137 while (*num > DATA_LINK_M_N_MASK ||
7138 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7139 *num >>= 1;
7140 *den >>= 1;
7141 }
7142}
7143
a65851af
VS
7144static void compute_m_n(unsigned int m, unsigned int n,
7145 uint32_t *ret_m, uint32_t *ret_n)
7146{
7147 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7148 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7149 intel_reduce_m_n_ratio(ret_m, ret_n);
7150}
7151
e69d0bc1
DV
7152void
7153intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7154 int pixel_clock, int link_clock,
7155 struct intel_link_m_n *m_n)
2c07245f 7156{
e69d0bc1 7157 m_n->tu = 64;
a65851af
VS
7158
7159 compute_m_n(bits_per_pixel * pixel_clock,
7160 link_clock * nlanes * 8,
7161 &m_n->gmch_m, &m_n->gmch_n);
7162
7163 compute_m_n(pixel_clock, link_clock,
7164 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7165}
7166
a7615030
CW
7167static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7168{
d330a953
JN
7169 if (i915.panel_use_ssc >= 0)
7170 return i915.panel_use_ssc != 0;
41aa3448 7171 return dev_priv->vbt.lvds_use_ssc
435793df 7172 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7173}
7174
a93e255f
ACO
7175static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7176 int num_connectors)
c65d77d8 7177{
a93e255f 7178 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7179 struct drm_i915_private *dev_priv = dev->dev_private;
7180 int refclk;
7181
a93e255f
ACO
7182 WARN_ON(!crtc_state->base.state);
7183
666a4537 7184 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7185 refclk = 100000;
a93e255f 7186 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7187 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7188 refclk = dev_priv->vbt.lvds_ssc_freq;
7189 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7190 } else if (!IS_GEN2(dev)) {
7191 refclk = 96000;
7192 } else {
7193 refclk = 48000;
7194 }
7195
7196 return refclk;
7197}
7198
7429e9d4 7199static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7200{
7df00d7a 7201 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7202}
f47709a9 7203
7429e9d4
DV
7204static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7205{
7206 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7207}
7208
f47709a9 7209static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7210 struct intel_crtc_state *crtc_state,
a7516a05
JB
7211 intel_clock_t *reduced_clock)
7212{
f47709a9 7213 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7214 u32 fp, fp2 = 0;
7215
7216 if (IS_PINEVIEW(dev)) {
190f68c5 7217 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7218 if (reduced_clock)
7429e9d4 7219 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7220 } else {
190f68c5 7221 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7222 if (reduced_clock)
7429e9d4 7223 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7224 }
7225
190f68c5 7226 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7227
f47709a9 7228 crtc->lowfreq_avail = false;
a93e255f 7229 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7230 reduced_clock) {
190f68c5 7231 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7232 crtc->lowfreq_avail = true;
a7516a05 7233 } else {
190f68c5 7234 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7235 }
7236}
7237
5e69f97f
CML
7238static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7239 pipe)
89b667f8
JB
7240{
7241 u32 reg_val;
7242
7243 /*
7244 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7245 * and set it to a reasonable value instead.
7246 */
ab3c759a 7247 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7248 reg_val &= 0xffffff00;
7249 reg_val |= 0x00000030;
ab3c759a 7250 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7251
ab3c759a 7252 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7253 reg_val &= 0x8cffffff;
7254 reg_val = 0x8c000000;
ab3c759a 7255 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7256
ab3c759a 7257 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7258 reg_val &= 0xffffff00;
ab3c759a 7259 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7260
ab3c759a 7261 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7262 reg_val &= 0x00ffffff;
7263 reg_val |= 0xb0000000;
ab3c759a 7264 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7265}
7266
b551842d
DV
7267static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7268 struct intel_link_m_n *m_n)
7269{
7270 struct drm_device *dev = crtc->base.dev;
7271 struct drm_i915_private *dev_priv = dev->dev_private;
7272 int pipe = crtc->pipe;
7273
e3b95f1e
DV
7274 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7275 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7276 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7277 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7278}
7279
7280static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7281 struct intel_link_m_n *m_n,
7282 struct intel_link_m_n *m2_n2)
b551842d
DV
7283{
7284 struct drm_device *dev = crtc->base.dev;
7285 struct drm_i915_private *dev_priv = dev->dev_private;
7286 int pipe = crtc->pipe;
6e3c9717 7287 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7288
7289 if (INTEL_INFO(dev)->gen >= 5) {
7290 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7291 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7292 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7293 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7294 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7295 * for gen < 8) and if DRRS is supported (to make sure the
7296 * registers are not unnecessarily accessed).
7297 */
44395bfe 7298 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7299 crtc->config->has_drrs) {
f769cd24
VK
7300 I915_WRITE(PIPE_DATA_M2(transcoder),
7301 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7302 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7303 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7304 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7305 }
b551842d 7306 } else {
e3b95f1e
DV
7307 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7308 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7309 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7310 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7311 }
7312}
7313
fe3cd48d 7314void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7315{
fe3cd48d
R
7316 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7317
7318 if (m_n == M1_N1) {
7319 dp_m_n = &crtc->config->dp_m_n;
7320 dp_m2_n2 = &crtc->config->dp_m2_n2;
7321 } else if (m_n == M2_N2) {
7322
7323 /*
7324 * M2_N2 registers are not supported. Hence m2_n2 divider value
7325 * needs to be programmed into M1_N1.
7326 */
7327 dp_m_n = &crtc->config->dp_m2_n2;
7328 } else {
7329 DRM_ERROR("Unsupported divider value\n");
7330 return;
7331 }
7332
6e3c9717
ACO
7333 if (crtc->config->has_pch_encoder)
7334 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7335 else
fe3cd48d 7336 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7337}
7338
251ac862
DV
7339static void vlv_compute_dpll(struct intel_crtc *crtc,
7340 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7341{
7342 u32 dpll, dpll_md;
7343
7344 /*
7345 * Enable DPIO clock input. We should never disable the reference
7346 * clock for pipe B, since VGA hotplug / manual detection depends
7347 * on it.
7348 */
60bfe44f
VS
7349 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7350 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7351 /* We should never disable this, set it here for state tracking */
7352 if (crtc->pipe == PIPE_B)
7353 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7354 dpll |= DPLL_VCO_ENABLE;
d288f65f 7355 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7356
d288f65f 7357 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7358 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7359 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7360}
7361
d288f65f 7362static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7363 const struct intel_crtc_state *pipe_config)
a0c4da24 7364{
f47709a9 7365 struct drm_device *dev = crtc->base.dev;
a0c4da24 7366 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7367 int pipe = crtc->pipe;
bdd4b6a6 7368 u32 mdiv;
a0c4da24 7369 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7370 u32 coreclk, reg_val;
a0c4da24 7371
a580516d 7372 mutex_lock(&dev_priv->sb_lock);
09153000 7373
d288f65f
VS
7374 bestn = pipe_config->dpll.n;
7375 bestm1 = pipe_config->dpll.m1;
7376 bestm2 = pipe_config->dpll.m2;
7377 bestp1 = pipe_config->dpll.p1;
7378 bestp2 = pipe_config->dpll.p2;
a0c4da24 7379
89b667f8
JB
7380 /* See eDP HDMI DPIO driver vbios notes doc */
7381
7382 /* PLL B needs special handling */
bdd4b6a6 7383 if (pipe == PIPE_B)
5e69f97f 7384 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7385
7386 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7388
7389 /* Disable target IRef on PLL */
ab3c759a 7390 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7391 reg_val &= 0x00ffffff;
ab3c759a 7392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7393
7394 /* Disable fast lock */
ab3c759a 7395 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7396
7397 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7398 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7399 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7400 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7401 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7402
7403 /*
7404 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7405 * but we don't support that).
7406 * Note: don't use the DAC post divider as it seems unstable.
7407 */
7408 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7410
a0c4da24 7411 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7412 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7413
89b667f8 7414 /* Set HBR and RBR LPF coefficients */
d288f65f 7415 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7416 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7417 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7418 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7419 0x009f0003);
89b667f8 7420 else
ab3c759a 7421 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7422 0x00d0000f);
7423
681a8504 7424 if (pipe_config->has_dp_encoder) {
89b667f8 7425 /* Use SSC source */
bdd4b6a6 7426 if (pipe == PIPE_A)
ab3c759a 7427 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7428 0x0df40000);
7429 else
ab3c759a 7430 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7431 0x0df70000);
7432 } else { /* HDMI or VGA */
7433 /* Use bend source */
bdd4b6a6 7434 if (pipe == PIPE_A)
ab3c759a 7435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7436 0x0df70000);
7437 else
ab3c759a 7438 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7439 0x0df40000);
7440 }
a0c4da24 7441
ab3c759a 7442 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7443 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7445 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7446 coreclk |= 0x01000000;
ab3c759a 7447 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7448
ab3c759a 7449 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7450 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7451}
7452
251ac862
DV
7453static void chv_compute_dpll(struct intel_crtc *crtc,
7454 struct intel_crtc_state *pipe_config)
1ae0d137 7455{
60bfe44f
VS
7456 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7457 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7458 DPLL_VCO_ENABLE;
7459 if (crtc->pipe != PIPE_A)
d288f65f 7460 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7461
d288f65f
VS
7462 pipe_config->dpll_hw_state.dpll_md =
7463 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7464}
7465
d288f65f 7466static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7467 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7468{
7469 struct drm_device *dev = crtc->base.dev;
7470 struct drm_i915_private *dev_priv = dev->dev_private;
7471 int pipe = crtc->pipe;
f0f59a00 7472 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7473 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7474 u32 loopfilter, tribuf_calcntr;
9d556c99 7475 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7476 u32 dpio_val;
9cbe40c1 7477 int vco;
9d556c99 7478
d288f65f
VS
7479 bestn = pipe_config->dpll.n;
7480 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7481 bestm1 = pipe_config->dpll.m1;
7482 bestm2 = pipe_config->dpll.m2 >> 22;
7483 bestp1 = pipe_config->dpll.p1;
7484 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7485 vco = pipe_config->dpll.vco;
a945ce7e 7486 dpio_val = 0;
9cbe40c1 7487 loopfilter = 0;
9d556c99
CML
7488
7489 /*
7490 * Enable Refclk and SSC
7491 */
a11b0703 7492 I915_WRITE(dpll_reg,
d288f65f 7493 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7494
a580516d 7495 mutex_lock(&dev_priv->sb_lock);
9d556c99 7496
9d556c99
CML
7497 /* p1 and p2 divider */
7498 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7499 5 << DPIO_CHV_S1_DIV_SHIFT |
7500 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7501 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7502 1 << DPIO_CHV_K_DIV_SHIFT);
7503
7504 /* Feedback post-divider - m2 */
7505 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7506
7507 /* Feedback refclk divider - n and m1 */
7508 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7509 DPIO_CHV_M1_DIV_BY_2 |
7510 1 << DPIO_CHV_N_DIV_SHIFT);
7511
7512 /* M2 fraction division */
25a25dfc 7513 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7514
7515 /* M2 fraction division enable */
a945ce7e
VP
7516 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7517 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7518 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7519 if (bestm2_frac)
7520 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7521 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7522
de3a0fde
VP
7523 /* Program digital lock detect threshold */
7524 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7525 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7526 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7527 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7528 if (!bestm2_frac)
7529 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7530 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7531
9d556c99 7532 /* Loop filter */
9cbe40c1
VP
7533 if (vco == 5400000) {
7534 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7535 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7536 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7537 tribuf_calcntr = 0x9;
7538 } else if (vco <= 6200000) {
7539 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7540 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7541 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7542 tribuf_calcntr = 0x9;
7543 } else if (vco <= 6480000) {
7544 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7545 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7546 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7547 tribuf_calcntr = 0x8;
7548 } else {
7549 /* Not supported. Apply the same limits as in the max case */
7550 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7551 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7552 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7553 tribuf_calcntr = 0;
7554 }
9d556c99
CML
7555 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7556
968040b2 7557 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7558 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7559 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7560 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7561
9d556c99
CML
7562 /* AFC Recal */
7563 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7564 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7565 DPIO_AFC_RECAL);
7566
a580516d 7567 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7568}
7569
d288f65f
VS
7570/**
7571 * vlv_force_pll_on - forcibly enable just the PLL
7572 * @dev_priv: i915 private structure
7573 * @pipe: pipe PLL to enable
7574 * @dpll: PLL configuration
7575 *
7576 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7577 * in cases where we need the PLL enabled even when @pipe is not going to
7578 * be enabled.
7579 */
3f36b937
TU
7580int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7581 const struct dpll *dpll)
d288f65f
VS
7582{
7583 struct intel_crtc *crtc =
7584 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7585 struct intel_crtc_state *pipe_config;
7586
7587 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7588 if (!pipe_config)
7589 return -ENOMEM;
7590
7591 pipe_config->base.crtc = &crtc->base;
7592 pipe_config->pixel_multiplier = 1;
7593 pipe_config->dpll = *dpll;
d288f65f
VS
7594
7595 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7596 chv_compute_dpll(crtc, pipe_config);
7597 chv_prepare_pll(crtc, pipe_config);
7598 chv_enable_pll(crtc, pipe_config);
d288f65f 7599 } else {
3f36b937
TU
7600 vlv_compute_dpll(crtc, pipe_config);
7601 vlv_prepare_pll(crtc, pipe_config);
7602 vlv_enable_pll(crtc, pipe_config);
d288f65f 7603 }
3f36b937
TU
7604
7605 kfree(pipe_config);
7606
7607 return 0;
d288f65f
VS
7608}
7609
7610/**
7611 * vlv_force_pll_off - forcibly disable just the PLL
7612 * @dev_priv: i915 private structure
7613 * @pipe: pipe PLL to disable
7614 *
7615 * Disable the PLL for @pipe. To be used in cases where we need
7616 * the PLL enabled even when @pipe is not going to be enabled.
7617 */
7618void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7619{
7620 if (IS_CHERRYVIEW(dev))
7621 chv_disable_pll(to_i915(dev), pipe);
7622 else
7623 vlv_disable_pll(to_i915(dev), pipe);
7624}
7625
251ac862
DV
7626static void i9xx_compute_dpll(struct intel_crtc *crtc,
7627 struct intel_crtc_state *crtc_state,
7628 intel_clock_t *reduced_clock,
7629 int num_connectors)
eb1cbe48 7630{
f47709a9 7631 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7632 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7633 u32 dpll;
7634 bool is_sdvo;
190f68c5 7635 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7636
190f68c5 7637 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7638
a93e255f
ACO
7639 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7640 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7641
7642 dpll = DPLL_VGA_MODE_DIS;
7643
a93e255f 7644 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7645 dpll |= DPLLB_MODE_LVDS;
7646 else
7647 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7648
ef1b460d 7649 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7650 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7651 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7652 }
198a037f
DV
7653
7654 if (is_sdvo)
4a33e48d 7655 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7656
190f68c5 7657 if (crtc_state->has_dp_encoder)
4a33e48d 7658 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7659
7660 /* compute bitmask from p1 value */
7661 if (IS_PINEVIEW(dev))
7662 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7663 else {
7664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7665 if (IS_G4X(dev) && reduced_clock)
7666 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7667 }
7668 switch (clock->p2) {
7669 case 5:
7670 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7671 break;
7672 case 7:
7673 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7674 break;
7675 case 10:
7676 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7677 break;
7678 case 14:
7679 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7680 break;
7681 }
7682 if (INTEL_INFO(dev)->gen >= 4)
7683 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7684
190f68c5 7685 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7686 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7687 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7688 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7689 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7690 else
7691 dpll |= PLL_REF_INPUT_DREFCLK;
7692
7693 dpll |= DPLL_VCO_ENABLE;
190f68c5 7694 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7695
eb1cbe48 7696 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7697 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7698 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7699 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7700 }
7701}
7702
251ac862
DV
7703static void i8xx_compute_dpll(struct intel_crtc *crtc,
7704 struct intel_crtc_state *crtc_state,
7705 intel_clock_t *reduced_clock,
7706 int num_connectors)
eb1cbe48 7707{
f47709a9 7708 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7709 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7710 u32 dpll;
190f68c5 7711 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7712
190f68c5 7713 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7714
eb1cbe48
DV
7715 dpll = DPLL_VGA_MODE_DIS;
7716
a93e255f 7717 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7718 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7719 } else {
7720 if (clock->p1 == 2)
7721 dpll |= PLL_P1_DIVIDE_BY_TWO;
7722 else
7723 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7724 if (clock->p2 == 4)
7725 dpll |= PLL_P2_DIVIDE_BY_4;
7726 }
7727
a93e255f 7728 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7729 dpll |= DPLL_DVO_2X_MODE;
7730
a93e255f 7731 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7732 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7733 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7734 else
7735 dpll |= PLL_REF_INPUT_DREFCLK;
7736
7737 dpll |= DPLL_VCO_ENABLE;
190f68c5 7738 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7739}
7740
8a654f3b 7741static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7742{
7743 struct drm_device *dev = intel_crtc->base.dev;
7744 struct drm_i915_private *dev_priv = dev->dev_private;
7745 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7746 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7747 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7748 uint32_t crtc_vtotal, crtc_vblank_end;
7749 int vsyncshift = 0;
4d8a62ea
DV
7750
7751 /* We need to be careful not to changed the adjusted mode, for otherwise
7752 * the hw state checker will get angry at the mismatch. */
7753 crtc_vtotal = adjusted_mode->crtc_vtotal;
7754 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7755
609aeaca 7756 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7757 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7758 crtc_vtotal -= 1;
7759 crtc_vblank_end -= 1;
609aeaca 7760
409ee761 7761 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7762 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7763 else
7764 vsyncshift = adjusted_mode->crtc_hsync_start -
7765 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7766 if (vsyncshift < 0)
7767 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7768 }
7769
7770 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7771 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7772
fe2b8f9d 7773 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7774 (adjusted_mode->crtc_hdisplay - 1) |
7775 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7776 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7777 (adjusted_mode->crtc_hblank_start - 1) |
7778 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7779 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7780 (adjusted_mode->crtc_hsync_start - 1) |
7781 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7782
fe2b8f9d 7783 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7784 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7785 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7786 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7787 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7788 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7789 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7790 (adjusted_mode->crtc_vsync_start - 1) |
7791 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7792
b5e508d4
PZ
7793 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7794 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7795 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7796 * bits. */
7797 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7798 (pipe == PIPE_B || pipe == PIPE_C))
7799 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7800
b0e77b9c
PZ
7801 /* pipesrc controls the size that is scaled from, which should
7802 * always be the user's requested size.
7803 */
7804 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7805 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7806 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7807}
7808
1bd1bd80 7809static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7810 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7811{
7812 struct drm_device *dev = crtc->base.dev;
7813 struct drm_i915_private *dev_priv = dev->dev_private;
7814 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7815 uint32_t tmp;
7816
7817 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7818 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7819 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7820 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7821 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7822 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7823 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7824 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7825 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7826
7827 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7828 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7829 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7830 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7831 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7832 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7833 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7834 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7835 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7836
7837 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7838 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7839 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7840 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7841 }
7842
7843 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7844 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7845 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7846
2d112de7
ACO
7847 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7848 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7849}
7850
f6a83288 7851void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7852 struct intel_crtc_state *pipe_config)
babea61d 7853{
2d112de7
ACO
7854 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7855 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7856 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7857 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7858
2d112de7
ACO
7859 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7860 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7861 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7862 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7863
2d112de7 7864 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7865 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7866
2d112de7
ACO
7867 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7868 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7869
7870 mode->hsync = drm_mode_hsync(mode);
7871 mode->vrefresh = drm_mode_vrefresh(mode);
7872 drm_mode_set_name(mode);
babea61d
JB
7873}
7874
84b046f3
DV
7875static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7876{
7877 struct drm_device *dev = intel_crtc->base.dev;
7878 struct drm_i915_private *dev_priv = dev->dev_private;
7879 uint32_t pipeconf;
7880
9f11a9e4 7881 pipeconf = 0;
84b046f3 7882
b6b5d049
VS
7883 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7884 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7885 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7886
6e3c9717 7887 if (intel_crtc->config->double_wide)
cf532bb2 7888 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7889
ff9ce46e 7890 /* only g4x and later have fancy bpc/dither controls */
666a4537 7891 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7892 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7893 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7894 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7895 PIPECONF_DITHER_TYPE_SP;
84b046f3 7896
6e3c9717 7897 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7898 case 18:
7899 pipeconf |= PIPECONF_6BPC;
7900 break;
7901 case 24:
7902 pipeconf |= PIPECONF_8BPC;
7903 break;
7904 case 30:
7905 pipeconf |= PIPECONF_10BPC;
7906 break;
7907 default:
7908 /* Case prevented by intel_choose_pipe_bpp_dither. */
7909 BUG();
84b046f3
DV
7910 }
7911 }
7912
7913 if (HAS_PIPE_CXSR(dev)) {
7914 if (intel_crtc->lowfreq_avail) {
7915 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7916 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7917 } else {
7918 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7919 }
7920 }
7921
6e3c9717 7922 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7923 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7924 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7925 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7926 else
7927 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7928 } else
84b046f3
DV
7929 pipeconf |= PIPECONF_PROGRESSIVE;
7930
666a4537
WB
7931 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7932 intel_crtc->config->limited_color_range)
9f11a9e4 7933 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7934
84b046f3
DV
7935 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7936 POSTING_READ(PIPECONF(intel_crtc->pipe));
7937}
7938
190f68c5
ACO
7939static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7940 struct intel_crtc_state *crtc_state)
79e53945 7941{
c7653199 7942 struct drm_device *dev = crtc->base.dev;
79e53945 7943 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7944 int refclk, num_connectors = 0;
c329a4ec
DV
7945 intel_clock_t clock;
7946 bool ok;
d4906093 7947 const intel_limit_t *limit;
55bb9992 7948 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7949 struct drm_connector *connector;
55bb9992
ACO
7950 struct drm_connector_state *connector_state;
7951 int i;
79e53945 7952
dd3cd74a
ACO
7953 memset(&crtc_state->dpll_hw_state, 0,
7954 sizeof(crtc_state->dpll_hw_state));
7955
a65347ba
JN
7956 if (crtc_state->has_dsi_encoder)
7957 return 0;
43565a06 7958
a65347ba
JN
7959 for_each_connector_in_state(state, connector, connector_state, i) {
7960 if (connector_state->crtc == &crtc->base)
7961 num_connectors++;
79e53945
JB
7962 }
7963
190f68c5 7964 if (!crtc_state->clock_set) {
a93e255f 7965 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7966
e9fd1c02
JN
7967 /*
7968 * Returns a set of divisors for the desired target clock with
7969 * the given refclk, or FALSE. The returned values represent
7970 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7971 * 2) / p1 / p2.
7972 */
a93e255f
ACO
7973 limit = intel_limit(crtc_state, refclk);
7974 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7975 crtc_state->port_clock,
e9fd1c02 7976 refclk, NULL, &clock);
f2335330 7977 if (!ok) {
e9fd1c02
JN
7978 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7979 return -EINVAL;
7980 }
79e53945 7981
f2335330 7982 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7983 crtc_state->dpll.n = clock.n;
7984 crtc_state->dpll.m1 = clock.m1;
7985 crtc_state->dpll.m2 = clock.m2;
7986 crtc_state->dpll.p1 = clock.p1;
7987 crtc_state->dpll.p2 = clock.p2;
f47709a9 7988 }
7026d4ac 7989
e9fd1c02 7990 if (IS_GEN2(dev)) {
c329a4ec 7991 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7992 num_connectors);
9d556c99 7993 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7994 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7995 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7996 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7997 } else {
c329a4ec 7998 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7999 num_connectors);
e9fd1c02 8000 }
79e53945 8001
c8f7a0db 8002 return 0;
f564048e
EA
8003}
8004
2fa2fe9a 8005static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8006 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8007{
8008 struct drm_device *dev = crtc->base.dev;
8009 struct drm_i915_private *dev_priv = dev->dev_private;
8010 uint32_t tmp;
8011
dc9e7dec
VS
8012 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8013 return;
8014
2fa2fe9a 8015 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8016 if (!(tmp & PFIT_ENABLE))
8017 return;
2fa2fe9a 8018
06922821 8019 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8020 if (INTEL_INFO(dev)->gen < 4) {
8021 if (crtc->pipe != PIPE_B)
8022 return;
2fa2fe9a
DV
8023 } else {
8024 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8025 return;
8026 }
8027
06922821 8028 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8029 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8030 if (INTEL_INFO(dev)->gen < 5)
8031 pipe_config->gmch_pfit.lvds_border_bits =
8032 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8033}
8034
acbec814 8035static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8036 struct intel_crtc_state *pipe_config)
acbec814
JB
8037{
8038 struct drm_device *dev = crtc->base.dev;
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040 int pipe = pipe_config->cpu_transcoder;
8041 intel_clock_t clock;
8042 u32 mdiv;
662c6ecb 8043 int refclk = 100000;
acbec814 8044
f573de5a
SK
8045 /* In case of MIPI DPLL will not even be used */
8046 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8047 return;
8048
a580516d 8049 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8050 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8051 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8052
8053 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8054 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8055 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8056 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8057 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8058
dccbea3b 8059 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8060}
8061
5724dbd1
DL
8062static void
8063i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8064 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8065{
8066 struct drm_device *dev = crtc->base.dev;
8067 struct drm_i915_private *dev_priv = dev->dev_private;
8068 u32 val, base, offset;
8069 int pipe = crtc->pipe, plane = crtc->plane;
8070 int fourcc, pixel_format;
6761dd31 8071 unsigned int aligned_height;
b113d5ee 8072 struct drm_framebuffer *fb;
1b842c89 8073 struct intel_framebuffer *intel_fb;
1ad292b5 8074
42a7b088
DL
8075 val = I915_READ(DSPCNTR(plane));
8076 if (!(val & DISPLAY_PLANE_ENABLE))
8077 return;
8078
d9806c9f 8079 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8080 if (!intel_fb) {
1ad292b5
JB
8081 DRM_DEBUG_KMS("failed to alloc fb\n");
8082 return;
8083 }
8084
1b842c89
DL
8085 fb = &intel_fb->base;
8086
18c5247e
DV
8087 if (INTEL_INFO(dev)->gen >= 4) {
8088 if (val & DISPPLANE_TILED) {
49af449b 8089 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8090 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8091 }
8092 }
1ad292b5
JB
8093
8094 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8095 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8096 fb->pixel_format = fourcc;
8097 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8098
8099 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8100 if (plane_config->tiling)
1ad292b5
JB
8101 offset = I915_READ(DSPTILEOFF(plane));
8102 else
8103 offset = I915_READ(DSPLINOFF(plane));
8104 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8105 } else {
8106 base = I915_READ(DSPADDR(plane));
8107 }
8108 plane_config->base = base;
8109
8110 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8111 fb->width = ((val >> 16) & 0xfff) + 1;
8112 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8113
8114 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8115 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8116
b113d5ee 8117 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8118 fb->pixel_format,
8119 fb->modifier[0]);
1ad292b5 8120
f37b5c2b 8121 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8122
2844a921
DL
8123 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8124 pipe_name(pipe), plane, fb->width, fb->height,
8125 fb->bits_per_pixel, base, fb->pitches[0],
8126 plane_config->size);
1ad292b5 8127
2d14030b 8128 plane_config->fb = intel_fb;
1ad292b5
JB
8129}
8130
70b23a98 8131static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8132 struct intel_crtc_state *pipe_config)
70b23a98
VS
8133{
8134 struct drm_device *dev = crtc->base.dev;
8135 struct drm_i915_private *dev_priv = dev->dev_private;
8136 int pipe = pipe_config->cpu_transcoder;
8137 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8138 intel_clock_t clock;
0d7b6b11 8139 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8140 int refclk = 100000;
8141
a580516d 8142 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8143 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8144 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8145 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8146 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8147 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8148 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8149
8150 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8151 clock.m2 = (pll_dw0 & 0xff) << 22;
8152 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8153 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8154 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8155 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8156 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8157
dccbea3b 8158 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8159}
8160
0e8ffe1b 8161static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8162 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8163{
8164 struct drm_device *dev = crtc->base.dev;
8165 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8166 enum intel_display_power_domain power_domain;
0e8ffe1b 8167 uint32_t tmp;
1729050e 8168 bool ret;
0e8ffe1b 8169
1729050e
ID
8170 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8171 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8172 return false;
8173
e143a21c 8174 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8175 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8176
1729050e
ID
8177 ret = false;
8178
0e8ffe1b
DV
8179 tmp = I915_READ(PIPECONF(crtc->pipe));
8180 if (!(tmp & PIPECONF_ENABLE))
1729050e 8181 goto out;
0e8ffe1b 8182
666a4537 8183 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8184 switch (tmp & PIPECONF_BPC_MASK) {
8185 case PIPECONF_6BPC:
8186 pipe_config->pipe_bpp = 18;
8187 break;
8188 case PIPECONF_8BPC:
8189 pipe_config->pipe_bpp = 24;
8190 break;
8191 case PIPECONF_10BPC:
8192 pipe_config->pipe_bpp = 30;
8193 break;
8194 default:
8195 break;
8196 }
8197 }
8198
666a4537
WB
8199 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8200 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8201 pipe_config->limited_color_range = true;
8202
282740f7
VS
8203 if (INTEL_INFO(dev)->gen < 4)
8204 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8205
1bd1bd80
DV
8206 intel_get_pipe_timings(crtc, pipe_config);
8207
2fa2fe9a
DV
8208 i9xx_get_pfit_config(crtc, pipe_config);
8209
6c49f241
DV
8210 if (INTEL_INFO(dev)->gen >= 4) {
8211 tmp = I915_READ(DPLL_MD(crtc->pipe));
8212 pipe_config->pixel_multiplier =
8213 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8214 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8215 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8216 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8217 tmp = I915_READ(DPLL(crtc->pipe));
8218 pipe_config->pixel_multiplier =
8219 ((tmp & SDVO_MULTIPLIER_MASK)
8220 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8221 } else {
8222 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8223 * port and will be fixed up in the encoder->get_config
8224 * function. */
8225 pipe_config->pixel_multiplier = 1;
8226 }
8bcc2795 8227 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8228 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8229 /*
8230 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8231 * on 830. Filter it out here so that we don't
8232 * report errors due to that.
8233 */
8234 if (IS_I830(dev))
8235 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8236
8bcc2795
DV
8237 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8238 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8239 } else {
8240 /* Mask out read-only status bits. */
8241 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8242 DPLL_PORTC_READY_MASK |
8243 DPLL_PORTB_READY_MASK);
8bcc2795 8244 }
6c49f241 8245
70b23a98
VS
8246 if (IS_CHERRYVIEW(dev))
8247 chv_crtc_clock_get(crtc, pipe_config);
8248 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8249 vlv_crtc_clock_get(crtc, pipe_config);
8250 else
8251 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8252
0f64614d
VS
8253 /*
8254 * Normally the dotclock is filled in by the encoder .get_config()
8255 * but in case the pipe is enabled w/o any ports we need a sane
8256 * default.
8257 */
8258 pipe_config->base.adjusted_mode.crtc_clock =
8259 pipe_config->port_clock / pipe_config->pixel_multiplier;
8260
1729050e
ID
8261 ret = true;
8262
8263out:
8264 intel_display_power_put(dev_priv, power_domain);
8265
8266 return ret;
0e8ffe1b
DV
8267}
8268
dde86e2d 8269static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8270{
8271 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8272 struct intel_encoder *encoder;
74cfd7ac 8273 u32 val, final;
13d83a67 8274 bool has_lvds = false;
199e5d79 8275 bool has_cpu_edp = false;
199e5d79 8276 bool has_panel = false;
99eb6a01
KP
8277 bool has_ck505 = false;
8278 bool can_ssc = false;
13d83a67
JB
8279
8280 /* We need to take the global config into account */
b2784e15 8281 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8282 switch (encoder->type) {
8283 case INTEL_OUTPUT_LVDS:
8284 has_panel = true;
8285 has_lvds = true;
8286 break;
8287 case INTEL_OUTPUT_EDP:
8288 has_panel = true;
2de6905f 8289 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8290 has_cpu_edp = true;
8291 break;
6847d71b
PZ
8292 default:
8293 break;
13d83a67
JB
8294 }
8295 }
8296
99eb6a01 8297 if (HAS_PCH_IBX(dev)) {
41aa3448 8298 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8299 can_ssc = has_ck505;
8300 } else {
8301 has_ck505 = false;
8302 can_ssc = true;
8303 }
8304
2de6905f
ID
8305 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8306 has_panel, has_lvds, has_ck505);
13d83a67
JB
8307
8308 /* Ironlake: try to setup display ref clock before DPLL
8309 * enabling. This is only under driver's control after
8310 * PCH B stepping, previous chipset stepping should be
8311 * ignoring this setting.
8312 */
74cfd7ac
CW
8313 val = I915_READ(PCH_DREF_CONTROL);
8314
8315 /* As we must carefully and slowly disable/enable each source in turn,
8316 * compute the final state we want first and check if we need to
8317 * make any changes at all.
8318 */
8319 final = val;
8320 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8321 if (has_ck505)
8322 final |= DREF_NONSPREAD_CK505_ENABLE;
8323 else
8324 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8325
8326 final &= ~DREF_SSC_SOURCE_MASK;
8327 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8328 final &= ~DREF_SSC1_ENABLE;
8329
8330 if (has_panel) {
8331 final |= DREF_SSC_SOURCE_ENABLE;
8332
8333 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8334 final |= DREF_SSC1_ENABLE;
8335
8336 if (has_cpu_edp) {
8337 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8338 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8339 else
8340 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8341 } else
8342 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8343 } else {
8344 final |= DREF_SSC_SOURCE_DISABLE;
8345 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8346 }
8347
8348 if (final == val)
8349 return;
8350
13d83a67 8351 /* Always enable nonspread source */
74cfd7ac 8352 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8353
99eb6a01 8354 if (has_ck505)
74cfd7ac 8355 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8356 else
74cfd7ac 8357 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8358
199e5d79 8359 if (has_panel) {
74cfd7ac
CW
8360 val &= ~DREF_SSC_SOURCE_MASK;
8361 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8362
199e5d79 8363 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8364 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8365 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8366 val |= DREF_SSC1_ENABLE;
e77166b5 8367 } else
74cfd7ac 8368 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8369
8370 /* Get SSC going before enabling the outputs */
74cfd7ac 8371 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8372 POSTING_READ(PCH_DREF_CONTROL);
8373 udelay(200);
8374
74cfd7ac 8375 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8376
8377 /* Enable CPU source on CPU attached eDP */
199e5d79 8378 if (has_cpu_edp) {
99eb6a01 8379 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8380 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8381 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8382 } else
74cfd7ac 8383 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8384 } else
74cfd7ac 8385 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8386
74cfd7ac 8387 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8388 POSTING_READ(PCH_DREF_CONTROL);
8389 udelay(200);
8390 } else {
8391 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8392
74cfd7ac 8393 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8394
8395 /* Turn off CPU output */
74cfd7ac 8396 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8397
74cfd7ac 8398 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8399 POSTING_READ(PCH_DREF_CONTROL);
8400 udelay(200);
8401
8402 /* Turn off the SSC source */
74cfd7ac
CW
8403 val &= ~DREF_SSC_SOURCE_MASK;
8404 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8405
8406 /* Turn off SSC1 */
74cfd7ac 8407 val &= ~DREF_SSC1_ENABLE;
199e5d79 8408
74cfd7ac 8409 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8410 POSTING_READ(PCH_DREF_CONTROL);
8411 udelay(200);
8412 }
74cfd7ac
CW
8413
8414 BUG_ON(val != final);
13d83a67
JB
8415}
8416
f31f2d55 8417static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8418{
f31f2d55 8419 uint32_t tmp;
dde86e2d 8420
0ff066a9
PZ
8421 tmp = I915_READ(SOUTH_CHICKEN2);
8422 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8423 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8424
0ff066a9
PZ
8425 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8426 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8427 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8428
0ff066a9
PZ
8429 tmp = I915_READ(SOUTH_CHICKEN2);
8430 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8431 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8432
0ff066a9
PZ
8433 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8434 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8435 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8436}
8437
8438/* WaMPhyProgramming:hsw */
8439static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8440{
8441 uint32_t tmp;
dde86e2d
PZ
8442
8443 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8444 tmp &= ~(0xFF << 24);
8445 tmp |= (0x12 << 24);
8446 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8447
dde86e2d
PZ
8448 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8449 tmp |= (1 << 11);
8450 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8451
8452 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8453 tmp |= (1 << 11);
8454 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8455
dde86e2d
PZ
8456 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8457 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8458 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8459
8460 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8461 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8462 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8463
0ff066a9
PZ
8464 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8465 tmp &= ~(7 << 13);
8466 tmp |= (5 << 13);
8467 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8468
0ff066a9
PZ
8469 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8470 tmp &= ~(7 << 13);
8471 tmp |= (5 << 13);
8472 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8473
8474 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8475 tmp &= ~0xFF;
8476 tmp |= 0x1C;
8477 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8478
8479 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8480 tmp &= ~0xFF;
8481 tmp |= 0x1C;
8482 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8483
8484 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8485 tmp &= ~(0xFF << 16);
8486 tmp |= (0x1C << 16);
8487 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8488
8489 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8490 tmp &= ~(0xFF << 16);
8491 tmp |= (0x1C << 16);
8492 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8493
0ff066a9
PZ
8494 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8495 tmp |= (1 << 27);
8496 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8497
0ff066a9
PZ
8498 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8499 tmp |= (1 << 27);
8500 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8501
0ff066a9
PZ
8502 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8503 tmp &= ~(0xF << 28);
8504 tmp |= (4 << 28);
8505 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8506
0ff066a9
PZ
8507 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8508 tmp &= ~(0xF << 28);
8509 tmp |= (4 << 28);
8510 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8511}
8512
2fa86a1f
PZ
8513/* Implements 3 different sequences from BSpec chapter "Display iCLK
8514 * Programming" based on the parameters passed:
8515 * - Sequence to enable CLKOUT_DP
8516 * - Sequence to enable CLKOUT_DP without spread
8517 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8518 */
8519static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8520 bool with_fdi)
f31f2d55
PZ
8521{
8522 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8523 uint32_t reg, tmp;
8524
8525 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8526 with_spread = true;
c2699524 8527 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8528 with_fdi = false;
f31f2d55 8529
a580516d 8530 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8531
8532 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8533 tmp &= ~SBI_SSCCTL_DISABLE;
8534 tmp |= SBI_SSCCTL_PATHALT;
8535 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8536
8537 udelay(24);
8538
2fa86a1f
PZ
8539 if (with_spread) {
8540 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8541 tmp &= ~SBI_SSCCTL_PATHALT;
8542 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8543
2fa86a1f
PZ
8544 if (with_fdi) {
8545 lpt_reset_fdi_mphy(dev_priv);
8546 lpt_program_fdi_mphy(dev_priv);
8547 }
8548 }
dde86e2d 8549
c2699524 8550 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8551 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8552 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8553 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8554
a580516d 8555 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8556}
8557
47701c3b
PZ
8558/* Sequence to disable CLKOUT_DP */
8559static void lpt_disable_clkout_dp(struct drm_device *dev)
8560{
8561 struct drm_i915_private *dev_priv = dev->dev_private;
8562 uint32_t reg, tmp;
8563
a580516d 8564 mutex_lock(&dev_priv->sb_lock);
47701c3b 8565
c2699524 8566 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8567 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8568 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8569 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8570
8571 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8572 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8573 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8574 tmp |= SBI_SSCCTL_PATHALT;
8575 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8576 udelay(32);
8577 }
8578 tmp |= SBI_SSCCTL_DISABLE;
8579 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8580 }
8581
a580516d 8582 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8583}
8584
f7be2c21
VS
8585#define BEND_IDX(steps) ((50 + (steps)) / 5)
8586
8587static const uint16_t sscdivintphase[] = {
8588 [BEND_IDX( 50)] = 0x3B23,
8589 [BEND_IDX( 45)] = 0x3B23,
8590 [BEND_IDX( 40)] = 0x3C23,
8591 [BEND_IDX( 35)] = 0x3C23,
8592 [BEND_IDX( 30)] = 0x3D23,
8593 [BEND_IDX( 25)] = 0x3D23,
8594 [BEND_IDX( 20)] = 0x3E23,
8595 [BEND_IDX( 15)] = 0x3E23,
8596 [BEND_IDX( 10)] = 0x3F23,
8597 [BEND_IDX( 5)] = 0x3F23,
8598 [BEND_IDX( 0)] = 0x0025,
8599 [BEND_IDX( -5)] = 0x0025,
8600 [BEND_IDX(-10)] = 0x0125,
8601 [BEND_IDX(-15)] = 0x0125,
8602 [BEND_IDX(-20)] = 0x0225,
8603 [BEND_IDX(-25)] = 0x0225,
8604 [BEND_IDX(-30)] = 0x0325,
8605 [BEND_IDX(-35)] = 0x0325,
8606 [BEND_IDX(-40)] = 0x0425,
8607 [BEND_IDX(-45)] = 0x0425,
8608 [BEND_IDX(-50)] = 0x0525,
8609};
8610
8611/*
8612 * Bend CLKOUT_DP
8613 * steps -50 to 50 inclusive, in steps of 5
8614 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8615 * change in clock period = -(steps / 10) * 5.787 ps
8616 */
8617static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8618{
8619 uint32_t tmp;
8620 int idx = BEND_IDX(steps);
8621
8622 if (WARN_ON(steps % 5 != 0))
8623 return;
8624
8625 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8626 return;
8627
8628 mutex_lock(&dev_priv->sb_lock);
8629
8630 if (steps % 10 != 0)
8631 tmp = 0xAAAAAAAB;
8632 else
8633 tmp = 0x00000000;
8634 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8635
8636 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8637 tmp &= 0xffff0000;
8638 tmp |= sscdivintphase[idx];
8639 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8640
8641 mutex_unlock(&dev_priv->sb_lock);
8642}
8643
8644#undef BEND_IDX
8645
bf8fa3d3
PZ
8646static void lpt_init_pch_refclk(struct drm_device *dev)
8647{
bf8fa3d3
PZ
8648 struct intel_encoder *encoder;
8649 bool has_vga = false;
8650
b2784e15 8651 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8652 switch (encoder->type) {
8653 case INTEL_OUTPUT_ANALOG:
8654 has_vga = true;
8655 break;
6847d71b
PZ
8656 default:
8657 break;
bf8fa3d3
PZ
8658 }
8659 }
8660
f7be2c21
VS
8661 if (has_vga) {
8662 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8663 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8664 } else {
47701c3b 8665 lpt_disable_clkout_dp(dev);
f7be2c21 8666 }
bf8fa3d3
PZ
8667}
8668
dde86e2d
PZ
8669/*
8670 * Initialize reference clocks when the driver loads
8671 */
8672void intel_init_pch_refclk(struct drm_device *dev)
8673{
8674 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8675 ironlake_init_pch_refclk(dev);
8676 else if (HAS_PCH_LPT(dev))
8677 lpt_init_pch_refclk(dev);
8678}
8679
55bb9992 8680static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8681{
55bb9992 8682 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8683 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8684 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8685 struct drm_connector *connector;
55bb9992 8686 struct drm_connector_state *connector_state;
d9d444cb 8687 struct intel_encoder *encoder;
55bb9992 8688 int num_connectors = 0, i;
d9d444cb
JB
8689 bool is_lvds = false;
8690
da3ced29 8691 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8692 if (connector_state->crtc != crtc_state->base.crtc)
8693 continue;
8694
8695 encoder = to_intel_encoder(connector_state->best_encoder);
8696
d9d444cb
JB
8697 switch (encoder->type) {
8698 case INTEL_OUTPUT_LVDS:
8699 is_lvds = true;
8700 break;
6847d71b
PZ
8701 default:
8702 break;
d9d444cb
JB
8703 }
8704 num_connectors++;
8705 }
8706
8707 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8708 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8709 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8710 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8711 }
8712
8713 return 120000;
8714}
8715
6ff93609 8716static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8717{
c8203565 8718 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8720 int pipe = intel_crtc->pipe;
c8203565
PZ
8721 uint32_t val;
8722
78114071 8723 val = 0;
c8203565 8724
6e3c9717 8725 switch (intel_crtc->config->pipe_bpp) {
c8203565 8726 case 18:
dfd07d72 8727 val |= PIPECONF_6BPC;
c8203565
PZ
8728 break;
8729 case 24:
dfd07d72 8730 val |= PIPECONF_8BPC;
c8203565
PZ
8731 break;
8732 case 30:
dfd07d72 8733 val |= PIPECONF_10BPC;
c8203565
PZ
8734 break;
8735 case 36:
dfd07d72 8736 val |= PIPECONF_12BPC;
c8203565
PZ
8737 break;
8738 default:
cc769b62
PZ
8739 /* Case prevented by intel_choose_pipe_bpp_dither. */
8740 BUG();
c8203565
PZ
8741 }
8742
6e3c9717 8743 if (intel_crtc->config->dither)
c8203565
PZ
8744 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8745
6e3c9717 8746 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8747 val |= PIPECONF_INTERLACED_ILK;
8748 else
8749 val |= PIPECONF_PROGRESSIVE;
8750
6e3c9717 8751 if (intel_crtc->config->limited_color_range)
3685a8f3 8752 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8753
c8203565
PZ
8754 I915_WRITE(PIPECONF(pipe), val);
8755 POSTING_READ(PIPECONF(pipe));
8756}
8757
86d3efce
VS
8758/*
8759 * Set up the pipe CSC unit.
8760 *
8761 * Currently only full range RGB to limited range RGB conversion
8762 * is supported, but eventually this should handle various
8763 * RGB<->YCbCr scenarios as well.
8764 */
50f3b016 8765static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8766{
8767 struct drm_device *dev = crtc->dev;
8768 struct drm_i915_private *dev_priv = dev->dev_private;
8769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8770 int pipe = intel_crtc->pipe;
8771 uint16_t coeff = 0x7800; /* 1.0 */
8772
8773 /*
8774 * TODO: Check what kind of values actually come out of the pipe
8775 * with these coeff/postoff values and adjust to get the best
8776 * accuracy. Perhaps we even need to take the bpc value into
8777 * consideration.
8778 */
8779
6e3c9717 8780 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8781 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8782
8783 /*
8784 * GY/GU and RY/RU should be the other way around according
8785 * to BSpec, but reality doesn't agree. Just set them up in
8786 * a way that results in the correct picture.
8787 */
8788 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8789 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8790
8791 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8792 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8793
8794 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8795 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8796
8797 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8798 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8799 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8800
8801 if (INTEL_INFO(dev)->gen > 6) {
8802 uint16_t postoff = 0;
8803
6e3c9717 8804 if (intel_crtc->config->limited_color_range)
32cf0cb0 8805 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8806
8807 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8808 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8809 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8810
8811 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8812 } else {
8813 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8814
6e3c9717 8815 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8816 mode |= CSC_BLACK_SCREEN_OFFSET;
8817
8818 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8819 }
8820}
8821
6ff93609 8822static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8823{
756f85cf
PZ
8824 struct drm_device *dev = crtc->dev;
8825 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8827 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8828 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8829 uint32_t val;
8830
3eff4faa 8831 val = 0;
ee2b0b38 8832
6e3c9717 8833 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8834 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8835
6e3c9717 8836 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8837 val |= PIPECONF_INTERLACED_ILK;
8838 else
8839 val |= PIPECONF_PROGRESSIVE;
8840
702e7a56
PZ
8841 I915_WRITE(PIPECONF(cpu_transcoder), val);
8842 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8843
8844 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8845 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8846
3cdf122c 8847 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8848 val = 0;
8849
6e3c9717 8850 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8851 case 18:
8852 val |= PIPEMISC_DITHER_6_BPC;
8853 break;
8854 case 24:
8855 val |= PIPEMISC_DITHER_8_BPC;
8856 break;
8857 case 30:
8858 val |= PIPEMISC_DITHER_10_BPC;
8859 break;
8860 case 36:
8861 val |= PIPEMISC_DITHER_12_BPC;
8862 break;
8863 default:
8864 /* Case prevented by pipe_config_set_bpp. */
8865 BUG();
8866 }
8867
6e3c9717 8868 if (intel_crtc->config->dither)
756f85cf
PZ
8869 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8870
8871 I915_WRITE(PIPEMISC(pipe), val);
8872 }
ee2b0b38
PZ
8873}
8874
6591c6e4 8875static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8876 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8877 intel_clock_t *clock,
8878 bool *has_reduced_clock,
8879 intel_clock_t *reduced_clock)
8880{
8881 struct drm_device *dev = crtc->dev;
8882 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8883 int refclk;
d4906093 8884 const intel_limit_t *limit;
c329a4ec 8885 bool ret;
79e53945 8886
55bb9992 8887 refclk = ironlake_get_refclk(crtc_state);
79e53945 8888
d4906093
ML
8889 /*
8890 * Returns a set of divisors for the desired target clock with the given
8891 * refclk, or FALSE. The returned values represent the clock equation:
8892 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8893 */
a93e255f
ACO
8894 limit = intel_limit(crtc_state, refclk);
8895 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8896 crtc_state->port_clock,
ee9300bb 8897 refclk, NULL, clock);
6591c6e4
PZ
8898 if (!ret)
8899 return false;
cda4b7d3 8900
6591c6e4
PZ
8901 return true;
8902}
8903
d4b1931c
PZ
8904int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8905{
8906 /*
8907 * Account for spread spectrum to avoid
8908 * oversubscribing the link. Max center spread
8909 * is 2.5%; use 5% for safety's sake.
8910 */
8911 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8912 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8913}
8914
7429e9d4 8915static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8916{
7429e9d4 8917 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8918}
8919
de13a2e3 8920static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8921 struct intel_crtc_state *crtc_state,
7429e9d4 8922 u32 *fp,
9a7c7890 8923 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8924{
de13a2e3 8925 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8926 struct drm_device *dev = crtc->dev;
8927 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8928 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8929 struct drm_connector *connector;
55bb9992
ACO
8930 struct drm_connector_state *connector_state;
8931 struct intel_encoder *encoder;
de13a2e3 8932 uint32_t dpll;
55bb9992 8933 int factor, num_connectors = 0, i;
09ede541 8934 bool is_lvds = false, is_sdvo = false;
79e53945 8935
da3ced29 8936 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8937 if (connector_state->crtc != crtc_state->base.crtc)
8938 continue;
8939
8940 encoder = to_intel_encoder(connector_state->best_encoder);
8941
8942 switch (encoder->type) {
79e53945
JB
8943 case INTEL_OUTPUT_LVDS:
8944 is_lvds = true;
8945 break;
8946 case INTEL_OUTPUT_SDVO:
7d57382e 8947 case INTEL_OUTPUT_HDMI:
79e53945 8948 is_sdvo = true;
79e53945 8949 break;
6847d71b
PZ
8950 default:
8951 break;
79e53945 8952 }
43565a06 8953
c751ce4f 8954 num_connectors++;
79e53945 8955 }
79e53945 8956
c1858123 8957 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8958 factor = 21;
8959 if (is_lvds) {
8960 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8961 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8962 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8963 factor = 25;
190f68c5 8964 } else if (crtc_state->sdvo_tv_clock)
8febb297 8965 factor = 20;
c1858123 8966
190f68c5 8967 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8968 *fp |= FP_CB_TUNE;
2c07245f 8969
9a7c7890
DV
8970 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8971 *fp2 |= FP_CB_TUNE;
8972
5eddb70b 8973 dpll = 0;
2c07245f 8974
a07d6787
EA
8975 if (is_lvds)
8976 dpll |= DPLLB_MODE_LVDS;
8977 else
8978 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8979
190f68c5 8980 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8981 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8982
8983 if (is_sdvo)
4a33e48d 8984 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8985 if (crtc_state->has_dp_encoder)
4a33e48d 8986 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8987
a07d6787 8988 /* compute bitmask from p1 value */
190f68c5 8989 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8990 /* also FPA1 */
190f68c5 8991 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8992
190f68c5 8993 switch (crtc_state->dpll.p2) {
a07d6787
EA
8994 case 5:
8995 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8996 break;
8997 case 7:
8998 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8999 break;
9000 case 10:
9001 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9002 break;
9003 case 14:
9004 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9005 break;
79e53945
JB
9006 }
9007
b4c09f3b 9008 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9009 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9010 else
9011 dpll |= PLL_REF_INPUT_DREFCLK;
9012
959e16d6 9013 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9014}
9015
190f68c5
ACO
9016static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9017 struct intel_crtc_state *crtc_state)
de13a2e3 9018{
c7653199 9019 struct drm_device *dev = crtc->base.dev;
de13a2e3 9020 intel_clock_t clock, reduced_clock;
cbbab5bd 9021 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9022 bool ok, has_reduced_clock = false;
8b47047b 9023 bool is_lvds = false;
e2b78267 9024 struct intel_shared_dpll *pll;
de13a2e3 9025
dd3cd74a
ACO
9026 memset(&crtc_state->dpll_hw_state, 0,
9027 sizeof(crtc_state->dpll_hw_state));
9028
7905df29 9029 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9030
5dc5298b
PZ
9031 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9032 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9033
190f68c5 9034 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9035 &has_reduced_clock, &reduced_clock);
190f68c5 9036 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9037 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9038 return -EINVAL;
79e53945 9039 }
f47709a9 9040 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9041 if (!crtc_state->clock_set) {
9042 crtc_state->dpll.n = clock.n;
9043 crtc_state->dpll.m1 = clock.m1;
9044 crtc_state->dpll.m2 = clock.m2;
9045 crtc_state->dpll.p1 = clock.p1;
9046 crtc_state->dpll.p2 = clock.p2;
f47709a9 9047 }
79e53945 9048
5dc5298b 9049 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9050 if (crtc_state->has_pch_encoder) {
9051 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9052 if (has_reduced_clock)
7429e9d4 9053 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9054
190f68c5 9055 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9056 &fp, &reduced_clock,
9057 has_reduced_clock ? &fp2 : NULL);
9058
190f68c5
ACO
9059 crtc_state->dpll_hw_state.dpll = dpll;
9060 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9061 if (has_reduced_clock)
190f68c5 9062 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9063 else
190f68c5 9064 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9065
190f68c5 9066 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9067 if (pll == NULL) {
84f44ce7 9068 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9069 pipe_name(crtc->pipe));
4b645f14
JB
9070 return -EINVAL;
9071 }
3fb37703 9072 }
79e53945 9073
ab585dea 9074 if (is_lvds && has_reduced_clock)
c7653199 9075 crtc->lowfreq_avail = true;
bcd644e0 9076 else
c7653199 9077 crtc->lowfreq_avail = false;
e2b78267 9078
c8f7a0db 9079 return 0;
79e53945
JB
9080}
9081
eb14cb74
VS
9082static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9083 struct intel_link_m_n *m_n)
9084{
9085 struct drm_device *dev = crtc->base.dev;
9086 struct drm_i915_private *dev_priv = dev->dev_private;
9087 enum pipe pipe = crtc->pipe;
9088
9089 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9090 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9091 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9092 & ~TU_SIZE_MASK;
9093 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9094 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9095 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9096}
9097
9098static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9099 enum transcoder transcoder,
b95af8be
VK
9100 struct intel_link_m_n *m_n,
9101 struct intel_link_m_n *m2_n2)
72419203
DV
9102{
9103 struct drm_device *dev = crtc->base.dev;
9104 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9105 enum pipe pipe = crtc->pipe;
72419203 9106
eb14cb74
VS
9107 if (INTEL_INFO(dev)->gen >= 5) {
9108 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9109 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9110 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9111 & ~TU_SIZE_MASK;
9112 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9113 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9114 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9115 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9116 * gen < 8) and if DRRS is supported (to make sure the
9117 * registers are not unnecessarily read).
9118 */
9119 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9120 crtc->config->has_drrs) {
b95af8be
VK
9121 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9122 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9123 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9124 & ~TU_SIZE_MASK;
9125 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9126 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9127 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9128 }
eb14cb74
VS
9129 } else {
9130 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9131 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9132 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9133 & ~TU_SIZE_MASK;
9134 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9135 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9136 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9137 }
9138}
9139
9140void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9141 struct intel_crtc_state *pipe_config)
eb14cb74 9142{
681a8504 9143 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9144 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9145 else
9146 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9147 &pipe_config->dp_m_n,
9148 &pipe_config->dp_m2_n2);
eb14cb74 9149}
72419203 9150
eb14cb74 9151static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9152 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9153{
9154 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9155 &pipe_config->fdi_m_n, NULL);
72419203
DV
9156}
9157
bd2e244f 9158static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9159 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9160{
9161 struct drm_device *dev = crtc->base.dev;
9162 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9163 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9164 uint32_t ps_ctrl = 0;
9165 int id = -1;
9166 int i;
bd2e244f 9167
a1b2278e
CK
9168 /* find scaler attached to this pipe */
9169 for (i = 0; i < crtc->num_scalers; i++) {
9170 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9171 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9172 id = i;
9173 pipe_config->pch_pfit.enabled = true;
9174 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9175 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9176 break;
9177 }
9178 }
bd2e244f 9179
a1b2278e
CK
9180 scaler_state->scaler_id = id;
9181 if (id >= 0) {
9182 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9183 } else {
9184 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9185 }
9186}
9187
5724dbd1
DL
9188static void
9189skylake_get_initial_plane_config(struct intel_crtc *crtc,
9190 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9191{
9192 struct drm_device *dev = crtc->base.dev;
9193 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9194 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9195 int pipe = crtc->pipe;
9196 int fourcc, pixel_format;
6761dd31 9197 unsigned int aligned_height;
bc8d7dff 9198 struct drm_framebuffer *fb;
1b842c89 9199 struct intel_framebuffer *intel_fb;
bc8d7dff 9200
d9806c9f 9201 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9202 if (!intel_fb) {
bc8d7dff
DL
9203 DRM_DEBUG_KMS("failed to alloc fb\n");
9204 return;
9205 }
9206
1b842c89
DL
9207 fb = &intel_fb->base;
9208
bc8d7dff 9209 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9210 if (!(val & PLANE_CTL_ENABLE))
9211 goto error;
9212
bc8d7dff
DL
9213 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9214 fourcc = skl_format_to_fourcc(pixel_format,
9215 val & PLANE_CTL_ORDER_RGBX,
9216 val & PLANE_CTL_ALPHA_MASK);
9217 fb->pixel_format = fourcc;
9218 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9219
40f46283
DL
9220 tiling = val & PLANE_CTL_TILED_MASK;
9221 switch (tiling) {
9222 case PLANE_CTL_TILED_LINEAR:
9223 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9224 break;
9225 case PLANE_CTL_TILED_X:
9226 plane_config->tiling = I915_TILING_X;
9227 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9228 break;
9229 case PLANE_CTL_TILED_Y:
9230 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9231 break;
9232 case PLANE_CTL_TILED_YF:
9233 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9234 break;
9235 default:
9236 MISSING_CASE(tiling);
9237 goto error;
9238 }
9239
bc8d7dff
DL
9240 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9241 plane_config->base = base;
9242
9243 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9244
9245 val = I915_READ(PLANE_SIZE(pipe, 0));
9246 fb->height = ((val >> 16) & 0xfff) + 1;
9247 fb->width = ((val >> 0) & 0x1fff) + 1;
9248
9249 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9250 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9251 fb->pixel_format);
bc8d7dff
DL
9252 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9253
9254 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9255 fb->pixel_format,
9256 fb->modifier[0]);
bc8d7dff 9257
f37b5c2b 9258 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9259
9260 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9261 pipe_name(pipe), fb->width, fb->height,
9262 fb->bits_per_pixel, base, fb->pitches[0],
9263 plane_config->size);
9264
2d14030b 9265 plane_config->fb = intel_fb;
bc8d7dff
DL
9266 return;
9267
9268error:
9269 kfree(fb);
9270}
9271
2fa2fe9a 9272static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9273 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9274{
9275 struct drm_device *dev = crtc->base.dev;
9276 struct drm_i915_private *dev_priv = dev->dev_private;
9277 uint32_t tmp;
9278
9279 tmp = I915_READ(PF_CTL(crtc->pipe));
9280
9281 if (tmp & PF_ENABLE) {
fd4daa9c 9282 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9283 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9284 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9285
9286 /* We currently do not free assignements of panel fitters on
9287 * ivb/hsw (since we don't use the higher upscaling modes which
9288 * differentiates them) so just WARN about this case for now. */
9289 if (IS_GEN7(dev)) {
9290 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9291 PF_PIPE_SEL_IVB(crtc->pipe));
9292 }
2fa2fe9a 9293 }
79e53945
JB
9294}
9295
5724dbd1
DL
9296static void
9297ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9298 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9299{
9300 struct drm_device *dev = crtc->base.dev;
9301 struct drm_i915_private *dev_priv = dev->dev_private;
9302 u32 val, base, offset;
aeee5a49 9303 int pipe = crtc->pipe;
4c6baa59 9304 int fourcc, pixel_format;
6761dd31 9305 unsigned int aligned_height;
b113d5ee 9306 struct drm_framebuffer *fb;
1b842c89 9307 struct intel_framebuffer *intel_fb;
4c6baa59 9308
42a7b088
DL
9309 val = I915_READ(DSPCNTR(pipe));
9310 if (!(val & DISPLAY_PLANE_ENABLE))
9311 return;
9312
d9806c9f 9313 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9314 if (!intel_fb) {
4c6baa59
JB
9315 DRM_DEBUG_KMS("failed to alloc fb\n");
9316 return;
9317 }
9318
1b842c89
DL
9319 fb = &intel_fb->base;
9320
18c5247e
DV
9321 if (INTEL_INFO(dev)->gen >= 4) {
9322 if (val & DISPPLANE_TILED) {
49af449b 9323 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9324 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9325 }
9326 }
4c6baa59
JB
9327
9328 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9329 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9330 fb->pixel_format = fourcc;
9331 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9332
aeee5a49 9333 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9334 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9335 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9336 } else {
49af449b 9337 if (plane_config->tiling)
aeee5a49 9338 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9339 else
aeee5a49 9340 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9341 }
9342 plane_config->base = base;
9343
9344 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9345 fb->width = ((val >> 16) & 0xfff) + 1;
9346 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9347
9348 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9349 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9350
b113d5ee 9351 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9352 fb->pixel_format,
9353 fb->modifier[0]);
4c6baa59 9354
f37b5c2b 9355 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9356
2844a921
DL
9357 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9358 pipe_name(pipe), fb->width, fb->height,
9359 fb->bits_per_pixel, base, fb->pitches[0],
9360 plane_config->size);
b113d5ee 9361
2d14030b 9362 plane_config->fb = intel_fb;
4c6baa59
JB
9363}
9364
0e8ffe1b 9365static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9366 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9367{
9368 struct drm_device *dev = crtc->base.dev;
9369 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9370 enum intel_display_power_domain power_domain;
0e8ffe1b 9371 uint32_t tmp;
1729050e 9372 bool ret;
0e8ffe1b 9373
1729050e
ID
9374 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9375 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9376 return false;
9377
e143a21c 9378 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9379 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9380
1729050e 9381 ret = false;
0e8ffe1b
DV
9382 tmp = I915_READ(PIPECONF(crtc->pipe));
9383 if (!(tmp & PIPECONF_ENABLE))
1729050e 9384 goto out;
0e8ffe1b 9385
42571aef
VS
9386 switch (tmp & PIPECONF_BPC_MASK) {
9387 case PIPECONF_6BPC:
9388 pipe_config->pipe_bpp = 18;
9389 break;
9390 case PIPECONF_8BPC:
9391 pipe_config->pipe_bpp = 24;
9392 break;
9393 case PIPECONF_10BPC:
9394 pipe_config->pipe_bpp = 30;
9395 break;
9396 case PIPECONF_12BPC:
9397 pipe_config->pipe_bpp = 36;
9398 break;
9399 default:
9400 break;
9401 }
9402
b5a9fa09
DV
9403 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9404 pipe_config->limited_color_range = true;
9405
ab9412ba 9406 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9407 struct intel_shared_dpll *pll;
9408
88adfff1
DV
9409 pipe_config->has_pch_encoder = true;
9410
627eb5a3
DV
9411 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9412 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9413 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9414
9415 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9416
c0d43d62 9417 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9418 pipe_config->shared_dpll =
9419 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9420 } else {
9421 tmp = I915_READ(PCH_DPLL_SEL);
9422 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9423 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9424 else
9425 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9426 }
66e985c0
DV
9427
9428 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9429
9430 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9431 &pipe_config->dpll_hw_state));
c93f54cf
DV
9432
9433 tmp = pipe_config->dpll_hw_state.dpll;
9434 pipe_config->pixel_multiplier =
9435 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9436 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9437
9438 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9439 } else {
9440 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9441 }
9442
1bd1bd80
DV
9443 intel_get_pipe_timings(crtc, pipe_config);
9444
2fa2fe9a
DV
9445 ironlake_get_pfit_config(crtc, pipe_config);
9446
1729050e
ID
9447 ret = true;
9448
9449out:
9450 intel_display_power_put(dev_priv, power_domain);
9451
9452 return ret;
0e8ffe1b
DV
9453}
9454
be256dc7
PZ
9455static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9456{
9457 struct drm_device *dev = dev_priv->dev;
be256dc7 9458 struct intel_crtc *crtc;
be256dc7 9459
d3fcc808 9460 for_each_intel_crtc(dev, crtc)
e2c719b7 9461 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9462 pipe_name(crtc->pipe));
9463
e2c719b7
RC
9464 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9465 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9466 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9467 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9468 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9469 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9470 "CPU PWM1 enabled\n");
c5107b87 9471 if (IS_HASWELL(dev))
e2c719b7 9472 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9473 "CPU PWM2 enabled\n");
e2c719b7 9474 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9475 "PCH PWM1 enabled\n");
e2c719b7 9476 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9477 "Utility pin enabled\n");
e2c719b7 9478 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9479
9926ada1
PZ
9480 /*
9481 * In theory we can still leave IRQs enabled, as long as only the HPD
9482 * interrupts remain enabled. We used to check for that, but since it's
9483 * gen-specific and since we only disable LCPLL after we fully disable
9484 * the interrupts, the check below should be enough.
9485 */
e2c719b7 9486 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9487}
9488
9ccd5aeb
PZ
9489static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9490{
9491 struct drm_device *dev = dev_priv->dev;
9492
9493 if (IS_HASWELL(dev))
9494 return I915_READ(D_COMP_HSW);
9495 else
9496 return I915_READ(D_COMP_BDW);
9497}
9498
3c4c9b81
PZ
9499static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9500{
9501 struct drm_device *dev = dev_priv->dev;
9502
9503 if (IS_HASWELL(dev)) {
9504 mutex_lock(&dev_priv->rps.hw_lock);
9505 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9506 val))
f475dadf 9507 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9508 mutex_unlock(&dev_priv->rps.hw_lock);
9509 } else {
9ccd5aeb
PZ
9510 I915_WRITE(D_COMP_BDW, val);
9511 POSTING_READ(D_COMP_BDW);
3c4c9b81 9512 }
be256dc7
PZ
9513}
9514
9515/*
9516 * This function implements pieces of two sequences from BSpec:
9517 * - Sequence for display software to disable LCPLL
9518 * - Sequence for display software to allow package C8+
9519 * The steps implemented here are just the steps that actually touch the LCPLL
9520 * register. Callers should take care of disabling all the display engine
9521 * functions, doing the mode unset, fixing interrupts, etc.
9522 */
6ff58d53
PZ
9523static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9524 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9525{
9526 uint32_t val;
9527
9528 assert_can_disable_lcpll(dev_priv);
9529
9530 val = I915_READ(LCPLL_CTL);
9531
9532 if (switch_to_fclk) {
9533 val |= LCPLL_CD_SOURCE_FCLK;
9534 I915_WRITE(LCPLL_CTL, val);
9535
9536 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9537 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9538 DRM_ERROR("Switching to FCLK failed\n");
9539
9540 val = I915_READ(LCPLL_CTL);
9541 }
9542
9543 val |= LCPLL_PLL_DISABLE;
9544 I915_WRITE(LCPLL_CTL, val);
9545 POSTING_READ(LCPLL_CTL);
9546
9547 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9548 DRM_ERROR("LCPLL still locked\n");
9549
9ccd5aeb 9550 val = hsw_read_dcomp(dev_priv);
be256dc7 9551 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9552 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9553 ndelay(100);
9554
9ccd5aeb
PZ
9555 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9556 1))
be256dc7
PZ
9557 DRM_ERROR("D_COMP RCOMP still in progress\n");
9558
9559 if (allow_power_down) {
9560 val = I915_READ(LCPLL_CTL);
9561 val |= LCPLL_POWER_DOWN_ALLOW;
9562 I915_WRITE(LCPLL_CTL, val);
9563 POSTING_READ(LCPLL_CTL);
9564 }
9565}
9566
9567/*
9568 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9569 * source.
9570 */
6ff58d53 9571static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9572{
9573 uint32_t val;
9574
9575 val = I915_READ(LCPLL_CTL);
9576
9577 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9578 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9579 return;
9580
a8a8bd54
PZ
9581 /*
9582 * Make sure we're not on PC8 state before disabling PC8, otherwise
9583 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9584 */
59bad947 9585 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9586
be256dc7
PZ
9587 if (val & LCPLL_POWER_DOWN_ALLOW) {
9588 val &= ~LCPLL_POWER_DOWN_ALLOW;
9589 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9590 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9591 }
9592
9ccd5aeb 9593 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9594 val |= D_COMP_COMP_FORCE;
9595 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9596 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9597
9598 val = I915_READ(LCPLL_CTL);
9599 val &= ~LCPLL_PLL_DISABLE;
9600 I915_WRITE(LCPLL_CTL, val);
9601
9602 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9603 DRM_ERROR("LCPLL not locked yet\n");
9604
9605 if (val & LCPLL_CD_SOURCE_FCLK) {
9606 val = I915_READ(LCPLL_CTL);
9607 val &= ~LCPLL_CD_SOURCE_FCLK;
9608 I915_WRITE(LCPLL_CTL, val);
9609
9610 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9611 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9612 DRM_ERROR("Switching back to LCPLL failed\n");
9613 }
215733fa 9614
59bad947 9615 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9616 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9617}
9618
765dab67
PZ
9619/*
9620 * Package states C8 and deeper are really deep PC states that can only be
9621 * reached when all the devices on the system allow it, so even if the graphics
9622 * device allows PC8+, it doesn't mean the system will actually get to these
9623 * states. Our driver only allows PC8+ when going into runtime PM.
9624 *
9625 * The requirements for PC8+ are that all the outputs are disabled, the power
9626 * well is disabled and most interrupts are disabled, and these are also
9627 * requirements for runtime PM. When these conditions are met, we manually do
9628 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9629 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9630 * hang the machine.
9631 *
9632 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9633 * the state of some registers, so when we come back from PC8+ we need to
9634 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9635 * need to take care of the registers kept by RC6. Notice that this happens even
9636 * if we don't put the device in PCI D3 state (which is what currently happens
9637 * because of the runtime PM support).
9638 *
9639 * For more, read "Display Sequences for Package C8" on the hardware
9640 * documentation.
9641 */
a14cb6fc 9642void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9643{
c67a470b
PZ
9644 struct drm_device *dev = dev_priv->dev;
9645 uint32_t val;
9646
c67a470b
PZ
9647 DRM_DEBUG_KMS("Enabling package C8+\n");
9648
c2699524 9649 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9650 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9651 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9652 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9653 }
9654
9655 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9656 hsw_disable_lcpll(dev_priv, true, true);
9657}
9658
a14cb6fc 9659void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9660{
9661 struct drm_device *dev = dev_priv->dev;
9662 uint32_t val;
9663
c67a470b
PZ
9664 DRM_DEBUG_KMS("Disabling package C8+\n");
9665
9666 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9667 lpt_init_pch_refclk(dev);
9668
c2699524 9669 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9670 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9671 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9672 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9673 }
c67a470b
PZ
9674}
9675
27c329ed 9676static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9677{
a821fc46 9678 struct drm_device *dev = old_state->dev;
1a617b77
ML
9679 struct intel_atomic_state *old_intel_state =
9680 to_intel_atomic_state(old_state);
9681 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9682
27c329ed 9683 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9684}
9685
b432e5cf 9686/* compute the max rate for new configuration */
27c329ed 9687static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9688{
565602d7
ML
9689 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9690 struct drm_i915_private *dev_priv = state->dev->dev_private;
9691 struct drm_crtc *crtc;
9692 struct drm_crtc_state *cstate;
27c329ed 9693 struct intel_crtc_state *crtc_state;
565602d7
ML
9694 unsigned max_pixel_rate = 0, i;
9695 enum pipe pipe;
b432e5cf 9696
565602d7
ML
9697 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9698 sizeof(intel_state->min_pixclk));
27c329ed 9699
565602d7
ML
9700 for_each_crtc_in_state(state, crtc, cstate, i) {
9701 int pixel_rate;
27c329ed 9702
565602d7
ML
9703 crtc_state = to_intel_crtc_state(cstate);
9704 if (!crtc_state->base.enable) {
9705 intel_state->min_pixclk[i] = 0;
b432e5cf 9706 continue;
565602d7 9707 }
b432e5cf 9708
27c329ed 9709 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9710
9711 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9712 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9713 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9714
565602d7 9715 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9716 }
9717
565602d7
ML
9718 for_each_pipe(dev_priv, pipe)
9719 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9720
b432e5cf
VS
9721 return max_pixel_rate;
9722}
9723
9724static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9725{
9726 struct drm_i915_private *dev_priv = dev->dev_private;
9727 uint32_t val, data;
9728 int ret;
9729
9730 if (WARN((I915_READ(LCPLL_CTL) &
9731 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9732 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9733 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9734 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9735 "trying to change cdclk frequency with cdclk not enabled\n"))
9736 return;
9737
9738 mutex_lock(&dev_priv->rps.hw_lock);
9739 ret = sandybridge_pcode_write(dev_priv,
9740 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9741 mutex_unlock(&dev_priv->rps.hw_lock);
9742 if (ret) {
9743 DRM_ERROR("failed to inform pcode about cdclk change\n");
9744 return;
9745 }
9746
9747 val = I915_READ(LCPLL_CTL);
9748 val |= LCPLL_CD_SOURCE_FCLK;
9749 I915_WRITE(LCPLL_CTL, val);
9750
9751 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9752 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9753 DRM_ERROR("Switching to FCLK failed\n");
9754
9755 val = I915_READ(LCPLL_CTL);
9756 val &= ~LCPLL_CLK_FREQ_MASK;
9757
9758 switch (cdclk) {
9759 case 450000:
9760 val |= LCPLL_CLK_FREQ_450;
9761 data = 0;
9762 break;
9763 case 540000:
9764 val |= LCPLL_CLK_FREQ_54O_BDW;
9765 data = 1;
9766 break;
9767 case 337500:
9768 val |= LCPLL_CLK_FREQ_337_5_BDW;
9769 data = 2;
9770 break;
9771 case 675000:
9772 val |= LCPLL_CLK_FREQ_675_BDW;
9773 data = 3;
9774 break;
9775 default:
9776 WARN(1, "invalid cdclk frequency\n");
9777 return;
9778 }
9779
9780 I915_WRITE(LCPLL_CTL, val);
9781
9782 val = I915_READ(LCPLL_CTL);
9783 val &= ~LCPLL_CD_SOURCE_FCLK;
9784 I915_WRITE(LCPLL_CTL, val);
9785
9786 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9787 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9788 DRM_ERROR("Switching back to LCPLL failed\n");
9789
9790 mutex_lock(&dev_priv->rps.hw_lock);
9791 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9792 mutex_unlock(&dev_priv->rps.hw_lock);
9793
9794 intel_update_cdclk(dev);
9795
9796 WARN(cdclk != dev_priv->cdclk_freq,
9797 "cdclk requested %d kHz but got %d kHz\n",
9798 cdclk, dev_priv->cdclk_freq);
9799}
9800
27c329ed 9801static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9802{
27c329ed 9803 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9804 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9805 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9806 int cdclk;
9807
9808 /*
9809 * FIXME should also account for plane ratio
9810 * once 64bpp pixel formats are supported.
9811 */
27c329ed 9812 if (max_pixclk > 540000)
b432e5cf 9813 cdclk = 675000;
27c329ed 9814 else if (max_pixclk > 450000)
b432e5cf 9815 cdclk = 540000;
27c329ed 9816 else if (max_pixclk > 337500)
b432e5cf
VS
9817 cdclk = 450000;
9818 else
9819 cdclk = 337500;
9820
b432e5cf 9821 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9822 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9823 cdclk, dev_priv->max_cdclk_freq);
9824 return -EINVAL;
b432e5cf
VS
9825 }
9826
1a617b77
ML
9827 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9828 if (!intel_state->active_crtcs)
9829 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9830
9831 return 0;
9832}
9833
27c329ed 9834static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9835{
27c329ed 9836 struct drm_device *dev = old_state->dev;
1a617b77
ML
9837 struct intel_atomic_state *old_intel_state =
9838 to_intel_atomic_state(old_state);
9839 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9840
27c329ed 9841 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9842}
9843
190f68c5
ACO
9844static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9845 struct intel_crtc_state *crtc_state)
09b4ddf9 9846{
af3997b5
MK
9847 struct intel_encoder *intel_encoder =
9848 intel_ddi_get_crtc_new_encoder(crtc_state);
9849
9850 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9851 if (!intel_ddi_pll_select(crtc, crtc_state))
9852 return -EINVAL;
9853 }
716c2e55 9854
c7653199 9855 crtc->lowfreq_avail = false;
644cef34 9856
c8f7a0db 9857 return 0;
79e53945
JB
9858}
9859
3760b59c
S
9860static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9861 enum port port,
9862 struct intel_crtc_state *pipe_config)
9863{
9864 switch (port) {
9865 case PORT_A:
9866 pipe_config->ddi_pll_sel = SKL_DPLL0;
9867 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9868 break;
9869 case PORT_B:
9870 pipe_config->ddi_pll_sel = SKL_DPLL1;
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9872 break;
9873 case PORT_C:
9874 pipe_config->ddi_pll_sel = SKL_DPLL2;
9875 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9876 break;
9877 default:
9878 DRM_ERROR("Incorrect port type\n");
9879 }
9880}
9881
96b7dfb7
S
9882static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9883 enum port port,
5cec258b 9884 struct intel_crtc_state *pipe_config)
96b7dfb7 9885{
3148ade7 9886 u32 temp, dpll_ctl1;
96b7dfb7
S
9887
9888 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9889 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9890
9891 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9892 case SKL_DPLL0:
9893 /*
9894 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9895 * of the shared DPLL framework and thus needs to be read out
9896 * separately
9897 */
9898 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9899 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9900 break;
96b7dfb7
S
9901 case SKL_DPLL1:
9902 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9903 break;
9904 case SKL_DPLL2:
9905 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9906 break;
9907 case SKL_DPLL3:
9908 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9909 break;
96b7dfb7
S
9910 }
9911}
9912
7d2c8175
DL
9913static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9914 enum port port,
5cec258b 9915 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9916{
9917 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9918
9919 switch (pipe_config->ddi_pll_sel) {
9920 case PORT_CLK_SEL_WRPLL1:
9921 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9922 break;
9923 case PORT_CLK_SEL_WRPLL2:
9924 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9925 break;
00490c22
ML
9926 case PORT_CLK_SEL_SPLL:
9927 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9928 break;
7d2c8175
DL
9929 }
9930}
9931
26804afd 9932static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9933 struct intel_crtc_state *pipe_config)
26804afd
DV
9934{
9935 struct drm_device *dev = crtc->base.dev;
9936 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9937 struct intel_shared_dpll *pll;
26804afd
DV
9938 enum port port;
9939 uint32_t tmp;
9940
9941 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9942
9943 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9944
ef11bdb3 9945 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9946 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9947 else if (IS_BROXTON(dev))
9948 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9949 else
9950 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9951
d452c5b6
DV
9952 if (pipe_config->shared_dpll >= 0) {
9953 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9954
9955 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9956 &pipe_config->dpll_hw_state));
9957 }
9958
26804afd
DV
9959 /*
9960 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9961 * DDI E. So just check whether this pipe is wired to DDI E and whether
9962 * the PCH transcoder is on.
9963 */
ca370455
DL
9964 if (INTEL_INFO(dev)->gen < 9 &&
9965 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9966 pipe_config->has_pch_encoder = true;
9967
9968 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9969 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9970 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9971
9972 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9973 }
9974}
9975
0e8ffe1b 9976static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9977 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9978{
9979 struct drm_device *dev = crtc->base.dev;
9980 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
9981 enum intel_display_power_domain power_domain;
9982 unsigned long power_domain_mask;
0e8ffe1b 9983 uint32_t tmp;
1729050e 9984 bool ret;
0e8ffe1b 9985
1729050e
ID
9986 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9987 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9988 return false;
1729050e
ID
9989 power_domain_mask = BIT(power_domain);
9990
9991 ret = false;
b5482bd0 9992
e143a21c 9993 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9994 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9995
eccb140b
DV
9996 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9997 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9998 enum pipe trans_edp_pipe;
9999 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10000 default:
10001 WARN(1, "unknown pipe linked to edp transcoder\n");
10002 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10003 case TRANS_DDI_EDP_INPUT_A_ON:
10004 trans_edp_pipe = PIPE_A;
10005 break;
10006 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10007 trans_edp_pipe = PIPE_B;
10008 break;
10009 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10010 trans_edp_pipe = PIPE_C;
10011 break;
10012 }
10013
10014 if (trans_edp_pipe == crtc->pipe)
10015 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10016 }
10017
1729050e
ID
10018 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10019 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10020 goto out;
10021 power_domain_mask |= BIT(power_domain);
2bfce950 10022
eccb140b 10023 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b 10024 if (!(tmp & PIPECONF_ENABLE))
1729050e 10025 goto out;
0e8ffe1b 10026
26804afd 10027 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10028
1bd1bd80
DV
10029 intel_get_pipe_timings(crtc, pipe_config);
10030
a1b2278e
CK
10031 if (INTEL_INFO(dev)->gen >= 9) {
10032 skl_init_scalers(dev, crtc, pipe_config);
10033 }
10034
af99ceda
CK
10035 if (INTEL_INFO(dev)->gen >= 9) {
10036 pipe_config->scaler_state.scaler_id = -1;
10037 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10038 }
10039
1729050e
ID
10040 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10041 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10042 power_domain_mask |= BIT(power_domain);
1c132b44 10043 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10044 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10045 else
1c132b44 10046 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10047 }
88adfff1 10048
e59150dc
JB
10049 if (IS_HASWELL(dev))
10050 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10051 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10052
ebb69c95
CT
10053 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10054 pipe_config->pixel_multiplier =
10055 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10056 } else {
10057 pipe_config->pixel_multiplier = 1;
10058 }
6c49f241 10059
1729050e
ID
10060 ret = true;
10061
10062out:
10063 for_each_power_domain(power_domain, power_domain_mask)
10064 intel_display_power_put(dev_priv, power_domain);
10065
10066 return ret;
0e8ffe1b
DV
10067}
10068
55a08b3f
ML
10069static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10070 const struct intel_plane_state *plane_state)
560b85bb
CW
10071{
10072 struct drm_device *dev = crtc->dev;
10073 struct drm_i915_private *dev_priv = dev->dev_private;
10074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10075 uint32_t cntl = 0, size = 0;
560b85bb 10076
55a08b3f
ML
10077 if (plane_state && plane_state->visible) {
10078 unsigned int width = plane_state->base.crtc_w;
10079 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10080 unsigned int stride = roundup_pow_of_two(width) * 4;
10081
10082 switch (stride) {
10083 default:
10084 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10085 width, stride);
10086 stride = 256;
10087 /* fallthrough */
10088 case 256:
10089 case 512:
10090 case 1024:
10091 case 2048:
10092 break;
4b0e333e
CW
10093 }
10094
dc41c154
VS
10095 cntl |= CURSOR_ENABLE |
10096 CURSOR_GAMMA_ENABLE |
10097 CURSOR_FORMAT_ARGB |
10098 CURSOR_STRIDE(stride);
10099
10100 size = (height << 12) | width;
4b0e333e 10101 }
560b85bb 10102
dc41c154
VS
10103 if (intel_crtc->cursor_cntl != 0 &&
10104 (intel_crtc->cursor_base != base ||
10105 intel_crtc->cursor_size != size ||
10106 intel_crtc->cursor_cntl != cntl)) {
10107 /* On these chipsets we can only modify the base/size/stride
10108 * whilst the cursor is disabled.
10109 */
0b87c24e
VS
10110 I915_WRITE(CURCNTR(PIPE_A), 0);
10111 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10112 intel_crtc->cursor_cntl = 0;
4b0e333e 10113 }
560b85bb 10114
99d1f387 10115 if (intel_crtc->cursor_base != base) {
0b87c24e 10116 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10117 intel_crtc->cursor_base = base;
10118 }
4726e0b0 10119
dc41c154
VS
10120 if (intel_crtc->cursor_size != size) {
10121 I915_WRITE(CURSIZE, size);
10122 intel_crtc->cursor_size = size;
4b0e333e 10123 }
560b85bb 10124
4b0e333e 10125 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10126 I915_WRITE(CURCNTR(PIPE_A), cntl);
10127 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10128 intel_crtc->cursor_cntl = cntl;
560b85bb 10129 }
560b85bb
CW
10130}
10131
55a08b3f
ML
10132static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10133 const struct intel_plane_state *plane_state)
65a21cd6
JB
10134{
10135 struct drm_device *dev = crtc->dev;
10136 struct drm_i915_private *dev_priv = dev->dev_private;
10137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10138 int pipe = intel_crtc->pipe;
663f3122 10139 uint32_t cntl = 0;
4b0e333e 10140
55a08b3f 10141 if (plane_state && plane_state->visible) {
4b0e333e 10142 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10143 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10144 case 64:
10145 cntl |= CURSOR_MODE_64_ARGB_AX;
10146 break;
10147 case 128:
10148 cntl |= CURSOR_MODE_128_ARGB_AX;
10149 break;
10150 case 256:
10151 cntl |= CURSOR_MODE_256_ARGB_AX;
10152 break;
10153 default:
55a08b3f 10154 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10155 return;
65a21cd6 10156 }
4b0e333e 10157 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10158
fc6f93bc 10159 if (HAS_DDI(dev))
47bf17a7 10160 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10161
55a08b3f
ML
10162 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10163 cntl |= CURSOR_ROTATE_180;
10164 }
4398ad45 10165
4b0e333e
CW
10166 if (intel_crtc->cursor_cntl != cntl) {
10167 I915_WRITE(CURCNTR(pipe), cntl);
10168 POSTING_READ(CURCNTR(pipe));
10169 intel_crtc->cursor_cntl = cntl;
65a21cd6 10170 }
4b0e333e 10171
65a21cd6 10172 /* and commit changes on next vblank */
5efb3e28
VS
10173 I915_WRITE(CURBASE(pipe), base);
10174 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10175
10176 intel_crtc->cursor_base = base;
65a21cd6
JB
10177}
10178
cda4b7d3 10179/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10180static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10181 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10182{
10183 struct drm_device *dev = crtc->dev;
10184 struct drm_i915_private *dev_priv = dev->dev_private;
10185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10186 int pipe = intel_crtc->pipe;
55a08b3f
ML
10187 u32 base = intel_crtc->cursor_addr;
10188 u32 pos = 0;
cda4b7d3 10189
55a08b3f
ML
10190 if (plane_state) {
10191 int x = plane_state->base.crtc_x;
10192 int y = plane_state->base.crtc_y;
cda4b7d3 10193
55a08b3f
ML
10194 if (x < 0) {
10195 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10196 x = -x;
10197 }
10198 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10199
55a08b3f
ML
10200 if (y < 0) {
10201 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10202 y = -y;
10203 }
10204 pos |= y << CURSOR_Y_SHIFT;
10205
10206 /* ILK+ do this automagically */
10207 if (HAS_GMCH_DISPLAY(dev) &&
10208 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10209 base += (plane_state->base.crtc_h *
10210 plane_state->base.crtc_w - 1) * 4;
10211 }
cda4b7d3 10212 }
cda4b7d3 10213
5efb3e28
VS
10214 I915_WRITE(CURPOS(pipe), pos);
10215
8ac54669 10216 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10217 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10218 else
55a08b3f 10219 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10220}
10221
dc41c154
VS
10222static bool cursor_size_ok(struct drm_device *dev,
10223 uint32_t width, uint32_t height)
10224{
10225 if (width == 0 || height == 0)
10226 return false;
10227
10228 /*
10229 * 845g/865g are special in that they are only limited by
10230 * the width of their cursors, the height is arbitrary up to
10231 * the precision of the register. Everything else requires
10232 * square cursors, limited to a few power-of-two sizes.
10233 */
10234 if (IS_845G(dev) || IS_I865G(dev)) {
10235 if ((width & 63) != 0)
10236 return false;
10237
10238 if (width > (IS_845G(dev) ? 64 : 512))
10239 return false;
10240
10241 if (height > 1023)
10242 return false;
10243 } else {
10244 switch (width | height) {
10245 case 256:
10246 case 128:
10247 if (IS_GEN2(dev))
10248 return false;
10249 case 64:
10250 break;
10251 default:
10252 return false;
10253 }
10254 }
10255
10256 return true;
10257}
10258
79e53945 10259static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10260 u16 *blue, uint32_t start, uint32_t size)
79e53945 10261{
7203425a 10262 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10264
7203425a 10265 for (i = start; i < end; i++) {
79e53945
JB
10266 intel_crtc->lut_r[i] = red[i] >> 8;
10267 intel_crtc->lut_g[i] = green[i] >> 8;
10268 intel_crtc->lut_b[i] = blue[i] >> 8;
10269 }
10270
10271 intel_crtc_load_lut(crtc);
10272}
10273
79e53945
JB
10274/* VESA 640x480x72Hz mode to set on the pipe */
10275static struct drm_display_mode load_detect_mode = {
10276 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10277 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10278};
10279
a8bb6818
DV
10280struct drm_framebuffer *
10281__intel_framebuffer_create(struct drm_device *dev,
10282 struct drm_mode_fb_cmd2 *mode_cmd,
10283 struct drm_i915_gem_object *obj)
d2dff872
CW
10284{
10285 struct intel_framebuffer *intel_fb;
10286 int ret;
10287
10288 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10289 if (!intel_fb)
d2dff872 10290 return ERR_PTR(-ENOMEM);
d2dff872
CW
10291
10292 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10293 if (ret)
10294 goto err;
d2dff872
CW
10295
10296 return &intel_fb->base;
dcb1394e 10297
dd4916c5 10298err:
dd4916c5 10299 kfree(intel_fb);
dd4916c5 10300 return ERR_PTR(ret);
d2dff872
CW
10301}
10302
b5ea642a 10303static struct drm_framebuffer *
a8bb6818
DV
10304intel_framebuffer_create(struct drm_device *dev,
10305 struct drm_mode_fb_cmd2 *mode_cmd,
10306 struct drm_i915_gem_object *obj)
10307{
10308 struct drm_framebuffer *fb;
10309 int ret;
10310
10311 ret = i915_mutex_lock_interruptible(dev);
10312 if (ret)
10313 return ERR_PTR(ret);
10314 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10315 mutex_unlock(&dev->struct_mutex);
10316
10317 return fb;
10318}
10319
d2dff872
CW
10320static u32
10321intel_framebuffer_pitch_for_width(int width, int bpp)
10322{
10323 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10324 return ALIGN(pitch, 64);
10325}
10326
10327static u32
10328intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10329{
10330 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10331 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10332}
10333
10334static struct drm_framebuffer *
10335intel_framebuffer_create_for_mode(struct drm_device *dev,
10336 struct drm_display_mode *mode,
10337 int depth, int bpp)
10338{
dcb1394e 10339 struct drm_framebuffer *fb;
d2dff872 10340 struct drm_i915_gem_object *obj;
0fed39bd 10341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10342
10343 obj = i915_gem_alloc_object(dev,
10344 intel_framebuffer_size_for_mode(mode, bpp));
10345 if (obj == NULL)
10346 return ERR_PTR(-ENOMEM);
10347
10348 mode_cmd.width = mode->hdisplay;
10349 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10350 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10351 bpp);
5ca0c34a 10352 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10353
dcb1394e
LW
10354 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10355 if (IS_ERR(fb))
10356 drm_gem_object_unreference_unlocked(&obj->base);
10357
10358 return fb;
d2dff872
CW
10359}
10360
10361static struct drm_framebuffer *
10362mode_fits_in_fbdev(struct drm_device *dev,
10363 struct drm_display_mode *mode)
10364{
0695726e 10365#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10366 struct drm_i915_private *dev_priv = dev->dev_private;
10367 struct drm_i915_gem_object *obj;
10368 struct drm_framebuffer *fb;
10369
4c0e5528 10370 if (!dev_priv->fbdev)
d2dff872
CW
10371 return NULL;
10372
4c0e5528 10373 if (!dev_priv->fbdev->fb)
d2dff872
CW
10374 return NULL;
10375
4c0e5528
DV
10376 obj = dev_priv->fbdev->fb->obj;
10377 BUG_ON(!obj);
10378
8bcd4553 10379 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10380 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10381 fb->bits_per_pixel))
d2dff872
CW
10382 return NULL;
10383
01f2c773 10384 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10385 return NULL;
10386
edde3617 10387 drm_framebuffer_reference(fb);
d2dff872 10388 return fb;
4520f53a
DV
10389#else
10390 return NULL;
10391#endif
d2dff872
CW
10392}
10393
d3a40d1b
ACO
10394static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10395 struct drm_crtc *crtc,
10396 struct drm_display_mode *mode,
10397 struct drm_framebuffer *fb,
10398 int x, int y)
10399{
10400 struct drm_plane_state *plane_state;
10401 int hdisplay, vdisplay;
10402 int ret;
10403
10404 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10405 if (IS_ERR(plane_state))
10406 return PTR_ERR(plane_state);
10407
10408 if (mode)
10409 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10410 else
10411 hdisplay = vdisplay = 0;
10412
10413 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10414 if (ret)
10415 return ret;
10416 drm_atomic_set_fb_for_plane(plane_state, fb);
10417 plane_state->crtc_x = 0;
10418 plane_state->crtc_y = 0;
10419 plane_state->crtc_w = hdisplay;
10420 plane_state->crtc_h = vdisplay;
10421 plane_state->src_x = x << 16;
10422 plane_state->src_y = y << 16;
10423 plane_state->src_w = hdisplay << 16;
10424 plane_state->src_h = vdisplay << 16;
10425
10426 return 0;
10427}
10428
d2434ab7 10429bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10430 struct drm_display_mode *mode,
51fd371b
RC
10431 struct intel_load_detect_pipe *old,
10432 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10433{
10434 struct intel_crtc *intel_crtc;
d2434ab7
DV
10435 struct intel_encoder *intel_encoder =
10436 intel_attached_encoder(connector);
79e53945 10437 struct drm_crtc *possible_crtc;
4ef69c7a 10438 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10439 struct drm_crtc *crtc = NULL;
10440 struct drm_device *dev = encoder->dev;
94352cf9 10441 struct drm_framebuffer *fb;
51fd371b 10442 struct drm_mode_config *config = &dev->mode_config;
edde3617 10443 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10444 struct drm_connector_state *connector_state;
4be07317 10445 struct intel_crtc_state *crtc_state;
51fd371b 10446 int ret, i = -1;
79e53945 10447
d2dff872 10448 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10449 connector->base.id, connector->name,
8e329a03 10450 encoder->base.id, encoder->name);
d2dff872 10451
edde3617
ML
10452 old->restore_state = NULL;
10453
51fd371b
RC
10454retry:
10455 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10456 if (ret)
ad3c558f 10457 goto fail;
6e9f798d 10458
79e53945
JB
10459 /*
10460 * Algorithm gets a little messy:
7a5e4805 10461 *
79e53945
JB
10462 * - if the connector already has an assigned crtc, use it (but make
10463 * sure it's on first)
7a5e4805 10464 *
79e53945
JB
10465 * - try to find the first unused crtc that can drive this connector,
10466 * and use that if we find one
79e53945
JB
10467 */
10468
10469 /* See if we already have a CRTC for this connector */
edde3617
ML
10470 if (connector->state->crtc) {
10471 crtc = connector->state->crtc;
8261b191 10472
51fd371b 10473 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10474 if (ret)
ad3c558f 10475 goto fail;
8261b191
CW
10476
10477 /* Make sure the crtc and connector are running */
edde3617 10478 goto found;
79e53945
JB
10479 }
10480
10481 /* Find an unused one (if possible) */
70e1e0ec 10482 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10483 i++;
10484 if (!(encoder->possible_crtcs & (1 << i)))
10485 continue;
edde3617
ML
10486
10487 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10488 if (ret)
10489 goto fail;
10490
10491 if (possible_crtc->state->enable) {
10492 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10493 continue;
edde3617 10494 }
a459249c
VS
10495
10496 crtc = possible_crtc;
10497 break;
79e53945
JB
10498 }
10499
10500 /*
10501 * If we didn't find an unused CRTC, don't use any.
10502 */
10503 if (!crtc) {
7173188d 10504 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10505 goto fail;
79e53945
JB
10506 }
10507
edde3617
ML
10508found:
10509 intel_crtc = to_intel_crtc(crtc);
10510
4d02e2de
DV
10511 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10512 if (ret)
ad3c558f 10513 goto fail;
79e53945 10514
83a57153 10515 state = drm_atomic_state_alloc(dev);
edde3617
ML
10516 restore_state = drm_atomic_state_alloc(dev);
10517 if (!state || !restore_state) {
10518 ret = -ENOMEM;
10519 goto fail;
10520 }
83a57153
ACO
10521
10522 state->acquire_ctx = ctx;
edde3617 10523 restore_state->acquire_ctx = ctx;
83a57153 10524
944b0c76
ACO
10525 connector_state = drm_atomic_get_connector_state(state, connector);
10526 if (IS_ERR(connector_state)) {
10527 ret = PTR_ERR(connector_state);
10528 goto fail;
10529 }
10530
edde3617
ML
10531 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10532 if (ret)
10533 goto fail;
944b0c76 10534
4be07317
ACO
10535 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10536 if (IS_ERR(crtc_state)) {
10537 ret = PTR_ERR(crtc_state);
10538 goto fail;
10539 }
10540
49d6fa21 10541 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10542
6492711d
CW
10543 if (!mode)
10544 mode = &load_detect_mode;
79e53945 10545
d2dff872
CW
10546 /* We need a framebuffer large enough to accommodate all accesses
10547 * that the plane may generate whilst we perform load detection.
10548 * We can not rely on the fbcon either being present (we get called
10549 * during its initialisation to detect all boot displays, or it may
10550 * not even exist) or that it is large enough to satisfy the
10551 * requested mode.
10552 */
94352cf9
DV
10553 fb = mode_fits_in_fbdev(dev, mode);
10554 if (fb == NULL) {
d2dff872 10555 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10556 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10557 } else
10558 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10559 if (IS_ERR(fb)) {
d2dff872 10560 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10561 goto fail;
79e53945 10562 }
79e53945 10563
d3a40d1b
ACO
10564 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10565 if (ret)
10566 goto fail;
10567
edde3617
ML
10568 drm_framebuffer_unreference(fb);
10569
10570 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10571 if (ret)
10572 goto fail;
10573
10574 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10575 if (!ret)
10576 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10577 if (!ret)
10578 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10579 if (ret) {
10580 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10581 goto fail;
10582 }
8c7b5ccb 10583
3ba86073
ML
10584 ret = drm_atomic_commit(state);
10585 if (ret) {
6492711d 10586 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10587 goto fail;
79e53945 10588 }
edde3617
ML
10589
10590 old->restore_state = restore_state;
7173188d 10591
79e53945 10592 /* let the connector get through one full cycle before testing */
9d0498a2 10593 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10594 return true;
412b61d8 10595
ad3c558f 10596fail:
e5d958ef 10597 drm_atomic_state_free(state);
edde3617
ML
10598 drm_atomic_state_free(restore_state);
10599 restore_state = state = NULL;
83a57153 10600
51fd371b
RC
10601 if (ret == -EDEADLK) {
10602 drm_modeset_backoff(ctx);
10603 goto retry;
10604 }
10605
412b61d8 10606 return false;
79e53945
JB
10607}
10608
d2434ab7 10609void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10610 struct intel_load_detect_pipe *old,
10611 struct drm_modeset_acquire_ctx *ctx)
79e53945 10612{
d2434ab7
DV
10613 struct intel_encoder *intel_encoder =
10614 intel_attached_encoder(connector);
4ef69c7a 10615 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10616 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10617 int ret;
79e53945 10618
d2dff872 10619 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10620 connector->base.id, connector->name,
8e329a03 10621 encoder->base.id, encoder->name);
d2dff872 10622
edde3617 10623 if (!state)
0622a53c 10624 return;
79e53945 10625
edde3617
ML
10626 ret = drm_atomic_commit(state);
10627 if (ret) {
10628 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10629 drm_atomic_state_free(state);
10630 }
79e53945
JB
10631}
10632
da4a1efa 10633static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10634 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10635{
10636 struct drm_i915_private *dev_priv = dev->dev_private;
10637 u32 dpll = pipe_config->dpll_hw_state.dpll;
10638
10639 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10640 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10641 else if (HAS_PCH_SPLIT(dev))
10642 return 120000;
10643 else if (!IS_GEN2(dev))
10644 return 96000;
10645 else
10646 return 48000;
10647}
10648
79e53945 10649/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10650static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10651 struct intel_crtc_state *pipe_config)
79e53945 10652{
f1f644dc 10653 struct drm_device *dev = crtc->base.dev;
79e53945 10654 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10655 int pipe = pipe_config->cpu_transcoder;
293623f7 10656 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10657 u32 fp;
10658 intel_clock_t clock;
dccbea3b 10659 int port_clock;
da4a1efa 10660 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10661
10662 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10663 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10664 else
293623f7 10665 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10666
10667 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10668 if (IS_PINEVIEW(dev)) {
10669 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10670 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10671 } else {
10672 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10673 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10674 }
10675
a6c45cf0 10676 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10677 if (IS_PINEVIEW(dev))
10678 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10679 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10680 else
10681 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10682 DPLL_FPA01_P1_POST_DIV_SHIFT);
10683
10684 switch (dpll & DPLL_MODE_MASK) {
10685 case DPLLB_MODE_DAC_SERIAL:
10686 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10687 5 : 10;
10688 break;
10689 case DPLLB_MODE_LVDS:
10690 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10691 7 : 14;
10692 break;
10693 default:
28c97730 10694 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10695 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10696 return;
79e53945
JB
10697 }
10698
ac58c3f0 10699 if (IS_PINEVIEW(dev))
dccbea3b 10700 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10701 else
dccbea3b 10702 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10703 } else {
0fb58223 10704 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10705 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10706
10707 if (is_lvds) {
10708 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10709 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10710
10711 if (lvds & LVDS_CLKB_POWER_UP)
10712 clock.p2 = 7;
10713 else
10714 clock.p2 = 14;
79e53945
JB
10715 } else {
10716 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10717 clock.p1 = 2;
10718 else {
10719 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10720 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10721 }
10722 if (dpll & PLL_P2_DIVIDE_BY_4)
10723 clock.p2 = 4;
10724 else
10725 clock.p2 = 2;
79e53945 10726 }
da4a1efa 10727
dccbea3b 10728 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10729 }
10730
18442d08
VS
10731 /*
10732 * This value includes pixel_multiplier. We will use
241bfc38 10733 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10734 * encoder's get_config() function.
10735 */
dccbea3b 10736 pipe_config->port_clock = port_clock;
f1f644dc
JB
10737}
10738
6878da05
VS
10739int intel_dotclock_calculate(int link_freq,
10740 const struct intel_link_m_n *m_n)
f1f644dc 10741{
f1f644dc
JB
10742 /*
10743 * The calculation for the data clock is:
1041a02f 10744 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10745 * But we want to avoid losing precison if possible, so:
1041a02f 10746 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10747 *
10748 * and the link clock is simpler:
1041a02f 10749 * link_clock = (m * link_clock) / n
f1f644dc
JB
10750 */
10751
6878da05
VS
10752 if (!m_n->link_n)
10753 return 0;
f1f644dc 10754
6878da05
VS
10755 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10756}
f1f644dc 10757
18442d08 10758static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10759 struct intel_crtc_state *pipe_config)
6878da05
VS
10760{
10761 struct drm_device *dev = crtc->base.dev;
79e53945 10762
18442d08
VS
10763 /* read out port_clock from the DPLL */
10764 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10765
f1f644dc 10766 /*
18442d08 10767 * This value does not include pixel_multiplier.
241bfc38 10768 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10769 * agree once we know their relationship in the encoder's
10770 * get_config() function.
79e53945 10771 */
2d112de7 10772 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10773 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10774 &pipe_config->fdi_m_n);
79e53945
JB
10775}
10776
10777/** Returns the currently programmed mode of the given pipe. */
10778struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10779 struct drm_crtc *crtc)
10780{
548f245b 10781 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10783 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10784 struct drm_display_mode *mode;
3f36b937 10785 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10786 int htot = I915_READ(HTOTAL(cpu_transcoder));
10787 int hsync = I915_READ(HSYNC(cpu_transcoder));
10788 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10789 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10790 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10791
10792 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10793 if (!mode)
10794 return NULL;
10795
3f36b937
TU
10796 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10797 if (!pipe_config) {
10798 kfree(mode);
10799 return NULL;
10800 }
10801
f1f644dc
JB
10802 /*
10803 * Construct a pipe_config sufficient for getting the clock info
10804 * back out of crtc_clock_get.
10805 *
10806 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10807 * to use a real value here instead.
10808 */
3f36b937
TU
10809 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10810 pipe_config->pixel_multiplier = 1;
10811 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10812 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10813 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10814 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10815
10816 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10817 mode->hdisplay = (htot & 0xffff) + 1;
10818 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10819 mode->hsync_start = (hsync & 0xffff) + 1;
10820 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10821 mode->vdisplay = (vtot & 0xffff) + 1;
10822 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10823 mode->vsync_start = (vsync & 0xffff) + 1;
10824 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10825
10826 drm_mode_set_name(mode);
79e53945 10827
3f36b937
TU
10828 kfree(pipe_config);
10829
79e53945
JB
10830 return mode;
10831}
10832
f047e395
CW
10833void intel_mark_busy(struct drm_device *dev)
10834{
c67a470b
PZ
10835 struct drm_i915_private *dev_priv = dev->dev_private;
10836
f62a0076
CW
10837 if (dev_priv->mm.busy)
10838 return;
10839
43694d69 10840 intel_runtime_pm_get(dev_priv);
c67a470b 10841 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10842 if (INTEL_INFO(dev)->gen >= 6)
10843 gen6_rps_busy(dev_priv);
f62a0076 10844 dev_priv->mm.busy = true;
f047e395
CW
10845}
10846
10847void intel_mark_idle(struct drm_device *dev)
652c393a 10848{
c67a470b 10849 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10850
f62a0076
CW
10851 if (!dev_priv->mm.busy)
10852 return;
10853
10854 dev_priv->mm.busy = false;
10855
3d13ef2e 10856 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10857 gen6_rps_idle(dev->dev_private);
bb4cdd53 10858
43694d69 10859 intel_runtime_pm_put(dev_priv);
652c393a
JB
10860}
10861
79e53945
JB
10862static void intel_crtc_destroy(struct drm_crtc *crtc)
10863{
10864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10865 struct drm_device *dev = crtc->dev;
10866 struct intel_unpin_work *work;
67e77c5a 10867
5e2d7afc 10868 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10869 work = intel_crtc->unpin_work;
10870 intel_crtc->unpin_work = NULL;
5e2d7afc 10871 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10872
10873 if (work) {
10874 cancel_work_sync(&work->work);
10875 kfree(work);
10876 }
79e53945
JB
10877
10878 drm_crtc_cleanup(crtc);
67e77c5a 10879
79e53945
JB
10880 kfree(intel_crtc);
10881}
10882
6b95a207
KH
10883static void intel_unpin_work_fn(struct work_struct *__work)
10884{
10885 struct intel_unpin_work *work =
10886 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10887 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10888 struct drm_device *dev = crtc->base.dev;
10889 struct drm_plane *primary = crtc->base.primary;
6b95a207 10890
b4a98e57 10891 mutex_lock(&dev->struct_mutex);
a9ff8714 10892 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10893 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10894
f06cc1b9 10895 if (work->flip_queued_req)
146d84f0 10896 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10897 mutex_unlock(&dev->struct_mutex);
10898
a9ff8714 10899 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10900 intel_fbc_post_update(crtc);
89ed88ba 10901 drm_framebuffer_unreference(work->old_fb);
f99d7069 10902
a9ff8714
VS
10903 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10904 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10905
6b95a207
KH
10906 kfree(work);
10907}
10908
1afe3e9d 10909static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10910 struct drm_crtc *crtc)
6b95a207 10911{
6b95a207
KH
10912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10913 struct intel_unpin_work *work;
6b95a207
KH
10914 unsigned long flags;
10915
10916 /* Ignore early vblank irqs */
10917 if (intel_crtc == NULL)
10918 return;
10919
f326038a
DV
10920 /*
10921 * This is called both by irq handlers and the reset code (to complete
10922 * lost pageflips) so needs the full irqsave spinlocks.
10923 */
6b95a207
KH
10924 spin_lock_irqsave(&dev->event_lock, flags);
10925 work = intel_crtc->unpin_work;
e7d841ca
CW
10926
10927 /* Ensure we don't miss a work->pending update ... */
10928 smp_rmb();
10929
10930 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10931 spin_unlock_irqrestore(&dev->event_lock, flags);
10932 return;
10933 }
10934
d6bbafa1 10935 page_flip_completed(intel_crtc);
0af7e4df 10936
6b95a207 10937 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10938}
10939
1afe3e9d
JB
10940void intel_finish_page_flip(struct drm_device *dev, int pipe)
10941{
fbee40df 10942 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10944
49b14a5c 10945 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10946}
10947
10948void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10949{
fbee40df 10950 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10951 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10952
49b14a5c 10953 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10954}
10955
75f7f3ec
VS
10956/* Is 'a' after or equal to 'b'? */
10957static bool g4x_flip_count_after_eq(u32 a, u32 b)
10958{
10959 return !((a - b) & 0x80000000);
10960}
10961
10962static bool page_flip_finished(struct intel_crtc *crtc)
10963{
10964 struct drm_device *dev = crtc->base.dev;
10965 struct drm_i915_private *dev_priv = dev->dev_private;
10966
bdfa7542
VS
10967 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10968 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10969 return true;
10970
75f7f3ec
VS
10971 /*
10972 * The relevant registers doen't exist on pre-ctg.
10973 * As the flip done interrupt doesn't trigger for mmio
10974 * flips on gmch platforms, a flip count check isn't
10975 * really needed there. But since ctg has the registers,
10976 * include it in the check anyway.
10977 */
10978 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10979 return true;
10980
e8861675
ML
10981 /*
10982 * BDW signals flip done immediately if the plane
10983 * is disabled, even if the plane enable is already
10984 * armed to occur at the next vblank :(
10985 */
10986
75f7f3ec
VS
10987 /*
10988 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10989 * used the same base address. In that case the mmio flip might
10990 * have completed, but the CS hasn't even executed the flip yet.
10991 *
10992 * A flip count check isn't enough as the CS might have updated
10993 * the base address just after start of vblank, but before we
10994 * managed to process the interrupt. This means we'd complete the
10995 * CS flip too soon.
10996 *
10997 * Combining both checks should get us a good enough result. It may
10998 * still happen that the CS flip has been executed, but has not
10999 * yet actually completed. But in case the base address is the same
11000 * anyway, we don't really care.
11001 */
11002 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11003 crtc->unpin_work->gtt_offset &&
fd8f507c 11004 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
11005 crtc->unpin_work->flip_count);
11006}
11007
6b95a207
KH
11008void intel_prepare_page_flip(struct drm_device *dev, int plane)
11009{
fbee40df 11010 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11011 struct intel_crtc *intel_crtc =
11012 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11013 unsigned long flags;
11014
f326038a
DV
11015
11016 /*
11017 * This is called both by irq handlers and the reset code (to complete
11018 * lost pageflips) so needs the full irqsave spinlocks.
11019 *
11020 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11021 * generate a page-flip completion irq, i.e. every modeset
11022 * is also accompanied by a spurious intel_prepare_page_flip().
11023 */
6b95a207 11024 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11025 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11026 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11027 spin_unlock_irqrestore(&dev->event_lock, flags);
11028}
11029
6042639c 11030static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11031{
11032 /* Ensure that the work item is consistent when activating it ... */
11033 smp_wmb();
6042639c 11034 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11035 /* and that it is marked active as soon as the irq could fire. */
11036 smp_wmb();
11037}
11038
8c9f3aaf
JB
11039static int intel_gen2_queue_flip(struct drm_device *dev,
11040 struct drm_crtc *crtc,
11041 struct drm_framebuffer *fb,
ed8d1975 11042 struct drm_i915_gem_object *obj,
6258fbe2 11043 struct drm_i915_gem_request *req,
ed8d1975 11044 uint32_t flags)
8c9f3aaf 11045{
6258fbe2 11046 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11048 u32 flip_mask;
11049 int ret;
11050
5fb9de1a 11051 ret = intel_ring_begin(req, 6);
8c9f3aaf 11052 if (ret)
4fa62c89 11053 return ret;
8c9f3aaf
JB
11054
11055 /* Can't queue multiple flips, so wait for the previous
11056 * one to finish before executing the next.
11057 */
11058 if (intel_crtc->plane)
11059 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11060 else
11061 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11062 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11063 intel_ring_emit(ring, MI_NOOP);
11064 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11065 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11066 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11067 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11068 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11069
6042639c 11070 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11071 return 0;
8c9f3aaf
JB
11072}
11073
11074static int intel_gen3_queue_flip(struct drm_device *dev,
11075 struct drm_crtc *crtc,
11076 struct drm_framebuffer *fb,
ed8d1975 11077 struct drm_i915_gem_object *obj,
6258fbe2 11078 struct drm_i915_gem_request *req,
ed8d1975 11079 uint32_t flags)
8c9f3aaf 11080{
6258fbe2 11081 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11083 u32 flip_mask;
11084 int ret;
11085
5fb9de1a 11086 ret = intel_ring_begin(req, 6);
8c9f3aaf 11087 if (ret)
4fa62c89 11088 return ret;
8c9f3aaf
JB
11089
11090 if (intel_crtc->plane)
11091 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11092 else
11093 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11094 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11095 intel_ring_emit(ring, MI_NOOP);
11096 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11097 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11098 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11099 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11100 intel_ring_emit(ring, MI_NOOP);
11101
6042639c 11102 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11103 return 0;
8c9f3aaf
JB
11104}
11105
11106static int intel_gen4_queue_flip(struct drm_device *dev,
11107 struct drm_crtc *crtc,
11108 struct drm_framebuffer *fb,
ed8d1975 11109 struct drm_i915_gem_object *obj,
6258fbe2 11110 struct drm_i915_gem_request *req,
ed8d1975 11111 uint32_t flags)
8c9f3aaf 11112{
6258fbe2 11113 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11114 struct drm_i915_private *dev_priv = dev->dev_private;
11115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11116 uint32_t pf, pipesrc;
11117 int ret;
11118
5fb9de1a 11119 ret = intel_ring_begin(req, 4);
8c9f3aaf 11120 if (ret)
4fa62c89 11121 return ret;
8c9f3aaf
JB
11122
11123 /* i965+ uses the linear or tiled offsets from the
11124 * Display Registers (which do not change across a page-flip)
11125 * so we need only reprogram the base address.
11126 */
6d90c952
DV
11127 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11128 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11129 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11130 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11131 obj->tiling_mode);
8c9f3aaf
JB
11132
11133 /* XXX Enabling the panel-fitter across page-flip is so far
11134 * untested on non-native modes, so ignore it for now.
11135 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11136 */
11137 pf = 0;
11138 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11139 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11140
6042639c 11141 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11142 return 0;
8c9f3aaf
JB
11143}
11144
11145static int intel_gen6_queue_flip(struct drm_device *dev,
11146 struct drm_crtc *crtc,
11147 struct drm_framebuffer *fb,
ed8d1975 11148 struct drm_i915_gem_object *obj,
6258fbe2 11149 struct drm_i915_gem_request *req,
ed8d1975 11150 uint32_t flags)
8c9f3aaf 11151{
6258fbe2 11152 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11153 struct drm_i915_private *dev_priv = dev->dev_private;
11154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11155 uint32_t pf, pipesrc;
11156 int ret;
11157
5fb9de1a 11158 ret = intel_ring_begin(req, 4);
8c9f3aaf 11159 if (ret)
4fa62c89 11160 return ret;
8c9f3aaf 11161
6d90c952
DV
11162 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11163 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11164 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11165 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11166
dc257cf1
DV
11167 /* Contrary to the suggestions in the documentation,
11168 * "Enable Panel Fitter" does not seem to be required when page
11169 * flipping with a non-native mode, and worse causes a normal
11170 * modeset to fail.
11171 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11172 */
11173 pf = 0;
8c9f3aaf 11174 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11175 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11176
6042639c 11177 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11178 return 0;
8c9f3aaf
JB
11179}
11180
7c9017e5
JB
11181static int intel_gen7_queue_flip(struct drm_device *dev,
11182 struct drm_crtc *crtc,
11183 struct drm_framebuffer *fb,
ed8d1975 11184 struct drm_i915_gem_object *obj,
6258fbe2 11185 struct drm_i915_gem_request *req,
ed8d1975 11186 uint32_t flags)
7c9017e5 11187{
6258fbe2 11188 struct intel_engine_cs *ring = req->ring;
7c9017e5 11189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11190 uint32_t plane_bit = 0;
ffe74d75
CW
11191 int len, ret;
11192
eba905b2 11193 switch (intel_crtc->plane) {
cb05d8de
DV
11194 case PLANE_A:
11195 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11196 break;
11197 case PLANE_B:
11198 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11199 break;
11200 case PLANE_C:
11201 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11202 break;
11203 default:
11204 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11205 return -ENODEV;
cb05d8de
DV
11206 }
11207
ffe74d75 11208 len = 4;
f476828a 11209 if (ring->id == RCS) {
ffe74d75 11210 len += 6;
f476828a
DL
11211 /*
11212 * On Gen 8, SRM is now taking an extra dword to accommodate
11213 * 48bits addresses, and we need a NOOP for the batch size to
11214 * stay even.
11215 */
11216 if (IS_GEN8(dev))
11217 len += 2;
11218 }
ffe74d75 11219
f66fab8e
VS
11220 /*
11221 * BSpec MI_DISPLAY_FLIP for IVB:
11222 * "The full packet must be contained within the same cache line."
11223 *
11224 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11225 * cacheline, if we ever start emitting more commands before
11226 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11227 * then do the cacheline alignment, and finally emit the
11228 * MI_DISPLAY_FLIP.
11229 */
bba09b12 11230 ret = intel_ring_cacheline_align(req);
f66fab8e 11231 if (ret)
4fa62c89 11232 return ret;
f66fab8e 11233
5fb9de1a 11234 ret = intel_ring_begin(req, len);
7c9017e5 11235 if (ret)
4fa62c89 11236 return ret;
7c9017e5 11237
ffe74d75
CW
11238 /* Unmask the flip-done completion message. Note that the bspec says that
11239 * we should do this for both the BCS and RCS, and that we must not unmask
11240 * more than one flip event at any time (or ensure that one flip message
11241 * can be sent by waiting for flip-done prior to queueing new flips).
11242 * Experimentation says that BCS works despite DERRMR masking all
11243 * flip-done completion events and that unmasking all planes at once
11244 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11245 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11246 */
11247 if (ring->id == RCS) {
11248 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11249 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11250 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11251 DERRMR_PIPEB_PRI_FLIP_DONE |
11252 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11253 if (IS_GEN8(dev))
f1afe24f 11254 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11255 MI_SRM_LRM_GLOBAL_GTT);
11256 else
f1afe24f 11257 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11258 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11259 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11260 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11261 if (IS_GEN8(dev)) {
11262 intel_ring_emit(ring, 0);
11263 intel_ring_emit(ring, MI_NOOP);
11264 }
ffe74d75
CW
11265 }
11266
cb05d8de 11267 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11268 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11269 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11270 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11271
6042639c 11272 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11273 return 0;
7c9017e5
JB
11274}
11275
84c33a64
SG
11276static bool use_mmio_flip(struct intel_engine_cs *ring,
11277 struct drm_i915_gem_object *obj)
11278{
11279 /*
11280 * This is not being used for older platforms, because
11281 * non-availability of flip done interrupt forces us to use
11282 * CS flips. Older platforms derive flip done using some clever
11283 * tricks involving the flip_pending status bits and vblank irqs.
11284 * So using MMIO flips there would disrupt this mechanism.
11285 */
11286
8e09bf83
CW
11287 if (ring == NULL)
11288 return true;
11289
84c33a64
SG
11290 if (INTEL_INFO(ring->dev)->gen < 5)
11291 return false;
11292
11293 if (i915.use_mmio_flip < 0)
11294 return false;
11295 else if (i915.use_mmio_flip > 0)
11296 return true;
14bf993e
OM
11297 else if (i915.enable_execlists)
11298 return true;
fd8e058a
AG
11299 else if (obj->base.dma_buf &&
11300 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11301 false))
11302 return true;
84c33a64 11303 else
b4716185 11304 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11305}
11306
6042639c 11307static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11308 unsigned int rotation,
6042639c 11309 struct intel_unpin_work *work)
ff944564
DL
11310{
11311 struct drm_device *dev = intel_crtc->base.dev;
11312 struct drm_i915_private *dev_priv = dev->dev_private;
11313 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11314 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11315 u32 ctl, stride, tile_height;
ff944564
DL
11316
11317 ctl = I915_READ(PLANE_CTL(pipe, 0));
11318 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11319 switch (fb->modifier[0]) {
11320 case DRM_FORMAT_MOD_NONE:
11321 break;
11322 case I915_FORMAT_MOD_X_TILED:
ff944564 11323 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11324 break;
11325 case I915_FORMAT_MOD_Y_TILED:
11326 ctl |= PLANE_CTL_TILED_Y;
11327 break;
11328 case I915_FORMAT_MOD_Yf_TILED:
11329 ctl |= PLANE_CTL_TILED_YF;
11330 break;
11331 default:
11332 MISSING_CASE(fb->modifier[0]);
11333 }
ff944564
DL
11334
11335 /*
11336 * The stride is either expressed as a multiple of 64 bytes chunks for
11337 * linear buffers or in number of tiles for tiled buffers.
11338 */
86efe24a
TU
11339 if (intel_rotation_90_or_270(rotation)) {
11340 /* stride = Surface height in tiles */
832be82f 11341 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11342 stride = DIV_ROUND_UP(fb->height, tile_height);
11343 } else {
11344 stride = fb->pitches[0] /
7b49f948
VS
11345 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11346 fb->pixel_format);
86efe24a 11347 }
ff944564
DL
11348
11349 /*
11350 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11351 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11352 */
11353 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11354 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11355
6042639c 11356 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11357 POSTING_READ(PLANE_SURF(pipe, 0));
11358}
11359
6042639c
CW
11360static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11361 struct intel_unpin_work *work)
84c33a64
SG
11362{
11363 struct drm_device *dev = intel_crtc->base.dev;
11364 struct drm_i915_private *dev_priv = dev->dev_private;
11365 struct intel_framebuffer *intel_fb =
11366 to_intel_framebuffer(intel_crtc->base.primary->fb);
11367 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11368 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11369 u32 dspcntr;
84c33a64 11370
84c33a64
SG
11371 dspcntr = I915_READ(reg);
11372
c5d97472
DL
11373 if (obj->tiling_mode != I915_TILING_NONE)
11374 dspcntr |= DISPPLANE_TILED;
11375 else
11376 dspcntr &= ~DISPPLANE_TILED;
11377
84c33a64
SG
11378 I915_WRITE(reg, dspcntr);
11379
6042639c 11380 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11381 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11382}
11383
11384/*
11385 * XXX: This is the temporary way to update the plane registers until we get
11386 * around to using the usual plane update functions for MMIO flips
11387 */
6042639c 11388static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11389{
6042639c
CW
11390 struct intel_crtc *crtc = mmio_flip->crtc;
11391 struct intel_unpin_work *work;
11392
11393 spin_lock_irq(&crtc->base.dev->event_lock);
11394 work = crtc->unpin_work;
11395 spin_unlock_irq(&crtc->base.dev->event_lock);
11396 if (work == NULL)
11397 return;
ff944564 11398
6042639c 11399 intel_mark_page_flip_active(work);
ff944564 11400
6042639c 11401 intel_pipe_update_start(crtc);
ff944564 11402
6042639c 11403 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11404 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11405 else
11406 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11407 ilk_do_mmio_flip(crtc, work);
ff944564 11408
6042639c 11409 intel_pipe_update_end(crtc);
84c33a64
SG
11410}
11411
9362c7c5 11412static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11413{
b2cfe0ab
CW
11414 struct intel_mmio_flip *mmio_flip =
11415 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11416 struct intel_framebuffer *intel_fb =
11417 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11418 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11419
6042639c 11420 if (mmio_flip->req) {
eed29a5b 11421 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11422 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11423 false, NULL,
11424 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11425 i915_gem_request_unreference__unlocked(mmio_flip->req);
11426 }
84c33a64 11427
fd8e058a
AG
11428 /* For framebuffer backed by dmabuf, wait for fence */
11429 if (obj->base.dma_buf)
11430 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11431 false, false,
11432 MAX_SCHEDULE_TIMEOUT) < 0);
11433
6042639c 11434 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11435 kfree(mmio_flip);
84c33a64
SG
11436}
11437
11438static int intel_queue_mmio_flip(struct drm_device *dev,
11439 struct drm_crtc *crtc,
86efe24a 11440 struct drm_i915_gem_object *obj)
84c33a64 11441{
b2cfe0ab
CW
11442 struct intel_mmio_flip *mmio_flip;
11443
11444 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11445 if (mmio_flip == NULL)
11446 return -ENOMEM;
84c33a64 11447
bcafc4e3 11448 mmio_flip->i915 = to_i915(dev);
eed29a5b 11449 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11450 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11451 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11452
b2cfe0ab
CW
11453 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11454 schedule_work(&mmio_flip->work);
84c33a64 11455
84c33a64
SG
11456 return 0;
11457}
11458
8c9f3aaf
JB
11459static int intel_default_queue_flip(struct drm_device *dev,
11460 struct drm_crtc *crtc,
11461 struct drm_framebuffer *fb,
ed8d1975 11462 struct drm_i915_gem_object *obj,
6258fbe2 11463 struct drm_i915_gem_request *req,
ed8d1975 11464 uint32_t flags)
8c9f3aaf
JB
11465{
11466 return -ENODEV;
11467}
11468
d6bbafa1
CW
11469static bool __intel_pageflip_stall_check(struct drm_device *dev,
11470 struct drm_crtc *crtc)
11471{
11472 struct drm_i915_private *dev_priv = dev->dev_private;
11473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11474 struct intel_unpin_work *work = intel_crtc->unpin_work;
11475 u32 addr;
11476
11477 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11478 return true;
11479
908565c2
CW
11480 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11481 return false;
11482
d6bbafa1
CW
11483 if (!work->enable_stall_check)
11484 return false;
11485
11486 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11487 if (work->flip_queued_req &&
11488 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11489 return false;
11490
1e3feefd 11491 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11492 }
11493
1e3feefd 11494 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11495 return false;
11496
11497 /* Potential stall - if we see that the flip has happened,
11498 * assume a missed interrupt. */
11499 if (INTEL_INFO(dev)->gen >= 4)
11500 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11501 else
11502 addr = I915_READ(DSPADDR(intel_crtc->plane));
11503
11504 /* There is a potential issue here with a false positive after a flip
11505 * to the same address. We could address this by checking for a
11506 * non-incrementing frame counter.
11507 */
11508 return addr == work->gtt_offset;
11509}
11510
11511void intel_check_page_flip(struct drm_device *dev, int pipe)
11512{
11513 struct drm_i915_private *dev_priv = dev->dev_private;
11514 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11516 struct intel_unpin_work *work;
f326038a 11517
6c51d46f 11518 WARN_ON(!in_interrupt());
d6bbafa1
CW
11519
11520 if (crtc == NULL)
11521 return;
11522
f326038a 11523 spin_lock(&dev->event_lock);
6ad790c0
CW
11524 work = intel_crtc->unpin_work;
11525 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11526 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11527 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11528 page_flip_completed(intel_crtc);
6ad790c0 11529 work = NULL;
d6bbafa1 11530 }
6ad790c0
CW
11531 if (work != NULL &&
11532 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11533 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11534 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11535}
11536
6b95a207
KH
11537static int intel_crtc_page_flip(struct drm_crtc *crtc,
11538 struct drm_framebuffer *fb,
ed8d1975
KP
11539 struct drm_pending_vblank_event *event,
11540 uint32_t page_flip_flags)
6b95a207
KH
11541{
11542 struct drm_device *dev = crtc->dev;
11543 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11544 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11545 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11547 struct drm_plane *primary = crtc->primary;
a071fa00 11548 enum pipe pipe = intel_crtc->pipe;
6b95a207 11549 struct intel_unpin_work *work;
a4872ba6 11550 struct intel_engine_cs *ring;
cf5d8a46 11551 bool mmio_flip;
91af127f 11552 struct drm_i915_gem_request *request = NULL;
52e68630 11553 int ret;
6b95a207 11554
2ff8fde1
MR
11555 /*
11556 * drm_mode_page_flip_ioctl() should already catch this, but double
11557 * check to be safe. In the future we may enable pageflipping from
11558 * a disabled primary plane.
11559 */
11560 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11561 return -EBUSY;
11562
e6a595d2 11563 /* Can't change pixel format via MI display flips. */
f4510a27 11564 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11565 return -EINVAL;
11566
11567 /*
11568 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11569 * Note that pitch changes could also affect these register.
11570 */
11571 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11572 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11573 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11574 return -EINVAL;
11575
f900db47
CW
11576 if (i915_terminally_wedged(&dev_priv->gpu_error))
11577 goto out_hang;
11578
b14c5679 11579 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11580 if (work == NULL)
11581 return -ENOMEM;
11582
6b95a207 11583 work->event = event;
b4a98e57 11584 work->crtc = crtc;
ab8d6675 11585 work->old_fb = old_fb;
6b95a207
KH
11586 INIT_WORK(&work->work, intel_unpin_work_fn);
11587
87b6b101 11588 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11589 if (ret)
11590 goto free_work;
11591
6b95a207 11592 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11593 spin_lock_irq(&dev->event_lock);
6b95a207 11594 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11595 /* Before declaring the flip queue wedged, check if
11596 * the hardware completed the operation behind our backs.
11597 */
11598 if (__intel_pageflip_stall_check(dev, crtc)) {
11599 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11600 page_flip_completed(intel_crtc);
11601 } else {
11602 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11603 spin_unlock_irq(&dev->event_lock);
468f0b44 11604
d6bbafa1
CW
11605 drm_crtc_vblank_put(crtc);
11606 kfree(work);
11607 return -EBUSY;
11608 }
6b95a207
KH
11609 }
11610 intel_crtc->unpin_work = work;
5e2d7afc 11611 spin_unlock_irq(&dev->event_lock);
6b95a207 11612
b4a98e57
CW
11613 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11614 flush_workqueue(dev_priv->wq);
11615
75dfca80 11616 /* Reference the objects for the scheduled work. */
ab8d6675 11617 drm_framebuffer_reference(work->old_fb);
05394f39 11618 drm_gem_object_reference(&obj->base);
6b95a207 11619
f4510a27 11620 crtc->primary->fb = fb;
afd65eb4 11621 update_state_fb(crtc->primary);
e8216e50 11622 intel_fbc_pre_update(intel_crtc);
1ed1f968 11623
e1f99ce6 11624 work->pending_flip_obj = obj;
e1f99ce6 11625
89ed88ba
CW
11626 ret = i915_mutex_lock_interruptible(dev);
11627 if (ret)
11628 goto cleanup;
11629
b4a98e57 11630 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11631 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11632
75f7f3ec 11633 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11634 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11635
666a4537 11636 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11637 ring = &dev_priv->ring[BCS];
ab8d6675 11638 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11639 /* vlv: DISPLAY_FLIP fails to change tiling */
11640 ring = NULL;
48bf5b2d 11641 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11642 ring = &dev_priv->ring[BCS];
4fa62c89 11643 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11644 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11645 if (ring == NULL || ring->id != RCS)
11646 ring = &dev_priv->ring[BCS];
11647 } else {
11648 ring = &dev_priv->ring[RCS];
11649 }
11650
cf5d8a46
CW
11651 mmio_flip = use_mmio_flip(ring, obj);
11652
11653 /* When using CS flips, we want to emit semaphores between rings.
11654 * However, when using mmio flips we will create a task to do the
11655 * synchronisation, so all we want here is to pin the framebuffer
11656 * into the display plane and skip any waits.
11657 */
7580d774
ML
11658 if (!mmio_flip) {
11659 ret = i915_gem_object_sync(obj, ring, &request);
11660 if (ret)
11661 goto cleanup_pending;
11662 }
11663
82bc3b2d 11664 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11665 crtc->primary->state);
8c9f3aaf
JB
11666 if (ret)
11667 goto cleanup_pending;
6b95a207 11668
dedf278c
TU
11669 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11670 obj, 0);
11671 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11672
cf5d8a46 11673 if (mmio_flip) {
86efe24a 11674 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11675 if (ret)
11676 goto cleanup_unpin;
11677
f06cc1b9
JH
11678 i915_gem_request_assign(&work->flip_queued_req,
11679 obj->last_write_req);
d6bbafa1 11680 } else {
6258fbe2 11681 if (!request) {
26827088
DG
11682 request = i915_gem_request_alloc(ring, NULL);
11683 if (IS_ERR(request)) {
11684 ret = PTR_ERR(request);
6258fbe2 11685 goto cleanup_unpin;
26827088 11686 }
6258fbe2
JH
11687 }
11688
11689 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11690 page_flip_flags);
11691 if (ret)
11692 goto cleanup_unpin;
11693
6258fbe2 11694 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11695 }
11696
91af127f 11697 if (request)
75289874 11698 i915_add_request_no_flush(request);
91af127f 11699
1e3feefd 11700 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11701 work->enable_stall_check = true;
4fa62c89 11702
ab8d6675 11703 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11704 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11705 mutex_unlock(&dev->struct_mutex);
a071fa00 11706
a9ff8714
VS
11707 intel_frontbuffer_flip_prepare(dev,
11708 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11709
e5510fac
JB
11710 trace_i915_flip_request(intel_crtc->plane, obj);
11711
6b95a207 11712 return 0;
96b099fd 11713
4fa62c89 11714cleanup_unpin:
82bc3b2d 11715 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11716cleanup_pending:
0aa498d5 11717 if (!IS_ERR_OR_NULL(request))
91af127f 11718 i915_gem_request_cancel(request);
b4a98e57 11719 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11720 mutex_unlock(&dev->struct_mutex);
11721cleanup:
f4510a27 11722 crtc->primary->fb = old_fb;
afd65eb4 11723 update_state_fb(crtc->primary);
89ed88ba
CW
11724
11725 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11726 drm_framebuffer_unreference(work->old_fb);
96b099fd 11727
5e2d7afc 11728 spin_lock_irq(&dev->event_lock);
96b099fd 11729 intel_crtc->unpin_work = NULL;
5e2d7afc 11730 spin_unlock_irq(&dev->event_lock);
96b099fd 11731
87b6b101 11732 drm_crtc_vblank_put(crtc);
7317c75e 11733free_work:
96b099fd
CW
11734 kfree(work);
11735
f900db47 11736 if (ret == -EIO) {
02e0efb5
ML
11737 struct drm_atomic_state *state;
11738 struct drm_plane_state *plane_state;
11739
f900db47 11740out_hang:
02e0efb5
ML
11741 state = drm_atomic_state_alloc(dev);
11742 if (!state)
11743 return -ENOMEM;
11744 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11745
11746retry:
11747 plane_state = drm_atomic_get_plane_state(state, primary);
11748 ret = PTR_ERR_OR_ZERO(plane_state);
11749 if (!ret) {
11750 drm_atomic_set_fb_for_plane(plane_state, fb);
11751
11752 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11753 if (!ret)
11754 ret = drm_atomic_commit(state);
11755 }
11756
11757 if (ret == -EDEADLK) {
11758 drm_modeset_backoff(state->acquire_ctx);
11759 drm_atomic_state_clear(state);
11760 goto retry;
11761 }
11762
11763 if (ret)
11764 drm_atomic_state_free(state);
11765
f0d3dad3 11766 if (ret == 0 && event) {
5e2d7afc 11767 spin_lock_irq(&dev->event_lock);
a071fa00 11768 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11769 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11770 }
f900db47 11771 }
96b099fd 11772 return ret;
6b95a207
KH
11773}
11774
da20eabd
ML
11775
11776/**
11777 * intel_wm_need_update - Check whether watermarks need updating
11778 * @plane: drm plane
11779 * @state: new plane state
11780 *
11781 * Check current plane state versus the new one to determine whether
11782 * watermarks need to be recalculated.
11783 *
11784 * Returns true or false.
11785 */
11786static bool intel_wm_need_update(struct drm_plane *plane,
11787 struct drm_plane_state *state)
11788{
d21fbe87
MR
11789 struct intel_plane_state *new = to_intel_plane_state(state);
11790 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11791
11792 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11793 if (new->visible != cur->visible)
11794 return true;
11795
11796 if (!cur->base.fb || !new->base.fb)
11797 return false;
11798
11799 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11800 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11801 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11802 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11803 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11804 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11805 return true;
7809e5ae 11806
2791a16c 11807 return false;
7809e5ae
MR
11808}
11809
d21fbe87
MR
11810static bool needs_scaling(struct intel_plane_state *state)
11811{
11812 int src_w = drm_rect_width(&state->src) >> 16;
11813 int src_h = drm_rect_height(&state->src) >> 16;
11814 int dst_w = drm_rect_width(&state->dst);
11815 int dst_h = drm_rect_height(&state->dst);
11816
11817 return (src_w != dst_w || src_h != dst_h);
11818}
11819
da20eabd
ML
11820int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11821 struct drm_plane_state *plane_state)
11822{
ab1d3a0e 11823 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11824 struct drm_crtc *crtc = crtc_state->crtc;
11825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11826 struct drm_plane *plane = plane_state->plane;
11827 struct drm_device *dev = crtc->dev;
ed4a6a7c 11828 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11829 struct intel_plane_state *old_plane_state =
11830 to_intel_plane_state(plane->state);
11831 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11832 bool mode_changed = needs_modeset(crtc_state);
11833 bool was_crtc_enabled = crtc->state->active;
11834 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11835 bool turn_off, turn_on, visible, was_visible;
11836 struct drm_framebuffer *fb = plane_state->fb;
11837
11838 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11839 plane->type != DRM_PLANE_TYPE_CURSOR) {
11840 ret = skl_update_scaler_plane(
11841 to_intel_crtc_state(crtc_state),
11842 to_intel_plane_state(plane_state));
11843 if (ret)
11844 return ret;
11845 }
11846
da20eabd
ML
11847 was_visible = old_plane_state->visible;
11848 visible = to_intel_plane_state(plane_state)->visible;
11849
11850 if (!was_crtc_enabled && WARN_ON(was_visible))
11851 was_visible = false;
11852
35c08f43
ML
11853 /*
11854 * Visibility is calculated as if the crtc was on, but
11855 * after scaler setup everything depends on it being off
11856 * when the crtc isn't active.
11857 */
11858 if (!is_crtc_enabled)
11859 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11860
11861 if (!was_visible && !visible)
11862 return 0;
11863
e8861675
ML
11864 if (fb != old_plane_state->base.fb)
11865 pipe_config->fb_changed = true;
11866
da20eabd
ML
11867 turn_off = was_visible && (!visible || mode_changed);
11868 turn_on = visible && (!was_visible || mode_changed);
11869
11870 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11871 plane->base.id, fb ? fb->base.id : -1);
11872
11873 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11874 plane->base.id, was_visible, visible,
11875 turn_off, turn_on, mode_changed);
11876
92826fcd
ML
11877 if (turn_on || turn_off) {
11878 pipe_config->wm_changed = true;
11879
852eb00d 11880 /* must disable cxsr around plane enable/disable */
e8861675 11881 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11882 pipe_config->disable_cxsr = true;
852eb00d 11883 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11884 pipe_config->wm_changed = true;
852eb00d 11885 }
da20eabd 11886
ed4a6a7c
MR
11887 /* Pre-gen9 platforms need two-step watermark updates */
11888 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11889 dev_priv->display.optimize_watermarks)
11890 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11891
8be6ca85 11892 if (visible || was_visible)
a9ff8714
VS
11893 intel_crtc->atomic.fb_bits |=
11894 to_intel_plane(plane)->frontbuffer_bit;
11895
da20eabd
ML
11896 switch (plane->type) {
11897 case DRM_PLANE_TYPE_PRIMARY:
da20eabd 11898 intel_crtc->atomic.post_enable_primary = turn_on;
fcf38d13 11899 intel_crtc->atomic.update_fbc = true;
da20eabd 11900
da20eabd
ML
11901 break;
11902 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11903 break;
11904 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11905 /*
11906 * WaCxSRDisabledForSpriteScaling:ivb
11907 *
11908 * cstate->update_wm was already set above, so this flag will
11909 * take effect when we commit and program watermarks.
11910 */
11911 if (IS_IVYBRIDGE(dev) &&
11912 needs_scaling(to_intel_plane_state(plane_state)) &&
e8861675
ML
11913 !needs_scaling(old_plane_state))
11914 pipe_config->disable_lp_wm = true;
d21fbe87
MR
11915
11916 break;
da20eabd
ML
11917 }
11918 return 0;
11919}
11920
6d3a1ce7
ML
11921static bool encoders_cloneable(const struct intel_encoder *a,
11922 const struct intel_encoder *b)
11923{
11924 /* masks could be asymmetric, so check both ways */
11925 return a == b || (a->cloneable & (1 << b->type) &&
11926 b->cloneable & (1 << a->type));
11927}
11928
11929static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11930 struct intel_crtc *crtc,
11931 struct intel_encoder *encoder)
11932{
11933 struct intel_encoder *source_encoder;
11934 struct drm_connector *connector;
11935 struct drm_connector_state *connector_state;
11936 int i;
11937
11938 for_each_connector_in_state(state, connector, connector_state, i) {
11939 if (connector_state->crtc != &crtc->base)
11940 continue;
11941
11942 source_encoder =
11943 to_intel_encoder(connector_state->best_encoder);
11944 if (!encoders_cloneable(encoder, source_encoder))
11945 return false;
11946 }
11947
11948 return true;
11949}
11950
11951static bool check_encoder_cloning(struct drm_atomic_state *state,
11952 struct intel_crtc *crtc)
11953{
11954 struct intel_encoder *encoder;
11955 struct drm_connector *connector;
11956 struct drm_connector_state *connector_state;
11957 int i;
11958
11959 for_each_connector_in_state(state, connector, connector_state, i) {
11960 if (connector_state->crtc != &crtc->base)
11961 continue;
11962
11963 encoder = to_intel_encoder(connector_state->best_encoder);
11964 if (!check_single_encoder_cloning(state, crtc, encoder))
11965 return false;
11966 }
11967
11968 return true;
11969}
11970
11971static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11972 struct drm_crtc_state *crtc_state)
11973{
cf5a15be 11974 struct drm_device *dev = crtc->dev;
ad421372 11975 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11977 struct intel_crtc_state *pipe_config =
11978 to_intel_crtc_state(crtc_state);
6d3a1ce7 11979 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11980 int ret;
6d3a1ce7
ML
11981 bool mode_changed = needs_modeset(crtc_state);
11982
11983 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11984 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11985 return -EINVAL;
11986 }
11987
852eb00d 11988 if (mode_changed && !crtc_state->active)
92826fcd 11989 pipe_config->wm_changed = true;
eddfcbcd 11990
ad421372
ML
11991 if (mode_changed && crtc_state->enable &&
11992 dev_priv->display.crtc_compute_clock &&
11993 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11994 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11995 pipe_config);
11996 if (ret)
11997 return ret;
11998 }
11999
e435d6e5 12000 ret = 0;
86c8bbbe
MR
12001 if (dev_priv->display.compute_pipe_wm) {
12002 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
ed4a6a7c
MR
12003 if (ret) {
12004 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12005 return ret;
12006 }
12007 }
12008
12009 if (dev_priv->display.compute_intermediate_wm &&
12010 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12011 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12012 return 0;
12013
12014 /*
12015 * Calculate 'intermediate' watermarks that satisfy both the
12016 * old state and the new state. We can program these
12017 * immediately.
12018 */
12019 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12020 intel_crtc,
12021 pipe_config);
12022 if (ret) {
12023 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12024 return ret;
ed4a6a7c 12025 }
86c8bbbe
MR
12026 }
12027
e435d6e5
ML
12028 if (INTEL_INFO(dev)->gen >= 9) {
12029 if (mode_changed)
12030 ret = skl_update_scaler_crtc(pipe_config);
12031
12032 if (!ret)
12033 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12034 pipe_config);
12035 }
12036
12037 return ret;
6d3a1ce7
ML
12038}
12039
65b38e0d 12040static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12041 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12042 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12043 .atomic_begin = intel_begin_crtc_commit,
12044 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12045 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12046};
12047
d29b2f9d
ACO
12048static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12049{
12050 struct intel_connector *connector;
12051
12052 for_each_intel_connector(dev, connector) {
12053 if (connector->base.encoder) {
12054 connector->base.state->best_encoder =
12055 connector->base.encoder;
12056 connector->base.state->crtc =
12057 connector->base.encoder->crtc;
12058 } else {
12059 connector->base.state->best_encoder = NULL;
12060 connector->base.state->crtc = NULL;
12061 }
12062 }
12063}
12064
050f7aeb 12065static void
eba905b2 12066connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12067 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12068{
12069 int bpp = pipe_config->pipe_bpp;
12070
12071 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12072 connector->base.base.id,
c23cc417 12073 connector->base.name);
050f7aeb
DV
12074
12075 /* Don't use an invalid EDID bpc value */
12076 if (connector->base.display_info.bpc &&
12077 connector->base.display_info.bpc * 3 < bpp) {
12078 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12079 bpp, connector->base.display_info.bpc*3);
12080 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12081 }
12082
013dd9e0
JN
12083 /* Clamp bpp to default limit on screens without EDID 1.4 */
12084 if (connector->base.display_info.bpc == 0) {
12085 int type = connector->base.connector_type;
12086 int clamp_bpp = 24;
12087
12088 /* Fall back to 18 bpp when DP sink capability is unknown. */
12089 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12090 type == DRM_MODE_CONNECTOR_eDP)
12091 clamp_bpp = 18;
12092
12093 if (bpp > clamp_bpp) {
12094 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12095 bpp, clamp_bpp);
12096 pipe_config->pipe_bpp = clamp_bpp;
12097 }
050f7aeb
DV
12098 }
12099}
12100
4e53c2e0 12101static int
050f7aeb 12102compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12103 struct intel_crtc_state *pipe_config)
4e53c2e0 12104{
050f7aeb 12105 struct drm_device *dev = crtc->base.dev;
1486017f 12106 struct drm_atomic_state *state;
da3ced29
ACO
12107 struct drm_connector *connector;
12108 struct drm_connector_state *connector_state;
1486017f 12109 int bpp, i;
4e53c2e0 12110
666a4537 12111 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12112 bpp = 10*3;
d328c9d7
DV
12113 else if (INTEL_INFO(dev)->gen >= 5)
12114 bpp = 12*3;
12115 else
12116 bpp = 8*3;
12117
4e53c2e0 12118
4e53c2e0
DV
12119 pipe_config->pipe_bpp = bpp;
12120
1486017f
ACO
12121 state = pipe_config->base.state;
12122
4e53c2e0 12123 /* Clamp display bpp to EDID value */
da3ced29
ACO
12124 for_each_connector_in_state(state, connector, connector_state, i) {
12125 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12126 continue;
12127
da3ced29
ACO
12128 connected_sink_compute_bpp(to_intel_connector(connector),
12129 pipe_config);
4e53c2e0
DV
12130 }
12131
12132 return bpp;
12133}
12134
644db711
DV
12135static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12136{
12137 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12138 "type: 0x%x flags: 0x%x\n",
1342830c 12139 mode->crtc_clock,
644db711
DV
12140 mode->crtc_hdisplay, mode->crtc_hsync_start,
12141 mode->crtc_hsync_end, mode->crtc_htotal,
12142 mode->crtc_vdisplay, mode->crtc_vsync_start,
12143 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12144}
12145
c0b03411 12146static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12147 struct intel_crtc_state *pipe_config,
c0b03411
DV
12148 const char *context)
12149{
6a60cd87
CK
12150 struct drm_device *dev = crtc->base.dev;
12151 struct drm_plane *plane;
12152 struct intel_plane *intel_plane;
12153 struct intel_plane_state *state;
12154 struct drm_framebuffer *fb;
12155
12156 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12157 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12158
12159 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12160 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12161 pipe_config->pipe_bpp, pipe_config->dither);
12162 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12163 pipe_config->has_pch_encoder,
12164 pipe_config->fdi_lanes,
12165 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12166 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12167 pipe_config->fdi_m_n.tu);
90a6b7b0 12168 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12169 pipe_config->has_dp_encoder,
90a6b7b0 12170 pipe_config->lane_count,
eb14cb74
VS
12171 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12172 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12173 pipe_config->dp_m_n.tu);
b95af8be 12174
90a6b7b0 12175 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12176 pipe_config->has_dp_encoder,
90a6b7b0 12177 pipe_config->lane_count,
b95af8be
VK
12178 pipe_config->dp_m2_n2.gmch_m,
12179 pipe_config->dp_m2_n2.gmch_n,
12180 pipe_config->dp_m2_n2.link_m,
12181 pipe_config->dp_m2_n2.link_n,
12182 pipe_config->dp_m2_n2.tu);
12183
55072d19
DV
12184 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12185 pipe_config->has_audio,
12186 pipe_config->has_infoframe);
12187
c0b03411 12188 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12189 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12190 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12191 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12192 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12193 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12194 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12195 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12196 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12197 crtc->num_scalers,
12198 pipe_config->scaler_state.scaler_users,
12199 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12200 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12201 pipe_config->gmch_pfit.control,
12202 pipe_config->gmch_pfit.pgm_ratios,
12203 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12204 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12205 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12206 pipe_config->pch_pfit.size,
12207 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12208 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12209 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12210
415ff0f6 12211 if (IS_BROXTON(dev)) {
05712c15 12212 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12213 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12214 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12215 pipe_config->ddi_pll_sel,
12216 pipe_config->dpll_hw_state.ebb0,
05712c15 12217 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12218 pipe_config->dpll_hw_state.pll0,
12219 pipe_config->dpll_hw_state.pll1,
12220 pipe_config->dpll_hw_state.pll2,
12221 pipe_config->dpll_hw_state.pll3,
12222 pipe_config->dpll_hw_state.pll6,
12223 pipe_config->dpll_hw_state.pll8,
05712c15 12224 pipe_config->dpll_hw_state.pll9,
c8453338 12225 pipe_config->dpll_hw_state.pll10,
415ff0f6 12226 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12227 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12228 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12229 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12230 pipe_config->ddi_pll_sel,
12231 pipe_config->dpll_hw_state.ctrl1,
12232 pipe_config->dpll_hw_state.cfgcr1,
12233 pipe_config->dpll_hw_state.cfgcr2);
12234 } else if (HAS_DDI(dev)) {
00490c22 12235 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12236 pipe_config->ddi_pll_sel,
00490c22
ML
12237 pipe_config->dpll_hw_state.wrpll,
12238 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12239 } else {
12240 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12241 "fp0: 0x%x, fp1: 0x%x\n",
12242 pipe_config->dpll_hw_state.dpll,
12243 pipe_config->dpll_hw_state.dpll_md,
12244 pipe_config->dpll_hw_state.fp0,
12245 pipe_config->dpll_hw_state.fp1);
12246 }
12247
6a60cd87
CK
12248 DRM_DEBUG_KMS("planes on this crtc\n");
12249 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12250 intel_plane = to_intel_plane(plane);
12251 if (intel_plane->pipe != crtc->pipe)
12252 continue;
12253
12254 state = to_intel_plane_state(plane->state);
12255 fb = state->base.fb;
12256 if (!fb) {
12257 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12258 "disabled, scaler_id = %d\n",
12259 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12260 plane->base.id, intel_plane->pipe,
12261 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12262 drm_plane_index(plane), state->scaler_id);
12263 continue;
12264 }
12265
12266 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12267 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12268 plane->base.id, intel_plane->pipe,
12269 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12270 drm_plane_index(plane));
12271 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12272 fb->base.id, fb->width, fb->height, fb->pixel_format);
12273 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12274 state->scaler_id,
12275 state->src.x1 >> 16, state->src.y1 >> 16,
12276 drm_rect_width(&state->src) >> 16,
12277 drm_rect_height(&state->src) >> 16,
12278 state->dst.x1, state->dst.y1,
12279 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12280 }
c0b03411
DV
12281}
12282
5448a00d 12283static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12284{
5448a00d 12285 struct drm_device *dev = state->dev;
da3ced29 12286 struct drm_connector *connector;
00f0b378
VS
12287 unsigned int used_ports = 0;
12288
12289 /*
12290 * Walk the connector list instead of the encoder
12291 * list to detect the problem on ddi platforms
12292 * where there's just one encoder per digital port.
12293 */
0bff4858
VS
12294 drm_for_each_connector(connector, dev) {
12295 struct drm_connector_state *connector_state;
12296 struct intel_encoder *encoder;
12297
12298 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12299 if (!connector_state)
12300 connector_state = connector->state;
12301
5448a00d 12302 if (!connector_state->best_encoder)
00f0b378
VS
12303 continue;
12304
5448a00d
ACO
12305 encoder = to_intel_encoder(connector_state->best_encoder);
12306
12307 WARN_ON(!connector_state->crtc);
00f0b378
VS
12308
12309 switch (encoder->type) {
12310 unsigned int port_mask;
12311 case INTEL_OUTPUT_UNKNOWN:
12312 if (WARN_ON(!HAS_DDI(dev)))
12313 break;
12314 case INTEL_OUTPUT_DISPLAYPORT:
12315 case INTEL_OUTPUT_HDMI:
12316 case INTEL_OUTPUT_EDP:
12317 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12318
12319 /* the same port mustn't appear more than once */
12320 if (used_ports & port_mask)
12321 return false;
12322
12323 used_ports |= port_mask;
12324 default:
12325 break;
12326 }
12327 }
12328
12329 return true;
12330}
12331
83a57153
ACO
12332static void
12333clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12334{
12335 struct drm_crtc_state tmp_state;
663a3640 12336 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12337 struct intel_dpll_hw_state dpll_hw_state;
12338 enum intel_dpll_id shared_dpll;
8504c74c 12339 uint32_t ddi_pll_sel;
c4e2d043 12340 bool force_thru;
83a57153 12341
7546a384
ACO
12342 /* FIXME: before the switch to atomic started, a new pipe_config was
12343 * kzalloc'd. Code that depends on any field being zero should be
12344 * fixed, so that the crtc_state can be safely duplicated. For now,
12345 * only fields that are know to not cause problems are preserved. */
12346
83a57153 12347 tmp_state = crtc_state->base;
663a3640 12348 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12349 shared_dpll = crtc_state->shared_dpll;
12350 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12351 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12352 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12353
83a57153 12354 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12355
83a57153 12356 crtc_state->base = tmp_state;
663a3640 12357 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12358 crtc_state->shared_dpll = shared_dpll;
12359 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12360 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12361 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12362}
12363
548ee15b 12364static int
b8cecdf5 12365intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12366 struct intel_crtc_state *pipe_config)
ee7b9f93 12367{
b359283a 12368 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12369 struct intel_encoder *encoder;
da3ced29 12370 struct drm_connector *connector;
0b901879 12371 struct drm_connector_state *connector_state;
d328c9d7 12372 int base_bpp, ret = -EINVAL;
0b901879 12373 int i;
e29c22c0 12374 bool retry = true;
ee7b9f93 12375
83a57153 12376 clear_intel_crtc_state(pipe_config);
7758a113 12377
e143a21c
DV
12378 pipe_config->cpu_transcoder =
12379 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12380
2960bc9c
ID
12381 /*
12382 * Sanitize sync polarity flags based on requested ones. If neither
12383 * positive or negative polarity is requested, treat this as meaning
12384 * negative polarity.
12385 */
2d112de7 12386 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12387 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12388 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12389
2d112de7 12390 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12391 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12392 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12393
d328c9d7
DV
12394 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12395 pipe_config);
12396 if (base_bpp < 0)
4e53c2e0
DV
12397 goto fail;
12398
e41a56be
VS
12399 /*
12400 * Determine the real pipe dimensions. Note that stereo modes can
12401 * increase the actual pipe size due to the frame doubling and
12402 * insertion of additional space for blanks between the frame. This
12403 * is stored in the crtc timings. We use the requested mode to do this
12404 * computation to clearly distinguish it from the adjusted mode, which
12405 * can be changed by the connectors in the below retry loop.
12406 */
2d112de7 12407 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12408 &pipe_config->pipe_src_w,
12409 &pipe_config->pipe_src_h);
e41a56be 12410
e29c22c0 12411encoder_retry:
ef1b460d 12412 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12413 pipe_config->port_clock = 0;
ef1b460d 12414 pipe_config->pixel_multiplier = 1;
ff9a6750 12415
135c81b8 12416 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12417 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12418 CRTC_STEREO_DOUBLE);
135c81b8 12419
7758a113
DV
12420 /* Pass our mode to the connectors and the CRTC to give them a chance to
12421 * adjust it according to limitations or connector properties, and also
12422 * a chance to reject the mode entirely.
47f1c6c9 12423 */
da3ced29 12424 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12425 if (connector_state->crtc != crtc)
7758a113 12426 continue;
7ae89233 12427
0b901879
ACO
12428 encoder = to_intel_encoder(connector_state->best_encoder);
12429
efea6e8e
DV
12430 if (!(encoder->compute_config(encoder, pipe_config))) {
12431 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12432 goto fail;
12433 }
ee7b9f93 12434 }
47f1c6c9 12435
ff9a6750
DV
12436 /* Set default port clock if not overwritten by the encoder. Needs to be
12437 * done afterwards in case the encoder adjusts the mode. */
12438 if (!pipe_config->port_clock)
2d112de7 12439 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12440 * pipe_config->pixel_multiplier;
ff9a6750 12441
a43f6e0f 12442 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12443 if (ret < 0) {
7758a113
DV
12444 DRM_DEBUG_KMS("CRTC fixup failed\n");
12445 goto fail;
ee7b9f93 12446 }
e29c22c0
DV
12447
12448 if (ret == RETRY) {
12449 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12450 ret = -EINVAL;
12451 goto fail;
12452 }
12453
12454 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12455 retry = false;
12456 goto encoder_retry;
12457 }
12458
e8fa4270
DV
12459 /* Dithering seems to not pass-through bits correctly when it should, so
12460 * only enable it on 6bpc panels. */
12461 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12462 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12463 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12464
7758a113 12465fail:
548ee15b 12466 return ret;
ee7b9f93 12467}
47f1c6c9 12468
ea9d758d 12469static void
4740b0f2 12470intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12471{
0a9ab303
ACO
12472 struct drm_crtc *crtc;
12473 struct drm_crtc_state *crtc_state;
8a75d157 12474 int i;
ea9d758d 12475
7668851f 12476 /* Double check state. */
8a75d157 12477 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12478 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12479
12480 /* Update hwmode for vblank functions */
12481 if (crtc->state->active)
12482 crtc->hwmode = crtc->state->adjusted_mode;
12483 else
12484 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12485
12486 /*
12487 * Update legacy state to satisfy fbc code. This can
12488 * be removed when fbc uses the atomic state.
12489 */
12490 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12491 struct drm_plane_state *plane_state = crtc->primary->state;
12492
12493 crtc->primary->fb = plane_state->fb;
12494 crtc->x = plane_state->src_x >> 16;
12495 crtc->y = plane_state->src_y >> 16;
12496 }
ea9d758d 12497 }
ea9d758d
DV
12498}
12499
3bd26263 12500static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12501{
3bd26263 12502 int diff;
f1f644dc
JB
12503
12504 if (clock1 == clock2)
12505 return true;
12506
12507 if (!clock1 || !clock2)
12508 return false;
12509
12510 diff = abs(clock1 - clock2);
12511
12512 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12513 return true;
12514
12515 return false;
12516}
12517
25c5b266
DV
12518#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12519 list_for_each_entry((intel_crtc), \
12520 &(dev)->mode_config.crtc_list, \
12521 base.head) \
95150bdf 12522 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12523
cfb23ed6
ML
12524static bool
12525intel_compare_m_n(unsigned int m, unsigned int n,
12526 unsigned int m2, unsigned int n2,
12527 bool exact)
12528{
12529 if (m == m2 && n == n2)
12530 return true;
12531
12532 if (exact || !m || !n || !m2 || !n2)
12533 return false;
12534
12535 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12536
31d10b57
ML
12537 if (n > n2) {
12538 while (n > n2) {
cfb23ed6
ML
12539 m2 <<= 1;
12540 n2 <<= 1;
12541 }
31d10b57
ML
12542 } else if (n < n2) {
12543 while (n < n2) {
cfb23ed6
ML
12544 m <<= 1;
12545 n <<= 1;
12546 }
12547 }
12548
31d10b57
ML
12549 if (n != n2)
12550 return false;
12551
12552 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12553}
12554
12555static bool
12556intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12557 struct intel_link_m_n *m2_n2,
12558 bool adjust)
12559{
12560 if (m_n->tu == m2_n2->tu &&
12561 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12562 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12563 intel_compare_m_n(m_n->link_m, m_n->link_n,
12564 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12565 if (adjust)
12566 *m2_n2 = *m_n;
12567
12568 return true;
12569 }
12570
12571 return false;
12572}
12573
0e8ffe1b 12574static bool
2fa2fe9a 12575intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12576 struct intel_crtc_state *current_config,
cfb23ed6
ML
12577 struct intel_crtc_state *pipe_config,
12578 bool adjust)
0e8ffe1b 12579{
cfb23ed6
ML
12580 bool ret = true;
12581
12582#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12583 do { \
12584 if (!adjust) \
12585 DRM_ERROR(fmt, ##__VA_ARGS__); \
12586 else \
12587 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12588 } while (0)
12589
66e985c0
DV
12590#define PIPE_CONF_CHECK_X(name) \
12591 if (current_config->name != pipe_config->name) { \
cfb23ed6 12592 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12593 "(expected 0x%08x, found 0x%08x)\n", \
12594 current_config->name, \
12595 pipe_config->name); \
cfb23ed6 12596 ret = false; \
66e985c0
DV
12597 }
12598
08a24034
DV
12599#define PIPE_CONF_CHECK_I(name) \
12600 if (current_config->name != pipe_config->name) { \
cfb23ed6 12601 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12602 "(expected %i, found %i)\n", \
12603 current_config->name, \
12604 pipe_config->name); \
cfb23ed6
ML
12605 ret = false; \
12606 }
12607
12608#define PIPE_CONF_CHECK_M_N(name) \
12609 if (!intel_compare_link_m_n(&current_config->name, \
12610 &pipe_config->name,\
12611 adjust)) { \
12612 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12613 "(expected tu %i gmch %i/%i link %i/%i, " \
12614 "found tu %i, gmch %i/%i link %i/%i)\n", \
12615 current_config->name.tu, \
12616 current_config->name.gmch_m, \
12617 current_config->name.gmch_n, \
12618 current_config->name.link_m, \
12619 current_config->name.link_n, \
12620 pipe_config->name.tu, \
12621 pipe_config->name.gmch_m, \
12622 pipe_config->name.gmch_n, \
12623 pipe_config->name.link_m, \
12624 pipe_config->name.link_n); \
12625 ret = false; \
12626 }
12627
12628#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12629 if (!intel_compare_link_m_n(&current_config->name, \
12630 &pipe_config->name, adjust) && \
12631 !intel_compare_link_m_n(&current_config->alt_name, \
12632 &pipe_config->name, adjust)) { \
12633 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12634 "(expected tu %i gmch %i/%i link %i/%i, " \
12635 "or tu %i gmch %i/%i link %i/%i, " \
12636 "found tu %i, gmch %i/%i link %i/%i)\n", \
12637 current_config->name.tu, \
12638 current_config->name.gmch_m, \
12639 current_config->name.gmch_n, \
12640 current_config->name.link_m, \
12641 current_config->name.link_n, \
12642 current_config->alt_name.tu, \
12643 current_config->alt_name.gmch_m, \
12644 current_config->alt_name.gmch_n, \
12645 current_config->alt_name.link_m, \
12646 current_config->alt_name.link_n, \
12647 pipe_config->name.tu, \
12648 pipe_config->name.gmch_m, \
12649 pipe_config->name.gmch_n, \
12650 pipe_config->name.link_m, \
12651 pipe_config->name.link_n); \
12652 ret = false; \
88adfff1
DV
12653 }
12654
b95af8be
VK
12655/* This is required for BDW+ where there is only one set of registers for
12656 * switching between high and low RR.
12657 * This macro can be used whenever a comparison has to be made between one
12658 * hw state and multiple sw state variables.
12659 */
12660#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12661 if ((current_config->name != pipe_config->name) && \
12662 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12663 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12664 "(expected %i or %i, found %i)\n", \
12665 current_config->name, \
12666 current_config->alt_name, \
12667 pipe_config->name); \
cfb23ed6 12668 ret = false; \
b95af8be
VK
12669 }
12670
1bd1bd80
DV
12671#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12672 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12673 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12674 "(expected %i, found %i)\n", \
12675 current_config->name & (mask), \
12676 pipe_config->name & (mask)); \
cfb23ed6 12677 ret = false; \
1bd1bd80
DV
12678 }
12679
5e550656
VS
12680#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12681 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12682 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12683 "(expected %i, found %i)\n", \
12684 current_config->name, \
12685 pipe_config->name); \
cfb23ed6 12686 ret = false; \
5e550656
VS
12687 }
12688
bb760063
DV
12689#define PIPE_CONF_QUIRK(quirk) \
12690 ((current_config->quirks | pipe_config->quirks) & (quirk))
12691
eccb140b
DV
12692 PIPE_CONF_CHECK_I(cpu_transcoder);
12693
08a24034
DV
12694 PIPE_CONF_CHECK_I(has_pch_encoder);
12695 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12696 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12697
eb14cb74 12698 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12699 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12700
12701 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12702 PIPE_CONF_CHECK_M_N(dp_m_n);
12703
cfb23ed6
ML
12704 if (current_config->has_drrs)
12705 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12706 } else
12707 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12708
a65347ba
JN
12709 PIPE_CONF_CHECK_I(has_dsi_encoder);
12710
2d112de7
ACO
12711 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12712 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12713 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12714 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12715 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12716 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12717
2d112de7
ACO
12718 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12719 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12720 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12721 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12722 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12723 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12724
c93f54cf 12725 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12726 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12727 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12728 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12729 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12730 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12731
9ed109a7
DV
12732 PIPE_CONF_CHECK_I(has_audio);
12733
2d112de7 12734 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12735 DRM_MODE_FLAG_INTERLACE);
12736
bb760063 12737 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12738 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12739 DRM_MODE_FLAG_PHSYNC);
2d112de7 12740 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12741 DRM_MODE_FLAG_NHSYNC);
2d112de7 12742 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12743 DRM_MODE_FLAG_PVSYNC);
2d112de7 12744 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12745 DRM_MODE_FLAG_NVSYNC);
12746 }
045ac3b5 12747
333b8ca8 12748 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12749 /* pfit ratios are autocomputed by the hw on gen4+ */
12750 if (INTEL_INFO(dev)->gen < 4)
12751 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12752 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12753
bfd16b2a
ML
12754 if (!adjust) {
12755 PIPE_CONF_CHECK_I(pipe_src_w);
12756 PIPE_CONF_CHECK_I(pipe_src_h);
12757
12758 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12759 if (current_config->pch_pfit.enabled) {
12760 PIPE_CONF_CHECK_X(pch_pfit.pos);
12761 PIPE_CONF_CHECK_X(pch_pfit.size);
12762 }
2fa2fe9a 12763
7aefe2b5
ML
12764 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12765 }
a1b2278e 12766
e59150dc
JB
12767 /* BDW+ don't expose a synchronous way to read the state */
12768 if (IS_HASWELL(dev))
12769 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12770
282740f7
VS
12771 PIPE_CONF_CHECK_I(double_wide);
12772
26804afd
DV
12773 PIPE_CONF_CHECK_X(ddi_pll_sel);
12774
c0d43d62 12775 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12776 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12777 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12778 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12779 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12780 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12781 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12782 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12783 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12784 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12785
42571aef
VS
12786 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12787 PIPE_CONF_CHECK_I(pipe_bpp);
12788
2d112de7 12789 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12790 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12791
66e985c0 12792#undef PIPE_CONF_CHECK_X
08a24034 12793#undef PIPE_CONF_CHECK_I
b95af8be 12794#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12795#undef PIPE_CONF_CHECK_FLAGS
5e550656 12796#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12797#undef PIPE_CONF_QUIRK
cfb23ed6 12798#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12799
cfb23ed6 12800 return ret;
0e8ffe1b
DV
12801}
12802
08db6652
DL
12803static void check_wm_state(struct drm_device *dev)
12804{
12805 struct drm_i915_private *dev_priv = dev->dev_private;
12806 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12807 struct intel_crtc *intel_crtc;
12808 int plane;
12809
12810 if (INTEL_INFO(dev)->gen < 9)
12811 return;
12812
12813 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12814 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12815
12816 for_each_intel_crtc(dev, intel_crtc) {
12817 struct skl_ddb_entry *hw_entry, *sw_entry;
12818 const enum pipe pipe = intel_crtc->pipe;
12819
12820 if (!intel_crtc->active)
12821 continue;
12822
12823 /* planes */
dd740780 12824 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12825 hw_entry = &hw_ddb.plane[pipe][plane];
12826 sw_entry = &sw_ddb->plane[pipe][plane];
12827
12828 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12829 continue;
12830
12831 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12832 "(expected (%u,%u), found (%u,%u))\n",
12833 pipe_name(pipe), plane + 1,
12834 sw_entry->start, sw_entry->end,
12835 hw_entry->start, hw_entry->end);
12836 }
12837
12838 /* cursor */
4969d33e
MR
12839 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12840 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12841
12842 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12843 continue;
12844
12845 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12846 "(expected (%u,%u), found (%u,%u))\n",
12847 pipe_name(pipe),
12848 sw_entry->start, sw_entry->end,
12849 hw_entry->start, hw_entry->end);
12850 }
12851}
12852
91d1b4bd 12853static void
35dd3c64
ML
12854check_connector_state(struct drm_device *dev,
12855 struct drm_atomic_state *old_state)
8af6cf88 12856{
35dd3c64
ML
12857 struct drm_connector_state *old_conn_state;
12858 struct drm_connector *connector;
12859 int i;
8af6cf88 12860
35dd3c64
ML
12861 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12862 struct drm_encoder *encoder = connector->encoder;
12863 struct drm_connector_state *state = connector->state;
ad3c558f 12864
8af6cf88
DV
12865 /* This also checks the encoder/connector hw state with the
12866 * ->get_hw_state callbacks. */
35dd3c64 12867 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12868
ad3c558f 12869 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12870 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12871 }
91d1b4bd
DV
12872}
12873
12874static void
12875check_encoder_state(struct drm_device *dev)
12876{
12877 struct intel_encoder *encoder;
12878 struct intel_connector *connector;
8af6cf88 12879
b2784e15 12880 for_each_intel_encoder(dev, encoder) {
8af6cf88 12881 bool enabled = false;
4d20cd86 12882 enum pipe pipe;
8af6cf88
DV
12883
12884 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12885 encoder->base.base.id,
8e329a03 12886 encoder->base.name);
8af6cf88 12887
3a3371ff 12888 for_each_intel_connector(dev, connector) {
4d20cd86 12889 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12890 continue;
12891 enabled = true;
ad3c558f
ML
12892
12893 I915_STATE_WARN(connector->base.state->crtc !=
12894 encoder->base.crtc,
12895 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12896 }
0e32b39c 12897
e2c719b7 12898 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12899 "encoder's enabled state mismatch "
12900 "(expected %i, found %i)\n",
12901 !!encoder->base.crtc, enabled);
7c60d198
ML
12902
12903 if (!encoder->base.crtc) {
4d20cd86 12904 bool active;
7c60d198 12905
4d20cd86
ML
12906 active = encoder->get_hw_state(encoder, &pipe);
12907 I915_STATE_WARN(active,
12908 "encoder detached but still enabled on pipe %c.\n",
12909 pipe_name(pipe));
7c60d198 12910 }
8af6cf88 12911 }
91d1b4bd
DV
12912}
12913
12914static void
4d20cd86 12915check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12916{
fbee40df 12917 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12918 struct intel_encoder *encoder;
4d20cd86
ML
12919 struct drm_crtc_state *old_crtc_state;
12920 struct drm_crtc *crtc;
12921 int i;
8af6cf88 12922
4d20cd86
ML
12923 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12925 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12926 bool active;
8af6cf88 12927
bfd16b2a
ML
12928 if (!needs_modeset(crtc->state) &&
12929 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12930 continue;
045ac3b5 12931
4d20cd86
ML
12932 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12933 pipe_config = to_intel_crtc_state(old_crtc_state);
12934 memset(pipe_config, 0, sizeof(*pipe_config));
12935 pipe_config->base.crtc = crtc;
12936 pipe_config->base.state = old_state;
8af6cf88 12937
4d20cd86
ML
12938 DRM_DEBUG_KMS("[CRTC:%d]\n",
12939 crtc->base.id);
8af6cf88 12940
4d20cd86
ML
12941 active = dev_priv->display.get_pipe_config(intel_crtc,
12942 pipe_config);
d62cf62a 12943
b6b5d049 12944 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12945 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12946 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12947 active = crtc->state->active;
6c49f241 12948
4d20cd86 12949 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12950 "crtc active state doesn't match with hw state "
4d20cd86 12951 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12952
4d20cd86 12953 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12954 "transitional active state does not match atomic hw state "
4d20cd86
ML
12955 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12956
12957 for_each_encoder_on_crtc(dev, crtc, encoder) {
12958 enum pipe pipe;
12959
12960 active = encoder->get_hw_state(encoder, &pipe);
12961 I915_STATE_WARN(active != crtc->state->active,
12962 "[ENCODER:%i] active %i with crtc active %i\n",
12963 encoder->base.base.id, active, crtc->state->active);
12964
12965 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12966 "Encoder connected to wrong pipe %c\n",
12967 pipe_name(pipe));
12968
12969 if (active)
12970 encoder->get_config(encoder, pipe_config);
12971 }
53d9f4e9 12972
4d20cd86 12973 if (!crtc->state->active)
cfb23ed6
ML
12974 continue;
12975
4d20cd86
ML
12976 sw_config = to_intel_crtc_state(crtc->state);
12977 if (!intel_pipe_config_compare(dev, sw_config,
12978 pipe_config, false)) {
e2c719b7 12979 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12980 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12981 "[hw state]");
4d20cd86 12982 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12983 "[sw state]");
12984 }
8af6cf88
DV
12985 }
12986}
12987
91d1b4bd
DV
12988static void
12989check_shared_dpll_state(struct drm_device *dev)
12990{
fbee40df 12991 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12992 struct intel_crtc *crtc;
12993 struct intel_dpll_hw_state dpll_hw_state;
12994 int i;
5358901f
DV
12995
12996 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12997 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12998 int enabled_crtcs = 0, active_crtcs = 0;
12999 bool active;
13000
13001 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13002
13003 DRM_DEBUG_KMS("%s\n", pll->name);
13004
13005 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13006
e2c719b7 13007 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13008 "more active pll users than references: %i vs %i\n",
3e369b76 13009 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13010 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13011 "pll in active use but not on in sw tracking\n");
e2c719b7 13012 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13013 "pll in on but not on in use in sw tracking\n");
e2c719b7 13014 I915_STATE_WARN(pll->on != active,
5358901f
DV
13015 "pll on state mismatch (expected %i, found %i)\n",
13016 pll->on, active);
13017
d3fcc808 13018 for_each_intel_crtc(dev, crtc) {
83d65738 13019 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13020 enabled_crtcs++;
13021 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13022 active_crtcs++;
13023 }
e2c719b7 13024 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13025 "pll active crtcs mismatch (expected %i, found %i)\n",
13026 pll->active, active_crtcs);
e2c719b7 13027 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13028 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13029 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13030
e2c719b7 13031 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13032 sizeof(dpll_hw_state)),
13033 "pll hw state mismatch\n");
5358901f 13034 }
8af6cf88
DV
13035}
13036
ee165b1a
ML
13037static void
13038intel_modeset_check_state(struct drm_device *dev,
13039 struct drm_atomic_state *old_state)
91d1b4bd 13040{
08db6652 13041 check_wm_state(dev);
35dd3c64 13042 check_connector_state(dev, old_state);
91d1b4bd 13043 check_encoder_state(dev);
4d20cd86 13044 check_crtc_state(dev, old_state);
91d1b4bd
DV
13045 check_shared_dpll_state(dev);
13046}
13047
5cec258b 13048void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13049 int dotclock)
13050{
13051 /*
13052 * FDI already provided one idea for the dotclock.
13053 * Yell if the encoder disagrees.
13054 */
2d112de7 13055 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13056 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13057 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13058}
13059
80715b2f
VS
13060static void update_scanline_offset(struct intel_crtc *crtc)
13061{
13062 struct drm_device *dev = crtc->base.dev;
13063
13064 /*
13065 * The scanline counter increments at the leading edge of hsync.
13066 *
13067 * On most platforms it starts counting from vtotal-1 on the
13068 * first active line. That means the scanline counter value is
13069 * always one less than what we would expect. Ie. just after
13070 * start of vblank, which also occurs at start of hsync (on the
13071 * last active line), the scanline counter will read vblank_start-1.
13072 *
13073 * On gen2 the scanline counter starts counting from 1 instead
13074 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13075 * to keep the value positive), instead of adding one.
13076 *
13077 * On HSW+ the behaviour of the scanline counter depends on the output
13078 * type. For DP ports it behaves like most other platforms, but on HDMI
13079 * there's an extra 1 line difference. So we need to add two instead of
13080 * one to the value.
13081 */
13082 if (IS_GEN2(dev)) {
124abe07 13083 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13084 int vtotal;
13085
124abe07
VS
13086 vtotal = adjusted_mode->crtc_vtotal;
13087 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13088 vtotal /= 2;
13089
13090 crtc->scanline_offset = vtotal - 1;
13091 } else if (HAS_DDI(dev) &&
409ee761 13092 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13093 crtc->scanline_offset = 2;
13094 } else
13095 crtc->scanline_offset = 1;
13096}
13097
ad421372 13098static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13099{
225da59b 13100 struct drm_device *dev = state->dev;
ed6739ef 13101 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13102 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13103 struct drm_crtc *crtc;
13104 struct drm_crtc_state *crtc_state;
0a9ab303 13105 int i;
ed6739ef
ACO
13106
13107 if (!dev_priv->display.crtc_compute_clock)
ad421372 13108 return;
ed6739ef 13109
0a9ab303 13110 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9
ML
13111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13112 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13113
fb1a38a9 13114 if (!needs_modeset(crtc_state))
225da59b
ACO
13115 continue;
13116
fb1a38a9
ML
13117 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13118
13119 if (old_dpll == DPLL_ID_PRIVATE)
13120 continue;
0a9ab303 13121
ad421372
ML
13122 if (!shared_dpll)
13123 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13124
fb1a38a9 13125 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
ad421372 13126 }
ed6739ef
ACO
13127}
13128
99d736a2
ML
13129/*
13130 * This implements the workaround described in the "notes" section of the mode
13131 * set sequence documentation. When going from no pipes or single pipe to
13132 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13133 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13134 */
13135static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13136{
13137 struct drm_crtc_state *crtc_state;
13138 struct intel_crtc *intel_crtc;
13139 struct drm_crtc *crtc;
13140 struct intel_crtc_state *first_crtc_state = NULL;
13141 struct intel_crtc_state *other_crtc_state = NULL;
13142 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13143 int i;
13144
13145 /* look at all crtc's that are going to be enabled in during modeset */
13146 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13147 intel_crtc = to_intel_crtc(crtc);
13148
13149 if (!crtc_state->active || !needs_modeset(crtc_state))
13150 continue;
13151
13152 if (first_crtc_state) {
13153 other_crtc_state = to_intel_crtc_state(crtc_state);
13154 break;
13155 } else {
13156 first_crtc_state = to_intel_crtc_state(crtc_state);
13157 first_pipe = intel_crtc->pipe;
13158 }
13159 }
13160
13161 /* No workaround needed? */
13162 if (!first_crtc_state)
13163 return 0;
13164
13165 /* w/a possibly needed, check how many crtc's are already enabled. */
13166 for_each_intel_crtc(state->dev, intel_crtc) {
13167 struct intel_crtc_state *pipe_config;
13168
13169 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13170 if (IS_ERR(pipe_config))
13171 return PTR_ERR(pipe_config);
13172
13173 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13174
13175 if (!pipe_config->base.active ||
13176 needs_modeset(&pipe_config->base))
13177 continue;
13178
13179 /* 2 or more enabled crtcs means no need for w/a */
13180 if (enabled_pipe != INVALID_PIPE)
13181 return 0;
13182
13183 enabled_pipe = intel_crtc->pipe;
13184 }
13185
13186 if (enabled_pipe != INVALID_PIPE)
13187 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13188 else if (other_crtc_state)
13189 other_crtc_state->hsw_workaround_pipe = first_pipe;
13190
13191 return 0;
13192}
13193
27c329ed
ML
13194static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13195{
13196 struct drm_crtc *crtc;
13197 struct drm_crtc_state *crtc_state;
13198 int ret = 0;
13199
13200 /* add all active pipes to the state */
13201 for_each_crtc(state->dev, crtc) {
13202 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13203 if (IS_ERR(crtc_state))
13204 return PTR_ERR(crtc_state);
13205
13206 if (!crtc_state->active || needs_modeset(crtc_state))
13207 continue;
13208
13209 crtc_state->mode_changed = true;
13210
13211 ret = drm_atomic_add_affected_connectors(state, crtc);
13212 if (ret)
13213 break;
13214
13215 ret = drm_atomic_add_affected_planes(state, crtc);
13216 if (ret)
13217 break;
13218 }
13219
13220 return ret;
13221}
13222
c347a676 13223static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13224{
565602d7
ML
13225 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13226 struct drm_i915_private *dev_priv = state->dev->dev_private;
13227 struct drm_crtc *crtc;
13228 struct drm_crtc_state *crtc_state;
13229 int ret = 0, i;
054518dd 13230
b359283a
ML
13231 if (!check_digital_port_conflicts(state)) {
13232 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13233 return -EINVAL;
13234 }
13235
565602d7
ML
13236 intel_state->modeset = true;
13237 intel_state->active_crtcs = dev_priv->active_crtcs;
13238
13239 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13240 if (crtc_state->active)
13241 intel_state->active_crtcs |= 1 << i;
13242 else
13243 intel_state->active_crtcs &= ~(1 << i);
13244 }
13245
054518dd
ACO
13246 /*
13247 * See if the config requires any additional preparation, e.g.
13248 * to adjust global state with pipes off. We need to do this
13249 * here so we can get the modeset_pipe updated config for the new
13250 * mode set on this crtc. For other crtcs we need to use the
13251 * adjusted_mode bits in the crtc directly.
13252 */
27c329ed 13253 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13254 ret = dev_priv->display.modeset_calc_cdclk(state);
13255
1a617b77 13256 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13257 ret = intel_modeset_all_pipes(state);
13258
13259 if (ret < 0)
054518dd 13260 return ret;
e8788cbc
ML
13261
13262 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13263 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13264 } else
1a617b77 13265 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13266
ad421372 13267 intel_modeset_clear_plls(state);
054518dd 13268
565602d7 13269 if (IS_HASWELL(dev_priv))
ad421372 13270 return haswell_mode_set_planes_workaround(state);
99d736a2 13271
ad421372 13272 return 0;
c347a676
ACO
13273}
13274
aa363136
MR
13275/*
13276 * Handle calculation of various watermark data at the end of the atomic check
13277 * phase. The code here should be run after the per-crtc and per-plane 'check'
13278 * handlers to ensure that all derived state has been updated.
13279 */
13280static void calc_watermark_data(struct drm_atomic_state *state)
13281{
13282 struct drm_device *dev = state->dev;
13283 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13284 struct drm_crtc *crtc;
13285 struct drm_crtc_state *cstate;
13286 struct drm_plane *plane;
13287 struct drm_plane_state *pstate;
13288
13289 /*
13290 * Calculate watermark configuration details now that derived
13291 * plane/crtc state is all properly updated.
13292 */
13293 drm_for_each_crtc(crtc, dev) {
13294 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13295 crtc->state;
13296
13297 if (cstate->active)
13298 intel_state->wm_config.num_pipes_active++;
13299 }
13300 drm_for_each_legacy_plane(plane, dev) {
13301 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13302 plane->state;
13303
13304 if (!to_intel_plane_state(pstate)->visible)
13305 continue;
13306
13307 intel_state->wm_config.sprites_enabled = true;
13308 if (pstate->crtc_w != pstate->src_w >> 16 ||
13309 pstate->crtc_h != pstate->src_h >> 16)
13310 intel_state->wm_config.sprites_scaled = true;
13311 }
13312}
13313
74c090b1
ML
13314/**
13315 * intel_atomic_check - validate state object
13316 * @dev: drm device
13317 * @state: state to validate
13318 */
13319static int intel_atomic_check(struct drm_device *dev,
13320 struct drm_atomic_state *state)
c347a676 13321{
dd8b3bdb 13322 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13323 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13324 struct drm_crtc *crtc;
13325 struct drm_crtc_state *crtc_state;
13326 int ret, i;
61333b60 13327 bool any_ms = false;
c347a676 13328
74c090b1 13329 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13330 if (ret)
13331 return ret;
13332
c347a676 13333 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13334 struct intel_crtc_state *pipe_config =
13335 to_intel_crtc_state(crtc_state);
1ed51de9 13336
ba8af3e5
ML
13337 memset(&to_intel_crtc(crtc)->atomic, 0,
13338 sizeof(struct intel_crtc_atomic_commit));
13339
1ed51de9
DV
13340 /* Catch I915_MODE_FLAG_INHERITED */
13341 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13342 crtc_state->mode_changed = true;
cfb23ed6 13343
61333b60
ML
13344 if (!crtc_state->enable) {
13345 if (needs_modeset(crtc_state))
13346 any_ms = true;
c347a676 13347 continue;
61333b60 13348 }
c347a676 13349
26495481 13350 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13351 continue;
13352
26495481
DV
13353 /* FIXME: For only active_changed we shouldn't need to do any
13354 * state recomputation at all. */
13355
1ed51de9
DV
13356 ret = drm_atomic_add_affected_connectors(state, crtc);
13357 if (ret)
13358 return ret;
b359283a 13359
cfb23ed6 13360 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13361 if (ret)
13362 return ret;
13363
73831236 13364 if (i915.fastboot &&
dd8b3bdb 13365 intel_pipe_config_compare(dev,
cfb23ed6 13366 to_intel_crtc_state(crtc->state),
1ed51de9 13367 pipe_config, true)) {
26495481 13368 crtc_state->mode_changed = false;
bfd16b2a 13369 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13370 }
13371
13372 if (needs_modeset(crtc_state)) {
13373 any_ms = true;
cfb23ed6
ML
13374
13375 ret = drm_atomic_add_affected_planes(state, crtc);
13376 if (ret)
13377 return ret;
13378 }
61333b60 13379
26495481
DV
13380 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13381 needs_modeset(crtc_state) ?
13382 "[modeset]" : "[fastset]");
c347a676
ACO
13383 }
13384
61333b60
ML
13385 if (any_ms) {
13386 ret = intel_modeset_checks(state);
13387
13388 if (ret)
13389 return ret;
27c329ed 13390 } else
dd8b3bdb 13391 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13392
dd8b3bdb 13393 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13394 if (ret)
13395 return ret;
13396
f51be2e0 13397 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13398 calc_watermark_data(state);
13399
13400 return 0;
054518dd
ACO
13401}
13402
5008e874
ML
13403static int intel_atomic_prepare_commit(struct drm_device *dev,
13404 struct drm_atomic_state *state,
13405 bool async)
13406{
7580d774
ML
13407 struct drm_i915_private *dev_priv = dev->dev_private;
13408 struct drm_plane_state *plane_state;
5008e874 13409 struct drm_crtc_state *crtc_state;
7580d774 13410 struct drm_plane *plane;
5008e874
ML
13411 struct drm_crtc *crtc;
13412 int i, ret;
13413
13414 if (async) {
13415 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13416 return -EINVAL;
13417 }
13418
13419 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13420 ret = intel_crtc_wait_for_pending_flips(crtc);
13421 if (ret)
13422 return ret;
7580d774
ML
13423
13424 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13425 flush_workqueue(dev_priv->wq);
5008e874
ML
13426 }
13427
f935675f
ML
13428 ret = mutex_lock_interruptible(&dev->struct_mutex);
13429 if (ret)
13430 return ret;
13431
5008e874 13432 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13433 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13434 u32 reset_counter;
13435
13436 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13437 mutex_unlock(&dev->struct_mutex);
13438
13439 for_each_plane_in_state(state, plane, plane_state, i) {
13440 struct intel_plane_state *intel_plane_state =
13441 to_intel_plane_state(plane_state);
13442
13443 if (!intel_plane_state->wait_req)
13444 continue;
13445
13446 ret = __i915_wait_request(intel_plane_state->wait_req,
13447 reset_counter, true,
13448 NULL, NULL);
13449
13450 /* Swallow -EIO errors to allow updates during hw lockup. */
13451 if (ret == -EIO)
13452 ret = 0;
13453
13454 if (ret)
13455 break;
13456 }
13457
13458 if (!ret)
13459 return 0;
13460
13461 mutex_lock(&dev->struct_mutex);
13462 drm_atomic_helper_cleanup_planes(dev, state);
13463 }
5008e874 13464
f935675f 13465 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13466 return ret;
13467}
13468
e8861675
ML
13469static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13470 struct drm_i915_private *dev_priv,
13471 unsigned crtc_mask)
13472{
13473 unsigned last_vblank_count[I915_MAX_PIPES];
13474 enum pipe pipe;
13475 int ret;
13476
13477 if (!crtc_mask)
13478 return;
13479
13480 for_each_pipe(dev_priv, pipe) {
13481 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13482
13483 if (!((1 << pipe) & crtc_mask))
13484 continue;
13485
13486 ret = drm_crtc_vblank_get(crtc);
13487 if (WARN_ON(ret != 0)) {
13488 crtc_mask &= ~(1 << pipe);
13489 continue;
13490 }
13491
13492 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13493 }
13494
13495 for_each_pipe(dev_priv, pipe) {
13496 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13497 long lret;
13498
13499 if (!((1 << pipe) & crtc_mask))
13500 continue;
13501
13502 lret = wait_event_timeout(dev->vblank[pipe].queue,
13503 last_vblank_count[pipe] !=
13504 drm_crtc_vblank_count(crtc),
13505 msecs_to_jiffies(50));
13506
13507 WARN_ON(!lret);
13508
13509 drm_crtc_vblank_put(crtc);
13510 }
13511}
13512
13513static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13514{
13515 /* fb updated, need to unpin old fb */
13516 if (crtc_state->fb_changed)
13517 return true;
13518
13519 /* wm changes, need vblank before final wm's */
13520 if (crtc_state->wm_changed)
13521 return true;
13522
13523 /*
13524 * cxsr is re-enabled after vblank.
13525 * This is already handled by crtc_state->wm_changed,
13526 * but added for clarity.
13527 */
13528 if (crtc_state->disable_cxsr)
13529 return true;
13530
13531 return false;
13532}
13533
74c090b1
ML
13534/**
13535 * intel_atomic_commit - commit validated state object
13536 * @dev: DRM device
13537 * @state: the top-level driver state object
13538 * @async: asynchronous commit
13539 *
13540 * This function commits a top-level state object that has been validated
13541 * with drm_atomic_helper_check().
13542 *
13543 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13544 * we can only handle plane-related operations and do not yet support
13545 * asynchronous commit.
13546 *
13547 * RETURNS
13548 * Zero for success or -errno.
13549 */
13550static int intel_atomic_commit(struct drm_device *dev,
13551 struct drm_atomic_state *state,
13552 bool async)
a6778b3c 13553{
565602d7 13554 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13555 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13556 struct drm_crtc_state *crtc_state;
7580d774 13557 struct drm_crtc *crtc;
ed4a6a7c 13558 struct intel_crtc_state *intel_cstate;
565602d7
ML
13559 int ret = 0, i;
13560 bool hw_check = intel_state->modeset;
33c8df89 13561 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13562 unsigned crtc_vblank_mask = 0;
a6778b3c 13563
5008e874 13564 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13565 if (ret) {
13566 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13567 return ret;
7580d774 13568 }
d4afb8cc 13569
1c5e19f8 13570 drm_atomic_helper_swap_state(dev, state);
aa363136 13571 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13572
565602d7
ML
13573 if (intel_state->modeset) {
13574 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13575 sizeof(intel_state->min_pixclk));
13576 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13577 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13578
13579 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13580 }
13581
0a9ab303 13582 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13584
33c8df89
ML
13585 if (needs_modeset(crtc->state) ||
13586 to_intel_crtc_state(crtc->state)->update_pipe) {
13587 hw_check = true;
13588
13589 put_domains[to_intel_crtc(crtc)->pipe] =
13590 modeset_get_crtc_power_domains(crtc,
13591 to_intel_crtc_state(crtc->state));
13592 }
13593
61333b60
ML
13594 if (!needs_modeset(crtc->state))
13595 continue;
13596
5c74cd73 13597 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
460da916 13598
a539205a
ML
13599 if (crtc_state->active) {
13600 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13601 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13602 intel_crtc->active = false;
58f9c0bc 13603 intel_fbc_disable(intel_crtc);
eddfcbcd 13604 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13605
13606 /*
13607 * Underruns don't always raise
13608 * interrupts, so check manually.
13609 */
13610 intel_check_cpu_fifo_underruns(dev_priv);
13611 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13612
13613 if (!crtc->state->active)
13614 intel_update_watermarks(crtc);
a539205a 13615 }
b8cecdf5 13616 }
7758a113 13617
ea9d758d
DV
13618 /* Only after disabling all output pipelines that will be changed can we
13619 * update the the output configuration. */
4740b0f2 13620 intel_modeset_update_crtc_state(state);
f6e5b160 13621
565602d7 13622 if (intel_state->modeset) {
4740b0f2
ML
13623 intel_shared_dpll_commit(state);
13624
13625 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13626
13627 if (dev_priv->display.modeset_commit_cdclk &&
13628 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13629 dev_priv->display.modeset_commit_cdclk(state);
4740b0f2 13630 }
47fab737 13631
a6778b3c 13632 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13633 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13635 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13636 struct intel_crtc_state *pipe_config =
13637 to_intel_crtc_state(crtc->state);
13638 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13639
f6ac4b2a 13640 if (modeset && crtc->state->active) {
a539205a
ML
13641 update_scanline_offset(to_intel_crtc(crtc));
13642 dev_priv->display.crtc_enable(crtc);
13643 }
80715b2f 13644
f6ac4b2a 13645 if (!modeset)
5c74cd73 13646 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
f6ac4b2a 13647
49227c4a
PZ
13648 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13649 intel_fbc_enable(intel_crtc);
13650
6173ee28
ML
13651 if (crtc->state->active &&
13652 (crtc->state->planes_changed || update_pipe))
62852622 13653 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a 13654
e8861675
ML
13655 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13656 crtc_vblank_mask |= 1 << i;
80715b2f 13657 }
a6778b3c 13658
a6778b3c 13659 /* FIXME: add subpixel order */
83a57153 13660
e8861675
ML
13661 if (!state->legacy_cursor_update)
13662 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13663
33c8df89 13664 for_each_crtc_in_state(state, crtc, crtc_state, i) {
e8861675
ML
13665 intel_post_plane_update(to_intel_crtc(crtc));
13666
33c8df89
ML
13667 if (put_domains[i])
13668 modeset_put_power_domains(dev_priv, put_domains[i]);
13669 }
13670
13671 if (intel_state->modeset)
13672 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13673
ed4a6a7c
MR
13674 /*
13675 * Now that the vblank has passed, we can go ahead and program the
13676 * optimal watermarks on platforms that need two-step watermark
13677 * programming.
13678 *
13679 * TODO: Move this (and other cleanup) to an async worker eventually.
13680 */
13681 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13682 intel_cstate = to_intel_crtc_state(crtc->state);
13683
13684 if (dev_priv->display.optimize_watermarks)
13685 dev_priv->display.optimize_watermarks(intel_cstate);
13686 }
13687
f935675f 13688 mutex_lock(&dev->struct_mutex);
d4afb8cc 13689 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13690 mutex_unlock(&dev->struct_mutex);
2bfb4627 13691
565602d7 13692 if (hw_check)
ee165b1a
ML
13693 intel_modeset_check_state(dev, state);
13694
13695 drm_atomic_state_free(state);
f30da187 13696
75714940
MK
13697 /* As one of the primary mmio accessors, KMS has a high likelihood
13698 * of triggering bugs in unclaimed access. After we finish
13699 * modesetting, see if an error has been flagged, and if so
13700 * enable debugging for the next modeset - and hope we catch
13701 * the culprit.
13702 *
13703 * XXX note that we assume display power is on at this point.
13704 * This might hold true now but we need to add pm helper to check
13705 * unclaimed only when the hardware is on, as atomic commits
13706 * can happen also when the device is completely off.
13707 */
13708 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13709
74c090b1 13710 return 0;
7f27126e
JB
13711}
13712
c0c36b94
CW
13713void intel_crtc_restore_mode(struct drm_crtc *crtc)
13714{
83a57153
ACO
13715 struct drm_device *dev = crtc->dev;
13716 struct drm_atomic_state *state;
e694eb02 13717 struct drm_crtc_state *crtc_state;
2bfb4627 13718 int ret;
83a57153
ACO
13719
13720 state = drm_atomic_state_alloc(dev);
13721 if (!state) {
e694eb02 13722 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13723 crtc->base.id);
13724 return;
13725 }
13726
e694eb02 13727 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13728
e694eb02
ML
13729retry:
13730 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13731 ret = PTR_ERR_OR_ZERO(crtc_state);
13732 if (!ret) {
13733 if (!crtc_state->active)
13734 goto out;
83a57153 13735
e694eb02 13736 crtc_state->mode_changed = true;
74c090b1 13737 ret = drm_atomic_commit(state);
83a57153
ACO
13738 }
13739
e694eb02
ML
13740 if (ret == -EDEADLK) {
13741 drm_atomic_state_clear(state);
13742 drm_modeset_backoff(state->acquire_ctx);
13743 goto retry;
4ed9fb37 13744 }
4be07317 13745
2bfb4627 13746 if (ret)
e694eb02 13747out:
2bfb4627 13748 drm_atomic_state_free(state);
c0c36b94
CW
13749}
13750
25c5b266
DV
13751#undef for_each_intel_crtc_masked
13752
f6e5b160 13753static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13754 .gamma_set = intel_crtc_gamma_set,
74c090b1 13755 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13756 .destroy = intel_crtc_destroy,
13757 .page_flip = intel_crtc_page_flip,
1356837e
MR
13758 .atomic_duplicate_state = intel_crtc_duplicate_state,
13759 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13760};
13761
5358901f
DV
13762static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13763 struct intel_shared_dpll *pll,
13764 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13765{
5358901f 13766 uint32_t val;
ee7b9f93 13767
12fda387 13768 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13769 return false;
13770
5358901f 13771 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13772 hw_state->dpll = val;
13773 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13774 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f 13775
12fda387
ID
13776 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13777
5358901f
DV
13778 return val & DPLL_VCO_ENABLE;
13779}
13780
15bdd4cf
DV
13781static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13782 struct intel_shared_dpll *pll)
13783{
3e369b76
ACO
13784 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13785 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13786}
13787
e7b903d2
DV
13788static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13789 struct intel_shared_dpll *pll)
13790{
e7b903d2 13791 /* PCH refclock must be enabled first */
89eff4be 13792 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13793
3e369b76 13794 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13795
13796 /* Wait for the clocks to stabilize. */
13797 POSTING_READ(PCH_DPLL(pll->id));
13798 udelay(150);
13799
13800 /* The pixel multiplier can only be updated once the
13801 * DPLL is enabled and the clocks are stable.
13802 *
13803 * So write it again.
13804 */
3e369b76 13805 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13806 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13807 udelay(200);
13808}
13809
13810static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13811 struct intel_shared_dpll *pll)
13812{
13813 struct drm_device *dev = dev_priv->dev;
13814 struct intel_crtc *crtc;
e7b903d2
DV
13815
13816 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13817 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13818 if (intel_crtc_to_shared_dpll(crtc) == pll)
13819 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13820 }
13821
15bdd4cf
DV
13822 I915_WRITE(PCH_DPLL(pll->id), 0);
13823 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13824 udelay(200);
13825}
13826
46edb027
DV
13827static char *ibx_pch_dpll_names[] = {
13828 "PCH DPLL A",
13829 "PCH DPLL B",
13830};
13831
7c74ade1 13832static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13833{
e7b903d2 13834 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13835 int i;
13836
7c74ade1 13837 dev_priv->num_shared_dpll = 2;
ee7b9f93 13838
e72f9fbf 13839 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13840 dev_priv->shared_dplls[i].id = i;
13841 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13842 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13843 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13844 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13845 dev_priv->shared_dplls[i].get_hw_state =
13846 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13847 }
13848}
13849
7c74ade1
DV
13850static void intel_shared_dpll_init(struct drm_device *dev)
13851{
e7b903d2 13852 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13853
9cd86933
DV
13854 if (HAS_DDI(dev))
13855 intel_ddi_pll_init(dev);
13856 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13857 ibx_pch_dpll_init(dev);
13858 else
13859 dev_priv->num_shared_dpll = 0;
13860
13861 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13862}
13863
6beb8c23
MR
13864/**
13865 * intel_prepare_plane_fb - Prepare fb for usage on plane
13866 * @plane: drm plane to prepare for
13867 * @fb: framebuffer to prepare for presentation
13868 *
13869 * Prepares a framebuffer for usage on a display plane. Generally this
13870 * involves pinning the underlying object and updating the frontbuffer tracking
13871 * bits. Some older platforms need special physical address handling for
13872 * cursor planes.
13873 *
f935675f
ML
13874 * Must be called with struct_mutex held.
13875 *
6beb8c23
MR
13876 * Returns 0 on success, negative error code on failure.
13877 */
13878int
13879intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13880 const struct drm_plane_state *new_state)
465c120c
MR
13881{
13882 struct drm_device *dev = plane->dev;
844f9111 13883 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13884 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13885 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13886 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13887 int ret = 0;
465c120c 13888
1ee49399 13889 if (!obj && !old_obj)
465c120c
MR
13890 return 0;
13891
5008e874
ML
13892 if (old_obj) {
13893 struct drm_crtc_state *crtc_state =
13894 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13895
13896 /* Big Hammer, we also need to ensure that any pending
13897 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13898 * current scanout is retired before unpinning the old
13899 * framebuffer. Note that we rely on userspace rendering
13900 * into the buffer attached to the pipe they are waiting
13901 * on. If not, userspace generates a GPU hang with IPEHR
13902 * point to the MI_WAIT_FOR_EVENT.
13903 *
13904 * This should only fail upon a hung GPU, in which case we
13905 * can safely continue.
13906 */
13907 if (needs_modeset(crtc_state))
13908 ret = i915_gem_object_wait_rendering(old_obj, true);
13909
13910 /* Swallow -EIO errors to allow updates during hw lockup. */
13911 if (ret && ret != -EIO)
f935675f 13912 return ret;
5008e874
ML
13913 }
13914
3c28ff22
AG
13915 /* For framebuffer backed by dmabuf, wait for fence */
13916 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13917 long lret;
13918
13919 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13920 false, true,
13921 MAX_SCHEDULE_TIMEOUT);
13922 if (lret == -ERESTARTSYS)
13923 return lret;
3c28ff22 13924
bcf8be27 13925 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13926 }
13927
1ee49399
ML
13928 if (!obj) {
13929 ret = 0;
13930 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13931 INTEL_INFO(dev)->cursor_needs_physical) {
13932 int align = IS_I830(dev) ? 16 * 1024 : 256;
13933 ret = i915_gem_object_attach_phys(obj, align);
13934 if (ret)
13935 DRM_DEBUG_KMS("failed to attach phys object\n");
13936 } else {
7580d774 13937 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13938 }
465c120c 13939
7580d774
ML
13940 if (ret == 0) {
13941 if (obj) {
13942 struct intel_plane_state *plane_state =
13943 to_intel_plane_state(new_state);
13944
13945 i915_gem_request_assign(&plane_state->wait_req,
13946 obj->last_write_req);
13947 }
13948
a9ff8714 13949 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13950 }
fdd508a6 13951
6beb8c23
MR
13952 return ret;
13953}
13954
38f3ce3a
MR
13955/**
13956 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13957 * @plane: drm plane to clean up for
13958 * @fb: old framebuffer that was on plane
13959 *
13960 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13961 *
13962 * Must be called with struct_mutex held.
38f3ce3a
MR
13963 */
13964void
13965intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13966 const struct drm_plane_state *old_state)
38f3ce3a
MR
13967{
13968 struct drm_device *dev = plane->dev;
1ee49399 13969 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13970 struct intel_plane_state *old_intel_state;
1ee49399
ML
13971 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13972 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13973
7580d774
ML
13974 old_intel_state = to_intel_plane_state(old_state);
13975
1ee49399 13976 if (!obj && !old_obj)
38f3ce3a
MR
13977 return;
13978
1ee49399
ML
13979 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13980 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13981 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13982
13983 /* prepare_fb aborted? */
13984 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13985 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13986 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13987
13988 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13989
465c120c
MR
13990}
13991
6156a456
CK
13992int
13993skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13994{
13995 int max_scale;
13996 struct drm_device *dev;
13997 struct drm_i915_private *dev_priv;
13998 int crtc_clock, cdclk;
13999
bf8a0af0 14000 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14001 return DRM_PLANE_HELPER_NO_SCALING;
14002
14003 dev = intel_crtc->base.dev;
14004 dev_priv = dev->dev_private;
14005 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14006 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14007
54bf1ce6 14008 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14009 return DRM_PLANE_HELPER_NO_SCALING;
14010
14011 /*
14012 * skl max scale is lower of:
14013 * close to 3 but not 3, -1 is for that purpose
14014 * or
14015 * cdclk/crtc_clock
14016 */
14017 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14018
14019 return max_scale;
14020}
14021
465c120c 14022static int
3c692a41 14023intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14024 struct intel_crtc_state *crtc_state,
3c692a41
GP
14025 struct intel_plane_state *state)
14026{
2b875c22
MR
14027 struct drm_crtc *crtc = state->base.crtc;
14028 struct drm_framebuffer *fb = state->base.fb;
6156a456 14029 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14030 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14031 bool can_position = false;
465c120c 14032
693bdc28
VS
14033 if (INTEL_INFO(plane->dev)->gen >= 9) {
14034 /* use scaler when colorkey is not required */
14035 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14036 min_scale = 1;
14037 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14038 }
d8106366 14039 can_position = true;
6156a456 14040 }
d8106366 14041
061e4b8d
ML
14042 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14043 &state->dst, &state->clip,
da20eabd
ML
14044 min_scale, max_scale,
14045 can_position, true,
14046 &state->visible);
14af293f
GP
14047}
14048
613d2b27
ML
14049static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14050 struct drm_crtc_state *old_crtc_state)
3c692a41 14051{
32b7eeec 14052 struct drm_device *dev = crtc->dev;
3c692a41 14053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
14054 struct intel_crtc_state *old_intel_state =
14055 to_intel_crtc_state(old_crtc_state);
14056 bool modeset = needs_modeset(crtc->state);
3c692a41 14057
c34c9ee4 14058 /* Perform vblank evasion around commit operation */
62852622 14059 intel_pipe_update_start(intel_crtc);
0583236e 14060
bfd16b2a
ML
14061 if (modeset)
14062 return;
14063
14064 if (to_intel_crtc_state(crtc->state)->update_pipe)
14065 intel_update_pipe_config(intel_crtc, old_intel_state);
14066 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 14067 skl_detach_scalers(intel_crtc);
32b7eeec
MR
14068}
14069
613d2b27
ML
14070static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14071 struct drm_crtc_state *old_crtc_state)
32b7eeec 14072{
32b7eeec 14073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14074
62852622 14075 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14076}
14077
cf4c7c12 14078/**
4a3b8769
MR
14079 * intel_plane_destroy - destroy a plane
14080 * @plane: plane to destroy
cf4c7c12 14081 *
4a3b8769
MR
14082 * Common destruction function for all types of planes (primary, cursor,
14083 * sprite).
cf4c7c12 14084 */
4a3b8769 14085void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14086{
14087 struct intel_plane *intel_plane = to_intel_plane(plane);
14088 drm_plane_cleanup(plane);
14089 kfree(intel_plane);
14090}
14091
65a3fea0 14092const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14093 .update_plane = drm_atomic_helper_update_plane,
14094 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14095 .destroy = intel_plane_destroy,
c196e1d6 14096 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14097 .atomic_get_property = intel_plane_atomic_get_property,
14098 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14099 .atomic_duplicate_state = intel_plane_duplicate_state,
14100 .atomic_destroy_state = intel_plane_destroy_state,
14101
465c120c
MR
14102};
14103
14104static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14105 int pipe)
14106{
14107 struct intel_plane *primary;
8e7d688b 14108 struct intel_plane_state *state;
465c120c 14109 const uint32_t *intel_primary_formats;
45e3743a 14110 unsigned int num_formats;
465c120c
MR
14111
14112 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14113 if (primary == NULL)
14114 return NULL;
14115
8e7d688b
MR
14116 state = intel_create_plane_state(&primary->base);
14117 if (!state) {
ea2c67bb
MR
14118 kfree(primary);
14119 return NULL;
14120 }
8e7d688b 14121 primary->base.state = &state->base;
ea2c67bb 14122
465c120c
MR
14123 primary->can_scale = false;
14124 primary->max_downscale = 1;
6156a456
CK
14125 if (INTEL_INFO(dev)->gen >= 9) {
14126 primary->can_scale = true;
af99ceda 14127 state->scaler_id = -1;
6156a456 14128 }
465c120c
MR
14129 primary->pipe = pipe;
14130 primary->plane = pipe;
a9ff8714 14131 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14132 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14133 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14134 primary->plane = !pipe;
14135
6c0fd451
DL
14136 if (INTEL_INFO(dev)->gen >= 9) {
14137 intel_primary_formats = skl_primary_formats;
14138 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14139
14140 primary->update_plane = skylake_update_primary_plane;
14141 primary->disable_plane = skylake_disable_primary_plane;
14142 } else if (HAS_PCH_SPLIT(dev)) {
14143 intel_primary_formats = i965_primary_formats;
14144 num_formats = ARRAY_SIZE(i965_primary_formats);
14145
14146 primary->update_plane = ironlake_update_primary_plane;
14147 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14148 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14149 intel_primary_formats = i965_primary_formats;
14150 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14151
14152 primary->update_plane = i9xx_update_primary_plane;
14153 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14154 } else {
14155 intel_primary_formats = i8xx_primary_formats;
14156 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14157
14158 primary->update_plane = i9xx_update_primary_plane;
14159 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14160 }
14161
14162 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14163 &intel_plane_funcs,
465c120c 14164 intel_primary_formats, num_formats,
b0b3b795 14165 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14166
3b7a5119
SJ
14167 if (INTEL_INFO(dev)->gen >= 4)
14168 intel_create_rotation_property(dev, primary);
48404c1e 14169
ea2c67bb
MR
14170 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14171
465c120c
MR
14172 return &primary->base;
14173}
14174
3b7a5119
SJ
14175void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14176{
14177 if (!dev->mode_config.rotation_property) {
14178 unsigned long flags = BIT(DRM_ROTATE_0) |
14179 BIT(DRM_ROTATE_180);
14180
14181 if (INTEL_INFO(dev)->gen >= 9)
14182 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14183
14184 dev->mode_config.rotation_property =
14185 drm_mode_create_rotation_property(dev, flags);
14186 }
14187 if (dev->mode_config.rotation_property)
14188 drm_object_attach_property(&plane->base.base,
14189 dev->mode_config.rotation_property,
14190 plane->base.state->rotation);
14191}
14192
3d7d6510 14193static int
852e787c 14194intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14195 struct intel_crtc_state *crtc_state,
852e787c 14196 struct intel_plane_state *state)
3d7d6510 14197{
061e4b8d 14198 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14199 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14200 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14201 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14202 unsigned stride;
14203 int ret;
3d7d6510 14204
061e4b8d
ML
14205 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14206 &state->dst, &state->clip,
3d7d6510
MR
14207 DRM_PLANE_HELPER_NO_SCALING,
14208 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14209 true, true, &state->visible);
757f9a3e
GP
14210 if (ret)
14211 return ret;
14212
757f9a3e
GP
14213 /* if we want to turn off the cursor ignore width and height */
14214 if (!obj)
da20eabd 14215 return 0;
757f9a3e 14216
757f9a3e 14217 /* Check for which cursor types we support */
061e4b8d 14218 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14219 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14220 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14221 return -EINVAL;
14222 }
14223
ea2c67bb
MR
14224 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14225 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14226 DRM_DEBUG_KMS("buffer is too small\n");
14227 return -ENOMEM;
14228 }
14229
3a656b54 14230 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14231 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14232 return -EINVAL;
32b7eeec
MR
14233 }
14234
b29ec92c
VS
14235 /*
14236 * There's something wrong with the cursor on CHV pipe C.
14237 * If it straddles the left edge of the screen then
14238 * moving it away from the edge or disabling it often
14239 * results in a pipe underrun, and often that can lead to
14240 * dead pipe (constant underrun reported, and it scans
14241 * out just a solid color). To recover from that, the
14242 * display power well must be turned off and on again.
14243 * Refuse the put the cursor into that compromised position.
14244 */
14245 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14246 state->visible && state->base.crtc_x < 0) {
14247 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14248 return -EINVAL;
14249 }
14250
da20eabd 14251 return 0;
852e787c 14252}
3d7d6510 14253
a8ad0d8e
ML
14254static void
14255intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14256 struct drm_crtc *crtc)
a8ad0d8e 14257{
f2858021
ML
14258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14259
14260 intel_crtc->cursor_addr = 0;
55a08b3f 14261 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14262}
14263
f4a2cf29 14264static void
55a08b3f
ML
14265intel_update_cursor_plane(struct drm_plane *plane,
14266 const struct intel_crtc_state *crtc_state,
14267 const struct intel_plane_state *state)
852e787c 14268{
55a08b3f
ML
14269 struct drm_crtc *crtc = crtc_state->base.crtc;
14270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14271 struct drm_device *dev = plane->dev;
2b875c22 14272 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14273 uint32_t addr;
852e787c 14274
f4a2cf29 14275 if (!obj)
a912f12f 14276 addr = 0;
f4a2cf29 14277 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14278 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14279 else
a912f12f 14280 addr = obj->phys_handle->busaddr;
852e787c 14281
a912f12f 14282 intel_crtc->cursor_addr = addr;
55a08b3f 14283 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14284}
14285
3d7d6510
MR
14286static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14287 int pipe)
14288{
14289 struct intel_plane *cursor;
8e7d688b 14290 struct intel_plane_state *state;
3d7d6510
MR
14291
14292 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14293 if (cursor == NULL)
14294 return NULL;
14295
8e7d688b
MR
14296 state = intel_create_plane_state(&cursor->base);
14297 if (!state) {
ea2c67bb
MR
14298 kfree(cursor);
14299 return NULL;
14300 }
8e7d688b 14301 cursor->base.state = &state->base;
ea2c67bb 14302
3d7d6510
MR
14303 cursor->can_scale = false;
14304 cursor->max_downscale = 1;
14305 cursor->pipe = pipe;
14306 cursor->plane = pipe;
a9ff8714 14307 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14308 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14309 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14310 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14311
14312 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14313 &intel_plane_funcs,
3d7d6510
MR
14314 intel_cursor_formats,
14315 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14316 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14317
14318 if (INTEL_INFO(dev)->gen >= 4) {
14319 if (!dev->mode_config.rotation_property)
14320 dev->mode_config.rotation_property =
14321 drm_mode_create_rotation_property(dev,
14322 BIT(DRM_ROTATE_0) |
14323 BIT(DRM_ROTATE_180));
14324 if (dev->mode_config.rotation_property)
14325 drm_object_attach_property(&cursor->base.base,
14326 dev->mode_config.rotation_property,
8e7d688b 14327 state->base.rotation);
4398ad45
VS
14328 }
14329
af99ceda
CK
14330 if (INTEL_INFO(dev)->gen >=9)
14331 state->scaler_id = -1;
14332
ea2c67bb
MR
14333 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14334
3d7d6510
MR
14335 return &cursor->base;
14336}
14337
549e2bfb
CK
14338static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14339 struct intel_crtc_state *crtc_state)
14340{
14341 int i;
14342 struct intel_scaler *intel_scaler;
14343 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14344
14345 for (i = 0; i < intel_crtc->num_scalers; i++) {
14346 intel_scaler = &scaler_state->scalers[i];
14347 intel_scaler->in_use = 0;
549e2bfb
CK
14348 intel_scaler->mode = PS_SCALER_MODE_DYN;
14349 }
14350
14351 scaler_state->scaler_id = -1;
14352}
14353
b358d0a6 14354static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14355{
fbee40df 14356 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14357 struct intel_crtc *intel_crtc;
f5de6e07 14358 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14359 struct drm_plane *primary = NULL;
14360 struct drm_plane *cursor = NULL;
465c120c 14361 int i, ret;
79e53945 14362
955382f3 14363 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14364 if (intel_crtc == NULL)
14365 return;
14366
f5de6e07
ACO
14367 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14368 if (!crtc_state)
14369 goto fail;
550acefd
ACO
14370 intel_crtc->config = crtc_state;
14371 intel_crtc->base.state = &crtc_state->base;
07878248 14372 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14373
549e2bfb
CK
14374 /* initialize shared scalers */
14375 if (INTEL_INFO(dev)->gen >= 9) {
14376 if (pipe == PIPE_C)
14377 intel_crtc->num_scalers = 1;
14378 else
14379 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14380
14381 skl_init_scalers(dev, intel_crtc, crtc_state);
14382 }
14383
465c120c 14384 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14385 if (!primary)
14386 goto fail;
14387
14388 cursor = intel_cursor_plane_create(dev, pipe);
14389 if (!cursor)
14390 goto fail;
14391
465c120c 14392 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14393 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14394 if (ret)
14395 goto fail;
79e53945
JB
14396
14397 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14398 for (i = 0; i < 256; i++) {
14399 intel_crtc->lut_r[i] = i;
14400 intel_crtc->lut_g[i] = i;
14401 intel_crtc->lut_b[i] = i;
14402 }
14403
1f1c2e24
VS
14404 /*
14405 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14406 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14407 */
80824003
JB
14408 intel_crtc->pipe = pipe;
14409 intel_crtc->plane = pipe;
3a77c4c4 14410 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14411 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14412 intel_crtc->plane = !pipe;
80824003
JB
14413 }
14414
4b0e333e
CW
14415 intel_crtc->cursor_base = ~0;
14416 intel_crtc->cursor_cntl = ~0;
dc41c154 14417 intel_crtc->cursor_size = ~0;
8d7849db 14418
852eb00d
VS
14419 intel_crtc->wm.cxsr_allowed = true;
14420
22fd0fab
JB
14421 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14422 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14423 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14424 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14425
79e53945 14426 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14427
14428 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14429 return;
14430
14431fail:
14432 if (primary)
14433 drm_plane_cleanup(primary);
14434 if (cursor)
14435 drm_plane_cleanup(cursor);
f5de6e07 14436 kfree(crtc_state);
3d7d6510 14437 kfree(intel_crtc);
79e53945
JB
14438}
14439
752aa88a
JB
14440enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14441{
14442 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14443 struct drm_device *dev = connector->base.dev;
752aa88a 14444
51fd371b 14445 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14446
d3babd3f 14447 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14448 return INVALID_PIPE;
14449
14450 return to_intel_crtc(encoder->crtc)->pipe;
14451}
14452
08d7b3d1 14453int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14454 struct drm_file *file)
08d7b3d1 14455{
08d7b3d1 14456 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14457 struct drm_crtc *drmmode_crtc;
c05422d5 14458 struct intel_crtc *crtc;
08d7b3d1 14459
7707e653 14460 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14461
7707e653 14462 if (!drmmode_crtc) {
08d7b3d1 14463 DRM_ERROR("no such CRTC id\n");
3f2c2057 14464 return -ENOENT;
08d7b3d1
CW
14465 }
14466
7707e653 14467 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14468 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14469
c05422d5 14470 return 0;
08d7b3d1
CW
14471}
14472
66a9278e 14473static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14474{
66a9278e
DV
14475 struct drm_device *dev = encoder->base.dev;
14476 struct intel_encoder *source_encoder;
79e53945 14477 int index_mask = 0;
79e53945
JB
14478 int entry = 0;
14479
b2784e15 14480 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14481 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14482 index_mask |= (1 << entry);
14483
79e53945
JB
14484 entry++;
14485 }
4ef69c7a 14486
79e53945
JB
14487 return index_mask;
14488}
14489
4d302442
CW
14490static bool has_edp_a(struct drm_device *dev)
14491{
14492 struct drm_i915_private *dev_priv = dev->dev_private;
14493
14494 if (!IS_MOBILE(dev))
14495 return false;
14496
14497 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14498 return false;
14499
e3589908 14500 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14501 return false;
14502
14503 return true;
14504}
14505
84b4e042
JB
14506static bool intel_crt_present(struct drm_device *dev)
14507{
14508 struct drm_i915_private *dev_priv = dev->dev_private;
14509
884497ed
DL
14510 if (INTEL_INFO(dev)->gen >= 9)
14511 return false;
14512
cf404ce4 14513 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14514 return false;
14515
14516 if (IS_CHERRYVIEW(dev))
14517 return false;
14518
65e472e4
VS
14519 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14520 return false;
14521
70ac54d0
VS
14522 /* DDI E can't be used if DDI A requires 4 lanes */
14523 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14524 return false;
14525
e4abb733 14526 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14527 return false;
14528
14529 return true;
14530}
14531
79e53945
JB
14532static void intel_setup_outputs(struct drm_device *dev)
14533{
725e30ad 14534 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14535 struct intel_encoder *encoder;
cb0953d7 14536 bool dpd_is_edp = false;
79e53945 14537
c9093354 14538 intel_lvds_init(dev);
79e53945 14539
84b4e042 14540 if (intel_crt_present(dev))
79935fca 14541 intel_crt_init(dev);
cb0953d7 14542
c776eb2e
VK
14543 if (IS_BROXTON(dev)) {
14544 /*
14545 * FIXME: Broxton doesn't support port detection via the
14546 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14547 * detect the ports.
14548 */
14549 intel_ddi_init(dev, PORT_A);
14550 intel_ddi_init(dev, PORT_B);
14551 intel_ddi_init(dev, PORT_C);
14552 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14553 int found;
14554
de31facd
JB
14555 /*
14556 * Haswell uses DDI functions to detect digital outputs.
14557 * On SKL pre-D0 the strap isn't connected, so we assume
14558 * it's there.
14559 */
77179400 14560 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14561 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14562 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14563 intel_ddi_init(dev, PORT_A);
14564
14565 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14566 * register */
14567 found = I915_READ(SFUSE_STRAP);
14568
14569 if (found & SFUSE_STRAP_DDIB_DETECTED)
14570 intel_ddi_init(dev, PORT_B);
14571 if (found & SFUSE_STRAP_DDIC_DETECTED)
14572 intel_ddi_init(dev, PORT_C);
14573 if (found & SFUSE_STRAP_DDID_DETECTED)
14574 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14575 /*
14576 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14577 */
ef11bdb3 14578 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14579 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14580 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14581 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14582 intel_ddi_init(dev, PORT_E);
14583
0e72a5b5 14584 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14585 int found;
5d8a7752 14586 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14587
14588 if (has_edp_a(dev))
14589 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14590
dc0fa718 14591 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14592 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14593 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14594 if (!found)
e2debe91 14595 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14596 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14597 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14598 }
14599
dc0fa718 14600 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14601 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14602
dc0fa718 14603 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14604 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14605
5eb08b69 14606 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14607 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14608
270b3042 14609 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14610 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14611 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14612 /*
14613 * The DP_DETECTED bit is the latched state of the DDC
14614 * SDA pin at boot. However since eDP doesn't require DDC
14615 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14616 * eDP ports may have been muxed to an alternate function.
14617 * Thus we can't rely on the DP_DETECTED bit alone to detect
14618 * eDP ports. Consult the VBT as well as DP_DETECTED to
14619 * detect eDP ports.
14620 */
e66eb81d 14621 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14622 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14623 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14624 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14625 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14626 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14627
e66eb81d 14628 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14629 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14630 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14631 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14632 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14633 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14634
9418c1f1 14635 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14636 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14637 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14638 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14639 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14640 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14641 }
14642
3cfca973 14643 intel_dsi_init(dev);
09da55dc 14644 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14645 bool found = false;
7d57382e 14646
e2debe91 14647 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14648 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14649 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14650 if (!found && IS_G4X(dev)) {
b01f2c3a 14651 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14652 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14653 }
27185ae1 14654
3fec3d2f 14655 if (!found && IS_G4X(dev))
ab9d7c30 14656 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14657 }
13520b05
KH
14658
14659 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14660
e2debe91 14661 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14662 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14663 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14664 }
27185ae1 14665
e2debe91 14666 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14667
3fec3d2f 14668 if (IS_G4X(dev)) {
b01f2c3a 14669 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14670 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14671 }
3fec3d2f 14672 if (IS_G4X(dev))
ab9d7c30 14673 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14674 }
27185ae1 14675
3fec3d2f 14676 if (IS_G4X(dev) &&
e7281eab 14677 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14678 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14679 } else if (IS_GEN2(dev))
79e53945
JB
14680 intel_dvo_init(dev);
14681
103a196f 14682 if (SUPPORTS_TV(dev))
79e53945
JB
14683 intel_tv_init(dev);
14684
0bc12bcb 14685 intel_psr_init(dev);
7c8f8a70 14686
b2784e15 14687 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14688 encoder->base.possible_crtcs = encoder->crtc_mask;
14689 encoder->base.possible_clones =
66a9278e 14690 intel_encoder_clones(encoder);
79e53945 14691 }
47356eb6 14692
dde86e2d 14693 intel_init_pch_refclk(dev);
270b3042
DV
14694
14695 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14696}
14697
14698static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14699{
60a5ca01 14700 struct drm_device *dev = fb->dev;
79e53945 14701 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14702
ef2d633e 14703 drm_framebuffer_cleanup(fb);
60a5ca01 14704 mutex_lock(&dev->struct_mutex);
ef2d633e 14705 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14706 drm_gem_object_unreference(&intel_fb->obj->base);
14707 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14708 kfree(intel_fb);
14709}
14710
14711static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14712 struct drm_file *file,
79e53945
JB
14713 unsigned int *handle)
14714{
14715 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14716 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14717
cc917ab4
CW
14718 if (obj->userptr.mm) {
14719 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14720 return -EINVAL;
14721 }
14722
05394f39 14723 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14724}
14725
86c98588
RV
14726static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14727 struct drm_file *file,
14728 unsigned flags, unsigned color,
14729 struct drm_clip_rect *clips,
14730 unsigned num_clips)
14731{
14732 struct drm_device *dev = fb->dev;
14733 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14734 struct drm_i915_gem_object *obj = intel_fb->obj;
14735
14736 mutex_lock(&dev->struct_mutex);
74b4ea1e 14737 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14738 mutex_unlock(&dev->struct_mutex);
14739
14740 return 0;
14741}
14742
79e53945
JB
14743static const struct drm_framebuffer_funcs intel_fb_funcs = {
14744 .destroy = intel_user_framebuffer_destroy,
14745 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14746 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14747};
14748
b321803d
DL
14749static
14750u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14751 uint32_t pixel_format)
14752{
14753 u32 gen = INTEL_INFO(dev)->gen;
14754
14755 if (gen >= 9) {
ac484963
VS
14756 int cpp = drm_format_plane_cpp(pixel_format, 0);
14757
b321803d
DL
14758 /* "The stride in bytes must not exceed the of the size of 8K
14759 * pixels and 32K bytes."
14760 */
ac484963 14761 return min(8192 * cpp, 32768);
666a4537 14762 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14763 return 32*1024;
14764 } else if (gen >= 4) {
14765 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14766 return 16*1024;
14767 else
14768 return 32*1024;
14769 } else if (gen >= 3) {
14770 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14771 return 8*1024;
14772 else
14773 return 16*1024;
14774 } else {
14775 /* XXX DSPC is limited to 4k tiled */
14776 return 8*1024;
14777 }
14778}
14779
b5ea642a
DV
14780static int intel_framebuffer_init(struct drm_device *dev,
14781 struct intel_framebuffer *intel_fb,
14782 struct drm_mode_fb_cmd2 *mode_cmd,
14783 struct drm_i915_gem_object *obj)
79e53945 14784{
7b49f948 14785 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14786 unsigned int aligned_height;
79e53945 14787 int ret;
b321803d 14788 u32 pitch_limit, stride_alignment;
79e53945 14789
dd4916c5
DV
14790 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14791
2a80eada
DV
14792 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14793 /* Enforce that fb modifier and tiling mode match, but only for
14794 * X-tiled. This is needed for FBC. */
14795 if (!!(obj->tiling_mode == I915_TILING_X) !=
14796 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14797 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14798 return -EINVAL;
14799 }
14800 } else {
14801 if (obj->tiling_mode == I915_TILING_X)
14802 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14803 else if (obj->tiling_mode == I915_TILING_Y) {
14804 DRM_DEBUG("No Y tiling for legacy addfb\n");
14805 return -EINVAL;
14806 }
14807 }
14808
9a8f0a12
TU
14809 /* Passed in modifier sanity checking. */
14810 switch (mode_cmd->modifier[0]) {
14811 case I915_FORMAT_MOD_Y_TILED:
14812 case I915_FORMAT_MOD_Yf_TILED:
14813 if (INTEL_INFO(dev)->gen < 9) {
14814 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14815 mode_cmd->modifier[0]);
14816 return -EINVAL;
14817 }
14818 case DRM_FORMAT_MOD_NONE:
14819 case I915_FORMAT_MOD_X_TILED:
14820 break;
14821 default:
c0f40428
JB
14822 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14823 mode_cmd->modifier[0]);
57cd6508 14824 return -EINVAL;
c16ed4be 14825 }
57cd6508 14826
7b49f948
VS
14827 stride_alignment = intel_fb_stride_alignment(dev_priv,
14828 mode_cmd->modifier[0],
b321803d
DL
14829 mode_cmd->pixel_format);
14830 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14831 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14832 mode_cmd->pitches[0], stride_alignment);
57cd6508 14833 return -EINVAL;
c16ed4be 14834 }
57cd6508 14835
b321803d
DL
14836 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14837 mode_cmd->pixel_format);
a35cdaa0 14838 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14839 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14840 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14841 "tiled" : "linear",
a35cdaa0 14842 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14843 return -EINVAL;
c16ed4be 14844 }
5d7bd705 14845
2a80eada 14846 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14847 mode_cmd->pitches[0] != obj->stride) {
14848 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14849 mode_cmd->pitches[0], obj->stride);
5d7bd705 14850 return -EINVAL;
c16ed4be 14851 }
5d7bd705 14852
57779d06 14853 /* Reject formats not supported by any plane early. */
308e5bcb 14854 switch (mode_cmd->pixel_format) {
57779d06 14855 case DRM_FORMAT_C8:
04b3924d
VS
14856 case DRM_FORMAT_RGB565:
14857 case DRM_FORMAT_XRGB8888:
14858 case DRM_FORMAT_ARGB8888:
57779d06
VS
14859 break;
14860 case DRM_FORMAT_XRGB1555:
c16ed4be 14861 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14862 DRM_DEBUG("unsupported pixel format: %s\n",
14863 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14864 return -EINVAL;
c16ed4be 14865 }
57779d06 14866 break;
57779d06 14867 case DRM_FORMAT_ABGR8888:
666a4537
WB
14868 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14869 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14870 DRM_DEBUG("unsupported pixel format: %s\n",
14871 drm_get_format_name(mode_cmd->pixel_format));
14872 return -EINVAL;
14873 }
14874 break;
14875 case DRM_FORMAT_XBGR8888:
04b3924d 14876 case DRM_FORMAT_XRGB2101010:
57779d06 14877 case DRM_FORMAT_XBGR2101010:
c16ed4be 14878 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14879 DRM_DEBUG("unsupported pixel format: %s\n",
14880 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14881 return -EINVAL;
c16ed4be 14882 }
b5626747 14883 break;
7531208b 14884 case DRM_FORMAT_ABGR2101010:
666a4537 14885 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14886 DRM_DEBUG("unsupported pixel format: %s\n",
14887 drm_get_format_name(mode_cmd->pixel_format));
14888 return -EINVAL;
14889 }
14890 break;
04b3924d
VS
14891 case DRM_FORMAT_YUYV:
14892 case DRM_FORMAT_UYVY:
14893 case DRM_FORMAT_YVYU:
14894 case DRM_FORMAT_VYUY:
c16ed4be 14895 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14896 DRM_DEBUG("unsupported pixel format: %s\n",
14897 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14898 return -EINVAL;
c16ed4be 14899 }
57cd6508
CW
14900 break;
14901 default:
4ee62c76
VS
14902 DRM_DEBUG("unsupported pixel format: %s\n",
14903 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14904 return -EINVAL;
14905 }
14906
90f9a336
VS
14907 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14908 if (mode_cmd->offsets[0] != 0)
14909 return -EINVAL;
14910
ec2c981e 14911 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14912 mode_cmd->pixel_format,
14913 mode_cmd->modifier[0]);
53155c0a
DV
14914 /* FIXME drm helper for size checks (especially planar formats)? */
14915 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14916 return -EINVAL;
14917
c7d73f6a
DV
14918 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14919 intel_fb->obj = obj;
14920
79e53945
JB
14921 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14922 if (ret) {
14923 DRM_ERROR("framebuffer init failed %d\n", ret);
14924 return ret;
14925 }
14926
0b05e1e0
VS
14927 intel_fb->obj->framebuffer_references++;
14928
79e53945
JB
14929 return 0;
14930}
14931
79e53945
JB
14932static struct drm_framebuffer *
14933intel_user_framebuffer_create(struct drm_device *dev,
14934 struct drm_file *filp,
1eb83451 14935 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14936{
dcb1394e 14937 struct drm_framebuffer *fb;
05394f39 14938 struct drm_i915_gem_object *obj;
76dc3769 14939 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14940
308e5bcb 14941 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14942 mode_cmd.handles[0]));
c8725226 14943 if (&obj->base == NULL)
cce13ff7 14944 return ERR_PTR(-ENOENT);
79e53945 14945
92907cbb 14946 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14947 if (IS_ERR(fb))
14948 drm_gem_object_unreference_unlocked(&obj->base);
14949
14950 return fb;
79e53945
JB
14951}
14952
0695726e 14953#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14954static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14955{
14956}
14957#endif
14958
79e53945 14959static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14960 .fb_create = intel_user_framebuffer_create,
0632fef6 14961 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14962 .atomic_check = intel_atomic_check,
14963 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14964 .atomic_state_alloc = intel_atomic_state_alloc,
14965 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14966};
14967
e70236a8
JB
14968/* Set up chip specific display functions */
14969static void intel_init_display(struct drm_device *dev)
14970{
14971 struct drm_i915_private *dev_priv = dev->dev_private;
14972
ee9300bb
DV
14973 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14974 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14975 else if (IS_CHERRYVIEW(dev))
14976 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14977 else if (IS_VALLEYVIEW(dev))
14978 dev_priv->display.find_dpll = vlv_find_best_dpll;
14979 else if (IS_PINEVIEW(dev))
14980 dev_priv->display.find_dpll = pnv_find_best_dpll;
14981 else
14982 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14983
bc8d7dff
DL
14984 if (INTEL_INFO(dev)->gen >= 9) {
14985 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14986 dev_priv->display.get_initial_plane_config =
14987 skylake_get_initial_plane_config;
bc8d7dff
DL
14988 dev_priv->display.crtc_compute_clock =
14989 haswell_crtc_compute_clock;
14990 dev_priv->display.crtc_enable = haswell_crtc_enable;
14991 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 14992 } else if (HAS_DDI(dev)) {
0e8ffe1b 14993 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14994 dev_priv->display.get_initial_plane_config =
14995 ironlake_get_initial_plane_config;
797d0259
ACO
14996 dev_priv->display.crtc_compute_clock =
14997 haswell_crtc_compute_clock;
4f771f10
PZ
14998 dev_priv->display.crtc_enable = haswell_crtc_enable;
14999 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 15000 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 15001 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15002 dev_priv->display.get_initial_plane_config =
15003 ironlake_get_initial_plane_config;
3fb37703
ACO
15004 dev_priv->display.crtc_compute_clock =
15005 ironlake_crtc_compute_clock;
76e5a89c
DV
15006 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15007 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 15008 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 15009 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15010 dev_priv->display.get_initial_plane_config =
15011 i9xx_get_initial_plane_config;
d6dfee7a 15012 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
15013 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15014 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15015 } else {
0e8ffe1b 15016 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15017 dev_priv->display.get_initial_plane_config =
15018 i9xx_get_initial_plane_config;
d6dfee7a 15019 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15020 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15021 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15022 }
e70236a8 15023
e70236a8 15024 /* Returns the core display clock speed */
ef11bdb3 15025 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
15026 dev_priv->display.get_display_clock_speed =
15027 skylake_get_display_clock_speed;
acd3f3d3
BP
15028 else if (IS_BROXTON(dev))
15029 dev_priv->display.get_display_clock_speed =
15030 broxton_get_display_clock_speed;
1652d19e
VS
15031 else if (IS_BROADWELL(dev))
15032 dev_priv->display.get_display_clock_speed =
15033 broadwell_get_display_clock_speed;
15034 else if (IS_HASWELL(dev))
15035 dev_priv->display.get_display_clock_speed =
15036 haswell_get_display_clock_speed;
666a4537 15037 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
15038 dev_priv->display.get_display_clock_speed =
15039 valleyview_get_display_clock_speed;
b37a6434
VS
15040 else if (IS_GEN5(dev))
15041 dev_priv->display.get_display_clock_speed =
15042 ilk_get_display_clock_speed;
a7c66cd8 15043 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 15044 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
15045 dev_priv->display.get_display_clock_speed =
15046 i945_get_display_clock_speed;
34edce2f
VS
15047 else if (IS_GM45(dev))
15048 dev_priv->display.get_display_clock_speed =
15049 gm45_get_display_clock_speed;
15050 else if (IS_CRESTLINE(dev))
15051 dev_priv->display.get_display_clock_speed =
15052 i965gm_get_display_clock_speed;
15053 else if (IS_PINEVIEW(dev))
15054 dev_priv->display.get_display_clock_speed =
15055 pnv_get_display_clock_speed;
15056 else if (IS_G33(dev) || IS_G4X(dev))
15057 dev_priv->display.get_display_clock_speed =
15058 g33_get_display_clock_speed;
e70236a8
JB
15059 else if (IS_I915G(dev))
15060 dev_priv->display.get_display_clock_speed =
15061 i915_get_display_clock_speed;
257a7ffc 15062 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
15063 dev_priv->display.get_display_clock_speed =
15064 i9xx_misc_get_display_clock_speed;
15065 else if (IS_I915GM(dev))
15066 dev_priv->display.get_display_clock_speed =
15067 i915gm_get_display_clock_speed;
15068 else if (IS_I865G(dev))
15069 dev_priv->display.get_display_clock_speed =
15070 i865_get_display_clock_speed;
f0f8a9ce 15071 else if (IS_I85X(dev))
e70236a8 15072 dev_priv->display.get_display_clock_speed =
1b1d2716 15073 i85x_get_display_clock_speed;
623e01e5
VS
15074 else { /* 830 */
15075 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15076 dev_priv->display.get_display_clock_speed =
15077 i830_get_display_clock_speed;
623e01e5 15078 }
e70236a8 15079
7c10a2b5 15080 if (IS_GEN5(dev)) {
3bb11b53 15081 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
15082 } else if (IS_GEN6(dev)) {
15083 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
15084 } else if (IS_IVYBRIDGE(dev)) {
15085 /* FIXME: detect B0+ stepping and use auto training */
15086 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 15087 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 15088 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
15089 if (IS_BROADWELL(dev)) {
15090 dev_priv->display.modeset_commit_cdclk =
15091 broadwell_modeset_commit_cdclk;
15092 dev_priv->display.modeset_calc_cdclk =
15093 broadwell_modeset_calc_cdclk;
15094 }
666a4537 15095 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
15096 dev_priv->display.modeset_commit_cdclk =
15097 valleyview_modeset_commit_cdclk;
15098 dev_priv->display.modeset_calc_cdclk =
15099 valleyview_modeset_calc_cdclk;
f8437dd1 15100 } else if (IS_BROXTON(dev)) {
27c329ed
ML
15101 dev_priv->display.modeset_commit_cdclk =
15102 broxton_modeset_commit_cdclk;
15103 dev_priv->display.modeset_calc_cdclk =
15104 broxton_modeset_calc_cdclk;
e70236a8 15105 }
8c9f3aaf 15106
8c9f3aaf
JB
15107 switch (INTEL_INFO(dev)->gen) {
15108 case 2:
15109 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15110 break;
15111
15112 case 3:
15113 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15114 break;
15115
15116 case 4:
15117 case 5:
15118 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15119 break;
15120
15121 case 6:
15122 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15123 break;
7c9017e5 15124 case 7:
4e0bbc31 15125 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15126 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15127 break;
830c81db 15128 case 9:
ba343e02
TU
15129 /* Drop through - unsupported since execlist only. */
15130 default:
15131 /* Default just returns -ENODEV to indicate unsupported */
15132 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15133 }
7bd688cd 15134
e39b999a 15135 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15136}
15137
b690e96c
JB
15138/*
15139 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15140 * resume, or other times. This quirk makes sure that's the case for
15141 * affected systems.
15142 */
0206e353 15143static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15144{
15145 struct drm_i915_private *dev_priv = dev->dev_private;
15146
15147 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15148 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15149}
15150
b6b5d049
VS
15151static void quirk_pipeb_force(struct drm_device *dev)
15152{
15153 struct drm_i915_private *dev_priv = dev->dev_private;
15154
15155 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15156 DRM_INFO("applying pipe b force quirk\n");
15157}
15158
435793df
KP
15159/*
15160 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15161 */
15162static void quirk_ssc_force_disable(struct drm_device *dev)
15163{
15164 struct drm_i915_private *dev_priv = dev->dev_private;
15165 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15166 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15167}
15168
4dca20ef 15169/*
5a15ab5b
CE
15170 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15171 * brightness value
4dca20ef
CE
15172 */
15173static void quirk_invert_brightness(struct drm_device *dev)
15174{
15175 struct drm_i915_private *dev_priv = dev->dev_private;
15176 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15177 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15178}
15179
9c72cc6f
SD
15180/* Some VBT's incorrectly indicate no backlight is present */
15181static void quirk_backlight_present(struct drm_device *dev)
15182{
15183 struct drm_i915_private *dev_priv = dev->dev_private;
15184 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15185 DRM_INFO("applying backlight present quirk\n");
15186}
15187
b690e96c
JB
15188struct intel_quirk {
15189 int device;
15190 int subsystem_vendor;
15191 int subsystem_device;
15192 void (*hook)(struct drm_device *dev);
15193};
15194
5f85f176
EE
15195/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15196struct intel_dmi_quirk {
15197 void (*hook)(struct drm_device *dev);
15198 const struct dmi_system_id (*dmi_id_list)[];
15199};
15200
15201static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15202{
15203 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15204 return 1;
15205}
15206
15207static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15208 {
15209 .dmi_id_list = &(const struct dmi_system_id[]) {
15210 {
15211 .callback = intel_dmi_reverse_brightness,
15212 .ident = "NCR Corporation",
15213 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15214 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15215 },
15216 },
15217 { } /* terminating entry */
15218 },
15219 .hook = quirk_invert_brightness,
15220 },
15221};
15222
c43b5634 15223static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15224 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15225 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15226
b690e96c
JB
15227 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15228 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15229
5f080c0f
VS
15230 /* 830 needs to leave pipe A & dpll A up */
15231 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15232
b6b5d049
VS
15233 /* 830 needs to leave pipe B & dpll B up */
15234 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15235
435793df
KP
15236 /* Lenovo U160 cannot use SSC on LVDS */
15237 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15238
15239 /* Sony Vaio Y cannot use SSC on LVDS */
15240 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15241
be505f64
AH
15242 /* Acer Aspire 5734Z must invert backlight brightness */
15243 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15244
15245 /* Acer/eMachines G725 */
15246 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15247
15248 /* Acer/eMachines e725 */
15249 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15250
15251 /* Acer/Packard Bell NCL20 */
15252 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15253
15254 /* Acer Aspire 4736Z */
15255 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15256
15257 /* Acer Aspire 5336 */
15258 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15259
15260 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15261 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15262
dfb3d47b
SD
15263 /* Acer C720 Chromebook (Core i3 4005U) */
15264 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15265
b2a9601c 15266 /* Apple Macbook 2,1 (Core 2 T7400) */
15267 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15268
1b9448b0
JN
15269 /* Apple Macbook 4,1 */
15270 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15271
d4967d8c
SD
15272 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15273 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15274
15275 /* HP Chromebook 14 (Celeron 2955U) */
15276 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15277
15278 /* Dell Chromebook 11 */
15279 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15280
15281 /* Dell Chromebook 11 (2015 version) */
15282 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15283};
15284
15285static void intel_init_quirks(struct drm_device *dev)
15286{
15287 struct pci_dev *d = dev->pdev;
15288 int i;
15289
15290 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15291 struct intel_quirk *q = &intel_quirks[i];
15292
15293 if (d->device == q->device &&
15294 (d->subsystem_vendor == q->subsystem_vendor ||
15295 q->subsystem_vendor == PCI_ANY_ID) &&
15296 (d->subsystem_device == q->subsystem_device ||
15297 q->subsystem_device == PCI_ANY_ID))
15298 q->hook(dev);
15299 }
5f85f176
EE
15300 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15301 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15302 intel_dmi_quirks[i].hook(dev);
15303 }
b690e96c
JB
15304}
15305
9cce37f4
JB
15306/* Disable the VGA plane that we never use */
15307static void i915_disable_vga(struct drm_device *dev)
15308{
15309 struct drm_i915_private *dev_priv = dev->dev_private;
15310 u8 sr1;
f0f59a00 15311 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15312
2b37c616 15313 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15314 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15315 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15316 sr1 = inb(VGA_SR_DATA);
15317 outb(sr1 | 1<<5, VGA_SR_DATA);
15318 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15319 udelay(300);
15320
01f5a626 15321 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15322 POSTING_READ(vga_reg);
15323}
15324
f817586c
DV
15325void intel_modeset_init_hw(struct drm_device *dev)
15326{
1a617b77
ML
15327 struct drm_i915_private *dev_priv = dev->dev_private;
15328
b6283055 15329 intel_update_cdclk(dev);
1a617b77
ML
15330
15331 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15332
f817586c 15333 intel_init_clock_gating(dev);
8090c6b9 15334 intel_enable_gt_powersave(dev);
f817586c
DV
15335}
15336
d93c0372
MR
15337/*
15338 * Calculate what we think the watermarks should be for the state we've read
15339 * out of the hardware and then immediately program those watermarks so that
15340 * we ensure the hardware settings match our internal state.
15341 *
15342 * We can calculate what we think WM's should be by creating a duplicate of the
15343 * current state (which was constructed during hardware readout) and running it
15344 * through the atomic check code to calculate new watermark values in the
15345 * state object.
15346 */
15347static void sanitize_watermarks(struct drm_device *dev)
15348{
15349 struct drm_i915_private *dev_priv = to_i915(dev);
15350 struct drm_atomic_state *state;
15351 struct drm_crtc *crtc;
15352 struct drm_crtc_state *cstate;
15353 struct drm_modeset_acquire_ctx ctx;
15354 int ret;
15355 int i;
15356
15357 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15358 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15359 return;
15360
15361 /*
15362 * We need to hold connection_mutex before calling duplicate_state so
15363 * that the connector loop is protected.
15364 */
15365 drm_modeset_acquire_init(&ctx, 0);
15366retry:
0cd1262d 15367 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15368 if (ret == -EDEADLK) {
15369 drm_modeset_backoff(&ctx);
15370 goto retry;
15371 } else if (WARN_ON(ret)) {
0cd1262d 15372 goto fail;
d93c0372
MR
15373 }
15374
15375 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15376 if (WARN_ON(IS_ERR(state)))
0cd1262d 15377 goto fail;
d93c0372 15378
ed4a6a7c
MR
15379 /*
15380 * Hardware readout is the only time we don't want to calculate
15381 * intermediate watermarks (since we don't trust the current
15382 * watermarks).
15383 */
15384 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15385
d93c0372
MR
15386 ret = intel_atomic_check(dev, state);
15387 if (ret) {
15388 /*
15389 * If we fail here, it means that the hardware appears to be
15390 * programmed in a way that shouldn't be possible, given our
15391 * understanding of watermark requirements. This might mean a
15392 * mistake in the hardware readout code or a mistake in the
15393 * watermark calculations for a given platform. Raise a WARN
15394 * so that this is noticeable.
15395 *
15396 * If this actually happens, we'll have to just leave the
15397 * BIOS-programmed watermarks untouched and hope for the best.
15398 */
15399 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15400 goto fail;
d93c0372
MR
15401 }
15402
15403 /* Write calculated watermark values back */
15404 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15405 for_each_crtc_in_state(state, crtc, cstate, i) {
15406 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15407
ed4a6a7c
MR
15408 cs->wm.need_postvbl_update = true;
15409 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15410 }
15411
15412 drm_atomic_state_free(state);
0cd1262d 15413fail:
d93c0372
MR
15414 drm_modeset_drop_locks(&ctx);
15415 drm_modeset_acquire_fini(&ctx);
15416}
15417
79e53945
JB
15418void intel_modeset_init(struct drm_device *dev)
15419{
652c393a 15420 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15421 int sprite, ret;
8cc87b75 15422 enum pipe pipe;
46f297fb 15423 struct intel_crtc *crtc;
79e53945
JB
15424
15425 drm_mode_config_init(dev);
15426
15427 dev->mode_config.min_width = 0;
15428 dev->mode_config.min_height = 0;
15429
019d96cb
DA
15430 dev->mode_config.preferred_depth = 24;
15431 dev->mode_config.prefer_shadow = 1;
15432
25bab385
TU
15433 dev->mode_config.allow_fb_modifiers = true;
15434
e6ecefaa 15435 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15436
b690e96c
JB
15437 intel_init_quirks(dev);
15438
1fa61106
ED
15439 intel_init_pm(dev);
15440
e3c74757
BW
15441 if (INTEL_INFO(dev)->num_pipes == 0)
15442 return;
15443
69f92f67
LW
15444 /*
15445 * There may be no VBT; and if the BIOS enabled SSC we can
15446 * just keep using it to avoid unnecessary flicker. Whereas if the
15447 * BIOS isn't using it, don't assume it will work even if the VBT
15448 * indicates as much.
15449 */
15450 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15451 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15452 DREF_SSC1_ENABLE);
15453
15454 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15455 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15456 bios_lvds_use_ssc ? "en" : "dis",
15457 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15458 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15459 }
15460 }
15461
e70236a8 15462 intel_init_display(dev);
7c10a2b5 15463 intel_init_audio(dev);
e70236a8 15464
a6c45cf0
CW
15465 if (IS_GEN2(dev)) {
15466 dev->mode_config.max_width = 2048;
15467 dev->mode_config.max_height = 2048;
15468 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15469 dev->mode_config.max_width = 4096;
15470 dev->mode_config.max_height = 4096;
79e53945 15471 } else {
a6c45cf0
CW
15472 dev->mode_config.max_width = 8192;
15473 dev->mode_config.max_height = 8192;
79e53945 15474 }
068be561 15475
dc41c154
VS
15476 if (IS_845G(dev) || IS_I865G(dev)) {
15477 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15478 dev->mode_config.cursor_height = 1023;
15479 } else if (IS_GEN2(dev)) {
068be561
DL
15480 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15481 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15482 } else {
15483 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15484 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15485 }
15486
5d4545ae 15487 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15488
28c97730 15489 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15490 INTEL_INFO(dev)->num_pipes,
15491 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15492
055e393f 15493 for_each_pipe(dev_priv, pipe) {
8cc87b75 15494 intel_crtc_init(dev, pipe);
3bdcfc0c 15495 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15496 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15497 if (ret)
06da8da2 15498 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15499 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15500 }
79e53945
JB
15501 }
15502
bfa7df01
VS
15503 intel_update_czclk(dev_priv);
15504 intel_update_cdclk(dev);
15505
e72f9fbf 15506 intel_shared_dpll_init(dev);
ee7b9f93 15507
9cce37f4
JB
15508 /* Just disable it once at startup */
15509 i915_disable_vga(dev);
79e53945 15510 intel_setup_outputs(dev);
11be49eb 15511
6e9f798d 15512 drm_modeset_lock_all(dev);
043e9bda 15513 intel_modeset_setup_hw_state(dev);
6e9f798d 15514 drm_modeset_unlock_all(dev);
46f297fb 15515
d3fcc808 15516 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15517 struct intel_initial_plane_config plane_config = {};
15518
46f297fb
JB
15519 if (!crtc->active)
15520 continue;
15521
46f297fb 15522 /*
46f297fb
JB
15523 * Note that reserving the BIOS fb up front prevents us
15524 * from stuffing other stolen allocations like the ring
15525 * on top. This prevents some ugliness at boot time, and
15526 * can even allow for smooth boot transitions if the BIOS
15527 * fb is large enough for the active pipe configuration.
15528 */
eeebeac5
ML
15529 dev_priv->display.get_initial_plane_config(crtc,
15530 &plane_config);
15531
15532 /*
15533 * If the fb is shared between multiple heads, we'll
15534 * just get the first one.
15535 */
15536 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15537 }
d93c0372
MR
15538
15539 /*
15540 * Make sure hardware watermarks really match the state we read out.
15541 * Note that we need to do this after reconstructing the BIOS fb's
15542 * since the watermark calculation done here will use pstate->fb.
15543 */
15544 sanitize_watermarks(dev);
2c7111db
CW
15545}
15546
7fad798e
DV
15547static void intel_enable_pipe_a(struct drm_device *dev)
15548{
15549 struct intel_connector *connector;
15550 struct drm_connector *crt = NULL;
15551 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15552 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15553
15554 /* We can't just switch on the pipe A, we need to set things up with a
15555 * proper mode and output configuration. As a gross hack, enable pipe A
15556 * by enabling the load detect pipe once. */
3a3371ff 15557 for_each_intel_connector(dev, connector) {
7fad798e
DV
15558 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15559 crt = &connector->base;
15560 break;
15561 }
15562 }
15563
15564 if (!crt)
15565 return;
15566
208bf9fd 15567 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15568 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15569}
15570
fa555837
DV
15571static bool
15572intel_check_plane_mapping(struct intel_crtc *crtc)
15573{
7eb552ae
BW
15574 struct drm_device *dev = crtc->base.dev;
15575 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15576 u32 val;
fa555837 15577
7eb552ae 15578 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15579 return true;
15580
649636ef 15581 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15582
15583 if ((val & DISPLAY_PLANE_ENABLE) &&
15584 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15585 return false;
15586
15587 return true;
15588}
15589
02e93c35
VS
15590static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15591{
15592 struct drm_device *dev = crtc->base.dev;
15593 struct intel_encoder *encoder;
15594
15595 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15596 return true;
15597
15598 return false;
15599}
15600
dd756198
VS
15601static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15602{
15603 struct drm_device *dev = encoder->base.dev;
15604 struct intel_connector *connector;
15605
15606 for_each_connector_on_encoder(dev, &encoder->base, connector)
15607 return true;
15608
15609 return false;
15610}
15611
24929352
DV
15612static void intel_sanitize_crtc(struct intel_crtc *crtc)
15613{
15614 struct drm_device *dev = crtc->base.dev;
15615 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15616 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15617
24929352 15618 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15619 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15620
d3eaf884 15621 /* restore vblank interrupts to correct state */
9625604c 15622 drm_crtc_vblank_reset(&crtc->base);
d297e103 15623 if (crtc->active) {
f9cd7b88
VS
15624 struct intel_plane *plane;
15625
9625604c 15626 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15627
15628 /* Disable everything but the primary plane */
15629 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15630 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15631 continue;
15632
15633 plane->disable_plane(&plane->base, &crtc->base);
15634 }
9625604c 15635 }
d3eaf884 15636
24929352 15637 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15638 * disable the crtc (and hence change the state) if it is wrong. Note
15639 * that gen4+ has a fixed plane -> pipe mapping. */
15640 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15641 bool plane;
15642
24929352
DV
15643 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15644 crtc->base.base.id);
15645
15646 /* Pipe has the wrong plane attached and the plane is active.
15647 * Temporarily change the plane mapping and disable everything
15648 * ... */
15649 plane = crtc->plane;
b70709a6 15650 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15651 crtc->plane = !plane;
b17d48e2 15652 intel_crtc_disable_noatomic(&crtc->base);
24929352 15653 crtc->plane = plane;
24929352 15654 }
24929352 15655
7fad798e
DV
15656 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15657 crtc->pipe == PIPE_A && !crtc->active) {
15658 /* BIOS forgot to enable pipe A, this mostly happens after
15659 * resume. Force-enable the pipe to fix this, the update_dpms
15660 * call below we restore the pipe to the right state, but leave
15661 * the required bits on. */
15662 intel_enable_pipe_a(dev);
15663 }
15664
24929352
DV
15665 /* Adjust the state of the output pipe according to whether we
15666 * have active connectors/encoders. */
02e93c35 15667 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15668 intel_crtc_disable_noatomic(&crtc->base);
24929352 15669
53d9f4e9 15670 if (crtc->active != crtc->base.state->active) {
02e93c35 15671 struct intel_encoder *encoder;
24929352
DV
15672
15673 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15674 * functions or because of calls to intel_crtc_disable_noatomic,
15675 * or because the pipe is force-enabled due to the
24929352
DV
15676 * pipe A quirk. */
15677 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15678 crtc->base.base.id,
83d65738 15679 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15680 crtc->active ? "enabled" : "disabled");
15681
4be40c98 15682 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15683 crtc->base.state->active = crtc->active;
24929352 15684 crtc->base.enabled = crtc->active;
2aa974c9 15685 crtc->base.state->connector_mask = 0;
e87a52b3 15686 crtc->base.state->encoder_mask = 0;
24929352
DV
15687
15688 /* Because we only establish the connector -> encoder ->
15689 * crtc links if something is active, this means the
15690 * crtc is now deactivated. Break the links. connector
15691 * -> encoder links are only establish when things are
15692 * actually up, hence no need to break them. */
15693 WARN_ON(crtc->active);
15694
2d406bb0 15695 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15696 encoder->base.crtc = NULL;
24929352 15697 }
c5ab3bc0 15698
a3ed6aad 15699 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15700 /*
15701 * We start out with underrun reporting disabled to avoid races.
15702 * For correct bookkeeping mark this on active crtcs.
15703 *
c5ab3bc0
DV
15704 * Also on gmch platforms we dont have any hardware bits to
15705 * disable the underrun reporting. Which means we need to start
15706 * out with underrun reporting disabled also on inactive pipes,
15707 * since otherwise we'll complain about the garbage we read when
15708 * e.g. coming up after runtime pm.
15709 *
4cc31489
DV
15710 * No protection against concurrent access is required - at
15711 * worst a fifo underrun happens which also sets this to false.
15712 */
15713 crtc->cpu_fifo_underrun_disabled = true;
15714 crtc->pch_fifo_underrun_disabled = true;
15715 }
24929352
DV
15716}
15717
15718static void intel_sanitize_encoder(struct intel_encoder *encoder)
15719{
15720 struct intel_connector *connector;
15721 struct drm_device *dev = encoder->base.dev;
15722
15723 /* We need to check both for a crtc link (meaning that the
15724 * encoder is active and trying to read from a pipe) and the
15725 * pipe itself being active. */
15726 bool has_active_crtc = encoder->base.crtc &&
15727 to_intel_crtc(encoder->base.crtc)->active;
15728
dd756198 15729 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15730 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15731 encoder->base.base.id,
8e329a03 15732 encoder->base.name);
24929352
DV
15733
15734 /* Connector is active, but has no active pipe. This is
15735 * fallout from our resume register restoring. Disable
15736 * the encoder manually again. */
15737 if (encoder->base.crtc) {
15738 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15739 encoder->base.base.id,
8e329a03 15740 encoder->base.name);
24929352 15741 encoder->disable(encoder);
a62d1497
VS
15742 if (encoder->post_disable)
15743 encoder->post_disable(encoder);
24929352 15744 }
7f1950fb 15745 encoder->base.crtc = NULL;
24929352
DV
15746
15747 /* Inconsistent output/port/pipe state happens presumably due to
15748 * a bug in one of the get_hw_state functions. Or someplace else
15749 * in our code, like the register restore mess on resume. Clamp
15750 * things to off as a safer default. */
3a3371ff 15751 for_each_intel_connector(dev, connector) {
24929352
DV
15752 if (connector->encoder != encoder)
15753 continue;
7f1950fb
EE
15754 connector->base.dpms = DRM_MODE_DPMS_OFF;
15755 connector->base.encoder = NULL;
24929352
DV
15756 }
15757 }
15758 /* Enabled encoders without active connectors will be fixed in
15759 * the crtc fixup. */
15760}
15761
04098753 15762void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15763{
15764 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15765 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15766
04098753
ID
15767 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15768 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15769 i915_disable_vga(dev);
15770 }
15771}
15772
15773void i915_redisable_vga(struct drm_device *dev)
15774{
15775 struct drm_i915_private *dev_priv = dev->dev_private;
15776
8dc8a27c
PZ
15777 /* This function can be called both from intel_modeset_setup_hw_state or
15778 * at a very early point in our resume sequence, where the power well
15779 * structures are not yet restored. Since this function is at a very
15780 * paranoid "someone might have enabled VGA while we were not looking"
15781 * level, just check if the power well is enabled instead of trying to
15782 * follow the "don't touch the power well if we don't need it" policy
15783 * the rest of the driver uses. */
6392f847 15784 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15785 return;
15786
04098753 15787 i915_redisable_vga_power_on(dev);
6392f847
ID
15788
15789 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15790}
15791
f9cd7b88 15792static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15793{
f9cd7b88 15794 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15795
f9cd7b88 15796 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15797}
15798
f9cd7b88
VS
15799/* FIXME read out full plane state for all planes */
15800static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15801{
b26d3ea3 15802 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15803 struct intel_plane_state *plane_state =
b26d3ea3 15804 to_intel_plane_state(primary->state);
d032ffa0 15805
19b8d387 15806 plane_state->visible = crtc->active &&
b26d3ea3
ML
15807 primary_get_hw_state(to_intel_plane(primary));
15808
15809 if (plane_state->visible)
15810 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15811}
15812
30e984df 15813static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15814{
15815 struct drm_i915_private *dev_priv = dev->dev_private;
15816 enum pipe pipe;
24929352
DV
15817 struct intel_crtc *crtc;
15818 struct intel_encoder *encoder;
15819 struct intel_connector *connector;
5358901f 15820 int i;
24929352 15821
565602d7
ML
15822 dev_priv->active_crtcs = 0;
15823
d3fcc808 15824 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15825 struct intel_crtc_state *crtc_state = crtc->config;
15826 int pixclk = 0;
3b117c8f 15827
565602d7
ML
15828 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15829 memset(crtc_state, 0, sizeof(*crtc_state));
15830 crtc_state->base.crtc = &crtc->base;
24929352 15831
565602d7
ML
15832 crtc_state->base.active = crtc_state->base.enable =
15833 dev_priv->display.get_pipe_config(crtc, crtc_state);
15834
15835 crtc->base.enabled = crtc_state->base.enable;
15836 crtc->active = crtc_state->base.active;
15837
15838 if (crtc_state->base.active) {
15839 dev_priv->active_crtcs |= 1 << crtc->pipe;
15840
15841 if (IS_BROADWELL(dev_priv)) {
15842 pixclk = ilk_pipe_pixel_rate(crtc_state);
15843
15844 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15845 if (crtc_state->ips_enabled)
15846 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15847 } else if (IS_VALLEYVIEW(dev_priv) ||
15848 IS_CHERRYVIEW(dev_priv) ||
15849 IS_BROXTON(dev_priv))
15850 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15851 else
15852 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15853 }
15854
15855 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15856
f9cd7b88 15857 readout_plane_state(crtc);
24929352
DV
15858
15859 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15860 crtc->base.base.id,
15861 crtc->active ? "enabled" : "disabled");
15862 }
15863
5358901f
DV
15864 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15865 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15866
3e369b76
ACO
15867 pll->on = pll->get_hw_state(dev_priv, pll,
15868 &pll->config.hw_state);
5358901f 15869 pll->active = 0;
3e369b76 15870 pll->config.crtc_mask = 0;
d3fcc808 15871 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15872 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15873 pll->active++;
3e369b76 15874 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15875 }
5358901f 15876 }
5358901f 15877
1e6f2ddc 15878 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15879 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15880
3e369b76 15881 if (pll->config.crtc_mask)
bd2bb1b9 15882 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15883 }
15884
b2784e15 15885 for_each_intel_encoder(dev, encoder) {
24929352
DV
15886 pipe = 0;
15887
15888 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15889 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15890 encoder->base.crtc = &crtc->base;
6e3c9717 15891 encoder->get_config(encoder, crtc->config);
24929352
DV
15892 } else {
15893 encoder->base.crtc = NULL;
15894 }
15895
6f2bcceb 15896 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15897 encoder->base.base.id,
8e329a03 15898 encoder->base.name,
24929352 15899 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15900 pipe_name(pipe));
24929352
DV
15901 }
15902
3a3371ff 15903 for_each_intel_connector(dev, connector) {
24929352
DV
15904 if (connector->get_hw_state(connector)) {
15905 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15906
15907 encoder = connector->encoder;
15908 connector->base.encoder = &encoder->base;
15909
15910 if (encoder->base.crtc &&
15911 encoder->base.crtc->state->active) {
15912 /*
15913 * This has to be done during hardware readout
15914 * because anything calling .crtc_disable may
15915 * rely on the connector_mask being accurate.
15916 */
15917 encoder->base.crtc->state->connector_mask |=
15918 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15919 encoder->base.crtc->state->encoder_mask |=
15920 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15921 }
15922
24929352
DV
15923 } else {
15924 connector->base.dpms = DRM_MODE_DPMS_OFF;
15925 connector->base.encoder = NULL;
15926 }
15927 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15928 connector->base.base.id,
c23cc417 15929 connector->base.name,
24929352
DV
15930 connector->base.encoder ? "enabled" : "disabled");
15931 }
7f4c6284
VS
15932
15933 for_each_intel_crtc(dev, crtc) {
15934 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15935
15936 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15937 if (crtc->base.state->active) {
15938 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15939 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15940 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15941
15942 /*
15943 * The initial mode needs to be set in order to keep
15944 * the atomic core happy. It wants a valid mode if the
15945 * crtc's enabled, so we do the above call.
15946 *
15947 * At this point some state updated by the connectors
15948 * in their ->detect() callback has not run yet, so
15949 * no recalculation can be done yet.
15950 *
15951 * Even if we could do a recalculation and modeset
15952 * right now it would cause a double modeset if
15953 * fbdev or userspace chooses a different initial mode.
15954 *
15955 * If that happens, someone indicated they wanted a
15956 * mode change, which means it's safe to do a full
15957 * recalculation.
15958 */
15959 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15960
15961 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15962 update_scanline_offset(crtc);
7f4c6284
VS
15963 }
15964 }
30e984df
DV
15965}
15966
043e9bda
ML
15967/* Scan out the current hw modeset state,
15968 * and sanitizes it to the current state
15969 */
15970static void
15971intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15972{
15973 struct drm_i915_private *dev_priv = dev->dev_private;
15974 enum pipe pipe;
30e984df
DV
15975 struct intel_crtc *crtc;
15976 struct intel_encoder *encoder;
35c95375 15977 int i;
30e984df
DV
15978
15979 intel_modeset_readout_hw_state(dev);
24929352
DV
15980
15981 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15982 for_each_intel_encoder(dev, encoder) {
24929352
DV
15983 intel_sanitize_encoder(encoder);
15984 }
15985
055e393f 15986 for_each_pipe(dev_priv, pipe) {
24929352
DV
15987 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15988 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15989 intel_dump_pipe_config(crtc, crtc->config,
15990 "[setup_hw_state]");
24929352 15991 }
9a935856 15992
d29b2f9d
ACO
15993 intel_modeset_update_connector_atomic_state(dev);
15994
35c95375
DV
15995 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15996 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15997
15998 if (!pll->on || pll->active)
15999 continue;
16000
16001 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16002
16003 pll->disable(dev_priv, pll);
16004 pll->on = false;
16005 }
16006
666a4537 16007 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
16008 vlv_wm_get_hw_state(dev);
16009 else if (IS_GEN9(dev))
3078999f
PB
16010 skl_wm_get_hw_state(dev);
16011 else if (HAS_PCH_SPLIT(dev))
243e6a44 16012 ilk_wm_get_hw_state(dev);
292b990e
ML
16013
16014 for_each_intel_crtc(dev, crtc) {
16015 unsigned long put_domains;
16016
74bff5f9 16017 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16018 if (WARN_ON(put_domains))
16019 modeset_put_power_domains(dev_priv, put_domains);
16020 }
16021 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16022
16023 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16024}
7d0bc1ea 16025
043e9bda
ML
16026void intel_display_resume(struct drm_device *dev)
16027{
e2c8b870
ML
16028 struct drm_i915_private *dev_priv = to_i915(dev);
16029 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16030 struct drm_modeset_acquire_ctx ctx;
043e9bda 16031 int ret;
e2c8b870 16032 bool setup = false;
f30da187 16033
e2c8b870 16034 dev_priv->modeset_restore_state = NULL;
043e9bda 16035
ea49c9ac
ML
16036 /*
16037 * This is a cludge because with real atomic modeset mode_config.mutex
16038 * won't be taken. Unfortunately some probed state like
16039 * audio_codec_enable is still protected by mode_config.mutex, so lock
16040 * it here for now.
16041 */
16042 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16043 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16044
e2c8b870
ML
16045retry:
16046 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 16047
e2c8b870
ML
16048 if (ret == 0 && !setup) {
16049 setup = true;
043e9bda 16050
e2c8b870
ML
16051 intel_modeset_setup_hw_state(dev);
16052 i915_redisable_vga(dev);
45e2b5f6 16053 }
8af6cf88 16054
e2c8b870
ML
16055 if (ret == 0 && state) {
16056 struct drm_crtc_state *crtc_state;
16057 struct drm_crtc *crtc;
16058 int i;
043e9bda 16059
e2c8b870
ML
16060 state->acquire_ctx = &ctx;
16061
16062 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16063 /*
16064 * Force recalculation even if we restore
16065 * current state. With fast modeset this may not result
16066 * in a modeset when the state is compatible.
16067 */
16068 crtc_state->mode_changed = true;
16069 }
16070
16071 ret = drm_atomic_commit(state);
043e9bda
ML
16072 }
16073
e2c8b870
ML
16074 if (ret == -EDEADLK) {
16075 drm_modeset_backoff(&ctx);
16076 goto retry;
16077 }
043e9bda 16078
e2c8b870
ML
16079 drm_modeset_drop_locks(&ctx);
16080 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16081 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16082
e2c8b870
ML
16083 if (ret) {
16084 DRM_ERROR("Restoring old state failed with %i\n", ret);
16085 drm_atomic_state_free(state);
16086 }
2c7111db
CW
16087}
16088
16089void intel_modeset_gem_init(struct drm_device *dev)
16090{
484b41dd 16091 struct drm_crtc *c;
2ff8fde1 16092 struct drm_i915_gem_object *obj;
e0d6149b 16093 int ret;
484b41dd 16094
ae48434c 16095 intel_init_gt_powersave(dev);
ae48434c 16096
1833b134 16097 intel_modeset_init_hw(dev);
02e792fb
DV
16098
16099 intel_setup_overlay(dev);
484b41dd
JB
16100
16101 /*
16102 * Make sure any fbs we allocated at startup are properly
16103 * pinned & fenced. When we do the allocation it's too early
16104 * for this.
16105 */
70e1e0ec 16106 for_each_crtc(dev, c) {
2ff8fde1
MR
16107 obj = intel_fb_obj(c->primary->fb);
16108 if (obj == NULL)
484b41dd
JB
16109 continue;
16110
e0d6149b
TU
16111 mutex_lock(&dev->struct_mutex);
16112 ret = intel_pin_and_fence_fb_obj(c->primary,
16113 c->primary->fb,
7580d774 16114 c->primary->state);
e0d6149b
TU
16115 mutex_unlock(&dev->struct_mutex);
16116 if (ret) {
484b41dd
JB
16117 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16118 to_intel_crtc(c)->pipe);
66e514c1
DA
16119 drm_framebuffer_unreference(c->primary->fb);
16120 c->primary->fb = NULL;
36750f28 16121 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16122 update_state_fb(c->primary);
36750f28 16123 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16124 }
16125 }
0962c3c9
VS
16126
16127 intel_backlight_register(dev);
79e53945
JB
16128}
16129
4932e2c3
ID
16130void intel_connector_unregister(struct intel_connector *intel_connector)
16131{
16132 struct drm_connector *connector = &intel_connector->base;
16133
16134 intel_panel_destroy_backlight(connector);
34ea3d38 16135 drm_connector_unregister(connector);
4932e2c3
ID
16136}
16137
79e53945
JB
16138void intel_modeset_cleanup(struct drm_device *dev)
16139{
652c393a 16140 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16141 struct intel_connector *connector;
652c393a 16142
2eb5252e
ID
16143 intel_disable_gt_powersave(dev);
16144
0962c3c9
VS
16145 intel_backlight_unregister(dev);
16146
fd0c0642
DV
16147 /*
16148 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16149 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16150 * experience fancy races otherwise.
16151 */
2aeb7d3a 16152 intel_irq_uninstall(dev_priv);
eb21b92b 16153
fd0c0642
DV
16154 /*
16155 * Due to the hpd irq storm handling the hotplug work can re-arm the
16156 * poll handlers. Hence disable polling after hpd handling is shut down.
16157 */
f87ea761 16158 drm_kms_helper_poll_fini(dev);
fd0c0642 16159
723bfd70
JB
16160 intel_unregister_dsm_handler();
16161
c937ab3e 16162 intel_fbc_global_disable(dev_priv);
69341a5e 16163
1630fe75
CW
16164 /* flush any delayed tasks or pending work */
16165 flush_scheduled_work();
16166
db31af1d 16167 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16168 for_each_intel_connector(dev, connector)
16169 connector->unregister(connector);
d9255d57 16170
79e53945 16171 drm_mode_config_cleanup(dev);
4d7bb011
DV
16172
16173 intel_cleanup_overlay(dev);
ae48434c 16174
ae48434c 16175 intel_cleanup_gt_powersave(dev);
f5949141
DV
16176
16177 intel_teardown_gmbus(dev);
79e53945
JB
16178}
16179
f1c79df3
ZW
16180/*
16181 * Return which encoder is currently attached for connector.
16182 */
df0e9248 16183struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16184{
df0e9248
CW
16185 return &intel_attached_encoder(connector)->base;
16186}
f1c79df3 16187
df0e9248
CW
16188void intel_connector_attach_encoder(struct intel_connector *connector,
16189 struct intel_encoder *encoder)
16190{
16191 connector->encoder = encoder;
16192 drm_mode_connector_attach_encoder(&connector->base,
16193 &encoder->base);
79e53945 16194}
28d52043
DA
16195
16196/*
16197 * set vga decode state - true == enable VGA decode
16198 */
16199int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16200{
16201 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16202 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16203 u16 gmch_ctrl;
16204
75fa041d
CW
16205 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16206 DRM_ERROR("failed to read control word\n");
16207 return -EIO;
16208 }
16209
c0cc8a55
CW
16210 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16211 return 0;
16212
28d52043
DA
16213 if (state)
16214 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16215 else
16216 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16217
16218 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16219 DRM_ERROR("failed to write control word\n");
16220 return -EIO;
16221 }
16222
28d52043
DA
16223 return 0;
16224}
c4a1d9e4 16225
c4a1d9e4 16226struct intel_display_error_state {
ff57f1b0
PZ
16227
16228 u32 power_well_driver;
16229
63b66e5b
CW
16230 int num_transcoders;
16231
c4a1d9e4
CW
16232 struct intel_cursor_error_state {
16233 u32 control;
16234 u32 position;
16235 u32 base;
16236 u32 size;
52331309 16237 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16238
16239 struct intel_pipe_error_state {
ddf9c536 16240 bool power_domain_on;
c4a1d9e4 16241 u32 source;
f301b1e1 16242 u32 stat;
52331309 16243 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16244
16245 struct intel_plane_error_state {
16246 u32 control;
16247 u32 stride;
16248 u32 size;
16249 u32 pos;
16250 u32 addr;
16251 u32 surface;
16252 u32 tile_offset;
52331309 16253 } plane[I915_MAX_PIPES];
63b66e5b
CW
16254
16255 struct intel_transcoder_error_state {
ddf9c536 16256 bool power_domain_on;
63b66e5b
CW
16257 enum transcoder cpu_transcoder;
16258
16259 u32 conf;
16260
16261 u32 htotal;
16262 u32 hblank;
16263 u32 hsync;
16264 u32 vtotal;
16265 u32 vblank;
16266 u32 vsync;
16267 } transcoder[4];
c4a1d9e4
CW
16268};
16269
16270struct intel_display_error_state *
16271intel_display_capture_error_state(struct drm_device *dev)
16272{
fbee40df 16273 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16274 struct intel_display_error_state *error;
63b66e5b
CW
16275 int transcoders[] = {
16276 TRANSCODER_A,
16277 TRANSCODER_B,
16278 TRANSCODER_C,
16279 TRANSCODER_EDP,
16280 };
c4a1d9e4
CW
16281 int i;
16282
63b66e5b
CW
16283 if (INTEL_INFO(dev)->num_pipes == 0)
16284 return NULL;
16285
9d1cb914 16286 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16287 if (error == NULL)
16288 return NULL;
16289
190be112 16290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16291 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16292
055e393f 16293 for_each_pipe(dev_priv, i) {
ddf9c536 16294 error->pipe[i].power_domain_on =
f458ebbc
DV
16295 __intel_display_power_is_enabled(dev_priv,
16296 POWER_DOMAIN_PIPE(i));
ddf9c536 16297 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16298 continue;
16299
5efb3e28
VS
16300 error->cursor[i].control = I915_READ(CURCNTR(i));
16301 error->cursor[i].position = I915_READ(CURPOS(i));
16302 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16303
16304 error->plane[i].control = I915_READ(DSPCNTR(i));
16305 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16306 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16307 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16308 error->plane[i].pos = I915_READ(DSPPOS(i));
16309 }
ca291363
PZ
16310 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16311 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16312 if (INTEL_INFO(dev)->gen >= 4) {
16313 error->plane[i].surface = I915_READ(DSPSURF(i));
16314 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16315 }
16316
c4a1d9e4 16317 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16318
3abfce77 16319 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16320 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16321 }
16322
16323 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16324 if (HAS_DDI(dev_priv->dev))
16325 error->num_transcoders++; /* Account for eDP. */
16326
16327 for (i = 0; i < error->num_transcoders; i++) {
16328 enum transcoder cpu_transcoder = transcoders[i];
16329
ddf9c536 16330 error->transcoder[i].power_domain_on =
f458ebbc 16331 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16332 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16333 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16334 continue;
16335
63b66e5b
CW
16336 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16337
16338 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16339 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16340 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16341 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16342 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16343 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16344 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16345 }
16346
16347 return error;
16348}
16349
edc3d884
MK
16350#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16351
c4a1d9e4 16352void
edc3d884 16353intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16354 struct drm_device *dev,
16355 struct intel_display_error_state *error)
16356{
055e393f 16357 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16358 int i;
16359
63b66e5b
CW
16360 if (!error)
16361 return;
16362
edc3d884 16363 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16364 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16365 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16366 error->power_well_driver);
055e393f 16367 for_each_pipe(dev_priv, i) {
edc3d884 16368 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16369 err_printf(m, " Power: %s\n",
87ad3212 16370 onoff(error->pipe[i].power_domain_on));
edc3d884 16371 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16372 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16373
16374 err_printf(m, "Plane [%d]:\n", i);
16375 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16376 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16377 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16378 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16379 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16380 }
4b71a570 16381 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16382 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16383 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16384 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16385 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16386 }
16387
edc3d884
MK
16388 err_printf(m, "Cursor [%d]:\n", i);
16389 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16390 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16391 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16392 }
63b66e5b
CW
16393
16394 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16395 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16396 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16397 err_printf(m, " Power: %s\n",
87ad3212 16398 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16399 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16400 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16401 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16402 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16403 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16404 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16405 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16406 }
c4a1d9e4 16407}