]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Use the size/type of address space to make decisions
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
db18b6a6 40#include "intel_dsi.h"
e5510fac 41#include "i915_trace.h"
319c1d42 42#include <drm/drm_atomic.h>
c196e1d6 43#include <drm/drm_atomic_helper.h>
760285e7
DH
44#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
465c120c
MR
46#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
c0f372b3 48#include <linux/dma_remapping.h>
fd8e058a 49#include <linux/reservation.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
1c74eeaf
NM
118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 123static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
e7457a9a 125
d4906093 126struct intel_limit {
4c5def93
ACO
127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
d4906093 135};
79e53945 136
bfa7df01 137/* returns HPLL frequency in kHz */
49cd97a3 138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
bfa7df01
VS
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
c30fec65
VS
151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
153{
154 u32 val;
155 int divider;
156
bfa7df01
VS
157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
c30fec65
VS
167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
7ff89ca2
VS
170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
c30fec65
VS
172{
173 if (dev_priv->hpll_freq == 0)
49cd97a3 174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
c30fec65
VS
175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
bfa7df01
VS
178}
179
bfa7df01
VS
180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
666a4537 182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
021357ac 191static inline u32 /* units of 100MHz */
21a727b3
VS
192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
021357ac 194{
21a727b3
VS
195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 199 else
21a727b3 200 return 270000;
021357ac
CW
201}
202
1b6f4958 203static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 204 .dot = { .min = 25000, .max = 350000 },
9c333719 205 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 206 .n = { .min = 2, .max = 16 },
0206e353
AJ
207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
214};
215
1b6f4958 216static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 217 .dot = { .min = 25000, .max = 350000 },
9c333719 218 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 219 .n = { .min = 2, .max = 16 },
5d536e28
DV
220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
1b6f4958 229static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 230 .dot = { .min = 25000, .max = 350000 },
9c333719 231 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 232 .n = { .min = 2, .max = 16 },
0206e353
AJ
233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
e4b36699 240};
273e27ca 241
1b6f4958 242static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
253};
254
1b6f4958 255static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
266};
267
273e27ca 268
1b6f4958 269static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
044c7c41 281 },
e4b36699
KP
282};
283
1b6f4958 284static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
295};
296
1b6f4958 297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
044c7c41 308 },
e4b36699
KP
309};
310
1b6f4958 311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
044c7c41 322 },
e4b36699
KP
323};
324
1b6f4958 325static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 328 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
273e27ca 331 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
338};
339
1b6f4958 340static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
351};
352
273e27ca
EA
353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
1b6f4958 358static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
382};
383
1b6f4958 384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
395};
396
273e27ca 397/* LVDS 100mhz refclk limits. */
1b6f4958 398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
0206e353 406 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
409};
410
1b6f4958 411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
0206e353 419 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
422};
423
1b6f4958 424static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 432 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 433 .n = { .min = 1, .max = 7 },
a0c4da24
JB
434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
b99ab663 436 .p1 = { .min = 2, .max = 3 },
5fdc9c49 437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
438};
439
1b6f4958 440static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 448 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
1b6f4958 456static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
e6292556 459 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
cdba954e
ACO
468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
fc596660 471 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
472}
473
dccbea3b
ID
474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
f2b115e6 482/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 484{
2177832f
SL
485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
ed5ca77e 487 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 488 return 0;
fb03ac01
VS
489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
491
492 return clock->dot;
2177832f
SL
493}
494
7429e9d4
DV
495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
9e2c8475 500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 501{
7429e9d4 502 clock->m = i9xx_dpll_compute_m(clock);
79e53945 503 clock->p = clock->p1 * clock->p2;
ed5ca77e 504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 505 return 0;
fb03ac01
VS
506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
508
509 return clock->dot;
79e53945
JB
510}
511
9e2c8475 512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 517 return 0;
589eca67
ID
518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
520
521 return clock->dot / 5;
589eca67
ID
522}
523
9e2c8475 524int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 529 return 0;
ef9348c8
CML
530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
533
534 return clock->dot / 5;
ef9348c8
CML
535}
536
7c04d1d9 537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
e2d214ae 543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 544 const struct intel_limit *limit,
9e2c8475 545 const struct dpll *clock)
79e53945 546{
f01b7962
VS
547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
79e53945 549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 550 INTELPllInvalid("p1 out of range\n");
79e53945 551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 552 INTELPllInvalid("m2 out of range\n");
79e53945 553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 554 INTELPllInvalid("m1 out of range\n");
f01b7962 555
e2d214ae 556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
cc3f90f0 557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
f01b7962
VS
558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
e2d214ae 561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
cc3f90f0 562 !IS_GEN9_LP(dev_priv)) {
f01b7962
VS
563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
79e53945 569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 570 INTELPllInvalid("vco out of range\n");
79e53945
JB
571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 575 INTELPllInvalid("dot out of range\n");
79e53945
JB
576
577 return true;
578}
579
3b1429d9 580static int
1b6f4958 581i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
582 const struct intel_crtc_state *crtc_state,
583 int target)
79e53945 584{
3b1429d9 585 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 586
2d84d2b3 587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 588 /*
a210b028
DV
589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
79e53945 592 */
1974cad0 593 if (intel_is_dual_link_lvds(dev))
3b1429d9 594 return limit->p2.p2_fast;
79e53945 595 else
3b1429d9 596 return limit->p2.p2_slow;
79e53945
JB
597 } else {
598 if (target < limit->p2.dot_limit)
3b1429d9 599 return limit->p2.p2_slow;
79e53945 600 else
3b1429d9 601 return limit->p2.p2_fast;
79e53945 602 }
3b1429d9
VS
603}
604
70e8aa21
ACO
605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
3b1429d9 615static bool
1b6f4958 616i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 617 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
3b1429d9
VS
620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 622 struct dpll clock;
3b1429d9 623 int err = target;
79e53945 624
0206e353 625 memset(best_clock, 0, sizeof(*best_clock));
79e53945 626
3b1429d9
VS
627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
42158660
ZY
629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 633 if (clock.m2 >= clock.m1)
42158660
ZY
634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
639 int this_err;
640
dccbea3b 641 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
ac58c3f0
DV
644 &clock))
645 continue;
646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
70e8aa21
ACO
663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
ac58c3f0 673static bool
1b6f4958 674pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 675 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
79e53945 678{
3b1429d9 679 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 680 struct dpll clock;
79e53945
JB
681 int err = target;
682
0206e353 683 memset(best_clock, 0, sizeof(*best_clock));
79e53945 684
3b1429d9
VS
685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
42158660
ZY
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
695 int this_err;
696
dccbea3b 697 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
1b894b59 700 &clock))
79e53945 701 continue;
cec2f356
SP
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
79e53945
JB
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
997c030c
ACO
719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
997c030c 728 */
d4906093 729static bool
1b6f4958 730g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 731 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
d4906093 734{
3b1429d9 735 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 736 struct dpll clock;
d4906093 737 int max_n;
3b1429d9 738 bool found = false;
6ba770dc
AJ
739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
741
742 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
d4906093 746 max_n = limit->n.max;
f77f13e2 747 /* based on hardware requirement, prefer smaller n to precision */
d4906093 748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 749 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
dccbea3b 758 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
1b894b59 761 &clock))
d4906093 762 continue;
1b894b59
CW
763
764 this_err = abs(clock.dot - target);
d4906093
ML
765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
2c07245f
ZW
775 return found;
776}
777
d5dd62bd
ID
778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
d5dd62bd
ID
785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
9ca3ba01
ID
788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
920a14b2 792 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
24be4e46
ID
798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
d5dd62bd
ID
801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
65b3d6a9
ACO
818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
a0c4da24 823static bool
1b6f4958 824vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 825 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
a0c4da24 828{
a93e255f 829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 830 struct drm_device *dev = crtc->base.dev;
9e2c8475 831 struct dpll clock;
69e4f900 832 unsigned int bestppm = 1000000;
27e639bf
VS
833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 835 bool found = false;
a0c4da24 836
6b4bf1c4
VS
837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
840
841 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 846 clock.p = clock.p1 * clock.p2;
a0c4da24 847 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 849 unsigned int ppm;
69e4f900 850
6b4bf1c4
VS
851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
853
dccbea3b 854 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 855
e2d214ae
TU
856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
f01b7962 858 &clock))
43b0ac53
VS
859 continue;
860
d5dd62bd
ID
861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
6b4bf1c4 866
d5dd62bd
ID
867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
a0c4da24
JB
870 }
871 }
872 }
873 }
a0c4da24 874
49e497ef 875 return found;
a0c4da24 876}
a4fc5ed6 877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
ef9348c8 883static bool
1b6f4958 884chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
ef9348c8 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9ca3ba01 891 unsigned int best_error_ppm;
9e2c8475 892 struct dpll clock;
ef9348c8
CML
893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 897 best_error_ppm = 1000000;
ef9348c8
CML
898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 911 unsigned int error_ppm;
ef9348c8
CML
912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
dccbea3b 923 chv_calc_dpll_params(refclk, &clock);
ef9348c8 924
e2d214ae 925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
926 continue;
927
9ca3ba01
ID
928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
ef9348c8
CML
935 }
936 }
937
938 return found;
939}
940
5ab7b0b7 941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 942 struct dpll *best_clock)
5ab7b0b7 943{
65b3d6a9 944 int refclk = 100000;
1b6f4958 945 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 946
65b3d6a9 947 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
948 target_clock, refclk, NULL, best_clock);
949}
950
525b9311 951bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 952{
20ddf665
VS
953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
241bfc38 956 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
957 * as Haswell has gained clock readout/fastboot support.
958 *
66e514c1 959 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 960 * properly reconstruct framebuffers.
c3d1f436
MR
961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
20ddf665 965 */
525b9311
VS
966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
968}
969
a5c961d1
PZ
970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
98187836 973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 974
e2af48c6 975 return crtc->config->cpu_transcoder;
a5c961d1
PZ
976}
977
6315b5d3 978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
fbf49ea2 979{
f0f59a00 980 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
981 u32 line1, line2;
982 u32 line_mask;
983
5db94019 984 if (IS_GEN2(dev_priv))
fbf49ea2
VS
985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
6adfb1ef 990 msleep(5);
fbf49ea2
VS
991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
ab7ad7f6
KP
996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 998 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
ab7ad7f6
KP
1004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
58e10eb9 1010 *
9d0498a2 1011 */
575f7ab7 1012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1013{
6315b5d3 1014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 1015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1016 enum pipe pipe = crtc->pipe;
ab7ad7f6 1017
6315b5d3 1018 if (INTEL_GEN(dev_priv) >= 4) {
f0f59a00 1019 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1020
1021 /* Wait for the Pipe State to go off */
b8511f53
CW
1022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
284637d9 1025 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1026 } else {
ab7ad7f6 1027 /* Wait for the display line to settle */
6315b5d3 1028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
284637d9 1029 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1030 }
79e53945
JB
1031}
1032
b24e7179 1033/* Only for pre-ILK configs */
55607e8a
DV
1034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
b24e7179 1036{
b24e7179
JB
1037 u32 val;
1038 bool cur_state;
1039
649636ef 1040 val = I915_READ(DPLL(pipe));
b24e7179 1041 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1042 I915_STATE_WARN(cur_state != state,
b24e7179 1043 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1044 onoff(state), onoff(cur_state));
b24e7179 1045}
b24e7179 1046
23538ef1 1047/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1049{
1050 u32 val;
1051 bool cur_state;
1052
a580516d 1053 mutex_lock(&dev_priv->sb_lock);
23538ef1 1054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1055 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1056
1057 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1058 I915_STATE_WARN(cur_state != state,
23538ef1 1059 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1060 onoff(state), onoff(cur_state));
23538ef1 1061}
23538ef1 1062
040484af
JB
1063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
040484af 1066 bool cur_state;
ad80a810
PZ
1067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
040484af 1069
2d1fe073 1070 if (HAS_DDI(dev_priv)) {
affa9354 1071 /* DDI does not have a specific FDI_TX register */
649636ef 1072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1074 } else {
649636ef 1075 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
e2c719b7 1078 I915_STATE_WARN(cur_state != state,
040484af 1079 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1080 onoff(state), onoff(cur_state));
040484af
JB
1081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
040484af
JB
1088 u32 val;
1089 bool cur_state;
1090
649636ef 1091 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1092 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1093 I915_STATE_WARN(cur_state != state,
040484af 1094 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1095 onoff(state), onoff(cur_state));
040484af
JB
1096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
040484af
JB
1103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
7e22dbbb 1106 if (IS_GEN5(dev_priv))
040484af
JB
1107 return;
1108
bf507ef7 1109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1110 if (HAS_DDI(dev_priv))
bf507ef7
ED
1111 return;
1112
649636ef 1113 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1115}
1116
55607e8a
DV
1117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
040484af 1119{
040484af 1120 u32 val;
55607e8a 1121 bool cur_state;
040484af 1122
649636ef 1123 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1125 I915_STATE_WARN(cur_state != state,
55607e8a 1126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1127 onoff(state), onoff(cur_state));
040484af
JB
1128}
1129
4f8036a2 1130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1131{
f0f59a00 1132 i915_reg_t pp_reg;
ea0760cf
JB
1133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
0de3b485 1135 bool locked = true;
ea0760cf 1136
4f8036a2 1137 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1138 return;
1139
4f8036a2 1140 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1141 u32 port_sel;
1142
44cb734c
ID
1143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
4f8036a2 1150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1151 /* presumably write lock depends on pipe, not port select */
44cb734c 1152 pp_reg = PP_CONTROL(pipe);
bedd4dba 1153 panel_pipe = pipe;
ea0760cf 1154 } else {
44cb734c 1155 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
ea0760cf
JB
1158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1163 locked = false;
1164
e2c719b7 1165 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1166 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1167 pipe_name(pipe));
ea0760cf
JB
1168}
1169
93ce0ba6
JN
1170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
93ce0ba6
JN
1173 bool cur_state;
1174
2a307c2e 1175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1177 else
5efb3e28 1178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1179
e2c719b7 1180 I915_STATE_WARN(cur_state != state,
93ce0ba6 1181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1182 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
b840d907
JB
1187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
b24e7179 1189{
63d7bbe9 1190 bool cur_state;
702e7a56
PZ
1191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
4feed0eb 1193 enum intel_display_power_domain power_domain;
b24e7179 1194
b6b5d049
VS
1195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1198 state = true;
1199
4feed0eb
ID
1200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1203 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
69310161
PZ
1208 }
1209
e2c719b7 1210 I915_STATE_WARN(cur_state != state,
63d7bbe9 1211 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1212 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1213}
1214
931872fc
CW
1215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
b24e7179 1217{
b24e7179 1218 u32 val;
931872fc 1219 bool cur_state;
b24e7179 1220
649636ef 1221 val = I915_READ(DSPCNTR(plane));
931872fc 1222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1223 I915_STATE_WARN(cur_state != state,
931872fc 1224 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1225 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1226}
1227
931872fc
CW
1228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
b24e7179
JB
1231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
649636ef 1234 int i;
b24e7179 1235
653e1026 1236 /* Primary planes are fixed to pipes on gen4+ */
6315b5d3 1237 if (INTEL_GEN(dev_priv) >= 4) {
649636ef 1238 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
19ec1358 1242 return;
28c05794 1243 }
19ec1358 1244
b24e7179 1245 /* Need to check both planes against the pipe */
055e393f 1246 for_each_pipe(dev_priv, i) {
649636ef
VS
1247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1249 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
b24e7179
JB
1253 }
1254}
1255
19332d7a
JB
1256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
649636ef 1259 int sprite;
19332d7a 1260
6315b5d3 1261 if (INTEL_GEN(dev_priv) >= 9) {
3bdcfc0c 1262 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
920a14b2 1268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1269 for_each_sprite(dev_priv, pipe, sprite) {
83c04a62 1270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
e2c719b7 1271 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1273 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef 1274 }
6315b5d3 1275 } else if (INTEL_GEN(dev_priv) >= 7) {
649636ef 1276 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1277 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1279 plane_name(pipe), pipe_name(pipe));
6315b5d3 1280 } else if (INTEL_GEN(dev_priv) >= 5) {
649636ef 1281 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1282 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1284 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1285 }
1286}
1287
08c71e5e
VS
1288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
e2c719b7 1290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1291 drm_crtc_vblank_put(crtc);
1292}
1293
7abd4b35
ACO
1294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
92f2584a 1296{
92f2584a
JB
1297 u32 val;
1298 bool enabled;
1299
649636ef 1300 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1301 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1302 I915_STATE_WARN(enabled,
9db4a9c7
JB
1303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
92f2584a
JB
1305}
1306
4e634389
KP
1307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
2d1fe073 1313 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
2d1fe073 1317 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
f0575e92
KP
1320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
1519b995
KP
1327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
dc0fa718 1330 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1331 return false;
1332
2d1fe073 1333 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1335 return false;
2d1fe073 1336 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
1519b995 1339 } else {
dc0fa718 1340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
2d1fe073 1352 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
2d1fe073 1367 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
291906f1 1377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
291906f1 1380{
47a05eca 1381 u32 val = I915_READ(reg);
e2c719b7 1382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1384 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1385
2d1fe073 1386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1387 && (val & DP_PIPEB_SELECT),
de9a35ab 1388 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1392 enum pipe pipe, i915_reg_t reg)
291906f1 1393{
47a05eca 1394 u32 val = I915_READ(reg);
e2c719b7 1395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1397 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1398
2d1fe073 1399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1400 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1401 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
291906f1 1407 u32 val;
291906f1 1408
f0575e92
KP
1409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1412
649636ef 1413 val = I915_READ(PCH_ADPA);
e2c719b7 1414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1415 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1416 pipe_name(pipe));
291906f1 1417
649636ef 1418 val = I915_READ(PCH_LVDS);
e2c719b7 1419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1421 pipe_name(pipe));
291906f1 1422
e2debe91
PZ
1423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1426}
1427
cd2d34d9
VS
1428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
2c30b43b
CW
1438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
cd2d34d9
VS
1443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
d288f65f 1446static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1447 const struct intel_crtc_state *pipe_config)
87442f73 1448{
cd2d34d9 1449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1450 enum pipe pipe = crtc->pipe;
87442f73 1451
8bd3f301 1452 assert_pipe_disabled(dev_priv, pipe);
87442f73 1453
87442f73 1454 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1455 assert_panel_unlocked(dev_priv, pipe);
87442f73 1456
cd2d34d9
VS
1457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
426115cf 1459
8bd3f301
VS
1460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1462}
1463
cd2d34d9
VS
1464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
9d556c99 1467{
cd2d34d9 1468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1469 enum pipe pipe = crtc->pipe;
9d556c99 1470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1471 u32 tmp;
1472
a580516d 1473 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
54433e91
VS
1480 mutex_unlock(&dev_priv->sb_lock);
1481
9d556c99
CML
1482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
d288f65f 1488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1489
1490 /* Check PLL is locked */
6b18826a
CW
1491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
9d556c99 1494 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
9d556c99 1510
c231775c
VS
1511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
9d556c99
CML
1532}
1533
6315b5d3 1534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
1c4e0274
VS
1535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
6315b5d3 1539 for_each_intel_crtc(&dev_priv->drm, crtc) {
3538b9df 1540 count += crtc->base.state->active &&
2d84d2b3
VS
1541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
1c4e0274
VS
1543
1544 return count;
1545}
1546
66e3d5c0 1547static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1548{
6315b5d3 1549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
f0f59a00 1550 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1551 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1552
66e3d5c0 1553 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1554
63d7bbe9 1555 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1557 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1558
1c4e0274 1559 /* Enable DVO 2x clock on both PLLs if necessary */
6315b5d3 1560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
1c4e0274
VS
1561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
66e3d5c0 1571
c2b63374
VS
1572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
8e7a65aa
VS
1579 I915_WRITE(reg, dpll);
1580
66e3d5c0
DV
1581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
6315b5d3 1585 if (INTEL_GEN(dev_priv) >= 4) {
66e3d5c0 1586 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1587 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
63d7bbe9
JB
1596
1597 /* We do this three times for luck */
66e3d5c0 1598 I915_WRITE(reg, dpll);
63d7bbe9
JB
1599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
66e3d5c0 1601 I915_WRITE(reg, dpll);
63d7bbe9
JB
1602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
66e3d5c0 1604 I915_WRITE(reg, dpll);
63d7bbe9
JB
1605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
50b44a44 1610 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
1c4e0274 1618static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1619{
6315b5d3 1620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1c4e0274
VS
1621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1624 if (IS_I830(dev_priv) &&
2d84d2b3 1625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
6315b5d3 1626 !intel_num_dvo_pipes(dev_priv)) {
1c4e0274
VS
1627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
b6b5d049
VS
1633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
b8afb911 1641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1642 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1643}
1644
f6071166
JB
1645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
b8afb911 1647 u32 val;
f6071166
JB
1648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
03ed5cbf
VS
1652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
f6071166
JB
1657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
d752048d 1663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1664 u32 val;
1665
a11b0703
VS
1666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1668
60bfe44f
VS
1669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1673
a11b0703
VS
1674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
d752048d 1676
a580516d 1677 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
a580516d 1684 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1685}
1686
e4607fcf 1687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
89b667f8
JB
1690{
1691 u32 port_mask;
f0f59a00 1692 i915_reg_t dpll_reg;
89b667f8 1693
e4607fcf
CML
1694 switch (dport->port) {
1695 case PORT_B:
89b667f8 1696 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1697 dpll_reg = DPLL(0);
e4607fcf
CML
1698 break;
1699 case PORT_C:
89b667f8 1700 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1701 dpll_reg = DPLL(0);
9b6de0a1 1702 expected_mask <<= 4;
00fc31b7
CML
1703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1707 break;
1708 default:
1709 BUG();
1710 }
89b667f8 1711
370004d3
CW
1712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
9b6de0a1
VS
1715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1717}
1718
b8a4f404
PZ
1719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
040484af 1721{
98187836
VS
1722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
f0f59a00
VS
1724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
040484af 1726
040484af 1727 /* Make sure PCH DPLL is enabled */
8106ddbd 1728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
6e266956 1734 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
59c859d6 1741 }
23670b32 1742
ab9412ba 1743 reg = PCH_TRANSCONF(pipe);
040484af 1744 val = I915_READ(reg);
5f7f726d 1745 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1746
2d1fe073 1747 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1748 /*
c5de7c6f
VS
1749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
e9bcff5c 1752 */
dfd07d72 1753 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1758 }
5f7f726d
PZ
1759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1762 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
5f7f726d
PZ
1767 else
1768 val |= TRANS_PROGRESSIVE;
1769
040484af 1770 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
4bb6f1f3 1774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1775}
1776
8fb033d7 1777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1778 enum transcoder cpu_transcoder)
040484af 1779{
8fb033d7 1780 u32 val, pipeconf_val;
8fb033d7 1781
8fb033d7 1782 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1785
223a6fdf 1786 /* Workaround: set timing override bit. */
36c0d0cf 1787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1790
25f3ef11 1791 val = TRANS_ENABLE;
937bb610 1792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1793
9a76b1c6
PZ
1794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
a35f2679 1796 val |= TRANS_INTERLACED;
8fb033d7
PZ
1797 else
1798 val |= TRANS_PROGRESSIVE;
1799
ab9412ba 1800 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
937bb610 1806 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1807}
1808
b8a4f404
PZ
1809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
040484af 1811{
f0f59a00
VS
1812 i915_reg_t reg;
1813 uint32_t val;
040484af
JB
1814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
291906f1
JB
1819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
ab9412ba 1822 reg = PCH_TRANSCONF(pipe);
040484af
JB
1823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
4bb6f1f3 1830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1831
6e266956 1832 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
040484af
JB
1839}
1840
b7076546 1841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1842{
8fb033d7
PZ
1843 u32 val;
1844
ab9412ba 1845 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1846 val &= ~TRANS_ENABLE;
ab9412ba 1847 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1848 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
8a52fd9f 1852 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1853
1854 /* Workaround: clear timing override bit. */
36c0d0cf 1855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1858}
1859
65f2130c
VS
1860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
b24e7179 1872/**
309cfea8 1873 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1874 * @crtc: crtc responsible for the pipe
b24e7179 1875 *
0372264a 1876 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1878 */
e1fdc473 1879static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1880{
0372264a 1881 struct drm_device *dev = crtc->base.dev;
fac5e23e 1882 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1883 enum pipe pipe = crtc->pipe;
1a70a728 1884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1885 i915_reg_t reg;
b24e7179
JB
1886 u32 val;
1887
9e2ee2dd
VS
1888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
58c6eaa2 1890 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1891 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1892 assert_sprites_disabled(dev_priv, pipe);
1893
b24e7179
JB
1894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
09fa8bb9 1899 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1904 } else {
6e3c9717 1905 if (crtc->config->has_pch_encoder) {
040484af 1906 /* if driving the PCH, we need FDI enabled */
65f2130c
VS
1907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
040484af
JB
1911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
b24e7179 1914
702e7a56 1915 reg = PIPECONF(cpu_transcoder);
b24e7179 1916 val = I915_READ(reg);
7ad25d48 1917 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1920 return;
7ad25d48 1921 }
00d70b15
CW
1922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1924 POSTING_READ(reg);
b7792d8b
VS
1925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
1936}
1937
1938/**
309cfea8 1939 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 1940 * @crtc: crtc whose pipes is to be disabled
b24e7179 1941 *
575f7ab7
VS
1942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
b24e7179
JB
1945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
575f7ab7 1948static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 1949{
fac5e23e 1950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 1951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1952 enum pipe pipe = crtc->pipe;
f0f59a00 1953 i915_reg_t reg;
b24e7179
JB
1954 u32 val;
1955
9e2ee2dd
VS
1956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
b24e7179
JB
1958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1963 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1964 assert_sprites_disabled(dev_priv, pipe);
b24e7179 1965
702e7a56 1966 reg = PIPECONF(cpu_transcoder);
b24e7179 1967 val = I915_READ(reg);
00d70b15
CW
1968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
67adc644
VS
1971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
6e3c9717 1975 if (crtc->config->double_wide)
67adc644
VS
1976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
1979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
1981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
b24e7179
JB
1986}
1987
832be82f
VS
1988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
27ba3910
VS
1993static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
1994 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
1995{
1996 switch (fb_modifier) {
1997 case DRM_FORMAT_MOD_NONE:
1998 return cpp;
1999 case I915_FORMAT_MOD_X_TILED:
2000 if (IS_GEN2(dev_priv))
2001 return 128;
2002 else
2003 return 512;
2004 case I915_FORMAT_MOD_Y_TILED:
2005 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2006 return 128;
2007 else
2008 return 512;
2009 case I915_FORMAT_MOD_Yf_TILED:
2010 switch (cpp) {
2011 case 1:
2012 return 64;
2013 case 2:
2014 case 4:
2015 return 128;
2016 case 8:
2017 case 16:
2018 return 256;
2019 default:
2020 MISSING_CASE(cpp);
2021 return cpp;
2022 }
2023 break;
2024 default:
2025 MISSING_CASE(fb_modifier);
2026 return cpp;
2027 }
2028}
2029
832be82f
VS
2030unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2031 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2032{
832be82f
VS
2033 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2034 return 1;
2035 else
2036 return intel_tile_size(dev_priv) /
27ba3910 2037 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2038}
2039
8d0deca8
VS
2040/* Return the tile dimensions in pixel units */
2041static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2042 unsigned int *tile_width,
2043 unsigned int *tile_height,
2044 uint64_t fb_modifier,
2045 unsigned int cpp)
2046{
2047 unsigned int tile_width_bytes =
2048 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2049
2050 *tile_width = tile_width_bytes / cpp;
2051 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2052}
2053
6761dd31
TU
2054unsigned int
2055intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2056 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2057{
832be82f
VS
2058 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2059 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2060
2061 return ALIGN(height, tile_height);
a57ce0b2
JB
2062}
2063
1663b9d6
VS
2064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
75c82a53 2075static void
3465c580
VS
2076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
f64b98cd 2079{
7b92c047 2080 view->type = I915_GGTT_VIEW_NORMAL;
bd2ef25d 2081 if (drm_rotation_90_or_270(rotation)) {
7b92c047 2082 view->type = I915_GGTT_VIEW_ROTATED;
8bab1193 2083 view->rotated = to_intel_framebuffer(fb)->rot_info;
2d7a215f
VS
2084 }
2085}
50470bb0 2086
603525d7 2087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
c0f86832 2091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
666a4537 2092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
44c5905e 2097 return 0;
4e9a86b6
VS
2098}
2099
603525d7
VS
2100static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2101 uint64_t fb_modifier)
2102{
2103 switch (fb_modifier) {
2104 case DRM_FORMAT_MOD_NONE:
2105 return intel_linear_alignment(dev_priv);
2106 case I915_FORMAT_MOD_X_TILED:
2107 if (INTEL_INFO(dev_priv)->gen >= 9)
2108 return 256 * 1024;
2109 return 0;
2110 case I915_FORMAT_MOD_Y_TILED:
2111 case I915_FORMAT_MOD_Yf_TILED:
2112 return 1 * 1024 * 1024;
2113 default:
2114 MISSING_CASE(fb_modifier);
2115 return 0;
2116 }
2117}
2118
058d88c4
CW
2119struct i915_vma *
2120intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2121{
850c4cdc 2122 struct drm_device *dev = fb->dev;
fac5e23e 2123 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2124 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2125 struct i915_ggtt_view view;
058d88c4 2126 struct i915_vma *vma;
6b95a207 2127 u32 alignment;
6b95a207 2128
ebcdd39e
MR
2129 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2130
bae781b2 2131 alignment = intel_surf_alignment(dev_priv, fb->modifier);
6b95a207 2132
3465c580 2133 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2134
693db184
CW
2135 /* Note that the w/a also requires 64 PTE of padding following the
2136 * bo. We currently fill all unused PTE with the shadow page and so
2137 * we should always have valid PTE following the scanout preventing
2138 * the VT-d warning.
2139 */
48f112fe 2140 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2141 alignment = 256 * 1024;
2142
d6dd6843
PZ
2143 /*
2144 * Global gtt pte registers are special registers which actually forward
2145 * writes to a chunk of system memory. Which means that there is no risk
2146 * that the register values disappear as soon as we call
2147 * intel_runtime_pm_put(), so it is correct to wrap only the
2148 * pin/unpin/fence and not more.
2149 */
2150 intel_runtime_pm_get(dev_priv);
2151
058d88c4 2152 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2153 if (IS_ERR(vma))
2154 goto err;
6b95a207 2155
05a20d09 2156 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2157 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2158 * fence, whereas 965+ only requires a fence if using
2159 * framebuffer compression. For simplicity, we always, when
2160 * possible, install a fence as the cost is not that onerous.
2161 *
2162 * If we fail to fence the tiled scanout, then either the
2163 * modeset will reject the change (which is highly unlikely as
2164 * the affected systems, all but one, do not have unmappable
2165 * space) or we will not be able to enable full powersaving
2166 * techniques (also likely not to apply due to various limits
2167 * FBC and the like impose on the size of the buffer, which
2168 * presumably we violated anyway with this unmappable buffer).
2169 * Anyway, it is presumably better to stumble onwards with
2170 * something and try to run the system in a "less than optimal"
2171 * mode that matches the user configuration.
2172 */
2173 if (i915_vma_get_fence(vma) == 0)
2174 i915_vma_pin_fence(vma);
9807216f 2175 }
6b95a207 2176
be1e3415 2177 i915_vma_get(vma);
49ef5294 2178err:
d6dd6843 2179 intel_runtime_pm_put(dev_priv);
058d88c4 2180 return vma;
6b95a207
KH
2181}
2182
be1e3415 2183void intel_unpin_fb_vma(struct i915_vma *vma)
1690e1eb 2184{
be1e3415 2185 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
f64b98cd 2186
49ef5294 2187 i915_vma_unpin_fence(vma);
058d88c4 2188 i915_gem_object_unpin_from_display_plane(vma);
be1e3415 2189 i915_vma_put(vma);
1690e1eb
CW
2190}
2191
ef78ec94
VS
2192static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2193 unsigned int rotation)
2194{
bd2ef25d 2195 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2196 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2197 else
2198 return fb->pitches[plane];
2199}
2200
6687c906
VS
2201/*
2202 * Convert the x/y offsets into a linear offset.
2203 * Only valid with 0/180 degree rotation, which is fine since linear
2204 * offset is only used with linear buffers on pre-hsw and tiled buffers
2205 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2206 */
2207u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2208 const struct intel_plane_state *state,
2209 int plane)
6687c906 2210{
2949056c 2211 const struct drm_framebuffer *fb = state->base.fb;
353c8598 2212 unsigned int cpp = fb->format->cpp[plane];
6687c906
VS
2213 unsigned int pitch = fb->pitches[plane];
2214
2215 return y * pitch + x * cpp;
2216}
2217
2218/*
2219 * Add the x/y offsets derived from fb->offsets[] to the user
2220 * specified plane src x/y offsets. The resulting x/y offsets
2221 * specify the start of scanout from the beginning of the gtt mapping.
2222 */
2223void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2224 const struct intel_plane_state *state,
2225 int plane)
6687c906
VS
2226
2227{
2949056c
VS
2228 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2229 unsigned int rotation = state->base.rotation;
6687c906 2230
bd2ef25d 2231 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2232 *x += intel_fb->rotated[plane].x;
2233 *y += intel_fb->rotated[plane].y;
2234 } else {
2235 *x += intel_fb->normal[plane].x;
2236 *y += intel_fb->normal[plane].y;
2237 }
2238}
2239
29cf9491 2240/*
29cf9491
VS
2241 * Input tile dimensions and pitch must already be
2242 * rotated to match x and y, and in pixel units.
2243 */
66a2d927
VS
2244static u32 _intel_adjust_tile_offset(int *x, int *y,
2245 unsigned int tile_width,
2246 unsigned int tile_height,
2247 unsigned int tile_size,
2248 unsigned int pitch_tiles,
2249 u32 old_offset,
2250 u32 new_offset)
29cf9491 2251{
b9b24038 2252 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2253 unsigned int tiles;
2254
2255 WARN_ON(old_offset & (tile_size - 1));
2256 WARN_ON(new_offset & (tile_size - 1));
2257 WARN_ON(new_offset > old_offset);
2258
2259 tiles = (old_offset - new_offset) / tile_size;
2260
2261 *y += tiles / pitch_tiles * tile_height;
2262 *x += tiles % pitch_tiles * tile_width;
2263
b9b24038
VS
2264 /* minimize x in case it got needlessly big */
2265 *y += *x / pitch_pixels * tile_height;
2266 *x %= pitch_pixels;
2267
29cf9491
VS
2268 return new_offset;
2269}
2270
66a2d927
VS
2271/*
2272 * Adjust the tile offset by moving the difference into
2273 * the x/y offsets.
2274 */
2275static u32 intel_adjust_tile_offset(int *x, int *y,
2276 const struct intel_plane_state *state, int plane,
2277 u32 old_offset, u32 new_offset)
2278{
2279 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2280 const struct drm_framebuffer *fb = state->base.fb;
353c8598 2281 unsigned int cpp = fb->format->cpp[plane];
66a2d927
VS
2282 unsigned int rotation = state->base.rotation;
2283 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2284
2285 WARN_ON(new_offset > old_offset);
2286
bae781b2 2287 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
66a2d927
VS
2288 unsigned int tile_size, tile_width, tile_height;
2289 unsigned int pitch_tiles;
2290
2291 tile_size = intel_tile_size(dev_priv);
2292 intel_tile_dims(dev_priv, &tile_width, &tile_height,
bae781b2 2293 fb->modifier, cpp);
66a2d927 2294
bd2ef25d 2295 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2296 pitch_tiles = pitch / tile_height;
2297 swap(tile_width, tile_height);
2298 } else {
2299 pitch_tiles = pitch / (tile_width * cpp);
2300 }
2301
2302 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2303 tile_size, pitch_tiles,
2304 old_offset, new_offset);
2305 } else {
2306 old_offset += *y * pitch + *x * cpp;
2307
2308 *y = (old_offset - new_offset) / pitch;
2309 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2310 }
2311
2312 return new_offset;
2313}
2314
8d0deca8
VS
2315/*
2316 * Computes the linear offset to the base tile and adjusts
2317 * x, y. bytes per pixel is assumed to be a power-of-two.
2318 *
2319 * In the 90/270 rotated case, x and y are assumed
2320 * to be already rotated to match the rotated GTT view, and
2321 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2322 *
2323 * This function is used when computing the derived information
2324 * under intel_framebuffer, so using any of that information
2325 * here is not allowed. Anything under drm_framebuffer can be
2326 * used. This is why the user has to pass in the pitch since it
2327 * is specified in the rotated orientation.
8d0deca8 2328 */
6687c906
VS
2329static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2330 int *x, int *y,
2331 const struct drm_framebuffer *fb, int plane,
2332 unsigned int pitch,
2333 unsigned int rotation,
2334 u32 alignment)
c2c75131 2335{
bae781b2 2336 uint64_t fb_modifier = fb->modifier;
353c8598 2337 unsigned int cpp = fb->format->cpp[plane];
6687c906 2338 u32 offset, offset_aligned;
29cf9491 2339
29cf9491
VS
2340 if (alignment)
2341 alignment--;
2342
b5c65338 2343 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2344 unsigned int tile_size, tile_width, tile_height;
2345 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2346
d843310d 2347 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2348 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2349 fb_modifier, cpp);
2350
bd2ef25d 2351 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2352 pitch_tiles = pitch / tile_height;
2353 swap(tile_width, tile_height);
2354 } else {
2355 pitch_tiles = pitch / (tile_width * cpp);
2356 }
d843310d
VS
2357
2358 tile_rows = *y / tile_height;
2359 *y %= tile_height;
c2c75131 2360
8d0deca8
VS
2361 tiles = *x / tile_width;
2362 *x %= tile_width;
bc752862 2363
29cf9491
VS
2364 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2365 offset_aligned = offset & ~alignment;
bc752862 2366
66a2d927
VS
2367 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2368 tile_size, pitch_tiles,
2369 offset, offset_aligned);
29cf9491 2370 } else {
bc752862 2371 offset = *y * pitch + *x * cpp;
29cf9491
VS
2372 offset_aligned = offset & ~alignment;
2373
4e9a86b6
VS
2374 *y = (offset & alignment) / pitch;
2375 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2376 }
29cf9491
VS
2377
2378 return offset_aligned;
c2c75131
DV
2379}
2380
6687c906 2381u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2382 const struct intel_plane_state *state,
2383 int plane)
6687c906 2384{
2949056c
VS
2385 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2386 const struct drm_framebuffer *fb = state->base.fb;
2387 unsigned int rotation = state->base.rotation;
ef78ec94 2388 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2389 u32 alignment;
2390
2391 /* AUX_DIST needs only 4K alignment */
438b74a5 2392 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
8d970654
VS
2393 alignment = 4096;
2394 else
bae781b2 2395 alignment = intel_surf_alignment(dev_priv, fb->modifier);
6687c906
VS
2396
2397 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2398 rotation, alignment);
2399}
2400
2401/* Convert the fb->offset[] linear offset into x/y offsets */
2402static void intel_fb_offset_to_xy(int *x, int *y,
2403 const struct drm_framebuffer *fb, int plane)
2404{
353c8598 2405 unsigned int cpp = fb->format->cpp[plane];
6687c906
VS
2406 unsigned int pitch = fb->pitches[plane];
2407 u32 linear_offset = fb->offsets[plane];
2408
2409 *y = linear_offset / pitch;
2410 *x = linear_offset % pitch / cpp;
2411}
2412
72618ebf
VS
2413static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2414{
2415 switch (fb_modifier) {
2416 case I915_FORMAT_MOD_X_TILED:
2417 return I915_TILING_X;
2418 case I915_FORMAT_MOD_Y_TILED:
2419 return I915_TILING_Y;
2420 default:
2421 return I915_TILING_NONE;
2422 }
2423}
2424
6687c906
VS
2425static int
2426intel_fill_fb_info(struct drm_i915_private *dev_priv,
2427 struct drm_framebuffer *fb)
2428{
2429 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2430 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2431 u32 gtt_offset_rotated = 0;
2432 unsigned int max_size = 0;
bcb0b461 2433 int i, num_planes = fb->format->num_planes;
6687c906
VS
2434 unsigned int tile_size = intel_tile_size(dev_priv);
2435
2436 for (i = 0; i < num_planes; i++) {
2437 unsigned int width, height;
2438 unsigned int cpp, size;
2439 u32 offset;
2440 int x, y;
2441
353c8598 2442 cpp = fb->format->cpp[i];
145fcb11
VS
2443 width = drm_framebuffer_plane_width(fb->width, fb, i);
2444 height = drm_framebuffer_plane_height(fb->height, fb, i);
6687c906
VS
2445
2446 intel_fb_offset_to_xy(&x, &y, fb, i);
2447
60d5f2a4
VS
2448 /*
2449 * The fence (if used) is aligned to the start of the object
2450 * so having the framebuffer wrap around across the edge of the
2451 * fenced region doesn't really work. We have no API to configure
2452 * the fence start offset within the object (nor could we probably
2453 * on gen2/3). So it's just easier if we just require that the
2454 * fb layout agrees with the fence layout. We already check that the
2455 * fb stride matches the fence stride elsewhere.
2456 */
2457 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2458 (x + width) * cpp > fb->pitches[i]) {
2459 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2460 i, fb->offsets[i]);
2461 return -EINVAL;
2462 }
2463
6687c906
VS
2464 /*
2465 * First pixel of the framebuffer from
2466 * the start of the normal gtt mapping.
2467 */
2468 intel_fb->normal[i].x = x;
2469 intel_fb->normal[i].y = y;
2470
2471 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2472 fb, 0, fb->pitches[i],
cc926387 2473 DRM_ROTATE_0, tile_size);
6687c906
VS
2474 offset /= tile_size;
2475
bae781b2 2476 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
6687c906
VS
2477 unsigned int tile_width, tile_height;
2478 unsigned int pitch_tiles;
2479 struct drm_rect r;
2480
2481 intel_tile_dims(dev_priv, &tile_width, &tile_height,
bae781b2 2482 fb->modifier, cpp);
6687c906
VS
2483
2484 rot_info->plane[i].offset = offset;
2485 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2486 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2487 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2488
2489 intel_fb->rotated[i].pitch =
2490 rot_info->plane[i].height * tile_height;
2491
2492 /* how many tiles does this plane need */
2493 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2494 /*
2495 * If the plane isn't horizontally tile aligned,
2496 * we need one more tile.
2497 */
2498 if (x != 0)
2499 size++;
2500
2501 /* rotate the x/y offsets to match the GTT view */
2502 r.x1 = x;
2503 r.y1 = y;
2504 r.x2 = x + width;
2505 r.y2 = y + height;
2506 drm_rect_rotate(&r,
2507 rot_info->plane[i].width * tile_width,
2508 rot_info->plane[i].height * tile_height,
cc926387 2509 DRM_ROTATE_270);
6687c906
VS
2510 x = r.x1;
2511 y = r.y1;
2512
2513 /* rotate the tile dimensions to match the GTT view */
2514 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2515 swap(tile_width, tile_height);
2516
2517 /*
2518 * We only keep the x/y offsets, so push all of the
2519 * gtt offset into the x/y offsets.
2520 */
46a1bd28
ACO
2521 _intel_adjust_tile_offset(&x, &y,
2522 tile_width, tile_height,
2523 tile_size, pitch_tiles,
66a2d927 2524 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2525
2526 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2527
2528 /*
2529 * First pixel of the framebuffer from
2530 * the start of the rotated gtt mapping.
2531 */
2532 intel_fb->rotated[i].x = x;
2533 intel_fb->rotated[i].y = y;
2534 } else {
2535 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2536 x * cpp, tile_size);
2537 }
2538
2539 /* how many tiles in total needed in the bo */
2540 max_size = max(max_size, offset + size);
2541 }
2542
2543 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2544 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2545 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2546 return -EINVAL;
2547 }
2548
2549 return 0;
2550}
2551
b35d63fa 2552static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2553{
2554 switch (format) {
2555 case DISPPLANE_8BPP:
2556 return DRM_FORMAT_C8;
2557 case DISPPLANE_BGRX555:
2558 return DRM_FORMAT_XRGB1555;
2559 case DISPPLANE_BGRX565:
2560 return DRM_FORMAT_RGB565;
2561 default:
2562 case DISPPLANE_BGRX888:
2563 return DRM_FORMAT_XRGB8888;
2564 case DISPPLANE_RGBX888:
2565 return DRM_FORMAT_XBGR8888;
2566 case DISPPLANE_BGRX101010:
2567 return DRM_FORMAT_XRGB2101010;
2568 case DISPPLANE_RGBX101010:
2569 return DRM_FORMAT_XBGR2101010;
2570 }
2571}
2572
bc8d7dff
DL
2573static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2574{
2575 switch (format) {
2576 case PLANE_CTL_FORMAT_RGB_565:
2577 return DRM_FORMAT_RGB565;
2578 default:
2579 case PLANE_CTL_FORMAT_XRGB_8888:
2580 if (rgb_order) {
2581 if (alpha)
2582 return DRM_FORMAT_ABGR8888;
2583 else
2584 return DRM_FORMAT_XBGR8888;
2585 } else {
2586 if (alpha)
2587 return DRM_FORMAT_ARGB8888;
2588 else
2589 return DRM_FORMAT_XRGB8888;
2590 }
2591 case PLANE_CTL_FORMAT_XRGB_2101010:
2592 if (rgb_order)
2593 return DRM_FORMAT_XBGR2101010;
2594 else
2595 return DRM_FORMAT_XRGB2101010;
2596 }
2597}
2598
5724dbd1 2599static bool
f6936e29
DV
2600intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2601 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2602{
2603 struct drm_device *dev = crtc->base.dev;
3badb49f 2604 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2605 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2606 struct drm_i915_gem_object *obj = NULL;
2607 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2608 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2609 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2610 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2611 PAGE_SIZE);
2612
2613 size_aligned -= base_aligned;
46f297fb 2614
ff2652ea
CW
2615 if (plane_config->size == 0)
2616 return false;
2617
3badb49f
PZ
2618 /* If the FB is too big, just don't use it since fbdev is not very
2619 * important and we should probably use that space with FBC or other
2620 * features. */
72e96d64 2621 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2622 return false;
2623
12c83d99
TU
2624 mutex_lock(&dev->struct_mutex);
2625
187685cb 2626 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
f37b5c2b
DV
2627 base_aligned,
2628 base_aligned,
2629 size_aligned);
12c83d99
TU
2630 if (!obj) {
2631 mutex_unlock(&dev->struct_mutex);
484b41dd 2632 return false;
12c83d99 2633 }
46f297fb 2634
3e510a8e
CW
2635 if (plane_config->tiling == I915_TILING_X)
2636 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2637
438b74a5 2638 mode_cmd.pixel_format = fb->format->format;
6bf129df
DL
2639 mode_cmd.width = fb->width;
2640 mode_cmd.height = fb->height;
2641 mode_cmd.pitches[0] = fb->pitches[0];
bae781b2 2642 mode_cmd.modifier[0] = fb->modifier;
18c5247e 2643 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2644
6bf129df 2645 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2646 &mode_cmd, obj)) {
46f297fb
JB
2647 DRM_DEBUG_KMS("intel fb init failed\n");
2648 goto out_unref_obj;
2649 }
12c83d99 2650
46f297fb 2651 mutex_unlock(&dev->struct_mutex);
484b41dd 2652
f6936e29 2653 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2654 return true;
46f297fb
JB
2655
2656out_unref_obj:
f8c417cd 2657 i915_gem_object_put(obj);
46f297fb 2658 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2659 return false;
2660}
2661
5a21b665
DV
2662/* Update plane->state->fb to match plane->fb after driver-internal updates */
2663static void
2664update_state_fb(struct drm_plane *plane)
2665{
2666 if (plane->fb == plane->state->fb)
2667 return;
2668
2669 if (plane->state->fb)
2670 drm_framebuffer_unreference(plane->state->fb);
2671 plane->state->fb = plane->fb;
2672 if (plane->state->fb)
2673 drm_framebuffer_reference(plane->state->fb);
2674}
2675
5724dbd1 2676static void
f6936e29
DV
2677intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2678 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2679{
2680 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2681 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 2682 struct drm_crtc *c;
2ff8fde1 2683 struct drm_i915_gem_object *obj;
88595ac9 2684 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2685 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2686 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2687 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2688 struct intel_plane_state *intel_state =
2689 to_intel_plane_state(plane_state);
88595ac9 2690 struct drm_framebuffer *fb;
484b41dd 2691
2d14030b 2692 if (!plane_config->fb)
484b41dd
JB
2693 return;
2694
f6936e29 2695 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2696 fb = &plane_config->fb->base;
2697 goto valid_fb;
f55548b5 2698 }
484b41dd 2699
2d14030b 2700 kfree(plane_config->fb);
484b41dd
JB
2701
2702 /*
2703 * Failed to alloc the obj, check to see if we should share
2704 * an fb with another CRTC instead
2705 */
70e1e0ec 2706 for_each_crtc(dev, c) {
be1e3415 2707 struct intel_plane_state *state;
484b41dd
JB
2708
2709 if (c == &intel_crtc->base)
2710 continue;
2711
be1e3415 2712 if (!to_intel_crtc(c)->active)
2ff8fde1
MR
2713 continue;
2714
be1e3415
CW
2715 state = to_intel_plane_state(c->primary->state);
2716 if (!state->vma)
484b41dd
JB
2717 continue;
2718
be1e3415
CW
2719 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2720 fb = c->primary->fb;
88595ac9
DV
2721 drm_framebuffer_reference(fb);
2722 goto valid_fb;
484b41dd
JB
2723 }
2724 }
88595ac9 2725
200757f5
MR
2726 /*
2727 * We've failed to reconstruct the BIOS FB. Current display state
2728 * indicates that the primary plane is visible, but has a NULL FB,
2729 * which will lead to problems later if we don't fix it up. The
2730 * simplest solution is to just disable the primary plane now and
2731 * pretend the BIOS never had it enabled.
2732 */
1d4258db 2733 plane_state->visible = false;
200757f5 2734 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2735 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2736 intel_plane->disable_plane(primary, &intel_crtc->base);
2737
88595ac9
DV
2738 return;
2739
2740valid_fb:
be1e3415
CW
2741 mutex_lock(&dev->struct_mutex);
2742 intel_state->vma =
2743 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2744 mutex_unlock(&dev->struct_mutex);
2745 if (IS_ERR(intel_state->vma)) {
2746 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2747 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2748
2749 intel_state->vma = NULL;
2750 drm_framebuffer_unreference(fb);
2751 return;
2752 }
2753
f44e2659
VS
2754 plane_state->src_x = 0;
2755 plane_state->src_y = 0;
be5651f2
ML
2756 plane_state->src_w = fb->width << 16;
2757 plane_state->src_h = fb->height << 16;
2758
f44e2659
VS
2759 plane_state->crtc_x = 0;
2760 plane_state->crtc_y = 0;
be5651f2
ML
2761 plane_state->crtc_w = fb->width;
2762 plane_state->crtc_h = fb->height;
2763
1638d30c
RC
2764 intel_state->base.src = drm_plane_state_src(plane_state);
2765 intel_state->base.dst = drm_plane_state_dest(plane_state);
0a8d8a86 2766
88595ac9 2767 obj = intel_fb_obj(fb);
3e510a8e 2768 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2769 dev_priv->preserve_bios_swizzle = true;
2770
be5651f2
ML
2771 drm_framebuffer_reference(fb);
2772 primary->fb = primary->state->fb = fb;
36750f28 2773 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2774 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2775 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2776 &obj->frontbuffer_bits);
46f297fb
JB
2777}
2778
b63a16f6
VS
2779static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2780 unsigned int rotation)
2781{
353c8598 2782 int cpp = fb->format->cpp[plane];
b63a16f6 2783
bae781b2 2784 switch (fb->modifier) {
b63a16f6
VS
2785 case DRM_FORMAT_MOD_NONE:
2786 case I915_FORMAT_MOD_X_TILED:
2787 switch (cpp) {
2788 case 8:
2789 return 4096;
2790 case 4:
2791 case 2:
2792 case 1:
2793 return 8192;
2794 default:
2795 MISSING_CASE(cpp);
2796 break;
2797 }
2798 break;
2799 case I915_FORMAT_MOD_Y_TILED:
2800 case I915_FORMAT_MOD_Yf_TILED:
2801 switch (cpp) {
2802 case 8:
2803 return 2048;
2804 case 4:
2805 return 4096;
2806 case 2:
2807 case 1:
2808 return 8192;
2809 default:
2810 MISSING_CASE(cpp);
2811 break;
2812 }
2813 break;
2814 default:
bae781b2 2815 MISSING_CASE(fb->modifier);
b63a16f6
VS
2816 }
2817
2818 return 2048;
2819}
2820
2821static int skl_check_main_surface(struct intel_plane_state *plane_state)
2822{
2823 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2824 const struct drm_framebuffer *fb = plane_state->base.fb;
2825 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2826 int x = plane_state->base.src.x1 >> 16;
2827 int y = plane_state->base.src.y1 >> 16;
2828 int w = drm_rect_width(&plane_state->base.src) >> 16;
2829 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2830 int max_width = skl_max_plane_width(fb, 0, rotation);
2831 int max_height = 4096;
8d970654 2832 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2833
2834 if (w > max_width || h > max_height) {
2835 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2836 w, h, max_width, max_height);
2837 return -EINVAL;
2838 }
2839
2840 intel_add_fb_offsets(&x, &y, plane_state, 0);
2841 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2842
bae781b2 2843 alignment = intel_surf_alignment(dev_priv, fb->modifier);
b63a16f6 2844
8d970654
VS
2845 /*
2846 * AUX surface offset is specified as the distance from the
2847 * main surface offset, and it must be non-negative. Make
2848 * sure that is what we will get.
2849 */
2850 if (offset > aux_offset)
2851 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2852 offset, aux_offset & ~(alignment - 1));
2853
b63a16f6
VS
2854 /*
2855 * When using an X-tiled surface, the plane blows up
2856 * if the x offset + width exceed the stride.
2857 *
2858 * TODO: linear and Y-tiled seem fine, Yf untested,
2859 */
bae781b2 2860 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
353c8598 2861 int cpp = fb->format->cpp[0];
b63a16f6
VS
2862
2863 while ((x + w) * cpp > fb->pitches[0]) {
2864 if (offset == 0) {
2865 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2866 return -EINVAL;
2867 }
2868
2869 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2870 offset, offset - alignment);
2871 }
2872 }
2873
2874 plane_state->main.offset = offset;
2875 plane_state->main.x = x;
2876 plane_state->main.y = y;
2877
2878 return 0;
2879}
2880
8d970654
VS
2881static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2882{
2883 const struct drm_framebuffer *fb = plane_state->base.fb;
2884 unsigned int rotation = plane_state->base.rotation;
2885 int max_width = skl_max_plane_width(fb, 1, rotation);
2886 int max_height = 4096;
cc926387
DV
2887 int x = plane_state->base.src.x1 >> 17;
2888 int y = plane_state->base.src.y1 >> 17;
2889 int w = drm_rect_width(&plane_state->base.src) >> 17;
2890 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2891 u32 offset;
2892
2893 intel_add_fb_offsets(&x, &y, plane_state, 1);
2894 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2895
2896 /* FIXME not quite sure how/if these apply to the chroma plane */
2897 if (w > max_width || h > max_height) {
2898 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2899 w, h, max_width, max_height);
2900 return -EINVAL;
2901 }
2902
2903 plane_state->aux.offset = offset;
2904 plane_state->aux.x = x;
2905 plane_state->aux.y = y;
2906
2907 return 0;
2908}
2909
b63a16f6
VS
2910int skl_check_plane_surface(struct intel_plane_state *plane_state)
2911{
2912 const struct drm_framebuffer *fb = plane_state->base.fb;
2913 unsigned int rotation = plane_state->base.rotation;
2914 int ret;
2915
a5e4c7d0
VS
2916 if (!plane_state->base.visible)
2917 return 0;
2918
b63a16f6 2919 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 2920 if (drm_rotation_90_or_270(rotation))
cc926387 2921 drm_rect_rotate(&plane_state->base.src,
da064b47
VS
2922 fb->width << 16, fb->height << 16,
2923 DRM_ROTATE_270);
b63a16f6 2924
8d970654
VS
2925 /*
2926 * Handle the AUX surface first since
2927 * the main surface setup depends on it.
2928 */
438b74a5 2929 if (fb->format->format == DRM_FORMAT_NV12) {
8d970654
VS
2930 ret = skl_check_nv12_aux_surface(plane_state);
2931 if (ret)
2932 return ret;
2933 } else {
2934 plane_state->aux.offset = ~0xfff;
2935 plane_state->aux.x = 0;
2936 plane_state->aux.y = 0;
2937 }
2938
b63a16f6
VS
2939 ret = skl_check_main_surface(plane_state);
2940 if (ret)
2941 return ret;
2942
2943 return 0;
2944}
2945
a8d201af
ML
2946static void i9xx_update_primary_plane(struct drm_plane *primary,
2947 const struct intel_crtc_state *crtc_state,
2948 const struct intel_plane_state *plane_state)
81255565 2949{
6315b5d3 2950 struct drm_i915_private *dev_priv = to_i915(primary->dev);
a8d201af
ML
2951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2952 struct drm_framebuffer *fb = plane_state->base.fb;
81255565 2953 int plane = intel_crtc->plane;
54ea9da8 2954 u32 linear_offset;
81255565 2955 u32 dspcntr;
f0f59a00 2956 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2957 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
2958 int x = plane_state->base.src.x1 >> 16;
2959 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 2960
f45651ba
VS
2961 dspcntr = DISPPLANE_GAMMA_ENABLE;
2962
fdd508a6 2963 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 2964
6315b5d3 2965 if (INTEL_GEN(dev_priv) < 4) {
f45651ba
VS
2966 if (intel_crtc->pipe == PIPE_B)
2967 dspcntr |= DISPPLANE_SEL_PIPE_B;
2968
2969 /* pipesrc and dspsize control the size that is scaled from,
2970 * which should always be the user's requested size.
2971 */
2972 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2973 ((crtc_state->pipe_src_h - 1) << 16) |
2974 (crtc_state->pipe_src_w - 1));
f45651ba 2975 I915_WRITE(DSPPOS(plane), 0);
920a14b2 2976 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 2977 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2978 ((crtc_state->pipe_src_h - 1) << 16) |
2979 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2980 I915_WRITE(PRIMPOS(plane), 0);
2981 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2982 }
81255565 2983
438b74a5 2984 switch (fb->format->format) {
57779d06 2985 case DRM_FORMAT_C8:
81255565
JB
2986 dspcntr |= DISPPLANE_8BPP;
2987 break;
57779d06 2988 case DRM_FORMAT_XRGB1555:
57779d06 2989 dspcntr |= DISPPLANE_BGRX555;
81255565 2990 break;
57779d06
VS
2991 case DRM_FORMAT_RGB565:
2992 dspcntr |= DISPPLANE_BGRX565;
2993 break;
2994 case DRM_FORMAT_XRGB8888:
57779d06
VS
2995 dspcntr |= DISPPLANE_BGRX888;
2996 break;
2997 case DRM_FORMAT_XBGR8888:
57779d06
VS
2998 dspcntr |= DISPPLANE_RGBX888;
2999 break;
3000 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3001 dspcntr |= DISPPLANE_BGRX101010;
3002 break;
3003 case DRM_FORMAT_XBGR2101010:
57779d06 3004 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3005 break;
3006 default:
baba133a 3007 BUG();
81255565 3008 }
57779d06 3009
72618ebf 3010 if (INTEL_GEN(dev_priv) >= 4 &&
bae781b2 3011 fb->modifier == I915_FORMAT_MOD_X_TILED)
f45651ba 3012 dspcntr |= DISPPLANE_TILED;
81255565 3013
df0cd455
VS
3014 if (rotation & DRM_ROTATE_180)
3015 dspcntr |= DISPPLANE_ROTATE_180;
3016
4ea7be2b
VS
3017 if (rotation & DRM_REFLECT_X)
3018 dspcntr |= DISPPLANE_MIRROR;
3019
9beb5fea 3020 if (IS_G4X(dev_priv))
de1aa629
VS
3021 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3022
2949056c 3023 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3024
6315b5d3 3025 if (INTEL_GEN(dev_priv) >= 4)
c2c75131 3026 intel_crtc->dspaddr_offset =
2949056c 3027 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3028
f22aa143 3029 if (rotation & DRM_ROTATE_180) {
df0cd455
VS
3030 x += crtc_state->pipe_src_w - 1;
3031 y += crtc_state->pipe_src_h - 1;
4ea7be2b
VS
3032 } else if (rotation & DRM_REFLECT_X) {
3033 x += crtc_state->pipe_src_w - 1;
48404c1e
SJ
3034 }
3035
2949056c 3036 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3037
6315b5d3 3038 if (INTEL_GEN(dev_priv) < 4)
6687c906
VS
3039 intel_crtc->dspaddr_offset = linear_offset;
3040
2db3366b
PZ
3041 intel_crtc->adjusted_x = x;
3042 intel_crtc->adjusted_y = y;
3043
48404c1e
SJ
3044 I915_WRITE(reg, dspcntr);
3045
01f2c773 3046 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
6315b5d3 3047 if (INTEL_GEN(dev_priv) >= 4) {
85ba7b7d 3048 I915_WRITE(DSPSURF(plane),
be1e3415 3049 intel_plane_ggtt_offset(plane_state) +
6687c906 3050 intel_crtc->dspaddr_offset);
5eddb70b 3051 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3052 I915_WRITE(DSPLINOFF(plane), linear_offset);
bfb81049
VS
3053 } else {
3054 I915_WRITE(DSPADDR(plane),
be1e3415 3055 intel_plane_ggtt_offset(plane_state) +
bfb81049
VS
3056 intel_crtc->dspaddr_offset);
3057 }
5eddb70b 3058 POSTING_READ(reg);
17638cd6
JB
3059}
3060
a8d201af
ML
3061static void i9xx_disable_primary_plane(struct drm_plane *primary,
3062 struct drm_crtc *crtc)
17638cd6
JB
3063{
3064 struct drm_device *dev = crtc->dev;
fac5e23e 3065 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3067 int plane = intel_crtc->plane;
f45651ba 3068
a8d201af
ML
3069 I915_WRITE(DSPCNTR(plane), 0);
3070 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3071 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3072 else
3073 I915_WRITE(DSPADDR(plane), 0);
3074 POSTING_READ(DSPCNTR(plane));
3075}
c9ba6fad 3076
a8d201af
ML
3077static void ironlake_update_primary_plane(struct drm_plane *primary,
3078 const struct intel_crtc_state *crtc_state,
3079 const struct intel_plane_state *plane_state)
3080{
3081 struct drm_device *dev = primary->dev;
fac5e23e 3082 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3084 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3085 int plane = intel_crtc->plane;
54ea9da8 3086 u32 linear_offset;
a8d201af
ML
3087 u32 dspcntr;
3088 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3089 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3090 int x = plane_state->base.src.x1 >> 16;
3091 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3092
f45651ba 3093 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3094 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3095
8652744b 3096 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3097 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3098
438b74a5 3099 switch (fb->format->format) {
57779d06 3100 case DRM_FORMAT_C8:
17638cd6
JB
3101 dspcntr |= DISPPLANE_8BPP;
3102 break;
57779d06
VS
3103 case DRM_FORMAT_RGB565:
3104 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3105 break;
57779d06 3106 case DRM_FORMAT_XRGB8888:
57779d06
VS
3107 dspcntr |= DISPPLANE_BGRX888;
3108 break;
3109 case DRM_FORMAT_XBGR8888:
57779d06
VS
3110 dspcntr |= DISPPLANE_RGBX888;
3111 break;
3112 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3113 dspcntr |= DISPPLANE_BGRX101010;
3114 break;
3115 case DRM_FORMAT_XBGR2101010:
57779d06 3116 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3117 break;
3118 default:
baba133a 3119 BUG();
17638cd6
JB
3120 }
3121
bae781b2 3122 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
17638cd6 3123 dspcntr |= DISPPLANE_TILED;
17638cd6 3124
df0cd455
VS
3125 if (rotation & DRM_ROTATE_180)
3126 dspcntr |= DISPPLANE_ROTATE_180;
3127
8652744b 3128 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3129 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3130
2949056c 3131 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3132
c2c75131 3133 intel_crtc->dspaddr_offset =
2949056c 3134 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3135
df0cd455
VS
3136 /* HSW+ does this automagically in hardware */
3137 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3138 rotation & DRM_ROTATE_180) {
3139 x += crtc_state->pipe_src_w - 1;
3140 y += crtc_state->pipe_src_h - 1;
48404c1e
SJ
3141 }
3142
2949056c 3143 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3144
2db3366b
PZ
3145 intel_crtc->adjusted_x = x;
3146 intel_crtc->adjusted_y = y;
3147
48404c1e 3148 I915_WRITE(reg, dspcntr);
17638cd6 3149
01f2c773 3150 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3151 I915_WRITE(DSPSURF(plane),
be1e3415 3152 intel_plane_ggtt_offset(plane_state) +
6687c906 3153 intel_crtc->dspaddr_offset);
8652744b 3154 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3155 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3156 } else {
3157 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3158 I915_WRITE(DSPLINOFF(plane), linear_offset);
3159 }
17638cd6 3160 POSTING_READ(reg);
17638cd6
JB
3161}
3162
7b49f948
VS
3163u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3164 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3165{
7b49f948 3166 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3167 return 64;
7b49f948
VS
3168 } else {
3169 int cpp = drm_format_plane_cpp(pixel_format, 0);
3170
27ba3910 3171 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3172 }
3173}
3174
e435d6e5
ML
3175static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3176{
3177 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3178 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3179
3180 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3181 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3182 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3183}
3184
a1b2278e
CK
3185/*
3186 * This function detaches (aka. unbinds) unused scalers in hardware
3187 */
0583236e 3188static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3189{
a1b2278e
CK
3190 struct intel_crtc_scaler_state *scaler_state;
3191 int i;
3192
a1b2278e
CK
3193 scaler_state = &intel_crtc->config->scaler_state;
3194
3195 /* loop through and disable scalers that aren't in use */
3196 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3197 if (!scaler_state->scalers[i].in_use)
3198 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3199 }
3200}
3201
d2196774
VS
3202u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3203 unsigned int rotation)
3204{
3205 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3206 u32 stride = intel_fb_pitch(fb, plane, rotation);
3207
3208 /*
3209 * The stride is either expressed as a multiple of 64 bytes chunks for
3210 * linear buffers or in number of tiles for tiled buffers.
3211 */
bd2ef25d 3212 if (drm_rotation_90_or_270(rotation)) {
353c8598 3213 int cpp = fb->format->cpp[plane];
d2196774 3214
bae781b2 3215 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
d2196774 3216 } else {
bae781b2 3217 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
438b74a5 3218 fb->format->format);
d2196774
VS
3219 }
3220
3221 return stride;
3222}
3223
6156a456 3224u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3225{
6156a456 3226 switch (pixel_format) {
d161cf7a 3227 case DRM_FORMAT_C8:
c34ce3d1 3228 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3229 case DRM_FORMAT_RGB565:
c34ce3d1 3230 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3231 case DRM_FORMAT_XBGR8888:
c34ce3d1 3232 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3233 case DRM_FORMAT_XRGB8888:
c34ce3d1 3234 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3235 /*
3236 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3237 * to be already pre-multiplied. We need to add a knob (or a different
3238 * DRM_FORMAT) for user-space to configure that.
3239 */
f75fb42a 3240 case DRM_FORMAT_ABGR8888:
c34ce3d1 3241 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3242 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3243 case DRM_FORMAT_ARGB8888:
c34ce3d1 3244 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3245 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3246 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3247 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3248 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3249 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3250 case DRM_FORMAT_YUYV:
c34ce3d1 3251 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3252 case DRM_FORMAT_YVYU:
c34ce3d1 3253 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3254 case DRM_FORMAT_UYVY:
c34ce3d1 3255 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3256 case DRM_FORMAT_VYUY:
c34ce3d1 3257 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3258 default:
4249eeef 3259 MISSING_CASE(pixel_format);
70d21f0e 3260 }
8cfcba41 3261
c34ce3d1 3262 return 0;
6156a456 3263}
70d21f0e 3264
6156a456
CK
3265u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3266{
6156a456 3267 switch (fb_modifier) {
30af77c4 3268 case DRM_FORMAT_MOD_NONE:
70d21f0e 3269 break;
30af77c4 3270 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3271 return PLANE_CTL_TILED_X;
b321803d 3272 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3273 return PLANE_CTL_TILED_Y;
b321803d 3274 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3275 return PLANE_CTL_TILED_YF;
70d21f0e 3276 default:
6156a456 3277 MISSING_CASE(fb_modifier);
70d21f0e 3278 }
8cfcba41 3279
c34ce3d1 3280 return 0;
6156a456 3281}
70d21f0e 3282
6156a456
CK
3283u32 skl_plane_ctl_rotation(unsigned int rotation)
3284{
3b7a5119 3285 switch (rotation) {
31ad61e4 3286 case DRM_ROTATE_0:
6156a456 3287 break;
1e8df167
SJ
3288 /*
3289 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3290 * while i915 HW rotation is clockwise, thats why this swapping.
3291 */
31ad61e4 3292 case DRM_ROTATE_90:
1e8df167 3293 return PLANE_CTL_ROTATE_270;
31ad61e4 3294 case DRM_ROTATE_180:
c34ce3d1 3295 return PLANE_CTL_ROTATE_180;
31ad61e4 3296 case DRM_ROTATE_270:
1e8df167 3297 return PLANE_CTL_ROTATE_90;
6156a456
CK
3298 default:
3299 MISSING_CASE(rotation);
3300 }
3301
c34ce3d1 3302 return 0;
6156a456
CK
3303}
3304
a8d201af
ML
3305static void skylake_update_primary_plane(struct drm_plane *plane,
3306 const struct intel_crtc_state *crtc_state,
3307 const struct intel_plane_state *plane_state)
6156a456 3308{
a8d201af 3309 struct drm_device *dev = plane->dev;
fac5e23e 3310 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3312 struct drm_framebuffer *fb = plane_state->base.fb;
8e816bb4
VS
3313 enum plane_id plane_id = to_intel_plane(plane)->id;
3314 enum pipe pipe = to_intel_plane(plane)->pipe;
d2196774 3315 u32 plane_ctl;
a8d201af 3316 unsigned int rotation = plane_state->base.rotation;
d2196774 3317 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3318 u32 surf_addr = plane_state->main.offset;
a8d201af 3319 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3320 int src_x = plane_state->main.x;
3321 int src_y = plane_state->main.y;
936e71e3
VS
3322 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3323 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3324 int dst_x = plane_state->base.dst.x1;
3325 int dst_y = plane_state->base.dst.y1;
3326 int dst_w = drm_rect_width(&plane_state->base.dst);
3327 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3328
47f9ea8b
ACO
3329 plane_ctl = PLANE_CTL_ENABLE;
3330
3331 if (IS_GEMINILAKE(dev_priv)) {
3332 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
3333 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3334 PLANE_COLOR_PLANE_GAMMA_DISABLE);
3335 } else {
3336 plane_ctl |=
3337 PLANE_CTL_PIPE_GAMMA_ENABLE |
3338 PLANE_CTL_PIPE_CSC_ENABLE |
3339 PLANE_CTL_PLANE_GAMMA_DISABLE;
3340 }
6156a456 3341
438b74a5 3342 plane_ctl |= skl_plane_ctl_format(fb->format->format);
bae781b2 3343 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
6156a456
CK
3344 plane_ctl |= skl_plane_ctl_rotation(rotation);
3345
6687c906
VS
3346 /* Sizes are 0 based */
3347 src_w--;
3348 src_h--;
3349 dst_w--;
3350 dst_h--;
3351
4c0b8a8b
PZ
3352 intel_crtc->dspaddr_offset = surf_addr;
3353
6687c906
VS
3354 intel_crtc->adjusted_x = src_x;
3355 intel_crtc->adjusted_y = src_y;
2db3366b 3356
8e816bb4
VS
3357 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3358 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3359 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3360 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
6156a456
CK
3361
3362 if (scaler_id >= 0) {
3363 uint32_t ps_ctrl = 0;
3364
3365 WARN_ON(!dst_w || !dst_h);
8e816bb4 3366 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
6156a456
CK
3367 crtc_state->scaler_state.scalers[scaler_id].mode;
3368 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3369 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3370 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3371 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
8e816bb4 3372 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
6156a456 3373 } else {
8e816bb4 3374 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
6156a456
CK
3375 }
3376
8e816bb4 3377 I915_WRITE(PLANE_SURF(pipe, plane_id),
be1e3415 3378 intel_plane_ggtt_offset(plane_state) + surf_addr);
70d21f0e 3379
8e816bb4 3380 POSTING_READ(PLANE_SURF(pipe, plane_id));
70d21f0e
DL
3381}
3382
a8d201af
ML
3383static void skylake_disable_primary_plane(struct drm_plane *primary,
3384 struct drm_crtc *crtc)
17638cd6
JB
3385{
3386 struct drm_device *dev = crtc->dev;
fac5e23e 3387 struct drm_i915_private *dev_priv = to_i915(dev);
8e816bb4
VS
3388 enum plane_id plane_id = to_intel_plane(primary)->id;
3389 enum pipe pipe = to_intel_plane(primary)->pipe;
62e0fb88 3390
8e816bb4
VS
3391 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3392 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3393 POSTING_READ(PLANE_SURF(pipe, plane_id));
a8d201af 3394}
29b9bde6 3395
a8d201af
ML
3396/* Assume fb object is pinned & idle & fenced and just update base pointers */
3397static int
3398intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3399 int x, int y, enum mode_set_atomic state)
3400{
3401 /* Support for kgdboc is disabled, this needs a major rework. */
3402 DRM_ERROR("legacy panic handler not supported any more.\n");
3403
3404 return -ENODEV;
81255565
JB
3405}
3406
5a21b665
DV
3407static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3408{
3409 struct intel_crtc *crtc;
3410
91c8a326 3411 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3412 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3413}
3414
7514747d
VS
3415static void intel_update_primary_planes(struct drm_device *dev)
3416{
7514747d 3417 struct drm_crtc *crtc;
96a02917 3418
70e1e0ec 3419 for_each_crtc(dev, crtc) {
11c22da6 3420 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3421 struct intel_plane_state *plane_state =
3422 to_intel_plane_state(plane->base.state);
11c22da6 3423
936e71e3 3424 if (plane_state->base.visible)
a8d201af
ML
3425 plane->update_plane(&plane->base,
3426 to_intel_crtc_state(crtc->state),
3427 plane_state);
73974893
ML
3428 }
3429}
3430
3431static int
3432__intel_display_resume(struct drm_device *dev,
3433 struct drm_atomic_state *state)
3434{
3435 struct drm_crtc_state *crtc_state;
3436 struct drm_crtc *crtc;
3437 int i, ret;
11c22da6 3438
73974893 3439 intel_modeset_setup_hw_state(dev);
29b74b7f 3440 i915_redisable_vga(to_i915(dev));
73974893
ML
3441
3442 if (!state)
3443 return 0;
3444
3445 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3446 /*
3447 * Force recalculation even if we restore
3448 * current state. With fast modeset this may not result
3449 * in a modeset when the state is compatible.
3450 */
3451 crtc_state->mode_changed = true;
96a02917 3452 }
73974893
ML
3453
3454 /* ignore any reset values/BIOS leftovers in the WM registers */
3455 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3456
3457 ret = drm_atomic_commit(state);
3458
3459 WARN_ON(ret == -EDEADLK);
3460 return ret;
96a02917
VS
3461}
3462
4ac2ba2f
VS
3463static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3464{
ae98104b
VS
3465 return intel_has_gpu_reset(dev_priv) &&
3466 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3467}
3468
c033666a 3469void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3470{
73974893
ML
3471 struct drm_device *dev = &dev_priv->drm;
3472 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3473 struct drm_atomic_state *state;
3474 int ret;
3475
73974893
ML
3476 /*
3477 * Need mode_config.mutex so that we don't
3478 * trample ongoing ->detect() and whatnot.
3479 */
3480 mutex_lock(&dev->mode_config.mutex);
3481 drm_modeset_acquire_init(ctx, 0);
3482 while (1) {
3483 ret = drm_modeset_lock_all_ctx(dev, ctx);
3484 if (ret != -EDEADLK)
3485 break;
3486
3487 drm_modeset_backoff(ctx);
3488 }
3489
3490 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3491 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3492 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3493 return;
3494
f98ce92f
VS
3495 /*
3496 * Disabling the crtcs gracefully seems nicer. Also the
3497 * g33 docs say we should at least disable all the planes.
3498 */
73974893
ML
3499 state = drm_atomic_helper_duplicate_state(dev, ctx);
3500 if (IS_ERR(state)) {
3501 ret = PTR_ERR(state);
73974893 3502 DRM_ERROR("Duplicating state failed with %i\n", ret);
1e5a15d6 3503 return;
73974893
ML
3504 }
3505
3506 ret = drm_atomic_helper_disable_all(dev, ctx);
3507 if (ret) {
3508 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
1e5a15d6
ACO
3509 drm_atomic_state_put(state);
3510 return;
73974893
ML
3511 }
3512
3513 dev_priv->modeset_restore_state = state;
3514 state->acquire_ctx = ctx;
7514747d
VS
3515}
3516
c033666a 3517void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3518{
73974893
ML
3519 struct drm_device *dev = &dev_priv->drm;
3520 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3521 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3522 int ret;
3523
5a21b665
DV
3524 /*
3525 * Flips in the rings will be nuked by the reset,
3526 * so complete all pending flips so that user space
3527 * will get its events and not get stuck.
3528 */
3529 intel_complete_page_flips(dev_priv);
3530
73974893
ML
3531 dev_priv->modeset_restore_state = NULL;
3532
7514747d 3533 /* reset doesn't touch the display */
4ac2ba2f 3534 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3535 if (!state) {
3536 /*
3537 * Flips in the rings have been nuked by the reset,
3538 * so update the base address of all primary
3539 * planes to the the last fb to make sure we're
3540 * showing the correct fb after a reset.
3541 *
3542 * FIXME: Atomic will make this obsolete since we won't schedule
3543 * CS-based flips (which might get lost in gpu resets) any more.
3544 */
3545 intel_update_primary_planes(dev);
3546 } else {
3547 ret = __intel_display_resume(dev, state);
3548 if (ret)
3549 DRM_ERROR("Restoring old state failed with %i\n", ret);
3550 }
73974893
ML
3551 } else {
3552 /*
3553 * The display has been reset as well,
3554 * so need a full re-initialization.
3555 */
3556 intel_runtime_pm_disable_interrupts(dev_priv);
3557 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3558
51f59205 3559 intel_pps_unlock_regs_wa(dev_priv);
73974893 3560 intel_modeset_init_hw(dev);
7514747d 3561
73974893
ML
3562 spin_lock_irq(&dev_priv->irq_lock);
3563 if (dev_priv->display.hpd_irq_setup)
3564 dev_priv->display.hpd_irq_setup(dev_priv);
3565 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3566
73974893
ML
3567 ret = __intel_display_resume(dev, state);
3568 if (ret)
3569 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3570
73974893
ML
3571 intel_hpd_init(dev_priv);
3572 }
7514747d 3573
0853695c
CW
3574 if (state)
3575 drm_atomic_state_put(state);
73974893
ML
3576 drm_modeset_drop_locks(ctx);
3577 drm_modeset_acquire_fini(ctx);
3578 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3579}
3580
8af29b0c
CW
3581static bool abort_flip_on_reset(struct intel_crtc *crtc)
3582{
3583 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3584
3585 if (i915_reset_in_progress(error))
3586 return true;
3587
3588 if (crtc->reset_count != i915_reset_count(error))
3589 return true;
3590
3591 return false;
3592}
3593
7d5e3799
CW
3594static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3595{
5a21b665
DV
3596 struct drm_device *dev = crtc->dev;
3597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3598 bool pending;
3599
8af29b0c 3600 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3601 return false;
3602
3603 spin_lock_irq(&dev->event_lock);
3604 pending = to_intel_crtc(crtc)->flip_work != NULL;
3605 spin_unlock_irq(&dev->event_lock);
3606
3607 return pending;
7d5e3799
CW
3608}
3609
bfd16b2a
ML
3610static void intel_update_pipe_config(struct intel_crtc *crtc,
3611 struct intel_crtc_state *old_crtc_state)
e30e8f75 3612{
6315b5d3 3613 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
bfd16b2a
ML
3614 struct intel_crtc_state *pipe_config =
3615 to_intel_crtc_state(crtc->base.state);
e30e8f75 3616
bfd16b2a
ML
3617 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3618 crtc->base.mode = crtc->base.state->mode;
3619
3620 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3621 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3622 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3623
3624 /*
3625 * Update pipe size and adjust fitter if needed: the reason for this is
3626 * that in compute_mode_changes we check the native mode (not the pfit
3627 * mode) to see if we can flip rather than do a full mode set. In the
3628 * fastboot case, we'll flip, but if we don't update the pipesrc and
3629 * pfit state, we'll end up with a big fb scanned out into the wrong
3630 * sized surface.
e30e8f75
GP
3631 */
3632
e30e8f75 3633 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3634 ((pipe_config->pipe_src_w - 1) << 16) |
3635 (pipe_config->pipe_src_h - 1));
3636
3637 /* on skylake this is done by detaching scalers */
6315b5d3 3638 if (INTEL_GEN(dev_priv) >= 9) {
bfd16b2a
ML
3639 skl_detach_scalers(crtc);
3640
3641 if (pipe_config->pch_pfit.enabled)
3642 skylake_pfit_enable(crtc);
6e266956 3643 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3644 if (pipe_config->pch_pfit.enabled)
3645 ironlake_pfit_enable(crtc);
3646 else if (old_crtc_state->pch_pfit.enabled)
3647 ironlake_pfit_disable(crtc, true);
e30e8f75 3648 }
e30e8f75
GP
3649}
3650
5e84e1a4
ZW
3651static void intel_fdi_normal_train(struct drm_crtc *crtc)
3652{
3653 struct drm_device *dev = crtc->dev;
fac5e23e 3654 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3656 int pipe = intel_crtc->pipe;
f0f59a00
VS
3657 i915_reg_t reg;
3658 u32 temp;
5e84e1a4
ZW
3659
3660 /* enable normal train */
3661 reg = FDI_TX_CTL(pipe);
3662 temp = I915_READ(reg);
fd6b8f43 3663 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3664 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3665 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3666 } else {
3667 temp &= ~FDI_LINK_TRAIN_NONE;
3668 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3669 }
5e84e1a4
ZW
3670 I915_WRITE(reg, temp);
3671
3672 reg = FDI_RX_CTL(pipe);
3673 temp = I915_READ(reg);
6e266956 3674 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3675 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3676 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3677 } else {
3678 temp &= ~FDI_LINK_TRAIN_NONE;
3679 temp |= FDI_LINK_TRAIN_NONE;
3680 }
3681 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3682
3683 /* wait one idle pattern time */
3684 POSTING_READ(reg);
3685 udelay(1000);
357555c0
JB
3686
3687 /* IVB wants error correction enabled */
fd6b8f43 3688 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3689 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3690 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3691}
3692
8db9d77b
ZW
3693/* The FDI link training functions for ILK/Ibexpeak. */
3694static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3695{
3696 struct drm_device *dev = crtc->dev;
fac5e23e 3697 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3699 int pipe = intel_crtc->pipe;
f0f59a00
VS
3700 i915_reg_t reg;
3701 u32 temp, tries;
8db9d77b 3702
1c8562f6 3703 /* FDI needs bits from pipe first */
0fc932b8 3704 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3705
e1a44743
AJ
3706 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3707 for train result */
5eddb70b
CW
3708 reg = FDI_RX_IMR(pipe);
3709 temp = I915_READ(reg);
e1a44743
AJ
3710 temp &= ~FDI_RX_SYMBOL_LOCK;
3711 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3712 I915_WRITE(reg, temp);
3713 I915_READ(reg);
e1a44743
AJ
3714 udelay(150);
3715
8db9d77b 3716 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3717 reg = FDI_TX_CTL(pipe);
3718 temp = I915_READ(reg);
627eb5a3 3719 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3720 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3721 temp &= ~FDI_LINK_TRAIN_NONE;
3722 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3723 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3724
5eddb70b
CW
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
8db9d77b
ZW
3727 temp &= ~FDI_LINK_TRAIN_NONE;
3728 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3729 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3730
3731 POSTING_READ(reg);
8db9d77b
ZW
3732 udelay(150);
3733
5b2adf89 3734 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3735 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3736 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3737 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3738
5eddb70b 3739 reg = FDI_RX_IIR(pipe);
e1a44743 3740 for (tries = 0; tries < 5; tries++) {
5eddb70b 3741 temp = I915_READ(reg);
8db9d77b
ZW
3742 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3743
3744 if ((temp & FDI_RX_BIT_LOCK)) {
3745 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3746 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3747 break;
3748 }
8db9d77b 3749 }
e1a44743 3750 if (tries == 5)
5eddb70b 3751 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3752
3753 /* Train 2 */
5eddb70b
CW
3754 reg = FDI_TX_CTL(pipe);
3755 temp = I915_READ(reg);
8db9d77b
ZW
3756 temp &= ~FDI_LINK_TRAIN_NONE;
3757 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3758 I915_WRITE(reg, temp);
8db9d77b 3759
5eddb70b
CW
3760 reg = FDI_RX_CTL(pipe);
3761 temp = I915_READ(reg);
8db9d77b
ZW
3762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3764 I915_WRITE(reg, temp);
8db9d77b 3765
5eddb70b
CW
3766 POSTING_READ(reg);
3767 udelay(150);
8db9d77b 3768
5eddb70b 3769 reg = FDI_RX_IIR(pipe);
e1a44743 3770 for (tries = 0; tries < 5; tries++) {
5eddb70b 3771 temp = I915_READ(reg);
8db9d77b
ZW
3772 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3773
3774 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3775 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3776 DRM_DEBUG_KMS("FDI train 2 done.\n");
3777 break;
3778 }
8db9d77b 3779 }
e1a44743 3780 if (tries == 5)
5eddb70b 3781 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3782
3783 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3784
8db9d77b
ZW
3785}
3786
0206e353 3787static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3788 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3789 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3790 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3791 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3792};
3793
3794/* The FDI link training functions for SNB/Cougarpoint. */
3795static void gen6_fdi_link_train(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
fac5e23e 3798 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800 int pipe = intel_crtc->pipe;
f0f59a00
VS
3801 i915_reg_t reg;
3802 u32 temp, i, retry;
8db9d77b 3803
e1a44743
AJ
3804 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3805 for train result */
5eddb70b
CW
3806 reg = FDI_RX_IMR(pipe);
3807 temp = I915_READ(reg);
e1a44743
AJ
3808 temp &= ~FDI_RX_SYMBOL_LOCK;
3809 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3810 I915_WRITE(reg, temp);
3811
3812 POSTING_READ(reg);
e1a44743
AJ
3813 udelay(150);
3814
8db9d77b 3815 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
627eb5a3 3818 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3819 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_1;
3822 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3823 /* SNB-B */
3824 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3825 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3826
d74cf324
DV
3827 I915_WRITE(FDI_RX_MISC(pipe),
3828 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3829
5eddb70b
CW
3830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
6e266956 3832 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3833 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3835 } else {
3836 temp &= ~FDI_LINK_TRAIN_NONE;
3837 temp |= FDI_LINK_TRAIN_PATTERN_1;
3838 }
5eddb70b
CW
3839 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3840
3841 POSTING_READ(reg);
8db9d77b
ZW
3842 udelay(150);
3843
0206e353 3844 for (i = 0; i < 4; i++) {
5eddb70b
CW
3845 reg = FDI_TX_CTL(pipe);
3846 temp = I915_READ(reg);
8db9d77b
ZW
3847 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3848 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3849 I915_WRITE(reg, temp);
3850
3851 POSTING_READ(reg);
8db9d77b
ZW
3852 udelay(500);
3853
fa37d39e
SP
3854 for (retry = 0; retry < 5; retry++) {
3855 reg = FDI_RX_IIR(pipe);
3856 temp = I915_READ(reg);
3857 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3858 if (temp & FDI_RX_BIT_LOCK) {
3859 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3860 DRM_DEBUG_KMS("FDI train 1 done.\n");
3861 break;
3862 }
3863 udelay(50);
8db9d77b 3864 }
fa37d39e
SP
3865 if (retry < 5)
3866 break;
8db9d77b
ZW
3867 }
3868 if (i == 4)
5eddb70b 3869 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3870
3871 /* Train 2 */
5eddb70b
CW
3872 reg = FDI_TX_CTL(pipe);
3873 temp = I915_READ(reg);
8db9d77b
ZW
3874 temp &= ~FDI_LINK_TRAIN_NONE;
3875 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3876 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3877 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3878 /* SNB-B */
3879 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3880 }
5eddb70b 3881 I915_WRITE(reg, temp);
8db9d77b 3882
5eddb70b
CW
3883 reg = FDI_RX_CTL(pipe);
3884 temp = I915_READ(reg);
6e266956 3885 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3886 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3887 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3888 } else {
3889 temp &= ~FDI_LINK_TRAIN_NONE;
3890 temp |= FDI_LINK_TRAIN_PATTERN_2;
3891 }
5eddb70b
CW
3892 I915_WRITE(reg, temp);
3893
3894 POSTING_READ(reg);
8db9d77b
ZW
3895 udelay(150);
3896
0206e353 3897 for (i = 0; i < 4; i++) {
5eddb70b
CW
3898 reg = FDI_TX_CTL(pipe);
3899 temp = I915_READ(reg);
8db9d77b
ZW
3900 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3901 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3902 I915_WRITE(reg, temp);
3903
3904 POSTING_READ(reg);
8db9d77b
ZW
3905 udelay(500);
3906
fa37d39e
SP
3907 for (retry = 0; retry < 5; retry++) {
3908 reg = FDI_RX_IIR(pipe);
3909 temp = I915_READ(reg);
3910 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3911 if (temp & FDI_RX_SYMBOL_LOCK) {
3912 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3913 DRM_DEBUG_KMS("FDI train 2 done.\n");
3914 break;
3915 }
3916 udelay(50);
8db9d77b 3917 }
fa37d39e
SP
3918 if (retry < 5)
3919 break;
8db9d77b
ZW
3920 }
3921 if (i == 4)
5eddb70b 3922 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3923
3924 DRM_DEBUG_KMS("FDI train done.\n");
3925}
3926
357555c0
JB
3927/* Manual link training for Ivy Bridge A0 parts */
3928static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3929{
3930 struct drm_device *dev = crtc->dev;
fac5e23e 3931 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
3932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3933 int pipe = intel_crtc->pipe;
f0f59a00
VS
3934 i915_reg_t reg;
3935 u32 temp, i, j;
357555c0
JB
3936
3937 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3938 for train result */
3939 reg = FDI_RX_IMR(pipe);
3940 temp = I915_READ(reg);
3941 temp &= ~FDI_RX_SYMBOL_LOCK;
3942 temp &= ~FDI_RX_BIT_LOCK;
3943 I915_WRITE(reg, temp);
3944
3945 POSTING_READ(reg);
3946 udelay(150);
3947
01a415fd
DV
3948 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3949 I915_READ(FDI_RX_IIR(pipe)));
3950
139ccd3f
JB
3951 /* Try each vswing and preemphasis setting twice before moving on */
3952 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3953 /* disable first in case we need to retry */
3954 reg = FDI_TX_CTL(pipe);
3955 temp = I915_READ(reg);
3956 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3957 temp &= ~FDI_TX_ENABLE;
3958 I915_WRITE(reg, temp);
357555c0 3959
139ccd3f
JB
3960 reg = FDI_RX_CTL(pipe);
3961 temp = I915_READ(reg);
3962 temp &= ~FDI_LINK_TRAIN_AUTO;
3963 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3964 temp &= ~FDI_RX_ENABLE;
3965 I915_WRITE(reg, temp);
357555c0 3966
139ccd3f 3967 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3968 reg = FDI_TX_CTL(pipe);
3969 temp = I915_READ(reg);
139ccd3f 3970 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3971 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3972 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3973 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3974 temp |= snb_b_fdi_train_param[j/2];
3975 temp |= FDI_COMPOSITE_SYNC;
3976 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3977
139ccd3f
JB
3978 I915_WRITE(FDI_RX_MISC(pipe),
3979 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3980
139ccd3f 3981 reg = FDI_RX_CTL(pipe);
357555c0 3982 temp = I915_READ(reg);
139ccd3f
JB
3983 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3984 temp |= FDI_COMPOSITE_SYNC;
3985 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3986
139ccd3f
JB
3987 POSTING_READ(reg);
3988 udelay(1); /* should be 0.5us */
357555c0 3989
139ccd3f
JB
3990 for (i = 0; i < 4; i++) {
3991 reg = FDI_RX_IIR(pipe);
3992 temp = I915_READ(reg);
3993 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3994
139ccd3f
JB
3995 if (temp & FDI_RX_BIT_LOCK ||
3996 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3997 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3998 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3999 i);
4000 break;
4001 }
4002 udelay(1); /* should be 0.5us */
4003 }
4004 if (i == 4) {
4005 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4006 continue;
4007 }
357555c0 4008
139ccd3f 4009 /* Train 2 */
357555c0
JB
4010 reg = FDI_TX_CTL(pipe);
4011 temp = I915_READ(reg);
139ccd3f
JB
4012 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4013 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4014 I915_WRITE(reg, temp);
4015
4016 reg = FDI_RX_CTL(pipe);
4017 temp = I915_READ(reg);
4018 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4019 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4020 I915_WRITE(reg, temp);
4021
4022 POSTING_READ(reg);
139ccd3f 4023 udelay(2); /* should be 1.5us */
357555c0 4024
139ccd3f
JB
4025 for (i = 0; i < 4; i++) {
4026 reg = FDI_RX_IIR(pipe);
4027 temp = I915_READ(reg);
4028 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4029
139ccd3f
JB
4030 if (temp & FDI_RX_SYMBOL_LOCK ||
4031 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4032 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4033 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4034 i);
4035 goto train_done;
4036 }
4037 udelay(2); /* should be 1.5us */
357555c0 4038 }
139ccd3f
JB
4039 if (i == 4)
4040 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4041 }
357555c0 4042
139ccd3f 4043train_done:
357555c0
JB
4044 DRM_DEBUG_KMS("FDI train done.\n");
4045}
4046
88cefb6c 4047static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4048{
88cefb6c 4049 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4050 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4051 int pipe = intel_crtc->pipe;
f0f59a00
VS
4052 i915_reg_t reg;
4053 u32 temp;
c64e311e 4054
c98e9dcf 4055 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4056 reg = FDI_RX_CTL(pipe);
4057 temp = I915_READ(reg);
627eb5a3 4058 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4059 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4061 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4062
4063 POSTING_READ(reg);
c98e9dcf
JB
4064 udelay(200);
4065
4066 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4067 temp = I915_READ(reg);
4068 I915_WRITE(reg, temp | FDI_PCDCLK);
4069
4070 POSTING_READ(reg);
c98e9dcf
JB
4071 udelay(200);
4072
20749730
PZ
4073 /* Enable CPU FDI TX PLL, always on for Ironlake */
4074 reg = FDI_TX_CTL(pipe);
4075 temp = I915_READ(reg);
4076 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4077 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4078
20749730
PZ
4079 POSTING_READ(reg);
4080 udelay(100);
6be4a607 4081 }
0e23b99d
JB
4082}
4083
88cefb6c
DV
4084static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4085{
4086 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4087 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4088 int pipe = intel_crtc->pipe;
f0f59a00
VS
4089 i915_reg_t reg;
4090 u32 temp;
88cefb6c
DV
4091
4092 /* Switch from PCDclk to Rawclk */
4093 reg = FDI_RX_CTL(pipe);
4094 temp = I915_READ(reg);
4095 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4096
4097 /* Disable CPU FDI TX PLL */
4098 reg = FDI_TX_CTL(pipe);
4099 temp = I915_READ(reg);
4100 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4101
4102 POSTING_READ(reg);
4103 udelay(100);
4104
4105 reg = FDI_RX_CTL(pipe);
4106 temp = I915_READ(reg);
4107 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4108
4109 /* Wait for the clocks to turn off. */
4110 POSTING_READ(reg);
4111 udelay(100);
4112}
4113
0fc932b8
JB
4114static void ironlake_fdi_disable(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
fac5e23e 4117 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 int pipe = intel_crtc->pipe;
f0f59a00
VS
4120 i915_reg_t reg;
4121 u32 temp;
0fc932b8
JB
4122
4123 /* disable CPU FDI tx and PCH FDI rx */
4124 reg = FDI_TX_CTL(pipe);
4125 temp = I915_READ(reg);
4126 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4127 POSTING_READ(reg);
4128
4129 reg = FDI_RX_CTL(pipe);
4130 temp = I915_READ(reg);
4131 temp &= ~(0x7 << 16);
dfd07d72 4132 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4133 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4134
4135 POSTING_READ(reg);
4136 udelay(100);
4137
4138 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4139 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4140 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4141
4142 /* still set train pattern 1 */
4143 reg = FDI_TX_CTL(pipe);
4144 temp = I915_READ(reg);
4145 temp &= ~FDI_LINK_TRAIN_NONE;
4146 temp |= FDI_LINK_TRAIN_PATTERN_1;
4147 I915_WRITE(reg, temp);
4148
4149 reg = FDI_RX_CTL(pipe);
4150 temp = I915_READ(reg);
6e266956 4151 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4152 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4153 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4154 } else {
4155 temp &= ~FDI_LINK_TRAIN_NONE;
4156 temp |= FDI_LINK_TRAIN_PATTERN_1;
4157 }
4158 /* BPC in FDI rx is consistent with that in PIPECONF */
4159 temp &= ~(0x07 << 16);
dfd07d72 4160 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4161 I915_WRITE(reg, temp);
4162
4163 POSTING_READ(reg);
4164 udelay(100);
4165}
4166
49d73912 4167bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
5dce5b93
CW
4168{
4169 struct intel_crtc *crtc;
4170
4171 /* Note that we don't need to be called with mode_config.lock here
4172 * as our list of CRTC objects is static for the lifetime of the
4173 * device and so cannot disappear as we iterate. Similarly, we can
4174 * happily treat the predicates as racy, atomic checks as userspace
4175 * cannot claim and pin a new fb without at least acquring the
4176 * struct_mutex and so serialising with us.
4177 */
49d73912 4178 for_each_intel_crtc(&dev_priv->drm, crtc) {
5dce5b93
CW
4179 if (atomic_read(&crtc->unpin_work_count) == 0)
4180 continue;
4181
5a21b665 4182 if (crtc->flip_work)
0f0f74bc 4183 intel_wait_for_vblank(dev_priv, crtc->pipe);
5dce5b93
CW
4184
4185 return true;
4186 }
4187
4188 return false;
4189}
4190
5a21b665 4191static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4192{
4193 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4194 struct intel_flip_work *work = intel_crtc->flip_work;
4195
4196 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4197
4198 if (work->event)
560ce1dc 4199 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4200
4201 drm_crtc_vblank_put(&intel_crtc->base);
4202
5a21b665 4203 wake_up_all(&dev_priv->pending_flip_queue);
5a21b665
DV
4204 trace_i915_flip_complete(intel_crtc->plane,
4205 work->pending_flip_obj);
05c41f92
AR
4206
4207 queue_work(dev_priv->wq, &work->unpin_work);
d6bbafa1
CW
4208}
4209
5008e874 4210static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4211{
0f91128d 4212 struct drm_device *dev = crtc->dev;
fac5e23e 4213 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4214 long ret;
e6c3a2a6 4215
2c10d571 4216 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4217
4218 ret = wait_event_interruptible_timeout(
4219 dev_priv->pending_flip_queue,
4220 !intel_crtc_has_pending_flip(crtc),
4221 60*HZ);
4222
4223 if (ret < 0)
4224 return ret;
4225
5a21b665
DV
4226 if (ret == 0) {
4227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4228 struct intel_flip_work *work;
4229
4230 spin_lock_irq(&dev->event_lock);
4231 work = intel_crtc->flip_work;
4232 if (work && !is_mmio_work(work)) {
4233 WARN_ONCE(1, "Removing stuck page flip\n");
4234 page_flip_completed(intel_crtc);
4235 }
4236 spin_unlock_irq(&dev->event_lock);
4237 }
5bb61643 4238
5008e874 4239 return 0;
e6c3a2a6
CW
4240}
4241
b7076546 4242void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4243{
4244 u32 temp;
4245
4246 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4247
4248 mutex_lock(&dev_priv->sb_lock);
4249
4250 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4251 temp |= SBI_SSCCTL_DISABLE;
4252 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4253
4254 mutex_unlock(&dev_priv->sb_lock);
4255}
4256
e615efe4
ED
4257/* Program iCLKIP clock to the desired frequency */
4258static void lpt_program_iclkip(struct drm_crtc *crtc)
4259{
64b46a06 4260 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4261 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4262 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4263 u32 temp;
4264
060f02d8 4265 lpt_disable_iclkip(dev_priv);
e615efe4 4266
64b46a06
VS
4267 /* The iCLK virtual clock root frequency is in MHz,
4268 * but the adjusted_mode->crtc_clock in in KHz. To get the
4269 * divisors, it is necessary to divide one by another, so we
4270 * convert the virtual clock precision to KHz here for higher
4271 * precision.
4272 */
4273 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4274 u32 iclk_virtual_root_freq = 172800 * 1000;
4275 u32 iclk_pi_range = 64;
64b46a06 4276 u32 desired_divisor;
e615efe4 4277
64b46a06
VS
4278 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4279 clock << auxdiv);
4280 divsel = (desired_divisor / iclk_pi_range) - 2;
4281 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4282
64b46a06
VS
4283 /*
4284 * Near 20MHz is a corner case which is
4285 * out of range for the 7-bit divisor
4286 */
4287 if (divsel <= 0x7f)
4288 break;
e615efe4
ED
4289 }
4290
4291 /* This should not happen with any sane values */
4292 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4293 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4294 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4295 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4296
4297 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4298 clock,
e615efe4
ED
4299 auxdiv,
4300 divsel,
4301 phasedir,
4302 phaseinc);
4303
060f02d8
VS
4304 mutex_lock(&dev_priv->sb_lock);
4305
e615efe4 4306 /* Program SSCDIVINTPHASE6 */
988d6ee8 4307 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4308 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4309 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4310 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4311 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4312 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4313 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4314 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4315
4316 /* Program SSCAUXDIV */
988d6ee8 4317 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4318 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4319 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4320 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4321
4322 /* Enable modulator and associated divider */
988d6ee8 4323 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4324 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4325 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4326
060f02d8
VS
4327 mutex_unlock(&dev_priv->sb_lock);
4328
e615efe4
ED
4329 /* Wait for initialization time */
4330 udelay(24);
4331
4332 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4333}
4334
8802e5b6
VS
4335int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4336{
4337 u32 divsel, phaseinc, auxdiv;
4338 u32 iclk_virtual_root_freq = 172800 * 1000;
4339 u32 iclk_pi_range = 64;
4340 u32 desired_divisor;
4341 u32 temp;
4342
4343 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4344 return 0;
4345
4346 mutex_lock(&dev_priv->sb_lock);
4347
4348 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4349 if (temp & SBI_SSCCTL_DISABLE) {
4350 mutex_unlock(&dev_priv->sb_lock);
4351 return 0;
4352 }
4353
4354 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4355 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4356 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4357 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4358 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4359
4360 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4361 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4362 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4363
4364 mutex_unlock(&dev_priv->sb_lock);
4365
4366 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4367
4368 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4369 desired_divisor << auxdiv);
4370}
4371
275f01b2
DV
4372static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4373 enum pipe pch_transcoder)
4374{
4375 struct drm_device *dev = crtc->base.dev;
fac5e23e 4376 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4377 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4378
4379 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4380 I915_READ(HTOTAL(cpu_transcoder)));
4381 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4382 I915_READ(HBLANK(cpu_transcoder)));
4383 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4384 I915_READ(HSYNC(cpu_transcoder)));
4385
4386 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4387 I915_READ(VTOTAL(cpu_transcoder)));
4388 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4389 I915_READ(VBLANK(cpu_transcoder)));
4390 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4391 I915_READ(VSYNC(cpu_transcoder)));
4392 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4393 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4394}
4395
003632d9 4396static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4397{
fac5e23e 4398 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4399 uint32_t temp;
4400
4401 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4402 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4403 return;
4404
4405 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4406 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4407
003632d9
ACO
4408 temp &= ~FDI_BC_BIFURCATION_SELECT;
4409 if (enable)
4410 temp |= FDI_BC_BIFURCATION_SELECT;
4411
4412 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4413 I915_WRITE(SOUTH_CHICKEN1, temp);
4414 POSTING_READ(SOUTH_CHICKEN1);
4415}
4416
4417static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4418{
4419 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4420
4421 switch (intel_crtc->pipe) {
4422 case PIPE_A:
4423 break;
4424 case PIPE_B:
6e3c9717 4425 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4426 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4427 else
003632d9 4428 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4429
4430 break;
4431 case PIPE_C:
003632d9 4432 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4433
4434 break;
4435 default:
4436 BUG();
4437 }
4438}
4439
c48b5305
VS
4440/* Return which DP Port should be selected for Transcoder DP control */
4441static enum port
4442intel_trans_dp_port_sel(struct drm_crtc *crtc)
4443{
4444 struct drm_device *dev = crtc->dev;
4445 struct intel_encoder *encoder;
4446
4447 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4448 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4449 encoder->type == INTEL_OUTPUT_EDP)
4450 return enc_to_dig_port(&encoder->base)->port;
4451 }
4452
4453 return -1;
4454}
4455
f67a559d
JB
4456/*
4457 * Enable PCH resources required for PCH ports:
4458 * - PCH PLLs
4459 * - FDI training & RX/TX
4460 * - update transcoder timings
4461 * - DP transcoding bits
4462 * - transcoder
4463 */
4464static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4465{
4466 struct drm_device *dev = crtc->dev;
fac5e23e 4467 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4469 int pipe = intel_crtc->pipe;
f0f59a00 4470 u32 temp;
2c07245f 4471
ab9412ba 4472 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4473
fd6b8f43 4474 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4475 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4476
cd986abb
DV
4477 /* Write the TU size bits before fdi link training, so that error
4478 * detection works. */
4479 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4480 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4481
c98e9dcf 4482 /* For PCH output, training FDI link */
674cf967 4483 dev_priv->display.fdi_link_train(crtc);
2c07245f 4484
3ad8a208
DV
4485 /* We need to program the right clock selection before writing the pixel
4486 * mutliplier into the DPLL. */
6e266956 4487 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4488 u32 sel;
4b645f14 4489
c98e9dcf 4490 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4491 temp |= TRANS_DPLL_ENABLE(pipe);
4492 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4493 if (intel_crtc->config->shared_dpll ==
4494 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4495 temp |= sel;
4496 else
4497 temp &= ~sel;
c98e9dcf 4498 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4499 }
5eddb70b 4500
3ad8a208
DV
4501 /* XXX: pch pll's can be enabled any time before we enable the PCH
4502 * transcoder, and we actually should do this to not upset any PCH
4503 * transcoder that already use the clock when we share it.
4504 *
4505 * Note that enable_shared_dpll tries to do the right thing, but
4506 * get_shared_dpll unconditionally resets the pll - we need that to have
4507 * the right LVDS enable sequence. */
85b3894f 4508 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4509
d9b6cb56
JB
4510 /* set transcoder timing, panel must allow it */
4511 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4512 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4513
303b81e0 4514 intel_fdi_normal_train(crtc);
5e84e1a4 4515
c98e9dcf 4516 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4517 if (HAS_PCH_CPT(dev_priv) &&
4518 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4519 const struct drm_display_mode *adjusted_mode =
4520 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4521 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4522 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4523 temp = I915_READ(reg);
4524 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4525 TRANS_DP_SYNC_MASK |
4526 TRANS_DP_BPC_MASK);
e3ef4479 4527 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4528 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4529
9c4edaee 4530 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4531 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4532 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4533 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4534
4535 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4536 case PORT_B:
5eddb70b 4537 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4538 break;
c48b5305 4539 case PORT_C:
5eddb70b 4540 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4541 break;
c48b5305 4542 case PORT_D:
5eddb70b 4543 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4544 break;
4545 default:
e95d41e1 4546 BUG();
32f9d658 4547 }
2c07245f 4548
5eddb70b 4549 I915_WRITE(reg, temp);
6be4a607 4550 }
b52eb4dc 4551
b8a4f404 4552 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4553}
4554
1507e5bd
PZ
4555static void lpt_pch_enable(struct drm_crtc *crtc)
4556{
4557 struct drm_device *dev = crtc->dev;
fac5e23e 4558 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4560 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4561
ab9412ba 4562 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4563
8c52b5e8 4564 lpt_program_iclkip(crtc);
1507e5bd 4565
0540e488 4566 /* Set transcoder timing. */
275f01b2 4567 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4568
937bb610 4569 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4570}
4571
a1520318 4572static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4573{
fac5e23e 4574 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4575 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4576 u32 temp;
4577
4578 temp = I915_READ(dslreg);
4579 udelay(500);
4580 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4581 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4582 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4583 }
4584}
4585
86adf9d7
ML
4586static int
4587skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4588 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4589 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4590{
86adf9d7
ML
4591 struct intel_crtc_scaler_state *scaler_state =
4592 &crtc_state->scaler_state;
4593 struct intel_crtc *intel_crtc =
4594 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4595 int need_scaling;
6156a456 4596
bd2ef25d 4597 need_scaling = drm_rotation_90_or_270(rotation) ?
6156a456
CK
4598 (src_h != dst_w || src_w != dst_h):
4599 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4600
4601 /*
4602 * if plane is being disabled or scaler is no more required or force detach
4603 * - free scaler binded to this plane/crtc
4604 * - in order to do this, update crtc->scaler_usage
4605 *
4606 * Here scaler state in crtc_state is set free so that
4607 * scaler can be assigned to other user. Actual register
4608 * update to free the scaler is done in plane/panel-fit programming.
4609 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4610 */
86adf9d7 4611 if (force_detach || !need_scaling) {
a1b2278e 4612 if (*scaler_id >= 0) {
86adf9d7 4613 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4614 scaler_state->scalers[*scaler_id].in_use = 0;
4615
86adf9d7
ML
4616 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4617 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4618 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4619 scaler_state->scaler_users);
4620 *scaler_id = -1;
4621 }
4622 return 0;
4623 }
4624
4625 /* range checks */
4626 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4627 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4628
4629 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4630 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4631 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4632 "size is out of scaler range\n",
86adf9d7 4633 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4634 return -EINVAL;
4635 }
4636
86adf9d7
ML
4637 /* mark this plane as a scaler user in crtc_state */
4638 scaler_state->scaler_users |= (1 << scaler_user);
4639 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4640 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4641 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4642 scaler_state->scaler_users);
4643
4644 return 0;
4645}
4646
4647/**
4648 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4649 *
4650 * @state: crtc's scaler state
86adf9d7
ML
4651 *
4652 * Return
4653 * 0 - scaler_usage updated successfully
4654 * error - requested scaling cannot be supported or other error condition
4655 */
e435d6e5 4656int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7 4657{
7c5f93b0 4658 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4659
e435d6e5 4660 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4661 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4662 state->pipe_src_w, state->pipe_src_h,
aad941d5 4663 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4664}
4665
4666/**
4667 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4668 *
4669 * @state: crtc's scaler state
86adf9d7
ML
4670 * @plane_state: atomic plane state to update
4671 *
4672 * Return
4673 * 0 - scaler_usage updated successfully
4674 * error - requested scaling cannot be supported or other error condition
4675 */
da20eabd
ML
4676static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4677 struct intel_plane_state *plane_state)
86adf9d7
ML
4678{
4679
da20eabd
ML
4680 struct intel_plane *intel_plane =
4681 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4682 struct drm_framebuffer *fb = plane_state->base.fb;
4683 int ret;
4684
936e71e3 4685 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4686
86adf9d7
ML
4687 ret = skl_update_scaler(crtc_state, force_detach,
4688 drm_plane_index(&intel_plane->base),
4689 &plane_state->scaler_id,
4690 plane_state->base.rotation,
936e71e3
VS
4691 drm_rect_width(&plane_state->base.src) >> 16,
4692 drm_rect_height(&plane_state->base.src) >> 16,
4693 drm_rect_width(&plane_state->base.dst),
4694 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4695
4696 if (ret || plane_state->scaler_id < 0)
4697 return ret;
4698
a1b2278e 4699 /* check colorkey */
818ed961 4700 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4701 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4702 intel_plane->base.base.id,
4703 intel_plane->base.name);
a1b2278e
CK
4704 return -EINVAL;
4705 }
4706
4707 /* Check src format */
438b74a5 4708 switch (fb->format->format) {
86adf9d7
ML
4709 case DRM_FORMAT_RGB565:
4710 case DRM_FORMAT_XBGR8888:
4711 case DRM_FORMAT_XRGB8888:
4712 case DRM_FORMAT_ABGR8888:
4713 case DRM_FORMAT_ARGB8888:
4714 case DRM_FORMAT_XRGB2101010:
4715 case DRM_FORMAT_XBGR2101010:
4716 case DRM_FORMAT_YUYV:
4717 case DRM_FORMAT_YVYU:
4718 case DRM_FORMAT_UYVY:
4719 case DRM_FORMAT_VYUY:
4720 break;
4721 default:
72660ce0
VS
4722 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4723 intel_plane->base.base.id, intel_plane->base.name,
438b74a5 4724 fb->base.id, fb->format->format);
86adf9d7 4725 return -EINVAL;
a1b2278e
CK
4726 }
4727
a1b2278e
CK
4728 return 0;
4729}
4730
e435d6e5
ML
4731static void skylake_scaler_disable(struct intel_crtc *crtc)
4732{
4733 int i;
4734
4735 for (i = 0; i < crtc->num_scalers; i++)
4736 skl_detach_scaler(crtc, i);
4737}
4738
4739static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4740{
4741 struct drm_device *dev = crtc->base.dev;
fac5e23e 4742 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4743 int pipe = crtc->pipe;
a1b2278e
CK
4744 struct intel_crtc_scaler_state *scaler_state =
4745 &crtc->config->scaler_state;
4746
4747 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4748
6e3c9717 4749 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4750 int id;
4751
4752 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4753 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4754 return;
4755 }
4756
4757 id = scaler_state->scaler_id;
4758 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4759 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4760 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4761 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4762
4763 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4764 }
4765}
4766
b074cec8
JB
4767static void ironlake_pfit_enable(struct intel_crtc *crtc)
4768{
4769 struct drm_device *dev = crtc->base.dev;
fac5e23e 4770 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4771 int pipe = crtc->pipe;
4772
6e3c9717 4773 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4774 /* Force use of hard-coded filter coefficients
4775 * as some pre-programmed values are broken,
4776 * e.g. x201.
4777 */
fd6b8f43 4778 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4779 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4780 PF_PIPE_SEL_IVB(pipe));
4781 else
4782 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4783 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4784 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4785 }
4786}
4787
20bc8673 4788void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4789{
cea165c3 4790 struct drm_device *dev = crtc->base.dev;
fac5e23e 4791 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4792
6e3c9717 4793 if (!crtc->config->ips_enabled)
d77e4531
PZ
4794 return;
4795
307e4498
ML
4796 /*
4797 * We can only enable IPS after we enable a plane and wait for a vblank
4798 * This function is called from post_plane_update, which is run after
4799 * a vblank wait.
4800 */
cea165c3 4801
d77e4531 4802 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4803 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4804 mutex_lock(&dev_priv->rps.hw_lock);
4805 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4806 mutex_unlock(&dev_priv->rps.hw_lock);
4807 /* Quoting Art Runyan: "its not safe to expect any particular
4808 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4809 * mailbox." Moreover, the mailbox may return a bogus state,
4810 * so we need to just enable it and continue on.
2a114cc1
BW
4811 */
4812 } else {
4813 I915_WRITE(IPS_CTL, IPS_ENABLE);
4814 /* The bit only becomes 1 in the next vblank, so this wait here
4815 * is essentially intel_wait_for_vblank. If we don't have this
4816 * and don't wait for vblanks until the end of crtc_enable, then
4817 * the HW state readout code will complain that the expected
4818 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4819 if (intel_wait_for_register(dev_priv,
4820 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4821 50))
2a114cc1
BW
4822 DRM_ERROR("Timed out waiting for IPS enable\n");
4823 }
d77e4531
PZ
4824}
4825
20bc8673 4826void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4827{
4828 struct drm_device *dev = crtc->base.dev;
fac5e23e 4829 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4830
6e3c9717 4831 if (!crtc->config->ips_enabled)
d77e4531
PZ
4832 return;
4833
4834 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4835 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4836 mutex_lock(&dev_priv->rps.hw_lock);
4837 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4838 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4839 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4840 if (intel_wait_for_register(dev_priv,
4841 IPS_CTL, IPS_ENABLE, 0,
4842 42))
23d0b130 4843 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4844 } else {
2a114cc1 4845 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4846 POSTING_READ(IPS_CTL);
4847 }
d77e4531
PZ
4848
4849 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4850 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4851}
4852
7cac945f 4853static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4854{
7cac945f 4855 if (intel_crtc->overlay) {
d3eedb1a 4856 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4857 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4858
4859 mutex_lock(&dev->struct_mutex);
4860 dev_priv->mm.interruptible = false;
4861 (void) intel_overlay_switch_off(intel_crtc->overlay);
4862 dev_priv->mm.interruptible = true;
4863 mutex_unlock(&dev->struct_mutex);
4864 }
4865
4866 /* Let userspace switch the overlay on again. In most cases userspace
4867 * has to recompute where to put it anyway.
4868 */
4869}
4870
87d4300a
ML
4871/**
4872 * intel_post_enable_primary - Perform operations after enabling primary plane
4873 * @crtc: the CRTC whose primary plane was just enabled
4874 *
4875 * Performs potentially sleeping operations that must be done after the primary
4876 * plane is enabled, such as updating FBC and IPS. Note that this may be
4877 * called due to an explicit primary plane update, or due to an implicit
4878 * re-enable that is caused when a sprite plane is updated to no longer
4879 * completely hide the primary plane.
4880 */
4881static void
4882intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4883{
4884 struct drm_device *dev = crtc->dev;
fac5e23e 4885 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4887 int pipe = intel_crtc->pipe;
a5c4d7bc 4888
87d4300a
ML
4889 /*
4890 * FIXME IPS should be fine as long as one plane is
4891 * enabled, but in practice it seems to have problems
4892 * when going from primary only to sprite only and vice
4893 * versa.
4894 */
a5c4d7bc
VS
4895 hsw_enable_ips(intel_crtc);
4896
f99d7069 4897 /*
87d4300a
ML
4898 * Gen2 reports pipe underruns whenever all planes are disabled.
4899 * So don't enable underrun reporting before at least some planes
4900 * are enabled.
4901 * FIXME: Need to fix the logic to work when we turn off all planes
4902 * but leave the pipe running.
f99d7069 4903 */
5db94019 4904 if (IS_GEN2(dev_priv))
87d4300a
ML
4905 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4906
aca7b684
VS
4907 /* Underruns don't always raise interrupts, so check manually. */
4908 intel_check_cpu_fifo_underruns(dev_priv);
4909 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4910}
4911
2622a081 4912/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4913static void
4914intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4915{
4916 struct drm_device *dev = crtc->dev;
fac5e23e 4917 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4919 int pipe = intel_crtc->pipe;
a5c4d7bc 4920
87d4300a
ML
4921 /*
4922 * Gen2 reports pipe underruns whenever all planes are disabled.
4923 * So diasble underrun reporting before all the planes get disabled.
4924 * FIXME: Need to fix the logic to work when we turn off all planes
4925 * but leave the pipe running.
4926 */
5db94019 4927 if (IS_GEN2(dev_priv))
87d4300a 4928 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4929
2622a081
VS
4930 /*
4931 * FIXME IPS should be fine as long as one plane is
4932 * enabled, but in practice it seems to have problems
4933 * when going from primary only to sprite only and vice
4934 * versa.
4935 */
4936 hsw_disable_ips(intel_crtc);
4937}
4938
4939/* FIXME get rid of this and use pre_plane_update */
4940static void
4941intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4942{
4943 struct drm_device *dev = crtc->dev;
fac5e23e 4944 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
4945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4946 int pipe = intel_crtc->pipe;
4947
4948 intel_pre_disable_primary(crtc);
4949
87d4300a
ML
4950 /*
4951 * Vblank time updates from the shadow to live plane control register
4952 * are blocked if the memory self-refresh mode is active at that
4953 * moment. So to make sure the plane gets truly disabled, disable
4954 * first the self-refresh mode. The self-refresh enable bit in turn
4955 * will be checked/applied by the HW only at the next frame start
4956 * event which is after the vblank start event, so we need to have a
4957 * wait-for-vblank between disabling the plane and the pipe.
4958 */
11a85d6a
VS
4959 if (HAS_GMCH_DISPLAY(dev_priv) &&
4960 intel_set_memory_cxsr(dev_priv, false))
0f0f74bc 4961 intel_wait_for_vblank(dev_priv, pipe);
87d4300a
ML
4962}
4963
5a21b665
DV
4964static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4965{
4966 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4967 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4968 struct intel_crtc_state *pipe_config =
4969 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
4970 struct drm_plane *primary = crtc->base.primary;
4971 struct drm_plane_state *old_pri_state =
4972 drm_atomic_get_existing_plane_state(old_state, primary);
4973
5748b6a1 4974 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
4975
4976 crtc->wm.cxsr_allowed = true;
4977
4978 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 4979 intel_update_watermarks(crtc);
5a21b665
DV
4980
4981 if (old_pri_state) {
4982 struct intel_plane_state *primary_state =
4983 to_intel_plane_state(primary->state);
4984 struct intel_plane_state *old_primary_state =
4985 to_intel_plane_state(old_pri_state);
4986
4987 intel_fbc_post_update(crtc);
4988
936e71e3 4989 if (primary_state->base.visible &&
5a21b665 4990 (needs_modeset(&pipe_config->base) ||
936e71e3 4991 !old_primary_state->base.visible))
5a21b665
DV
4992 intel_post_enable_primary(&crtc->base);
4993 }
4994}
4995
5c74cd73 4996static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4997{
5c74cd73 4998 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4999 struct drm_device *dev = crtc->base.dev;
fac5e23e 5000 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5001 struct intel_crtc_state *pipe_config =
5002 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5003 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5004 struct drm_plane *primary = crtc->base.primary;
5005 struct drm_plane_state *old_pri_state =
5006 drm_atomic_get_existing_plane_state(old_state, primary);
5007 bool modeset = needs_modeset(&pipe_config->base);
ccf010fb
ML
5008 struct intel_atomic_state *old_intel_state =
5009 to_intel_atomic_state(old_state);
ac21b225 5010
5c74cd73
ML
5011 if (old_pri_state) {
5012 struct intel_plane_state *primary_state =
5013 to_intel_plane_state(primary->state);
5014 struct intel_plane_state *old_primary_state =
5015 to_intel_plane_state(old_pri_state);
5016
faf68d92 5017 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5018
936e71e3
VS
5019 if (old_primary_state->base.visible &&
5020 (modeset || !primary_state->base.visible))
5c74cd73
ML
5021 intel_pre_disable_primary(&crtc->base);
5022 }
852eb00d 5023
49cff963 5024 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5025 crtc->wm.cxsr_allowed = false;
2dfd178d 5026
2622a081
VS
5027 /*
5028 * Vblank time updates from the shadow to live plane control register
5029 * are blocked if the memory self-refresh mode is active at that
5030 * moment. So to make sure the plane gets truly disabled, disable
5031 * first the self-refresh mode. The self-refresh enable bit in turn
5032 * will be checked/applied by the HW only at the next frame start
5033 * event which is after the vblank start event, so we need to have a
5034 * wait-for-vblank between disabling the plane and the pipe.
5035 */
11a85d6a
VS
5036 if (old_crtc_state->base.active &&
5037 intel_set_memory_cxsr(dev_priv, false))
0f0f74bc 5038 intel_wait_for_vblank(dev_priv, crtc->pipe);
852eb00d 5039 }
92826fcd 5040
ed4a6a7c
MR
5041 /*
5042 * IVB workaround: must disable low power watermarks for at least
5043 * one frame before enabling scaling. LP watermarks can be re-enabled
5044 * when scaling is disabled.
5045 *
5046 * WaCxSRDisabledForSpriteScaling:ivb
5047 */
ddd2b792 5048 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
0f0f74bc 5049 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5050
5051 /*
5052 * If we're doing a modeset, we're done. No need to do any pre-vblank
5053 * watermark programming here.
5054 */
5055 if (needs_modeset(&pipe_config->base))
5056 return;
5057
5058 /*
5059 * For platforms that support atomic watermarks, program the
5060 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5061 * will be the intermediate values that are safe for both pre- and
5062 * post- vblank; when vblank happens, the 'active' values will be set
5063 * to the final 'target' values and we'll do this again to get the
5064 * optimal watermarks. For gen9+ platforms, the values we program here
5065 * will be the final target values which will get automatically latched
5066 * at vblank time; no further programming will be necessary.
5067 *
5068 * If a platform hasn't been transitioned to atomic watermarks yet,
5069 * we'll continue to update watermarks the old way, if flags tell
5070 * us to.
5071 */
5072 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5073 dev_priv->display.initial_watermarks(old_intel_state,
5074 pipe_config);
caed361d 5075 else if (pipe_config->update_wm_pre)
432081bc 5076 intel_update_watermarks(crtc);
ac21b225
ML
5077}
5078
d032ffa0 5079static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5080{
5081 struct drm_device *dev = crtc->dev;
5082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5083 struct drm_plane *p;
87d4300a
ML
5084 int pipe = intel_crtc->pipe;
5085
7cac945f 5086 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5087
d032ffa0
ML
5088 drm_for_each_plane_mask(p, dev, plane_mask)
5089 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5090
f99d7069
DV
5091 /*
5092 * FIXME: Once we grow proper nuclear flip support out of this we need
5093 * to compute the mask of flip planes precisely. For the time being
5094 * consider this a flip to a NULL plane.
5095 */
5748b6a1 5096 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5097}
5098
fb1c98b1 5099static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5100 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5101 struct drm_atomic_state *old_state)
5102{
5103 struct drm_connector_state *old_conn_state;
5104 struct drm_connector *conn;
5105 int i;
5106
5107 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5108 struct drm_connector_state *conn_state = conn->state;
5109 struct intel_encoder *encoder =
5110 to_intel_encoder(conn_state->best_encoder);
5111
5112 if (conn_state->crtc != crtc)
5113 continue;
5114
5115 if (encoder->pre_pll_enable)
fd6bbda9 5116 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5117 }
5118}
5119
5120static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5121 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5122 struct drm_atomic_state *old_state)
5123{
5124 struct drm_connector_state *old_conn_state;
5125 struct drm_connector *conn;
5126 int i;
5127
5128 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5129 struct drm_connector_state *conn_state = conn->state;
5130 struct intel_encoder *encoder =
5131 to_intel_encoder(conn_state->best_encoder);
5132
5133 if (conn_state->crtc != crtc)
5134 continue;
5135
5136 if (encoder->pre_enable)
fd6bbda9 5137 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5138 }
5139}
5140
5141static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5142 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5143 struct drm_atomic_state *old_state)
5144{
5145 struct drm_connector_state *old_conn_state;
5146 struct drm_connector *conn;
5147 int i;
5148
5149 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5150 struct drm_connector_state *conn_state = conn->state;
5151 struct intel_encoder *encoder =
5152 to_intel_encoder(conn_state->best_encoder);
5153
5154 if (conn_state->crtc != crtc)
5155 continue;
5156
fd6bbda9 5157 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5158 intel_opregion_notify_encoder(encoder, true);
5159 }
5160}
5161
5162static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5163 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5164 struct drm_atomic_state *old_state)
5165{
5166 struct drm_connector_state *old_conn_state;
5167 struct drm_connector *conn;
5168 int i;
5169
5170 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5171 struct intel_encoder *encoder =
5172 to_intel_encoder(old_conn_state->best_encoder);
5173
5174 if (old_conn_state->crtc != crtc)
5175 continue;
5176
5177 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5178 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5179 }
5180}
5181
5182static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5183 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5184 struct drm_atomic_state *old_state)
5185{
5186 struct drm_connector_state *old_conn_state;
5187 struct drm_connector *conn;
5188 int i;
5189
5190 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5191 struct intel_encoder *encoder =
5192 to_intel_encoder(old_conn_state->best_encoder);
5193
5194 if (old_conn_state->crtc != crtc)
5195 continue;
5196
5197 if (encoder->post_disable)
fd6bbda9 5198 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5199 }
5200}
5201
5202static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5203 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5204 struct drm_atomic_state *old_state)
5205{
5206 struct drm_connector_state *old_conn_state;
5207 struct drm_connector *conn;
5208 int i;
5209
5210 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5211 struct intel_encoder *encoder =
5212 to_intel_encoder(old_conn_state->best_encoder);
5213
5214 if (old_conn_state->crtc != crtc)
5215 continue;
5216
5217 if (encoder->post_pll_disable)
fd6bbda9 5218 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5219 }
5220}
5221
4a806558
ML
5222static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5223 struct drm_atomic_state *old_state)
f67a559d 5224{
4a806558 5225 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5226 struct drm_device *dev = crtc->dev;
fac5e23e 5227 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5229 int pipe = intel_crtc->pipe;
ccf010fb
ML
5230 struct intel_atomic_state *old_intel_state =
5231 to_intel_atomic_state(old_state);
f67a559d 5232
53d9f4e9 5233 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5234 return;
5235
b2c0593a
VS
5236 /*
5237 * Sometimes spurious CPU pipe underruns happen during FDI
5238 * training, at least with VGA+HDMI cloning. Suppress them.
5239 *
5240 * On ILK we get an occasional spurious CPU pipe underruns
5241 * between eDP port A enable and vdd enable. Also PCH port
5242 * enable seems to result in the occasional CPU pipe underrun.
5243 *
5244 * Spurious PCH underruns also occur during PCH enabling.
5245 */
5246 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5247 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5248 if (intel_crtc->config->has_pch_encoder)
5249 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5250
6e3c9717 5251 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5252 intel_prepare_shared_dpll(intel_crtc);
5253
37a5650b 5254 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5255 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5256
5257 intel_set_pipe_timings(intel_crtc);
bc58be60 5258 intel_set_pipe_src_size(intel_crtc);
29407aab 5259
6e3c9717 5260 if (intel_crtc->config->has_pch_encoder) {
29407aab 5261 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5262 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5263 }
5264
5265 ironlake_set_pipeconf(crtc);
5266
f67a559d 5267 intel_crtc->active = true;
8664281b 5268
fd6bbda9 5269 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5270
6e3c9717 5271 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5272 /* Note: FDI PLL enabling _must_ be done before we enable the
5273 * cpu pipes, hence this is separate from all the other fdi/pch
5274 * enabling. */
88cefb6c 5275 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5276 } else {
5277 assert_fdi_tx_disabled(dev_priv, pipe);
5278 assert_fdi_rx_disabled(dev_priv, pipe);
5279 }
f67a559d 5280
b074cec8 5281 ironlake_pfit_enable(intel_crtc);
f67a559d 5282
9c54c0dd
JB
5283 /*
5284 * On ILK+ LUT must be loaded before the pipe is running but with
5285 * clocks enabled
5286 */
b95c5321 5287 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5288
1d5bf5d9 5289 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb 5290 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
e1fdc473 5291 intel_enable_pipe(intel_crtc);
f67a559d 5292
6e3c9717 5293 if (intel_crtc->config->has_pch_encoder)
f67a559d 5294 ironlake_pch_enable(crtc);
c98e9dcf 5295
f9b61ff6
DV
5296 assert_vblank_disabled(crtc);
5297 drm_crtc_vblank_on(crtc);
5298
fd6bbda9 5299 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5300
6e266956 5301 if (HAS_PCH_CPT(dev_priv))
a1520318 5302 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5303
5304 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5305 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5306 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5307 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5308 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5309}
5310
42db64ef
PZ
5311/* IPS only exists on ULT machines and is tied to pipe A. */
5312static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5313{
50a0bc90 5314 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5315}
5316
4a806558
ML
5317static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5318 struct drm_atomic_state *old_state)
4f771f10 5319{
4a806558 5320 struct drm_crtc *crtc = pipe_config->base.crtc;
6315b5d3 5321 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
4f771f10 5322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5323 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5324 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ccf010fb
ML
5325 struct intel_atomic_state *old_intel_state =
5326 to_intel_atomic_state(old_state);
4f771f10 5327
53d9f4e9 5328 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5329 return;
5330
81b088ca
VS
5331 if (intel_crtc->config->has_pch_encoder)
5332 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5333 false);
5334
fd6bbda9 5335 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5336
8106ddbd 5337 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5338 intel_enable_shared_dpll(intel_crtc);
5339
37a5650b 5340 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5341 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5342
d7edc4e5 5343 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5344 intel_set_pipe_timings(intel_crtc);
5345
bc58be60 5346 intel_set_pipe_src_size(intel_crtc);
229fca97 5347
4d1de975
JN
5348 if (cpu_transcoder != TRANSCODER_EDP &&
5349 !transcoder_is_dsi(cpu_transcoder)) {
5350 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5351 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5352 }
5353
6e3c9717 5354 if (intel_crtc->config->has_pch_encoder) {
229fca97 5355 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5356 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5357 }
5358
d7edc4e5 5359 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5360 haswell_set_pipeconf(crtc);
5361
391bf048 5362 haswell_set_pipemisc(crtc);
229fca97 5363
b95c5321 5364 intel_color_set_csc(&pipe_config->base);
229fca97 5365
4f771f10 5366 intel_crtc->active = true;
8664281b 5367
6b698516
DV
5368 if (intel_crtc->config->has_pch_encoder)
5369 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5370 else
5371 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5372
fd6bbda9 5373 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5374
d2d65408 5375 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5376 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5377
d7edc4e5 5378 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5379 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5380
6315b5d3 5381 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5382 skylake_pfit_enable(intel_crtc);
ff6d9f55 5383 else
1c132b44 5384 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5385
5386 /*
5387 * On ILK+ LUT must be loaded before the pipe is running but with
5388 * clocks enabled
5389 */
b95c5321 5390 intel_color_load_luts(&pipe_config->base);
4f771f10 5391
1f544388 5392 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5393 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5394 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5395
1d5bf5d9 5396 if (dev_priv->display.initial_watermarks != NULL)
3125d39f 5397 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
4d1de975
JN
5398
5399 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5400 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5401 intel_enable_pipe(intel_crtc);
42db64ef 5402
6e3c9717 5403 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5404 lpt_pch_enable(crtc);
4f771f10 5405
0037071d 5406 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
0e32b39c
DA
5407 intel_ddi_set_vc_payload_alloc(crtc, true);
5408
f9b61ff6
DV
5409 assert_vblank_disabled(crtc);
5410 drm_crtc_vblank_on(crtc);
5411
fd6bbda9 5412 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5413
6b698516 5414 if (intel_crtc->config->has_pch_encoder) {
0f0f74bc
VS
5415 intel_wait_for_vblank(dev_priv, pipe);
5416 intel_wait_for_vblank(dev_priv, pipe);
6b698516 5417 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5418 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5419 true);
6b698516 5420 }
d2d65408 5421
e4916946
PZ
5422 /* If we change the relative order between pipe/planes enabling, we need
5423 * to change the workaround. */
99d736a2 5424 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5425 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5426 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5427 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5428 }
4f771f10
PZ
5429}
5430
bfd16b2a 5431static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5432{
5433 struct drm_device *dev = crtc->base.dev;
fac5e23e 5434 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5435 int pipe = crtc->pipe;
5436
5437 /* To avoid upsetting the power well on haswell only disable the pfit if
5438 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5439 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5440 I915_WRITE(PF_CTL(pipe), 0);
5441 I915_WRITE(PF_WIN_POS(pipe), 0);
5442 I915_WRITE(PF_WIN_SZ(pipe), 0);
5443 }
5444}
5445
4a806558
ML
5446static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5447 struct drm_atomic_state *old_state)
6be4a607 5448{
4a806558 5449 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5450 struct drm_device *dev = crtc->dev;
fac5e23e 5451 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5453 int pipe = intel_crtc->pipe;
b52eb4dc 5454
b2c0593a
VS
5455 /*
5456 * Sometimes spurious CPU pipe underruns happen when the
5457 * pipe is already disabled, but FDI RX/TX is still enabled.
5458 * Happens at least with VGA+HDMI cloning. Suppress them.
5459 */
5460 if (intel_crtc->config->has_pch_encoder) {
5461 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5462 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5463 }
37ca8d4c 5464
fd6bbda9 5465 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5466
f9b61ff6
DV
5467 drm_crtc_vblank_off(crtc);
5468 assert_vblank_disabled(crtc);
5469
575f7ab7 5470 intel_disable_pipe(intel_crtc);
32f9d658 5471
bfd16b2a 5472 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5473
b2c0593a 5474 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5475 ironlake_fdi_disable(crtc);
5476
fd6bbda9 5477 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5478
6e3c9717 5479 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5480 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5481
6e266956 5482 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5483 i915_reg_t reg;
5484 u32 temp;
5485
d925c59a
DV
5486 /* disable TRANS_DP_CTL */
5487 reg = TRANS_DP_CTL(pipe);
5488 temp = I915_READ(reg);
5489 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5490 TRANS_DP_PORT_SEL_MASK);
5491 temp |= TRANS_DP_PORT_SEL_NONE;
5492 I915_WRITE(reg, temp);
5493
5494 /* disable DPLL_SEL */
5495 temp = I915_READ(PCH_DPLL_SEL);
11887397 5496 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5497 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5498 }
e3421a18 5499
d925c59a
DV
5500 ironlake_fdi_pll_disable(intel_crtc);
5501 }
81b088ca 5502
b2c0593a 5503 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5504 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5505}
1b3c7a47 5506
4a806558
ML
5507static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5508 struct drm_atomic_state *old_state)
ee7b9f93 5509{
4a806558 5510 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6315b5d3 5511 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee7b9f93 5512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5513 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5514
d2d65408
VS
5515 if (intel_crtc->config->has_pch_encoder)
5516 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5517 false);
5518
fd6bbda9 5519 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5520
f9b61ff6
DV
5521 drm_crtc_vblank_off(crtc);
5522 assert_vblank_disabled(crtc);
5523
4d1de975 5524 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5525 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5526 intel_disable_pipe(intel_crtc);
4f771f10 5527
0037071d 5528 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
a4bf214f
VS
5529 intel_ddi_set_vc_payload_alloc(crtc, false);
5530
d7edc4e5 5531 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5532 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5533
6315b5d3 5534 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5535 skylake_scaler_disable(intel_crtc);
ff6d9f55 5536 else
bfd16b2a 5537 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5538
d7edc4e5 5539 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5540 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5541
fd6bbda9 5542 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5543
b7076546 5544 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5545 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5546 true);
4f771f10
PZ
5547}
5548
2dd24552
JB
5549static void i9xx_pfit_enable(struct intel_crtc *crtc)
5550{
5551 struct drm_device *dev = crtc->base.dev;
fac5e23e 5552 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5553 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5554
681a8504 5555 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5556 return;
5557
2dd24552 5558 /*
c0b03411
DV
5559 * The panel fitter should only be adjusted whilst the pipe is disabled,
5560 * according to register description and PRM.
2dd24552 5561 */
c0b03411
DV
5562 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5563 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5564
b074cec8
JB
5565 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5566 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5567
5568 /* Border color in case we don't scale up to the full screen. Black by
5569 * default, change to something else for debugging. */
5570 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5571}
5572
d05410f9
DA
5573static enum intel_display_power_domain port_to_power_domain(enum port port)
5574{
5575 switch (port) {
5576 case PORT_A:
6331a704 5577 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5578 case PORT_B:
6331a704 5579 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5580 case PORT_C:
6331a704 5581 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5582 case PORT_D:
6331a704 5583 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5584 case PORT_E:
6331a704 5585 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5586 default:
b9fec167 5587 MISSING_CASE(port);
d05410f9
DA
5588 return POWER_DOMAIN_PORT_OTHER;
5589 }
5590}
5591
25f78f58
VS
5592static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5593{
5594 switch (port) {
5595 case PORT_A:
5596 return POWER_DOMAIN_AUX_A;
5597 case PORT_B:
5598 return POWER_DOMAIN_AUX_B;
5599 case PORT_C:
5600 return POWER_DOMAIN_AUX_C;
5601 case PORT_D:
5602 return POWER_DOMAIN_AUX_D;
5603 case PORT_E:
5604 /* FIXME: Check VBT for actual wiring of PORT E */
5605 return POWER_DOMAIN_AUX_D;
5606 default:
b9fec167 5607 MISSING_CASE(port);
25f78f58
VS
5608 return POWER_DOMAIN_AUX_A;
5609 }
5610}
5611
319be8ae
ID
5612enum intel_display_power_domain
5613intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5614{
4f8036a2 5615 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5616 struct intel_digital_port *intel_dig_port;
5617
5618 switch (intel_encoder->type) {
5619 case INTEL_OUTPUT_UNKNOWN:
5620 /* Only DDI platforms should ever use this output type */
4f8036a2 5621 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5622 case INTEL_OUTPUT_DP:
319be8ae
ID
5623 case INTEL_OUTPUT_HDMI:
5624 case INTEL_OUTPUT_EDP:
5625 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5626 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5627 case INTEL_OUTPUT_DP_MST:
5628 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5629 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5630 case INTEL_OUTPUT_ANALOG:
5631 return POWER_DOMAIN_PORT_CRT;
5632 case INTEL_OUTPUT_DSI:
5633 return POWER_DOMAIN_PORT_DSI;
5634 default:
5635 return POWER_DOMAIN_PORT_OTHER;
5636 }
5637}
5638
25f78f58
VS
5639enum intel_display_power_domain
5640intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5641{
4f8036a2 5642 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5643 struct intel_digital_port *intel_dig_port;
5644
5645 switch (intel_encoder->type) {
5646 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5647 case INTEL_OUTPUT_HDMI:
5648 /*
5649 * Only DDI platforms should ever use these output types.
5650 * We can get here after the HDMI detect code has already set
5651 * the type of the shared encoder. Since we can't be sure
5652 * what's the status of the given connectors, play safe and
5653 * run the DP detection too.
5654 */
4f8036a2 5655 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5656 case INTEL_OUTPUT_DP:
25f78f58
VS
5657 case INTEL_OUTPUT_EDP:
5658 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5659 return port_to_aux_power_domain(intel_dig_port->port);
5660 case INTEL_OUTPUT_DP_MST:
5661 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5662 return port_to_aux_power_domain(intel_dig_port->port);
5663 default:
b9fec167 5664 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5665 return POWER_DOMAIN_AUX_A;
5666 }
5667}
5668
74bff5f9
ML
5669static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5670 struct intel_crtc_state *crtc_state)
77d22dca 5671{
319be8ae 5672 struct drm_device *dev = crtc->dev;
37255d8d 5673 struct drm_i915_private *dev_priv = to_i915(dev);
74bff5f9 5674 struct drm_encoder *encoder;
319be8ae
ID
5675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5676 enum pipe pipe = intel_crtc->pipe;
77d22dca 5677 unsigned long mask;
74bff5f9 5678 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5679
74bff5f9 5680 if (!crtc_state->base.active)
292b990e
ML
5681 return 0;
5682
77d22dca
ID
5683 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5684 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5685 if (crtc_state->pch_pfit.enabled ||
5686 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5687 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5688
74bff5f9
ML
5689 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5690 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5691
319be8ae 5692 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5693 }
319be8ae 5694
37255d8d
ML
5695 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5696 mask |= BIT(POWER_DOMAIN_AUDIO);
5697
15e7ec29
ML
5698 if (crtc_state->shared_dpll)
5699 mask |= BIT(POWER_DOMAIN_PLLS);
5700
77d22dca
ID
5701 return mask;
5702}
5703
74bff5f9
ML
5704static unsigned long
5705modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5706 struct intel_crtc_state *crtc_state)
77d22dca 5707{
fac5e23e 5708 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5710 enum intel_display_power_domain domain;
5a21b665 5711 unsigned long domains, new_domains, old_domains;
77d22dca 5712
292b990e 5713 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5714 intel_crtc->enabled_power_domains = new_domains =
5715 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5716
5a21b665 5717 domains = new_domains & ~old_domains;
292b990e
ML
5718
5719 for_each_power_domain(domain, domains)
5720 intel_display_power_get(dev_priv, domain);
5721
5a21b665 5722 return old_domains & ~new_domains;
292b990e
ML
5723}
5724
5725static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5726 unsigned long domains)
5727{
5728 enum intel_display_power_domain domain;
5729
5730 for_each_power_domain(domain, domains)
5731 intel_display_power_put(dev_priv, domain);
5732}
77d22dca 5733
7ff89ca2
VS
5734static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5735 struct drm_atomic_state *old_state)
adafdc6f 5736{
7ff89ca2
VS
5737 struct drm_crtc *crtc = pipe_config->base.crtc;
5738 struct drm_device *dev = crtc->dev;
5739 struct drm_i915_private *dev_priv = to_i915(dev);
5740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5741 int pipe = intel_crtc->pipe;
adafdc6f 5742
7ff89ca2
VS
5743 if (WARN_ON(intel_crtc->active))
5744 return;
adafdc6f 5745
7ff89ca2
VS
5746 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5747 intel_dp_set_m_n(intel_crtc, M1_N1);
b2045352 5748
7ff89ca2
VS
5749 intel_set_pipe_timings(intel_crtc);
5750 intel_set_pipe_src_size(intel_crtc);
b2045352 5751
7ff89ca2
VS
5752 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
5753 struct drm_i915_private *dev_priv = to_i915(dev);
560a7ae4 5754
7ff89ca2
VS
5755 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5756 I915_WRITE(CHV_CANVAS(pipe), 0);
560a7ae4
DL
5757 }
5758
7ff89ca2 5759 i9xx_set_pipeconf(intel_crtc);
560a7ae4 5760
7ff89ca2 5761 intel_crtc->active = true;
92891e45 5762
7ff89ca2 5763 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5f199dfa 5764
7ff89ca2 5765 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
5f199dfa 5766
7ff89ca2
VS
5767 if (IS_CHERRYVIEW(dev_priv)) {
5768 chv_prepare_pll(intel_crtc, intel_crtc->config);
5769 chv_enable_pll(intel_crtc, intel_crtc->config);
5770 } else {
5771 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5772 vlv_enable_pll(intel_crtc, intel_crtc->config);
5f199dfa
VS
5773 }
5774
7ff89ca2 5775 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5f199dfa 5776
7ff89ca2 5777 i9xx_pfit_enable(intel_crtc);
89b3c3c7 5778
7ff89ca2 5779 intel_color_load_luts(&pipe_config->base);
89b3c3c7 5780
7ff89ca2
VS
5781 intel_update_watermarks(intel_crtc);
5782 intel_enable_pipe(intel_crtc);
5783
5784 assert_vblank_disabled(crtc);
5785 drm_crtc_vblank_on(crtc);
89b3c3c7 5786
7ff89ca2 5787 intel_encoders_enable(crtc, pipe_config, old_state);
89b3c3c7
ACO
5788}
5789
7ff89ca2 5790static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
2b73001e 5791{
7ff89ca2
VS
5792 struct drm_device *dev = crtc->base.dev;
5793 struct drm_i915_private *dev_priv = to_i915(dev);
83d7c81f 5794
7ff89ca2
VS
5795 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5796 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
2b73001e
VS
5797}
5798
7ff89ca2
VS
5799static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5800 struct drm_atomic_state *old_state)
2b73001e 5801{
7ff89ca2
VS
5802 struct drm_crtc *crtc = pipe_config->base.crtc;
5803 struct drm_device *dev = crtc->dev;
5804 struct drm_i915_private *dev_priv = to_i915(dev);
5805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5806 enum pipe pipe = intel_crtc->pipe;
2b73001e 5807
7ff89ca2
VS
5808 if (WARN_ON(intel_crtc->active))
5809 return;
2b73001e 5810
7ff89ca2 5811 i9xx_set_pll_dividers(intel_crtc);
2b73001e 5812
7ff89ca2
VS
5813 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5814 intel_dp_set_m_n(intel_crtc, M1_N1);
83d7c81f 5815
7ff89ca2
VS
5816 intel_set_pipe_timings(intel_crtc);
5817 intel_set_pipe_src_size(intel_crtc);
2b73001e 5818
7ff89ca2 5819 i9xx_set_pipeconf(intel_crtc);
f8437dd1 5820
7ff89ca2 5821 intel_crtc->active = true;
5f199dfa 5822
7ff89ca2
VS
5823 if (!IS_GEN2(dev_priv))
5824 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5f199dfa 5825
7ff89ca2 5826 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f8437dd1 5827
7ff89ca2 5828 i9xx_enable_pll(intel_crtc);
f8437dd1 5829
7ff89ca2 5830 i9xx_pfit_enable(intel_crtc);
f8437dd1 5831
7ff89ca2 5832 intel_color_load_luts(&pipe_config->base);
f8437dd1 5833
7ff89ca2
VS
5834 intel_update_watermarks(intel_crtc);
5835 intel_enable_pipe(intel_crtc);
f8437dd1 5836
7ff89ca2
VS
5837 assert_vblank_disabled(crtc);
5838 drm_crtc_vblank_on(crtc);
f8437dd1 5839
7ff89ca2
VS
5840 intel_encoders_enable(crtc, pipe_config, old_state);
5841}
f8437dd1 5842
7ff89ca2
VS
5843static void i9xx_pfit_disable(struct intel_crtc *crtc)
5844{
5845 struct drm_device *dev = crtc->base.dev;
5846 struct drm_i915_private *dev_priv = to_i915(dev);
f8437dd1 5847
7ff89ca2 5848 if (!crtc->config->gmch_pfit.control)
f8437dd1 5849 return;
f8437dd1 5850
7ff89ca2
VS
5851 assert_pipe_disabled(dev_priv, crtc->pipe);
5852
5853 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5854 I915_READ(PFIT_CONTROL));
5855 I915_WRITE(PFIT_CONTROL, 0);
f8437dd1
VK
5856}
5857
7ff89ca2
VS
5858static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5859 struct drm_atomic_state *old_state)
f8437dd1 5860{
7ff89ca2
VS
5861 struct drm_crtc *crtc = old_crtc_state->base.crtc;
5862 struct drm_device *dev = crtc->dev;
5863 struct drm_i915_private *dev_priv = to_i915(dev);
5864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5865 int pipe = intel_crtc->pipe;
d66a2194 5866
d66a2194 5867 /*
7ff89ca2
VS
5868 * On gen2 planes are double buffered but the pipe isn't, so we must
5869 * wait for planes to fully turn off before disabling the pipe.
d66a2194 5870 */
7ff89ca2
VS
5871 if (IS_GEN2(dev_priv))
5872 intel_wait_for_vblank(dev_priv, pipe);
d66a2194 5873
7ff89ca2 5874 intel_encoders_disable(crtc, old_crtc_state, old_state);
d66a2194 5875
7ff89ca2
VS
5876 drm_crtc_vblank_off(crtc);
5877 assert_vblank_disabled(crtc);
d66a2194 5878
7ff89ca2 5879 intel_disable_pipe(intel_crtc);
d66a2194 5880
7ff89ca2 5881 i9xx_pfit_disable(intel_crtc);
89b3c3c7 5882
7ff89ca2 5883 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
d66a2194 5884
7ff89ca2
VS
5885 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
5886 if (IS_CHERRYVIEW(dev_priv))
5887 chv_disable_pll(dev_priv, pipe);
5888 else if (IS_VALLEYVIEW(dev_priv))
5889 vlv_disable_pll(dev_priv, pipe);
5890 else
5891 i9xx_disable_pll(intel_crtc);
5892 }
c2e001ef 5893
7ff89ca2 5894 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
89b3c3c7 5895
7ff89ca2
VS
5896 if (!IS_GEN2(dev_priv))
5897 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
f8437dd1
VK
5898}
5899
7ff89ca2 5900static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
f8437dd1 5901{
7ff89ca2
VS
5902 struct intel_encoder *encoder;
5903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5904 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5905 enum intel_display_power_domain domain;
5906 unsigned long domains;
5907 struct drm_atomic_state *state;
5908 struct intel_crtc_state *crtc_state;
5909 int ret;
f8437dd1 5910
7ff89ca2
VS
5911 if (!intel_crtc->active)
5912 return;
a8ca4934 5913
7ff89ca2
VS
5914 if (crtc->primary->state->visible) {
5915 WARN_ON(intel_crtc->flip_work);
5d96d8af 5916
7ff89ca2 5917 intel_pre_disable_primary_noatomic(crtc);
709e05c3 5918
7ff89ca2
VS
5919 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
5920 crtc->primary->state->visible = false;
5921 }
5d96d8af 5922
7ff89ca2
VS
5923 state = drm_atomic_state_alloc(crtc->dev);
5924 if (!state) {
5925 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5926 crtc->base.id, crtc->name);
1c3f7700 5927 return;
7ff89ca2 5928 }
9f7eb31a 5929
7ff89ca2 5930 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
ea61791e 5931
7ff89ca2
VS
5932 /* Everything's already locked, -EDEADLK can't happen. */
5933 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5934 ret = drm_atomic_add_affected_connectors(state, crtc);
9f7eb31a 5935
7ff89ca2 5936 WARN_ON(IS_ERR(crtc_state) || ret);
5d96d8af 5937
7ff89ca2 5938 dev_priv->display.crtc_disable(crtc_state, state);
4a806558 5939
0853695c 5940 drm_atomic_state_put(state);
842e0307 5941
78108b7c
VS
5942 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5943 crtc->base.id, crtc->name);
842e0307
ML
5944
5945 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5946 crtc->state->active = false;
37d9078b 5947 intel_crtc->active = false;
842e0307
ML
5948 crtc->enabled = false;
5949 crtc->state->connector_mask = 0;
5950 crtc->state->encoder_mask = 0;
5951
5952 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5953 encoder->base.crtc = NULL;
5954
58f9c0bc 5955 intel_fbc_disable(intel_crtc);
432081bc 5956 intel_update_watermarks(intel_crtc);
1f7457b1 5957 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
5958
5959 domains = intel_crtc->enabled_power_domains;
5960 for_each_power_domain(domain, domains)
5961 intel_display_power_put(dev_priv, domain);
5962 intel_crtc->enabled_power_domains = 0;
565602d7
ML
5963
5964 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5965 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
5966}
5967
6b72d486
ML
5968/*
5969 * turn all crtc's off, but do not adjust state
5970 * This has to be paired with a call to intel_modeset_setup_hw_state.
5971 */
70e0bd74 5972int intel_display_suspend(struct drm_device *dev)
ee7b9f93 5973{
e2c8b870 5974 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 5975 struct drm_atomic_state *state;
e2c8b870 5976 int ret;
70e0bd74 5977
e2c8b870
ML
5978 state = drm_atomic_helper_suspend(dev);
5979 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
5980 if (ret)
5981 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
5982 else
5983 dev_priv->modeset_restore_state = state;
70e0bd74 5984 return ret;
ee7b9f93
JB
5985}
5986
ea5b213a 5987void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5988{
4ef69c7a 5989 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5990
ea5b213a
CW
5991 drm_encoder_cleanup(encoder);
5992 kfree(intel_encoder);
7e7d76c3
JB
5993}
5994
0a91ca29
DV
5995/* Cross check the actual hw state with our own modeset state tracking (and it's
5996 * internal consistency). */
5a21b665 5997static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 5998{
5a21b665 5999 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6000
6001 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6002 connector->base.base.id,
6003 connector->base.name);
6004
0a91ca29 6005 if (connector->get_hw_state(connector)) {
e85376cb 6006 struct intel_encoder *encoder = connector->encoder;
5a21b665 6007 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6008
35dd3c64
ML
6009 I915_STATE_WARN(!crtc,
6010 "connector enabled without attached crtc\n");
0a91ca29 6011
35dd3c64
ML
6012 if (!crtc)
6013 return;
6014
6015 I915_STATE_WARN(!crtc->state->active,
6016 "connector is active, but attached crtc isn't\n");
6017
e85376cb 6018 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6019 return;
6020
e85376cb 6021 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6022 "atomic encoder doesn't match attached encoder\n");
6023
e85376cb 6024 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6025 "attached encoder crtc differs from connector crtc\n");
6026 } else {
4d688a2a
ML
6027 I915_STATE_WARN(crtc && crtc->state->active,
6028 "attached crtc is active, but connector isn't\n");
5a21b665 6029 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6030 "best encoder set without crtc!\n");
0a91ca29 6031 }
79e53945
JB
6032}
6033
08d9bc92
ACO
6034int intel_connector_init(struct intel_connector *connector)
6035{
5350a031 6036 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6037
5350a031 6038 if (!connector->base.state)
08d9bc92
ACO
6039 return -ENOMEM;
6040
08d9bc92
ACO
6041 return 0;
6042}
6043
6044struct intel_connector *intel_connector_alloc(void)
6045{
6046 struct intel_connector *connector;
6047
6048 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6049 if (!connector)
6050 return NULL;
6051
6052 if (intel_connector_init(connector) < 0) {
6053 kfree(connector);
6054 return NULL;
6055 }
6056
6057 return connector;
6058}
6059
f0947c37
DV
6060/* Simple connector->get_hw_state implementation for encoders that support only
6061 * one connector and no cloning and hence the encoder state determines the state
6062 * of the connector. */
6063bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6064{
24929352 6065 enum pipe pipe = 0;
f0947c37 6066 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6067
f0947c37 6068 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6069}
6070
6d293983 6071static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6072{
6d293983
ACO
6073 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6074 return crtc_state->fdi_lanes;
d272ddfa
VS
6075
6076 return 0;
6077}
6078
6d293983 6079static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6080 struct intel_crtc_state *pipe_config)
1857e1da 6081{
8652744b 6082 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
6083 struct drm_atomic_state *state = pipe_config->base.state;
6084 struct intel_crtc *other_crtc;
6085 struct intel_crtc_state *other_crtc_state;
6086
1857e1da
DV
6087 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6088 pipe_name(pipe), pipe_config->fdi_lanes);
6089 if (pipe_config->fdi_lanes > 4) {
6090 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6091 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6092 return -EINVAL;
1857e1da
DV
6093 }
6094
8652744b 6095 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
6096 if (pipe_config->fdi_lanes > 2) {
6097 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6098 pipe_config->fdi_lanes);
6d293983 6099 return -EINVAL;
1857e1da 6100 } else {
6d293983 6101 return 0;
1857e1da
DV
6102 }
6103 }
6104
b7f05d4a 6105 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6d293983 6106 return 0;
1857e1da
DV
6107
6108 /* Ivybridge 3 pipe is really complicated */
6109 switch (pipe) {
6110 case PIPE_A:
6d293983 6111 return 0;
1857e1da 6112 case PIPE_B:
6d293983
ACO
6113 if (pipe_config->fdi_lanes <= 2)
6114 return 0;
6115
b91eb5cc 6116 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
6117 other_crtc_state =
6118 intel_atomic_get_crtc_state(state, other_crtc);
6119 if (IS_ERR(other_crtc_state))
6120 return PTR_ERR(other_crtc_state);
6121
6122 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6123 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6124 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6125 return -EINVAL;
1857e1da 6126 }
6d293983 6127 return 0;
1857e1da 6128 case PIPE_C:
251cc67c
VS
6129 if (pipe_config->fdi_lanes > 2) {
6130 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6131 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6132 return -EINVAL;
251cc67c 6133 }
6d293983 6134
b91eb5cc 6135 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
6136 other_crtc_state =
6137 intel_atomic_get_crtc_state(state, other_crtc);
6138 if (IS_ERR(other_crtc_state))
6139 return PTR_ERR(other_crtc_state);
6140
6141 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6142 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6143 return -EINVAL;
1857e1da 6144 }
6d293983 6145 return 0;
1857e1da
DV
6146 default:
6147 BUG();
6148 }
6149}
6150
e29c22c0
DV
6151#define RETRY 1
6152static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6153 struct intel_crtc_state *pipe_config)
877d48d5 6154{
1857e1da 6155 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6156 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6157 int lane, link_bw, fdi_dotclock, ret;
6158 bool needs_recompute = false;
877d48d5 6159
e29c22c0 6160retry:
877d48d5
DV
6161 /* FDI is a binary signal running at ~2.7GHz, encoding
6162 * each output octet as 10 bits. The actual frequency
6163 * is stored as a divider into a 100MHz clock, and the
6164 * mode pixel clock is stored in units of 1KHz.
6165 * Hence the bw of each lane in terms of the mode signal
6166 * is:
6167 */
21a727b3 6168 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6169
241bfc38 6170 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6171
2bd89a07 6172 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6173 pipe_config->pipe_bpp);
6174
6175 pipe_config->fdi_lanes = lane;
6176
2bd89a07 6177 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6178 link_bw, &pipe_config->fdi_m_n);
1857e1da 6179
e3b247da 6180 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6181 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0 6182 pipe_config->pipe_bpp -= 2*3;
7ff89ca2
VS
6183 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6184 pipe_config->pipe_bpp);
6185 needs_recompute = true;
6186 pipe_config->bw_constrained = true;
257a7ffc 6187
7ff89ca2 6188 goto retry;
257a7ffc 6189 }
79e53945 6190
7ff89ca2
VS
6191 if (needs_recompute)
6192 return RETRY;
e70236a8 6193
7ff89ca2 6194 return ret;
e70236a8
JB
6195}
6196
7ff89ca2
VS
6197static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6198 struct intel_crtc_state *pipe_config)
e70236a8 6199{
7ff89ca2
VS
6200 if (pipe_config->pipe_bpp > 24)
6201 return false;
e70236a8 6202
7ff89ca2
VS
6203 /* HSW can handle pixel rate up to cdclk? */
6204 if (IS_HASWELL(dev_priv))
6205 return true;
1b1d2716 6206
65cd2b3f 6207 /*
7ff89ca2
VS
6208 * We compare against max which means we must take
6209 * the increased cdclk requirement into account when
6210 * calculating the new cdclk.
6211 *
6212 * Should measure whether using a lower cdclk w/o IPS
e70236a8 6213 */
7ff89ca2
VS
6214 return pipe_config->pixel_rate <=
6215 dev_priv->max_cdclk_freq * 95 / 100;
e70236a8 6216}
79e53945 6217
7ff89ca2
VS
6218static void hsw_compute_ips_config(struct intel_crtc *crtc,
6219 struct intel_crtc_state *pipe_config)
6220{
6221 struct drm_device *dev = crtc->base.dev;
6222 struct drm_i915_private *dev_priv = to_i915(dev);
34edce2f 6223
7ff89ca2
VS
6224 pipe_config->ips_enabled = i915.enable_ips &&
6225 hsw_crtc_supports_ips(crtc) &&
6226 pipe_config_supports_ips(dev_priv, pipe_config);
34edce2f
VS
6227}
6228
7ff89ca2 6229static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
34edce2f 6230{
7ff89ca2 6231 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
34edce2f 6232
7ff89ca2
VS
6233 /* GDG double wide on either pipe, otherwise pipe A only */
6234 return INTEL_INFO(dev_priv)->gen < 4 &&
6235 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
34edce2f
VS
6236}
6237
ceb99320
VS
6238static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6239{
6240 uint32_t pixel_rate;
6241
6242 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6243
6244 /*
6245 * We only use IF-ID interlacing. If we ever use
6246 * PF-ID we'll need to adjust the pixel_rate here.
6247 */
6248
6249 if (pipe_config->pch_pfit.enabled) {
6250 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6251 uint32_t pfit_size = pipe_config->pch_pfit.size;
6252
6253 pipe_w = pipe_config->pipe_src_w;
6254 pipe_h = pipe_config->pipe_src_h;
6255
6256 pfit_w = (pfit_size >> 16) & 0xFFFF;
6257 pfit_h = pfit_size & 0xFFFF;
6258 if (pipe_w < pfit_w)
6259 pipe_w = pfit_w;
6260 if (pipe_h < pfit_h)
6261 pipe_h = pfit_h;
6262
6263 if (WARN_ON(!pfit_w || !pfit_h))
6264 return pixel_rate;
6265
6266 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6267 pfit_w * pfit_h);
6268 }
6269
6270 return pixel_rate;
6271}
6272
7ff89ca2 6273static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
34edce2f 6274{
7ff89ca2 6275 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
34edce2f 6276
7ff89ca2
VS
6277 if (HAS_GMCH_DISPLAY(dev_priv))
6278 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6279 crtc_state->pixel_rate =
6280 crtc_state->base.adjusted_mode.crtc_clock;
6281 else
6282 crtc_state->pixel_rate =
6283 ilk_pipe_pixel_rate(crtc_state);
6284}
34edce2f 6285
7ff89ca2
VS
6286static int intel_crtc_compute_config(struct intel_crtc *crtc,
6287 struct intel_crtc_state *pipe_config)
6288{
6289 struct drm_device *dev = crtc->base.dev;
6290 struct drm_i915_private *dev_priv = to_i915(dev);
6291 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6292 int clock_limit = dev_priv->max_dotclk_freq;
34edce2f 6293
7ff89ca2
VS
6294 if (INTEL_GEN(dev_priv) < 4) {
6295 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
34edce2f 6296
7ff89ca2
VS
6297 /*
6298 * Enable double wide mode when the dot clock
6299 * is > 90% of the (display) core speed.
6300 */
6301 if (intel_crtc_supports_double_wide(crtc) &&
6302 adjusted_mode->crtc_clock > clock_limit) {
6303 clock_limit = dev_priv->max_dotclk_freq;
6304 pipe_config->double_wide = true;
6305 }
34edce2f
VS
6306 }
6307
7ff89ca2
VS
6308 if (adjusted_mode->crtc_clock > clock_limit) {
6309 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6310 adjusted_mode->crtc_clock, clock_limit,
6311 yesno(pipe_config->double_wide));
6312 return -EINVAL;
6313 }
34edce2f 6314
7ff89ca2
VS
6315 /*
6316 * Pipe horizontal size must be even in:
6317 * - DVO ganged mode
6318 * - LVDS dual channel mode
6319 * - Double wide pipe
6320 */
6321 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6322 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6323 pipe_config->pipe_src_w &= ~1;
34edce2f 6324
7ff89ca2
VS
6325 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6326 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
6327 */
6328 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
6329 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
6330 return -EINVAL;
34edce2f 6331
7ff89ca2 6332 intel_crtc_compute_pixel_rate(pipe_config);
34edce2f 6333
7ff89ca2
VS
6334 if (HAS_IPS(dev_priv))
6335 hsw_compute_ips_config(crtc, pipe_config);
34edce2f 6336
7ff89ca2
VS
6337 if (pipe_config->has_pch_encoder)
6338 return ironlake_fdi_compute_config(crtc, pipe_config);
34edce2f 6339
7ff89ca2 6340 return 0;
34edce2f
VS
6341}
6342
2c07245f 6343static void
a65851af 6344intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 6345{
a65851af
VS
6346 while (*num > DATA_LINK_M_N_MASK ||
6347 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
6348 *num >>= 1;
6349 *den >>= 1;
6350 }
6351}
6352
a65851af
VS
6353static void compute_m_n(unsigned int m, unsigned int n,
6354 uint32_t *ret_m, uint32_t *ret_n)
6355{
6356 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6357 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6358 intel_reduce_m_n_ratio(ret_m, ret_n);
6359}
6360
e69d0bc1
DV
6361void
6362intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6363 int pixel_clock, int link_clock,
6364 struct intel_link_m_n *m_n)
2c07245f 6365{
e69d0bc1 6366 m_n->tu = 64;
a65851af
VS
6367
6368 compute_m_n(bits_per_pixel * pixel_clock,
6369 link_clock * nlanes * 8,
6370 &m_n->gmch_m, &m_n->gmch_n);
6371
6372 compute_m_n(pixel_clock, link_clock,
6373 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
6374}
6375
a7615030
CW
6376static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6377{
d330a953
JN
6378 if (i915.panel_use_ssc >= 0)
6379 return i915.panel_use_ssc != 0;
41aa3448 6380 return dev_priv->vbt.lvds_use_ssc
435793df 6381 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
6382}
6383
7429e9d4 6384static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 6385{
7df00d7a 6386 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 6387}
f47709a9 6388
7429e9d4
DV
6389static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6390{
6391 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
6392}
6393
f47709a9 6394static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 6395 struct intel_crtc_state *crtc_state,
9e2c8475 6396 struct dpll *reduced_clock)
a7516a05 6397{
9b1e14f4 6398 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
6399 u32 fp, fp2 = 0;
6400
9b1e14f4 6401 if (IS_PINEVIEW(dev_priv)) {
190f68c5 6402 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 6403 if (reduced_clock)
7429e9d4 6404 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 6405 } else {
190f68c5 6406 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 6407 if (reduced_clock)
7429e9d4 6408 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
6409 }
6410
190f68c5 6411 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 6412
f47709a9 6413 crtc->lowfreq_avail = false;
2d84d2b3 6414 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 6415 reduced_clock) {
190f68c5 6416 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 6417 crtc->lowfreq_avail = true;
a7516a05 6418 } else {
190f68c5 6419 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
6420 }
6421}
6422
5e69f97f
CML
6423static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6424 pipe)
89b667f8
JB
6425{
6426 u32 reg_val;
6427
6428 /*
6429 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6430 * and set it to a reasonable value instead.
6431 */
ab3c759a 6432 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
6433 reg_val &= 0xffffff00;
6434 reg_val |= 0x00000030;
ab3c759a 6435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 6436
ab3c759a 6437 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
6438 reg_val &= 0x8cffffff;
6439 reg_val = 0x8c000000;
ab3c759a 6440 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 6441
ab3c759a 6442 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 6443 reg_val &= 0xffffff00;
ab3c759a 6444 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 6445
ab3c759a 6446 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
6447 reg_val &= 0x00ffffff;
6448 reg_val |= 0xb0000000;
ab3c759a 6449 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
6450}
6451
b551842d
DV
6452static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6453 struct intel_link_m_n *m_n)
6454{
6455 struct drm_device *dev = crtc->base.dev;
fac5e23e 6456 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
6457 int pipe = crtc->pipe;
6458
e3b95f1e
DV
6459 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6460 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6461 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6462 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
6463}
6464
6465static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
6466 struct intel_link_m_n *m_n,
6467 struct intel_link_m_n *m2_n2)
b551842d 6468{
6315b5d3 6469 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b551842d 6470 int pipe = crtc->pipe;
6e3c9717 6471 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d 6472
6315b5d3 6473 if (INTEL_GEN(dev_priv) >= 5) {
b551842d
DV
6474 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6475 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6476 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6477 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
6478 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6479 * for gen < 8) and if DRRS is supported (to make sure the
6480 * registers are not unnecessarily accessed).
6481 */
920a14b2
TU
6482 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6483 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
6484 I915_WRITE(PIPE_DATA_M2(transcoder),
6485 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6486 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6487 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6488 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6489 }
b551842d 6490 } else {
e3b95f1e
DV
6491 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6492 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6493 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6494 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
6495 }
6496}
6497
fe3cd48d 6498void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 6499{
fe3cd48d
R
6500 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6501
6502 if (m_n == M1_N1) {
6503 dp_m_n = &crtc->config->dp_m_n;
6504 dp_m2_n2 = &crtc->config->dp_m2_n2;
6505 } else if (m_n == M2_N2) {
6506
6507 /*
6508 * M2_N2 registers are not supported. Hence m2_n2 divider value
6509 * needs to be programmed into M1_N1.
6510 */
6511 dp_m_n = &crtc->config->dp_m2_n2;
6512 } else {
6513 DRM_ERROR("Unsupported divider value\n");
6514 return;
6515 }
6516
6e3c9717
ACO
6517 if (crtc->config->has_pch_encoder)
6518 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 6519 else
fe3cd48d 6520 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
6521}
6522
251ac862
DV
6523static void vlv_compute_dpll(struct intel_crtc *crtc,
6524 struct intel_crtc_state *pipe_config)
bdd4b6a6 6525{
03ed5cbf 6526 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 6527 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
6528 if (crtc->pipe != PIPE_A)
6529 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 6530
cd2d34d9 6531 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 6532 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
6533 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6534 DPLL_EXT_BUFFER_ENABLE_VLV;
6535
03ed5cbf
VS
6536 pipe_config->dpll_hw_state.dpll_md =
6537 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6538}
bdd4b6a6 6539
03ed5cbf
VS
6540static void chv_compute_dpll(struct intel_crtc *crtc,
6541 struct intel_crtc_state *pipe_config)
6542{
6543 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 6544 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
6545 if (crtc->pipe != PIPE_A)
6546 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6547
cd2d34d9 6548 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 6549 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
6550 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6551
03ed5cbf
VS
6552 pipe_config->dpll_hw_state.dpll_md =
6553 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
6554}
6555
d288f65f 6556static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6557 const struct intel_crtc_state *pipe_config)
a0c4da24 6558{
f47709a9 6559 struct drm_device *dev = crtc->base.dev;
fac5e23e 6560 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 6561 enum pipe pipe = crtc->pipe;
bdd4b6a6 6562 u32 mdiv;
a0c4da24 6563 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 6564 u32 coreclk, reg_val;
a0c4da24 6565
cd2d34d9
VS
6566 /* Enable Refclk */
6567 I915_WRITE(DPLL(pipe),
6568 pipe_config->dpll_hw_state.dpll &
6569 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6570
6571 /* No need to actually set up the DPLL with DSI */
6572 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6573 return;
6574
a580516d 6575 mutex_lock(&dev_priv->sb_lock);
09153000 6576
d288f65f
VS
6577 bestn = pipe_config->dpll.n;
6578 bestm1 = pipe_config->dpll.m1;
6579 bestm2 = pipe_config->dpll.m2;
6580 bestp1 = pipe_config->dpll.p1;
6581 bestp2 = pipe_config->dpll.p2;
a0c4da24 6582
89b667f8
JB
6583 /* See eDP HDMI DPIO driver vbios notes doc */
6584
6585 /* PLL B needs special handling */
bdd4b6a6 6586 if (pipe == PIPE_B)
5e69f97f 6587 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
6588
6589 /* Set up Tx target for periodic Rcomp update */
ab3c759a 6590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
6591
6592 /* Disable target IRef on PLL */
ab3c759a 6593 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 6594 reg_val &= 0x00ffffff;
ab3c759a 6595 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
6596
6597 /* Disable fast lock */
ab3c759a 6598 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
6599
6600 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
6601 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6602 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6603 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 6604 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
6605
6606 /*
6607 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6608 * but we don't support that).
6609 * Note: don't use the DAC post divider as it seems unstable.
6610 */
6611 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 6612 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6613
a0c4da24 6614 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 6615 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6616
89b667f8 6617 /* Set HBR and RBR LPF coefficients */
d288f65f 6618 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
6619 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6620 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 6621 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 6622 0x009f0003);
89b667f8 6623 else
ab3c759a 6624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
6625 0x00d0000f);
6626
37a5650b 6627 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 6628 /* Use SSC source */
bdd4b6a6 6629 if (pipe == PIPE_A)
ab3c759a 6630 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6631 0x0df40000);
6632 else
ab3c759a 6633 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6634 0x0df70000);
6635 } else { /* HDMI or VGA */
6636 /* Use bend source */
bdd4b6a6 6637 if (pipe == PIPE_A)
ab3c759a 6638 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6639 0x0df70000);
6640 else
ab3c759a 6641 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6642 0x0df40000);
6643 }
a0c4da24 6644
ab3c759a 6645 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 6646 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 6647 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 6648 coreclk |= 0x01000000;
ab3c759a 6649 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 6650
ab3c759a 6651 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 6652 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
6653}
6654
d288f65f 6655static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6656 const struct intel_crtc_state *pipe_config)
9d556c99
CML
6657{
6658 struct drm_device *dev = crtc->base.dev;
fac5e23e 6659 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 6660 enum pipe pipe = crtc->pipe;
9d556c99 6661 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 6662 u32 loopfilter, tribuf_calcntr;
9d556c99 6663 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 6664 u32 dpio_val;
9cbe40c1 6665 int vco;
9d556c99 6666
cd2d34d9
VS
6667 /* Enable Refclk and SSC */
6668 I915_WRITE(DPLL(pipe),
6669 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6670
6671 /* No need to actually set up the DPLL with DSI */
6672 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6673 return;
6674
d288f65f
VS
6675 bestn = pipe_config->dpll.n;
6676 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6677 bestm1 = pipe_config->dpll.m1;
6678 bestm2 = pipe_config->dpll.m2 >> 22;
6679 bestp1 = pipe_config->dpll.p1;
6680 bestp2 = pipe_config->dpll.p2;
9cbe40c1 6681 vco = pipe_config->dpll.vco;
a945ce7e 6682 dpio_val = 0;
9cbe40c1 6683 loopfilter = 0;
9d556c99 6684
a580516d 6685 mutex_lock(&dev_priv->sb_lock);
9d556c99 6686
9d556c99
CML
6687 /* p1 and p2 divider */
6688 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6689 5 << DPIO_CHV_S1_DIV_SHIFT |
6690 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6691 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6692 1 << DPIO_CHV_K_DIV_SHIFT);
6693
6694 /* Feedback post-divider - m2 */
6695 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6696
6697 /* Feedback refclk divider - n and m1 */
6698 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6699 DPIO_CHV_M1_DIV_BY_2 |
6700 1 << DPIO_CHV_N_DIV_SHIFT);
6701
6702 /* M2 fraction division */
25a25dfc 6703 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
6704
6705 /* M2 fraction division enable */
a945ce7e
VP
6706 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6707 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6708 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6709 if (bestm2_frac)
6710 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6711 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 6712
de3a0fde
VP
6713 /* Program digital lock detect threshold */
6714 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6715 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6716 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6717 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6718 if (!bestm2_frac)
6719 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6720 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6721
9d556c99 6722 /* Loop filter */
9cbe40c1
VP
6723 if (vco == 5400000) {
6724 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6725 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6726 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6727 tribuf_calcntr = 0x9;
6728 } else if (vco <= 6200000) {
6729 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6730 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6731 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6732 tribuf_calcntr = 0x9;
6733 } else if (vco <= 6480000) {
6734 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6735 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6736 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6737 tribuf_calcntr = 0x8;
6738 } else {
6739 /* Not supported. Apply the same limits as in the max case */
6740 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6741 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6742 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6743 tribuf_calcntr = 0;
6744 }
9d556c99
CML
6745 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6746
968040b2 6747 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
6748 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6749 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6750 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6751
9d556c99
CML
6752 /* AFC Recal */
6753 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6754 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6755 DPIO_AFC_RECAL);
6756
a580516d 6757 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
6758}
6759
d288f65f
VS
6760/**
6761 * vlv_force_pll_on - forcibly enable just the PLL
6762 * @dev_priv: i915 private structure
6763 * @pipe: pipe PLL to enable
6764 * @dpll: PLL configuration
6765 *
6766 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6767 * in cases where we need the PLL enabled even when @pipe is not going to
6768 * be enabled.
6769 */
30ad9814 6770int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 6771 const struct dpll *dpll)
d288f65f 6772{
b91eb5cc 6773 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
6774 struct intel_crtc_state *pipe_config;
6775
6776 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6777 if (!pipe_config)
6778 return -ENOMEM;
6779
6780 pipe_config->base.crtc = &crtc->base;
6781 pipe_config->pixel_multiplier = 1;
6782 pipe_config->dpll = *dpll;
d288f65f 6783
30ad9814 6784 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
6785 chv_compute_dpll(crtc, pipe_config);
6786 chv_prepare_pll(crtc, pipe_config);
6787 chv_enable_pll(crtc, pipe_config);
d288f65f 6788 } else {
3f36b937
TU
6789 vlv_compute_dpll(crtc, pipe_config);
6790 vlv_prepare_pll(crtc, pipe_config);
6791 vlv_enable_pll(crtc, pipe_config);
d288f65f 6792 }
3f36b937
TU
6793
6794 kfree(pipe_config);
6795
6796 return 0;
d288f65f
VS
6797}
6798
6799/**
6800 * vlv_force_pll_off - forcibly disable just the PLL
6801 * @dev_priv: i915 private structure
6802 * @pipe: pipe PLL to disable
6803 *
6804 * Disable the PLL for @pipe. To be used in cases where we need
6805 * the PLL enabled even when @pipe is not going to be enabled.
6806 */
30ad9814 6807void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 6808{
30ad9814
VS
6809 if (IS_CHERRYVIEW(dev_priv))
6810 chv_disable_pll(dev_priv, pipe);
d288f65f 6811 else
30ad9814 6812 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
6813}
6814
251ac862
DV
6815static void i9xx_compute_dpll(struct intel_crtc *crtc,
6816 struct intel_crtc_state *crtc_state,
9e2c8475 6817 struct dpll *reduced_clock)
eb1cbe48 6818{
9b1e14f4 6819 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 6820 u32 dpll;
190f68c5 6821 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6822
190f68c5 6823 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6824
eb1cbe48
DV
6825 dpll = DPLL_VGA_MODE_DIS;
6826
2d84d2b3 6827 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6828 dpll |= DPLLB_MODE_LVDS;
6829 else
6830 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6831
73f67aa8
JN
6832 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6833 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
190f68c5 6834 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 6835 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6836 }
198a037f 6837
3d6e9ee0
VS
6838 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6839 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 6840 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6841
37a5650b 6842 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 6843 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6844
6845 /* compute bitmask from p1 value */
9b1e14f4 6846 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
6847 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6848 else {
6849 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 6850 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
6851 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6852 }
6853 switch (clock->p2) {
6854 case 5:
6855 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6856 break;
6857 case 7:
6858 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6859 break;
6860 case 10:
6861 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6862 break;
6863 case 14:
6864 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6865 break;
6866 }
9b1e14f4 6867 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
6868 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6869
190f68c5 6870 if (crtc_state->sdvo_tv_clock)
eb1cbe48 6871 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 6872 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 6873 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
6874 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6875 else
6876 dpll |= PLL_REF_INPUT_DREFCLK;
6877
6878 dpll |= DPLL_VCO_ENABLE;
190f68c5 6879 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 6880
9b1e14f4 6881 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 6882 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 6883 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 6884 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6885 }
6886}
6887
251ac862
DV
6888static void i8xx_compute_dpll(struct intel_crtc *crtc,
6889 struct intel_crtc_state *crtc_state,
9e2c8475 6890 struct dpll *reduced_clock)
eb1cbe48 6891{
f47709a9 6892 struct drm_device *dev = crtc->base.dev;
fac5e23e 6893 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 6894 u32 dpll;
190f68c5 6895 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6896
190f68c5 6897 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6898
eb1cbe48
DV
6899 dpll = DPLL_VGA_MODE_DIS;
6900
2d84d2b3 6901 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6902 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6903 } else {
6904 if (clock->p1 == 2)
6905 dpll |= PLL_P1_DIVIDE_BY_TWO;
6906 else
6907 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6908 if (clock->p2 == 4)
6909 dpll |= PLL_P2_DIVIDE_BY_4;
6910 }
6911
50a0bc90
TU
6912 if (!IS_I830(dev_priv) &&
6913 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
6914 dpll |= DPLL_DVO_2X_MODE;
6915
2d84d2b3 6916 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 6917 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
6918 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6919 else
6920 dpll |= PLL_REF_INPUT_DREFCLK;
6921
6922 dpll |= DPLL_VCO_ENABLE;
190f68c5 6923 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6924}
6925
8a654f3b 6926static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c 6927{
6315b5d3 6928 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
b0e77b9c 6929 enum pipe pipe = intel_crtc->pipe;
6e3c9717 6930 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 6931 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
6932 uint32_t crtc_vtotal, crtc_vblank_end;
6933 int vsyncshift = 0;
4d8a62ea
DV
6934
6935 /* We need to be careful not to changed the adjusted mode, for otherwise
6936 * the hw state checker will get angry at the mismatch. */
6937 crtc_vtotal = adjusted_mode->crtc_vtotal;
6938 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6939
609aeaca 6940 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6941 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6942 crtc_vtotal -= 1;
6943 crtc_vblank_end -= 1;
609aeaca 6944
2d84d2b3 6945 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
6946 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6947 else
6948 vsyncshift = adjusted_mode->crtc_hsync_start -
6949 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6950 if (vsyncshift < 0)
6951 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6952 }
6953
6315b5d3 6954 if (INTEL_GEN(dev_priv) > 3)
fe2b8f9d 6955 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6956
fe2b8f9d 6957 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6958 (adjusted_mode->crtc_hdisplay - 1) |
6959 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6960 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6961 (adjusted_mode->crtc_hblank_start - 1) |
6962 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6963 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6964 (adjusted_mode->crtc_hsync_start - 1) |
6965 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6966
fe2b8f9d 6967 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6968 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6969 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6970 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6971 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6972 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6973 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6974 (adjusted_mode->crtc_vsync_start - 1) |
6975 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6976
b5e508d4
PZ
6977 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6978 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6979 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6980 * bits. */
772c2a51 6981 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
6982 (pipe == PIPE_B || pipe == PIPE_C))
6983 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6984
bc58be60
JN
6985}
6986
6987static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6988{
6989 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 6990 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
6991 enum pipe pipe = intel_crtc->pipe;
6992
b0e77b9c
PZ
6993 /* pipesrc controls the size that is scaled from, which should
6994 * always be the user's requested size.
6995 */
6996 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
6997 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6998 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
6999}
7000
1bd1bd80 7001static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7002 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7003{
7004 struct drm_device *dev = crtc->base.dev;
fac5e23e 7005 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
7006 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7007 uint32_t tmp;
7008
7009 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7010 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7011 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7012 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7013 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7014 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7015 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7016 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7017 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7018
7019 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7020 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7021 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7022 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7023 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7024 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7025 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7026 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7027 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7028
7029 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7030 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7031 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7032 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7033 }
bc58be60
JN
7034}
7035
7036static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7037 struct intel_crtc_state *pipe_config)
7038{
7039 struct drm_device *dev = crtc->base.dev;
fac5e23e 7040 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 7041 u32 tmp;
1bd1bd80
DV
7042
7043 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7044 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7045 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7046
2d112de7
ACO
7047 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7048 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7049}
7050
f6a83288 7051void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7052 struct intel_crtc_state *pipe_config)
babea61d 7053{
2d112de7
ACO
7054 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7055 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7056 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7057 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7058
2d112de7
ACO
7059 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7060 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7061 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7062 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7063
2d112de7 7064 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7065 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7066
2d112de7 7067 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
cd13f5ab
ML
7068
7069 mode->hsync = drm_mode_hsync(mode);
7070 mode->vrefresh = drm_mode_vrefresh(mode);
7071 drm_mode_set_name(mode);
babea61d
JB
7072}
7073
84b046f3
DV
7074static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7075{
6315b5d3 7076 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
84b046f3
DV
7077 uint32_t pipeconf;
7078
9f11a9e4 7079 pipeconf = 0;
84b046f3 7080
b6b5d049
VS
7081 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7082 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7083 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7084
6e3c9717 7085 if (intel_crtc->config->double_wide)
cf532bb2 7086 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7087
ff9ce46e 7088 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
7089 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7090 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 7091 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7092 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7093 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7094 PIPECONF_DITHER_TYPE_SP;
84b046f3 7095
6e3c9717 7096 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7097 case 18:
7098 pipeconf |= PIPECONF_6BPC;
7099 break;
7100 case 24:
7101 pipeconf |= PIPECONF_8BPC;
7102 break;
7103 case 30:
7104 pipeconf |= PIPECONF_10BPC;
7105 break;
7106 default:
7107 /* Case prevented by intel_choose_pipe_bpp_dither. */
7108 BUG();
84b046f3
DV
7109 }
7110 }
7111
56b857a5 7112 if (HAS_PIPE_CXSR(dev_priv)) {
84b046f3
DV
7113 if (intel_crtc->lowfreq_avail) {
7114 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7115 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7116 } else {
7117 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7118 }
7119 }
7120
6e3c9717 7121 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6315b5d3 7122 if (INTEL_GEN(dev_priv) < 4 ||
2d84d2b3 7123 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7124 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7125 else
7126 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7127 } else
84b046f3
DV
7128 pipeconf |= PIPECONF_PROGRESSIVE;
7129
920a14b2 7130 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 7131 intel_crtc->config->limited_color_range)
9f11a9e4 7132 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7133
84b046f3
DV
7134 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7135 POSTING_READ(PIPECONF(intel_crtc->pipe));
7136}
7137
81c97f52
ACO
7138static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7139 struct intel_crtc_state *crtc_state)
7140{
7141 struct drm_device *dev = crtc->base.dev;
fac5e23e 7142 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7143 const struct intel_limit *limit;
81c97f52
ACO
7144 int refclk = 48000;
7145
7146 memset(&crtc_state->dpll_hw_state, 0,
7147 sizeof(crtc_state->dpll_hw_state));
7148
2d84d2b3 7149 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
7150 if (intel_panel_use_ssc(dev_priv)) {
7151 refclk = dev_priv->vbt.lvds_ssc_freq;
7152 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7153 }
7154
7155 limit = &intel_limits_i8xx_lvds;
2d84d2b3 7156 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
7157 limit = &intel_limits_i8xx_dvo;
7158 } else {
7159 limit = &intel_limits_i8xx_dac;
7160 }
7161
7162 if (!crtc_state->clock_set &&
7163 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7164 refclk, NULL, &crtc_state->dpll)) {
7165 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7166 return -EINVAL;
7167 }
7168
7169 i8xx_compute_dpll(crtc, crtc_state, NULL);
7170
7171 return 0;
7172}
7173
19ec6693
ACO
7174static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7175 struct intel_crtc_state *crtc_state)
7176{
7177 struct drm_device *dev = crtc->base.dev;
fac5e23e 7178 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7179 const struct intel_limit *limit;
19ec6693
ACO
7180 int refclk = 96000;
7181
7182 memset(&crtc_state->dpll_hw_state, 0,
7183 sizeof(crtc_state->dpll_hw_state));
7184
2d84d2b3 7185 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
7186 if (intel_panel_use_ssc(dev_priv)) {
7187 refclk = dev_priv->vbt.lvds_ssc_freq;
7188 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7189 }
7190
7191 if (intel_is_dual_link_lvds(dev))
7192 limit = &intel_limits_g4x_dual_channel_lvds;
7193 else
7194 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
7195 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7196 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 7197 limit = &intel_limits_g4x_hdmi;
2d84d2b3 7198 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
7199 limit = &intel_limits_g4x_sdvo;
7200 } else {
7201 /* The option is for other outputs */
7202 limit = &intel_limits_i9xx_sdvo;
7203 }
7204
7205 if (!crtc_state->clock_set &&
7206 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7207 refclk, NULL, &crtc_state->dpll)) {
7208 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7209 return -EINVAL;
7210 }
7211
7212 i9xx_compute_dpll(crtc, crtc_state, NULL);
7213
7214 return 0;
7215}
7216
70e8aa21
ACO
7217static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7218 struct intel_crtc_state *crtc_state)
7219{
7220 struct drm_device *dev = crtc->base.dev;
fac5e23e 7221 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7222 const struct intel_limit *limit;
70e8aa21
ACO
7223 int refclk = 96000;
7224
7225 memset(&crtc_state->dpll_hw_state, 0,
7226 sizeof(crtc_state->dpll_hw_state));
7227
2d84d2b3 7228 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
7229 if (intel_panel_use_ssc(dev_priv)) {
7230 refclk = dev_priv->vbt.lvds_ssc_freq;
7231 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7232 }
7233
7234 limit = &intel_limits_pineview_lvds;
7235 } else {
7236 limit = &intel_limits_pineview_sdvo;
7237 }
7238
7239 if (!crtc_state->clock_set &&
7240 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7241 refclk, NULL, &crtc_state->dpll)) {
7242 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7243 return -EINVAL;
7244 }
7245
7246 i9xx_compute_dpll(crtc, crtc_state, NULL);
7247
7248 return 0;
7249}
7250
190f68c5
ACO
7251static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7252 struct intel_crtc_state *crtc_state)
79e53945 7253{
c7653199 7254 struct drm_device *dev = crtc->base.dev;
fac5e23e 7255 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 7256 const struct intel_limit *limit;
81c97f52 7257 int refclk = 96000;
79e53945 7258
dd3cd74a
ACO
7259 memset(&crtc_state->dpll_hw_state, 0,
7260 sizeof(crtc_state->dpll_hw_state));
7261
2d84d2b3 7262 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
7263 if (intel_panel_use_ssc(dev_priv)) {
7264 refclk = dev_priv->vbt.lvds_ssc_freq;
7265 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7266 }
43565a06 7267
70e8aa21
ACO
7268 limit = &intel_limits_i9xx_lvds;
7269 } else {
7270 limit = &intel_limits_i9xx_sdvo;
81c97f52 7271 }
79e53945 7272
70e8aa21
ACO
7273 if (!crtc_state->clock_set &&
7274 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7275 refclk, NULL, &crtc_state->dpll)) {
7276 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7277 return -EINVAL;
f47709a9 7278 }
7026d4ac 7279
81c97f52 7280 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7281
c8f7a0db 7282 return 0;
f564048e
EA
7283}
7284
65b3d6a9
ACO
7285static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7286 struct intel_crtc_state *crtc_state)
7287{
7288 int refclk = 100000;
1b6f4958 7289 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
7290
7291 memset(&crtc_state->dpll_hw_state, 0,
7292 sizeof(crtc_state->dpll_hw_state));
7293
65b3d6a9
ACO
7294 if (!crtc_state->clock_set &&
7295 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7296 refclk, NULL, &crtc_state->dpll)) {
7297 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7298 return -EINVAL;
7299 }
7300
7301 chv_compute_dpll(crtc, crtc_state);
7302
7303 return 0;
7304}
7305
7306static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7307 struct intel_crtc_state *crtc_state)
7308{
7309 int refclk = 100000;
1b6f4958 7310 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
7311
7312 memset(&crtc_state->dpll_hw_state, 0,
7313 sizeof(crtc_state->dpll_hw_state));
7314
65b3d6a9
ACO
7315 if (!crtc_state->clock_set &&
7316 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7317 refclk, NULL, &crtc_state->dpll)) {
7318 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7319 return -EINVAL;
7320 }
7321
7322 vlv_compute_dpll(crtc, crtc_state);
7323
7324 return 0;
7325}
7326
2fa2fe9a 7327static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7328 struct intel_crtc_state *pipe_config)
2fa2fe9a 7329{
6315b5d3 7330 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2fa2fe9a
DV
7331 uint32_t tmp;
7332
50a0bc90
TU
7333 if (INTEL_GEN(dev_priv) <= 3 &&
7334 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
7335 return;
7336
2fa2fe9a 7337 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7338 if (!(tmp & PFIT_ENABLE))
7339 return;
2fa2fe9a 7340
06922821 7341 /* Check whether the pfit is attached to our pipe. */
6315b5d3 7342 if (INTEL_GEN(dev_priv) < 4) {
2fa2fe9a
DV
7343 if (crtc->pipe != PIPE_B)
7344 return;
2fa2fe9a
DV
7345 } else {
7346 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7347 return;
7348 }
7349
06922821 7350 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 7351 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
7352}
7353
acbec814 7354static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7355 struct intel_crtc_state *pipe_config)
acbec814
JB
7356{
7357 struct drm_device *dev = crtc->base.dev;
fac5e23e 7358 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 7359 int pipe = pipe_config->cpu_transcoder;
9e2c8475 7360 struct dpll clock;
acbec814 7361 u32 mdiv;
662c6ecb 7362 int refclk = 100000;
acbec814 7363
b521973b
VS
7364 /* In case of DSI, DPLL will not be used */
7365 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
7366 return;
7367
a580516d 7368 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7369 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7370 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7371
7372 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7373 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7374 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7375 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7376 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7377
dccbea3b 7378 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7379}
7380
5724dbd1
DL
7381static void
7382i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7383 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7384{
7385 struct drm_device *dev = crtc->base.dev;
fac5e23e 7386 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
7387 u32 val, base, offset;
7388 int pipe = crtc->pipe, plane = crtc->plane;
7389 int fourcc, pixel_format;
6761dd31 7390 unsigned int aligned_height;
b113d5ee 7391 struct drm_framebuffer *fb;
1b842c89 7392 struct intel_framebuffer *intel_fb;
1ad292b5 7393
42a7b088
DL
7394 val = I915_READ(DSPCNTR(plane));
7395 if (!(val & DISPLAY_PLANE_ENABLE))
7396 return;
7397
d9806c9f 7398 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7399 if (!intel_fb) {
1ad292b5
JB
7400 DRM_DEBUG_KMS("failed to alloc fb\n");
7401 return;
7402 }
7403
1b842c89
DL
7404 fb = &intel_fb->base;
7405
d2e9f5fc
VS
7406 fb->dev = dev;
7407
6315b5d3 7408 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 7409 if (val & DISPPLANE_TILED) {
49af449b 7410 plane_config->tiling = I915_TILING_X;
bae781b2 7411 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
7412 }
7413 }
1ad292b5
JB
7414
7415 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7416 fourcc = i9xx_format_to_fourcc(pixel_format);
2f3f4763 7417 fb->format = drm_format_info(fourcc);
1ad292b5 7418
6315b5d3 7419 if (INTEL_GEN(dev_priv) >= 4) {
49af449b 7420 if (plane_config->tiling)
1ad292b5
JB
7421 offset = I915_READ(DSPTILEOFF(plane));
7422 else
7423 offset = I915_READ(DSPLINOFF(plane));
7424 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7425 } else {
7426 base = I915_READ(DSPADDR(plane));
7427 }
7428 plane_config->base = base;
7429
7430 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7431 fb->width = ((val >> 16) & 0xfff) + 1;
7432 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
7433
7434 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 7435 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 7436
b113d5ee 7437 aligned_height = intel_fb_align_height(dev, fb->height,
438b74a5 7438 fb->format->format,
bae781b2 7439 fb->modifier);
1ad292b5 7440
f37b5c2b 7441 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 7442
2844a921
DL
7443 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7444 pipe_name(pipe), plane, fb->width, fb->height,
272725c7 7445 fb->format->cpp[0] * 8, base, fb->pitches[0],
2844a921 7446 plane_config->size);
1ad292b5 7447
2d14030b 7448 plane_config->fb = intel_fb;
1ad292b5
JB
7449}
7450
70b23a98 7451static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7452 struct intel_crtc_state *pipe_config)
70b23a98
VS
7453{
7454 struct drm_device *dev = crtc->base.dev;
fac5e23e 7455 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
7456 int pipe = pipe_config->cpu_transcoder;
7457 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 7458 struct dpll clock;
0d7b6b11 7459 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
7460 int refclk = 100000;
7461
b521973b
VS
7462 /* In case of DSI, DPLL will not be used */
7463 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7464 return;
7465
a580516d 7466 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
7467 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7468 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7469 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7470 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 7471 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 7472 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
7473
7474 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
7475 clock.m2 = (pll_dw0 & 0xff) << 22;
7476 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7477 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
7478 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7479 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7480 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7481
dccbea3b 7482 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
7483}
7484
0e8ffe1b 7485static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 7486 struct intel_crtc_state *pipe_config)
0e8ffe1b 7487{
6315b5d3 7488 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e 7489 enum intel_display_power_domain power_domain;
0e8ffe1b 7490 uint32_t tmp;
1729050e 7491 bool ret;
0e8ffe1b 7492
1729050e
ID
7493 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7494 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
7495 return false;
7496
e143a21c 7497 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 7498 pipe_config->shared_dpll = NULL;
eccb140b 7499
1729050e
ID
7500 ret = false;
7501
0e8ffe1b
DV
7502 tmp = I915_READ(PIPECONF(crtc->pipe));
7503 if (!(tmp & PIPECONF_ENABLE))
1729050e 7504 goto out;
0e8ffe1b 7505
9beb5fea
TU
7506 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7507 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
7508 switch (tmp & PIPECONF_BPC_MASK) {
7509 case PIPECONF_6BPC:
7510 pipe_config->pipe_bpp = 18;
7511 break;
7512 case PIPECONF_8BPC:
7513 pipe_config->pipe_bpp = 24;
7514 break;
7515 case PIPECONF_10BPC:
7516 pipe_config->pipe_bpp = 30;
7517 break;
7518 default:
7519 break;
7520 }
7521 }
7522
920a14b2 7523 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 7524 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
7525 pipe_config->limited_color_range = true;
7526
6315b5d3 7527 if (INTEL_GEN(dev_priv) < 4)
282740f7
VS
7528 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7529
1bd1bd80 7530 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 7531 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 7532
2fa2fe9a
DV
7533 i9xx_get_pfit_config(crtc, pipe_config);
7534
6315b5d3 7535 if (INTEL_GEN(dev_priv) >= 4) {
c231775c 7536 /* No way to read it out on pipes B and C */
920a14b2 7537 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
7538 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7539 else
7540 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
7541 pipe_config->pixel_multiplier =
7542 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7543 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 7544 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90 7545 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
73f67aa8 7546 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
6c49f241
DV
7547 tmp = I915_READ(DPLL(crtc->pipe));
7548 pipe_config->pixel_multiplier =
7549 ((tmp & SDVO_MULTIPLIER_MASK)
7550 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7551 } else {
7552 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7553 * port and will be fixed up in the encoder->get_config
7554 * function. */
7555 pipe_config->pixel_multiplier = 1;
7556 }
8bcc2795 7557 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 7558 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
7559 /*
7560 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7561 * on 830. Filter it out here so that we don't
7562 * report errors due to that.
7563 */
50a0bc90 7564 if (IS_I830(dev_priv))
1c4e0274
VS
7565 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7566
8bcc2795
DV
7567 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7568 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
7569 } else {
7570 /* Mask out read-only status bits. */
7571 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7572 DPLL_PORTC_READY_MASK |
7573 DPLL_PORTB_READY_MASK);
8bcc2795 7574 }
6c49f241 7575
920a14b2 7576 if (IS_CHERRYVIEW(dev_priv))
70b23a98 7577 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 7578 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
7579 vlv_crtc_clock_get(crtc, pipe_config);
7580 else
7581 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 7582
0f64614d
VS
7583 /*
7584 * Normally the dotclock is filled in by the encoder .get_config()
7585 * but in case the pipe is enabled w/o any ports we need a sane
7586 * default.
7587 */
7588 pipe_config->base.adjusted_mode.crtc_clock =
7589 pipe_config->port_clock / pipe_config->pixel_multiplier;
7590
1729050e
ID
7591 ret = true;
7592
7593out:
7594 intel_display_power_put(dev_priv, power_domain);
7595
7596 return ret;
0e8ffe1b
DV
7597}
7598
c39055b0 7599static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
13d83a67 7600{
13d83a67 7601 struct intel_encoder *encoder;
1c1a24d2 7602 int i;
74cfd7ac 7603 u32 val, final;
13d83a67 7604 bool has_lvds = false;
199e5d79 7605 bool has_cpu_edp = false;
199e5d79 7606 bool has_panel = false;
99eb6a01
KP
7607 bool has_ck505 = false;
7608 bool can_ssc = false;
1c1a24d2 7609 bool using_ssc_source = false;
13d83a67
JB
7610
7611 /* We need to take the global config into account */
c39055b0 7612 for_each_intel_encoder(&dev_priv->drm, encoder) {
199e5d79
KP
7613 switch (encoder->type) {
7614 case INTEL_OUTPUT_LVDS:
7615 has_panel = true;
7616 has_lvds = true;
7617 break;
7618 case INTEL_OUTPUT_EDP:
7619 has_panel = true;
2de6905f 7620 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
7621 has_cpu_edp = true;
7622 break;
6847d71b
PZ
7623 default:
7624 break;
13d83a67
JB
7625 }
7626 }
7627
6e266956 7628 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 7629 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
7630 can_ssc = has_ck505;
7631 } else {
7632 has_ck505 = false;
7633 can_ssc = true;
7634 }
7635
1c1a24d2
L
7636 /* Check if any DPLLs are using the SSC source */
7637 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7638 u32 temp = I915_READ(PCH_DPLL(i));
7639
7640 if (!(temp & DPLL_VCO_ENABLE))
7641 continue;
7642
7643 if ((temp & PLL_REF_INPUT_MASK) ==
7644 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7645 using_ssc_source = true;
7646 break;
7647 }
7648 }
7649
7650 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7651 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
7652
7653 /* Ironlake: try to setup display ref clock before DPLL
7654 * enabling. This is only under driver's control after
7655 * PCH B stepping, previous chipset stepping should be
7656 * ignoring this setting.
7657 */
74cfd7ac
CW
7658 val = I915_READ(PCH_DREF_CONTROL);
7659
7660 /* As we must carefully and slowly disable/enable each source in turn,
7661 * compute the final state we want first and check if we need to
7662 * make any changes at all.
7663 */
7664 final = val;
7665 final &= ~DREF_NONSPREAD_SOURCE_MASK;
7666 if (has_ck505)
7667 final |= DREF_NONSPREAD_CK505_ENABLE;
7668 else
7669 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7670
8c07eb68 7671 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 7672 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 7673 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
7674
7675 if (has_panel) {
7676 final |= DREF_SSC_SOURCE_ENABLE;
7677
7678 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7679 final |= DREF_SSC1_ENABLE;
7680
7681 if (has_cpu_edp) {
7682 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7683 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7684 else
7685 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7686 } else
7687 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
7688 } else if (using_ssc_source) {
7689 final |= DREF_SSC_SOURCE_ENABLE;
7690 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
7691 }
7692
7693 if (final == val)
7694 return;
7695
13d83a67 7696 /* Always enable nonspread source */
74cfd7ac 7697 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 7698
99eb6a01 7699 if (has_ck505)
74cfd7ac 7700 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 7701 else
74cfd7ac 7702 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 7703
199e5d79 7704 if (has_panel) {
74cfd7ac
CW
7705 val &= ~DREF_SSC_SOURCE_MASK;
7706 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 7707
199e5d79 7708 /* SSC must be turned on before enabling the CPU output */
99eb6a01 7709 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7710 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 7711 val |= DREF_SSC1_ENABLE;
e77166b5 7712 } else
74cfd7ac 7713 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
7714
7715 /* Get SSC going before enabling the outputs */
74cfd7ac 7716 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7717 POSTING_READ(PCH_DREF_CONTROL);
7718 udelay(200);
7719
74cfd7ac 7720 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
7721
7722 /* Enable CPU source on CPU attached eDP */
199e5d79 7723 if (has_cpu_edp) {
99eb6a01 7724 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7725 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 7726 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 7727 } else
74cfd7ac 7728 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 7729 } else
74cfd7ac 7730 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7731
74cfd7ac 7732 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7733 POSTING_READ(PCH_DREF_CONTROL);
7734 udelay(200);
7735 } else {
1c1a24d2 7736 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 7737
74cfd7ac 7738 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
7739
7740 /* Turn off CPU output */
74cfd7ac 7741 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7742
74cfd7ac 7743 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7744 POSTING_READ(PCH_DREF_CONTROL);
7745 udelay(200);
7746
1c1a24d2
L
7747 if (!using_ssc_source) {
7748 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 7749
1c1a24d2
L
7750 /* Turn off the SSC source */
7751 val &= ~DREF_SSC_SOURCE_MASK;
7752 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 7753
1c1a24d2
L
7754 /* Turn off SSC1 */
7755 val &= ~DREF_SSC1_ENABLE;
7756
7757 I915_WRITE(PCH_DREF_CONTROL, val);
7758 POSTING_READ(PCH_DREF_CONTROL);
7759 udelay(200);
7760 }
13d83a67 7761 }
74cfd7ac
CW
7762
7763 BUG_ON(val != final);
13d83a67
JB
7764}
7765
f31f2d55 7766static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 7767{
f31f2d55 7768 uint32_t tmp;
dde86e2d 7769
0ff066a9
PZ
7770 tmp = I915_READ(SOUTH_CHICKEN2);
7771 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7772 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7773
cf3598c2
ID
7774 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7775 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 7776 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 7777
0ff066a9
PZ
7778 tmp = I915_READ(SOUTH_CHICKEN2);
7779 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7780 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7781
cf3598c2
ID
7782 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7783 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 7784 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
7785}
7786
7787/* WaMPhyProgramming:hsw */
7788static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7789{
7790 uint32_t tmp;
dde86e2d
PZ
7791
7792 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7793 tmp &= ~(0xFF << 24);
7794 tmp |= (0x12 << 24);
7795 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7796
dde86e2d
PZ
7797 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7798 tmp |= (1 << 11);
7799 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7800
7801 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7802 tmp |= (1 << 11);
7803 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7804
dde86e2d
PZ
7805 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7806 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7807 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7808
7809 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7810 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7811 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7812
0ff066a9
PZ
7813 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7814 tmp &= ~(7 << 13);
7815 tmp |= (5 << 13);
7816 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 7817
0ff066a9
PZ
7818 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7819 tmp &= ~(7 << 13);
7820 tmp |= (5 << 13);
7821 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
7822
7823 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7824 tmp &= ~0xFF;
7825 tmp |= 0x1C;
7826 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7827
7828 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7829 tmp &= ~0xFF;
7830 tmp |= 0x1C;
7831 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7832
7833 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7834 tmp &= ~(0xFF << 16);
7835 tmp |= (0x1C << 16);
7836 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7837
7838 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7839 tmp &= ~(0xFF << 16);
7840 tmp |= (0x1C << 16);
7841 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7842
0ff066a9
PZ
7843 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7844 tmp |= (1 << 27);
7845 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 7846
0ff066a9
PZ
7847 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7848 tmp |= (1 << 27);
7849 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 7850
0ff066a9
PZ
7851 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7852 tmp &= ~(0xF << 28);
7853 tmp |= (4 << 28);
7854 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 7855
0ff066a9
PZ
7856 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7857 tmp &= ~(0xF << 28);
7858 tmp |= (4 << 28);
7859 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
7860}
7861
2fa86a1f
PZ
7862/* Implements 3 different sequences from BSpec chapter "Display iCLK
7863 * Programming" based on the parameters passed:
7864 * - Sequence to enable CLKOUT_DP
7865 * - Sequence to enable CLKOUT_DP without spread
7866 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7867 */
c39055b0
ACO
7868static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7869 bool with_spread, bool with_fdi)
f31f2d55 7870{
2fa86a1f
PZ
7871 uint32_t reg, tmp;
7872
7873 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7874 with_spread = true;
4f8036a2
TU
7875 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7876 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 7877 with_fdi = false;
f31f2d55 7878
a580516d 7879 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
7880
7881 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7882 tmp &= ~SBI_SSCCTL_DISABLE;
7883 tmp |= SBI_SSCCTL_PATHALT;
7884 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7885
7886 udelay(24);
7887
2fa86a1f
PZ
7888 if (with_spread) {
7889 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7890 tmp &= ~SBI_SSCCTL_PATHALT;
7891 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 7892
2fa86a1f
PZ
7893 if (with_fdi) {
7894 lpt_reset_fdi_mphy(dev_priv);
7895 lpt_program_fdi_mphy(dev_priv);
7896 }
7897 }
dde86e2d 7898
4f8036a2 7899 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
7900 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7901 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7902 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 7903
a580516d 7904 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
7905}
7906
47701c3b 7907/* Sequence to disable CLKOUT_DP */
c39055b0 7908static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
47701c3b 7909{
47701c3b
PZ
7910 uint32_t reg, tmp;
7911
a580516d 7912 mutex_lock(&dev_priv->sb_lock);
47701c3b 7913
4f8036a2 7914 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
7915 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7916 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7917 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7918
7919 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7920 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7921 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7922 tmp |= SBI_SSCCTL_PATHALT;
7923 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7924 udelay(32);
7925 }
7926 tmp |= SBI_SSCCTL_DISABLE;
7927 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7928 }
7929
a580516d 7930 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
7931}
7932
f7be2c21
VS
7933#define BEND_IDX(steps) ((50 + (steps)) / 5)
7934
7935static const uint16_t sscdivintphase[] = {
7936 [BEND_IDX( 50)] = 0x3B23,
7937 [BEND_IDX( 45)] = 0x3B23,
7938 [BEND_IDX( 40)] = 0x3C23,
7939 [BEND_IDX( 35)] = 0x3C23,
7940 [BEND_IDX( 30)] = 0x3D23,
7941 [BEND_IDX( 25)] = 0x3D23,
7942 [BEND_IDX( 20)] = 0x3E23,
7943 [BEND_IDX( 15)] = 0x3E23,
7944 [BEND_IDX( 10)] = 0x3F23,
7945 [BEND_IDX( 5)] = 0x3F23,
7946 [BEND_IDX( 0)] = 0x0025,
7947 [BEND_IDX( -5)] = 0x0025,
7948 [BEND_IDX(-10)] = 0x0125,
7949 [BEND_IDX(-15)] = 0x0125,
7950 [BEND_IDX(-20)] = 0x0225,
7951 [BEND_IDX(-25)] = 0x0225,
7952 [BEND_IDX(-30)] = 0x0325,
7953 [BEND_IDX(-35)] = 0x0325,
7954 [BEND_IDX(-40)] = 0x0425,
7955 [BEND_IDX(-45)] = 0x0425,
7956 [BEND_IDX(-50)] = 0x0525,
7957};
7958
7959/*
7960 * Bend CLKOUT_DP
7961 * steps -50 to 50 inclusive, in steps of 5
7962 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7963 * change in clock period = -(steps / 10) * 5.787 ps
7964 */
7965static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7966{
7967 uint32_t tmp;
7968 int idx = BEND_IDX(steps);
7969
7970 if (WARN_ON(steps % 5 != 0))
7971 return;
7972
7973 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7974 return;
7975
7976 mutex_lock(&dev_priv->sb_lock);
7977
7978 if (steps % 10 != 0)
7979 tmp = 0xAAAAAAAB;
7980 else
7981 tmp = 0x00000000;
7982 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7983
7984 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7985 tmp &= 0xffff0000;
7986 tmp |= sscdivintphase[idx];
7987 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7988
7989 mutex_unlock(&dev_priv->sb_lock);
7990}
7991
7992#undef BEND_IDX
7993
c39055b0 7994static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
bf8fa3d3 7995{
bf8fa3d3
PZ
7996 struct intel_encoder *encoder;
7997 bool has_vga = false;
7998
c39055b0 7999 for_each_intel_encoder(&dev_priv->drm, encoder) {
bf8fa3d3
PZ
8000 switch (encoder->type) {
8001 case INTEL_OUTPUT_ANALOG:
8002 has_vga = true;
8003 break;
6847d71b
PZ
8004 default:
8005 break;
bf8fa3d3
PZ
8006 }
8007 }
8008
f7be2c21 8009 if (has_vga) {
c39055b0
ACO
8010 lpt_bend_clkout_dp(dev_priv, 0);
8011 lpt_enable_clkout_dp(dev_priv, true, true);
f7be2c21 8012 } else {
c39055b0 8013 lpt_disable_clkout_dp(dev_priv);
f7be2c21 8014 }
bf8fa3d3
PZ
8015}
8016
dde86e2d
PZ
8017/*
8018 * Initialize reference clocks when the driver loads
8019 */
c39055b0 8020void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
dde86e2d 8021{
6e266956 8022 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
c39055b0 8023 ironlake_init_pch_refclk(dev_priv);
6e266956 8024 else if (HAS_PCH_LPT(dev_priv))
c39055b0 8025 lpt_init_pch_refclk(dev_priv);
dde86e2d
PZ
8026}
8027
6ff93609 8028static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8029{
fac5e23e 8030 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
8031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8032 int pipe = intel_crtc->pipe;
c8203565
PZ
8033 uint32_t val;
8034
78114071 8035 val = 0;
c8203565 8036
6e3c9717 8037 switch (intel_crtc->config->pipe_bpp) {
c8203565 8038 case 18:
dfd07d72 8039 val |= PIPECONF_6BPC;
c8203565
PZ
8040 break;
8041 case 24:
dfd07d72 8042 val |= PIPECONF_8BPC;
c8203565
PZ
8043 break;
8044 case 30:
dfd07d72 8045 val |= PIPECONF_10BPC;
c8203565
PZ
8046 break;
8047 case 36:
dfd07d72 8048 val |= PIPECONF_12BPC;
c8203565
PZ
8049 break;
8050 default:
cc769b62
PZ
8051 /* Case prevented by intel_choose_pipe_bpp_dither. */
8052 BUG();
c8203565
PZ
8053 }
8054
6e3c9717 8055 if (intel_crtc->config->dither)
c8203565
PZ
8056 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8057
6e3c9717 8058 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8059 val |= PIPECONF_INTERLACED_ILK;
8060 else
8061 val |= PIPECONF_PROGRESSIVE;
8062
6e3c9717 8063 if (intel_crtc->config->limited_color_range)
3685a8f3 8064 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8065
c8203565
PZ
8066 I915_WRITE(PIPECONF(pipe), val);
8067 POSTING_READ(PIPECONF(pipe));
8068}
8069
6ff93609 8070static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8071{
fac5e23e 8072 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 8073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8074 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8075 u32 val = 0;
ee2b0b38 8076
391bf048 8077 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8078 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8079
6e3c9717 8080 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8081 val |= PIPECONF_INTERLACED_ILK;
8082 else
8083 val |= PIPECONF_PROGRESSIVE;
8084
702e7a56
PZ
8085 I915_WRITE(PIPECONF(cpu_transcoder), val);
8086 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8087}
8088
391bf048
JN
8089static void haswell_set_pipemisc(struct drm_crtc *crtc)
8090{
fac5e23e 8091 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 8092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8093
391bf048
JN
8094 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8095 u32 val = 0;
756f85cf 8096
6e3c9717 8097 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8098 case 18:
8099 val |= PIPEMISC_DITHER_6_BPC;
8100 break;
8101 case 24:
8102 val |= PIPEMISC_DITHER_8_BPC;
8103 break;
8104 case 30:
8105 val |= PIPEMISC_DITHER_10_BPC;
8106 break;
8107 case 36:
8108 val |= PIPEMISC_DITHER_12_BPC;
8109 break;
8110 default:
8111 /* Case prevented by pipe_config_set_bpp. */
8112 BUG();
8113 }
8114
6e3c9717 8115 if (intel_crtc->config->dither)
756f85cf
PZ
8116 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8117
391bf048 8118 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8119 }
ee2b0b38
PZ
8120}
8121
d4b1931c
PZ
8122int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8123{
8124 /*
8125 * Account for spread spectrum to avoid
8126 * oversubscribing the link. Max center spread
8127 * is 2.5%; use 5% for safety's sake.
8128 */
8129 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8130 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8131}
8132
7429e9d4 8133static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8134{
7429e9d4 8135 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8136}
8137
b75ca6f6
ACO
8138static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8139 struct intel_crtc_state *crtc_state,
9e2c8475 8140 struct dpll *reduced_clock)
79e53945 8141{
de13a2e3 8142 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 8143 struct drm_device *dev = crtc->dev;
fac5e23e 8144 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 8145 u32 dpll, fp, fp2;
3d6e9ee0 8146 int factor;
79e53945 8147
c1858123 8148 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 8149 factor = 21;
3d6e9ee0 8150 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 8151 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8152 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 8153 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 8154 factor = 25;
190f68c5 8155 } else if (crtc_state->sdvo_tv_clock)
8febb297 8156 factor = 20;
c1858123 8157
b75ca6f6
ACO
8158 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8159
190f68c5 8160 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8161 fp |= FP_CB_TUNE;
8162
8163 if (reduced_clock) {
8164 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8165
b75ca6f6
ACO
8166 if (reduced_clock->m < factor * reduced_clock->n)
8167 fp2 |= FP_CB_TUNE;
8168 } else {
8169 fp2 = fp;
8170 }
9a7c7890 8171
5eddb70b 8172 dpll = 0;
2c07245f 8173
3d6e9ee0 8174 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
8175 dpll |= DPLLB_MODE_LVDS;
8176 else
8177 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8178
190f68c5 8179 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8180 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 8181
3d6e9ee0
VS
8182 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8183 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8184 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 8185
37a5650b 8186 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8187 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8188
7d7f8633
VS
8189 /*
8190 * The high speed IO clock is only really required for
8191 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8192 * possible to share the DPLL between CRT and HDMI. Enabling
8193 * the clock needlessly does no real harm, except use up a
8194 * bit of power potentially.
8195 *
8196 * We'll limit this to IVB with 3 pipes, since it has only two
8197 * DPLLs and so DPLL sharing is the only way to get three pipes
8198 * driving PCH ports at the same time. On SNB we could do this,
8199 * and potentially avoid enabling the second DPLL, but it's not
8200 * clear if it''s a win or loss power wise. No point in doing
8201 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8202 */
8203 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8204 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8205 dpll |= DPLL_SDVO_HIGH_SPEED;
8206
a07d6787 8207 /* compute bitmask from p1 value */
190f68c5 8208 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8209 /* also FPA1 */
190f68c5 8210 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8211
190f68c5 8212 switch (crtc_state->dpll.p2) {
a07d6787
EA
8213 case 5:
8214 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8215 break;
8216 case 7:
8217 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8218 break;
8219 case 10:
8220 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8221 break;
8222 case 14:
8223 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8224 break;
79e53945
JB
8225 }
8226
3d6e9ee0
VS
8227 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8228 intel_panel_use_ssc(dev_priv))
43565a06 8229 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8230 else
8231 dpll |= PLL_REF_INPUT_DREFCLK;
8232
b75ca6f6
ACO
8233 dpll |= DPLL_VCO_ENABLE;
8234
8235 crtc_state->dpll_hw_state.dpll = dpll;
8236 crtc_state->dpll_hw_state.fp0 = fp;
8237 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8238}
8239
190f68c5
ACO
8240static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8241 struct intel_crtc_state *crtc_state)
de13a2e3 8242{
997c030c 8243 struct drm_device *dev = crtc->base.dev;
fac5e23e 8244 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 8245 struct dpll reduced_clock;
7ed9f894 8246 bool has_reduced_clock = false;
e2b78267 8247 struct intel_shared_dpll *pll;
1b6f4958 8248 const struct intel_limit *limit;
997c030c 8249 int refclk = 120000;
de13a2e3 8250
dd3cd74a
ACO
8251 memset(&crtc_state->dpll_hw_state, 0,
8252 sizeof(crtc_state->dpll_hw_state));
8253
ded220e2
ACO
8254 crtc->lowfreq_avail = false;
8255
8256 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8257 if (!crtc_state->has_pch_encoder)
8258 return 0;
79e53945 8259
2d84d2b3 8260 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
8261 if (intel_panel_use_ssc(dev_priv)) {
8262 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8263 dev_priv->vbt.lvds_ssc_freq);
8264 refclk = dev_priv->vbt.lvds_ssc_freq;
8265 }
8266
8267 if (intel_is_dual_link_lvds(dev)) {
8268 if (refclk == 100000)
8269 limit = &intel_limits_ironlake_dual_lvds_100m;
8270 else
8271 limit = &intel_limits_ironlake_dual_lvds;
8272 } else {
8273 if (refclk == 100000)
8274 limit = &intel_limits_ironlake_single_lvds_100m;
8275 else
8276 limit = &intel_limits_ironlake_single_lvds;
8277 }
8278 } else {
8279 limit = &intel_limits_ironlake_dac;
8280 }
8281
364ee29d 8282 if (!crtc_state->clock_set &&
997c030c
ACO
8283 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8284 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8285 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8286 return -EINVAL;
f47709a9 8287 }
79e53945 8288
b75ca6f6
ACO
8289 ironlake_compute_dpll(crtc, crtc_state,
8290 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 8291
ded220e2
ACO
8292 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8293 if (pll == NULL) {
8294 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8295 pipe_name(crtc->pipe));
8296 return -EINVAL;
3fb37703 8297 }
79e53945 8298
2d84d2b3 8299 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 8300 has_reduced_clock)
c7653199 8301 crtc->lowfreq_avail = true;
e2b78267 8302
c8f7a0db 8303 return 0;
79e53945
JB
8304}
8305
eb14cb74
VS
8306static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8307 struct intel_link_m_n *m_n)
8308{
8309 struct drm_device *dev = crtc->base.dev;
fac5e23e 8310 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
8311 enum pipe pipe = crtc->pipe;
8312
8313 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8314 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8315 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8316 & ~TU_SIZE_MASK;
8317 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8318 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8319 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8320}
8321
8322static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8323 enum transcoder transcoder,
b95af8be
VK
8324 struct intel_link_m_n *m_n,
8325 struct intel_link_m_n *m2_n2)
72419203 8326{
6315b5d3 8327 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb14cb74 8328 enum pipe pipe = crtc->pipe;
72419203 8329
6315b5d3 8330 if (INTEL_GEN(dev_priv) >= 5) {
eb14cb74
VS
8331 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8332 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8333 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8334 & ~TU_SIZE_MASK;
8335 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8336 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8337 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8338 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8339 * gen < 8) and if DRRS is supported (to make sure the
8340 * registers are not unnecessarily read).
8341 */
6315b5d3 8342 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
6e3c9717 8343 crtc->config->has_drrs) {
b95af8be
VK
8344 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8345 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8346 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8347 & ~TU_SIZE_MASK;
8348 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8349 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8350 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8351 }
eb14cb74
VS
8352 } else {
8353 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8354 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8355 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8356 & ~TU_SIZE_MASK;
8357 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8358 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8359 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8360 }
8361}
8362
8363void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8364 struct intel_crtc_state *pipe_config)
eb14cb74 8365{
681a8504 8366 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8367 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8368 else
8369 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8370 &pipe_config->dp_m_n,
8371 &pipe_config->dp_m2_n2);
eb14cb74 8372}
72419203 8373
eb14cb74 8374static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8375 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8376{
8377 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8378 &pipe_config->fdi_m_n, NULL);
72419203
DV
8379}
8380
bd2e244f 8381static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8382 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8383{
8384 struct drm_device *dev = crtc->base.dev;
fac5e23e 8385 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
8386 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8387 uint32_t ps_ctrl = 0;
8388 int id = -1;
8389 int i;
bd2e244f 8390
a1b2278e
CK
8391 /* find scaler attached to this pipe */
8392 for (i = 0; i < crtc->num_scalers; i++) {
8393 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8394 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8395 id = i;
8396 pipe_config->pch_pfit.enabled = true;
8397 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8398 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8399 break;
8400 }
8401 }
bd2e244f 8402
a1b2278e
CK
8403 scaler_state->scaler_id = id;
8404 if (id >= 0) {
8405 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8406 } else {
8407 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
8408 }
8409}
8410
5724dbd1
DL
8411static void
8412skylake_get_initial_plane_config(struct intel_crtc *crtc,
8413 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
8414{
8415 struct drm_device *dev = crtc->base.dev;
fac5e23e 8416 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 8417 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
8418 int pipe = crtc->pipe;
8419 int fourcc, pixel_format;
6761dd31 8420 unsigned int aligned_height;
bc8d7dff 8421 struct drm_framebuffer *fb;
1b842c89 8422 struct intel_framebuffer *intel_fb;
bc8d7dff 8423
d9806c9f 8424 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8425 if (!intel_fb) {
bc8d7dff
DL
8426 DRM_DEBUG_KMS("failed to alloc fb\n");
8427 return;
8428 }
8429
1b842c89
DL
8430 fb = &intel_fb->base;
8431
d2e9f5fc
VS
8432 fb->dev = dev;
8433
bc8d7dff 8434 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
8435 if (!(val & PLANE_CTL_ENABLE))
8436 goto error;
8437
bc8d7dff
DL
8438 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8439 fourcc = skl_format_to_fourcc(pixel_format,
8440 val & PLANE_CTL_ORDER_RGBX,
8441 val & PLANE_CTL_ALPHA_MASK);
2f3f4763 8442 fb->format = drm_format_info(fourcc);
bc8d7dff 8443
40f46283
DL
8444 tiling = val & PLANE_CTL_TILED_MASK;
8445 switch (tiling) {
8446 case PLANE_CTL_TILED_LINEAR:
bae781b2 8447 fb->modifier = DRM_FORMAT_MOD_NONE;
40f46283
DL
8448 break;
8449 case PLANE_CTL_TILED_X:
8450 plane_config->tiling = I915_TILING_X;
bae781b2 8451 fb->modifier = I915_FORMAT_MOD_X_TILED;
40f46283
DL
8452 break;
8453 case PLANE_CTL_TILED_Y:
bae781b2 8454 fb->modifier = I915_FORMAT_MOD_Y_TILED;
40f46283
DL
8455 break;
8456 case PLANE_CTL_TILED_YF:
bae781b2 8457 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
40f46283
DL
8458 break;
8459 default:
8460 MISSING_CASE(tiling);
8461 goto error;
8462 }
8463
bc8d7dff
DL
8464 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8465 plane_config->base = base;
8466
8467 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8468
8469 val = I915_READ(PLANE_SIZE(pipe, 0));
8470 fb->height = ((val >> 16) & 0xfff) + 1;
8471 fb->width = ((val >> 0) & 0x1fff) + 1;
8472
8473 val = I915_READ(PLANE_STRIDE(pipe, 0));
bae781b2 8474 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
438b74a5 8475 fb->format->format);
bc8d7dff
DL
8476 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8477
8478 aligned_height = intel_fb_align_height(dev, fb->height,
438b74a5 8479 fb->format->format,
bae781b2 8480 fb->modifier);
bc8d7dff 8481
f37b5c2b 8482 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
8483
8484 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8485 pipe_name(pipe), fb->width, fb->height,
272725c7 8486 fb->format->cpp[0] * 8, base, fb->pitches[0],
bc8d7dff
DL
8487 plane_config->size);
8488
2d14030b 8489 plane_config->fb = intel_fb;
bc8d7dff
DL
8490 return;
8491
8492error:
d1a3a036 8493 kfree(intel_fb);
bc8d7dff
DL
8494}
8495
2fa2fe9a 8496static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8497 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8498{
8499 struct drm_device *dev = crtc->base.dev;
fac5e23e 8500 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
8501 uint32_t tmp;
8502
8503 tmp = I915_READ(PF_CTL(crtc->pipe));
8504
8505 if (tmp & PF_ENABLE) {
fd4daa9c 8506 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
8507 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8508 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
8509
8510 /* We currently do not free assignements of panel fitters on
8511 * ivb/hsw (since we don't use the higher upscaling modes which
8512 * differentiates them) so just WARN about this case for now. */
5db94019 8513 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
8514 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8515 PF_PIPE_SEL_IVB(crtc->pipe));
8516 }
2fa2fe9a 8517 }
79e53945
JB
8518}
8519
5724dbd1
DL
8520static void
8521ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8522 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
8523{
8524 struct drm_device *dev = crtc->base.dev;
fac5e23e 8525 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 8526 u32 val, base, offset;
aeee5a49 8527 int pipe = crtc->pipe;
4c6baa59 8528 int fourcc, pixel_format;
6761dd31 8529 unsigned int aligned_height;
b113d5ee 8530 struct drm_framebuffer *fb;
1b842c89 8531 struct intel_framebuffer *intel_fb;
4c6baa59 8532
42a7b088
DL
8533 val = I915_READ(DSPCNTR(pipe));
8534 if (!(val & DISPLAY_PLANE_ENABLE))
8535 return;
8536
d9806c9f 8537 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8538 if (!intel_fb) {
4c6baa59
JB
8539 DRM_DEBUG_KMS("failed to alloc fb\n");
8540 return;
8541 }
8542
1b842c89
DL
8543 fb = &intel_fb->base;
8544
d2e9f5fc
VS
8545 fb->dev = dev;
8546
6315b5d3 8547 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 8548 if (val & DISPPLANE_TILED) {
49af449b 8549 plane_config->tiling = I915_TILING_X;
bae781b2 8550 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
8551 }
8552 }
4c6baa59
JB
8553
8554 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8555 fourcc = i9xx_format_to_fourcc(pixel_format);
2f3f4763 8556 fb->format = drm_format_info(fourcc);
4c6baa59 8557
aeee5a49 8558 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 8559 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 8560 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 8561 } else {
49af449b 8562 if (plane_config->tiling)
aeee5a49 8563 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 8564 else
aeee5a49 8565 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
8566 }
8567 plane_config->base = base;
8568
8569 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8570 fb->width = ((val >> 16) & 0xfff) + 1;
8571 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
8572
8573 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8574 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 8575
b113d5ee 8576 aligned_height = intel_fb_align_height(dev, fb->height,
438b74a5 8577 fb->format->format,
bae781b2 8578 fb->modifier);
4c6baa59 8579
f37b5c2b 8580 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 8581
2844a921
DL
8582 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8583 pipe_name(pipe), fb->width, fb->height,
272725c7 8584 fb->format->cpp[0] * 8, base, fb->pitches[0],
2844a921 8585 plane_config->size);
b113d5ee 8586
2d14030b 8587 plane_config->fb = intel_fb;
4c6baa59
JB
8588}
8589
0e8ffe1b 8590static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8591 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8592{
8593 struct drm_device *dev = crtc->base.dev;
fac5e23e 8594 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 8595 enum intel_display_power_domain power_domain;
0e8ffe1b 8596 uint32_t tmp;
1729050e 8597 bool ret;
0e8ffe1b 8598
1729050e
ID
8599 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8600 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
8601 return false;
8602
e143a21c 8603 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8604 pipe_config->shared_dpll = NULL;
eccb140b 8605
1729050e 8606 ret = false;
0e8ffe1b
DV
8607 tmp = I915_READ(PIPECONF(crtc->pipe));
8608 if (!(tmp & PIPECONF_ENABLE))
1729050e 8609 goto out;
0e8ffe1b 8610
42571aef
VS
8611 switch (tmp & PIPECONF_BPC_MASK) {
8612 case PIPECONF_6BPC:
8613 pipe_config->pipe_bpp = 18;
8614 break;
8615 case PIPECONF_8BPC:
8616 pipe_config->pipe_bpp = 24;
8617 break;
8618 case PIPECONF_10BPC:
8619 pipe_config->pipe_bpp = 30;
8620 break;
8621 case PIPECONF_12BPC:
8622 pipe_config->pipe_bpp = 36;
8623 break;
8624 default:
8625 break;
8626 }
8627
b5a9fa09
DV
8628 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8629 pipe_config->limited_color_range = true;
8630
ab9412ba 8631 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 8632 struct intel_shared_dpll *pll;
8106ddbd 8633 enum intel_dpll_id pll_id;
66e985c0 8634
88adfff1
DV
8635 pipe_config->has_pch_encoder = true;
8636
627eb5a3
DV
8637 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8638 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8639 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
8640
8641 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 8642
2d1fe073 8643 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
8644 /*
8645 * The pipe->pch transcoder and pch transcoder->pll
8646 * mapping is fixed.
8647 */
8106ddbd 8648 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
8649 } else {
8650 tmp = I915_READ(PCH_DPLL_SEL);
8651 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 8652 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 8653 else
8106ddbd 8654 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 8655 }
66e985c0 8656
8106ddbd
ACO
8657 pipe_config->shared_dpll =
8658 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8659 pll = pipe_config->shared_dpll;
66e985c0 8660
2edd6443
ACO
8661 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8662 &pipe_config->dpll_hw_state));
c93f54cf
DV
8663
8664 tmp = pipe_config->dpll_hw_state.dpll;
8665 pipe_config->pixel_multiplier =
8666 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8667 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
8668
8669 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
8670 } else {
8671 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
8672 }
8673
1bd1bd80 8674 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8675 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8676
2fa2fe9a
DV
8677 ironlake_get_pfit_config(crtc, pipe_config);
8678
1729050e
ID
8679 ret = true;
8680
8681out:
8682 intel_display_power_put(dev_priv, power_domain);
8683
8684 return ret;
0e8ffe1b
DV
8685}
8686
be256dc7
PZ
8687static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8688{
91c8a326 8689 struct drm_device *dev = &dev_priv->drm;
be256dc7 8690 struct intel_crtc *crtc;
be256dc7 8691
d3fcc808 8692 for_each_intel_crtc(dev, crtc)
e2c719b7 8693 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
8694 pipe_name(crtc->pipe));
8695
e2c719b7
RC
8696 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8697 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
8698 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8699 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 8700 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 8701 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 8702 "CPU PWM1 enabled\n");
772c2a51 8703 if (IS_HASWELL(dev_priv))
e2c719b7 8704 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 8705 "CPU PWM2 enabled\n");
e2c719b7 8706 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 8707 "PCH PWM1 enabled\n");
e2c719b7 8708 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 8709 "Utility pin enabled\n");
e2c719b7 8710 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 8711
9926ada1
PZ
8712 /*
8713 * In theory we can still leave IRQs enabled, as long as only the HPD
8714 * interrupts remain enabled. We used to check for that, but since it's
8715 * gen-specific and since we only disable LCPLL after we fully disable
8716 * the interrupts, the check below should be enough.
8717 */
e2c719b7 8718 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
8719}
8720
9ccd5aeb
PZ
8721static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8722{
772c2a51 8723 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
8724 return I915_READ(D_COMP_HSW);
8725 else
8726 return I915_READ(D_COMP_BDW);
8727}
8728
3c4c9b81
PZ
8729static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8730{
772c2a51 8731 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
8732 mutex_lock(&dev_priv->rps.hw_lock);
8733 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8734 val))
79cf219a 8735 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
8736 mutex_unlock(&dev_priv->rps.hw_lock);
8737 } else {
9ccd5aeb
PZ
8738 I915_WRITE(D_COMP_BDW, val);
8739 POSTING_READ(D_COMP_BDW);
3c4c9b81 8740 }
be256dc7
PZ
8741}
8742
8743/*
8744 * This function implements pieces of two sequences from BSpec:
8745 * - Sequence for display software to disable LCPLL
8746 * - Sequence for display software to allow package C8+
8747 * The steps implemented here are just the steps that actually touch the LCPLL
8748 * register. Callers should take care of disabling all the display engine
8749 * functions, doing the mode unset, fixing interrupts, etc.
8750 */
6ff58d53
PZ
8751static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8752 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
8753{
8754 uint32_t val;
8755
8756 assert_can_disable_lcpll(dev_priv);
8757
8758 val = I915_READ(LCPLL_CTL);
8759
8760 if (switch_to_fclk) {
8761 val |= LCPLL_CD_SOURCE_FCLK;
8762 I915_WRITE(LCPLL_CTL, val);
8763
f53dd63f
ID
8764 if (wait_for_us(I915_READ(LCPLL_CTL) &
8765 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
8766 DRM_ERROR("Switching to FCLK failed\n");
8767
8768 val = I915_READ(LCPLL_CTL);
8769 }
8770
8771 val |= LCPLL_PLL_DISABLE;
8772 I915_WRITE(LCPLL_CTL, val);
8773 POSTING_READ(LCPLL_CTL);
8774
24d8441d 8775 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
8776 DRM_ERROR("LCPLL still locked\n");
8777
9ccd5aeb 8778 val = hsw_read_dcomp(dev_priv);
be256dc7 8779 val |= D_COMP_COMP_DISABLE;
3c4c9b81 8780 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
8781 ndelay(100);
8782
9ccd5aeb
PZ
8783 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8784 1))
be256dc7
PZ
8785 DRM_ERROR("D_COMP RCOMP still in progress\n");
8786
8787 if (allow_power_down) {
8788 val = I915_READ(LCPLL_CTL);
8789 val |= LCPLL_POWER_DOWN_ALLOW;
8790 I915_WRITE(LCPLL_CTL, val);
8791 POSTING_READ(LCPLL_CTL);
8792 }
8793}
8794
8795/*
8796 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8797 * source.
8798 */
6ff58d53 8799static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
8800{
8801 uint32_t val;
8802
8803 val = I915_READ(LCPLL_CTL);
8804
8805 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8806 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8807 return;
8808
a8a8bd54
PZ
8809 /*
8810 * Make sure we're not on PC8 state before disabling PC8, otherwise
8811 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 8812 */
59bad947 8813 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 8814
be256dc7
PZ
8815 if (val & LCPLL_POWER_DOWN_ALLOW) {
8816 val &= ~LCPLL_POWER_DOWN_ALLOW;
8817 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 8818 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
8819 }
8820
9ccd5aeb 8821 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
8822 val |= D_COMP_COMP_FORCE;
8823 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 8824 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
8825
8826 val = I915_READ(LCPLL_CTL);
8827 val &= ~LCPLL_PLL_DISABLE;
8828 I915_WRITE(LCPLL_CTL, val);
8829
93220c08
CW
8830 if (intel_wait_for_register(dev_priv,
8831 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8832 5))
be256dc7
PZ
8833 DRM_ERROR("LCPLL not locked yet\n");
8834
8835 if (val & LCPLL_CD_SOURCE_FCLK) {
8836 val = I915_READ(LCPLL_CTL);
8837 val &= ~LCPLL_CD_SOURCE_FCLK;
8838 I915_WRITE(LCPLL_CTL, val);
8839
f53dd63f
ID
8840 if (wait_for_us((I915_READ(LCPLL_CTL) &
8841 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
8842 DRM_ERROR("Switching back to LCPLL failed\n");
8843 }
215733fa 8844
59bad947 8845 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 8846 intel_update_cdclk(dev_priv);
be256dc7
PZ
8847}
8848
765dab67
PZ
8849/*
8850 * Package states C8 and deeper are really deep PC states that can only be
8851 * reached when all the devices on the system allow it, so even if the graphics
8852 * device allows PC8+, it doesn't mean the system will actually get to these
8853 * states. Our driver only allows PC8+ when going into runtime PM.
8854 *
8855 * The requirements for PC8+ are that all the outputs are disabled, the power
8856 * well is disabled and most interrupts are disabled, and these are also
8857 * requirements for runtime PM. When these conditions are met, we manually do
8858 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8859 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8860 * hang the machine.
8861 *
8862 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8863 * the state of some registers, so when we come back from PC8+ we need to
8864 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8865 * need to take care of the registers kept by RC6. Notice that this happens even
8866 * if we don't put the device in PCI D3 state (which is what currently happens
8867 * because of the runtime PM support).
8868 *
8869 * For more, read "Display Sequences for Package C8" on the hardware
8870 * documentation.
8871 */
a14cb6fc 8872void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 8873{
c67a470b
PZ
8874 uint32_t val;
8875
c67a470b
PZ
8876 DRM_DEBUG_KMS("Enabling package C8+\n");
8877
4f8036a2 8878 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
8879 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8880 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8881 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8882 }
8883
c39055b0 8884 lpt_disable_clkout_dp(dev_priv);
c67a470b
PZ
8885 hsw_disable_lcpll(dev_priv, true, true);
8886}
8887
a14cb6fc 8888void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 8889{
c67a470b
PZ
8890 uint32_t val;
8891
c67a470b
PZ
8892 DRM_DEBUG_KMS("Disabling package C8+\n");
8893
8894 hsw_restore_lcpll(dev_priv);
c39055b0 8895 lpt_init_pch_refclk(dev_priv);
c67a470b 8896
4f8036a2 8897 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
8898 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8899 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8900 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8901 }
c67a470b
PZ
8902}
8903
190f68c5
ACO
8904static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8905 struct intel_crtc_state *crtc_state)
09b4ddf9 8906{
d7edc4e5 8907 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
8908 if (!intel_ddi_pll_select(crtc, crtc_state))
8909 return -EINVAL;
8910 }
716c2e55 8911
c7653199 8912 crtc->lowfreq_avail = false;
644cef34 8913
c8f7a0db 8914 return 0;
79e53945
JB
8915}
8916
3760b59c
S
8917static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8918 enum port port,
8919 struct intel_crtc_state *pipe_config)
8920{
8106ddbd
ACO
8921 enum intel_dpll_id id;
8922
3760b59c
S
8923 switch (port) {
8924 case PORT_A:
08250c4b 8925 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
8926 break;
8927 case PORT_B:
08250c4b 8928 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
8929 break;
8930 case PORT_C:
08250c4b 8931 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
8932 break;
8933 default:
8934 DRM_ERROR("Incorrect port type\n");
8106ddbd 8935 return;
3760b59c 8936 }
8106ddbd
ACO
8937
8938 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
8939}
8940
96b7dfb7
S
8941static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8942 enum port port,
5cec258b 8943 struct intel_crtc_state *pipe_config)
96b7dfb7 8944{
8106ddbd 8945 enum intel_dpll_id id;
a3c988ea 8946 u32 temp;
96b7dfb7
S
8947
8948 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 8949 id = temp >> (port * 3 + 1);
96b7dfb7 8950
c856052a 8951 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 8952 return;
8106ddbd
ACO
8953
8954 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
8955}
8956
7d2c8175
DL
8957static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8958 enum port port,
5cec258b 8959 struct intel_crtc_state *pipe_config)
7d2c8175 8960{
8106ddbd 8961 enum intel_dpll_id id;
c856052a 8962 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 8963
c856052a 8964 switch (ddi_pll_sel) {
7d2c8175 8965 case PORT_CLK_SEL_WRPLL1:
8106ddbd 8966 id = DPLL_ID_WRPLL1;
7d2c8175
DL
8967 break;
8968 case PORT_CLK_SEL_WRPLL2:
8106ddbd 8969 id = DPLL_ID_WRPLL2;
7d2c8175 8970 break;
00490c22 8971 case PORT_CLK_SEL_SPLL:
8106ddbd 8972 id = DPLL_ID_SPLL;
79bd23da 8973 break;
9d16da65
ACO
8974 case PORT_CLK_SEL_LCPLL_810:
8975 id = DPLL_ID_LCPLL_810;
8976 break;
8977 case PORT_CLK_SEL_LCPLL_1350:
8978 id = DPLL_ID_LCPLL_1350;
8979 break;
8980 case PORT_CLK_SEL_LCPLL_2700:
8981 id = DPLL_ID_LCPLL_2700;
8982 break;
8106ddbd 8983 default:
c856052a 8984 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
8985 /* fall through */
8986 case PORT_CLK_SEL_NONE:
8106ddbd 8987 return;
7d2c8175 8988 }
8106ddbd
ACO
8989
8990 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
8991}
8992
cf30429e
JN
8993static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8994 struct intel_crtc_state *pipe_config,
8995 unsigned long *power_domain_mask)
8996{
8997 struct drm_device *dev = crtc->base.dev;
fac5e23e 8998 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
8999 enum intel_display_power_domain power_domain;
9000 u32 tmp;
9001
d9a7bc67
ID
9002 /*
9003 * The pipe->transcoder mapping is fixed with the exception of the eDP
9004 * transcoder handled below.
9005 */
cf30429e
JN
9006 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9007
9008 /*
9009 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9010 * consistency and less surprising code; it's in always on power).
9011 */
9012 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9013 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9014 enum pipe trans_edp_pipe;
9015 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9016 default:
9017 WARN(1, "unknown pipe linked to edp transcoder\n");
9018 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9019 case TRANS_DDI_EDP_INPUT_A_ON:
9020 trans_edp_pipe = PIPE_A;
9021 break;
9022 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9023 trans_edp_pipe = PIPE_B;
9024 break;
9025 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9026 trans_edp_pipe = PIPE_C;
9027 break;
9028 }
9029
9030 if (trans_edp_pipe == crtc->pipe)
9031 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9032 }
9033
9034 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9035 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9036 return false;
9037 *power_domain_mask |= BIT(power_domain);
9038
9039 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9040
9041 return tmp & PIPECONF_ENABLE;
9042}
9043
4d1de975
JN
9044static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9045 struct intel_crtc_state *pipe_config,
9046 unsigned long *power_domain_mask)
9047{
9048 struct drm_device *dev = crtc->base.dev;
fac5e23e 9049 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
9050 enum intel_display_power_domain power_domain;
9051 enum port port;
9052 enum transcoder cpu_transcoder;
9053 u32 tmp;
9054
4d1de975
JN
9055 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9056 if (port == PORT_A)
9057 cpu_transcoder = TRANSCODER_DSI_A;
9058 else
9059 cpu_transcoder = TRANSCODER_DSI_C;
9060
9061 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9062 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9063 continue;
9064 *power_domain_mask |= BIT(power_domain);
9065
db18b6a6
ID
9066 /*
9067 * The PLL needs to be enabled with a valid divider
9068 * configuration, otherwise accessing DSI registers will hang
9069 * the machine. See BSpec North Display Engine
9070 * registers/MIPI[BXT]. We can break out here early, since we
9071 * need the same DSI PLL to be enabled for both DSI ports.
9072 */
9073 if (!intel_dsi_pll_is_enabled(dev_priv))
9074 break;
9075
4d1de975
JN
9076 /* XXX: this works for video mode only */
9077 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9078 if (!(tmp & DPI_ENABLE))
9079 continue;
9080
9081 tmp = I915_READ(MIPI_CTRL(port));
9082 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9083 continue;
9084
9085 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
9086 break;
9087 }
9088
d7edc4e5 9089 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
9090}
9091
26804afd 9092static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9093 struct intel_crtc_state *pipe_config)
26804afd 9094{
6315b5d3 9095 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d452c5b6 9096 struct intel_shared_dpll *pll;
26804afd
DV
9097 enum port port;
9098 uint32_t tmp;
9099
9100 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9101
9102 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9103
b976dc53 9104 if (IS_GEN9_BC(dev_priv))
96b7dfb7 9105 skylake_get_ddi_pll(dev_priv, port, pipe_config);
cc3f90f0 9106 else if (IS_GEN9_LP(dev_priv))
3760b59c 9107 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9108 else
9109 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9110
8106ddbd
ACO
9111 pll = pipe_config->shared_dpll;
9112 if (pll) {
2edd6443
ACO
9113 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9114 &pipe_config->dpll_hw_state));
d452c5b6
DV
9115 }
9116
26804afd
DV
9117 /*
9118 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9119 * DDI E. So just check whether this pipe is wired to DDI E and whether
9120 * the PCH transcoder is on.
9121 */
6315b5d3 9122 if (INTEL_GEN(dev_priv) < 9 &&
ca370455 9123 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9124 pipe_config->has_pch_encoder = true;
9125
9126 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9127 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9128 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9129
9130 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9131 }
9132}
9133
0e8ffe1b 9134static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9135 struct intel_crtc_state *pipe_config)
0e8ffe1b 9136{
6315b5d3 9137 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e
ID
9138 enum intel_display_power_domain power_domain;
9139 unsigned long power_domain_mask;
cf30429e 9140 bool active;
0e8ffe1b 9141
1729050e
ID
9142 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9143 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9144 return false;
1729050e
ID
9145 power_domain_mask = BIT(power_domain);
9146
8106ddbd 9147 pipe_config->shared_dpll = NULL;
c0d43d62 9148
cf30429e 9149 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 9150
cc3f90f0 9151 if (IS_GEN9_LP(dev_priv) &&
d7edc4e5
VS
9152 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9153 WARN_ON(active);
9154 active = true;
4d1de975
JN
9155 }
9156
cf30429e 9157 if (!active)
1729050e 9158 goto out;
0e8ffe1b 9159
d7edc4e5 9160 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
9161 haswell_get_ddi_port_state(crtc, pipe_config);
9162 intel_get_pipe_timings(crtc, pipe_config);
9163 }
627eb5a3 9164
bc58be60 9165 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9166
05dc698c
LL
9167 pipe_config->gamma_mode =
9168 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9169
6315b5d3 9170 if (INTEL_GEN(dev_priv) >= 9) {
1c74eeaf 9171 intel_crtc_init_scalers(crtc, pipe_config);
a1b2278e 9172
af99ceda
CK
9173 pipe_config->scaler_state.scaler_id = -1;
9174 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9175 }
9176
1729050e
ID
9177 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9178 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9179 power_domain_mask |= BIT(power_domain);
6315b5d3 9180 if (INTEL_GEN(dev_priv) >= 9)
bd2e244f 9181 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9182 else
1c132b44 9183 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9184 }
88adfff1 9185
772c2a51 9186 if (IS_HASWELL(dev_priv))
e59150dc
JB
9187 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9188 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9189
4d1de975
JN
9190 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9191 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
9192 pipe_config->pixel_multiplier =
9193 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9194 } else {
9195 pipe_config->pixel_multiplier = 1;
9196 }
6c49f241 9197
1729050e
ID
9198out:
9199 for_each_power_domain(power_domain, power_domain_mask)
9200 intel_display_power_put(dev_priv, power_domain);
9201
cf30429e 9202 return active;
0e8ffe1b
DV
9203}
9204
55a08b3f
ML
9205static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9206 const struct intel_plane_state *plane_state)
560b85bb
CW
9207{
9208 struct drm_device *dev = crtc->dev;
fac5e23e 9209 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 9210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9211 uint32_t cntl = 0, size = 0;
560b85bb 9212
936e71e3 9213 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
9214 unsigned int width = plane_state->base.crtc_w;
9215 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
9216 unsigned int stride = roundup_pow_of_two(width) * 4;
9217
9218 switch (stride) {
9219 default:
9220 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9221 width, stride);
9222 stride = 256;
9223 /* fallthrough */
9224 case 256:
9225 case 512:
9226 case 1024:
9227 case 2048:
9228 break;
4b0e333e
CW
9229 }
9230
dc41c154
VS
9231 cntl |= CURSOR_ENABLE |
9232 CURSOR_GAMMA_ENABLE |
9233 CURSOR_FORMAT_ARGB |
9234 CURSOR_STRIDE(stride);
9235
9236 size = (height << 12) | width;
4b0e333e 9237 }
560b85bb 9238
dc41c154
VS
9239 if (intel_crtc->cursor_cntl != 0 &&
9240 (intel_crtc->cursor_base != base ||
9241 intel_crtc->cursor_size != size ||
9242 intel_crtc->cursor_cntl != cntl)) {
9243 /* On these chipsets we can only modify the base/size/stride
9244 * whilst the cursor is disabled.
9245 */
0b87c24e
VS
9246 I915_WRITE(CURCNTR(PIPE_A), 0);
9247 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9248 intel_crtc->cursor_cntl = 0;
4b0e333e 9249 }
560b85bb 9250
99d1f387 9251 if (intel_crtc->cursor_base != base) {
0b87c24e 9252 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9253 intel_crtc->cursor_base = base;
9254 }
4726e0b0 9255
dc41c154
VS
9256 if (intel_crtc->cursor_size != size) {
9257 I915_WRITE(CURSIZE, size);
9258 intel_crtc->cursor_size = size;
4b0e333e 9259 }
560b85bb 9260
4b0e333e 9261 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9262 I915_WRITE(CURCNTR(PIPE_A), cntl);
9263 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9264 intel_crtc->cursor_cntl = cntl;
560b85bb 9265 }
560b85bb
CW
9266}
9267
55a08b3f
ML
9268static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9269 const struct intel_plane_state *plane_state)
65a21cd6
JB
9270{
9271 struct drm_device *dev = crtc->dev;
fac5e23e 9272 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6
JB
9273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9274 int pipe = intel_crtc->pipe;
663f3122 9275 uint32_t cntl = 0;
4b0e333e 9276
936e71e3 9277 if (plane_state && plane_state->base.visible) {
4b0e333e 9278 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 9279 switch (plane_state->base.crtc_w) {
4726e0b0
SK
9280 case 64:
9281 cntl |= CURSOR_MODE_64_ARGB_AX;
9282 break;
9283 case 128:
9284 cntl |= CURSOR_MODE_128_ARGB_AX;
9285 break;
9286 case 256:
9287 cntl |= CURSOR_MODE_256_ARGB_AX;
9288 break;
9289 default:
55a08b3f 9290 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 9291 return;
65a21cd6 9292 }
4b0e333e 9293 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 9294
4f8036a2 9295 if (HAS_DDI(dev_priv))
47bf17a7 9296 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 9297
f22aa143 9298 if (plane_state->base.rotation & DRM_ROTATE_180)
55a08b3f
ML
9299 cntl |= CURSOR_ROTATE_180;
9300 }
4398ad45 9301
4b0e333e
CW
9302 if (intel_crtc->cursor_cntl != cntl) {
9303 I915_WRITE(CURCNTR(pipe), cntl);
9304 POSTING_READ(CURCNTR(pipe));
9305 intel_crtc->cursor_cntl = cntl;
65a21cd6 9306 }
4b0e333e 9307
65a21cd6 9308 /* and commit changes on next vblank */
5efb3e28
VS
9309 I915_WRITE(CURBASE(pipe), base);
9310 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9311
9312 intel_crtc->cursor_base = base;
65a21cd6
JB
9313}
9314
cda4b7d3 9315/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 9316static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 9317 const struct intel_plane_state *plane_state)
cda4b7d3
CW
9318{
9319 struct drm_device *dev = crtc->dev;
fac5e23e 9320 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
9321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9322 int pipe = intel_crtc->pipe;
55a08b3f
ML
9323 u32 base = intel_crtc->cursor_addr;
9324 u32 pos = 0;
cda4b7d3 9325
55a08b3f
ML
9326 if (plane_state) {
9327 int x = plane_state->base.crtc_x;
9328 int y = plane_state->base.crtc_y;
cda4b7d3 9329
55a08b3f
ML
9330 if (x < 0) {
9331 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9332 x = -x;
9333 }
9334 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 9335
55a08b3f
ML
9336 if (y < 0) {
9337 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9338 y = -y;
9339 }
9340 pos |= y << CURSOR_Y_SHIFT;
9341
9342 /* ILK+ do this automagically */
49cff963 9343 if (HAS_GMCH_DISPLAY(dev_priv) &&
f22aa143 9344 plane_state->base.rotation & DRM_ROTATE_180) {
55a08b3f
ML
9345 base += (plane_state->base.crtc_h *
9346 plane_state->base.crtc_w - 1) * 4;
9347 }
cda4b7d3 9348 }
cda4b7d3 9349
5efb3e28
VS
9350 I915_WRITE(CURPOS(pipe), pos);
9351
2a307c2e 9352 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 9353 i845_update_cursor(crtc, base, plane_state);
5efb3e28 9354 else
55a08b3f 9355 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
9356}
9357
50a0bc90 9358static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
9359 uint32_t width, uint32_t height)
9360{
9361 if (width == 0 || height == 0)
9362 return false;
9363
9364 /*
9365 * 845g/865g are special in that they are only limited by
9366 * the width of their cursors, the height is arbitrary up to
9367 * the precision of the register. Everything else requires
9368 * square cursors, limited to a few power-of-two sizes.
9369 */
2a307c2e 9370 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
9371 if ((width & 63) != 0)
9372 return false;
9373
2a307c2e 9374 if (width > (IS_I845G(dev_priv) ? 64 : 512))
dc41c154
VS
9375 return false;
9376
9377 if (height > 1023)
9378 return false;
9379 } else {
9380 switch (width | height) {
9381 case 256:
9382 case 128:
50a0bc90 9383 if (IS_GEN2(dev_priv))
dc41c154
VS
9384 return false;
9385 case 64:
9386 break;
9387 default:
9388 return false;
9389 }
9390 }
9391
9392 return true;
9393}
9394
79e53945
JB
9395/* VESA 640x480x72Hz mode to set on the pipe */
9396static struct drm_display_mode load_detect_mode = {
9397 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9398 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9399};
9400
a8bb6818
DV
9401struct drm_framebuffer *
9402__intel_framebuffer_create(struct drm_device *dev,
9403 struct drm_mode_fb_cmd2 *mode_cmd,
9404 struct drm_i915_gem_object *obj)
d2dff872
CW
9405{
9406 struct intel_framebuffer *intel_fb;
9407 int ret;
9408
9409 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 9410 if (!intel_fb)
d2dff872 9411 return ERR_PTR(-ENOMEM);
d2dff872
CW
9412
9413 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
9414 if (ret)
9415 goto err;
d2dff872
CW
9416
9417 return &intel_fb->base;
dcb1394e 9418
dd4916c5 9419err:
dd4916c5 9420 kfree(intel_fb);
dd4916c5 9421 return ERR_PTR(ret);
d2dff872
CW
9422}
9423
b5ea642a 9424static struct drm_framebuffer *
a8bb6818
DV
9425intel_framebuffer_create(struct drm_device *dev,
9426 struct drm_mode_fb_cmd2 *mode_cmd,
9427 struct drm_i915_gem_object *obj)
9428{
9429 struct drm_framebuffer *fb;
9430 int ret;
9431
9432 ret = i915_mutex_lock_interruptible(dev);
9433 if (ret)
9434 return ERR_PTR(ret);
9435 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9436 mutex_unlock(&dev->struct_mutex);
9437
9438 return fb;
9439}
9440
d2dff872
CW
9441static u32
9442intel_framebuffer_pitch_for_width(int width, int bpp)
9443{
9444 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9445 return ALIGN(pitch, 64);
9446}
9447
9448static u32
9449intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9450{
9451 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 9452 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
9453}
9454
9455static struct drm_framebuffer *
9456intel_framebuffer_create_for_mode(struct drm_device *dev,
9457 struct drm_display_mode *mode,
9458 int depth, int bpp)
9459{
dcb1394e 9460 struct drm_framebuffer *fb;
d2dff872 9461 struct drm_i915_gem_object *obj;
0fed39bd 9462 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 9463
12d79d78 9464 obj = i915_gem_object_create(to_i915(dev),
d2dff872 9465 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
9466 if (IS_ERR(obj))
9467 return ERR_CAST(obj);
d2dff872
CW
9468
9469 mode_cmd.width = mode->hdisplay;
9470 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
9471 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9472 bpp);
5ca0c34a 9473 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 9474
dcb1394e
LW
9475 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
9476 if (IS_ERR(fb))
f0cd5182 9477 i915_gem_object_put(obj);
dcb1394e
LW
9478
9479 return fb;
d2dff872
CW
9480}
9481
9482static struct drm_framebuffer *
9483mode_fits_in_fbdev(struct drm_device *dev,
9484 struct drm_display_mode *mode)
9485{
0695726e 9486#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 9487 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
9488 struct drm_i915_gem_object *obj;
9489 struct drm_framebuffer *fb;
9490
4c0e5528 9491 if (!dev_priv->fbdev)
d2dff872
CW
9492 return NULL;
9493
4c0e5528 9494 if (!dev_priv->fbdev->fb)
d2dff872
CW
9495 return NULL;
9496
4c0e5528
DV
9497 obj = dev_priv->fbdev->fb->obj;
9498 BUG_ON(!obj);
9499
8bcd4553 9500 fb = &dev_priv->fbdev->fb->base;
01f2c773 9501 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
272725c7 9502 fb->format->cpp[0] * 8))
d2dff872
CW
9503 return NULL;
9504
01f2c773 9505 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
9506 return NULL;
9507
edde3617 9508 drm_framebuffer_reference(fb);
d2dff872 9509 return fb;
4520f53a
DV
9510#else
9511 return NULL;
9512#endif
d2dff872
CW
9513}
9514
d3a40d1b
ACO
9515static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9516 struct drm_crtc *crtc,
9517 struct drm_display_mode *mode,
9518 struct drm_framebuffer *fb,
9519 int x, int y)
9520{
9521 struct drm_plane_state *plane_state;
9522 int hdisplay, vdisplay;
9523 int ret;
9524
9525 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9526 if (IS_ERR(plane_state))
9527 return PTR_ERR(plane_state);
9528
9529 if (mode)
196cd5d3 9530 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
d3a40d1b
ACO
9531 else
9532 hdisplay = vdisplay = 0;
9533
9534 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9535 if (ret)
9536 return ret;
9537 drm_atomic_set_fb_for_plane(plane_state, fb);
9538 plane_state->crtc_x = 0;
9539 plane_state->crtc_y = 0;
9540 plane_state->crtc_w = hdisplay;
9541 plane_state->crtc_h = vdisplay;
9542 plane_state->src_x = x << 16;
9543 plane_state->src_y = y << 16;
9544 plane_state->src_w = hdisplay << 16;
9545 plane_state->src_h = vdisplay << 16;
9546
9547 return 0;
9548}
9549
d2434ab7 9550bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 9551 struct drm_display_mode *mode,
51fd371b
RC
9552 struct intel_load_detect_pipe *old,
9553 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
9554{
9555 struct intel_crtc *intel_crtc;
d2434ab7
DV
9556 struct intel_encoder *intel_encoder =
9557 intel_attached_encoder(connector);
79e53945 9558 struct drm_crtc *possible_crtc;
4ef69c7a 9559 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
9560 struct drm_crtc *crtc = NULL;
9561 struct drm_device *dev = encoder->dev;
0f0f74bc 9562 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 9563 struct drm_framebuffer *fb;
51fd371b 9564 struct drm_mode_config *config = &dev->mode_config;
edde3617 9565 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 9566 struct drm_connector_state *connector_state;
4be07317 9567 struct intel_crtc_state *crtc_state;
51fd371b 9568 int ret, i = -1;
79e53945 9569
d2dff872 9570 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 9571 connector->base.id, connector->name,
8e329a03 9572 encoder->base.id, encoder->name);
d2dff872 9573
edde3617
ML
9574 old->restore_state = NULL;
9575
51fd371b
RC
9576retry:
9577 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9578 if (ret)
ad3c558f 9579 goto fail;
6e9f798d 9580
79e53945
JB
9581 /*
9582 * Algorithm gets a little messy:
7a5e4805 9583 *
79e53945
JB
9584 * - if the connector already has an assigned crtc, use it (but make
9585 * sure it's on first)
7a5e4805 9586 *
79e53945
JB
9587 * - try to find the first unused crtc that can drive this connector,
9588 * and use that if we find one
79e53945
JB
9589 */
9590
9591 /* See if we already have a CRTC for this connector */
edde3617
ML
9592 if (connector->state->crtc) {
9593 crtc = connector->state->crtc;
8261b191 9594
51fd371b 9595 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 9596 if (ret)
ad3c558f 9597 goto fail;
8261b191
CW
9598
9599 /* Make sure the crtc and connector are running */
edde3617 9600 goto found;
79e53945
JB
9601 }
9602
9603 /* Find an unused one (if possible) */
70e1e0ec 9604 for_each_crtc(dev, possible_crtc) {
79e53945
JB
9605 i++;
9606 if (!(encoder->possible_crtcs & (1 << i)))
9607 continue;
edde3617
ML
9608
9609 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9610 if (ret)
9611 goto fail;
9612
9613 if (possible_crtc->state->enable) {
9614 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 9615 continue;
edde3617 9616 }
a459249c
VS
9617
9618 crtc = possible_crtc;
9619 break;
79e53945
JB
9620 }
9621
9622 /*
9623 * If we didn't find an unused CRTC, don't use any.
9624 */
9625 if (!crtc) {
7173188d 9626 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 9627 goto fail;
79e53945
JB
9628 }
9629
edde3617
ML
9630found:
9631 intel_crtc = to_intel_crtc(crtc);
9632
4d02e2de
DV
9633 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9634 if (ret)
ad3c558f 9635 goto fail;
79e53945 9636
83a57153 9637 state = drm_atomic_state_alloc(dev);
edde3617
ML
9638 restore_state = drm_atomic_state_alloc(dev);
9639 if (!state || !restore_state) {
9640 ret = -ENOMEM;
9641 goto fail;
9642 }
83a57153
ACO
9643
9644 state->acquire_ctx = ctx;
edde3617 9645 restore_state->acquire_ctx = ctx;
83a57153 9646
944b0c76
ACO
9647 connector_state = drm_atomic_get_connector_state(state, connector);
9648 if (IS_ERR(connector_state)) {
9649 ret = PTR_ERR(connector_state);
9650 goto fail;
9651 }
9652
edde3617
ML
9653 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9654 if (ret)
9655 goto fail;
944b0c76 9656
4be07317
ACO
9657 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9658 if (IS_ERR(crtc_state)) {
9659 ret = PTR_ERR(crtc_state);
9660 goto fail;
9661 }
9662
49d6fa21 9663 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 9664
6492711d
CW
9665 if (!mode)
9666 mode = &load_detect_mode;
79e53945 9667
d2dff872
CW
9668 /* We need a framebuffer large enough to accommodate all accesses
9669 * that the plane may generate whilst we perform load detection.
9670 * We can not rely on the fbcon either being present (we get called
9671 * during its initialisation to detect all boot displays, or it may
9672 * not even exist) or that it is large enough to satisfy the
9673 * requested mode.
9674 */
94352cf9
DV
9675 fb = mode_fits_in_fbdev(dev, mode);
9676 if (fb == NULL) {
d2dff872 9677 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 9678 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
9679 } else
9680 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 9681 if (IS_ERR(fb)) {
d2dff872 9682 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 9683 goto fail;
79e53945 9684 }
79e53945 9685
d3a40d1b
ACO
9686 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9687 if (ret)
9688 goto fail;
9689
edde3617
ML
9690 drm_framebuffer_unreference(fb);
9691
9692 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9693 if (ret)
9694 goto fail;
9695
9696 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9697 if (!ret)
9698 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9699 if (!ret)
9700 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9701 if (ret) {
9702 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9703 goto fail;
9704 }
8c7b5ccb 9705
3ba86073
ML
9706 ret = drm_atomic_commit(state);
9707 if (ret) {
6492711d 9708 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 9709 goto fail;
79e53945 9710 }
edde3617
ML
9711
9712 old->restore_state = restore_state;
7abbd11f 9713 drm_atomic_state_put(state);
7173188d 9714
79e53945 9715 /* let the connector get through one full cycle before testing */
0f0f74bc 9716 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 9717 return true;
412b61d8 9718
ad3c558f 9719fail:
7fb71c8f
CW
9720 if (state) {
9721 drm_atomic_state_put(state);
9722 state = NULL;
9723 }
9724 if (restore_state) {
9725 drm_atomic_state_put(restore_state);
9726 restore_state = NULL;
9727 }
83a57153 9728
51fd371b
RC
9729 if (ret == -EDEADLK) {
9730 drm_modeset_backoff(ctx);
9731 goto retry;
9732 }
9733
412b61d8 9734 return false;
79e53945
JB
9735}
9736
d2434ab7 9737void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
9738 struct intel_load_detect_pipe *old,
9739 struct drm_modeset_acquire_ctx *ctx)
79e53945 9740{
d2434ab7
DV
9741 struct intel_encoder *intel_encoder =
9742 intel_attached_encoder(connector);
4ef69c7a 9743 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 9744 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 9745 int ret;
79e53945 9746
d2dff872 9747 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 9748 connector->base.id, connector->name,
8e329a03 9749 encoder->base.id, encoder->name);
d2dff872 9750
edde3617 9751 if (!state)
0622a53c 9752 return;
79e53945 9753
edde3617 9754 ret = drm_atomic_commit(state);
0853695c 9755 if (ret)
edde3617 9756 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 9757 drm_atomic_state_put(state);
79e53945
JB
9758}
9759
da4a1efa 9760static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 9761 const struct intel_crtc_state *pipe_config)
da4a1efa 9762{
fac5e23e 9763 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
9764 u32 dpll = pipe_config->dpll_hw_state.dpll;
9765
9766 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 9767 return dev_priv->vbt.lvds_ssc_freq;
6e266956 9768 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 9769 return 120000;
5db94019 9770 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
9771 return 96000;
9772 else
9773 return 48000;
9774}
9775
79e53945 9776/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 9777static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 9778 struct intel_crtc_state *pipe_config)
79e53945 9779{
f1f644dc 9780 struct drm_device *dev = crtc->base.dev;
fac5e23e 9781 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 9782 int pipe = pipe_config->cpu_transcoder;
293623f7 9783 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 9784 u32 fp;
9e2c8475 9785 struct dpll clock;
dccbea3b 9786 int port_clock;
da4a1efa 9787 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
9788
9789 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 9790 fp = pipe_config->dpll_hw_state.fp0;
79e53945 9791 else
293623f7 9792 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
9793
9794 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 9795 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
9796 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9797 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
9798 } else {
9799 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9800 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9801 }
9802
5db94019 9803 if (!IS_GEN2(dev_priv)) {
9b1e14f4 9804 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
9805 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9806 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
9807 else
9808 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
9809 DPLL_FPA01_P1_POST_DIV_SHIFT);
9810
9811 switch (dpll & DPLL_MODE_MASK) {
9812 case DPLLB_MODE_DAC_SERIAL:
9813 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9814 5 : 10;
9815 break;
9816 case DPLLB_MODE_LVDS:
9817 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9818 7 : 14;
9819 break;
9820 default:
28c97730 9821 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 9822 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 9823 return;
79e53945
JB
9824 }
9825
9b1e14f4 9826 if (IS_PINEVIEW(dev_priv))
dccbea3b 9827 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 9828 else
dccbea3b 9829 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 9830 } else {
50a0bc90 9831 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 9832 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
9833
9834 if (is_lvds) {
9835 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9836 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
9837
9838 if (lvds & LVDS_CLKB_POWER_UP)
9839 clock.p2 = 7;
9840 else
9841 clock.p2 = 14;
79e53945
JB
9842 } else {
9843 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9844 clock.p1 = 2;
9845 else {
9846 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9847 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9848 }
9849 if (dpll & PLL_P2_DIVIDE_BY_4)
9850 clock.p2 = 4;
9851 else
9852 clock.p2 = 2;
79e53945 9853 }
da4a1efa 9854
dccbea3b 9855 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
9856 }
9857
18442d08
VS
9858 /*
9859 * This value includes pixel_multiplier. We will use
241bfc38 9860 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
9861 * encoder's get_config() function.
9862 */
dccbea3b 9863 pipe_config->port_clock = port_clock;
f1f644dc
JB
9864}
9865
6878da05
VS
9866int intel_dotclock_calculate(int link_freq,
9867 const struct intel_link_m_n *m_n)
f1f644dc 9868{
f1f644dc
JB
9869 /*
9870 * The calculation for the data clock is:
1041a02f 9871 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 9872 * But we want to avoid losing precison if possible, so:
1041a02f 9873 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
9874 *
9875 * and the link clock is simpler:
1041a02f 9876 * link_clock = (m * link_clock) / n
f1f644dc
JB
9877 */
9878
6878da05
VS
9879 if (!m_n->link_n)
9880 return 0;
f1f644dc 9881
6878da05
VS
9882 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9883}
f1f644dc 9884
18442d08 9885static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 9886 struct intel_crtc_state *pipe_config)
6878da05 9887{
e3b247da 9888 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 9889
18442d08
VS
9890 /* read out port_clock from the DPLL */
9891 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 9892
f1f644dc 9893 /*
e3b247da
VS
9894 * In case there is an active pipe without active ports,
9895 * we may need some idea for the dotclock anyway.
9896 * Calculate one based on the FDI configuration.
79e53945 9897 */
2d112de7 9898 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 9899 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 9900 &pipe_config->fdi_m_n);
79e53945
JB
9901}
9902
9903/** Returns the currently programmed mode of the given pipe. */
9904struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9905 struct drm_crtc *crtc)
9906{
fac5e23e 9907 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 9908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9909 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 9910 struct drm_display_mode *mode;
3f36b937 9911 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
9912 int htot = I915_READ(HTOTAL(cpu_transcoder));
9913 int hsync = I915_READ(HSYNC(cpu_transcoder));
9914 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9915 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 9916 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
9917
9918 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9919 if (!mode)
9920 return NULL;
9921
3f36b937
TU
9922 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9923 if (!pipe_config) {
9924 kfree(mode);
9925 return NULL;
9926 }
9927
f1f644dc
JB
9928 /*
9929 * Construct a pipe_config sufficient for getting the clock info
9930 * back out of crtc_clock_get.
9931 *
9932 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9933 * to use a real value here instead.
9934 */
3f36b937
TU
9935 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9936 pipe_config->pixel_multiplier = 1;
9937 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9938 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9939 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9940 i9xx_crtc_clock_get(intel_crtc, pipe_config);
9941
9942 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
9943 mode->hdisplay = (htot & 0xffff) + 1;
9944 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9945 mode->hsync_start = (hsync & 0xffff) + 1;
9946 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9947 mode->vdisplay = (vtot & 0xffff) + 1;
9948 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9949 mode->vsync_start = (vsync & 0xffff) + 1;
9950 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9951
9952 drm_mode_set_name(mode);
79e53945 9953
3f36b937
TU
9954 kfree(pipe_config);
9955
79e53945
JB
9956 return mode;
9957}
9958
9959static void intel_crtc_destroy(struct drm_crtc *crtc)
9960{
9961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 9962 struct drm_device *dev = crtc->dev;
51cbaf01 9963 struct intel_flip_work *work;
67e77c5a 9964
5e2d7afc 9965 spin_lock_irq(&dev->event_lock);
5a21b665
DV
9966 work = intel_crtc->flip_work;
9967 intel_crtc->flip_work = NULL;
9968 spin_unlock_irq(&dev->event_lock);
67e77c5a 9969
5a21b665 9970 if (work) {
51cbaf01
ML
9971 cancel_work_sync(&work->mmio_work);
9972 cancel_work_sync(&work->unpin_work);
5a21b665 9973 kfree(work);
67e77c5a 9974 }
79e53945
JB
9975
9976 drm_crtc_cleanup(crtc);
67e77c5a 9977
79e53945
JB
9978 kfree(intel_crtc);
9979}
9980
6b95a207
KH
9981static void intel_unpin_work_fn(struct work_struct *__work)
9982{
51cbaf01
ML
9983 struct intel_flip_work *work =
9984 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
9985 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9986 struct drm_device *dev = crtc->base.dev;
9987 struct drm_plane *primary = crtc->base.primary;
03f476e1 9988
5a21b665
DV
9989 if (is_mmio_work(work))
9990 flush_work(&work->mmio_work);
03f476e1 9991
5a21b665 9992 mutex_lock(&dev->struct_mutex);
be1e3415 9993 intel_unpin_fb_vma(work->old_vma);
f8c417cd 9994 i915_gem_object_put(work->pending_flip_obj);
5a21b665 9995 mutex_unlock(&dev->struct_mutex);
143f73b3 9996
e8a261ea
CW
9997 i915_gem_request_put(work->flip_queued_req);
9998
5748b6a1
CW
9999 intel_frontbuffer_flip_complete(to_i915(dev),
10000 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
10001 intel_fbc_post_update(crtc);
10002 drm_framebuffer_unreference(work->old_fb);
143f73b3 10003
5a21b665
DV
10004 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10005 atomic_dec(&crtc->unpin_work_count);
a6747b73 10006
5a21b665
DV
10007 kfree(work);
10008}
d9e86c0e 10009
5a21b665
DV
10010/* Is 'a' after or equal to 'b'? */
10011static bool g4x_flip_count_after_eq(u32 a, u32 b)
10012{
10013 return !((a - b) & 0x80000000);
10014}
143f73b3 10015
5a21b665
DV
10016static bool __pageflip_finished_cs(struct intel_crtc *crtc,
10017 struct intel_flip_work *work)
10018{
10019 struct drm_device *dev = crtc->base.dev;
fac5e23e 10020 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 10021
8af29b0c 10022 if (abort_flip_on_reset(crtc))
5a21b665 10023 return true;
143f73b3 10024
5a21b665
DV
10025 /*
10026 * The relevant registers doen't exist on pre-ctg.
10027 * As the flip done interrupt doesn't trigger for mmio
10028 * flips on gmch platforms, a flip count check isn't
10029 * really needed there. But since ctg has the registers,
10030 * include it in the check anyway.
10031 */
9beb5fea 10032 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 10033 return true;
b4a98e57 10034
5a21b665
DV
10035 /*
10036 * BDW signals flip done immediately if the plane
10037 * is disabled, even if the plane enable is already
10038 * armed to occur at the next vblank :(
10039 */
f99d7069 10040
5a21b665
DV
10041 /*
10042 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10043 * used the same base address. In that case the mmio flip might
10044 * have completed, but the CS hasn't even executed the flip yet.
10045 *
10046 * A flip count check isn't enough as the CS might have updated
10047 * the base address just after start of vblank, but before we
10048 * managed to process the interrupt. This means we'd complete the
10049 * CS flip too soon.
10050 *
10051 * Combining both checks should get us a good enough result. It may
10052 * still happen that the CS flip has been executed, but has not
10053 * yet actually completed. But in case the base address is the same
10054 * anyway, we don't really care.
10055 */
10056 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10057 crtc->flip_work->gtt_offset &&
10058 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10059 crtc->flip_work->flip_count);
10060}
b4a98e57 10061
5a21b665
DV
10062static bool
10063__pageflip_finished_mmio(struct intel_crtc *crtc,
10064 struct intel_flip_work *work)
10065{
10066 /*
10067 * MMIO work completes when vblank is different from
10068 * flip_queued_vblank.
10069 *
10070 * Reset counter value doesn't matter, this is handled by
10071 * i915_wait_request finishing early, so no need to handle
10072 * reset here.
10073 */
10074 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
10075}
10076
51cbaf01
ML
10077
10078static bool pageflip_finished(struct intel_crtc *crtc,
10079 struct intel_flip_work *work)
10080{
10081 if (!atomic_read(&work->pending))
10082 return false;
10083
10084 smp_rmb();
10085
5a21b665
DV
10086 if (is_mmio_work(work))
10087 return __pageflip_finished_mmio(crtc, work);
10088 else
10089 return __pageflip_finished_cs(crtc, work);
10090}
10091
10092void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10093{
91c8a326 10094 struct drm_device *dev = &dev_priv->drm;
98187836 10095 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
10096 struct intel_flip_work *work;
10097 unsigned long flags;
10098
10099 /* Ignore early vblank irqs */
10100 if (!crtc)
10101 return;
10102
51cbaf01 10103 /*
5a21b665
DV
10104 * This is called both by irq handlers and the reset code (to complete
10105 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 10106 */
5a21b665 10107 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 10108 work = crtc->flip_work;
5a21b665
DV
10109
10110 if (work != NULL &&
10111 !is_mmio_work(work) &&
e2af48c6
VS
10112 pageflip_finished(crtc, work))
10113 page_flip_completed(crtc);
5a21b665
DV
10114
10115 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
10116}
10117
51cbaf01 10118void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 10119{
91c8a326 10120 struct drm_device *dev = &dev_priv->drm;
98187836 10121 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
51cbaf01 10122 struct intel_flip_work *work;
6b95a207
KH
10123 unsigned long flags;
10124
5251f04e
ML
10125 /* Ignore early vblank irqs */
10126 if (!crtc)
10127 return;
f326038a
DV
10128
10129 /*
10130 * This is called both by irq handlers and the reset code (to complete
10131 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 10132 */
6b95a207 10133 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 10134 work = crtc->flip_work;
5251f04e 10135
5a21b665
DV
10136 if (work != NULL &&
10137 is_mmio_work(work) &&
e2af48c6
VS
10138 pageflip_finished(crtc, work))
10139 page_flip_completed(crtc);
5251f04e 10140
6b95a207
KH
10141 spin_unlock_irqrestore(&dev->event_lock, flags);
10142}
10143
5a21b665
DV
10144static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10145 struct intel_flip_work *work)
84c33a64 10146{
5a21b665 10147 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 10148
5a21b665
DV
10149 /* Ensure that the work item is consistent when activating it ... */
10150 smp_mb__before_atomic();
10151 atomic_set(&work->pending, 1);
10152}
a6747b73 10153
5a21b665
DV
10154static int intel_gen2_queue_flip(struct drm_device *dev,
10155 struct drm_crtc *crtc,
10156 struct drm_framebuffer *fb,
10157 struct drm_i915_gem_object *obj,
10158 struct drm_i915_gem_request *req,
10159 uint32_t flags)
10160{
7e37f889 10161 struct intel_ring *ring = req->ring;
5a21b665
DV
10162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10163 u32 flip_mask;
10164 int ret;
143f73b3 10165
5a21b665
DV
10166 ret = intel_ring_begin(req, 6);
10167 if (ret)
10168 return ret;
143f73b3 10169
5a21b665
DV
10170 /* Can't queue multiple flips, so wait for the previous
10171 * one to finish before executing the next.
10172 */
10173 if (intel_crtc->plane)
10174 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10175 else
10176 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
10177 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10178 intel_ring_emit(ring, MI_NOOP);
10179 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 10180 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
10181 intel_ring_emit(ring, fb->pitches[0]);
10182 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
10183 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 10184
5a21b665
DV
10185 return 0;
10186}
84c33a64 10187
5a21b665
DV
10188static int intel_gen3_queue_flip(struct drm_device *dev,
10189 struct drm_crtc *crtc,
10190 struct drm_framebuffer *fb,
10191 struct drm_i915_gem_object *obj,
10192 struct drm_i915_gem_request *req,
10193 uint32_t flags)
10194{
7e37f889 10195 struct intel_ring *ring = req->ring;
5a21b665
DV
10196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10197 u32 flip_mask;
10198 int ret;
d55dbd06 10199
5a21b665
DV
10200 ret = intel_ring_begin(req, 6);
10201 if (ret)
10202 return ret;
d55dbd06 10203
5a21b665
DV
10204 if (intel_crtc->plane)
10205 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10206 else
10207 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
10208 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10209 intel_ring_emit(ring, MI_NOOP);
10210 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 10211 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
10212 intel_ring_emit(ring, fb->pitches[0]);
10213 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
10214 intel_ring_emit(ring, MI_NOOP);
fd8e058a 10215
5a21b665
DV
10216 return 0;
10217}
84c33a64 10218
5a21b665
DV
10219static int intel_gen4_queue_flip(struct drm_device *dev,
10220 struct drm_crtc *crtc,
10221 struct drm_framebuffer *fb,
10222 struct drm_i915_gem_object *obj,
10223 struct drm_i915_gem_request *req,
10224 uint32_t flags)
10225{
7e37f889 10226 struct intel_ring *ring = req->ring;
fac5e23e 10227 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
10228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10229 uint32_t pf, pipesrc;
10230 int ret;
143f73b3 10231
5a21b665
DV
10232 ret = intel_ring_begin(req, 4);
10233 if (ret)
10234 return ret;
143f73b3 10235
5a21b665
DV
10236 /* i965+ uses the linear or tiled offsets from the
10237 * Display Registers (which do not change across a page-flip)
10238 * so we need only reprogram the base address.
10239 */
b5321f30 10240 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 10241 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
10242 intel_ring_emit(ring, fb->pitches[0]);
10243 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
bae781b2 10244 intel_fb_modifier_to_tiling(fb->modifier));
5a21b665
DV
10245
10246 /* XXX Enabling the panel-fitter across page-flip is so far
10247 * untested on non-native modes, so ignore it for now.
10248 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10249 */
10250 pf = 0;
10251 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 10252 intel_ring_emit(ring, pf | pipesrc);
143f73b3 10253
5a21b665 10254 return 0;
8c9f3aaf
JB
10255}
10256
5a21b665
DV
10257static int intel_gen6_queue_flip(struct drm_device *dev,
10258 struct drm_crtc *crtc,
10259 struct drm_framebuffer *fb,
10260 struct drm_i915_gem_object *obj,
10261 struct drm_i915_gem_request *req,
10262 uint32_t flags)
da20eabd 10263{
7e37f889 10264 struct intel_ring *ring = req->ring;
fac5e23e 10265 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
10266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10267 uint32_t pf, pipesrc;
10268 int ret;
d21fbe87 10269
5a21b665
DV
10270 ret = intel_ring_begin(req, 4);
10271 if (ret)
10272 return ret;
92826fcd 10273
b5321f30 10274 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 10275 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf 10276 intel_ring_emit(ring, fb->pitches[0] |
bae781b2 10277 intel_fb_modifier_to_tiling(fb->modifier));
b5321f30 10278 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 10279
5a21b665
DV
10280 /* Contrary to the suggestions in the documentation,
10281 * "Enable Panel Fitter" does not seem to be required when page
10282 * flipping with a non-native mode, and worse causes a normal
10283 * modeset to fail.
10284 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10285 */
10286 pf = 0;
10287 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 10288 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 10289
5a21b665 10290 return 0;
7809e5ae
MR
10291}
10292
5a21b665
DV
10293static int intel_gen7_queue_flip(struct drm_device *dev,
10294 struct drm_crtc *crtc,
10295 struct drm_framebuffer *fb,
10296 struct drm_i915_gem_object *obj,
10297 struct drm_i915_gem_request *req,
10298 uint32_t flags)
d21fbe87 10299{
5db94019 10300 struct drm_i915_private *dev_priv = to_i915(dev);
7e37f889 10301 struct intel_ring *ring = req->ring;
5a21b665
DV
10302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10303 uint32_t plane_bit = 0;
10304 int len, ret;
d21fbe87 10305
5a21b665
DV
10306 switch (intel_crtc->plane) {
10307 case PLANE_A:
10308 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10309 break;
10310 case PLANE_B:
10311 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10312 break;
10313 case PLANE_C:
10314 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10315 break;
10316 default:
10317 WARN_ONCE(1, "unknown plane in flip command\n");
10318 return -ENODEV;
10319 }
10320
10321 len = 4;
b5321f30 10322 if (req->engine->id == RCS) {
5a21b665
DV
10323 len += 6;
10324 /*
10325 * On Gen 8, SRM is now taking an extra dword to accommodate
10326 * 48bits addresses, and we need a NOOP for the batch size to
10327 * stay even.
10328 */
5db94019 10329 if (IS_GEN8(dev_priv))
5a21b665
DV
10330 len += 2;
10331 }
10332
10333 /*
10334 * BSpec MI_DISPLAY_FLIP for IVB:
10335 * "The full packet must be contained within the same cache line."
10336 *
10337 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10338 * cacheline, if we ever start emitting more commands before
10339 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10340 * then do the cacheline alignment, and finally emit the
10341 * MI_DISPLAY_FLIP.
10342 */
10343 ret = intel_ring_cacheline_align(req);
10344 if (ret)
10345 return ret;
10346
10347 ret = intel_ring_begin(req, len);
10348 if (ret)
10349 return ret;
10350
10351 /* Unmask the flip-done completion message. Note that the bspec says that
10352 * we should do this for both the BCS and RCS, and that we must not unmask
10353 * more than one flip event at any time (or ensure that one flip message
10354 * can be sent by waiting for flip-done prior to queueing new flips).
10355 * Experimentation says that BCS works despite DERRMR masking all
10356 * flip-done completion events and that unmasking all planes at once
10357 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10358 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10359 */
b5321f30
CW
10360 if (req->engine->id == RCS) {
10361 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10362 intel_ring_emit_reg(ring, DERRMR);
10363 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
10364 DERRMR_PIPEB_PRI_FLIP_DONE |
10365 DERRMR_PIPEC_PRI_FLIP_DONE));
5db94019 10366 if (IS_GEN8(dev_priv))
b5321f30 10367 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
10368 MI_SRM_LRM_GLOBAL_GTT);
10369 else
b5321f30 10370 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 10371 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 10372 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
10373 intel_ring_emit(ring,
10374 i915_ggtt_offset(req->engine->scratch) + 256);
5db94019 10375 if (IS_GEN8(dev_priv)) {
b5321f30
CW
10376 intel_ring_emit(ring, 0);
10377 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
10378 }
10379 }
10380
b5321f30 10381 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf 10382 intel_ring_emit(ring, fb->pitches[0] |
bae781b2 10383 intel_fb_modifier_to_tiling(fb->modifier));
b5321f30
CW
10384 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
10385 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
10386
10387 return 0;
10388}
10389
10390static bool use_mmio_flip(struct intel_engine_cs *engine,
10391 struct drm_i915_gem_object *obj)
10392{
10393 /*
10394 * This is not being used for older platforms, because
10395 * non-availability of flip done interrupt forces us to use
10396 * CS flips. Older platforms derive flip done using some clever
10397 * tricks involving the flip_pending status bits and vblank irqs.
10398 * So using MMIO flips there would disrupt this mechanism.
10399 */
10400
10401 if (engine == NULL)
10402 return true;
10403
10404 if (INTEL_GEN(engine->i915) < 5)
10405 return false;
10406
10407 if (i915.use_mmio_flip < 0)
10408 return false;
10409 else if (i915.use_mmio_flip > 0)
10410 return true;
10411 else if (i915.enable_execlists)
10412 return true;
c37efb99 10413
d07f0e59 10414 return engine != i915_gem_object_last_write_engine(obj);
5a21b665
DV
10415}
10416
10417static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10418 unsigned int rotation,
10419 struct intel_flip_work *work)
10420{
10421 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 10422 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
10423 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10424 const enum pipe pipe = intel_crtc->pipe;
d2196774 10425 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
10426
10427 ctl = I915_READ(PLANE_CTL(pipe, 0));
10428 ctl &= ~PLANE_CTL_TILED_MASK;
bae781b2 10429 switch (fb->modifier) {
5a21b665
DV
10430 case DRM_FORMAT_MOD_NONE:
10431 break;
10432 case I915_FORMAT_MOD_X_TILED:
10433 ctl |= PLANE_CTL_TILED_X;
10434 break;
10435 case I915_FORMAT_MOD_Y_TILED:
10436 ctl |= PLANE_CTL_TILED_Y;
10437 break;
10438 case I915_FORMAT_MOD_Yf_TILED:
10439 ctl |= PLANE_CTL_TILED_YF;
10440 break;
10441 default:
bae781b2 10442 MISSING_CASE(fb->modifier);
5a21b665
DV
10443 }
10444
5a21b665
DV
10445 /*
10446 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10447 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10448 */
10449 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10450 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10451
10452 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10453 POSTING_READ(PLANE_SURF(pipe, 0));
10454}
10455
10456static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10457 struct intel_flip_work *work)
10458{
10459 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 10460 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 10461 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
10462 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10463 u32 dspcntr;
10464
10465 dspcntr = I915_READ(reg);
10466
bae781b2 10467 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
10468 dspcntr |= DISPPLANE_TILED;
10469 else
10470 dspcntr &= ~DISPPLANE_TILED;
10471
10472 I915_WRITE(reg, dspcntr);
10473
10474 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10475 POSTING_READ(DSPSURF(intel_crtc->plane));
10476}
10477
10478static void intel_mmio_flip_work_func(struct work_struct *w)
10479{
10480 struct intel_flip_work *work =
10481 container_of(w, struct intel_flip_work, mmio_work);
10482 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10484 struct intel_framebuffer *intel_fb =
10485 to_intel_framebuffer(crtc->base.primary->fb);
10486 struct drm_i915_gem_object *obj = intel_fb->obj;
10487
d07f0e59 10488 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
5a21b665
DV
10489
10490 intel_pipe_update_start(crtc);
10491
10492 if (INTEL_GEN(dev_priv) >= 9)
10493 skl_do_mmio_flip(crtc, work->rotation, work);
10494 else
10495 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10496 ilk_do_mmio_flip(crtc, work);
10497
10498 intel_pipe_update_end(crtc, work);
10499}
10500
10501static int intel_default_queue_flip(struct drm_device *dev,
10502 struct drm_crtc *crtc,
10503 struct drm_framebuffer *fb,
10504 struct drm_i915_gem_object *obj,
10505 struct drm_i915_gem_request *req,
10506 uint32_t flags)
10507{
10508 return -ENODEV;
10509}
10510
10511static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10512 struct intel_crtc *intel_crtc,
10513 struct intel_flip_work *work)
10514{
10515 u32 addr, vblank;
10516
10517 if (!atomic_read(&work->pending))
10518 return false;
10519
10520 smp_rmb();
10521
10522 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10523 if (work->flip_ready_vblank == 0) {
10524 if (work->flip_queued_req &&
f69a02c9 10525 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
10526 return false;
10527
10528 work->flip_ready_vblank = vblank;
10529 }
10530
10531 if (vblank - work->flip_ready_vblank < 3)
10532 return false;
10533
10534 /* Potential stall - if we see that the flip has happened,
10535 * assume a missed interrupt. */
10536 if (INTEL_GEN(dev_priv) >= 4)
10537 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10538 else
10539 addr = I915_READ(DSPADDR(intel_crtc->plane));
10540
10541 /* There is a potential issue here with a false positive after a flip
10542 * to the same address. We could address this by checking for a
10543 * non-incrementing frame counter.
10544 */
10545 return addr == work->gtt_offset;
10546}
10547
10548void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10549{
91c8a326 10550 struct drm_device *dev = &dev_priv->drm;
98187836 10551 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
10552 struct intel_flip_work *work;
10553
10554 WARN_ON(!in_interrupt());
10555
10556 if (crtc == NULL)
10557 return;
10558
10559 spin_lock(&dev->event_lock);
e2af48c6 10560 work = crtc->flip_work;
5a21b665
DV
10561
10562 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 10563 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
5a21b665
DV
10564 WARN_ONCE(1,
10565 "Kicking stuck page flip: queued at %d, now %d\n",
e2af48c6
VS
10566 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10567 page_flip_completed(crtc);
5a21b665
DV
10568 work = NULL;
10569 }
10570
10571 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 10572 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
5a21b665
DV
10573 intel_queue_rps_boost_for_request(work->flip_queued_req);
10574 spin_unlock(&dev->event_lock);
10575}
10576
4c01ded5 10577__maybe_unused
5a21b665
DV
10578static int intel_crtc_page_flip(struct drm_crtc *crtc,
10579 struct drm_framebuffer *fb,
10580 struct drm_pending_vblank_event *event,
10581 uint32_t page_flip_flags)
10582{
10583 struct drm_device *dev = crtc->dev;
fac5e23e 10584 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
10585 struct drm_framebuffer *old_fb = crtc->primary->fb;
10586 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10588 struct drm_plane *primary = crtc->primary;
10589 enum pipe pipe = intel_crtc->pipe;
10590 struct intel_flip_work *work;
10591 struct intel_engine_cs *engine;
10592 bool mmio_flip;
8e637178 10593 struct drm_i915_gem_request *request;
058d88c4 10594 struct i915_vma *vma;
5a21b665
DV
10595 int ret;
10596
10597 /*
10598 * drm_mode_page_flip_ioctl() should already catch this, but double
10599 * check to be safe. In the future we may enable pageflipping from
10600 * a disabled primary plane.
10601 */
10602 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10603 return -EBUSY;
10604
10605 /* Can't change pixel format via MI display flips. */
dbd4d576 10606 if (fb->format != crtc->primary->fb->format)
5a21b665
DV
10607 return -EINVAL;
10608
10609 /*
10610 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10611 * Note that pitch changes could also affect these register.
10612 */
6315b5d3 10613 if (INTEL_GEN(dev_priv) > 3 &&
5a21b665
DV
10614 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10615 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10616 return -EINVAL;
10617
10618 if (i915_terminally_wedged(&dev_priv->gpu_error))
10619 goto out_hang;
10620
10621 work = kzalloc(sizeof(*work), GFP_KERNEL);
10622 if (work == NULL)
10623 return -ENOMEM;
10624
10625 work->event = event;
10626 work->crtc = crtc;
10627 work->old_fb = old_fb;
10628 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
10629
10630 ret = drm_crtc_vblank_get(crtc);
10631 if (ret)
10632 goto free_work;
10633
10634 /* We borrow the event spin lock for protecting flip_work */
10635 spin_lock_irq(&dev->event_lock);
10636 if (intel_crtc->flip_work) {
10637 /* Before declaring the flip queue wedged, check if
10638 * the hardware completed the operation behind our backs.
10639 */
10640 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10641 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10642 page_flip_completed(intel_crtc);
10643 } else {
10644 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10645 spin_unlock_irq(&dev->event_lock);
10646
10647 drm_crtc_vblank_put(crtc);
10648 kfree(work);
10649 return -EBUSY;
10650 }
10651 }
10652 intel_crtc->flip_work = work;
10653 spin_unlock_irq(&dev->event_lock);
10654
10655 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10656 flush_workqueue(dev_priv->wq);
10657
10658 /* Reference the objects for the scheduled work. */
10659 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
10660
10661 crtc->primary->fb = fb;
10662 update_state_fb(crtc->primary);
faf68d92 10663
25dc556a 10664 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
10665
10666 ret = i915_mutex_lock_interruptible(dev);
10667 if (ret)
10668 goto cleanup;
10669
8af29b0c
CW
10670 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
10671 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665 10672 ret = -EIO;
ddbb271a 10673 goto unlock;
5a21b665
DV
10674 }
10675
10676 atomic_inc(&intel_crtc->unpin_work_count);
10677
9beb5fea 10678 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
10679 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10680
920a14b2 10681 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 10682 engine = dev_priv->engine[BCS];
bae781b2 10683 if (fb->modifier != old_fb->modifier)
5a21b665
DV
10684 /* vlv: DISPLAY_FLIP fails to change tiling */
10685 engine = NULL;
fd6b8f43 10686 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 10687 engine = dev_priv->engine[BCS];
6315b5d3 10688 } else if (INTEL_GEN(dev_priv) >= 7) {
d07f0e59 10689 engine = i915_gem_object_last_write_engine(obj);
5a21b665 10690 if (engine == NULL || engine->id != RCS)
3b3f1650 10691 engine = dev_priv->engine[BCS];
5a21b665 10692 } else {
3b3f1650 10693 engine = dev_priv->engine[RCS];
5a21b665
DV
10694 }
10695
10696 mmio_flip = use_mmio_flip(engine, obj);
10697
058d88c4
CW
10698 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10699 if (IS_ERR(vma)) {
10700 ret = PTR_ERR(vma);
5a21b665 10701 goto cleanup_pending;
058d88c4 10702 }
5a21b665 10703
be1e3415
CW
10704 work->old_vma = to_intel_plane_state(primary->state)->vma;
10705 to_intel_plane_state(primary->state)->vma = vma;
10706
10707 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
5a21b665
DV
10708 work->rotation = crtc->primary->state->rotation;
10709
1f061316
PZ
10710 /*
10711 * There's the potential that the next frame will not be compatible with
10712 * FBC, so we want to call pre_update() before the actual page flip.
10713 * The problem is that pre_update() caches some information about the fb
10714 * object, so we want to do this only after the object is pinned. Let's
10715 * be on the safe side and do this immediately before scheduling the
10716 * flip.
10717 */
10718 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10719 to_intel_plane_state(primary->state));
10720
5a21b665
DV
10721 if (mmio_flip) {
10722 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
6277c8d0 10723 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 10724 } else {
e8a9c58f
CW
10725 request = i915_gem_request_alloc(engine,
10726 dev_priv->kernel_context);
8e637178
CW
10727 if (IS_ERR(request)) {
10728 ret = PTR_ERR(request);
10729 goto cleanup_unpin;
10730 }
10731
a2bc4695 10732 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
10733 if (ret)
10734 goto cleanup_request;
10735
5a21b665
DV
10736 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10737 page_flip_flags);
10738 if (ret)
8e637178 10739 goto cleanup_request;
5a21b665
DV
10740
10741 intel_mark_page_flip_active(intel_crtc, work);
10742
8e637178 10743 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
10744 i915_add_request_no_flush(request);
10745 }
10746
92117f0b 10747 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
5a21b665
DV
10748 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10749 to_intel_plane(primary)->frontbuffer_bit);
10750 mutex_unlock(&dev->struct_mutex);
10751
5748b6a1 10752 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
10753 to_intel_plane(primary)->frontbuffer_bit);
10754
10755 trace_i915_flip_request(intel_crtc->plane, obj);
10756
10757 return 0;
10758
8e637178
CW
10759cleanup_request:
10760 i915_add_request_no_flush(request);
5a21b665 10761cleanup_unpin:
be1e3415
CW
10762 to_intel_plane_state(primary->state)->vma = work->old_vma;
10763 intel_unpin_fb_vma(vma);
5a21b665 10764cleanup_pending:
5a21b665 10765 atomic_dec(&intel_crtc->unpin_work_count);
ddbb271a 10766unlock:
5a21b665
DV
10767 mutex_unlock(&dev->struct_mutex);
10768cleanup:
10769 crtc->primary->fb = old_fb;
10770 update_state_fb(crtc->primary);
10771
f0cd5182 10772 i915_gem_object_put(obj);
5a21b665
DV
10773 drm_framebuffer_unreference(work->old_fb);
10774
10775 spin_lock_irq(&dev->event_lock);
10776 intel_crtc->flip_work = NULL;
10777 spin_unlock_irq(&dev->event_lock);
10778
10779 drm_crtc_vblank_put(crtc);
10780free_work:
10781 kfree(work);
10782
10783 if (ret == -EIO) {
10784 struct drm_atomic_state *state;
10785 struct drm_plane_state *plane_state;
10786
10787out_hang:
10788 state = drm_atomic_state_alloc(dev);
10789 if (!state)
10790 return -ENOMEM;
10791 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10792
10793retry:
10794 plane_state = drm_atomic_get_plane_state(state, primary);
10795 ret = PTR_ERR_OR_ZERO(plane_state);
10796 if (!ret) {
10797 drm_atomic_set_fb_for_plane(plane_state, fb);
10798
10799 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10800 if (!ret)
10801 ret = drm_atomic_commit(state);
10802 }
10803
10804 if (ret == -EDEADLK) {
10805 drm_modeset_backoff(state->acquire_ctx);
10806 drm_atomic_state_clear(state);
10807 goto retry;
10808 }
10809
0853695c 10810 drm_atomic_state_put(state);
5a21b665
DV
10811
10812 if (ret == 0 && event) {
10813 spin_lock_irq(&dev->event_lock);
10814 drm_crtc_send_vblank_event(crtc, event);
10815 spin_unlock_irq(&dev->event_lock);
10816 }
10817 }
10818 return ret;
10819}
10820
10821
10822/**
10823 * intel_wm_need_update - Check whether watermarks need updating
10824 * @plane: drm plane
10825 * @state: new plane state
10826 *
10827 * Check current plane state versus the new one to determine whether
10828 * watermarks need to be recalculated.
10829 *
10830 * Returns true or false.
10831 */
10832static bool intel_wm_need_update(struct drm_plane *plane,
10833 struct drm_plane_state *state)
10834{
10835 struct intel_plane_state *new = to_intel_plane_state(state);
10836 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10837
10838 /* Update watermarks on tiling or size changes. */
936e71e3 10839 if (new->base.visible != cur->base.visible)
5a21b665
DV
10840 return true;
10841
10842 if (!cur->base.fb || !new->base.fb)
10843 return false;
10844
bae781b2 10845 if (cur->base.fb->modifier != new->base.fb->modifier ||
5a21b665 10846 cur->base.rotation != new->base.rotation ||
936e71e3
VS
10847 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10848 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10849 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10850 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
10851 return true;
10852
10853 return false;
10854}
10855
10856static bool needs_scaling(struct intel_plane_state *state)
10857{
936e71e3
VS
10858 int src_w = drm_rect_width(&state->base.src) >> 16;
10859 int src_h = drm_rect_height(&state->base.src) >> 16;
10860 int dst_w = drm_rect_width(&state->base.dst);
10861 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
10862
10863 return (src_w != dst_w || src_h != dst_h);
10864}
d21fbe87 10865
da20eabd
ML
10866int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10867 struct drm_plane_state *plane_state)
10868{
ab1d3a0e 10869 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
10870 struct drm_crtc *crtc = crtc_state->crtc;
10871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10872 struct drm_plane *plane = plane_state->plane;
10873 struct drm_device *dev = crtc->dev;
ed4a6a7c 10874 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
10875 struct intel_plane_state *old_plane_state =
10876 to_intel_plane_state(plane->state);
da20eabd
ML
10877 bool mode_changed = needs_modeset(crtc_state);
10878 bool was_crtc_enabled = crtc->state->active;
10879 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
10880 bool turn_off, turn_on, visible, was_visible;
10881 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 10882 int ret;
da20eabd 10883
55b8f2a7 10884 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
10885 ret = skl_update_scaler_plane(
10886 to_intel_crtc_state(crtc_state),
10887 to_intel_plane_state(plane_state));
10888 if (ret)
10889 return ret;
10890 }
10891
936e71e3 10892 was_visible = old_plane_state->base.visible;
1d4258db 10893 visible = plane_state->visible;
da20eabd
ML
10894
10895 if (!was_crtc_enabled && WARN_ON(was_visible))
10896 was_visible = false;
10897
35c08f43
ML
10898 /*
10899 * Visibility is calculated as if the crtc was on, but
10900 * after scaler setup everything depends on it being off
10901 * when the crtc isn't active.
f818ffea
VS
10902 *
10903 * FIXME this is wrong for watermarks. Watermarks should also
10904 * be computed as if the pipe would be active. Perhaps move
10905 * per-plane wm computation to the .check_plane() hook, and
10906 * only combine the results from all planes in the current place?
35c08f43
ML
10907 */
10908 if (!is_crtc_enabled)
1d4258db 10909 plane_state->visible = visible = false;
da20eabd
ML
10910
10911 if (!was_visible && !visible)
10912 return 0;
10913
e8861675
ML
10914 if (fb != old_plane_state->base.fb)
10915 pipe_config->fb_changed = true;
10916
da20eabd
ML
10917 turn_off = was_visible && (!visible || mode_changed);
10918 turn_on = visible && (!was_visible || mode_changed);
10919
72660ce0 10920 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
10921 intel_crtc->base.base.id,
10922 intel_crtc->base.name,
72660ce0
VS
10923 plane->base.id, plane->name,
10924 fb ? fb->base.id : -1);
da20eabd 10925
72660ce0
VS
10926 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
10927 plane->base.id, plane->name,
10928 was_visible, visible,
da20eabd
ML
10929 turn_off, turn_on, mode_changed);
10930
caed361d
VS
10931 if (turn_on) {
10932 pipe_config->update_wm_pre = true;
10933
10934 /* must disable cxsr around plane enable/disable */
10935 if (plane->type != DRM_PLANE_TYPE_CURSOR)
10936 pipe_config->disable_cxsr = true;
10937 } else if (turn_off) {
10938 pipe_config->update_wm_post = true;
92826fcd 10939
852eb00d 10940 /* must disable cxsr around plane enable/disable */
e8861675 10941 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 10942 pipe_config->disable_cxsr = true;
852eb00d 10943 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
10944 /* FIXME bollocks */
10945 pipe_config->update_wm_pre = true;
10946 pipe_config->update_wm_post = true;
852eb00d 10947 }
da20eabd 10948
ed4a6a7c 10949 /* Pre-gen9 platforms need two-step watermark updates */
caed361d 10950 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
6315b5d3 10951 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
10952 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
10953
8be6ca85 10954 if (visible || was_visible)
cd202f69 10955 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 10956
31ae71fc
ML
10957 /*
10958 * WaCxSRDisabledForSpriteScaling:ivb
10959 *
10960 * cstate->update_wm was already set above, so this flag will
10961 * take effect when we commit and program watermarks.
10962 */
fd6b8f43 10963 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
10964 needs_scaling(to_intel_plane_state(plane_state)) &&
10965 !needs_scaling(old_plane_state))
10966 pipe_config->disable_lp_wm = true;
d21fbe87 10967
da20eabd
ML
10968 return 0;
10969}
10970
6d3a1ce7
ML
10971static bool encoders_cloneable(const struct intel_encoder *a,
10972 const struct intel_encoder *b)
10973{
10974 /* masks could be asymmetric, so check both ways */
10975 return a == b || (a->cloneable & (1 << b->type) &&
10976 b->cloneable & (1 << a->type));
10977}
10978
10979static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10980 struct intel_crtc *crtc,
10981 struct intel_encoder *encoder)
10982{
10983 struct intel_encoder *source_encoder;
10984 struct drm_connector *connector;
10985 struct drm_connector_state *connector_state;
10986 int i;
10987
10988 for_each_connector_in_state(state, connector, connector_state, i) {
10989 if (connector_state->crtc != &crtc->base)
10990 continue;
10991
10992 source_encoder =
10993 to_intel_encoder(connector_state->best_encoder);
10994 if (!encoders_cloneable(encoder, source_encoder))
10995 return false;
10996 }
10997
10998 return true;
10999}
11000
6d3a1ce7
ML
11001static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11002 struct drm_crtc_state *crtc_state)
11003{
cf5a15be 11004 struct drm_device *dev = crtc->dev;
fac5e23e 11005 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 11006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11007 struct intel_crtc_state *pipe_config =
11008 to_intel_crtc_state(crtc_state);
6d3a1ce7 11009 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11010 int ret;
6d3a1ce7
ML
11011 bool mode_changed = needs_modeset(crtc_state);
11012
852eb00d 11013 if (mode_changed && !crtc_state->active)
caed361d 11014 pipe_config->update_wm_post = true;
eddfcbcd 11015
ad421372
ML
11016 if (mode_changed && crtc_state->enable &&
11017 dev_priv->display.crtc_compute_clock &&
8106ddbd 11018 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
11019 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11020 pipe_config);
11021 if (ret)
11022 return ret;
11023 }
11024
82cf435b
LL
11025 if (crtc_state->color_mgmt_changed) {
11026 ret = intel_color_check(crtc, crtc_state);
11027 if (ret)
11028 return ret;
e7852a4b
LL
11029
11030 /*
11031 * Changing color management on Intel hardware is
11032 * handled as part of planes update.
11033 */
11034 crtc_state->planes_changed = true;
82cf435b
LL
11035 }
11036
e435d6e5 11037 ret = 0;
86c8bbbe 11038 if (dev_priv->display.compute_pipe_wm) {
e3bddded 11039 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
11040 if (ret) {
11041 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11042 return ret;
11043 }
11044 }
11045
11046 if (dev_priv->display.compute_intermediate_wm &&
11047 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11048 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11049 return 0;
11050
11051 /*
11052 * Calculate 'intermediate' watermarks that satisfy both the
11053 * old state and the new state. We can program these
11054 * immediately.
11055 */
6315b5d3 11056 ret = dev_priv->display.compute_intermediate_wm(dev,
ed4a6a7c
MR
11057 intel_crtc,
11058 pipe_config);
11059 if (ret) {
11060 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 11061 return ret;
ed4a6a7c 11062 }
e3d5457c
VS
11063 } else if (dev_priv->display.compute_intermediate_wm) {
11064 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11065 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
11066 }
11067
6315b5d3 11068 if (INTEL_GEN(dev_priv) >= 9) {
e435d6e5
ML
11069 if (mode_changed)
11070 ret = skl_update_scaler_crtc(pipe_config);
11071
11072 if (!ret)
11073 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11074 pipe_config);
11075 }
11076
11077 return ret;
6d3a1ce7
ML
11078}
11079
65b38e0d 11080static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 11081 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
11082 .atomic_begin = intel_begin_crtc_commit,
11083 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11084 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11085};
11086
d29b2f9d
ACO
11087static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11088{
11089 struct intel_connector *connector;
11090
11091 for_each_intel_connector(dev, connector) {
8863dc7f
DV
11092 if (connector->base.state->crtc)
11093 drm_connector_unreference(&connector->base);
11094
d29b2f9d
ACO
11095 if (connector->base.encoder) {
11096 connector->base.state->best_encoder =
11097 connector->base.encoder;
11098 connector->base.state->crtc =
11099 connector->base.encoder->crtc;
8863dc7f
DV
11100
11101 drm_connector_reference(&connector->base);
d29b2f9d
ACO
11102 } else {
11103 connector->base.state->best_encoder = NULL;
11104 connector->base.state->crtc = NULL;
11105 }
11106 }
11107}
11108
050f7aeb 11109static void
eba905b2 11110connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11111 struct intel_crtc_state *pipe_config)
050f7aeb 11112{
6a2a5c5d 11113 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
11114 int bpp = pipe_config->pipe_bpp;
11115
11116 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
11117 connector->base.base.id,
11118 connector->base.name);
050f7aeb
DV
11119
11120 /* Don't use an invalid EDID bpc value */
6a2a5c5d 11121 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 11122 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
11123 bpp, info->bpc * 3);
11124 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
11125 }
11126
196f954e 11127 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 11128 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
11129 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11130 bpp);
11131 pipe_config->pipe_bpp = 24;
050f7aeb
DV
11132 }
11133}
11134
4e53c2e0 11135static int
050f7aeb 11136compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11137 struct intel_crtc_state *pipe_config)
4e53c2e0 11138{
9beb5fea 11139 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 11140 struct drm_atomic_state *state;
da3ced29
ACO
11141 struct drm_connector *connector;
11142 struct drm_connector_state *connector_state;
1486017f 11143 int bpp, i;
4e53c2e0 11144
9beb5fea
TU
11145 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11146 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 11147 bpp = 10*3;
9beb5fea 11148 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
11149 bpp = 12*3;
11150 else
11151 bpp = 8*3;
11152
4e53c2e0 11153
4e53c2e0
DV
11154 pipe_config->pipe_bpp = bpp;
11155
1486017f
ACO
11156 state = pipe_config->base.state;
11157
4e53c2e0 11158 /* Clamp display bpp to EDID value */
da3ced29
ACO
11159 for_each_connector_in_state(state, connector, connector_state, i) {
11160 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11161 continue;
11162
da3ced29
ACO
11163 connected_sink_compute_bpp(to_intel_connector(connector),
11164 pipe_config);
4e53c2e0
DV
11165 }
11166
11167 return bpp;
11168}
11169
644db711
DV
11170static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11171{
11172 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11173 "type: 0x%x flags: 0x%x\n",
1342830c 11174 mode->crtc_clock,
644db711
DV
11175 mode->crtc_hdisplay, mode->crtc_hsync_start,
11176 mode->crtc_hsync_end, mode->crtc_htotal,
11177 mode->crtc_vdisplay, mode->crtc_vsync_start,
11178 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11179}
11180
f6982332
TU
11181static inline void
11182intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
a4309657 11183 unsigned int lane_count, struct intel_link_m_n *m_n)
f6982332 11184{
a4309657
TU
11185 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11186 id, lane_count,
f6982332
TU
11187 m_n->gmch_m, m_n->gmch_n,
11188 m_n->link_m, m_n->link_n, m_n->tu);
11189}
11190
c0b03411 11191static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11192 struct intel_crtc_state *pipe_config,
c0b03411
DV
11193 const char *context)
11194{
6a60cd87 11195 struct drm_device *dev = crtc->base.dev;
4f8036a2 11196 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
11197 struct drm_plane *plane;
11198 struct intel_plane *intel_plane;
11199 struct intel_plane_state *state;
11200 struct drm_framebuffer *fb;
11201
66766e4f
TU
11202 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11203 crtc->base.base.id, crtc->base.name, context);
c0b03411 11204
2c89429e
TU
11205 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11206 transcoder_name(pipe_config->cpu_transcoder),
c0b03411 11207 pipe_config->pipe_bpp, pipe_config->dither);
a4309657
TU
11208
11209 if (pipe_config->has_pch_encoder)
11210 intel_dump_m_n_config(pipe_config, "fdi",
11211 pipe_config->fdi_lanes,
11212 &pipe_config->fdi_m_n);
f6982332
TU
11213
11214 if (intel_crtc_has_dp_encoder(pipe_config)) {
a4309657
TU
11215 intel_dump_m_n_config(pipe_config, "dp m_n",
11216 pipe_config->lane_count, &pipe_config->dp_m_n);
d806e682
TU
11217 if (pipe_config->has_drrs)
11218 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11219 pipe_config->lane_count,
11220 &pipe_config->dp_m2_n2);
f6982332 11221 }
b95af8be 11222
55072d19 11223 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
2c89429e 11224 pipe_config->has_audio, pipe_config->has_infoframe);
55072d19 11225
c0b03411 11226 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11227 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11228 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11229 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11230 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
a7d1b3f4 11231 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
2c89429e 11232 pipe_config->port_clock,
a7d1b3f4
VS
11233 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11234 pipe_config->pixel_rate);
dd2f616d
TU
11235
11236 if (INTEL_GEN(dev_priv) >= 9)
11237 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11238 crtc->num_scalers,
11239 pipe_config->scaler_state.scaler_users,
11240 pipe_config->scaler_state.scaler_id);
a74f8375
TU
11241
11242 if (HAS_GMCH_DISPLAY(dev_priv))
11243 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11244 pipe_config->gmch_pfit.control,
11245 pipe_config->gmch_pfit.pgm_ratios,
11246 pipe_config->gmch_pfit.lvds_border_bits);
11247 else
11248 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11249 pipe_config->pch_pfit.pos,
11250 pipe_config->pch_pfit.size,
08c4d7fc 11251 enableddisabled(pipe_config->pch_pfit.enabled));
a74f8375 11252
2c89429e
TU
11253 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11254 pipe_config->ips_enabled, pipe_config->double_wide);
6a60cd87 11255
f50b79f0 11256 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
415ff0f6 11257
6a60cd87
CK
11258 DRM_DEBUG_KMS("planes on this crtc\n");
11259 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
b3c11ac2 11260 struct drm_format_name_buf format_name;
6a60cd87
CK
11261 intel_plane = to_intel_plane(plane);
11262 if (intel_plane->pipe != crtc->pipe)
11263 continue;
11264
11265 state = to_intel_plane_state(plane->state);
11266 fb = state->base.fb;
11267 if (!fb) {
1d577e02
VS
11268 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11269 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
11270 continue;
11271 }
11272
dd2f616d
TU
11273 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11274 plane->base.id, plane->name,
b3c11ac2 11275 fb->base.id, fb->width, fb->height,
438b74a5 11276 drm_get_format_name(fb->format->format, &format_name));
dd2f616d
TU
11277 if (INTEL_GEN(dev_priv) >= 9)
11278 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11279 state->scaler_id,
11280 state->base.src.x1 >> 16,
11281 state->base.src.y1 >> 16,
11282 drm_rect_width(&state->base.src) >> 16,
11283 drm_rect_height(&state->base.src) >> 16,
11284 state->base.dst.x1, state->base.dst.y1,
11285 drm_rect_width(&state->base.dst),
11286 drm_rect_height(&state->base.dst));
6a60cd87 11287 }
c0b03411
DV
11288}
11289
5448a00d 11290static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 11291{
5448a00d 11292 struct drm_device *dev = state->dev;
da3ced29 11293 struct drm_connector *connector;
00f0b378 11294 unsigned int used_ports = 0;
477321e0 11295 unsigned int used_mst_ports = 0;
00f0b378
VS
11296
11297 /*
11298 * Walk the connector list instead of the encoder
11299 * list to detect the problem on ddi platforms
11300 * where there's just one encoder per digital port.
11301 */
0bff4858
VS
11302 drm_for_each_connector(connector, dev) {
11303 struct drm_connector_state *connector_state;
11304 struct intel_encoder *encoder;
11305
11306 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11307 if (!connector_state)
11308 connector_state = connector->state;
11309
5448a00d 11310 if (!connector_state->best_encoder)
00f0b378
VS
11311 continue;
11312
5448a00d
ACO
11313 encoder = to_intel_encoder(connector_state->best_encoder);
11314
11315 WARN_ON(!connector_state->crtc);
00f0b378
VS
11316
11317 switch (encoder->type) {
11318 unsigned int port_mask;
11319 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 11320 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 11321 break;
cca0502b 11322 case INTEL_OUTPUT_DP:
00f0b378
VS
11323 case INTEL_OUTPUT_HDMI:
11324 case INTEL_OUTPUT_EDP:
11325 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11326
11327 /* the same port mustn't appear more than once */
11328 if (used_ports & port_mask)
11329 return false;
11330
11331 used_ports |= port_mask;
477321e0
VS
11332 break;
11333 case INTEL_OUTPUT_DP_MST:
11334 used_mst_ports |=
11335 1 << enc_to_mst(&encoder->base)->primary->port;
11336 break;
00f0b378
VS
11337 default:
11338 break;
11339 }
11340 }
11341
477321e0
VS
11342 /* can't mix MST and SST/HDMI on the same port */
11343 if (used_ports & used_mst_ports)
11344 return false;
11345
00f0b378
VS
11346 return true;
11347}
11348
83a57153
ACO
11349static void
11350clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11351{
11352 struct drm_crtc_state tmp_state;
663a3640 11353 struct intel_crtc_scaler_state scaler_state;
4978cc93 11354 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 11355 struct intel_shared_dpll *shared_dpll;
c4e2d043 11356 bool force_thru;
83a57153 11357
7546a384
ACO
11358 /* FIXME: before the switch to atomic started, a new pipe_config was
11359 * kzalloc'd. Code that depends on any field being zero should be
11360 * fixed, so that the crtc_state can be safely duplicated. For now,
11361 * only fields that are know to not cause problems are preserved. */
11362
83a57153 11363 tmp_state = crtc_state->base;
663a3640 11364 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
11365 shared_dpll = crtc_state->shared_dpll;
11366 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 11367 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 11368
83a57153 11369 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 11370
83a57153 11371 crtc_state->base = tmp_state;
663a3640 11372 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
11373 crtc_state->shared_dpll = shared_dpll;
11374 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 11375 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
11376}
11377
548ee15b 11378static int
b8cecdf5 11379intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 11380 struct intel_crtc_state *pipe_config)
ee7b9f93 11381{
b359283a 11382 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 11383 struct intel_encoder *encoder;
da3ced29 11384 struct drm_connector *connector;
0b901879 11385 struct drm_connector_state *connector_state;
d328c9d7 11386 int base_bpp, ret = -EINVAL;
0b901879 11387 int i;
e29c22c0 11388 bool retry = true;
ee7b9f93 11389
83a57153 11390 clear_intel_crtc_state(pipe_config);
7758a113 11391
e143a21c
DV
11392 pipe_config->cpu_transcoder =
11393 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 11394
2960bc9c
ID
11395 /*
11396 * Sanitize sync polarity flags based on requested ones. If neither
11397 * positive or negative polarity is requested, treat this as meaning
11398 * negative polarity.
11399 */
2d112de7 11400 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11401 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 11402 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 11403
2d112de7 11404 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11405 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 11406 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 11407
d328c9d7
DV
11408 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11409 pipe_config);
11410 if (base_bpp < 0)
4e53c2e0
DV
11411 goto fail;
11412
e41a56be
VS
11413 /*
11414 * Determine the real pipe dimensions. Note that stereo modes can
11415 * increase the actual pipe size due to the frame doubling and
11416 * insertion of additional space for blanks between the frame. This
11417 * is stored in the crtc timings. We use the requested mode to do this
11418 * computation to clearly distinguish it from the adjusted mode, which
11419 * can be changed by the connectors in the below retry loop.
11420 */
196cd5d3 11421 drm_mode_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
11422 &pipe_config->pipe_src_w,
11423 &pipe_config->pipe_src_h);
e41a56be 11424
253c84c8
VS
11425 for_each_connector_in_state(state, connector, connector_state, i) {
11426 if (connector_state->crtc != crtc)
11427 continue;
11428
11429 encoder = to_intel_encoder(connector_state->best_encoder);
11430
e25148d0
VS
11431 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11432 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11433 goto fail;
11434 }
11435
253c84c8
VS
11436 /*
11437 * Determine output_types before calling the .compute_config()
11438 * hooks so that the hooks can use this information safely.
11439 */
11440 pipe_config->output_types |= 1 << encoder->type;
11441 }
11442
e29c22c0 11443encoder_retry:
ef1b460d 11444 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 11445 pipe_config->port_clock = 0;
ef1b460d 11446 pipe_config->pixel_multiplier = 1;
ff9a6750 11447
135c81b8 11448 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
11449 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11450 CRTC_STEREO_DOUBLE);
135c81b8 11451
7758a113
DV
11452 /* Pass our mode to the connectors and the CRTC to give them a chance to
11453 * adjust it according to limitations or connector properties, and also
11454 * a chance to reject the mode entirely.
47f1c6c9 11455 */
da3ced29 11456 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 11457 if (connector_state->crtc != crtc)
7758a113 11458 continue;
7ae89233 11459
0b901879
ACO
11460 encoder = to_intel_encoder(connector_state->best_encoder);
11461
0a478c27 11462 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 11463 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
11464 goto fail;
11465 }
ee7b9f93 11466 }
47f1c6c9 11467
ff9a6750
DV
11468 /* Set default port clock if not overwritten by the encoder. Needs to be
11469 * done afterwards in case the encoder adjusts the mode. */
11470 if (!pipe_config->port_clock)
2d112de7 11471 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 11472 * pipe_config->pixel_multiplier;
ff9a6750 11473
a43f6e0f 11474 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 11475 if (ret < 0) {
7758a113
DV
11476 DRM_DEBUG_KMS("CRTC fixup failed\n");
11477 goto fail;
ee7b9f93 11478 }
e29c22c0
DV
11479
11480 if (ret == RETRY) {
11481 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11482 ret = -EINVAL;
11483 goto fail;
11484 }
11485
11486 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11487 retry = false;
11488 goto encoder_retry;
11489 }
11490
e8fa4270 11491 /* Dithering seems to not pass-through bits correctly when it should, so
611032bf
MN
11492 * only enable it on 6bpc panels and when its not a compliance
11493 * test requesting 6bpc video pattern.
11494 */
11495 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11496 !pipe_config->dither_force_disable;
62f0ace5 11497 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 11498 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 11499
7758a113 11500fail:
548ee15b 11501 return ret;
ee7b9f93 11502}
47f1c6c9 11503
ea9d758d 11504static void
4740b0f2 11505intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 11506{
0a9ab303
ACO
11507 struct drm_crtc *crtc;
11508 struct drm_crtc_state *crtc_state;
8a75d157 11509 int i;
ea9d758d 11510
7668851f 11511 /* Double check state. */
8a75d157 11512 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 11513 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
11514
11515 /* Update hwmode for vblank functions */
11516 if (crtc->state->active)
11517 crtc->hwmode = crtc->state->adjusted_mode;
11518 else
11519 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
11520
11521 /*
11522 * Update legacy state to satisfy fbc code. This can
11523 * be removed when fbc uses the atomic state.
11524 */
11525 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11526 struct drm_plane_state *plane_state = crtc->primary->state;
11527
11528 crtc->primary->fb = plane_state->fb;
11529 crtc->x = plane_state->src_x >> 16;
11530 crtc->y = plane_state->src_y >> 16;
11531 }
ea9d758d 11532 }
ea9d758d
DV
11533}
11534
3bd26263 11535static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 11536{
3bd26263 11537 int diff;
f1f644dc
JB
11538
11539 if (clock1 == clock2)
11540 return true;
11541
11542 if (!clock1 || !clock2)
11543 return false;
11544
11545 diff = abs(clock1 - clock2);
11546
11547 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11548 return true;
11549
11550 return false;
11551}
11552
cfb23ed6
ML
11553static bool
11554intel_compare_m_n(unsigned int m, unsigned int n,
11555 unsigned int m2, unsigned int n2,
11556 bool exact)
11557{
11558 if (m == m2 && n == n2)
11559 return true;
11560
11561 if (exact || !m || !n || !m2 || !n2)
11562 return false;
11563
11564 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11565
31d10b57
ML
11566 if (n > n2) {
11567 while (n > n2) {
cfb23ed6
ML
11568 m2 <<= 1;
11569 n2 <<= 1;
11570 }
31d10b57
ML
11571 } else if (n < n2) {
11572 while (n < n2) {
cfb23ed6
ML
11573 m <<= 1;
11574 n <<= 1;
11575 }
11576 }
11577
31d10b57
ML
11578 if (n != n2)
11579 return false;
11580
11581 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
11582}
11583
11584static bool
11585intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11586 struct intel_link_m_n *m2_n2,
11587 bool adjust)
11588{
11589 if (m_n->tu == m2_n2->tu &&
11590 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11591 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11592 intel_compare_m_n(m_n->link_m, m_n->link_n,
11593 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11594 if (adjust)
11595 *m2_n2 = *m_n;
11596
11597 return true;
11598 }
11599
11600 return false;
11601}
11602
4e8048f8
TU
11603static void __printf(3, 4)
11604pipe_config_err(bool adjust, const char *name, const char *format, ...)
11605{
11606 char *level;
11607 unsigned int category;
11608 struct va_format vaf;
11609 va_list args;
11610
11611 if (adjust) {
11612 level = KERN_DEBUG;
11613 category = DRM_UT_KMS;
11614 } else {
11615 level = KERN_ERR;
11616 category = DRM_UT_NONE;
11617 }
11618
11619 va_start(args, format);
11620 vaf.fmt = format;
11621 vaf.va = &args;
11622
11623 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11624
11625 va_end(args);
11626}
11627
0e8ffe1b 11628static bool
6315b5d3 11629intel_pipe_config_compare(struct drm_i915_private *dev_priv,
5cec258b 11630 struct intel_crtc_state *current_config,
cfb23ed6
ML
11631 struct intel_crtc_state *pipe_config,
11632 bool adjust)
0e8ffe1b 11633{
cfb23ed6
ML
11634 bool ret = true;
11635
66e985c0
DV
11636#define PIPE_CONF_CHECK_X(name) \
11637 if (current_config->name != pipe_config->name) { \
4e8048f8 11638 pipe_config_err(adjust, __stringify(name), \
66e985c0
DV
11639 "(expected 0x%08x, found 0x%08x)\n", \
11640 current_config->name, \
11641 pipe_config->name); \
cfb23ed6 11642 ret = false; \
66e985c0
DV
11643 }
11644
08a24034
DV
11645#define PIPE_CONF_CHECK_I(name) \
11646 if (current_config->name != pipe_config->name) { \
4e8048f8 11647 pipe_config_err(adjust, __stringify(name), \
08a24034
DV
11648 "(expected %i, found %i)\n", \
11649 current_config->name, \
11650 pipe_config->name); \
cfb23ed6
ML
11651 ret = false; \
11652 }
11653
8106ddbd
ACO
11654#define PIPE_CONF_CHECK_P(name) \
11655 if (current_config->name != pipe_config->name) { \
4e8048f8 11656 pipe_config_err(adjust, __stringify(name), \
8106ddbd
ACO
11657 "(expected %p, found %p)\n", \
11658 current_config->name, \
11659 pipe_config->name); \
11660 ret = false; \
11661 }
11662
cfb23ed6
ML
11663#define PIPE_CONF_CHECK_M_N(name) \
11664 if (!intel_compare_link_m_n(&current_config->name, \
11665 &pipe_config->name,\
11666 adjust)) { \
4e8048f8 11667 pipe_config_err(adjust, __stringify(name), \
cfb23ed6
ML
11668 "(expected tu %i gmch %i/%i link %i/%i, " \
11669 "found tu %i, gmch %i/%i link %i/%i)\n", \
11670 current_config->name.tu, \
11671 current_config->name.gmch_m, \
11672 current_config->name.gmch_n, \
11673 current_config->name.link_m, \
11674 current_config->name.link_n, \
11675 pipe_config->name.tu, \
11676 pipe_config->name.gmch_m, \
11677 pipe_config->name.gmch_n, \
11678 pipe_config->name.link_m, \
11679 pipe_config->name.link_n); \
11680 ret = false; \
11681 }
11682
55c561a7
DV
11683/* This is required for BDW+ where there is only one set of registers for
11684 * switching between high and low RR.
11685 * This macro can be used whenever a comparison has to be made between one
11686 * hw state and multiple sw state variables.
11687 */
cfb23ed6
ML
11688#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11689 if (!intel_compare_link_m_n(&current_config->name, \
11690 &pipe_config->name, adjust) && \
11691 !intel_compare_link_m_n(&current_config->alt_name, \
11692 &pipe_config->name, adjust)) { \
4e8048f8 11693 pipe_config_err(adjust, __stringify(name), \
cfb23ed6
ML
11694 "(expected tu %i gmch %i/%i link %i/%i, " \
11695 "or tu %i gmch %i/%i link %i/%i, " \
11696 "found tu %i, gmch %i/%i link %i/%i)\n", \
11697 current_config->name.tu, \
11698 current_config->name.gmch_m, \
11699 current_config->name.gmch_n, \
11700 current_config->name.link_m, \
11701 current_config->name.link_n, \
11702 current_config->alt_name.tu, \
11703 current_config->alt_name.gmch_m, \
11704 current_config->alt_name.gmch_n, \
11705 current_config->alt_name.link_m, \
11706 current_config->alt_name.link_n, \
11707 pipe_config->name.tu, \
11708 pipe_config->name.gmch_m, \
11709 pipe_config->name.gmch_n, \
11710 pipe_config->name.link_m, \
11711 pipe_config->name.link_n); \
11712 ret = false; \
88adfff1
DV
11713 }
11714
1bd1bd80
DV
11715#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11716 if ((current_config->name ^ pipe_config->name) & (mask)) { \
4e8048f8
TU
11717 pipe_config_err(adjust, __stringify(name), \
11718 "(%x) (expected %i, found %i)\n", \
11719 (mask), \
1bd1bd80
DV
11720 current_config->name & (mask), \
11721 pipe_config->name & (mask)); \
cfb23ed6 11722 ret = false; \
1bd1bd80
DV
11723 }
11724
5e550656
VS
11725#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11726 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
4e8048f8 11727 pipe_config_err(adjust, __stringify(name), \
5e550656
VS
11728 "(expected %i, found %i)\n", \
11729 current_config->name, \
11730 pipe_config->name); \
cfb23ed6 11731 ret = false; \
5e550656
VS
11732 }
11733
bb760063
DV
11734#define PIPE_CONF_QUIRK(quirk) \
11735 ((current_config->quirks | pipe_config->quirks) & (quirk))
11736
eccb140b
DV
11737 PIPE_CONF_CHECK_I(cpu_transcoder);
11738
08a24034
DV
11739 PIPE_CONF_CHECK_I(has_pch_encoder);
11740 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 11741 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 11742
90a6b7b0 11743 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 11744 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be 11745
6315b5d3 11746 if (INTEL_GEN(dev_priv) < 8) {
cfb23ed6
ML
11747 PIPE_CONF_CHECK_M_N(dp_m_n);
11748
cfb23ed6
ML
11749 if (current_config->has_drrs)
11750 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11751 } else
11752 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 11753
253c84c8 11754 PIPE_CONF_CHECK_X(output_types);
a65347ba 11755
2d112de7
ACO
11756 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11757 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11758 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11759 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11760 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11761 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 11762
2d112de7
ACO
11763 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11764 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11765 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11766 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11767 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11768 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 11769
c93f54cf 11770 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 11771 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 11772 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 11773 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 11774 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 11775 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 11776
9ed109a7
DV
11777 PIPE_CONF_CHECK_I(has_audio);
11778
2d112de7 11779 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
11780 DRM_MODE_FLAG_INTERLACE);
11781
bb760063 11782 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 11783 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11784 DRM_MODE_FLAG_PHSYNC);
2d112de7 11785 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11786 DRM_MODE_FLAG_NHSYNC);
2d112de7 11787 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11788 DRM_MODE_FLAG_PVSYNC);
2d112de7 11789 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
11790 DRM_MODE_FLAG_NVSYNC);
11791 }
045ac3b5 11792
333b8ca8 11793 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a 11794 /* pfit ratios are autocomputed by the hw on gen4+ */
6315b5d3 11795 if (INTEL_GEN(dev_priv) < 4)
7f7d8dd6 11796 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 11797 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 11798
bfd16b2a
ML
11799 if (!adjust) {
11800 PIPE_CONF_CHECK_I(pipe_src_w);
11801 PIPE_CONF_CHECK_I(pipe_src_h);
11802
11803 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11804 if (current_config->pch_pfit.enabled) {
11805 PIPE_CONF_CHECK_X(pch_pfit.pos);
11806 PIPE_CONF_CHECK_X(pch_pfit.size);
11807 }
2fa2fe9a 11808
7aefe2b5 11809 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
a7d1b3f4 11810 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
7aefe2b5 11811 }
a1b2278e 11812
e59150dc 11813 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 11814 if (IS_HASWELL(dev_priv))
e59150dc 11815 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 11816
282740f7
VS
11817 PIPE_CONF_CHECK_I(double_wide);
11818
8106ddbd 11819 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 11820 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 11821 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
11822 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11823 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 11824 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 11825 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
11826 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11827 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11828 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 11829
47eacbab
VS
11830 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11831 PIPE_CONF_CHECK_X(dsi_pll.div);
11832
9beb5fea 11833 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
11834 PIPE_CONF_CHECK_I(pipe_bpp);
11835
2d112de7 11836 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 11837 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 11838
66e985c0 11839#undef PIPE_CONF_CHECK_X
08a24034 11840#undef PIPE_CONF_CHECK_I
8106ddbd 11841#undef PIPE_CONF_CHECK_P
1bd1bd80 11842#undef PIPE_CONF_CHECK_FLAGS
5e550656 11843#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 11844#undef PIPE_CONF_QUIRK
88adfff1 11845
cfb23ed6 11846 return ret;
0e8ffe1b
DV
11847}
11848
e3b247da
VS
11849static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11850 const struct intel_crtc_state *pipe_config)
11851{
11852 if (pipe_config->has_pch_encoder) {
21a727b3 11853 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
11854 &pipe_config->fdi_m_n);
11855 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11856
11857 /*
11858 * FDI already provided one idea for the dotclock.
11859 * Yell if the encoder disagrees.
11860 */
11861 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11862 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11863 fdi_dotclock, dotclock);
11864 }
11865}
11866
c0ead703
ML
11867static void verify_wm_state(struct drm_crtc *crtc,
11868 struct drm_crtc_state *new_state)
08db6652 11869{
6315b5d3 11870 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
08db6652 11871 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 11872 struct skl_pipe_wm hw_wm, *sw_wm;
11873 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11874 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
11875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11876 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 11877 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 11878
6315b5d3 11879 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
08db6652
DL
11880 return;
11881
3de8a14c 11882 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 11883 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 11884
08db6652
DL
11885 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11886 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11887
e7c84544 11888 /* planes */
8b364b41 11889 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 11890 hw_plane_wm = &hw_wm.planes[plane];
11891 sw_plane_wm = &sw_wm->planes[plane];
08db6652 11892
3de8a14c 11893 /* Watermarks */
11894 for (level = 0; level <= max_level; level++) {
11895 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11896 &sw_plane_wm->wm[level]))
11897 continue;
11898
11899 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11900 pipe_name(pipe), plane + 1, level,
11901 sw_plane_wm->wm[level].plane_en,
11902 sw_plane_wm->wm[level].plane_res_b,
11903 sw_plane_wm->wm[level].plane_res_l,
11904 hw_plane_wm->wm[level].plane_en,
11905 hw_plane_wm->wm[level].plane_res_b,
11906 hw_plane_wm->wm[level].plane_res_l);
11907 }
08db6652 11908
3de8a14c 11909 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11910 &sw_plane_wm->trans_wm)) {
11911 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11912 pipe_name(pipe), plane + 1,
11913 sw_plane_wm->trans_wm.plane_en,
11914 sw_plane_wm->trans_wm.plane_res_b,
11915 sw_plane_wm->trans_wm.plane_res_l,
11916 hw_plane_wm->trans_wm.plane_en,
11917 hw_plane_wm->trans_wm.plane_res_b,
11918 hw_plane_wm->trans_wm.plane_res_l);
11919 }
11920
11921 /* DDB */
11922 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11923 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11924
11925 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 11926 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 11927 pipe_name(pipe), plane + 1,
11928 sw_ddb_entry->start, sw_ddb_entry->end,
11929 hw_ddb_entry->start, hw_ddb_entry->end);
11930 }
e7c84544 11931 }
08db6652 11932
27082493
L
11933 /*
11934 * cursor
11935 * If the cursor plane isn't active, we may not have updated it's ddb
11936 * allocation. In that case since the ddb allocation will be updated
11937 * once the plane becomes visible, we can skip this check
11938 */
11939 if (intel_crtc->cursor_addr) {
3de8a14c 11940 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11941 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
11942
11943 /* Watermarks */
11944 for (level = 0; level <= max_level; level++) {
11945 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11946 &sw_plane_wm->wm[level]))
11947 continue;
11948
11949 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11950 pipe_name(pipe), level,
11951 sw_plane_wm->wm[level].plane_en,
11952 sw_plane_wm->wm[level].plane_res_b,
11953 sw_plane_wm->wm[level].plane_res_l,
11954 hw_plane_wm->wm[level].plane_en,
11955 hw_plane_wm->wm[level].plane_res_b,
11956 hw_plane_wm->wm[level].plane_res_l);
11957 }
11958
11959 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11960 &sw_plane_wm->trans_wm)) {
11961 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11962 pipe_name(pipe),
11963 sw_plane_wm->trans_wm.plane_en,
11964 sw_plane_wm->trans_wm.plane_res_b,
11965 sw_plane_wm->trans_wm.plane_res_l,
11966 hw_plane_wm->trans_wm.plane_en,
11967 hw_plane_wm->trans_wm.plane_res_b,
11968 hw_plane_wm->trans_wm.plane_res_l);
11969 }
11970
11971 /* DDB */
11972 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11973 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 11974
3de8a14c 11975 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 11976 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 11977 pipe_name(pipe),
3de8a14c 11978 sw_ddb_entry->start, sw_ddb_entry->end,
11979 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 11980 }
08db6652
DL
11981 }
11982}
11983
91d1b4bd 11984static void
677100ce
ML
11985verify_connector_state(struct drm_device *dev,
11986 struct drm_atomic_state *state,
11987 struct drm_crtc *crtc)
8af6cf88 11988{
35dd3c64 11989 struct drm_connector *connector;
677100ce
ML
11990 struct drm_connector_state *old_conn_state;
11991 int i;
8af6cf88 11992
677100ce 11993 for_each_connector_in_state(state, connector, old_conn_state, i) {
35dd3c64
ML
11994 struct drm_encoder *encoder = connector->encoder;
11995 struct drm_connector_state *state = connector->state;
ad3c558f 11996
e7c84544
ML
11997 if (state->crtc != crtc)
11998 continue;
11999
5a21b665 12000 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 12001
ad3c558f 12002 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12003 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12004 }
91d1b4bd
DV
12005}
12006
12007static void
c0ead703 12008verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
12009{
12010 struct intel_encoder *encoder;
12011 struct intel_connector *connector;
8af6cf88 12012
b2784e15 12013 for_each_intel_encoder(dev, encoder) {
8af6cf88 12014 bool enabled = false;
4d20cd86 12015 enum pipe pipe;
8af6cf88
DV
12016
12017 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12018 encoder->base.base.id,
8e329a03 12019 encoder->base.name);
8af6cf88 12020
3a3371ff 12021 for_each_intel_connector(dev, connector) {
4d20cd86 12022 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12023 continue;
12024 enabled = true;
ad3c558f
ML
12025
12026 I915_STATE_WARN(connector->base.state->crtc !=
12027 encoder->base.crtc,
12028 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12029 }
0e32b39c 12030
e2c719b7 12031 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12032 "encoder's enabled state mismatch "
12033 "(expected %i, found %i)\n",
12034 !!encoder->base.crtc, enabled);
7c60d198
ML
12035
12036 if (!encoder->base.crtc) {
4d20cd86 12037 bool active;
7c60d198 12038
4d20cd86
ML
12039 active = encoder->get_hw_state(encoder, &pipe);
12040 I915_STATE_WARN(active,
12041 "encoder detached but still enabled on pipe %c.\n",
12042 pipe_name(pipe));
7c60d198 12043 }
8af6cf88 12044 }
91d1b4bd
DV
12045}
12046
12047static void
c0ead703
ML
12048verify_crtc_state(struct drm_crtc *crtc,
12049 struct drm_crtc_state *old_crtc_state,
12050 struct drm_crtc_state *new_crtc_state)
91d1b4bd 12051{
e7c84544 12052 struct drm_device *dev = crtc->dev;
fac5e23e 12053 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 12054 struct intel_encoder *encoder;
e7c84544
ML
12055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12056 struct intel_crtc_state *pipe_config, *sw_config;
12057 struct drm_atomic_state *old_state;
12058 bool active;
045ac3b5 12059
e7c84544 12060 old_state = old_crtc_state->state;
ec2dc6a0 12061 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
12062 pipe_config = to_intel_crtc_state(old_crtc_state);
12063 memset(pipe_config, 0, sizeof(*pipe_config));
12064 pipe_config->base.crtc = crtc;
12065 pipe_config->base.state = old_state;
8af6cf88 12066
78108b7c 12067 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 12068
e7c84544 12069 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 12070
e7c84544
ML
12071 /* hw state is inconsistent with the pipe quirk */
12072 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12073 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12074 active = new_crtc_state->active;
6c49f241 12075
e7c84544
ML
12076 I915_STATE_WARN(new_crtc_state->active != active,
12077 "crtc active state doesn't match with hw state "
12078 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 12079
e7c84544
ML
12080 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12081 "transitional active state does not match atomic hw state "
12082 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 12083
e7c84544
ML
12084 for_each_encoder_on_crtc(dev, crtc, encoder) {
12085 enum pipe pipe;
4d20cd86 12086
e7c84544
ML
12087 active = encoder->get_hw_state(encoder, &pipe);
12088 I915_STATE_WARN(active != new_crtc_state->active,
12089 "[ENCODER:%i] active %i with crtc active %i\n",
12090 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 12091
e7c84544
ML
12092 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12093 "Encoder connected to wrong pipe %c\n",
12094 pipe_name(pipe));
4d20cd86 12095
253c84c8
VS
12096 if (active) {
12097 pipe_config->output_types |= 1 << encoder->type;
e7c84544 12098 encoder->get_config(encoder, pipe_config);
253c84c8 12099 }
e7c84544 12100 }
53d9f4e9 12101
a7d1b3f4
VS
12102 intel_crtc_compute_pixel_rate(pipe_config);
12103
e7c84544
ML
12104 if (!new_crtc_state->active)
12105 return;
cfb23ed6 12106
e7c84544 12107 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 12108
e7c84544 12109 sw_config = to_intel_crtc_state(crtc->state);
6315b5d3 12110 if (!intel_pipe_config_compare(dev_priv, sw_config,
e7c84544
ML
12111 pipe_config, false)) {
12112 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12113 intel_dump_pipe_config(intel_crtc, pipe_config,
12114 "[hw state]");
12115 intel_dump_pipe_config(intel_crtc, sw_config,
12116 "[sw state]");
8af6cf88
DV
12117 }
12118}
12119
91d1b4bd 12120static void
c0ead703
ML
12121verify_single_dpll_state(struct drm_i915_private *dev_priv,
12122 struct intel_shared_dpll *pll,
12123 struct drm_crtc *crtc,
12124 struct drm_crtc_state *new_state)
91d1b4bd 12125{
91d1b4bd 12126 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
12127 unsigned crtc_mask;
12128 bool active;
5358901f 12129
e7c84544 12130 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 12131
e7c84544 12132 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 12133
e7c84544 12134 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 12135
e7c84544
ML
12136 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12137 I915_STATE_WARN(!pll->on && pll->active_mask,
12138 "pll in active use but not on in sw tracking\n");
12139 I915_STATE_WARN(pll->on && !pll->active_mask,
12140 "pll is on but not used by any active crtc\n");
12141 I915_STATE_WARN(pll->on != active,
12142 "pll on state mismatch (expected %i, found %i)\n",
12143 pll->on, active);
12144 }
5358901f 12145
e7c84544 12146 if (!crtc) {
2c42e535 12147 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
e7c84544 12148 "more active pll users than references: %x vs %x\n",
2c42e535 12149 pll->active_mask, pll->state.crtc_mask);
5358901f 12150
e7c84544
ML
12151 return;
12152 }
12153
12154 crtc_mask = 1 << drm_crtc_index(crtc);
12155
12156 if (new_state->active)
12157 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12158 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12159 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12160 else
12161 I915_STATE_WARN(pll->active_mask & crtc_mask,
12162 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12163 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 12164
2c42e535 12165 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
e7c84544 12166 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
2c42e535 12167 crtc_mask, pll->state.crtc_mask);
66e985c0 12168
2c42e535 12169 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
e7c84544
ML
12170 &dpll_hw_state,
12171 sizeof(dpll_hw_state)),
12172 "pll hw state mismatch\n");
12173}
12174
12175static void
c0ead703
ML
12176verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12177 struct drm_crtc_state *old_crtc_state,
12178 struct drm_crtc_state *new_crtc_state)
e7c84544 12179{
fac5e23e 12180 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
12181 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12182 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12183
12184 if (new_state->shared_dpll)
c0ead703 12185 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
12186
12187 if (old_state->shared_dpll &&
12188 old_state->shared_dpll != new_state->shared_dpll) {
12189 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12190 struct intel_shared_dpll *pll = old_state->shared_dpll;
12191
12192 I915_STATE_WARN(pll->active_mask & crtc_mask,
12193 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12194 pipe_name(drm_crtc_index(crtc)));
2c42e535 12195 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
e7c84544
ML
12196 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12197 pipe_name(drm_crtc_index(crtc)));
5358901f 12198 }
8af6cf88
DV
12199}
12200
e7c84544 12201static void
c0ead703 12202intel_modeset_verify_crtc(struct drm_crtc *crtc,
677100ce
ML
12203 struct drm_atomic_state *state,
12204 struct drm_crtc_state *old_state,
12205 struct drm_crtc_state *new_state)
e7c84544 12206{
5a21b665
DV
12207 if (!needs_modeset(new_state) &&
12208 !to_intel_crtc_state(new_state)->update_pipe)
12209 return;
12210
c0ead703 12211 verify_wm_state(crtc, new_state);
677100ce 12212 verify_connector_state(crtc->dev, state, crtc);
c0ead703
ML
12213 verify_crtc_state(crtc, old_state, new_state);
12214 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
12215}
12216
12217static void
c0ead703 12218verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 12219{
fac5e23e 12220 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
12221 int i;
12222
12223 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 12224 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
12225}
12226
12227static void
677100ce
ML
12228intel_modeset_verify_disabled(struct drm_device *dev,
12229 struct drm_atomic_state *state)
e7c84544 12230{
c0ead703 12231 verify_encoder_state(dev);
677100ce 12232 verify_connector_state(dev, state, NULL);
c0ead703 12233 verify_disabled_dpll_state(dev);
e7c84544
ML
12234}
12235
80715b2f
VS
12236static void update_scanline_offset(struct intel_crtc *crtc)
12237{
4f8036a2 12238 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
12239
12240 /*
12241 * The scanline counter increments at the leading edge of hsync.
12242 *
12243 * On most platforms it starts counting from vtotal-1 on the
12244 * first active line. That means the scanline counter value is
12245 * always one less than what we would expect. Ie. just after
12246 * start of vblank, which also occurs at start of hsync (on the
12247 * last active line), the scanline counter will read vblank_start-1.
12248 *
12249 * On gen2 the scanline counter starts counting from 1 instead
12250 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12251 * to keep the value positive), instead of adding one.
12252 *
12253 * On HSW+ the behaviour of the scanline counter depends on the output
12254 * type. For DP ports it behaves like most other platforms, but on HDMI
12255 * there's an extra 1 line difference. So we need to add two instead of
12256 * one to the value.
12257 */
4f8036a2 12258 if (IS_GEN2(dev_priv)) {
124abe07 12259 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12260 int vtotal;
12261
124abe07
VS
12262 vtotal = adjusted_mode->crtc_vtotal;
12263 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12264 vtotal /= 2;
12265
12266 crtc->scanline_offset = vtotal - 1;
4f8036a2 12267 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 12268 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12269 crtc->scanline_offset = 2;
12270 } else
12271 crtc->scanline_offset = 1;
12272}
12273
ad421372 12274static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12275{
225da59b 12276 struct drm_device *dev = state->dev;
ed6739ef 12277 struct drm_i915_private *dev_priv = to_i915(dev);
0a9ab303
ACO
12278 struct drm_crtc *crtc;
12279 struct drm_crtc_state *crtc_state;
0a9ab303 12280 int i;
ed6739ef
ACO
12281
12282 if (!dev_priv->display.crtc_compute_clock)
ad421372 12283 return;
ed6739ef 12284
0a9ab303 12285 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 12286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
12287 struct intel_shared_dpll *old_dpll =
12288 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 12289
fb1a38a9 12290 if (!needs_modeset(crtc_state))
225da59b
ACO
12291 continue;
12292
8106ddbd 12293 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 12294
8106ddbd 12295 if (!old_dpll)
fb1a38a9 12296 continue;
0a9ab303 12297
a1c414ee 12298 intel_release_shared_dpll(old_dpll, intel_crtc, state);
ad421372 12299 }
ed6739ef
ACO
12300}
12301
99d736a2
ML
12302/*
12303 * This implements the workaround described in the "notes" section of the mode
12304 * set sequence documentation. When going from no pipes or single pipe to
12305 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12306 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12307 */
12308static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12309{
12310 struct drm_crtc_state *crtc_state;
12311 struct intel_crtc *intel_crtc;
12312 struct drm_crtc *crtc;
12313 struct intel_crtc_state *first_crtc_state = NULL;
12314 struct intel_crtc_state *other_crtc_state = NULL;
12315 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12316 int i;
12317
12318 /* look at all crtc's that are going to be enabled in during modeset */
12319 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12320 intel_crtc = to_intel_crtc(crtc);
12321
12322 if (!crtc_state->active || !needs_modeset(crtc_state))
12323 continue;
12324
12325 if (first_crtc_state) {
12326 other_crtc_state = to_intel_crtc_state(crtc_state);
12327 break;
12328 } else {
12329 first_crtc_state = to_intel_crtc_state(crtc_state);
12330 first_pipe = intel_crtc->pipe;
12331 }
12332 }
12333
12334 /* No workaround needed? */
12335 if (!first_crtc_state)
12336 return 0;
12337
12338 /* w/a possibly needed, check how many crtc's are already enabled. */
12339 for_each_intel_crtc(state->dev, intel_crtc) {
12340 struct intel_crtc_state *pipe_config;
12341
12342 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12343 if (IS_ERR(pipe_config))
12344 return PTR_ERR(pipe_config);
12345
12346 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12347
12348 if (!pipe_config->base.active ||
12349 needs_modeset(&pipe_config->base))
12350 continue;
12351
12352 /* 2 or more enabled crtcs means no need for w/a */
12353 if (enabled_pipe != INVALID_PIPE)
12354 return 0;
12355
12356 enabled_pipe = intel_crtc->pipe;
12357 }
12358
12359 if (enabled_pipe != INVALID_PIPE)
12360 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12361 else if (other_crtc_state)
12362 other_crtc_state->hsw_workaround_pipe = first_pipe;
12363
12364 return 0;
12365}
12366
8d96561a
VS
12367static int intel_lock_all_pipes(struct drm_atomic_state *state)
12368{
12369 struct drm_crtc *crtc;
12370
12371 /* Add all pipes to the state */
12372 for_each_crtc(state->dev, crtc) {
12373 struct drm_crtc_state *crtc_state;
12374
12375 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12376 if (IS_ERR(crtc_state))
12377 return PTR_ERR(crtc_state);
12378 }
12379
12380 return 0;
12381}
12382
27c329ed
ML
12383static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12384{
12385 struct drm_crtc *crtc;
27c329ed 12386
8d96561a
VS
12387 /*
12388 * Add all pipes to the state, and force
12389 * a modeset on all the active ones.
12390 */
27c329ed 12391 for_each_crtc(state->dev, crtc) {
9780aad5
VS
12392 struct drm_crtc_state *crtc_state;
12393 int ret;
12394
27c329ed
ML
12395 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12396 if (IS_ERR(crtc_state))
12397 return PTR_ERR(crtc_state);
12398
12399 if (!crtc_state->active || needs_modeset(crtc_state))
12400 continue;
12401
12402 crtc_state->mode_changed = true;
12403
12404 ret = drm_atomic_add_affected_connectors(state, crtc);
12405 if (ret)
9780aad5 12406 return ret;
27c329ed
ML
12407
12408 ret = drm_atomic_add_affected_planes(state, crtc);
12409 if (ret)
9780aad5 12410 return ret;
27c329ed
ML
12411 }
12412
9780aad5 12413 return 0;
27c329ed
ML
12414}
12415
c347a676 12416static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 12417{
565602d7 12418 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 12419 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
12420 struct drm_crtc *crtc;
12421 struct drm_crtc_state *crtc_state;
12422 int ret = 0, i;
054518dd 12423
b359283a
ML
12424 if (!check_digital_port_conflicts(state)) {
12425 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12426 return -EINVAL;
12427 }
12428
565602d7
ML
12429 intel_state->modeset = true;
12430 intel_state->active_crtcs = dev_priv->active_crtcs;
bb0f4aab
VS
12431 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12432 intel_state->cdclk.actual = dev_priv->cdclk.actual;
565602d7
ML
12433
12434 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12435 if (crtc_state->active)
12436 intel_state->active_crtcs |= 1 << i;
12437 else
12438 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
12439
12440 if (crtc_state->active != crtc->state->active)
12441 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
12442 }
12443
054518dd
ACO
12444 /*
12445 * See if the config requires any additional preparation, e.g.
12446 * to adjust global state with pipes off. We need to do this
12447 * here so we can get the modeset_pipe updated config for the new
12448 * mode set on this crtc. For other crtcs we need to use the
12449 * adjusted_mode bits in the crtc directly.
12450 */
27c329ed 12451 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed 12452 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
12453 if (ret < 0)
12454 return ret;
27c329ed 12455
8d96561a 12456 /*
bb0f4aab 12457 * Writes to dev_priv->cdclk.logical must protected by
8d96561a
VS
12458 * holding all the crtc locks, even if we don't end up
12459 * touching the hardware
12460 */
bb0f4aab
VS
12461 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12462 &intel_state->cdclk.logical)) {
8d96561a
VS
12463 ret = intel_lock_all_pipes(state);
12464 if (ret < 0)
12465 return ret;
12466 }
12467
12468 /* All pipes must be switched off while we change the cdclk. */
bb0f4aab
VS
12469 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12470 &intel_state->cdclk.actual)) {
27c329ed 12471 ret = intel_modeset_all_pipes(state);
8d96561a
VS
12472 if (ret < 0)
12473 return ret;
12474 }
e8788cbc 12475
bb0f4aab
VS
12476 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12477 intel_state->cdclk.logical.cdclk,
12478 intel_state->cdclk.actual.cdclk);
e0ca7a6b 12479 } else {
bb0f4aab 12480 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
e0ca7a6b 12481 }
054518dd 12482
ad421372 12483 intel_modeset_clear_plls(state);
054518dd 12484
565602d7 12485 if (IS_HASWELL(dev_priv))
ad421372 12486 return haswell_mode_set_planes_workaround(state);
99d736a2 12487
ad421372 12488 return 0;
c347a676
ACO
12489}
12490
aa363136
MR
12491/*
12492 * Handle calculation of various watermark data at the end of the atomic check
12493 * phase. The code here should be run after the per-crtc and per-plane 'check'
12494 * handlers to ensure that all derived state has been updated.
12495 */
55994c2c 12496static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
12497{
12498 struct drm_device *dev = state->dev;
98d39494 12499 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
12500
12501 /* Is there platform-specific watermark information to calculate? */
12502 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
12503 return dev_priv->display.compute_global_watermarks(state);
12504
12505 return 0;
aa363136
MR
12506}
12507
74c090b1
ML
12508/**
12509 * intel_atomic_check - validate state object
12510 * @dev: drm device
12511 * @state: state to validate
12512 */
12513static int intel_atomic_check(struct drm_device *dev,
12514 struct drm_atomic_state *state)
c347a676 12515{
dd8b3bdb 12516 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 12517 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
12518 struct drm_crtc *crtc;
12519 struct drm_crtc_state *crtc_state;
12520 int ret, i;
61333b60 12521 bool any_ms = false;
c347a676 12522
74c090b1 12523 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
12524 if (ret)
12525 return ret;
12526
c347a676 12527 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
12528 struct intel_crtc_state *pipe_config =
12529 to_intel_crtc_state(crtc_state);
1ed51de9
DV
12530
12531 /* Catch I915_MODE_FLAG_INHERITED */
12532 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12533 crtc_state->mode_changed = true;
cfb23ed6 12534
af4a879e 12535 if (!needs_modeset(crtc_state))
c347a676
ACO
12536 continue;
12537
af4a879e
DV
12538 if (!crtc_state->enable) {
12539 any_ms = true;
cfb23ed6 12540 continue;
af4a879e 12541 }
cfb23ed6 12542
26495481
DV
12543 /* FIXME: For only active_changed we shouldn't need to do any
12544 * state recomputation at all. */
12545
1ed51de9
DV
12546 ret = drm_atomic_add_affected_connectors(state, crtc);
12547 if (ret)
12548 return ret;
b359283a 12549
cfb23ed6 12550 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
12551 if (ret) {
12552 intel_dump_pipe_config(to_intel_crtc(crtc),
12553 pipe_config, "[failed]");
c347a676 12554 return ret;
25aa1c39 12555 }
c347a676 12556
73831236 12557 if (i915.fastboot &&
6315b5d3 12558 intel_pipe_config_compare(dev_priv,
cfb23ed6 12559 to_intel_crtc_state(crtc->state),
1ed51de9 12560 pipe_config, true)) {
26495481 12561 crtc_state->mode_changed = false;
bfd16b2a 12562 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
12563 }
12564
af4a879e 12565 if (needs_modeset(crtc_state))
26495481 12566 any_ms = true;
cfb23ed6 12567
af4a879e
DV
12568 ret = drm_atomic_add_affected_planes(state, crtc);
12569 if (ret)
12570 return ret;
61333b60 12571
26495481
DV
12572 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12573 needs_modeset(crtc_state) ?
12574 "[modeset]" : "[fastset]");
c347a676
ACO
12575 }
12576
61333b60
ML
12577 if (any_ms) {
12578 ret = intel_modeset_checks(state);
12579
12580 if (ret)
12581 return ret;
e0ca7a6b 12582 } else {
bb0f4aab 12583 intel_state->cdclk.logical = dev_priv->cdclk.logical;
e0ca7a6b 12584 }
76305b1a 12585
dd8b3bdb 12586 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
12587 if (ret)
12588 return ret;
12589
f51be2e0 12590 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 12591 return calc_watermark_data(state);
054518dd
ACO
12592}
12593
5008e874 12594static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 12595 struct drm_atomic_state *state)
5008e874 12596{
fac5e23e 12597 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874
ML
12598 struct drm_crtc_state *crtc_state;
12599 struct drm_crtc *crtc;
12600 int i, ret;
12601
5a21b665
DV
12602 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12603 if (state->legacy_cursor_update)
a6747b73
ML
12604 continue;
12605
5a21b665
DV
12606 ret = intel_crtc_wait_for_pending_flips(crtc);
12607 if (ret)
12608 return ret;
5008e874 12609
5a21b665
DV
12610 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12611 flush_workqueue(dev_priv->wq);
d55dbd06
ML
12612 }
12613
f935675f
ML
12614 ret = mutex_lock_interruptible(&dev->struct_mutex);
12615 if (ret)
12616 return ret;
12617
5008e874 12618 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 12619 mutex_unlock(&dev->struct_mutex);
7580d774 12620
5008e874
ML
12621 return ret;
12622}
12623
a2991414
ML
12624u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12625{
12626 struct drm_device *dev = crtc->base.dev;
12627
12628 if (!dev->max_vblank_count)
12629 return drm_accurate_vblank_count(&crtc->base);
12630
12631 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12632}
12633
5a21b665
DV
12634static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12635 struct drm_i915_private *dev_priv,
12636 unsigned crtc_mask)
e8861675 12637{
5a21b665
DV
12638 unsigned last_vblank_count[I915_MAX_PIPES];
12639 enum pipe pipe;
12640 int ret;
e8861675 12641
5a21b665
DV
12642 if (!crtc_mask)
12643 return;
e8861675 12644
5a21b665 12645 for_each_pipe(dev_priv, pipe) {
98187836
VS
12646 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12647 pipe);
e8861675 12648
5a21b665 12649 if (!((1 << pipe) & crtc_mask))
e8861675
ML
12650 continue;
12651
e2af48c6 12652 ret = drm_crtc_vblank_get(&crtc->base);
5a21b665
DV
12653 if (WARN_ON(ret != 0)) {
12654 crtc_mask &= ~(1 << pipe);
12655 continue;
e8861675
ML
12656 }
12657
e2af48c6 12658 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
e8861675
ML
12659 }
12660
5a21b665 12661 for_each_pipe(dev_priv, pipe) {
98187836
VS
12662 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12663 pipe);
5a21b665 12664 long lret;
e8861675 12665
5a21b665
DV
12666 if (!((1 << pipe) & crtc_mask))
12667 continue;
d55dbd06 12668
5a21b665
DV
12669 lret = wait_event_timeout(dev->vblank[pipe].queue,
12670 last_vblank_count[pipe] !=
e2af48c6 12671 drm_crtc_vblank_count(&crtc->base),
5a21b665 12672 msecs_to_jiffies(50));
d55dbd06 12673
5a21b665 12674 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 12675
e2af48c6 12676 drm_crtc_vblank_put(&crtc->base);
d55dbd06
ML
12677 }
12678}
12679
5a21b665 12680static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 12681{
5a21b665
DV
12682 /* fb updated, need to unpin old fb */
12683 if (crtc_state->fb_changed)
12684 return true;
a6747b73 12685
5a21b665
DV
12686 /* wm changes, need vblank before final wm's */
12687 if (crtc_state->update_wm_post)
12688 return true;
a6747b73 12689
5a21b665
DV
12690 /*
12691 * cxsr is re-enabled after vblank.
12692 * This is already handled by crtc_state->update_wm_post,
12693 * but added for clarity.
12694 */
12695 if (crtc_state->disable_cxsr)
12696 return true;
a6747b73 12697
5a21b665 12698 return false;
e8861675
ML
12699}
12700
896e5bb0
L
12701static void intel_update_crtc(struct drm_crtc *crtc,
12702 struct drm_atomic_state *state,
12703 struct drm_crtc_state *old_crtc_state,
12704 unsigned int *crtc_vblank_mask)
12705{
12706 struct drm_device *dev = crtc->dev;
12707 struct drm_i915_private *dev_priv = to_i915(dev);
12708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12709 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
12710 bool modeset = needs_modeset(crtc->state);
12711
12712 if (modeset) {
12713 update_scanline_offset(intel_crtc);
12714 dev_priv->display.crtc_enable(pipe_config, state);
12715 } else {
12716 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
12717 }
12718
12719 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12720 intel_fbc_enable(
12721 intel_crtc, pipe_config,
12722 to_intel_plane_state(crtc->primary->state));
12723 }
12724
12725 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12726
12727 if (needs_vblank_wait(pipe_config))
12728 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12729}
12730
12731static void intel_update_crtcs(struct drm_atomic_state *state,
12732 unsigned int *crtc_vblank_mask)
12733{
12734 struct drm_crtc *crtc;
12735 struct drm_crtc_state *old_crtc_state;
12736 int i;
12737
12738 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12739 if (!crtc->state->active)
12740 continue;
12741
12742 intel_update_crtc(crtc, state, old_crtc_state,
12743 crtc_vblank_mask);
12744 }
12745}
12746
27082493
L
12747static void skl_update_crtcs(struct drm_atomic_state *state,
12748 unsigned int *crtc_vblank_mask)
12749{
0f0f74bc 12750 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
12751 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12752 struct drm_crtc *crtc;
ce0ba283 12753 struct intel_crtc *intel_crtc;
27082493 12754 struct drm_crtc_state *old_crtc_state;
ce0ba283 12755 struct intel_crtc_state *cstate;
27082493
L
12756 unsigned int updated = 0;
12757 bool progress;
12758 enum pipe pipe;
5eff503b
ML
12759 int i;
12760
12761 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12762
12763 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
12764 /* ignore allocations for crtc's that have been turned off. */
12765 if (crtc->state->active)
12766 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
27082493
L
12767
12768 /*
12769 * Whenever the number of active pipes changes, we need to make sure we
12770 * update the pipes in the right order so that their ddb allocations
12771 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12772 * cause pipe underruns and other bad stuff.
12773 */
12774 do {
27082493
L
12775 progress = false;
12776
12777 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12778 bool vbl_wait = false;
12779 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
12780
12781 intel_crtc = to_intel_crtc(crtc);
12782 cstate = to_intel_crtc_state(crtc->state);
12783 pipe = intel_crtc->pipe;
27082493 12784
5eff503b 12785 if (updated & cmask || !cstate->base.active)
27082493 12786 continue;
5eff503b
ML
12787
12788 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
27082493
L
12789 continue;
12790
12791 updated |= cmask;
5eff503b 12792 entries[i] = &cstate->wm.skl.ddb;
27082493
L
12793
12794 /*
12795 * If this is an already active pipe, it's DDB changed,
12796 * and this isn't the last pipe that needs updating
12797 * then we need to wait for a vblank to pass for the
12798 * new ddb allocation to take effect.
12799 */
ce0ba283 12800 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
512b5527 12801 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
27082493
L
12802 !crtc->state->active_changed &&
12803 intel_state->wm_results.dirty_pipes != updated)
12804 vbl_wait = true;
12805
12806 intel_update_crtc(crtc, state, old_crtc_state,
12807 crtc_vblank_mask);
12808
12809 if (vbl_wait)
0f0f74bc 12810 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
12811
12812 progress = true;
12813 }
12814 } while (progress);
12815}
12816
ba318c61
CW
12817static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12818{
12819 struct intel_atomic_state *state, *next;
12820 struct llist_node *freed;
12821
12822 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12823 llist_for_each_entry_safe(state, next, freed, freed)
12824 drm_atomic_state_put(&state->base);
12825}
12826
12827static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12828{
12829 struct drm_i915_private *dev_priv =
12830 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12831
12832 intel_atomic_helper_free_state(dev_priv);
12833}
12834
94f05024 12835static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 12836{
94f05024 12837 struct drm_device *dev = state->dev;
565602d7 12838 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 12839 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 12840 struct drm_crtc_state *old_crtc_state;
7580d774 12841 struct drm_crtc *crtc;
5a21b665 12842 struct intel_crtc_state *intel_cstate;
5a21b665
DV
12843 bool hw_check = intel_state->modeset;
12844 unsigned long put_domains[I915_MAX_PIPES] = {};
12845 unsigned crtc_vblank_mask = 0;
e95433c7 12846 int i;
a6778b3c 12847
ea0000f0
DV
12848 drm_atomic_helper_wait_for_dependencies(state);
12849
c3b32658 12850 if (intel_state->modeset)
5a21b665 12851 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7 12852
29ceb0e6 12853 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
12854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12855
5a21b665
DV
12856 if (needs_modeset(crtc->state) ||
12857 to_intel_crtc_state(crtc->state)->update_pipe) {
12858 hw_check = true;
12859
12860 put_domains[to_intel_crtc(crtc)->pipe] =
12861 modeset_get_crtc_power_domains(crtc,
12862 to_intel_crtc_state(crtc->state));
12863 }
12864
61333b60
ML
12865 if (!needs_modeset(crtc->state))
12866 continue;
12867
29ceb0e6 12868 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 12869
29ceb0e6
VS
12870 if (old_crtc_state->active) {
12871 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 12872 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 12873 intel_crtc->active = false;
58f9c0bc 12874 intel_fbc_disable(intel_crtc);
eddfcbcd 12875 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
12876
12877 /*
12878 * Underruns don't always raise
12879 * interrupts, so check manually.
12880 */
12881 intel_check_cpu_fifo_underruns(dev_priv);
12882 intel_check_pch_fifo_underruns(dev_priv);
b9001114 12883
e62929b3
ML
12884 if (!crtc->state->active) {
12885 /*
12886 * Make sure we don't call initial_watermarks
12887 * for ILK-style watermark updates.
12888 */
12889 if (dev_priv->display.atomic_update_watermarks)
12890 dev_priv->display.initial_watermarks(intel_state,
12891 to_intel_crtc_state(crtc->state));
12892 else
12893 intel_update_watermarks(intel_crtc);
12894 }
a539205a 12895 }
b8cecdf5 12896 }
7758a113 12897
ea9d758d
DV
12898 /* Only after disabling all output pipelines that will be changed can we
12899 * update the the output configuration. */
4740b0f2 12900 intel_modeset_update_crtc_state(state);
f6e5b160 12901
565602d7 12902 if (intel_state->modeset) {
4740b0f2 12903 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89 12904
b0587e4d 12905 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
f6d1973d 12906
656d1b89
L
12907 /*
12908 * SKL workaround: bspec recommends we disable the SAGV when we
12909 * have more then one pipe enabled
12910 */
56feca91 12911 if (!intel_can_enable_sagv(state))
16dcdc4e 12912 intel_disable_sagv(dev_priv);
656d1b89 12913
677100ce 12914 intel_modeset_verify_disabled(dev, state);
4740b0f2 12915 }
47fab737 12916
896e5bb0 12917 /* Complete the events for pipes that have now been disabled */
29ceb0e6 12918 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 12919 bool modeset = needs_modeset(crtc->state);
80715b2f 12920
1f7528c4
DV
12921 /* Complete events for now disable pipes here. */
12922 if (modeset && !crtc->state->active && crtc->state->event) {
12923 spin_lock_irq(&dev->event_lock);
12924 drm_crtc_send_vblank_event(crtc, crtc->state->event);
12925 spin_unlock_irq(&dev->event_lock);
12926
12927 crtc->state->event = NULL;
12928 }
177246a8
MR
12929 }
12930
896e5bb0
L
12931 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12932 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12933
94f05024
DV
12934 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12935 * already, but still need the state for the delayed optimization. To
12936 * fix this:
12937 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12938 * - schedule that vblank worker _before_ calling hw_done
12939 * - at the start of commit_tail, cancel it _synchrously
12940 * - switch over to the vblank wait helper in the core after that since
12941 * we don't need out special handling any more.
12942 */
5a21b665
DV
12943 if (!state->legacy_cursor_update)
12944 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12945
12946 /*
12947 * Now that the vblank has passed, we can go ahead and program the
12948 * optimal watermarks on platforms that need two-step watermark
12949 * programming.
12950 *
12951 * TODO: Move this (and other cleanup) to an async worker eventually.
12952 */
12953 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12954 intel_cstate = to_intel_crtc_state(crtc->state);
12955
12956 if (dev_priv->display.optimize_watermarks)
ccf010fb
ML
12957 dev_priv->display.optimize_watermarks(intel_state,
12958 intel_cstate);
5a21b665
DV
12959 }
12960
12961 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12962 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12963
12964 if (put_domains[i])
12965 modeset_put_power_domains(dev_priv, put_domains[i]);
12966
677100ce 12967 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
5a21b665
DV
12968 }
12969
56feca91 12970 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 12971 intel_enable_sagv(dev_priv);
656d1b89 12972
94f05024
DV
12973 drm_atomic_helper_commit_hw_done(state);
12974
5a21b665
DV
12975 if (intel_state->modeset)
12976 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12977
12978 mutex_lock(&dev->struct_mutex);
12979 drm_atomic_helper_cleanup_planes(dev, state);
12980 mutex_unlock(&dev->struct_mutex);
12981
ea0000f0
DV
12982 drm_atomic_helper_commit_cleanup_done(state);
12983
0853695c 12984 drm_atomic_state_put(state);
f30da187 12985
75714940
MK
12986 /* As one of the primary mmio accessors, KMS has a high likelihood
12987 * of triggering bugs in unclaimed access. After we finish
12988 * modesetting, see if an error has been flagged, and if so
12989 * enable debugging for the next modeset - and hope we catch
12990 * the culprit.
12991 *
12992 * XXX note that we assume display power is on at this point.
12993 * This might hold true now but we need to add pm helper to check
12994 * unclaimed only when the hardware is on, as atomic commits
12995 * can happen also when the device is completely off.
12996 */
12997 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
ba318c61
CW
12998
12999 intel_atomic_helper_free_state(dev_priv);
94f05024
DV
13000}
13001
13002static void intel_atomic_commit_work(struct work_struct *work)
13003{
c004a90b
CW
13004 struct drm_atomic_state *state =
13005 container_of(work, struct drm_atomic_state, commit_work);
13006
94f05024
DV
13007 intel_atomic_commit_tail(state);
13008}
13009
c004a90b
CW
13010static int __i915_sw_fence_call
13011intel_atomic_commit_ready(struct i915_sw_fence *fence,
13012 enum i915_sw_fence_notify notify)
13013{
13014 struct intel_atomic_state *state =
13015 container_of(fence, struct intel_atomic_state, commit_ready);
13016
13017 switch (notify) {
13018 case FENCE_COMPLETE:
13019 if (state->base.commit_work.func)
13020 queue_work(system_unbound_wq, &state->base.commit_work);
13021 break;
13022
13023 case FENCE_FREE:
eb955eee
CW
13024 {
13025 struct intel_atomic_helper *helper =
13026 &to_i915(state->base.dev)->atomic_helper;
13027
13028 if (llist_add(&state->freed, &helper->free_list))
13029 schedule_work(&helper->free_work);
13030 break;
13031 }
c004a90b
CW
13032 }
13033
13034 return NOTIFY_DONE;
13035}
13036
6c9c1b38
DV
13037static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13038{
13039 struct drm_plane_state *old_plane_state;
13040 struct drm_plane *plane;
6c9c1b38
DV
13041 int i;
13042
faf5bf0a
CW
13043 for_each_plane_in_state(state, plane, old_plane_state, i)
13044 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
13045 intel_fb_obj(plane->state->fb),
13046 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
13047}
13048
94f05024
DV
13049/**
13050 * intel_atomic_commit - commit validated state object
13051 * @dev: DRM device
13052 * @state: the top-level driver state object
13053 * @nonblock: nonblocking commit
13054 *
13055 * This function commits a top-level state object that has been validated
13056 * with drm_atomic_helper_check().
13057 *
94f05024
DV
13058 * RETURNS
13059 * Zero for success or -errno.
13060 */
13061static int intel_atomic_commit(struct drm_device *dev,
13062 struct drm_atomic_state *state,
13063 bool nonblock)
13064{
13065 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13066 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
13067 int ret = 0;
13068
94f05024
DV
13069 ret = drm_atomic_helper_setup_commit(state, nonblock);
13070 if (ret)
13071 return ret;
13072
c004a90b
CW
13073 drm_atomic_state_get(state);
13074 i915_sw_fence_init(&intel_state->commit_ready,
13075 intel_atomic_commit_ready);
94f05024 13076
d07f0e59 13077 ret = intel_atomic_prepare_commit(dev, state);
94f05024
DV
13078 if (ret) {
13079 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
c004a90b 13080 i915_sw_fence_commit(&intel_state->commit_ready);
94f05024
DV
13081 return ret;
13082 }
13083
13084 drm_atomic_helper_swap_state(state, true);
13085 dev_priv->wm.distrust_bios_wm = false;
3c0fb588 13086 intel_shared_dpll_swap_state(state);
6c9c1b38 13087 intel_atomic_track_fbs(state);
94f05024 13088
c3b32658
ML
13089 if (intel_state->modeset) {
13090 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13091 sizeof(intel_state->min_pixclk));
13092 dev_priv->active_crtcs = intel_state->active_crtcs;
bb0f4aab
VS
13093 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13094 dev_priv->cdclk.actual = intel_state->cdclk.actual;
c3b32658
ML
13095 }
13096
0853695c 13097 drm_atomic_state_get(state);
c004a90b
CW
13098 INIT_WORK(&state->commit_work,
13099 nonblock ? intel_atomic_commit_work : NULL);
13100
13101 i915_sw_fence_commit(&intel_state->commit_ready);
13102 if (!nonblock) {
13103 i915_sw_fence_wait(&intel_state->commit_ready);
94f05024 13104 intel_atomic_commit_tail(state);
c004a90b 13105 }
75714940 13106
74c090b1 13107 return 0;
7f27126e
JB
13108}
13109
c0c36b94
CW
13110void intel_crtc_restore_mode(struct drm_crtc *crtc)
13111{
83a57153
ACO
13112 struct drm_device *dev = crtc->dev;
13113 struct drm_atomic_state *state;
e694eb02 13114 struct drm_crtc_state *crtc_state;
2bfb4627 13115 int ret;
83a57153
ACO
13116
13117 state = drm_atomic_state_alloc(dev);
13118 if (!state) {
78108b7c
VS
13119 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13120 crtc->base.id, crtc->name);
83a57153
ACO
13121 return;
13122 }
13123
e694eb02 13124 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13125
e694eb02
ML
13126retry:
13127 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13128 ret = PTR_ERR_OR_ZERO(crtc_state);
13129 if (!ret) {
13130 if (!crtc_state->active)
13131 goto out;
83a57153 13132
e694eb02 13133 crtc_state->mode_changed = true;
74c090b1 13134 ret = drm_atomic_commit(state);
83a57153
ACO
13135 }
13136
e694eb02
ML
13137 if (ret == -EDEADLK) {
13138 drm_atomic_state_clear(state);
13139 drm_modeset_backoff(state->acquire_ctx);
13140 goto retry;
4ed9fb37 13141 }
4be07317 13142
e694eb02 13143out:
0853695c 13144 drm_atomic_state_put(state);
c0c36b94
CW
13145}
13146
a8784875
BP
13147/*
13148 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13149 * drm_atomic_helper_legacy_gamma_set() directly.
13150 */
13151static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13152 u16 *red, u16 *green, u16 *blue,
13153 uint32_t size)
13154{
13155 struct drm_device *dev = crtc->dev;
13156 struct drm_mode_config *config = &dev->mode_config;
13157 struct drm_crtc_state *state;
13158 int ret;
13159
13160 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13161 if (ret)
13162 return ret;
13163
13164 /*
13165 * Make sure we update the legacy properties so this works when
13166 * atomic is not enabled.
13167 */
13168
13169 state = crtc->state;
13170
13171 drm_object_property_set_value(&crtc->base,
13172 config->degamma_lut_property,
13173 (state->degamma_lut) ?
13174 state->degamma_lut->base.id : 0);
13175
13176 drm_object_property_set_value(&crtc->base,
13177 config->ctm_property,
13178 (state->ctm) ?
13179 state->ctm->base.id : 0);
13180
13181 drm_object_property_set_value(&crtc->base,
13182 config->gamma_lut_property,
13183 (state->gamma_lut) ?
13184 state->gamma_lut->base.id : 0);
13185
13186 return 0;
13187}
13188
f6e5b160 13189static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 13190 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 13191 .set_config = drm_atomic_helper_set_config,
82cf435b 13192 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 13193 .destroy = intel_crtc_destroy,
4c01ded5 13194 .page_flip = drm_atomic_helper_page_flip,
1356837e
MR
13195 .atomic_duplicate_state = intel_crtc_duplicate_state,
13196 .atomic_destroy_state = intel_crtc_destroy_state,
8c6b709d 13197 .set_crc_source = intel_crtc_set_crc_source,
f6e5b160
CW
13198};
13199
6beb8c23
MR
13200/**
13201 * intel_prepare_plane_fb - Prepare fb for usage on plane
13202 * @plane: drm plane to prepare for
13203 * @fb: framebuffer to prepare for presentation
13204 *
13205 * Prepares a framebuffer for usage on a display plane. Generally this
13206 * involves pinning the underlying object and updating the frontbuffer tracking
13207 * bits. Some older platforms need special physical address handling for
13208 * cursor planes.
13209 *
f935675f
ML
13210 * Must be called with struct_mutex held.
13211 *
6beb8c23
MR
13212 * Returns 0 on success, negative error code on failure.
13213 */
13214int
13215intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 13216 struct drm_plane_state *new_state)
465c120c 13217{
c004a90b
CW
13218 struct intel_atomic_state *intel_state =
13219 to_intel_atomic_state(new_state->state);
b7f05d4a 13220 struct drm_i915_private *dev_priv = to_i915(plane->dev);
844f9111 13221 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13222 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13223 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 13224 int ret;
465c120c 13225
1ee49399 13226 if (!obj && !old_obj)
465c120c
MR
13227 return 0;
13228
5008e874
ML
13229 if (old_obj) {
13230 struct drm_crtc_state *crtc_state =
c004a90b
CW
13231 drm_atomic_get_existing_crtc_state(new_state->state,
13232 plane->state->crtc);
5008e874
ML
13233
13234 /* Big Hammer, we also need to ensure that any pending
13235 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13236 * current scanout is retired before unpinning the old
13237 * framebuffer. Note that we rely on userspace rendering
13238 * into the buffer attached to the pipe they are waiting
13239 * on. If not, userspace generates a GPU hang with IPEHR
13240 * point to the MI_WAIT_FOR_EVENT.
13241 *
13242 * This should only fail upon a hung GPU, in which case we
13243 * can safely continue.
13244 */
c004a90b
CW
13245 if (needs_modeset(crtc_state)) {
13246 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13247 old_obj->resv, NULL,
13248 false, 0,
13249 GFP_KERNEL);
13250 if (ret < 0)
13251 return ret;
f4457ae7 13252 }
5008e874
ML
13253 }
13254
c004a90b
CW
13255 if (new_state->fence) { /* explicit fencing */
13256 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13257 new_state->fence,
13258 I915_FENCE_TIMEOUT,
13259 GFP_KERNEL);
13260 if (ret < 0)
13261 return ret;
13262 }
13263
c37efb99
CW
13264 if (!obj)
13265 return 0;
13266
c004a90b
CW
13267 if (!new_state->fence) { /* implicit fencing */
13268 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13269 obj->resv, NULL,
13270 false, I915_FENCE_TIMEOUT,
13271 GFP_KERNEL);
13272 if (ret < 0)
13273 return ret;
6b5e90f5
CW
13274
13275 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
c004a90b 13276 }
5a21b665 13277
c37efb99 13278 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
b7f05d4a 13279 INTEL_INFO(dev_priv)->cursor_needs_physical) {
50a0bc90 13280 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23 13281 ret = i915_gem_object_attach_phys(obj, align);
d07f0e59 13282 if (ret) {
6beb8c23 13283 DRM_DEBUG_KMS("failed to attach phys object\n");
d07f0e59
CW
13284 return ret;
13285 }
6beb8c23 13286 } else {
058d88c4
CW
13287 struct i915_vma *vma;
13288
13289 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
d07f0e59
CW
13290 if (IS_ERR(vma)) {
13291 DRM_DEBUG_KMS("failed to pin object\n");
13292 return PTR_ERR(vma);
13293 }
be1e3415
CW
13294
13295 to_intel_plane_state(new_state)->vma = vma;
7580d774 13296 }
fdd508a6 13297
d07f0e59 13298 return 0;
6beb8c23
MR
13299}
13300
38f3ce3a
MR
13301/**
13302 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13303 * @plane: drm plane to clean up for
13304 * @fb: old framebuffer that was on plane
13305 *
13306 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13307 *
13308 * Must be called with struct_mutex held.
38f3ce3a
MR
13309 */
13310void
13311intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 13312 struct drm_plane_state *old_state)
38f3ce3a 13313{
be1e3415 13314 struct i915_vma *vma;
38f3ce3a 13315
be1e3415
CW
13316 /* Should only be called after a successful intel_prepare_plane_fb()! */
13317 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13318 if (vma)
13319 intel_unpin_fb_vma(vma);
465c120c
MR
13320}
13321
6156a456
CK
13322int
13323skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13324{
13325 int max_scale;
6156a456
CK
13326 int crtc_clock, cdclk;
13327
bf8a0af0 13328 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13329 return DRM_PLANE_HELPER_NO_SCALING;
13330
6156a456 13331 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
bb0f4aab 13332 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
6156a456 13333
54bf1ce6 13334 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13335 return DRM_PLANE_HELPER_NO_SCALING;
13336
13337 /*
13338 * skl max scale is lower of:
13339 * close to 3 but not 3, -1 is for that purpose
13340 * or
13341 * cdclk/crtc_clock
13342 */
13343 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13344
13345 return max_scale;
13346}
13347
465c120c 13348static int
3c692a41 13349intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13350 struct intel_crtc_state *crtc_state,
3c692a41
GP
13351 struct intel_plane_state *state)
13352{
b63a16f6 13353 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 13354 struct drm_crtc *crtc = state->base.crtc;
6156a456 13355 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13356 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13357 bool can_position = false;
b63a16f6 13358 int ret;
465c120c 13359
b63a16f6 13360 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
13361 /* use scaler when colorkey is not required */
13362 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13363 min_scale = 1;
13364 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13365 }
d8106366 13366 can_position = true;
6156a456 13367 }
d8106366 13368
cc926387
DV
13369 ret = drm_plane_helper_check_state(&state->base,
13370 &state->clip,
13371 min_scale, max_scale,
13372 can_position, true);
b63a16f6
VS
13373 if (ret)
13374 return ret;
13375
cc926387 13376 if (!state->base.fb)
b63a16f6
VS
13377 return 0;
13378
13379 if (INTEL_GEN(dev_priv) >= 9) {
13380 ret = skl_check_plane_surface(state);
13381 if (ret)
13382 return ret;
13383 }
13384
13385 return 0;
14af293f
GP
13386}
13387
5a21b665
DV
13388static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13389 struct drm_crtc_state *old_crtc_state)
13390{
13391 struct drm_device *dev = crtc->dev;
62e0fb88 13392 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 13393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b707aa50
L
13394 struct intel_crtc_state *intel_cstate =
13395 to_intel_crtc_state(crtc->state);
ccf010fb 13396 struct intel_crtc_state *old_intel_cstate =
5a21b665 13397 to_intel_crtc_state(old_crtc_state);
ccf010fb
ML
13398 struct intel_atomic_state *old_intel_state =
13399 to_intel_atomic_state(old_crtc_state->state);
5a21b665
DV
13400 bool modeset = needs_modeset(crtc->state);
13401
13402 /* Perform vblank evasion around commit operation */
13403 intel_pipe_update_start(intel_crtc);
13404
13405 if (modeset)
e62929b3 13406 goto out;
5a21b665
DV
13407
13408 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13409 intel_color_set_csc(crtc->state);
13410 intel_color_load_luts(crtc->state);
13411 }
13412
ccf010fb
ML
13413 if (intel_cstate->update_pipe)
13414 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13415 else if (INTEL_GEN(dev_priv) >= 9)
5a21b665 13416 skl_detach_scalers(intel_crtc);
62e0fb88 13417
e62929b3 13418out:
ccf010fb
ML
13419 if (dev_priv->display.atomic_update_watermarks)
13420 dev_priv->display.atomic_update_watermarks(old_intel_state,
13421 intel_cstate);
5a21b665
DV
13422}
13423
13424static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13425 struct drm_crtc_state *old_crtc_state)
13426{
13427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13428
13429 intel_pipe_update_end(intel_crtc, NULL);
13430}
13431
cf4c7c12 13432/**
4a3b8769
MR
13433 * intel_plane_destroy - destroy a plane
13434 * @plane: plane to destroy
cf4c7c12 13435 *
4a3b8769
MR
13436 * Common destruction function for all types of planes (primary, cursor,
13437 * sprite).
cf4c7c12 13438 */
4a3b8769 13439void intel_plane_destroy(struct drm_plane *plane)
465c120c 13440{
465c120c 13441 drm_plane_cleanup(plane);
69ae561f 13442 kfree(to_intel_plane(plane));
465c120c
MR
13443}
13444
65a3fea0 13445const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13446 .update_plane = drm_atomic_helper_update_plane,
13447 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13448 .destroy = intel_plane_destroy,
c196e1d6 13449 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13450 .atomic_get_property = intel_plane_atomic_get_property,
13451 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13452 .atomic_duplicate_state = intel_plane_duplicate_state,
13453 .atomic_destroy_state = intel_plane_destroy_state,
465c120c
MR
13454};
13455
f79f2692
ML
13456static int
13457intel_legacy_cursor_update(struct drm_plane *plane,
13458 struct drm_crtc *crtc,
13459 struct drm_framebuffer *fb,
13460 int crtc_x, int crtc_y,
13461 unsigned int crtc_w, unsigned int crtc_h,
13462 uint32_t src_x, uint32_t src_y,
13463 uint32_t src_w, uint32_t src_h)
13464{
13465 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13466 int ret;
13467 struct drm_plane_state *old_plane_state, *new_plane_state;
13468 struct intel_plane *intel_plane = to_intel_plane(plane);
13469 struct drm_framebuffer *old_fb;
13470 struct drm_crtc_state *crtc_state = crtc->state;
be1e3415 13471 struct i915_vma *old_vma;
f79f2692
ML
13472
13473 /*
13474 * When crtc is inactive or there is a modeset pending,
13475 * wait for it to complete in the slowpath
13476 */
13477 if (!crtc_state->active || needs_modeset(crtc_state) ||
13478 to_intel_crtc_state(crtc_state)->update_pipe)
13479 goto slow;
13480
13481 old_plane_state = plane->state;
13482
13483 /*
13484 * If any parameters change that may affect watermarks,
13485 * take the slowpath. Only changing fb or position should be
13486 * in the fastpath.
13487 */
13488 if (old_plane_state->crtc != crtc ||
13489 old_plane_state->src_w != src_w ||
13490 old_plane_state->src_h != src_h ||
13491 old_plane_state->crtc_w != crtc_w ||
13492 old_plane_state->crtc_h != crtc_h ||
13493 !old_plane_state->visible ||
13494 old_plane_state->fb->modifier != fb->modifier)
13495 goto slow;
13496
13497 new_plane_state = intel_plane_duplicate_state(plane);
13498 if (!new_plane_state)
13499 return -ENOMEM;
13500
13501 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13502
13503 new_plane_state->src_x = src_x;
13504 new_plane_state->src_y = src_y;
13505 new_plane_state->src_w = src_w;
13506 new_plane_state->src_h = src_h;
13507 new_plane_state->crtc_x = crtc_x;
13508 new_plane_state->crtc_y = crtc_y;
13509 new_plane_state->crtc_w = crtc_w;
13510 new_plane_state->crtc_h = crtc_h;
13511
13512 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13513 to_intel_plane_state(new_plane_state));
13514 if (ret)
13515 goto out_free;
13516
13517 /* Visibility changed, must take slowpath. */
13518 if (!new_plane_state->visible)
13519 goto slow_free;
13520
13521 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13522 if (ret)
13523 goto out_free;
13524
13525 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13526 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13527
13528 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13529 if (ret) {
13530 DRM_DEBUG_KMS("failed to attach phys object\n");
13531 goto out_unlock;
13532 }
13533 } else {
13534 struct i915_vma *vma;
13535
13536 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13537 if (IS_ERR(vma)) {
13538 DRM_DEBUG_KMS("failed to pin object\n");
13539
13540 ret = PTR_ERR(vma);
13541 goto out_unlock;
13542 }
be1e3415
CW
13543
13544 to_intel_plane_state(new_plane_state)->vma = vma;
f79f2692
ML
13545 }
13546
13547 old_fb = old_plane_state->fb;
be1e3415 13548 old_vma = to_intel_plane_state(old_plane_state)->vma;
f79f2692
ML
13549
13550 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13551 intel_plane->frontbuffer_bit);
13552
13553 /* Swap plane state */
13554 new_plane_state->fence = old_plane_state->fence;
13555 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13556 new_plane_state->fence = NULL;
13557 new_plane_state->fb = old_fb;
be1e3415 13558 to_intel_plane_state(new_plane_state)->vma = old_vma;
f79f2692
ML
13559
13560 intel_plane->update_plane(plane,
13561 to_intel_crtc_state(crtc->state),
13562 to_intel_plane_state(plane->state));
13563
13564 intel_cleanup_plane_fb(plane, new_plane_state);
13565
13566out_unlock:
13567 mutex_unlock(&dev_priv->drm.struct_mutex);
13568out_free:
13569 intel_plane_destroy_state(plane, new_plane_state);
13570 return ret;
13571
13572slow_free:
13573 intel_plane_destroy_state(plane, new_plane_state);
13574slow:
13575 return drm_atomic_helper_update_plane(plane, crtc, fb,
13576 crtc_x, crtc_y, crtc_w, crtc_h,
13577 src_x, src_y, src_w, src_h);
13578}
13579
13580static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13581 .update_plane = intel_legacy_cursor_update,
13582 .disable_plane = drm_atomic_helper_disable_plane,
13583 .destroy = intel_plane_destroy,
13584 .set_property = drm_atomic_helper_plane_set_property,
13585 .atomic_get_property = intel_plane_atomic_get_property,
13586 .atomic_set_property = intel_plane_atomic_set_property,
13587 .atomic_duplicate_state = intel_plane_duplicate_state,
13588 .atomic_destroy_state = intel_plane_destroy_state,
13589};
13590
b079bd17 13591static struct intel_plane *
580503c7 13592intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 13593{
fca0ce2a
VS
13594 struct intel_plane *primary = NULL;
13595 struct intel_plane_state *state = NULL;
465c120c 13596 const uint32_t *intel_primary_formats;
93ca7e00 13597 unsigned int supported_rotations;
45e3743a 13598 unsigned int num_formats;
fca0ce2a 13599 int ret;
465c120c
MR
13600
13601 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
13602 if (!primary) {
13603 ret = -ENOMEM;
fca0ce2a 13604 goto fail;
b079bd17 13605 }
465c120c 13606
8e7d688b 13607 state = intel_create_plane_state(&primary->base);
b079bd17
VS
13608 if (!state) {
13609 ret = -ENOMEM;
fca0ce2a 13610 goto fail;
b079bd17
VS
13611 }
13612
8e7d688b 13613 primary->base.state = &state->base;
ea2c67bb 13614
465c120c
MR
13615 primary->can_scale = false;
13616 primary->max_downscale = 1;
580503c7 13617 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 13618 primary->can_scale = true;
af99ceda 13619 state->scaler_id = -1;
6156a456 13620 }
465c120c 13621 primary->pipe = pipe;
e3c566df
VS
13622 /*
13623 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13624 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13625 */
13626 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13627 primary->plane = (enum plane) !pipe;
13628 else
13629 primary->plane = (enum plane) pipe;
b14e5848 13630 primary->id = PLANE_PRIMARY;
a9ff8714 13631 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 13632 primary->check_plane = intel_check_primary_plane;
465c120c 13633
580503c7 13634 if (INTEL_GEN(dev_priv) >= 9) {
6c0fd451
DL
13635 intel_primary_formats = skl_primary_formats;
13636 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
13637
13638 primary->update_plane = skylake_update_primary_plane;
13639 primary->disable_plane = skylake_disable_primary_plane;
6e266956 13640 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
13641 intel_primary_formats = i965_primary_formats;
13642 num_formats = ARRAY_SIZE(i965_primary_formats);
13643
13644 primary->update_plane = ironlake_update_primary_plane;
13645 primary->disable_plane = i9xx_disable_primary_plane;
580503c7 13646 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
13647 intel_primary_formats = i965_primary_formats;
13648 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
13649
13650 primary->update_plane = i9xx_update_primary_plane;
13651 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
13652 } else {
13653 intel_primary_formats = i8xx_primary_formats;
13654 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
13655
13656 primary->update_plane = i9xx_update_primary_plane;
13657 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
13658 }
13659
580503c7
VS
13660 if (INTEL_GEN(dev_priv) >= 9)
13661 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13662 0, &intel_plane_funcs,
38573dc1
VS
13663 intel_primary_formats, num_formats,
13664 DRM_PLANE_TYPE_PRIMARY,
13665 "plane 1%c", pipe_name(pipe));
9beb5fea 13666 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
13667 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13668 0, &intel_plane_funcs,
38573dc1
VS
13669 intel_primary_formats, num_formats,
13670 DRM_PLANE_TYPE_PRIMARY,
13671 "primary %c", pipe_name(pipe));
13672 else
580503c7
VS
13673 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13674 0, &intel_plane_funcs,
38573dc1
VS
13675 intel_primary_formats, num_formats,
13676 DRM_PLANE_TYPE_PRIMARY,
13677 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
13678 if (ret)
13679 goto fail;
48404c1e 13680
5481e27f 13681 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00
VS
13682 supported_rotations =
13683 DRM_ROTATE_0 | DRM_ROTATE_90 |
13684 DRM_ROTATE_180 | DRM_ROTATE_270;
4ea7be2b
VS
13685 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13686 supported_rotations =
13687 DRM_ROTATE_0 | DRM_ROTATE_180 |
13688 DRM_REFLECT_X;
5481e27f 13689 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00
VS
13690 supported_rotations =
13691 DRM_ROTATE_0 | DRM_ROTATE_180;
13692 } else {
13693 supported_rotations = DRM_ROTATE_0;
13694 }
13695
5481e27f 13696 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
13697 drm_plane_create_rotation_property(&primary->base,
13698 DRM_ROTATE_0,
13699 supported_rotations);
48404c1e 13700
ea2c67bb
MR
13701 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13702
b079bd17 13703 return primary;
fca0ce2a
VS
13704
13705fail:
13706 kfree(state);
13707 kfree(primary);
13708
b079bd17 13709 return ERR_PTR(ret);
465c120c
MR
13710}
13711
3d7d6510 13712static int
852e787c 13713intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13714 struct intel_crtc_state *crtc_state,
852e787c 13715 struct intel_plane_state *state)
3d7d6510 13716{
2b875c22 13717 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13718 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 13719 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
13720 unsigned stride;
13721 int ret;
3d7d6510 13722
f8856a44
VS
13723 ret = drm_plane_helper_check_state(&state->base,
13724 &state->clip,
13725 DRM_PLANE_HELPER_NO_SCALING,
13726 DRM_PLANE_HELPER_NO_SCALING,
13727 true, true);
757f9a3e
GP
13728 if (ret)
13729 return ret;
13730
757f9a3e
GP
13731 /* if we want to turn off the cursor ignore width and height */
13732 if (!obj)
da20eabd 13733 return 0;
757f9a3e 13734
757f9a3e 13735 /* Check for which cursor types we support */
50a0bc90
TU
13736 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
13737 state->base.crtc_h)) {
ea2c67bb
MR
13738 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13739 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13740 return -EINVAL;
13741 }
13742
ea2c67bb
MR
13743 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13744 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13745 DRM_DEBUG_KMS("buffer is too small\n");
13746 return -ENOMEM;
13747 }
13748
bae781b2 13749 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
757f9a3e 13750 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13751 return -EINVAL;
32b7eeec
MR
13752 }
13753
b29ec92c
VS
13754 /*
13755 * There's something wrong with the cursor on CHV pipe C.
13756 * If it straddles the left edge of the screen then
13757 * moving it away from the edge or disabling it often
13758 * results in a pipe underrun, and often that can lead to
13759 * dead pipe (constant underrun reported, and it scans
13760 * out just a solid color). To recover from that, the
13761 * display power well must be turned off and on again.
13762 * Refuse the put the cursor into that compromised position.
13763 */
920a14b2 13764 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 13765 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
13766 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13767 return -EINVAL;
13768 }
13769
da20eabd 13770 return 0;
852e787c 13771}
3d7d6510 13772
a8ad0d8e
ML
13773static void
13774intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13775 struct drm_crtc *crtc)
a8ad0d8e 13776{
f2858021
ML
13777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13778
13779 intel_crtc->cursor_addr = 0;
55a08b3f 13780 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
13781}
13782
f4a2cf29 13783static void
55a08b3f
ML
13784intel_update_cursor_plane(struct drm_plane *plane,
13785 const struct intel_crtc_state *crtc_state,
13786 const struct intel_plane_state *state)
852e787c 13787{
55a08b3f
ML
13788 struct drm_crtc *crtc = crtc_state->base.crtc;
13789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b7f05d4a 13790 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 13791 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13792 uint32_t addr;
852e787c 13793
f4a2cf29 13794 if (!obj)
a912f12f 13795 addr = 0;
b7f05d4a 13796 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
be1e3415 13797 addr = intel_plane_ggtt_offset(state);
f4a2cf29 13798 else
a912f12f 13799 addr = obj->phys_handle->busaddr;
852e787c 13800
a912f12f 13801 intel_crtc->cursor_addr = addr;
55a08b3f 13802 intel_crtc_update_cursor(crtc, state);
852e787c
GP
13803}
13804
b079bd17 13805static struct intel_plane *
580503c7 13806intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
3d7d6510 13807{
fca0ce2a
VS
13808 struct intel_plane *cursor = NULL;
13809 struct intel_plane_state *state = NULL;
13810 int ret;
3d7d6510
MR
13811
13812 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
13813 if (!cursor) {
13814 ret = -ENOMEM;
fca0ce2a 13815 goto fail;
b079bd17 13816 }
3d7d6510 13817
8e7d688b 13818 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
13819 if (!state) {
13820 ret = -ENOMEM;
fca0ce2a 13821 goto fail;
b079bd17
VS
13822 }
13823
8e7d688b 13824 cursor->base.state = &state->base;
ea2c67bb 13825
3d7d6510
MR
13826 cursor->can_scale = false;
13827 cursor->max_downscale = 1;
13828 cursor->pipe = pipe;
13829 cursor->plane = pipe;
b14e5848 13830 cursor->id = PLANE_CURSOR;
a9ff8714 13831 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 13832 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 13833 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 13834 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 13835
580503c7 13836 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
f79f2692 13837 0, &intel_cursor_plane_funcs,
fca0ce2a
VS
13838 intel_cursor_formats,
13839 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
13840 DRM_PLANE_TYPE_CURSOR,
13841 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
13842 if (ret)
13843 goto fail;
4398ad45 13844
5481e27f 13845 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
13846 drm_plane_create_rotation_property(&cursor->base,
13847 DRM_ROTATE_0,
13848 DRM_ROTATE_0 |
13849 DRM_ROTATE_180);
4398ad45 13850
580503c7 13851 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
13852 state->scaler_id = -1;
13853
ea2c67bb
MR
13854 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13855
b079bd17 13856 return cursor;
fca0ce2a
VS
13857
13858fail:
13859 kfree(state);
13860 kfree(cursor);
13861
b079bd17 13862 return ERR_PTR(ret);
3d7d6510
MR
13863}
13864
1c74eeaf
NM
13865static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13866 struct intel_crtc_state *crtc_state)
549e2bfb 13867{
65edccce
VS
13868 struct intel_crtc_scaler_state *scaler_state =
13869 &crtc_state->scaler_state;
1c74eeaf 13870 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
549e2bfb 13871 int i;
549e2bfb 13872
1c74eeaf
NM
13873 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13874 if (!crtc->num_scalers)
13875 return;
13876
65edccce
VS
13877 for (i = 0; i < crtc->num_scalers; i++) {
13878 struct intel_scaler *scaler = &scaler_state->scalers[i];
13879
13880 scaler->in_use = 0;
13881 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
13882 }
13883
13884 scaler_state->scaler_id = -1;
13885}
13886
5ab0d85b 13887static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
13888{
13889 struct intel_crtc *intel_crtc;
f5de6e07 13890 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
13891 struct intel_plane *primary = NULL;
13892 struct intel_plane *cursor = NULL;
a81d6fa0 13893 int sprite, ret;
79e53945 13894
955382f3 13895 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
13896 if (!intel_crtc)
13897 return -ENOMEM;
79e53945 13898
f5de6e07 13899 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
13900 if (!crtc_state) {
13901 ret = -ENOMEM;
f5de6e07 13902 goto fail;
b079bd17 13903 }
550acefd
ACO
13904 intel_crtc->config = crtc_state;
13905 intel_crtc->base.state = &crtc_state->base;
07878248 13906 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13907
580503c7 13908 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
13909 if (IS_ERR(primary)) {
13910 ret = PTR_ERR(primary);
3d7d6510 13911 goto fail;
b079bd17 13912 }
d97d7b48 13913 intel_crtc->plane_ids_mask |= BIT(primary->id);
3d7d6510 13914
a81d6fa0 13915 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
13916 struct intel_plane *plane;
13917
580503c7 13918 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
d2b2cbce 13919 if (IS_ERR(plane)) {
b079bd17
VS
13920 ret = PTR_ERR(plane);
13921 goto fail;
13922 }
d97d7b48 13923 intel_crtc->plane_ids_mask |= BIT(plane->id);
a81d6fa0
VS
13924 }
13925
580503c7 13926 cursor = intel_cursor_plane_create(dev_priv, pipe);
d2b2cbce 13927 if (IS_ERR(cursor)) {
b079bd17 13928 ret = PTR_ERR(cursor);
3d7d6510 13929 goto fail;
b079bd17 13930 }
d97d7b48 13931 intel_crtc->plane_ids_mask |= BIT(cursor->id);
3d7d6510 13932
5ab0d85b 13933 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
13934 &primary->base, &cursor->base,
13935 &intel_crtc_funcs,
4d5d72b7 13936 "pipe %c", pipe_name(pipe));
3d7d6510
MR
13937 if (ret)
13938 goto fail;
79e53945 13939
80824003 13940 intel_crtc->pipe = pipe;
e3c566df 13941 intel_crtc->plane = primary->plane;
80824003 13942
4b0e333e
CW
13943 intel_crtc->cursor_base = ~0;
13944 intel_crtc->cursor_cntl = ~0;
dc41c154 13945 intel_crtc->cursor_size = ~0;
8d7849db 13946
852eb00d
VS
13947 intel_crtc->wm.cxsr_allowed = true;
13948
1c74eeaf
NM
13949 /* initialize shared scalers */
13950 intel_crtc_init_scalers(intel_crtc, crtc_state);
13951
22fd0fab
JB
13952 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13953 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
13954 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13955 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 13956
79e53945 13957 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 13958
8563b1e8
LL
13959 intel_color_init(&intel_crtc->base);
13960
87b6b101 13961 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
13962
13963 return 0;
3d7d6510
MR
13964
13965fail:
b079bd17
VS
13966 /*
13967 * drm_mode_config_cleanup() will free up any
13968 * crtcs/planes already initialized.
13969 */
f5de6e07 13970 kfree(crtc_state);
3d7d6510 13971 kfree(intel_crtc);
b079bd17
VS
13972
13973 return ret;
79e53945
JB
13974}
13975
752aa88a
JB
13976enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13977{
13978 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13979 struct drm_device *dev = connector->base.dev;
752aa88a 13980
51fd371b 13981 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13982
d3babd3f 13983 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13984 return INVALID_PIPE;
13985
13986 return to_intel_crtc(encoder->crtc)->pipe;
13987}
13988
08d7b3d1 13989int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13990 struct drm_file *file)
08d7b3d1 13991{
08d7b3d1 13992 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13993 struct drm_crtc *drmmode_crtc;
c05422d5 13994 struct intel_crtc *crtc;
08d7b3d1 13995
7707e653 13996 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 13997 if (!drmmode_crtc)
3f2c2057 13998 return -ENOENT;
08d7b3d1 13999
7707e653 14000 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14001 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14002
c05422d5 14003 return 0;
08d7b3d1
CW
14004}
14005
66a9278e 14006static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14007{
66a9278e
DV
14008 struct drm_device *dev = encoder->base.dev;
14009 struct intel_encoder *source_encoder;
79e53945 14010 int index_mask = 0;
79e53945
JB
14011 int entry = 0;
14012
b2784e15 14013 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14014 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14015 index_mask |= (1 << entry);
14016
79e53945
JB
14017 entry++;
14018 }
4ef69c7a 14019
79e53945
JB
14020 return index_mask;
14021}
14022
646d5772 14023static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 14024{
646d5772 14025 if (!IS_MOBILE(dev_priv))
4d302442
CW
14026 return false;
14027
14028 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14029 return false;
14030
5db94019 14031 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14032 return false;
14033
14034 return true;
14035}
14036
6315b5d3 14037static bool intel_crt_present(struct drm_i915_private *dev_priv)
84b4e042 14038{
6315b5d3 14039 if (INTEL_GEN(dev_priv) >= 9)
884497ed
DL
14040 return false;
14041
50a0bc90 14042 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
14043 return false;
14044
920a14b2 14045 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
14046 return false;
14047
4f8036a2
TU
14048 if (HAS_PCH_LPT_H(dev_priv) &&
14049 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
14050 return false;
14051
70ac54d0 14052 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 14053 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
14054 return false;
14055
e4abb733 14056 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14057 return false;
14058
14059 return true;
14060}
14061
8090ba8c
ID
14062void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14063{
14064 int pps_num;
14065 int pps_idx;
14066
14067 if (HAS_DDI(dev_priv))
14068 return;
14069 /*
14070 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14071 * everywhere where registers can be write protected.
14072 */
14073 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14074 pps_num = 2;
14075 else
14076 pps_num = 1;
14077
14078 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14079 u32 val = I915_READ(PP_CONTROL(pps_idx));
14080
14081 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14082 I915_WRITE(PP_CONTROL(pps_idx), val);
14083 }
14084}
14085
44cb734c
ID
14086static void intel_pps_init(struct drm_i915_private *dev_priv)
14087{
cc3f90f0 14088 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
44cb734c
ID
14089 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14090 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14091 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14092 else
14093 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
14094
14095 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
14096}
14097
c39055b0 14098static void intel_setup_outputs(struct drm_i915_private *dev_priv)
79e53945 14099{
4ef69c7a 14100 struct intel_encoder *encoder;
cb0953d7 14101 bool dpd_is_edp = false;
79e53945 14102
44cb734c
ID
14103 intel_pps_init(dev_priv);
14104
97a824e1
ID
14105 /*
14106 * intel_edp_init_connector() depends on this completing first, to
14107 * prevent the registeration of both eDP and LVDS and the incorrect
14108 * sharing of the PPS.
14109 */
c39055b0 14110 intel_lvds_init(dev_priv);
79e53945 14111
6315b5d3 14112 if (intel_crt_present(dev_priv))
c39055b0 14113 intel_crt_init(dev_priv);
cb0953d7 14114
cc3f90f0 14115 if (IS_GEN9_LP(dev_priv)) {
c776eb2e
VK
14116 /*
14117 * FIXME: Broxton doesn't support port detection via the
14118 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14119 * detect the ports.
14120 */
c39055b0
ACO
14121 intel_ddi_init(dev_priv, PORT_A);
14122 intel_ddi_init(dev_priv, PORT_B);
14123 intel_ddi_init(dev_priv, PORT_C);
c6c794a2 14124
c39055b0 14125 intel_dsi_init(dev_priv);
4f8036a2 14126 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
14127 int found;
14128
de31facd
JB
14129 /*
14130 * Haswell uses DDI functions to detect digital outputs.
14131 * On SKL pre-D0 the strap isn't connected, so we assume
14132 * it's there.
14133 */
77179400 14134 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14135 /* WaIgnoreDDIAStrap: skl */
b976dc53 14136 if (found || IS_GEN9_BC(dev_priv))
c39055b0 14137 intel_ddi_init(dev_priv, PORT_A);
0e72a5b5
ED
14138
14139 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14140 * register */
14141 found = I915_READ(SFUSE_STRAP);
14142
14143 if (found & SFUSE_STRAP_DDIB_DETECTED)
c39055b0 14144 intel_ddi_init(dev_priv, PORT_B);
0e72a5b5 14145 if (found & SFUSE_STRAP_DDIC_DETECTED)
c39055b0 14146 intel_ddi_init(dev_priv, PORT_C);
0e72a5b5 14147 if (found & SFUSE_STRAP_DDID_DETECTED)
c39055b0 14148 intel_ddi_init(dev_priv, PORT_D);
2800e4c2
RV
14149 /*
14150 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14151 */
b976dc53 14152 if (IS_GEN9_BC(dev_priv) &&
2800e4c2
RV
14153 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14154 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14155 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
c39055b0 14156 intel_ddi_init(dev_priv, PORT_E);
2800e4c2 14157
6e266956 14158 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 14159 int found;
dd11bc10 14160 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
270b3042 14161
646d5772 14162 if (has_edp_a(dev_priv))
c39055b0 14163 intel_dp_init(dev_priv, DP_A, PORT_A);
cb0953d7 14164
dc0fa718 14165 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14166 /* PCH SDVOB multiplex with HDMIB */
c39055b0 14167 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
30ad48b7 14168 if (!found)
c39055b0 14169 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
5eb08b69 14170 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
c39055b0 14171 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
30ad48b7
ZW
14172 }
14173
dc0fa718 14174 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
c39055b0 14175 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
30ad48b7 14176
dc0fa718 14177 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
c39055b0 14178 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
30ad48b7 14179
5eb08b69 14180 if (I915_READ(PCH_DP_C) & DP_DETECTED)
c39055b0 14181 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
5eb08b69 14182
270b3042 14183 if (I915_READ(PCH_DP_D) & DP_DETECTED)
c39055b0 14184 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
920a14b2 14185 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 14186 bool has_edp, has_port;
457c52d8 14187
e17ac6db
VS
14188 /*
14189 * The DP_DETECTED bit is the latched state of the DDC
14190 * SDA pin at boot. However since eDP doesn't require DDC
14191 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14192 * eDP ports may have been muxed to an alternate function.
14193 * Thus we can't rely on the DP_DETECTED bit alone to detect
14194 * eDP ports. Consult the VBT as well as DP_DETECTED to
14195 * detect eDP ports.
22f35042
VS
14196 *
14197 * Sadly the straps seem to be missing sometimes even for HDMI
14198 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14199 * and VBT for the presence of the port. Additionally we can't
14200 * trust the port type the VBT declares as we've seen at least
14201 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 14202 */
dd11bc10 14203 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
22f35042
VS
14204 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14205 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
c39055b0 14206 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
22f35042 14207 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 14208 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
585a94b8 14209
dd11bc10 14210 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
22f35042
VS
14211 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14212 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
c39055b0 14213 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
22f35042 14214 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
c39055b0 14215 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
19c03924 14216
920a14b2 14217 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
14218 /*
14219 * eDP not supported on port D,
14220 * so no need to worry about it
14221 */
14222 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14223 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
c39055b0 14224 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
22f35042 14225 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
c39055b0 14226 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
9418c1f1
VS
14227 }
14228
c39055b0 14229 intel_dsi_init(dev_priv);
5db94019 14230 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 14231 bool found = false;
7d57382e 14232
e2debe91 14233 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14234 DRM_DEBUG_KMS("probing SDVOB\n");
c39055b0 14235 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
9beb5fea 14236 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 14237 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
c39055b0 14238 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
b01f2c3a 14239 }
27185ae1 14240
9beb5fea 14241 if (!found && IS_G4X(dev_priv))
c39055b0 14242 intel_dp_init(dev_priv, DP_B, PORT_B);
725e30ad 14243 }
13520b05
KH
14244
14245 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14246
e2debe91 14247 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14248 DRM_DEBUG_KMS("probing SDVOC\n");
c39055b0 14249 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
b01f2c3a 14250 }
27185ae1 14251
e2debe91 14252 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14253
9beb5fea 14254 if (IS_G4X(dev_priv)) {
b01f2c3a 14255 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
c39055b0 14256 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
b01f2c3a 14257 }
9beb5fea 14258 if (IS_G4X(dev_priv))
c39055b0 14259 intel_dp_init(dev_priv, DP_C, PORT_C);
725e30ad 14260 }
27185ae1 14261
9beb5fea 14262 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
c39055b0 14263 intel_dp_init(dev_priv, DP_D, PORT_D);
5db94019 14264 } else if (IS_GEN2(dev_priv))
c39055b0 14265 intel_dvo_init(dev_priv);
79e53945 14266
56b857a5 14267 if (SUPPORTS_TV(dev_priv))
c39055b0 14268 intel_tv_init(dev_priv);
79e53945 14269
c39055b0 14270 intel_psr_init(dev_priv);
7c8f8a70 14271
c39055b0 14272 for_each_intel_encoder(&dev_priv->drm, encoder) {
4ef69c7a
CW
14273 encoder->base.possible_crtcs = encoder->crtc_mask;
14274 encoder->base.possible_clones =
66a9278e 14275 intel_encoder_clones(encoder);
79e53945 14276 }
47356eb6 14277
c39055b0 14278 intel_init_pch_refclk(dev_priv);
270b3042 14279
c39055b0 14280 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
79e53945
JB
14281}
14282
14283static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14284{
60a5ca01 14285 struct drm_device *dev = fb->dev;
79e53945 14286 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14287
ef2d633e 14288 drm_framebuffer_cleanup(fb);
60a5ca01 14289 mutex_lock(&dev->struct_mutex);
ef2d633e 14290 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 14291 i915_gem_object_put(intel_fb->obj);
60a5ca01 14292 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14293 kfree(intel_fb);
14294}
14295
14296static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14297 struct drm_file *file,
79e53945
JB
14298 unsigned int *handle)
14299{
14300 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14301 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14302
cc917ab4
CW
14303 if (obj->userptr.mm) {
14304 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14305 return -EINVAL;
14306 }
14307
05394f39 14308 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14309}
14310
86c98588
RV
14311static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14312 struct drm_file *file,
14313 unsigned flags, unsigned color,
14314 struct drm_clip_rect *clips,
14315 unsigned num_clips)
14316{
14317 struct drm_device *dev = fb->dev;
14318 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14319 struct drm_i915_gem_object *obj = intel_fb->obj;
14320
14321 mutex_lock(&dev->struct_mutex);
a6a7cc4b
CW
14322 if (obj->pin_display && obj->cache_dirty)
14323 i915_gem_clflush_object(obj, true);
74b4ea1e 14324 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14325 mutex_unlock(&dev->struct_mutex);
14326
14327 return 0;
14328}
14329
79e53945
JB
14330static const struct drm_framebuffer_funcs intel_fb_funcs = {
14331 .destroy = intel_user_framebuffer_destroy,
14332 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14333 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14334};
14335
b321803d 14336static
920a14b2
TU
14337u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14338 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 14339{
920a14b2 14340 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
14341
14342 if (gen >= 9) {
ac484963
VS
14343 int cpp = drm_format_plane_cpp(pixel_format, 0);
14344
b321803d
DL
14345 /* "The stride in bytes must not exceed the of the size of 8K
14346 * pixels and 32K bytes."
14347 */
ac484963 14348 return min(8192 * cpp, 32768);
920a14b2
TU
14349 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
14350 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
14351 return 32*1024;
14352 } else if (gen >= 4) {
14353 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14354 return 16*1024;
14355 else
14356 return 32*1024;
14357 } else if (gen >= 3) {
14358 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14359 return 8*1024;
14360 else
14361 return 16*1024;
14362 } else {
14363 /* XXX DSPC is limited to 4k tiled */
14364 return 8*1024;
14365 }
14366}
14367
b5ea642a
DV
14368static int intel_framebuffer_init(struct drm_device *dev,
14369 struct intel_framebuffer *intel_fb,
14370 struct drm_mode_fb_cmd2 *mode_cmd,
14371 struct drm_i915_gem_object *obj)
79e53945 14372{
7b49f948 14373 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 14374 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 14375 int ret;
b321803d 14376 u32 pitch_limit, stride_alignment;
b3c11ac2 14377 struct drm_format_name_buf format_name;
79e53945 14378
dd4916c5
DV
14379 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14380
2a80eada 14381 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
14382 /*
14383 * If there's a fence, enforce that
14384 * the fb modifier and tiling mode match.
14385 */
14386 if (tiling != I915_TILING_NONE &&
14387 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
14388 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14389 return -EINVAL;
14390 }
14391 } else {
c2ff7370 14392 if (tiling == I915_TILING_X) {
2a80eada 14393 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 14394 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
14395 DRM_DEBUG("No Y tiling for legacy addfb\n");
14396 return -EINVAL;
14397 }
14398 }
14399
9a8f0a12
TU
14400 /* Passed in modifier sanity checking. */
14401 switch (mode_cmd->modifier[0]) {
14402 case I915_FORMAT_MOD_Y_TILED:
14403 case I915_FORMAT_MOD_Yf_TILED:
6315b5d3 14404 if (INTEL_GEN(dev_priv) < 9) {
9a8f0a12
TU
14405 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14406 mode_cmd->modifier[0]);
14407 return -EINVAL;
14408 }
14409 case DRM_FORMAT_MOD_NONE:
14410 case I915_FORMAT_MOD_X_TILED:
14411 break;
14412 default:
c0f40428
JB
14413 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14414 mode_cmd->modifier[0]);
57cd6508 14415 return -EINVAL;
c16ed4be 14416 }
57cd6508 14417
c2ff7370
VS
14418 /*
14419 * gen2/3 display engine uses the fence if present,
14420 * so the tiling mode must match the fb modifier exactly.
14421 */
14422 if (INTEL_INFO(dev_priv)->gen < 4 &&
14423 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
14424 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
14425 return -EINVAL;
14426 }
14427
7b49f948
VS
14428 stride_alignment = intel_fb_stride_alignment(dev_priv,
14429 mode_cmd->modifier[0],
b321803d
DL
14430 mode_cmd->pixel_format);
14431 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14432 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14433 mode_cmd->pitches[0], stride_alignment);
57cd6508 14434 return -EINVAL;
c16ed4be 14435 }
57cd6508 14436
920a14b2 14437 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 14438 mode_cmd->pixel_format);
a35cdaa0 14439 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14440 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14441 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14442 "tiled" : "linear",
a35cdaa0 14443 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14444 return -EINVAL;
c16ed4be 14445 }
5d7bd705 14446
c2ff7370
VS
14447 /*
14448 * If there's a fence, enforce that
14449 * the fb pitch and fence stride match.
14450 */
14451 if (tiling != I915_TILING_NONE &&
3e510a8e 14452 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 14453 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
14454 mode_cmd->pitches[0],
14455 i915_gem_object_get_stride(obj));
5d7bd705 14456 return -EINVAL;
c16ed4be 14457 }
5d7bd705 14458
57779d06 14459 /* Reject formats not supported by any plane early. */
308e5bcb 14460 switch (mode_cmd->pixel_format) {
57779d06 14461 case DRM_FORMAT_C8:
04b3924d
VS
14462 case DRM_FORMAT_RGB565:
14463 case DRM_FORMAT_XRGB8888:
14464 case DRM_FORMAT_ARGB8888:
57779d06
VS
14465 break;
14466 case DRM_FORMAT_XRGB1555:
6315b5d3 14467 if (INTEL_GEN(dev_priv) > 3) {
b3c11ac2
EE
14468 DRM_DEBUG("unsupported pixel format: %s\n",
14469 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 14470 return -EINVAL;
c16ed4be 14471 }
57779d06 14472 break;
57779d06 14473 case DRM_FORMAT_ABGR8888:
920a14b2 14474 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
6315b5d3 14475 INTEL_GEN(dev_priv) < 9) {
b3c11ac2
EE
14476 DRM_DEBUG("unsupported pixel format: %s\n",
14477 drm_get_format_name(mode_cmd->pixel_format, &format_name));
6c0fd451
DL
14478 return -EINVAL;
14479 }
14480 break;
14481 case DRM_FORMAT_XBGR8888:
04b3924d 14482 case DRM_FORMAT_XRGB2101010:
57779d06 14483 case DRM_FORMAT_XBGR2101010:
6315b5d3 14484 if (INTEL_GEN(dev_priv) < 4) {
b3c11ac2
EE
14485 DRM_DEBUG("unsupported pixel format: %s\n",
14486 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 14487 return -EINVAL;
c16ed4be 14488 }
b5626747 14489 break;
7531208b 14490 case DRM_FORMAT_ABGR2101010:
920a14b2 14491 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
b3c11ac2
EE
14492 DRM_DEBUG("unsupported pixel format: %s\n",
14493 drm_get_format_name(mode_cmd->pixel_format, &format_name));
7531208b
DL
14494 return -EINVAL;
14495 }
14496 break;
04b3924d
VS
14497 case DRM_FORMAT_YUYV:
14498 case DRM_FORMAT_UYVY:
14499 case DRM_FORMAT_YVYU:
14500 case DRM_FORMAT_VYUY:
6315b5d3 14501 if (INTEL_GEN(dev_priv) < 5) {
b3c11ac2
EE
14502 DRM_DEBUG("unsupported pixel format: %s\n",
14503 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 14504 return -EINVAL;
c16ed4be 14505 }
57cd6508
CW
14506 break;
14507 default:
b3c11ac2
EE
14508 DRM_DEBUG("unsupported pixel format: %s\n",
14509 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57cd6508
CW
14510 return -EINVAL;
14511 }
14512
90f9a336
VS
14513 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14514 if (mode_cmd->offsets[0] != 0)
14515 return -EINVAL;
14516
a3f913ca 14517 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
c7d73f6a
DV
14518 intel_fb->obj = obj;
14519
6687c906
VS
14520 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14521 if (ret)
14522 return ret;
2d7a215f 14523
79e53945
JB
14524 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14525 if (ret) {
14526 DRM_ERROR("framebuffer init failed %d\n", ret);
14527 return ret;
14528 }
14529
0b05e1e0
VS
14530 intel_fb->obj->framebuffer_references++;
14531
79e53945
JB
14532 return 0;
14533}
14534
79e53945
JB
14535static struct drm_framebuffer *
14536intel_user_framebuffer_create(struct drm_device *dev,
14537 struct drm_file *filp,
1eb83451 14538 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14539{
dcb1394e 14540 struct drm_framebuffer *fb;
05394f39 14541 struct drm_i915_gem_object *obj;
76dc3769 14542 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14543
03ac0642
CW
14544 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14545 if (!obj)
cce13ff7 14546 return ERR_PTR(-ENOENT);
79e53945 14547
92907cbb 14548 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 14549 if (IS_ERR(fb))
f0cd5182 14550 i915_gem_object_put(obj);
dcb1394e
LW
14551
14552 return fb;
79e53945
JB
14553}
14554
778e23a9
CW
14555static void intel_atomic_state_free(struct drm_atomic_state *state)
14556{
14557 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14558
14559 drm_atomic_state_default_release(state);
14560
14561 i915_sw_fence_fini(&intel_state->commit_ready);
14562
14563 kfree(state);
14564}
14565
79e53945 14566static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14567 .fb_create = intel_user_framebuffer_create,
0632fef6 14568 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14569 .atomic_check = intel_atomic_check,
14570 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14571 .atomic_state_alloc = intel_atomic_state_alloc,
14572 .atomic_state_clear = intel_atomic_state_clear,
778e23a9 14573 .atomic_state_free = intel_atomic_state_free,
79e53945
JB
14574};
14575
88212941
ID
14576/**
14577 * intel_init_display_hooks - initialize the display modesetting hooks
14578 * @dev_priv: device private
14579 */
14580void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14581{
7ff89ca2
VS
14582 intel_init_cdclk_hooks(dev_priv);
14583
88212941 14584 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14585 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14586 dev_priv->display.get_initial_plane_config =
14587 skylake_get_initial_plane_config;
bc8d7dff
DL
14588 dev_priv->display.crtc_compute_clock =
14589 haswell_crtc_compute_clock;
14590 dev_priv->display.crtc_enable = haswell_crtc_enable;
14591 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14592 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14593 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14594 dev_priv->display.get_initial_plane_config =
14595 ironlake_get_initial_plane_config;
797d0259
ACO
14596 dev_priv->display.crtc_compute_clock =
14597 haswell_crtc_compute_clock;
4f771f10
PZ
14598 dev_priv->display.crtc_enable = haswell_crtc_enable;
14599 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14600 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14601 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14602 dev_priv->display.get_initial_plane_config =
14603 ironlake_get_initial_plane_config;
3fb37703
ACO
14604 dev_priv->display.crtc_compute_clock =
14605 ironlake_crtc_compute_clock;
76e5a89c
DV
14606 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14607 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14608 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14609 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14610 dev_priv->display.get_initial_plane_config =
14611 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14612 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14613 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14614 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14615 } else if (IS_VALLEYVIEW(dev_priv)) {
14616 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14617 dev_priv->display.get_initial_plane_config =
14618 i9xx_get_initial_plane_config;
14619 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14620 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14621 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14622 } else if (IS_G4X(dev_priv)) {
14623 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14624 dev_priv->display.get_initial_plane_config =
14625 i9xx_get_initial_plane_config;
14626 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14627 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14628 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14629 } else if (IS_PINEVIEW(dev_priv)) {
14630 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14631 dev_priv->display.get_initial_plane_config =
14632 i9xx_get_initial_plane_config;
14633 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14634 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14635 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14636 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14637 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14638 dev_priv->display.get_initial_plane_config =
14639 i9xx_get_initial_plane_config;
d6dfee7a 14640 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14641 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14642 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14643 } else {
14644 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14645 dev_priv->display.get_initial_plane_config =
14646 i9xx_get_initial_plane_config;
14647 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14648 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14649 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14650 }
e70236a8 14651
88212941 14652 if (IS_GEN5(dev_priv)) {
3bb11b53 14653 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 14654 } else if (IS_GEN6(dev_priv)) {
3bb11b53 14655 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 14656 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
14657 /* FIXME: detect B0+ stepping and use auto training */
14658 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 14659 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 14660 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
14661 }
14662
27082493
L
14663 if (dev_priv->info.gen >= 9)
14664 dev_priv->display.update_crtcs = skl_update_crtcs;
14665 else
14666 dev_priv->display.update_crtcs = intel_update_crtcs;
14667
5a21b665
DV
14668 switch (INTEL_INFO(dev_priv)->gen) {
14669 case 2:
14670 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14671 break;
14672
14673 case 3:
14674 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14675 break;
14676
14677 case 4:
14678 case 5:
14679 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14680 break;
14681
14682 case 6:
14683 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14684 break;
14685 case 7:
14686 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14687 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14688 break;
14689 case 9:
14690 /* Drop through - unsupported since execlist only. */
14691 default:
14692 /* Default just returns -ENODEV to indicate unsupported */
14693 dev_priv->display.queue_flip = intel_default_queue_flip;
14694 }
e70236a8
JB
14695}
14696
b690e96c
JB
14697/*
14698 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14699 * resume, or other times. This quirk makes sure that's the case for
14700 * affected systems.
14701 */
0206e353 14702static void quirk_pipea_force(struct drm_device *dev)
b690e96c 14703{
fac5e23e 14704 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
14705
14706 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14707 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14708}
14709
b6b5d049
VS
14710static void quirk_pipeb_force(struct drm_device *dev)
14711{
fac5e23e 14712 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
14713
14714 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14715 DRM_INFO("applying pipe b force quirk\n");
14716}
14717
435793df
KP
14718/*
14719 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14720 */
14721static void quirk_ssc_force_disable(struct drm_device *dev)
14722{
fac5e23e 14723 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 14724 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14725 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14726}
14727
4dca20ef 14728/*
5a15ab5b
CE
14729 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14730 * brightness value
4dca20ef
CE
14731 */
14732static void quirk_invert_brightness(struct drm_device *dev)
14733{
fac5e23e 14734 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 14735 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14736 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14737}
14738
9c72cc6f
SD
14739/* Some VBT's incorrectly indicate no backlight is present */
14740static void quirk_backlight_present(struct drm_device *dev)
14741{
fac5e23e 14742 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
14743 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14744 DRM_INFO("applying backlight present quirk\n");
14745}
14746
b690e96c
JB
14747struct intel_quirk {
14748 int device;
14749 int subsystem_vendor;
14750 int subsystem_device;
14751 void (*hook)(struct drm_device *dev);
14752};
14753
5f85f176
EE
14754/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14755struct intel_dmi_quirk {
14756 void (*hook)(struct drm_device *dev);
14757 const struct dmi_system_id (*dmi_id_list)[];
14758};
14759
14760static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14761{
14762 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14763 return 1;
14764}
14765
14766static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14767 {
14768 .dmi_id_list = &(const struct dmi_system_id[]) {
14769 {
14770 .callback = intel_dmi_reverse_brightness,
14771 .ident = "NCR Corporation",
14772 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14773 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14774 },
14775 },
14776 { } /* terminating entry */
14777 },
14778 .hook = quirk_invert_brightness,
14779 },
14780};
14781
c43b5634 14782static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14783 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14784 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14785
b690e96c
JB
14786 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14787 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14788
5f080c0f
VS
14789 /* 830 needs to leave pipe A & dpll A up */
14790 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14791
b6b5d049
VS
14792 /* 830 needs to leave pipe B & dpll B up */
14793 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14794
435793df
KP
14795 /* Lenovo U160 cannot use SSC on LVDS */
14796 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14797
14798 /* Sony Vaio Y cannot use SSC on LVDS */
14799 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14800
be505f64
AH
14801 /* Acer Aspire 5734Z must invert backlight brightness */
14802 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14803
14804 /* Acer/eMachines G725 */
14805 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14806
14807 /* Acer/eMachines e725 */
14808 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14809
14810 /* Acer/Packard Bell NCL20 */
14811 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14812
14813 /* Acer Aspire 4736Z */
14814 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14815
14816 /* Acer Aspire 5336 */
14817 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14818
14819 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14820 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14821
dfb3d47b
SD
14822 /* Acer C720 Chromebook (Core i3 4005U) */
14823 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14824
b2a9601c 14825 /* Apple Macbook 2,1 (Core 2 T7400) */
14826 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14827
1b9448b0
JN
14828 /* Apple Macbook 4,1 */
14829 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14830
d4967d8c
SD
14831 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14832 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14833
14834 /* HP Chromebook 14 (Celeron 2955U) */
14835 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14836
14837 /* Dell Chromebook 11 */
14838 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
14839
14840 /* Dell Chromebook 11 (2015 version) */
14841 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14842};
14843
14844static void intel_init_quirks(struct drm_device *dev)
14845{
14846 struct pci_dev *d = dev->pdev;
14847 int i;
14848
14849 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14850 struct intel_quirk *q = &intel_quirks[i];
14851
14852 if (d->device == q->device &&
14853 (d->subsystem_vendor == q->subsystem_vendor ||
14854 q->subsystem_vendor == PCI_ANY_ID) &&
14855 (d->subsystem_device == q->subsystem_device ||
14856 q->subsystem_device == PCI_ANY_ID))
14857 q->hook(dev);
14858 }
5f85f176
EE
14859 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14860 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14861 intel_dmi_quirks[i].hook(dev);
14862 }
b690e96c
JB
14863}
14864
9cce37f4 14865/* Disable the VGA plane that we never use */
29b74b7f 14866static void i915_disable_vga(struct drm_i915_private *dev_priv)
9cce37f4 14867{
52a05c30 14868 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 14869 u8 sr1;
920a14b2 14870 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 14871
2b37c616 14872 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 14873 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14874 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14875 sr1 = inb(VGA_SR_DATA);
14876 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 14877 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
14878 udelay(300);
14879
01f5a626 14880 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14881 POSTING_READ(vga_reg);
14882}
14883
f817586c
DV
14884void intel_modeset_init_hw(struct drm_device *dev)
14885{
fac5e23e 14886 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 14887
4c75b940 14888 intel_update_cdclk(dev_priv);
bb0f4aab 14889 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
1a617b77 14890
46f16e63 14891 intel_init_clock_gating(dev_priv);
f817586c
DV
14892}
14893
d93c0372
MR
14894/*
14895 * Calculate what we think the watermarks should be for the state we've read
14896 * out of the hardware and then immediately program those watermarks so that
14897 * we ensure the hardware settings match our internal state.
14898 *
14899 * We can calculate what we think WM's should be by creating a duplicate of the
14900 * current state (which was constructed during hardware readout) and running it
14901 * through the atomic check code to calculate new watermark values in the
14902 * state object.
14903 */
14904static void sanitize_watermarks(struct drm_device *dev)
14905{
14906 struct drm_i915_private *dev_priv = to_i915(dev);
14907 struct drm_atomic_state *state;
ccf010fb 14908 struct intel_atomic_state *intel_state;
d93c0372
MR
14909 struct drm_crtc *crtc;
14910 struct drm_crtc_state *cstate;
14911 struct drm_modeset_acquire_ctx ctx;
14912 int ret;
14913 int i;
14914
14915 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 14916 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
14917 return;
14918
14919 /*
14920 * We need to hold connection_mutex before calling duplicate_state so
14921 * that the connector loop is protected.
14922 */
14923 drm_modeset_acquire_init(&ctx, 0);
14924retry:
0cd1262d 14925 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
14926 if (ret == -EDEADLK) {
14927 drm_modeset_backoff(&ctx);
14928 goto retry;
14929 } else if (WARN_ON(ret)) {
0cd1262d 14930 goto fail;
d93c0372
MR
14931 }
14932
14933 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14934 if (WARN_ON(IS_ERR(state)))
0cd1262d 14935 goto fail;
d93c0372 14936
ccf010fb
ML
14937 intel_state = to_intel_atomic_state(state);
14938
ed4a6a7c
MR
14939 /*
14940 * Hardware readout is the only time we don't want to calculate
14941 * intermediate watermarks (since we don't trust the current
14942 * watermarks).
14943 */
ccf010fb 14944 intel_state->skip_intermediate_wm = true;
ed4a6a7c 14945
d93c0372
MR
14946 ret = intel_atomic_check(dev, state);
14947 if (ret) {
14948 /*
14949 * If we fail here, it means that the hardware appears to be
14950 * programmed in a way that shouldn't be possible, given our
14951 * understanding of watermark requirements. This might mean a
14952 * mistake in the hardware readout code or a mistake in the
14953 * watermark calculations for a given platform. Raise a WARN
14954 * so that this is noticeable.
14955 *
14956 * If this actually happens, we'll have to just leave the
14957 * BIOS-programmed watermarks untouched and hope for the best.
14958 */
14959 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 14960 goto put_state;
d93c0372
MR
14961 }
14962
14963 /* Write calculated watermark values back */
d93c0372
MR
14964 for_each_crtc_in_state(state, crtc, cstate, i) {
14965 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14966
ed4a6a7c 14967 cs->wm.need_postvbl_update = true;
ccf010fb 14968 dev_priv->display.optimize_watermarks(intel_state, cs);
d93c0372
MR
14969 }
14970
b9a1b717 14971put_state:
0853695c 14972 drm_atomic_state_put(state);
0cd1262d 14973fail:
d93c0372
MR
14974 drm_modeset_drop_locks(&ctx);
14975 drm_modeset_acquire_fini(&ctx);
14976}
14977
b079bd17 14978int intel_modeset_init(struct drm_device *dev)
79e53945 14979{
72e96d64
JL
14980 struct drm_i915_private *dev_priv = to_i915(dev);
14981 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 14982 enum pipe pipe;
46f297fb 14983 struct intel_crtc *crtc;
79e53945
JB
14984
14985 drm_mode_config_init(dev);
14986
14987 dev->mode_config.min_width = 0;
14988 dev->mode_config.min_height = 0;
14989
019d96cb
DA
14990 dev->mode_config.preferred_depth = 24;
14991 dev->mode_config.prefer_shadow = 1;
14992
25bab385
TU
14993 dev->mode_config.allow_fb_modifiers = true;
14994
e6ecefaa 14995 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14996
eb955eee 14997 INIT_WORK(&dev_priv->atomic_helper.free_work,
ba318c61 14998 intel_atomic_helper_free_state_worker);
eb955eee 14999
b690e96c
JB
15000 intel_init_quirks(dev);
15001
62d75df7 15002 intel_init_pm(dev_priv);
1fa61106 15003
b7f05d4a 15004 if (INTEL_INFO(dev_priv)->num_pipes == 0)
b079bd17 15005 return 0;
e3c74757 15006
69f92f67
LW
15007 /*
15008 * There may be no VBT; and if the BIOS enabled SSC we can
15009 * just keep using it to avoid unnecessary flicker. Whereas if the
15010 * BIOS isn't using it, don't assume it will work even if the VBT
15011 * indicates as much.
15012 */
6e266956 15013 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
15014 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15015 DREF_SSC1_ENABLE);
15016
15017 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15018 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15019 bios_lvds_use_ssc ? "en" : "dis",
15020 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15021 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15022 }
15023 }
15024
5db94019 15025 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
15026 dev->mode_config.max_width = 2048;
15027 dev->mode_config.max_height = 2048;
5db94019 15028 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
15029 dev->mode_config.max_width = 4096;
15030 dev->mode_config.max_height = 4096;
79e53945 15031 } else {
a6c45cf0
CW
15032 dev->mode_config.max_width = 8192;
15033 dev->mode_config.max_height = 8192;
79e53945 15034 }
068be561 15035
2a307c2e
JN
15036 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15037 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
dc41c154 15038 dev->mode_config.cursor_height = 1023;
5db94019 15039 } else if (IS_GEN2(dev_priv)) {
068be561
DL
15040 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15041 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15042 } else {
15043 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15044 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15045 }
15046
72e96d64 15047 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15048
28c97730 15049 DRM_DEBUG_KMS("%d display pipe%s available.\n",
b7f05d4a
TU
15050 INTEL_INFO(dev_priv)->num_pipes,
15051 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
79e53945 15052
055e393f 15053 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
15054 int ret;
15055
5ab0d85b 15056 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
15057 if (ret) {
15058 drm_mode_config_cleanup(dev);
15059 return ret;
15060 }
79e53945
JB
15061 }
15062
bfa7df01 15063 intel_update_czclk(dev_priv);
4c75b940 15064 intel_update_cdclk(dev_priv);
bb0f4aab 15065 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
bfa7df01 15066
e72f9fbf 15067 intel_shared_dpll_init(dev);
ee7b9f93 15068
b2045352 15069 if (dev_priv->max_cdclk_freq == 0)
4c75b940 15070 intel_update_max_cdclk(dev_priv);
b2045352 15071
9cce37f4 15072 /* Just disable it once at startup */
29b74b7f 15073 i915_disable_vga(dev_priv);
c39055b0 15074 intel_setup_outputs(dev_priv);
11be49eb 15075
6e9f798d 15076 drm_modeset_lock_all(dev);
043e9bda 15077 intel_modeset_setup_hw_state(dev);
6e9f798d 15078 drm_modeset_unlock_all(dev);
46f297fb 15079
d3fcc808 15080 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15081 struct intel_initial_plane_config plane_config = {};
15082
46f297fb
JB
15083 if (!crtc->active)
15084 continue;
15085
46f297fb 15086 /*
46f297fb
JB
15087 * Note that reserving the BIOS fb up front prevents us
15088 * from stuffing other stolen allocations like the ring
15089 * on top. This prevents some ugliness at boot time, and
15090 * can even allow for smooth boot transitions if the BIOS
15091 * fb is large enough for the active pipe configuration.
15092 */
eeebeac5
ML
15093 dev_priv->display.get_initial_plane_config(crtc,
15094 &plane_config);
15095
15096 /*
15097 * If the fb is shared between multiple heads, we'll
15098 * just get the first one.
15099 */
15100 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15101 }
d93c0372
MR
15102
15103 /*
15104 * Make sure hardware watermarks really match the state we read out.
15105 * Note that we need to do this after reconstructing the BIOS fb's
15106 * since the watermark calculation done here will use pstate->fb.
15107 */
15108 sanitize_watermarks(dev);
b079bd17
VS
15109
15110 return 0;
2c7111db
CW
15111}
15112
7fad798e
DV
15113static void intel_enable_pipe_a(struct drm_device *dev)
15114{
15115 struct intel_connector *connector;
15116 struct drm_connector *crt = NULL;
15117 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15118 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15119
15120 /* We can't just switch on the pipe A, we need to set things up with a
15121 * proper mode and output configuration. As a gross hack, enable pipe A
15122 * by enabling the load detect pipe once. */
3a3371ff 15123 for_each_intel_connector(dev, connector) {
7fad798e
DV
15124 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15125 crt = &connector->base;
15126 break;
15127 }
15128 }
15129
15130 if (!crt)
15131 return;
15132
208bf9fd 15133 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15134 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15135}
15136
fa555837
DV
15137static bool
15138intel_check_plane_mapping(struct intel_crtc *crtc)
15139{
b7f05d4a 15140 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
649636ef 15141 u32 val;
fa555837 15142
b7f05d4a 15143 if (INTEL_INFO(dev_priv)->num_pipes == 1)
fa555837
DV
15144 return true;
15145
649636ef 15146 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15147
15148 if ((val & DISPLAY_PLANE_ENABLE) &&
15149 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15150 return false;
15151
15152 return true;
15153}
15154
02e93c35
VS
15155static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15156{
15157 struct drm_device *dev = crtc->base.dev;
15158 struct intel_encoder *encoder;
15159
15160 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15161 return true;
15162
15163 return false;
15164}
15165
496b0fc3
ML
15166static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15167{
15168 struct drm_device *dev = encoder->base.dev;
15169 struct intel_connector *connector;
15170
15171 for_each_connector_on_encoder(dev, &encoder->base, connector)
15172 return connector;
15173
15174 return NULL;
15175}
15176
a168f5b3
VS
15177static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15178 enum transcoder pch_transcoder)
15179{
15180 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15181 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15182}
15183
24929352
DV
15184static void intel_sanitize_crtc(struct intel_crtc *crtc)
15185{
15186 struct drm_device *dev = crtc->base.dev;
fac5e23e 15187 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 15188 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15189
24929352 15190 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15191 if (!transcoder_is_dsi(cpu_transcoder)) {
15192 i915_reg_t reg = PIPECONF(cpu_transcoder);
15193
15194 I915_WRITE(reg,
15195 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15196 }
24929352 15197
d3eaf884 15198 /* restore vblank interrupts to correct state */
9625604c 15199 drm_crtc_vblank_reset(&crtc->base);
d297e103 15200 if (crtc->active) {
f9cd7b88
VS
15201 struct intel_plane *plane;
15202
9625604c 15203 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15204
15205 /* Disable everything but the primary plane */
15206 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15207 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15208 continue;
15209
15210 plane->disable_plane(&plane->base, &crtc->base);
15211 }
9625604c 15212 }
d3eaf884 15213
24929352 15214 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15215 * disable the crtc (and hence change the state) if it is wrong. Note
15216 * that gen4+ has a fixed plane -> pipe mapping. */
6315b5d3 15217 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15218 bool plane;
15219
78108b7c
VS
15220 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15221 crtc->base.base.id, crtc->base.name);
24929352
DV
15222
15223 /* Pipe has the wrong plane attached and the plane is active.
15224 * Temporarily change the plane mapping and disable everything
15225 * ... */
15226 plane = crtc->plane;
1d4258db 15227 crtc->base.primary->state->visible = true;
24929352 15228 crtc->plane = !plane;
b17d48e2 15229 intel_crtc_disable_noatomic(&crtc->base);
24929352 15230 crtc->plane = plane;
24929352 15231 }
24929352 15232
7fad798e
DV
15233 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15234 crtc->pipe == PIPE_A && !crtc->active) {
15235 /* BIOS forgot to enable pipe A, this mostly happens after
15236 * resume. Force-enable the pipe to fix this, the update_dpms
15237 * call below we restore the pipe to the right state, but leave
15238 * the required bits on. */
15239 intel_enable_pipe_a(dev);
15240 }
15241
24929352
DV
15242 /* Adjust the state of the output pipe according to whether we
15243 * have active connectors/encoders. */
842e0307 15244 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15245 intel_crtc_disable_noatomic(&crtc->base);
24929352 15246
49cff963 15247 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
15248 /*
15249 * We start out with underrun reporting disabled to avoid races.
15250 * For correct bookkeeping mark this on active crtcs.
15251 *
c5ab3bc0
DV
15252 * Also on gmch platforms we dont have any hardware bits to
15253 * disable the underrun reporting. Which means we need to start
15254 * out with underrun reporting disabled also on inactive pipes,
15255 * since otherwise we'll complain about the garbage we read when
15256 * e.g. coming up after runtime pm.
15257 *
4cc31489
DV
15258 * No protection against concurrent access is required - at
15259 * worst a fifo underrun happens which also sets this to false.
15260 */
15261 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
15262 /*
15263 * We track the PCH trancoder underrun reporting state
15264 * within the crtc. With crtc for pipe A housing the underrun
15265 * reporting state for PCH transcoder A, crtc for pipe B housing
15266 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15267 * and marking underrun reporting as disabled for the non-existing
15268 * PCH transcoders B and C would prevent enabling the south
15269 * error interrupt (see cpt_can_enable_serr_int()).
15270 */
15271 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15272 crtc->pch_fifo_underrun_disabled = true;
4cc31489 15273 }
24929352
DV
15274}
15275
15276static void intel_sanitize_encoder(struct intel_encoder *encoder)
15277{
15278 struct intel_connector *connector;
24929352
DV
15279
15280 /* We need to check both for a crtc link (meaning that the
15281 * encoder is active and trying to read from a pipe) and the
15282 * pipe itself being active. */
15283 bool has_active_crtc = encoder->base.crtc &&
15284 to_intel_crtc(encoder->base.crtc)->active;
15285
496b0fc3
ML
15286 connector = intel_encoder_find_connector(encoder);
15287 if (connector && !has_active_crtc) {
24929352
DV
15288 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15289 encoder->base.base.id,
8e329a03 15290 encoder->base.name);
24929352
DV
15291
15292 /* Connector is active, but has no active pipe. This is
15293 * fallout from our resume register restoring. Disable
15294 * the encoder manually again. */
15295 if (encoder->base.crtc) {
fd6bbda9
ML
15296 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15297
24929352
DV
15298 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15299 encoder->base.base.id,
8e329a03 15300 encoder->base.name);
fd6bbda9 15301 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 15302 if (encoder->post_disable)
fd6bbda9 15303 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 15304 }
7f1950fb 15305 encoder->base.crtc = NULL;
24929352
DV
15306
15307 /* Inconsistent output/port/pipe state happens presumably due to
15308 * a bug in one of the get_hw_state functions. Or someplace else
15309 * in our code, like the register restore mess on resume. Clamp
15310 * things to off as a safer default. */
fd6bbda9
ML
15311
15312 connector->base.dpms = DRM_MODE_DPMS_OFF;
15313 connector->base.encoder = NULL;
24929352
DV
15314 }
15315 /* Enabled encoders without active connectors will be fixed in
15316 * the crtc fixup. */
15317}
15318
29b74b7f 15319void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
0fde901f 15320{
920a14b2 15321 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 15322
04098753
ID
15323 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15324 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
29b74b7f 15325 i915_disable_vga(dev_priv);
04098753
ID
15326 }
15327}
15328
29b74b7f 15329void i915_redisable_vga(struct drm_i915_private *dev_priv)
04098753 15330{
8dc8a27c
PZ
15331 /* This function can be called both from intel_modeset_setup_hw_state or
15332 * at a very early point in our resume sequence, where the power well
15333 * structures are not yet restored. Since this function is at a very
15334 * paranoid "someone might have enabled VGA while we were not looking"
15335 * level, just check if the power well is enabled instead of trying to
15336 * follow the "don't touch the power well if we don't need it" policy
15337 * the rest of the driver uses. */
6392f847 15338 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15339 return;
15340
29b74b7f 15341 i915_redisable_vga_power_on(dev_priv);
6392f847
ID
15342
15343 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15344}
15345
f9cd7b88 15346static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15347{
f9cd7b88 15348 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15349
f9cd7b88 15350 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15351}
15352
f9cd7b88
VS
15353/* FIXME read out full plane state for all planes */
15354static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15355{
b26d3ea3 15356 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15357 struct intel_plane_state *plane_state =
b26d3ea3 15358 to_intel_plane_state(primary->state);
d032ffa0 15359
936e71e3 15360 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
15361 primary_get_hw_state(to_intel_plane(primary));
15362
936e71e3 15363 if (plane_state->base.visible)
b26d3ea3 15364 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15365}
15366
30e984df 15367static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 15368{
fac5e23e 15369 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 15370 enum pipe pipe;
24929352
DV
15371 struct intel_crtc *crtc;
15372 struct intel_encoder *encoder;
15373 struct intel_connector *connector;
5358901f 15374 int i;
24929352 15375
565602d7
ML
15376 dev_priv->active_crtcs = 0;
15377
d3fcc808 15378 for_each_intel_crtc(dev, crtc) {
a8cd6da0
VS
15379 struct intel_crtc_state *crtc_state =
15380 to_intel_crtc_state(crtc->base.state);
3b117c8f 15381
ec2dc6a0 15382 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
15383 memset(crtc_state, 0, sizeof(*crtc_state));
15384 crtc_state->base.crtc = &crtc->base;
24929352 15385
565602d7
ML
15386 crtc_state->base.active = crtc_state->base.enable =
15387 dev_priv->display.get_pipe_config(crtc, crtc_state);
15388
15389 crtc->base.enabled = crtc_state->base.enable;
15390 crtc->active = crtc_state->base.active;
15391
aca1ebf4 15392 if (crtc_state->base.active)
565602d7
ML
15393 dev_priv->active_crtcs |= 1 << crtc->pipe;
15394
f9cd7b88 15395 readout_plane_state(crtc);
24929352 15396
78108b7c
VS
15397 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15398 crtc->base.base.id, crtc->base.name,
a8cd6da0 15399 enableddisabled(crtc_state->base.active));
24929352
DV
15400 }
15401
5358901f
DV
15402 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15403 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15404
2edd6443 15405 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
2c42e535
ACO
15406 &pll->state.hw_state);
15407 pll->state.crtc_mask = 0;
d3fcc808 15408 for_each_intel_crtc(dev, crtc) {
a8cd6da0
VS
15409 struct intel_crtc_state *crtc_state =
15410 to_intel_crtc_state(crtc->base.state);
15411
15412 if (crtc_state->base.active &&
15413 crtc_state->shared_dpll == pll)
2c42e535 15414 pll->state.crtc_mask |= 1 << crtc->pipe;
5358901f 15415 }
2c42e535 15416 pll->active_mask = pll->state.crtc_mask;
5358901f 15417
1e6f2ddc 15418 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
2c42e535 15419 pll->name, pll->state.crtc_mask, pll->on);
5358901f
DV
15420 }
15421
b2784e15 15422 for_each_intel_encoder(dev, encoder) {
24929352
DV
15423 pipe = 0;
15424
15425 if (encoder->get_hw_state(encoder, &pipe)) {
a8cd6da0
VS
15426 struct intel_crtc_state *crtc_state;
15427
98187836 15428 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a8cd6da0 15429 crtc_state = to_intel_crtc_state(crtc->base.state);
e2af48c6 15430
045ac3b5 15431 encoder->base.crtc = &crtc->base;
a8cd6da0
VS
15432 crtc_state->output_types |= 1 << encoder->type;
15433 encoder->get_config(encoder, crtc_state);
24929352
DV
15434 } else {
15435 encoder->base.crtc = NULL;
15436 }
15437
6f2bcceb 15438 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
08c4d7fc
TU
15439 encoder->base.base.id, encoder->base.name,
15440 enableddisabled(encoder->base.crtc),
6f2bcceb 15441 pipe_name(pipe));
24929352
DV
15442 }
15443
3a3371ff 15444 for_each_intel_connector(dev, connector) {
24929352
DV
15445 if (connector->get_hw_state(connector)) {
15446 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15447
15448 encoder = connector->encoder;
15449 connector->base.encoder = &encoder->base;
15450
15451 if (encoder->base.crtc &&
15452 encoder->base.crtc->state->active) {
15453 /*
15454 * This has to be done during hardware readout
15455 * because anything calling .crtc_disable may
15456 * rely on the connector_mask being accurate.
15457 */
15458 encoder->base.crtc->state->connector_mask |=
15459 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15460 encoder->base.crtc->state->encoder_mask |=
15461 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15462 }
15463
24929352
DV
15464 } else {
15465 connector->base.dpms = DRM_MODE_DPMS_OFF;
15466 connector->base.encoder = NULL;
15467 }
15468 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
08c4d7fc
TU
15469 connector->base.base.id, connector->base.name,
15470 enableddisabled(connector->base.encoder));
24929352 15471 }
7f4c6284
VS
15472
15473 for_each_intel_crtc(dev, crtc) {
a8cd6da0
VS
15474 struct intel_crtc_state *crtc_state =
15475 to_intel_crtc_state(crtc->base.state);
aca1ebf4
VS
15476 int pixclk = 0;
15477
a8cd6da0 15478 crtc->base.hwmode = crtc_state->base.adjusted_mode;
7f4c6284
VS
15479
15480 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
a8cd6da0
VS
15481 if (crtc_state->base.active) {
15482 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15483 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
7f4c6284
VS
15484 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15485
15486 /*
15487 * The initial mode needs to be set in order to keep
15488 * the atomic core happy. It wants a valid mode if the
15489 * crtc's enabled, so we do the above call.
15490 *
7800fb69
DV
15491 * But we don't set all the derived state fully, hence
15492 * set a flag to indicate that a full recalculation is
15493 * needed on the next commit.
7f4c6284 15494 */
a8cd6da0 15495 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832 15496
a7d1b3f4
VS
15497 intel_crtc_compute_pixel_rate(crtc_state);
15498
15499 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15500 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15501 pixclk = crtc_state->pixel_rate;
aca1ebf4
VS
15502 else
15503 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15504
15505 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
a8cd6da0 15506 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
aca1ebf4
VS
15507 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15508
9eca6832
VS
15509 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15510 update_scanline_offset(crtc);
7f4c6284 15511 }
e3b247da 15512
aca1ebf4
VS
15513 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15514
a8cd6da0 15515 intel_pipe_config_sanity_check(dev_priv, crtc_state);
7f4c6284 15516 }
30e984df
DV
15517}
15518
043e9bda
ML
15519/* Scan out the current hw modeset state,
15520 * and sanitizes it to the current state
15521 */
15522static void
15523intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 15524{
fac5e23e 15525 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 15526 enum pipe pipe;
30e984df
DV
15527 struct intel_crtc *crtc;
15528 struct intel_encoder *encoder;
35c95375 15529 int i;
30e984df
DV
15530
15531 intel_modeset_readout_hw_state(dev);
24929352
DV
15532
15533 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15534 for_each_intel_encoder(dev, encoder) {
24929352
DV
15535 intel_sanitize_encoder(encoder);
15536 }
15537
055e393f 15538 for_each_pipe(dev_priv, pipe) {
98187836 15539 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 15540
24929352 15541 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15542 intel_dump_pipe_config(crtc, crtc->config,
15543 "[setup_hw_state]");
24929352 15544 }
9a935856 15545
d29b2f9d
ACO
15546 intel_modeset_update_connector_atomic_state(dev);
15547
35c95375
DV
15548 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15549 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15550
2dd66ebd 15551 if (!pll->on || pll->active_mask)
35c95375
DV
15552 continue;
15553
15554 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15555
2edd6443 15556 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15557 pll->on = false;
15558 }
15559
920a14b2 15560 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681 15561 vlv_wm_get_hw_state(dev);
5db94019 15562 else if (IS_GEN9(dev_priv))
3078999f 15563 skl_wm_get_hw_state(dev);
6e266956 15564 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 15565 ilk_wm_get_hw_state(dev);
292b990e
ML
15566
15567 for_each_intel_crtc(dev, crtc) {
15568 unsigned long put_domains;
15569
74bff5f9 15570 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15571 if (WARN_ON(put_domains))
15572 modeset_put_power_domains(dev_priv, put_domains);
15573 }
15574 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15575
15576 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15577}
7d0bc1ea 15578
043e9bda
ML
15579void intel_display_resume(struct drm_device *dev)
15580{
e2c8b870
ML
15581 struct drm_i915_private *dev_priv = to_i915(dev);
15582 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15583 struct drm_modeset_acquire_ctx ctx;
043e9bda 15584 int ret;
f30da187 15585
e2c8b870 15586 dev_priv->modeset_restore_state = NULL;
73974893
ML
15587 if (state)
15588 state->acquire_ctx = &ctx;
043e9bda 15589
ea49c9ac
ML
15590 /*
15591 * This is a cludge because with real atomic modeset mode_config.mutex
15592 * won't be taken. Unfortunately some probed state like
15593 * audio_codec_enable is still protected by mode_config.mutex, so lock
15594 * it here for now.
15595 */
15596 mutex_lock(&dev->mode_config.mutex);
e2c8b870 15597 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15598
73974893
ML
15599 while (1) {
15600 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15601 if (ret != -EDEADLK)
15602 break;
043e9bda 15603
e2c8b870 15604 drm_modeset_backoff(&ctx);
e2c8b870 15605 }
043e9bda 15606
73974893
ML
15607 if (!ret)
15608 ret = __intel_display_resume(dev, state);
15609
e2c8b870
ML
15610 drm_modeset_drop_locks(&ctx);
15611 drm_modeset_acquire_fini(&ctx);
ea49c9ac 15612 mutex_unlock(&dev->mode_config.mutex);
043e9bda 15613
0853695c 15614 if (ret)
e2c8b870 15615 DRM_ERROR("Restoring old state failed with %i\n", ret);
3c5e37f1
CW
15616 if (state)
15617 drm_atomic_state_put(state);
2c7111db
CW
15618}
15619
15620void intel_modeset_gem_init(struct drm_device *dev)
15621{
dc97997a 15622 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 15623
dc97997a 15624 intel_init_gt_powersave(dev_priv);
ae48434c 15625
1833b134 15626 intel_modeset_init_hw(dev);
02e792fb 15627
1ee8da6d 15628 intel_setup_overlay(dev_priv);
1ebaa0b9
CW
15629}
15630
15631int intel_connector_register(struct drm_connector *connector)
15632{
15633 struct intel_connector *intel_connector = to_intel_connector(connector);
15634 int ret;
15635
15636 ret = intel_backlight_device_register(intel_connector);
15637 if (ret)
15638 goto err;
15639
15640 return 0;
0962c3c9 15641
1ebaa0b9
CW
15642err:
15643 return ret;
79e53945
JB
15644}
15645
c191eca1 15646void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 15647{
e63d87c0 15648 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 15649
e63d87c0 15650 intel_backlight_device_unregister(intel_connector);
4932e2c3 15651 intel_panel_destroy_backlight(connector);
4932e2c3
ID
15652}
15653
79e53945
JB
15654void intel_modeset_cleanup(struct drm_device *dev)
15655{
fac5e23e 15656 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 15657
eb955eee
CW
15658 flush_work(&dev_priv->atomic_helper.free_work);
15659 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15660
dc97997a 15661 intel_disable_gt_powersave(dev_priv);
2eb5252e 15662
fd0c0642
DV
15663 /*
15664 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15665 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15666 * experience fancy races otherwise.
15667 */
2aeb7d3a 15668 intel_irq_uninstall(dev_priv);
eb21b92b 15669
fd0c0642
DV
15670 /*
15671 * Due to the hpd irq storm handling the hotplug work can re-arm the
15672 * poll handlers. Hence disable polling after hpd handling is shut down.
15673 */
f87ea761 15674 drm_kms_helper_poll_fini(dev);
fd0c0642 15675
723bfd70
JB
15676 intel_unregister_dsm_handler();
15677
c937ab3e 15678 intel_fbc_global_disable(dev_priv);
69341a5e 15679
1630fe75
CW
15680 /* flush any delayed tasks or pending work */
15681 flush_scheduled_work();
15682
79e53945 15683 drm_mode_config_cleanup(dev);
4d7bb011 15684
1ee8da6d 15685 intel_cleanup_overlay(dev_priv);
ae48434c 15686
dc97997a 15687 intel_cleanup_gt_powersave(dev_priv);
f5949141 15688
40196446 15689 intel_teardown_gmbus(dev_priv);
79e53945
JB
15690}
15691
df0e9248
CW
15692void intel_connector_attach_encoder(struct intel_connector *connector,
15693 struct intel_encoder *encoder)
15694{
15695 connector->encoder = encoder;
15696 drm_mode_connector_attach_encoder(&connector->base,
15697 &encoder->base);
79e53945 15698}
28d52043
DA
15699
15700/*
15701 * set vga decode state - true == enable VGA decode
15702 */
6315b5d3 15703int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
28d52043 15704{
6315b5d3 15705 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15706 u16 gmch_ctrl;
15707
75fa041d
CW
15708 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15709 DRM_ERROR("failed to read control word\n");
15710 return -EIO;
15711 }
15712
c0cc8a55
CW
15713 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15714 return 0;
15715
28d52043
DA
15716 if (state)
15717 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15718 else
15719 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15720
15721 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15722 DRM_ERROR("failed to write control word\n");
15723 return -EIO;
15724 }
15725
28d52043
DA
15726 return 0;
15727}
c4a1d9e4 15728
98a2f411
CW
15729#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15730
c4a1d9e4 15731struct intel_display_error_state {
ff57f1b0
PZ
15732
15733 u32 power_well_driver;
15734
63b66e5b
CW
15735 int num_transcoders;
15736
c4a1d9e4
CW
15737 struct intel_cursor_error_state {
15738 u32 control;
15739 u32 position;
15740 u32 base;
15741 u32 size;
52331309 15742 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15743
15744 struct intel_pipe_error_state {
ddf9c536 15745 bool power_domain_on;
c4a1d9e4 15746 u32 source;
f301b1e1 15747 u32 stat;
52331309 15748 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15749
15750 struct intel_plane_error_state {
15751 u32 control;
15752 u32 stride;
15753 u32 size;
15754 u32 pos;
15755 u32 addr;
15756 u32 surface;
15757 u32 tile_offset;
52331309 15758 } plane[I915_MAX_PIPES];
63b66e5b
CW
15759
15760 struct intel_transcoder_error_state {
ddf9c536 15761 bool power_domain_on;
63b66e5b
CW
15762 enum transcoder cpu_transcoder;
15763
15764 u32 conf;
15765
15766 u32 htotal;
15767 u32 hblank;
15768 u32 hsync;
15769 u32 vtotal;
15770 u32 vblank;
15771 u32 vsync;
15772 } transcoder[4];
c4a1d9e4
CW
15773};
15774
15775struct intel_display_error_state *
c033666a 15776intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 15777{
c4a1d9e4 15778 struct intel_display_error_state *error;
63b66e5b
CW
15779 int transcoders[] = {
15780 TRANSCODER_A,
15781 TRANSCODER_B,
15782 TRANSCODER_C,
15783 TRANSCODER_EDP,
15784 };
c4a1d9e4
CW
15785 int i;
15786
c033666a 15787 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
15788 return NULL;
15789
9d1cb914 15790 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15791 if (error == NULL)
15792 return NULL;
15793
c033666a 15794 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
15795 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15796
055e393f 15797 for_each_pipe(dev_priv, i) {
ddf9c536 15798 error->pipe[i].power_domain_on =
f458ebbc
DV
15799 __intel_display_power_is_enabled(dev_priv,
15800 POWER_DOMAIN_PIPE(i));
ddf9c536 15801 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15802 continue;
15803
5efb3e28
VS
15804 error->cursor[i].control = I915_READ(CURCNTR(i));
15805 error->cursor[i].position = I915_READ(CURPOS(i));
15806 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15807
15808 error->plane[i].control = I915_READ(DSPCNTR(i));
15809 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 15810 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 15811 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15812 error->plane[i].pos = I915_READ(DSPPOS(i));
15813 }
c033666a 15814 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 15815 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 15816 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
15817 error->plane[i].surface = I915_READ(DSPSURF(i));
15818 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15819 }
15820
c4a1d9e4 15821 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15822
c033666a 15823 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 15824 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15825 }
15826
4d1de975 15827 /* Note: this does not include DSI transcoders. */
c033666a 15828 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 15829 if (HAS_DDI(dev_priv))
63b66e5b
CW
15830 error->num_transcoders++; /* Account for eDP. */
15831
15832 for (i = 0; i < error->num_transcoders; i++) {
15833 enum transcoder cpu_transcoder = transcoders[i];
15834
ddf9c536 15835 error->transcoder[i].power_domain_on =
f458ebbc 15836 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15837 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15838 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15839 continue;
15840
63b66e5b
CW
15841 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15842
15843 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15844 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15845 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15846 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15847 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15848 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15849 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15850 }
15851
15852 return error;
15853}
15854
edc3d884
MK
15855#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15856
c4a1d9e4 15857void
edc3d884 15858intel_display_print_error_state(struct drm_i915_error_state_buf *m,
5f56d5f9 15859 struct drm_i915_private *dev_priv,
c4a1d9e4
CW
15860 struct intel_display_error_state *error)
15861{
15862 int i;
15863
63b66e5b
CW
15864 if (!error)
15865 return;
15866
b7f05d4a 15867 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
8652744b 15868 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 15869 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15870 error->power_well_driver);
055e393f 15871 for_each_pipe(dev_priv, i) {
edc3d884 15872 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 15873 err_printf(m, " Power: %s\n",
87ad3212 15874 onoff(error->pipe[i].power_domain_on));
edc3d884 15875 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15876 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15877
15878 err_printf(m, "Plane [%d]:\n", i);
15879 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15880 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
5f56d5f9 15881 if (INTEL_GEN(dev_priv) <= 3) {
edc3d884
MK
15882 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15883 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15884 }
772c2a51 15885 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 15886 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
5f56d5f9 15887 if (INTEL_GEN(dev_priv) >= 4) {
edc3d884
MK
15888 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15889 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15890 }
15891
edc3d884
MK
15892 err_printf(m, "Cursor [%d]:\n", i);
15893 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15894 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15895 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15896 }
63b66e5b
CW
15897
15898 for (i = 0; i < error->num_transcoders; i++) {
da205630 15899 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 15900 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 15901 err_printf(m, " Power: %s\n",
87ad3212 15902 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
15903 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15904 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15905 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15906 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15907 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15908 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15909 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15910 }
c4a1d9e4 15911}
98a2f411
CW
15912
15913#endif