]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
Merge tag 'topic/drm-misc-2016-05-13' of git://anongit.freedesktop.org/drm-intel...
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
465c120c 51/* Primary plane formats for gen <= 3 */
568db4f2 52static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
53 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
465c120c 55 DRM_FORMAT_XRGB1555,
67fe7dc5 56 DRM_FORMAT_XRGB8888,
465c120c
MR
57};
58
59/* Primary plane formats for gen >= 4 */
568db4f2 60static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
61 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
465c120c 73 DRM_FORMAT_XBGR8888,
67fe7dc5 74 DRM_FORMAT_ARGB8888,
465c120c
MR
75 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
465c120c 77 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
78 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
465c120c
MR
82};
83
3d7d6510
MR
84/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
f1f644dc 89static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 90 struct intel_crtc_state *pipe_config);
18442d08 91static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 92 struct intel_crtc_state *pipe_config);
f1f644dc 93
eb1bfe80
JB
94static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
5b18e57c
DV
98static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 105static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 106static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
c30fec65
VS
150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
152{
153 u32 val;
154 int divider;
155
bfa7df01
VS
156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
c30fec65
VS
166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
bfa7df01
VS
177}
178
e7dc33f3
VS
179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 181{
e7dc33f3
VS
182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
183}
d2acd215 184
e7dc33f3
VS
185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
187{
35d38d1f
VS
188 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
189 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
190}
191
e7dc33f3
VS
192static int
193intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 194{
79e50a4f
JN
195 uint32_t clkcfg;
196
e7dc33f3 197 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
198 clkcfg = I915_READ(CLKCFG);
199 switch (clkcfg & CLKCFG_FSB_MASK) {
200 case CLKCFG_FSB_400:
e7dc33f3 201 return 100000;
79e50a4f 202 case CLKCFG_FSB_533:
e7dc33f3 203 return 133333;
79e50a4f 204 case CLKCFG_FSB_667:
e7dc33f3 205 return 166667;
79e50a4f 206 case CLKCFG_FSB_800:
e7dc33f3 207 return 200000;
79e50a4f 208 case CLKCFG_FSB_1067:
e7dc33f3 209 return 266667;
79e50a4f 210 case CLKCFG_FSB_1333:
e7dc33f3 211 return 333333;
79e50a4f
JN
212 /* these two are just a guess; one of them might be right */
213 case CLKCFG_FSB_1600:
214 case CLKCFG_FSB_1600_ALT:
e7dc33f3 215 return 400000;
79e50a4f 216 default:
e7dc33f3 217 return 133333;
79e50a4f
JN
218 }
219}
220
e7dc33f3
VS
221static void intel_update_rawclk(struct drm_i915_private *dev_priv)
222{
223 if (HAS_PCH_SPLIT(dev_priv))
224 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
225 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
226 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
227 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
228 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
229 else
230 return; /* no rawclk on other platforms, or no need to know it */
231
232 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
233}
234
bfa7df01
VS
235static void intel_update_czclk(struct drm_i915_private *dev_priv)
236{
666a4537 237 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
238 return;
239
240 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
241 CCK_CZ_CLOCK_CONTROL);
242
243 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
244}
245
021357ac 246static inline u32 /* units of 100MHz */
21a727b3
VS
247intel_fdi_link_freq(struct drm_i915_private *dev_priv,
248 const struct intel_crtc_state *pipe_config)
021357ac 249{
21a727b3
VS
250 if (HAS_DDI(dev_priv))
251 return pipe_config->port_clock; /* SPLL */
252 else if (IS_GEN5(dev_priv))
253 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 254 else
21a727b3 255 return 270000;
021357ac
CW
256}
257
5d536e28 258static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 259 .dot = { .min = 25000, .max = 350000 },
9c333719 260 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 261 .n = { .min = 2, .max = 16 },
0206e353
AJ
262 .m = { .min = 96, .max = 140 },
263 .m1 = { .min = 18, .max = 26 },
264 .m2 = { .min = 6, .max = 16 },
265 .p = { .min = 4, .max = 128 },
266 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
267 .p2 = { .dot_limit = 165000,
268 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
269};
270
5d536e28
DV
271static const intel_limit_t intel_limits_i8xx_dvo = {
272 .dot = { .min = 25000, .max = 350000 },
9c333719 273 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 274 .n = { .min = 2, .max = 16 },
5d536e28
DV
275 .m = { .min = 96, .max = 140 },
276 .m1 = { .min = 18, .max = 26 },
277 .m2 = { .min = 6, .max = 16 },
278 .p = { .min = 4, .max = 128 },
279 .p1 = { .min = 2, .max = 33 },
280 .p2 = { .dot_limit = 165000,
281 .p2_slow = 4, .p2_fast = 4 },
282};
283
e4b36699 284static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 285 .dot = { .min = 25000, .max = 350000 },
9c333719 286 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 287 .n = { .min = 2, .max = 16 },
0206e353
AJ
288 .m = { .min = 96, .max = 140 },
289 .m1 = { .min = 18, .max = 26 },
290 .m2 = { .min = 6, .max = 16 },
291 .p = { .min = 4, .max = 128 },
292 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 14, .p2_fast = 7 },
e4b36699 295};
273e27ca 296
e4b36699 297static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
298 .dot = { .min = 20000, .max = 400000 },
299 .vco = { .min = 1400000, .max = 2800000 },
300 .n = { .min = 1, .max = 6 },
301 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
302 .m1 = { .min = 8, .max = 18 },
303 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
304 .p = { .min = 5, .max = 80 },
305 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
306 .p2 = { .dot_limit = 200000,
307 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
308};
309
310static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
311 .dot = { .min = 20000, .max = 400000 },
312 .vco = { .min = 1400000, .max = 2800000 },
313 .n = { .min = 1, .max = 6 },
314 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
315 .m1 = { .min = 8, .max = 18 },
316 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
317 .p = { .min = 7, .max = 98 },
318 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
319 .p2 = { .dot_limit = 112000,
320 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
321};
322
273e27ca 323
e4b36699 324static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
325 .dot = { .min = 25000, .max = 270000 },
326 .vco = { .min = 1750000, .max = 3500000},
327 .n = { .min = 1, .max = 4 },
328 .m = { .min = 104, .max = 138 },
329 .m1 = { .min = 17, .max = 23 },
330 .m2 = { .min = 5, .max = 11 },
331 .p = { .min = 10, .max = 30 },
332 .p1 = { .min = 1, .max = 3},
333 .p2 = { .dot_limit = 270000,
334 .p2_slow = 10,
335 .p2_fast = 10
044c7c41 336 },
e4b36699
KP
337};
338
339static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
340 .dot = { .min = 22000, .max = 400000 },
341 .vco = { .min = 1750000, .max = 3500000},
342 .n = { .min = 1, .max = 4 },
343 .m = { .min = 104, .max = 138 },
344 .m1 = { .min = 16, .max = 23 },
345 .m2 = { .min = 5, .max = 11 },
346 .p = { .min = 5, .max = 80 },
347 .p1 = { .min = 1, .max = 8},
348 .p2 = { .dot_limit = 165000,
349 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
350};
351
352static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
353 .dot = { .min = 20000, .max = 115000 },
354 .vco = { .min = 1750000, .max = 3500000 },
355 .n = { .min = 1, .max = 3 },
356 .m = { .min = 104, .max = 138 },
357 .m1 = { .min = 17, .max = 23 },
358 .m2 = { .min = 5, .max = 11 },
359 .p = { .min = 28, .max = 112 },
360 .p1 = { .min = 2, .max = 8 },
361 .p2 = { .dot_limit = 0,
362 .p2_slow = 14, .p2_fast = 14
044c7c41 363 },
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
367 .dot = { .min = 80000, .max = 224000 },
368 .vco = { .min = 1750000, .max = 3500000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 104, .max = 138 },
371 .m1 = { .min = 17, .max = 23 },
372 .m2 = { .min = 5, .max = 11 },
373 .p = { .min = 14, .max = 42 },
374 .p1 = { .min = 2, .max = 6 },
375 .p2 = { .dot_limit = 0,
376 .p2_slow = 7, .p2_fast = 7
044c7c41 377 },
e4b36699
KP
378};
379
f2b115e6 380static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
381 .dot = { .min = 20000, .max = 400000},
382 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 383 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
384 .n = { .min = 3, .max = 6 },
385 .m = { .min = 2, .max = 256 },
273e27ca 386 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
387 .m1 = { .min = 0, .max = 0 },
388 .m2 = { .min = 0, .max = 254 },
389 .p = { .min = 5, .max = 80 },
390 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
391 .p2 = { .dot_limit = 200000,
392 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
393};
394
f2b115e6 395static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
396 .dot = { .min = 20000, .max = 400000 },
397 .vco = { .min = 1700000, .max = 3500000 },
398 .n = { .min = 3, .max = 6 },
399 .m = { .min = 2, .max = 256 },
400 .m1 = { .min = 0, .max = 0 },
401 .m2 = { .min = 0, .max = 254 },
402 .p = { .min = 7, .max = 112 },
403 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
404 .p2 = { .dot_limit = 112000,
405 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
406};
407
273e27ca
EA
408/* Ironlake / Sandybridge
409 *
410 * We calculate clock using (register_value + 2) for N/M1/M2, so here
411 * the range value for them is (actual_value - 2).
412 */
b91ad0ec 413static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
414 .dot = { .min = 25000, .max = 350000 },
415 .vco = { .min = 1760000, .max = 3510000 },
416 .n = { .min = 1, .max = 5 },
417 .m = { .min = 79, .max = 127 },
418 .m1 = { .min = 12, .max = 22 },
419 .m2 = { .min = 5, .max = 9 },
420 .p = { .min = 5, .max = 80 },
421 .p1 = { .min = 1, .max = 8 },
422 .p2 = { .dot_limit = 225000,
423 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
424};
425
b91ad0ec 426static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
427 .dot = { .min = 25000, .max = 350000 },
428 .vco = { .min = 1760000, .max = 3510000 },
429 .n = { .min = 1, .max = 3 },
430 .m = { .min = 79, .max = 118 },
431 .m1 = { .min = 12, .max = 22 },
432 .m2 = { .min = 5, .max = 9 },
433 .p = { .min = 28, .max = 112 },
434 .p1 = { .min = 2, .max = 8 },
435 .p2 = { .dot_limit = 225000,
436 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
437};
438
439static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
440 .dot = { .min = 25000, .max = 350000 },
441 .vco = { .min = 1760000, .max = 3510000 },
442 .n = { .min = 1, .max = 3 },
443 .m = { .min = 79, .max = 127 },
444 .m1 = { .min = 12, .max = 22 },
445 .m2 = { .min = 5, .max = 9 },
446 .p = { .min = 14, .max = 56 },
447 .p1 = { .min = 2, .max = 8 },
448 .p2 = { .dot_limit = 225000,
449 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
450};
451
273e27ca 452/* LVDS 100mhz refclk limits. */
b91ad0ec 453static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
454 .dot = { .min = 25000, .max = 350000 },
455 .vco = { .min = 1760000, .max = 3510000 },
456 .n = { .min = 1, .max = 2 },
457 .m = { .min = 79, .max = 126 },
458 .m1 = { .min = 12, .max = 22 },
459 .m2 = { .min = 5, .max = 9 },
460 .p = { .min = 28, .max = 112 },
0206e353 461 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
462 .p2 = { .dot_limit = 225000,
463 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
464};
465
466static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
467 .dot = { .min = 25000, .max = 350000 },
468 .vco = { .min = 1760000, .max = 3510000 },
469 .n = { .min = 1, .max = 3 },
470 .m = { .min = 79, .max = 126 },
471 .m1 = { .min = 12, .max = 22 },
472 .m2 = { .min = 5, .max = 9 },
473 .p = { .min = 14, .max = 42 },
0206e353 474 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
475 .p2 = { .dot_limit = 225000,
476 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
477};
478
dc730512 479static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 487 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 488 .n = { .min = 1, .max = 7 },
a0c4da24
JB
489 .m1 = { .min = 2, .max = 3 },
490 .m2 = { .min = 11, .max = 156 },
b99ab663 491 .p1 = { .min = 2, .max = 3 },
5fdc9c49 492 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
493};
494
ef9348c8
CML
495static const intel_limit_t intel_limits_chv = {
496 /*
497 * These are the data rate limits (measured in fast clocks)
498 * since those are the strictest limits we have. The fast
499 * clock and actual rate limits are more relaxed, so checking
500 * them would make no difference.
501 */
502 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 503 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
504 .n = { .min = 1, .max = 1 },
505 .m1 = { .min = 2, .max = 2 },
506 .m2 = { .min = 24 << 22, .max = 175 << 22 },
507 .p1 = { .min = 2, .max = 4 },
508 .p2 = { .p2_slow = 1, .p2_fast = 14 },
509};
510
5ab7b0b7
ID
511static const intel_limit_t intel_limits_bxt = {
512 /* FIXME: find real dot limits */
513 .dot = { .min = 0, .max = INT_MAX },
e6292556 514 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
515 .n = { .min = 1, .max = 1 },
516 .m1 = { .min = 2, .max = 2 },
517 /* FIXME: find real m2 limits */
518 .m2 = { .min = 2 << 22, .max = 255 << 22 },
519 .p1 = { .min = 2, .max = 4 },
520 .p2 = { .p2_slow = 1, .p2_fast = 20 },
521};
522
cdba954e
ACO
523static bool
524needs_modeset(struct drm_crtc_state *state)
525{
fc596660 526 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
527}
528
e0638cdf
PZ
529/**
530 * Returns whether any output on the specified pipe is of the specified type
531 */
4093561b 532bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 533{
409ee761 534 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
535 struct intel_encoder *encoder;
536
409ee761 537 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
538 if (encoder->type == type)
539 return true;
540
541 return false;
542}
543
d0737e1d
ACO
544/**
545 * Returns whether any output on the specified pipe will have the specified
546 * type after a staged modeset is complete, i.e., the same as
547 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
548 * encoder->crtc.
549 */
a93e255f
ACO
550static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
551 int type)
d0737e1d 552{
a93e255f 553 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 554 struct drm_connector *connector;
a93e255f 555 struct drm_connector_state *connector_state;
d0737e1d 556 struct intel_encoder *encoder;
a93e255f
ACO
557 int i, num_connectors = 0;
558
da3ced29 559 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
560 if (connector_state->crtc != crtc_state->base.crtc)
561 continue;
562
563 num_connectors++;
d0737e1d 564
a93e255f
ACO
565 encoder = to_intel_encoder(connector_state->best_encoder);
566 if (encoder->type == type)
d0737e1d 567 return true;
a93e255f
ACO
568 }
569
570 WARN_ON(num_connectors == 0);
d0737e1d
ACO
571
572 return false;
573}
574
dccbea3b
ID
575/*
576 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
577 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
578 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
579 * The helpers' return value is the rate of the clock that is fed to the
580 * display engine's pipe which can be the above fast dot clock rate or a
581 * divided-down version of it.
582 */
f2b115e6 583/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 584static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 585{
2177832f
SL
586 clock->m = clock->m2 + 2;
587 clock->p = clock->p1 * clock->p2;
ed5ca77e 588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
fb03ac01
VS
590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
592
593 return clock->dot;
2177832f
SL
594}
595
7429e9d4
DV
596static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
597{
598 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
599}
600
dccbea3b 601static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 602{
7429e9d4 603 clock->m = i9xx_dpll_compute_m(clock);
79e53945 604 clock->p = clock->p1 * clock->p2;
ed5ca77e 605 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 606 return 0;
fb03ac01
VS
607 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
608 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
609
610 return clock->dot;
79e53945
JB
611}
612
dccbea3b 613static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
614{
615 clock->m = clock->m1 * clock->m2;
616 clock->p = clock->p1 * clock->p2;
617 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 618 return 0;
589eca67
ID
619 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
620 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
621
622 return clock->dot / 5;
589eca67
ID
623}
624
dccbea3b 625int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
626{
627 clock->m = clock->m1 * clock->m2;
628 clock->p = clock->p1 * clock->p2;
629 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 630 return 0;
ef9348c8
CML
631 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
632 clock->n << 22);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
634
635 return clock->dot / 5;
ef9348c8
CML
636}
637
7c04d1d9 638#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
639/**
640 * Returns whether the given set of divisors are valid for a given refclk with
641 * the given connectors.
642 */
643
1b894b59
CW
644static bool intel_PLL_is_valid(struct drm_device *dev,
645 const intel_limit_t *limit,
646 const intel_clock_t *clock)
79e53945 647{
f01b7962
VS
648 if (clock->n < limit->n.min || limit->n.max < clock->n)
649 INTELPllInvalid("n out of range\n");
79e53945 650 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 651 INTELPllInvalid("p1 out of range\n");
79e53945 652 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 653 INTELPllInvalid("m2 out of range\n");
79e53945 654 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 655 INTELPllInvalid("m1 out of range\n");
f01b7962 656
666a4537
WB
657 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
658 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
659 if (clock->m1 <= clock->m2)
660 INTELPllInvalid("m1 <= m2\n");
661
666a4537 662 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
663 if (clock->p < limit->p.min || limit->p.max < clock->p)
664 INTELPllInvalid("p out of range\n");
665 if (clock->m < limit->m.min || limit->m.max < clock->m)
666 INTELPllInvalid("m out of range\n");
667 }
668
79e53945 669 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 670 INTELPllInvalid("vco out of range\n");
79e53945
JB
671 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
672 * connector, etc., rather than just a single range.
673 */
674 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 675 INTELPllInvalid("dot out of range\n");
79e53945
JB
676
677 return true;
678}
679
3b1429d9
VS
680static int
681i9xx_select_p2_div(const intel_limit_t *limit,
682 const struct intel_crtc_state *crtc_state,
683 int target)
79e53945 684{
3b1429d9 685 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 686
a93e255f 687 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 688 /*
a210b028
DV
689 * For LVDS just rely on its current settings for dual-channel.
690 * We haven't figured out how to reliably set up different
691 * single/dual channel state, if we even can.
79e53945 692 */
1974cad0 693 if (intel_is_dual_link_lvds(dev))
3b1429d9 694 return limit->p2.p2_fast;
79e53945 695 else
3b1429d9 696 return limit->p2.p2_slow;
79e53945
JB
697 } else {
698 if (target < limit->p2.dot_limit)
3b1429d9 699 return limit->p2.p2_slow;
79e53945 700 else
3b1429d9 701 return limit->p2.p2_fast;
79e53945 702 }
3b1429d9
VS
703}
704
70e8aa21
ACO
705/*
706 * Returns a set of divisors for the desired target clock with the given
707 * refclk, or FALSE. The returned values represent the clock equation:
708 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
709 *
710 * Target and reference clocks are specified in kHz.
711 *
712 * If match_clock is provided, then best_clock P divider must match the P
713 * divider from @match_clock used for LVDS downclocking.
714 */
3b1429d9
VS
715static bool
716i9xx_find_best_dpll(const intel_limit_t *limit,
717 struct intel_crtc_state *crtc_state,
718 int target, int refclk, intel_clock_t *match_clock,
719 intel_clock_t *best_clock)
720{
721 struct drm_device *dev = crtc_state->base.crtc->dev;
722 intel_clock_t clock;
723 int err = target;
79e53945 724
0206e353 725 memset(best_clock, 0, sizeof(*best_clock));
79e53945 726
3b1429d9
VS
727 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
728
42158660
ZY
729 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
730 clock.m1++) {
731 for (clock.m2 = limit->m2.min;
732 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 733 if (clock.m2 >= clock.m1)
42158660
ZY
734 break;
735 for (clock.n = limit->n.min;
736 clock.n <= limit->n.max; clock.n++) {
737 for (clock.p1 = limit->p1.min;
738 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
739 int this_err;
740
dccbea3b 741 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
744 continue;
745 if (match_clock &&
746 clock.p != match_clock->p)
747 continue;
748
749 this_err = abs(clock.dot - target);
750 if (this_err < err) {
751 *best_clock = clock;
752 err = this_err;
753 }
754 }
755 }
756 }
757 }
758
759 return (err != target);
760}
761
70e8aa21
ACO
762/*
763 * Returns a set of divisors for the desired target clock with the given
764 * refclk, or FALSE. The returned values represent the clock equation:
765 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
766 *
767 * Target and reference clocks are specified in kHz.
768 *
769 * If match_clock is provided, then best_clock P divider must match the P
770 * divider from @match_clock used for LVDS downclocking.
771 */
ac58c3f0 772static bool
a93e255f
ACO
773pnv_find_best_dpll(const intel_limit_t *limit,
774 struct intel_crtc_state *crtc_state,
ee9300bb
DV
775 int target, int refclk, intel_clock_t *match_clock,
776 intel_clock_t *best_clock)
79e53945 777{
3b1429d9 778 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 779 intel_clock_t clock;
79e53945
JB
780 int err = target;
781
0206e353 782 memset(best_clock, 0, sizeof(*best_clock));
79e53945 783
3b1429d9
VS
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
42158660
ZY
786 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
787 clock.m1++) {
788 for (clock.m2 = limit->m2.min;
789 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
790 for (clock.n = limit->n.min;
791 clock.n <= limit->n.max; clock.n++) {
792 for (clock.p1 = limit->p1.min;
793 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
794 int this_err;
795
dccbea3b 796 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
79e53945 799 continue;
cec2f356
SP
800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
79e53945
JB
803
804 this_err = abs(clock.dot - target);
805 if (this_err < err) {
806 *best_clock = clock;
807 err = this_err;
808 }
809 }
810 }
811 }
812 }
813
814 return (err != target);
815}
816
997c030c
ACO
817/*
818 * Returns a set of divisors for the desired target clock with the given
819 * refclk, or FALSE. The returned values represent the clock equation:
820 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
821 *
822 * Target and reference clocks are specified in kHz.
823 *
824 * If match_clock is provided, then best_clock P divider must match the P
825 * divider from @match_clock used for LVDS downclocking.
997c030c 826 */
d4906093 827static bool
a93e255f
ACO
828g4x_find_best_dpll(const intel_limit_t *limit,
829 struct intel_crtc_state *crtc_state,
ee9300bb
DV
830 int target, int refclk, intel_clock_t *match_clock,
831 intel_clock_t *best_clock)
d4906093 832{
3b1429d9 833 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
834 intel_clock_t clock;
835 int max_n;
3b1429d9 836 bool found = false;
6ba770dc
AJ
837 /* approximately equals target * 0.00585 */
838 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
839
840 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
841
842 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
843
d4906093 844 max_n = limit->n.max;
f77f13e2 845 /* based on hardware requirement, prefer smaller n to precision */
d4906093 846 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 847 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
848 for (clock.m1 = limit->m1.max;
849 clock.m1 >= limit->m1.min; clock.m1--) {
850 for (clock.m2 = limit->m2.max;
851 clock.m2 >= limit->m2.min; clock.m2--) {
852 for (clock.p1 = limit->p1.max;
853 clock.p1 >= limit->p1.min; clock.p1--) {
854 int this_err;
855
dccbea3b 856 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
857 if (!intel_PLL_is_valid(dev, limit,
858 &clock))
d4906093 859 continue;
1b894b59
CW
860
861 this_err = abs(clock.dot - target);
d4906093
ML
862 if (this_err < err_most) {
863 *best_clock = clock;
864 err_most = this_err;
865 max_n = clock.n;
866 found = true;
867 }
868 }
869 }
870 }
871 }
2c07245f
ZW
872 return found;
873}
874
d5dd62bd
ID
875/*
876 * Check if the calculated PLL configuration is more optimal compared to the
877 * best configuration and error found so far. Return the calculated error.
878 */
879static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
880 const intel_clock_t *calculated_clock,
881 const intel_clock_t *best_clock,
882 unsigned int best_error_ppm,
883 unsigned int *error_ppm)
884{
9ca3ba01
ID
885 /*
886 * For CHV ignore the error and consider only the P value.
887 * Prefer a bigger P value based on HW requirements.
888 */
889 if (IS_CHERRYVIEW(dev)) {
890 *error_ppm = 0;
891
892 return calculated_clock->p > best_clock->p;
893 }
894
24be4e46
ID
895 if (WARN_ON_ONCE(!target_freq))
896 return false;
897
d5dd62bd
ID
898 *error_ppm = div_u64(1000000ULL *
899 abs(target_freq - calculated_clock->dot),
900 target_freq);
901 /*
902 * Prefer a better P value over a better (smaller) error if the error
903 * is small. Ensure this preference for future configurations too by
904 * setting the error to 0.
905 */
906 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
907 *error_ppm = 0;
908
909 return true;
910 }
911
912 return *error_ppm + 10 < best_error_ppm;
913}
914
65b3d6a9
ACO
915/*
916 * Returns a set of divisors for the desired target clock with the given
917 * refclk, or FALSE. The returned values represent the clock equation:
918 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
919 */
a0c4da24 920static bool
a93e255f
ACO
921vlv_find_best_dpll(const intel_limit_t *limit,
922 struct intel_crtc_state *crtc_state,
ee9300bb
DV
923 int target, int refclk, intel_clock_t *match_clock,
924 intel_clock_t *best_clock)
a0c4da24 925{
a93e255f 926 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 927 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 928 intel_clock_t clock;
69e4f900 929 unsigned int bestppm = 1000000;
27e639bf
VS
930 /* min update 19.2 MHz */
931 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 932 bool found = false;
a0c4da24 933
6b4bf1c4
VS
934 target *= 5; /* fast clock */
935
936 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
937
938 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 939 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 940 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 941 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 942 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 943 clock.p = clock.p1 * clock.p2;
a0c4da24 944 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 945 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 946 unsigned int ppm;
69e4f900 947
6b4bf1c4
VS
948 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
949 refclk * clock.m1);
950
dccbea3b 951 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 952
f01b7962
VS
953 if (!intel_PLL_is_valid(dev, limit,
954 &clock))
43b0ac53
VS
955 continue;
956
d5dd62bd
ID
957 if (!vlv_PLL_is_optimal(dev, target,
958 &clock,
959 best_clock,
960 bestppm, &ppm))
961 continue;
6b4bf1c4 962
d5dd62bd
ID
963 *best_clock = clock;
964 bestppm = ppm;
965 found = true;
a0c4da24
JB
966 }
967 }
968 }
969 }
a0c4da24 970
49e497ef 971 return found;
a0c4da24 972}
a4fc5ed6 973
65b3d6a9
ACO
974/*
975 * Returns a set of divisors for the desired target clock with the given
976 * refclk, or FALSE. The returned values represent the clock equation:
977 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
978 */
ef9348c8 979static bool
a93e255f
ACO
980chv_find_best_dpll(const intel_limit_t *limit,
981 struct intel_crtc_state *crtc_state,
ef9348c8
CML
982 int target, int refclk, intel_clock_t *match_clock,
983 intel_clock_t *best_clock)
984{
a93e255f 985 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 986 struct drm_device *dev = crtc->base.dev;
9ca3ba01 987 unsigned int best_error_ppm;
ef9348c8
CML
988 intel_clock_t clock;
989 uint64_t m2;
990 int found = false;
991
992 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 993 best_error_ppm = 1000000;
ef9348c8
CML
994
995 /*
996 * Based on hardware doc, the n always set to 1, and m1 always
997 * set to 2. If requires to support 200Mhz refclk, we need to
998 * revisit this because n may not 1 anymore.
999 */
1000 clock.n = 1, clock.m1 = 2;
1001 target *= 5; /* fast clock */
1002
1003 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1004 for (clock.p2 = limit->p2.p2_fast;
1005 clock.p2 >= limit->p2.p2_slow;
1006 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1007 unsigned int error_ppm;
ef9348c8
CML
1008
1009 clock.p = clock.p1 * clock.p2;
1010
1011 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1012 clock.n) << 22, refclk * clock.m1);
1013
1014 if (m2 > INT_MAX/clock.m1)
1015 continue;
1016
1017 clock.m2 = m2;
1018
dccbea3b 1019 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1020
1021 if (!intel_PLL_is_valid(dev, limit, &clock))
1022 continue;
1023
9ca3ba01
ID
1024 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1025 best_error_ppm, &error_ppm))
1026 continue;
1027
1028 *best_clock = clock;
1029 best_error_ppm = error_ppm;
1030 found = true;
ef9348c8
CML
1031 }
1032 }
1033
1034 return found;
1035}
1036
5ab7b0b7
ID
1037bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1038 intel_clock_t *best_clock)
1039{
65b3d6a9
ACO
1040 int refclk = 100000;
1041 const intel_limit_t *limit = &intel_limits_bxt;
5ab7b0b7 1042
65b3d6a9 1043 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1044 target_clock, refclk, NULL, best_clock);
1045}
1046
20ddf665
VS
1047bool intel_crtc_active(struct drm_crtc *crtc)
1048{
1049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1050
1051 /* Be paranoid as we can arrive here with only partial
1052 * state retrieved from the hardware during setup.
1053 *
241bfc38 1054 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1055 * as Haswell has gained clock readout/fastboot support.
1056 *
66e514c1 1057 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1058 * properly reconstruct framebuffers.
c3d1f436
MR
1059 *
1060 * FIXME: The intel_crtc->active here should be switched to
1061 * crtc->state->active once we have proper CRTC states wired up
1062 * for atomic.
20ddf665 1063 */
c3d1f436 1064 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1065 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1066}
1067
a5c961d1
PZ
1068enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1069 enum pipe pipe)
1070{
1071 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1073
6e3c9717 1074 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1075}
1076
fbf49ea2
VS
1077static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1078{
1079 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1080 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1081 u32 line1, line2;
1082 u32 line_mask;
1083
1084 if (IS_GEN2(dev))
1085 line_mask = DSL_LINEMASK_GEN2;
1086 else
1087 line_mask = DSL_LINEMASK_GEN3;
1088
1089 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1090 msleep(5);
fbf49ea2
VS
1091 line2 = I915_READ(reg) & line_mask;
1092
1093 return line1 == line2;
1094}
1095
ab7ad7f6
KP
1096/*
1097 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1098 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1099 *
1100 * After disabling a pipe, we can't wait for vblank in the usual way,
1101 * spinning on the vblank interrupt status bit, since we won't actually
1102 * see an interrupt when the pipe is disabled.
1103 *
ab7ad7f6
KP
1104 * On Gen4 and above:
1105 * wait for the pipe register state bit to turn off
1106 *
1107 * Otherwise:
1108 * wait for the display line value to settle (it usually
1109 * ends up stopping at the start of the next frame).
58e10eb9 1110 *
9d0498a2 1111 */
575f7ab7 1112static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1113{
575f7ab7 1114 struct drm_device *dev = crtc->base.dev;
9d0498a2 1115 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1116 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1117 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1118
1119 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1120 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1121
1122 /* Wait for the Pipe State to go off */
58e10eb9
CW
1123 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1124 100))
284637d9 1125 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1126 } else {
ab7ad7f6 1127 /* Wait for the display line to settle */
fbf49ea2 1128 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1129 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1130 }
79e53945
JB
1131}
1132
b24e7179 1133/* Only for pre-ILK configs */
55607e8a
DV
1134void assert_pll(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
b24e7179 1136{
b24e7179
JB
1137 u32 val;
1138 bool cur_state;
1139
649636ef 1140 val = I915_READ(DPLL(pipe));
b24e7179 1141 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1142 I915_STATE_WARN(cur_state != state,
b24e7179 1143 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1144 onoff(state), onoff(cur_state));
b24e7179 1145}
b24e7179 1146
23538ef1 1147/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1148void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1149{
1150 u32 val;
1151 bool cur_state;
1152
a580516d 1153 mutex_lock(&dev_priv->sb_lock);
23538ef1 1154 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1155 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1156
1157 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1158 I915_STATE_WARN(cur_state != state,
23538ef1 1159 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1160 onoff(state), onoff(cur_state));
23538ef1 1161}
23538ef1 1162
040484af
JB
1163static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1164 enum pipe pipe, bool state)
1165{
040484af 1166 bool cur_state;
ad80a810
PZ
1167 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1168 pipe);
040484af 1169
2d1fe073 1170 if (HAS_DDI(dev_priv)) {
affa9354 1171 /* DDI does not have a specific FDI_TX register */
649636ef 1172 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1173 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1174 } else {
649636ef 1175 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1176 cur_state = !!(val & FDI_TX_ENABLE);
1177 }
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
040484af 1179 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
040484af
JB
1181}
1182#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1183#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1184
1185static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
040484af
JB
1188 u32 val;
1189 bool cur_state;
1190
649636ef 1191 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1192 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1193 I915_STATE_WARN(cur_state != state,
040484af 1194 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1195 onoff(state), onoff(cur_state));
040484af
JB
1196}
1197#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1198#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1199
1200static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1201 enum pipe pipe)
1202{
040484af
JB
1203 u32 val;
1204
1205 /* ILK FDI PLL is always enabled */
2d1fe073 1206 if (INTEL_INFO(dev_priv)->gen == 5)
040484af
JB
1207 return;
1208
bf507ef7 1209 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1210 if (HAS_DDI(dev_priv))
bf507ef7
ED
1211 return;
1212
649636ef 1213 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1214 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1215}
1216
55607e8a
DV
1217void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
040484af 1219{
040484af 1220 u32 val;
55607e8a 1221 bool cur_state;
040484af 1222
649636ef 1223 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1224 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1225 I915_STATE_WARN(cur_state != state,
55607e8a 1226 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1227 onoff(state), onoff(cur_state));
040484af
JB
1228}
1229
b680c37a
DV
1230void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
ea0760cf 1232{
bedd4dba 1233 struct drm_device *dev = dev_priv->dev;
f0f59a00 1234 i915_reg_t pp_reg;
ea0760cf
JB
1235 u32 val;
1236 enum pipe panel_pipe = PIPE_A;
0de3b485 1237 bool locked = true;
ea0760cf 1238
bedd4dba
JN
1239 if (WARN_ON(HAS_DDI(dev)))
1240 return;
1241
1242 if (HAS_PCH_SPLIT(dev)) {
1243 u32 port_sel;
1244
ea0760cf 1245 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1246 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1247
1248 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1249 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1250 panel_pipe = PIPE_B;
1251 /* XXX: else fix for eDP */
666a4537 1252 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1253 /* presumably write lock depends on pipe, not port select */
1254 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1255 panel_pipe = pipe;
ea0760cf
JB
1256 } else {
1257 pp_reg = PP_CONTROL;
bedd4dba
JN
1258 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1259 panel_pipe = PIPE_B;
ea0760cf
JB
1260 }
1261
1262 val = I915_READ(pp_reg);
1263 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1264 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1265 locked = false;
1266
e2c719b7 1267 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1268 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1269 pipe_name(pipe));
ea0760cf
JB
1270}
1271
93ce0ba6
JN
1272static void assert_cursor(struct drm_i915_private *dev_priv,
1273 enum pipe pipe, bool state)
1274{
1275 struct drm_device *dev = dev_priv->dev;
1276 bool cur_state;
1277
d9d82081 1278 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1279 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1280 else
5efb3e28 1281 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1282
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
93ce0ba6 1284 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1285 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1286}
1287#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1288#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1289
b840d907
JB
1290void assert_pipe(struct drm_i915_private *dev_priv,
1291 enum pipe pipe, bool state)
b24e7179 1292{
63d7bbe9 1293 bool cur_state;
702e7a56
PZ
1294 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1295 pipe);
4feed0eb 1296 enum intel_display_power_domain power_domain;
b24e7179 1297
b6b5d049
VS
1298 /* if we need the pipe quirk it must be always on */
1299 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1300 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1301 state = true;
1302
4feed0eb
ID
1303 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1304 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1305 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1306 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1307
1308 intel_display_power_put(dev_priv, power_domain);
1309 } else {
1310 cur_state = false;
69310161
PZ
1311 }
1312
e2c719b7 1313 I915_STATE_WARN(cur_state != state,
63d7bbe9 1314 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1315 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1316}
1317
931872fc
CW
1318static void assert_plane(struct drm_i915_private *dev_priv,
1319 enum plane plane, bool state)
b24e7179 1320{
b24e7179 1321 u32 val;
931872fc 1322 bool cur_state;
b24e7179 1323
649636ef 1324 val = I915_READ(DSPCNTR(plane));
931872fc 1325 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1326 I915_STATE_WARN(cur_state != state,
931872fc 1327 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1328 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1329}
1330
931872fc
CW
1331#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1332#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1333
b24e7179
JB
1334static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1335 enum pipe pipe)
1336{
653e1026 1337 struct drm_device *dev = dev_priv->dev;
649636ef 1338 int i;
b24e7179 1339
653e1026
VS
1340 /* Primary planes are fixed to pipes on gen4+ */
1341 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1342 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1343 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1344 "plane %c assertion failure, should be disabled but not\n",
1345 plane_name(pipe));
19ec1358 1346 return;
28c05794 1347 }
19ec1358 1348
b24e7179 1349 /* Need to check both planes against the pipe */
055e393f 1350 for_each_pipe(dev_priv, i) {
649636ef
VS
1351 u32 val = I915_READ(DSPCNTR(i));
1352 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1353 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1354 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1355 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1356 plane_name(i), pipe_name(pipe));
b24e7179
JB
1357 }
1358}
1359
19332d7a
JB
1360static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
20674eef 1363 struct drm_device *dev = dev_priv->dev;
649636ef 1364 int sprite;
19332d7a 1365
7feb8b88 1366 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1367 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1368 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1369 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1370 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1371 sprite, pipe_name(pipe));
1372 }
666a4537 1373 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1374 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1375 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1376 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1377 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1378 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1379 }
1380 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1381 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1382 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1383 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1384 plane_name(pipe), pipe_name(pipe));
1385 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1386 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1387 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1388 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1389 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1390 }
1391}
1392
08c71e5e
VS
1393static void assert_vblank_disabled(struct drm_crtc *crtc)
1394{
e2c719b7 1395 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1396 drm_crtc_vblank_put(crtc);
1397}
1398
7abd4b35
ACO
1399void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe)
92f2584a 1401{
92f2584a
JB
1402 u32 val;
1403 bool enabled;
1404
649636ef 1405 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1406 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1407 I915_STATE_WARN(enabled,
9db4a9c7
JB
1408 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1409 pipe_name(pipe));
92f2584a
JB
1410}
1411
4e634389
KP
1412static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1414{
1415 if ((val & DP_PORT_EN) == 0)
1416 return false;
1417
2d1fe073 1418 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1419 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1420 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1421 return false;
2d1fe073 1422 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1423 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1424 return false;
f0575e92
KP
1425 } else {
1426 if ((val & DP_PIPE_MASK) != (pipe << 30))
1427 return false;
1428 }
1429 return true;
1430}
1431
1519b995
KP
1432static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe, u32 val)
1434{
dc0fa718 1435 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1436 return false;
1437
2d1fe073 1438 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1439 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1440 return false;
2d1fe073 1441 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1442 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1443 return false;
1519b995 1444 } else {
dc0fa718 1445 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1446 return false;
1447 }
1448 return true;
1449}
1450
1451static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1452 enum pipe pipe, u32 val)
1453{
1454 if ((val & LVDS_PORT_EN) == 0)
1455 return false;
1456
2d1fe073 1457 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1458 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1459 return false;
1460 } else {
1461 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1462 return false;
1463 }
1464 return true;
1465}
1466
1467static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1468 enum pipe pipe, u32 val)
1469{
1470 if ((val & ADPA_DAC_ENABLE) == 0)
1471 return false;
2d1fe073 1472 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1473 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1474 return false;
1475 } else {
1476 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1477 return false;
1478 }
1479 return true;
1480}
1481
291906f1 1482static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1483 enum pipe pipe, i915_reg_t reg,
1484 u32 port_sel)
291906f1 1485{
47a05eca 1486 u32 val = I915_READ(reg);
e2c719b7 1487 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1488 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1489 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1490
2d1fe073 1491 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1492 && (val & DP_PIPEB_SELECT),
de9a35ab 1493 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1494}
1495
1496static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1497 enum pipe pipe, i915_reg_t reg)
291906f1 1498{
47a05eca 1499 u32 val = I915_READ(reg);
e2c719b7 1500 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1501 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1502 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1503
2d1fe073 1504 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1505 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1506 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1507}
1508
1509static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe)
1511{
291906f1 1512 u32 val;
291906f1 1513
f0575e92
KP
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1517
649636ef 1518 val = I915_READ(PCH_ADPA);
e2c719b7 1519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1520 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1521 pipe_name(pipe));
291906f1 1522
649636ef 1523 val = I915_READ(PCH_LVDS);
e2c719b7 1524 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1525 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1526 pipe_name(pipe));
291906f1 1527
e2debe91
PZ
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1531}
1532
cd2d34d9
VS
1533static void _vlv_enable_pll(struct intel_crtc *crtc,
1534 const struct intel_crtc_state *pipe_config)
1535{
1536 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1537 enum pipe pipe = crtc->pipe;
1538
1539 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1540 POSTING_READ(DPLL(pipe));
1541 udelay(150);
1542
1543 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1544 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1545}
1546
d288f65f 1547static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1548 const struct intel_crtc_state *pipe_config)
87442f73 1549{
cd2d34d9 1550 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1551 enum pipe pipe = crtc->pipe;
87442f73 1552
8bd3f301 1553 assert_pipe_disabled(dev_priv, pipe);
87442f73 1554
87442f73 1555 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1556 assert_panel_unlocked(dev_priv, pipe);
87442f73 1557
cd2d34d9
VS
1558 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1559 _vlv_enable_pll(crtc, pipe_config);
426115cf 1560
8bd3f301
VS
1561 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1562 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1563}
1564
cd2d34d9
VS
1565
1566static void _chv_enable_pll(struct intel_crtc *crtc,
1567 const struct intel_crtc_state *pipe_config)
9d556c99 1568{
cd2d34d9 1569 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1570 enum pipe pipe = crtc->pipe;
9d556c99 1571 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1572 u32 tmp;
1573
a580516d 1574 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1575
1576 /* Enable back the 10bit clock to display controller */
1577 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1578 tmp |= DPIO_DCLKP_EN;
1579 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1580
54433e91
VS
1581 mutex_unlock(&dev_priv->sb_lock);
1582
9d556c99
CML
1583 /*
1584 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1585 */
1586 udelay(1);
1587
1588 /* Enable PLL */
d288f65f 1589 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1590
1591 /* Check PLL is locked */
a11b0703 1592 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99 1593 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1594}
1595
1596static void chv_enable_pll(struct intel_crtc *crtc,
1597 const struct intel_crtc_state *pipe_config)
1598{
1599 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1600 enum pipe pipe = crtc->pipe;
1601
1602 assert_pipe_disabled(dev_priv, pipe);
1603
1604 /* PLL is protected by panel, make sure we can write it */
1605 assert_panel_unlocked(dev_priv, pipe);
1606
1607 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1608 _chv_enable_pll(crtc, pipe_config);
9d556c99 1609
c231775c
VS
1610 if (pipe != PIPE_A) {
1611 /*
1612 * WaPixelRepeatModeFixForC0:chv
1613 *
1614 * DPLLCMD is AWOL. Use chicken bits to propagate
1615 * the value from DPLLBMD to either pipe B or C.
1616 */
1617 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1618 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1619 I915_WRITE(CBR4_VLV, 0);
1620 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1621
1622 /*
1623 * DPLLB VGA mode also seems to cause problems.
1624 * We should always have it disabled.
1625 */
1626 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1627 } else {
1628 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1629 POSTING_READ(DPLL_MD(pipe));
1630 }
9d556c99
CML
1631}
1632
1c4e0274
VS
1633static int intel_num_dvo_pipes(struct drm_device *dev)
1634{
1635 struct intel_crtc *crtc;
1636 int count = 0;
1637
1638 for_each_intel_crtc(dev, crtc)
3538b9df 1639 count += crtc->base.state->active &&
409ee761 1640 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1641
1642 return count;
1643}
1644
66e3d5c0 1645static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1646{
66e3d5c0
DV
1647 struct drm_device *dev = crtc->base.dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1649 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1650 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1651
66e3d5c0 1652 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1653
63d7bbe9 1654 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1655 if (IS_MOBILE(dev) && !IS_I830(dev))
1656 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1657
1c4e0274
VS
1658 /* Enable DVO 2x clock on both PLLs if necessary */
1659 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1660 /*
1661 * It appears to be important that we don't enable this
1662 * for the current pipe before otherwise configuring the
1663 * PLL. No idea how this should be handled if multiple
1664 * DVO outputs are enabled simultaneosly.
1665 */
1666 dpll |= DPLL_DVO_2X_MODE;
1667 I915_WRITE(DPLL(!crtc->pipe),
1668 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1669 }
66e3d5c0 1670
c2b63374
VS
1671 /*
1672 * Apparently we need to have VGA mode enabled prior to changing
1673 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1674 * dividers, even though the register value does change.
1675 */
1676 I915_WRITE(reg, 0);
1677
8e7a65aa
VS
1678 I915_WRITE(reg, dpll);
1679
66e3d5c0
DV
1680 /* Wait for the clocks to stabilize. */
1681 POSTING_READ(reg);
1682 udelay(150);
1683
1684 if (INTEL_INFO(dev)->gen >= 4) {
1685 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1686 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1687 } else {
1688 /* The pixel multiplier can only be updated once the
1689 * DPLL is enabled and the clocks are stable.
1690 *
1691 * So write it again.
1692 */
1693 I915_WRITE(reg, dpll);
1694 }
63d7bbe9
JB
1695
1696 /* We do this three times for luck */
66e3d5c0 1697 I915_WRITE(reg, dpll);
63d7bbe9
JB
1698 POSTING_READ(reg);
1699 udelay(150); /* wait for warmup */
66e3d5c0 1700 I915_WRITE(reg, dpll);
63d7bbe9
JB
1701 POSTING_READ(reg);
1702 udelay(150); /* wait for warmup */
66e3d5c0 1703 I915_WRITE(reg, dpll);
63d7bbe9
JB
1704 POSTING_READ(reg);
1705 udelay(150); /* wait for warmup */
1706}
1707
1708/**
50b44a44 1709 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1710 * @dev_priv: i915 private structure
1711 * @pipe: pipe PLL to disable
1712 *
1713 * Disable the PLL for @pipe, making sure the pipe is off first.
1714 *
1715 * Note! This is for pre-ILK only.
1716 */
1c4e0274 1717static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1718{
1c4e0274
VS
1719 struct drm_device *dev = crtc->base.dev;
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721 enum pipe pipe = crtc->pipe;
1722
1723 /* Disable DVO 2x clock on both PLLs if necessary */
1724 if (IS_I830(dev) &&
409ee761 1725 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1726 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1727 I915_WRITE(DPLL(PIPE_B),
1728 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1729 I915_WRITE(DPLL(PIPE_A),
1730 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1731 }
1732
b6b5d049
VS
1733 /* Don't disable pipe or pipe PLLs if needed */
1734 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1735 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1736 return;
1737
1738 /* Make sure the pipe isn't still relying on us */
1739 assert_pipe_disabled(dev_priv, pipe);
1740
b8afb911 1741 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1742 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1743}
1744
f6071166
JB
1745static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1746{
b8afb911 1747 u32 val;
f6071166
JB
1748
1749 /* Make sure the pipe isn't still relying on us */
1750 assert_pipe_disabled(dev_priv, pipe);
1751
03ed5cbf
VS
1752 val = DPLL_INTEGRATED_REF_CLK_VLV |
1753 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1754 if (pipe != PIPE_A)
1755 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1756
f6071166
JB
1757 I915_WRITE(DPLL(pipe), val);
1758 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1759}
1760
1761static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1762{
d752048d 1763 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1764 u32 val;
1765
a11b0703
VS
1766 /* Make sure the pipe isn't still relying on us */
1767 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1768
60bfe44f
VS
1769 val = DPLL_SSC_REF_CLK_CHV |
1770 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1771 if (pipe != PIPE_A)
1772 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1773
a11b0703
VS
1774 I915_WRITE(DPLL(pipe), val);
1775 POSTING_READ(DPLL(pipe));
d752048d 1776
a580516d 1777 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1778
1779 /* Disable 10bit clock to display controller */
1780 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1781 val &= ~DPIO_DCLKP_EN;
1782 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1783
a580516d 1784 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1785}
1786
e4607fcf 1787void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1788 struct intel_digital_port *dport,
1789 unsigned int expected_mask)
89b667f8
JB
1790{
1791 u32 port_mask;
f0f59a00 1792 i915_reg_t dpll_reg;
89b667f8 1793
e4607fcf
CML
1794 switch (dport->port) {
1795 case PORT_B:
89b667f8 1796 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1797 dpll_reg = DPLL(0);
e4607fcf
CML
1798 break;
1799 case PORT_C:
89b667f8 1800 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1801 dpll_reg = DPLL(0);
9b6de0a1 1802 expected_mask <<= 4;
00fc31b7
CML
1803 break;
1804 case PORT_D:
1805 port_mask = DPLL_PORTD_READY_MASK;
1806 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1807 break;
1808 default:
1809 BUG();
1810 }
89b667f8 1811
9b6de0a1
VS
1812 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1813 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1814 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1815}
1816
b8a4f404
PZ
1817static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1818 enum pipe pipe)
040484af 1819{
23670b32 1820 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1821 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1823 i915_reg_t reg;
1824 uint32_t val, pipeconf_val;
040484af 1825
040484af 1826 /* Make sure PCH DPLL is enabled */
8106ddbd 1827 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1828
1829 /* FDI must be feeding us bits for PCH ports */
1830 assert_fdi_tx_enabled(dev_priv, pipe);
1831 assert_fdi_rx_enabled(dev_priv, pipe);
1832
23670b32
DV
1833 if (HAS_PCH_CPT(dev)) {
1834 /* Workaround: Set the timing override bit before enabling the
1835 * pch transcoder. */
1836 reg = TRANS_CHICKEN2(pipe);
1837 val = I915_READ(reg);
1838 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1839 I915_WRITE(reg, val);
59c859d6 1840 }
23670b32 1841
ab9412ba 1842 reg = PCH_TRANSCONF(pipe);
040484af 1843 val = I915_READ(reg);
5f7f726d 1844 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1845
2d1fe073 1846 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1847 /*
c5de7c6f
VS
1848 * Make the BPC in transcoder be consistent with
1849 * that in pipeconf reg. For HDMI we must use 8bpc
1850 * here for both 8bpc and 12bpc.
e9bcff5c 1851 */
dfd07d72 1852 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1853 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1854 val |= PIPECONF_8BPC;
1855 else
1856 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1857 }
5f7f726d
PZ
1858
1859 val &= ~TRANS_INTERLACE_MASK;
1860 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1861 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1862 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1863 val |= TRANS_LEGACY_INTERLACED_ILK;
1864 else
1865 val |= TRANS_INTERLACED;
5f7f726d
PZ
1866 else
1867 val |= TRANS_PROGRESSIVE;
1868
040484af
JB
1869 I915_WRITE(reg, val | TRANS_ENABLE);
1870 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1871 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1872}
1873
8fb033d7 1874static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1875 enum transcoder cpu_transcoder)
040484af 1876{
8fb033d7 1877 u32 val, pipeconf_val;
8fb033d7 1878
8fb033d7 1879 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1880 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1881 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1882
223a6fdf 1883 /* Workaround: set timing override bit. */
36c0d0cf 1884 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1885 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1886 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1887
25f3ef11 1888 val = TRANS_ENABLE;
937bb610 1889 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1890
9a76b1c6
PZ
1891 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1892 PIPECONF_INTERLACED_ILK)
a35f2679 1893 val |= TRANS_INTERLACED;
8fb033d7
PZ
1894 else
1895 val |= TRANS_PROGRESSIVE;
1896
ab9412ba
DV
1897 I915_WRITE(LPT_TRANSCONF, val);
1898 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1899 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1900}
1901
b8a4f404
PZ
1902static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1903 enum pipe pipe)
040484af 1904{
23670b32 1905 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1906 i915_reg_t reg;
1907 uint32_t val;
040484af
JB
1908
1909 /* FDI relies on the transcoder */
1910 assert_fdi_tx_disabled(dev_priv, pipe);
1911 assert_fdi_rx_disabled(dev_priv, pipe);
1912
291906f1
JB
1913 /* Ports must be off as well */
1914 assert_pch_ports_disabled(dev_priv, pipe);
1915
ab9412ba 1916 reg = PCH_TRANSCONF(pipe);
040484af
JB
1917 val = I915_READ(reg);
1918 val &= ~TRANS_ENABLE;
1919 I915_WRITE(reg, val);
1920 /* wait for PCH transcoder off, transcoder state */
1921 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1922 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1923
c465613b 1924 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1925 /* Workaround: Clear the timing override chicken bit again. */
1926 reg = TRANS_CHICKEN2(pipe);
1927 val = I915_READ(reg);
1928 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1929 I915_WRITE(reg, val);
1930 }
040484af
JB
1931}
1932
ab4d966c 1933static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1934{
8fb033d7
PZ
1935 u32 val;
1936
ab9412ba 1937 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1938 val &= ~TRANS_ENABLE;
ab9412ba 1939 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1940 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1941 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1942 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1943
1944 /* Workaround: clear timing override bit. */
36c0d0cf 1945 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1946 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1947 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1948}
1949
b24e7179 1950/**
309cfea8 1951 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1952 * @crtc: crtc responsible for the pipe
b24e7179 1953 *
0372264a 1954 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1955 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1956 */
e1fdc473 1957static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1958{
0372264a
PZ
1959 struct drm_device *dev = crtc->base.dev;
1960 struct drm_i915_private *dev_priv = dev->dev_private;
1961 enum pipe pipe = crtc->pipe;
1a70a728 1962 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1963 enum pipe pch_transcoder;
f0f59a00 1964 i915_reg_t reg;
b24e7179
JB
1965 u32 val;
1966
9e2ee2dd
VS
1967 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1968
58c6eaa2 1969 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1970 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1971 assert_sprites_disabled(dev_priv, pipe);
1972
2d1fe073 1973 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1974 pch_transcoder = TRANSCODER_A;
1975 else
1976 pch_transcoder = pipe;
1977
b24e7179
JB
1978 /*
1979 * A pipe without a PLL won't actually be able to drive bits from
1980 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1981 * need the check.
1982 */
2d1fe073 1983 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1984 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1985 assert_dsi_pll_enabled(dev_priv);
1986 else
1987 assert_pll_enabled(dev_priv, pipe);
040484af 1988 else {
6e3c9717 1989 if (crtc->config->has_pch_encoder) {
040484af 1990 /* if driving the PCH, we need FDI enabled */
cc391bbb 1991 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1992 assert_fdi_tx_pll_enabled(dev_priv,
1993 (enum pipe) cpu_transcoder);
040484af
JB
1994 }
1995 /* FIXME: assert CPU port conditions for SNB+ */
1996 }
b24e7179 1997
702e7a56 1998 reg = PIPECONF(cpu_transcoder);
b24e7179 1999 val = I915_READ(reg);
7ad25d48 2000 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2001 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2002 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2003 return;
7ad25d48 2004 }
00d70b15
CW
2005
2006 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2007 POSTING_READ(reg);
b7792d8b
VS
2008
2009 /*
2010 * Until the pipe starts DSL will read as 0, which would cause
2011 * an apparent vblank timestamp jump, which messes up also the
2012 * frame count when it's derived from the timestamps. So let's
2013 * wait for the pipe to start properly before we call
2014 * drm_crtc_vblank_on()
2015 */
2016 if (dev->max_vblank_count == 0 &&
2017 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2018 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2019}
2020
2021/**
309cfea8 2022 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2023 * @crtc: crtc whose pipes is to be disabled
b24e7179 2024 *
575f7ab7
VS
2025 * Disable the pipe of @crtc, making sure that various hardware
2026 * specific requirements are met, if applicable, e.g. plane
2027 * disabled, panel fitter off, etc.
b24e7179
JB
2028 *
2029 * Will wait until the pipe has shut down before returning.
2030 */
575f7ab7 2031static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2032{
575f7ab7 2033 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2034 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2035 enum pipe pipe = crtc->pipe;
f0f59a00 2036 i915_reg_t reg;
b24e7179
JB
2037 u32 val;
2038
9e2ee2dd
VS
2039 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2040
b24e7179
JB
2041 /*
2042 * Make sure planes won't keep trying to pump pixels to us,
2043 * or we might hang the display.
2044 */
2045 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2046 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2047 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2048
702e7a56 2049 reg = PIPECONF(cpu_transcoder);
b24e7179 2050 val = I915_READ(reg);
00d70b15
CW
2051 if ((val & PIPECONF_ENABLE) == 0)
2052 return;
2053
67adc644
VS
2054 /*
2055 * Double wide has implications for planes
2056 * so best keep it disabled when not needed.
2057 */
6e3c9717 2058 if (crtc->config->double_wide)
67adc644
VS
2059 val &= ~PIPECONF_DOUBLE_WIDE;
2060
2061 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2062 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2063 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2064 val &= ~PIPECONF_ENABLE;
2065
2066 I915_WRITE(reg, val);
2067 if ((val & PIPECONF_ENABLE) == 0)
2068 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2069}
2070
693db184
CW
2071static bool need_vtd_wa(struct drm_device *dev)
2072{
2073#ifdef CONFIG_INTEL_IOMMU
2074 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2075 return true;
2076#endif
2077 return false;
2078}
2079
832be82f
VS
2080static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2081{
2082 return IS_GEN2(dev_priv) ? 2048 : 4096;
2083}
2084
27ba3910
VS
2085static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2086 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2087{
2088 switch (fb_modifier) {
2089 case DRM_FORMAT_MOD_NONE:
2090 return cpp;
2091 case I915_FORMAT_MOD_X_TILED:
2092 if (IS_GEN2(dev_priv))
2093 return 128;
2094 else
2095 return 512;
2096 case I915_FORMAT_MOD_Y_TILED:
2097 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2098 return 128;
2099 else
2100 return 512;
2101 case I915_FORMAT_MOD_Yf_TILED:
2102 switch (cpp) {
2103 case 1:
2104 return 64;
2105 case 2:
2106 case 4:
2107 return 128;
2108 case 8:
2109 case 16:
2110 return 256;
2111 default:
2112 MISSING_CASE(cpp);
2113 return cpp;
2114 }
2115 break;
2116 default:
2117 MISSING_CASE(fb_modifier);
2118 return cpp;
2119 }
2120}
2121
832be82f
VS
2122unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2123 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2124{
832be82f
VS
2125 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2126 return 1;
2127 else
2128 return intel_tile_size(dev_priv) /
27ba3910 2129 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2130}
2131
8d0deca8
VS
2132/* Return the tile dimensions in pixel units */
2133static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2134 unsigned int *tile_width,
2135 unsigned int *tile_height,
2136 uint64_t fb_modifier,
2137 unsigned int cpp)
2138{
2139 unsigned int tile_width_bytes =
2140 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2141
2142 *tile_width = tile_width_bytes / cpp;
2143 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2144}
2145
6761dd31
TU
2146unsigned int
2147intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2148 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2149{
832be82f
VS
2150 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2151 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2152
2153 return ALIGN(height, tile_height);
a57ce0b2
JB
2154}
2155
1663b9d6
VS
2156unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2157{
2158 unsigned int size = 0;
2159 int i;
2160
2161 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2162 size += rot_info->plane[i].width * rot_info->plane[i].height;
2163
2164 return size;
2165}
2166
75c82a53 2167static void
3465c580
VS
2168intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2169 const struct drm_framebuffer *fb,
2170 unsigned int rotation)
f64b98cd 2171{
2d7a215f
VS
2172 if (intel_rotation_90_or_270(rotation)) {
2173 *view = i915_ggtt_view_rotated;
2174 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2175 } else {
2176 *view = i915_ggtt_view_normal;
2177 }
2178}
50470bb0 2179
2d7a215f
VS
2180static void
2181intel_fill_fb_info(struct drm_i915_private *dev_priv,
2182 struct drm_framebuffer *fb)
2183{
2184 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2185 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2186
d9b3288e
VS
2187 tile_size = intel_tile_size(dev_priv);
2188
2189 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2190 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2191 fb->modifier[0], cpp);
d9b3288e 2192
1663b9d6
VS
2193 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2194 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2195
89e3e142 2196 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2197 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2198 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2199 fb->modifier[1], cpp);
d9b3288e 2200
2d7a215f 2201 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2202 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2203 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2204 }
f64b98cd
TU
2205}
2206
603525d7 2207static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2208{
2209 if (INTEL_INFO(dev_priv)->gen >= 9)
2210 return 256 * 1024;
985b8bb4 2211 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2212 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2213 return 128 * 1024;
2214 else if (INTEL_INFO(dev_priv)->gen >= 4)
2215 return 4 * 1024;
2216 else
44c5905e 2217 return 0;
4e9a86b6
VS
2218}
2219
603525d7
VS
2220static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2221 uint64_t fb_modifier)
2222{
2223 switch (fb_modifier) {
2224 case DRM_FORMAT_MOD_NONE:
2225 return intel_linear_alignment(dev_priv);
2226 case I915_FORMAT_MOD_X_TILED:
2227 if (INTEL_INFO(dev_priv)->gen >= 9)
2228 return 256 * 1024;
2229 return 0;
2230 case I915_FORMAT_MOD_Y_TILED:
2231 case I915_FORMAT_MOD_Yf_TILED:
2232 return 1 * 1024 * 1024;
2233 default:
2234 MISSING_CASE(fb_modifier);
2235 return 0;
2236 }
2237}
2238
127bd2ac 2239int
3465c580
VS
2240intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2241 unsigned int rotation)
6b95a207 2242{
850c4cdc 2243 struct drm_device *dev = fb->dev;
ce453d81 2244 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2245 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2246 struct i915_ggtt_view view;
6b95a207
KH
2247 u32 alignment;
2248 int ret;
2249
ebcdd39e
MR
2250 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2251
603525d7 2252 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2253
3465c580 2254 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2255
693db184
CW
2256 /* Note that the w/a also requires 64 PTE of padding following the
2257 * bo. We currently fill all unused PTE with the shadow page and so
2258 * we should always have valid PTE following the scanout preventing
2259 * the VT-d warning.
2260 */
2261 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2262 alignment = 256 * 1024;
2263
d6dd6843
PZ
2264 /*
2265 * Global gtt pte registers are special registers which actually forward
2266 * writes to a chunk of system memory. Which means that there is no risk
2267 * that the register values disappear as soon as we call
2268 * intel_runtime_pm_put(), so it is correct to wrap only the
2269 * pin/unpin/fence and not more.
2270 */
2271 intel_runtime_pm_get(dev_priv);
2272
7580d774
ML
2273 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2274 &view);
48b956c5 2275 if (ret)
b26a6b35 2276 goto err_pm;
6b95a207
KH
2277
2278 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2279 * fence, whereas 965+ only requires a fence if using
2280 * framebuffer compression. For simplicity, we always install
2281 * a fence as the cost is not that onerous.
2282 */
9807216f
VK
2283 if (view.type == I915_GGTT_VIEW_NORMAL) {
2284 ret = i915_gem_object_get_fence(obj);
2285 if (ret == -EDEADLK) {
2286 /*
2287 * -EDEADLK means there are no free fences
2288 * no pending flips.
2289 *
2290 * This is propagated to atomic, but it uses
2291 * -EDEADLK to force a locking recovery, so
2292 * change the returned error to -EBUSY.
2293 */
2294 ret = -EBUSY;
2295 goto err_unpin;
2296 } else if (ret)
2297 goto err_unpin;
1690e1eb 2298
9807216f
VK
2299 i915_gem_object_pin_fence(obj);
2300 }
6b95a207 2301
d6dd6843 2302 intel_runtime_pm_put(dev_priv);
6b95a207 2303 return 0;
48b956c5
CW
2304
2305err_unpin:
f64b98cd 2306 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2307err_pm:
d6dd6843 2308 intel_runtime_pm_put(dev_priv);
48b956c5 2309 return ret;
6b95a207
KH
2310}
2311
3465c580 2312static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2313{
82bc3b2d 2314 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2315 struct i915_ggtt_view view;
82bc3b2d 2316
ebcdd39e
MR
2317 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2318
3465c580 2319 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2320
9807216f
VK
2321 if (view.type == I915_GGTT_VIEW_NORMAL)
2322 i915_gem_object_unpin_fence(obj);
2323
f64b98cd 2324 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2325}
2326
29cf9491
VS
2327/*
2328 * Adjust the tile offset by moving the difference into
2329 * the x/y offsets.
2330 *
2331 * Input tile dimensions and pitch must already be
2332 * rotated to match x and y, and in pixel units.
2333 */
2334static u32 intel_adjust_tile_offset(int *x, int *y,
2335 unsigned int tile_width,
2336 unsigned int tile_height,
2337 unsigned int tile_size,
2338 unsigned int pitch_tiles,
2339 u32 old_offset,
2340 u32 new_offset)
2341{
2342 unsigned int tiles;
2343
2344 WARN_ON(old_offset & (tile_size - 1));
2345 WARN_ON(new_offset & (tile_size - 1));
2346 WARN_ON(new_offset > old_offset);
2347
2348 tiles = (old_offset - new_offset) / tile_size;
2349
2350 *y += tiles / pitch_tiles * tile_height;
2351 *x += tiles % pitch_tiles * tile_width;
2352
2353 return new_offset;
2354}
2355
8d0deca8
VS
2356/*
2357 * Computes the linear offset to the base tile and adjusts
2358 * x, y. bytes per pixel is assumed to be a power-of-two.
2359 *
2360 * In the 90/270 rotated case, x and y are assumed
2361 * to be already rotated to match the rotated GTT view, and
2362 * pitch is the tile_height aligned framebuffer height.
2363 */
4f2d9934
VS
2364u32 intel_compute_tile_offset(int *x, int *y,
2365 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2366 unsigned int pitch,
2367 unsigned int rotation)
c2c75131 2368{
4f2d9934
VS
2369 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2370 uint64_t fb_modifier = fb->modifier[plane];
2371 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2372 u32 offset, offset_aligned, alignment;
2373
2374 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2375 if (alignment)
2376 alignment--;
2377
b5c65338 2378 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2379 unsigned int tile_size, tile_width, tile_height;
2380 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2381
d843310d 2382 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2383 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2384 fb_modifier, cpp);
2385
2386 if (intel_rotation_90_or_270(rotation)) {
2387 pitch_tiles = pitch / tile_height;
2388 swap(tile_width, tile_height);
2389 } else {
2390 pitch_tiles = pitch / (tile_width * cpp);
2391 }
d843310d
VS
2392
2393 tile_rows = *y / tile_height;
2394 *y %= tile_height;
c2c75131 2395
8d0deca8
VS
2396 tiles = *x / tile_width;
2397 *x %= tile_width;
bc752862 2398
29cf9491
VS
2399 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2400 offset_aligned = offset & ~alignment;
bc752862 2401
29cf9491
VS
2402 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2403 tile_size, pitch_tiles,
2404 offset, offset_aligned);
2405 } else {
bc752862 2406 offset = *y * pitch + *x * cpp;
29cf9491
VS
2407 offset_aligned = offset & ~alignment;
2408
4e9a86b6
VS
2409 *y = (offset & alignment) / pitch;
2410 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2411 }
29cf9491
VS
2412
2413 return offset_aligned;
c2c75131
DV
2414}
2415
b35d63fa 2416static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2417{
2418 switch (format) {
2419 case DISPPLANE_8BPP:
2420 return DRM_FORMAT_C8;
2421 case DISPPLANE_BGRX555:
2422 return DRM_FORMAT_XRGB1555;
2423 case DISPPLANE_BGRX565:
2424 return DRM_FORMAT_RGB565;
2425 default:
2426 case DISPPLANE_BGRX888:
2427 return DRM_FORMAT_XRGB8888;
2428 case DISPPLANE_RGBX888:
2429 return DRM_FORMAT_XBGR8888;
2430 case DISPPLANE_BGRX101010:
2431 return DRM_FORMAT_XRGB2101010;
2432 case DISPPLANE_RGBX101010:
2433 return DRM_FORMAT_XBGR2101010;
2434 }
2435}
2436
bc8d7dff
DL
2437static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2438{
2439 switch (format) {
2440 case PLANE_CTL_FORMAT_RGB_565:
2441 return DRM_FORMAT_RGB565;
2442 default:
2443 case PLANE_CTL_FORMAT_XRGB_8888:
2444 if (rgb_order) {
2445 if (alpha)
2446 return DRM_FORMAT_ABGR8888;
2447 else
2448 return DRM_FORMAT_XBGR8888;
2449 } else {
2450 if (alpha)
2451 return DRM_FORMAT_ARGB8888;
2452 else
2453 return DRM_FORMAT_XRGB8888;
2454 }
2455 case PLANE_CTL_FORMAT_XRGB_2101010:
2456 if (rgb_order)
2457 return DRM_FORMAT_XBGR2101010;
2458 else
2459 return DRM_FORMAT_XRGB2101010;
2460 }
2461}
2462
5724dbd1 2463static bool
f6936e29
DV
2464intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2465 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2466{
2467 struct drm_device *dev = crtc->base.dev;
3badb49f 2468 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2469 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2470 struct drm_i915_gem_object *obj = NULL;
2471 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2472 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2473 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2474 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2475 PAGE_SIZE);
2476
2477 size_aligned -= base_aligned;
46f297fb 2478
ff2652ea
CW
2479 if (plane_config->size == 0)
2480 return false;
2481
3badb49f
PZ
2482 /* If the FB is too big, just don't use it since fbdev is not very
2483 * important and we should probably use that space with FBC or other
2484 * features. */
72e96d64 2485 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2486 return false;
2487
12c83d99
TU
2488 mutex_lock(&dev->struct_mutex);
2489
f37b5c2b
DV
2490 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2491 base_aligned,
2492 base_aligned,
2493 size_aligned);
12c83d99
TU
2494 if (!obj) {
2495 mutex_unlock(&dev->struct_mutex);
484b41dd 2496 return false;
12c83d99 2497 }
46f297fb 2498
49af449b
DL
2499 obj->tiling_mode = plane_config->tiling;
2500 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2501 obj->stride = fb->pitches[0];
46f297fb 2502
6bf129df
DL
2503 mode_cmd.pixel_format = fb->pixel_format;
2504 mode_cmd.width = fb->width;
2505 mode_cmd.height = fb->height;
2506 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2507 mode_cmd.modifier[0] = fb->modifier[0];
2508 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2509
6bf129df 2510 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2511 &mode_cmd, obj)) {
46f297fb
JB
2512 DRM_DEBUG_KMS("intel fb init failed\n");
2513 goto out_unref_obj;
2514 }
12c83d99 2515
46f297fb 2516 mutex_unlock(&dev->struct_mutex);
484b41dd 2517
f6936e29 2518 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2519 return true;
46f297fb
JB
2520
2521out_unref_obj:
2522 drm_gem_object_unreference(&obj->base);
2523 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2524 return false;
2525}
2526
afd65eb4
MR
2527/* Update plane->state->fb to match plane->fb after driver-internal updates */
2528static void
2529update_state_fb(struct drm_plane *plane)
2530{
2531 if (plane->fb == plane->state->fb)
2532 return;
2533
2534 if (plane->state->fb)
2535 drm_framebuffer_unreference(plane->state->fb);
2536 plane->state->fb = plane->fb;
2537 if (plane->state->fb)
2538 drm_framebuffer_reference(plane->state->fb);
2539}
2540
5724dbd1 2541static void
f6936e29
DV
2542intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2543 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2544{
2545 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2546 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2547 struct drm_crtc *c;
2548 struct intel_crtc *i;
2ff8fde1 2549 struct drm_i915_gem_object *obj;
88595ac9 2550 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2551 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2552 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2553 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2554 struct intel_plane_state *intel_state =
2555 to_intel_plane_state(plane_state);
88595ac9 2556 struct drm_framebuffer *fb;
484b41dd 2557
2d14030b 2558 if (!plane_config->fb)
484b41dd
JB
2559 return;
2560
f6936e29 2561 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2562 fb = &plane_config->fb->base;
2563 goto valid_fb;
f55548b5 2564 }
484b41dd 2565
2d14030b 2566 kfree(plane_config->fb);
484b41dd
JB
2567
2568 /*
2569 * Failed to alloc the obj, check to see if we should share
2570 * an fb with another CRTC instead
2571 */
70e1e0ec 2572 for_each_crtc(dev, c) {
484b41dd
JB
2573 i = to_intel_crtc(c);
2574
2575 if (c == &intel_crtc->base)
2576 continue;
2577
2ff8fde1
MR
2578 if (!i->active)
2579 continue;
2580
88595ac9
DV
2581 fb = c->primary->fb;
2582 if (!fb)
484b41dd
JB
2583 continue;
2584
88595ac9 2585 obj = intel_fb_obj(fb);
2ff8fde1 2586 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2587 drm_framebuffer_reference(fb);
2588 goto valid_fb;
484b41dd
JB
2589 }
2590 }
88595ac9 2591
200757f5
MR
2592 /*
2593 * We've failed to reconstruct the BIOS FB. Current display state
2594 * indicates that the primary plane is visible, but has a NULL FB,
2595 * which will lead to problems later if we don't fix it up. The
2596 * simplest solution is to just disable the primary plane now and
2597 * pretend the BIOS never had it enabled.
2598 */
2599 to_intel_plane_state(plane_state)->visible = false;
2600 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2601 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2602 intel_plane->disable_plane(primary, &intel_crtc->base);
2603
88595ac9
DV
2604 return;
2605
2606valid_fb:
f44e2659
VS
2607 plane_state->src_x = 0;
2608 plane_state->src_y = 0;
be5651f2
ML
2609 plane_state->src_w = fb->width << 16;
2610 plane_state->src_h = fb->height << 16;
2611
f44e2659
VS
2612 plane_state->crtc_x = 0;
2613 plane_state->crtc_y = 0;
be5651f2
ML
2614 plane_state->crtc_w = fb->width;
2615 plane_state->crtc_h = fb->height;
2616
0a8d8a86
MR
2617 intel_state->src.x1 = plane_state->src_x;
2618 intel_state->src.y1 = plane_state->src_y;
2619 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2620 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2621 intel_state->dst.x1 = plane_state->crtc_x;
2622 intel_state->dst.y1 = plane_state->crtc_y;
2623 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2624 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2625
88595ac9
DV
2626 obj = intel_fb_obj(fb);
2627 if (obj->tiling_mode != I915_TILING_NONE)
2628 dev_priv->preserve_bios_swizzle = true;
2629
be5651f2
ML
2630 drm_framebuffer_reference(fb);
2631 primary->fb = primary->state->fb = fb;
36750f28 2632 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2633 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2634 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2635}
2636
a8d201af
ML
2637static void i9xx_update_primary_plane(struct drm_plane *primary,
2638 const struct intel_crtc_state *crtc_state,
2639 const struct intel_plane_state *plane_state)
81255565 2640{
a8d201af 2641 struct drm_device *dev = primary->dev;
81255565 2642 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2644 struct drm_framebuffer *fb = plane_state->base.fb;
2645 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2646 int plane = intel_crtc->plane;
54ea9da8 2647 u32 linear_offset;
81255565 2648 u32 dspcntr;
f0f59a00 2649 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2650 unsigned int rotation = plane_state->base.rotation;
ac484963 2651 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2652 int x = plane_state->src.x1 >> 16;
2653 int y = plane_state->src.y1 >> 16;
c9ba6fad 2654
f45651ba
VS
2655 dspcntr = DISPPLANE_GAMMA_ENABLE;
2656
fdd508a6 2657 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2658
2659 if (INTEL_INFO(dev)->gen < 4) {
2660 if (intel_crtc->pipe == PIPE_B)
2661 dspcntr |= DISPPLANE_SEL_PIPE_B;
2662
2663 /* pipesrc and dspsize control the size that is scaled from,
2664 * which should always be the user's requested size.
2665 */
2666 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2667 ((crtc_state->pipe_src_h - 1) << 16) |
2668 (crtc_state->pipe_src_w - 1));
f45651ba 2669 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2670 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2671 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2672 ((crtc_state->pipe_src_h - 1) << 16) |
2673 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2674 I915_WRITE(PRIMPOS(plane), 0);
2675 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2676 }
81255565 2677
57779d06
VS
2678 switch (fb->pixel_format) {
2679 case DRM_FORMAT_C8:
81255565
JB
2680 dspcntr |= DISPPLANE_8BPP;
2681 break;
57779d06 2682 case DRM_FORMAT_XRGB1555:
57779d06 2683 dspcntr |= DISPPLANE_BGRX555;
81255565 2684 break;
57779d06
VS
2685 case DRM_FORMAT_RGB565:
2686 dspcntr |= DISPPLANE_BGRX565;
2687 break;
2688 case DRM_FORMAT_XRGB8888:
57779d06
VS
2689 dspcntr |= DISPPLANE_BGRX888;
2690 break;
2691 case DRM_FORMAT_XBGR8888:
57779d06
VS
2692 dspcntr |= DISPPLANE_RGBX888;
2693 break;
2694 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2695 dspcntr |= DISPPLANE_BGRX101010;
2696 break;
2697 case DRM_FORMAT_XBGR2101010:
57779d06 2698 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2699 break;
2700 default:
baba133a 2701 BUG();
81255565 2702 }
57779d06 2703
f45651ba
VS
2704 if (INTEL_INFO(dev)->gen >= 4 &&
2705 obj->tiling_mode != I915_TILING_NONE)
2706 dspcntr |= DISPPLANE_TILED;
81255565 2707
de1aa629
VS
2708 if (IS_G4X(dev))
2709 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2710
ac484963 2711 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2712
c2c75131
DV
2713 if (INTEL_INFO(dev)->gen >= 4) {
2714 intel_crtc->dspaddr_offset =
4f2d9934 2715 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2716 fb->pitches[0], rotation);
c2c75131
DV
2717 linear_offset -= intel_crtc->dspaddr_offset;
2718 } else {
e506a0c6 2719 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2720 }
e506a0c6 2721
8d0deca8 2722 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2723 dspcntr |= DISPPLANE_ROTATE_180;
2724
a8d201af
ML
2725 x += (crtc_state->pipe_src_w - 1);
2726 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2727
2728 /* Finding the last pixel of the last line of the display
2729 data and adding to linear_offset*/
2730 linear_offset +=
a8d201af 2731 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2732 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2733 }
2734
2db3366b
PZ
2735 intel_crtc->adjusted_x = x;
2736 intel_crtc->adjusted_y = y;
2737
48404c1e
SJ
2738 I915_WRITE(reg, dspcntr);
2739
01f2c773 2740 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2741 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2742 I915_WRITE(DSPSURF(plane),
2743 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2744 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2745 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2746 } else
f343c5f6 2747 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2748 POSTING_READ(reg);
17638cd6
JB
2749}
2750
a8d201af
ML
2751static void i9xx_disable_primary_plane(struct drm_plane *primary,
2752 struct drm_crtc *crtc)
17638cd6
JB
2753{
2754 struct drm_device *dev = crtc->dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2757 int plane = intel_crtc->plane;
f45651ba 2758
a8d201af
ML
2759 I915_WRITE(DSPCNTR(plane), 0);
2760 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2761 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2762 else
2763 I915_WRITE(DSPADDR(plane), 0);
2764 POSTING_READ(DSPCNTR(plane));
2765}
c9ba6fad 2766
a8d201af
ML
2767static void ironlake_update_primary_plane(struct drm_plane *primary,
2768 const struct intel_crtc_state *crtc_state,
2769 const struct intel_plane_state *plane_state)
2770{
2771 struct drm_device *dev = primary->dev;
2772 struct drm_i915_private *dev_priv = dev->dev_private;
2773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2774 struct drm_framebuffer *fb = plane_state->base.fb;
2775 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2776 int plane = intel_crtc->plane;
54ea9da8 2777 u32 linear_offset;
a8d201af
ML
2778 u32 dspcntr;
2779 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2780 unsigned int rotation = plane_state->base.rotation;
ac484963 2781 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2782 int x = plane_state->src.x1 >> 16;
2783 int y = plane_state->src.y1 >> 16;
c9ba6fad 2784
f45651ba 2785 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2786 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2787
2788 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2789 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2790
57779d06
VS
2791 switch (fb->pixel_format) {
2792 case DRM_FORMAT_C8:
17638cd6
JB
2793 dspcntr |= DISPPLANE_8BPP;
2794 break;
57779d06
VS
2795 case DRM_FORMAT_RGB565:
2796 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2797 break;
57779d06 2798 case DRM_FORMAT_XRGB8888:
57779d06
VS
2799 dspcntr |= DISPPLANE_BGRX888;
2800 break;
2801 case DRM_FORMAT_XBGR8888:
57779d06
VS
2802 dspcntr |= DISPPLANE_RGBX888;
2803 break;
2804 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2805 dspcntr |= DISPPLANE_BGRX101010;
2806 break;
2807 case DRM_FORMAT_XBGR2101010:
57779d06 2808 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2809 break;
2810 default:
baba133a 2811 BUG();
17638cd6
JB
2812 }
2813
2814 if (obj->tiling_mode != I915_TILING_NONE)
2815 dspcntr |= DISPPLANE_TILED;
17638cd6 2816
f45651ba 2817 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2818 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2819
ac484963 2820 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2821 intel_crtc->dspaddr_offset =
4f2d9934 2822 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2823 fb->pitches[0], rotation);
c2c75131 2824 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2825 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2826 dspcntr |= DISPPLANE_ROTATE_180;
2827
2828 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2829 x += (crtc_state->pipe_src_w - 1);
2830 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2831
2832 /* Finding the last pixel of the last line of the display
2833 data and adding to linear_offset*/
2834 linear_offset +=
a8d201af 2835 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2836 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2837 }
2838 }
2839
2db3366b
PZ
2840 intel_crtc->adjusted_x = x;
2841 intel_crtc->adjusted_y = y;
2842
48404c1e 2843 I915_WRITE(reg, dspcntr);
17638cd6 2844
01f2c773 2845 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2846 I915_WRITE(DSPSURF(plane),
2847 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2848 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2849 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2850 } else {
2851 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2852 I915_WRITE(DSPLINOFF(plane), linear_offset);
2853 }
17638cd6 2854 POSTING_READ(reg);
17638cd6
JB
2855}
2856
7b49f948
VS
2857u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2858 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2859{
7b49f948 2860 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2861 return 64;
7b49f948
VS
2862 } else {
2863 int cpp = drm_format_plane_cpp(pixel_format, 0);
2864
27ba3910 2865 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2866 }
2867}
2868
44eb0cb9
MK
2869u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2870 struct drm_i915_gem_object *obj,
2871 unsigned int plane)
121920fa 2872{
ce7f1728 2873 struct i915_ggtt_view view;
dedf278c 2874 struct i915_vma *vma;
44eb0cb9 2875 u64 offset;
121920fa 2876
e7941294 2877 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2878 intel_plane->base.state->rotation);
121920fa 2879
ce7f1728 2880 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2881 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2882 view.type))
dedf278c
TU
2883 return -1;
2884
44eb0cb9 2885 offset = vma->node.start;
dedf278c
TU
2886
2887 if (plane == 1) {
7723f47d 2888 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2889 PAGE_SIZE;
2890 }
2891
44eb0cb9
MK
2892 WARN_ON(upper_32_bits(offset));
2893
2894 return lower_32_bits(offset);
121920fa
TU
2895}
2896
e435d6e5
ML
2897static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2898{
2899 struct drm_device *dev = intel_crtc->base.dev;
2900 struct drm_i915_private *dev_priv = dev->dev_private;
2901
2902 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2903 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2904 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2905}
2906
a1b2278e
CK
2907/*
2908 * This function detaches (aka. unbinds) unused scalers in hardware
2909 */
0583236e 2910static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2911{
a1b2278e
CK
2912 struct intel_crtc_scaler_state *scaler_state;
2913 int i;
2914
a1b2278e
CK
2915 scaler_state = &intel_crtc->config->scaler_state;
2916
2917 /* loop through and disable scalers that aren't in use */
2918 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2919 if (!scaler_state->scalers[i].in_use)
2920 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2921 }
2922}
2923
6156a456 2924u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2925{
6156a456 2926 switch (pixel_format) {
d161cf7a 2927 case DRM_FORMAT_C8:
c34ce3d1 2928 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2929 case DRM_FORMAT_RGB565:
c34ce3d1 2930 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2931 case DRM_FORMAT_XBGR8888:
c34ce3d1 2932 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2933 case DRM_FORMAT_XRGB8888:
c34ce3d1 2934 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2935 /*
2936 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2937 * to be already pre-multiplied. We need to add a knob (or a different
2938 * DRM_FORMAT) for user-space to configure that.
2939 */
f75fb42a 2940 case DRM_FORMAT_ABGR8888:
c34ce3d1 2941 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2942 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2943 case DRM_FORMAT_ARGB8888:
c34ce3d1 2944 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2945 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2946 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2947 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2948 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2949 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2950 case DRM_FORMAT_YUYV:
c34ce3d1 2951 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2952 case DRM_FORMAT_YVYU:
c34ce3d1 2953 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2954 case DRM_FORMAT_UYVY:
c34ce3d1 2955 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2956 case DRM_FORMAT_VYUY:
c34ce3d1 2957 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2958 default:
4249eeef 2959 MISSING_CASE(pixel_format);
70d21f0e 2960 }
8cfcba41 2961
c34ce3d1 2962 return 0;
6156a456 2963}
70d21f0e 2964
6156a456
CK
2965u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2966{
6156a456 2967 switch (fb_modifier) {
30af77c4 2968 case DRM_FORMAT_MOD_NONE:
70d21f0e 2969 break;
30af77c4 2970 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2971 return PLANE_CTL_TILED_X;
b321803d 2972 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2973 return PLANE_CTL_TILED_Y;
b321803d 2974 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2975 return PLANE_CTL_TILED_YF;
70d21f0e 2976 default:
6156a456 2977 MISSING_CASE(fb_modifier);
70d21f0e 2978 }
8cfcba41 2979
c34ce3d1 2980 return 0;
6156a456 2981}
70d21f0e 2982
6156a456
CK
2983u32 skl_plane_ctl_rotation(unsigned int rotation)
2984{
3b7a5119 2985 switch (rotation) {
6156a456
CK
2986 case BIT(DRM_ROTATE_0):
2987 break;
1e8df167
SJ
2988 /*
2989 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2990 * while i915 HW rotation is clockwise, thats why this swapping.
2991 */
3b7a5119 2992 case BIT(DRM_ROTATE_90):
1e8df167 2993 return PLANE_CTL_ROTATE_270;
3b7a5119 2994 case BIT(DRM_ROTATE_180):
c34ce3d1 2995 return PLANE_CTL_ROTATE_180;
3b7a5119 2996 case BIT(DRM_ROTATE_270):
1e8df167 2997 return PLANE_CTL_ROTATE_90;
6156a456
CK
2998 default:
2999 MISSING_CASE(rotation);
3000 }
3001
c34ce3d1 3002 return 0;
6156a456
CK
3003}
3004
a8d201af
ML
3005static void skylake_update_primary_plane(struct drm_plane *plane,
3006 const struct intel_crtc_state *crtc_state,
3007 const struct intel_plane_state *plane_state)
6156a456 3008{
a8d201af 3009 struct drm_device *dev = plane->dev;
6156a456 3010 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3012 struct drm_framebuffer *fb = plane_state->base.fb;
3013 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3014 int pipe = intel_crtc->pipe;
3015 u32 plane_ctl, stride_div, stride;
3016 u32 tile_height, plane_offset, plane_size;
a8d201af 3017 unsigned int rotation = plane_state->base.rotation;
6156a456 3018 int x_offset, y_offset;
44eb0cb9 3019 u32 surf_addr;
a8d201af
ML
3020 int scaler_id = plane_state->scaler_id;
3021 int src_x = plane_state->src.x1 >> 16;
3022 int src_y = plane_state->src.y1 >> 16;
3023 int src_w = drm_rect_width(&plane_state->src) >> 16;
3024 int src_h = drm_rect_height(&plane_state->src) >> 16;
3025 int dst_x = plane_state->dst.x1;
3026 int dst_y = plane_state->dst.y1;
3027 int dst_w = drm_rect_width(&plane_state->dst);
3028 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3029
6156a456
CK
3030 plane_ctl = PLANE_CTL_ENABLE |
3031 PLANE_CTL_PIPE_GAMMA_ENABLE |
3032 PLANE_CTL_PIPE_CSC_ENABLE;
3033
3034 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3035 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3036 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3037 plane_ctl |= skl_plane_ctl_rotation(rotation);
3038
7b49f948 3039 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3040 fb->pixel_format);
dedf278c 3041 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3042
a42e5a23
PZ
3043 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3044
3b7a5119 3045 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3046 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3047
3b7a5119 3048 /* stride = Surface height in tiles */
832be82f 3049 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3050 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3051 x_offset = stride * tile_height - src_y - src_h;
3052 y_offset = src_x;
6156a456 3053 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3054 } else {
3055 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3056 x_offset = src_x;
3057 y_offset = src_y;
6156a456 3058 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3059 }
3060 plane_offset = y_offset << 16 | x_offset;
b321803d 3061
2db3366b
PZ
3062 intel_crtc->adjusted_x = x_offset;
3063 intel_crtc->adjusted_y = y_offset;
3064
70d21f0e 3065 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3066 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3067 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3068 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3069
3070 if (scaler_id >= 0) {
3071 uint32_t ps_ctrl = 0;
3072
3073 WARN_ON(!dst_w || !dst_h);
3074 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3075 crtc_state->scaler_state.scalers[scaler_id].mode;
3076 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3077 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3078 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3079 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3080 I915_WRITE(PLANE_POS(pipe, 0), 0);
3081 } else {
3082 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3083 }
3084
121920fa 3085 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3086
3087 POSTING_READ(PLANE_SURF(pipe, 0));
3088}
3089
a8d201af
ML
3090static void skylake_disable_primary_plane(struct drm_plane *primary,
3091 struct drm_crtc *crtc)
17638cd6
JB
3092{
3093 struct drm_device *dev = crtc->dev;
3094 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3095 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3096
a8d201af
ML
3097 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3098 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3099 POSTING_READ(PLANE_SURF(pipe, 0));
3100}
29b9bde6 3101
a8d201af
ML
3102/* Assume fb object is pinned & idle & fenced and just update base pointers */
3103static int
3104intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3105 int x, int y, enum mode_set_atomic state)
3106{
3107 /* Support for kgdboc is disabled, this needs a major rework. */
3108 DRM_ERROR("legacy panic handler not supported any more.\n");
3109
3110 return -ENODEV;
81255565
JB
3111}
3112
7514747d 3113static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3114{
96a02917
VS
3115 struct drm_crtc *crtc;
3116
70e1e0ec 3117 for_each_crtc(dev, crtc) {
96a02917
VS
3118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3119 enum plane plane = intel_crtc->plane;
3120
3121 intel_prepare_page_flip(dev, plane);
3122 intel_finish_page_flip_plane(dev, plane);
3123 }
7514747d
VS
3124}
3125
3126static void intel_update_primary_planes(struct drm_device *dev)
3127{
7514747d 3128 struct drm_crtc *crtc;
96a02917 3129
70e1e0ec 3130 for_each_crtc(dev, crtc) {
11c22da6
ML
3131 struct intel_plane *plane = to_intel_plane(crtc->primary);
3132 struct intel_plane_state *plane_state;
96a02917 3133
11c22da6 3134 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3135 plane_state = to_intel_plane_state(plane->base.state);
3136
a8d201af
ML
3137 if (plane_state->visible)
3138 plane->update_plane(&plane->base,
3139 to_intel_crtc_state(crtc->state),
3140 plane_state);
11c22da6
ML
3141
3142 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3143 }
3144}
3145
7514747d
VS
3146void intel_prepare_reset(struct drm_device *dev)
3147{
3148 /* no reset support for gen2 */
3149 if (IS_GEN2(dev))
3150 return;
3151
3152 /* reset doesn't touch the display */
3153 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3154 return;
3155
3156 drm_modeset_lock_all(dev);
f98ce92f
VS
3157 /*
3158 * Disabling the crtcs gracefully seems nicer. Also the
3159 * g33 docs say we should at least disable all the planes.
3160 */
6b72d486 3161 intel_display_suspend(dev);
7514747d
VS
3162}
3163
3164void intel_finish_reset(struct drm_device *dev)
3165{
3166 struct drm_i915_private *dev_priv = to_i915(dev);
3167
3168 /*
3169 * Flips in the rings will be nuked by the reset,
3170 * so complete all pending flips so that user space
3171 * will get its events and not get stuck.
3172 */
3173 intel_complete_page_flips(dev);
3174
3175 /* no reset support for gen2 */
3176 if (IS_GEN2(dev))
3177 return;
3178
3179 /* reset doesn't touch the display */
3180 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3181 /*
3182 * Flips in the rings have been nuked by the reset,
3183 * so update the base address of all primary
3184 * planes to the the last fb to make sure we're
3185 * showing the correct fb after a reset.
11c22da6
ML
3186 *
3187 * FIXME: Atomic will make this obsolete since we won't schedule
3188 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3189 */
3190 intel_update_primary_planes(dev);
3191 return;
3192 }
3193
3194 /*
3195 * The display has been reset as well,
3196 * so need a full re-initialization.
3197 */
3198 intel_runtime_pm_disable_interrupts(dev_priv);
3199 intel_runtime_pm_enable_interrupts(dev_priv);
3200
3201 intel_modeset_init_hw(dev);
3202
3203 spin_lock_irq(&dev_priv->irq_lock);
3204 if (dev_priv->display.hpd_irq_setup)
3205 dev_priv->display.hpd_irq_setup(dev);
3206 spin_unlock_irq(&dev_priv->irq_lock);
3207
043e9bda 3208 intel_display_resume(dev);
7514747d
VS
3209
3210 intel_hpd_init(dev_priv);
3211
3212 drm_modeset_unlock_all(dev);
3213}
3214
7d5e3799
CW
3215static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3216{
3217 struct drm_device *dev = crtc->dev;
7d5e3799 3218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c19ae989 3219 unsigned reset_counter;
7d5e3799
CW
3220 bool pending;
3221
7f1847eb
CW
3222 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3223 if (intel_crtc->reset_counter != reset_counter)
7d5e3799
CW
3224 return false;
3225
5e2d7afc 3226 spin_lock_irq(&dev->event_lock);
7d5e3799 3227 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3228 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3229
3230 return pending;
3231}
3232
bfd16b2a
ML
3233static void intel_update_pipe_config(struct intel_crtc *crtc,
3234 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3235{
3236 struct drm_device *dev = crtc->base.dev;
3237 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3238 struct intel_crtc_state *pipe_config =
3239 to_intel_crtc_state(crtc->base.state);
e30e8f75 3240
bfd16b2a
ML
3241 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3242 crtc->base.mode = crtc->base.state->mode;
3243
3244 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3245 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3246 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3247
3248 /*
3249 * Update pipe size and adjust fitter if needed: the reason for this is
3250 * that in compute_mode_changes we check the native mode (not the pfit
3251 * mode) to see if we can flip rather than do a full mode set. In the
3252 * fastboot case, we'll flip, but if we don't update the pipesrc and
3253 * pfit state, we'll end up with a big fb scanned out into the wrong
3254 * sized surface.
e30e8f75
GP
3255 */
3256
e30e8f75 3257 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3258 ((pipe_config->pipe_src_w - 1) << 16) |
3259 (pipe_config->pipe_src_h - 1));
3260
3261 /* on skylake this is done by detaching scalers */
3262 if (INTEL_INFO(dev)->gen >= 9) {
3263 skl_detach_scalers(crtc);
3264
3265 if (pipe_config->pch_pfit.enabled)
3266 skylake_pfit_enable(crtc);
3267 } else if (HAS_PCH_SPLIT(dev)) {
3268 if (pipe_config->pch_pfit.enabled)
3269 ironlake_pfit_enable(crtc);
3270 else if (old_crtc_state->pch_pfit.enabled)
3271 ironlake_pfit_disable(crtc, true);
e30e8f75 3272 }
e30e8f75
GP
3273}
3274
5e84e1a4
ZW
3275static void intel_fdi_normal_train(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3280 int pipe = intel_crtc->pipe;
f0f59a00
VS
3281 i915_reg_t reg;
3282 u32 temp;
5e84e1a4
ZW
3283
3284 /* enable normal train */
3285 reg = FDI_TX_CTL(pipe);
3286 temp = I915_READ(reg);
61e499bf 3287 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3288 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3289 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3290 } else {
3291 temp &= ~FDI_LINK_TRAIN_NONE;
3292 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3293 }
5e84e1a4
ZW
3294 I915_WRITE(reg, temp);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 if (HAS_PCH_CPT(dev)) {
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3301 } else {
3302 temp &= ~FDI_LINK_TRAIN_NONE;
3303 temp |= FDI_LINK_TRAIN_NONE;
3304 }
3305 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3306
3307 /* wait one idle pattern time */
3308 POSTING_READ(reg);
3309 udelay(1000);
357555c0
JB
3310
3311 /* IVB wants error correction enabled */
3312 if (IS_IVYBRIDGE(dev))
3313 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3314 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3315}
3316
8db9d77b
ZW
3317/* The FDI link training functions for ILK/Ibexpeak. */
3318static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3319{
3320 struct drm_device *dev = crtc->dev;
3321 struct drm_i915_private *dev_priv = dev->dev_private;
3322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3323 int pipe = intel_crtc->pipe;
f0f59a00
VS
3324 i915_reg_t reg;
3325 u32 temp, tries;
8db9d77b 3326
1c8562f6 3327 /* FDI needs bits from pipe first */
0fc932b8 3328 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3329
e1a44743
AJ
3330 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3331 for train result */
5eddb70b
CW
3332 reg = FDI_RX_IMR(pipe);
3333 temp = I915_READ(reg);
e1a44743
AJ
3334 temp &= ~FDI_RX_SYMBOL_LOCK;
3335 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3336 I915_WRITE(reg, temp);
3337 I915_READ(reg);
e1a44743
AJ
3338 udelay(150);
3339
8db9d77b 3340 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
627eb5a3 3343 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3344 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3345 temp &= ~FDI_LINK_TRAIN_NONE;
3346 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3347 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3348
5eddb70b
CW
3349 reg = FDI_RX_CTL(pipe);
3350 temp = I915_READ(reg);
8db9d77b
ZW
3351 temp &= ~FDI_LINK_TRAIN_NONE;
3352 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3353 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3354
3355 POSTING_READ(reg);
8db9d77b
ZW
3356 udelay(150);
3357
5b2adf89 3358 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3359 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3360 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3361 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3362
5eddb70b 3363 reg = FDI_RX_IIR(pipe);
e1a44743 3364 for (tries = 0; tries < 5; tries++) {
5eddb70b 3365 temp = I915_READ(reg);
8db9d77b
ZW
3366 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3367
3368 if ((temp & FDI_RX_BIT_LOCK)) {
3369 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3370 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3371 break;
3372 }
8db9d77b 3373 }
e1a44743 3374 if (tries == 5)
5eddb70b 3375 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3376
3377 /* Train 2 */
5eddb70b
CW
3378 reg = FDI_TX_CTL(pipe);
3379 temp = I915_READ(reg);
8db9d77b
ZW
3380 temp &= ~FDI_LINK_TRAIN_NONE;
3381 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3382 I915_WRITE(reg, temp);
8db9d77b 3383
5eddb70b
CW
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
8db9d77b
ZW
3386 temp &= ~FDI_LINK_TRAIN_NONE;
3387 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3388 I915_WRITE(reg, temp);
8db9d77b 3389
5eddb70b
CW
3390 POSTING_READ(reg);
3391 udelay(150);
8db9d77b 3392
5eddb70b 3393 reg = FDI_RX_IIR(pipe);
e1a44743 3394 for (tries = 0; tries < 5; tries++) {
5eddb70b 3395 temp = I915_READ(reg);
8db9d77b
ZW
3396 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3397
3398 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3399 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3400 DRM_DEBUG_KMS("FDI train 2 done.\n");
3401 break;
3402 }
8db9d77b 3403 }
e1a44743 3404 if (tries == 5)
5eddb70b 3405 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3406
3407 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3408
8db9d77b
ZW
3409}
3410
0206e353 3411static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3412 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3413 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3414 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3415 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3416};
3417
3418/* The FDI link training functions for SNB/Cougarpoint. */
3419static void gen6_fdi_link_train(struct drm_crtc *crtc)
3420{
3421 struct drm_device *dev = crtc->dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3424 int pipe = intel_crtc->pipe;
f0f59a00
VS
3425 i915_reg_t reg;
3426 u32 temp, i, retry;
8db9d77b 3427
e1a44743
AJ
3428 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3429 for train result */
5eddb70b
CW
3430 reg = FDI_RX_IMR(pipe);
3431 temp = I915_READ(reg);
e1a44743
AJ
3432 temp &= ~FDI_RX_SYMBOL_LOCK;
3433 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3434 I915_WRITE(reg, temp);
3435
3436 POSTING_READ(reg);
e1a44743
AJ
3437 udelay(150);
3438
8db9d77b 3439 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3440 reg = FDI_TX_CTL(pipe);
3441 temp = I915_READ(reg);
627eb5a3 3442 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3443 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3444 temp &= ~FDI_LINK_TRAIN_NONE;
3445 temp |= FDI_LINK_TRAIN_PATTERN_1;
3446 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3447 /* SNB-B */
3448 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3449 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3450
d74cf324
DV
3451 I915_WRITE(FDI_RX_MISC(pipe),
3452 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3453
5eddb70b
CW
3454 reg = FDI_RX_CTL(pipe);
3455 temp = I915_READ(reg);
8db9d77b
ZW
3456 if (HAS_PCH_CPT(dev)) {
3457 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3459 } else {
3460 temp &= ~FDI_LINK_TRAIN_NONE;
3461 temp |= FDI_LINK_TRAIN_PATTERN_1;
3462 }
5eddb70b
CW
3463 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3464
3465 POSTING_READ(reg);
8db9d77b
ZW
3466 udelay(150);
3467
0206e353 3468 for (i = 0; i < 4; i++) {
5eddb70b
CW
3469 reg = FDI_TX_CTL(pipe);
3470 temp = I915_READ(reg);
8db9d77b
ZW
3471 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3472 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3473 I915_WRITE(reg, temp);
3474
3475 POSTING_READ(reg);
8db9d77b
ZW
3476 udelay(500);
3477
fa37d39e
SP
3478 for (retry = 0; retry < 5; retry++) {
3479 reg = FDI_RX_IIR(pipe);
3480 temp = I915_READ(reg);
3481 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3482 if (temp & FDI_RX_BIT_LOCK) {
3483 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3484 DRM_DEBUG_KMS("FDI train 1 done.\n");
3485 break;
3486 }
3487 udelay(50);
8db9d77b 3488 }
fa37d39e
SP
3489 if (retry < 5)
3490 break;
8db9d77b
ZW
3491 }
3492 if (i == 4)
5eddb70b 3493 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3494
3495 /* Train 2 */
5eddb70b
CW
3496 reg = FDI_TX_CTL(pipe);
3497 temp = I915_READ(reg);
8db9d77b
ZW
3498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_2;
3500 if (IS_GEN6(dev)) {
3501 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3502 /* SNB-B */
3503 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3504 }
5eddb70b 3505 I915_WRITE(reg, temp);
8db9d77b 3506
5eddb70b
CW
3507 reg = FDI_RX_CTL(pipe);
3508 temp = I915_READ(reg);
8db9d77b
ZW
3509 if (HAS_PCH_CPT(dev)) {
3510 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3511 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3512 } else {
3513 temp &= ~FDI_LINK_TRAIN_NONE;
3514 temp |= FDI_LINK_TRAIN_PATTERN_2;
3515 }
5eddb70b
CW
3516 I915_WRITE(reg, temp);
3517
3518 POSTING_READ(reg);
8db9d77b
ZW
3519 udelay(150);
3520
0206e353 3521 for (i = 0; i < 4; i++) {
5eddb70b
CW
3522 reg = FDI_TX_CTL(pipe);
3523 temp = I915_READ(reg);
8db9d77b
ZW
3524 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3525 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3526 I915_WRITE(reg, temp);
3527
3528 POSTING_READ(reg);
8db9d77b
ZW
3529 udelay(500);
3530
fa37d39e
SP
3531 for (retry = 0; retry < 5; retry++) {
3532 reg = FDI_RX_IIR(pipe);
3533 temp = I915_READ(reg);
3534 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3535 if (temp & FDI_RX_SYMBOL_LOCK) {
3536 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3537 DRM_DEBUG_KMS("FDI train 2 done.\n");
3538 break;
3539 }
3540 udelay(50);
8db9d77b 3541 }
fa37d39e
SP
3542 if (retry < 5)
3543 break;
8db9d77b
ZW
3544 }
3545 if (i == 4)
5eddb70b 3546 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3547
3548 DRM_DEBUG_KMS("FDI train done.\n");
3549}
3550
357555c0
JB
3551/* Manual link training for Ivy Bridge A0 parts */
3552static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3553{
3554 struct drm_device *dev = crtc->dev;
3555 struct drm_i915_private *dev_priv = dev->dev_private;
3556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3557 int pipe = intel_crtc->pipe;
f0f59a00
VS
3558 i915_reg_t reg;
3559 u32 temp, i, j;
357555c0
JB
3560
3561 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3562 for train result */
3563 reg = FDI_RX_IMR(pipe);
3564 temp = I915_READ(reg);
3565 temp &= ~FDI_RX_SYMBOL_LOCK;
3566 temp &= ~FDI_RX_BIT_LOCK;
3567 I915_WRITE(reg, temp);
3568
3569 POSTING_READ(reg);
3570 udelay(150);
3571
01a415fd
DV
3572 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3573 I915_READ(FDI_RX_IIR(pipe)));
3574
139ccd3f
JB
3575 /* Try each vswing and preemphasis setting twice before moving on */
3576 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3577 /* disable first in case we need to retry */
3578 reg = FDI_TX_CTL(pipe);
3579 temp = I915_READ(reg);
3580 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3581 temp &= ~FDI_TX_ENABLE;
3582 I915_WRITE(reg, temp);
357555c0 3583
139ccd3f
JB
3584 reg = FDI_RX_CTL(pipe);
3585 temp = I915_READ(reg);
3586 temp &= ~FDI_LINK_TRAIN_AUTO;
3587 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3588 temp &= ~FDI_RX_ENABLE;
3589 I915_WRITE(reg, temp);
357555c0 3590
139ccd3f 3591 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3592 reg = FDI_TX_CTL(pipe);
3593 temp = I915_READ(reg);
139ccd3f 3594 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3595 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3596 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3597 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3598 temp |= snb_b_fdi_train_param[j/2];
3599 temp |= FDI_COMPOSITE_SYNC;
3600 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3601
139ccd3f
JB
3602 I915_WRITE(FDI_RX_MISC(pipe),
3603 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3604
139ccd3f 3605 reg = FDI_RX_CTL(pipe);
357555c0 3606 temp = I915_READ(reg);
139ccd3f
JB
3607 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3608 temp |= FDI_COMPOSITE_SYNC;
3609 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3610
139ccd3f
JB
3611 POSTING_READ(reg);
3612 udelay(1); /* should be 0.5us */
357555c0 3613
139ccd3f
JB
3614 for (i = 0; i < 4; i++) {
3615 reg = FDI_RX_IIR(pipe);
3616 temp = I915_READ(reg);
3617 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3618
139ccd3f
JB
3619 if (temp & FDI_RX_BIT_LOCK ||
3620 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3621 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3622 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3623 i);
3624 break;
3625 }
3626 udelay(1); /* should be 0.5us */
3627 }
3628 if (i == 4) {
3629 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3630 continue;
3631 }
357555c0 3632
139ccd3f 3633 /* Train 2 */
357555c0
JB
3634 reg = FDI_TX_CTL(pipe);
3635 temp = I915_READ(reg);
139ccd3f
JB
3636 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3637 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3638 I915_WRITE(reg, temp);
3639
3640 reg = FDI_RX_CTL(pipe);
3641 temp = I915_READ(reg);
3642 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3643 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3644 I915_WRITE(reg, temp);
3645
3646 POSTING_READ(reg);
139ccd3f 3647 udelay(2); /* should be 1.5us */
357555c0 3648
139ccd3f
JB
3649 for (i = 0; i < 4; i++) {
3650 reg = FDI_RX_IIR(pipe);
3651 temp = I915_READ(reg);
3652 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3653
139ccd3f
JB
3654 if (temp & FDI_RX_SYMBOL_LOCK ||
3655 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3656 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3657 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3658 i);
3659 goto train_done;
3660 }
3661 udelay(2); /* should be 1.5us */
357555c0 3662 }
139ccd3f
JB
3663 if (i == 4)
3664 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3665 }
357555c0 3666
139ccd3f 3667train_done:
357555c0
JB
3668 DRM_DEBUG_KMS("FDI train done.\n");
3669}
3670
88cefb6c 3671static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3672{
88cefb6c 3673 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3674 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3675 int pipe = intel_crtc->pipe;
f0f59a00
VS
3676 i915_reg_t reg;
3677 u32 temp;
c64e311e 3678
c98e9dcf 3679 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
627eb5a3 3682 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3683 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3684 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3685 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3686
3687 POSTING_READ(reg);
c98e9dcf
JB
3688 udelay(200);
3689
3690 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3691 temp = I915_READ(reg);
3692 I915_WRITE(reg, temp | FDI_PCDCLK);
3693
3694 POSTING_READ(reg);
c98e9dcf
JB
3695 udelay(200);
3696
20749730
PZ
3697 /* Enable CPU FDI TX PLL, always on for Ironlake */
3698 reg = FDI_TX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3701 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3702
20749730
PZ
3703 POSTING_READ(reg);
3704 udelay(100);
6be4a607 3705 }
0e23b99d
JB
3706}
3707
88cefb6c
DV
3708static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3709{
3710 struct drm_device *dev = intel_crtc->base.dev;
3711 struct drm_i915_private *dev_priv = dev->dev_private;
3712 int pipe = intel_crtc->pipe;
f0f59a00
VS
3713 i915_reg_t reg;
3714 u32 temp;
88cefb6c
DV
3715
3716 /* Switch from PCDclk to Rawclk */
3717 reg = FDI_RX_CTL(pipe);
3718 temp = I915_READ(reg);
3719 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3720
3721 /* Disable CPU FDI TX PLL */
3722 reg = FDI_TX_CTL(pipe);
3723 temp = I915_READ(reg);
3724 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3725
3726 POSTING_READ(reg);
3727 udelay(100);
3728
3729 reg = FDI_RX_CTL(pipe);
3730 temp = I915_READ(reg);
3731 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3732
3733 /* Wait for the clocks to turn off. */
3734 POSTING_READ(reg);
3735 udelay(100);
3736}
3737
0fc932b8
JB
3738static void ironlake_fdi_disable(struct drm_crtc *crtc)
3739{
3740 struct drm_device *dev = crtc->dev;
3741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
f0f59a00
VS
3744 i915_reg_t reg;
3745 u32 temp;
0fc932b8
JB
3746
3747 /* disable CPU FDI tx and PCH FDI rx */
3748 reg = FDI_TX_CTL(pipe);
3749 temp = I915_READ(reg);
3750 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3751 POSTING_READ(reg);
3752
3753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
3755 temp &= ~(0x7 << 16);
dfd07d72 3756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3757 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3758
3759 POSTING_READ(reg);
3760 udelay(100);
3761
3762 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3763 if (HAS_PCH_IBX(dev))
6f06ce18 3764 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3765
3766 /* still set train pattern 1 */
3767 reg = FDI_TX_CTL(pipe);
3768 temp = I915_READ(reg);
3769 temp &= ~FDI_LINK_TRAIN_NONE;
3770 temp |= FDI_LINK_TRAIN_PATTERN_1;
3771 I915_WRITE(reg, temp);
3772
3773 reg = FDI_RX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if (HAS_PCH_CPT(dev)) {
3776 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3777 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3778 } else {
3779 temp &= ~FDI_LINK_TRAIN_NONE;
3780 temp |= FDI_LINK_TRAIN_PATTERN_1;
3781 }
3782 /* BPC in FDI rx is consistent with that in PIPECONF */
3783 temp &= ~(0x07 << 16);
dfd07d72 3784 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3785 I915_WRITE(reg, temp);
3786
3787 POSTING_READ(reg);
3788 udelay(100);
3789}
3790
5dce5b93
CW
3791bool intel_has_pending_fb_unpin(struct drm_device *dev)
3792{
3793 struct intel_crtc *crtc;
3794
3795 /* Note that we don't need to be called with mode_config.lock here
3796 * as our list of CRTC objects is static for the lifetime of the
3797 * device and so cannot disappear as we iterate. Similarly, we can
3798 * happily treat the predicates as racy, atomic checks as userspace
3799 * cannot claim and pin a new fb without at least acquring the
3800 * struct_mutex and so serialising with us.
3801 */
d3fcc808 3802 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3803 if (atomic_read(&crtc->unpin_work_count) == 0)
3804 continue;
3805
3806 if (crtc->unpin_work)
3807 intel_wait_for_vblank(dev, crtc->pipe);
3808
3809 return true;
3810 }
3811
3812 return false;
3813}
3814
d6bbafa1
CW
3815static void page_flip_completed(struct intel_crtc *intel_crtc)
3816{
3817 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3818 struct intel_unpin_work *work = intel_crtc->unpin_work;
3819
3820 /* ensure that the unpin work is consistent wrt ->pending. */
3821 smp_rmb();
3822 intel_crtc->unpin_work = NULL;
3823
3824 if (work->event)
560ce1dc 3825 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
3826
3827 drm_crtc_vblank_put(&intel_crtc->base);
3828
3829 wake_up_all(&dev_priv->pending_flip_queue);
3830 queue_work(dev_priv->wq, &work->work);
3831
3832 trace_i915_flip_complete(intel_crtc->plane,
3833 work->pending_flip_obj);
3834}
3835
5008e874 3836static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3837{
0f91128d 3838 struct drm_device *dev = crtc->dev;
5bb61643 3839 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3840 long ret;
e6c3a2a6 3841
2c10d571 3842 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3843
3844 ret = wait_event_interruptible_timeout(
3845 dev_priv->pending_flip_queue,
3846 !intel_crtc_has_pending_flip(crtc),
3847 60*HZ);
3848
3849 if (ret < 0)
3850 return ret;
3851
3852 if (ret == 0) {
9c787942 3853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3854
5e2d7afc 3855 spin_lock_irq(&dev->event_lock);
9c787942
CW
3856 if (intel_crtc->unpin_work) {
3857 WARN_ONCE(1, "Removing stuck page flip\n");
3858 page_flip_completed(intel_crtc);
3859 }
5e2d7afc 3860 spin_unlock_irq(&dev->event_lock);
9c787942 3861 }
5bb61643 3862
5008e874 3863 return 0;
e6c3a2a6
CW
3864}
3865
060f02d8
VS
3866static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3867{
3868 u32 temp;
3869
3870 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3871
3872 mutex_lock(&dev_priv->sb_lock);
3873
3874 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3875 temp |= SBI_SSCCTL_DISABLE;
3876 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3877
3878 mutex_unlock(&dev_priv->sb_lock);
3879}
3880
e615efe4
ED
3881/* Program iCLKIP clock to the desired frequency */
3882static void lpt_program_iclkip(struct drm_crtc *crtc)
3883{
64b46a06 3884 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3885 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3886 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3887 u32 temp;
3888
060f02d8 3889 lpt_disable_iclkip(dev_priv);
e615efe4 3890
64b46a06
VS
3891 /* The iCLK virtual clock root frequency is in MHz,
3892 * but the adjusted_mode->crtc_clock in in KHz. To get the
3893 * divisors, it is necessary to divide one by another, so we
3894 * convert the virtual clock precision to KHz here for higher
3895 * precision.
3896 */
3897 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3898 u32 iclk_virtual_root_freq = 172800 * 1000;
3899 u32 iclk_pi_range = 64;
64b46a06 3900 u32 desired_divisor;
e615efe4 3901
64b46a06
VS
3902 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3903 clock << auxdiv);
3904 divsel = (desired_divisor / iclk_pi_range) - 2;
3905 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3906
64b46a06
VS
3907 /*
3908 * Near 20MHz is a corner case which is
3909 * out of range for the 7-bit divisor
3910 */
3911 if (divsel <= 0x7f)
3912 break;
e615efe4
ED
3913 }
3914
3915 /* This should not happen with any sane values */
3916 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3917 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3918 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3919 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3920
3921 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3922 clock,
e615efe4
ED
3923 auxdiv,
3924 divsel,
3925 phasedir,
3926 phaseinc);
3927
060f02d8
VS
3928 mutex_lock(&dev_priv->sb_lock);
3929
e615efe4 3930 /* Program SSCDIVINTPHASE6 */
988d6ee8 3931 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3932 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3933 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3934 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3935 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3936 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3937 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3938 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3939
3940 /* Program SSCAUXDIV */
988d6ee8 3941 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3942 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3943 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3944 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3945
3946 /* Enable modulator and associated divider */
988d6ee8 3947 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3948 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3949 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3950
060f02d8
VS
3951 mutex_unlock(&dev_priv->sb_lock);
3952
e615efe4
ED
3953 /* Wait for initialization time */
3954 udelay(24);
3955
3956 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3957}
3958
8802e5b6
VS
3959int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3960{
3961 u32 divsel, phaseinc, auxdiv;
3962 u32 iclk_virtual_root_freq = 172800 * 1000;
3963 u32 iclk_pi_range = 64;
3964 u32 desired_divisor;
3965 u32 temp;
3966
3967 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3968 return 0;
3969
3970 mutex_lock(&dev_priv->sb_lock);
3971
3972 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3973 if (temp & SBI_SSCCTL_DISABLE) {
3974 mutex_unlock(&dev_priv->sb_lock);
3975 return 0;
3976 }
3977
3978 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3979 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3980 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3981 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3982 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3983
3984 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3985 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3986 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3987
3988 mutex_unlock(&dev_priv->sb_lock);
3989
3990 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3991
3992 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3993 desired_divisor << auxdiv);
3994}
3995
275f01b2
DV
3996static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3997 enum pipe pch_transcoder)
3998{
3999 struct drm_device *dev = crtc->base.dev;
4000 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4001 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4002
4003 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4004 I915_READ(HTOTAL(cpu_transcoder)));
4005 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4006 I915_READ(HBLANK(cpu_transcoder)));
4007 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4008 I915_READ(HSYNC(cpu_transcoder)));
4009
4010 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4011 I915_READ(VTOTAL(cpu_transcoder)));
4012 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4013 I915_READ(VBLANK(cpu_transcoder)));
4014 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4015 I915_READ(VSYNC(cpu_transcoder)));
4016 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4017 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4018}
4019
003632d9 4020static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4021{
4022 struct drm_i915_private *dev_priv = dev->dev_private;
4023 uint32_t temp;
4024
4025 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4026 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4027 return;
4028
4029 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4030 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4031
003632d9
ACO
4032 temp &= ~FDI_BC_BIFURCATION_SELECT;
4033 if (enable)
4034 temp |= FDI_BC_BIFURCATION_SELECT;
4035
4036 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4037 I915_WRITE(SOUTH_CHICKEN1, temp);
4038 POSTING_READ(SOUTH_CHICKEN1);
4039}
4040
4041static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4042{
4043 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4044
4045 switch (intel_crtc->pipe) {
4046 case PIPE_A:
4047 break;
4048 case PIPE_B:
6e3c9717 4049 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4050 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4051 else
003632d9 4052 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4053
4054 break;
4055 case PIPE_C:
003632d9 4056 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4057
4058 break;
4059 default:
4060 BUG();
4061 }
4062}
4063
c48b5305
VS
4064/* Return which DP Port should be selected for Transcoder DP control */
4065static enum port
4066intel_trans_dp_port_sel(struct drm_crtc *crtc)
4067{
4068 struct drm_device *dev = crtc->dev;
4069 struct intel_encoder *encoder;
4070
4071 for_each_encoder_on_crtc(dev, crtc, encoder) {
4072 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4073 encoder->type == INTEL_OUTPUT_EDP)
4074 return enc_to_dig_port(&encoder->base)->port;
4075 }
4076
4077 return -1;
4078}
4079
f67a559d
JB
4080/*
4081 * Enable PCH resources required for PCH ports:
4082 * - PCH PLLs
4083 * - FDI training & RX/TX
4084 * - update transcoder timings
4085 * - DP transcoding bits
4086 * - transcoder
4087 */
4088static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4089{
4090 struct drm_device *dev = crtc->dev;
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4093 int pipe = intel_crtc->pipe;
f0f59a00 4094 u32 temp;
2c07245f 4095
ab9412ba 4096 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4097
1fbc0d78
DV
4098 if (IS_IVYBRIDGE(dev))
4099 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4100
cd986abb
DV
4101 /* Write the TU size bits before fdi link training, so that error
4102 * detection works. */
4103 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4104 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4105
c98e9dcf 4106 /* For PCH output, training FDI link */
674cf967 4107 dev_priv->display.fdi_link_train(crtc);
2c07245f 4108
3ad8a208
DV
4109 /* We need to program the right clock selection before writing the pixel
4110 * mutliplier into the DPLL. */
303b81e0 4111 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4112 u32 sel;
4b645f14 4113
c98e9dcf 4114 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4115 temp |= TRANS_DPLL_ENABLE(pipe);
4116 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4117 if (intel_crtc->config->shared_dpll ==
4118 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4119 temp |= sel;
4120 else
4121 temp &= ~sel;
c98e9dcf 4122 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4123 }
5eddb70b 4124
3ad8a208
DV
4125 /* XXX: pch pll's can be enabled any time before we enable the PCH
4126 * transcoder, and we actually should do this to not upset any PCH
4127 * transcoder that already use the clock when we share it.
4128 *
4129 * Note that enable_shared_dpll tries to do the right thing, but
4130 * get_shared_dpll unconditionally resets the pll - we need that to have
4131 * the right LVDS enable sequence. */
85b3894f 4132 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4133
d9b6cb56
JB
4134 /* set transcoder timing, panel must allow it */
4135 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4136 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4137
303b81e0 4138 intel_fdi_normal_train(crtc);
5e84e1a4 4139
c98e9dcf 4140 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4141 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4142 const struct drm_display_mode *adjusted_mode =
4143 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4144 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4145 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4146 temp = I915_READ(reg);
4147 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4148 TRANS_DP_SYNC_MASK |
4149 TRANS_DP_BPC_MASK);
e3ef4479 4150 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4151 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4152
9c4edaee 4153 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4154 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4155 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4156 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4157
4158 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4159 case PORT_B:
5eddb70b 4160 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4161 break;
c48b5305 4162 case PORT_C:
5eddb70b 4163 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4164 break;
c48b5305 4165 case PORT_D:
5eddb70b 4166 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4167 break;
4168 default:
e95d41e1 4169 BUG();
32f9d658 4170 }
2c07245f 4171
5eddb70b 4172 I915_WRITE(reg, temp);
6be4a607 4173 }
b52eb4dc 4174
b8a4f404 4175 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4176}
4177
1507e5bd
PZ
4178static void lpt_pch_enable(struct drm_crtc *crtc)
4179{
4180 struct drm_device *dev = crtc->dev;
4181 struct drm_i915_private *dev_priv = dev->dev_private;
4182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4183 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4184
ab9412ba 4185 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4186
8c52b5e8 4187 lpt_program_iclkip(crtc);
1507e5bd 4188
0540e488 4189 /* Set transcoder timing. */
275f01b2 4190 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4191
937bb610 4192 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4193}
4194
a1520318 4195static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4196{
4197 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4198 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4199 u32 temp;
4200
4201 temp = I915_READ(dslreg);
4202 udelay(500);
4203 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4204 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4205 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4206 }
4207}
4208
86adf9d7
ML
4209static int
4210skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4211 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4212 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4213{
86adf9d7
ML
4214 struct intel_crtc_scaler_state *scaler_state =
4215 &crtc_state->scaler_state;
4216 struct intel_crtc *intel_crtc =
4217 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4218 int need_scaling;
6156a456
CK
4219
4220 need_scaling = intel_rotation_90_or_270(rotation) ?
4221 (src_h != dst_w || src_w != dst_h):
4222 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4223
4224 /*
4225 * if plane is being disabled or scaler is no more required or force detach
4226 * - free scaler binded to this plane/crtc
4227 * - in order to do this, update crtc->scaler_usage
4228 *
4229 * Here scaler state in crtc_state is set free so that
4230 * scaler can be assigned to other user. Actual register
4231 * update to free the scaler is done in plane/panel-fit programming.
4232 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4233 */
86adf9d7 4234 if (force_detach || !need_scaling) {
a1b2278e 4235 if (*scaler_id >= 0) {
86adf9d7 4236 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4237 scaler_state->scalers[*scaler_id].in_use = 0;
4238
86adf9d7
ML
4239 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4240 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4241 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4242 scaler_state->scaler_users);
4243 *scaler_id = -1;
4244 }
4245 return 0;
4246 }
4247
4248 /* range checks */
4249 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4250 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4251
4252 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4253 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4254 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4255 "size is out of scaler range\n",
86adf9d7 4256 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4257 return -EINVAL;
4258 }
4259
86adf9d7
ML
4260 /* mark this plane as a scaler user in crtc_state */
4261 scaler_state->scaler_users |= (1 << scaler_user);
4262 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4263 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4264 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4265 scaler_state->scaler_users);
4266
4267 return 0;
4268}
4269
4270/**
4271 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4272 *
4273 * @state: crtc's scaler state
86adf9d7
ML
4274 *
4275 * Return
4276 * 0 - scaler_usage updated successfully
4277 * error - requested scaling cannot be supported or other error condition
4278 */
e435d6e5 4279int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4280{
4281 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4282 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4283
4284 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4285 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4286
e435d6e5 4287 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4288 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4289 state->pipe_src_w, state->pipe_src_h,
aad941d5 4290 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4291}
4292
4293/**
4294 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4295 *
4296 * @state: crtc's scaler state
86adf9d7
ML
4297 * @plane_state: atomic plane state to update
4298 *
4299 * Return
4300 * 0 - scaler_usage updated successfully
4301 * error - requested scaling cannot be supported or other error condition
4302 */
da20eabd
ML
4303static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4304 struct intel_plane_state *plane_state)
86adf9d7
ML
4305{
4306
4307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4308 struct intel_plane *intel_plane =
4309 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4310 struct drm_framebuffer *fb = plane_state->base.fb;
4311 int ret;
4312
4313 bool force_detach = !fb || !plane_state->visible;
4314
4315 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4316 intel_plane->base.base.id, intel_crtc->pipe,
4317 drm_plane_index(&intel_plane->base));
4318
4319 ret = skl_update_scaler(crtc_state, force_detach,
4320 drm_plane_index(&intel_plane->base),
4321 &plane_state->scaler_id,
4322 plane_state->base.rotation,
4323 drm_rect_width(&plane_state->src) >> 16,
4324 drm_rect_height(&plane_state->src) >> 16,
4325 drm_rect_width(&plane_state->dst),
4326 drm_rect_height(&plane_state->dst));
4327
4328 if (ret || plane_state->scaler_id < 0)
4329 return ret;
4330
a1b2278e 4331 /* check colorkey */
818ed961 4332 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4333 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4334 intel_plane->base.base.id);
a1b2278e
CK
4335 return -EINVAL;
4336 }
4337
4338 /* Check src format */
86adf9d7
ML
4339 switch (fb->pixel_format) {
4340 case DRM_FORMAT_RGB565:
4341 case DRM_FORMAT_XBGR8888:
4342 case DRM_FORMAT_XRGB8888:
4343 case DRM_FORMAT_ABGR8888:
4344 case DRM_FORMAT_ARGB8888:
4345 case DRM_FORMAT_XRGB2101010:
4346 case DRM_FORMAT_XBGR2101010:
4347 case DRM_FORMAT_YUYV:
4348 case DRM_FORMAT_YVYU:
4349 case DRM_FORMAT_UYVY:
4350 case DRM_FORMAT_VYUY:
4351 break;
4352 default:
4353 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4354 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4355 return -EINVAL;
a1b2278e
CK
4356 }
4357
a1b2278e
CK
4358 return 0;
4359}
4360
e435d6e5
ML
4361static void skylake_scaler_disable(struct intel_crtc *crtc)
4362{
4363 int i;
4364
4365 for (i = 0; i < crtc->num_scalers; i++)
4366 skl_detach_scaler(crtc, i);
4367}
4368
4369static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4370{
4371 struct drm_device *dev = crtc->base.dev;
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373 int pipe = crtc->pipe;
a1b2278e
CK
4374 struct intel_crtc_scaler_state *scaler_state =
4375 &crtc->config->scaler_state;
4376
4377 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4378
6e3c9717 4379 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4380 int id;
4381
4382 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4383 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4384 return;
4385 }
4386
4387 id = scaler_state->scaler_id;
4388 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4389 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4390 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4391 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4392
4393 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4394 }
4395}
4396
b074cec8
JB
4397static void ironlake_pfit_enable(struct intel_crtc *crtc)
4398{
4399 struct drm_device *dev = crtc->base.dev;
4400 struct drm_i915_private *dev_priv = dev->dev_private;
4401 int pipe = crtc->pipe;
4402
6e3c9717 4403 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4404 /* Force use of hard-coded filter coefficients
4405 * as some pre-programmed values are broken,
4406 * e.g. x201.
4407 */
4408 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4409 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4410 PF_PIPE_SEL_IVB(pipe));
4411 else
4412 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4413 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4414 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4415 }
4416}
4417
20bc8673 4418void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4419{
cea165c3
VS
4420 struct drm_device *dev = crtc->base.dev;
4421 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4422
6e3c9717 4423 if (!crtc->config->ips_enabled)
d77e4531
PZ
4424 return;
4425
307e4498
ML
4426 /*
4427 * We can only enable IPS after we enable a plane and wait for a vblank
4428 * This function is called from post_plane_update, which is run after
4429 * a vblank wait.
4430 */
cea165c3 4431
d77e4531 4432 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4433 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4434 mutex_lock(&dev_priv->rps.hw_lock);
4435 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4436 mutex_unlock(&dev_priv->rps.hw_lock);
4437 /* Quoting Art Runyan: "its not safe to expect any particular
4438 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4439 * mailbox." Moreover, the mailbox may return a bogus state,
4440 * so we need to just enable it and continue on.
2a114cc1
BW
4441 */
4442 } else {
4443 I915_WRITE(IPS_CTL, IPS_ENABLE);
4444 /* The bit only becomes 1 in the next vblank, so this wait here
4445 * is essentially intel_wait_for_vblank. If we don't have this
4446 * and don't wait for vblanks until the end of crtc_enable, then
4447 * the HW state readout code will complain that the expected
4448 * IPS_CTL value is not the one we read. */
4449 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4450 DRM_ERROR("Timed out waiting for IPS enable\n");
4451 }
d77e4531
PZ
4452}
4453
20bc8673 4454void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458
6e3c9717 4459 if (!crtc->config->ips_enabled)
d77e4531
PZ
4460 return;
4461
4462 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4463 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4464 mutex_lock(&dev_priv->rps.hw_lock);
4465 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4466 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4467 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4468 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4469 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4470 } else {
2a114cc1 4471 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4472 POSTING_READ(IPS_CTL);
4473 }
d77e4531
PZ
4474
4475 /* We need to wait for a vblank before we can disable the plane. */
4476 intel_wait_for_vblank(dev, crtc->pipe);
4477}
4478
7cac945f 4479static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4480{
7cac945f 4481 if (intel_crtc->overlay) {
d3eedb1a
VS
4482 struct drm_device *dev = intel_crtc->base.dev;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
4484
4485 mutex_lock(&dev->struct_mutex);
4486 dev_priv->mm.interruptible = false;
4487 (void) intel_overlay_switch_off(intel_crtc->overlay);
4488 dev_priv->mm.interruptible = true;
4489 mutex_unlock(&dev->struct_mutex);
4490 }
4491
4492 /* Let userspace switch the overlay on again. In most cases userspace
4493 * has to recompute where to put it anyway.
4494 */
4495}
4496
87d4300a
ML
4497/**
4498 * intel_post_enable_primary - Perform operations after enabling primary plane
4499 * @crtc: the CRTC whose primary plane was just enabled
4500 *
4501 * Performs potentially sleeping operations that must be done after the primary
4502 * plane is enabled, such as updating FBC and IPS. Note that this may be
4503 * called due to an explicit primary plane update, or due to an implicit
4504 * re-enable that is caused when a sprite plane is updated to no longer
4505 * completely hide the primary plane.
4506 */
4507static void
4508intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4509{
4510 struct drm_device *dev = crtc->dev;
87d4300a 4511 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4513 int pipe = intel_crtc->pipe;
a5c4d7bc 4514
87d4300a
ML
4515 /*
4516 * FIXME IPS should be fine as long as one plane is
4517 * enabled, but in practice it seems to have problems
4518 * when going from primary only to sprite only and vice
4519 * versa.
4520 */
a5c4d7bc
VS
4521 hsw_enable_ips(intel_crtc);
4522
f99d7069 4523 /*
87d4300a
ML
4524 * Gen2 reports pipe underruns whenever all planes are disabled.
4525 * So don't enable underrun reporting before at least some planes
4526 * are enabled.
4527 * FIXME: Need to fix the logic to work when we turn off all planes
4528 * but leave the pipe running.
f99d7069 4529 */
87d4300a
ML
4530 if (IS_GEN2(dev))
4531 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4532
aca7b684
VS
4533 /* Underruns don't always raise interrupts, so check manually. */
4534 intel_check_cpu_fifo_underruns(dev_priv);
4535 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4536}
4537
2622a081 4538/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4539static void
4540intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4541{
4542 struct drm_device *dev = crtc->dev;
4543 struct drm_i915_private *dev_priv = dev->dev_private;
4544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4545 int pipe = intel_crtc->pipe;
a5c4d7bc 4546
87d4300a
ML
4547 /*
4548 * Gen2 reports pipe underruns whenever all planes are disabled.
4549 * So diasble underrun reporting before all the planes get disabled.
4550 * FIXME: Need to fix the logic to work when we turn off all planes
4551 * but leave the pipe running.
4552 */
4553 if (IS_GEN2(dev))
4554 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4555
2622a081
VS
4556 /*
4557 * FIXME IPS should be fine as long as one plane is
4558 * enabled, but in practice it seems to have problems
4559 * when going from primary only to sprite only and vice
4560 * versa.
4561 */
4562 hsw_disable_ips(intel_crtc);
4563}
4564
4565/* FIXME get rid of this and use pre_plane_update */
4566static void
4567intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4568{
4569 struct drm_device *dev = crtc->dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4572 int pipe = intel_crtc->pipe;
4573
4574 intel_pre_disable_primary(crtc);
4575
87d4300a
ML
4576 /*
4577 * Vblank time updates from the shadow to live plane control register
4578 * are blocked if the memory self-refresh mode is active at that
4579 * moment. So to make sure the plane gets truly disabled, disable
4580 * first the self-refresh mode. The self-refresh enable bit in turn
4581 * will be checked/applied by the HW only at the next frame start
4582 * event which is after the vblank start event, so we need to have a
4583 * wait-for-vblank between disabling the plane and the pipe.
4584 */
262cd2e1 4585 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4586 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4587 dev_priv->wm.vlv.cxsr = false;
4588 intel_wait_for_vblank(dev, pipe);
4589 }
87d4300a
ML
4590}
4591
cd202f69 4592static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4593{
cd202f69
ML
4594 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4595 struct drm_atomic_state *old_state = old_crtc_state->base.state;
92826fcd
ML
4596 struct intel_crtc_state *pipe_config =
4597 to_intel_crtc_state(crtc->base.state);
ac21b225 4598 struct drm_device *dev = crtc->base.dev;
cd202f69
ML
4599 struct drm_plane *primary = crtc->base.primary;
4600 struct drm_plane_state *old_pri_state =
4601 drm_atomic_get_existing_plane_state(old_state, primary);
ac21b225 4602
cd202f69 4603 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
ac21b225 4604
ab1d3a0e 4605 crtc->wm.cxsr_allowed = true;
852eb00d 4606
caed361d 4607 if (pipe_config->update_wm_post && pipe_config->base.active)
f015c551
VS
4608 intel_update_watermarks(&crtc->base);
4609
cd202f69
ML
4610 if (old_pri_state) {
4611 struct intel_plane_state *primary_state =
4612 to_intel_plane_state(primary->state);
4613 struct intel_plane_state *old_primary_state =
4614 to_intel_plane_state(old_pri_state);
4615
31ae71fc
ML
4616 intel_fbc_post_update(crtc);
4617
cd202f69
ML
4618 if (primary_state->visible &&
4619 (needs_modeset(&pipe_config->base) ||
4620 !old_primary_state->visible))
4621 intel_post_enable_primary(&crtc->base);
4622 }
ac21b225
ML
4623}
4624
5c74cd73 4625static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4626{
5c74cd73 4627 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4628 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4629 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4630 struct intel_crtc_state *pipe_config =
4631 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4632 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4633 struct drm_plane *primary = crtc->base.primary;
4634 struct drm_plane_state *old_pri_state =
4635 drm_atomic_get_existing_plane_state(old_state, primary);
4636 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4637
5c74cd73
ML
4638 if (old_pri_state) {
4639 struct intel_plane_state *primary_state =
4640 to_intel_plane_state(primary->state);
4641 struct intel_plane_state *old_primary_state =
4642 to_intel_plane_state(old_pri_state);
4643
31ae71fc
ML
4644 intel_fbc_pre_update(crtc);
4645
5c74cd73
ML
4646 if (old_primary_state->visible &&
4647 (modeset || !primary_state->visible))
4648 intel_pre_disable_primary(&crtc->base);
4649 }
852eb00d 4650
ab1d3a0e 4651 if (pipe_config->disable_cxsr) {
852eb00d 4652 crtc->wm.cxsr_allowed = false;
2dfd178d 4653
2622a081
VS
4654 /*
4655 * Vblank time updates from the shadow to live plane control register
4656 * are blocked if the memory self-refresh mode is active at that
4657 * moment. So to make sure the plane gets truly disabled, disable
4658 * first the self-refresh mode. The self-refresh enable bit in turn
4659 * will be checked/applied by the HW only at the next frame start
4660 * event which is after the vblank start event, so we need to have a
4661 * wait-for-vblank between disabling the plane and the pipe.
4662 */
4663 if (old_crtc_state->base.active) {
2dfd178d 4664 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4665 dev_priv->wm.vlv.cxsr = false;
4666 intel_wait_for_vblank(dev, crtc->pipe);
4667 }
852eb00d 4668 }
92826fcd 4669
ed4a6a7c
MR
4670 /*
4671 * IVB workaround: must disable low power watermarks for at least
4672 * one frame before enabling scaling. LP watermarks can be re-enabled
4673 * when scaling is disabled.
4674 *
4675 * WaCxSRDisabledForSpriteScaling:ivb
4676 */
4677 if (pipe_config->disable_lp_wm) {
4678 ilk_disable_lp_wm(dev);
4679 intel_wait_for_vblank(dev, crtc->pipe);
4680 }
4681
4682 /*
4683 * If we're doing a modeset, we're done. No need to do any pre-vblank
4684 * watermark programming here.
4685 */
4686 if (needs_modeset(&pipe_config->base))
4687 return;
4688
4689 /*
4690 * For platforms that support atomic watermarks, program the
4691 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4692 * will be the intermediate values that are safe for both pre- and
4693 * post- vblank; when vblank happens, the 'active' values will be set
4694 * to the final 'target' values and we'll do this again to get the
4695 * optimal watermarks. For gen9+ platforms, the values we program here
4696 * will be the final target values which will get automatically latched
4697 * at vblank time; no further programming will be necessary.
4698 *
4699 * If a platform hasn't been transitioned to atomic watermarks yet,
4700 * we'll continue to update watermarks the old way, if flags tell
4701 * us to.
4702 */
4703 if (dev_priv->display.initial_watermarks != NULL)
4704 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4705 else if (pipe_config->update_wm_pre)
92826fcd 4706 intel_update_watermarks(&crtc->base);
ac21b225
ML
4707}
4708
d032ffa0 4709static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4710{
4711 struct drm_device *dev = crtc->dev;
4712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4713 struct drm_plane *p;
87d4300a
ML
4714 int pipe = intel_crtc->pipe;
4715
7cac945f 4716 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4717
d032ffa0
ML
4718 drm_for_each_plane_mask(p, dev, plane_mask)
4719 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4720
f99d7069
DV
4721 /*
4722 * FIXME: Once we grow proper nuclear flip support out of this we need
4723 * to compute the mask of flip planes precisely. For the time being
4724 * consider this a flip to a NULL plane.
4725 */
4726 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4727}
4728
f67a559d
JB
4729static void ironlake_crtc_enable(struct drm_crtc *crtc)
4730{
4731 struct drm_device *dev = crtc->dev;
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4734 struct intel_encoder *encoder;
f67a559d 4735 int pipe = intel_crtc->pipe;
b95c5321
ML
4736 struct intel_crtc_state *pipe_config =
4737 to_intel_crtc_state(crtc->state);
f67a559d 4738
53d9f4e9 4739 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4740 return;
4741
b2c0593a
VS
4742 /*
4743 * Sometimes spurious CPU pipe underruns happen during FDI
4744 * training, at least with VGA+HDMI cloning. Suppress them.
4745 *
4746 * On ILK we get an occasional spurious CPU pipe underruns
4747 * between eDP port A enable and vdd enable. Also PCH port
4748 * enable seems to result in the occasional CPU pipe underrun.
4749 *
4750 * Spurious PCH underruns also occur during PCH enabling.
4751 */
4752 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4753 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
4754 if (intel_crtc->config->has_pch_encoder)
4755 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4756
6e3c9717 4757 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4758 intel_prepare_shared_dpll(intel_crtc);
4759
6e3c9717 4760 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4761 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4762
4763 intel_set_pipe_timings(intel_crtc);
bc58be60 4764 intel_set_pipe_src_size(intel_crtc);
29407aab 4765
6e3c9717 4766 if (intel_crtc->config->has_pch_encoder) {
29407aab 4767 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4768 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4769 }
4770
4771 ironlake_set_pipeconf(crtc);
4772
f67a559d 4773 intel_crtc->active = true;
8664281b 4774
f6736a1a 4775 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4776 if (encoder->pre_enable)
4777 encoder->pre_enable(encoder);
f67a559d 4778
6e3c9717 4779 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4780 /* Note: FDI PLL enabling _must_ be done before we enable the
4781 * cpu pipes, hence this is separate from all the other fdi/pch
4782 * enabling. */
88cefb6c 4783 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4784 } else {
4785 assert_fdi_tx_disabled(dev_priv, pipe);
4786 assert_fdi_rx_disabled(dev_priv, pipe);
4787 }
f67a559d 4788
b074cec8 4789 ironlake_pfit_enable(intel_crtc);
f67a559d 4790
9c54c0dd
JB
4791 /*
4792 * On ILK+ LUT must be loaded before the pipe is running but with
4793 * clocks enabled
4794 */
b95c5321 4795 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4796
1d5bf5d9
ID
4797 if (dev_priv->display.initial_watermarks != NULL)
4798 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4799 intel_enable_pipe(intel_crtc);
f67a559d 4800
6e3c9717 4801 if (intel_crtc->config->has_pch_encoder)
f67a559d 4802 ironlake_pch_enable(crtc);
c98e9dcf 4803
f9b61ff6
DV
4804 assert_vblank_disabled(crtc);
4805 drm_crtc_vblank_on(crtc);
4806
fa5c73b1
DV
4807 for_each_encoder_on_crtc(dev, crtc, encoder)
4808 encoder->enable(encoder);
61b77ddd
DV
4809
4810 if (HAS_PCH_CPT(dev))
a1520318 4811 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4812
4813 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4814 if (intel_crtc->config->has_pch_encoder)
4815 intel_wait_for_vblank(dev, pipe);
b2c0593a 4816 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 4817 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4818}
4819
42db64ef
PZ
4820/* IPS only exists on ULT machines and is tied to pipe A. */
4821static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4822{
f5adf94e 4823 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4824}
4825
4f771f10
PZ
4826static void haswell_crtc_enable(struct drm_crtc *crtc)
4827{
4828 struct drm_device *dev = crtc->dev;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4831 struct intel_encoder *encoder;
99d736a2 4832 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4833 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4834 struct intel_crtc_state *pipe_config =
4835 to_intel_crtc_state(crtc->state);
4f771f10 4836
53d9f4e9 4837 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4838 return;
4839
81b088ca
VS
4840 if (intel_crtc->config->has_pch_encoder)
4841 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4842 false);
4843
8106ddbd 4844 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4845 intel_enable_shared_dpll(intel_crtc);
4846
6e3c9717 4847 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4848 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4849
4d1de975
JN
4850 if (!intel_crtc->config->has_dsi_encoder)
4851 intel_set_pipe_timings(intel_crtc);
4852
bc58be60 4853 intel_set_pipe_src_size(intel_crtc);
229fca97 4854
4d1de975
JN
4855 if (cpu_transcoder != TRANSCODER_EDP &&
4856 !transcoder_is_dsi(cpu_transcoder)) {
4857 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4858 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4859 }
4860
6e3c9717 4861 if (intel_crtc->config->has_pch_encoder) {
229fca97 4862 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4863 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4864 }
4865
4d1de975
JN
4866 if (!intel_crtc->config->has_dsi_encoder)
4867 haswell_set_pipeconf(crtc);
4868
391bf048 4869 haswell_set_pipemisc(crtc);
229fca97 4870
b95c5321 4871 intel_color_set_csc(&pipe_config->base);
229fca97 4872
4f771f10 4873 intel_crtc->active = true;
8664281b 4874
6b698516
DV
4875 if (intel_crtc->config->has_pch_encoder)
4876 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4877 else
4878 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4879
7d4aefd0 4880 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4881 if (encoder->pre_enable)
4882 encoder->pre_enable(encoder);
7d4aefd0 4883 }
4f771f10 4884
d2d65408 4885 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4886 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4887
a65347ba 4888 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4889 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4890
1c132b44 4891 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4892 skylake_pfit_enable(intel_crtc);
ff6d9f55 4893 else
1c132b44 4894 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4895
4896 /*
4897 * On ILK+ LUT must be loaded before the pipe is running but with
4898 * clocks enabled
4899 */
b95c5321 4900 intel_color_load_luts(&pipe_config->base);
4f771f10 4901
1f544388 4902 intel_ddi_set_pipe_settings(crtc);
a65347ba 4903 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4904 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4905
1d5bf5d9
ID
4906 if (dev_priv->display.initial_watermarks != NULL)
4907 dev_priv->display.initial_watermarks(pipe_config);
4908 else
4909 intel_update_watermarks(crtc);
4d1de975
JN
4910
4911 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4912 if (!intel_crtc->config->has_dsi_encoder)
4913 intel_enable_pipe(intel_crtc);
42db64ef 4914
6e3c9717 4915 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4916 lpt_pch_enable(crtc);
4f771f10 4917
a65347ba 4918 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4919 intel_ddi_set_vc_payload_alloc(crtc, true);
4920
f9b61ff6
DV
4921 assert_vblank_disabled(crtc);
4922 drm_crtc_vblank_on(crtc);
4923
8807e55b 4924 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4925 encoder->enable(encoder);
8807e55b
JN
4926 intel_opregion_notify_encoder(encoder, true);
4927 }
4f771f10 4928
6b698516
DV
4929 if (intel_crtc->config->has_pch_encoder) {
4930 intel_wait_for_vblank(dev, pipe);
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4933 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4934 true);
6b698516 4935 }
d2d65408 4936
e4916946
PZ
4937 /* If we change the relative order between pipe/planes enabling, we need
4938 * to change the workaround. */
99d736a2
ML
4939 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4940 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4941 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4942 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4943 }
4f771f10
PZ
4944}
4945
bfd16b2a 4946static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4947{
4948 struct drm_device *dev = crtc->base.dev;
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 int pipe = crtc->pipe;
4951
4952 /* To avoid upsetting the power well on haswell only disable the pfit if
4953 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4954 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4955 I915_WRITE(PF_CTL(pipe), 0);
4956 I915_WRITE(PF_WIN_POS(pipe), 0);
4957 I915_WRITE(PF_WIN_SZ(pipe), 0);
4958 }
4959}
4960
6be4a607
JB
4961static void ironlake_crtc_disable(struct drm_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->dev;
4964 struct drm_i915_private *dev_priv = dev->dev_private;
4965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4966 struct intel_encoder *encoder;
6be4a607 4967 int pipe = intel_crtc->pipe;
b52eb4dc 4968
b2c0593a
VS
4969 /*
4970 * Sometimes spurious CPU pipe underruns happen when the
4971 * pipe is already disabled, but FDI RX/TX is still enabled.
4972 * Happens at least with VGA+HDMI cloning. Suppress them.
4973 */
4974 if (intel_crtc->config->has_pch_encoder) {
4975 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 4976 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 4977 }
37ca8d4c 4978
ea9d758d
DV
4979 for_each_encoder_on_crtc(dev, crtc, encoder)
4980 encoder->disable(encoder);
4981
f9b61ff6
DV
4982 drm_crtc_vblank_off(crtc);
4983 assert_vblank_disabled(crtc);
4984
575f7ab7 4985 intel_disable_pipe(intel_crtc);
32f9d658 4986
bfd16b2a 4987 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4988
b2c0593a 4989 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
4990 ironlake_fdi_disable(crtc);
4991
bf49ec8c
DV
4992 for_each_encoder_on_crtc(dev, crtc, encoder)
4993 if (encoder->post_disable)
4994 encoder->post_disable(encoder);
2c07245f 4995
6e3c9717 4996 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4997 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4998
d925c59a 4999 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5000 i915_reg_t reg;
5001 u32 temp;
5002
d925c59a
DV
5003 /* disable TRANS_DP_CTL */
5004 reg = TRANS_DP_CTL(pipe);
5005 temp = I915_READ(reg);
5006 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5007 TRANS_DP_PORT_SEL_MASK);
5008 temp |= TRANS_DP_PORT_SEL_NONE;
5009 I915_WRITE(reg, temp);
5010
5011 /* disable DPLL_SEL */
5012 temp = I915_READ(PCH_DPLL_SEL);
11887397 5013 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5014 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5015 }
e3421a18 5016
d925c59a
DV
5017 ironlake_fdi_pll_disable(intel_crtc);
5018 }
81b088ca 5019
b2c0593a 5020 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5021 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5022}
1b3c7a47 5023
4f771f10 5024static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5025{
4f771f10
PZ
5026 struct drm_device *dev = crtc->dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5029 struct intel_encoder *encoder;
6e3c9717 5030 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5031
d2d65408
VS
5032 if (intel_crtc->config->has_pch_encoder)
5033 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5034 false);
5035
8807e55b
JN
5036 for_each_encoder_on_crtc(dev, crtc, encoder) {
5037 intel_opregion_notify_encoder(encoder, false);
4f771f10 5038 encoder->disable(encoder);
8807e55b 5039 }
4f771f10 5040
f9b61ff6
DV
5041 drm_crtc_vblank_off(crtc);
5042 assert_vblank_disabled(crtc);
5043
4d1de975
JN
5044 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5045 if (!intel_crtc->config->has_dsi_encoder)
5046 intel_disable_pipe(intel_crtc);
4f771f10 5047
6e3c9717 5048 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5049 intel_ddi_set_vc_payload_alloc(crtc, false);
5050
a65347ba 5051 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5052 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5053
1c132b44 5054 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5055 skylake_scaler_disable(intel_crtc);
ff6d9f55 5056 else
bfd16b2a 5057 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5058
a65347ba 5059 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5060 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5061
97b040aa
ID
5062 for_each_encoder_on_crtc(dev, crtc, encoder)
5063 if (encoder->post_disable)
5064 encoder->post_disable(encoder);
81b088ca 5065
92966a37
VS
5066 if (intel_crtc->config->has_pch_encoder) {
5067 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5068 lpt_disable_iclkip(dev_priv);
92966a37
VS
5069 intel_ddi_fdi_disable(crtc);
5070
81b088ca
VS
5071 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5072 true);
92966a37 5073 }
4f771f10
PZ
5074}
5075
2dd24552
JB
5076static void i9xx_pfit_enable(struct intel_crtc *crtc)
5077{
5078 struct drm_device *dev = crtc->base.dev;
5079 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5080 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5081
681a8504 5082 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5083 return;
5084
2dd24552 5085 /*
c0b03411
DV
5086 * The panel fitter should only be adjusted whilst the pipe is disabled,
5087 * according to register description and PRM.
2dd24552 5088 */
c0b03411
DV
5089 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5090 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5091
b074cec8
JB
5092 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5093 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5094
5095 /* Border color in case we don't scale up to the full screen. Black by
5096 * default, change to something else for debugging. */
5097 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5098}
5099
d05410f9
DA
5100static enum intel_display_power_domain port_to_power_domain(enum port port)
5101{
5102 switch (port) {
5103 case PORT_A:
6331a704 5104 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5105 case PORT_B:
6331a704 5106 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5107 case PORT_C:
6331a704 5108 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5109 case PORT_D:
6331a704 5110 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5111 case PORT_E:
6331a704 5112 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5113 default:
b9fec167 5114 MISSING_CASE(port);
d05410f9
DA
5115 return POWER_DOMAIN_PORT_OTHER;
5116 }
5117}
5118
25f78f58
VS
5119static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5120{
5121 switch (port) {
5122 case PORT_A:
5123 return POWER_DOMAIN_AUX_A;
5124 case PORT_B:
5125 return POWER_DOMAIN_AUX_B;
5126 case PORT_C:
5127 return POWER_DOMAIN_AUX_C;
5128 case PORT_D:
5129 return POWER_DOMAIN_AUX_D;
5130 case PORT_E:
5131 /* FIXME: Check VBT for actual wiring of PORT E */
5132 return POWER_DOMAIN_AUX_D;
5133 default:
b9fec167 5134 MISSING_CASE(port);
25f78f58
VS
5135 return POWER_DOMAIN_AUX_A;
5136 }
5137}
5138
319be8ae
ID
5139enum intel_display_power_domain
5140intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5141{
5142 struct drm_device *dev = intel_encoder->base.dev;
5143 struct intel_digital_port *intel_dig_port;
5144
5145 switch (intel_encoder->type) {
5146 case INTEL_OUTPUT_UNKNOWN:
5147 /* Only DDI platforms should ever use this output type */
5148 WARN_ON_ONCE(!HAS_DDI(dev));
5149 case INTEL_OUTPUT_DISPLAYPORT:
5150 case INTEL_OUTPUT_HDMI:
5151 case INTEL_OUTPUT_EDP:
5152 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5153 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5154 case INTEL_OUTPUT_DP_MST:
5155 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5156 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5157 case INTEL_OUTPUT_ANALOG:
5158 return POWER_DOMAIN_PORT_CRT;
5159 case INTEL_OUTPUT_DSI:
5160 return POWER_DOMAIN_PORT_DSI;
5161 default:
5162 return POWER_DOMAIN_PORT_OTHER;
5163 }
5164}
5165
25f78f58
VS
5166enum intel_display_power_domain
5167intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5168{
5169 struct drm_device *dev = intel_encoder->base.dev;
5170 struct intel_digital_port *intel_dig_port;
5171
5172 switch (intel_encoder->type) {
5173 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5174 case INTEL_OUTPUT_HDMI:
5175 /*
5176 * Only DDI platforms should ever use these output types.
5177 * We can get here after the HDMI detect code has already set
5178 * the type of the shared encoder. Since we can't be sure
5179 * what's the status of the given connectors, play safe and
5180 * run the DP detection too.
5181 */
25f78f58
VS
5182 WARN_ON_ONCE(!HAS_DDI(dev));
5183 case INTEL_OUTPUT_DISPLAYPORT:
5184 case INTEL_OUTPUT_EDP:
5185 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5186 return port_to_aux_power_domain(intel_dig_port->port);
5187 case INTEL_OUTPUT_DP_MST:
5188 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5189 return port_to_aux_power_domain(intel_dig_port->port);
5190 default:
b9fec167 5191 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5192 return POWER_DOMAIN_AUX_A;
5193 }
5194}
5195
74bff5f9
ML
5196static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5197 struct intel_crtc_state *crtc_state)
77d22dca 5198{
319be8ae 5199 struct drm_device *dev = crtc->dev;
74bff5f9 5200 struct drm_encoder *encoder;
319be8ae
ID
5201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5202 enum pipe pipe = intel_crtc->pipe;
77d22dca 5203 unsigned long mask;
74bff5f9 5204 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5205
74bff5f9 5206 if (!crtc_state->base.active)
292b990e
ML
5207 return 0;
5208
77d22dca
ID
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5211 if (crtc_state->pch_pfit.enabled ||
5212 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
74bff5f9
ML
5215 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5216 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5217
319be8ae 5218 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5219 }
319be8ae 5220
15e7ec29
ML
5221 if (crtc_state->shared_dpll)
5222 mask |= BIT(POWER_DOMAIN_PLLS);
5223
77d22dca
ID
5224 return mask;
5225}
5226
74bff5f9
ML
5227static unsigned long
5228modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5229 struct intel_crtc_state *crtc_state)
77d22dca 5230{
292b990e
ML
5231 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5233 enum intel_display_power_domain domain;
5234 unsigned long domains, new_domains, old_domains;
77d22dca 5235
292b990e 5236 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5237 intel_crtc->enabled_power_domains = new_domains =
5238 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5239
292b990e
ML
5240 domains = new_domains & ~old_domains;
5241
5242 for_each_power_domain(domain, domains)
5243 intel_display_power_get(dev_priv, domain);
5244
5245 return old_domains & ~new_domains;
5246}
5247
5248static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5249 unsigned long domains)
5250{
5251 enum intel_display_power_domain domain;
5252
5253 for_each_power_domain(domain, domains)
5254 intel_display_power_put(dev_priv, domain);
5255}
77d22dca 5256
adafdc6f
MK
5257static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5258{
5259 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5260
5261 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5262 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5263 return max_cdclk_freq;
5264 else if (IS_CHERRYVIEW(dev_priv))
5265 return max_cdclk_freq*95/100;
5266 else if (INTEL_INFO(dev_priv)->gen < 4)
5267 return 2*max_cdclk_freq*90/100;
5268 else
5269 return max_cdclk_freq*90/100;
5270}
5271
560a7ae4
DL
5272static void intel_update_max_cdclk(struct drm_device *dev)
5273{
5274 struct drm_i915_private *dev_priv = dev->dev_private;
5275
ef11bdb3 5276 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5277 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5278
5279 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5280 dev_priv->max_cdclk_freq = 675000;
5281 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5282 dev_priv->max_cdclk_freq = 540000;
5283 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5284 dev_priv->max_cdclk_freq = 450000;
5285 else
5286 dev_priv->max_cdclk_freq = 337500;
281c114f
MR
5287 } else if (IS_BROXTON(dev)) {
5288 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5289 } else if (IS_BROADWELL(dev)) {
5290 /*
5291 * FIXME with extra cooling we can allow
5292 * 540 MHz for ULX and 675 Mhz for ULT.
5293 * How can we know if extra cooling is
5294 * available? PCI ID, VTB, something else?
5295 */
5296 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5297 dev_priv->max_cdclk_freq = 450000;
5298 else if (IS_BDW_ULX(dev))
5299 dev_priv->max_cdclk_freq = 450000;
5300 else if (IS_BDW_ULT(dev))
5301 dev_priv->max_cdclk_freq = 540000;
5302 else
5303 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5304 } else if (IS_CHERRYVIEW(dev)) {
5305 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5306 } else if (IS_VALLEYVIEW(dev)) {
5307 dev_priv->max_cdclk_freq = 400000;
5308 } else {
5309 /* otherwise assume cdclk is fixed */
5310 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5311 }
5312
adafdc6f
MK
5313 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5314
560a7ae4
DL
5315 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5316 dev_priv->max_cdclk_freq);
adafdc6f
MK
5317
5318 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5319 dev_priv->max_dotclk_freq);
560a7ae4
DL
5320}
5321
5322static void intel_update_cdclk(struct drm_device *dev)
5323{
5324 struct drm_i915_private *dev_priv = dev->dev_private;
5325
5326 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5327 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5328 dev_priv->cdclk_freq);
5329
5330 /*
5331 * Program the gmbus_freq based on the cdclk frequency.
5332 * BSpec erroneously claims we should aim for 4MHz, but
5333 * in fact 1MHz is the correct frequency.
5334 */
666a4537 5335 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5336 /*
5337 * Program the gmbus_freq based on the cdclk frequency.
5338 * BSpec erroneously claims we should aim for 4MHz, but
5339 * in fact 1MHz is the correct frequency.
5340 */
5341 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5342 }
5343
5344 if (dev_priv->max_cdclk_freq == 0)
5345 intel_update_max_cdclk(dev);
5346}
5347
c6c4696f 5348static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int frequency)
f8437dd1 5349{
f8437dd1
VK
5350 uint32_t divider;
5351 uint32_t ratio;
5352 uint32_t current_freq;
5353 int ret;
5354
5355 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5356 switch (frequency) {
5357 case 144000:
5358 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5359 ratio = BXT_DE_PLL_RATIO(60);
5360 break;
5361 case 288000:
5362 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5363 ratio = BXT_DE_PLL_RATIO(60);
5364 break;
5365 case 384000:
5366 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5367 ratio = BXT_DE_PLL_RATIO(60);
5368 break;
5369 case 576000:
5370 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5371 ratio = BXT_DE_PLL_RATIO(60);
5372 break;
5373 case 624000:
5374 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5375 ratio = BXT_DE_PLL_RATIO(65);
5376 break;
5377 case 19200:
5378 /*
5379 * Bypass frequency with DE PLL disabled. Init ratio, divider
5380 * to suppress GCC warning.
5381 */
5382 ratio = 0;
5383 divider = 0;
5384 break;
5385 default:
5386 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5387
5388 return;
5389 }
5390
5391 mutex_lock(&dev_priv->rps.hw_lock);
5392 /* Inform power controller of upcoming frequency change */
5393 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5394 0x80000000);
5395 mutex_unlock(&dev_priv->rps.hw_lock);
5396
5397 if (ret) {
5398 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5399 ret, frequency);
5400 return;
5401 }
5402
5403 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5404 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5405 current_freq = current_freq * 500 + 1000;
5406
5407 /*
5408 * DE PLL has to be disabled when
5409 * - setting to 19.2MHz (bypass, PLL isn't used)
5410 * - before setting to 624MHz (PLL needs toggling)
5411 * - before setting to any frequency from 624MHz (PLL needs toggling)
5412 */
5413 if (frequency == 19200 || frequency == 624000 ||
5414 current_freq == 624000) {
5415 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5416 /* Timeout 200us */
5417 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5418 1))
5419 DRM_ERROR("timout waiting for DE PLL unlock\n");
5420 }
5421
5422 if (frequency != 19200) {
5423 uint32_t val;
5424
5425 val = I915_READ(BXT_DE_PLL_CTL);
5426 val &= ~BXT_DE_PLL_RATIO_MASK;
5427 val |= ratio;
5428 I915_WRITE(BXT_DE_PLL_CTL, val);
5429
5430 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5431 /* Timeout 200us */
5432 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5433 DRM_ERROR("timeout waiting for DE PLL lock\n");
5434
5435 val = I915_READ(CDCLK_CTL);
5436 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5437 val |= divider;
5438 /*
5439 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5440 * enable otherwise.
5441 */
5442 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5443 if (frequency >= 500000)
5444 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5445
5446 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5447 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5448 val |= (frequency - 1000) / 500;
5449 I915_WRITE(CDCLK_CTL, val);
5450 }
5451
5452 mutex_lock(&dev_priv->rps.hw_lock);
5453 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5454 DIV_ROUND_UP(frequency, 25000));
5455 mutex_unlock(&dev_priv->rps.hw_lock);
5456
5457 if (ret) {
5458 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5459 ret, frequency);
5460 return;
5461 }
5462
c6c4696f 5463 intel_update_cdclk(dev_priv->dev);
f8437dd1
VK
5464}
5465
c2e001ef
ID
5466static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5467{
5468 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5469 return false;
5470
5471 /* TODO: Check for a valid CDCLK rate */
5472
5473 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5474 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5475
5476 return false;
5477 }
5478
5479 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5480 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5481
5482 return false;
5483 }
5484
5485 return true;
5486}
5487
adc7f04b
ID
5488bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5489{
5490 return broxton_cdclk_is_enabled(dev_priv);
5491}
5492
c6c4696f 5493void broxton_init_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5494{
f8437dd1 5495 /* check if cd clock is enabled */
c2e001ef
ID
5496 if (broxton_cdclk_is_enabled(dev_priv)) {
5497 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
f8437dd1
VK
5498 return;
5499 }
5500
c2e001ef
ID
5501 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5502
f8437dd1
VK
5503 /*
5504 * FIXME:
5505 * - The initial CDCLK needs to be read from VBT.
5506 * Need to make this change after VBT has changes for BXT.
5507 * - check if setting the max (or any) cdclk freq is really necessary
5508 * here, it belongs to modeset time
5509 */
c6c4696f 5510 broxton_set_cdclk(dev_priv, 624000);
f8437dd1
VK
5511
5512 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5513 POSTING_READ(DBUF_CTL);
5514
f8437dd1
VK
5515 udelay(10);
5516
5517 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5518 DRM_ERROR("DBuf power enable timeout!\n");
5519}
5520
c6c4696f 5521void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5522{
f8437dd1 5523 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5524 POSTING_READ(DBUF_CTL);
5525
f8437dd1
VK
5526 udelay(10);
5527
5528 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5529 DRM_ERROR("DBuf power disable timeout!\n");
5530
5531 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
c6c4696f 5532 broxton_set_cdclk(dev_priv, 19200);
f8437dd1
VK
5533}
5534
5d96d8af
DL
5535static const struct skl_cdclk_entry {
5536 unsigned int freq;
5537 unsigned int vco;
5538} skl_cdclk_frequencies[] = {
5539 { .freq = 308570, .vco = 8640 },
5540 { .freq = 337500, .vco = 8100 },
5541 { .freq = 432000, .vco = 8640 },
5542 { .freq = 450000, .vco = 8100 },
5543 { .freq = 540000, .vco = 8100 },
5544 { .freq = 617140, .vco = 8640 },
5545 { .freq = 675000, .vco = 8100 },
5546};
5547
5548static unsigned int skl_cdclk_decimal(unsigned int freq)
5549{
5550 return (freq - 1000) / 500;
5551}
5552
5553static unsigned int skl_cdclk_get_vco(unsigned int freq)
5554{
5555 unsigned int i;
5556
5557 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5558 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5559
5560 if (e->freq == freq)
5561 return e->vco;
5562 }
5563
5564 return 8100;
5565}
5566
5567static void
5568skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5569{
5570 unsigned int min_freq;
5571 u32 val;
5572
5573 /* select the minimum CDCLK before enabling DPLL 0 */
5574 val = I915_READ(CDCLK_CTL);
5575 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5576 val |= CDCLK_FREQ_337_308;
5577
5578 if (required_vco == 8640)
5579 min_freq = 308570;
5580 else
5581 min_freq = 337500;
5582
5583 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5584
5585 I915_WRITE(CDCLK_CTL, val);
5586 POSTING_READ(CDCLK_CTL);
5587
5588 /*
5589 * We always enable DPLL0 with the lowest link rate possible, but still
5590 * taking into account the VCO required to operate the eDP panel at the
5591 * desired frequency. The usual DP link rates operate with a VCO of
5592 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5593 * The modeset code is responsible for the selection of the exact link
5594 * rate later on, with the constraint of choosing a frequency that
5595 * works with required_vco.
5596 */
5597 val = I915_READ(DPLL_CTRL1);
5598
5599 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5600 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5601 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5602 if (required_vco == 8640)
5603 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5604 SKL_DPLL0);
5605 else
5606 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5607 SKL_DPLL0);
5608
5609 I915_WRITE(DPLL_CTRL1, val);
5610 POSTING_READ(DPLL_CTRL1);
5611
5612 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5613
5614 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5615 DRM_ERROR("DPLL0 not locked\n");
5616}
5617
5618static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5619{
5620 int ret;
5621 u32 val;
5622
5623 /* inform PCU we want to change CDCLK */
5624 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5625 mutex_lock(&dev_priv->rps.hw_lock);
5626 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5627 mutex_unlock(&dev_priv->rps.hw_lock);
5628
5629 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5630}
5631
5632static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5633{
5634 unsigned int i;
5635
5636 for (i = 0; i < 15; i++) {
5637 if (skl_cdclk_pcu_ready(dev_priv))
5638 return true;
5639 udelay(10);
5640 }
5641
5642 return false;
5643}
5644
5645static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5646{
560a7ae4 5647 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5648 u32 freq_select, pcu_ack;
5649
5650 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5651
5652 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5653 DRM_ERROR("failed to inform PCU about cdclk change\n");
5654 return;
5655 }
5656
5657 /* set CDCLK_CTL */
5658 switch(freq) {
5659 case 450000:
5660 case 432000:
5661 freq_select = CDCLK_FREQ_450_432;
5662 pcu_ack = 1;
5663 break;
5664 case 540000:
5665 freq_select = CDCLK_FREQ_540;
5666 pcu_ack = 2;
5667 break;
5668 case 308570:
5669 case 337500:
5670 default:
5671 freq_select = CDCLK_FREQ_337_308;
5672 pcu_ack = 0;
5673 break;
5674 case 617140:
5675 case 675000:
5676 freq_select = CDCLK_FREQ_675_617;
5677 pcu_ack = 3;
5678 break;
5679 }
5680
5681 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5682 POSTING_READ(CDCLK_CTL);
5683
5684 /* inform PCU of the change */
5685 mutex_lock(&dev_priv->rps.hw_lock);
5686 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5687 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5688
5689 intel_update_cdclk(dev);
5d96d8af
DL
5690}
5691
5692void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5693{
5694 /* disable DBUF power */
5695 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5696 POSTING_READ(DBUF_CTL);
5697
5698 udelay(10);
5699
5700 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5701 DRM_ERROR("DBuf power disable timeout\n");
5702
ab96c1ee
ID
5703 /* disable DPLL0 */
5704 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5705 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5706 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5707}
5708
5709void skl_init_cdclk(struct drm_i915_private *dev_priv)
5710{
5d96d8af
DL
5711 unsigned int required_vco;
5712
39d9b85a
GW
5713 /* DPLL0 not enabled (happens on early BIOS versions) */
5714 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5715 /* enable DPLL0 */
5716 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5717 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5718 }
5719
5d96d8af
DL
5720 /* set CDCLK to the frequency the BIOS chose */
5721 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5722
5723 /* enable DBUF power */
5724 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5725 POSTING_READ(DBUF_CTL);
5726
5727 udelay(10);
5728
5729 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5730 DRM_ERROR("DBuf power enable timeout\n");
5731}
5732
c73666f3
SK
5733int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5734{
5735 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5736 uint32_t cdctl = I915_READ(CDCLK_CTL);
5737 int freq = dev_priv->skl_boot_cdclk;
5738
f1b391a5
SK
5739 /*
5740 * check if the pre-os intialized the display
5741 * There is SWF18 scratchpad register defined which is set by the
5742 * pre-os which can be used by the OS drivers to check the status
5743 */
5744 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5745 goto sanitize;
5746
c73666f3
SK
5747 /* Is PLL enabled and locked ? */
5748 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5749 goto sanitize;
5750
5751 /* DPLL okay; verify the cdclock
5752 *
5753 * Noticed in some instances that the freq selection is correct but
5754 * decimal part is programmed wrong from BIOS where pre-os does not
5755 * enable display. Verify the same as well.
5756 */
5757 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5758 /* All well; nothing to sanitize */
5759 return false;
5760sanitize:
5761 /*
5762 * As of now initialize with max cdclk till
5763 * we get dynamic cdclk support
5764 * */
5765 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5766 skl_init_cdclk(dev_priv);
5767
5768 /* we did have to sanitize */
5769 return true;
5770}
5771
30a970c6
JB
5772/* Adjust CDclk dividers to allow high res or save power if possible */
5773static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5774{
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776 u32 val, cmd;
5777
164dfd28
VK
5778 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5779 != dev_priv->cdclk_freq);
d60c4473 5780
dfcab17e 5781 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5782 cmd = 2;
dfcab17e 5783 else if (cdclk == 266667)
30a970c6
JB
5784 cmd = 1;
5785 else
5786 cmd = 0;
5787
5788 mutex_lock(&dev_priv->rps.hw_lock);
5789 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5790 val &= ~DSPFREQGUAR_MASK;
5791 val |= (cmd << DSPFREQGUAR_SHIFT);
5792 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5793 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5794 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5795 50)) {
5796 DRM_ERROR("timed out waiting for CDclk change\n");
5797 }
5798 mutex_unlock(&dev_priv->rps.hw_lock);
5799
54433e91
VS
5800 mutex_lock(&dev_priv->sb_lock);
5801
dfcab17e 5802 if (cdclk == 400000) {
6bcda4f0 5803 u32 divider;
30a970c6 5804
6bcda4f0 5805 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5806
30a970c6
JB
5807 /* adjust cdclk divider */
5808 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5809 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5810 val |= divider;
5811 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5812
5813 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5814 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5815 50))
5816 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5817 }
5818
30a970c6
JB
5819 /* adjust self-refresh exit latency value */
5820 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5821 val &= ~0x7f;
5822
5823 /*
5824 * For high bandwidth configs, we set a higher latency in the bunit
5825 * so that the core display fetch happens in time to avoid underruns.
5826 */
dfcab17e 5827 if (cdclk == 400000)
30a970c6
JB
5828 val |= 4500 / 250; /* 4.5 usec */
5829 else
5830 val |= 3000 / 250; /* 3.0 usec */
5831 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5832
a580516d 5833 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5834
b6283055 5835 intel_update_cdclk(dev);
30a970c6
JB
5836}
5837
383c5a6a
VS
5838static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5839{
5840 struct drm_i915_private *dev_priv = dev->dev_private;
5841 u32 val, cmd;
5842
164dfd28
VK
5843 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5844 != dev_priv->cdclk_freq);
383c5a6a
VS
5845
5846 switch (cdclk) {
383c5a6a
VS
5847 case 333333:
5848 case 320000:
383c5a6a 5849 case 266667:
383c5a6a 5850 case 200000:
383c5a6a
VS
5851 break;
5852 default:
5f77eeb0 5853 MISSING_CASE(cdclk);
383c5a6a
VS
5854 return;
5855 }
5856
9d0d3fda
VS
5857 /*
5858 * Specs are full of misinformation, but testing on actual
5859 * hardware has shown that we just need to write the desired
5860 * CCK divider into the Punit register.
5861 */
5862 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5863
383c5a6a
VS
5864 mutex_lock(&dev_priv->rps.hw_lock);
5865 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5866 val &= ~DSPFREQGUAR_MASK_CHV;
5867 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5868 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5869 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5870 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5871 50)) {
5872 DRM_ERROR("timed out waiting for CDclk change\n");
5873 }
5874 mutex_unlock(&dev_priv->rps.hw_lock);
5875
b6283055 5876 intel_update_cdclk(dev);
383c5a6a
VS
5877}
5878
30a970c6
JB
5879static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5880 int max_pixclk)
5881{
6bcda4f0 5882 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5883 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5884
30a970c6
JB
5885 /*
5886 * Really only a few cases to deal with, as only 4 CDclks are supported:
5887 * 200MHz
5888 * 267MHz
29dc7ef3 5889 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5890 * 400MHz (VLV only)
5891 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5892 * of the lower bin and adjust if needed.
e37c67a1
VS
5893 *
5894 * We seem to get an unstable or solid color picture at 200MHz.
5895 * Not sure what's wrong. For now use 200MHz only when all pipes
5896 * are off.
30a970c6 5897 */
6cca3195
VS
5898 if (!IS_CHERRYVIEW(dev_priv) &&
5899 max_pixclk > freq_320*limit/100)
dfcab17e 5900 return 400000;
6cca3195 5901 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5902 return freq_320;
e37c67a1 5903 else if (max_pixclk > 0)
dfcab17e 5904 return 266667;
e37c67a1
VS
5905 else
5906 return 200000;
30a970c6
JB
5907}
5908
f8437dd1
VK
5909static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5910 int max_pixclk)
5911{
5912 /*
5913 * FIXME:
5914 * - remove the guardband, it's not needed on BXT
5915 * - set 19.2MHz bypass frequency if there are no active pipes
5916 */
5917 if (max_pixclk > 576000*9/10)
5918 return 624000;
5919 else if (max_pixclk > 384000*9/10)
5920 return 576000;
5921 else if (max_pixclk > 288000*9/10)
5922 return 384000;
5923 else if (max_pixclk > 144000*9/10)
5924 return 288000;
5925 else
5926 return 144000;
5927}
5928
e8788cbc 5929/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
5930static int intel_mode_max_pixclk(struct drm_device *dev,
5931 struct drm_atomic_state *state)
30a970c6 5932{
565602d7
ML
5933 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5934 struct drm_i915_private *dev_priv = dev->dev_private;
5935 struct drm_crtc *crtc;
5936 struct drm_crtc_state *crtc_state;
5937 unsigned max_pixclk = 0, i;
5938 enum pipe pipe;
30a970c6 5939
565602d7
ML
5940 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5941 sizeof(intel_state->min_pixclk));
304603f4 5942
565602d7
ML
5943 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5944 int pixclk = 0;
5945
5946 if (crtc_state->enable)
5947 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 5948
565602d7 5949 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
5950 }
5951
565602d7
ML
5952 for_each_pipe(dev_priv, pipe)
5953 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5954
30a970c6
JB
5955 return max_pixclk;
5956}
5957
27c329ed 5958static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5959{
27c329ed
ML
5960 struct drm_device *dev = state->dev;
5961 struct drm_i915_private *dev_priv = dev->dev_private;
5962 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5963 struct intel_atomic_state *intel_state =
5964 to_intel_atomic_state(state);
30a970c6 5965
304603f4
ACO
5966 if (max_pixclk < 0)
5967 return max_pixclk;
30a970c6 5968
1a617b77 5969 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5970 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5971
1a617b77
ML
5972 if (!intel_state->active_crtcs)
5973 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5974
27c329ed
ML
5975 return 0;
5976}
304603f4 5977
27c329ed
ML
5978static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5979{
5980 struct drm_device *dev = state->dev;
5981 struct drm_i915_private *dev_priv = dev->dev_private;
5982 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5983 struct intel_atomic_state *intel_state =
5984 to_intel_atomic_state(state);
85a96e7a 5985
27c329ed
ML
5986 if (max_pixclk < 0)
5987 return max_pixclk;
85a96e7a 5988
1a617b77 5989 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5990 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5991
1a617b77
ML
5992 if (!intel_state->active_crtcs)
5993 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5994
27c329ed 5995 return 0;
30a970c6
JB
5996}
5997
1e69cd74
VS
5998static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5999{
6000 unsigned int credits, default_credits;
6001
6002 if (IS_CHERRYVIEW(dev_priv))
6003 default_credits = PFI_CREDIT(12);
6004 else
6005 default_credits = PFI_CREDIT(8);
6006
bfa7df01 6007 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6008 /* CHV suggested value is 31 or 63 */
6009 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6010 credits = PFI_CREDIT_63;
1e69cd74
VS
6011 else
6012 credits = PFI_CREDIT(15);
6013 } else {
6014 credits = default_credits;
6015 }
6016
6017 /*
6018 * WA - write default credits before re-programming
6019 * FIXME: should we also set the resend bit here?
6020 */
6021 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6022 default_credits);
6023
6024 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6025 credits | PFI_CREDIT_RESEND);
6026
6027 /*
6028 * FIXME is this guaranteed to clear
6029 * immediately or should we poll for it?
6030 */
6031 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6032}
6033
27c329ed 6034static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6035{
a821fc46 6036 struct drm_device *dev = old_state->dev;
30a970c6 6037 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6038 struct intel_atomic_state *old_intel_state =
6039 to_intel_atomic_state(old_state);
6040 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6041
27c329ed
ML
6042 /*
6043 * FIXME: We can end up here with all power domains off, yet
6044 * with a CDCLK frequency other than the minimum. To account
6045 * for this take the PIPE-A power domain, which covers the HW
6046 * blocks needed for the following programming. This can be
6047 * removed once it's guaranteed that we get here either with
6048 * the minimum CDCLK set, or the required power domains
6049 * enabled.
6050 */
6051 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6052
27c329ed
ML
6053 if (IS_CHERRYVIEW(dev))
6054 cherryview_set_cdclk(dev, req_cdclk);
6055 else
6056 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6057
27c329ed 6058 vlv_program_pfi_credits(dev_priv);
1e69cd74 6059
27c329ed 6060 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6061}
6062
89b667f8
JB
6063static void valleyview_crtc_enable(struct drm_crtc *crtc)
6064{
6065 struct drm_device *dev = crtc->dev;
a72e4c9f 6066 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6068 struct intel_encoder *encoder;
b95c5321
ML
6069 struct intel_crtc_state *pipe_config =
6070 to_intel_crtc_state(crtc->state);
89b667f8 6071 int pipe = intel_crtc->pipe;
89b667f8 6072
53d9f4e9 6073 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6074 return;
6075
6e3c9717 6076 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6077 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6078
6079 intel_set_pipe_timings(intel_crtc);
bc58be60 6080 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6081
c14b0485
VS
6082 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6083 struct drm_i915_private *dev_priv = dev->dev_private;
6084
6085 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6086 I915_WRITE(CHV_CANVAS(pipe), 0);
6087 }
6088
5b18e57c
DV
6089 i9xx_set_pipeconf(intel_crtc);
6090
89b667f8 6091 intel_crtc->active = true;
89b667f8 6092
a72e4c9f 6093 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6094
89b667f8
JB
6095 for_each_encoder_on_crtc(dev, crtc, encoder)
6096 if (encoder->pre_pll_enable)
6097 encoder->pre_pll_enable(encoder);
6098
cd2d34d9
VS
6099 if (IS_CHERRYVIEW(dev)) {
6100 chv_prepare_pll(intel_crtc, intel_crtc->config);
6101 chv_enable_pll(intel_crtc, intel_crtc->config);
6102 } else {
6103 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6104 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6105 }
89b667f8
JB
6106
6107 for_each_encoder_on_crtc(dev, crtc, encoder)
6108 if (encoder->pre_enable)
6109 encoder->pre_enable(encoder);
6110
2dd24552
JB
6111 i9xx_pfit_enable(intel_crtc);
6112
b95c5321 6113 intel_color_load_luts(&pipe_config->base);
63cbb074 6114
caed361d 6115 intel_update_watermarks(crtc);
e1fdc473 6116 intel_enable_pipe(intel_crtc);
be6a6f8e 6117
4b3a9526
VS
6118 assert_vblank_disabled(crtc);
6119 drm_crtc_vblank_on(crtc);
6120
f9b61ff6
DV
6121 for_each_encoder_on_crtc(dev, crtc, encoder)
6122 encoder->enable(encoder);
89b667f8
JB
6123}
6124
f13c2ef3
DV
6125static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6126{
6127 struct drm_device *dev = crtc->base.dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129
6e3c9717
ACO
6130 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6131 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6132}
6133
0b8765c6 6134static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6135{
6136 struct drm_device *dev = crtc->dev;
a72e4c9f 6137 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6139 struct intel_encoder *encoder;
b95c5321
ML
6140 struct intel_crtc_state *pipe_config =
6141 to_intel_crtc_state(crtc->state);
cd2d34d9 6142 enum pipe pipe = intel_crtc->pipe;
79e53945 6143
53d9f4e9 6144 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6145 return;
6146
f13c2ef3
DV
6147 i9xx_set_pll_dividers(intel_crtc);
6148
6e3c9717 6149 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6150 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6151
6152 intel_set_pipe_timings(intel_crtc);
bc58be60 6153 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6154
5b18e57c
DV
6155 i9xx_set_pipeconf(intel_crtc);
6156
f7abfe8b 6157 intel_crtc->active = true;
6b383a7f 6158
4a3436e8 6159 if (!IS_GEN2(dev))
a72e4c9f 6160 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6161
9d6d9f19
MK
6162 for_each_encoder_on_crtc(dev, crtc, encoder)
6163 if (encoder->pre_enable)
6164 encoder->pre_enable(encoder);
6165
f6736a1a
DV
6166 i9xx_enable_pll(intel_crtc);
6167
2dd24552
JB
6168 i9xx_pfit_enable(intel_crtc);
6169
b95c5321 6170 intel_color_load_luts(&pipe_config->base);
63cbb074 6171
f37fcc2a 6172 intel_update_watermarks(crtc);
e1fdc473 6173 intel_enable_pipe(intel_crtc);
be6a6f8e 6174
4b3a9526
VS
6175 assert_vblank_disabled(crtc);
6176 drm_crtc_vblank_on(crtc);
6177
f9b61ff6
DV
6178 for_each_encoder_on_crtc(dev, crtc, encoder)
6179 encoder->enable(encoder);
0b8765c6 6180}
79e53945 6181
87476d63
DV
6182static void i9xx_pfit_disable(struct intel_crtc *crtc)
6183{
6184 struct drm_device *dev = crtc->base.dev;
6185 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6186
6e3c9717 6187 if (!crtc->config->gmch_pfit.control)
328d8e82 6188 return;
87476d63 6189
328d8e82 6190 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6191
328d8e82
DV
6192 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6193 I915_READ(PFIT_CONTROL));
6194 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6195}
6196
0b8765c6
JB
6197static void i9xx_crtc_disable(struct drm_crtc *crtc)
6198{
6199 struct drm_device *dev = crtc->dev;
6200 struct drm_i915_private *dev_priv = dev->dev_private;
6201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6202 struct intel_encoder *encoder;
0b8765c6 6203 int pipe = intel_crtc->pipe;
ef9c3aee 6204
6304cd91
VS
6205 /*
6206 * On gen2 planes are double buffered but the pipe isn't, so we must
6207 * wait for planes to fully turn off before disabling the pipe.
6208 */
90e83e53
ACO
6209 if (IS_GEN2(dev))
6210 intel_wait_for_vblank(dev, pipe);
6304cd91 6211
4b3a9526
VS
6212 for_each_encoder_on_crtc(dev, crtc, encoder)
6213 encoder->disable(encoder);
6214
f9b61ff6
DV
6215 drm_crtc_vblank_off(crtc);
6216 assert_vblank_disabled(crtc);
6217
575f7ab7 6218 intel_disable_pipe(intel_crtc);
24a1f16d 6219
87476d63 6220 i9xx_pfit_disable(intel_crtc);
24a1f16d 6221
89b667f8
JB
6222 for_each_encoder_on_crtc(dev, crtc, encoder)
6223 if (encoder->post_disable)
6224 encoder->post_disable(encoder);
6225
a65347ba 6226 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6227 if (IS_CHERRYVIEW(dev))
6228 chv_disable_pll(dev_priv, pipe);
6229 else if (IS_VALLEYVIEW(dev))
6230 vlv_disable_pll(dev_priv, pipe);
6231 else
1c4e0274 6232 i9xx_disable_pll(intel_crtc);
076ed3b2 6233 }
0b8765c6 6234
d6db995f
VS
6235 for_each_encoder_on_crtc(dev, crtc, encoder)
6236 if (encoder->post_pll_disable)
6237 encoder->post_pll_disable(encoder);
6238
4a3436e8 6239 if (!IS_GEN2(dev))
a72e4c9f 6240 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6241}
6242
b17d48e2
ML
6243static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6244{
842e0307 6245 struct intel_encoder *encoder;
b17d48e2
ML
6246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6247 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6248 enum intel_display_power_domain domain;
6249 unsigned long domains;
6250
6251 if (!intel_crtc->active)
6252 return;
6253
a539205a 6254 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6255 WARN_ON(intel_crtc->unpin_work);
6256
2622a081 6257 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6258
6259 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6260 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6261 }
6262
b17d48e2 6263 dev_priv->display.crtc_disable(crtc);
842e0307
ML
6264
6265 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6266 crtc->base.id);
6267
6268 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6269 crtc->state->active = false;
37d9078b 6270 intel_crtc->active = false;
842e0307
ML
6271 crtc->enabled = false;
6272 crtc->state->connector_mask = 0;
6273 crtc->state->encoder_mask = 0;
6274
6275 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6276 encoder->base.crtc = NULL;
6277
58f9c0bc 6278 intel_fbc_disable(intel_crtc);
37d9078b 6279 intel_update_watermarks(crtc);
1f7457b1 6280 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6281
6282 domains = intel_crtc->enabled_power_domains;
6283 for_each_power_domain(domain, domains)
6284 intel_display_power_put(dev_priv, domain);
6285 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6286
6287 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6288 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6289}
6290
6b72d486
ML
6291/*
6292 * turn all crtc's off, but do not adjust state
6293 * This has to be paired with a call to intel_modeset_setup_hw_state.
6294 */
70e0bd74 6295int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6296{
e2c8b870 6297 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6298 struct drm_atomic_state *state;
e2c8b870 6299 int ret;
70e0bd74 6300
e2c8b870
ML
6301 state = drm_atomic_helper_suspend(dev);
6302 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6303 if (ret)
6304 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6305 else
6306 dev_priv->modeset_restore_state = state;
70e0bd74 6307 return ret;
ee7b9f93
JB
6308}
6309
ea5b213a 6310void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6311{
4ef69c7a 6312 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6313
ea5b213a
CW
6314 drm_encoder_cleanup(encoder);
6315 kfree(intel_encoder);
7e7d76c3
JB
6316}
6317
0a91ca29
DV
6318/* Cross check the actual hw state with our own modeset state tracking (and it's
6319 * internal consistency). */
c0ead703 6320static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6321{
35dd3c64
ML
6322 struct drm_crtc *crtc = connector->base.state->crtc;
6323
6324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6325 connector->base.base.id,
6326 connector->base.name);
6327
0a91ca29 6328 if (connector->get_hw_state(connector)) {
e85376cb 6329 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6330 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6331
35dd3c64
ML
6332 I915_STATE_WARN(!crtc,
6333 "connector enabled without attached crtc\n");
0a91ca29 6334
35dd3c64
ML
6335 if (!crtc)
6336 return;
6337
6338 I915_STATE_WARN(!crtc->state->active,
6339 "connector is active, but attached crtc isn't\n");
6340
e85376cb 6341 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6342 return;
6343
e85376cb 6344 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6345 "atomic encoder doesn't match attached encoder\n");
6346
e85376cb 6347 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6348 "attached encoder crtc differs from connector crtc\n");
6349 } else {
4d688a2a
ML
6350 I915_STATE_WARN(crtc && crtc->state->active,
6351 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6352 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6353 "best encoder set without crtc!\n");
0a91ca29 6354 }
79e53945
JB
6355}
6356
08d9bc92
ACO
6357int intel_connector_init(struct intel_connector *connector)
6358{
5350a031 6359 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6360
5350a031 6361 if (!connector->base.state)
08d9bc92
ACO
6362 return -ENOMEM;
6363
08d9bc92
ACO
6364 return 0;
6365}
6366
6367struct intel_connector *intel_connector_alloc(void)
6368{
6369 struct intel_connector *connector;
6370
6371 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6372 if (!connector)
6373 return NULL;
6374
6375 if (intel_connector_init(connector) < 0) {
6376 kfree(connector);
6377 return NULL;
6378 }
6379
6380 return connector;
6381}
6382
f0947c37
DV
6383/* Simple connector->get_hw_state implementation for encoders that support only
6384 * one connector and no cloning and hence the encoder state determines the state
6385 * of the connector. */
6386bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6387{
24929352 6388 enum pipe pipe = 0;
f0947c37 6389 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6390
f0947c37 6391 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6392}
6393
6d293983 6394static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6395{
6d293983
ACO
6396 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6397 return crtc_state->fdi_lanes;
d272ddfa
VS
6398
6399 return 0;
6400}
6401
6d293983 6402static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6403 struct intel_crtc_state *pipe_config)
1857e1da 6404{
6d293983
ACO
6405 struct drm_atomic_state *state = pipe_config->base.state;
6406 struct intel_crtc *other_crtc;
6407 struct intel_crtc_state *other_crtc_state;
6408
1857e1da
DV
6409 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6410 pipe_name(pipe), pipe_config->fdi_lanes);
6411 if (pipe_config->fdi_lanes > 4) {
6412 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6413 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6414 return -EINVAL;
1857e1da
DV
6415 }
6416
bafb6553 6417 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6418 if (pipe_config->fdi_lanes > 2) {
6419 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6420 pipe_config->fdi_lanes);
6d293983 6421 return -EINVAL;
1857e1da 6422 } else {
6d293983 6423 return 0;
1857e1da
DV
6424 }
6425 }
6426
6427 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6428 return 0;
1857e1da
DV
6429
6430 /* Ivybridge 3 pipe is really complicated */
6431 switch (pipe) {
6432 case PIPE_A:
6d293983 6433 return 0;
1857e1da 6434 case PIPE_B:
6d293983
ACO
6435 if (pipe_config->fdi_lanes <= 2)
6436 return 0;
6437
6438 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6439 other_crtc_state =
6440 intel_atomic_get_crtc_state(state, other_crtc);
6441 if (IS_ERR(other_crtc_state))
6442 return PTR_ERR(other_crtc_state);
6443
6444 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6445 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6446 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6447 return -EINVAL;
1857e1da 6448 }
6d293983 6449 return 0;
1857e1da 6450 case PIPE_C:
251cc67c
VS
6451 if (pipe_config->fdi_lanes > 2) {
6452 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6453 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6454 return -EINVAL;
251cc67c 6455 }
6d293983
ACO
6456
6457 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6458 other_crtc_state =
6459 intel_atomic_get_crtc_state(state, other_crtc);
6460 if (IS_ERR(other_crtc_state))
6461 return PTR_ERR(other_crtc_state);
6462
6463 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6464 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6465 return -EINVAL;
1857e1da 6466 }
6d293983 6467 return 0;
1857e1da
DV
6468 default:
6469 BUG();
6470 }
6471}
6472
e29c22c0
DV
6473#define RETRY 1
6474static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6475 struct intel_crtc_state *pipe_config)
877d48d5 6476{
1857e1da 6477 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6478 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6479 int lane, link_bw, fdi_dotclock, ret;
6480 bool needs_recompute = false;
877d48d5 6481
e29c22c0 6482retry:
877d48d5
DV
6483 /* FDI is a binary signal running at ~2.7GHz, encoding
6484 * each output octet as 10 bits. The actual frequency
6485 * is stored as a divider into a 100MHz clock, and the
6486 * mode pixel clock is stored in units of 1KHz.
6487 * Hence the bw of each lane in terms of the mode signal
6488 * is:
6489 */
21a727b3 6490 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6491
241bfc38 6492 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6493
2bd89a07 6494 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6495 pipe_config->pipe_bpp);
6496
6497 pipe_config->fdi_lanes = lane;
6498
2bd89a07 6499 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6500 link_bw, &pipe_config->fdi_m_n);
1857e1da 6501
e3b247da 6502 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6503 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6504 pipe_config->pipe_bpp -= 2*3;
6505 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6506 pipe_config->pipe_bpp);
6507 needs_recompute = true;
6508 pipe_config->bw_constrained = true;
6509
6510 goto retry;
6511 }
6512
6513 if (needs_recompute)
6514 return RETRY;
6515
6d293983 6516 return ret;
877d48d5
DV
6517}
6518
8cfb3407
VS
6519static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6520 struct intel_crtc_state *pipe_config)
6521{
6522 if (pipe_config->pipe_bpp > 24)
6523 return false;
6524
6525 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6526 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6527 return true;
6528
6529 /*
b432e5cf
VS
6530 * We compare against max which means we must take
6531 * the increased cdclk requirement into account when
6532 * calculating the new cdclk.
6533 *
6534 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6535 */
6536 return ilk_pipe_pixel_rate(pipe_config) <=
6537 dev_priv->max_cdclk_freq * 95 / 100;
6538}
6539
42db64ef 6540static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6541 struct intel_crtc_state *pipe_config)
42db64ef 6542{
8cfb3407
VS
6543 struct drm_device *dev = crtc->base.dev;
6544 struct drm_i915_private *dev_priv = dev->dev_private;
6545
d330a953 6546 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6547 hsw_crtc_supports_ips(crtc) &&
6548 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6549}
6550
39acb4aa
VS
6551static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6552{
6553 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6554
6555 /* GDG double wide on either pipe, otherwise pipe A only */
6556 return INTEL_INFO(dev_priv)->gen < 4 &&
6557 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6558}
6559
a43f6e0f 6560static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6561 struct intel_crtc_state *pipe_config)
79e53945 6562{
a43f6e0f 6563 struct drm_device *dev = crtc->base.dev;
8bd31e67 6564 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6565 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6566
ad3a4479 6567 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6568 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6569 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6570
6571 /*
39acb4aa 6572 * Enable double wide mode when the dot clock
cf532bb2 6573 * is > 90% of the (display) core speed.
cf532bb2 6574 */
39acb4aa
VS
6575 if (intel_crtc_supports_double_wide(crtc) &&
6576 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6577 clock_limit *= 2;
cf532bb2 6578 pipe_config->double_wide = true;
ad3a4479
VS
6579 }
6580
39acb4aa
VS
6581 if (adjusted_mode->crtc_clock > clock_limit) {
6582 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6583 adjusted_mode->crtc_clock, clock_limit,
6584 yesno(pipe_config->double_wide));
e29c22c0 6585 return -EINVAL;
39acb4aa 6586 }
2c07245f 6587 }
89749350 6588
1d1d0e27
VS
6589 /*
6590 * Pipe horizontal size must be even in:
6591 * - DVO ganged mode
6592 * - LVDS dual channel mode
6593 * - Double wide pipe
6594 */
a93e255f 6595 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6596 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6597 pipe_config->pipe_src_w &= ~1;
6598
8693a824
DL
6599 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6600 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6601 */
6602 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6603 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6604 return -EINVAL;
44f46b42 6605
f5adf94e 6606 if (HAS_IPS(dev))
a43f6e0f
DV
6607 hsw_compute_ips_config(crtc, pipe_config);
6608
877d48d5 6609 if (pipe_config->has_pch_encoder)
a43f6e0f 6610 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6611
cf5a15be 6612 return 0;
79e53945
JB
6613}
6614
1652d19e
VS
6615static int skylake_get_display_clock_speed(struct drm_device *dev)
6616{
6617 struct drm_i915_private *dev_priv = to_i915(dev);
6618 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6619 uint32_t cdctl = I915_READ(CDCLK_CTL);
6620 uint32_t linkrate;
6621
414355a7 6622 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6623 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6624
6625 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6626 return 540000;
6627
6628 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6629 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6630
71cd8423
DL
6631 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6632 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6633 /* vco 8640 */
6634 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6635 case CDCLK_FREQ_450_432:
6636 return 432000;
6637 case CDCLK_FREQ_337_308:
6638 return 308570;
6639 case CDCLK_FREQ_675_617:
6640 return 617140;
6641 default:
6642 WARN(1, "Unknown cd freq selection\n");
6643 }
6644 } else {
6645 /* vco 8100 */
6646 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6647 case CDCLK_FREQ_450_432:
6648 return 450000;
6649 case CDCLK_FREQ_337_308:
6650 return 337500;
6651 case CDCLK_FREQ_675_617:
6652 return 675000;
6653 default:
6654 WARN(1, "Unknown cd freq selection\n");
6655 }
6656 }
6657
6658 /* error case, do as if DPLL0 isn't enabled */
6659 return 24000;
6660}
6661
acd3f3d3
BP
6662static int broxton_get_display_clock_speed(struct drm_device *dev)
6663{
6664 struct drm_i915_private *dev_priv = to_i915(dev);
6665 uint32_t cdctl = I915_READ(CDCLK_CTL);
6666 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6667 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6668 int cdclk;
6669
6670 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6671 return 19200;
6672
6673 cdclk = 19200 * pll_ratio / 2;
6674
6675 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6676 case BXT_CDCLK_CD2X_DIV_SEL_1:
6677 return cdclk; /* 576MHz or 624MHz */
6678 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6679 return cdclk * 2 / 3; /* 384MHz */
6680 case BXT_CDCLK_CD2X_DIV_SEL_2:
6681 return cdclk / 2; /* 288MHz */
6682 case BXT_CDCLK_CD2X_DIV_SEL_4:
6683 return cdclk / 4; /* 144MHz */
6684 }
6685
6686 /* error case, do as if DE PLL isn't enabled */
6687 return 19200;
6688}
6689
1652d19e
VS
6690static int broadwell_get_display_clock_speed(struct drm_device *dev)
6691{
6692 struct drm_i915_private *dev_priv = dev->dev_private;
6693 uint32_t lcpll = I915_READ(LCPLL_CTL);
6694 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6695
6696 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6697 return 800000;
6698 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6699 return 450000;
6700 else if (freq == LCPLL_CLK_FREQ_450)
6701 return 450000;
6702 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6703 return 540000;
6704 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6705 return 337500;
6706 else
6707 return 675000;
6708}
6709
6710static int haswell_get_display_clock_speed(struct drm_device *dev)
6711{
6712 struct drm_i915_private *dev_priv = dev->dev_private;
6713 uint32_t lcpll = I915_READ(LCPLL_CTL);
6714 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6715
6716 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6717 return 800000;
6718 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6719 return 450000;
6720 else if (freq == LCPLL_CLK_FREQ_450)
6721 return 450000;
6722 else if (IS_HSW_ULT(dev))
6723 return 337500;
6724 else
6725 return 540000;
79e53945
JB
6726}
6727
25eb05fc
JB
6728static int valleyview_get_display_clock_speed(struct drm_device *dev)
6729{
bfa7df01
VS
6730 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6731 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6732}
6733
b37a6434
VS
6734static int ilk_get_display_clock_speed(struct drm_device *dev)
6735{
6736 return 450000;
6737}
6738
e70236a8
JB
6739static int i945_get_display_clock_speed(struct drm_device *dev)
6740{
6741 return 400000;
6742}
79e53945 6743
e70236a8 6744static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6745{
e907f170 6746 return 333333;
e70236a8 6747}
79e53945 6748
e70236a8
JB
6749static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6750{
6751 return 200000;
6752}
79e53945 6753
257a7ffc
DV
6754static int pnv_get_display_clock_speed(struct drm_device *dev)
6755{
6756 u16 gcfgc = 0;
6757
6758 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6759
6760 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6761 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6762 return 266667;
257a7ffc 6763 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6764 return 333333;
257a7ffc 6765 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6766 return 444444;
257a7ffc
DV
6767 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6768 return 200000;
6769 default:
6770 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6771 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6772 return 133333;
257a7ffc 6773 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6774 return 166667;
257a7ffc
DV
6775 }
6776}
6777
e70236a8
JB
6778static int i915gm_get_display_clock_speed(struct drm_device *dev)
6779{
6780 u16 gcfgc = 0;
79e53945 6781
e70236a8
JB
6782 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6783
6784 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6785 return 133333;
e70236a8
JB
6786 else {
6787 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6788 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6789 return 333333;
e70236a8
JB
6790 default:
6791 case GC_DISPLAY_CLOCK_190_200_MHZ:
6792 return 190000;
79e53945 6793 }
e70236a8
JB
6794 }
6795}
6796
6797static int i865_get_display_clock_speed(struct drm_device *dev)
6798{
e907f170 6799 return 266667;
e70236a8
JB
6800}
6801
1b1d2716 6802static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6803{
6804 u16 hpllcc = 0;
1b1d2716 6805
65cd2b3f
VS
6806 /*
6807 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6808 * encoding is different :(
6809 * FIXME is this the right way to detect 852GM/852GMV?
6810 */
6811 if (dev->pdev->revision == 0x1)
6812 return 133333;
6813
1b1d2716
VS
6814 pci_bus_read_config_word(dev->pdev->bus,
6815 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6816
e70236a8
JB
6817 /* Assume that the hardware is in the high speed state. This
6818 * should be the default.
6819 */
6820 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6821 case GC_CLOCK_133_200:
1b1d2716 6822 case GC_CLOCK_133_200_2:
e70236a8
JB
6823 case GC_CLOCK_100_200:
6824 return 200000;
6825 case GC_CLOCK_166_250:
6826 return 250000;
6827 case GC_CLOCK_100_133:
e907f170 6828 return 133333;
1b1d2716
VS
6829 case GC_CLOCK_133_266:
6830 case GC_CLOCK_133_266_2:
6831 case GC_CLOCK_166_266:
6832 return 266667;
e70236a8 6833 }
79e53945 6834
e70236a8
JB
6835 /* Shouldn't happen */
6836 return 0;
6837}
79e53945 6838
e70236a8
JB
6839static int i830_get_display_clock_speed(struct drm_device *dev)
6840{
e907f170 6841 return 133333;
79e53945
JB
6842}
6843
34edce2f
VS
6844static unsigned int intel_hpll_vco(struct drm_device *dev)
6845{
6846 struct drm_i915_private *dev_priv = dev->dev_private;
6847 static const unsigned int blb_vco[8] = {
6848 [0] = 3200000,
6849 [1] = 4000000,
6850 [2] = 5333333,
6851 [3] = 4800000,
6852 [4] = 6400000,
6853 };
6854 static const unsigned int pnv_vco[8] = {
6855 [0] = 3200000,
6856 [1] = 4000000,
6857 [2] = 5333333,
6858 [3] = 4800000,
6859 [4] = 2666667,
6860 };
6861 static const unsigned int cl_vco[8] = {
6862 [0] = 3200000,
6863 [1] = 4000000,
6864 [2] = 5333333,
6865 [3] = 6400000,
6866 [4] = 3333333,
6867 [5] = 3566667,
6868 [6] = 4266667,
6869 };
6870 static const unsigned int elk_vco[8] = {
6871 [0] = 3200000,
6872 [1] = 4000000,
6873 [2] = 5333333,
6874 [3] = 4800000,
6875 };
6876 static const unsigned int ctg_vco[8] = {
6877 [0] = 3200000,
6878 [1] = 4000000,
6879 [2] = 5333333,
6880 [3] = 6400000,
6881 [4] = 2666667,
6882 [5] = 4266667,
6883 };
6884 const unsigned int *vco_table;
6885 unsigned int vco;
6886 uint8_t tmp = 0;
6887
6888 /* FIXME other chipsets? */
6889 if (IS_GM45(dev))
6890 vco_table = ctg_vco;
6891 else if (IS_G4X(dev))
6892 vco_table = elk_vco;
6893 else if (IS_CRESTLINE(dev))
6894 vco_table = cl_vco;
6895 else if (IS_PINEVIEW(dev))
6896 vco_table = pnv_vco;
6897 else if (IS_G33(dev))
6898 vco_table = blb_vco;
6899 else
6900 return 0;
6901
6902 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6903
6904 vco = vco_table[tmp & 0x7];
6905 if (vco == 0)
6906 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6907 else
6908 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6909
6910 return vco;
6911}
6912
6913static int gm45_get_display_clock_speed(struct drm_device *dev)
6914{
6915 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6916 uint16_t tmp = 0;
6917
6918 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6919
6920 cdclk_sel = (tmp >> 12) & 0x1;
6921
6922 switch (vco) {
6923 case 2666667:
6924 case 4000000:
6925 case 5333333:
6926 return cdclk_sel ? 333333 : 222222;
6927 case 3200000:
6928 return cdclk_sel ? 320000 : 228571;
6929 default:
6930 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6931 return 222222;
6932 }
6933}
6934
6935static int i965gm_get_display_clock_speed(struct drm_device *dev)
6936{
6937 static const uint8_t div_3200[] = { 16, 10, 8 };
6938 static const uint8_t div_4000[] = { 20, 12, 10 };
6939 static const uint8_t div_5333[] = { 24, 16, 14 };
6940 const uint8_t *div_table;
6941 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6942 uint16_t tmp = 0;
6943
6944 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6945
6946 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6947
6948 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6949 goto fail;
6950
6951 switch (vco) {
6952 case 3200000:
6953 div_table = div_3200;
6954 break;
6955 case 4000000:
6956 div_table = div_4000;
6957 break;
6958 case 5333333:
6959 div_table = div_5333;
6960 break;
6961 default:
6962 goto fail;
6963 }
6964
6965 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6966
caf4e252 6967fail:
34edce2f
VS
6968 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6969 return 200000;
6970}
6971
6972static int g33_get_display_clock_speed(struct drm_device *dev)
6973{
6974 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6975 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6976 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6977 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6978 const uint8_t *div_table;
6979 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6980 uint16_t tmp = 0;
6981
6982 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6983
6984 cdclk_sel = (tmp >> 4) & 0x7;
6985
6986 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6987 goto fail;
6988
6989 switch (vco) {
6990 case 3200000:
6991 div_table = div_3200;
6992 break;
6993 case 4000000:
6994 div_table = div_4000;
6995 break;
6996 case 4800000:
6997 div_table = div_4800;
6998 break;
6999 case 5333333:
7000 div_table = div_5333;
7001 break;
7002 default:
7003 goto fail;
7004 }
7005
7006 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7007
caf4e252 7008fail:
34edce2f
VS
7009 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7010 return 190476;
7011}
7012
2c07245f 7013static void
a65851af 7014intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7015{
a65851af
VS
7016 while (*num > DATA_LINK_M_N_MASK ||
7017 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7018 *num >>= 1;
7019 *den >>= 1;
7020 }
7021}
7022
a65851af
VS
7023static void compute_m_n(unsigned int m, unsigned int n,
7024 uint32_t *ret_m, uint32_t *ret_n)
7025{
7026 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7027 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7028 intel_reduce_m_n_ratio(ret_m, ret_n);
7029}
7030
e69d0bc1
DV
7031void
7032intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7033 int pixel_clock, int link_clock,
7034 struct intel_link_m_n *m_n)
2c07245f 7035{
e69d0bc1 7036 m_n->tu = 64;
a65851af
VS
7037
7038 compute_m_n(bits_per_pixel * pixel_clock,
7039 link_clock * nlanes * 8,
7040 &m_n->gmch_m, &m_n->gmch_n);
7041
7042 compute_m_n(pixel_clock, link_clock,
7043 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7044}
7045
a7615030
CW
7046static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7047{
d330a953
JN
7048 if (i915.panel_use_ssc >= 0)
7049 return i915.panel_use_ssc != 0;
41aa3448 7050 return dev_priv->vbt.lvds_use_ssc
435793df 7051 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7052}
7053
7429e9d4 7054static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7055{
7df00d7a 7056 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7057}
f47709a9 7058
7429e9d4
DV
7059static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7060{
7061 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7062}
7063
f47709a9 7064static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7065 struct intel_crtc_state *crtc_state,
a7516a05
JB
7066 intel_clock_t *reduced_clock)
7067{
f47709a9 7068 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7069 u32 fp, fp2 = 0;
7070
7071 if (IS_PINEVIEW(dev)) {
190f68c5 7072 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7073 if (reduced_clock)
7429e9d4 7074 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7075 } else {
190f68c5 7076 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7077 if (reduced_clock)
7429e9d4 7078 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7079 }
7080
190f68c5 7081 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7082
f47709a9 7083 crtc->lowfreq_avail = false;
a93e255f 7084 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7085 reduced_clock) {
190f68c5 7086 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7087 crtc->lowfreq_avail = true;
a7516a05 7088 } else {
190f68c5 7089 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7090 }
7091}
7092
5e69f97f
CML
7093static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7094 pipe)
89b667f8
JB
7095{
7096 u32 reg_val;
7097
7098 /*
7099 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7100 * and set it to a reasonable value instead.
7101 */
ab3c759a 7102 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7103 reg_val &= 0xffffff00;
7104 reg_val |= 0x00000030;
ab3c759a 7105 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7106
ab3c759a 7107 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7108 reg_val &= 0x8cffffff;
7109 reg_val = 0x8c000000;
ab3c759a 7110 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7111
ab3c759a 7112 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7113 reg_val &= 0xffffff00;
ab3c759a 7114 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7115
ab3c759a 7116 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7117 reg_val &= 0x00ffffff;
7118 reg_val |= 0xb0000000;
ab3c759a 7119 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7120}
7121
b551842d
DV
7122static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7123 struct intel_link_m_n *m_n)
7124{
7125 struct drm_device *dev = crtc->base.dev;
7126 struct drm_i915_private *dev_priv = dev->dev_private;
7127 int pipe = crtc->pipe;
7128
e3b95f1e
DV
7129 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7130 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7131 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7132 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7133}
7134
7135static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7136 struct intel_link_m_n *m_n,
7137 struct intel_link_m_n *m2_n2)
b551842d
DV
7138{
7139 struct drm_device *dev = crtc->base.dev;
7140 struct drm_i915_private *dev_priv = dev->dev_private;
7141 int pipe = crtc->pipe;
6e3c9717 7142 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7143
7144 if (INTEL_INFO(dev)->gen >= 5) {
7145 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7146 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7147 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7148 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7149 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7150 * for gen < 8) and if DRRS is supported (to make sure the
7151 * registers are not unnecessarily accessed).
7152 */
44395bfe 7153 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7154 crtc->config->has_drrs) {
f769cd24
VK
7155 I915_WRITE(PIPE_DATA_M2(transcoder),
7156 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7157 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7158 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7159 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7160 }
b551842d 7161 } else {
e3b95f1e
DV
7162 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7163 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7164 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7165 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7166 }
7167}
7168
fe3cd48d 7169void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7170{
fe3cd48d
R
7171 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7172
7173 if (m_n == M1_N1) {
7174 dp_m_n = &crtc->config->dp_m_n;
7175 dp_m2_n2 = &crtc->config->dp_m2_n2;
7176 } else if (m_n == M2_N2) {
7177
7178 /*
7179 * M2_N2 registers are not supported. Hence m2_n2 divider value
7180 * needs to be programmed into M1_N1.
7181 */
7182 dp_m_n = &crtc->config->dp_m2_n2;
7183 } else {
7184 DRM_ERROR("Unsupported divider value\n");
7185 return;
7186 }
7187
6e3c9717
ACO
7188 if (crtc->config->has_pch_encoder)
7189 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7190 else
fe3cd48d 7191 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7192}
7193
251ac862
DV
7194static void vlv_compute_dpll(struct intel_crtc *crtc,
7195 struct intel_crtc_state *pipe_config)
bdd4b6a6 7196{
03ed5cbf 7197 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7198 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7199 if (crtc->pipe != PIPE_A)
7200 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7201
cd2d34d9 7202 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7203 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7204 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7205 DPLL_EXT_BUFFER_ENABLE_VLV;
7206
03ed5cbf
VS
7207 pipe_config->dpll_hw_state.dpll_md =
7208 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7209}
bdd4b6a6 7210
03ed5cbf
VS
7211static void chv_compute_dpll(struct intel_crtc *crtc,
7212 struct intel_crtc_state *pipe_config)
7213{
7214 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7215 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7216 if (crtc->pipe != PIPE_A)
7217 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7218
cd2d34d9 7219 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7220 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7221 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7222
03ed5cbf
VS
7223 pipe_config->dpll_hw_state.dpll_md =
7224 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7225}
7226
d288f65f 7227static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7228 const struct intel_crtc_state *pipe_config)
a0c4da24 7229{
f47709a9 7230 struct drm_device *dev = crtc->base.dev;
a0c4da24 7231 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7232 enum pipe pipe = crtc->pipe;
bdd4b6a6 7233 u32 mdiv;
a0c4da24 7234 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7235 u32 coreclk, reg_val;
a0c4da24 7236
cd2d34d9
VS
7237 /* Enable Refclk */
7238 I915_WRITE(DPLL(pipe),
7239 pipe_config->dpll_hw_state.dpll &
7240 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7241
7242 /* No need to actually set up the DPLL with DSI */
7243 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7244 return;
7245
a580516d 7246 mutex_lock(&dev_priv->sb_lock);
09153000 7247
d288f65f
VS
7248 bestn = pipe_config->dpll.n;
7249 bestm1 = pipe_config->dpll.m1;
7250 bestm2 = pipe_config->dpll.m2;
7251 bestp1 = pipe_config->dpll.p1;
7252 bestp2 = pipe_config->dpll.p2;
a0c4da24 7253
89b667f8
JB
7254 /* See eDP HDMI DPIO driver vbios notes doc */
7255
7256 /* PLL B needs special handling */
bdd4b6a6 7257 if (pipe == PIPE_B)
5e69f97f 7258 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7259
7260 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7261 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7262
7263 /* Disable target IRef on PLL */
ab3c759a 7264 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7265 reg_val &= 0x00ffffff;
ab3c759a 7266 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7267
7268 /* Disable fast lock */
ab3c759a 7269 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7270
7271 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7272 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7273 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7274 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7275 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7276
7277 /*
7278 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7279 * but we don't support that).
7280 * Note: don't use the DAC post divider as it seems unstable.
7281 */
7282 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7283 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7284
a0c4da24 7285 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7287
89b667f8 7288 /* Set HBR and RBR LPF coefficients */
d288f65f 7289 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7290 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7291 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7293 0x009f0003);
89b667f8 7294 else
ab3c759a 7295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7296 0x00d0000f);
7297
681a8504 7298 if (pipe_config->has_dp_encoder) {
89b667f8 7299 /* Use SSC source */
bdd4b6a6 7300 if (pipe == PIPE_A)
ab3c759a 7301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7302 0x0df40000);
7303 else
ab3c759a 7304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7305 0x0df70000);
7306 } else { /* HDMI or VGA */
7307 /* Use bend source */
bdd4b6a6 7308 if (pipe == PIPE_A)
ab3c759a 7309 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7310 0x0df70000);
7311 else
ab3c759a 7312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7313 0x0df40000);
7314 }
a0c4da24 7315
ab3c759a 7316 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7317 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7318 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7319 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7320 coreclk |= 0x01000000;
ab3c759a 7321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7322
ab3c759a 7323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7324 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7325}
7326
d288f65f 7327static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7328 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7329{
7330 struct drm_device *dev = crtc->base.dev;
7331 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7332 enum pipe pipe = crtc->pipe;
9d556c99 7333 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7334 u32 loopfilter, tribuf_calcntr;
9d556c99 7335 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7336 u32 dpio_val;
9cbe40c1 7337 int vco;
9d556c99 7338
cd2d34d9
VS
7339 /* Enable Refclk and SSC */
7340 I915_WRITE(DPLL(pipe),
7341 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7342
7343 /* No need to actually set up the DPLL with DSI */
7344 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7345 return;
7346
d288f65f
VS
7347 bestn = pipe_config->dpll.n;
7348 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7349 bestm1 = pipe_config->dpll.m1;
7350 bestm2 = pipe_config->dpll.m2 >> 22;
7351 bestp1 = pipe_config->dpll.p1;
7352 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7353 vco = pipe_config->dpll.vco;
a945ce7e 7354 dpio_val = 0;
9cbe40c1 7355 loopfilter = 0;
9d556c99 7356
a580516d 7357 mutex_lock(&dev_priv->sb_lock);
9d556c99 7358
9d556c99
CML
7359 /* p1 and p2 divider */
7360 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7361 5 << DPIO_CHV_S1_DIV_SHIFT |
7362 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7363 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7364 1 << DPIO_CHV_K_DIV_SHIFT);
7365
7366 /* Feedback post-divider - m2 */
7367 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7368
7369 /* Feedback refclk divider - n and m1 */
7370 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7371 DPIO_CHV_M1_DIV_BY_2 |
7372 1 << DPIO_CHV_N_DIV_SHIFT);
7373
7374 /* M2 fraction division */
25a25dfc 7375 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7376
7377 /* M2 fraction division enable */
a945ce7e
VP
7378 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7379 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7380 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7381 if (bestm2_frac)
7382 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7384
de3a0fde
VP
7385 /* Program digital lock detect threshold */
7386 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7387 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7388 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7389 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7390 if (!bestm2_frac)
7391 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7392 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7393
9d556c99 7394 /* Loop filter */
9cbe40c1
VP
7395 if (vco == 5400000) {
7396 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7397 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7398 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7399 tribuf_calcntr = 0x9;
7400 } else if (vco <= 6200000) {
7401 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7402 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7403 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7404 tribuf_calcntr = 0x9;
7405 } else if (vco <= 6480000) {
7406 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7407 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7408 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7409 tribuf_calcntr = 0x8;
7410 } else {
7411 /* Not supported. Apply the same limits as in the max case */
7412 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7413 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7414 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7415 tribuf_calcntr = 0;
7416 }
9d556c99
CML
7417 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7418
968040b2 7419 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7420 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7421 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7422 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7423
9d556c99
CML
7424 /* AFC Recal */
7425 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7426 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7427 DPIO_AFC_RECAL);
7428
a580516d 7429 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7430}
7431
d288f65f
VS
7432/**
7433 * vlv_force_pll_on - forcibly enable just the PLL
7434 * @dev_priv: i915 private structure
7435 * @pipe: pipe PLL to enable
7436 * @dpll: PLL configuration
7437 *
7438 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7439 * in cases where we need the PLL enabled even when @pipe is not going to
7440 * be enabled.
7441 */
3f36b937
TU
7442int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7443 const struct dpll *dpll)
d288f65f
VS
7444{
7445 struct intel_crtc *crtc =
7446 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7447 struct intel_crtc_state *pipe_config;
7448
7449 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7450 if (!pipe_config)
7451 return -ENOMEM;
7452
7453 pipe_config->base.crtc = &crtc->base;
7454 pipe_config->pixel_multiplier = 1;
7455 pipe_config->dpll = *dpll;
d288f65f
VS
7456
7457 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7458 chv_compute_dpll(crtc, pipe_config);
7459 chv_prepare_pll(crtc, pipe_config);
7460 chv_enable_pll(crtc, pipe_config);
d288f65f 7461 } else {
3f36b937
TU
7462 vlv_compute_dpll(crtc, pipe_config);
7463 vlv_prepare_pll(crtc, pipe_config);
7464 vlv_enable_pll(crtc, pipe_config);
d288f65f 7465 }
3f36b937
TU
7466
7467 kfree(pipe_config);
7468
7469 return 0;
d288f65f
VS
7470}
7471
7472/**
7473 * vlv_force_pll_off - forcibly disable just the PLL
7474 * @dev_priv: i915 private structure
7475 * @pipe: pipe PLL to disable
7476 *
7477 * Disable the PLL for @pipe. To be used in cases where we need
7478 * the PLL enabled even when @pipe is not going to be enabled.
7479 */
7480void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7481{
7482 if (IS_CHERRYVIEW(dev))
7483 chv_disable_pll(to_i915(dev), pipe);
7484 else
7485 vlv_disable_pll(to_i915(dev), pipe);
7486}
7487
251ac862
DV
7488static void i9xx_compute_dpll(struct intel_crtc *crtc,
7489 struct intel_crtc_state *crtc_state,
ceb41007 7490 intel_clock_t *reduced_clock)
eb1cbe48 7491{
f47709a9 7492 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7493 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7494 u32 dpll;
7495 bool is_sdvo;
190f68c5 7496 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7497
190f68c5 7498 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7499
a93e255f
ACO
7500 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7502
7503 dpll = DPLL_VGA_MODE_DIS;
7504
a93e255f 7505 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7506 dpll |= DPLLB_MODE_LVDS;
7507 else
7508 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7509
ef1b460d 7510 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7511 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7512 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7513 }
198a037f
DV
7514
7515 if (is_sdvo)
4a33e48d 7516 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7517
190f68c5 7518 if (crtc_state->has_dp_encoder)
4a33e48d 7519 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7520
7521 /* compute bitmask from p1 value */
7522 if (IS_PINEVIEW(dev))
7523 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7524 else {
7525 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7526 if (IS_G4X(dev) && reduced_clock)
7527 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7528 }
7529 switch (clock->p2) {
7530 case 5:
7531 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7532 break;
7533 case 7:
7534 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7535 break;
7536 case 10:
7537 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7538 break;
7539 case 14:
7540 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7541 break;
7542 }
7543 if (INTEL_INFO(dev)->gen >= 4)
7544 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7545
190f68c5 7546 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7547 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7549 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7550 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7551 else
7552 dpll |= PLL_REF_INPUT_DREFCLK;
7553
7554 dpll |= DPLL_VCO_ENABLE;
190f68c5 7555 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7556
eb1cbe48 7557 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7558 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7559 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7560 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7561 }
7562}
7563
251ac862
DV
7564static void i8xx_compute_dpll(struct intel_crtc *crtc,
7565 struct intel_crtc_state *crtc_state,
ceb41007 7566 intel_clock_t *reduced_clock)
eb1cbe48 7567{
f47709a9 7568 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7569 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7570 u32 dpll;
190f68c5 7571 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7572
190f68c5 7573 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7574
eb1cbe48
DV
7575 dpll = DPLL_VGA_MODE_DIS;
7576
a93e255f 7577 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7578 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7579 } else {
7580 if (clock->p1 == 2)
7581 dpll |= PLL_P1_DIVIDE_BY_TWO;
7582 else
7583 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7584 if (clock->p2 == 4)
7585 dpll |= PLL_P2_DIVIDE_BY_4;
7586 }
7587
a93e255f 7588 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7589 dpll |= DPLL_DVO_2X_MODE;
7590
a93e255f 7591 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7592 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7593 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7594 else
7595 dpll |= PLL_REF_INPUT_DREFCLK;
7596
7597 dpll |= DPLL_VCO_ENABLE;
190f68c5 7598 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7599}
7600
8a654f3b 7601static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7602{
7603 struct drm_device *dev = intel_crtc->base.dev;
7604 struct drm_i915_private *dev_priv = dev->dev_private;
7605 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7607 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7608 uint32_t crtc_vtotal, crtc_vblank_end;
7609 int vsyncshift = 0;
4d8a62ea
DV
7610
7611 /* We need to be careful not to changed the adjusted mode, for otherwise
7612 * the hw state checker will get angry at the mismatch. */
7613 crtc_vtotal = adjusted_mode->crtc_vtotal;
7614 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7615
609aeaca 7616 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7617 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7618 crtc_vtotal -= 1;
7619 crtc_vblank_end -= 1;
609aeaca 7620
409ee761 7621 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7622 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7623 else
7624 vsyncshift = adjusted_mode->crtc_hsync_start -
7625 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7626 if (vsyncshift < 0)
7627 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7628 }
7629
7630 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7631 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7632
fe2b8f9d 7633 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7634 (adjusted_mode->crtc_hdisplay - 1) |
7635 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7636 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7637 (adjusted_mode->crtc_hblank_start - 1) |
7638 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7639 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7640 (adjusted_mode->crtc_hsync_start - 1) |
7641 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7642
fe2b8f9d 7643 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7644 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7645 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7646 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7647 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7648 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7649 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7650 (adjusted_mode->crtc_vsync_start - 1) |
7651 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7652
b5e508d4
PZ
7653 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7654 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7655 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7656 * bits. */
7657 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7658 (pipe == PIPE_B || pipe == PIPE_C))
7659 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7660
bc58be60
JN
7661}
7662
7663static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7664{
7665 struct drm_device *dev = intel_crtc->base.dev;
7666 struct drm_i915_private *dev_priv = dev->dev_private;
7667 enum pipe pipe = intel_crtc->pipe;
7668
b0e77b9c
PZ
7669 /* pipesrc controls the size that is scaled from, which should
7670 * always be the user's requested size.
7671 */
7672 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7673 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7674 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7675}
7676
1bd1bd80 7677static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7678 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7679{
7680 struct drm_device *dev = crtc->base.dev;
7681 struct drm_i915_private *dev_priv = dev->dev_private;
7682 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7683 uint32_t tmp;
7684
7685 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7686 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7687 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7688 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7689 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7690 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7691 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7692 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7693 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7694
7695 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7696 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7697 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7698 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7699 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7700 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7701 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7702 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7703 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7704
7705 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7706 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7707 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7708 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7709 }
bc58be60
JN
7710}
7711
7712static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7713 struct intel_crtc_state *pipe_config)
7714{
7715 struct drm_device *dev = crtc->base.dev;
7716 struct drm_i915_private *dev_priv = dev->dev_private;
7717 u32 tmp;
1bd1bd80
DV
7718
7719 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7720 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7721 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7722
2d112de7
ACO
7723 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7724 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7725}
7726
f6a83288 7727void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7728 struct intel_crtc_state *pipe_config)
babea61d 7729{
2d112de7
ACO
7730 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7731 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7732 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7733 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7734
2d112de7
ACO
7735 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7736 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7737 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7738 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7739
2d112de7 7740 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7741 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7742
2d112de7
ACO
7743 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7744 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7745
7746 mode->hsync = drm_mode_hsync(mode);
7747 mode->vrefresh = drm_mode_vrefresh(mode);
7748 drm_mode_set_name(mode);
babea61d
JB
7749}
7750
84b046f3
DV
7751static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7752{
7753 struct drm_device *dev = intel_crtc->base.dev;
7754 struct drm_i915_private *dev_priv = dev->dev_private;
7755 uint32_t pipeconf;
7756
9f11a9e4 7757 pipeconf = 0;
84b046f3 7758
b6b5d049
VS
7759 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7760 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7761 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7762
6e3c9717 7763 if (intel_crtc->config->double_wide)
cf532bb2 7764 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7765
ff9ce46e 7766 /* only g4x and later have fancy bpc/dither controls */
666a4537 7767 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7768 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7769 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7770 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7771 PIPECONF_DITHER_TYPE_SP;
84b046f3 7772
6e3c9717 7773 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7774 case 18:
7775 pipeconf |= PIPECONF_6BPC;
7776 break;
7777 case 24:
7778 pipeconf |= PIPECONF_8BPC;
7779 break;
7780 case 30:
7781 pipeconf |= PIPECONF_10BPC;
7782 break;
7783 default:
7784 /* Case prevented by intel_choose_pipe_bpp_dither. */
7785 BUG();
84b046f3
DV
7786 }
7787 }
7788
7789 if (HAS_PIPE_CXSR(dev)) {
7790 if (intel_crtc->lowfreq_avail) {
7791 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7792 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7793 } else {
7794 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7795 }
7796 }
7797
6e3c9717 7798 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7799 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7800 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7801 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7802 else
7803 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7804 } else
84b046f3
DV
7805 pipeconf |= PIPECONF_PROGRESSIVE;
7806
666a4537
WB
7807 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7808 intel_crtc->config->limited_color_range)
9f11a9e4 7809 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7810
84b046f3
DV
7811 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7812 POSTING_READ(PIPECONF(intel_crtc->pipe));
7813}
7814
81c97f52
ACO
7815static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7816 struct intel_crtc_state *crtc_state)
7817{
7818 struct drm_device *dev = crtc->base.dev;
7819 struct drm_i915_private *dev_priv = dev->dev_private;
7820 const intel_limit_t *limit;
7821 int refclk = 48000;
7822
7823 memset(&crtc_state->dpll_hw_state, 0,
7824 sizeof(crtc_state->dpll_hw_state));
7825
7826 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7827 if (intel_panel_use_ssc(dev_priv)) {
7828 refclk = dev_priv->vbt.lvds_ssc_freq;
7829 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7830 }
7831
7832 limit = &intel_limits_i8xx_lvds;
7833 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7834 limit = &intel_limits_i8xx_dvo;
7835 } else {
7836 limit = &intel_limits_i8xx_dac;
7837 }
7838
7839 if (!crtc_state->clock_set &&
7840 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7841 refclk, NULL, &crtc_state->dpll)) {
7842 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7843 return -EINVAL;
7844 }
7845
7846 i8xx_compute_dpll(crtc, crtc_state, NULL);
7847
7848 return 0;
7849}
7850
19ec6693
ACO
7851static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7852 struct intel_crtc_state *crtc_state)
7853{
7854 struct drm_device *dev = crtc->base.dev;
7855 struct drm_i915_private *dev_priv = dev->dev_private;
7856 const intel_limit_t *limit;
7857 int refclk = 96000;
7858
7859 memset(&crtc_state->dpll_hw_state, 0,
7860 sizeof(crtc_state->dpll_hw_state));
7861
7862 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7863 if (intel_panel_use_ssc(dev_priv)) {
7864 refclk = dev_priv->vbt.lvds_ssc_freq;
7865 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7866 }
7867
7868 if (intel_is_dual_link_lvds(dev))
7869 limit = &intel_limits_g4x_dual_channel_lvds;
7870 else
7871 limit = &intel_limits_g4x_single_channel_lvds;
7872 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7873 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7874 limit = &intel_limits_g4x_hdmi;
7875 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7876 limit = &intel_limits_g4x_sdvo;
7877 } else {
7878 /* The option is for other outputs */
7879 limit = &intel_limits_i9xx_sdvo;
7880 }
7881
7882 if (!crtc_state->clock_set &&
7883 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7884 refclk, NULL, &crtc_state->dpll)) {
7885 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7886 return -EINVAL;
7887 }
7888
7889 i9xx_compute_dpll(crtc, crtc_state, NULL);
7890
7891 return 0;
7892}
7893
70e8aa21
ACO
7894static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7895 struct intel_crtc_state *crtc_state)
7896{
7897 struct drm_device *dev = crtc->base.dev;
7898 struct drm_i915_private *dev_priv = dev->dev_private;
7899 const intel_limit_t *limit;
7900 int refclk = 96000;
7901
7902 memset(&crtc_state->dpll_hw_state, 0,
7903 sizeof(crtc_state->dpll_hw_state));
7904
7905 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7906 if (intel_panel_use_ssc(dev_priv)) {
7907 refclk = dev_priv->vbt.lvds_ssc_freq;
7908 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7909 }
7910
7911 limit = &intel_limits_pineview_lvds;
7912 } else {
7913 limit = &intel_limits_pineview_sdvo;
7914 }
7915
7916 if (!crtc_state->clock_set &&
7917 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7918 refclk, NULL, &crtc_state->dpll)) {
7919 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7920 return -EINVAL;
7921 }
7922
7923 i9xx_compute_dpll(crtc, crtc_state, NULL);
7924
7925 return 0;
7926}
7927
190f68c5
ACO
7928static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7929 struct intel_crtc_state *crtc_state)
79e53945 7930{
c7653199 7931 struct drm_device *dev = crtc->base.dev;
79e53945 7932 struct drm_i915_private *dev_priv = dev->dev_private;
d4906093 7933 const intel_limit_t *limit;
81c97f52 7934 int refclk = 96000;
79e53945 7935
dd3cd74a
ACO
7936 memset(&crtc_state->dpll_hw_state, 0,
7937 sizeof(crtc_state->dpll_hw_state));
7938
70e8aa21
ACO
7939 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7940 if (intel_panel_use_ssc(dev_priv)) {
7941 refclk = dev_priv->vbt.lvds_ssc_freq;
7942 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7943 }
43565a06 7944
70e8aa21
ACO
7945 limit = &intel_limits_i9xx_lvds;
7946 } else {
7947 limit = &intel_limits_i9xx_sdvo;
81c97f52 7948 }
79e53945 7949
70e8aa21
ACO
7950 if (!crtc_state->clock_set &&
7951 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7952 refclk, NULL, &crtc_state->dpll)) {
7953 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7954 return -EINVAL;
f47709a9 7955 }
7026d4ac 7956
81c97f52 7957 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7958
c8f7a0db 7959 return 0;
f564048e
EA
7960}
7961
65b3d6a9
ACO
7962static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7963 struct intel_crtc_state *crtc_state)
7964{
7965 int refclk = 100000;
7966 const intel_limit_t *limit = &intel_limits_chv;
7967
7968 memset(&crtc_state->dpll_hw_state, 0,
7969 sizeof(crtc_state->dpll_hw_state));
7970
65b3d6a9
ACO
7971 if (!crtc_state->clock_set &&
7972 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7973 refclk, NULL, &crtc_state->dpll)) {
7974 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7975 return -EINVAL;
7976 }
7977
7978 chv_compute_dpll(crtc, crtc_state);
7979
7980 return 0;
7981}
7982
7983static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7984 struct intel_crtc_state *crtc_state)
7985{
7986 int refclk = 100000;
7987 const intel_limit_t *limit = &intel_limits_vlv;
7988
7989 memset(&crtc_state->dpll_hw_state, 0,
7990 sizeof(crtc_state->dpll_hw_state));
7991
65b3d6a9
ACO
7992 if (!crtc_state->clock_set &&
7993 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7994 refclk, NULL, &crtc_state->dpll)) {
7995 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7996 return -EINVAL;
7997 }
7998
7999 vlv_compute_dpll(crtc, crtc_state);
8000
8001 return 0;
8002}
8003
2fa2fe9a 8004static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8005 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8006{
8007 struct drm_device *dev = crtc->base.dev;
8008 struct drm_i915_private *dev_priv = dev->dev_private;
8009 uint32_t tmp;
8010
dc9e7dec
VS
8011 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8012 return;
8013
2fa2fe9a 8014 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8015 if (!(tmp & PFIT_ENABLE))
8016 return;
2fa2fe9a 8017
06922821 8018 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8019 if (INTEL_INFO(dev)->gen < 4) {
8020 if (crtc->pipe != PIPE_B)
8021 return;
2fa2fe9a
DV
8022 } else {
8023 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8024 return;
8025 }
8026
06922821 8027 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8028 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8029 if (INTEL_INFO(dev)->gen < 5)
8030 pipe_config->gmch_pfit.lvds_border_bits =
8031 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8032}
8033
acbec814 8034static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8035 struct intel_crtc_state *pipe_config)
acbec814
JB
8036{
8037 struct drm_device *dev = crtc->base.dev;
8038 struct drm_i915_private *dev_priv = dev->dev_private;
8039 int pipe = pipe_config->cpu_transcoder;
8040 intel_clock_t clock;
8041 u32 mdiv;
662c6ecb 8042 int refclk = 100000;
acbec814 8043
b521973b
VS
8044 /* In case of DSI, DPLL will not be used */
8045 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8046 return;
8047
a580516d 8048 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8049 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8050 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8051
8052 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8053 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8054 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8055 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8056 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8057
dccbea3b 8058 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8059}
8060
5724dbd1
DL
8061static void
8062i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8063 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8064{
8065 struct drm_device *dev = crtc->base.dev;
8066 struct drm_i915_private *dev_priv = dev->dev_private;
8067 u32 val, base, offset;
8068 int pipe = crtc->pipe, plane = crtc->plane;
8069 int fourcc, pixel_format;
6761dd31 8070 unsigned int aligned_height;
b113d5ee 8071 struct drm_framebuffer *fb;
1b842c89 8072 struct intel_framebuffer *intel_fb;
1ad292b5 8073
42a7b088
DL
8074 val = I915_READ(DSPCNTR(plane));
8075 if (!(val & DISPLAY_PLANE_ENABLE))
8076 return;
8077
d9806c9f 8078 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8079 if (!intel_fb) {
1ad292b5
JB
8080 DRM_DEBUG_KMS("failed to alloc fb\n");
8081 return;
8082 }
8083
1b842c89
DL
8084 fb = &intel_fb->base;
8085
18c5247e
DV
8086 if (INTEL_INFO(dev)->gen >= 4) {
8087 if (val & DISPPLANE_TILED) {
49af449b 8088 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8089 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8090 }
8091 }
1ad292b5
JB
8092
8093 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8094 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8095 fb->pixel_format = fourcc;
8096 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8097
8098 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8099 if (plane_config->tiling)
1ad292b5
JB
8100 offset = I915_READ(DSPTILEOFF(plane));
8101 else
8102 offset = I915_READ(DSPLINOFF(plane));
8103 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8104 } else {
8105 base = I915_READ(DSPADDR(plane));
8106 }
8107 plane_config->base = base;
8108
8109 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8110 fb->width = ((val >> 16) & 0xfff) + 1;
8111 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8112
8113 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8114 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8115
b113d5ee 8116 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8117 fb->pixel_format,
8118 fb->modifier[0]);
1ad292b5 8119
f37b5c2b 8120 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8121
2844a921
DL
8122 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8123 pipe_name(pipe), plane, fb->width, fb->height,
8124 fb->bits_per_pixel, base, fb->pitches[0],
8125 plane_config->size);
1ad292b5 8126
2d14030b 8127 plane_config->fb = intel_fb;
1ad292b5
JB
8128}
8129
70b23a98 8130static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8131 struct intel_crtc_state *pipe_config)
70b23a98
VS
8132{
8133 struct drm_device *dev = crtc->base.dev;
8134 struct drm_i915_private *dev_priv = dev->dev_private;
8135 int pipe = pipe_config->cpu_transcoder;
8136 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8137 intel_clock_t clock;
0d7b6b11 8138 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8139 int refclk = 100000;
8140
b521973b
VS
8141 /* In case of DSI, DPLL will not be used */
8142 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8143 return;
8144
a580516d 8145 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8146 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8147 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8148 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8149 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8150 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8151 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8152
8153 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8154 clock.m2 = (pll_dw0 & 0xff) << 22;
8155 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8156 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8157 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8158 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8159 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8160
dccbea3b 8161 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8162}
8163
0e8ffe1b 8164static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8165 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8166{
8167 struct drm_device *dev = crtc->base.dev;
8168 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8169 enum intel_display_power_domain power_domain;
0e8ffe1b 8170 uint32_t tmp;
1729050e 8171 bool ret;
0e8ffe1b 8172
1729050e
ID
8173 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8174 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8175 return false;
8176
e143a21c 8177 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8178 pipe_config->shared_dpll = NULL;
eccb140b 8179
1729050e
ID
8180 ret = false;
8181
0e8ffe1b
DV
8182 tmp = I915_READ(PIPECONF(crtc->pipe));
8183 if (!(tmp & PIPECONF_ENABLE))
1729050e 8184 goto out;
0e8ffe1b 8185
666a4537 8186 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8187 switch (tmp & PIPECONF_BPC_MASK) {
8188 case PIPECONF_6BPC:
8189 pipe_config->pipe_bpp = 18;
8190 break;
8191 case PIPECONF_8BPC:
8192 pipe_config->pipe_bpp = 24;
8193 break;
8194 case PIPECONF_10BPC:
8195 pipe_config->pipe_bpp = 30;
8196 break;
8197 default:
8198 break;
8199 }
8200 }
8201
666a4537
WB
8202 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8203 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8204 pipe_config->limited_color_range = true;
8205
282740f7
VS
8206 if (INTEL_INFO(dev)->gen < 4)
8207 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8208
1bd1bd80 8209 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8210 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8211
2fa2fe9a
DV
8212 i9xx_get_pfit_config(crtc, pipe_config);
8213
6c49f241 8214 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8215 /* No way to read it out on pipes B and C */
8216 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8217 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8218 else
8219 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8220 pipe_config->pixel_multiplier =
8221 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8222 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8223 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8224 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8225 tmp = I915_READ(DPLL(crtc->pipe));
8226 pipe_config->pixel_multiplier =
8227 ((tmp & SDVO_MULTIPLIER_MASK)
8228 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8229 } else {
8230 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8231 * port and will be fixed up in the encoder->get_config
8232 * function. */
8233 pipe_config->pixel_multiplier = 1;
8234 }
8bcc2795 8235 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8236 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8237 /*
8238 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8239 * on 830. Filter it out here so that we don't
8240 * report errors due to that.
8241 */
8242 if (IS_I830(dev))
8243 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8244
8bcc2795
DV
8245 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8246 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8247 } else {
8248 /* Mask out read-only status bits. */
8249 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8250 DPLL_PORTC_READY_MASK |
8251 DPLL_PORTB_READY_MASK);
8bcc2795 8252 }
6c49f241 8253
70b23a98
VS
8254 if (IS_CHERRYVIEW(dev))
8255 chv_crtc_clock_get(crtc, pipe_config);
8256 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8257 vlv_crtc_clock_get(crtc, pipe_config);
8258 else
8259 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8260
0f64614d
VS
8261 /*
8262 * Normally the dotclock is filled in by the encoder .get_config()
8263 * but in case the pipe is enabled w/o any ports we need a sane
8264 * default.
8265 */
8266 pipe_config->base.adjusted_mode.crtc_clock =
8267 pipe_config->port_clock / pipe_config->pixel_multiplier;
8268
1729050e
ID
8269 ret = true;
8270
8271out:
8272 intel_display_power_put(dev_priv, power_domain);
8273
8274 return ret;
0e8ffe1b
DV
8275}
8276
dde86e2d 8277static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8278{
8279 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8280 struct intel_encoder *encoder;
74cfd7ac 8281 u32 val, final;
13d83a67 8282 bool has_lvds = false;
199e5d79 8283 bool has_cpu_edp = false;
199e5d79 8284 bool has_panel = false;
99eb6a01
KP
8285 bool has_ck505 = false;
8286 bool can_ssc = false;
13d83a67
JB
8287
8288 /* We need to take the global config into account */
b2784e15 8289 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8290 switch (encoder->type) {
8291 case INTEL_OUTPUT_LVDS:
8292 has_panel = true;
8293 has_lvds = true;
8294 break;
8295 case INTEL_OUTPUT_EDP:
8296 has_panel = true;
2de6905f 8297 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8298 has_cpu_edp = true;
8299 break;
6847d71b
PZ
8300 default:
8301 break;
13d83a67
JB
8302 }
8303 }
8304
99eb6a01 8305 if (HAS_PCH_IBX(dev)) {
41aa3448 8306 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8307 can_ssc = has_ck505;
8308 } else {
8309 has_ck505 = false;
8310 can_ssc = true;
8311 }
8312
2de6905f
ID
8313 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8314 has_panel, has_lvds, has_ck505);
13d83a67
JB
8315
8316 /* Ironlake: try to setup display ref clock before DPLL
8317 * enabling. This is only under driver's control after
8318 * PCH B stepping, previous chipset stepping should be
8319 * ignoring this setting.
8320 */
74cfd7ac
CW
8321 val = I915_READ(PCH_DREF_CONTROL);
8322
8323 /* As we must carefully and slowly disable/enable each source in turn,
8324 * compute the final state we want first and check if we need to
8325 * make any changes at all.
8326 */
8327 final = val;
8328 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8329 if (has_ck505)
8330 final |= DREF_NONSPREAD_CK505_ENABLE;
8331 else
8332 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8333
8334 final &= ~DREF_SSC_SOURCE_MASK;
8335 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8336 final &= ~DREF_SSC1_ENABLE;
8337
8338 if (has_panel) {
8339 final |= DREF_SSC_SOURCE_ENABLE;
8340
8341 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8342 final |= DREF_SSC1_ENABLE;
8343
8344 if (has_cpu_edp) {
8345 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8346 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8347 else
8348 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8349 } else
8350 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8351 } else {
8352 final |= DREF_SSC_SOURCE_DISABLE;
8353 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8354 }
8355
8356 if (final == val)
8357 return;
8358
13d83a67 8359 /* Always enable nonspread source */
74cfd7ac 8360 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8361
99eb6a01 8362 if (has_ck505)
74cfd7ac 8363 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8364 else
74cfd7ac 8365 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8366
199e5d79 8367 if (has_panel) {
74cfd7ac
CW
8368 val &= ~DREF_SSC_SOURCE_MASK;
8369 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8370
199e5d79 8371 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8372 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8373 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8374 val |= DREF_SSC1_ENABLE;
e77166b5 8375 } else
74cfd7ac 8376 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8377
8378 /* Get SSC going before enabling the outputs */
74cfd7ac 8379 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8380 POSTING_READ(PCH_DREF_CONTROL);
8381 udelay(200);
8382
74cfd7ac 8383 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8384
8385 /* Enable CPU source on CPU attached eDP */
199e5d79 8386 if (has_cpu_edp) {
99eb6a01 8387 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8388 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8389 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8390 } else
74cfd7ac 8391 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8392 } else
74cfd7ac 8393 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8394
74cfd7ac 8395 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8396 POSTING_READ(PCH_DREF_CONTROL);
8397 udelay(200);
8398 } else {
8399 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8400
74cfd7ac 8401 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8402
8403 /* Turn off CPU output */
74cfd7ac 8404 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8405
74cfd7ac 8406 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8407 POSTING_READ(PCH_DREF_CONTROL);
8408 udelay(200);
8409
8410 /* Turn off the SSC source */
74cfd7ac
CW
8411 val &= ~DREF_SSC_SOURCE_MASK;
8412 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8413
8414 /* Turn off SSC1 */
74cfd7ac 8415 val &= ~DREF_SSC1_ENABLE;
199e5d79 8416
74cfd7ac 8417 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8418 POSTING_READ(PCH_DREF_CONTROL);
8419 udelay(200);
8420 }
74cfd7ac
CW
8421
8422 BUG_ON(val != final);
13d83a67
JB
8423}
8424
f31f2d55 8425static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8426{
f31f2d55 8427 uint32_t tmp;
dde86e2d 8428
0ff066a9
PZ
8429 tmp = I915_READ(SOUTH_CHICKEN2);
8430 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8431 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8432
0ff066a9
PZ
8433 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8434 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8435 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8436
0ff066a9
PZ
8437 tmp = I915_READ(SOUTH_CHICKEN2);
8438 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8439 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8440
0ff066a9
PZ
8441 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8442 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8443 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8444}
8445
8446/* WaMPhyProgramming:hsw */
8447static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8448{
8449 uint32_t tmp;
dde86e2d
PZ
8450
8451 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8452 tmp &= ~(0xFF << 24);
8453 tmp |= (0x12 << 24);
8454 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8455
dde86e2d
PZ
8456 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8457 tmp |= (1 << 11);
8458 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8459
8460 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8461 tmp |= (1 << 11);
8462 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8463
dde86e2d
PZ
8464 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8465 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8466 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8467
8468 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8469 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8470 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8471
0ff066a9
PZ
8472 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8473 tmp &= ~(7 << 13);
8474 tmp |= (5 << 13);
8475 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8476
0ff066a9
PZ
8477 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8478 tmp &= ~(7 << 13);
8479 tmp |= (5 << 13);
8480 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8481
8482 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8483 tmp &= ~0xFF;
8484 tmp |= 0x1C;
8485 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8486
8487 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8488 tmp &= ~0xFF;
8489 tmp |= 0x1C;
8490 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8491
8492 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8493 tmp &= ~(0xFF << 16);
8494 tmp |= (0x1C << 16);
8495 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8496
8497 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8498 tmp &= ~(0xFF << 16);
8499 tmp |= (0x1C << 16);
8500 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8501
0ff066a9
PZ
8502 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8503 tmp |= (1 << 27);
8504 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8505
0ff066a9
PZ
8506 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8507 tmp |= (1 << 27);
8508 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8509
0ff066a9
PZ
8510 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8511 tmp &= ~(0xF << 28);
8512 tmp |= (4 << 28);
8513 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8514
0ff066a9
PZ
8515 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8516 tmp &= ~(0xF << 28);
8517 tmp |= (4 << 28);
8518 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8519}
8520
2fa86a1f
PZ
8521/* Implements 3 different sequences from BSpec chapter "Display iCLK
8522 * Programming" based on the parameters passed:
8523 * - Sequence to enable CLKOUT_DP
8524 * - Sequence to enable CLKOUT_DP without spread
8525 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8526 */
8527static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8528 bool with_fdi)
f31f2d55
PZ
8529{
8530 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8531 uint32_t reg, tmp;
8532
8533 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8534 with_spread = true;
c2699524 8535 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8536 with_fdi = false;
f31f2d55 8537
a580516d 8538 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8539
8540 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8541 tmp &= ~SBI_SSCCTL_DISABLE;
8542 tmp |= SBI_SSCCTL_PATHALT;
8543 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8544
8545 udelay(24);
8546
2fa86a1f
PZ
8547 if (with_spread) {
8548 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8549 tmp &= ~SBI_SSCCTL_PATHALT;
8550 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8551
2fa86a1f
PZ
8552 if (with_fdi) {
8553 lpt_reset_fdi_mphy(dev_priv);
8554 lpt_program_fdi_mphy(dev_priv);
8555 }
8556 }
dde86e2d 8557
c2699524 8558 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8559 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8560 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8561 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8562
a580516d 8563 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8564}
8565
47701c3b
PZ
8566/* Sequence to disable CLKOUT_DP */
8567static void lpt_disable_clkout_dp(struct drm_device *dev)
8568{
8569 struct drm_i915_private *dev_priv = dev->dev_private;
8570 uint32_t reg, tmp;
8571
a580516d 8572 mutex_lock(&dev_priv->sb_lock);
47701c3b 8573
c2699524 8574 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8575 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8576 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8577 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8578
8579 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8580 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8581 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8582 tmp |= SBI_SSCCTL_PATHALT;
8583 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8584 udelay(32);
8585 }
8586 tmp |= SBI_SSCCTL_DISABLE;
8587 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8588 }
8589
a580516d 8590 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8591}
8592
f7be2c21
VS
8593#define BEND_IDX(steps) ((50 + (steps)) / 5)
8594
8595static const uint16_t sscdivintphase[] = {
8596 [BEND_IDX( 50)] = 0x3B23,
8597 [BEND_IDX( 45)] = 0x3B23,
8598 [BEND_IDX( 40)] = 0x3C23,
8599 [BEND_IDX( 35)] = 0x3C23,
8600 [BEND_IDX( 30)] = 0x3D23,
8601 [BEND_IDX( 25)] = 0x3D23,
8602 [BEND_IDX( 20)] = 0x3E23,
8603 [BEND_IDX( 15)] = 0x3E23,
8604 [BEND_IDX( 10)] = 0x3F23,
8605 [BEND_IDX( 5)] = 0x3F23,
8606 [BEND_IDX( 0)] = 0x0025,
8607 [BEND_IDX( -5)] = 0x0025,
8608 [BEND_IDX(-10)] = 0x0125,
8609 [BEND_IDX(-15)] = 0x0125,
8610 [BEND_IDX(-20)] = 0x0225,
8611 [BEND_IDX(-25)] = 0x0225,
8612 [BEND_IDX(-30)] = 0x0325,
8613 [BEND_IDX(-35)] = 0x0325,
8614 [BEND_IDX(-40)] = 0x0425,
8615 [BEND_IDX(-45)] = 0x0425,
8616 [BEND_IDX(-50)] = 0x0525,
8617};
8618
8619/*
8620 * Bend CLKOUT_DP
8621 * steps -50 to 50 inclusive, in steps of 5
8622 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8623 * change in clock period = -(steps / 10) * 5.787 ps
8624 */
8625static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8626{
8627 uint32_t tmp;
8628 int idx = BEND_IDX(steps);
8629
8630 if (WARN_ON(steps % 5 != 0))
8631 return;
8632
8633 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8634 return;
8635
8636 mutex_lock(&dev_priv->sb_lock);
8637
8638 if (steps % 10 != 0)
8639 tmp = 0xAAAAAAAB;
8640 else
8641 tmp = 0x00000000;
8642 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8643
8644 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8645 tmp &= 0xffff0000;
8646 tmp |= sscdivintphase[idx];
8647 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8648
8649 mutex_unlock(&dev_priv->sb_lock);
8650}
8651
8652#undef BEND_IDX
8653
bf8fa3d3
PZ
8654static void lpt_init_pch_refclk(struct drm_device *dev)
8655{
bf8fa3d3
PZ
8656 struct intel_encoder *encoder;
8657 bool has_vga = false;
8658
b2784e15 8659 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8660 switch (encoder->type) {
8661 case INTEL_OUTPUT_ANALOG:
8662 has_vga = true;
8663 break;
6847d71b
PZ
8664 default:
8665 break;
bf8fa3d3
PZ
8666 }
8667 }
8668
f7be2c21
VS
8669 if (has_vga) {
8670 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8671 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8672 } else {
47701c3b 8673 lpt_disable_clkout_dp(dev);
f7be2c21 8674 }
bf8fa3d3
PZ
8675}
8676
dde86e2d
PZ
8677/*
8678 * Initialize reference clocks when the driver loads
8679 */
8680void intel_init_pch_refclk(struct drm_device *dev)
8681{
8682 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8683 ironlake_init_pch_refclk(dev);
8684 else if (HAS_PCH_LPT(dev))
8685 lpt_init_pch_refclk(dev);
8686}
8687
6ff93609 8688static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8689{
c8203565 8690 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8692 int pipe = intel_crtc->pipe;
c8203565
PZ
8693 uint32_t val;
8694
78114071 8695 val = 0;
c8203565 8696
6e3c9717 8697 switch (intel_crtc->config->pipe_bpp) {
c8203565 8698 case 18:
dfd07d72 8699 val |= PIPECONF_6BPC;
c8203565
PZ
8700 break;
8701 case 24:
dfd07d72 8702 val |= PIPECONF_8BPC;
c8203565
PZ
8703 break;
8704 case 30:
dfd07d72 8705 val |= PIPECONF_10BPC;
c8203565
PZ
8706 break;
8707 case 36:
dfd07d72 8708 val |= PIPECONF_12BPC;
c8203565
PZ
8709 break;
8710 default:
cc769b62
PZ
8711 /* Case prevented by intel_choose_pipe_bpp_dither. */
8712 BUG();
c8203565
PZ
8713 }
8714
6e3c9717 8715 if (intel_crtc->config->dither)
c8203565
PZ
8716 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8717
6e3c9717 8718 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8719 val |= PIPECONF_INTERLACED_ILK;
8720 else
8721 val |= PIPECONF_PROGRESSIVE;
8722
6e3c9717 8723 if (intel_crtc->config->limited_color_range)
3685a8f3 8724 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8725
c8203565
PZ
8726 I915_WRITE(PIPECONF(pipe), val);
8727 POSTING_READ(PIPECONF(pipe));
8728}
8729
6ff93609 8730static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8731{
391bf048 8732 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8734 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8735 u32 val = 0;
ee2b0b38 8736
391bf048 8737 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8738 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8739
6e3c9717 8740 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8741 val |= PIPECONF_INTERLACED_ILK;
8742 else
8743 val |= PIPECONF_PROGRESSIVE;
8744
702e7a56
PZ
8745 I915_WRITE(PIPECONF(cpu_transcoder), val);
8746 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8747}
8748
391bf048
JN
8749static void haswell_set_pipemisc(struct drm_crtc *crtc)
8750{
8751 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8753
391bf048
JN
8754 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8755 u32 val = 0;
756f85cf 8756
6e3c9717 8757 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8758 case 18:
8759 val |= PIPEMISC_DITHER_6_BPC;
8760 break;
8761 case 24:
8762 val |= PIPEMISC_DITHER_8_BPC;
8763 break;
8764 case 30:
8765 val |= PIPEMISC_DITHER_10_BPC;
8766 break;
8767 case 36:
8768 val |= PIPEMISC_DITHER_12_BPC;
8769 break;
8770 default:
8771 /* Case prevented by pipe_config_set_bpp. */
8772 BUG();
8773 }
8774
6e3c9717 8775 if (intel_crtc->config->dither)
756f85cf
PZ
8776 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8777
391bf048 8778 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8779 }
ee2b0b38
PZ
8780}
8781
d4b1931c
PZ
8782int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8783{
8784 /*
8785 * Account for spread spectrum to avoid
8786 * oversubscribing the link. Max center spread
8787 * is 2.5%; use 5% for safety's sake.
8788 */
8789 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8790 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8791}
8792
7429e9d4 8793static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8794{
7429e9d4 8795 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8796}
8797
b75ca6f6
ACO
8798static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8799 struct intel_crtc_state *crtc_state,
8800 intel_clock_t *reduced_clock)
79e53945 8801{
de13a2e3 8802 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8803 struct drm_device *dev = crtc->dev;
8804 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8805 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8806 struct drm_connector *connector;
55bb9992
ACO
8807 struct drm_connector_state *connector_state;
8808 struct intel_encoder *encoder;
b75ca6f6 8809 u32 dpll, fp, fp2;
ceb41007 8810 int factor, i;
09ede541 8811 bool is_lvds = false, is_sdvo = false;
79e53945 8812
da3ced29 8813 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8814 if (connector_state->crtc != crtc_state->base.crtc)
8815 continue;
8816
8817 encoder = to_intel_encoder(connector_state->best_encoder);
8818
8819 switch (encoder->type) {
79e53945
JB
8820 case INTEL_OUTPUT_LVDS:
8821 is_lvds = true;
8822 break;
8823 case INTEL_OUTPUT_SDVO:
7d57382e 8824 case INTEL_OUTPUT_HDMI:
79e53945 8825 is_sdvo = true;
79e53945 8826 break;
6847d71b
PZ
8827 default:
8828 break;
79e53945
JB
8829 }
8830 }
79e53945 8831
c1858123 8832 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8833 factor = 21;
8834 if (is_lvds) {
8835 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8836 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8837 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8838 factor = 25;
190f68c5 8839 } else if (crtc_state->sdvo_tv_clock)
8febb297 8840 factor = 20;
c1858123 8841
b75ca6f6
ACO
8842 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8843
190f68c5 8844 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8845 fp |= FP_CB_TUNE;
8846
8847 if (reduced_clock) {
8848 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8849
b75ca6f6
ACO
8850 if (reduced_clock->m < factor * reduced_clock->n)
8851 fp2 |= FP_CB_TUNE;
8852 } else {
8853 fp2 = fp;
8854 }
9a7c7890 8855
5eddb70b 8856 dpll = 0;
2c07245f 8857
a07d6787
EA
8858 if (is_lvds)
8859 dpll |= DPLLB_MODE_LVDS;
8860 else
8861 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8862
190f68c5 8863 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8864 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8865
8866 if (is_sdvo)
4a33e48d 8867 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8868 if (crtc_state->has_dp_encoder)
4a33e48d 8869 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8870
a07d6787 8871 /* compute bitmask from p1 value */
190f68c5 8872 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8873 /* also FPA1 */
190f68c5 8874 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8875
190f68c5 8876 switch (crtc_state->dpll.p2) {
a07d6787
EA
8877 case 5:
8878 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8879 break;
8880 case 7:
8881 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8882 break;
8883 case 10:
8884 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8885 break;
8886 case 14:
8887 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8888 break;
79e53945
JB
8889 }
8890
ceb41007 8891 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8892 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8893 else
8894 dpll |= PLL_REF_INPUT_DREFCLK;
8895
b75ca6f6
ACO
8896 dpll |= DPLL_VCO_ENABLE;
8897
8898 crtc_state->dpll_hw_state.dpll = dpll;
8899 crtc_state->dpll_hw_state.fp0 = fp;
8900 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8901}
8902
190f68c5
ACO
8903static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8904 struct intel_crtc_state *crtc_state)
de13a2e3 8905{
997c030c
ACO
8906 struct drm_device *dev = crtc->base.dev;
8907 struct drm_i915_private *dev_priv = dev->dev_private;
364ee29d 8908 intel_clock_t reduced_clock;
7ed9f894 8909 bool has_reduced_clock = false;
e2b78267 8910 struct intel_shared_dpll *pll;
997c030c
ACO
8911 const intel_limit_t *limit;
8912 int refclk = 120000;
de13a2e3 8913
dd3cd74a
ACO
8914 memset(&crtc_state->dpll_hw_state, 0,
8915 sizeof(crtc_state->dpll_hw_state));
8916
ded220e2
ACO
8917 crtc->lowfreq_avail = false;
8918
8919 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8920 if (!crtc_state->has_pch_encoder)
8921 return 0;
79e53945 8922
997c030c
ACO
8923 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8924 if (intel_panel_use_ssc(dev_priv)) {
8925 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8926 dev_priv->vbt.lvds_ssc_freq);
8927 refclk = dev_priv->vbt.lvds_ssc_freq;
8928 }
8929
8930 if (intel_is_dual_link_lvds(dev)) {
8931 if (refclk == 100000)
8932 limit = &intel_limits_ironlake_dual_lvds_100m;
8933 else
8934 limit = &intel_limits_ironlake_dual_lvds;
8935 } else {
8936 if (refclk == 100000)
8937 limit = &intel_limits_ironlake_single_lvds_100m;
8938 else
8939 limit = &intel_limits_ironlake_single_lvds;
8940 }
8941 } else {
8942 limit = &intel_limits_ironlake_dac;
8943 }
8944
364ee29d 8945 if (!crtc_state->clock_set &&
997c030c
ACO
8946 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8947 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8948 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8949 return -EINVAL;
f47709a9 8950 }
79e53945 8951
b75ca6f6
ACO
8952 ironlake_compute_dpll(crtc, crtc_state,
8953 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 8954
ded220e2
ACO
8955 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8956 if (pll == NULL) {
8957 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8958 pipe_name(crtc->pipe));
8959 return -EINVAL;
3fb37703 8960 }
79e53945 8961
ded220e2
ACO
8962 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8963 has_reduced_clock)
c7653199 8964 crtc->lowfreq_avail = true;
e2b78267 8965
c8f7a0db 8966 return 0;
79e53945
JB
8967}
8968
eb14cb74
VS
8969static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8970 struct intel_link_m_n *m_n)
8971{
8972 struct drm_device *dev = crtc->base.dev;
8973 struct drm_i915_private *dev_priv = dev->dev_private;
8974 enum pipe pipe = crtc->pipe;
8975
8976 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8977 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8978 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8979 & ~TU_SIZE_MASK;
8980 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8981 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8982 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8983}
8984
8985static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8986 enum transcoder transcoder,
b95af8be
VK
8987 struct intel_link_m_n *m_n,
8988 struct intel_link_m_n *m2_n2)
72419203
DV
8989{
8990 struct drm_device *dev = crtc->base.dev;
8991 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8992 enum pipe pipe = crtc->pipe;
72419203 8993
eb14cb74
VS
8994 if (INTEL_INFO(dev)->gen >= 5) {
8995 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8996 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8997 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8998 & ~TU_SIZE_MASK;
8999 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9000 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9001 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9002 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9003 * gen < 8) and if DRRS is supported (to make sure the
9004 * registers are not unnecessarily read).
9005 */
9006 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9007 crtc->config->has_drrs) {
b95af8be
VK
9008 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9009 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9010 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9011 & ~TU_SIZE_MASK;
9012 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9013 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9014 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9015 }
eb14cb74
VS
9016 } else {
9017 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9018 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9019 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9020 & ~TU_SIZE_MASK;
9021 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9022 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9023 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9024 }
9025}
9026
9027void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9028 struct intel_crtc_state *pipe_config)
eb14cb74 9029{
681a8504 9030 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9031 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9032 else
9033 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9034 &pipe_config->dp_m_n,
9035 &pipe_config->dp_m2_n2);
eb14cb74 9036}
72419203 9037
eb14cb74 9038static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9039 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9040{
9041 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9042 &pipe_config->fdi_m_n, NULL);
72419203
DV
9043}
9044
bd2e244f 9045static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9046 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9047{
9048 struct drm_device *dev = crtc->base.dev;
9049 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9050 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9051 uint32_t ps_ctrl = 0;
9052 int id = -1;
9053 int i;
bd2e244f 9054
a1b2278e
CK
9055 /* find scaler attached to this pipe */
9056 for (i = 0; i < crtc->num_scalers; i++) {
9057 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9058 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9059 id = i;
9060 pipe_config->pch_pfit.enabled = true;
9061 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9062 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9063 break;
9064 }
9065 }
bd2e244f 9066
a1b2278e
CK
9067 scaler_state->scaler_id = id;
9068 if (id >= 0) {
9069 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9070 } else {
9071 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9072 }
9073}
9074
5724dbd1
DL
9075static void
9076skylake_get_initial_plane_config(struct intel_crtc *crtc,
9077 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9078{
9079 struct drm_device *dev = crtc->base.dev;
9080 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9081 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9082 int pipe = crtc->pipe;
9083 int fourcc, pixel_format;
6761dd31 9084 unsigned int aligned_height;
bc8d7dff 9085 struct drm_framebuffer *fb;
1b842c89 9086 struct intel_framebuffer *intel_fb;
bc8d7dff 9087
d9806c9f 9088 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9089 if (!intel_fb) {
bc8d7dff
DL
9090 DRM_DEBUG_KMS("failed to alloc fb\n");
9091 return;
9092 }
9093
1b842c89
DL
9094 fb = &intel_fb->base;
9095
bc8d7dff 9096 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9097 if (!(val & PLANE_CTL_ENABLE))
9098 goto error;
9099
bc8d7dff
DL
9100 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9101 fourcc = skl_format_to_fourcc(pixel_format,
9102 val & PLANE_CTL_ORDER_RGBX,
9103 val & PLANE_CTL_ALPHA_MASK);
9104 fb->pixel_format = fourcc;
9105 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9106
40f46283
DL
9107 tiling = val & PLANE_CTL_TILED_MASK;
9108 switch (tiling) {
9109 case PLANE_CTL_TILED_LINEAR:
9110 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9111 break;
9112 case PLANE_CTL_TILED_X:
9113 plane_config->tiling = I915_TILING_X;
9114 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9115 break;
9116 case PLANE_CTL_TILED_Y:
9117 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9118 break;
9119 case PLANE_CTL_TILED_YF:
9120 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9121 break;
9122 default:
9123 MISSING_CASE(tiling);
9124 goto error;
9125 }
9126
bc8d7dff
DL
9127 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9128 plane_config->base = base;
9129
9130 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9131
9132 val = I915_READ(PLANE_SIZE(pipe, 0));
9133 fb->height = ((val >> 16) & 0xfff) + 1;
9134 fb->width = ((val >> 0) & 0x1fff) + 1;
9135
9136 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9137 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9138 fb->pixel_format);
bc8d7dff
DL
9139 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9140
9141 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9142 fb->pixel_format,
9143 fb->modifier[0]);
bc8d7dff 9144
f37b5c2b 9145 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9146
9147 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9148 pipe_name(pipe), fb->width, fb->height,
9149 fb->bits_per_pixel, base, fb->pitches[0],
9150 plane_config->size);
9151
2d14030b 9152 plane_config->fb = intel_fb;
bc8d7dff
DL
9153 return;
9154
9155error:
9156 kfree(fb);
9157}
9158
2fa2fe9a 9159static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9160 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9161{
9162 struct drm_device *dev = crtc->base.dev;
9163 struct drm_i915_private *dev_priv = dev->dev_private;
9164 uint32_t tmp;
9165
9166 tmp = I915_READ(PF_CTL(crtc->pipe));
9167
9168 if (tmp & PF_ENABLE) {
fd4daa9c 9169 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9170 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9171 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9172
9173 /* We currently do not free assignements of panel fitters on
9174 * ivb/hsw (since we don't use the higher upscaling modes which
9175 * differentiates them) so just WARN about this case for now. */
9176 if (IS_GEN7(dev)) {
9177 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9178 PF_PIPE_SEL_IVB(crtc->pipe));
9179 }
2fa2fe9a 9180 }
79e53945
JB
9181}
9182
5724dbd1
DL
9183static void
9184ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9185 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9186{
9187 struct drm_device *dev = crtc->base.dev;
9188 struct drm_i915_private *dev_priv = dev->dev_private;
9189 u32 val, base, offset;
aeee5a49 9190 int pipe = crtc->pipe;
4c6baa59 9191 int fourcc, pixel_format;
6761dd31 9192 unsigned int aligned_height;
b113d5ee 9193 struct drm_framebuffer *fb;
1b842c89 9194 struct intel_framebuffer *intel_fb;
4c6baa59 9195
42a7b088
DL
9196 val = I915_READ(DSPCNTR(pipe));
9197 if (!(val & DISPLAY_PLANE_ENABLE))
9198 return;
9199
d9806c9f 9200 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9201 if (!intel_fb) {
4c6baa59
JB
9202 DRM_DEBUG_KMS("failed to alloc fb\n");
9203 return;
9204 }
9205
1b842c89
DL
9206 fb = &intel_fb->base;
9207
18c5247e
DV
9208 if (INTEL_INFO(dev)->gen >= 4) {
9209 if (val & DISPPLANE_TILED) {
49af449b 9210 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9211 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9212 }
9213 }
4c6baa59
JB
9214
9215 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9216 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9217 fb->pixel_format = fourcc;
9218 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9219
aeee5a49 9220 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9221 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9222 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9223 } else {
49af449b 9224 if (plane_config->tiling)
aeee5a49 9225 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9226 else
aeee5a49 9227 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9228 }
9229 plane_config->base = base;
9230
9231 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9232 fb->width = ((val >> 16) & 0xfff) + 1;
9233 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9234
9235 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9236 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9237
b113d5ee 9238 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9239 fb->pixel_format,
9240 fb->modifier[0]);
4c6baa59 9241
f37b5c2b 9242 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9243
2844a921
DL
9244 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9245 pipe_name(pipe), fb->width, fb->height,
9246 fb->bits_per_pixel, base, fb->pitches[0],
9247 plane_config->size);
b113d5ee 9248
2d14030b 9249 plane_config->fb = intel_fb;
4c6baa59
JB
9250}
9251
0e8ffe1b 9252static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9253 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9254{
9255 struct drm_device *dev = crtc->base.dev;
9256 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9257 enum intel_display_power_domain power_domain;
0e8ffe1b 9258 uint32_t tmp;
1729050e 9259 bool ret;
0e8ffe1b 9260
1729050e
ID
9261 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9262 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9263 return false;
9264
e143a21c 9265 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9266 pipe_config->shared_dpll = NULL;
eccb140b 9267
1729050e 9268 ret = false;
0e8ffe1b
DV
9269 tmp = I915_READ(PIPECONF(crtc->pipe));
9270 if (!(tmp & PIPECONF_ENABLE))
1729050e 9271 goto out;
0e8ffe1b 9272
42571aef
VS
9273 switch (tmp & PIPECONF_BPC_MASK) {
9274 case PIPECONF_6BPC:
9275 pipe_config->pipe_bpp = 18;
9276 break;
9277 case PIPECONF_8BPC:
9278 pipe_config->pipe_bpp = 24;
9279 break;
9280 case PIPECONF_10BPC:
9281 pipe_config->pipe_bpp = 30;
9282 break;
9283 case PIPECONF_12BPC:
9284 pipe_config->pipe_bpp = 36;
9285 break;
9286 default:
9287 break;
9288 }
9289
b5a9fa09
DV
9290 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9291 pipe_config->limited_color_range = true;
9292
ab9412ba 9293 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9294 struct intel_shared_dpll *pll;
8106ddbd 9295 enum intel_dpll_id pll_id;
66e985c0 9296
88adfff1
DV
9297 pipe_config->has_pch_encoder = true;
9298
627eb5a3
DV
9299 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9300 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9301 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9302
9303 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9304
2d1fe073 9305 if (HAS_PCH_IBX(dev_priv)) {
8106ddbd 9306 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9307 } else {
9308 tmp = I915_READ(PCH_DPLL_SEL);
9309 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9310 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9311 else
8106ddbd 9312 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9313 }
66e985c0 9314
8106ddbd
ACO
9315 pipe_config->shared_dpll =
9316 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9317 pll = pipe_config->shared_dpll;
66e985c0 9318
2edd6443
ACO
9319 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9320 &pipe_config->dpll_hw_state));
c93f54cf
DV
9321
9322 tmp = pipe_config->dpll_hw_state.dpll;
9323 pipe_config->pixel_multiplier =
9324 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9325 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9326
9327 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9328 } else {
9329 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9330 }
9331
1bd1bd80 9332 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9333 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9334
2fa2fe9a
DV
9335 ironlake_get_pfit_config(crtc, pipe_config);
9336
1729050e
ID
9337 ret = true;
9338
9339out:
9340 intel_display_power_put(dev_priv, power_domain);
9341
9342 return ret;
0e8ffe1b
DV
9343}
9344
be256dc7
PZ
9345static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9346{
9347 struct drm_device *dev = dev_priv->dev;
be256dc7 9348 struct intel_crtc *crtc;
be256dc7 9349
d3fcc808 9350 for_each_intel_crtc(dev, crtc)
e2c719b7 9351 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9352 pipe_name(crtc->pipe));
9353
e2c719b7
RC
9354 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9355 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9356 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9357 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9358 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9359 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9360 "CPU PWM1 enabled\n");
c5107b87 9361 if (IS_HASWELL(dev))
e2c719b7 9362 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9363 "CPU PWM2 enabled\n");
e2c719b7 9364 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9365 "PCH PWM1 enabled\n");
e2c719b7 9366 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9367 "Utility pin enabled\n");
e2c719b7 9368 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9369
9926ada1
PZ
9370 /*
9371 * In theory we can still leave IRQs enabled, as long as only the HPD
9372 * interrupts remain enabled. We used to check for that, but since it's
9373 * gen-specific and since we only disable LCPLL after we fully disable
9374 * the interrupts, the check below should be enough.
9375 */
e2c719b7 9376 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9377}
9378
9ccd5aeb
PZ
9379static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9380{
9381 struct drm_device *dev = dev_priv->dev;
9382
9383 if (IS_HASWELL(dev))
9384 return I915_READ(D_COMP_HSW);
9385 else
9386 return I915_READ(D_COMP_BDW);
9387}
9388
3c4c9b81
PZ
9389static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9390{
9391 struct drm_device *dev = dev_priv->dev;
9392
9393 if (IS_HASWELL(dev)) {
9394 mutex_lock(&dev_priv->rps.hw_lock);
9395 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9396 val))
f475dadf 9397 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9398 mutex_unlock(&dev_priv->rps.hw_lock);
9399 } else {
9ccd5aeb
PZ
9400 I915_WRITE(D_COMP_BDW, val);
9401 POSTING_READ(D_COMP_BDW);
3c4c9b81 9402 }
be256dc7
PZ
9403}
9404
9405/*
9406 * This function implements pieces of two sequences from BSpec:
9407 * - Sequence for display software to disable LCPLL
9408 * - Sequence for display software to allow package C8+
9409 * The steps implemented here are just the steps that actually touch the LCPLL
9410 * register. Callers should take care of disabling all the display engine
9411 * functions, doing the mode unset, fixing interrupts, etc.
9412 */
6ff58d53
PZ
9413static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9414 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9415{
9416 uint32_t val;
9417
9418 assert_can_disable_lcpll(dev_priv);
9419
9420 val = I915_READ(LCPLL_CTL);
9421
9422 if (switch_to_fclk) {
9423 val |= LCPLL_CD_SOURCE_FCLK;
9424 I915_WRITE(LCPLL_CTL, val);
9425
9426 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9427 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9428 DRM_ERROR("Switching to FCLK failed\n");
9429
9430 val = I915_READ(LCPLL_CTL);
9431 }
9432
9433 val |= LCPLL_PLL_DISABLE;
9434 I915_WRITE(LCPLL_CTL, val);
9435 POSTING_READ(LCPLL_CTL);
9436
9437 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9438 DRM_ERROR("LCPLL still locked\n");
9439
9ccd5aeb 9440 val = hsw_read_dcomp(dev_priv);
be256dc7 9441 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9442 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9443 ndelay(100);
9444
9ccd5aeb
PZ
9445 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9446 1))
be256dc7
PZ
9447 DRM_ERROR("D_COMP RCOMP still in progress\n");
9448
9449 if (allow_power_down) {
9450 val = I915_READ(LCPLL_CTL);
9451 val |= LCPLL_POWER_DOWN_ALLOW;
9452 I915_WRITE(LCPLL_CTL, val);
9453 POSTING_READ(LCPLL_CTL);
9454 }
9455}
9456
9457/*
9458 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9459 * source.
9460 */
6ff58d53 9461static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9462{
9463 uint32_t val;
9464
9465 val = I915_READ(LCPLL_CTL);
9466
9467 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9468 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9469 return;
9470
a8a8bd54
PZ
9471 /*
9472 * Make sure we're not on PC8 state before disabling PC8, otherwise
9473 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9474 */
59bad947 9475 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9476
be256dc7
PZ
9477 if (val & LCPLL_POWER_DOWN_ALLOW) {
9478 val &= ~LCPLL_POWER_DOWN_ALLOW;
9479 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9480 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9481 }
9482
9ccd5aeb 9483 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9484 val |= D_COMP_COMP_FORCE;
9485 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9486 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9487
9488 val = I915_READ(LCPLL_CTL);
9489 val &= ~LCPLL_PLL_DISABLE;
9490 I915_WRITE(LCPLL_CTL, val);
9491
9492 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9493 DRM_ERROR("LCPLL not locked yet\n");
9494
9495 if (val & LCPLL_CD_SOURCE_FCLK) {
9496 val = I915_READ(LCPLL_CTL);
9497 val &= ~LCPLL_CD_SOURCE_FCLK;
9498 I915_WRITE(LCPLL_CTL, val);
9499
9500 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9501 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9502 DRM_ERROR("Switching back to LCPLL failed\n");
9503 }
215733fa 9504
59bad947 9505 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9506 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9507}
9508
765dab67
PZ
9509/*
9510 * Package states C8 and deeper are really deep PC states that can only be
9511 * reached when all the devices on the system allow it, so even if the graphics
9512 * device allows PC8+, it doesn't mean the system will actually get to these
9513 * states. Our driver only allows PC8+ when going into runtime PM.
9514 *
9515 * The requirements for PC8+ are that all the outputs are disabled, the power
9516 * well is disabled and most interrupts are disabled, and these are also
9517 * requirements for runtime PM. When these conditions are met, we manually do
9518 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9519 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9520 * hang the machine.
9521 *
9522 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9523 * the state of some registers, so when we come back from PC8+ we need to
9524 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9525 * need to take care of the registers kept by RC6. Notice that this happens even
9526 * if we don't put the device in PCI D3 state (which is what currently happens
9527 * because of the runtime PM support).
9528 *
9529 * For more, read "Display Sequences for Package C8" on the hardware
9530 * documentation.
9531 */
a14cb6fc 9532void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9533{
c67a470b
PZ
9534 struct drm_device *dev = dev_priv->dev;
9535 uint32_t val;
9536
c67a470b
PZ
9537 DRM_DEBUG_KMS("Enabling package C8+\n");
9538
c2699524 9539 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9540 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9541 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9542 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9543 }
9544
9545 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9546 hsw_disable_lcpll(dev_priv, true, true);
9547}
9548
a14cb6fc 9549void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9550{
9551 struct drm_device *dev = dev_priv->dev;
9552 uint32_t val;
9553
c67a470b
PZ
9554 DRM_DEBUG_KMS("Disabling package C8+\n");
9555
9556 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9557 lpt_init_pch_refclk(dev);
9558
c2699524 9559 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9560 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9561 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9562 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9563 }
c67a470b
PZ
9564}
9565
27c329ed 9566static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9567{
a821fc46 9568 struct drm_device *dev = old_state->dev;
1a617b77
ML
9569 struct intel_atomic_state *old_intel_state =
9570 to_intel_atomic_state(old_state);
9571 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9572
c6c4696f 9573 broxton_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
9574}
9575
b432e5cf 9576/* compute the max rate for new configuration */
27c329ed 9577static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9578{
565602d7
ML
9579 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9580 struct drm_i915_private *dev_priv = state->dev->dev_private;
9581 struct drm_crtc *crtc;
9582 struct drm_crtc_state *cstate;
27c329ed 9583 struct intel_crtc_state *crtc_state;
565602d7
ML
9584 unsigned max_pixel_rate = 0, i;
9585 enum pipe pipe;
b432e5cf 9586
565602d7
ML
9587 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9588 sizeof(intel_state->min_pixclk));
27c329ed 9589
565602d7
ML
9590 for_each_crtc_in_state(state, crtc, cstate, i) {
9591 int pixel_rate;
27c329ed 9592
565602d7
ML
9593 crtc_state = to_intel_crtc_state(cstate);
9594 if (!crtc_state->base.enable) {
9595 intel_state->min_pixclk[i] = 0;
b432e5cf 9596 continue;
565602d7 9597 }
b432e5cf 9598
27c329ed 9599 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9600
9601 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9602 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9603 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9604
565602d7 9605 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9606 }
9607
565602d7
ML
9608 for_each_pipe(dev_priv, pipe)
9609 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9610
b432e5cf
VS
9611 return max_pixel_rate;
9612}
9613
9614static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9615{
9616 struct drm_i915_private *dev_priv = dev->dev_private;
9617 uint32_t val, data;
9618 int ret;
9619
9620 if (WARN((I915_READ(LCPLL_CTL) &
9621 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9622 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9623 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9624 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9625 "trying to change cdclk frequency with cdclk not enabled\n"))
9626 return;
9627
9628 mutex_lock(&dev_priv->rps.hw_lock);
9629 ret = sandybridge_pcode_write(dev_priv,
9630 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9631 mutex_unlock(&dev_priv->rps.hw_lock);
9632 if (ret) {
9633 DRM_ERROR("failed to inform pcode about cdclk change\n");
9634 return;
9635 }
9636
9637 val = I915_READ(LCPLL_CTL);
9638 val |= LCPLL_CD_SOURCE_FCLK;
9639 I915_WRITE(LCPLL_CTL, val);
9640
5ba00178
TU
9641 if (wait_for_us(I915_READ(LCPLL_CTL) &
9642 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9643 DRM_ERROR("Switching to FCLK failed\n");
9644
9645 val = I915_READ(LCPLL_CTL);
9646 val &= ~LCPLL_CLK_FREQ_MASK;
9647
9648 switch (cdclk) {
9649 case 450000:
9650 val |= LCPLL_CLK_FREQ_450;
9651 data = 0;
9652 break;
9653 case 540000:
9654 val |= LCPLL_CLK_FREQ_54O_BDW;
9655 data = 1;
9656 break;
9657 case 337500:
9658 val |= LCPLL_CLK_FREQ_337_5_BDW;
9659 data = 2;
9660 break;
9661 case 675000:
9662 val |= LCPLL_CLK_FREQ_675_BDW;
9663 data = 3;
9664 break;
9665 default:
9666 WARN(1, "invalid cdclk frequency\n");
9667 return;
9668 }
9669
9670 I915_WRITE(LCPLL_CTL, val);
9671
9672 val = I915_READ(LCPLL_CTL);
9673 val &= ~LCPLL_CD_SOURCE_FCLK;
9674 I915_WRITE(LCPLL_CTL, val);
9675
5ba00178
TU
9676 if (wait_for_us((I915_READ(LCPLL_CTL) &
9677 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9678 DRM_ERROR("Switching back to LCPLL failed\n");
9679
9680 mutex_lock(&dev_priv->rps.hw_lock);
9681 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9682 mutex_unlock(&dev_priv->rps.hw_lock);
9683
9684 intel_update_cdclk(dev);
9685
9686 WARN(cdclk != dev_priv->cdclk_freq,
9687 "cdclk requested %d kHz but got %d kHz\n",
9688 cdclk, dev_priv->cdclk_freq);
9689}
9690
27c329ed 9691static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9692{
27c329ed 9693 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9694 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9695 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9696 int cdclk;
9697
9698 /*
9699 * FIXME should also account for plane ratio
9700 * once 64bpp pixel formats are supported.
9701 */
27c329ed 9702 if (max_pixclk > 540000)
b432e5cf 9703 cdclk = 675000;
27c329ed 9704 else if (max_pixclk > 450000)
b432e5cf 9705 cdclk = 540000;
27c329ed 9706 else if (max_pixclk > 337500)
b432e5cf
VS
9707 cdclk = 450000;
9708 else
9709 cdclk = 337500;
9710
b432e5cf 9711 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9712 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9713 cdclk, dev_priv->max_cdclk_freq);
9714 return -EINVAL;
b432e5cf
VS
9715 }
9716
1a617b77
ML
9717 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9718 if (!intel_state->active_crtcs)
9719 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9720
9721 return 0;
9722}
9723
27c329ed 9724static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9725{
27c329ed 9726 struct drm_device *dev = old_state->dev;
1a617b77
ML
9727 struct intel_atomic_state *old_intel_state =
9728 to_intel_atomic_state(old_state);
9729 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9730
27c329ed 9731 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9732}
9733
190f68c5
ACO
9734static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9735 struct intel_crtc_state *crtc_state)
09b4ddf9 9736{
af3997b5
MK
9737 struct intel_encoder *intel_encoder =
9738 intel_ddi_get_crtc_new_encoder(crtc_state);
9739
9740 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9741 if (!intel_ddi_pll_select(crtc, crtc_state))
9742 return -EINVAL;
9743 }
716c2e55 9744
c7653199 9745 crtc->lowfreq_avail = false;
644cef34 9746
c8f7a0db 9747 return 0;
79e53945
JB
9748}
9749
3760b59c
S
9750static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9751 enum port port,
9752 struct intel_crtc_state *pipe_config)
9753{
8106ddbd
ACO
9754 enum intel_dpll_id id;
9755
3760b59c
S
9756 switch (port) {
9757 case PORT_A:
9758 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9759 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9760 break;
9761 case PORT_B:
9762 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9763 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9764 break;
9765 case PORT_C:
9766 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9767 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9768 break;
9769 default:
9770 DRM_ERROR("Incorrect port type\n");
8106ddbd 9771 return;
3760b59c 9772 }
8106ddbd
ACO
9773
9774 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9775}
9776
96b7dfb7
S
9777static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9778 enum port port,
5cec258b 9779 struct intel_crtc_state *pipe_config)
96b7dfb7 9780{
8106ddbd 9781 enum intel_dpll_id id;
a3c988ea 9782 u32 temp;
96b7dfb7
S
9783
9784 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9785 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9786
9787 switch (pipe_config->ddi_pll_sel) {
3148ade7 9788 case SKL_DPLL0:
a3c988ea
ACO
9789 id = DPLL_ID_SKL_DPLL0;
9790 break;
96b7dfb7 9791 case SKL_DPLL1:
8106ddbd 9792 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9793 break;
9794 case SKL_DPLL2:
8106ddbd 9795 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9796 break;
9797 case SKL_DPLL3:
8106ddbd 9798 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9799 break;
8106ddbd
ACO
9800 default:
9801 MISSING_CASE(pipe_config->ddi_pll_sel);
9802 return;
96b7dfb7 9803 }
8106ddbd
ACO
9804
9805 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9806}
9807
7d2c8175
DL
9808static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9809 enum port port,
5cec258b 9810 struct intel_crtc_state *pipe_config)
7d2c8175 9811{
8106ddbd
ACO
9812 enum intel_dpll_id id;
9813
7d2c8175
DL
9814 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9815
9816 switch (pipe_config->ddi_pll_sel) {
9817 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9818 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9819 break;
9820 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9821 id = DPLL_ID_WRPLL2;
7d2c8175 9822 break;
00490c22 9823 case PORT_CLK_SEL_SPLL:
8106ddbd 9824 id = DPLL_ID_SPLL;
79bd23da 9825 break;
9d16da65
ACO
9826 case PORT_CLK_SEL_LCPLL_810:
9827 id = DPLL_ID_LCPLL_810;
9828 break;
9829 case PORT_CLK_SEL_LCPLL_1350:
9830 id = DPLL_ID_LCPLL_1350;
9831 break;
9832 case PORT_CLK_SEL_LCPLL_2700:
9833 id = DPLL_ID_LCPLL_2700;
9834 break;
8106ddbd
ACO
9835 default:
9836 MISSING_CASE(pipe_config->ddi_pll_sel);
9837 /* fall through */
9838 case PORT_CLK_SEL_NONE:
8106ddbd 9839 return;
7d2c8175 9840 }
8106ddbd
ACO
9841
9842 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
9843}
9844
cf30429e
JN
9845static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9846 struct intel_crtc_state *pipe_config,
9847 unsigned long *power_domain_mask)
9848{
9849 struct drm_device *dev = crtc->base.dev;
9850 struct drm_i915_private *dev_priv = dev->dev_private;
9851 enum intel_display_power_domain power_domain;
9852 u32 tmp;
9853
9854 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9855
9856 /*
9857 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9858 * consistency and less surprising code; it's in always on power).
9859 */
9860 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9861 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9862 enum pipe trans_edp_pipe;
9863 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9864 default:
9865 WARN(1, "unknown pipe linked to edp transcoder\n");
9866 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9867 case TRANS_DDI_EDP_INPUT_A_ON:
9868 trans_edp_pipe = PIPE_A;
9869 break;
9870 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9871 trans_edp_pipe = PIPE_B;
9872 break;
9873 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9874 trans_edp_pipe = PIPE_C;
9875 break;
9876 }
9877
9878 if (trans_edp_pipe == crtc->pipe)
9879 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9880 }
9881
9882 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9883 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9884 return false;
9885 *power_domain_mask |= BIT(power_domain);
9886
9887 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9888
9889 return tmp & PIPECONF_ENABLE;
9890}
9891
4d1de975
JN
9892static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9893 struct intel_crtc_state *pipe_config,
9894 unsigned long *power_domain_mask)
9895{
9896 struct drm_device *dev = crtc->base.dev;
9897 struct drm_i915_private *dev_priv = dev->dev_private;
9898 enum intel_display_power_domain power_domain;
9899 enum port port;
9900 enum transcoder cpu_transcoder;
9901 u32 tmp;
9902
9903 pipe_config->has_dsi_encoder = false;
9904
9905 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9906 if (port == PORT_A)
9907 cpu_transcoder = TRANSCODER_DSI_A;
9908 else
9909 cpu_transcoder = TRANSCODER_DSI_C;
9910
9911 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9912 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9913 continue;
9914 *power_domain_mask |= BIT(power_domain);
9915
db18b6a6
ID
9916 /*
9917 * The PLL needs to be enabled with a valid divider
9918 * configuration, otherwise accessing DSI registers will hang
9919 * the machine. See BSpec North Display Engine
9920 * registers/MIPI[BXT]. We can break out here early, since we
9921 * need the same DSI PLL to be enabled for both DSI ports.
9922 */
9923 if (!intel_dsi_pll_is_enabled(dev_priv))
9924 break;
9925
4d1de975
JN
9926 /* XXX: this works for video mode only */
9927 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9928 if (!(tmp & DPI_ENABLE))
9929 continue;
9930
9931 tmp = I915_READ(MIPI_CTRL(port));
9932 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9933 continue;
9934
9935 pipe_config->cpu_transcoder = cpu_transcoder;
9936 pipe_config->has_dsi_encoder = true;
9937 break;
9938 }
9939
9940 return pipe_config->has_dsi_encoder;
9941}
9942
26804afd 9943static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9944 struct intel_crtc_state *pipe_config)
26804afd
DV
9945{
9946 struct drm_device *dev = crtc->base.dev;
9947 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9948 struct intel_shared_dpll *pll;
26804afd
DV
9949 enum port port;
9950 uint32_t tmp;
9951
9952 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9953
9954 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9955
ef11bdb3 9956 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9957 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9958 else if (IS_BROXTON(dev))
9959 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9960 else
9961 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9962
8106ddbd
ACO
9963 pll = pipe_config->shared_dpll;
9964 if (pll) {
2edd6443
ACO
9965 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9966 &pipe_config->dpll_hw_state));
d452c5b6
DV
9967 }
9968
26804afd
DV
9969 /*
9970 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9971 * DDI E. So just check whether this pipe is wired to DDI E and whether
9972 * the PCH transcoder is on.
9973 */
ca370455
DL
9974 if (INTEL_INFO(dev)->gen < 9 &&
9975 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9976 pipe_config->has_pch_encoder = true;
9977
9978 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9979 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9980 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9981
9982 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9983 }
9984}
9985
0e8ffe1b 9986static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9987 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9988{
9989 struct drm_device *dev = crtc->base.dev;
9990 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
9991 enum intel_display_power_domain power_domain;
9992 unsigned long power_domain_mask;
cf30429e 9993 bool active;
0e8ffe1b 9994
1729050e
ID
9995 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9996 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9997 return false;
1729050e
ID
9998 power_domain_mask = BIT(power_domain);
9999
8106ddbd 10000 pipe_config->shared_dpll = NULL;
c0d43d62 10001
cf30429e 10002 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10003
4d1de975
JN
10004 if (IS_BROXTON(dev_priv)) {
10005 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10006 &power_domain_mask);
10007 WARN_ON(active && pipe_config->has_dsi_encoder);
10008 if (pipe_config->has_dsi_encoder)
10009 active = true;
10010 }
10011
cf30429e 10012 if (!active)
1729050e 10013 goto out;
0e8ffe1b 10014
4d1de975
JN
10015 if (!pipe_config->has_dsi_encoder) {
10016 haswell_get_ddi_port_state(crtc, pipe_config);
10017 intel_get_pipe_timings(crtc, pipe_config);
10018 }
627eb5a3 10019
bc58be60 10020 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10021
05dc698c
LL
10022 pipe_config->gamma_mode =
10023 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10024
a1b2278e
CK
10025 if (INTEL_INFO(dev)->gen >= 9) {
10026 skl_init_scalers(dev, crtc, pipe_config);
10027 }
10028
af99ceda
CK
10029 if (INTEL_INFO(dev)->gen >= 9) {
10030 pipe_config->scaler_state.scaler_id = -1;
10031 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10032 }
10033
1729050e
ID
10034 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10035 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10036 power_domain_mask |= BIT(power_domain);
1c132b44 10037 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10038 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10039 else
1c132b44 10040 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10041 }
88adfff1 10042
e59150dc
JB
10043 if (IS_HASWELL(dev))
10044 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10045 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10046
4d1de975
JN
10047 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10048 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10049 pipe_config->pixel_multiplier =
10050 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10051 } else {
10052 pipe_config->pixel_multiplier = 1;
10053 }
6c49f241 10054
1729050e
ID
10055out:
10056 for_each_power_domain(power_domain, power_domain_mask)
10057 intel_display_power_put(dev_priv, power_domain);
10058
cf30429e 10059 return active;
0e8ffe1b
DV
10060}
10061
55a08b3f
ML
10062static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10063 const struct intel_plane_state *plane_state)
560b85bb
CW
10064{
10065 struct drm_device *dev = crtc->dev;
10066 struct drm_i915_private *dev_priv = dev->dev_private;
10067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10068 uint32_t cntl = 0, size = 0;
560b85bb 10069
55a08b3f
ML
10070 if (plane_state && plane_state->visible) {
10071 unsigned int width = plane_state->base.crtc_w;
10072 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10073 unsigned int stride = roundup_pow_of_two(width) * 4;
10074
10075 switch (stride) {
10076 default:
10077 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10078 width, stride);
10079 stride = 256;
10080 /* fallthrough */
10081 case 256:
10082 case 512:
10083 case 1024:
10084 case 2048:
10085 break;
4b0e333e
CW
10086 }
10087
dc41c154
VS
10088 cntl |= CURSOR_ENABLE |
10089 CURSOR_GAMMA_ENABLE |
10090 CURSOR_FORMAT_ARGB |
10091 CURSOR_STRIDE(stride);
10092
10093 size = (height << 12) | width;
4b0e333e 10094 }
560b85bb 10095
dc41c154
VS
10096 if (intel_crtc->cursor_cntl != 0 &&
10097 (intel_crtc->cursor_base != base ||
10098 intel_crtc->cursor_size != size ||
10099 intel_crtc->cursor_cntl != cntl)) {
10100 /* On these chipsets we can only modify the base/size/stride
10101 * whilst the cursor is disabled.
10102 */
0b87c24e
VS
10103 I915_WRITE(CURCNTR(PIPE_A), 0);
10104 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10105 intel_crtc->cursor_cntl = 0;
4b0e333e 10106 }
560b85bb 10107
99d1f387 10108 if (intel_crtc->cursor_base != base) {
0b87c24e 10109 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10110 intel_crtc->cursor_base = base;
10111 }
4726e0b0 10112
dc41c154
VS
10113 if (intel_crtc->cursor_size != size) {
10114 I915_WRITE(CURSIZE, size);
10115 intel_crtc->cursor_size = size;
4b0e333e 10116 }
560b85bb 10117
4b0e333e 10118 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10119 I915_WRITE(CURCNTR(PIPE_A), cntl);
10120 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10121 intel_crtc->cursor_cntl = cntl;
560b85bb 10122 }
560b85bb
CW
10123}
10124
55a08b3f
ML
10125static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10126 const struct intel_plane_state *plane_state)
65a21cd6
JB
10127{
10128 struct drm_device *dev = crtc->dev;
10129 struct drm_i915_private *dev_priv = dev->dev_private;
10130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10131 int pipe = intel_crtc->pipe;
663f3122 10132 uint32_t cntl = 0;
4b0e333e 10133
55a08b3f 10134 if (plane_state && plane_state->visible) {
4b0e333e 10135 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10136 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10137 case 64:
10138 cntl |= CURSOR_MODE_64_ARGB_AX;
10139 break;
10140 case 128:
10141 cntl |= CURSOR_MODE_128_ARGB_AX;
10142 break;
10143 case 256:
10144 cntl |= CURSOR_MODE_256_ARGB_AX;
10145 break;
10146 default:
55a08b3f 10147 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10148 return;
65a21cd6 10149 }
4b0e333e 10150 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10151
fc6f93bc 10152 if (HAS_DDI(dev))
47bf17a7 10153 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10154
55a08b3f
ML
10155 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10156 cntl |= CURSOR_ROTATE_180;
10157 }
4398ad45 10158
4b0e333e
CW
10159 if (intel_crtc->cursor_cntl != cntl) {
10160 I915_WRITE(CURCNTR(pipe), cntl);
10161 POSTING_READ(CURCNTR(pipe));
10162 intel_crtc->cursor_cntl = cntl;
65a21cd6 10163 }
4b0e333e 10164
65a21cd6 10165 /* and commit changes on next vblank */
5efb3e28
VS
10166 I915_WRITE(CURBASE(pipe), base);
10167 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10168
10169 intel_crtc->cursor_base = base;
65a21cd6
JB
10170}
10171
cda4b7d3 10172/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10173static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10174 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10175{
10176 struct drm_device *dev = crtc->dev;
10177 struct drm_i915_private *dev_priv = dev->dev_private;
10178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10179 int pipe = intel_crtc->pipe;
55a08b3f
ML
10180 u32 base = intel_crtc->cursor_addr;
10181 u32 pos = 0;
cda4b7d3 10182
55a08b3f
ML
10183 if (plane_state) {
10184 int x = plane_state->base.crtc_x;
10185 int y = plane_state->base.crtc_y;
cda4b7d3 10186
55a08b3f
ML
10187 if (x < 0) {
10188 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10189 x = -x;
10190 }
10191 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10192
55a08b3f
ML
10193 if (y < 0) {
10194 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10195 y = -y;
10196 }
10197 pos |= y << CURSOR_Y_SHIFT;
10198
10199 /* ILK+ do this automagically */
10200 if (HAS_GMCH_DISPLAY(dev) &&
10201 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10202 base += (plane_state->base.crtc_h *
10203 plane_state->base.crtc_w - 1) * 4;
10204 }
cda4b7d3 10205 }
cda4b7d3 10206
5efb3e28
VS
10207 I915_WRITE(CURPOS(pipe), pos);
10208
8ac54669 10209 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10210 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10211 else
55a08b3f 10212 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10213}
10214
dc41c154
VS
10215static bool cursor_size_ok(struct drm_device *dev,
10216 uint32_t width, uint32_t height)
10217{
10218 if (width == 0 || height == 0)
10219 return false;
10220
10221 /*
10222 * 845g/865g are special in that they are only limited by
10223 * the width of their cursors, the height is arbitrary up to
10224 * the precision of the register. Everything else requires
10225 * square cursors, limited to a few power-of-two sizes.
10226 */
10227 if (IS_845G(dev) || IS_I865G(dev)) {
10228 if ((width & 63) != 0)
10229 return false;
10230
10231 if (width > (IS_845G(dev) ? 64 : 512))
10232 return false;
10233
10234 if (height > 1023)
10235 return false;
10236 } else {
10237 switch (width | height) {
10238 case 256:
10239 case 128:
10240 if (IS_GEN2(dev))
10241 return false;
10242 case 64:
10243 break;
10244 default:
10245 return false;
10246 }
10247 }
10248
10249 return true;
10250}
10251
79e53945
JB
10252/* VESA 640x480x72Hz mode to set on the pipe */
10253static struct drm_display_mode load_detect_mode = {
10254 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10255 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10256};
10257
a8bb6818
DV
10258struct drm_framebuffer *
10259__intel_framebuffer_create(struct drm_device *dev,
10260 struct drm_mode_fb_cmd2 *mode_cmd,
10261 struct drm_i915_gem_object *obj)
d2dff872
CW
10262{
10263 struct intel_framebuffer *intel_fb;
10264 int ret;
10265
10266 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10267 if (!intel_fb)
d2dff872 10268 return ERR_PTR(-ENOMEM);
d2dff872
CW
10269
10270 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10271 if (ret)
10272 goto err;
d2dff872
CW
10273
10274 return &intel_fb->base;
dcb1394e 10275
dd4916c5 10276err:
dd4916c5 10277 kfree(intel_fb);
dd4916c5 10278 return ERR_PTR(ret);
d2dff872
CW
10279}
10280
b5ea642a 10281static struct drm_framebuffer *
a8bb6818
DV
10282intel_framebuffer_create(struct drm_device *dev,
10283 struct drm_mode_fb_cmd2 *mode_cmd,
10284 struct drm_i915_gem_object *obj)
10285{
10286 struct drm_framebuffer *fb;
10287 int ret;
10288
10289 ret = i915_mutex_lock_interruptible(dev);
10290 if (ret)
10291 return ERR_PTR(ret);
10292 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10293 mutex_unlock(&dev->struct_mutex);
10294
10295 return fb;
10296}
10297
d2dff872
CW
10298static u32
10299intel_framebuffer_pitch_for_width(int width, int bpp)
10300{
10301 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10302 return ALIGN(pitch, 64);
10303}
10304
10305static u32
10306intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10307{
10308 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10309 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10310}
10311
10312static struct drm_framebuffer *
10313intel_framebuffer_create_for_mode(struct drm_device *dev,
10314 struct drm_display_mode *mode,
10315 int depth, int bpp)
10316{
dcb1394e 10317 struct drm_framebuffer *fb;
d2dff872 10318 struct drm_i915_gem_object *obj;
0fed39bd 10319 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10320
10321 obj = i915_gem_alloc_object(dev,
10322 intel_framebuffer_size_for_mode(mode, bpp));
10323 if (obj == NULL)
10324 return ERR_PTR(-ENOMEM);
10325
10326 mode_cmd.width = mode->hdisplay;
10327 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10328 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10329 bpp);
5ca0c34a 10330 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10331
dcb1394e
LW
10332 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10333 if (IS_ERR(fb))
10334 drm_gem_object_unreference_unlocked(&obj->base);
10335
10336 return fb;
d2dff872
CW
10337}
10338
10339static struct drm_framebuffer *
10340mode_fits_in_fbdev(struct drm_device *dev,
10341 struct drm_display_mode *mode)
10342{
0695726e 10343#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10344 struct drm_i915_private *dev_priv = dev->dev_private;
10345 struct drm_i915_gem_object *obj;
10346 struct drm_framebuffer *fb;
10347
4c0e5528 10348 if (!dev_priv->fbdev)
d2dff872
CW
10349 return NULL;
10350
4c0e5528 10351 if (!dev_priv->fbdev->fb)
d2dff872
CW
10352 return NULL;
10353
4c0e5528
DV
10354 obj = dev_priv->fbdev->fb->obj;
10355 BUG_ON(!obj);
10356
8bcd4553 10357 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10358 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10359 fb->bits_per_pixel))
d2dff872
CW
10360 return NULL;
10361
01f2c773 10362 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10363 return NULL;
10364
edde3617 10365 drm_framebuffer_reference(fb);
d2dff872 10366 return fb;
4520f53a
DV
10367#else
10368 return NULL;
10369#endif
d2dff872
CW
10370}
10371
d3a40d1b
ACO
10372static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10373 struct drm_crtc *crtc,
10374 struct drm_display_mode *mode,
10375 struct drm_framebuffer *fb,
10376 int x, int y)
10377{
10378 struct drm_plane_state *plane_state;
10379 int hdisplay, vdisplay;
10380 int ret;
10381
10382 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10383 if (IS_ERR(plane_state))
10384 return PTR_ERR(plane_state);
10385
10386 if (mode)
10387 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10388 else
10389 hdisplay = vdisplay = 0;
10390
10391 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10392 if (ret)
10393 return ret;
10394 drm_atomic_set_fb_for_plane(plane_state, fb);
10395 plane_state->crtc_x = 0;
10396 plane_state->crtc_y = 0;
10397 plane_state->crtc_w = hdisplay;
10398 plane_state->crtc_h = vdisplay;
10399 plane_state->src_x = x << 16;
10400 plane_state->src_y = y << 16;
10401 plane_state->src_w = hdisplay << 16;
10402 plane_state->src_h = vdisplay << 16;
10403
10404 return 0;
10405}
10406
d2434ab7 10407bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10408 struct drm_display_mode *mode,
51fd371b
RC
10409 struct intel_load_detect_pipe *old,
10410 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10411{
10412 struct intel_crtc *intel_crtc;
d2434ab7
DV
10413 struct intel_encoder *intel_encoder =
10414 intel_attached_encoder(connector);
79e53945 10415 struct drm_crtc *possible_crtc;
4ef69c7a 10416 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10417 struct drm_crtc *crtc = NULL;
10418 struct drm_device *dev = encoder->dev;
94352cf9 10419 struct drm_framebuffer *fb;
51fd371b 10420 struct drm_mode_config *config = &dev->mode_config;
edde3617 10421 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10422 struct drm_connector_state *connector_state;
4be07317 10423 struct intel_crtc_state *crtc_state;
51fd371b 10424 int ret, i = -1;
79e53945 10425
d2dff872 10426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10427 connector->base.id, connector->name,
8e329a03 10428 encoder->base.id, encoder->name);
d2dff872 10429
edde3617
ML
10430 old->restore_state = NULL;
10431
51fd371b
RC
10432retry:
10433 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10434 if (ret)
ad3c558f 10435 goto fail;
6e9f798d 10436
79e53945
JB
10437 /*
10438 * Algorithm gets a little messy:
7a5e4805 10439 *
79e53945
JB
10440 * - if the connector already has an assigned crtc, use it (but make
10441 * sure it's on first)
7a5e4805 10442 *
79e53945
JB
10443 * - try to find the first unused crtc that can drive this connector,
10444 * and use that if we find one
79e53945
JB
10445 */
10446
10447 /* See if we already have a CRTC for this connector */
edde3617
ML
10448 if (connector->state->crtc) {
10449 crtc = connector->state->crtc;
8261b191 10450
51fd371b 10451 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10452 if (ret)
ad3c558f 10453 goto fail;
8261b191
CW
10454
10455 /* Make sure the crtc and connector are running */
edde3617 10456 goto found;
79e53945
JB
10457 }
10458
10459 /* Find an unused one (if possible) */
70e1e0ec 10460 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10461 i++;
10462 if (!(encoder->possible_crtcs & (1 << i)))
10463 continue;
edde3617
ML
10464
10465 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10466 if (ret)
10467 goto fail;
10468
10469 if (possible_crtc->state->enable) {
10470 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10471 continue;
edde3617 10472 }
a459249c
VS
10473
10474 crtc = possible_crtc;
10475 break;
79e53945
JB
10476 }
10477
10478 /*
10479 * If we didn't find an unused CRTC, don't use any.
10480 */
10481 if (!crtc) {
7173188d 10482 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10483 goto fail;
79e53945
JB
10484 }
10485
edde3617
ML
10486found:
10487 intel_crtc = to_intel_crtc(crtc);
10488
4d02e2de
DV
10489 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10490 if (ret)
ad3c558f 10491 goto fail;
79e53945 10492
83a57153 10493 state = drm_atomic_state_alloc(dev);
edde3617
ML
10494 restore_state = drm_atomic_state_alloc(dev);
10495 if (!state || !restore_state) {
10496 ret = -ENOMEM;
10497 goto fail;
10498 }
83a57153
ACO
10499
10500 state->acquire_ctx = ctx;
edde3617 10501 restore_state->acquire_ctx = ctx;
83a57153 10502
944b0c76
ACO
10503 connector_state = drm_atomic_get_connector_state(state, connector);
10504 if (IS_ERR(connector_state)) {
10505 ret = PTR_ERR(connector_state);
10506 goto fail;
10507 }
10508
edde3617
ML
10509 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10510 if (ret)
10511 goto fail;
944b0c76 10512
4be07317
ACO
10513 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10514 if (IS_ERR(crtc_state)) {
10515 ret = PTR_ERR(crtc_state);
10516 goto fail;
10517 }
10518
49d6fa21 10519 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10520
6492711d
CW
10521 if (!mode)
10522 mode = &load_detect_mode;
79e53945 10523
d2dff872
CW
10524 /* We need a framebuffer large enough to accommodate all accesses
10525 * that the plane may generate whilst we perform load detection.
10526 * We can not rely on the fbcon either being present (we get called
10527 * during its initialisation to detect all boot displays, or it may
10528 * not even exist) or that it is large enough to satisfy the
10529 * requested mode.
10530 */
94352cf9
DV
10531 fb = mode_fits_in_fbdev(dev, mode);
10532 if (fb == NULL) {
d2dff872 10533 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10534 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10535 } else
10536 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10537 if (IS_ERR(fb)) {
d2dff872 10538 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10539 goto fail;
79e53945 10540 }
79e53945 10541
d3a40d1b
ACO
10542 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10543 if (ret)
10544 goto fail;
10545
edde3617
ML
10546 drm_framebuffer_unreference(fb);
10547
10548 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10549 if (ret)
10550 goto fail;
10551
10552 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10553 if (!ret)
10554 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10555 if (!ret)
10556 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10557 if (ret) {
10558 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10559 goto fail;
10560 }
8c7b5ccb 10561
3ba86073
ML
10562 ret = drm_atomic_commit(state);
10563 if (ret) {
6492711d 10564 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10565 goto fail;
79e53945 10566 }
edde3617
ML
10567
10568 old->restore_state = restore_state;
7173188d 10569
79e53945 10570 /* let the connector get through one full cycle before testing */
9d0498a2 10571 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10572 return true;
412b61d8 10573
ad3c558f 10574fail:
e5d958ef 10575 drm_atomic_state_free(state);
edde3617
ML
10576 drm_atomic_state_free(restore_state);
10577 restore_state = state = NULL;
83a57153 10578
51fd371b
RC
10579 if (ret == -EDEADLK) {
10580 drm_modeset_backoff(ctx);
10581 goto retry;
10582 }
10583
412b61d8 10584 return false;
79e53945
JB
10585}
10586
d2434ab7 10587void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10588 struct intel_load_detect_pipe *old,
10589 struct drm_modeset_acquire_ctx *ctx)
79e53945 10590{
d2434ab7
DV
10591 struct intel_encoder *intel_encoder =
10592 intel_attached_encoder(connector);
4ef69c7a 10593 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10594 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10595 int ret;
79e53945 10596
d2dff872 10597 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10598 connector->base.id, connector->name,
8e329a03 10599 encoder->base.id, encoder->name);
d2dff872 10600
edde3617 10601 if (!state)
0622a53c 10602 return;
79e53945 10603
edde3617
ML
10604 ret = drm_atomic_commit(state);
10605 if (ret) {
10606 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10607 drm_atomic_state_free(state);
10608 }
79e53945
JB
10609}
10610
da4a1efa 10611static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10612 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10613{
10614 struct drm_i915_private *dev_priv = dev->dev_private;
10615 u32 dpll = pipe_config->dpll_hw_state.dpll;
10616
10617 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10618 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10619 else if (HAS_PCH_SPLIT(dev))
10620 return 120000;
10621 else if (!IS_GEN2(dev))
10622 return 96000;
10623 else
10624 return 48000;
10625}
10626
79e53945 10627/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10628static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10629 struct intel_crtc_state *pipe_config)
79e53945 10630{
f1f644dc 10631 struct drm_device *dev = crtc->base.dev;
79e53945 10632 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10633 int pipe = pipe_config->cpu_transcoder;
293623f7 10634 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10635 u32 fp;
10636 intel_clock_t clock;
dccbea3b 10637 int port_clock;
da4a1efa 10638 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10639
10640 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10641 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10642 else
293623f7 10643 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10644
10645 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10646 if (IS_PINEVIEW(dev)) {
10647 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10648 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10649 } else {
10650 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10651 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10652 }
10653
a6c45cf0 10654 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10655 if (IS_PINEVIEW(dev))
10656 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10657 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10658 else
10659 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10660 DPLL_FPA01_P1_POST_DIV_SHIFT);
10661
10662 switch (dpll & DPLL_MODE_MASK) {
10663 case DPLLB_MODE_DAC_SERIAL:
10664 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10665 5 : 10;
10666 break;
10667 case DPLLB_MODE_LVDS:
10668 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10669 7 : 14;
10670 break;
10671 default:
28c97730 10672 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10673 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10674 return;
79e53945
JB
10675 }
10676
ac58c3f0 10677 if (IS_PINEVIEW(dev))
dccbea3b 10678 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10679 else
dccbea3b 10680 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10681 } else {
0fb58223 10682 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10683 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10684
10685 if (is_lvds) {
10686 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10687 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10688
10689 if (lvds & LVDS_CLKB_POWER_UP)
10690 clock.p2 = 7;
10691 else
10692 clock.p2 = 14;
79e53945
JB
10693 } else {
10694 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10695 clock.p1 = 2;
10696 else {
10697 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10698 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10699 }
10700 if (dpll & PLL_P2_DIVIDE_BY_4)
10701 clock.p2 = 4;
10702 else
10703 clock.p2 = 2;
79e53945 10704 }
da4a1efa 10705
dccbea3b 10706 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10707 }
10708
18442d08
VS
10709 /*
10710 * This value includes pixel_multiplier. We will use
241bfc38 10711 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10712 * encoder's get_config() function.
10713 */
dccbea3b 10714 pipe_config->port_clock = port_clock;
f1f644dc
JB
10715}
10716
6878da05
VS
10717int intel_dotclock_calculate(int link_freq,
10718 const struct intel_link_m_n *m_n)
f1f644dc 10719{
f1f644dc
JB
10720 /*
10721 * The calculation for the data clock is:
1041a02f 10722 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10723 * But we want to avoid losing precison if possible, so:
1041a02f 10724 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10725 *
10726 * and the link clock is simpler:
1041a02f 10727 * link_clock = (m * link_clock) / n
f1f644dc
JB
10728 */
10729
6878da05
VS
10730 if (!m_n->link_n)
10731 return 0;
f1f644dc 10732
6878da05
VS
10733 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10734}
f1f644dc 10735
18442d08 10736static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10737 struct intel_crtc_state *pipe_config)
6878da05 10738{
e3b247da 10739 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10740
18442d08
VS
10741 /* read out port_clock from the DPLL */
10742 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10743
f1f644dc 10744 /*
e3b247da
VS
10745 * In case there is an active pipe without active ports,
10746 * we may need some idea for the dotclock anyway.
10747 * Calculate one based on the FDI configuration.
79e53945 10748 */
2d112de7 10749 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10750 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10751 &pipe_config->fdi_m_n);
79e53945
JB
10752}
10753
10754/** Returns the currently programmed mode of the given pipe. */
10755struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10756 struct drm_crtc *crtc)
10757{
548f245b 10758 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10760 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10761 struct drm_display_mode *mode;
3f36b937 10762 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10763 int htot = I915_READ(HTOTAL(cpu_transcoder));
10764 int hsync = I915_READ(HSYNC(cpu_transcoder));
10765 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10766 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10767 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10768
10769 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10770 if (!mode)
10771 return NULL;
10772
3f36b937
TU
10773 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10774 if (!pipe_config) {
10775 kfree(mode);
10776 return NULL;
10777 }
10778
f1f644dc
JB
10779 /*
10780 * Construct a pipe_config sufficient for getting the clock info
10781 * back out of crtc_clock_get.
10782 *
10783 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10784 * to use a real value here instead.
10785 */
3f36b937
TU
10786 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10787 pipe_config->pixel_multiplier = 1;
10788 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10789 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10790 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10791 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10792
10793 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10794 mode->hdisplay = (htot & 0xffff) + 1;
10795 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10796 mode->hsync_start = (hsync & 0xffff) + 1;
10797 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10798 mode->vdisplay = (vtot & 0xffff) + 1;
10799 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10800 mode->vsync_start = (vsync & 0xffff) + 1;
10801 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10802
10803 drm_mode_set_name(mode);
79e53945 10804
3f36b937
TU
10805 kfree(pipe_config);
10806
79e53945
JB
10807 return mode;
10808}
10809
f047e395
CW
10810void intel_mark_busy(struct drm_device *dev)
10811{
c67a470b
PZ
10812 struct drm_i915_private *dev_priv = dev->dev_private;
10813
f62a0076
CW
10814 if (dev_priv->mm.busy)
10815 return;
10816
43694d69 10817 intel_runtime_pm_get(dev_priv);
c67a470b 10818 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10819 if (INTEL_INFO(dev)->gen >= 6)
10820 gen6_rps_busy(dev_priv);
f62a0076 10821 dev_priv->mm.busy = true;
f047e395
CW
10822}
10823
10824void intel_mark_idle(struct drm_device *dev)
652c393a 10825{
c67a470b 10826 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10827
f62a0076
CW
10828 if (!dev_priv->mm.busy)
10829 return;
10830
10831 dev_priv->mm.busy = false;
10832
3d13ef2e 10833 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10834 gen6_rps_idle(dev->dev_private);
bb4cdd53 10835
43694d69 10836 intel_runtime_pm_put(dev_priv);
652c393a
JB
10837}
10838
79e53945
JB
10839static void intel_crtc_destroy(struct drm_crtc *crtc)
10840{
10841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10842 struct drm_device *dev = crtc->dev;
10843 struct intel_unpin_work *work;
67e77c5a 10844
5e2d7afc 10845 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10846 work = intel_crtc->unpin_work;
10847 intel_crtc->unpin_work = NULL;
5e2d7afc 10848 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10849
10850 if (work) {
10851 cancel_work_sync(&work->work);
10852 kfree(work);
10853 }
79e53945
JB
10854
10855 drm_crtc_cleanup(crtc);
67e77c5a 10856
79e53945
JB
10857 kfree(intel_crtc);
10858}
10859
6b95a207
KH
10860static void intel_unpin_work_fn(struct work_struct *__work)
10861{
10862 struct intel_unpin_work *work =
10863 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10864 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10865 struct drm_device *dev = crtc->base.dev;
10866 struct drm_plane *primary = crtc->base.primary;
6b95a207 10867
b4a98e57 10868 mutex_lock(&dev->struct_mutex);
3465c580 10869 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10870 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10871
f06cc1b9 10872 if (work->flip_queued_req)
146d84f0 10873 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10874 mutex_unlock(&dev->struct_mutex);
10875
a9ff8714 10876 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10877 intel_fbc_post_update(crtc);
89ed88ba 10878 drm_framebuffer_unreference(work->old_fb);
f99d7069 10879
a9ff8714
VS
10880 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10881 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10882
6b95a207
KH
10883 kfree(work);
10884}
10885
1afe3e9d 10886static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10887 struct drm_crtc *crtc)
6b95a207 10888{
6b95a207
KH
10889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10890 struct intel_unpin_work *work;
6b95a207
KH
10891 unsigned long flags;
10892
10893 /* Ignore early vblank irqs */
10894 if (intel_crtc == NULL)
10895 return;
10896
f326038a
DV
10897 /*
10898 * This is called both by irq handlers and the reset code (to complete
10899 * lost pageflips) so needs the full irqsave spinlocks.
10900 */
6b95a207
KH
10901 spin_lock_irqsave(&dev->event_lock, flags);
10902 work = intel_crtc->unpin_work;
e7d841ca
CW
10903
10904 /* Ensure we don't miss a work->pending update ... */
10905 smp_rmb();
10906
10907 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10908 spin_unlock_irqrestore(&dev->event_lock, flags);
10909 return;
10910 }
10911
d6bbafa1 10912 page_flip_completed(intel_crtc);
0af7e4df 10913
6b95a207 10914 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10915}
10916
1afe3e9d
JB
10917void intel_finish_page_flip(struct drm_device *dev, int pipe)
10918{
fbee40df 10919 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10920 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10921
49b14a5c 10922 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10923}
10924
10925void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10926{
fbee40df 10927 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10928 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10929
49b14a5c 10930 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10931}
10932
75f7f3ec
VS
10933/* Is 'a' after or equal to 'b'? */
10934static bool g4x_flip_count_after_eq(u32 a, u32 b)
10935{
10936 return !((a - b) & 0x80000000);
10937}
10938
10939static bool page_flip_finished(struct intel_crtc *crtc)
10940{
10941 struct drm_device *dev = crtc->base.dev;
10942 struct drm_i915_private *dev_priv = dev->dev_private;
c19ae989 10943 unsigned reset_counter;
75f7f3ec 10944
c19ae989 10945 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb 10946 if (crtc->reset_counter != reset_counter)
bdfa7542
VS
10947 return true;
10948
75f7f3ec
VS
10949 /*
10950 * The relevant registers doen't exist on pre-ctg.
10951 * As the flip done interrupt doesn't trigger for mmio
10952 * flips on gmch platforms, a flip count check isn't
10953 * really needed there. But since ctg has the registers,
10954 * include it in the check anyway.
10955 */
10956 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10957 return true;
10958
e8861675
ML
10959 /*
10960 * BDW signals flip done immediately if the plane
10961 * is disabled, even if the plane enable is already
10962 * armed to occur at the next vblank :(
10963 */
10964
75f7f3ec
VS
10965 /*
10966 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10967 * used the same base address. In that case the mmio flip might
10968 * have completed, but the CS hasn't even executed the flip yet.
10969 *
10970 * A flip count check isn't enough as the CS might have updated
10971 * the base address just after start of vblank, but before we
10972 * managed to process the interrupt. This means we'd complete the
10973 * CS flip too soon.
10974 *
10975 * Combining both checks should get us a good enough result. It may
10976 * still happen that the CS flip has been executed, but has not
10977 * yet actually completed. But in case the base address is the same
10978 * anyway, we don't really care.
10979 */
10980 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10981 crtc->unpin_work->gtt_offset &&
fd8f507c 10982 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10983 crtc->unpin_work->flip_count);
10984}
10985
6b95a207
KH
10986void intel_prepare_page_flip(struct drm_device *dev, int plane)
10987{
fbee40df 10988 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10989 struct intel_crtc *intel_crtc =
10990 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10991 unsigned long flags;
10992
f326038a
DV
10993
10994 /*
10995 * This is called both by irq handlers and the reset code (to complete
10996 * lost pageflips) so needs the full irqsave spinlocks.
10997 *
10998 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10999 * generate a page-flip completion irq, i.e. every modeset
11000 * is also accompanied by a spurious intel_prepare_page_flip().
11001 */
6b95a207 11002 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11003 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11004 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11005 spin_unlock_irqrestore(&dev->event_lock, flags);
11006}
11007
6042639c 11008static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11009{
11010 /* Ensure that the work item is consistent when activating it ... */
11011 smp_wmb();
6042639c 11012 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11013 /* and that it is marked active as soon as the irq could fire. */
11014 smp_wmb();
11015}
11016
8c9f3aaf
JB
11017static int intel_gen2_queue_flip(struct drm_device *dev,
11018 struct drm_crtc *crtc,
11019 struct drm_framebuffer *fb,
ed8d1975 11020 struct drm_i915_gem_object *obj,
6258fbe2 11021 struct drm_i915_gem_request *req,
ed8d1975 11022 uint32_t flags)
8c9f3aaf 11023{
4a570db5 11024 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 11025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11026 u32 flip_mask;
11027 int ret;
11028
5fb9de1a 11029 ret = intel_ring_begin(req, 6);
8c9f3aaf 11030 if (ret)
4fa62c89 11031 return ret;
8c9f3aaf
JB
11032
11033 /* Can't queue multiple flips, so wait for the previous
11034 * one to finish before executing the next.
11035 */
11036 if (intel_crtc->plane)
11037 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11038 else
11039 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11040 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11041 intel_ring_emit(engine, MI_NOOP);
11042 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11043 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11044 intel_ring_emit(engine, fb->pitches[0]);
11045 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11046 intel_ring_emit(engine, 0); /* aux display base address, unused */
e7d841ca 11047
6042639c 11048 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11049 return 0;
8c9f3aaf
JB
11050}
11051
11052static int intel_gen3_queue_flip(struct drm_device *dev,
11053 struct drm_crtc *crtc,
11054 struct drm_framebuffer *fb,
ed8d1975 11055 struct drm_i915_gem_object *obj,
6258fbe2 11056 struct drm_i915_gem_request *req,
ed8d1975 11057 uint32_t flags)
8c9f3aaf 11058{
4a570db5 11059 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 11060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11061 u32 flip_mask;
11062 int ret;
11063
5fb9de1a 11064 ret = intel_ring_begin(req, 6);
8c9f3aaf 11065 if (ret)
4fa62c89 11066 return ret;
8c9f3aaf
JB
11067
11068 if (intel_crtc->plane)
11069 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11070 else
11071 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11072 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11073 intel_ring_emit(engine, MI_NOOP);
11074 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
6d90c952 11075 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11076 intel_ring_emit(engine, fb->pitches[0]);
11077 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11078 intel_ring_emit(engine, MI_NOOP);
6d90c952 11079
6042639c 11080 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11081 return 0;
8c9f3aaf
JB
11082}
11083
11084static int intel_gen4_queue_flip(struct drm_device *dev,
11085 struct drm_crtc *crtc,
11086 struct drm_framebuffer *fb,
ed8d1975 11087 struct drm_i915_gem_object *obj,
6258fbe2 11088 struct drm_i915_gem_request *req,
ed8d1975 11089 uint32_t flags)
8c9f3aaf 11090{
4a570db5 11091 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11092 struct drm_i915_private *dev_priv = dev->dev_private;
11093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11094 uint32_t pf, pipesrc;
11095 int ret;
11096
5fb9de1a 11097 ret = intel_ring_begin(req, 4);
8c9f3aaf 11098 if (ret)
4fa62c89 11099 return ret;
8c9f3aaf
JB
11100
11101 /* i965+ uses the linear or tiled offsets from the
11102 * Display Registers (which do not change across a page-flip)
11103 * so we need only reprogram the base address.
11104 */
e2f80391 11105 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11106 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11107 intel_ring_emit(engine, fb->pitches[0]);
11108 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
c2c75131 11109 obj->tiling_mode);
8c9f3aaf
JB
11110
11111 /* XXX Enabling the panel-fitter across page-flip is so far
11112 * untested on non-native modes, so ignore it for now.
11113 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11114 */
11115 pf = 0;
11116 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11117 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11118
6042639c 11119 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11120 return 0;
8c9f3aaf
JB
11121}
11122
11123static int intel_gen6_queue_flip(struct drm_device *dev,
11124 struct drm_crtc *crtc,
11125 struct drm_framebuffer *fb,
ed8d1975 11126 struct drm_i915_gem_object *obj,
6258fbe2 11127 struct drm_i915_gem_request *req,
ed8d1975 11128 uint32_t flags)
8c9f3aaf 11129{
4a570db5 11130 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11131 struct drm_i915_private *dev_priv = dev->dev_private;
11132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11133 uint32_t pf, pipesrc;
11134 int ret;
11135
5fb9de1a 11136 ret = intel_ring_begin(req, 4);
8c9f3aaf 11137 if (ret)
4fa62c89 11138 return ret;
8c9f3aaf 11139
e2f80391 11140 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11141 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11142 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11143 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11144
dc257cf1
DV
11145 /* Contrary to the suggestions in the documentation,
11146 * "Enable Panel Fitter" does not seem to be required when page
11147 * flipping with a non-native mode, and worse causes a normal
11148 * modeset to fail.
11149 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11150 */
11151 pf = 0;
8c9f3aaf 11152 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11153 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11154
6042639c 11155 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11156 return 0;
8c9f3aaf
JB
11157}
11158
7c9017e5
JB
11159static int intel_gen7_queue_flip(struct drm_device *dev,
11160 struct drm_crtc *crtc,
11161 struct drm_framebuffer *fb,
ed8d1975 11162 struct drm_i915_gem_object *obj,
6258fbe2 11163 struct drm_i915_gem_request *req,
ed8d1975 11164 uint32_t flags)
7c9017e5 11165{
4a570db5 11166 struct intel_engine_cs *engine = req->engine;
7c9017e5 11167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11168 uint32_t plane_bit = 0;
ffe74d75
CW
11169 int len, ret;
11170
eba905b2 11171 switch (intel_crtc->plane) {
cb05d8de
DV
11172 case PLANE_A:
11173 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11174 break;
11175 case PLANE_B:
11176 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11177 break;
11178 case PLANE_C:
11179 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11180 break;
11181 default:
11182 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11183 return -ENODEV;
cb05d8de
DV
11184 }
11185
ffe74d75 11186 len = 4;
e2f80391 11187 if (engine->id == RCS) {
ffe74d75 11188 len += 6;
f476828a
DL
11189 /*
11190 * On Gen 8, SRM is now taking an extra dword to accommodate
11191 * 48bits addresses, and we need a NOOP for the batch size to
11192 * stay even.
11193 */
11194 if (IS_GEN8(dev))
11195 len += 2;
11196 }
ffe74d75 11197
f66fab8e
VS
11198 /*
11199 * BSpec MI_DISPLAY_FLIP for IVB:
11200 * "The full packet must be contained within the same cache line."
11201 *
11202 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11203 * cacheline, if we ever start emitting more commands before
11204 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11205 * then do the cacheline alignment, and finally emit the
11206 * MI_DISPLAY_FLIP.
11207 */
bba09b12 11208 ret = intel_ring_cacheline_align(req);
f66fab8e 11209 if (ret)
4fa62c89 11210 return ret;
f66fab8e 11211
5fb9de1a 11212 ret = intel_ring_begin(req, len);
7c9017e5 11213 if (ret)
4fa62c89 11214 return ret;
7c9017e5 11215
ffe74d75
CW
11216 /* Unmask the flip-done completion message. Note that the bspec says that
11217 * we should do this for both the BCS and RCS, and that we must not unmask
11218 * more than one flip event at any time (or ensure that one flip message
11219 * can be sent by waiting for flip-done prior to queueing new flips).
11220 * Experimentation says that BCS works despite DERRMR masking all
11221 * flip-done completion events and that unmasking all planes at once
11222 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11223 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11224 */
e2f80391
TU
11225 if (engine->id == RCS) {
11226 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11227 intel_ring_emit_reg(engine, DERRMR);
11228 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11229 DERRMR_PIPEB_PRI_FLIP_DONE |
11230 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11231 if (IS_GEN8(dev))
e2f80391 11232 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11233 MI_SRM_LRM_GLOBAL_GTT);
11234 else
e2f80391 11235 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
f476828a 11236 MI_SRM_LRM_GLOBAL_GTT);
e2f80391
TU
11237 intel_ring_emit_reg(engine, DERRMR);
11238 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
f476828a 11239 if (IS_GEN8(dev)) {
e2f80391
TU
11240 intel_ring_emit(engine, 0);
11241 intel_ring_emit(engine, MI_NOOP);
f476828a 11242 }
ffe74d75
CW
11243 }
11244
e2f80391
TU
11245 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11246 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11247 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11248 intel_ring_emit(engine, (MI_NOOP));
e7d841ca 11249
6042639c 11250 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11251 return 0;
7c9017e5
JB
11252}
11253
0bc40be8 11254static bool use_mmio_flip(struct intel_engine_cs *engine,
84c33a64
SG
11255 struct drm_i915_gem_object *obj)
11256{
11257 /*
11258 * This is not being used for older platforms, because
11259 * non-availability of flip done interrupt forces us to use
11260 * CS flips. Older platforms derive flip done using some clever
11261 * tricks involving the flip_pending status bits and vblank irqs.
11262 * So using MMIO flips there would disrupt this mechanism.
11263 */
11264
0bc40be8 11265 if (engine == NULL)
8e09bf83
CW
11266 return true;
11267
0bc40be8 11268 if (INTEL_INFO(engine->dev)->gen < 5)
84c33a64
SG
11269 return false;
11270
11271 if (i915.use_mmio_flip < 0)
11272 return false;
11273 else if (i915.use_mmio_flip > 0)
11274 return true;
14bf993e
OM
11275 else if (i915.enable_execlists)
11276 return true;
fd8e058a
AG
11277 else if (obj->base.dma_buf &&
11278 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11279 false))
11280 return true;
84c33a64 11281 else
666796da 11282 return engine != i915_gem_request_get_engine(obj->last_write_req);
84c33a64
SG
11283}
11284
6042639c 11285static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11286 unsigned int rotation,
6042639c 11287 struct intel_unpin_work *work)
ff944564
DL
11288{
11289 struct drm_device *dev = intel_crtc->base.dev;
11290 struct drm_i915_private *dev_priv = dev->dev_private;
11291 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11292 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11293 u32 ctl, stride, tile_height;
ff944564
DL
11294
11295 ctl = I915_READ(PLANE_CTL(pipe, 0));
11296 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11297 switch (fb->modifier[0]) {
11298 case DRM_FORMAT_MOD_NONE:
11299 break;
11300 case I915_FORMAT_MOD_X_TILED:
ff944564 11301 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11302 break;
11303 case I915_FORMAT_MOD_Y_TILED:
11304 ctl |= PLANE_CTL_TILED_Y;
11305 break;
11306 case I915_FORMAT_MOD_Yf_TILED:
11307 ctl |= PLANE_CTL_TILED_YF;
11308 break;
11309 default:
11310 MISSING_CASE(fb->modifier[0]);
11311 }
ff944564
DL
11312
11313 /*
11314 * The stride is either expressed as a multiple of 64 bytes chunks for
11315 * linear buffers or in number of tiles for tiled buffers.
11316 */
86efe24a
TU
11317 if (intel_rotation_90_or_270(rotation)) {
11318 /* stride = Surface height in tiles */
832be82f 11319 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11320 stride = DIV_ROUND_UP(fb->height, tile_height);
11321 } else {
11322 stride = fb->pitches[0] /
7b49f948
VS
11323 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11324 fb->pixel_format);
86efe24a 11325 }
ff944564
DL
11326
11327 /*
11328 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11329 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11330 */
11331 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11332 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11333
6042639c 11334 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11335 POSTING_READ(PLANE_SURF(pipe, 0));
11336}
11337
6042639c
CW
11338static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11339 struct intel_unpin_work *work)
84c33a64
SG
11340{
11341 struct drm_device *dev = intel_crtc->base.dev;
11342 struct drm_i915_private *dev_priv = dev->dev_private;
11343 struct intel_framebuffer *intel_fb =
11344 to_intel_framebuffer(intel_crtc->base.primary->fb);
11345 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11346 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11347 u32 dspcntr;
84c33a64 11348
84c33a64
SG
11349 dspcntr = I915_READ(reg);
11350
c5d97472
DL
11351 if (obj->tiling_mode != I915_TILING_NONE)
11352 dspcntr |= DISPPLANE_TILED;
11353 else
11354 dspcntr &= ~DISPPLANE_TILED;
11355
84c33a64
SG
11356 I915_WRITE(reg, dspcntr);
11357
6042639c 11358 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11359 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11360}
11361
11362/*
11363 * XXX: This is the temporary way to update the plane registers until we get
11364 * around to using the usual plane update functions for MMIO flips
11365 */
6042639c 11366static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11367{
6042639c
CW
11368 struct intel_crtc *crtc = mmio_flip->crtc;
11369 struct intel_unpin_work *work;
11370
11371 spin_lock_irq(&crtc->base.dev->event_lock);
11372 work = crtc->unpin_work;
11373 spin_unlock_irq(&crtc->base.dev->event_lock);
11374 if (work == NULL)
11375 return;
ff944564 11376
6042639c 11377 intel_mark_page_flip_active(work);
ff944564 11378
6042639c 11379 intel_pipe_update_start(crtc);
ff944564 11380
6042639c 11381 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11382 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11383 else
11384 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11385 ilk_do_mmio_flip(crtc, work);
ff944564 11386
6042639c 11387 intel_pipe_update_end(crtc);
84c33a64
SG
11388}
11389
9362c7c5 11390static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11391{
b2cfe0ab
CW
11392 struct intel_mmio_flip *mmio_flip =
11393 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11394 struct intel_framebuffer *intel_fb =
11395 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11396 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11397
6042639c 11398 if (mmio_flip->req) {
eed29a5b 11399 WARN_ON(__i915_wait_request(mmio_flip->req,
bcafc4e3
CW
11400 false, NULL,
11401 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11402 i915_gem_request_unreference__unlocked(mmio_flip->req);
11403 }
84c33a64 11404
fd8e058a
AG
11405 /* For framebuffer backed by dmabuf, wait for fence */
11406 if (obj->base.dma_buf)
11407 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11408 false, false,
11409 MAX_SCHEDULE_TIMEOUT) < 0);
11410
6042639c 11411 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11412 kfree(mmio_flip);
84c33a64
SG
11413}
11414
11415static int intel_queue_mmio_flip(struct drm_device *dev,
11416 struct drm_crtc *crtc,
86efe24a 11417 struct drm_i915_gem_object *obj)
84c33a64 11418{
b2cfe0ab
CW
11419 struct intel_mmio_flip *mmio_flip;
11420
11421 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11422 if (mmio_flip == NULL)
11423 return -ENOMEM;
84c33a64 11424
bcafc4e3 11425 mmio_flip->i915 = to_i915(dev);
eed29a5b 11426 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11427 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11428 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11429
b2cfe0ab
CW
11430 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11431 schedule_work(&mmio_flip->work);
84c33a64 11432
84c33a64
SG
11433 return 0;
11434}
11435
8c9f3aaf
JB
11436static int intel_default_queue_flip(struct drm_device *dev,
11437 struct drm_crtc *crtc,
11438 struct drm_framebuffer *fb,
ed8d1975 11439 struct drm_i915_gem_object *obj,
6258fbe2 11440 struct drm_i915_gem_request *req,
ed8d1975 11441 uint32_t flags)
8c9f3aaf
JB
11442{
11443 return -ENODEV;
11444}
11445
d6bbafa1
CW
11446static bool __intel_pageflip_stall_check(struct drm_device *dev,
11447 struct drm_crtc *crtc)
11448{
11449 struct drm_i915_private *dev_priv = dev->dev_private;
11450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11451 struct intel_unpin_work *work = intel_crtc->unpin_work;
11452 u32 addr;
11453
11454 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11455 return true;
11456
908565c2
CW
11457 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11458 return false;
11459
d6bbafa1
CW
11460 if (!work->enable_stall_check)
11461 return false;
11462
11463 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11464 if (work->flip_queued_req &&
11465 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11466 return false;
11467
1e3feefd 11468 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11469 }
11470
1e3feefd 11471 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11472 return false;
11473
11474 /* Potential stall - if we see that the flip has happened,
11475 * assume a missed interrupt. */
11476 if (INTEL_INFO(dev)->gen >= 4)
11477 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11478 else
11479 addr = I915_READ(DSPADDR(intel_crtc->plane));
11480
11481 /* There is a potential issue here with a false positive after a flip
11482 * to the same address. We could address this by checking for a
11483 * non-incrementing frame counter.
11484 */
11485 return addr == work->gtt_offset;
11486}
11487
11488void intel_check_page_flip(struct drm_device *dev, int pipe)
11489{
11490 struct drm_i915_private *dev_priv = dev->dev_private;
11491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11493 struct intel_unpin_work *work;
f326038a 11494
6c51d46f 11495 WARN_ON(!in_interrupt());
d6bbafa1
CW
11496
11497 if (crtc == NULL)
11498 return;
11499
f326038a 11500 spin_lock(&dev->event_lock);
6ad790c0
CW
11501 work = intel_crtc->unpin_work;
11502 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11503 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11504 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11505 page_flip_completed(intel_crtc);
6ad790c0 11506 work = NULL;
d6bbafa1 11507 }
6ad790c0
CW
11508 if (work != NULL &&
11509 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11510 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11511 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11512}
11513
6b95a207
KH
11514static int intel_crtc_page_flip(struct drm_crtc *crtc,
11515 struct drm_framebuffer *fb,
ed8d1975
KP
11516 struct drm_pending_vblank_event *event,
11517 uint32_t page_flip_flags)
6b95a207
KH
11518{
11519 struct drm_device *dev = crtc->dev;
11520 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11521 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11522 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11524 struct drm_plane *primary = crtc->primary;
a071fa00 11525 enum pipe pipe = intel_crtc->pipe;
6b95a207 11526 struct intel_unpin_work *work;
e2f80391 11527 struct intel_engine_cs *engine;
cf5d8a46 11528 bool mmio_flip;
91af127f 11529 struct drm_i915_gem_request *request = NULL;
52e68630 11530 int ret;
6b95a207 11531
2ff8fde1
MR
11532 /*
11533 * drm_mode_page_flip_ioctl() should already catch this, but double
11534 * check to be safe. In the future we may enable pageflipping from
11535 * a disabled primary plane.
11536 */
11537 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11538 return -EBUSY;
11539
e6a595d2 11540 /* Can't change pixel format via MI display flips. */
f4510a27 11541 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11542 return -EINVAL;
11543
11544 /*
11545 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11546 * Note that pitch changes could also affect these register.
11547 */
11548 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11549 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11550 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11551 return -EINVAL;
11552
f900db47
CW
11553 if (i915_terminally_wedged(&dev_priv->gpu_error))
11554 goto out_hang;
11555
b14c5679 11556 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11557 if (work == NULL)
11558 return -ENOMEM;
11559
6b95a207 11560 work->event = event;
b4a98e57 11561 work->crtc = crtc;
ab8d6675 11562 work->old_fb = old_fb;
6b95a207
KH
11563 INIT_WORK(&work->work, intel_unpin_work_fn);
11564
87b6b101 11565 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11566 if (ret)
11567 goto free_work;
11568
6b95a207 11569 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11570 spin_lock_irq(&dev->event_lock);
6b95a207 11571 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11572 /* Before declaring the flip queue wedged, check if
11573 * the hardware completed the operation behind our backs.
11574 */
11575 if (__intel_pageflip_stall_check(dev, crtc)) {
11576 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11577 page_flip_completed(intel_crtc);
11578 } else {
11579 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11580 spin_unlock_irq(&dev->event_lock);
468f0b44 11581
d6bbafa1
CW
11582 drm_crtc_vblank_put(crtc);
11583 kfree(work);
11584 return -EBUSY;
11585 }
6b95a207
KH
11586 }
11587 intel_crtc->unpin_work = work;
5e2d7afc 11588 spin_unlock_irq(&dev->event_lock);
6b95a207 11589
b4a98e57
CW
11590 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11591 flush_workqueue(dev_priv->wq);
11592
75dfca80 11593 /* Reference the objects for the scheduled work. */
ab8d6675 11594 drm_framebuffer_reference(work->old_fb);
05394f39 11595 drm_gem_object_reference(&obj->base);
6b95a207 11596
f4510a27 11597 crtc->primary->fb = fb;
afd65eb4 11598 update_state_fb(crtc->primary);
e8216e50 11599 intel_fbc_pre_update(intel_crtc);
1ed1f968 11600
e1f99ce6 11601 work->pending_flip_obj = obj;
e1f99ce6 11602
89ed88ba
CW
11603 ret = i915_mutex_lock_interruptible(dev);
11604 if (ret)
11605 goto cleanup;
11606
c19ae989 11607 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb
CW
11608 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11609 ret = -EIO;
11610 goto cleanup;
11611 }
11612
11613 atomic_inc(&intel_crtc->unpin_work_count);
e1f99ce6 11614
75f7f3ec 11615 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11616 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11617
666a4537 11618 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4a570db5 11619 engine = &dev_priv->engine[BCS];
ab8d6675 11620 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83 11621 /* vlv: DISPLAY_FLIP fails to change tiling */
e2f80391 11622 engine = NULL;
48bf5b2d 11623 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
4a570db5 11624 engine = &dev_priv->engine[BCS];
4fa62c89 11625 } else if (INTEL_INFO(dev)->gen >= 7) {
666796da 11626 engine = i915_gem_request_get_engine(obj->last_write_req);
e2f80391 11627 if (engine == NULL || engine->id != RCS)
4a570db5 11628 engine = &dev_priv->engine[BCS];
4fa62c89 11629 } else {
4a570db5 11630 engine = &dev_priv->engine[RCS];
4fa62c89
VS
11631 }
11632
e2f80391 11633 mmio_flip = use_mmio_flip(engine, obj);
cf5d8a46
CW
11634
11635 /* When using CS flips, we want to emit semaphores between rings.
11636 * However, when using mmio flips we will create a task to do the
11637 * synchronisation, so all we want here is to pin the framebuffer
11638 * into the display plane and skip any waits.
11639 */
7580d774 11640 if (!mmio_flip) {
e2f80391 11641 ret = i915_gem_object_sync(obj, engine, &request);
7580d774
ML
11642 if (ret)
11643 goto cleanup_pending;
11644 }
11645
3465c580 11646 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11647 if (ret)
11648 goto cleanup_pending;
6b95a207 11649
dedf278c
TU
11650 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11651 obj, 0);
11652 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11653
cf5d8a46 11654 if (mmio_flip) {
86efe24a 11655 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11656 if (ret)
11657 goto cleanup_unpin;
11658
f06cc1b9
JH
11659 i915_gem_request_assign(&work->flip_queued_req,
11660 obj->last_write_req);
d6bbafa1 11661 } else {
6258fbe2 11662 if (!request) {
e2f80391 11663 request = i915_gem_request_alloc(engine, NULL);
26827088
DG
11664 if (IS_ERR(request)) {
11665 ret = PTR_ERR(request);
6258fbe2 11666 goto cleanup_unpin;
26827088 11667 }
6258fbe2
JH
11668 }
11669
11670 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11671 page_flip_flags);
11672 if (ret)
11673 goto cleanup_unpin;
11674
6258fbe2 11675 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11676 }
11677
91af127f 11678 if (request)
75289874 11679 i915_add_request_no_flush(request);
91af127f 11680
1e3feefd 11681 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11682 work->enable_stall_check = true;
4fa62c89 11683
ab8d6675 11684 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11685 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11686 mutex_unlock(&dev->struct_mutex);
a071fa00 11687
a9ff8714
VS
11688 intel_frontbuffer_flip_prepare(dev,
11689 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11690
e5510fac
JB
11691 trace_i915_flip_request(intel_crtc->plane, obj);
11692
6b95a207 11693 return 0;
96b099fd 11694
4fa62c89 11695cleanup_unpin:
3465c580 11696 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11697cleanup_pending:
0aa498d5 11698 if (!IS_ERR_OR_NULL(request))
aa9b7810 11699 i915_add_request_no_flush(request);
b4a98e57 11700 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11701 mutex_unlock(&dev->struct_mutex);
11702cleanup:
f4510a27 11703 crtc->primary->fb = old_fb;
afd65eb4 11704 update_state_fb(crtc->primary);
89ed88ba
CW
11705
11706 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11707 drm_framebuffer_unreference(work->old_fb);
96b099fd 11708
5e2d7afc 11709 spin_lock_irq(&dev->event_lock);
96b099fd 11710 intel_crtc->unpin_work = NULL;
5e2d7afc 11711 spin_unlock_irq(&dev->event_lock);
96b099fd 11712
87b6b101 11713 drm_crtc_vblank_put(crtc);
7317c75e 11714free_work:
96b099fd
CW
11715 kfree(work);
11716
f900db47 11717 if (ret == -EIO) {
02e0efb5
ML
11718 struct drm_atomic_state *state;
11719 struct drm_plane_state *plane_state;
11720
f900db47 11721out_hang:
02e0efb5
ML
11722 state = drm_atomic_state_alloc(dev);
11723 if (!state)
11724 return -ENOMEM;
11725 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11726
11727retry:
11728 plane_state = drm_atomic_get_plane_state(state, primary);
11729 ret = PTR_ERR_OR_ZERO(plane_state);
11730 if (!ret) {
11731 drm_atomic_set_fb_for_plane(plane_state, fb);
11732
11733 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11734 if (!ret)
11735 ret = drm_atomic_commit(state);
11736 }
11737
11738 if (ret == -EDEADLK) {
11739 drm_modeset_backoff(state->acquire_ctx);
11740 drm_atomic_state_clear(state);
11741 goto retry;
11742 }
11743
11744 if (ret)
11745 drm_atomic_state_free(state);
11746
f0d3dad3 11747 if (ret == 0 && event) {
5e2d7afc 11748 spin_lock_irq(&dev->event_lock);
560ce1dc 11749 drm_crtc_send_vblank_event(crtc, event);
5e2d7afc 11750 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11751 }
f900db47 11752 }
96b099fd 11753 return ret;
6b95a207
KH
11754}
11755
da20eabd
ML
11756
11757/**
11758 * intel_wm_need_update - Check whether watermarks need updating
11759 * @plane: drm plane
11760 * @state: new plane state
11761 *
11762 * Check current plane state versus the new one to determine whether
11763 * watermarks need to be recalculated.
11764 *
11765 * Returns true or false.
11766 */
11767static bool intel_wm_need_update(struct drm_plane *plane,
11768 struct drm_plane_state *state)
11769{
d21fbe87
MR
11770 struct intel_plane_state *new = to_intel_plane_state(state);
11771 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11772
11773 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11774 if (new->visible != cur->visible)
11775 return true;
11776
11777 if (!cur->base.fb || !new->base.fb)
11778 return false;
11779
11780 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11781 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11782 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11783 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11784 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11785 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11786 return true;
7809e5ae 11787
2791a16c 11788 return false;
7809e5ae
MR
11789}
11790
d21fbe87
MR
11791static bool needs_scaling(struct intel_plane_state *state)
11792{
11793 int src_w = drm_rect_width(&state->src) >> 16;
11794 int src_h = drm_rect_height(&state->src) >> 16;
11795 int dst_w = drm_rect_width(&state->dst);
11796 int dst_h = drm_rect_height(&state->dst);
11797
11798 return (src_w != dst_w || src_h != dst_h);
11799}
11800
da20eabd
ML
11801int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11802 struct drm_plane_state *plane_state)
11803{
ab1d3a0e 11804 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11805 struct drm_crtc *crtc = crtc_state->crtc;
11806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11807 struct drm_plane *plane = plane_state->plane;
11808 struct drm_device *dev = crtc->dev;
ed4a6a7c 11809 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11810 struct intel_plane_state *old_plane_state =
11811 to_intel_plane_state(plane->state);
11812 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11813 bool mode_changed = needs_modeset(crtc_state);
11814 bool was_crtc_enabled = crtc->state->active;
11815 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11816 bool turn_off, turn_on, visible, was_visible;
11817 struct drm_framebuffer *fb = plane_state->fb;
11818
11819 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11820 plane->type != DRM_PLANE_TYPE_CURSOR) {
11821 ret = skl_update_scaler_plane(
11822 to_intel_crtc_state(crtc_state),
11823 to_intel_plane_state(plane_state));
11824 if (ret)
11825 return ret;
11826 }
11827
da20eabd
ML
11828 was_visible = old_plane_state->visible;
11829 visible = to_intel_plane_state(plane_state)->visible;
11830
11831 if (!was_crtc_enabled && WARN_ON(was_visible))
11832 was_visible = false;
11833
35c08f43
ML
11834 /*
11835 * Visibility is calculated as if the crtc was on, but
11836 * after scaler setup everything depends on it being off
11837 * when the crtc isn't active.
11838 */
11839 if (!is_crtc_enabled)
11840 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11841
11842 if (!was_visible && !visible)
11843 return 0;
11844
e8861675
ML
11845 if (fb != old_plane_state->base.fb)
11846 pipe_config->fb_changed = true;
11847
da20eabd
ML
11848 turn_off = was_visible && (!visible || mode_changed);
11849 turn_on = visible && (!was_visible || mode_changed);
11850
11851 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11852 plane->base.id, fb ? fb->base.id : -1);
11853
11854 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11855 plane->base.id, was_visible, visible,
11856 turn_off, turn_on, mode_changed);
11857
caed361d
VS
11858 if (turn_on) {
11859 pipe_config->update_wm_pre = true;
11860
11861 /* must disable cxsr around plane enable/disable */
11862 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11863 pipe_config->disable_cxsr = true;
11864 } else if (turn_off) {
11865 pipe_config->update_wm_post = true;
92826fcd 11866
852eb00d 11867 /* must disable cxsr around plane enable/disable */
e8861675 11868 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11869 pipe_config->disable_cxsr = true;
852eb00d 11870 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
11871 /* FIXME bollocks */
11872 pipe_config->update_wm_pre = true;
11873 pipe_config->update_wm_post = true;
852eb00d 11874 }
da20eabd 11875
ed4a6a7c 11876 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
11877 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11878 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
11879 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11880
8be6ca85 11881 if (visible || was_visible)
cd202f69 11882 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 11883
31ae71fc
ML
11884 /*
11885 * WaCxSRDisabledForSpriteScaling:ivb
11886 *
11887 * cstate->update_wm was already set above, so this flag will
11888 * take effect when we commit and program watermarks.
11889 */
11890 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11891 needs_scaling(to_intel_plane_state(plane_state)) &&
11892 !needs_scaling(old_plane_state))
11893 pipe_config->disable_lp_wm = true;
d21fbe87 11894
da20eabd
ML
11895 return 0;
11896}
11897
6d3a1ce7
ML
11898static bool encoders_cloneable(const struct intel_encoder *a,
11899 const struct intel_encoder *b)
11900{
11901 /* masks could be asymmetric, so check both ways */
11902 return a == b || (a->cloneable & (1 << b->type) &&
11903 b->cloneable & (1 << a->type));
11904}
11905
11906static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11907 struct intel_crtc *crtc,
11908 struct intel_encoder *encoder)
11909{
11910 struct intel_encoder *source_encoder;
11911 struct drm_connector *connector;
11912 struct drm_connector_state *connector_state;
11913 int i;
11914
11915 for_each_connector_in_state(state, connector, connector_state, i) {
11916 if (connector_state->crtc != &crtc->base)
11917 continue;
11918
11919 source_encoder =
11920 to_intel_encoder(connector_state->best_encoder);
11921 if (!encoders_cloneable(encoder, source_encoder))
11922 return false;
11923 }
11924
11925 return true;
11926}
11927
11928static bool check_encoder_cloning(struct drm_atomic_state *state,
11929 struct intel_crtc *crtc)
11930{
11931 struct intel_encoder *encoder;
11932 struct drm_connector *connector;
11933 struct drm_connector_state *connector_state;
11934 int i;
11935
11936 for_each_connector_in_state(state, connector, connector_state, i) {
11937 if (connector_state->crtc != &crtc->base)
11938 continue;
11939
11940 encoder = to_intel_encoder(connector_state->best_encoder);
11941 if (!check_single_encoder_cloning(state, crtc, encoder))
11942 return false;
11943 }
11944
11945 return true;
11946}
11947
11948static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11949 struct drm_crtc_state *crtc_state)
11950{
cf5a15be 11951 struct drm_device *dev = crtc->dev;
ad421372 11952 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11954 struct intel_crtc_state *pipe_config =
11955 to_intel_crtc_state(crtc_state);
6d3a1ce7 11956 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11957 int ret;
6d3a1ce7
ML
11958 bool mode_changed = needs_modeset(crtc_state);
11959
11960 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11961 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11962 return -EINVAL;
11963 }
11964
852eb00d 11965 if (mode_changed && !crtc_state->active)
caed361d 11966 pipe_config->update_wm_post = true;
eddfcbcd 11967
ad421372
ML
11968 if (mode_changed && crtc_state->enable &&
11969 dev_priv->display.crtc_compute_clock &&
8106ddbd 11970 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
11971 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11972 pipe_config);
11973 if (ret)
11974 return ret;
11975 }
11976
82cf435b
LL
11977 if (crtc_state->color_mgmt_changed) {
11978 ret = intel_color_check(crtc, crtc_state);
11979 if (ret)
11980 return ret;
11981 }
11982
e435d6e5 11983 ret = 0;
86c8bbbe 11984 if (dev_priv->display.compute_pipe_wm) {
e3bddded 11985 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
11986 if (ret) {
11987 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11988 return ret;
11989 }
11990 }
11991
11992 if (dev_priv->display.compute_intermediate_wm &&
11993 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11994 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11995 return 0;
11996
11997 /*
11998 * Calculate 'intermediate' watermarks that satisfy both the
11999 * old state and the new state. We can program these
12000 * immediately.
12001 */
12002 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12003 intel_crtc,
12004 pipe_config);
12005 if (ret) {
12006 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12007 return ret;
ed4a6a7c 12008 }
86c8bbbe
MR
12009 }
12010
e435d6e5
ML
12011 if (INTEL_INFO(dev)->gen >= 9) {
12012 if (mode_changed)
12013 ret = skl_update_scaler_crtc(pipe_config);
12014
12015 if (!ret)
12016 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12017 pipe_config);
12018 }
12019
12020 return ret;
6d3a1ce7
ML
12021}
12022
65b38e0d 12023static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12024 .mode_set_base_atomic = intel_pipe_set_base_atomic,
ea2c67bb
MR
12025 .atomic_begin = intel_begin_crtc_commit,
12026 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12027 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12028};
12029
d29b2f9d
ACO
12030static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12031{
12032 struct intel_connector *connector;
12033
12034 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12035 if (connector->base.state->crtc)
12036 drm_connector_unreference(&connector->base);
12037
d29b2f9d
ACO
12038 if (connector->base.encoder) {
12039 connector->base.state->best_encoder =
12040 connector->base.encoder;
12041 connector->base.state->crtc =
12042 connector->base.encoder->crtc;
8863dc7f
DV
12043
12044 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12045 } else {
12046 connector->base.state->best_encoder = NULL;
12047 connector->base.state->crtc = NULL;
12048 }
12049 }
12050}
12051
050f7aeb 12052static void
eba905b2 12053connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12054 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12055{
12056 int bpp = pipe_config->pipe_bpp;
12057
12058 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12059 connector->base.base.id,
c23cc417 12060 connector->base.name);
050f7aeb
DV
12061
12062 /* Don't use an invalid EDID bpc value */
12063 if (connector->base.display_info.bpc &&
12064 connector->base.display_info.bpc * 3 < bpp) {
12065 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12066 bpp, connector->base.display_info.bpc*3);
12067 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12068 }
12069
013dd9e0
JN
12070 /* Clamp bpp to default limit on screens without EDID 1.4 */
12071 if (connector->base.display_info.bpc == 0) {
12072 int type = connector->base.connector_type;
12073 int clamp_bpp = 24;
12074
12075 /* Fall back to 18 bpp when DP sink capability is unknown. */
12076 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12077 type == DRM_MODE_CONNECTOR_eDP)
12078 clamp_bpp = 18;
12079
12080 if (bpp > clamp_bpp) {
12081 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12082 bpp, clamp_bpp);
12083 pipe_config->pipe_bpp = clamp_bpp;
12084 }
050f7aeb
DV
12085 }
12086}
12087
4e53c2e0 12088static int
050f7aeb 12089compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12090 struct intel_crtc_state *pipe_config)
4e53c2e0 12091{
050f7aeb 12092 struct drm_device *dev = crtc->base.dev;
1486017f 12093 struct drm_atomic_state *state;
da3ced29
ACO
12094 struct drm_connector *connector;
12095 struct drm_connector_state *connector_state;
1486017f 12096 int bpp, i;
4e53c2e0 12097
666a4537 12098 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12099 bpp = 10*3;
d328c9d7
DV
12100 else if (INTEL_INFO(dev)->gen >= 5)
12101 bpp = 12*3;
12102 else
12103 bpp = 8*3;
12104
4e53c2e0 12105
4e53c2e0
DV
12106 pipe_config->pipe_bpp = bpp;
12107
1486017f
ACO
12108 state = pipe_config->base.state;
12109
4e53c2e0 12110 /* Clamp display bpp to EDID value */
da3ced29
ACO
12111 for_each_connector_in_state(state, connector, connector_state, i) {
12112 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12113 continue;
12114
da3ced29
ACO
12115 connected_sink_compute_bpp(to_intel_connector(connector),
12116 pipe_config);
4e53c2e0
DV
12117 }
12118
12119 return bpp;
12120}
12121
644db711
DV
12122static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12123{
12124 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12125 "type: 0x%x flags: 0x%x\n",
1342830c 12126 mode->crtc_clock,
644db711
DV
12127 mode->crtc_hdisplay, mode->crtc_hsync_start,
12128 mode->crtc_hsync_end, mode->crtc_htotal,
12129 mode->crtc_vdisplay, mode->crtc_vsync_start,
12130 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12131}
12132
c0b03411 12133static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12134 struct intel_crtc_state *pipe_config,
c0b03411
DV
12135 const char *context)
12136{
6a60cd87
CK
12137 struct drm_device *dev = crtc->base.dev;
12138 struct drm_plane *plane;
12139 struct intel_plane *intel_plane;
12140 struct intel_plane_state *state;
12141 struct drm_framebuffer *fb;
12142
12143 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12144 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12145
da205630 12146 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12147 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12148 pipe_config->pipe_bpp, pipe_config->dither);
12149 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12150 pipe_config->has_pch_encoder,
12151 pipe_config->fdi_lanes,
12152 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12153 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12154 pipe_config->fdi_m_n.tu);
90a6b7b0 12155 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12156 pipe_config->has_dp_encoder,
90a6b7b0 12157 pipe_config->lane_count,
eb14cb74
VS
12158 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12159 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12160 pipe_config->dp_m_n.tu);
b95af8be 12161
90a6b7b0 12162 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12163 pipe_config->has_dp_encoder,
90a6b7b0 12164 pipe_config->lane_count,
b95af8be
VK
12165 pipe_config->dp_m2_n2.gmch_m,
12166 pipe_config->dp_m2_n2.gmch_n,
12167 pipe_config->dp_m2_n2.link_m,
12168 pipe_config->dp_m2_n2.link_n,
12169 pipe_config->dp_m2_n2.tu);
12170
55072d19
DV
12171 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12172 pipe_config->has_audio,
12173 pipe_config->has_infoframe);
12174
c0b03411 12175 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12176 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12177 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12178 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12179 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12180 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12181 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12182 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12183 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12184 crtc->num_scalers,
12185 pipe_config->scaler_state.scaler_users,
12186 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12187 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12188 pipe_config->gmch_pfit.control,
12189 pipe_config->gmch_pfit.pgm_ratios,
12190 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12191 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12192 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12193 pipe_config->pch_pfit.size,
12194 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12195 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12196 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12197
415ff0f6 12198 if (IS_BROXTON(dev)) {
05712c15 12199 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12200 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12201 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12202 pipe_config->ddi_pll_sel,
12203 pipe_config->dpll_hw_state.ebb0,
05712c15 12204 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12205 pipe_config->dpll_hw_state.pll0,
12206 pipe_config->dpll_hw_state.pll1,
12207 pipe_config->dpll_hw_state.pll2,
12208 pipe_config->dpll_hw_state.pll3,
12209 pipe_config->dpll_hw_state.pll6,
12210 pipe_config->dpll_hw_state.pll8,
05712c15 12211 pipe_config->dpll_hw_state.pll9,
c8453338 12212 pipe_config->dpll_hw_state.pll10,
415ff0f6 12213 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12214 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12215 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12216 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12217 pipe_config->ddi_pll_sel,
12218 pipe_config->dpll_hw_state.ctrl1,
12219 pipe_config->dpll_hw_state.cfgcr1,
12220 pipe_config->dpll_hw_state.cfgcr2);
12221 } else if (HAS_DDI(dev)) {
1260f07e 12222 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12223 pipe_config->ddi_pll_sel,
00490c22
ML
12224 pipe_config->dpll_hw_state.wrpll,
12225 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12226 } else {
12227 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12228 "fp0: 0x%x, fp1: 0x%x\n",
12229 pipe_config->dpll_hw_state.dpll,
12230 pipe_config->dpll_hw_state.dpll_md,
12231 pipe_config->dpll_hw_state.fp0,
12232 pipe_config->dpll_hw_state.fp1);
12233 }
12234
6a60cd87
CK
12235 DRM_DEBUG_KMS("planes on this crtc\n");
12236 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12237 intel_plane = to_intel_plane(plane);
12238 if (intel_plane->pipe != crtc->pipe)
12239 continue;
12240
12241 state = to_intel_plane_state(plane->state);
12242 fb = state->base.fb;
12243 if (!fb) {
12244 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12245 "disabled, scaler_id = %d\n",
12246 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12247 plane->base.id, intel_plane->pipe,
12248 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12249 drm_plane_index(plane), state->scaler_id);
12250 continue;
12251 }
12252
12253 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12254 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12255 plane->base.id, intel_plane->pipe,
12256 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12257 drm_plane_index(plane));
12258 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12259 fb->base.id, fb->width, fb->height, fb->pixel_format);
12260 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12261 state->scaler_id,
12262 state->src.x1 >> 16, state->src.y1 >> 16,
12263 drm_rect_width(&state->src) >> 16,
12264 drm_rect_height(&state->src) >> 16,
12265 state->dst.x1, state->dst.y1,
12266 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12267 }
c0b03411
DV
12268}
12269
5448a00d 12270static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12271{
5448a00d 12272 struct drm_device *dev = state->dev;
da3ced29 12273 struct drm_connector *connector;
00f0b378
VS
12274 unsigned int used_ports = 0;
12275
12276 /*
12277 * Walk the connector list instead of the encoder
12278 * list to detect the problem on ddi platforms
12279 * where there's just one encoder per digital port.
12280 */
0bff4858
VS
12281 drm_for_each_connector(connector, dev) {
12282 struct drm_connector_state *connector_state;
12283 struct intel_encoder *encoder;
12284
12285 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12286 if (!connector_state)
12287 connector_state = connector->state;
12288
5448a00d 12289 if (!connector_state->best_encoder)
00f0b378
VS
12290 continue;
12291
5448a00d
ACO
12292 encoder = to_intel_encoder(connector_state->best_encoder);
12293
12294 WARN_ON(!connector_state->crtc);
00f0b378
VS
12295
12296 switch (encoder->type) {
12297 unsigned int port_mask;
12298 case INTEL_OUTPUT_UNKNOWN:
12299 if (WARN_ON(!HAS_DDI(dev)))
12300 break;
12301 case INTEL_OUTPUT_DISPLAYPORT:
12302 case INTEL_OUTPUT_HDMI:
12303 case INTEL_OUTPUT_EDP:
12304 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12305
12306 /* the same port mustn't appear more than once */
12307 if (used_ports & port_mask)
12308 return false;
12309
12310 used_ports |= port_mask;
12311 default:
12312 break;
12313 }
12314 }
12315
12316 return true;
12317}
12318
83a57153
ACO
12319static void
12320clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12321{
12322 struct drm_crtc_state tmp_state;
663a3640 12323 struct intel_crtc_scaler_state scaler_state;
4978cc93 12324 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12325 struct intel_shared_dpll *shared_dpll;
8504c74c 12326 uint32_t ddi_pll_sel;
c4e2d043 12327 bool force_thru;
83a57153 12328
7546a384
ACO
12329 /* FIXME: before the switch to atomic started, a new pipe_config was
12330 * kzalloc'd. Code that depends on any field being zero should be
12331 * fixed, so that the crtc_state can be safely duplicated. For now,
12332 * only fields that are know to not cause problems are preserved. */
12333
83a57153 12334 tmp_state = crtc_state->base;
663a3640 12335 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12336 shared_dpll = crtc_state->shared_dpll;
12337 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12338 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12339 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12340
83a57153 12341 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12342
83a57153 12343 crtc_state->base = tmp_state;
663a3640 12344 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12345 crtc_state->shared_dpll = shared_dpll;
12346 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12347 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12348 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12349}
12350
548ee15b 12351static int
b8cecdf5 12352intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12353 struct intel_crtc_state *pipe_config)
ee7b9f93 12354{
b359283a 12355 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12356 struct intel_encoder *encoder;
da3ced29 12357 struct drm_connector *connector;
0b901879 12358 struct drm_connector_state *connector_state;
d328c9d7 12359 int base_bpp, ret = -EINVAL;
0b901879 12360 int i;
e29c22c0 12361 bool retry = true;
ee7b9f93 12362
83a57153 12363 clear_intel_crtc_state(pipe_config);
7758a113 12364
e143a21c
DV
12365 pipe_config->cpu_transcoder =
12366 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12367
2960bc9c
ID
12368 /*
12369 * Sanitize sync polarity flags based on requested ones. If neither
12370 * positive or negative polarity is requested, treat this as meaning
12371 * negative polarity.
12372 */
2d112de7 12373 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12374 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12375 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12376
2d112de7 12377 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12378 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12379 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12380
d328c9d7
DV
12381 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12382 pipe_config);
12383 if (base_bpp < 0)
4e53c2e0
DV
12384 goto fail;
12385
e41a56be
VS
12386 /*
12387 * Determine the real pipe dimensions. Note that stereo modes can
12388 * increase the actual pipe size due to the frame doubling and
12389 * insertion of additional space for blanks between the frame. This
12390 * is stored in the crtc timings. We use the requested mode to do this
12391 * computation to clearly distinguish it from the adjusted mode, which
12392 * can be changed by the connectors in the below retry loop.
12393 */
2d112de7 12394 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12395 &pipe_config->pipe_src_w,
12396 &pipe_config->pipe_src_h);
e41a56be 12397
e29c22c0 12398encoder_retry:
ef1b460d 12399 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12400 pipe_config->port_clock = 0;
ef1b460d 12401 pipe_config->pixel_multiplier = 1;
ff9a6750 12402
135c81b8 12403 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12404 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12405 CRTC_STEREO_DOUBLE);
135c81b8 12406
7758a113
DV
12407 /* Pass our mode to the connectors and the CRTC to give them a chance to
12408 * adjust it according to limitations or connector properties, and also
12409 * a chance to reject the mode entirely.
47f1c6c9 12410 */
da3ced29 12411 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12412 if (connector_state->crtc != crtc)
7758a113 12413 continue;
7ae89233 12414
0b901879
ACO
12415 encoder = to_intel_encoder(connector_state->best_encoder);
12416
efea6e8e
DV
12417 if (!(encoder->compute_config(encoder, pipe_config))) {
12418 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12419 goto fail;
12420 }
ee7b9f93 12421 }
47f1c6c9 12422
ff9a6750
DV
12423 /* Set default port clock if not overwritten by the encoder. Needs to be
12424 * done afterwards in case the encoder adjusts the mode. */
12425 if (!pipe_config->port_clock)
2d112de7 12426 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12427 * pipe_config->pixel_multiplier;
ff9a6750 12428
a43f6e0f 12429 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12430 if (ret < 0) {
7758a113
DV
12431 DRM_DEBUG_KMS("CRTC fixup failed\n");
12432 goto fail;
ee7b9f93 12433 }
e29c22c0
DV
12434
12435 if (ret == RETRY) {
12436 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12437 ret = -EINVAL;
12438 goto fail;
12439 }
12440
12441 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12442 retry = false;
12443 goto encoder_retry;
12444 }
12445
e8fa4270
DV
12446 /* Dithering seems to not pass-through bits correctly when it should, so
12447 * only enable it on 6bpc panels. */
12448 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12449 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12450 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12451
7758a113 12452fail:
548ee15b 12453 return ret;
ee7b9f93 12454}
47f1c6c9 12455
ea9d758d 12456static void
4740b0f2 12457intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12458{
0a9ab303
ACO
12459 struct drm_crtc *crtc;
12460 struct drm_crtc_state *crtc_state;
8a75d157 12461 int i;
ea9d758d 12462
7668851f 12463 /* Double check state. */
8a75d157 12464 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12465 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12466
12467 /* Update hwmode for vblank functions */
12468 if (crtc->state->active)
12469 crtc->hwmode = crtc->state->adjusted_mode;
12470 else
12471 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12472
12473 /*
12474 * Update legacy state to satisfy fbc code. This can
12475 * be removed when fbc uses the atomic state.
12476 */
12477 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12478 struct drm_plane_state *plane_state = crtc->primary->state;
12479
12480 crtc->primary->fb = plane_state->fb;
12481 crtc->x = plane_state->src_x >> 16;
12482 crtc->y = plane_state->src_y >> 16;
12483 }
ea9d758d 12484 }
ea9d758d
DV
12485}
12486
3bd26263 12487static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12488{
3bd26263 12489 int diff;
f1f644dc
JB
12490
12491 if (clock1 == clock2)
12492 return true;
12493
12494 if (!clock1 || !clock2)
12495 return false;
12496
12497 diff = abs(clock1 - clock2);
12498
12499 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12500 return true;
12501
12502 return false;
12503}
12504
25c5b266
DV
12505#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12506 list_for_each_entry((intel_crtc), \
12507 &(dev)->mode_config.crtc_list, \
12508 base.head) \
95150bdf 12509 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12510
cfb23ed6
ML
12511static bool
12512intel_compare_m_n(unsigned int m, unsigned int n,
12513 unsigned int m2, unsigned int n2,
12514 bool exact)
12515{
12516 if (m == m2 && n == n2)
12517 return true;
12518
12519 if (exact || !m || !n || !m2 || !n2)
12520 return false;
12521
12522 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12523
31d10b57
ML
12524 if (n > n2) {
12525 while (n > n2) {
cfb23ed6
ML
12526 m2 <<= 1;
12527 n2 <<= 1;
12528 }
31d10b57
ML
12529 } else if (n < n2) {
12530 while (n < n2) {
cfb23ed6
ML
12531 m <<= 1;
12532 n <<= 1;
12533 }
12534 }
12535
31d10b57
ML
12536 if (n != n2)
12537 return false;
12538
12539 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12540}
12541
12542static bool
12543intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12544 struct intel_link_m_n *m2_n2,
12545 bool adjust)
12546{
12547 if (m_n->tu == m2_n2->tu &&
12548 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12549 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12550 intel_compare_m_n(m_n->link_m, m_n->link_n,
12551 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12552 if (adjust)
12553 *m2_n2 = *m_n;
12554
12555 return true;
12556 }
12557
12558 return false;
12559}
12560
0e8ffe1b 12561static bool
2fa2fe9a 12562intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12563 struct intel_crtc_state *current_config,
cfb23ed6
ML
12564 struct intel_crtc_state *pipe_config,
12565 bool adjust)
0e8ffe1b 12566{
cfb23ed6
ML
12567 bool ret = true;
12568
12569#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12570 do { \
12571 if (!adjust) \
12572 DRM_ERROR(fmt, ##__VA_ARGS__); \
12573 else \
12574 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12575 } while (0)
12576
66e985c0
DV
12577#define PIPE_CONF_CHECK_X(name) \
12578 if (current_config->name != pipe_config->name) { \
cfb23ed6 12579 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12580 "(expected 0x%08x, found 0x%08x)\n", \
12581 current_config->name, \
12582 pipe_config->name); \
cfb23ed6 12583 ret = false; \
66e985c0
DV
12584 }
12585
08a24034
DV
12586#define PIPE_CONF_CHECK_I(name) \
12587 if (current_config->name != pipe_config->name) { \
cfb23ed6 12588 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12589 "(expected %i, found %i)\n", \
12590 current_config->name, \
12591 pipe_config->name); \
cfb23ed6
ML
12592 ret = false; \
12593 }
12594
8106ddbd
ACO
12595#define PIPE_CONF_CHECK_P(name) \
12596 if (current_config->name != pipe_config->name) { \
12597 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12598 "(expected %p, found %p)\n", \
12599 current_config->name, \
12600 pipe_config->name); \
12601 ret = false; \
12602 }
12603
cfb23ed6
ML
12604#define PIPE_CONF_CHECK_M_N(name) \
12605 if (!intel_compare_link_m_n(&current_config->name, \
12606 &pipe_config->name,\
12607 adjust)) { \
12608 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12609 "(expected tu %i gmch %i/%i link %i/%i, " \
12610 "found tu %i, gmch %i/%i link %i/%i)\n", \
12611 current_config->name.tu, \
12612 current_config->name.gmch_m, \
12613 current_config->name.gmch_n, \
12614 current_config->name.link_m, \
12615 current_config->name.link_n, \
12616 pipe_config->name.tu, \
12617 pipe_config->name.gmch_m, \
12618 pipe_config->name.gmch_n, \
12619 pipe_config->name.link_m, \
12620 pipe_config->name.link_n); \
12621 ret = false; \
12622 }
12623
55c561a7
DV
12624/* This is required for BDW+ where there is only one set of registers for
12625 * switching between high and low RR.
12626 * This macro can be used whenever a comparison has to be made between one
12627 * hw state and multiple sw state variables.
12628 */
cfb23ed6
ML
12629#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12630 if (!intel_compare_link_m_n(&current_config->name, \
12631 &pipe_config->name, adjust) && \
12632 !intel_compare_link_m_n(&current_config->alt_name, \
12633 &pipe_config->name, adjust)) { \
12634 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12635 "(expected tu %i gmch %i/%i link %i/%i, " \
12636 "or tu %i gmch %i/%i link %i/%i, " \
12637 "found tu %i, gmch %i/%i link %i/%i)\n", \
12638 current_config->name.tu, \
12639 current_config->name.gmch_m, \
12640 current_config->name.gmch_n, \
12641 current_config->name.link_m, \
12642 current_config->name.link_n, \
12643 current_config->alt_name.tu, \
12644 current_config->alt_name.gmch_m, \
12645 current_config->alt_name.gmch_n, \
12646 current_config->alt_name.link_m, \
12647 current_config->alt_name.link_n, \
12648 pipe_config->name.tu, \
12649 pipe_config->name.gmch_m, \
12650 pipe_config->name.gmch_n, \
12651 pipe_config->name.link_m, \
12652 pipe_config->name.link_n); \
12653 ret = false; \
88adfff1
DV
12654 }
12655
1bd1bd80
DV
12656#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12657 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12658 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12659 "(expected %i, found %i)\n", \
12660 current_config->name & (mask), \
12661 pipe_config->name & (mask)); \
cfb23ed6 12662 ret = false; \
1bd1bd80
DV
12663 }
12664
5e550656
VS
12665#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12666 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12667 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12668 "(expected %i, found %i)\n", \
12669 current_config->name, \
12670 pipe_config->name); \
cfb23ed6 12671 ret = false; \
5e550656
VS
12672 }
12673
bb760063
DV
12674#define PIPE_CONF_QUIRK(quirk) \
12675 ((current_config->quirks | pipe_config->quirks) & (quirk))
12676
eccb140b
DV
12677 PIPE_CONF_CHECK_I(cpu_transcoder);
12678
08a24034
DV
12679 PIPE_CONF_CHECK_I(has_pch_encoder);
12680 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12681 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12682
eb14cb74 12683 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12684 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12685
12686 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12687 PIPE_CONF_CHECK_M_N(dp_m_n);
12688
cfb23ed6
ML
12689 if (current_config->has_drrs)
12690 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12691 } else
12692 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12693
a65347ba
JN
12694 PIPE_CONF_CHECK_I(has_dsi_encoder);
12695
2d112de7
ACO
12696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12702
2d112de7
ACO
12703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12705 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12706 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12707 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12708 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12709
c93f54cf 12710 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12711 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12712 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12713 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12714 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12715 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12716
9ed109a7
DV
12717 PIPE_CONF_CHECK_I(has_audio);
12718
2d112de7 12719 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12720 DRM_MODE_FLAG_INTERLACE);
12721
bb760063 12722 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12723 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12724 DRM_MODE_FLAG_PHSYNC);
2d112de7 12725 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12726 DRM_MODE_FLAG_NHSYNC);
2d112de7 12727 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12728 DRM_MODE_FLAG_PVSYNC);
2d112de7 12729 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12730 DRM_MODE_FLAG_NVSYNC);
12731 }
045ac3b5 12732
333b8ca8 12733 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12734 /* pfit ratios are autocomputed by the hw on gen4+ */
12735 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 12736 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 12737 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12738
bfd16b2a
ML
12739 if (!adjust) {
12740 PIPE_CONF_CHECK_I(pipe_src_w);
12741 PIPE_CONF_CHECK_I(pipe_src_h);
12742
12743 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12744 if (current_config->pch_pfit.enabled) {
12745 PIPE_CONF_CHECK_X(pch_pfit.pos);
12746 PIPE_CONF_CHECK_X(pch_pfit.size);
12747 }
2fa2fe9a 12748
7aefe2b5
ML
12749 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12750 }
a1b2278e 12751
e59150dc
JB
12752 /* BDW+ don't expose a synchronous way to read the state */
12753 if (IS_HASWELL(dev))
12754 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12755
282740f7
VS
12756 PIPE_CONF_CHECK_I(double_wide);
12757
26804afd
DV
12758 PIPE_CONF_CHECK_X(ddi_pll_sel);
12759
8106ddbd 12760 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12761 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12762 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12763 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12764 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12765 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12766 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12767 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12768 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12769 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12770
47eacbab
VS
12771 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12772 PIPE_CONF_CHECK_X(dsi_pll.div);
12773
42571aef
VS
12774 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12775 PIPE_CONF_CHECK_I(pipe_bpp);
12776
2d112de7 12777 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12778 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12779
66e985c0 12780#undef PIPE_CONF_CHECK_X
08a24034 12781#undef PIPE_CONF_CHECK_I
8106ddbd 12782#undef PIPE_CONF_CHECK_P
1bd1bd80 12783#undef PIPE_CONF_CHECK_FLAGS
5e550656 12784#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12785#undef PIPE_CONF_QUIRK
cfb23ed6 12786#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12787
cfb23ed6 12788 return ret;
0e8ffe1b
DV
12789}
12790
e3b247da
VS
12791static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12792 const struct intel_crtc_state *pipe_config)
12793{
12794 if (pipe_config->has_pch_encoder) {
21a727b3 12795 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12796 &pipe_config->fdi_m_n);
12797 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12798
12799 /*
12800 * FDI already provided one idea for the dotclock.
12801 * Yell if the encoder disagrees.
12802 */
12803 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12804 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12805 fdi_dotclock, dotclock);
12806 }
12807}
12808
c0ead703
ML
12809static void verify_wm_state(struct drm_crtc *crtc,
12810 struct drm_crtc_state *new_state)
08db6652 12811{
e7c84544 12812 struct drm_device *dev = crtc->dev;
08db6652
DL
12813 struct drm_i915_private *dev_priv = dev->dev_private;
12814 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
12815 struct skl_ddb_entry *hw_entry, *sw_entry;
12816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12817 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
12818 int plane;
12819
e7c84544 12820 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
12821 return;
12822
12823 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12824 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12825
e7c84544
ML
12826 /* planes */
12827 for_each_plane(dev_priv, pipe, plane) {
12828 hw_entry = &hw_ddb.plane[pipe][plane];
12829 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 12830
e7c84544 12831 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
12832 continue;
12833
e7c84544
ML
12834 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12835 "(expected (%u,%u), found (%u,%u))\n",
12836 pipe_name(pipe), plane + 1,
12837 sw_entry->start, sw_entry->end,
12838 hw_entry->start, hw_entry->end);
12839 }
08db6652 12840
e7c84544
ML
12841 /* cursor */
12842 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12843 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652 12844
e7c84544 12845 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
08db6652
DL
12846 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12847 "(expected (%u,%u), found (%u,%u))\n",
12848 pipe_name(pipe),
12849 sw_entry->start, sw_entry->end,
12850 hw_entry->start, hw_entry->end);
12851 }
12852}
12853
91d1b4bd 12854static void
c0ead703 12855verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 12856{
35dd3c64 12857 struct drm_connector *connector;
8af6cf88 12858
e7c84544 12859 drm_for_each_connector(connector, dev) {
35dd3c64
ML
12860 struct drm_encoder *encoder = connector->encoder;
12861 struct drm_connector_state *state = connector->state;
ad3c558f 12862
e7c84544
ML
12863 if (state->crtc != crtc)
12864 continue;
12865
c0ead703 12866 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 12867
ad3c558f 12868 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12869 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12870 }
91d1b4bd
DV
12871}
12872
12873static void
c0ead703 12874verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
12875{
12876 struct intel_encoder *encoder;
12877 struct intel_connector *connector;
8af6cf88 12878
b2784e15 12879 for_each_intel_encoder(dev, encoder) {
8af6cf88 12880 bool enabled = false;
4d20cd86 12881 enum pipe pipe;
8af6cf88
DV
12882
12883 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12884 encoder->base.base.id,
8e329a03 12885 encoder->base.name);
8af6cf88 12886
3a3371ff 12887 for_each_intel_connector(dev, connector) {
4d20cd86 12888 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12889 continue;
12890 enabled = true;
ad3c558f
ML
12891
12892 I915_STATE_WARN(connector->base.state->crtc !=
12893 encoder->base.crtc,
12894 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12895 }
0e32b39c 12896
e2c719b7 12897 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12898 "encoder's enabled state mismatch "
12899 "(expected %i, found %i)\n",
12900 !!encoder->base.crtc, enabled);
7c60d198
ML
12901
12902 if (!encoder->base.crtc) {
4d20cd86 12903 bool active;
7c60d198 12904
4d20cd86
ML
12905 active = encoder->get_hw_state(encoder, &pipe);
12906 I915_STATE_WARN(active,
12907 "encoder detached but still enabled on pipe %c.\n",
12908 pipe_name(pipe));
7c60d198 12909 }
8af6cf88 12910 }
91d1b4bd
DV
12911}
12912
12913static void
c0ead703
ML
12914verify_crtc_state(struct drm_crtc *crtc,
12915 struct drm_crtc_state *old_crtc_state,
12916 struct drm_crtc_state *new_crtc_state)
91d1b4bd 12917{
e7c84544 12918 struct drm_device *dev = crtc->dev;
fbee40df 12919 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12920 struct intel_encoder *encoder;
e7c84544
ML
12921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12922 struct intel_crtc_state *pipe_config, *sw_config;
12923 struct drm_atomic_state *old_state;
12924 bool active;
045ac3b5 12925
e7c84544
ML
12926 old_state = old_crtc_state->state;
12927 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12928 pipe_config = to_intel_crtc_state(old_crtc_state);
12929 memset(pipe_config, 0, sizeof(*pipe_config));
12930 pipe_config->base.crtc = crtc;
12931 pipe_config->base.state = old_state;
8af6cf88 12932
e7c84544 12933 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
8af6cf88 12934
e7c84544 12935 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 12936
e7c84544
ML
12937 /* hw state is inconsistent with the pipe quirk */
12938 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12939 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12940 active = new_crtc_state->active;
6c49f241 12941
e7c84544
ML
12942 I915_STATE_WARN(new_crtc_state->active != active,
12943 "crtc active state doesn't match with hw state "
12944 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 12945
e7c84544
ML
12946 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12947 "transitional active state does not match atomic hw state "
12948 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 12949
e7c84544
ML
12950 for_each_encoder_on_crtc(dev, crtc, encoder) {
12951 enum pipe pipe;
4d20cd86 12952
e7c84544
ML
12953 active = encoder->get_hw_state(encoder, &pipe);
12954 I915_STATE_WARN(active != new_crtc_state->active,
12955 "[ENCODER:%i] active %i with crtc active %i\n",
12956 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 12957
e7c84544
ML
12958 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12959 "Encoder connected to wrong pipe %c\n",
12960 pipe_name(pipe));
4d20cd86 12961
e7c84544
ML
12962 if (active)
12963 encoder->get_config(encoder, pipe_config);
12964 }
53d9f4e9 12965
e7c84544
ML
12966 if (!new_crtc_state->active)
12967 return;
cfb23ed6 12968
e7c84544 12969 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 12970
e7c84544
ML
12971 sw_config = to_intel_crtc_state(crtc->state);
12972 if (!intel_pipe_config_compare(dev, sw_config,
12973 pipe_config, false)) {
12974 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12975 intel_dump_pipe_config(intel_crtc, pipe_config,
12976 "[hw state]");
12977 intel_dump_pipe_config(intel_crtc, sw_config,
12978 "[sw state]");
8af6cf88
DV
12979 }
12980}
12981
91d1b4bd 12982static void
c0ead703
ML
12983verify_single_dpll_state(struct drm_i915_private *dev_priv,
12984 struct intel_shared_dpll *pll,
12985 struct drm_crtc *crtc,
12986 struct drm_crtc_state *new_state)
91d1b4bd 12987{
91d1b4bd 12988 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
12989 unsigned crtc_mask;
12990 bool active;
5358901f 12991
e7c84544 12992 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 12993
e7c84544 12994 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 12995
e7c84544 12996 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 12997
e7c84544
ML
12998 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12999 I915_STATE_WARN(!pll->on && pll->active_mask,
13000 "pll in active use but not on in sw tracking\n");
13001 I915_STATE_WARN(pll->on && !pll->active_mask,
13002 "pll is on but not used by any active crtc\n");
13003 I915_STATE_WARN(pll->on != active,
13004 "pll on state mismatch (expected %i, found %i)\n",
13005 pll->on, active);
13006 }
5358901f 13007
e7c84544 13008 if (!crtc) {
2dd66ebd 13009 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13010 "more active pll users than references: %x vs %x\n",
13011 pll->active_mask, pll->config.crtc_mask);
5358901f 13012
e7c84544
ML
13013 return;
13014 }
13015
13016 crtc_mask = 1 << drm_crtc_index(crtc);
13017
13018 if (new_state->active)
13019 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13020 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13021 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13022 else
13023 I915_STATE_WARN(pll->active_mask & crtc_mask,
13024 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13025 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13026
e7c84544
ML
13027 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13028 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13029 crtc_mask, pll->config.crtc_mask);
66e985c0 13030
e7c84544
ML
13031 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13032 &dpll_hw_state,
13033 sizeof(dpll_hw_state)),
13034 "pll hw state mismatch\n");
13035}
13036
13037static void
c0ead703
ML
13038verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13039 struct drm_crtc_state *old_crtc_state,
13040 struct drm_crtc_state *new_crtc_state)
e7c84544
ML
13041{
13042 struct drm_i915_private *dev_priv = dev->dev_private;
13043 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13044 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13045
13046 if (new_state->shared_dpll)
c0ead703 13047 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13048
13049 if (old_state->shared_dpll &&
13050 old_state->shared_dpll != new_state->shared_dpll) {
13051 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13052 struct intel_shared_dpll *pll = old_state->shared_dpll;
13053
13054 I915_STATE_WARN(pll->active_mask & crtc_mask,
13055 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13056 pipe_name(drm_crtc_index(crtc)));
13057 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13058 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13059 pipe_name(drm_crtc_index(crtc)));
5358901f 13060 }
8af6cf88
DV
13061}
13062
e7c84544 13063static void
c0ead703 13064intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13065 struct drm_crtc_state *old_state,
13066 struct drm_crtc_state *new_state)
13067{
13068 if (!needs_modeset(new_state) &&
13069 !to_intel_crtc_state(new_state)->update_pipe)
13070 return;
13071
c0ead703
ML
13072 verify_wm_state(crtc, new_state);
13073 verify_connector_state(crtc->dev, crtc);
13074 verify_crtc_state(crtc, old_state, new_state);
13075 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13076}
13077
13078static void
c0ead703 13079verify_disabled_dpll_state(struct drm_device *dev)
e7c84544
ML
13080{
13081 struct drm_i915_private *dev_priv = dev->dev_private;
13082 int i;
13083
13084 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13085 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13086}
13087
13088static void
c0ead703 13089intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13090{
c0ead703
ML
13091 verify_encoder_state(dev);
13092 verify_connector_state(dev, NULL);
13093 verify_disabled_dpll_state(dev);
e7c84544
ML
13094}
13095
80715b2f
VS
13096static void update_scanline_offset(struct intel_crtc *crtc)
13097{
13098 struct drm_device *dev = crtc->base.dev;
13099
13100 /*
13101 * The scanline counter increments at the leading edge of hsync.
13102 *
13103 * On most platforms it starts counting from vtotal-1 on the
13104 * first active line. That means the scanline counter value is
13105 * always one less than what we would expect. Ie. just after
13106 * start of vblank, which also occurs at start of hsync (on the
13107 * last active line), the scanline counter will read vblank_start-1.
13108 *
13109 * On gen2 the scanline counter starts counting from 1 instead
13110 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13111 * to keep the value positive), instead of adding one.
13112 *
13113 * On HSW+ the behaviour of the scanline counter depends on the output
13114 * type. For DP ports it behaves like most other platforms, but on HDMI
13115 * there's an extra 1 line difference. So we need to add two instead of
13116 * one to the value.
13117 */
13118 if (IS_GEN2(dev)) {
124abe07 13119 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13120 int vtotal;
13121
124abe07
VS
13122 vtotal = adjusted_mode->crtc_vtotal;
13123 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13124 vtotal /= 2;
13125
13126 crtc->scanline_offset = vtotal - 1;
13127 } else if (HAS_DDI(dev) &&
409ee761 13128 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13129 crtc->scanline_offset = 2;
13130 } else
13131 crtc->scanline_offset = 1;
13132}
13133
ad421372 13134static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13135{
225da59b 13136 struct drm_device *dev = state->dev;
ed6739ef 13137 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13138 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13139 struct drm_crtc *crtc;
13140 struct drm_crtc_state *crtc_state;
0a9ab303 13141 int i;
ed6739ef
ACO
13142
13143 if (!dev_priv->display.crtc_compute_clock)
ad421372 13144 return;
ed6739ef 13145
0a9ab303 13146 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13148 struct intel_shared_dpll *old_dpll =
13149 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13150
fb1a38a9 13151 if (!needs_modeset(crtc_state))
225da59b
ACO
13152 continue;
13153
8106ddbd 13154 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13155
8106ddbd 13156 if (!old_dpll)
fb1a38a9 13157 continue;
0a9ab303 13158
ad421372
ML
13159 if (!shared_dpll)
13160 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13161
8106ddbd 13162 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13163 }
ed6739ef
ACO
13164}
13165
99d736a2
ML
13166/*
13167 * This implements the workaround described in the "notes" section of the mode
13168 * set sequence documentation. When going from no pipes or single pipe to
13169 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13170 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13171 */
13172static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13173{
13174 struct drm_crtc_state *crtc_state;
13175 struct intel_crtc *intel_crtc;
13176 struct drm_crtc *crtc;
13177 struct intel_crtc_state *first_crtc_state = NULL;
13178 struct intel_crtc_state *other_crtc_state = NULL;
13179 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13180 int i;
13181
13182 /* look at all crtc's that are going to be enabled in during modeset */
13183 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13184 intel_crtc = to_intel_crtc(crtc);
13185
13186 if (!crtc_state->active || !needs_modeset(crtc_state))
13187 continue;
13188
13189 if (first_crtc_state) {
13190 other_crtc_state = to_intel_crtc_state(crtc_state);
13191 break;
13192 } else {
13193 first_crtc_state = to_intel_crtc_state(crtc_state);
13194 first_pipe = intel_crtc->pipe;
13195 }
13196 }
13197
13198 /* No workaround needed? */
13199 if (!first_crtc_state)
13200 return 0;
13201
13202 /* w/a possibly needed, check how many crtc's are already enabled. */
13203 for_each_intel_crtc(state->dev, intel_crtc) {
13204 struct intel_crtc_state *pipe_config;
13205
13206 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13207 if (IS_ERR(pipe_config))
13208 return PTR_ERR(pipe_config);
13209
13210 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13211
13212 if (!pipe_config->base.active ||
13213 needs_modeset(&pipe_config->base))
13214 continue;
13215
13216 /* 2 or more enabled crtcs means no need for w/a */
13217 if (enabled_pipe != INVALID_PIPE)
13218 return 0;
13219
13220 enabled_pipe = intel_crtc->pipe;
13221 }
13222
13223 if (enabled_pipe != INVALID_PIPE)
13224 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13225 else if (other_crtc_state)
13226 other_crtc_state->hsw_workaround_pipe = first_pipe;
13227
13228 return 0;
13229}
13230
27c329ed
ML
13231static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13232{
13233 struct drm_crtc *crtc;
13234 struct drm_crtc_state *crtc_state;
13235 int ret = 0;
13236
13237 /* add all active pipes to the state */
13238 for_each_crtc(state->dev, crtc) {
13239 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13240 if (IS_ERR(crtc_state))
13241 return PTR_ERR(crtc_state);
13242
13243 if (!crtc_state->active || needs_modeset(crtc_state))
13244 continue;
13245
13246 crtc_state->mode_changed = true;
13247
13248 ret = drm_atomic_add_affected_connectors(state, crtc);
13249 if (ret)
13250 break;
13251
13252 ret = drm_atomic_add_affected_planes(state, crtc);
13253 if (ret)
13254 break;
13255 }
13256
13257 return ret;
13258}
13259
c347a676 13260static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13261{
565602d7
ML
13262 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13263 struct drm_i915_private *dev_priv = state->dev->dev_private;
13264 struct drm_crtc *crtc;
13265 struct drm_crtc_state *crtc_state;
13266 int ret = 0, i;
054518dd 13267
b359283a
ML
13268 if (!check_digital_port_conflicts(state)) {
13269 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13270 return -EINVAL;
13271 }
13272
565602d7
ML
13273 intel_state->modeset = true;
13274 intel_state->active_crtcs = dev_priv->active_crtcs;
13275
13276 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13277 if (crtc_state->active)
13278 intel_state->active_crtcs |= 1 << i;
13279 else
13280 intel_state->active_crtcs &= ~(1 << i);
13281 }
13282
054518dd
ACO
13283 /*
13284 * See if the config requires any additional preparation, e.g.
13285 * to adjust global state with pipes off. We need to do this
13286 * here so we can get the modeset_pipe updated config for the new
13287 * mode set on this crtc. For other crtcs we need to use the
13288 * adjusted_mode bits in the crtc directly.
13289 */
27c329ed 13290 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13291 ret = dev_priv->display.modeset_calc_cdclk(state);
13292
1a617b77 13293 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13294 ret = intel_modeset_all_pipes(state);
13295
13296 if (ret < 0)
054518dd 13297 return ret;
e8788cbc
ML
13298
13299 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13300 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13301 } else
1a617b77 13302 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13303
ad421372 13304 intel_modeset_clear_plls(state);
054518dd 13305
565602d7 13306 if (IS_HASWELL(dev_priv))
ad421372 13307 return haswell_mode_set_planes_workaround(state);
99d736a2 13308
ad421372 13309 return 0;
c347a676
ACO
13310}
13311
aa363136
MR
13312/*
13313 * Handle calculation of various watermark data at the end of the atomic check
13314 * phase. The code here should be run after the per-crtc and per-plane 'check'
13315 * handlers to ensure that all derived state has been updated.
13316 */
13317static void calc_watermark_data(struct drm_atomic_state *state)
13318{
13319 struct drm_device *dev = state->dev;
13320 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13321 struct drm_crtc *crtc;
13322 struct drm_crtc_state *cstate;
13323 struct drm_plane *plane;
13324 struct drm_plane_state *pstate;
13325
13326 /*
13327 * Calculate watermark configuration details now that derived
13328 * plane/crtc state is all properly updated.
13329 */
13330 drm_for_each_crtc(crtc, dev) {
13331 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13332 crtc->state;
13333
13334 if (cstate->active)
13335 intel_state->wm_config.num_pipes_active++;
13336 }
13337 drm_for_each_legacy_plane(plane, dev) {
13338 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13339 plane->state;
13340
13341 if (!to_intel_plane_state(pstate)->visible)
13342 continue;
13343
13344 intel_state->wm_config.sprites_enabled = true;
13345 if (pstate->crtc_w != pstate->src_w >> 16 ||
13346 pstate->crtc_h != pstate->src_h >> 16)
13347 intel_state->wm_config.sprites_scaled = true;
13348 }
13349}
13350
74c090b1
ML
13351/**
13352 * intel_atomic_check - validate state object
13353 * @dev: drm device
13354 * @state: state to validate
13355 */
13356static int intel_atomic_check(struct drm_device *dev,
13357 struct drm_atomic_state *state)
c347a676 13358{
dd8b3bdb 13359 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13360 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13361 struct drm_crtc *crtc;
13362 struct drm_crtc_state *crtc_state;
13363 int ret, i;
61333b60 13364 bool any_ms = false;
c347a676 13365
74c090b1 13366 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13367 if (ret)
13368 return ret;
13369
c347a676 13370 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13371 struct intel_crtc_state *pipe_config =
13372 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13373
13374 /* Catch I915_MODE_FLAG_INHERITED */
13375 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13376 crtc_state->mode_changed = true;
cfb23ed6 13377
61333b60
ML
13378 if (!crtc_state->enable) {
13379 if (needs_modeset(crtc_state))
13380 any_ms = true;
c347a676 13381 continue;
61333b60 13382 }
c347a676 13383
26495481 13384 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13385 continue;
13386
26495481
DV
13387 /* FIXME: For only active_changed we shouldn't need to do any
13388 * state recomputation at all. */
13389
1ed51de9
DV
13390 ret = drm_atomic_add_affected_connectors(state, crtc);
13391 if (ret)
13392 return ret;
b359283a 13393
cfb23ed6 13394 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13395 if (ret)
13396 return ret;
13397
73831236 13398 if (i915.fastboot &&
dd8b3bdb 13399 intel_pipe_config_compare(dev,
cfb23ed6 13400 to_intel_crtc_state(crtc->state),
1ed51de9 13401 pipe_config, true)) {
26495481 13402 crtc_state->mode_changed = false;
bfd16b2a 13403 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13404 }
13405
13406 if (needs_modeset(crtc_state)) {
13407 any_ms = true;
cfb23ed6
ML
13408
13409 ret = drm_atomic_add_affected_planes(state, crtc);
13410 if (ret)
13411 return ret;
13412 }
61333b60 13413
26495481
DV
13414 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13415 needs_modeset(crtc_state) ?
13416 "[modeset]" : "[fastset]");
c347a676
ACO
13417 }
13418
61333b60
ML
13419 if (any_ms) {
13420 ret = intel_modeset_checks(state);
13421
13422 if (ret)
13423 return ret;
27c329ed 13424 } else
dd8b3bdb 13425 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13426
dd8b3bdb 13427 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13428 if (ret)
13429 return ret;
13430
f51be2e0 13431 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13432 calc_watermark_data(state);
13433
13434 return 0;
054518dd
ACO
13435}
13436
5008e874
ML
13437static int intel_atomic_prepare_commit(struct drm_device *dev,
13438 struct drm_atomic_state *state,
81072bfd 13439 bool nonblock)
5008e874 13440{
7580d774
ML
13441 struct drm_i915_private *dev_priv = dev->dev_private;
13442 struct drm_plane_state *plane_state;
5008e874 13443 struct drm_crtc_state *crtc_state;
7580d774 13444 struct drm_plane *plane;
5008e874
ML
13445 struct drm_crtc *crtc;
13446 int i, ret;
13447
81072bfd
ML
13448 if (nonblock) {
13449 DRM_DEBUG_KMS("i915 does not yet support nonblocking commit\n");
5008e874
ML
13450 return -EINVAL;
13451 }
13452
13453 for_each_crtc_in_state(state, crtc, crtc_state, i) {
acf4e84d
CW
13454 if (state->legacy_cursor_update)
13455 continue;
13456
5008e874
ML
13457 ret = intel_crtc_wait_for_pending_flips(crtc);
13458 if (ret)
13459 return ret;
7580d774
ML
13460
13461 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13462 flush_workqueue(dev_priv->wq);
5008e874
ML
13463 }
13464
f935675f
ML
13465 ret = mutex_lock_interruptible(&dev->struct_mutex);
13466 if (ret)
13467 return ret;
13468
5008e874 13469 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 13470 mutex_unlock(&dev->struct_mutex);
7580d774 13471
21daaeee 13472 if (!ret && !nonblock) {
7580d774
ML
13473 for_each_plane_in_state(state, plane, plane_state, i) {
13474 struct intel_plane_state *intel_plane_state =
13475 to_intel_plane_state(plane_state);
13476
13477 if (!intel_plane_state->wait_req)
13478 continue;
13479
13480 ret = __i915_wait_request(intel_plane_state->wait_req,
299259a3 13481 true, NULL, NULL);
f7e5838b 13482 if (ret) {
f4457ae7
CW
13483 /* Any hang should be swallowed by the wait */
13484 WARN_ON(ret == -EIO);
f7e5838b
CW
13485 mutex_lock(&dev->struct_mutex);
13486 drm_atomic_helper_cleanup_planes(dev, state);
13487 mutex_unlock(&dev->struct_mutex);
7580d774 13488 break;
f7e5838b 13489 }
7580d774 13490 }
7580d774 13491 }
5008e874
ML
13492
13493 return ret;
13494}
13495
e8861675
ML
13496static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13497 struct drm_i915_private *dev_priv,
13498 unsigned crtc_mask)
13499{
13500 unsigned last_vblank_count[I915_MAX_PIPES];
13501 enum pipe pipe;
13502 int ret;
13503
13504 if (!crtc_mask)
13505 return;
13506
13507 for_each_pipe(dev_priv, pipe) {
13508 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13509
13510 if (!((1 << pipe) & crtc_mask))
13511 continue;
13512
13513 ret = drm_crtc_vblank_get(crtc);
13514 if (WARN_ON(ret != 0)) {
13515 crtc_mask &= ~(1 << pipe);
13516 continue;
13517 }
13518
13519 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13520 }
13521
13522 for_each_pipe(dev_priv, pipe) {
13523 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13524 long lret;
13525
13526 if (!((1 << pipe) & crtc_mask))
13527 continue;
13528
13529 lret = wait_event_timeout(dev->vblank[pipe].queue,
13530 last_vblank_count[pipe] !=
13531 drm_crtc_vblank_count(crtc),
13532 msecs_to_jiffies(50));
13533
8a8dae26 13534 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
e8861675
ML
13535
13536 drm_crtc_vblank_put(crtc);
13537 }
13538}
13539
13540static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13541{
13542 /* fb updated, need to unpin old fb */
13543 if (crtc_state->fb_changed)
13544 return true;
13545
13546 /* wm changes, need vblank before final wm's */
caed361d 13547 if (crtc_state->update_wm_post)
e8861675
ML
13548 return true;
13549
13550 /*
13551 * cxsr is re-enabled after vblank.
caed361d 13552 * This is already handled by crtc_state->update_wm_post,
e8861675
ML
13553 * but added for clarity.
13554 */
13555 if (crtc_state->disable_cxsr)
13556 return true;
13557
13558 return false;
13559}
13560
74c090b1
ML
13561/**
13562 * intel_atomic_commit - commit validated state object
13563 * @dev: DRM device
13564 * @state: the top-level driver state object
81072bfd 13565 * @nonblock: nonblocking commit
74c090b1
ML
13566 *
13567 * This function commits a top-level state object that has been validated
13568 * with drm_atomic_helper_check().
13569 *
13570 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13571 * we can only handle plane-related operations and do not yet support
81072bfd 13572 * nonblocking commit.
74c090b1
ML
13573 *
13574 * RETURNS
13575 * Zero for success or -errno.
13576 */
13577static int intel_atomic_commit(struct drm_device *dev,
13578 struct drm_atomic_state *state,
81072bfd 13579 bool nonblock)
a6778b3c 13580{
565602d7 13581 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13582 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13583 struct drm_crtc_state *old_crtc_state;
7580d774 13584 struct drm_crtc *crtc;
ed4a6a7c 13585 struct intel_crtc_state *intel_cstate;
565602d7
ML
13586 int ret = 0, i;
13587 bool hw_check = intel_state->modeset;
33c8df89 13588 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13589 unsigned crtc_vblank_mask = 0;
a6778b3c 13590
81072bfd 13591 ret = intel_atomic_prepare_commit(dev, state, nonblock);
7580d774
ML
13592 if (ret) {
13593 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13594 return ret;
7580d774 13595 }
d4afb8cc 13596
1c5e19f8 13597 drm_atomic_helper_swap_state(dev, state);
a1475e77
ML
13598 dev_priv->wm.config = intel_state->wm_config;
13599 intel_shared_dpll_commit(state);
1c5e19f8 13600
565602d7
ML
13601 if (intel_state->modeset) {
13602 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13603 sizeof(intel_state->min_pixclk));
13604 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13605 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13606
13607 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13608 }
13609
29ceb0e6 13610 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13612
33c8df89
ML
13613 if (needs_modeset(crtc->state) ||
13614 to_intel_crtc_state(crtc->state)->update_pipe) {
13615 hw_check = true;
13616
13617 put_domains[to_intel_crtc(crtc)->pipe] =
13618 modeset_get_crtc_power_domains(crtc,
13619 to_intel_crtc_state(crtc->state));
13620 }
13621
61333b60
ML
13622 if (!needs_modeset(crtc->state))
13623 continue;
13624
29ceb0e6 13625 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13626
29ceb0e6
VS
13627 if (old_crtc_state->active) {
13628 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13629 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13630 intel_crtc->active = false;
58f9c0bc 13631 intel_fbc_disable(intel_crtc);
eddfcbcd 13632 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13633
13634 /*
13635 * Underruns don't always raise
13636 * interrupts, so check manually.
13637 */
13638 intel_check_cpu_fifo_underruns(dev_priv);
13639 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13640
13641 if (!crtc->state->active)
13642 intel_update_watermarks(crtc);
a539205a 13643 }
b8cecdf5 13644 }
7758a113 13645
ea9d758d
DV
13646 /* Only after disabling all output pipelines that will be changed can we
13647 * update the the output configuration. */
4740b0f2 13648 intel_modeset_update_crtc_state(state);
f6e5b160 13649
565602d7 13650 if (intel_state->modeset) {
4740b0f2 13651 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13652
13653 if (dev_priv->display.modeset_commit_cdclk &&
13654 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13655 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 13656
c0ead703 13657 intel_modeset_verify_disabled(dev);
4740b0f2 13658 }
47fab737 13659
a6778b3c 13660 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13661 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a
ML
13662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13663 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13664 struct intel_crtc_state *pipe_config =
13665 to_intel_crtc_state(crtc->state);
13666 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13667
f6ac4b2a 13668 if (modeset && crtc->state->active) {
a539205a
ML
13669 update_scanline_offset(to_intel_crtc(crtc));
13670 dev_priv->display.crtc_enable(crtc);
13671 }
80715b2f 13672
f6ac4b2a 13673 if (!modeset)
29ceb0e6 13674 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13675
31ae71fc
ML
13676 if (crtc->state->active &&
13677 drm_atomic_get_existing_plane_state(state, crtc->primary))
49227c4a
PZ
13678 intel_fbc_enable(intel_crtc);
13679
6173ee28
ML
13680 if (crtc->state->active &&
13681 (crtc->state->planes_changed || update_pipe))
29ceb0e6 13682 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
bfd16b2a 13683
e8861675
ML
13684 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13685 crtc_vblank_mask |= 1 << i;
80715b2f 13686 }
a6778b3c 13687
a6778b3c 13688 /* FIXME: add subpixel order */
83a57153 13689
e8861675
ML
13690 if (!state->legacy_cursor_update)
13691 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13692
ed4a6a7c
MR
13693 /*
13694 * Now that the vblank has passed, we can go ahead and program the
13695 * optimal watermarks on platforms that need two-step watermark
13696 * programming.
13697 *
13698 * TODO: Move this (and other cleanup) to an async worker eventually.
13699 */
29ceb0e6 13700 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
ed4a6a7c
MR
13701 intel_cstate = to_intel_crtc_state(crtc->state);
13702
13703 if (dev_priv->display.optimize_watermarks)
13704 dev_priv->display.optimize_watermarks(intel_cstate);
13705 }
13706
177246a8
MR
13707 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13708 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13709
13710 if (put_domains[i])
13711 modeset_put_power_domains(dev_priv, put_domains[i]);
f6d1973d 13712
c0ead703 13713 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
177246a8
MR
13714 }
13715
13716 if (intel_state->modeset)
13717 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13718
f935675f 13719 mutex_lock(&dev->struct_mutex);
d4afb8cc 13720 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13721 mutex_unlock(&dev->struct_mutex);
2bfb4627 13722
ee165b1a 13723 drm_atomic_state_free(state);
f30da187 13724
75714940
MK
13725 /* As one of the primary mmio accessors, KMS has a high likelihood
13726 * of triggering bugs in unclaimed access. After we finish
13727 * modesetting, see if an error has been flagged, and if so
13728 * enable debugging for the next modeset - and hope we catch
13729 * the culprit.
13730 *
13731 * XXX note that we assume display power is on at this point.
13732 * This might hold true now but we need to add pm helper to check
13733 * unclaimed only when the hardware is on, as atomic commits
13734 * can happen also when the device is completely off.
13735 */
13736 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13737
74c090b1 13738 return 0;
7f27126e
JB
13739}
13740
c0c36b94
CW
13741void intel_crtc_restore_mode(struct drm_crtc *crtc)
13742{
83a57153
ACO
13743 struct drm_device *dev = crtc->dev;
13744 struct drm_atomic_state *state;
e694eb02 13745 struct drm_crtc_state *crtc_state;
2bfb4627 13746 int ret;
83a57153
ACO
13747
13748 state = drm_atomic_state_alloc(dev);
13749 if (!state) {
e694eb02 13750 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13751 crtc->base.id);
13752 return;
13753 }
13754
e694eb02 13755 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13756
e694eb02
ML
13757retry:
13758 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13759 ret = PTR_ERR_OR_ZERO(crtc_state);
13760 if (!ret) {
13761 if (!crtc_state->active)
13762 goto out;
83a57153 13763
e694eb02 13764 crtc_state->mode_changed = true;
74c090b1 13765 ret = drm_atomic_commit(state);
83a57153
ACO
13766 }
13767
e694eb02
ML
13768 if (ret == -EDEADLK) {
13769 drm_atomic_state_clear(state);
13770 drm_modeset_backoff(state->acquire_ctx);
13771 goto retry;
4ed9fb37 13772 }
4be07317 13773
2bfb4627 13774 if (ret)
e694eb02 13775out:
2bfb4627 13776 drm_atomic_state_free(state);
c0c36b94
CW
13777}
13778
25c5b266
DV
13779#undef for_each_intel_crtc_masked
13780
f6e5b160 13781static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 13782 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 13783 .set_config = drm_atomic_helper_set_config,
82cf435b 13784 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160
CW
13785 .destroy = intel_crtc_destroy,
13786 .page_flip = intel_crtc_page_flip,
1356837e
MR
13787 .atomic_duplicate_state = intel_crtc_duplicate_state,
13788 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13789};
13790
6beb8c23
MR
13791/**
13792 * intel_prepare_plane_fb - Prepare fb for usage on plane
13793 * @plane: drm plane to prepare for
13794 * @fb: framebuffer to prepare for presentation
13795 *
13796 * Prepares a framebuffer for usage on a display plane. Generally this
13797 * involves pinning the underlying object and updating the frontbuffer tracking
13798 * bits. Some older platforms need special physical address handling for
13799 * cursor planes.
13800 *
f935675f
ML
13801 * Must be called with struct_mutex held.
13802 *
6beb8c23
MR
13803 * Returns 0 on success, negative error code on failure.
13804 */
13805int
13806intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13807 const struct drm_plane_state *new_state)
465c120c
MR
13808{
13809 struct drm_device *dev = plane->dev;
844f9111 13810 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13811 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13812 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13813 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13814 int ret = 0;
465c120c 13815
1ee49399 13816 if (!obj && !old_obj)
465c120c
MR
13817 return 0;
13818
5008e874
ML
13819 if (old_obj) {
13820 struct drm_crtc_state *crtc_state =
13821 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13822
13823 /* Big Hammer, we also need to ensure that any pending
13824 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13825 * current scanout is retired before unpinning the old
13826 * framebuffer. Note that we rely on userspace rendering
13827 * into the buffer attached to the pipe they are waiting
13828 * on. If not, userspace generates a GPU hang with IPEHR
13829 * point to the MI_WAIT_FOR_EVENT.
13830 *
13831 * This should only fail upon a hung GPU, in which case we
13832 * can safely continue.
13833 */
13834 if (needs_modeset(crtc_state))
13835 ret = i915_gem_object_wait_rendering(old_obj, true);
f4457ae7
CW
13836 if (ret) {
13837 /* GPU hangs should have been swallowed by the wait */
13838 WARN_ON(ret == -EIO);
f935675f 13839 return ret;
f4457ae7 13840 }
5008e874
ML
13841 }
13842
3c28ff22
AG
13843 /* For framebuffer backed by dmabuf, wait for fence */
13844 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13845 long lret;
13846
13847 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13848 false, true,
13849 MAX_SCHEDULE_TIMEOUT);
13850 if (lret == -ERESTARTSYS)
13851 return lret;
3c28ff22 13852
bcf8be27 13853 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13854 }
13855
1ee49399
ML
13856 if (!obj) {
13857 ret = 0;
13858 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13859 INTEL_INFO(dev)->cursor_needs_physical) {
13860 int align = IS_I830(dev) ? 16 * 1024 : 256;
13861 ret = i915_gem_object_attach_phys(obj, align);
13862 if (ret)
13863 DRM_DEBUG_KMS("failed to attach phys object\n");
13864 } else {
3465c580 13865 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 13866 }
465c120c 13867
7580d774
ML
13868 if (ret == 0) {
13869 if (obj) {
13870 struct intel_plane_state *plane_state =
13871 to_intel_plane_state(new_state);
13872
13873 i915_gem_request_assign(&plane_state->wait_req,
13874 obj->last_write_req);
13875 }
13876
a9ff8714 13877 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13878 }
fdd508a6 13879
6beb8c23
MR
13880 return ret;
13881}
13882
38f3ce3a
MR
13883/**
13884 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13885 * @plane: drm plane to clean up for
13886 * @fb: old framebuffer that was on plane
13887 *
13888 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13889 *
13890 * Must be called with struct_mutex held.
38f3ce3a
MR
13891 */
13892void
13893intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13894 const struct drm_plane_state *old_state)
38f3ce3a
MR
13895{
13896 struct drm_device *dev = plane->dev;
1ee49399 13897 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13898 struct intel_plane_state *old_intel_state;
1ee49399
ML
13899 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13900 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13901
7580d774
ML
13902 old_intel_state = to_intel_plane_state(old_state);
13903
1ee49399 13904 if (!obj && !old_obj)
38f3ce3a
MR
13905 return;
13906
1ee49399
ML
13907 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13908 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 13909 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
13910
13911 /* prepare_fb aborted? */
13912 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13913 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13914 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13915
13916 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
13917}
13918
6156a456
CK
13919int
13920skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13921{
13922 int max_scale;
13923 struct drm_device *dev;
13924 struct drm_i915_private *dev_priv;
13925 int crtc_clock, cdclk;
13926
bf8a0af0 13927 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13928 return DRM_PLANE_HELPER_NO_SCALING;
13929
13930 dev = intel_crtc->base.dev;
13931 dev_priv = dev->dev_private;
13932 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13933 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13934
54bf1ce6 13935 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13936 return DRM_PLANE_HELPER_NO_SCALING;
13937
13938 /*
13939 * skl max scale is lower of:
13940 * close to 3 but not 3, -1 is for that purpose
13941 * or
13942 * cdclk/crtc_clock
13943 */
13944 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13945
13946 return max_scale;
13947}
13948
465c120c 13949static int
3c692a41 13950intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13951 struct intel_crtc_state *crtc_state,
3c692a41
GP
13952 struct intel_plane_state *state)
13953{
2b875c22
MR
13954 struct drm_crtc *crtc = state->base.crtc;
13955 struct drm_framebuffer *fb = state->base.fb;
6156a456 13956 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13957 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13958 bool can_position = false;
465c120c 13959
693bdc28
VS
13960 if (INTEL_INFO(plane->dev)->gen >= 9) {
13961 /* use scaler when colorkey is not required */
13962 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13963 min_scale = 1;
13964 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13965 }
d8106366 13966 can_position = true;
6156a456 13967 }
d8106366 13968
061e4b8d
ML
13969 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13970 &state->dst, &state->clip,
da20eabd
ML
13971 min_scale, max_scale,
13972 can_position, true,
13973 &state->visible);
14af293f
GP
13974}
13975
613d2b27
ML
13976static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13977 struct drm_crtc_state *old_crtc_state)
3c692a41 13978{
32b7eeec 13979 struct drm_device *dev = crtc->dev;
3c692a41 13980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13981 struct intel_crtc_state *old_intel_state =
13982 to_intel_crtc_state(old_crtc_state);
13983 bool modeset = needs_modeset(crtc->state);
3c692a41 13984
c34c9ee4 13985 /* Perform vblank evasion around commit operation */
62852622 13986 intel_pipe_update_start(intel_crtc);
0583236e 13987
bfd16b2a
ML
13988 if (modeset)
13989 return;
13990
20a34e78
ML
13991 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13992 intel_color_set_csc(crtc->state);
13993 intel_color_load_luts(crtc->state);
13994 }
13995
bfd16b2a
ML
13996 if (to_intel_crtc_state(crtc->state)->update_pipe)
13997 intel_update_pipe_config(intel_crtc, old_intel_state);
13998 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13999 skl_detach_scalers(intel_crtc);
32b7eeec
MR
14000}
14001
613d2b27
ML
14002static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14003 struct drm_crtc_state *old_crtc_state)
32b7eeec 14004{
32b7eeec 14005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14006
62852622 14007 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14008}
14009
cf4c7c12 14010/**
4a3b8769
MR
14011 * intel_plane_destroy - destroy a plane
14012 * @plane: plane to destroy
cf4c7c12 14013 *
4a3b8769
MR
14014 * Common destruction function for all types of planes (primary, cursor,
14015 * sprite).
cf4c7c12 14016 */
4a3b8769 14017void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14018{
14019 struct intel_plane *intel_plane = to_intel_plane(plane);
14020 drm_plane_cleanup(plane);
14021 kfree(intel_plane);
14022}
14023
65a3fea0 14024const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14025 .update_plane = drm_atomic_helper_update_plane,
14026 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14027 .destroy = intel_plane_destroy,
c196e1d6 14028 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14029 .atomic_get_property = intel_plane_atomic_get_property,
14030 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14031 .atomic_duplicate_state = intel_plane_duplicate_state,
14032 .atomic_destroy_state = intel_plane_destroy_state,
14033
465c120c
MR
14034};
14035
14036static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14037 int pipe)
14038{
fca0ce2a
VS
14039 struct intel_plane *primary = NULL;
14040 struct intel_plane_state *state = NULL;
465c120c 14041 const uint32_t *intel_primary_formats;
45e3743a 14042 unsigned int num_formats;
fca0ce2a 14043 int ret;
465c120c
MR
14044
14045 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
14046 if (!primary)
14047 goto fail;
465c120c 14048
8e7d688b 14049 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
14050 if (!state)
14051 goto fail;
8e7d688b 14052 primary->base.state = &state->base;
ea2c67bb 14053
465c120c
MR
14054 primary->can_scale = false;
14055 primary->max_downscale = 1;
6156a456
CK
14056 if (INTEL_INFO(dev)->gen >= 9) {
14057 primary->can_scale = true;
af99ceda 14058 state->scaler_id = -1;
6156a456 14059 }
465c120c
MR
14060 primary->pipe = pipe;
14061 primary->plane = pipe;
a9ff8714 14062 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14063 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14064 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14065 primary->plane = !pipe;
14066
6c0fd451
DL
14067 if (INTEL_INFO(dev)->gen >= 9) {
14068 intel_primary_formats = skl_primary_formats;
14069 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14070
14071 primary->update_plane = skylake_update_primary_plane;
14072 primary->disable_plane = skylake_disable_primary_plane;
14073 } else if (HAS_PCH_SPLIT(dev)) {
14074 intel_primary_formats = i965_primary_formats;
14075 num_formats = ARRAY_SIZE(i965_primary_formats);
14076
14077 primary->update_plane = ironlake_update_primary_plane;
14078 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14079 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14080 intel_primary_formats = i965_primary_formats;
14081 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14082
14083 primary->update_plane = i9xx_update_primary_plane;
14084 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14085 } else {
14086 intel_primary_formats = i8xx_primary_formats;
14087 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14088
14089 primary->update_plane = i9xx_update_primary_plane;
14090 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14091 }
14092
fca0ce2a
VS
14093 ret = drm_universal_plane_init(dev, &primary->base, 0,
14094 &intel_plane_funcs,
14095 intel_primary_formats, num_formats,
14096 DRM_PLANE_TYPE_PRIMARY, NULL);
14097 if (ret)
14098 goto fail;
48404c1e 14099
3b7a5119
SJ
14100 if (INTEL_INFO(dev)->gen >= 4)
14101 intel_create_rotation_property(dev, primary);
48404c1e 14102
ea2c67bb
MR
14103 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14104
465c120c 14105 return &primary->base;
fca0ce2a
VS
14106
14107fail:
14108 kfree(state);
14109 kfree(primary);
14110
14111 return NULL;
465c120c
MR
14112}
14113
3b7a5119
SJ
14114void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14115{
14116 if (!dev->mode_config.rotation_property) {
14117 unsigned long flags = BIT(DRM_ROTATE_0) |
14118 BIT(DRM_ROTATE_180);
14119
14120 if (INTEL_INFO(dev)->gen >= 9)
14121 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14122
14123 dev->mode_config.rotation_property =
14124 drm_mode_create_rotation_property(dev, flags);
14125 }
14126 if (dev->mode_config.rotation_property)
14127 drm_object_attach_property(&plane->base.base,
14128 dev->mode_config.rotation_property,
14129 plane->base.state->rotation);
14130}
14131
3d7d6510 14132static int
852e787c 14133intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14134 struct intel_crtc_state *crtc_state,
852e787c 14135 struct intel_plane_state *state)
3d7d6510 14136{
061e4b8d 14137 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14138 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14139 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14140 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14141 unsigned stride;
14142 int ret;
3d7d6510 14143
061e4b8d
ML
14144 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14145 &state->dst, &state->clip,
3d7d6510
MR
14146 DRM_PLANE_HELPER_NO_SCALING,
14147 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14148 true, true, &state->visible);
757f9a3e
GP
14149 if (ret)
14150 return ret;
14151
757f9a3e
GP
14152 /* if we want to turn off the cursor ignore width and height */
14153 if (!obj)
da20eabd 14154 return 0;
757f9a3e 14155
757f9a3e 14156 /* Check for which cursor types we support */
061e4b8d 14157 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14158 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14159 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14160 return -EINVAL;
14161 }
14162
ea2c67bb
MR
14163 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14164 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14165 DRM_DEBUG_KMS("buffer is too small\n");
14166 return -ENOMEM;
14167 }
14168
3a656b54 14169 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14170 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14171 return -EINVAL;
32b7eeec
MR
14172 }
14173
b29ec92c
VS
14174 /*
14175 * There's something wrong with the cursor on CHV pipe C.
14176 * If it straddles the left edge of the screen then
14177 * moving it away from the edge or disabling it often
14178 * results in a pipe underrun, and often that can lead to
14179 * dead pipe (constant underrun reported, and it scans
14180 * out just a solid color). To recover from that, the
14181 * display power well must be turned off and on again.
14182 * Refuse the put the cursor into that compromised position.
14183 */
14184 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14185 state->visible && state->base.crtc_x < 0) {
14186 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14187 return -EINVAL;
14188 }
14189
da20eabd 14190 return 0;
852e787c 14191}
3d7d6510 14192
a8ad0d8e
ML
14193static void
14194intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14195 struct drm_crtc *crtc)
a8ad0d8e 14196{
f2858021
ML
14197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14198
14199 intel_crtc->cursor_addr = 0;
55a08b3f 14200 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14201}
14202
f4a2cf29 14203static void
55a08b3f
ML
14204intel_update_cursor_plane(struct drm_plane *plane,
14205 const struct intel_crtc_state *crtc_state,
14206 const struct intel_plane_state *state)
852e787c 14207{
55a08b3f
ML
14208 struct drm_crtc *crtc = crtc_state->base.crtc;
14209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14210 struct drm_device *dev = plane->dev;
2b875c22 14211 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14212 uint32_t addr;
852e787c 14213
f4a2cf29 14214 if (!obj)
a912f12f 14215 addr = 0;
f4a2cf29 14216 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14217 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14218 else
a912f12f 14219 addr = obj->phys_handle->busaddr;
852e787c 14220
a912f12f 14221 intel_crtc->cursor_addr = addr;
55a08b3f 14222 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14223}
14224
3d7d6510
MR
14225static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14226 int pipe)
14227{
fca0ce2a
VS
14228 struct intel_plane *cursor = NULL;
14229 struct intel_plane_state *state = NULL;
14230 int ret;
3d7d6510
MR
14231
14232 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
14233 if (!cursor)
14234 goto fail;
3d7d6510 14235
8e7d688b 14236 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
14237 if (!state)
14238 goto fail;
8e7d688b 14239 cursor->base.state = &state->base;
ea2c67bb 14240
3d7d6510
MR
14241 cursor->can_scale = false;
14242 cursor->max_downscale = 1;
14243 cursor->pipe = pipe;
14244 cursor->plane = pipe;
a9ff8714 14245 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14246 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14247 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14248 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 14249
fca0ce2a
VS
14250 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14251 &intel_plane_funcs,
14252 intel_cursor_formats,
14253 ARRAY_SIZE(intel_cursor_formats),
14254 DRM_PLANE_TYPE_CURSOR, NULL);
14255 if (ret)
14256 goto fail;
4398ad45
VS
14257
14258 if (INTEL_INFO(dev)->gen >= 4) {
14259 if (!dev->mode_config.rotation_property)
14260 dev->mode_config.rotation_property =
14261 drm_mode_create_rotation_property(dev,
14262 BIT(DRM_ROTATE_0) |
14263 BIT(DRM_ROTATE_180));
14264 if (dev->mode_config.rotation_property)
14265 drm_object_attach_property(&cursor->base.base,
14266 dev->mode_config.rotation_property,
8e7d688b 14267 state->base.rotation);
4398ad45
VS
14268 }
14269
af99ceda
CK
14270 if (INTEL_INFO(dev)->gen >=9)
14271 state->scaler_id = -1;
14272
ea2c67bb
MR
14273 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14274
3d7d6510 14275 return &cursor->base;
fca0ce2a
VS
14276
14277fail:
14278 kfree(state);
14279 kfree(cursor);
14280
14281 return NULL;
3d7d6510
MR
14282}
14283
549e2bfb
CK
14284static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14285 struct intel_crtc_state *crtc_state)
14286{
14287 int i;
14288 struct intel_scaler *intel_scaler;
14289 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14290
14291 for (i = 0; i < intel_crtc->num_scalers; i++) {
14292 intel_scaler = &scaler_state->scalers[i];
14293 intel_scaler->in_use = 0;
549e2bfb
CK
14294 intel_scaler->mode = PS_SCALER_MODE_DYN;
14295 }
14296
14297 scaler_state->scaler_id = -1;
14298}
14299
b358d0a6 14300static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14301{
fbee40df 14302 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14303 struct intel_crtc *intel_crtc;
f5de6e07 14304 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14305 struct drm_plane *primary = NULL;
14306 struct drm_plane *cursor = NULL;
8563b1e8 14307 int ret;
79e53945 14308
955382f3 14309 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14310 if (intel_crtc == NULL)
14311 return;
14312
f5de6e07
ACO
14313 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14314 if (!crtc_state)
14315 goto fail;
550acefd
ACO
14316 intel_crtc->config = crtc_state;
14317 intel_crtc->base.state = &crtc_state->base;
07878248 14318 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14319
549e2bfb
CK
14320 /* initialize shared scalers */
14321 if (INTEL_INFO(dev)->gen >= 9) {
14322 if (pipe == PIPE_C)
14323 intel_crtc->num_scalers = 1;
14324 else
14325 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14326
14327 skl_init_scalers(dev, intel_crtc, crtc_state);
14328 }
14329
465c120c 14330 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14331 if (!primary)
14332 goto fail;
14333
14334 cursor = intel_cursor_plane_create(dev, pipe);
14335 if (!cursor)
14336 goto fail;
14337
465c120c 14338 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14339 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14340 if (ret)
14341 goto fail;
79e53945 14342
1f1c2e24
VS
14343 /*
14344 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14345 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14346 */
80824003
JB
14347 intel_crtc->pipe = pipe;
14348 intel_crtc->plane = pipe;
3a77c4c4 14349 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14350 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14351 intel_crtc->plane = !pipe;
80824003
JB
14352 }
14353
4b0e333e
CW
14354 intel_crtc->cursor_base = ~0;
14355 intel_crtc->cursor_cntl = ~0;
dc41c154 14356 intel_crtc->cursor_size = ~0;
8d7849db 14357
852eb00d
VS
14358 intel_crtc->wm.cxsr_allowed = true;
14359
22fd0fab
JB
14360 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14361 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14362 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14363 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14364
79e53945 14365 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 14366
8563b1e8
LL
14367 intel_color_init(&intel_crtc->base);
14368
87b6b101 14369 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14370 return;
14371
14372fail:
14373 if (primary)
14374 drm_plane_cleanup(primary);
14375 if (cursor)
14376 drm_plane_cleanup(cursor);
f5de6e07 14377 kfree(crtc_state);
3d7d6510 14378 kfree(intel_crtc);
79e53945
JB
14379}
14380
752aa88a
JB
14381enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14382{
14383 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14384 struct drm_device *dev = connector->base.dev;
752aa88a 14385
51fd371b 14386 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14387
d3babd3f 14388 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14389 return INVALID_PIPE;
14390
14391 return to_intel_crtc(encoder->crtc)->pipe;
14392}
14393
08d7b3d1 14394int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14395 struct drm_file *file)
08d7b3d1 14396{
08d7b3d1 14397 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14398 struct drm_crtc *drmmode_crtc;
c05422d5 14399 struct intel_crtc *crtc;
08d7b3d1 14400
7707e653 14401 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14402
7707e653 14403 if (!drmmode_crtc) {
08d7b3d1 14404 DRM_ERROR("no such CRTC id\n");
3f2c2057 14405 return -ENOENT;
08d7b3d1
CW
14406 }
14407
7707e653 14408 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14409 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14410
c05422d5 14411 return 0;
08d7b3d1
CW
14412}
14413
66a9278e 14414static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14415{
66a9278e
DV
14416 struct drm_device *dev = encoder->base.dev;
14417 struct intel_encoder *source_encoder;
79e53945 14418 int index_mask = 0;
79e53945
JB
14419 int entry = 0;
14420
b2784e15 14421 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14422 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14423 index_mask |= (1 << entry);
14424
79e53945
JB
14425 entry++;
14426 }
4ef69c7a 14427
79e53945
JB
14428 return index_mask;
14429}
14430
4d302442
CW
14431static bool has_edp_a(struct drm_device *dev)
14432{
14433 struct drm_i915_private *dev_priv = dev->dev_private;
14434
14435 if (!IS_MOBILE(dev))
14436 return false;
14437
14438 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14439 return false;
14440
e3589908 14441 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14442 return false;
14443
14444 return true;
14445}
14446
84b4e042
JB
14447static bool intel_crt_present(struct drm_device *dev)
14448{
14449 struct drm_i915_private *dev_priv = dev->dev_private;
14450
884497ed
DL
14451 if (INTEL_INFO(dev)->gen >= 9)
14452 return false;
14453
cf404ce4 14454 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14455 return false;
14456
14457 if (IS_CHERRYVIEW(dev))
14458 return false;
14459
65e472e4
VS
14460 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14461 return false;
14462
70ac54d0
VS
14463 /* DDI E can't be used if DDI A requires 4 lanes */
14464 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14465 return false;
14466
e4abb733 14467 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14468 return false;
14469
14470 return true;
14471}
14472
79e53945
JB
14473static void intel_setup_outputs(struct drm_device *dev)
14474{
725e30ad 14475 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14476 struct intel_encoder *encoder;
cb0953d7 14477 bool dpd_is_edp = false;
79e53945 14478
c9093354 14479 intel_lvds_init(dev);
79e53945 14480
84b4e042 14481 if (intel_crt_present(dev))
79935fca 14482 intel_crt_init(dev);
cb0953d7 14483
c776eb2e
VK
14484 if (IS_BROXTON(dev)) {
14485 /*
14486 * FIXME: Broxton doesn't support port detection via the
14487 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14488 * detect the ports.
14489 */
14490 intel_ddi_init(dev, PORT_A);
14491 intel_ddi_init(dev, PORT_B);
14492 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14493
14494 intel_dsi_init(dev);
c776eb2e 14495 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14496 int found;
14497
de31facd
JB
14498 /*
14499 * Haswell uses DDI functions to detect digital outputs.
14500 * On SKL pre-D0 the strap isn't connected, so we assume
14501 * it's there.
14502 */
77179400 14503 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14504 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14505 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14506 intel_ddi_init(dev, PORT_A);
14507
14508 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14509 * register */
14510 found = I915_READ(SFUSE_STRAP);
14511
14512 if (found & SFUSE_STRAP_DDIB_DETECTED)
14513 intel_ddi_init(dev, PORT_B);
14514 if (found & SFUSE_STRAP_DDIC_DETECTED)
14515 intel_ddi_init(dev, PORT_C);
14516 if (found & SFUSE_STRAP_DDID_DETECTED)
14517 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14518 /*
14519 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14520 */
ef11bdb3 14521 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14522 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14523 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14524 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14525 intel_ddi_init(dev, PORT_E);
14526
0e72a5b5 14527 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14528 int found;
5d8a7752 14529 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14530
14531 if (has_edp_a(dev))
14532 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14533
dc0fa718 14534 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14535 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14536 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14537 if (!found)
e2debe91 14538 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14539 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14540 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14541 }
14542
dc0fa718 14543 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14544 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14545
dc0fa718 14546 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14547 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14548
5eb08b69 14549 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14550 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14551
270b3042 14552 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14553 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14554 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14555 /*
14556 * The DP_DETECTED bit is the latched state of the DDC
14557 * SDA pin at boot. However since eDP doesn't require DDC
14558 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14559 * eDP ports may have been muxed to an alternate function.
14560 * Thus we can't rely on the DP_DETECTED bit alone to detect
14561 * eDP ports. Consult the VBT as well as DP_DETECTED to
14562 * detect eDP ports.
14563 */
e66eb81d 14564 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14565 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14566 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14567 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14568 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14569 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14570
e66eb81d 14571 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14572 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14573 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14574 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14575 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14576 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14577
9418c1f1 14578 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14579 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14580 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14581 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14582 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14583 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14584 }
14585
3cfca973 14586 intel_dsi_init(dev);
09da55dc 14587 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14588 bool found = false;
7d57382e 14589
e2debe91 14590 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14591 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14592 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14593 if (!found && IS_G4X(dev)) {
b01f2c3a 14594 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14595 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14596 }
27185ae1 14597
3fec3d2f 14598 if (!found && IS_G4X(dev))
ab9d7c30 14599 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14600 }
13520b05
KH
14601
14602 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14603
e2debe91 14604 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14605 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14606 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14607 }
27185ae1 14608
e2debe91 14609 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14610
3fec3d2f 14611 if (IS_G4X(dev)) {
b01f2c3a 14612 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14613 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14614 }
3fec3d2f 14615 if (IS_G4X(dev))
ab9d7c30 14616 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14617 }
27185ae1 14618
3fec3d2f 14619 if (IS_G4X(dev) &&
e7281eab 14620 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14621 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14622 } else if (IS_GEN2(dev))
79e53945
JB
14623 intel_dvo_init(dev);
14624
103a196f 14625 if (SUPPORTS_TV(dev))
79e53945
JB
14626 intel_tv_init(dev);
14627
0bc12bcb 14628 intel_psr_init(dev);
7c8f8a70 14629
b2784e15 14630 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14631 encoder->base.possible_crtcs = encoder->crtc_mask;
14632 encoder->base.possible_clones =
66a9278e 14633 intel_encoder_clones(encoder);
79e53945 14634 }
47356eb6 14635
dde86e2d 14636 intel_init_pch_refclk(dev);
270b3042
DV
14637
14638 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14639}
14640
14641static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14642{
60a5ca01 14643 struct drm_device *dev = fb->dev;
79e53945 14644 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14645
ef2d633e 14646 drm_framebuffer_cleanup(fb);
60a5ca01 14647 mutex_lock(&dev->struct_mutex);
ef2d633e 14648 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14649 drm_gem_object_unreference(&intel_fb->obj->base);
14650 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14651 kfree(intel_fb);
14652}
14653
14654static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14655 struct drm_file *file,
79e53945
JB
14656 unsigned int *handle)
14657{
14658 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14659 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14660
cc917ab4
CW
14661 if (obj->userptr.mm) {
14662 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14663 return -EINVAL;
14664 }
14665
05394f39 14666 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14667}
14668
86c98588
RV
14669static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14670 struct drm_file *file,
14671 unsigned flags, unsigned color,
14672 struct drm_clip_rect *clips,
14673 unsigned num_clips)
14674{
14675 struct drm_device *dev = fb->dev;
14676 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14677 struct drm_i915_gem_object *obj = intel_fb->obj;
14678
14679 mutex_lock(&dev->struct_mutex);
74b4ea1e 14680 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14681 mutex_unlock(&dev->struct_mutex);
14682
14683 return 0;
14684}
14685
79e53945
JB
14686static const struct drm_framebuffer_funcs intel_fb_funcs = {
14687 .destroy = intel_user_framebuffer_destroy,
14688 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14689 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14690};
14691
b321803d
DL
14692static
14693u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14694 uint32_t pixel_format)
14695{
14696 u32 gen = INTEL_INFO(dev)->gen;
14697
14698 if (gen >= 9) {
ac484963
VS
14699 int cpp = drm_format_plane_cpp(pixel_format, 0);
14700
b321803d
DL
14701 /* "The stride in bytes must not exceed the of the size of 8K
14702 * pixels and 32K bytes."
14703 */
ac484963 14704 return min(8192 * cpp, 32768);
666a4537 14705 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14706 return 32*1024;
14707 } else if (gen >= 4) {
14708 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14709 return 16*1024;
14710 else
14711 return 32*1024;
14712 } else if (gen >= 3) {
14713 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14714 return 8*1024;
14715 else
14716 return 16*1024;
14717 } else {
14718 /* XXX DSPC is limited to 4k tiled */
14719 return 8*1024;
14720 }
14721}
14722
b5ea642a
DV
14723static int intel_framebuffer_init(struct drm_device *dev,
14724 struct intel_framebuffer *intel_fb,
14725 struct drm_mode_fb_cmd2 *mode_cmd,
14726 struct drm_i915_gem_object *obj)
79e53945 14727{
7b49f948 14728 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14729 unsigned int aligned_height;
79e53945 14730 int ret;
b321803d 14731 u32 pitch_limit, stride_alignment;
79e53945 14732
dd4916c5
DV
14733 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14734
2a80eada
DV
14735 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14736 /* Enforce that fb modifier and tiling mode match, but only for
14737 * X-tiled. This is needed for FBC. */
14738 if (!!(obj->tiling_mode == I915_TILING_X) !=
14739 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14740 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14741 return -EINVAL;
14742 }
14743 } else {
14744 if (obj->tiling_mode == I915_TILING_X)
14745 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14746 else if (obj->tiling_mode == I915_TILING_Y) {
14747 DRM_DEBUG("No Y tiling for legacy addfb\n");
14748 return -EINVAL;
14749 }
14750 }
14751
9a8f0a12
TU
14752 /* Passed in modifier sanity checking. */
14753 switch (mode_cmd->modifier[0]) {
14754 case I915_FORMAT_MOD_Y_TILED:
14755 case I915_FORMAT_MOD_Yf_TILED:
14756 if (INTEL_INFO(dev)->gen < 9) {
14757 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14758 mode_cmd->modifier[0]);
14759 return -EINVAL;
14760 }
14761 case DRM_FORMAT_MOD_NONE:
14762 case I915_FORMAT_MOD_X_TILED:
14763 break;
14764 default:
c0f40428
JB
14765 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14766 mode_cmd->modifier[0]);
57cd6508 14767 return -EINVAL;
c16ed4be 14768 }
57cd6508 14769
7b49f948
VS
14770 stride_alignment = intel_fb_stride_alignment(dev_priv,
14771 mode_cmd->modifier[0],
b321803d
DL
14772 mode_cmd->pixel_format);
14773 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14774 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14775 mode_cmd->pitches[0], stride_alignment);
57cd6508 14776 return -EINVAL;
c16ed4be 14777 }
57cd6508 14778
b321803d
DL
14779 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14780 mode_cmd->pixel_format);
a35cdaa0 14781 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14782 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14783 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14784 "tiled" : "linear",
a35cdaa0 14785 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14786 return -EINVAL;
c16ed4be 14787 }
5d7bd705 14788
2a80eada 14789 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14790 mode_cmd->pitches[0] != obj->stride) {
14791 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14792 mode_cmd->pitches[0], obj->stride);
5d7bd705 14793 return -EINVAL;
c16ed4be 14794 }
5d7bd705 14795
57779d06 14796 /* Reject formats not supported by any plane early. */
308e5bcb 14797 switch (mode_cmd->pixel_format) {
57779d06 14798 case DRM_FORMAT_C8:
04b3924d
VS
14799 case DRM_FORMAT_RGB565:
14800 case DRM_FORMAT_XRGB8888:
14801 case DRM_FORMAT_ARGB8888:
57779d06
VS
14802 break;
14803 case DRM_FORMAT_XRGB1555:
c16ed4be 14804 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14805 DRM_DEBUG("unsupported pixel format: %s\n",
14806 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14807 return -EINVAL;
c16ed4be 14808 }
57779d06 14809 break;
57779d06 14810 case DRM_FORMAT_ABGR8888:
666a4537
WB
14811 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14812 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14813 DRM_DEBUG("unsupported pixel format: %s\n",
14814 drm_get_format_name(mode_cmd->pixel_format));
14815 return -EINVAL;
14816 }
14817 break;
14818 case DRM_FORMAT_XBGR8888:
04b3924d 14819 case DRM_FORMAT_XRGB2101010:
57779d06 14820 case DRM_FORMAT_XBGR2101010:
c16ed4be 14821 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14822 DRM_DEBUG("unsupported pixel format: %s\n",
14823 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14824 return -EINVAL;
c16ed4be 14825 }
b5626747 14826 break;
7531208b 14827 case DRM_FORMAT_ABGR2101010:
666a4537 14828 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14829 DRM_DEBUG("unsupported pixel format: %s\n",
14830 drm_get_format_name(mode_cmd->pixel_format));
14831 return -EINVAL;
14832 }
14833 break;
04b3924d
VS
14834 case DRM_FORMAT_YUYV:
14835 case DRM_FORMAT_UYVY:
14836 case DRM_FORMAT_YVYU:
14837 case DRM_FORMAT_VYUY:
c16ed4be 14838 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14839 DRM_DEBUG("unsupported pixel format: %s\n",
14840 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14841 return -EINVAL;
c16ed4be 14842 }
57cd6508
CW
14843 break;
14844 default:
4ee62c76
VS
14845 DRM_DEBUG("unsupported pixel format: %s\n",
14846 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14847 return -EINVAL;
14848 }
14849
90f9a336
VS
14850 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14851 if (mode_cmd->offsets[0] != 0)
14852 return -EINVAL;
14853
ec2c981e 14854 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14855 mode_cmd->pixel_format,
14856 mode_cmd->modifier[0]);
53155c0a
DV
14857 /* FIXME drm helper for size checks (especially planar formats)? */
14858 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14859 return -EINVAL;
14860
c7d73f6a
DV
14861 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14862 intel_fb->obj = obj;
14863
2d7a215f
VS
14864 intel_fill_fb_info(dev_priv, &intel_fb->base);
14865
79e53945
JB
14866 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14867 if (ret) {
14868 DRM_ERROR("framebuffer init failed %d\n", ret);
14869 return ret;
14870 }
14871
0b05e1e0
VS
14872 intel_fb->obj->framebuffer_references++;
14873
79e53945
JB
14874 return 0;
14875}
14876
79e53945
JB
14877static struct drm_framebuffer *
14878intel_user_framebuffer_create(struct drm_device *dev,
14879 struct drm_file *filp,
1eb83451 14880 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14881{
dcb1394e 14882 struct drm_framebuffer *fb;
05394f39 14883 struct drm_i915_gem_object *obj;
76dc3769 14884 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14885
308e5bcb 14886 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14887 mode_cmd.handles[0]));
c8725226 14888 if (&obj->base == NULL)
cce13ff7 14889 return ERR_PTR(-ENOENT);
79e53945 14890
92907cbb 14891 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14892 if (IS_ERR(fb))
14893 drm_gem_object_unreference_unlocked(&obj->base);
14894
14895 return fb;
79e53945
JB
14896}
14897
0695726e 14898#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14899static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14900{
14901}
14902#endif
14903
79e53945 14904static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14905 .fb_create = intel_user_framebuffer_create,
0632fef6 14906 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14907 .atomic_check = intel_atomic_check,
14908 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14909 .atomic_state_alloc = intel_atomic_state_alloc,
14910 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14911};
14912
88212941
ID
14913/**
14914 * intel_init_display_hooks - initialize the display modesetting hooks
14915 * @dev_priv: device private
14916 */
14917void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14918{
88212941 14919 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14920 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14921 dev_priv->display.get_initial_plane_config =
14922 skylake_get_initial_plane_config;
bc8d7dff
DL
14923 dev_priv->display.crtc_compute_clock =
14924 haswell_crtc_compute_clock;
14925 dev_priv->display.crtc_enable = haswell_crtc_enable;
14926 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14927 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14928 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14929 dev_priv->display.get_initial_plane_config =
14930 ironlake_get_initial_plane_config;
797d0259
ACO
14931 dev_priv->display.crtc_compute_clock =
14932 haswell_crtc_compute_clock;
4f771f10
PZ
14933 dev_priv->display.crtc_enable = haswell_crtc_enable;
14934 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14935 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14936 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14937 dev_priv->display.get_initial_plane_config =
14938 ironlake_get_initial_plane_config;
3fb37703
ACO
14939 dev_priv->display.crtc_compute_clock =
14940 ironlake_crtc_compute_clock;
76e5a89c
DV
14941 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14942 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14943 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14944 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14945 dev_priv->display.get_initial_plane_config =
14946 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14947 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14948 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14949 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14950 } else if (IS_VALLEYVIEW(dev_priv)) {
14951 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14952 dev_priv->display.get_initial_plane_config =
14953 i9xx_get_initial_plane_config;
14954 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14955 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14956 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14957 } else if (IS_G4X(dev_priv)) {
14958 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14959 dev_priv->display.get_initial_plane_config =
14960 i9xx_get_initial_plane_config;
14961 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14962 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14963 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14964 } else if (IS_PINEVIEW(dev_priv)) {
14965 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14966 dev_priv->display.get_initial_plane_config =
14967 i9xx_get_initial_plane_config;
14968 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14969 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14970 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14971 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14972 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14973 dev_priv->display.get_initial_plane_config =
14974 i9xx_get_initial_plane_config;
d6dfee7a 14975 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14976 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14977 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14978 } else {
14979 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14980 dev_priv->display.get_initial_plane_config =
14981 i9xx_get_initial_plane_config;
14982 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14983 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14984 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14985 }
e70236a8 14986
e70236a8 14987 /* Returns the core display clock speed */
88212941 14988 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
14989 dev_priv->display.get_display_clock_speed =
14990 skylake_get_display_clock_speed;
88212941 14991 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
14992 dev_priv->display.get_display_clock_speed =
14993 broxton_get_display_clock_speed;
88212941 14994 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
14995 dev_priv->display.get_display_clock_speed =
14996 broadwell_get_display_clock_speed;
88212941 14997 else if (IS_HASWELL(dev_priv))
1652d19e
VS
14998 dev_priv->display.get_display_clock_speed =
14999 haswell_get_display_clock_speed;
88212941 15000 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
15001 dev_priv->display.get_display_clock_speed =
15002 valleyview_get_display_clock_speed;
88212941 15003 else if (IS_GEN5(dev_priv))
b37a6434
VS
15004 dev_priv->display.get_display_clock_speed =
15005 ilk_get_display_clock_speed;
88212941
ID
15006 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15007 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
15008 dev_priv->display.get_display_clock_speed =
15009 i945_get_display_clock_speed;
88212941 15010 else if (IS_GM45(dev_priv))
34edce2f
VS
15011 dev_priv->display.get_display_clock_speed =
15012 gm45_get_display_clock_speed;
88212941 15013 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
15014 dev_priv->display.get_display_clock_speed =
15015 i965gm_get_display_clock_speed;
88212941 15016 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
15017 dev_priv->display.get_display_clock_speed =
15018 pnv_get_display_clock_speed;
88212941 15019 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
15020 dev_priv->display.get_display_clock_speed =
15021 g33_get_display_clock_speed;
88212941 15022 else if (IS_I915G(dev_priv))
e70236a8
JB
15023 dev_priv->display.get_display_clock_speed =
15024 i915_get_display_clock_speed;
88212941 15025 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
15026 dev_priv->display.get_display_clock_speed =
15027 i9xx_misc_get_display_clock_speed;
88212941 15028 else if (IS_I915GM(dev_priv))
e70236a8
JB
15029 dev_priv->display.get_display_clock_speed =
15030 i915gm_get_display_clock_speed;
88212941 15031 else if (IS_I865G(dev_priv))
e70236a8
JB
15032 dev_priv->display.get_display_clock_speed =
15033 i865_get_display_clock_speed;
88212941 15034 else if (IS_I85X(dev_priv))
e70236a8 15035 dev_priv->display.get_display_clock_speed =
1b1d2716 15036 i85x_get_display_clock_speed;
623e01e5 15037 else { /* 830 */
88212941 15038 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15039 dev_priv->display.get_display_clock_speed =
15040 i830_get_display_clock_speed;
623e01e5 15041 }
e70236a8 15042
88212941 15043 if (IS_GEN5(dev_priv)) {
3bb11b53 15044 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 15045 } else if (IS_GEN6(dev_priv)) {
3bb11b53 15046 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 15047 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
15048 /* FIXME: detect B0+ stepping and use auto training */
15049 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 15050 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 15051 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
88212941 15052 if (IS_BROADWELL(dev_priv)) {
27c329ed
ML
15053 dev_priv->display.modeset_commit_cdclk =
15054 broadwell_modeset_commit_cdclk;
15055 dev_priv->display.modeset_calc_cdclk =
15056 broadwell_modeset_calc_cdclk;
15057 }
88212941 15058 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
15059 dev_priv->display.modeset_commit_cdclk =
15060 valleyview_modeset_commit_cdclk;
15061 dev_priv->display.modeset_calc_cdclk =
15062 valleyview_modeset_calc_cdclk;
88212941 15063 } else if (IS_BROXTON(dev_priv)) {
27c329ed
ML
15064 dev_priv->display.modeset_commit_cdclk =
15065 broxton_modeset_commit_cdclk;
15066 dev_priv->display.modeset_calc_cdclk =
15067 broxton_modeset_calc_cdclk;
e70236a8 15068 }
8c9f3aaf 15069
88212941 15070 switch (INTEL_INFO(dev_priv)->gen) {
8c9f3aaf
JB
15071 case 2:
15072 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15073 break;
15074
15075 case 3:
15076 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15077 break;
15078
15079 case 4:
15080 case 5:
15081 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15082 break;
15083
15084 case 6:
15085 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15086 break;
7c9017e5 15087 case 7:
4e0bbc31 15088 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15089 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15090 break;
830c81db 15091 case 9:
ba343e02
TU
15092 /* Drop through - unsupported since execlist only. */
15093 default:
15094 /* Default just returns -ENODEV to indicate unsupported */
15095 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15096 }
e70236a8
JB
15097}
15098
b690e96c
JB
15099/*
15100 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15101 * resume, or other times. This quirk makes sure that's the case for
15102 * affected systems.
15103 */
0206e353 15104static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15105{
15106 struct drm_i915_private *dev_priv = dev->dev_private;
15107
15108 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15109 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15110}
15111
b6b5d049
VS
15112static void quirk_pipeb_force(struct drm_device *dev)
15113{
15114 struct drm_i915_private *dev_priv = dev->dev_private;
15115
15116 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15117 DRM_INFO("applying pipe b force quirk\n");
15118}
15119
435793df
KP
15120/*
15121 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15122 */
15123static void quirk_ssc_force_disable(struct drm_device *dev)
15124{
15125 struct drm_i915_private *dev_priv = dev->dev_private;
15126 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15127 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15128}
15129
4dca20ef 15130/*
5a15ab5b
CE
15131 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15132 * brightness value
4dca20ef
CE
15133 */
15134static void quirk_invert_brightness(struct drm_device *dev)
15135{
15136 struct drm_i915_private *dev_priv = dev->dev_private;
15137 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15138 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15139}
15140
9c72cc6f
SD
15141/* Some VBT's incorrectly indicate no backlight is present */
15142static void quirk_backlight_present(struct drm_device *dev)
15143{
15144 struct drm_i915_private *dev_priv = dev->dev_private;
15145 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15146 DRM_INFO("applying backlight present quirk\n");
15147}
15148
b690e96c
JB
15149struct intel_quirk {
15150 int device;
15151 int subsystem_vendor;
15152 int subsystem_device;
15153 void (*hook)(struct drm_device *dev);
15154};
15155
5f85f176
EE
15156/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15157struct intel_dmi_quirk {
15158 void (*hook)(struct drm_device *dev);
15159 const struct dmi_system_id (*dmi_id_list)[];
15160};
15161
15162static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15163{
15164 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15165 return 1;
15166}
15167
15168static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15169 {
15170 .dmi_id_list = &(const struct dmi_system_id[]) {
15171 {
15172 .callback = intel_dmi_reverse_brightness,
15173 .ident = "NCR Corporation",
15174 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15175 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15176 },
15177 },
15178 { } /* terminating entry */
15179 },
15180 .hook = quirk_invert_brightness,
15181 },
15182};
15183
c43b5634 15184static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15185 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15186 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15187
b690e96c
JB
15188 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15189 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15190
5f080c0f
VS
15191 /* 830 needs to leave pipe A & dpll A up */
15192 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15193
b6b5d049
VS
15194 /* 830 needs to leave pipe B & dpll B up */
15195 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15196
435793df
KP
15197 /* Lenovo U160 cannot use SSC on LVDS */
15198 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15199
15200 /* Sony Vaio Y cannot use SSC on LVDS */
15201 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15202
be505f64
AH
15203 /* Acer Aspire 5734Z must invert backlight brightness */
15204 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15205
15206 /* Acer/eMachines G725 */
15207 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15208
15209 /* Acer/eMachines e725 */
15210 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15211
15212 /* Acer/Packard Bell NCL20 */
15213 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15214
15215 /* Acer Aspire 4736Z */
15216 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15217
15218 /* Acer Aspire 5336 */
15219 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15220
15221 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15222 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15223
dfb3d47b
SD
15224 /* Acer C720 Chromebook (Core i3 4005U) */
15225 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15226
b2a9601c 15227 /* Apple Macbook 2,1 (Core 2 T7400) */
15228 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15229
1b9448b0
JN
15230 /* Apple Macbook 4,1 */
15231 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15232
d4967d8c
SD
15233 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15234 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15235
15236 /* HP Chromebook 14 (Celeron 2955U) */
15237 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15238
15239 /* Dell Chromebook 11 */
15240 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15241
15242 /* Dell Chromebook 11 (2015 version) */
15243 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15244};
15245
15246static void intel_init_quirks(struct drm_device *dev)
15247{
15248 struct pci_dev *d = dev->pdev;
15249 int i;
15250
15251 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15252 struct intel_quirk *q = &intel_quirks[i];
15253
15254 if (d->device == q->device &&
15255 (d->subsystem_vendor == q->subsystem_vendor ||
15256 q->subsystem_vendor == PCI_ANY_ID) &&
15257 (d->subsystem_device == q->subsystem_device ||
15258 q->subsystem_device == PCI_ANY_ID))
15259 q->hook(dev);
15260 }
5f85f176
EE
15261 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15262 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15263 intel_dmi_quirks[i].hook(dev);
15264 }
b690e96c
JB
15265}
15266
9cce37f4
JB
15267/* Disable the VGA plane that we never use */
15268static void i915_disable_vga(struct drm_device *dev)
15269{
15270 struct drm_i915_private *dev_priv = dev->dev_private;
15271 u8 sr1;
f0f59a00 15272 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15273
2b37c616 15274 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15275 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15276 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15277 sr1 = inb(VGA_SR_DATA);
15278 outb(sr1 | 1<<5, VGA_SR_DATA);
15279 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15280 udelay(300);
15281
01f5a626 15282 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15283 POSTING_READ(vga_reg);
15284}
15285
f817586c
DV
15286void intel_modeset_init_hw(struct drm_device *dev)
15287{
1a617b77
ML
15288 struct drm_i915_private *dev_priv = dev->dev_private;
15289
b6283055 15290 intel_update_cdclk(dev);
1a617b77
ML
15291
15292 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15293
f817586c 15294 intel_init_clock_gating(dev);
8090c6b9 15295 intel_enable_gt_powersave(dev);
f817586c
DV
15296}
15297
d93c0372
MR
15298/*
15299 * Calculate what we think the watermarks should be for the state we've read
15300 * out of the hardware and then immediately program those watermarks so that
15301 * we ensure the hardware settings match our internal state.
15302 *
15303 * We can calculate what we think WM's should be by creating a duplicate of the
15304 * current state (which was constructed during hardware readout) and running it
15305 * through the atomic check code to calculate new watermark values in the
15306 * state object.
15307 */
15308static void sanitize_watermarks(struct drm_device *dev)
15309{
15310 struct drm_i915_private *dev_priv = to_i915(dev);
15311 struct drm_atomic_state *state;
15312 struct drm_crtc *crtc;
15313 struct drm_crtc_state *cstate;
15314 struct drm_modeset_acquire_ctx ctx;
15315 int ret;
15316 int i;
15317
15318 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15319 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15320 return;
15321
15322 /*
15323 * We need to hold connection_mutex before calling duplicate_state so
15324 * that the connector loop is protected.
15325 */
15326 drm_modeset_acquire_init(&ctx, 0);
15327retry:
0cd1262d 15328 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15329 if (ret == -EDEADLK) {
15330 drm_modeset_backoff(&ctx);
15331 goto retry;
15332 } else if (WARN_ON(ret)) {
0cd1262d 15333 goto fail;
d93c0372
MR
15334 }
15335
15336 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15337 if (WARN_ON(IS_ERR(state)))
0cd1262d 15338 goto fail;
d93c0372 15339
ed4a6a7c
MR
15340 /*
15341 * Hardware readout is the only time we don't want to calculate
15342 * intermediate watermarks (since we don't trust the current
15343 * watermarks).
15344 */
15345 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15346
d93c0372
MR
15347 ret = intel_atomic_check(dev, state);
15348 if (ret) {
15349 /*
15350 * If we fail here, it means that the hardware appears to be
15351 * programmed in a way that shouldn't be possible, given our
15352 * understanding of watermark requirements. This might mean a
15353 * mistake in the hardware readout code or a mistake in the
15354 * watermark calculations for a given platform. Raise a WARN
15355 * so that this is noticeable.
15356 *
15357 * If this actually happens, we'll have to just leave the
15358 * BIOS-programmed watermarks untouched and hope for the best.
15359 */
15360 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15361 goto fail;
d93c0372
MR
15362 }
15363
15364 /* Write calculated watermark values back */
15365 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15366 for_each_crtc_in_state(state, crtc, cstate, i) {
15367 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15368
ed4a6a7c
MR
15369 cs->wm.need_postvbl_update = true;
15370 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15371 }
15372
15373 drm_atomic_state_free(state);
0cd1262d 15374fail:
d93c0372
MR
15375 drm_modeset_drop_locks(&ctx);
15376 drm_modeset_acquire_fini(&ctx);
15377}
15378
79e53945
JB
15379void intel_modeset_init(struct drm_device *dev)
15380{
72e96d64
JL
15381 struct drm_i915_private *dev_priv = to_i915(dev);
15382 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 15383 int sprite, ret;
8cc87b75 15384 enum pipe pipe;
46f297fb 15385 struct intel_crtc *crtc;
79e53945
JB
15386
15387 drm_mode_config_init(dev);
15388
15389 dev->mode_config.min_width = 0;
15390 dev->mode_config.min_height = 0;
15391
019d96cb
DA
15392 dev->mode_config.preferred_depth = 24;
15393 dev->mode_config.prefer_shadow = 1;
15394
25bab385
TU
15395 dev->mode_config.allow_fb_modifiers = true;
15396
e6ecefaa 15397 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15398
b690e96c
JB
15399 intel_init_quirks(dev);
15400
1fa61106
ED
15401 intel_init_pm(dev);
15402
e3c74757
BW
15403 if (INTEL_INFO(dev)->num_pipes == 0)
15404 return;
15405
69f92f67
LW
15406 /*
15407 * There may be no VBT; and if the BIOS enabled SSC we can
15408 * just keep using it to avoid unnecessary flicker. Whereas if the
15409 * BIOS isn't using it, don't assume it will work even if the VBT
15410 * indicates as much.
15411 */
15412 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15413 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15414 DREF_SSC1_ENABLE);
15415
15416 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15417 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15418 bios_lvds_use_ssc ? "en" : "dis",
15419 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15420 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15421 }
15422 }
15423
a6c45cf0
CW
15424 if (IS_GEN2(dev)) {
15425 dev->mode_config.max_width = 2048;
15426 dev->mode_config.max_height = 2048;
15427 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15428 dev->mode_config.max_width = 4096;
15429 dev->mode_config.max_height = 4096;
79e53945 15430 } else {
a6c45cf0
CW
15431 dev->mode_config.max_width = 8192;
15432 dev->mode_config.max_height = 8192;
79e53945 15433 }
068be561 15434
dc41c154
VS
15435 if (IS_845G(dev) || IS_I865G(dev)) {
15436 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15437 dev->mode_config.cursor_height = 1023;
15438 } else if (IS_GEN2(dev)) {
068be561
DL
15439 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15440 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15441 } else {
15442 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15443 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15444 }
15445
72e96d64 15446 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15447
28c97730 15448 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15449 INTEL_INFO(dev)->num_pipes,
15450 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15451
055e393f 15452 for_each_pipe(dev_priv, pipe) {
8cc87b75 15453 intel_crtc_init(dev, pipe);
3bdcfc0c 15454 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15455 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15456 if (ret)
06da8da2 15457 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15458 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15459 }
79e53945
JB
15460 }
15461
bfa7df01 15462 intel_update_czclk(dev_priv);
e7dc33f3 15463 intel_update_rawclk(dev_priv);
bfa7df01
VS
15464 intel_update_cdclk(dev);
15465
e72f9fbf 15466 intel_shared_dpll_init(dev);
ee7b9f93 15467
9cce37f4
JB
15468 /* Just disable it once at startup */
15469 i915_disable_vga(dev);
79e53945 15470 intel_setup_outputs(dev);
11be49eb 15471
6e9f798d 15472 drm_modeset_lock_all(dev);
043e9bda 15473 intel_modeset_setup_hw_state(dev);
6e9f798d 15474 drm_modeset_unlock_all(dev);
46f297fb 15475
d3fcc808 15476 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15477 struct intel_initial_plane_config plane_config = {};
15478
46f297fb
JB
15479 if (!crtc->active)
15480 continue;
15481
46f297fb 15482 /*
46f297fb
JB
15483 * Note that reserving the BIOS fb up front prevents us
15484 * from stuffing other stolen allocations like the ring
15485 * on top. This prevents some ugliness at boot time, and
15486 * can even allow for smooth boot transitions if the BIOS
15487 * fb is large enough for the active pipe configuration.
15488 */
eeebeac5
ML
15489 dev_priv->display.get_initial_plane_config(crtc,
15490 &plane_config);
15491
15492 /*
15493 * If the fb is shared between multiple heads, we'll
15494 * just get the first one.
15495 */
15496 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15497 }
d93c0372
MR
15498
15499 /*
15500 * Make sure hardware watermarks really match the state we read out.
15501 * Note that we need to do this after reconstructing the BIOS fb's
15502 * since the watermark calculation done here will use pstate->fb.
15503 */
15504 sanitize_watermarks(dev);
2c7111db
CW
15505}
15506
7fad798e
DV
15507static void intel_enable_pipe_a(struct drm_device *dev)
15508{
15509 struct intel_connector *connector;
15510 struct drm_connector *crt = NULL;
15511 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15512 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15513
15514 /* We can't just switch on the pipe A, we need to set things up with a
15515 * proper mode and output configuration. As a gross hack, enable pipe A
15516 * by enabling the load detect pipe once. */
3a3371ff 15517 for_each_intel_connector(dev, connector) {
7fad798e
DV
15518 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15519 crt = &connector->base;
15520 break;
15521 }
15522 }
15523
15524 if (!crt)
15525 return;
15526
208bf9fd 15527 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15528 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15529}
15530
fa555837
DV
15531static bool
15532intel_check_plane_mapping(struct intel_crtc *crtc)
15533{
7eb552ae
BW
15534 struct drm_device *dev = crtc->base.dev;
15535 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15536 u32 val;
fa555837 15537
7eb552ae 15538 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15539 return true;
15540
649636ef 15541 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15542
15543 if ((val & DISPLAY_PLANE_ENABLE) &&
15544 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15545 return false;
15546
15547 return true;
15548}
15549
02e93c35
VS
15550static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15551{
15552 struct drm_device *dev = crtc->base.dev;
15553 struct intel_encoder *encoder;
15554
15555 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15556 return true;
15557
15558 return false;
15559}
15560
dd756198
VS
15561static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15562{
15563 struct drm_device *dev = encoder->base.dev;
15564 struct intel_connector *connector;
15565
15566 for_each_connector_on_encoder(dev, &encoder->base, connector)
15567 return true;
15568
15569 return false;
15570}
15571
24929352
DV
15572static void intel_sanitize_crtc(struct intel_crtc *crtc)
15573{
15574 struct drm_device *dev = crtc->base.dev;
15575 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15576 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15577
24929352 15578 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15579 if (!transcoder_is_dsi(cpu_transcoder)) {
15580 i915_reg_t reg = PIPECONF(cpu_transcoder);
15581
15582 I915_WRITE(reg,
15583 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15584 }
24929352 15585
d3eaf884 15586 /* restore vblank interrupts to correct state */
9625604c 15587 drm_crtc_vblank_reset(&crtc->base);
d297e103 15588 if (crtc->active) {
f9cd7b88
VS
15589 struct intel_plane *plane;
15590
9625604c 15591 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15592
15593 /* Disable everything but the primary plane */
15594 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15595 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15596 continue;
15597
15598 plane->disable_plane(&plane->base, &crtc->base);
15599 }
9625604c 15600 }
d3eaf884 15601
24929352 15602 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15603 * disable the crtc (and hence change the state) if it is wrong. Note
15604 * that gen4+ has a fixed plane -> pipe mapping. */
15605 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15606 bool plane;
15607
24929352
DV
15608 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15609 crtc->base.base.id);
15610
15611 /* Pipe has the wrong plane attached and the plane is active.
15612 * Temporarily change the plane mapping and disable everything
15613 * ... */
15614 plane = crtc->plane;
b70709a6 15615 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15616 crtc->plane = !plane;
b17d48e2 15617 intel_crtc_disable_noatomic(&crtc->base);
24929352 15618 crtc->plane = plane;
24929352 15619 }
24929352 15620
7fad798e
DV
15621 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15622 crtc->pipe == PIPE_A && !crtc->active) {
15623 /* BIOS forgot to enable pipe A, this mostly happens after
15624 * resume. Force-enable the pipe to fix this, the update_dpms
15625 * call below we restore the pipe to the right state, but leave
15626 * the required bits on. */
15627 intel_enable_pipe_a(dev);
15628 }
15629
24929352
DV
15630 /* Adjust the state of the output pipe according to whether we
15631 * have active connectors/encoders. */
842e0307 15632 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15633 intel_crtc_disable_noatomic(&crtc->base);
24929352 15634
a3ed6aad 15635 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15636 /*
15637 * We start out with underrun reporting disabled to avoid races.
15638 * For correct bookkeeping mark this on active crtcs.
15639 *
c5ab3bc0
DV
15640 * Also on gmch platforms we dont have any hardware bits to
15641 * disable the underrun reporting. Which means we need to start
15642 * out with underrun reporting disabled also on inactive pipes,
15643 * since otherwise we'll complain about the garbage we read when
15644 * e.g. coming up after runtime pm.
15645 *
4cc31489
DV
15646 * No protection against concurrent access is required - at
15647 * worst a fifo underrun happens which also sets this to false.
15648 */
15649 crtc->cpu_fifo_underrun_disabled = true;
15650 crtc->pch_fifo_underrun_disabled = true;
15651 }
24929352
DV
15652}
15653
15654static void intel_sanitize_encoder(struct intel_encoder *encoder)
15655{
15656 struct intel_connector *connector;
15657 struct drm_device *dev = encoder->base.dev;
15658
15659 /* We need to check both for a crtc link (meaning that the
15660 * encoder is active and trying to read from a pipe) and the
15661 * pipe itself being active. */
15662 bool has_active_crtc = encoder->base.crtc &&
15663 to_intel_crtc(encoder->base.crtc)->active;
15664
dd756198 15665 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15666 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15667 encoder->base.base.id,
8e329a03 15668 encoder->base.name);
24929352
DV
15669
15670 /* Connector is active, but has no active pipe. This is
15671 * fallout from our resume register restoring. Disable
15672 * the encoder manually again. */
15673 if (encoder->base.crtc) {
15674 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15675 encoder->base.base.id,
8e329a03 15676 encoder->base.name);
24929352 15677 encoder->disable(encoder);
a62d1497
VS
15678 if (encoder->post_disable)
15679 encoder->post_disable(encoder);
24929352 15680 }
7f1950fb 15681 encoder->base.crtc = NULL;
24929352
DV
15682
15683 /* Inconsistent output/port/pipe state happens presumably due to
15684 * a bug in one of the get_hw_state functions. Or someplace else
15685 * in our code, like the register restore mess on resume. Clamp
15686 * things to off as a safer default. */
3a3371ff 15687 for_each_intel_connector(dev, connector) {
24929352
DV
15688 if (connector->encoder != encoder)
15689 continue;
7f1950fb
EE
15690 connector->base.dpms = DRM_MODE_DPMS_OFF;
15691 connector->base.encoder = NULL;
24929352
DV
15692 }
15693 }
15694 /* Enabled encoders without active connectors will be fixed in
15695 * the crtc fixup. */
15696}
15697
04098753 15698void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15699{
15700 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15701 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15702
04098753
ID
15703 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15704 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15705 i915_disable_vga(dev);
15706 }
15707}
15708
15709void i915_redisable_vga(struct drm_device *dev)
15710{
15711 struct drm_i915_private *dev_priv = dev->dev_private;
15712
8dc8a27c
PZ
15713 /* This function can be called both from intel_modeset_setup_hw_state or
15714 * at a very early point in our resume sequence, where the power well
15715 * structures are not yet restored. Since this function is at a very
15716 * paranoid "someone might have enabled VGA while we were not looking"
15717 * level, just check if the power well is enabled instead of trying to
15718 * follow the "don't touch the power well if we don't need it" policy
15719 * the rest of the driver uses. */
6392f847 15720 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15721 return;
15722
04098753 15723 i915_redisable_vga_power_on(dev);
6392f847
ID
15724
15725 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15726}
15727
f9cd7b88 15728static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15729{
f9cd7b88 15730 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15731
f9cd7b88 15732 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15733}
15734
f9cd7b88
VS
15735/* FIXME read out full plane state for all planes */
15736static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15737{
b26d3ea3 15738 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15739 struct intel_plane_state *plane_state =
b26d3ea3 15740 to_intel_plane_state(primary->state);
d032ffa0 15741
19b8d387 15742 plane_state->visible = crtc->active &&
b26d3ea3
ML
15743 primary_get_hw_state(to_intel_plane(primary));
15744
15745 if (plane_state->visible)
15746 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15747}
15748
30e984df 15749static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15750{
15751 struct drm_i915_private *dev_priv = dev->dev_private;
15752 enum pipe pipe;
24929352
DV
15753 struct intel_crtc *crtc;
15754 struct intel_encoder *encoder;
15755 struct intel_connector *connector;
5358901f 15756 int i;
24929352 15757
565602d7
ML
15758 dev_priv->active_crtcs = 0;
15759
d3fcc808 15760 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15761 struct intel_crtc_state *crtc_state = crtc->config;
15762 int pixclk = 0;
3b117c8f 15763
565602d7
ML
15764 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15765 memset(crtc_state, 0, sizeof(*crtc_state));
15766 crtc_state->base.crtc = &crtc->base;
24929352 15767
565602d7
ML
15768 crtc_state->base.active = crtc_state->base.enable =
15769 dev_priv->display.get_pipe_config(crtc, crtc_state);
15770
15771 crtc->base.enabled = crtc_state->base.enable;
15772 crtc->active = crtc_state->base.active;
15773
15774 if (crtc_state->base.active) {
15775 dev_priv->active_crtcs |= 1 << crtc->pipe;
15776
15777 if (IS_BROADWELL(dev_priv)) {
15778 pixclk = ilk_pipe_pixel_rate(crtc_state);
15779
15780 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15781 if (crtc_state->ips_enabled)
15782 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15783 } else if (IS_VALLEYVIEW(dev_priv) ||
15784 IS_CHERRYVIEW(dev_priv) ||
15785 IS_BROXTON(dev_priv))
15786 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15787 else
15788 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15789 }
15790
15791 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15792
f9cd7b88 15793 readout_plane_state(crtc);
24929352
DV
15794
15795 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15796 crtc->base.base.id,
15797 crtc->active ? "enabled" : "disabled");
15798 }
15799
5358901f
DV
15800 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15801 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15802
2edd6443
ACO
15803 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15804 &pll->config.hw_state);
3e369b76 15805 pll->config.crtc_mask = 0;
d3fcc808 15806 for_each_intel_crtc(dev, crtc) {
2dd66ebd 15807 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 15808 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 15809 }
2dd66ebd 15810 pll->active_mask = pll->config.crtc_mask;
5358901f 15811
1e6f2ddc 15812 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15813 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
15814 }
15815
b2784e15 15816 for_each_intel_encoder(dev, encoder) {
24929352
DV
15817 pipe = 0;
15818
15819 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15820 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15821 encoder->base.crtc = &crtc->base;
6e3c9717 15822 encoder->get_config(encoder, crtc->config);
24929352
DV
15823 } else {
15824 encoder->base.crtc = NULL;
15825 }
15826
6f2bcceb 15827 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15828 encoder->base.base.id,
8e329a03 15829 encoder->base.name,
24929352 15830 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15831 pipe_name(pipe));
24929352
DV
15832 }
15833
3a3371ff 15834 for_each_intel_connector(dev, connector) {
24929352
DV
15835 if (connector->get_hw_state(connector)) {
15836 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15837
15838 encoder = connector->encoder;
15839 connector->base.encoder = &encoder->base;
15840
15841 if (encoder->base.crtc &&
15842 encoder->base.crtc->state->active) {
15843 /*
15844 * This has to be done during hardware readout
15845 * because anything calling .crtc_disable may
15846 * rely on the connector_mask being accurate.
15847 */
15848 encoder->base.crtc->state->connector_mask |=
15849 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15850 encoder->base.crtc->state->encoder_mask |=
15851 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15852 }
15853
24929352
DV
15854 } else {
15855 connector->base.dpms = DRM_MODE_DPMS_OFF;
15856 connector->base.encoder = NULL;
15857 }
15858 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15859 connector->base.base.id,
c23cc417 15860 connector->base.name,
24929352
DV
15861 connector->base.encoder ? "enabled" : "disabled");
15862 }
7f4c6284
VS
15863
15864 for_each_intel_crtc(dev, crtc) {
15865 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15866
15867 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15868 if (crtc->base.state->active) {
15869 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15870 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15871 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15872
15873 /*
15874 * The initial mode needs to be set in order to keep
15875 * the atomic core happy. It wants a valid mode if the
15876 * crtc's enabled, so we do the above call.
15877 *
15878 * At this point some state updated by the connectors
15879 * in their ->detect() callback has not run yet, so
15880 * no recalculation can be done yet.
15881 *
15882 * Even if we could do a recalculation and modeset
15883 * right now it would cause a double modeset if
15884 * fbdev or userspace chooses a different initial mode.
15885 *
15886 * If that happens, someone indicated they wanted a
15887 * mode change, which means it's safe to do a full
15888 * recalculation.
15889 */
15890 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15891
15892 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15893 update_scanline_offset(crtc);
7f4c6284 15894 }
e3b247da
VS
15895
15896 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 15897 }
30e984df
DV
15898}
15899
043e9bda
ML
15900/* Scan out the current hw modeset state,
15901 * and sanitizes it to the current state
15902 */
15903static void
15904intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15905{
15906 struct drm_i915_private *dev_priv = dev->dev_private;
15907 enum pipe pipe;
30e984df
DV
15908 struct intel_crtc *crtc;
15909 struct intel_encoder *encoder;
35c95375 15910 int i;
30e984df
DV
15911
15912 intel_modeset_readout_hw_state(dev);
24929352
DV
15913
15914 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15915 for_each_intel_encoder(dev, encoder) {
24929352
DV
15916 intel_sanitize_encoder(encoder);
15917 }
15918
055e393f 15919 for_each_pipe(dev_priv, pipe) {
24929352
DV
15920 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15921 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15922 intel_dump_pipe_config(crtc, crtc->config,
15923 "[setup_hw_state]");
24929352 15924 }
9a935856 15925
d29b2f9d
ACO
15926 intel_modeset_update_connector_atomic_state(dev);
15927
35c95375
DV
15928 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15929 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15930
2dd66ebd 15931 if (!pll->on || pll->active_mask)
35c95375
DV
15932 continue;
15933
15934 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15935
2edd6443 15936 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15937 pll->on = false;
15938 }
15939
666a4537 15940 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15941 vlv_wm_get_hw_state(dev);
15942 else if (IS_GEN9(dev))
3078999f
PB
15943 skl_wm_get_hw_state(dev);
15944 else if (HAS_PCH_SPLIT(dev))
243e6a44 15945 ilk_wm_get_hw_state(dev);
292b990e
ML
15946
15947 for_each_intel_crtc(dev, crtc) {
15948 unsigned long put_domains;
15949
74bff5f9 15950 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15951 if (WARN_ON(put_domains))
15952 modeset_put_power_domains(dev_priv, put_domains);
15953 }
15954 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15955
15956 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15957}
7d0bc1ea 15958
043e9bda
ML
15959void intel_display_resume(struct drm_device *dev)
15960{
e2c8b870
ML
15961 struct drm_i915_private *dev_priv = to_i915(dev);
15962 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15963 struct drm_modeset_acquire_ctx ctx;
043e9bda 15964 int ret;
e2c8b870 15965 bool setup = false;
f30da187 15966
e2c8b870 15967 dev_priv->modeset_restore_state = NULL;
043e9bda 15968
ea49c9ac
ML
15969 /*
15970 * This is a cludge because with real atomic modeset mode_config.mutex
15971 * won't be taken. Unfortunately some probed state like
15972 * audio_codec_enable is still protected by mode_config.mutex, so lock
15973 * it here for now.
15974 */
15975 mutex_lock(&dev->mode_config.mutex);
e2c8b870 15976 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15977
e2c8b870
ML
15978retry:
15979 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 15980
e2c8b870
ML
15981 if (ret == 0 && !setup) {
15982 setup = true;
043e9bda 15983
e2c8b870
ML
15984 intel_modeset_setup_hw_state(dev);
15985 i915_redisable_vga(dev);
45e2b5f6 15986 }
8af6cf88 15987
e2c8b870
ML
15988 if (ret == 0 && state) {
15989 struct drm_crtc_state *crtc_state;
15990 struct drm_crtc *crtc;
15991 int i;
043e9bda 15992
e2c8b870
ML
15993 state->acquire_ctx = &ctx;
15994
15995 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15996 /*
15997 * Force recalculation even if we restore
15998 * current state. With fast modeset this may not result
15999 * in a modeset when the state is compatible.
16000 */
16001 crtc_state->mode_changed = true;
16002 }
16003
16004 ret = drm_atomic_commit(state);
043e9bda
ML
16005 }
16006
e2c8b870
ML
16007 if (ret == -EDEADLK) {
16008 drm_modeset_backoff(&ctx);
16009 goto retry;
16010 }
043e9bda 16011
e2c8b870
ML
16012 drm_modeset_drop_locks(&ctx);
16013 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16014 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16015
e2c8b870
ML
16016 if (ret) {
16017 DRM_ERROR("Restoring old state failed with %i\n", ret);
16018 drm_atomic_state_free(state);
16019 }
2c7111db
CW
16020}
16021
16022void intel_modeset_gem_init(struct drm_device *dev)
16023{
484b41dd 16024 struct drm_crtc *c;
2ff8fde1 16025 struct drm_i915_gem_object *obj;
e0d6149b 16026 int ret;
484b41dd 16027
ae48434c 16028 intel_init_gt_powersave(dev);
ae48434c 16029
1833b134 16030 intel_modeset_init_hw(dev);
02e792fb
DV
16031
16032 intel_setup_overlay(dev);
484b41dd
JB
16033
16034 /*
16035 * Make sure any fbs we allocated at startup are properly
16036 * pinned & fenced. When we do the allocation it's too early
16037 * for this.
16038 */
70e1e0ec 16039 for_each_crtc(dev, c) {
2ff8fde1
MR
16040 obj = intel_fb_obj(c->primary->fb);
16041 if (obj == NULL)
484b41dd
JB
16042 continue;
16043
e0d6149b 16044 mutex_lock(&dev->struct_mutex);
3465c580
VS
16045 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16046 c->primary->state->rotation);
e0d6149b
TU
16047 mutex_unlock(&dev->struct_mutex);
16048 if (ret) {
484b41dd
JB
16049 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16050 to_intel_crtc(c)->pipe);
66e514c1
DA
16051 drm_framebuffer_unreference(c->primary->fb);
16052 c->primary->fb = NULL;
36750f28 16053 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16054 update_state_fb(c->primary);
36750f28 16055 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16056 }
16057 }
0962c3c9
VS
16058
16059 intel_backlight_register(dev);
79e53945
JB
16060}
16061
4932e2c3
ID
16062void intel_connector_unregister(struct intel_connector *intel_connector)
16063{
16064 struct drm_connector *connector = &intel_connector->base;
16065
16066 intel_panel_destroy_backlight(connector);
34ea3d38 16067 drm_connector_unregister(connector);
4932e2c3
ID
16068}
16069
79e53945
JB
16070void intel_modeset_cleanup(struct drm_device *dev)
16071{
652c393a 16072 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16073 struct intel_connector *connector;
652c393a 16074
2eb5252e
ID
16075 intel_disable_gt_powersave(dev);
16076
0962c3c9
VS
16077 intel_backlight_unregister(dev);
16078
fd0c0642
DV
16079 /*
16080 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16081 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16082 * experience fancy races otherwise.
16083 */
2aeb7d3a 16084 intel_irq_uninstall(dev_priv);
eb21b92b 16085
fd0c0642
DV
16086 /*
16087 * Due to the hpd irq storm handling the hotplug work can re-arm the
16088 * poll handlers. Hence disable polling after hpd handling is shut down.
16089 */
f87ea761 16090 drm_kms_helper_poll_fini(dev);
fd0c0642 16091
723bfd70
JB
16092 intel_unregister_dsm_handler();
16093
c937ab3e 16094 intel_fbc_global_disable(dev_priv);
69341a5e 16095
1630fe75
CW
16096 /* flush any delayed tasks or pending work */
16097 flush_scheduled_work();
16098
db31af1d 16099 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16100 for_each_intel_connector(dev, connector)
16101 connector->unregister(connector);
d9255d57 16102
79e53945 16103 drm_mode_config_cleanup(dev);
4d7bb011
DV
16104
16105 intel_cleanup_overlay(dev);
ae48434c 16106
ae48434c 16107 intel_cleanup_gt_powersave(dev);
f5949141
DV
16108
16109 intel_teardown_gmbus(dev);
79e53945
JB
16110}
16111
f1c79df3
ZW
16112/*
16113 * Return which encoder is currently attached for connector.
16114 */
df0e9248 16115struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16116{
df0e9248
CW
16117 return &intel_attached_encoder(connector)->base;
16118}
f1c79df3 16119
df0e9248
CW
16120void intel_connector_attach_encoder(struct intel_connector *connector,
16121 struct intel_encoder *encoder)
16122{
16123 connector->encoder = encoder;
16124 drm_mode_connector_attach_encoder(&connector->base,
16125 &encoder->base);
79e53945 16126}
28d52043
DA
16127
16128/*
16129 * set vga decode state - true == enable VGA decode
16130 */
16131int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16132{
16133 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16134 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16135 u16 gmch_ctrl;
16136
75fa041d
CW
16137 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16138 DRM_ERROR("failed to read control word\n");
16139 return -EIO;
16140 }
16141
c0cc8a55
CW
16142 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16143 return 0;
16144
28d52043
DA
16145 if (state)
16146 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16147 else
16148 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16149
16150 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16151 DRM_ERROR("failed to write control word\n");
16152 return -EIO;
16153 }
16154
28d52043
DA
16155 return 0;
16156}
c4a1d9e4 16157
c4a1d9e4 16158struct intel_display_error_state {
ff57f1b0
PZ
16159
16160 u32 power_well_driver;
16161
63b66e5b
CW
16162 int num_transcoders;
16163
c4a1d9e4
CW
16164 struct intel_cursor_error_state {
16165 u32 control;
16166 u32 position;
16167 u32 base;
16168 u32 size;
52331309 16169 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16170
16171 struct intel_pipe_error_state {
ddf9c536 16172 bool power_domain_on;
c4a1d9e4 16173 u32 source;
f301b1e1 16174 u32 stat;
52331309 16175 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16176
16177 struct intel_plane_error_state {
16178 u32 control;
16179 u32 stride;
16180 u32 size;
16181 u32 pos;
16182 u32 addr;
16183 u32 surface;
16184 u32 tile_offset;
52331309 16185 } plane[I915_MAX_PIPES];
63b66e5b
CW
16186
16187 struct intel_transcoder_error_state {
ddf9c536 16188 bool power_domain_on;
63b66e5b
CW
16189 enum transcoder cpu_transcoder;
16190
16191 u32 conf;
16192
16193 u32 htotal;
16194 u32 hblank;
16195 u32 hsync;
16196 u32 vtotal;
16197 u32 vblank;
16198 u32 vsync;
16199 } transcoder[4];
c4a1d9e4
CW
16200};
16201
16202struct intel_display_error_state *
16203intel_display_capture_error_state(struct drm_device *dev)
16204{
fbee40df 16205 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16206 struct intel_display_error_state *error;
63b66e5b
CW
16207 int transcoders[] = {
16208 TRANSCODER_A,
16209 TRANSCODER_B,
16210 TRANSCODER_C,
16211 TRANSCODER_EDP,
16212 };
c4a1d9e4
CW
16213 int i;
16214
63b66e5b
CW
16215 if (INTEL_INFO(dev)->num_pipes == 0)
16216 return NULL;
16217
9d1cb914 16218 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16219 if (error == NULL)
16220 return NULL;
16221
190be112 16222 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16223 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16224
055e393f 16225 for_each_pipe(dev_priv, i) {
ddf9c536 16226 error->pipe[i].power_domain_on =
f458ebbc
DV
16227 __intel_display_power_is_enabled(dev_priv,
16228 POWER_DOMAIN_PIPE(i));
ddf9c536 16229 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16230 continue;
16231
5efb3e28
VS
16232 error->cursor[i].control = I915_READ(CURCNTR(i));
16233 error->cursor[i].position = I915_READ(CURPOS(i));
16234 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16235
16236 error->plane[i].control = I915_READ(DSPCNTR(i));
16237 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16238 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16239 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16240 error->plane[i].pos = I915_READ(DSPPOS(i));
16241 }
ca291363
PZ
16242 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16243 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16244 if (INTEL_INFO(dev)->gen >= 4) {
16245 error->plane[i].surface = I915_READ(DSPSURF(i));
16246 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16247 }
16248
c4a1d9e4 16249 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16250
3abfce77 16251 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16252 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16253 }
16254
4d1de975 16255 /* Note: this does not include DSI transcoders. */
63b66e5b 16256 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
2d1fe073 16257 if (HAS_DDI(dev_priv))
63b66e5b
CW
16258 error->num_transcoders++; /* Account for eDP. */
16259
16260 for (i = 0; i < error->num_transcoders; i++) {
16261 enum transcoder cpu_transcoder = transcoders[i];
16262
ddf9c536 16263 error->transcoder[i].power_domain_on =
f458ebbc 16264 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16265 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16266 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16267 continue;
16268
63b66e5b
CW
16269 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16270
16271 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16272 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16273 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16274 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16275 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16276 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16277 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16278 }
16279
16280 return error;
16281}
16282
edc3d884
MK
16283#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16284
c4a1d9e4 16285void
edc3d884 16286intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16287 struct drm_device *dev,
16288 struct intel_display_error_state *error)
16289{
055e393f 16290 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16291 int i;
16292
63b66e5b
CW
16293 if (!error)
16294 return;
16295
edc3d884 16296 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16297 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16298 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16299 error->power_well_driver);
055e393f 16300 for_each_pipe(dev_priv, i) {
edc3d884 16301 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16302 err_printf(m, " Power: %s\n",
87ad3212 16303 onoff(error->pipe[i].power_domain_on));
edc3d884 16304 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16305 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16306
16307 err_printf(m, "Plane [%d]:\n", i);
16308 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16309 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16310 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16311 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16312 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16313 }
4b71a570 16314 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16315 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16316 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16317 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16318 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16319 }
16320
edc3d884
MK
16321 err_printf(m, "Cursor [%d]:\n", i);
16322 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16323 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16324 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16325 }
63b66e5b
CW
16326
16327 for (i = 0; i < error->num_transcoders; i++) {
da205630 16328 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 16329 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16330 err_printf(m, " Power: %s\n",
87ad3212 16331 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16332 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16333 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16334 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16335 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16336 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16337 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16338 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16339 }
c4a1d9e4 16340}