]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Remove intel_crtc->atomic.disable_ips.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac
CW
226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
8b99e68c
CW
229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
021357ac
CW
234}
235
5d536e28 236static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 237 .dot = { .min = 25000, .max = 350000 },
9c333719 238 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 239 .n = { .min = 2, .max = 16 },
0206e353
AJ
240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
247};
248
5d536e28
DV
249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
9c333719 251 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 252 .n = { .min = 2, .max = 16 },
5d536e28
DV
253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
e4b36699 262static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
e4b36699 273};
273e27ca 274
e4b36699 275static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
299};
300
273e27ca 301
e4b36699 302static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
044c7c41 314 },
e4b36699
KP
315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
044c7c41 341 },
e4b36699
KP
342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
044c7c41 355 },
e4b36699
KP
356};
357
f2b115e6 358static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 361 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
273e27ca 364 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
371};
372
f2b115e6 373static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
384};
385
273e27ca
EA
386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
b91ad0ec 391static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
402};
403
b91ad0ec 404static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
428};
429
273e27ca 430/* LVDS 100mhz refclk limits. */
b91ad0ec 431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
0206e353 439 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
0206e353 452 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
455};
456
dc730512 457static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 465 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 466 .n = { .min = 1, .max = 7 },
a0c4da24
JB
467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
b99ab663 469 .p1 = { .min = 2, .max = 3 },
5fdc9c49 470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
471};
472
ef9348c8
CML
473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 481 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
5ab7b0b7
ID
489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
e6292556 492 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
cdba954e
ACO
501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
fc596660 504 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
505}
506
e0638cdf
PZ
507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
4093561b 510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 511{
409ee761 512 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
513 struct intel_encoder *encoder;
514
409ee761 515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
d0737e1d
ACO
522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
a93e255f
ACO
528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
d0737e1d 530{
a93e255f 531 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 532 struct drm_connector *connector;
a93e255f 533 struct drm_connector_state *connector_state;
d0737e1d 534 struct intel_encoder *encoder;
a93e255f
ACO
535 int i, num_connectors = 0;
536
da3ced29 537 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
d0737e1d 542
a93e255f
ACO
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
d0737e1d 545 return true;
a93e255f
ACO
546 }
547
548 WARN_ON(num_connectors == 0);
d0737e1d
ACO
549
550 return false;
551}
552
a93e255f
ACO
553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 555{
a93e255f 556 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 557 const intel_limit_t *limit;
b91ad0ec 558
a93e255f 559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 560 if (intel_is_dual_link_lvds(dev)) {
1b894b59 561 if (refclk == 100000)
b91ad0ec
ZW
562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
1b894b59 566 if (refclk == 100000)
b91ad0ec
ZW
567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
c6bb3538 571 } else
b91ad0ec 572 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
573
574 return limit;
575}
576
a93e255f
ACO
577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 579{
a93e255f 580 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
581 const intel_limit_t *limit;
582
a93e255f 583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 584 if (intel_is_dual_link_lvds(dev))
e4b36699 585 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 586 else
e4b36699 587 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 590 limit = &intel_limits_g4x_hdmi;
a93e255f 591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 592 limit = &intel_limits_g4x_sdvo;
044c7c41 593 } else /* The option is for other outputs */
e4b36699 594 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
595
596 return limit;
597}
598
a93e255f
ACO
599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 601{
a93e255f 602 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
603 const intel_limit_t *limit;
604
5ab7b0b7
ID
605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
a93e255f 608 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 609 else if (IS_G4X(dev)) {
a93e255f 610 limit = intel_g4x_limit(crtc_state);
f2b115e6 611 } else if (IS_PINEVIEW(dev)) {
a93e255f 612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 613 limit = &intel_limits_pineview_lvds;
2177832f 614 else
f2b115e6 615 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
a0c4da24 618 } else if (IS_VALLEYVIEW(dev)) {
dc730512 619 limit = &intel_limits_vlv;
a6c45cf0 620 } else if (!IS_GEN2(dev)) {
a93e255f 621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
79e53945 625 } else {
a93e255f 626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 627 limit = &intel_limits_i8xx_lvds;
a93e255f 628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 629 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
630 else
631 limit = &intel_limits_i8xx_dac;
79e53945
JB
632 }
633 return limit;
634}
635
dccbea3b
ID
636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
f2b115e6 644/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 646{
2177832f
SL
647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
ed5ca77e 649 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 650 return 0;
fb03ac01
VS
651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
653
654 return clock->dot;
2177832f
SL
655}
656
7429e9d4
DV
657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
dccbea3b 662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 663{
7429e9d4 664 clock->m = i9xx_dpll_compute_m(clock);
79e53945 665 clock->p = clock->p1 * clock->p2;
ed5ca77e 666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 667 return 0;
fb03ac01
VS
668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
670
671 return clock->dot;
79e53945
JB
672}
673
dccbea3b 674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 679 return 0;
589eca67
ID
680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
682
683 return clock->dot / 5;
589eca67
ID
684}
685
dccbea3b 686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 691 return 0;
ef9348c8
CML
692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
695
696 return clock->dot / 5;
ef9348c8
CML
697}
698
7c04d1d9 699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
1b894b59
CW
705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
79e53945 708{
f01b7962
VS
709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
79e53945 711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 712 INTELPllInvalid("p1 out of range\n");
79e53945 713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 714 INTELPllInvalid("m2 out of range\n");
79e53945 715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 716 INTELPllInvalid("m1 out of range\n");
f01b7962 717
666a4537
WB
718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
666a4537 723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179 1153/* Only for pre-ILK configs */
55607e8a
DV
1154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
b24e7179 1156{
b24e7179
JB
1157 u32 val;
1158 bool cur_state;
1159
649636ef 1160 val = I915_READ(DPLL(pipe));
b24e7179 1161 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
b24e7179 1163 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
b24e7179 1165}
b24e7179 1166
23538ef1
JN
1167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
a580516d 1173 mutex_lock(&dev_priv->sb_lock);
23538ef1 1174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1175 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1176
1177 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
23538ef1 1179 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
23538ef1
JN
1181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
55607e8a 1185struct intel_shared_dpll *
e2b78267
DV
1186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1187{
1188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
6e3c9717 1190 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1191 return NULL;
1192
6e3c9717 1193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1194}
1195
040484af 1196/* For ILK+ */
55607e8a
DV
1197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
040484af 1200{
040484af 1201 bool cur_state;
5358901f 1202 struct intel_dpll_hw_state hw_state;
040484af 1203
87ad3212 1204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1205 return;
ee7b9f93 1206
5358901f 1207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
5358901f 1209 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1210 pll->name, onoff(state), onoff(cur_state));
040484af 1211}
040484af
JB
1212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
040484af 1216 bool cur_state;
ad80a810
PZ
1217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
040484af 1219
affa9354
PZ
1220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
649636ef 1222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1224 } else {
649636ef 1225 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
e2c719b7 1228 I915_STATE_WARN(cur_state != state,
040484af 1229 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1230 onoff(state), onoff(cur_state));
040484af
JB
1231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
040484af
JB
1238 u32 val;
1239 bool cur_state;
1240
649636ef 1241 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1242 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1243 I915_STATE_WARN(cur_state != state,
040484af 1244 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1245 onoff(state), onoff(cur_state));
040484af
JB
1246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
040484af
JB
1253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
3d13ef2e 1256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1257 return;
1258
bf507ef7 1259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1260 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1261 return;
1262
649636ef 1263 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1265}
1266
55607e8a
DV
1267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
040484af 1269{
040484af 1270 u32 val;
55607e8a 1271 bool cur_state;
040484af 1272
649636ef 1273 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1275 I915_STATE_WARN(cur_state != state,
55607e8a 1276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1277 onoff(state), onoff(cur_state));
040484af
JB
1278}
1279
b680c37a
DV
1280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
ea0760cf 1282{
bedd4dba 1283 struct drm_device *dev = dev_priv->dev;
f0f59a00 1284 i915_reg_t pp_reg;
ea0760cf
JB
1285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
0de3b485 1287 bool locked = true;
ea0760cf 1288
bedd4dba
JN
1289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
ea0760cf 1295 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
666a4537 1302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
ea0760cf
JB
1306 } else {
1307 pp_reg = PP_CONTROL;
bedd4dba
JN
1308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
ea0760cf
JB
1310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1315 locked = false;
1316
e2c719b7 1317 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1318 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1319 pipe_name(pipe));
ea0760cf
JB
1320}
1321
93ce0ba6
JN
1322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
d9d82081 1328 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1330 else
5efb3e28 1331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1332
e2c719b7 1333 I915_STATE_WARN(cur_state != state,
93ce0ba6 1334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1335 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
b840d907
JB
1340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
b24e7179 1342{
63d7bbe9 1343 bool cur_state;
702e7a56
PZ
1344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
b24e7179 1346
b6b5d049
VS
1347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1350 state = true;
1351
f458ebbc 1352 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1354 cur_state = false;
1355 } else {
649636ef 1356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
e2c719b7 1360 I915_STATE_WARN(cur_state != state,
63d7bbe9 1361 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1362 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1363}
1364
931872fc
CW
1365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
b24e7179 1367{
b24e7179 1368 u32 val;
931872fc 1369 bool cur_state;
b24e7179 1370
649636ef 1371 val = I915_READ(DSPCNTR(plane));
931872fc 1372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1373 I915_STATE_WARN(cur_state != state,
931872fc 1374 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1375 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1376}
1377
931872fc
CW
1378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
b24e7179
JB
1381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
653e1026 1384 struct drm_device *dev = dev_priv->dev;
649636ef 1385 int i;
b24e7179 1386
653e1026
VS
1387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1389 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
19ec1358 1393 return;
28c05794 1394 }
19ec1358 1395
b24e7179 1396 /* Need to check both planes against the pipe */
055e393f 1397 for_each_pipe(dev_priv, i) {
649636ef
VS
1398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1400 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
b24e7179
JB
1404 }
1405}
1406
19332d7a
JB
1407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
20674eef 1410 struct drm_device *dev = dev_priv->dev;
649636ef 1411 int sprite;
19332d7a 1412
7feb8b88 1413 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1414 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
666a4537 1420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1421 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1422 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1423 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1425 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1428 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1429 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1433 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1434 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1436 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1437 }
1438}
1439
08c71e5e
VS
1440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
e2c719b7 1442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1443 drm_crtc_vblank_put(crtc);
1444}
1445
89eff4be 1446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1447{
1448 u32 val;
1449 bool enabled;
1450
e2c719b7 1451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1452
92f2584a
JB
1453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1457}
1458
ab9412ba
DV
1459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
92f2584a 1461{
92f2584a
JB
1462 u32 val;
1463 bool enabled;
1464
649636ef 1465 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1466 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1467 I915_STATE_WARN(enabled,
9db4a9c7
JB
1468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
92f2584a
JB
1470}
1471
4e634389
KP
1472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
44f37d1f
CML
1482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
f0575e92
KP
1485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
1519b995
KP
1492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
dc0fa718 1495 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1500 return false;
44f37d1f
CML
1501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
1519b995 1504 } else {
dc0fa718 1505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
291906f1 1542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
291906f1 1545{
47a05eca 1546 u32 val = I915_READ(reg);
e2c719b7 1547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1549 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1550
e2c719b7 1551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1552 && (val & DP_PIPEB_SELECT),
de9a35ab 1553 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1557 enum pipe pipe, i915_reg_t reg)
291906f1 1558{
47a05eca 1559 u32 val = I915_READ(reg);
e2c719b7 1560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1562 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1563
e2c719b7 1564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1565 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1566 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
291906f1 1572 u32 val;
291906f1 1573
f0575e92
KP
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1577
649636ef 1578 val = I915_READ(PCH_ADPA);
e2c719b7 1579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1580 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1581 pipe_name(pipe));
291906f1 1582
649636ef 1583 val = I915_READ(PCH_LVDS);
e2c719b7 1584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1586 pipe_name(pipe));
291906f1 1587
e2debe91
PZ
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1591}
1592
d288f65f 1593static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1594 const struct intel_crtc_state *pipe_config)
87442f73 1595{
426115cf
DV
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1598 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1599 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1600
426115cf 1601 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1602
87442f73 1603 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1604 if (IS_MOBILE(dev_priv->dev))
426115cf 1605 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1606
426115cf
DV
1607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
d288f65f 1614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1615 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1616
1617 /* We do this three times for luck */
426115cf 1618 I915_WRITE(reg, dpll);
87442f73
DV
1619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
426115cf 1621 I915_WRITE(reg, dpll);
87442f73
DV
1622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
426115cf 1624 I915_WRITE(reg, dpll);
87442f73
DV
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
d288f65f 1629static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1630 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
a580516d 1640 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
54433e91
VS
1647 mutex_unlock(&dev_priv->sb_lock);
1648
9d556c99
CML
1649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
d288f65f 1655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1656
1657 /* Check PLL is locked */
a11b0703 1658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
a11b0703 1661 /* not sure when this should be written */
d288f65f 1662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1663 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1664}
1665
1c4e0274
VS
1666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
3538b9df 1672 count += crtc->base.state->active &&
409ee761 1673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1674
1675 return count;
1676}
1677
66e3d5c0 1678static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1679{
66e3d5c0
DV
1680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1682 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1683 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1684
66e3d5c0 1685 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1686
63d7bbe9 1687 /* No really, not for ILK+ */
3d13ef2e 1688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1689
1690 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1693
1c4e0274
VS
1694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
66e3d5c0 1706
c2b63374
VS
1707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
8e7a65aa
VS
1714 I915_WRITE(reg, dpll);
1715
66e3d5c0
DV
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
f0f59a00 1831 i915_reg_t dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
040484af
JB
1958
1959 /* PCH only available on ILK+ */
55522f37 1960 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1961
1962 /* Make sure PCH DPLL is enabled */
e72f9fbf 1963 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1964 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
23670b32
DV
1970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
59c859d6 1977 }
23670b32 1978
ab9412ba 1979 reg = PCH_TRANSCONF(pipe);
040484af 1980 val = I915_READ(reg);
5f7f726d 1981 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
c5de7c6f
VS
1985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
e9bcff5c 1988 */
dfd07d72 1989 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1994 }
5f7f726d
PZ
1995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1998 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
5f7f726d
PZ
2003 else
2004 val |= TRANS_PROGRESSIVE;
2005
040484af
JB
2006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2009}
2010
8fb033d7 2011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2012 enum transcoder cpu_transcoder)
040484af 2013{
8fb033d7 2014 u32 val, pipeconf_val;
8fb033d7
PZ
2015
2016 /* PCH only available on ILK+ */
55522f37 2017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2018
8fb033d7 2019 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2022
223a6fdf 2023 /* Workaround: set timing override bit. */
36c0d0cf 2024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2027
25f3ef11 2028 val = TRANS_ENABLE;
937bb610 2029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2030
9a76b1c6
PZ
2031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
a35f2679 2033 val |= TRANS_INTERLACED;
8fb033d7
PZ
2034 else
2035 val |= TRANS_PROGRESSIVE;
2036
ab9412ba
DV
2037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2039 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2040}
2041
b8a4f404
PZ
2042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
040484af 2044{
23670b32 2045 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2046 i915_reg_t reg;
2047 uint32_t val;
040484af
JB
2048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
291906f1
JB
2053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
ab9412ba 2056 reg = PCH_TRANSCONF(pipe);
040484af
JB
2057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2063
c465613b 2064 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
040484af
JB
2071}
2072
ab4d966c 2073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2074{
8fb033d7
PZ
2075 u32 val;
2076
ab9412ba 2077 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2078 val &= ~TRANS_ENABLE;
ab9412ba 2079 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2080 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2082 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2083
2084 /* Workaround: clear timing override bit. */
36c0d0cf 2085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2088}
2089
b24e7179 2090/**
309cfea8 2091 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2092 * @crtc: crtc responsible for the pipe
b24e7179 2093 *
0372264a 2094 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2096 */
e1fdc473 2097static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2098{
0372264a
PZ
2099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
1a70a728 2102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2103 enum pipe pch_transcoder;
f0f59a00 2104 i915_reg_t reg;
b24e7179
JB
2105 u32 val;
2106
9e2ee2dd
VS
2107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
58c6eaa2 2109 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2110 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2111 assert_sprites_disabled(dev_priv, pipe);
2112
681e5811 2113 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
b24e7179
JB
2118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
50360403 2123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2124 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
040484af 2128 else {
6e3c9717 2129 if (crtc->config->has_pch_encoder) {
040484af 2130 /* if driving the PCH, we need FDI enabled */
cc391bbb 2131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
040484af
JB
2134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
b24e7179 2137
702e7a56 2138 reg = PIPECONF(cpu_transcoder);
b24e7179 2139 val = I915_READ(reg);
7ad25d48 2140 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2143 return;
7ad25d48 2144 }
00d70b15
CW
2145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2147 POSTING_READ(reg);
b7792d8b
VS
2148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2159}
2160
2161/**
309cfea8 2162 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2163 * @crtc: crtc whose pipes is to be disabled
b24e7179 2164 *
575f7ab7
VS
2165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
b24e7179
JB
2168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
575f7ab7 2171static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2172{
575f7ab7 2173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2175 enum pipe pipe = crtc->pipe;
f0f59a00 2176 i915_reg_t reg;
b24e7179
JB
2177 u32 val;
2178
9e2ee2dd
VS
2179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
b24e7179
JB
2181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2186 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2187 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2188
702e7a56 2189 reg = PIPECONF(cpu_transcoder);
b24e7179 2190 val = I915_READ(reg);
00d70b15
CW
2191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
67adc644
VS
2194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
6e3c9717 2198 if (crtc->config->double_wide)
67adc644
VS
2199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2209}
2210
693db184
CW
2211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
832be82f
VS
2220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
7b49f948
VS
2225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
832be82f
VS
2262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2264{
832be82f
VS
2265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
6761dd31
TU
2270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2274 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2275{
832be82f
VS
2276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
a57ce0b2
JB
2280}
2281
75c82a53 2282static void
f64b98cd
TU
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
832be82f 2286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
7723f47d 2287 struct intel_rotation_info *info = &view->params.rotated;
d9b3288e 2288 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2289
f64b98cd
TU
2290 *view = i915_ggtt_view_normal;
2291
50470bb0 2292 if (!plane_state)
75c82a53 2293 return;
50470bb0 2294
121920fa 2295 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2296 return;
50470bb0 2297
9abc4648 2298 *view = i915_ggtt_view_rotated;
50470bb0
TU
2299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
89e3e142 2303 info->uv_offset = fb->offsets[1];
50470bb0
TU
2304 info->fb_modifier = fb->modifier[0];
2305
d9b3288e
VS
2306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
b16bb01f 2309 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
d9b3288e
VS
2310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
84fe03f7 2313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
d9b3288e 2314 info->size = info->width_pages * info->height_pages * tile_size;
84fe03f7 2315
89e3e142 2316 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
d9b3288e
VS
2318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
832be82f 2322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
d9b3288e 2323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
89e3e142 2324 }
f64b98cd
TU
2325}
2326
603525d7 2327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
985b8bb4 2331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
44c5905e 2337 return 0;
4e9a86b6
VS
2338}
2339
603525d7
VS
2340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
127bd2ac 2359int
850c4cdc
TU
2360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
7580d774 2362 const struct drm_plane_state *plane_state)
6b95a207 2363{
850c4cdc 2364 struct drm_device *dev = fb->dev;
ce453d81 2365 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2367 struct i915_ggtt_view view;
6b95a207
KH
2368 u32 alignment;
2369 int ret;
2370
ebcdd39e
MR
2371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
603525d7 2373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2374
75c82a53 2375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2376
693db184
CW
2377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
d6dd6843
PZ
2385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
7580d774
ML
2394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
48b956c5 2396 if (ret)
b26a6b35 2397 goto err_pm;
6b95a207
KH
2398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
9807216f
VK
2404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
1690e1eb 2419
9807216f
VK
2420 i915_gem_object_pin_fence(obj);
2421 }
6b95a207 2422
d6dd6843 2423 intel_runtime_pm_put(dev_priv);
6b95a207 2424 return 0;
48b956c5
CW
2425
2426err_unpin:
f64b98cd 2427 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2428err_pm:
d6dd6843 2429 intel_runtime_pm_put(dev_priv);
48b956c5 2430 return ret;
6b95a207
KH
2431}
2432
82bc3b2d
TU
2433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
1690e1eb 2435{
82bc3b2d 2436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2437 struct i915_ggtt_view view;
82bc3b2d 2438
ebcdd39e
MR
2439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
75c82a53 2441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2442
9807216f
VK
2443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
f64b98cd 2446 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2447}
2448
c2c75131
DV
2449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
54ea9da8
VS
2451u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
c2c75131 2456{
b5c65338 2457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
d843310d 2458 unsigned int tile_size, tile_width, tile_height;
bc752862 2459 unsigned int tile_rows, tiles;
c2c75131 2460
d843310d
VS
2461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
2464
2465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
c2c75131 2467
d843310d
VS
2468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
bc752862 2470
d843310d 2471 return tile_rows * pitch * tile_height + tiles * tile_size;
bc752862 2472 } else {
4e9a86b6 2473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
bc752862 2480 }
c2c75131
DV
2481}
2482
b35d63fa 2483static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
bc8d7dff
DL
2504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
5724dbd1 2530static bool
f6936e29
DV
2531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2533{
2534 struct drm_device *dev = crtc->base.dev;
3badb49f 2535 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2538 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
46f297fb 2544
ff2652ea
CW
2545 if (plane_config->size == 0)
2546 return false;
2547
3badb49f
PZ
2548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
f37b5c2b
DV
2554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
46f297fb 2558 if (!obj)
484b41dd 2559 return false;
46f297fb 2560
49af449b
DL
2561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2563 obj->stride = fb->pitches[0];
46f297fb 2564
6bf129df
DL
2565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2571
2572 mutex_lock(&dev->struct_mutex);
6bf129df 2573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2574 &mode_cmd, obj)) {
46f297fb
JB
2575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
46f297fb 2578 mutex_unlock(&dev->struct_mutex);
484b41dd 2579
f6936e29 2580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2581 return true;
46f297fb
JB
2582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2586 return false;
2587}
2588
afd65eb4
MR
2589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
5724dbd1 2603static void
f6936e29
DV
2604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2606{
2607 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2608 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2609 struct drm_crtc *c;
2610 struct intel_crtc *i;
2ff8fde1 2611 struct drm_i915_gem_object *obj;
88595ac9 2612 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2613 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2614 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2615 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2616 struct intel_plane_state *intel_state =
2617 to_intel_plane_state(plane_state);
88595ac9 2618 struct drm_framebuffer *fb;
484b41dd 2619
2d14030b 2620 if (!plane_config->fb)
484b41dd
JB
2621 return;
2622
f6936e29 2623 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2624 fb = &plane_config->fb->base;
2625 goto valid_fb;
f55548b5 2626 }
484b41dd 2627
2d14030b 2628 kfree(plane_config->fb);
484b41dd
JB
2629
2630 /*
2631 * Failed to alloc the obj, check to see if we should share
2632 * an fb with another CRTC instead
2633 */
70e1e0ec 2634 for_each_crtc(dev, c) {
484b41dd
JB
2635 i = to_intel_crtc(c);
2636
2637 if (c == &intel_crtc->base)
2638 continue;
2639
2ff8fde1
MR
2640 if (!i->active)
2641 continue;
2642
88595ac9
DV
2643 fb = c->primary->fb;
2644 if (!fb)
484b41dd
JB
2645 continue;
2646
88595ac9 2647 obj = intel_fb_obj(fb);
2ff8fde1 2648 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2649 drm_framebuffer_reference(fb);
2650 goto valid_fb;
484b41dd
JB
2651 }
2652 }
88595ac9 2653
200757f5
MR
2654 /*
2655 * We've failed to reconstruct the BIOS FB. Current display state
2656 * indicates that the primary plane is visible, but has a NULL FB,
2657 * which will lead to problems later if we don't fix it up. The
2658 * simplest solution is to just disable the primary plane now and
2659 * pretend the BIOS never had it enabled.
2660 */
2661 to_intel_plane_state(plane_state)->visible = false;
2662 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2663 intel_pre_disable_primary(&intel_crtc->base);
2664 intel_plane->disable_plane(primary, &intel_crtc->base);
2665
88595ac9
DV
2666 return;
2667
2668valid_fb:
f44e2659
VS
2669 plane_state->src_x = 0;
2670 plane_state->src_y = 0;
be5651f2
ML
2671 plane_state->src_w = fb->width << 16;
2672 plane_state->src_h = fb->height << 16;
2673
f44e2659
VS
2674 plane_state->crtc_x = 0;
2675 plane_state->crtc_y = 0;
be5651f2
ML
2676 plane_state->crtc_w = fb->width;
2677 plane_state->crtc_h = fb->height;
2678
0a8d8a86
MR
2679 intel_state->src.x1 = plane_state->src_x;
2680 intel_state->src.y1 = plane_state->src_y;
2681 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2682 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2683 intel_state->dst.x1 = plane_state->crtc_x;
2684 intel_state->dst.y1 = plane_state->crtc_y;
2685 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2686 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2687
88595ac9
DV
2688 obj = intel_fb_obj(fb);
2689 if (obj->tiling_mode != I915_TILING_NONE)
2690 dev_priv->preserve_bios_swizzle = true;
2691
be5651f2
ML
2692 drm_framebuffer_reference(fb);
2693 primary->fb = primary->state->fb = fb;
36750f28 2694 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2695 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2696 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2697}
2698
a8d201af
ML
2699static void i9xx_update_primary_plane(struct drm_plane *primary,
2700 const struct intel_crtc_state *crtc_state,
2701 const struct intel_plane_state *plane_state)
81255565 2702{
a8d201af 2703 struct drm_device *dev = primary->dev;
81255565 2704 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2706 struct drm_framebuffer *fb = plane_state->base.fb;
2707 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2708 int plane = intel_crtc->plane;
54ea9da8 2709 u32 linear_offset;
81255565 2710 u32 dspcntr;
f0f59a00 2711 i915_reg_t reg = DSPCNTR(plane);
ac484963 2712 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2713 int x = plane_state->src.x1 >> 16;
2714 int y = plane_state->src.y1 >> 16;
c9ba6fad 2715
f45651ba
VS
2716 dspcntr = DISPPLANE_GAMMA_ENABLE;
2717
fdd508a6 2718 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2719
2720 if (INTEL_INFO(dev)->gen < 4) {
2721 if (intel_crtc->pipe == PIPE_B)
2722 dspcntr |= DISPPLANE_SEL_PIPE_B;
2723
2724 /* pipesrc and dspsize control the size that is scaled from,
2725 * which should always be the user's requested size.
2726 */
2727 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2728 ((crtc_state->pipe_src_h - 1) << 16) |
2729 (crtc_state->pipe_src_w - 1));
f45651ba 2730 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2731 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2732 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2733 ((crtc_state->pipe_src_h - 1) << 16) |
2734 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2735 I915_WRITE(PRIMPOS(plane), 0);
2736 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2737 }
81255565 2738
57779d06
VS
2739 switch (fb->pixel_format) {
2740 case DRM_FORMAT_C8:
81255565
JB
2741 dspcntr |= DISPPLANE_8BPP;
2742 break;
57779d06 2743 case DRM_FORMAT_XRGB1555:
57779d06 2744 dspcntr |= DISPPLANE_BGRX555;
81255565 2745 break;
57779d06
VS
2746 case DRM_FORMAT_RGB565:
2747 dspcntr |= DISPPLANE_BGRX565;
2748 break;
2749 case DRM_FORMAT_XRGB8888:
57779d06
VS
2750 dspcntr |= DISPPLANE_BGRX888;
2751 break;
2752 case DRM_FORMAT_XBGR8888:
57779d06
VS
2753 dspcntr |= DISPPLANE_RGBX888;
2754 break;
2755 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2756 dspcntr |= DISPPLANE_BGRX101010;
2757 break;
2758 case DRM_FORMAT_XBGR2101010:
57779d06 2759 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2760 break;
2761 default:
baba133a 2762 BUG();
81255565 2763 }
57779d06 2764
f45651ba
VS
2765 if (INTEL_INFO(dev)->gen >= 4 &&
2766 obj->tiling_mode != I915_TILING_NONE)
2767 dspcntr |= DISPPLANE_TILED;
81255565 2768
de1aa629
VS
2769 if (IS_G4X(dev))
2770 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2771
ac484963 2772 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2773
c2c75131
DV
2774 if (INTEL_INFO(dev)->gen >= 4) {
2775 intel_crtc->dspaddr_offset =
ce1e5c14 2776 intel_compute_tile_offset(dev_priv, &x, &y,
ac484963 2777 fb->modifier[0], cpp,
ce1e5c14 2778 fb->pitches[0]);
c2c75131
DV
2779 linear_offset -= intel_crtc->dspaddr_offset;
2780 } else {
e506a0c6 2781 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2782 }
e506a0c6 2783
a8d201af 2784 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2785 dspcntr |= DISPPLANE_ROTATE_180;
2786
a8d201af
ML
2787 x += (crtc_state->pipe_src_w - 1);
2788 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2789
2790 /* Finding the last pixel of the last line of the display
2791 data and adding to linear_offset*/
2792 linear_offset +=
a8d201af 2793 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2794 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2795 }
2796
2db3366b
PZ
2797 intel_crtc->adjusted_x = x;
2798 intel_crtc->adjusted_y = y;
2799
48404c1e
SJ
2800 I915_WRITE(reg, dspcntr);
2801
01f2c773 2802 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2803 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2804 I915_WRITE(DSPSURF(plane),
2805 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2806 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2807 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2808 } else
f343c5f6 2809 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2810 POSTING_READ(reg);
17638cd6
JB
2811}
2812
a8d201af
ML
2813static void i9xx_disable_primary_plane(struct drm_plane *primary,
2814 struct drm_crtc *crtc)
17638cd6
JB
2815{
2816 struct drm_device *dev = crtc->dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2819 int plane = intel_crtc->plane;
f45651ba 2820
a8d201af
ML
2821 I915_WRITE(DSPCNTR(plane), 0);
2822 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2823 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2824 else
2825 I915_WRITE(DSPADDR(plane), 0);
2826 POSTING_READ(DSPCNTR(plane));
2827}
c9ba6fad 2828
a8d201af
ML
2829static void ironlake_update_primary_plane(struct drm_plane *primary,
2830 const struct intel_crtc_state *crtc_state,
2831 const struct intel_plane_state *plane_state)
2832{
2833 struct drm_device *dev = primary->dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2836 struct drm_framebuffer *fb = plane_state->base.fb;
2837 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2838 int plane = intel_crtc->plane;
54ea9da8 2839 u32 linear_offset;
a8d201af
ML
2840 u32 dspcntr;
2841 i915_reg_t reg = DSPCNTR(plane);
ac484963 2842 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2843 int x = plane_state->src.x1 >> 16;
2844 int y = plane_state->src.y1 >> 16;
c9ba6fad 2845
f45651ba 2846 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2847 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2848
2849 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2850 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2851
57779d06
VS
2852 switch (fb->pixel_format) {
2853 case DRM_FORMAT_C8:
17638cd6
JB
2854 dspcntr |= DISPPLANE_8BPP;
2855 break;
57779d06
VS
2856 case DRM_FORMAT_RGB565:
2857 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2858 break;
57779d06 2859 case DRM_FORMAT_XRGB8888:
57779d06
VS
2860 dspcntr |= DISPPLANE_BGRX888;
2861 break;
2862 case DRM_FORMAT_XBGR8888:
57779d06
VS
2863 dspcntr |= DISPPLANE_RGBX888;
2864 break;
2865 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2866 dspcntr |= DISPPLANE_BGRX101010;
2867 break;
2868 case DRM_FORMAT_XBGR2101010:
57779d06 2869 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2870 break;
2871 default:
baba133a 2872 BUG();
17638cd6
JB
2873 }
2874
2875 if (obj->tiling_mode != I915_TILING_NONE)
2876 dspcntr |= DISPPLANE_TILED;
17638cd6 2877
f45651ba 2878 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2879 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2880
ac484963 2881 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2882 intel_crtc->dspaddr_offset =
ce1e5c14 2883 intel_compute_tile_offset(dev_priv, &x, &y,
ac484963 2884 fb->modifier[0], cpp,
ce1e5c14 2885 fb->pitches[0]);
c2c75131 2886 linear_offset -= intel_crtc->dspaddr_offset;
a8d201af 2887 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2888 dspcntr |= DISPPLANE_ROTATE_180;
2889
2890 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2891 x += (crtc_state->pipe_src_w - 1);
2892 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2893
2894 /* Finding the last pixel of the last line of the display
2895 data and adding to linear_offset*/
2896 linear_offset +=
a8d201af 2897 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2898 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2899 }
2900 }
2901
2db3366b
PZ
2902 intel_crtc->adjusted_x = x;
2903 intel_crtc->adjusted_y = y;
2904
48404c1e 2905 I915_WRITE(reg, dspcntr);
17638cd6 2906
01f2c773 2907 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2908 I915_WRITE(DSPSURF(plane),
2909 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2910 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2911 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2912 } else {
2913 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2914 I915_WRITE(DSPLINOFF(plane), linear_offset);
2915 }
17638cd6 2916 POSTING_READ(reg);
17638cd6
JB
2917}
2918
7b49f948
VS
2919u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2920 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2921{
7b49f948 2922 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2923 return 64;
7b49f948
VS
2924 } else {
2925 int cpp = drm_format_plane_cpp(pixel_format, 0);
2926
2927 return intel_tile_width(dev_priv, fb_modifier, cpp);
b321803d
DL
2928 }
2929}
2930
44eb0cb9
MK
2931u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2932 struct drm_i915_gem_object *obj,
2933 unsigned int plane)
121920fa 2934{
ce7f1728 2935 struct i915_ggtt_view view;
dedf278c 2936 struct i915_vma *vma;
44eb0cb9 2937 u64 offset;
121920fa 2938
e7941294 2939 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
ce7f1728 2940 intel_plane->base.state);
121920fa 2941
ce7f1728 2942 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2943 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2944 view.type))
dedf278c
TU
2945 return -1;
2946
44eb0cb9 2947 offset = vma->node.start;
dedf278c
TU
2948
2949 if (plane == 1) {
7723f47d 2950 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2951 PAGE_SIZE;
2952 }
2953
44eb0cb9
MK
2954 WARN_ON(upper_32_bits(offset));
2955
2956 return lower_32_bits(offset);
121920fa
TU
2957}
2958
e435d6e5
ML
2959static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2960{
2961 struct drm_device *dev = intel_crtc->base.dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963
2964 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2966 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2967}
2968
a1b2278e
CK
2969/*
2970 * This function detaches (aka. unbinds) unused scalers in hardware
2971 */
0583236e 2972static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2973{
a1b2278e
CK
2974 struct intel_crtc_scaler_state *scaler_state;
2975 int i;
2976
a1b2278e
CK
2977 scaler_state = &intel_crtc->config->scaler_state;
2978
2979 /* loop through and disable scalers that aren't in use */
2980 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2981 if (!scaler_state->scalers[i].in_use)
2982 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2983 }
2984}
2985
6156a456 2986u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2987{
6156a456 2988 switch (pixel_format) {
d161cf7a 2989 case DRM_FORMAT_C8:
c34ce3d1 2990 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2991 case DRM_FORMAT_RGB565:
c34ce3d1 2992 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2993 case DRM_FORMAT_XBGR8888:
c34ce3d1 2994 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2995 case DRM_FORMAT_XRGB8888:
c34ce3d1 2996 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2997 /*
2998 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2999 * to be already pre-multiplied. We need to add a knob (or a different
3000 * DRM_FORMAT) for user-space to configure that.
3001 */
f75fb42a 3002 case DRM_FORMAT_ABGR8888:
c34ce3d1 3003 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3004 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3005 case DRM_FORMAT_ARGB8888:
c34ce3d1 3006 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3007 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3008 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3009 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3010 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3011 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3012 case DRM_FORMAT_YUYV:
c34ce3d1 3013 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3014 case DRM_FORMAT_YVYU:
c34ce3d1 3015 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3016 case DRM_FORMAT_UYVY:
c34ce3d1 3017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3018 case DRM_FORMAT_VYUY:
c34ce3d1 3019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3020 default:
4249eeef 3021 MISSING_CASE(pixel_format);
70d21f0e 3022 }
8cfcba41 3023
c34ce3d1 3024 return 0;
6156a456 3025}
70d21f0e 3026
6156a456
CK
3027u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3028{
6156a456 3029 switch (fb_modifier) {
30af77c4 3030 case DRM_FORMAT_MOD_NONE:
70d21f0e 3031 break;
30af77c4 3032 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3033 return PLANE_CTL_TILED_X;
b321803d 3034 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3035 return PLANE_CTL_TILED_Y;
b321803d 3036 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3037 return PLANE_CTL_TILED_YF;
70d21f0e 3038 default:
6156a456 3039 MISSING_CASE(fb_modifier);
70d21f0e 3040 }
8cfcba41 3041
c34ce3d1 3042 return 0;
6156a456 3043}
70d21f0e 3044
6156a456
CK
3045u32 skl_plane_ctl_rotation(unsigned int rotation)
3046{
3b7a5119 3047 switch (rotation) {
6156a456
CK
3048 case BIT(DRM_ROTATE_0):
3049 break;
1e8df167
SJ
3050 /*
3051 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3052 * while i915 HW rotation is clockwise, thats why this swapping.
3053 */
3b7a5119 3054 case BIT(DRM_ROTATE_90):
1e8df167 3055 return PLANE_CTL_ROTATE_270;
3b7a5119 3056 case BIT(DRM_ROTATE_180):
c34ce3d1 3057 return PLANE_CTL_ROTATE_180;
3b7a5119 3058 case BIT(DRM_ROTATE_270):
1e8df167 3059 return PLANE_CTL_ROTATE_90;
6156a456
CK
3060 default:
3061 MISSING_CASE(rotation);
3062 }
3063
c34ce3d1 3064 return 0;
6156a456
CK
3065}
3066
a8d201af
ML
3067static void skylake_update_primary_plane(struct drm_plane *plane,
3068 const struct intel_crtc_state *crtc_state,
3069 const struct intel_plane_state *plane_state)
6156a456 3070{
a8d201af 3071 struct drm_device *dev = plane->dev;
6156a456 3072 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3074 struct drm_framebuffer *fb = plane_state->base.fb;
3075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3076 int pipe = intel_crtc->pipe;
3077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
a8d201af 3079 unsigned int rotation = plane_state->base.rotation;
6156a456 3080 int x_offset, y_offset;
44eb0cb9 3081 u32 surf_addr;
a8d201af
ML
3082 int scaler_id = plane_state->scaler_id;
3083 int src_x = plane_state->src.x1 >> 16;
3084 int src_y = plane_state->src.y1 >> 16;
3085 int src_w = drm_rect_width(&plane_state->src) >> 16;
3086 int src_h = drm_rect_height(&plane_state->src) >> 16;
3087 int dst_x = plane_state->dst.x1;
3088 int dst_y = plane_state->dst.y1;
3089 int dst_w = drm_rect_width(&plane_state->dst);
3090 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3091
6156a456
CK
3092 plane_ctl = PLANE_CTL_ENABLE |
3093 PLANE_CTL_PIPE_GAMMA_ENABLE |
3094 PLANE_CTL_PIPE_CSC_ENABLE;
3095
3096 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3097 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3098 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3099 plane_ctl |= skl_plane_ctl_rotation(rotation);
3100
7b49f948 3101 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3102 fb->pixel_format);
dedf278c 3103 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3104
a42e5a23
PZ
3105 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3106
3b7a5119 3107 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3108 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3109
3b7a5119 3110 /* stride = Surface height in tiles */
832be82f 3111 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3112 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3113 x_offset = stride * tile_height - src_y - src_h;
3114 y_offset = src_x;
6156a456 3115 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3116 } else {
3117 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3118 x_offset = src_x;
3119 y_offset = src_y;
6156a456 3120 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3121 }
3122 plane_offset = y_offset << 16 | x_offset;
b321803d 3123
2db3366b
PZ
3124 intel_crtc->adjusted_x = x_offset;
3125 intel_crtc->adjusted_y = y_offset;
3126
70d21f0e 3127 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3128 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3129 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3130 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3131
3132 if (scaler_id >= 0) {
3133 uint32_t ps_ctrl = 0;
3134
3135 WARN_ON(!dst_w || !dst_h);
3136 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3137 crtc_state->scaler_state.scalers[scaler_id].mode;
3138 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3139 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3140 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3141 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3142 I915_WRITE(PLANE_POS(pipe, 0), 0);
3143 } else {
3144 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3145 }
3146
121920fa 3147 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3148
3149 POSTING_READ(PLANE_SURF(pipe, 0));
3150}
3151
a8d201af
ML
3152static void skylake_disable_primary_plane(struct drm_plane *primary,
3153 struct drm_crtc *crtc)
17638cd6
JB
3154{
3155 struct drm_device *dev = crtc->dev;
3156 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3157 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3158
a8d201af
ML
3159 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3160 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3161 POSTING_READ(PLANE_SURF(pipe, 0));
3162}
29b9bde6 3163
a8d201af
ML
3164/* Assume fb object is pinned & idle & fenced and just update base pointers */
3165static int
3166intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3167 int x, int y, enum mode_set_atomic state)
3168{
3169 /* Support for kgdboc is disabled, this needs a major rework. */
3170 DRM_ERROR("legacy panic handler not supported any more.\n");
3171
3172 return -ENODEV;
81255565
JB
3173}
3174
7514747d 3175static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3176{
96a02917
VS
3177 struct drm_crtc *crtc;
3178
70e1e0ec 3179 for_each_crtc(dev, crtc) {
96a02917
VS
3180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
7514747d
VS
3186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
7514747d 3190 struct drm_crtc *crtc;
96a02917 3191
70e1e0ec 3192 for_each_crtc(dev, crtc) {
11c22da6
ML
3193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
96a02917 3195
11c22da6 3196 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3197 plane_state = to_intel_plane_state(plane->base.state);
3198
a8d201af
ML
3199 if (plane_state->visible)
3200 plane->update_plane(&plane->base,
3201 to_intel_crtc_state(crtc->state),
3202 plane_state);
11c22da6
ML
3203
3204 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3205 }
3206}
3207
7514747d
VS
3208void intel_prepare_reset(struct drm_device *dev)
3209{
3210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3216 return;
3217
3218 drm_modeset_lock_all(dev);
f98ce92f
VS
3219 /*
3220 * Disabling the crtcs gracefully seems nicer. Also the
3221 * g33 docs say we should at least disable all the planes.
3222 */
6b72d486 3223 intel_display_suspend(dev);
7514747d
VS
3224}
3225
3226void intel_finish_reset(struct drm_device *dev)
3227{
3228 struct drm_i915_private *dev_priv = to_i915(dev);
3229
3230 /*
3231 * Flips in the rings will be nuked by the reset,
3232 * so complete all pending flips so that user space
3233 * will get its events and not get stuck.
3234 */
3235 intel_complete_page_flips(dev);
3236
3237 /* no reset support for gen2 */
3238 if (IS_GEN2(dev))
3239 return;
3240
3241 /* reset doesn't touch the display */
3242 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3243 /*
3244 * Flips in the rings have been nuked by the reset,
3245 * so update the base address of all primary
3246 * planes to the the last fb to make sure we're
3247 * showing the correct fb after a reset.
11c22da6
ML
3248 *
3249 * FIXME: Atomic will make this obsolete since we won't schedule
3250 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3251 */
3252 intel_update_primary_planes(dev);
3253 return;
3254 }
3255
3256 /*
3257 * The display has been reset as well,
3258 * so need a full re-initialization.
3259 */
3260 intel_runtime_pm_disable_interrupts(dev_priv);
3261 intel_runtime_pm_enable_interrupts(dev_priv);
3262
3263 intel_modeset_init_hw(dev);
3264
3265 spin_lock_irq(&dev_priv->irq_lock);
3266 if (dev_priv->display.hpd_irq_setup)
3267 dev_priv->display.hpd_irq_setup(dev);
3268 spin_unlock_irq(&dev_priv->irq_lock);
3269
043e9bda 3270 intel_display_resume(dev);
7514747d
VS
3271
3272 intel_hpd_init(dev_priv);
3273
3274 drm_modeset_unlock_all(dev);
3275}
3276
7d5e3799
CW
3277static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3278{
3279 struct drm_device *dev = crtc->dev;
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3282 bool pending;
3283
3284 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3285 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3286 return false;
3287
5e2d7afc 3288 spin_lock_irq(&dev->event_lock);
7d5e3799 3289 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3290 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3291
3292 return pending;
3293}
3294
bfd16b2a
ML
3295static void intel_update_pipe_config(struct intel_crtc *crtc,
3296 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3297{
3298 struct drm_device *dev = crtc->base.dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3300 struct intel_crtc_state *pipe_config =
3301 to_intel_crtc_state(crtc->base.state);
e30e8f75 3302
bfd16b2a
ML
3303 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3304 crtc->base.mode = crtc->base.state->mode;
3305
3306 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3307 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3308 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3309
44522d85
ML
3310 if (HAS_DDI(dev))
3311 intel_set_pipe_csc(&crtc->base);
3312
e30e8f75
GP
3313 /*
3314 * Update pipe size and adjust fitter if needed: the reason for this is
3315 * that in compute_mode_changes we check the native mode (not the pfit
3316 * mode) to see if we can flip rather than do a full mode set. In the
3317 * fastboot case, we'll flip, but if we don't update the pipesrc and
3318 * pfit state, we'll end up with a big fb scanned out into the wrong
3319 * sized surface.
e30e8f75
GP
3320 */
3321
e30e8f75 3322 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3323 ((pipe_config->pipe_src_w - 1) << 16) |
3324 (pipe_config->pipe_src_h - 1));
3325
3326 /* on skylake this is done by detaching scalers */
3327 if (INTEL_INFO(dev)->gen >= 9) {
3328 skl_detach_scalers(crtc);
3329
3330 if (pipe_config->pch_pfit.enabled)
3331 skylake_pfit_enable(crtc);
3332 } else if (HAS_PCH_SPLIT(dev)) {
3333 if (pipe_config->pch_pfit.enabled)
3334 ironlake_pfit_enable(crtc);
3335 else if (old_crtc_state->pch_pfit.enabled)
3336 ironlake_pfit_disable(crtc, true);
e30e8f75 3337 }
e30e8f75
GP
3338}
3339
5e84e1a4
ZW
3340static void intel_fdi_normal_train(struct drm_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3345 int pipe = intel_crtc->pipe;
f0f59a00
VS
3346 i915_reg_t reg;
3347 u32 temp;
5e84e1a4
ZW
3348
3349 /* enable normal train */
3350 reg = FDI_TX_CTL(pipe);
3351 temp = I915_READ(reg);
61e499bf 3352 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3353 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3354 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3355 } else {
3356 temp &= ~FDI_LINK_TRAIN_NONE;
3357 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3358 }
5e84e1a4
ZW
3359 I915_WRITE(reg, temp);
3360
3361 reg = FDI_RX_CTL(pipe);
3362 temp = I915_READ(reg);
3363 if (HAS_PCH_CPT(dev)) {
3364 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3365 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3366 } else {
3367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_NONE;
3369 }
3370 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3371
3372 /* wait one idle pattern time */
3373 POSTING_READ(reg);
3374 udelay(1000);
357555c0
JB
3375
3376 /* IVB wants error correction enabled */
3377 if (IS_IVYBRIDGE(dev))
3378 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3379 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3380}
3381
8db9d77b
ZW
3382/* The FDI link training functions for ILK/Ibexpeak. */
3383static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3388 int pipe = intel_crtc->pipe;
f0f59a00
VS
3389 i915_reg_t reg;
3390 u32 temp, tries;
8db9d77b 3391
1c8562f6 3392 /* FDI needs bits from pipe first */
0fc932b8 3393 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3394
e1a44743
AJ
3395 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3396 for train result */
5eddb70b
CW
3397 reg = FDI_RX_IMR(pipe);
3398 temp = I915_READ(reg);
e1a44743
AJ
3399 temp &= ~FDI_RX_SYMBOL_LOCK;
3400 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3401 I915_WRITE(reg, temp);
3402 I915_READ(reg);
e1a44743
AJ
3403 udelay(150);
3404
8db9d77b 3405 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3406 reg = FDI_TX_CTL(pipe);
3407 temp = I915_READ(reg);
627eb5a3 3408 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3409 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3412 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3413
5eddb70b
CW
3414 reg = FDI_RX_CTL(pipe);
3415 temp = I915_READ(reg);
8db9d77b
ZW
3416 temp &= ~FDI_LINK_TRAIN_NONE;
3417 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3418 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3419
3420 POSTING_READ(reg);
8db9d77b
ZW
3421 udelay(150);
3422
5b2adf89 3423 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3424 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3425 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3426 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3427
5eddb70b 3428 reg = FDI_RX_IIR(pipe);
e1a44743 3429 for (tries = 0; tries < 5; tries++) {
5eddb70b 3430 temp = I915_READ(reg);
8db9d77b
ZW
3431 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3432
3433 if ((temp & FDI_RX_BIT_LOCK)) {
3434 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3435 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3436 break;
3437 }
8db9d77b 3438 }
e1a44743 3439 if (tries == 5)
5eddb70b 3440 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3441
3442 /* Train 2 */
5eddb70b
CW
3443 reg = FDI_TX_CTL(pipe);
3444 temp = I915_READ(reg);
8db9d77b
ZW
3445 temp &= ~FDI_LINK_TRAIN_NONE;
3446 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3447 I915_WRITE(reg, temp);
8db9d77b 3448
5eddb70b
CW
3449 reg = FDI_RX_CTL(pipe);
3450 temp = I915_READ(reg);
8db9d77b
ZW
3451 temp &= ~FDI_LINK_TRAIN_NONE;
3452 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3453 I915_WRITE(reg, temp);
8db9d77b 3454
5eddb70b
CW
3455 POSTING_READ(reg);
3456 udelay(150);
8db9d77b 3457
5eddb70b 3458 reg = FDI_RX_IIR(pipe);
e1a44743 3459 for (tries = 0; tries < 5; tries++) {
5eddb70b 3460 temp = I915_READ(reg);
8db9d77b
ZW
3461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3462
3463 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3464 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3465 DRM_DEBUG_KMS("FDI train 2 done.\n");
3466 break;
3467 }
8db9d77b 3468 }
e1a44743 3469 if (tries == 5)
5eddb70b 3470 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3471
3472 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3473
8db9d77b
ZW
3474}
3475
0206e353 3476static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3477 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3478 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3479 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3480 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3481};
3482
3483/* The FDI link training functions for SNB/Cougarpoint. */
3484static void gen6_fdi_link_train(struct drm_crtc *crtc)
3485{
3486 struct drm_device *dev = crtc->dev;
3487 struct drm_i915_private *dev_priv = dev->dev_private;
3488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3489 int pipe = intel_crtc->pipe;
f0f59a00
VS
3490 i915_reg_t reg;
3491 u32 temp, i, retry;
8db9d77b 3492
e1a44743
AJ
3493 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3494 for train result */
5eddb70b
CW
3495 reg = FDI_RX_IMR(pipe);
3496 temp = I915_READ(reg);
e1a44743
AJ
3497 temp &= ~FDI_RX_SYMBOL_LOCK;
3498 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3499 I915_WRITE(reg, temp);
3500
3501 POSTING_READ(reg);
e1a44743
AJ
3502 udelay(150);
3503
8db9d77b 3504 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
627eb5a3 3507 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3508 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3509 temp &= ~FDI_LINK_TRAIN_NONE;
3510 temp |= FDI_LINK_TRAIN_PATTERN_1;
3511 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3512 /* SNB-B */
3513 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3514 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3515
d74cf324
DV
3516 I915_WRITE(FDI_RX_MISC(pipe),
3517 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3518
5eddb70b
CW
3519 reg = FDI_RX_CTL(pipe);
3520 temp = I915_READ(reg);
8db9d77b
ZW
3521 if (HAS_PCH_CPT(dev)) {
3522 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3523 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3524 } else {
3525 temp &= ~FDI_LINK_TRAIN_NONE;
3526 temp |= FDI_LINK_TRAIN_PATTERN_1;
3527 }
5eddb70b
CW
3528 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3529
3530 POSTING_READ(reg);
8db9d77b
ZW
3531 udelay(150);
3532
0206e353 3533 for (i = 0; i < 4; i++) {
5eddb70b
CW
3534 reg = FDI_TX_CTL(pipe);
3535 temp = I915_READ(reg);
8db9d77b
ZW
3536 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3537 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3538 I915_WRITE(reg, temp);
3539
3540 POSTING_READ(reg);
8db9d77b
ZW
3541 udelay(500);
3542
fa37d39e
SP
3543 for (retry = 0; retry < 5; retry++) {
3544 reg = FDI_RX_IIR(pipe);
3545 temp = I915_READ(reg);
3546 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3547 if (temp & FDI_RX_BIT_LOCK) {
3548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3549 DRM_DEBUG_KMS("FDI train 1 done.\n");
3550 break;
3551 }
3552 udelay(50);
8db9d77b 3553 }
fa37d39e
SP
3554 if (retry < 5)
3555 break;
8db9d77b
ZW
3556 }
3557 if (i == 4)
5eddb70b 3558 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3559
3560 /* Train 2 */
5eddb70b
CW
3561 reg = FDI_TX_CTL(pipe);
3562 temp = I915_READ(reg);
8db9d77b
ZW
3563 temp &= ~FDI_LINK_TRAIN_NONE;
3564 temp |= FDI_LINK_TRAIN_PATTERN_2;
3565 if (IS_GEN6(dev)) {
3566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3567 /* SNB-B */
3568 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3569 }
5eddb70b 3570 I915_WRITE(reg, temp);
8db9d77b 3571
5eddb70b
CW
3572 reg = FDI_RX_CTL(pipe);
3573 temp = I915_READ(reg);
8db9d77b
ZW
3574 if (HAS_PCH_CPT(dev)) {
3575 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3576 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3577 } else {
3578 temp &= ~FDI_LINK_TRAIN_NONE;
3579 temp |= FDI_LINK_TRAIN_PATTERN_2;
3580 }
5eddb70b
CW
3581 I915_WRITE(reg, temp);
3582
3583 POSTING_READ(reg);
8db9d77b
ZW
3584 udelay(150);
3585
0206e353 3586 for (i = 0; i < 4; i++) {
5eddb70b
CW
3587 reg = FDI_TX_CTL(pipe);
3588 temp = I915_READ(reg);
8db9d77b
ZW
3589 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3590 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
8db9d77b
ZW
3594 udelay(500);
3595
fa37d39e
SP
3596 for (retry = 0; retry < 5; retry++) {
3597 reg = FDI_RX_IIR(pipe);
3598 temp = I915_READ(reg);
3599 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3600 if (temp & FDI_RX_SYMBOL_LOCK) {
3601 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3602 DRM_DEBUG_KMS("FDI train 2 done.\n");
3603 break;
3604 }
3605 udelay(50);
8db9d77b 3606 }
fa37d39e
SP
3607 if (retry < 5)
3608 break;
8db9d77b
ZW
3609 }
3610 if (i == 4)
5eddb70b 3611 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3612
3613 DRM_DEBUG_KMS("FDI train done.\n");
3614}
3615
357555c0
JB
3616/* Manual link training for Ivy Bridge A0 parts */
3617static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3618{
3619 struct drm_device *dev = crtc->dev;
3620 struct drm_i915_private *dev_priv = dev->dev_private;
3621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3622 int pipe = intel_crtc->pipe;
f0f59a00
VS
3623 i915_reg_t reg;
3624 u32 temp, i, j;
357555c0
JB
3625
3626 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3627 for train result */
3628 reg = FDI_RX_IMR(pipe);
3629 temp = I915_READ(reg);
3630 temp &= ~FDI_RX_SYMBOL_LOCK;
3631 temp &= ~FDI_RX_BIT_LOCK;
3632 I915_WRITE(reg, temp);
3633
3634 POSTING_READ(reg);
3635 udelay(150);
3636
01a415fd
DV
3637 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3638 I915_READ(FDI_RX_IIR(pipe)));
3639
139ccd3f
JB
3640 /* Try each vswing and preemphasis setting twice before moving on */
3641 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3642 /* disable first in case we need to retry */
3643 reg = FDI_TX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3646 temp &= ~FDI_TX_ENABLE;
3647 I915_WRITE(reg, temp);
357555c0 3648
139ccd3f
JB
3649 reg = FDI_RX_CTL(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~FDI_LINK_TRAIN_AUTO;
3652 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3653 temp &= ~FDI_RX_ENABLE;
3654 I915_WRITE(reg, temp);
357555c0 3655
139ccd3f 3656 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3657 reg = FDI_TX_CTL(pipe);
3658 temp = I915_READ(reg);
139ccd3f 3659 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3660 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3661 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3662 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3663 temp |= snb_b_fdi_train_param[j/2];
3664 temp |= FDI_COMPOSITE_SYNC;
3665 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3666
139ccd3f
JB
3667 I915_WRITE(FDI_RX_MISC(pipe),
3668 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3669
139ccd3f 3670 reg = FDI_RX_CTL(pipe);
357555c0 3671 temp = I915_READ(reg);
139ccd3f
JB
3672 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3673 temp |= FDI_COMPOSITE_SYNC;
3674 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3675
139ccd3f
JB
3676 POSTING_READ(reg);
3677 udelay(1); /* should be 0.5us */
357555c0 3678
139ccd3f
JB
3679 for (i = 0; i < 4; i++) {
3680 reg = FDI_RX_IIR(pipe);
3681 temp = I915_READ(reg);
3682 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3683
139ccd3f
JB
3684 if (temp & FDI_RX_BIT_LOCK ||
3685 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3686 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3687 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3688 i);
3689 break;
3690 }
3691 udelay(1); /* should be 0.5us */
3692 }
3693 if (i == 4) {
3694 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3695 continue;
3696 }
357555c0 3697
139ccd3f 3698 /* Train 2 */
357555c0
JB
3699 reg = FDI_TX_CTL(pipe);
3700 temp = I915_READ(reg);
139ccd3f
JB
3701 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3703 I915_WRITE(reg, temp);
3704
3705 reg = FDI_RX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3708 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3709 I915_WRITE(reg, temp);
3710
3711 POSTING_READ(reg);
139ccd3f 3712 udelay(2); /* should be 1.5us */
357555c0 3713
139ccd3f
JB
3714 for (i = 0; i < 4; i++) {
3715 reg = FDI_RX_IIR(pipe);
3716 temp = I915_READ(reg);
3717 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3718
139ccd3f
JB
3719 if (temp & FDI_RX_SYMBOL_LOCK ||
3720 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3721 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3722 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3723 i);
3724 goto train_done;
3725 }
3726 udelay(2); /* should be 1.5us */
357555c0 3727 }
139ccd3f
JB
3728 if (i == 4)
3729 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3730 }
357555c0 3731
139ccd3f 3732train_done:
357555c0
JB
3733 DRM_DEBUG_KMS("FDI train done.\n");
3734}
3735
88cefb6c 3736static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3737{
88cefb6c 3738 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3739 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3740 int pipe = intel_crtc->pipe;
f0f59a00
VS
3741 i915_reg_t reg;
3742 u32 temp;
c64e311e 3743
c98e9dcf 3744 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3745 reg = FDI_RX_CTL(pipe);
3746 temp = I915_READ(reg);
627eb5a3 3747 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3748 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3749 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3750 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3751
3752 POSTING_READ(reg);
c98e9dcf
JB
3753 udelay(200);
3754
3755 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3756 temp = I915_READ(reg);
3757 I915_WRITE(reg, temp | FDI_PCDCLK);
3758
3759 POSTING_READ(reg);
c98e9dcf
JB
3760 udelay(200);
3761
20749730
PZ
3762 /* Enable CPU FDI TX PLL, always on for Ironlake */
3763 reg = FDI_TX_CTL(pipe);
3764 temp = I915_READ(reg);
3765 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3766 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3767
20749730
PZ
3768 POSTING_READ(reg);
3769 udelay(100);
6be4a607 3770 }
0e23b99d
JB
3771}
3772
88cefb6c
DV
3773static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3774{
3775 struct drm_device *dev = intel_crtc->base.dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 int pipe = intel_crtc->pipe;
f0f59a00
VS
3778 i915_reg_t reg;
3779 u32 temp;
88cefb6c
DV
3780
3781 /* Switch from PCDclk to Rawclk */
3782 reg = FDI_RX_CTL(pipe);
3783 temp = I915_READ(reg);
3784 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3785
3786 /* Disable CPU FDI TX PLL */
3787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3790
3791 POSTING_READ(reg);
3792 udelay(100);
3793
3794 reg = FDI_RX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3797
3798 /* Wait for the clocks to turn off. */
3799 POSTING_READ(reg);
3800 udelay(100);
3801}
3802
0fc932b8
JB
3803static void ironlake_fdi_disable(struct drm_crtc *crtc)
3804{
3805 struct drm_device *dev = crtc->dev;
3806 struct drm_i915_private *dev_priv = dev->dev_private;
3807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3808 int pipe = intel_crtc->pipe;
f0f59a00
VS
3809 i915_reg_t reg;
3810 u32 temp;
0fc932b8
JB
3811
3812 /* disable CPU FDI tx and PCH FDI rx */
3813 reg = FDI_TX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3816 POSTING_READ(reg);
3817
3818 reg = FDI_RX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~(0x7 << 16);
dfd07d72 3821 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3822 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3823
3824 POSTING_READ(reg);
3825 udelay(100);
3826
3827 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3828 if (HAS_PCH_IBX(dev))
6f06ce18 3829 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3830
3831 /* still set train pattern 1 */
3832 reg = FDI_TX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_1;
3836 I915_WRITE(reg, temp);
3837
3838 reg = FDI_RX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 if (HAS_PCH_CPT(dev)) {
3841 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3843 } else {
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 }
3847 /* BPC in FDI rx is consistent with that in PIPECONF */
3848 temp &= ~(0x07 << 16);
dfd07d72 3849 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3850 I915_WRITE(reg, temp);
3851
3852 POSTING_READ(reg);
3853 udelay(100);
3854}
3855
5dce5b93
CW
3856bool intel_has_pending_fb_unpin(struct drm_device *dev)
3857{
3858 struct intel_crtc *crtc;
3859
3860 /* Note that we don't need to be called with mode_config.lock here
3861 * as our list of CRTC objects is static for the lifetime of the
3862 * device and so cannot disappear as we iterate. Similarly, we can
3863 * happily treat the predicates as racy, atomic checks as userspace
3864 * cannot claim and pin a new fb without at least acquring the
3865 * struct_mutex and so serialising with us.
3866 */
d3fcc808 3867 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3868 if (atomic_read(&crtc->unpin_work_count) == 0)
3869 continue;
3870
3871 if (crtc->unpin_work)
3872 intel_wait_for_vblank(dev, crtc->pipe);
3873
3874 return true;
3875 }
3876
3877 return false;
3878}
3879
d6bbafa1
CW
3880static void page_flip_completed(struct intel_crtc *intel_crtc)
3881{
3882 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3883 struct intel_unpin_work *work = intel_crtc->unpin_work;
3884
3885 /* ensure that the unpin work is consistent wrt ->pending. */
3886 smp_rmb();
3887 intel_crtc->unpin_work = NULL;
3888
3889 if (work->event)
3890 drm_send_vblank_event(intel_crtc->base.dev,
3891 intel_crtc->pipe,
3892 work->event);
3893
3894 drm_crtc_vblank_put(&intel_crtc->base);
3895
3896 wake_up_all(&dev_priv->pending_flip_queue);
3897 queue_work(dev_priv->wq, &work->work);
3898
3899 trace_i915_flip_complete(intel_crtc->plane,
3900 work->pending_flip_obj);
3901}
3902
5008e874 3903static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3904{
0f91128d 3905 struct drm_device *dev = crtc->dev;
5bb61643 3906 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3907 long ret;
e6c3a2a6 3908
2c10d571 3909 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3910
3911 ret = wait_event_interruptible_timeout(
3912 dev_priv->pending_flip_queue,
3913 !intel_crtc_has_pending_flip(crtc),
3914 60*HZ);
3915
3916 if (ret < 0)
3917 return ret;
3918
3919 if (ret == 0) {
9c787942 3920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3921
5e2d7afc 3922 spin_lock_irq(&dev->event_lock);
9c787942
CW
3923 if (intel_crtc->unpin_work) {
3924 WARN_ONCE(1, "Removing stuck page flip\n");
3925 page_flip_completed(intel_crtc);
3926 }
5e2d7afc 3927 spin_unlock_irq(&dev->event_lock);
9c787942 3928 }
5bb61643 3929
5008e874 3930 return 0;
e6c3a2a6
CW
3931}
3932
060f02d8
VS
3933static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3934{
3935 u32 temp;
3936
3937 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3938
3939 mutex_lock(&dev_priv->sb_lock);
3940
3941 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3942 temp |= SBI_SSCCTL_DISABLE;
3943 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3944
3945 mutex_unlock(&dev_priv->sb_lock);
3946}
3947
e615efe4
ED
3948/* Program iCLKIP clock to the desired frequency */
3949static void lpt_program_iclkip(struct drm_crtc *crtc)
3950{
3951 struct drm_device *dev = crtc->dev;
3952 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3953 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3954 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3955 u32 temp;
3956
060f02d8 3957 lpt_disable_iclkip(dev_priv);
e615efe4
ED
3958
3959 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3960 if (clock == 20000) {
e615efe4
ED
3961 auxdiv = 1;
3962 divsel = 0x41;
3963 phaseinc = 0x20;
3964 } else {
3965 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3966 * but the adjusted_mode->crtc_clock in in KHz. To get the
3967 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3968 * convert the virtual clock precision to KHz here for higher
3969 * precision.
3970 */
3971 u32 iclk_virtual_root_freq = 172800 * 1000;
3972 u32 iclk_pi_range = 64;
3973 u32 desired_divisor, msb_divisor_value, pi_value;
3974
a2572f5c 3975 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
3976 msb_divisor_value = desired_divisor / iclk_pi_range;
3977 pi_value = desired_divisor % iclk_pi_range;
3978
3979 auxdiv = 0;
3980 divsel = msb_divisor_value - 2;
3981 phaseinc = pi_value;
3982 }
3983
3984 /* This should not happen with any sane values */
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3986 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3987 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3988 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3989
3990 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3991 clock,
e615efe4
ED
3992 auxdiv,
3993 divsel,
3994 phasedir,
3995 phaseinc);
3996
060f02d8
VS
3997 mutex_lock(&dev_priv->sb_lock);
3998
e615efe4 3999 /* Program SSCDIVINTPHASE6 */
988d6ee8 4000 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4001 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4002 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4003 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4004 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4005 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4006 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4007 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4008
4009 /* Program SSCAUXDIV */
988d6ee8 4010 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4011 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4012 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4013 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4014
4015 /* Enable modulator and associated divider */
988d6ee8 4016 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4017 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4018 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4019
060f02d8
VS
4020 mutex_unlock(&dev_priv->sb_lock);
4021
e615efe4
ED
4022 /* Wait for initialization time */
4023 udelay(24);
4024
4025 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4026}
4027
275f01b2
DV
4028static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4029 enum pipe pch_transcoder)
4030{
4031 struct drm_device *dev = crtc->base.dev;
4032 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4033 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4034
4035 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4036 I915_READ(HTOTAL(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4038 I915_READ(HBLANK(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4040 I915_READ(HSYNC(cpu_transcoder)));
4041
4042 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4043 I915_READ(VTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4045 I915_READ(VBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4047 I915_READ(VSYNC(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4049 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4050}
4051
003632d9 4052static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4053{
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055 uint32_t temp;
4056
4057 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4058 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4059 return;
4060
4061 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4062 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4063
003632d9
ACO
4064 temp &= ~FDI_BC_BIFURCATION_SELECT;
4065 if (enable)
4066 temp |= FDI_BC_BIFURCATION_SELECT;
4067
4068 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4069 I915_WRITE(SOUTH_CHICKEN1, temp);
4070 POSTING_READ(SOUTH_CHICKEN1);
4071}
4072
4073static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4074{
4075 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4076
4077 switch (intel_crtc->pipe) {
4078 case PIPE_A:
4079 break;
4080 case PIPE_B:
6e3c9717 4081 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4082 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4083 else
003632d9 4084 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4085
4086 break;
4087 case PIPE_C:
003632d9 4088 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4089
4090 break;
4091 default:
4092 BUG();
4093 }
4094}
4095
c48b5305
VS
4096/* Return which DP Port should be selected for Transcoder DP control */
4097static enum port
4098intel_trans_dp_port_sel(struct drm_crtc *crtc)
4099{
4100 struct drm_device *dev = crtc->dev;
4101 struct intel_encoder *encoder;
4102
4103 for_each_encoder_on_crtc(dev, crtc, encoder) {
4104 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4105 encoder->type == INTEL_OUTPUT_EDP)
4106 return enc_to_dig_port(&encoder->base)->port;
4107 }
4108
4109 return -1;
4110}
4111
f67a559d
JB
4112/*
4113 * Enable PCH resources required for PCH ports:
4114 * - PCH PLLs
4115 * - FDI training & RX/TX
4116 * - update transcoder timings
4117 * - DP transcoding bits
4118 * - transcoder
4119 */
4120static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4121{
4122 struct drm_device *dev = crtc->dev;
4123 struct drm_i915_private *dev_priv = dev->dev_private;
4124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4125 int pipe = intel_crtc->pipe;
f0f59a00 4126 u32 temp;
2c07245f 4127
ab9412ba 4128 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4129
1fbc0d78
DV
4130 if (IS_IVYBRIDGE(dev))
4131 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4132
cd986abb
DV
4133 /* Write the TU size bits before fdi link training, so that error
4134 * detection works. */
4135 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4136 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4137
3860b2ec
VS
4138 /*
4139 * Sometimes spurious CPU pipe underruns happen during FDI
4140 * training, at least with VGA+HDMI cloning. Suppress them.
4141 */
4142 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4143
c98e9dcf 4144 /* For PCH output, training FDI link */
674cf967 4145 dev_priv->display.fdi_link_train(crtc);
2c07245f 4146
3ad8a208
DV
4147 /* We need to program the right clock selection before writing the pixel
4148 * mutliplier into the DPLL. */
303b81e0 4149 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4150 u32 sel;
4b645f14 4151
c98e9dcf 4152 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4153 temp |= TRANS_DPLL_ENABLE(pipe);
4154 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4155 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4156 temp |= sel;
4157 else
4158 temp &= ~sel;
c98e9dcf 4159 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4160 }
5eddb70b 4161
3ad8a208
DV
4162 /* XXX: pch pll's can be enabled any time before we enable the PCH
4163 * transcoder, and we actually should do this to not upset any PCH
4164 * transcoder that already use the clock when we share it.
4165 *
4166 * Note that enable_shared_dpll tries to do the right thing, but
4167 * get_shared_dpll unconditionally resets the pll - we need that to have
4168 * the right LVDS enable sequence. */
85b3894f 4169 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4170
d9b6cb56
JB
4171 /* set transcoder timing, panel must allow it */
4172 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4173 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4174
303b81e0 4175 intel_fdi_normal_train(crtc);
5e84e1a4 4176
3860b2ec
VS
4177 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4178
c98e9dcf 4179 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4180 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4181 const struct drm_display_mode *adjusted_mode =
4182 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4183 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4184 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4185 temp = I915_READ(reg);
4186 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4187 TRANS_DP_SYNC_MASK |
4188 TRANS_DP_BPC_MASK);
e3ef4479 4189 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4190 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4191
9c4edaee 4192 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4193 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4194 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4195 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4196
4197 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4198 case PORT_B:
5eddb70b 4199 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4200 break;
c48b5305 4201 case PORT_C:
5eddb70b 4202 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4203 break;
c48b5305 4204 case PORT_D:
5eddb70b 4205 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4206 break;
4207 default:
e95d41e1 4208 BUG();
32f9d658 4209 }
2c07245f 4210
5eddb70b 4211 I915_WRITE(reg, temp);
6be4a607 4212 }
b52eb4dc 4213
b8a4f404 4214 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4215}
4216
1507e5bd
PZ
4217static void lpt_pch_enable(struct drm_crtc *crtc)
4218{
4219 struct drm_device *dev = crtc->dev;
4220 struct drm_i915_private *dev_priv = dev->dev_private;
4221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4223
ab9412ba 4224 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4225
8c52b5e8 4226 lpt_program_iclkip(crtc);
1507e5bd 4227
0540e488 4228 /* Set transcoder timing. */
275f01b2 4229 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4230
937bb610 4231 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4232}
4233
190f68c5
ACO
4234struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4235 struct intel_crtc_state *crtc_state)
ee7b9f93 4236{
e2b78267 4237 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4238 struct intel_shared_dpll *pll;
de419ab6 4239 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4240 enum intel_dpll_id i;
00490c22 4241 int max = dev_priv->num_shared_dpll;
ee7b9f93 4242
de419ab6
ML
4243 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4244
98b6bd99
DV
4245 if (HAS_PCH_IBX(dev_priv->dev)) {
4246 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4247 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4248 pll = &dev_priv->shared_dplls[i];
98b6bd99 4249
46edb027
DV
4250 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4251 crtc->base.base.id, pll->name);
98b6bd99 4252
de419ab6 4253 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4254
98b6bd99
DV
4255 goto found;
4256 }
4257
bcddf610
S
4258 if (IS_BROXTON(dev_priv->dev)) {
4259 /* PLL is attached to port in bxt */
4260 struct intel_encoder *encoder;
4261 struct intel_digital_port *intel_dig_port;
4262
4263 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4264 if (WARN_ON(!encoder))
4265 return NULL;
4266
4267 intel_dig_port = enc_to_dig_port(&encoder->base);
4268 /* 1:1 mapping between ports and PLLs */
4269 i = (enum intel_dpll_id)intel_dig_port->port;
4270 pll = &dev_priv->shared_dplls[i];
4271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4272 crtc->base.base.id, pll->name);
de419ab6 4273 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4274
4275 goto found;
00490c22
ML
4276 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4277 /* Do not consider SPLL */
4278 max = 2;
bcddf610 4279
00490c22 4280 for (i = 0; i < max; i++) {
e72f9fbf 4281 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4282
4283 /* Only want to check enabled timings first */
de419ab6 4284 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4285 continue;
4286
190f68c5 4287 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4288 &shared_dpll[i].hw_state,
4289 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4290 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4291 crtc->base.base.id, pll->name,
de419ab6 4292 shared_dpll[i].crtc_mask,
8bd31e67 4293 pll->active);
ee7b9f93
JB
4294 goto found;
4295 }
4296 }
4297
4298 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4299 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4300 pll = &dev_priv->shared_dplls[i];
de419ab6 4301 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4302 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4303 crtc->base.base.id, pll->name);
ee7b9f93
JB
4304 goto found;
4305 }
4306 }
4307
4308 return NULL;
4309
4310found:
de419ab6
ML
4311 if (shared_dpll[i].crtc_mask == 0)
4312 shared_dpll[i].hw_state =
4313 crtc_state->dpll_hw_state;
f2a69f44 4314
190f68c5 4315 crtc_state->shared_dpll = i;
46edb027
DV
4316 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4317 pipe_name(crtc->pipe));
ee7b9f93 4318
de419ab6 4319 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4320
ee7b9f93
JB
4321 return pll;
4322}
4323
de419ab6 4324static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4325{
de419ab6
ML
4326 struct drm_i915_private *dev_priv = to_i915(state->dev);
4327 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4328 struct intel_shared_dpll *pll;
4329 enum intel_dpll_id i;
4330
de419ab6
ML
4331 if (!to_intel_atomic_state(state)->dpll_set)
4332 return;
8bd31e67 4333
de419ab6 4334 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4335 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4336 pll = &dev_priv->shared_dplls[i];
de419ab6 4337 pll->config = shared_dpll[i];
8bd31e67
ACO
4338 }
4339}
4340
a1520318 4341static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4342{
4343 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4344 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4345 u32 temp;
4346
4347 temp = I915_READ(dslreg);
4348 udelay(500);
4349 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4350 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4351 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4352 }
4353}
4354
86adf9d7
ML
4355static int
4356skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4357 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4358 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4359{
86adf9d7
ML
4360 struct intel_crtc_scaler_state *scaler_state =
4361 &crtc_state->scaler_state;
4362 struct intel_crtc *intel_crtc =
4363 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4364 int need_scaling;
6156a456
CK
4365
4366 need_scaling = intel_rotation_90_or_270(rotation) ?
4367 (src_h != dst_w || src_w != dst_h):
4368 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4369
4370 /*
4371 * if plane is being disabled or scaler is no more required or force detach
4372 * - free scaler binded to this plane/crtc
4373 * - in order to do this, update crtc->scaler_usage
4374 *
4375 * Here scaler state in crtc_state is set free so that
4376 * scaler can be assigned to other user. Actual register
4377 * update to free the scaler is done in plane/panel-fit programming.
4378 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4379 */
86adf9d7 4380 if (force_detach || !need_scaling) {
a1b2278e 4381 if (*scaler_id >= 0) {
86adf9d7 4382 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4383 scaler_state->scalers[*scaler_id].in_use = 0;
4384
86adf9d7
ML
4385 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4386 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4387 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4388 scaler_state->scaler_users);
4389 *scaler_id = -1;
4390 }
4391 return 0;
4392 }
4393
4394 /* range checks */
4395 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4396 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4397
4398 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4399 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4400 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4401 "size is out of scaler range\n",
86adf9d7 4402 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4403 return -EINVAL;
4404 }
4405
86adf9d7
ML
4406 /* mark this plane as a scaler user in crtc_state */
4407 scaler_state->scaler_users |= (1 << scaler_user);
4408 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4409 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4410 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4411 scaler_state->scaler_users);
4412
4413 return 0;
4414}
4415
4416/**
4417 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4418 *
4419 * @state: crtc's scaler state
86adf9d7
ML
4420 *
4421 * Return
4422 * 0 - scaler_usage updated successfully
4423 * error - requested scaling cannot be supported or other error condition
4424 */
e435d6e5 4425int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4426{
4427 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4428 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4429
4430 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4431 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4432
e435d6e5 4433 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4434 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4435 state->pipe_src_w, state->pipe_src_h,
aad941d5 4436 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4437}
4438
4439/**
4440 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4441 *
4442 * @state: crtc's scaler state
86adf9d7
ML
4443 * @plane_state: atomic plane state to update
4444 *
4445 * Return
4446 * 0 - scaler_usage updated successfully
4447 * error - requested scaling cannot be supported or other error condition
4448 */
da20eabd
ML
4449static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4450 struct intel_plane_state *plane_state)
86adf9d7
ML
4451{
4452
4453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4454 struct intel_plane *intel_plane =
4455 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4456 struct drm_framebuffer *fb = plane_state->base.fb;
4457 int ret;
4458
4459 bool force_detach = !fb || !plane_state->visible;
4460
4461 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4462 intel_plane->base.base.id, intel_crtc->pipe,
4463 drm_plane_index(&intel_plane->base));
4464
4465 ret = skl_update_scaler(crtc_state, force_detach,
4466 drm_plane_index(&intel_plane->base),
4467 &plane_state->scaler_id,
4468 plane_state->base.rotation,
4469 drm_rect_width(&plane_state->src) >> 16,
4470 drm_rect_height(&plane_state->src) >> 16,
4471 drm_rect_width(&plane_state->dst),
4472 drm_rect_height(&plane_state->dst));
4473
4474 if (ret || plane_state->scaler_id < 0)
4475 return ret;
4476
a1b2278e 4477 /* check colorkey */
818ed961 4478 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4479 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4480 intel_plane->base.base.id);
a1b2278e
CK
4481 return -EINVAL;
4482 }
4483
4484 /* Check src format */
86adf9d7
ML
4485 switch (fb->pixel_format) {
4486 case DRM_FORMAT_RGB565:
4487 case DRM_FORMAT_XBGR8888:
4488 case DRM_FORMAT_XRGB8888:
4489 case DRM_FORMAT_ABGR8888:
4490 case DRM_FORMAT_ARGB8888:
4491 case DRM_FORMAT_XRGB2101010:
4492 case DRM_FORMAT_XBGR2101010:
4493 case DRM_FORMAT_YUYV:
4494 case DRM_FORMAT_YVYU:
4495 case DRM_FORMAT_UYVY:
4496 case DRM_FORMAT_VYUY:
4497 break;
4498 default:
4499 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4500 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4501 return -EINVAL;
a1b2278e
CK
4502 }
4503
a1b2278e
CK
4504 return 0;
4505}
4506
e435d6e5
ML
4507static void skylake_scaler_disable(struct intel_crtc *crtc)
4508{
4509 int i;
4510
4511 for (i = 0; i < crtc->num_scalers; i++)
4512 skl_detach_scaler(crtc, i);
4513}
4514
4515static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4516{
4517 struct drm_device *dev = crtc->base.dev;
4518 struct drm_i915_private *dev_priv = dev->dev_private;
4519 int pipe = crtc->pipe;
a1b2278e
CK
4520 struct intel_crtc_scaler_state *scaler_state =
4521 &crtc->config->scaler_state;
4522
4523 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4524
6e3c9717 4525 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4526 int id;
4527
4528 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4529 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4530 return;
4531 }
4532
4533 id = scaler_state->scaler_id;
4534 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4535 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4536 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4537 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4538
4539 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4540 }
4541}
4542
b074cec8
JB
4543static void ironlake_pfit_enable(struct intel_crtc *crtc)
4544{
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
4547 int pipe = crtc->pipe;
4548
6e3c9717 4549 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4550 /* Force use of hard-coded filter coefficients
4551 * as some pre-programmed values are broken,
4552 * e.g. x201.
4553 */
4554 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4555 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4556 PF_PIPE_SEL_IVB(pipe));
4557 else
4558 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4559 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4560 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4561 }
4562}
4563
20bc8673 4564void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4565{
cea165c3
VS
4566 struct drm_device *dev = crtc->base.dev;
4567 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4568
6e3c9717 4569 if (!crtc->config->ips_enabled)
d77e4531
PZ
4570 return;
4571
cea165c3
VS
4572 /* We can only enable IPS after we enable a plane and wait for a vblank */
4573 intel_wait_for_vblank(dev, crtc->pipe);
4574
d77e4531 4575 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4576 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4577 mutex_lock(&dev_priv->rps.hw_lock);
4578 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4579 mutex_unlock(&dev_priv->rps.hw_lock);
4580 /* Quoting Art Runyan: "its not safe to expect any particular
4581 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4582 * mailbox." Moreover, the mailbox may return a bogus state,
4583 * so we need to just enable it and continue on.
2a114cc1
BW
4584 */
4585 } else {
4586 I915_WRITE(IPS_CTL, IPS_ENABLE);
4587 /* The bit only becomes 1 in the next vblank, so this wait here
4588 * is essentially intel_wait_for_vblank. If we don't have this
4589 * and don't wait for vblanks until the end of crtc_enable, then
4590 * the HW state readout code will complain that the expected
4591 * IPS_CTL value is not the one we read. */
4592 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4593 DRM_ERROR("Timed out waiting for IPS enable\n");
4594 }
d77e4531
PZ
4595}
4596
20bc8673 4597void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4598{
4599 struct drm_device *dev = crtc->base.dev;
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601
6e3c9717 4602 if (!crtc->config->ips_enabled)
d77e4531
PZ
4603 return;
4604
4605 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4606 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4607 mutex_lock(&dev_priv->rps.hw_lock);
4608 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4609 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4610 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4611 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4612 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4613 } else {
2a114cc1 4614 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4615 POSTING_READ(IPS_CTL);
4616 }
d77e4531
PZ
4617
4618 /* We need to wait for a vblank before we can disable the plane. */
4619 intel_wait_for_vblank(dev, crtc->pipe);
4620}
4621
4622/** Loads the palette/gamma unit for the CRTC with the prepared values */
4623static void intel_crtc_load_lut(struct drm_crtc *crtc)
4624{
4625 struct drm_device *dev = crtc->dev;
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4628 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4629 int i;
4630 bool reenable_ips = false;
4631
4632 /* The clocks have to be on to load the palette. */
53d9f4e9 4633 if (!crtc->state->active)
d77e4531
PZ
4634 return;
4635
50360403 4636 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4637 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4638 assert_dsi_pll_enabled(dev_priv);
4639 else
4640 assert_pll_enabled(dev_priv, pipe);
4641 }
4642
d77e4531
PZ
4643 /* Workaround : Do not read or write the pipe palette/gamma data while
4644 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4645 */
6e3c9717 4646 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4647 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4648 GAMMA_MODE_MODE_SPLIT)) {
4649 hsw_disable_ips(intel_crtc);
4650 reenable_ips = true;
4651 }
4652
4653 for (i = 0; i < 256; i++) {
f0f59a00 4654 i915_reg_t palreg;
f65a9c5b
VS
4655
4656 if (HAS_GMCH_DISPLAY(dev))
4657 palreg = PALETTE(pipe, i);
4658 else
4659 palreg = LGC_PALETTE(pipe, i);
4660
4661 I915_WRITE(palreg,
d77e4531
PZ
4662 (intel_crtc->lut_r[i] << 16) |
4663 (intel_crtc->lut_g[i] << 8) |
4664 intel_crtc->lut_b[i]);
4665 }
4666
4667 if (reenable_ips)
4668 hsw_enable_ips(intel_crtc);
4669}
4670
7cac945f 4671static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4672{
7cac945f 4673 if (intel_crtc->overlay) {
d3eedb1a
VS
4674 struct drm_device *dev = intel_crtc->base.dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676
4677 mutex_lock(&dev->struct_mutex);
4678 dev_priv->mm.interruptible = false;
4679 (void) intel_overlay_switch_off(intel_crtc->overlay);
4680 dev_priv->mm.interruptible = true;
4681 mutex_unlock(&dev->struct_mutex);
4682 }
4683
4684 /* Let userspace switch the overlay on again. In most cases userspace
4685 * has to recompute where to put it anyway.
4686 */
4687}
4688
87d4300a
ML
4689/**
4690 * intel_post_enable_primary - Perform operations after enabling primary plane
4691 * @crtc: the CRTC whose primary plane was just enabled
4692 *
4693 * Performs potentially sleeping operations that must be done after the primary
4694 * plane is enabled, such as updating FBC and IPS. Note that this may be
4695 * called due to an explicit primary plane update, or due to an implicit
4696 * re-enable that is caused when a sprite plane is updated to no longer
4697 * completely hide the primary plane.
4698 */
4699static void
4700intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4701{
4702 struct drm_device *dev = crtc->dev;
87d4300a 4703 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4705 int pipe = intel_crtc->pipe;
a5c4d7bc 4706
87d4300a
ML
4707 /*
4708 * FIXME IPS should be fine as long as one plane is
4709 * enabled, but in practice it seems to have problems
4710 * when going from primary only to sprite only and vice
4711 * versa.
4712 */
a5c4d7bc
VS
4713 hsw_enable_ips(intel_crtc);
4714
f99d7069 4715 /*
87d4300a
ML
4716 * Gen2 reports pipe underruns whenever all planes are disabled.
4717 * So don't enable underrun reporting before at least some planes
4718 * are enabled.
4719 * FIXME: Need to fix the logic to work when we turn off all planes
4720 * but leave the pipe running.
f99d7069 4721 */
87d4300a
ML
4722 if (IS_GEN2(dev))
4723 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4724
aca7b684
VS
4725 /* Underruns don't always raise interrupts, so check manually. */
4726 intel_check_cpu_fifo_underruns(dev_priv);
4727 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4728}
4729
87d4300a
ML
4730/**
4731 * intel_pre_disable_primary - Perform operations before disabling primary plane
4732 * @crtc: the CRTC whose primary plane is to be disabled
4733 *
4734 * Performs potentially sleeping operations that must be done before the
4735 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4736 * be called due to an explicit primary plane update, or due to an implicit
4737 * disable that is caused when a sprite plane completely hides the primary
4738 * plane.
4739 */
4740static void
4741intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4742{
4743 struct drm_device *dev = crtc->dev;
4744 struct drm_i915_private *dev_priv = dev->dev_private;
4745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4746 int pipe = intel_crtc->pipe;
a5c4d7bc 4747
87d4300a
ML
4748 /*
4749 * Gen2 reports pipe underruns whenever all planes are disabled.
4750 * So diasble underrun reporting before all the planes get disabled.
4751 * FIXME: Need to fix the logic to work when we turn off all planes
4752 * but leave the pipe running.
4753 */
4754 if (IS_GEN2(dev))
4755 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4756
87d4300a
ML
4757 /*
4758 * Vblank time updates from the shadow to live plane control register
4759 * are blocked if the memory self-refresh mode is active at that
4760 * moment. So to make sure the plane gets truly disabled, disable
4761 * first the self-refresh mode. The self-refresh enable bit in turn
4762 * will be checked/applied by the HW only at the next frame start
4763 * event which is after the vblank start event, so we need to have a
4764 * wait-for-vblank between disabling the plane and the pipe.
4765 */
262cd2e1 4766 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4767 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4768 dev_priv->wm.vlv.cxsr = false;
4769 intel_wait_for_vblank(dev, pipe);
4770 }
87d4300a 4771
87d4300a
ML
4772 /*
4773 * FIXME IPS should be fine as long as one plane is
4774 * enabled, but in practice it seems to have problems
4775 * when going from primary only to sprite only and vice
4776 * versa.
4777 */
a5c4d7bc 4778 hsw_disable_ips(intel_crtc);
87d4300a
ML
4779}
4780
ac21b225
ML
4781static void intel_post_plane_update(struct intel_crtc *crtc)
4782{
4783 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4784 struct intel_crtc_state *pipe_config =
4785 to_intel_crtc_state(crtc->base.state);
ac21b225 4786 struct drm_device *dev = crtc->base.dev;
ac21b225
ML
4787
4788 if (atomic->wait_vblank)
4789 intel_wait_for_vblank(dev, crtc->pipe);
4790
4791 intel_frontbuffer_flip(dev, atomic->fb_bits);
4792
ab1d3a0e 4793 crtc->wm.cxsr_allowed = true;
852eb00d 4794
b9001114 4795 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4796 intel_update_watermarks(&crtc->base);
4797
c80ac854 4798 if (atomic->update_fbc)
1eb52238 4799 intel_fbc_post_update(crtc);
ac21b225
ML
4800
4801 if (atomic->post_enable_primary)
4802 intel_post_enable_primary(&crtc->base);
4803
ac21b225
ML
4804 memset(atomic, 0, sizeof(*atomic));
4805}
4806
4807static void intel_pre_plane_update(struct intel_crtc *crtc)
4808{
4809 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4810 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4811 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4812 struct intel_crtc_state *pipe_config =
4813 to_intel_crtc_state(crtc->base.state);
ac21b225 4814
1eb52238
PZ
4815 if (atomic->update_fbc)
4816 intel_fbc_pre_update(crtc);
ac21b225
ML
4817
4818 if (atomic->pre_disable_primary)
4819 intel_pre_disable_primary(&crtc->base);
852eb00d 4820
ab1d3a0e 4821 if (pipe_config->disable_cxsr) {
852eb00d
VS
4822 crtc->wm.cxsr_allowed = false;
4823 intel_set_memory_cxsr(dev_priv, false);
4824 }
92826fcd 4825
bf220452 4826 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
92826fcd 4827 intel_update_watermarks(&crtc->base);
ac21b225
ML
4828}
4829
d032ffa0 4830static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4831{
4832 struct drm_device *dev = crtc->dev;
4833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4834 struct drm_plane *p;
87d4300a
ML
4835 int pipe = intel_crtc->pipe;
4836
7cac945f 4837 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4838
d032ffa0
ML
4839 drm_for_each_plane_mask(p, dev, plane_mask)
4840 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4841
f99d7069
DV
4842 /*
4843 * FIXME: Once we grow proper nuclear flip support out of this we need
4844 * to compute the mask of flip planes precisely. For the time being
4845 * consider this a flip to a NULL plane.
4846 */
4847 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4848}
4849
f67a559d
JB
4850static void ironlake_crtc_enable(struct drm_crtc *crtc)
4851{
4852 struct drm_device *dev = crtc->dev;
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4855 struct intel_encoder *encoder;
f67a559d 4856 int pipe = intel_crtc->pipe;
f67a559d 4857
53d9f4e9 4858 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4859 return;
4860
81b088ca
VS
4861 if (intel_crtc->config->has_pch_encoder)
4862 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4863
6e3c9717 4864 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4865 intel_prepare_shared_dpll(intel_crtc);
4866
6e3c9717 4867 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4868 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4869
4870 intel_set_pipe_timings(intel_crtc);
4871
6e3c9717 4872 if (intel_crtc->config->has_pch_encoder) {
29407aab 4873 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4874 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4875 }
4876
4877 ironlake_set_pipeconf(crtc);
4878
f67a559d 4879 intel_crtc->active = true;
8664281b 4880
a72e4c9f 4881 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4882
f6736a1a 4883 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4884 if (encoder->pre_enable)
4885 encoder->pre_enable(encoder);
f67a559d 4886
6e3c9717 4887 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4888 /* Note: FDI PLL enabling _must_ be done before we enable the
4889 * cpu pipes, hence this is separate from all the other fdi/pch
4890 * enabling. */
88cefb6c 4891 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4892 } else {
4893 assert_fdi_tx_disabled(dev_priv, pipe);
4894 assert_fdi_rx_disabled(dev_priv, pipe);
4895 }
f67a559d 4896
b074cec8 4897 ironlake_pfit_enable(intel_crtc);
f67a559d 4898
9c54c0dd
JB
4899 /*
4900 * On ILK+ LUT must be loaded before the pipe is running but with
4901 * clocks enabled
4902 */
4903 intel_crtc_load_lut(crtc);
4904
f37fcc2a 4905 intel_update_watermarks(crtc);
e1fdc473 4906 intel_enable_pipe(intel_crtc);
f67a559d 4907
6e3c9717 4908 if (intel_crtc->config->has_pch_encoder)
f67a559d 4909 ironlake_pch_enable(crtc);
c98e9dcf 4910
f9b61ff6
DV
4911 assert_vblank_disabled(crtc);
4912 drm_crtc_vblank_on(crtc);
4913
fa5c73b1
DV
4914 for_each_encoder_on_crtc(dev, crtc, encoder)
4915 encoder->enable(encoder);
61b77ddd
DV
4916
4917 if (HAS_PCH_CPT(dev))
a1520318 4918 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4919
4920 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4921 if (intel_crtc->config->has_pch_encoder)
4922 intel_wait_for_vblank(dev, pipe);
4923 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4924}
4925
42db64ef
PZ
4926/* IPS only exists on ULT machines and is tied to pipe A. */
4927static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4928{
f5adf94e 4929 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4930}
4931
4f771f10
PZ
4932static void haswell_crtc_enable(struct drm_crtc *crtc)
4933{
4934 struct drm_device *dev = crtc->dev;
4935 struct drm_i915_private *dev_priv = dev->dev_private;
4936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4937 struct intel_encoder *encoder;
99d736a2
ML
4938 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4939 struct intel_crtc_state *pipe_config =
4940 to_intel_crtc_state(crtc->state);
4f771f10 4941
53d9f4e9 4942 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4943 return;
4944
81b088ca
VS
4945 if (intel_crtc->config->has_pch_encoder)
4946 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4947 false);
4948
df8ad70c
DV
4949 if (intel_crtc_to_shared_dpll(intel_crtc))
4950 intel_enable_shared_dpll(intel_crtc);
4951
6e3c9717 4952 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4953 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4954
4955 intel_set_pipe_timings(intel_crtc);
4956
6e3c9717
ACO
4957 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4958 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4959 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4960 }
4961
6e3c9717 4962 if (intel_crtc->config->has_pch_encoder) {
229fca97 4963 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4964 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4965 }
4966
4967 haswell_set_pipeconf(crtc);
4968
4969 intel_set_pipe_csc(crtc);
4970
4f771f10 4971 intel_crtc->active = true;
8664281b 4972
6b698516
DV
4973 if (intel_crtc->config->has_pch_encoder)
4974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4975 else
4976 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4977
7d4aefd0 4978 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4979 if (encoder->pre_enable)
4980 encoder->pre_enable(encoder);
7d4aefd0 4981 }
4f771f10 4982
d2d65408 4983 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4984 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4985
a65347ba 4986 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4987 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4988
1c132b44 4989 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4990 skylake_pfit_enable(intel_crtc);
ff6d9f55 4991 else
1c132b44 4992 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4993
4994 /*
4995 * On ILK+ LUT must be loaded before the pipe is running but with
4996 * clocks enabled
4997 */
4998 intel_crtc_load_lut(crtc);
4999
1f544388 5000 intel_ddi_set_pipe_settings(crtc);
a65347ba 5001 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5002 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5003
f37fcc2a 5004 intel_update_watermarks(crtc);
e1fdc473 5005 intel_enable_pipe(intel_crtc);
42db64ef 5006
6e3c9717 5007 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5008 lpt_pch_enable(crtc);
4f771f10 5009
a65347ba 5010 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5011 intel_ddi_set_vc_payload_alloc(crtc, true);
5012
f9b61ff6
DV
5013 assert_vblank_disabled(crtc);
5014 drm_crtc_vblank_on(crtc);
5015
8807e55b 5016 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5017 encoder->enable(encoder);
8807e55b
JN
5018 intel_opregion_notify_encoder(encoder, true);
5019 }
4f771f10 5020
6b698516
DV
5021 if (intel_crtc->config->has_pch_encoder) {
5022 intel_wait_for_vblank(dev, pipe);
5023 intel_wait_for_vblank(dev, pipe);
5024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5025 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5026 true);
6b698516 5027 }
d2d65408 5028
e4916946
PZ
5029 /* If we change the relative order between pipe/planes enabling, we need
5030 * to change the workaround. */
99d736a2
ML
5031 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5032 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5033 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5034 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5035 }
4f771f10
PZ
5036}
5037
bfd16b2a 5038static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5039{
5040 struct drm_device *dev = crtc->base.dev;
5041 struct drm_i915_private *dev_priv = dev->dev_private;
5042 int pipe = crtc->pipe;
5043
5044 /* To avoid upsetting the power well on haswell only disable the pfit if
5045 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5046 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5047 I915_WRITE(PF_CTL(pipe), 0);
5048 I915_WRITE(PF_WIN_POS(pipe), 0);
5049 I915_WRITE(PF_WIN_SZ(pipe), 0);
5050 }
5051}
5052
6be4a607
JB
5053static void ironlake_crtc_disable(struct drm_crtc *crtc)
5054{
5055 struct drm_device *dev = crtc->dev;
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5058 struct intel_encoder *encoder;
6be4a607 5059 int pipe = intel_crtc->pipe;
b52eb4dc 5060
37ca8d4c
VS
5061 if (intel_crtc->config->has_pch_encoder)
5062 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5063
ea9d758d
DV
5064 for_each_encoder_on_crtc(dev, crtc, encoder)
5065 encoder->disable(encoder);
5066
f9b61ff6
DV
5067 drm_crtc_vblank_off(crtc);
5068 assert_vblank_disabled(crtc);
5069
3860b2ec
VS
5070 /*
5071 * Sometimes spurious CPU pipe underruns happen when the
5072 * pipe is already disabled, but FDI RX/TX is still enabled.
5073 * Happens at least with VGA+HDMI cloning. Suppress them.
5074 */
5075 if (intel_crtc->config->has_pch_encoder)
5076 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5077
575f7ab7 5078 intel_disable_pipe(intel_crtc);
32f9d658 5079
bfd16b2a 5080 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5081
3860b2ec 5082 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5083 ironlake_fdi_disable(crtc);
3860b2ec
VS
5084 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5085 }
5a74f70a 5086
bf49ec8c
DV
5087 for_each_encoder_on_crtc(dev, crtc, encoder)
5088 if (encoder->post_disable)
5089 encoder->post_disable(encoder);
2c07245f 5090
6e3c9717 5091 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5092 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5093
d925c59a 5094 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5095 i915_reg_t reg;
5096 u32 temp;
5097
d925c59a
DV
5098 /* disable TRANS_DP_CTL */
5099 reg = TRANS_DP_CTL(pipe);
5100 temp = I915_READ(reg);
5101 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5102 TRANS_DP_PORT_SEL_MASK);
5103 temp |= TRANS_DP_PORT_SEL_NONE;
5104 I915_WRITE(reg, temp);
5105
5106 /* disable DPLL_SEL */
5107 temp = I915_READ(PCH_DPLL_SEL);
11887397 5108 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5109 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5110 }
e3421a18 5111
d925c59a
DV
5112 ironlake_fdi_pll_disable(intel_crtc);
5113 }
81b088ca
VS
5114
5115 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5116}
1b3c7a47 5117
4f771f10 5118static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5119{
4f771f10
PZ
5120 struct drm_device *dev = crtc->dev;
5121 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5123 struct intel_encoder *encoder;
6e3c9717 5124 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5125
d2d65408
VS
5126 if (intel_crtc->config->has_pch_encoder)
5127 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5128 false);
5129
8807e55b
JN
5130 for_each_encoder_on_crtc(dev, crtc, encoder) {
5131 intel_opregion_notify_encoder(encoder, false);
4f771f10 5132 encoder->disable(encoder);
8807e55b 5133 }
4f771f10 5134
f9b61ff6
DV
5135 drm_crtc_vblank_off(crtc);
5136 assert_vblank_disabled(crtc);
5137
575f7ab7 5138 intel_disable_pipe(intel_crtc);
4f771f10 5139
6e3c9717 5140 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5141 intel_ddi_set_vc_payload_alloc(crtc, false);
5142
a65347ba 5143 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5144 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5145
1c132b44 5146 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5147 skylake_scaler_disable(intel_crtc);
ff6d9f55 5148 else
bfd16b2a 5149 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5150
a65347ba 5151 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5152 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5153
97b040aa
ID
5154 for_each_encoder_on_crtc(dev, crtc, encoder)
5155 if (encoder->post_disable)
5156 encoder->post_disable(encoder);
81b088ca 5157
92966a37
VS
5158 if (intel_crtc->config->has_pch_encoder) {
5159 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5160 lpt_disable_iclkip(dev_priv);
92966a37
VS
5161 intel_ddi_fdi_disable(crtc);
5162
81b088ca
VS
5163 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5164 true);
92966a37 5165 }
4f771f10
PZ
5166}
5167
2dd24552
JB
5168static void i9xx_pfit_enable(struct intel_crtc *crtc)
5169{
5170 struct drm_device *dev = crtc->base.dev;
5171 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5172 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5173
681a8504 5174 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5175 return;
5176
2dd24552 5177 /*
c0b03411
DV
5178 * The panel fitter should only be adjusted whilst the pipe is disabled,
5179 * according to register description and PRM.
2dd24552 5180 */
c0b03411
DV
5181 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5182 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5183
b074cec8
JB
5184 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5185 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5186
5187 /* Border color in case we don't scale up to the full screen. Black by
5188 * default, change to something else for debugging. */
5189 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5190}
5191
d05410f9
DA
5192static enum intel_display_power_domain port_to_power_domain(enum port port)
5193{
5194 switch (port) {
5195 case PORT_A:
6331a704 5196 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5197 case PORT_B:
6331a704 5198 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5199 case PORT_C:
6331a704 5200 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5201 case PORT_D:
6331a704 5202 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5203 case PORT_E:
6331a704 5204 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5205 default:
b9fec167 5206 MISSING_CASE(port);
d05410f9
DA
5207 return POWER_DOMAIN_PORT_OTHER;
5208 }
5209}
5210
25f78f58
VS
5211static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5212{
5213 switch (port) {
5214 case PORT_A:
5215 return POWER_DOMAIN_AUX_A;
5216 case PORT_B:
5217 return POWER_DOMAIN_AUX_B;
5218 case PORT_C:
5219 return POWER_DOMAIN_AUX_C;
5220 case PORT_D:
5221 return POWER_DOMAIN_AUX_D;
5222 case PORT_E:
5223 /* FIXME: Check VBT for actual wiring of PORT E */
5224 return POWER_DOMAIN_AUX_D;
5225 default:
b9fec167 5226 MISSING_CASE(port);
25f78f58
VS
5227 return POWER_DOMAIN_AUX_A;
5228 }
5229}
5230
319be8ae
ID
5231enum intel_display_power_domain
5232intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5233{
5234 struct drm_device *dev = intel_encoder->base.dev;
5235 struct intel_digital_port *intel_dig_port;
5236
5237 switch (intel_encoder->type) {
5238 case INTEL_OUTPUT_UNKNOWN:
5239 /* Only DDI platforms should ever use this output type */
5240 WARN_ON_ONCE(!HAS_DDI(dev));
5241 case INTEL_OUTPUT_DISPLAYPORT:
5242 case INTEL_OUTPUT_HDMI:
5243 case INTEL_OUTPUT_EDP:
5244 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5245 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5246 case INTEL_OUTPUT_DP_MST:
5247 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5248 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5249 case INTEL_OUTPUT_ANALOG:
5250 return POWER_DOMAIN_PORT_CRT;
5251 case INTEL_OUTPUT_DSI:
5252 return POWER_DOMAIN_PORT_DSI;
5253 default:
5254 return POWER_DOMAIN_PORT_OTHER;
5255 }
5256}
5257
25f78f58
VS
5258enum intel_display_power_domain
5259intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5260{
5261 struct drm_device *dev = intel_encoder->base.dev;
5262 struct intel_digital_port *intel_dig_port;
5263
5264 switch (intel_encoder->type) {
5265 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5266 case INTEL_OUTPUT_HDMI:
5267 /*
5268 * Only DDI platforms should ever use these output types.
5269 * We can get here after the HDMI detect code has already set
5270 * the type of the shared encoder. Since we can't be sure
5271 * what's the status of the given connectors, play safe and
5272 * run the DP detection too.
5273 */
25f78f58
VS
5274 WARN_ON_ONCE(!HAS_DDI(dev));
5275 case INTEL_OUTPUT_DISPLAYPORT:
5276 case INTEL_OUTPUT_EDP:
5277 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5278 return port_to_aux_power_domain(intel_dig_port->port);
5279 case INTEL_OUTPUT_DP_MST:
5280 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5281 return port_to_aux_power_domain(intel_dig_port->port);
5282 default:
b9fec167 5283 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5284 return POWER_DOMAIN_AUX_A;
5285 }
5286}
5287
319be8ae 5288static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5289{
319be8ae
ID
5290 struct drm_device *dev = crtc->dev;
5291 struct intel_encoder *intel_encoder;
5292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5293 enum pipe pipe = intel_crtc->pipe;
77d22dca 5294 unsigned long mask;
1a70a728 5295 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
77d22dca 5296
292b990e
ML
5297 if (!crtc->state->active)
5298 return 0;
5299
77d22dca
ID
5300 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5301 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5302 if (intel_crtc->config->pch_pfit.enabled ||
5303 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5304 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5305
319be8ae
ID
5306 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5307 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5308
77d22dca
ID
5309 return mask;
5310}
5311
292b990e 5312static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5313{
292b990e
ML
5314 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5316 enum intel_display_power_domain domain;
5317 unsigned long domains, new_domains, old_domains;
77d22dca 5318
292b990e
ML
5319 old_domains = intel_crtc->enabled_power_domains;
5320 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5321
292b990e
ML
5322 domains = new_domains & ~old_domains;
5323
5324 for_each_power_domain(domain, domains)
5325 intel_display_power_get(dev_priv, domain);
5326
5327 return old_domains & ~new_domains;
5328}
5329
5330static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5331 unsigned long domains)
5332{
5333 enum intel_display_power_domain domain;
5334
5335 for_each_power_domain(domain, domains)
5336 intel_display_power_put(dev_priv, domain);
5337}
77d22dca 5338
292b990e
ML
5339static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5340{
1a617b77 5341 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
292b990e
ML
5342 struct drm_device *dev = state->dev;
5343 struct drm_i915_private *dev_priv = dev->dev_private;
5344 unsigned long put_domains[I915_MAX_PIPES] = {};
5345 struct drm_crtc_state *crtc_state;
5346 struct drm_crtc *crtc;
5347 int i;
77d22dca 5348
292b990e
ML
5349 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5350 if (needs_modeset(crtc->state))
5351 put_domains[to_intel_crtc(crtc)->pipe] =
5352 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5353 }
5354
1a617b77
ML
5355 if (dev_priv->display.modeset_commit_cdclk &&
5356 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5357 dev_priv->display.modeset_commit_cdclk(state);
50f6e502 5358
292b990e
ML
5359 for (i = 0; i < I915_MAX_PIPES; i++)
5360 if (put_domains[i])
5361 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5362}
5363
adafdc6f
MK
5364static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5365{
5366 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5367
5368 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5369 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5370 return max_cdclk_freq;
5371 else if (IS_CHERRYVIEW(dev_priv))
5372 return max_cdclk_freq*95/100;
5373 else if (INTEL_INFO(dev_priv)->gen < 4)
5374 return 2*max_cdclk_freq*90/100;
5375 else
5376 return max_cdclk_freq*90/100;
5377}
5378
560a7ae4
DL
5379static void intel_update_max_cdclk(struct drm_device *dev)
5380{
5381 struct drm_i915_private *dev_priv = dev->dev_private;
5382
ef11bdb3 5383 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5384 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5385
5386 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5387 dev_priv->max_cdclk_freq = 675000;
5388 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5389 dev_priv->max_cdclk_freq = 540000;
5390 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5391 dev_priv->max_cdclk_freq = 450000;
5392 else
5393 dev_priv->max_cdclk_freq = 337500;
5394 } else if (IS_BROADWELL(dev)) {
5395 /*
5396 * FIXME with extra cooling we can allow
5397 * 540 MHz for ULX and 675 Mhz for ULT.
5398 * How can we know if extra cooling is
5399 * available? PCI ID, VTB, something else?
5400 */
5401 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5402 dev_priv->max_cdclk_freq = 450000;
5403 else if (IS_BDW_ULX(dev))
5404 dev_priv->max_cdclk_freq = 450000;
5405 else if (IS_BDW_ULT(dev))
5406 dev_priv->max_cdclk_freq = 540000;
5407 else
5408 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5409 } else if (IS_CHERRYVIEW(dev)) {
5410 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5411 } else if (IS_VALLEYVIEW(dev)) {
5412 dev_priv->max_cdclk_freq = 400000;
5413 } else {
5414 /* otherwise assume cdclk is fixed */
5415 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5416 }
5417
adafdc6f
MK
5418 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5419
560a7ae4
DL
5420 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5421 dev_priv->max_cdclk_freq);
adafdc6f
MK
5422
5423 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5424 dev_priv->max_dotclk_freq);
560a7ae4
DL
5425}
5426
5427static void intel_update_cdclk(struct drm_device *dev)
5428{
5429 struct drm_i915_private *dev_priv = dev->dev_private;
5430
5431 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5432 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5433 dev_priv->cdclk_freq);
5434
5435 /*
5436 * Program the gmbus_freq based on the cdclk frequency.
5437 * BSpec erroneously claims we should aim for 4MHz, but
5438 * in fact 1MHz is the correct frequency.
5439 */
666a4537 5440 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5441 /*
5442 * Program the gmbus_freq based on the cdclk frequency.
5443 * BSpec erroneously claims we should aim for 4MHz, but
5444 * in fact 1MHz is the correct frequency.
5445 */
5446 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5447 }
5448
5449 if (dev_priv->max_cdclk_freq == 0)
5450 intel_update_max_cdclk(dev);
5451}
5452
70d0c574 5453static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5454{
5455 struct drm_i915_private *dev_priv = dev->dev_private;
5456 uint32_t divider;
5457 uint32_t ratio;
5458 uint32_t current_freq;
5459 int ret;
5460
5461 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5462 switch (frequency) {
5463 case 144000:
5464 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5465 ratio = BXT_DE_PLL_RATIO(60);
5466 break;
5467 case 288000:
5468 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5469 ratio = BXT_DE_PLL_RATIO(60);
5470 break;
5471 case 384000:
5472 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5473 ratio = BXT_DE_PLL_RATIO(60);
5474 break;
5475 case 576000:
5476 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5477 ratio = BXT_DE_PLL_RATIO(60);
5478 break;
5479 case 624000:
5480 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5481 ratio = BXT_DE_PLL_RATIO(65);
5482 break;
5483 case 19200:
5484 /*
5485 * Bypass frequency with DE PLL disabled. Init ratio, divider
5486 * to suppress GCC warning.
5487 */
5488 ratio = 0;
5489 divider = 0;
5490 break;
5491 default:
5492 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5493
5494 return;
5495 }
5496
5497 mutex_lock(&dev_priv->rps.hw_lock);
5498 /* Inform power controller of upcoming frequency change */
5499 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5500 0x80000000);
5501 mutex_unlock(&dev_priv->rps.hw_lock);
5502
5503 if (ret) {
5504 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5505 ret, frequency);
5506 return;
5507 }
5508
5509 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5510 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5511 current_freq = current_freq * 500 + 1000;
5512
5513 /*
5514 * DE PLL has to be disabled when
5515 * - setting to 19.2MHz (bypass, PLL isn't used)
5516 * - before setting to 624MHz (PLL needs toggling)
5517 * - before setting to any frequency from 624MHz (PLL needs toggling)
5518 */
5519 if (frequency == 19200 || frequency == 624000 ||
5520 current_freq == 624000) {
5521 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5522 /* Timeout 200us */
5523 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5524 1))
5525 DRM_ERROR("timout waiting for DE PLL unlock\n");
5526 }
5527
5528 if (frequency != 19200) {
5529 uint32_t val;
5530
5531 val = I915_READ(BXT_DE_PLL_CTL);
5532 val &= ~BXT_DE_PLL_RATIO_MASK;
5533 val |= ratio;
5534 I915_WRITE(BXT_DE_PLL_CTL, val);
5535
5536 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5537 /* Timeout 200us */
5538 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5539 DRM_ERROR("timeout waiting for DE PLL lock\n");
5540
5541 val = I915_READ(CDCLK_CTL);
5542 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5543 val |= divider;
5544 /*
5545 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5546 * enable otherwise.
5547 */
5548 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5549 if (frequency >= 500000)
5550 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5551
5552 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5553 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5554 val |= (frequency - 1000) / 500;
5555 I915_WRITE(CDCLK_CTL, val);
5556 }
5557
5558 mutex_lock(&dev_priv->rps.hw_lock);
5559 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5560 DIV_ROUND_UP(frequency, 25000));
5561 mutex_unlock(&dev_priv->rps.hw_lock);
5562
5563 if (ret) {
5564 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5565 ret, frequency);
5566 return;
5567 }
5568
a47871bd 5569 intel_update_cdclk(dev);
f8437dd1
VK
5570}
5571
5572void broxton_init_cdclk(struct drm_device *dev)
5573{
5574 struct drm_i915_private *dev_priv = dev->dev_private;
5575 uint32_t val;
5576
5577 /*
5578 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5579 * or else the reset will hang because there is no PCH to respond.
5580 * Move the handshake programming to initialization sequence.
5581 * Previously was left up to BIOS.
5582 */
5583 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5584 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5585 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5586
5587 /* Enable PG1 for cdclk */
5588 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5589
5590 /* check if cd clock is enabled */
5591 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5592 DRM_DEBUG_KMS("Display already initialized\n");
5593 return;
5594 }
5595
5596 /*
5597 * FIXME:
5598 * - The initial CDCLK needs to be read from VBT.
5599 * Need to make this change after VBT has changes for BXT.
5600 * - check if setting the max (or any) cdclk freq is really necessary
5601 * here, it belongs to modeset time
5602 */
5603 broxton_set_cdclk(dev, 624000);
5604
5605 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5606 POSTING_READ(DBUF_CTL);
5607
f8437dd1
VK
5608 udelay(10);
5609
5610 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5611 DRM_ERROR("DBuf power enable timeout!\n");
5612}
5613
5614void broxton_uninit_cdclk(struct drm_device *dev)
5615{
5616 struct drm_i915_private *dev_priv = dev->dev_private;
5617
5618 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5619 POSTING_READ(DBUF_CTL);
5620
f8437dd1
VK
5621 udelay(10);
5622
5623 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5624 DRM_ERROR("DBuf power disable timeout!\n");
5625
5626 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5627 broxton_set_cdclk(dev, 19200);
5628
5629 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5630}
5631
5d96d8af
DL
5632static const struct skl_cdclk_entry {
5633 unsigned int freq;
5634 unsigned int vco;
5635} skl_cdclk_frequencies[] = {
5636 { .freq = 308570, .vco = 8640 },
5637 { .freq = 337500, .vco = 8100 },
5638 { .freq = 432000, .vco = 8640 },
5639 { .freq = 450000, .vco = 8100 },
5640 { .freq = 540000, .vco = 8100 },
5641 { .freq = 617140, .vco = 8640 },
5642 { .freq = 675000, .vco = 8100 },
5643};
5644
5645static unsigned int skl_cdclk_decimal(unsigned int freq)
5646{
5647 return (freq - 1000) / 500;
5648}
5649
5650static unsigned int skl_cdclk_get_vco(unsigned int freq)
5651{
5652 unsigned int i;
5653
5654 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5655 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5656
5657 if (e->freq == freq)
5658 return e->vco;
5659 }
5660
5661 return 8100;
5662}
5663
5664static void
5665skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5666{
5667 unsigned int min_freq;
5668 u32 val;
5669
5670 /* select the minimum CDCLK before enabling DPLL 0 */
5671 val = I915_READ(CDCLK_CTL);
5672 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5673 val |= CDCLK_FREQ_337_308;
5674
5675 if (required_vco == 8640)
5676 min_freq = 308570;
5677 else
5678 min_freq = 337500;
5679
5680 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5681
5682 I915_WRITE(CDCLK_CTL, val);
5683 POSTING_READ(CDCLK_CTL);
5684
5685 /*
5686 * We always enable DPLL0 with the lowest link rate possible, but still
5687 * taking into account the VCO required to operate the eDP panel at the
5688 * desired frequency. The usual DP link rates operate with a VCO of
5689 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5690 * The modeset code is responsible for the selection of the exact link
5691 * rate later on, with the constraint of choosing a frequency that
5692 * works with required_vco.
5693 */
5694 val = I915_READ(DPLL_CTRL1);
5695
5696 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5697 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5698 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5699 if (required_vco == 8640)
5700 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5701 SKL_DPLL0);
5702 else
5703 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5704 SKL_DPLL0);
5705
5706 I915_WRITE(DPLL_CTRL1, val);
5707 POSTING_READ(DPLL_CTRL1);
5708
5709 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5710
5711 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5712 DRM_ERROR("DPLL0 not locked\n");
5713}
5714
5715static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5716{
5717 int ret;
5718 u32 val;
5719
5720 /* inform PCU we want to change CDCLK */
5721 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5722 mutex_lock(&dev_priv->rps.hw_lock);
5723 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5724 mutex_unlock(&dev_priv->rps.hw_lock);
5725
5726 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5727}
5728
5729static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5730{
5731 unsigned int i;
5732
5733 for (i = 0; i < 15; i++) {
5734 if (skl_cdclk_pcu_ready(dev_priv))
5735 return true;
5736 udelay(10);
5737 }
5738
5739 return false;
5740}
5741
5742static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5743{
560a7ae4 5744 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5745 u32 freq_select, pcu_ack;
5746
5747 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5748
5749 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5750 DRM_ERROR("failed to inform PCU about cdclk change\n");
5751 return;
5752 }
5753
5754 /* set CDCLK_CTL */
5755 switch(freq) {
5756 case 450000:
5757 case 432000:
5758 freq_select = CDCLK_FREQ_450_432;
5759 pcu_ack = 1;
5760 break;
5761 case 540000:
5762 freq_select = CDCLK_FREQ_540;
5763 pcu_ack = 2;
5764 break;
5765 case 308570:
5766 case 337500:
5767 default:
5768 freq_select = CDCLK_FREQ_337_308;
5769 pcu_ack = 0;
5770 break;
5771 case 617140:
5772 case 675000:
5773 freq_select = CDCLK_FREQ_675_617;
5774 pcu_ack = 3;
5775 break;
5776 }
5777
5778 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5779 POSTING_READ(CDCLK_CTL);
5780
5781 /* inform PCU of the change */
5782 mutex_lock(&dev_priv->rps.hw_lock);
5783 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5784 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5785
5786 intel_update_cdclk(dev);
5d96d8af
DL
5787}
5788
5789void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5790{
5791 /* disable DBUF power */
5792 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5793 POSTING_READ(DBUF_CTL);
5794
5795 udelay(10);
5796
5797 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5798 DRM_ERROR("DBuf power disable timeout\n");
5799
ab96c1ee
ID
5800 /* disable DPLL0 */
5801 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5802 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5803 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5804}
5805
5806void skl_init_cdclk(struct drm_i915_private *dev_priv)
5807{
5d96d8af
DL
5808 unsigned int required_vco;
5809
39d9b85a
GW
5810 /* DPLL0 not enabled (happens on early BIOS versions) */
5811 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5812 /* enable DPLL0 */
5813 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5814 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5815 }
5816
5d96d8af
DL
5817 /* set CDCLK to the frequency the BIOS chose */
5818 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5819
5820 /* enable DBUF power */
5821 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5822 POSTING_READ(DBUF_CTL);
5823
5824 udelay(10);
5825
5826 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5827 DRM_ERROR("DBuf power enable timeout\n");
5828}
5829
c73666f3
SK
5830int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5831{
5832 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5833 uint32_t cdctl = I915_READ(CDCLK_CTL);
5834 int freq = dev_priv->skl_boot_cdclk;
5835
f1b391a5
SK
5836 /*
5837 * check if the pre-os intialized the display
5838 * There is SWF18 scratchpad register defined which is set by the
5839 * pre-os which can be used by the OS drivers to check the status
5840 */
5841 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5842 goto sanitize;
5843
c73666f3
SK
5844 /* Is PLL enabled and locked ? */
5845 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5846 goto sanitize;
5847
5848 /* DPLL okay; verify the cdclock
5849 *
5850 * Noticed in some instances that the freq selection is correct but
5851 * decimal part is programmed wrong from BIOS where pre-os does not
5852 * enable display. Verify the same as well.
5853 */
5854 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5855 /* All well; nothing to sanitize */
5856 return false;
5857sanitize:
5858 /*
5859 * As of now initialize with max cdclk till
5860 * we get dynamic cdclk support
5861 * */
5862 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5863 skl_init_cdclk(dev_priv);
5864
5865 /* we did have to sanitize */
5866 return true;
5867}
5868
30a970c6
JB
5869/* Adjust CDclk dividers to allow high res or save power if possible */
5870static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5871{
5872 struct drm_i915_private *dev_priv = dev->dev_private;
5873 u32 val, cmd;
5874
164dfd28
VK
5875 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5876 != dev_priv->cdclk_freq);
d60c4473 5877
dfcab17e 5878 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5879 cmd = 2;
dfcab17e 5880 else if (cdclk == 266667)
30a970c6
JB
5881 cmd = 1;
5882 else
5883 cmd = 0;
5884
5885 mutex_lock(&dev_priv->rps.hw_lock);
5886 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5887 val &= ~DSPFREQGUAR_MASK;
5888 val |= (cmd << DSPFREQGUAR_SHIFT);
5889 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5890 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5891 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5892 50)) {
5893 DRM_ERROR("timed out waiting for CDclk change\n");
5894 }
5895 mutex_unlock(&dev_priv->rps.hw_lock);
5896
54433e91
VS
5897 mutex_lock(&dev_priv->sb_lock);
5898
dfcab17e 5899 if (cdclk == 400000) {
6bcda4f0 5900 u32 divider;
30a970c6 5901
6bcda4f0 5902 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5903
30a970c6
JB
5904 /* adjust cdclk divider */
5905 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5906 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5907 val |= divider;
5908 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5909
5910 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5911 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5912 50))
5913 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5914 }
5915
30a970c6
JB
5916 /* adjust self-refresh exit latency value */
5917 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5918 val &= ~0x7f;
5919
5920 /*
5921 * For high bandwidth configs, we set a higher latency in the bunit
5922 * so that the core display fetch happens in time to avoid underruns.
5923 */
dfcab17e 5924 if (cdclk == 400000)
30a970c6
JB
5925 val |= 4500 / 250; /* 4.5 usec */
5926 else
5927 val |= 3000 / 250; /* 3.0 usec */
5928 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5929
a580516d 5930 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5931
b6283055 5932 intel_update_cdclk(dev);
30a970c6
JB
5933}
5934
383c5a6a
VS
5935static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5936{
5937 struct drm_i915_private *dev_priv = dev->dev_private;
5938 u32 val, cmd;
5939
164dfd28
VK
5940 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5941 != dev_priv->cdclk_freq);
383c5a6a
VS
5942
5943 switch (cdclk) {
383c5a6a
VS
5944 case 333333:
5945 case 320000:
383c5a6a 5946 case 266667:
383c5a6a 5947 case 200000:
383c5a6a
VS
5948 break;
5949 default:
5f77eeb0 5950 MISSING_CASE(cdclk);
383c5a6a
VS
5951 return;
5952 }
5953
9d0d3fda
VS
5954 /*
5955 * Specs are full of misinformation, but testing on actual
5956 * hardware has shown that we just need to write the desired
5957 * CCK divider into the Punit register.
5958 */
5959 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5960
383c5a6a
VS
5961 mutex_lock(&dev_priv->rps.hw_lock);
5962 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5963 val &= ~DSPFREQGUAR_MASK_CHV;
5964 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5965 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5966 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5967 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5968 50)) {
5969 DRM_ERROR("timed out waiting for CDclk change\n");
5970 }
5971 mutex_unlock(&dev_priv->rps.hw_lock);
5972
b6283055 5973 intel_update_cdclk(dev);
383c5a6a
VS
5974}
5975
30a970c6
JB
5976static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5977 int max_pixclk)
5978{
6bcda4f0 5979 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5980 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5981
30a970c6
JB
5982 /*
5983 * Really only a few cases to deal with, as only 4 CDclks are supported:
5984 * 200MHz
5985 * 267MHz
29dc7ef3 5986 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5987 * 400MHz (VLV only)
5988 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5989 * of the lower bin and adjust if needed.
e37c67a1
VS
5990 *
5991 * We seem to get an unstable or solid color picture at 200MHz.
5992 * Not sure what's wrong. For now use 200MHz only when all pipes
5993 * are off.
30a970c6 5994 */
6cca3195
VS
5995 if (!IS_CHERRYVIEW(dev_priv) &&
5996 max_pixclk > freq_320*limit/100)
dfcab17e 5997 return 400000;
6cca3195 5998 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5999 return freq_320;
e37c67a1 6000 else if (max_pixclk > 0)
dfcab17e 6001 return 266667;
e37c67a1
VS
6002 else
6003 return 200000;
30a970c6
JB
6004}
6005
f8437dd1
VK
6006static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6007 int max_pixclk)
6008{
6009 /*
6010 * FIXME:
6011 * - remove the guardband, it's not needed on BXT
6012 * - set 19.2MHz bypass frequency if there are no active pipes
6013 */
6014 if (max_pixclk > 576000*9/10)
6015 return 624000;
6016 else if (max_pixclk > 384000*9/10)
6017 return 576000;
6018 else if (max_pixclk > 288000*9/10)
6019 return 384000;
6020 else if (max_pixclk > 144000*9/10)
6021 return 288000;
6022 else
6023 return 144000;
6024}
6025
a821fc46
ACO
6026/* Compute the max pixel clock for new configuration. Uses atomic state if
6027 * that's non-NULL, look at current state otherwise. */
6028static int intel_mode_max_pixclk(struct drm_device *dev,
6029 struct drm_atomic_state *state)
30a970c6 6030{
565602d7
ML
6031 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6032 struct drm_i915_private *dev_priv = dev->dev_private;
6033 struct drm_crtc *crtc;
6034 struct drm_crtc_state *crtc_state;
6035 unsigned max_pixclk = 0, i;
6036 enum pipe pipe;
30a970c6 6037
565602d7
ML
6038 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6039 sizeof(intel_state->min_pixclk));
304603f4 6040
565602d7
ML
6041 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6042 int pixclk = 0;
6043
6044 if (crtc_state->enable)
6045 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6046
565602d7 6047 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6048 }
6049
565602d7
ML
6050 if (!intel_state->active_crtcs)
6051 return 0;
6052
6053 for_each_pipe(dev_priv, pipe)
6054 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6055
30a970c6
JB
6056 return max_pixclk;
6057}
6058
27c329ed 6059static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6060{
27c329ed
ML
6061 struct drm_device *dev = state->dev;
6062 struct drm_i915_private *dev_priv = dev->dev_private;
6063 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6064 struct intel_atomic_state *intel_state =
6065 to_intel_atomic_state(state);
30a970c6 6066
304603f4
ACO
6067 if (max_pixclk < 0)
6068 return max_pixclk;
30a970c6 6069
1a617b77 6070 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6071 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6072
1a617b77
ML
6073 if (!intel_state->active_crtcs)
6074 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6075
27c329ed
ML
6076 return 0;
6077}
304603f4 6078
27c329ed
ML
6079static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6080{
6081 struct drm_device *dev = state->dev;
6082 struct drm_i915_private *dev_priv = dev->dev_private;
6083 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6084 struct intel_atomic_state *intel_state =
6085 to_intel_atomic_state(state);
85a96e7a 6086
27c329ed
ML
6087 if (max_pixclk < 0)
6088 return max_pixclk;
85a96e7a 6089
1a617b77 6090 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6091 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6092
1a617b77
ML
6093 if (!intel_state->active_crtcs)
6094 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6095
27c329ed 6096 return 0;
30a970c6
JB
6097}
6098
1e69cd74
VS
6099static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6100{
6101 unsigned int credits, default_credits;
6102
6103 if (IS_CHERRYVIEW(dev_priv))
6104 default_credits = PFI_CREDIT(12);
6105 else
6106 default_credits = PFI_CREDIT(8);
6107
bfa7df01 6108 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6109 /* CHV suggested value is 31 or 63 */
6110 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6111 credits = PFI_CREDIT_63;
1e69cd74
VS
6112 else
6113 credits = PFI_CREDIT(15);
6114 } else {
6115 credits = default_credits;
6116 }
6117
6118 /*
6119 * WA - write default credits before re-programming
6120 * FIXME: should we also set the resend bit here?
6121 */
6122 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6123 default_credits);
6124
6125 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6126 credits | PFI_CREDIT_RESEND);
6127
6128 /*
6129 * FIXME is this guaranteed to clear
6130 * immediately or should we poll for it?
6131 */
6132 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6133}
6134
27c329ed 6135static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6136{
a821fc46 6137 struct drm_device *dev = old_state->dev;
30a970c6 6138 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6139 struct intel_atomic_state *old_intel_state =
6140 to_intel_atomic_state(old_state);
6141 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6142
27c329ed
ML
6143 /*
6144 * FIXME: We can end up here with all power domains off, yet
6145 * with a CDCLK frequency other than the minimum. To account
6146 * for this take the PIPE-A power domain, which covers the HW
6147 * blocks needed for the following programming. This can be
6148 * removed once it's guaranteed that we get here either with
6149 * the minimum CDCLK set, or the required power domains
6150 * enabled.
6151 */
6152 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6153
27c329ed
ML
6154 if (IS_CHERRYVIEW(dev))
6155 cherryview_set_cdclk(dev, req_cdclk);
6156 else
6157 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6158
27c329ed 6159 vlv_program_pfi_credits(dev_priv);
1e69cd74 6160
27c329ed 6161 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6162}
6163
89b667f8
JB
6164static void valleyview_crtc_enable(struct drm_crtc *crtc)
6165{
6166 struct drm_device *dev = crtc->dev;
a72e4c9f 6167 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6169 struct intel_encoder *encoder;
6170 int pipe = intel_crtc->pipe;
89b667f8 6171
53d9f4e9 6172 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6173 return;
6174
6e3c9717 6175 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6176 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6177
6178 intel_set_pipe_timings(intel_crtc);
6179
c14b0485
VS
6180 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182
6183 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6184 I915_WRITE(CHV_CANVAS(pipe), 0);
6185 }
6186
5b18e57c
DV
6187 i9xx_set_pipeconf(intel_crtc);
6188
89b667f8 6189 intel_crtc->active = true;
89b667f8 6190
a72e4c9f 6191 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6192
89b667f8
JB
6193 for_each_encoder_on_crtc(dev, crtc, encoder)
6194 if (encoder->pre_pll_enable)
6195 encoder->pre_pll_enable(encoder);
6196
a65347ba 6197 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6198 if (IS_CHERRYVIEW(dev)) {
6199 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6200 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6201 } else {
6202 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6203 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6204 }
9d556c99 6205 }
89b667f8
JB
6206
6207 for_each_encoder_on_crtc(dev, crtc, encoder)
6208 if (encoder->pre_enable)
6209 encoder->pre_enable(encoder);
6210
2dd24552
JB
6211 i9xx_pfit_enable(intel_crtc);
6212
63cbb074
VS
6213 intel_crtc_load_lut(crtc);
6214
e1fdc473 6215 intel_enable_pipe(intel_crtc);
be6a6f8e 6216
4b3a9526
VS
6217 assert_vblank_disabled(crtc);
6218 drm_crtc_vblank_on(crtc);
6219
f9b61ff6
DV
6220 for_each_encoder_on_crtc(dev, crtc, encoder)
6221 encoder->enable(encoder);
89b667f8
JB
6222}
6223
f13c2ef3
DV
6224static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6225{
6226 struct drm_device *dev = crtc->base.dev;
6227 struct drm_i915_private *dev_priv = dev->dev_private;
6228
6e3c9717
ACO
6229 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6230 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6231}
6232
0b8765c6 6233static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6234{
6235 struct drm_device *dev = crtc->dev;
a72e4c9f 6236 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6238 struct intel_encoder *encoder;
79e53945 6239 int pipe = intel_crtc->pipe;
79e53945 6240
53d9f4e9 6241 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6242 return;
6243
f13c2ef3
DV
6244 i9xx_set_pll_dividers(intel_crtc);
6245
6e3c9717 6246 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6247 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6248
6249 intel_set_pipe_timings(intel_crtc);
6250
5b18e57c
DV
6251 i9xx_set_pipeconf(intel_crtc);
6252
f7abfe8b 6253 intel_crtc->active = true;
6b383a7f 6254
4a3436e8 6255 if (!IS_GEN2(dev))
a72e4c9f 6256 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6257
9d6d9f19
MK
6258 for_each_encoder_on_crtc(dev, crtc, encoder)
6259 if (encoder->pre_enable)
6260 encoder->pre_enable(encoder);
6261
f6736a1a
DV
6262 i9xx_enable_pll(intel_crtc);
6263
2dd24552
JB
6264 i9xx_pfit_enable(intel_crtc);
6265
63cbb074
VS
6266 intel_crtc_load_lut(crtc);
6267
f37fcc2a 6268 intel_update_watermarks(crtc);
e1fdc473 6269 intel_enable_pipe(intel_crtc);
be6a6f8e 6270
4b3a9526
VS
6271 assert_vblank_disabled(crtc);
6272 drm_crtc_vblank_on(crtc);
6273
f9b61ff6
DV
6274 for_each_encoder_on_crtc(dev, crtc, encoder)
6275 encoder->enable(encoder);
0b8765c6 6276}
79e53945 6277
87476d63
DV
6278static void i9xx_pfit_disable(struct intel_crtc *crtc)
6279{
6280 struct drm_device *dev = crtc->base.dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6282
6e3c9717 6283 if (!crtc->config->gmch_pfit.control)
328d8e82 6284 return;
87476d63 6285
328d8e82 6286 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6287
328d8e82
DV
6288 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6289 I915_READ(PFIT_CONTROL));
6290 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6291}
6292
0b8765c6
JB
6293static void i9xx_crtc_disable(struct drm_crtc *crtc)
6294{
6295 struct drm_device *dev = crtc->dev;
6296 struct drm_i915_private *dev_priv = dev->dev_private;
6297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6298 struct intel_encoder *encoder;
0b8765c6 6299 int pipe = intel_crtc->pipe;
ef9c3aee 6300
6304cd91
VS
6301 /*
6302 * On gen2 planes are double buffered but the pipe isn't, so we must
6303 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6304 * We also need to wait on all gmch platforms because of the
6305 * self-refresh mode constraint explained above.
6304cd91 6306 */
564ed191 6307 intel_wait_for_vblank(dev, pipe);
6304cd91 6308
4b3a9526
VS
6309 for_each_encoder_on_crtc(dev, crtc, encoder)
6310 encoder->disable(encoder);
6311
f9b61ff6
DV
6312 drm_crtc_vblank_off(crtc);
6313 assert_vblank_disabled(crtc);
6314
575f7ab7 6315 intel_disable_pipe(intel_crtc);
24a1f16d 6316
87476d63 6317 i9xx_pfit_disable(intel_crtc);
24a1f16d 6318
89b667f8
JB
6319 for_each_encoder_on_crtc(dev, crtc, encoder)
6320 if (encoder->post_disable)
6321 encoder->post_disable(encoder);
6322
a65347ba 6323 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6324 if (IS_CHERRYVIEW(dev))
6325 chv_disable_pll(dev_priv, pipe);
6326 else if (IS_VALLEYVIEW(dev))
6327 vlv_disable_pll(dev_priv, pipe);
6328 else
1c4e0274 6329 i9xx_disable_pll(intel_crtc);
076ed3b2 6330 }
0b8765c6 6331
d6db995f
VS
6332 for_each_encoder_on_crtc(dev, crtc, encoder)
6333 if (encoder->post_pll_disable)
6334 encoder->post_pll_disable(encoder);
6335
4a3436e8 6336 if (!IS_GEN2(dev))
a72e4c9f 6337 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6338}
6339
b17d48e2
ML
6340static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6341{
6342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6343 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6344 enum intel_display_power_domain domain;
6345 unsigned long domains;
6346
6347 if (!intel_crtc->active)
6348 return;
6349
a539205a 6350 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6351 WARN_ON(intel_crtc->unpin_work);
6352
a539205a 6353 intel_pre_disable_primary(crtc);
54a41961
ML
6354
6355 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6356 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6357 }
6358
b17d48e2 6359 dev_priv->display.crtc_disable(crtc);
37d9078b 6360 intel_crtc->active = false;
58f9c0bc 6361 intel_fbc_disable(intel_crtc);
37d9078b 6362 intel_update_watermarks(crtc);
1f7457b1 6363 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6364
6365 domains = intel_crtc->enabled_power_domains;
6366 for_each_power_domain(domain, domains)
6367 intel_display_power_put(dev_priv, domain);
6368 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6369
6370 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6371 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6372}
6373
6b72d486
ML
6374/*
6375 * turn all crtc's off, but do not adjust state
6376 * This has to be paired with a call to intel_modeset_setup_hw_state.
6377 */
70e0bd74 6378int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6379{
70e0bd74
ML
6380 struct drm_mode_config *config = &dev->mode_config;
6381 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6382 struct drm_atomic_state *state;
6b72d486 6383 struct drm_crtc *crtc;
70e0bd74
ML
6384 unsigned crtc_mask = 0;
6385 int ret = 0;
6386
6387 if (WARN_ON(!ctx))
6388 return 0;
6389
6390 lockdep_assert_held(&ctx->ww_ctx);
6391 state = drm_atomic_state_alloc(dev);
6392 if (WARN_ON(!state))
6393 return -ENOMEM;
6394
6395 state->acquire_ctx = ctx;
6396 state->allow_modeset = true;
6397
6398 for_each_crtc(dev, crtc) {
6399 struct drm_crtc_state *crtc_state =
6400 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6401
70e0bd74
ML
6402 ret = PTR_ERR_OR_ZERO(crtc_state);
6403 if (ret)
6404 goto free;
6405
6406 if (!crtc_state->active)
6407 continue;
6408
6409 crtc_state->active = false;
6410 crtc_mask |= 1 << drm_crtc_index(crtc);
6411 }
6412
6413 if (crtc_mask) {
74c090b1 6414 ret = drm_atomic_commit(state);
70e0bd74
ML
6415
6416 if (!ret) {
6417 for_each_crtc(dev, crtc)
6418 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6419 crtc->state->active = true;
6420
6421 return ret;
6422 }
6423 }
6424
6425free:
6426 if (ret)
6427 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6428 drm_atomic_state_free(state);
6429 return ret;
ee7b9f93
JB
6430}
6431
ea5b213a 6432void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6433{
4ef69c7a 6434 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6435
ea5b213a
CW
6436 drm_encoder_cleanup(encoder);
6437 kfree(intel_encoder);
7e7d76c3
JB
6438}
6439
0a91ca29
DV
6440/* Cross check the actual hw state with our own modeset state tracking (and it's
6441 * internal consistency). */
b980514c 6442static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6443{
35dd3c64
ML
6444 struct drm_crtc *crtc = connector->base.state->crtc;
6445
6446 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6447 connector->base.base.id,
6448 connector->base.name);
6449
0a91ca29 6450 if (connector->get_hw_state(connector)) {
e85376cb 6451 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6452 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6453
35dd3c64
ML
6454 I915_STATE_WARN(!crtc,
6455 "connector enabled without attached crtc\n");
0a91ca29 6456
35dd3c64
ML
6457 if (!crtc)
6458 return;
6459
6460 I915_STATE_WARN(!crtc->state->active,
6461 "connector is active, but attached crtc isn't\n");
6462
e85376cb 6463 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6464 return;
6465
e85376cb 6466 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6467 "atomic encoder doesn't match attached encoder\n");
6468
e85376cb 6469 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6470 "attached encoder crtc differs from connector crtc\n");
6471 } else {
4d688a2a
ML
6472 I915_STATE_WARN(crtc && crtc->state->active,
6473 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6474 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6475 "best encoder set without crtc!\n");
0a91ca29 6476 }
79e53945
JB
6477}
6478
08d9bc92
ACO
6479int intel_connector_init(struct intel_connector *connector)
6480{
5350a031 6481 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6482
5350a031 6483 if (!connector->base.state)
08d9bc92
ACO
6484 return -ENOMEM;
6485
08d9bc92
ACO
6486 return 0;
6487}
6488
6489struct intel_connector *intel_connector_alloc(void)
6490{
6491 struct intel_connector *connector;
6492
6493 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6494 if (!connector)
6495 return NULL;
6496
6497 if (intel_connector_init(connector) < 0) {
6498 kfree(connector);
6499 return NULL;
6500 }
6501
6502 return connector;
6503}
6504
f0947c37
DV
6505/* Simple connector->get_hw_state implementation for encoders that support only
6506 * one connector and no cloning and hence the encoder state determines the state
6507 * of the connector. */
6508bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6509{
24929352 6510 enum pipe pipe = 0;
f0947c37 6511 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6512
f0947c37 6513 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6514}
6515
6d293983 6516static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6517{
6d293983
ACO
6518 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6519 return crtc_state->fdi_lanes;
d272ddfa
VS
6520
6521 return 0;
6522}
6523
6d293983 6524static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6525 struct intel_crtc_state *pipe_config)
1857e1da 6526{
6d293983
ACO
6527 struct drm_atomic_state *state = pipe_config->base.state;
6528 struct intel_crtc *other_crtc;
6529 struct intel_crtc_state *other_crtc_state;
6530
1857e1da
DV
6531 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6532 pipe_name(pipe), pipe_config->fdi_lanes);
6533 if (pipe_config->fdi_lanes > 4) {
6534 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6535 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6536 return -EINVAL;
1857e1da
DV
6537 }
6538
bafb6553 6539 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6540 if (pipe_config->fdi_lanes > 2) {
6541 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6542 pipe_config->fdi_lanes);
6d293983 6543 return -EINVAL;
1857e1da 6544 } else {
6d293983 6545 return 0;
1857e1da
DV
6546 }
6547 }
6548
6549 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6550 return 0;
1857e1da
DV
6551
6552 /* Ivybridge 3 pipe is really complicated */
6553 switch (pipe) {
6554 case PIPE_A:
6d293983 6555 return 0;
1857e1da 6556 case PIPE_B:
6d293983
ACO
6557 if (pipe_config->fdi_lanes <= 2)
6558 return 0;
6559
6560 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6561 other_crtc_state =
6562 intel_atomic_get_crtc_state(state, other_crtc);
6563 if (IS_ERR(other_crtc_state))
6564 return PTR_ERR(other_crtc_state);
6565
6566 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6567 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6568 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6569 return -EINVAL;
1857e1da 6570 }
6d293983 6571 return 0;
1857e1da 6572 case PIPE_C:
251cc67c
VS
6573 if (pipe_config->fdi_lanes > 2) {
6574 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6575 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6576 return -EINVAL;
251cc67c 6577 }
6d293983
ACO
6578
6579 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6580 other_crtc_state =
6581 intel_atomic_get_crtc_state(state, other_crtc);
6582 if (IS_ERR(other_crtc_state))
6583 return PTR_ERR(other_crtc_state);
6584
6585 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6586 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6587 return -EINVAL;
1857e1da 6588 }
6d293983 6589 return 0;
1857e1da
DV
6590 default:
6591 BUG();
6592 }
6593}
6594
e29c22c0
DV
6595#define RETRY 1
6596static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6597 struct intel_crtc_state *pipe_config)
877d48d5 6598{
1857e1da 6599 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6600 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6601 int lane, link_bw, fdi_dotclock, ret;
6602 bool needs_recompute = false;
877d48d5 6603
e29c22c0 6604retry:
877d48d5
DV
6605 /* FDI is a binary signal running at ~2.7GHz, encoding
6606 * each output octet as 10 bits. The actual frequency
6607 * is stored as a divider into a 100MHz clock, and the
6608 * mode pixel clock is stored in units of 1KHz.
6609 * Hence the bw of each lane in terms of the mode signal
6610 * is:
6611 */
6612 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6613
241bfc38 6614 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6615
2bd89a07 6616 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6617 pipe_config->pipe_bpp);
6618
6619 pipe_config->fdi_lanes = lane;
6620
2bd89a07 6621 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6622 link_bw, &pipe_config->fdi_m_n);
1857e1da 6623
6d293983
ACO
6624 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6625 intel_crtc->pipe, pipe_config);
6626 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6627 pipe_config->pipe_bpp -= 2*3;
6628 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6629 pipe_config->pipe_bpp);
6630 needs_recompute = true;
6631 pipe_config->bw_constrained = true;
6632
6633 goto retry;
6634 }
6635
6636 if (needs_recompute)
6637 return RETRY;
6638
6d293983 6639 return ret;
877d48d5
DV
6640}
6641
8cfb3407
VS
6642static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6643 struct intel_crtc_state *pipe_config)
6644{
6645 if (pipe_config->pipe_bpp > 24)
6646 return false;
6647
6648 /* HSW can handle pixel rate up to cdclk? */
6649 if (IS_HASWELL(dev_priv->dev))
6650 return true;
6651
6652 /*
b432e5cf
VS
6653 * We compare against max which means we must take
6654 * the increased cdclk requirement into account when
6655 * calculating the new cdclk.
6656 *
6657 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6658 */
6659 return ilk_pipe_pixel_rate(pipe_config) <=
6660 dev_priv->max_cdclk_freq * 95 / 100;
6661}
6662
42db64ef 6663static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6664 struct intel_crtc_state *pipe_config)
42db64ef 6665{
8cfb3407
VS
6666 struct drm_device *dev = crtc->base.dev;
6667 struct drm_i915_private *dev_priv = dev->dev_private;
6668
d330a953 6669 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6670 hsw_crtc_supports_ips(crtc) &&
6671 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6672}
6673
39acb4aa
VS
6674static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6675{
6676 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6677
6678 /* GDG double wide on either pipe, otherwise pipe A only */
6679 return INTEL_INFO(dev_priv)->gen < 4 &&
6680 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6681}
6682
a43f6e0f 6683static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6684 struct intel_crtc_state *pipe_config)
79e53945 6685{
a43f6e0f 6686 struct drm_device *dev = crtc->base.dev;
8bd31e67 6687 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6688 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6689
ad3a4479 6690 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6691 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6692 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6693
6694 /*
39acb4aa 6695 * Enable double wide mode when the dot clock
cf532bb2 6696 * is > 90% of the (display) core speed.
cf532bb2 6697 */
39acb4aa
VS
6698 if (intel_crtc_supports_double_wide(crtc) &&
6699 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6700 clock_limit *= 2;
cf532bb2 6701 pipe_config->double_wide = true;
ad3a4479
VS
6702 }
6703
39acb4aa
VS
6704 if (adjusted_mode->crtc_clock > clock_limit) {
6705 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6706 adjusted_mode->crtc_clock, clock_limit,
6707 yesno(pipe_config->double_wide));
e29c22c0 6708 return -EINVAL;
39acb4aa 6709 }
2c07245f 6710 }
89749350 6711
1d1d0e27
VS
6712 /*
6713 * Pipe horizontal size must be even in:
6714 * - DVO ganged mode
6715 * - LVDS dual channel mode
6716 * - Double wide pipe
6717 */
a93e255f 6718 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6719 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6720 pipe_config->pipe_src_w &= ~1;
6721
8693a824
DL
6722 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6723 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6724 */
6725 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6726 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6727 return -EINVAL;
44f46b42 6728
f5adf94e 6729 if (HAS_IPS(dev))
a43f6e0f
DV
6730 hsw_compute_ips_config(crtc, pipe_config);
6731
877d48d5 6732 if (pipe_config->has_pch_encoder)
a43f6e0f 6733 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6734
cf5a15be 6735 return 0;
79e53945
JB
6736}
6737
1652d19e
VS
6738static int skylake_get_display_clock_speed(struct drm_device *dev)
6739{
6740 struct drm_i915_private *dev_priv = to_i915(dev);
6741 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6742 uint32_t cdctl = I915_READ(CDCLK_CTL);
6743 uint32_t linkrate;
6744
414355a7 6745 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6746 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6747
6748 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6749 return 540000;
6750
6751 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6752 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6753
71cd8423
DL
6754 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6755 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6756 /* vco 8640 */
6757 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6758 case CDCLK_FREQ_450_432:
6759 return 432000;
6760 case CDCLK_FREQ_337_308:
6761 return 308570;
6762 case CDCLK_FREQ_675_617:
6763 return 617140;
6764 default:
6765 WARN(1, "Unknown cd freq selection\n");
6766 }
6767 } else {
6768 /* vco 8100 */
6769 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6770 case CDCLK_FREQ_450_432:
6771 return 450000;
6772 case CDCLK_FREQ_337_308:
6773 return 337500;
6774 case CDCLK_FREQ_675_617:
6775 return 675000;
6776 default:
6777 WARN(1, "Unknown cd freq selection\n");
6778 }
6779 }
6780
6781 /* error case, do as if DPLL0 isn't enabled */
6782 return 24000;
6783}
6784
acd3f3d3
BP
6785static int broxton_get_display_clock_speed(struct drm_device *dev)
6786{
6787 struct drm_i915_private *dev_priv = to_i915(dev);
6788 uint32_t cdctl = I915_READ(CDCLK_CTL);
6789 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6790 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6791 int cdclk;
6792
6793 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6794 return 19200;
6795
6796 cdclk = 19200 * pll_ratio / 2;
6797
6798 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6799 case BXT_CDCLK_CD2X_DIV_SEL_1:
6800 return cdclk; /* 576MHz or 624MHz */
6801 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6802 return cdclk * 2 / 3; /* 384MHz */
6803 case BXT_CDCLK_CD2X_DIV_SEL_2:
6804 return cdclk / 2; /* 288MHz */
6805 case BXT_CDCLK_CD2X_DIV_SEL_4:
6806 return cdclk / 4; /* 144MHz */
6807 }
6808
6809 /* error case, do as if DE PLL isn't enabled */
6810 return 19200;
6811}
6812
1652d19e
VS
6813static int broadwell_get_display_clock_speed(struct drm_device *dev)
6814{
6815 struct drm_i915_private *dev_priv = dev->dev_private;
6816 uint32_t lcpll = I915_READ(LCPLL_CTL);
6817 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6818
6819 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6820 return 800000;
6821 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6822 return 450000;
6823 else if (freq == LCPLL_CLK_FREQ_450)
6824 return 450000;
6825 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6826 return 540000;
6827 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6828 return 337500;
6829 else
6830 return 675000;
6831}
6832
6833static int haswell_get_display_clock_speed(struct drm_device *dev)
6834{
6835 struct drm_i915_private *dev_priv = dev->dev_private;
6836 uint32_t lcpll = I915_READ(LCPLL_CTL);
6837 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6838
6839 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6840 return 800000;
6841 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6842 return 450000;
6843 else if (freq == LCPLL_CLK_FREQ_450)
6844 return 450000;
6845 else if (IS_HSW_ULT(dev))
6846 return 337500;
6847 else
6848 return 540000;
79e53945
JB
6849}
6850
25eb05fc
JB
6851static int valleyview_get_display_clock_speed(struct drm_device *dev)
6852{
bfa7df01
VS
6853 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6854 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6855}
6856
b37a6434
VS
6857static int ilk_get_display_clock_speed(struct drm_device *dev)
6858{
6859 return 450000;
6860}
6861
e70236a8
JB
6862static int i945_get_display_clock_speed(struct drm_device *dev)
6863{
6864 return 400000;
6865}
79e53945 6866
e70236a8 6867static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6868{
e907f170 6869 return 333333;
e70236a8 6870}
79e53945 6871
e70236a8
JB
6872static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6873{
6874 return 200000;
6875}
79e53945 6876
257a7ffc
DV
6877static int pnv_get_display_clock_speed(struct drm_device *dev)
6878{
6879 u16 gcfgc = 0;
6880
6881 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6882
6883 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6884 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6885 return 266667;
257a7ffc 6886 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6887 return 333333;
257a7ffc 6888 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6889 return 444444;
257a7ffc
DV
6890 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6891 return 200000;
6892 default:
6893 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6894 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6895 return 133333;
257a7ffc 6896 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6897 return 166667;
257a7ffc
DV
6898 }
6899}
6900
e70236a8
JB
6901static int i915gm_get_display_clock_speed(struct drm_device *dev)
6902{
6903 u16 gcfgc = 0;
79e53945 6904
e70236a8
JB
6905 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6906
6907 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6908 return 133333;
e70236a8
JB
6909 else {
6910 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6911 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6912 return 333333;
e70236a8
JB
6913 default:
6914 case GC_DISPLAY_CLOCK_190_200_MHZ:
6915 return 190000;
79e53945 6916 }
e70236a8
JB
6917 }
6918}
6919
6920static int i865_get_display_clock_speed(struct drm_device *dev)
6921{
e907f170 6922 return 266667;
e70236a8
JB
6923}
6924
1b1d2716 6925static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6926{
6927 u16 hpllcc = 0;
1b1d2716 6928
65cd2b3f
VS
6929 /*
6930 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6931 * encoding is different :(
6932 * FIXME is this the right way to detect 852GM/852GMV?
6933 */
6934 if (dev->pdev->revision == 0x1)
6935 return 133333;
6936
1b1d2716
VS
6937 pci_bus_read_config_word(dev->pdev->bus,
6938 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6939
e70236a8
JB
6940 /* Assume that the hardware is in the high speed state. This
6941 * should be the default.
6942 */
6943 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6944 case GC_CLOCK_133_200:
1b1d2716 6945 case GC_CLOCK_133_200_2:
e70236a8
JB
6946 case GC_CLOCK_100_200:
6947 return 200000;
6948 case GC_CLOCK_166_250:
6949 return 250000;
6950 case GC_CLOCK_100_133:
e907f170 6951 return 133333;
1b1d2716
VS
6952 case GC_CLOCK_133_266:
6953 case GC_CLOCK_133_266_2:
6954 case GC_CLOCK_166_266:
6955 return 266667;
e70236a8 6956 }
79e53945 6957
e70236a8
JB
6958 /* Shouldn't happen */
6959 return 0;
6960}
79e53945 6961
e70236a8
JB
6962static int i830_get_display_clock_speed(struct drm_device *dev)
6963{
e907f170 6964 return 133333;
79e53945
JB
6965}
6966
34edce2f
VS
6967static unsigned int intel_hpll_vco(struct drm_device *dev)
6968{
6969 struct drm_i915_private *dev_priv = dev->dev_private;
6970 static const unsigned int blb_vco[8] = {
6971 [0] = 3200000,
6972 [1] = 4000000,
6973 [2] = 5333333,
6974 [3] = 4800000,
6975 [4] = 6400000,
6976 };
6977 static const unsigned int pnv_vco[8] = {
6978 [0] = 3200000,
6979 [1] = 4000000,
6980 [2] = 5333333,
6981 [3] = 4800000,
6982 [4] = 2666667,
6983 };
6984 static const unsigned int cl_vco[8] = {
6985 [0] = 3200000,
6986 [1] = 4000000,
6987 [2] = 5333333,
6988 [3] = 6400000,
6989 [4] = 3333333,
6990 [5] = 3566667,
6991 [6] = 4266667,
6992 };
6993 static const unsigned int elk_vco[8] = {
6994 [0] = 3200000,
6995 [1] = 4000000,
6996 [2] = 5333333,
6997 [3] = 4800000,
6998 };
6999 static const unsigned int ctg_vco[8] = {
7000 [0] = 3200000,
7001 [1] = 4000000,
7002 [2] = 5333333,
7003 [3] = 6400000,
7004 [4] = 2666667,
7005 [5] = 4266667,
7006 };
7007 const unsigned int *vco_table;
7008 unsigned int vco;
7009 uint8_t tmp = 0;
7010
7011 /* FIXME other chipsets? */
7012 if (IS_GM45(dev))
7013 vco_table = ctg_vco;
7014 else if (IS_G4X(dev))
7015 vco_table = elk_vco;
7016 else if (IS_CRESTLINE(dev))
7017 vco_table = cl_vco;
7018 else if (IS_PINEVIEW(dev))
7019 vco_table = pnv_vco;
7020 else if (IS_G33(dev))
7021 vco_table = blb_vco;
7022 else
7023 return 0;
7024
7025 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7026
7027 vco = vco_table[tmp & 0x7];
7028 if (vco == 0)
7029 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7030 else
7031 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7032
7033 return vco;
7034}
7035
7036static int gm45_get_display_clock_speed(struct drm_device *dev)
7037{
7038 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7039 uint16_t tmp = 0;
7040
7041 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7042
7043 cdclk_sel = (tmp >> 12) & 0x1;
7044
7045 switch (vco) {
7046 case 2666667:
7047 case 4000000:
7048 case 5333333:
7049 return cdclk_sel ? 333333 : 222222;
7050 case 3200000:
7051 return cdclk_sel ? 320000 : 228571;
7052 default:
7053 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7054 return 222222;
7055 }
7056}
7057
7058static int i965gm_get_display_clock_speed(struct drm_device *dev)
7059{
7060 static const uint8_t div_3200[] = { 16, 10, 8 };
7061 static const uint8_t div_4000[] = { 20, 12, 10 };
7062 static const uint8_t div_5333[] = { 24, 16, 14 };
7063 const uint8_t *div_table;
7064 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7065 uint16_t tmp = 0;
7066
7067 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7068
7069 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7070
7071 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7072 goto fail;
7073
7074 switch (vco) {
7075 case 3200000:
7076 div_table = div_3200;
7077 break;
7078 case 4000000:
7079 div_table = div_4000;
7080 break;
7081 case 5333333:
7082 div_table = div_5333;
7083 break;
7084 default:
7085 goto fail;
7086 }
7087
7088 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7089
caf4e252 7090fail:
34edce2f
VS
7091 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7092 return 200000;
7093}
7094
7095static int g33_get_display_clock_speed(struct drm_device *dev)
7096{
7097 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7098 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7099 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7100 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7101 const uint8_t *div_table;
7102 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7103 uint16_t tmp = 0;
7104
7105 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7106
7107 cdclk_sel = (tmp >> 4) & 0x7;
7108
7109 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7110 goto fail;
7111
7112 switch (vco) {
7113 case 3200000:
7114 div_table = div_3200;
7115 break;
7116 case 4000000:
7117 div_table = div_4000;
7118 break;
7119 case 4800000:
7120 div_table = div_4800;
7121 break;
7122 case 5333333:
7123 div_table = div_5333;
7124 break;
7125 default:
7126 goto fail;
7127 }
7128
7129 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7130
caf4e252 7131fail:
34edce2f
VS
7132 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7133 return 190476;
7134}
7135
2c07245f 7136static void
a65851af 7137intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7138{
a65851af
VS
7139 while (*num > DATA_LINK_M_N_MASK ||
7140 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7141 *num >>= 1;
7142 *den >>= 1;
7143 }
7144}
7145
a65851af
VS
7146static void compute_m_n(unsigned int m, unsigned int n,
7147 uint32_t *ret_m, uint32_t *ret_n)
7148{
7149 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7150 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7151 intel_reduce_m_n_ratio(ret_m, ret_n);
7152}
7153
e69d0bc1
DV
7154void
7155intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7156 int pixel_clock, int link_clock,
7157 struct intel_link_m_n *m_n)
2c07245f 7158{
e69d0bc1 7159 m_n->tu = 64;
a65851af
VS
7160
7161 compute_m_n(bits_per_pixel * pixel_clock,
7162 link_clock * nlanes * 8,
7163 &m_n->gmch_m, &m_n->gmch_n);
7164
7165 compute_m_n(pixel_clock, link_clock,
7166 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7167}
7168
a7615030
CW
7169static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7170{
d330a953
JN
7171 if (i915.panel_use_ssc >= 0)
7172 return i915.panel_use_ssc != 0;
41aa3448 7173 return dev_priv->vbt.lvds_use_ssc
435793df 7174 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7175}
7176
a93e255f
ACO
7177static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7178 int num_connectors)
c65d77d8 7179{
a93e255f 7180 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7181 struct drm_i915_private *dev_priv = dev->dev_private;
7182 int refclk;
7183
a93e255f
ACO
7184 WARN_ON(!crtc_state->base.state);
7185
666a4537 7186 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7187 refclk = 100000;
a93e255f 7188 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7189 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7190 refclk = dev_priv->vbt.lvds_ssc_freq;
7191 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7192 } else if (!IS_GEN2(dev)) {
7193 refclk = 96000;
7194 } else {
7195 refclk = 48000;
7196 }
7197
7198 return refclk;
7199}
7200
7429e9d4 7201static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7202{
7df00d7a 7203 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7204}
f47709a9 7205
7429e9d4
DV
7206static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7207{
7208 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7209}
7210
f47709a9 7211static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7212 struct intel_crtc_state *crtc_state,
a7516a05
JB
7213 intel_clock_t *reduced_clock)
7214{
f47709a9 7215 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7216 u32 fp, fp2 = 0;
7217
7218 if (IS_PINEVIEW(dev)) {
190f68c5 7219 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7220 if (reduced_clock)
7429e9d4 7221 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7222 } else {
190f68c5 7223 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7224 if (reduced_clock)
7429e9d4 7225 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7226 }
7227
190f68c5 7228 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7229
f47709a9 7230 crtc->lowfreq_avail = false;
a93e255f 7231 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7232 reduced_clock) {
190f68c5 7233 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7234 crtc->lowfreq_avail = true;
a7516a05 7235 } else {
190f68c5 7236 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7237 }
7238}
7239
5e69f97f
CML
7240static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7241 pipe)
89b667f8
JB
7242{
7243 u32 reg_val;
7244
7245 /*
7246 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7247 * and set it to a reasonable value instead.
7248 */
ab3c759a 7249 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7250 reg_val &= 0xffffff00;
7251 reg_val |= 0x00000030;
ab3c759a 7252 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7253
ab3c759a 7254 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7255 reg_val &= 0x8cffffff;
7256 reg_val = 0x8c000000;
ab3c759a 7257 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7258
ab3c759a 7259 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7260 reg_val &= 0xffffff00;
ab3c759a 7261 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7262
ab3c759a 7263 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7264 reg_val &= 0x00ffffff;
7265 reg_val |= 0xb0000000;
ab3c759a 7266 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7267}
7268
b551842d
DV
7269static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7270 struct intel_link_m_n *m_n)
7271{
7272 struct drm_device *dev = crtc->base.dev;
7273 struct drm_i915_private *dev_priv = dev->dev_private;
7274 int pipe = crtc->pipe;
7275
e3b95f1e
DV
7276 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7277 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7278 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7279 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7280}
7281
7282static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7283 struct intel_link_m_n *m_n,
7284 struct intel_link_m_n *m2_n2)
b551842d
DV
7285{
7286 struct drm_device *dev = crtc->base.dev;
7287 struct drm_i915_private *dev_priv = dev->dev_private;
7288 int pipe = crtc->pipe;
6e3c9717 7289 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7290
7291 if (INTEL_INFO(dev)->gen >= 5) {
7292 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7293 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7294 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7295 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7296 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7297 * for gen < 8) and if DRRS is supported (to make sure the
7298 * registers are not unnecessarily accessed).
7299 */
44395bfe 7300 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7301 crtc->config->has_drrs) {
f769cd24
VK
7302 I915_WRITE(PIPE_DATA_M2(transcoder),
7303 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7304 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7305 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7306 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7307 }
b551842d 7308 } else {
e3b95f1e
DV
7309 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7310 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7311 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7312 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7313 }
7314}
7315
fe3cd48d 7316void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7317{
fe3cd48d
R
7318 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7319
7320 if (m_n == M1_N1) {
7321 dp_m_n = &crtc->config->dp_m_n;
7322 dp_m2_n2 = &crtc->config->dp_m2_n2;
7323 } else if (m_n == M2_N2) {
7324
7325 /*
7326 * M2_N2 registers are not supported. Hence m2_n2 divider value
7327 * needs to be programmed into M1_N1.
7328 */
7329 dp_m_n = &crtc->config->dp_m2_n2;
7330 } else {
7331 DRM_ERROR("Unsupported divider value\n");
7332 return;
7333 }
7334
6e3c9717
ACO
7335 if (crtc->config->has_pch_encoder)
7336 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7337 else
fe3cd48d 7338 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7339}
7340
251ac862
DV
7341static void vlv_compute_dpll(struct intel_crtc *crtc,
7342 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7343{
7344 u32 dpll, dpll_md;
7345
7346 /*
7347 * Enable DPIO clock input. We should never disable the reference
7348 * clock for pipe B, since VGA hotplug / manual detection depends
7349 * on it.
7350 */
60bfe44f
VS
7351 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7352 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7353 /* We should never disable this, set it here for state tracking */
7354 if (crtc->pipe == PIPE_B)
7355 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7356 dpll |= DPLL_VCO_ENABLE;
d288f65f 7357 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7358
d288f65f 7359 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7360 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7361 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7362}
7363
d288f65f 7364static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7365 const struct intel_crtc_state *pipe_config)
a0c4da24 7366{
f47709a9 7367 struct drm_device *dev = crtc->base.dev;
a0c4da24 7368 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7369 int pipe = crtc->pipe;
bdd4b6a6 7370 u32 mdiv;
a0c4da24 7371 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7372 u32 coreclk, reg_val;
a0c4da24 7373
a580516d 7374 mutex_lock(&dev_priv->sb_lock);
09153000 7375
d288f65f
VS
7376 bestn = pipe_config->dpll.n;
7377 bestm1 = pipe_config->dpll.m1;
7378 bestm2 = pipe_config->dpll.m2;
7379 bestp1 = pipe_config->dpll.p1;
7380 bestp2 = pipe_config->dpll.p2;
a0c4da24 7381
89b667f8
JB
7382 /* See eDP HDMI DPIO driver vbios notes doc */
7383
7384 /* PLL B needs special handling */
bdd4b6a6 7385 if (pipe == PIPE_B)
5e69f97f 7386 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7387
7388 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7389 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7390
7391 /* Disable target IRef on PLL */
ab3c759a 7392 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7393 reg_val &= 0x00ffffff;
ab3c759a 7394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7395
7396 /* Disable fast lock */
ab3c759a 7397 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7398
7399 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7400 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7401 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7402 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7403 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7404
7405 /*
7406 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7407 * but we don't support that).
7408 * Note: don't use the DAC post divider as it seems unstable.
7409 */
7410 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7412
a0c4da24 7413 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7414 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7415
89b667f8 7416 /* Set HBR and RBR LPF coefficients */
d288f65f 7417 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7418 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7419 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7420 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7421 0x009f0003);
89b667f8 7422 else
ab3c759a 7423 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7424 0x00d0000f);
7425
681a8504 7426 if (pipe_config->has_dp_encoder) {
89b667f8 7427 /* Use SSC source */
bdd4b6a6 7428 if (pipe == PIPE_A)
ab3c759a 7429 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7430 0x0df40000);
7431 else
ab3c759a 7432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7433 0x0df70000);
7434 } else { /* HDMI or VGA */
7435 /* Use bend source */
bdd4b6a6 7436 if (pipe == PIPE_A)
ab3c759a 7437 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7438 0x0df70000);
7439 else
ab3c759a 7440 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7441 0x0df40000);
7442 }
a0c4da24 7443
ab3c759a 7444 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7445 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7447 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7448 coreclk |= 0x01000000;
ab3c759a 7449 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7450
ab3c759a 7451 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7452 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7453}
7454
251ac862
DV
7455static void chv_compute_dpll(struct intel_crtc *crtc,
7456 struct intel_crtc_state *pipe_config)
1ae0d137 7457{
60bfe44f
VS
7458 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7459 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7460 DPLL_VCO_ENABLE;
7461 if (crtc->pipe != PIPE_A)
d288f65f 7462 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7463
d288f65f
VS
7464 pipe_config->dpll_hw_state.dpll_md =
7465 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7466}
7467
d288f65f 7468static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7469 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7470{
7471 struct drm_device *dev = crtc->base.dev;
7472 struct drm_i915_private *dev_priv = dev->dev_private;
7473 int pipe = crtc->pipe;
f0f59a00 7474 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7475 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7476 u32 loopfilter, tribuf_calcntr;
9d556c99 7477 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7478 u32 dpio_val;
9cbe40c1 7479 int vco;
9d556c99 7480
d288f65f
VS
7481 bestn = pipe_config->dpll.n;
7482 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7483 bestm1 = pipe_config->dpll.m1;
7484 bestm2 = pipe_config->dpll.m2 >> 22;
7485 bestp1 = pipe_config->dpll.p1;
7486 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7487 vco = pipe_config->dpll.vco;
a945ce7e 7488 dpio_val = 0;
9cbe40c1 7489 loopfilter = 0;
9d556c99
CML
7490
7491 /*
7492 * Enable Refclk and SSC
7493 */
a11b0703 7494 I915_WRITE(dpll_reg,
d288f65f 7495 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7496
a580516d 7497 mutex_lock(&dev_priv->sb_lock);
9d556c99 7498
9d556c99
CML
7499 /* p1 and p2 divider */
7500 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7501 5 << DPIO_CHV_S1_DIV_SHIFT |
7502 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7503 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7504 1 << DPIO_CHV_K_DIV_SHIFT);
7505
7506 /* Feedback post-divider - m2 */
7507 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7508
7509 /* Feedback refclk divider - n and m1 */
7510 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7511 DPIO_CHV_M1_DIV_BY_2 |
7512 1 << DPIO_CHV_N_DIV_SHIFT);
7513
7514 /* M2 fraction division */
25a25dfc 7515 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7516
7517 /* M2 fraction division enable */
a945ce7e
VP
7518 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7519 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7520 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7521 if (bestm2_frac)
7522 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7523 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7524
de3a0fde
VP
7525 /* Program digital lock detect threshold */
7526 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7527 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7528 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7529 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7530 if (!bestm2_frac)
7531 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7532 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7533
9d556c99 7534 /* Loop filter */
9cbe40c1
VP
7535 if (vco == 5400000) {
7536 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7537 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7538 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7539 tribuf_calcntr = 0x9;
7540 } else if (vco <= 6200000) {
7541 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7542 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7543 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7544 tribuf_calcntr = 0x9;
7545 } else if (vco <= 6480000) {
7546 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7547 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7548 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7549 tribuf_calcntr = 0x8;
7550 } else {
7551 /* Not supported. Apply the same limits as in the max case */
7552 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7553 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7554 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7555 tribuf_calcntr = 0;
7556 }
9d556c99
CML
7557 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7558
968040b2 7559 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7560 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7561 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7562 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7563
9d556c99
CML
7564 /* AFC Recal */
7565 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7566 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7567 DPIO_AFC_RECAL);
7568
a580516d 7569 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7570}
7571
d288f65f
VS
7572/**
7573 * vlv_force_pll_on - forcibly enable just the PLL
7574 * @dev_priv: i915 private structure
7575 * @pipe: pipe PLL to enable
7576 * @dpll: PLL configuration
7577 *
7578 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7579 * in cases where we need the PLL enabled even when @pipe is not going to
7580 * be enabled.
7581 */
3f36b937
TU
7582int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7583 const struct dpll *dpll)
d288f65f
VS
7584{
7585 struct intel_crtc *crtc =
7586 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7587 struct intel_crtc_state *pipe_config;
7588
7589 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7590 if (!pipe_config)
7591 return -ENOMEM;
7592
7593 pipe_config->base.crtc = &crtc->base;
7594 pipe_config->pixel_multiplier = 1;
7595 pipe_config->dpll = *dpll;
d288f65f
VS
7596
7597 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7598 chv_compute_dpll(crtc, pipe_config);
7599 chv_prepare_pll(crtc, pipe_config);
7600 chv_enable_pll(crtc, pipe_config);
d288f65f 7601 } else {
3f36b937
TU
7602 vlv_compute_dpll(crtc, pipe_config);
7603 vlv_prepare_pll(crtc, pipe_config);
7604 vlv_enable_pll(crtc, pipe_config);
d288f65f 7605 }
3f36b937
TU
7606
7607 kfree(pipe_config);
7608
7609 return 0;
d288f65f
VS
7610}
7611
7612/**
7613 * vlv_force_pll_off - forcibly disable just the PLL
7614 * @dev_priv: i915 private structure
7615 * @pipe: pipe PLL to disable
7616 *
7617 * Disable the PLL for @pipe. To be used in cases where we need
7618 * the PLL enabled even when @pipe is not going to be enabled.
7619 */
7620void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7621{
7622 if (IS_CHERRYVIEW(dev))
7623 chv_disable_pll(to_i915(dev), pipe);
7624 else
7625 vlv_disable_pll(to_i915(dev), pipe);
7626}
7627
251ac862
DV
7628static void i9xx_compute_dpll(struct intel_crtc *crtc,
7629 struct intel_crtc_state *crtc_state,
7630 intel_clock_t *reduced_clock,
7631 int num_connectors)
eb1cbe48 7632{
f47709a9 7633 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7634 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7635 u32 dpll;
7636 bool is_sdvo;
190f68c5 7637 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7638
190f68c5 7639 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7640
a93e255f
ACO
7641 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7642 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7643
7644 dpll = DPLL_VGA_MODE_DIS;
7645
a93e255f 7646 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7647 dpll |= DPLLB_MODE_LVDS;
7648 else
7649 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7650
ef1b460d 7651 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7652 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7653 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7654 }
198a037f
DV
7655
7656 if (is_sdvo)
4a33e48d 7657 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7658
190f68c5 7659 if (crtc_state->has_dp_encoder)
4a33e48d 7660 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7661
7662 /* compute bitmask from p1 value */
7663 if (IS_PINEVIEW(dev))
7664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7665 else {
7666 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7667 if (IS_G4X(dev) && reduced_clock)
7668 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7669 }
7670 switch (clock->p2) {
7671 case 5:
7672 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7673 break;
7674 case 7:
7675 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7676 break;
7677 case 10:
7678 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7679 break;
7680 case 14:
7681 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7682 break;
7683 }
7684 if (INTEL_INFO(dev)->gen >= 4)
7685 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7686
190f68c5 7687 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7688 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7689 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7690 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7691 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7692 else
7693 dpll |= PLL_REF_INPUT_DREFCLK;
7694
7695 dpll |= DPLL_VCO_ENABLE;
190f68c5 7696 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7697
eb1cbe48 7698 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7699 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7700 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7701 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7702 }
7703}
7704
251ac862
DV
7705static void i8xx_compute_dpll(struct intel_crtc *crtc,
7706 struct intel_crtc_state *crtc_state,
7707 intel_clock_t *reduced_clock,
7708 int num_connectors)
eb1cbe48 7709{
f47709a9 7710 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7711 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7712 u32 dpll;
190f68c5 7713 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7714
190f68c5 7715 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7716
eb1cbe48
DV
7717 dpll = DPLL_VGA_MODE_DIS;
7718
a93e255f 7719 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7720 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7721 } else {
7722 if (clock->p1 == 2)
7723 dpll |= PLL_P1_DIVIDE_BY_TWO;
7724 else
7725 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7726 if (clock->p2 == 4)
7727 dpll |= PLL_P2_DIVIDE_BY_4;
7728 }
7729
a93e255f 7730 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7731 dpll |= DPLL_DVO_2X_MODE;
7732
a93e255f 7733 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7734 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7735 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7736 else
7737 dpll |= PLL_REF_INPUT_DREFCLK;
7738
7739 dpll |= DPLL_VCO_ENABLE;
190f68c5 7740 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7741}
7742
8a654f3b 7743static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7744{
7745 struct drm_device *dev = intel_crtc->base.dev;
7746 struct drm_i915_private *dev_priv = dev->dev_private;
7747 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7748 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7749 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7750 uint32_t crtc_vtotal, crtc_vblank_end;
7751 int vsyncshift = 0;
4d8a62ea
DV
7752
7753 /* We need to be careful not to changed the adjusted mode, for otherwise
7754 * the hw state checker will get angry at the mismatch. */
7755 crtc_vtotal = adjusted_mode->crtc_vtotal;
7756 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7757
609aeaca 7758 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7759 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7760 crtc_vtotal -= 1;
7761 crtc_vblank_end -= 1;
609aeaca 7762
409ee761 7763 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7764 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7765 else
7766 vsyncshift = adjusted_mode->crtc_hsync_start -
7767 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7768 if (vsyncshift < 0)
7769 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7770 }
7771
7772 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7773 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7774
fe2b8f9d 7775 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7776 (adjusted_mode->crtc_hdisplay - 1) |
7777 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7778 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7779 (adjusted_mode->crtc_hblank_start - 1) |
7780 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7781 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7782 (adjusted_mode->crtc_hsync_start - 1) |
7783 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7784
fe2b8f9d 7785 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7786 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7787 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7788 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7789 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7790 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7791 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7792 (adjusted_mode->crtc_vsync_start - 1) |
7793 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7794
b5e508d4
PZ
7795 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7796 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7797 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7798 * bits. */
7799 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7800 (pipe == PIPE_B || pipe == PIPE_C))
7801 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7802
b0e77b9c
PZ
7803 /* pipesrc controls the size that is scaled from, which should
7804 * always be the user's requested size.
7805 */
7806 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7807 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7808 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7809}
7810
1bd1bd80 7811static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7812 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7813{
7814 struct drm_device *dev = crtc->base.dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7817 uint32_t tmp;
7818
7819 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7820 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7821 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7822 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7823 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7824 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7825 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7826 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7827 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7828
7829 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7830 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7831 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7832 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7833 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7834 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7835 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7836 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7837 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7838
7839 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7840 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7841 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7842 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7843 }
7844
7845 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7846 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7847 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7848
2d112de7
ACO
7849 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7850 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7851}
7852
f6a83288 7853void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7854 struct intel_crtc_state *pipe_config)
babea61d 7855{
2d112de7
ACO
7856 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7857 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7858 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7859 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7860
2d112de7
ACO
7861 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7862 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7863 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7864 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7865
2d112de7 7866 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7867 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7868
2d112de7
ACO
7869 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7870 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7871
7872 mode->hsync = drm_mode_hsync(mode);
7873 mode->vrefresh = drm_mode_vrefresh(mode);
7874 drm_mode_set_name(mode);
babea61d
JB
7875}
7876
84b046f3
DV
7877static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7878{
7879 struct drm_device *dev = intel_crtc->base.dev;
7880 struct drm_i915_private *dev_priv = dev->dev_private;
7881 uint32_t pipeconf;
7882
9f11a9e4 7883 pipeconf = 0;
84b046f3 7884
b6b5d049
VS
7885 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7886 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7887 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7888
6e3c9717 7889 if (intel_crtc->config->double_wide)
cf532bb2 7890 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7891
ff9ce46e 7892 /* only g4x and later have fancy bpc/dither controls */
666a4537 7893 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7894 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7895 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7896 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7897 PIPECONF_DITHER_TYPE_SP;
84b046f3 7898
6e3c9717 7899 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7900 case 18:
7901 pipeconf |= PIPECONF_6BPC;
7902 break;
7903 case 24:
7904 pipeconf |= PIPECONF_8BPC;
7905 break;
7906 case 30:
7907 pipeconf |= PIPECONF_10BPC;
7908 break;
7909 default:
7910 /* Case prevented by intel_choose_pipe_bpp_dither. */
7911 BUG();
84b046f3
DV
7912 }
7913 }
7914
7915 if (HAS_PIPE_CXSR(dev)) {
7916 if (intel_crtc->lowfreq_avail) {
7917 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7918 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7919 } else {
7920 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7921 }
7922 }
7923
6e3c9717 7924 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7925 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7926 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7927 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7928 else
7929 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7930 } else
84b046f3
DV
7931 pipeconf |= PIPECONF_PROGRESSIVE;
7932
666a4537
WB
7933 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7934 intel_crtc->config->limited_color_range)
9f11a9e4 7935 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7936
84b046f3
DV
7937 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7938 POSTING_READ(PIPECONF(intel_crtc->pipe));
7939}
7940
190f68c5
ACO
7941static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7942 struct intel_crtc_state *crtc_state)
79e53945 7943{
c7653199 7944 struct drm_device *dev = crtc->base.dev;
79e53945 7945 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7946 int refclk, num_connectors = 0;
c329a4ec
DV
7947 intel_clock_t clock;
7948 bool ok;
d4906093 7949 const intel_limit_t *limit;
55bb9992 7950 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7951 struct drm_connector *connector;
55bb9992
ACO
7952 struct drm_connector_state *connector_state;
7953 int i;
79e53945 7954
dd3cd74a
ACO
7955 memset(&crtc_state->dpll_hw_state, 0,
7956 sizeof(crtc_state->dpll_hw_state));
7957
a65347ba
JN
7958 if (crtc_state->has_dsi_encoder)
7959 return 0;
43565a06 7960
a65347ba
JN
7961 for_each_connector_in_state(state, connector, connector_state, i) {
7962 if (connector_state->crtc == &crtc->base)
7963 num_connectors++;
79e53945
JB
7964 }
7965
190f68c5 7966 if (!crtc_state->clock_set) {
a93e255f 7967 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7968
e9fd1c02
JN
7969 /*
7970 * Returns a set of divisors for the desired target clock with
7971 * the given refclk, or FALSE. The returned values represent
7972 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7973 * 2) / p1 / p2.
7974 */
a93e255f
ACO
7975 limit = intel_limit(crtc_state, refclk);
7976 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7977 crtc_state->port_clock,
e9fd1c02 7978 refclk, NULL, &clock);
f2335330 7979 if (!ok) {
e9fd1c02
JN
7980 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7981 return -EINVAL;
7982 }
79e53945 7983
f2335330 7984 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7985 crtc_state->dpll.n = clock.n;
7986 crtc_state->dpll.m1 = clock.m1;
7987 crtc_state->dpll.m2 = clock.m2;
7988 crtc_state->dpll.p1 = clock.p1;
7989 crtc_state->dpll.p2 = clock.p2;
f47709a9 7990 }
7026d4ac 7991
e9fd1c02 7992 if (IS_GEN2(dev)) {
c329a4ec 7993 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7994 num_connectors);
9d556c99 7995 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7996 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7997 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7998 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7999 } else {
c329a4ec 8000 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8001 num_connectors);
e9fd1c02 8002 }
79e53945 8003
c8f7a0db 8004 return 0;
f564048e
EA
8005}
8006
2fa2fe9a 8007static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8008 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8009{
8010 struct drm_device *dev = crtc->base.dev;
8011 struct drm_i915_private *dev_priv = dev->dev_private;
8012 uint32_t tmp;
8013
dc9e7dec
VS
8014 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8015 return;
8016
2fa2fe9a 8017 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8018 if (!(tmp & PFIT_ENABLE))
8019 return;
2fa2fe9a 8020
06922821 8021 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8022 if (INTEL_INFO(dev)->gen < 4) {
8023 if (crtc->pipe != PIPE_B)
8024 return;
2fa2fe9a
DV
8025 } else {
8026 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8027 return;
8028 }
8029
06922821 8030 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8031 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8032 if (INTEL_INFO(dev)->gen < 5)
8033 pipe_config->gmch_pfit.lvds_border_bits =
8034 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8035}
8036
acbec814 8037static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8038 struct intel_crtc_state *pipe_config)
acbec814
JB
8039{
8040 struct drm_device *dev = crtc->base.dev;
8041 struct drm_i915_private *dev_priv = dev->dev_private;
8042 int pipe = pipe_config->cpu_transcoder;
8043 intel_clock_t clock;
8044 u32 mdiv;
662c6ecb 8045 int refclk = 100000;
acbec814 8046
f573de5a
SK
8047 /* In case of MIPI DPLL will not even be used */
8048 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8049 return;
8050
a580516d 8051 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8052 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8053 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8054
8055 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8056 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8057 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8058 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8059 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8060
dccbea3b 8061 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8062}
8063
5724dbd1
DL
8064static void
8065i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8066 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8067{
8068 struct drm_device *dev = crtc->base.dev;
8069 struct drm_i915_private *dev_priv = dev->dev_private;
8070 u32 val, base, offset;
8071 int pipe = crtc->pipe, plane = crtc->plane;
8072 int fourcc, pixel_format;
6761dd31 8073 unsigned int aligned_height;
b113d5ee 8074 struct drm_framebuffer *fb;
1b842c89 8075 struct intel_framebuffer *intel_fb;
1ad292b5 8076
42a7b088
DL
8077 val = I915_READ(DSPCNTR(plane));
8078 if (!(val & DISPLAY_PLANE_ENABLE))
8079 return;
8080
d9806c9f 8081 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8082 if (!intel_fb) {
1ad292b5
JB
8083 DRM_DEBUG_KMS("failed to alloc fb\n");
8084 return;
8085 }
8086
1b842c89
DL
8087 fb = &intel_fb->base;
8088
18c5247e
DV
8089 if (INTEL_INFO(dev)->gen >= 4) {
8090 if (val & DISPPLANE_TILED) {
49af449b 8091 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8092 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8093 }
8094 }
1ad292b5
JB
8095
8096 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8097 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8098 fb->pixel_format = fourcc;
8099 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8100
8101 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8102 if (plane_config->tiling)
1ad292b5
JB
8103 offset = I915_READ(DSPTILEOFF(plane));
8104 else
8105 offset = I915_READ(DSPLINOFF(plane));
8106 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8107 } else {
8108 base = I915_READ(DSPADDR(plane));
8109 }
8110 plane_config->base = base;
8111
8112 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8113 fb->width = ((val >> 16) & 0xfff) + 1;
8114 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8115
8116 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8117 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8118
b113d5ee 8119 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8120 fb->pixel_format,
8121 fb->modifier[0]);
1ad292b5 8122
f37b5c2b 8123 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8124
2844a921
DL
8125 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8126 pipe_name(pipe), plane, fb->width, fb->height,
8127 fb->bits_per_pixel, base, fb->pitches[0],
8128 plane_config->size);
1ad292b5 8129
2d14030b 8130 plane_config->fb = intel_fb;
1ad292b5
JB
8131}
8132
70b23a98 8133static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8134 struct intel_crtc_state *pipe_config)
70b23a98
VS
8135{
8136 struct drm_device *dev = crtc->base.dev;
8137 struct drm_i915_private *dev_priv = dev->dev_private;
8138 int pipe = pipe_config->cpu_transcoder;
8139 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8140 intel_clock_t clock;
0d7b6b11 8141 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8142 int refclk = 100000;
8143
a580516d 8144 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8145 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8146 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8147 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8148 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8149 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8150 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8151
8152 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8153 clock.m2 = (pll_dw0 & 0xff) << 22;
8154 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8155 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8156 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8157 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8158 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8159
dccbea3b 8160 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8161}
8162
0e8ffe1b 8163static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8164 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8165{
8166 struct drm_device *dev = crtc->base.dev;
8167 struct drm_i915_private *dev_priv = dev->dev_private;
8168 uint32_t tmp;
8169
f458ebbc
DV
8170 if (!intel_display_power_is_enabled(dev_priv,
8171 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8172 return false;
8173
e143a21c 8174 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8175 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8176
0e8ffe1b
DV
8177 tmp = I915_READ(PIPECONF(crtc->pipe));
8178 if (!(tmp & PIPECONF_ENABLE))
8179 return false;
8180
666a4537 8181 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8182 switch (tmp & PIPECONF_BPC_MASK) {
8183 case PIPECONF_6BPC:
8184 pipe_config->pipe_bpp = 18;
8185 break;
8186 case PIPECONF_8BPC:
8187 pipe_config->pipe_bpp = 24;
8188 break;
8189 case PIPECONF_10BPC:
8190 pipe_config->pipe_bpp = 30;
8191 break;
8192 default:
8193 break;
8194 }
8195 }
8196
666a4537
WB
8197 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8198 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8199 pipe_config->limited_color_range = true;
8200
282740f7
VS
8201 if (INTEL_INFO(dev)->gen < 4)
8202 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8203
1bd1bd80
DV
8204 intel_get_pipe_timings(crtc, pipe_config);
8205
2fa2fe9a
DV
8206 i9xx_get_pfit_config(crtc, pipe_config);
8207
6c49f241
DV
8208 if (INTEL_INFO(dev)->gen >= 4) {
8209 tmp = I915_READ(DPLL_MD(crtc->pipe));
8210 pipe_config->pixel_multiplier =
8211 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8212 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8213 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8214 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8215 tmp = I915_READ(DPLL(crtc->pipe));
8216 pipe_config->pixel_multiplier =
8217 ((tmp & SDVO_MULTIPLIER_MASK)
8218 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8219 } else {
8220 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8221 * port and will be fixed up in the encoder->get_config
8222 * function. */
8223 pipe_config->pixel_multiplier = 1;
8224 }
8bcc2795 8225 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8226 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8227 /*
8228 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8229 * on 830. Filter it out here so that we don't
8230 * report errors due to that.
8231 */
8232 if (IS_I830(dev))
8233 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8234
8bcc2795
DV
8235 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8236 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8237 } else {
8238 /* Mask out read-only status bits. */
8239 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8240 DPLL_PORTC_READY_MASK |
8241 DPLL_PORTB_READY_MASK);
8bcc2795 8242 }
6c49f241 8243
70b23a98
VS
8244 if (IS_CHERRYVIEW(dev))
8245 chv_crtc_clock_get(crtc, pipe_config);
8246 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8247 vlv_crtc_clock_get(crtc, pipe_config);
8248 else
8249 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8250
0f64614d
VS
8251 /*
8252 * Normally the dotclock is filled in by the encoder .get_config()
8253 * but in case the pipe is enabled w/o any ports we need a sane
8254 * default.
8255 */
8256 pipe_config->base.adjusted_mode.crtc_clock =
8257 pipe_config->port_clock / pipe_config->pixel_multiplier;
8258
0e8ffe1b
DV
8259 return true;
8260}
8261
dde86e2d 8262static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8263{
8264 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8265 struct intel_encoder *encoder;
74cfd7ac 8266 u32 val, final;
13d83a67 8267 bool has_lvds = false;
199e5d79 8268 bool has_cpu_edp = false;
199e5d79 8269 bool has_panel = false;
99eb6a01
KP
8270 bool has_ck505 = false;
8271 bool can_ssc = false;
13d83a67
JB
8272
8273 /* We need to take the global config into account */
b2784e15 8274 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8275 switch (encoder->type) {
8276 case INTEL_OUTPUT_LVDS:
8277 has_panel = true;
8278 has_lvds = true;
8279 break;
8280 case INTEL_OUTPUT_EDP:
8281 has_panel = true;
2de6905f 8282 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8283 has_cpu_edp = true;
8284 break;
6847d71b
PZ
8285 default:
8286 break;
13d83a67
JB
8287 }
8288 }
8289
99eb6a01 8290 if (HAS_PCH_IBX(dev)) {
41aa3448 8291 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8292 can_ssc = has_ck505;
8293 } else {
8294 has_ck505 = false;
8295 can_ssc = true;
8296 }
8297
2de6905f
ID
8298 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8299 has_panel, has_lvds, has_ck505);
13d83a67
JB
8300
8301 /* Ironlake: try to setup display ref clock before DPLL
8302 * enabling. This is only under driver's control after
8303 * PCH B stepping, previous chipset stepping should be
8304 * ignoring this setting.
8305 */
74cfd7ac
CW
8306 val = I915_READ(PCH_DREF_CONTROL);
8307
8308 /* As we must carefully and slowly disable/enable each source in turn,
8309 * compute the final state we want first and check if we need to
8310 * make any changes at all.
8311 */
8312 final = val;
8313 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8314 if (has_ck505)
8315 final |= DREF_NONSPREAD_CK505_ENABLE;
8316 else
8317 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8318
8319 final &= ~DREF_SSC_SOURCE_MASK;
8320 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8321 final &= ~DREF_SSC1_ENABLE;
8322
8323 if (has_panel) {
8324 final |= DREF_SSC_SOURCE_ENABLE;
8325
8326 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8327 final |= DREF_SSC1_ENABLE;
8328
8329 if (has_cpu_edp) {
8330 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8331 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8332 else
8333 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8334 } else
8335 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8336 } else {
8337 final |= DREF_SSC_SOURCE_DISABLE;
8338 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8339 }
8340
8341 if (final == val)
8342 return;
8343
13d83a67 8344 /* Always enable nonspread source */
74cfd7ac 8345 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8346
99eb6a01 8347 if (has_ck505)
74cfd7ac 8348 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8349 else
74cfd7ac 8350 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8351
199e5d79 8352 if (has_panel) {
74cfd7ac
CW
8353 val &= ~DREF_SSC_SOURCE_MASK;
8354 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8355
199e5d79 8356 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8357 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8358 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8359 val |= DREF_SSC1_ENABLE;
e77166b5 8360 } else
74cfd7ac 8361 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8362
8363 /* Get SSC going before enabling the outputs */
74cfd7ac 8364 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8365 POSTING_READ(PCH_DREF_CONTROL);
8366 udelay(200);
8367
74cfd7ac 8368 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8369
8370 /* Enable CPU source on CPU attached eDP */
199e5d79 8371 if (has_cpu_edp) {
99eb6a01 8372 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8373 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8374 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8375 } else
74cfd7ac 8376 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8377 } else
74cfd7ac 8378 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8379
74cfd7ac 8380 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383 } else {
8384 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8385
74cfd7ac 8386 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8387
8388 /* Turn off CPU output */
74cfd7ac 8389 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8390
74cfd7ac 8391 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8392 POSTING_READ(PCH_DREF_CONTROL);
8393 udelay(200);
8394
8395 /* Turn off the SSC source */
74cfd7ac
CW
8396 val &= ~DREF_SSC_SOURCE_MASK;
8397 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8398
8399 /* Turn off SSC1 */
74cfd7ac 8400 val &= ~DREF_SSC1_ENABLE;
199e5d79 8401
74cfd7ac 8402 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8403 POSTING_READ(PCH_DREF_CONTROL);
8404 udelay(200);
8405 }
74cfd7ac
CW
8406
8407 BUG_ON(val != final);
13d83a67
JB
8408}
8409
f31f2d55 8410static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8411{
f31f2d55 8412 uint32_t tmp;
dde86e2d 8413
0ff066a9
PZ
8414 tmp = I915_READ(SOUTH_CHICKEN2);
8415 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8416 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8417
0ff066a9
PZ
8418 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8419 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8420 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8421
0ff066a9
PZ
8422 tmp = I915_READ(SOUTH_CHICKEN2);
8423 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8424 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8425
0ff066a9
PZ
8426 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8427 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8428 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8429}
8430
8431/* WaMPhyProgramming:hsw */
8432static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8433{
8434 uint32_t tmp;
dde86e2d
PZ
8435
8436 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8437 tmp &= ~(0xFF << 24);
8438 tmp |= (0x12 << 24);
8439 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8440
dde86e2d
PZ
8441 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8442 tmp |= (1 << 11);
8443 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8444
8445 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8446 tmp |= (1 << 11);
8447 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8448
dde86e2d
PZ
8449 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8450 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8451 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8452
8453 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8454 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8455 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8456
0ff066a9
PZ
8457 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8458 tmp &= ~(7 << 13);
8459 tmp |= (5 << 13);
8460 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8461
0ff066a9
PZ
8462 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8463 tmp &= ~(7 << 13);
8464 tmp |= (5 << 13);
8465 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8466
8467 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8468 tmp &= ~0xFF;
8469 tmp |= 0x1C;
8470 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8471
8472 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8473 tmp &= ~0xFF;
8474 tmp |= 0x1C;
8475 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8476
8477 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8478 tmp &= ~(0xFF << 16);
8479 tmp |= (0x1C << 16);
8480 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8481
8482 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8483 tmp &= ~(0xFF << 16);
8484 tmp |= (0x1C << 16);
8485 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8486
0ff066a9
PZ
8487 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8488 tmp |= (1 << 27);
8489 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8490
0ff066a9
PZ
8491 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8492 tmp |= (1 << 27);
8493 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8494
0ff066a9
PZ
8495 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8496 tmp &= ~(0xF << 28);
8497 tmp |= (4 << 28);
8498 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8499
0ff066a9
PZ
8500 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8501 tmp &= ~(0xF << 28);
8502 tmp |= (4 << 28);
8503 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8504}
8505
2fa86a1f
PZ
8506/* Implements 3 different sequences from BSpec chapter "Display iCLK
8507 * Programming" based on the parameters passed:
8508 * - Sequence to enable CLKOUT_DP
8509 * - Sequence to enable CLKOUT_DP without spread
8510 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8511 */
8512static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8513 bool with_fdi)
f31f2d55
PZ
8514{
8515 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8516 uint32_t reg, tmp;
8517
8518 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8519 with_spread = true;
c2699524 8520 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8521 with_fdi = false;
f31f2d55 8522
a580516d 8523 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8524
8525 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8526 tmp &= ~SBI_SSCCTL_DISABLE;
8527 tmp |= SBI_SSCCTL_PATHALT;
8528 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8529
8530 udelay(24);
8531
2fa86a1f
PZ
8532 if (with_spread) {
8533 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8534 tmp &= ~SBI_SSCCTL_PATHALT;
8535 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8536
2fa86a1f
PZ
8537 if (with_fdi) {
8538 lpt_reset_fdi_mphy(dev_priv);
8539 lpt_program_fdi_mphy(dev_priv);
8540 }
8541 }
dde86e2d 8542
c2699524 8543 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8544 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8545 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8546 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8547
a580516d 8548 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8549}
8550
47701c3b
PZ
8551/* Sequence to disable CLKOUT_DP */
8552static void lpt_disable_clkout_dp(struct drm_device *dev)
8553{
8554 struct drm_i915_private *dev_priv = dev->dev_private;
8555 uint32_t reg, tmp;
8556
a580516d 8557 mutex_lock(&dev_priv->sb_lock);
47701c3b 8558
c2699524 8559 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8560 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8561 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8562 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8563
8564 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8565 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8566 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8567 tmp |= SBI_SSCCTL_PATHALT;
8568 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8569 udelay(32);
8570 }
8571 tmp |= SBI_SSCCTL_DISABLE;
8572 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8573 }
8574
a580516d 8575 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8576}
8577
f7be2c21
VS
8578#define BEND_IDX(steps) ((50 + (steps)) / 5)
8579
8580static const uint16_t sscdivintphase[] = {
8581 [BEND_IDX( 50)] = 0x3B23,
8582 [BEND_IDX( 45)] = 0x3B23,
8583 [BEND_IDX( 40)] = 0x3C23,
8584 [BEND_IDX( 35)] = 0x3C23,
8585 [BEND_IDX( 30)] = 0x3D23,
8586 [BEND_IDX( 25)] = 0x3D23,
8587 [BEND_IDX( 20)] = 0x3E23,
8588 [BEND_IDX( 15)] = 0x3E23,
8589 [BEND_IDX( 10)] = 0x3F23,
8590 [BEND_IDX( 5)] = 0x3F23,
8591 [BEND_IDX( 0)] = 0x0025,
8592 [BEND_IDX( -5)] = 0x0025,
8593 [BEND_IDX(-10)] = 0x0125,
8594 [BEND_IDX(-15)] = 0x0125,
8595 [BEND_IDX(-20)] = 0x0225,
8596 [BEND_IDX(-25)] = 0x0225,
8597 [BEND_IDX(-30)] = 0x0325,
8598 [BEND_IDX(-35)] = 0x0325,
8599 [BEND_IDX(-40)] = 0x0425,
8600 [BEND_IDX(-45)] = 0x0425,
8601 [BEND_IDX(-50)] = 0x0525,
8602};
8603
8604/*
8605 * Bend CLKOUT_DP
8606 * steps -50 to 50 inclusive, in steps of 5
8607 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8608 * change in clock period = -(steps / 10) * 5.787 ps
8609 */
8610static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8611{
8612 uint32_t tmp;
8613 int idx = BEND_IDX(steps);
8614
8615 if (WARN_ON(steps % 5 != 0))
8616 return;
8617
8618 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8619 return;
8620
8621 mutex_lock(&dev_priv->sb_lock);
8622
8623 if (steps % 10 != 0)
8624 tmp = 0xAAAAAAAB;
8625 else
8626 tmp = 0x00000000;
8627 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8628
8629 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8630 tmp &= 0xffff0000;
8631 tmp |= sscdivintphase[idx];
8632 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8633
8634 mutex_unlock(&dev_priv->sb_lock);
8635}
8636
8637#undef BEND_IDX
8638
bf8fa3d3
PZ
8639static void lpt_init_pch_refclk(struct drm_device *dev)
8640{
bf8fa3d3
PZ
8641 struct intel_encoder *encoder;
8642 bool has_vga = false;
8643
b2784e15 8644 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8645 switch (encoder->type) {
8646 case INTEL_OUTPUT_ANALOG:
8647 has_vga = true;
8648 break;
6847d71b
PZ
8649 default:
8650 break;
bf8fa3d3
PZ
8651 }
8652 }
8653
f7be2c21
VS
8654 if (has_vga) {
8655 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8656 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8657 } else {
47701c3b 8658 lpt_disable_clkout_dp(dev);
f7be2c21 8659 }
bf8fa3d3
PZ
8660}
8661
dde86e2d
PZ
8662/*
8663 * Initialize reference clocks when the driver loads
8664 */
8665void intel_init_pch_refclk(struct drm_device *dev)
8666{
8667 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8668 ironlake_init_pch_refclk(dev);
8669 else if (HAS_PCH_LPT(dev))
8670 lpt_init_pch_refclk(dev);
8671}
8672
55bb9992 8673static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8674{
55bb9992 8675 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8676 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8677 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8678 struct drm_connector *connector;
55bb9992 8679 struct drm_connector_state *connector_state;
d9d444cb 8680 struct intel_encoder *encoder;
55bb9992 8681 int num_connectors = 0, i;
d9d444cb
JB
8682 bool is_lvds = false;
8683
da3ced29 8684 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8685 if (connector_state->crtc != crtc_state->base.crtc)
8686 continue;
8687
8688 encoder = to_intel_encoder(connector_state->best_encoder);
8689
d9d444cb
JB
8690 switch (encoder->type) {
8691 case INTEL_OUTPUT_LVDS:
8692 is_lvds = true;
8693 break;
6847d71b
PZ
8694 default:
8695 break;
d9d444cb
JB
8696 }
8697 num_connectors++;
8698 }
8699
8700 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8701 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8702 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8703 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8704 }
8705
8706 return 120000;
8707}
8708
6ff93609 8709static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8710{
c8203565 8711 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8713 int pipe = intel_crtc->pipe;
c8203565
PZ
8714 uint32_t val;
8715
78114071 8716 val = 0;
c8203565 8717
6e3c9717 8718 switch (intel_crtc->config->pipe_bpp) {
c8203565 8719 case 18:
dfd07d72 8720 val |= PIPECONF_6BPC;
c8203565
PZ
8721 break;
8722 case 24:
dfd07d72 8723 val |= PIPECONF_8BPC;
c8203565
PZ
8724 break;
8725 case 30:
dfd07d72 8726 val |= PIPECONF_10BPC;
c8203565
PZ
8727 break;
8728 case 36:
dfd07d72 8729 val |= PIPECONF_12BPC;
c8203565
PZ
8730 break;
8731 default:
cc769b62
PZ
8732 /* Case prevented by intel_choose_pipe_bpp_dither. */
8733 BUG();
c8203565
PZ
8734 }
8735
6e3c9717 8736 if (intel_crtc->config->dither)
c8203565
PZ
8737 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8738
6e3c9717 8739 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8740 val |= PIPECONF_INTERLACED_ILK;
8741 else
8742 val |= PIPECONF_PROGRESSIVE;
8743
6e3c9717 8744 if (intel_crtc->config->limited_color_range)
3685a8f3 8745 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8746
c8203565
PZ
8747 I915_WRITE(PIPECONF(pipe), val);
8748 POSTING_READ(PIPECONF(pipe));
8749}
8750
86d3efce
VS
8751/*
8752 * Set up the pipe CSC unit.
8753 *
8754 * Currently only full range RGB to limited range RGB conversion
8755 * is supported, but eventually this should handle various
8756 * RGB<->YCbCr scenarios as well.
8757 */
50f3b016 8758static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8759{
8760 struct drm_device *dev = crtc->dev;
8761 struct drm_i915_private *dev_priv = dev->dev_private;
8762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8763 int pipe = intel_crtc->pipe;
8764 uint16_t coeff = 0x7800; /* 1.0 */
8765
8766 /*
8767 * TODO: Check what kind of values actually come out of the pipe
8768 * with these coeff/postoff values and adjust to get the best
8769 * accuracy. Perhaps we even need to take the bpc value into
8770 * consideration.
8771 */
8772
6e3c9717 8773 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8774 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8775
8776 /*
8777 * GY/GU and RY/RU should be the other way around according
8778 * to BSpec, but reality doesn't agree. Just set them up in
8779 * a way that results in the correct picture.
8780 */
8781 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8782 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8783
8784 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8785 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8786
8787 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8788 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8789
8790 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8791 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8792 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8793
8794 if (INTEL_INFO(dev)->gen > 6) {
8795 uint16_t postoff = 0;
8796
6e3c9717 8797 if (intel_crtc->config->limited_color_range)
32cf0cb0 8798 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8799
8800 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8801 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8802 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8803
8804 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8805 } else {
8806 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8807
6e3c9717 8808 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8809 mode |= CSC_BLACK_SCREEN_OFFSET;
8810
8811 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8812 }
8813}
8814
6ff93609 8815static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8816{
756f85cf
PZ
8817 struct drm_device *dev = crtc->dev;
8818 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8820 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8821 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8822 uint32_t val;
8823
3eff4faa 8824 val = 0;
ee2b0b38 8825
6e3c9717 8826 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8827 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8828
6e3c9717 8829 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8830 val |= PIPECONF_INTERLACED_ILK;
8831 else
8832 val |= PIPECONF_PROGRESSIVE;
8833
702e7a56
PZ
8834 I915_WRITE(PIPECONF(cpu_transcoder), val);
8835 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8836
8837 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8838 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8839
3cdf122c 8840 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8841 val = 0;
8842
6e3c9717 8843 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8844 case 18:
8845 val |= PIPEMISC_DITHER_6_BPC;
8846 break;
8847 case 24:
8848 val |= PIPEMISC_DITHER_8_BPC;
8849 break;
8850 case 30:
8851 val |= PIPEMISC_DITHER_10_BPC;
8852 break;
8853 case 36:
8854 val |= PIPEMISC_DITHER_12_BPC;
8855 break;
8856 default:
8857 /* Case prevented by pipe_config_set_bpp. */
8858 BUG();
8859 }
8860
6e3c9717 8861 if (intel_crtc->config->dither)
756f85cf
PZ
8862 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8863
8864 I915_WRITE(PIPEMISC(pipe), val);
8865 }
ee2b0b38
PZ
8866}
8867
6591c6e4 8868static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8869 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8870 intel_clock_t *clock,
8871 bool *has_reduced_clock,
8872 intel_clock_t *reduced_clock)
8873{
8874 struct drm_device *dev = crtc->dev;
8875 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8876 int refclk;
d4906093 8877 const intel_limit_t *limit;
c329a4ec 8878 bool ret;
79e53945 8879
55bb9992 8880 refclk = ironlake_get_refclk(crtc_state);
79e53945 8881
d4906093
ML
8882 /*
8883 * Returns a set of divisors for the desired target clock with the given
8884 * refclk, or FALSE. The returned values represent the clock equation:
8885 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8886 */
a93e255f
ACO
8887 limit = intel_limit(crtc_state, refclk);
8888 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8889 crtc_state->port_clock,
ee9300bb 8890 refclk, NULL, clock);
6591c6e4
PZ
8891 if (!ret)
8892 return false;
cda4b7d3 8893
6591c6e4
PZ
8894 return true;
8895}
8896
d4b1931c
PZ
8897int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8898{
8899 /*
8900 * Account for spread spectrum to avoid
8901 * oversubscribing the link. Max center spread
8902 * is 2.5%; use 5% for safety's sake.
8903 */
8904 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8905 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8906}
8907
7429e9d4 8908static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8909{
7429e9d4 8910 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8911}
8912
de13a2e3 8913static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8914 struct intel_crtc_state *crtc_state,
7429e9d4 8915 u32 *fp,
9a7c7890 8916 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8917{
de13a2e3 8918 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8919 struct drm_device *dev = crtc->dev;
8920 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8921 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8922 struct drm_connector *connector;
55bb9992
ACO
8923 struct drm_connector_state *connector_state;
8924 struct intel_encoder *encoder;
de13a2e3 8925 uint32_t dpll;
55bb9992 8926 int factor, num_connectors = 0, i;
09ede541 8927 bool is_lvds = false, is_sdvo = false;
79e53945 8928
da3ced29 8929 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8930 if (connector_state->crtc != crtc_state->base.crtc)
8931 continue;
8932
8933 encoder = to_intel_encoder(connector_state->best_encoder);
8934
8935 switch (encoder->type) {
79e53945
JB
8936 case INTEL_OUTPUT_LVDS:
8937 is_lvds = true;
8938 break;
8939 case INTEL_OUTPUT_SDVO:
7d57382e 8940 case INTEL_OUTPUT_HDMI:
79e53945 8941 is_sdvo = true;
79e53945 8942 break;
6847d71b
PZ
8943 default:
8944 break;
79e53945 8945 }
43565a06 8946
c751ce4f 8947 num_connectors++;
79e53945 8948 }
79e53945 8949
c1858123 8950 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8951 factor = 21;
8952 if (is_lvds) {
8953 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8954 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8955 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8956 factor = 25;
190f68c5 8957 } else if (crtc_state->sdvo_tv_clock)
8febb297 8958 factor = 20;
c1858123 8959
190f68c5 8960 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8961 *fp |= FP_CB_TUNE;
2c07245f 8962
9a7c7890
DV
8963 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8964 *fp2 |= FP_CB_TUNE;
8965
5eddb70b 8966 dpll = 0;
2c07245f 8967
a07d6787
EA
8968 if (is_lvds)
8969 dpll |= DPLLB_MODE_LVDS;
8970 else
8971 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8972
190f68c5 8973 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8974 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8975
8976 if (is_sdvo)
4a33e48d 8977 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8978 if (crtc_state->has_dp_encoder)
4a33e48d 8979 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8980
a07d6787 8981 /* compute bitmask from p1 value */
190f68c5 8982 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8983 /* also FPA1 */
190f68c5 8984 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8985
190f68c5 8986 switch (crtc_state->dpll.p2) {
a07d6787
EA
8987 case 5:
8988 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8989 break;
8990 case 7:
8991 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8992 break;
8993 case 10:
8994 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8995 break;
8996 case 14:
8997 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8998 break;
79e53945
JB
8999 }
9000
b4c09f3b 9001 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9002 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9003 else
9004 dpll |= PLL_REF_INPUT_DREFCLK;
9005
959e16d6 9006 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9007}
9008
190f68c5
ACO
9009static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9010 struct intel_crtc_state *crtc_state)
de13a2e3 9011{
c7653199 9012 struct drm_device *dev = crtc->base.dev;
de13a2e3 9013 intel_clock_t clock, reduced_clock;
cbbab5bd 9014 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9015 bool ok, has_reduced_clock = false;
8b47047b 9016 bool is_lvds = false;
e2b78267 9017 struct intel_shared_dpll *pll;
de13a2e3 9018
dd3cd74a
ACO
9019 memset(&crtc_state->dpll_hw_state, 0,
9020 sizeof(crtc_state->dpll_hw_state));
9021
7905df29 9022 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9023
5dc5298b
PZ
9024 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9025 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9026
190f68c5 9027 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9028 &has_reduced_clock, &reduced_clock);
190f68c5 9029 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9030 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9031 return -EINVAL;
79e53945 9032 }
f47709a9 9033 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9034 if (!crtc_state->clock_set) {
9035 crtc_state->dpll.n = clock.n;
9036 crtc_state->dpll.m1 = clock.m1;
9037 crtc_state->dpll.m2 = clock.m2;
9038 crtc_state->dpll.p1 = clock.p1;
9039 crtc_state->dpll.p2 = clock.p2;
f47709a9 9040 }
79e53945 9041
5dc5298b 9042 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9043 if (crtc_state->has_pch_encoder) {
9044 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9045 if (has_reduced_clock)
7429e9d4 9046 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9047
190f68c5 9048 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9049 &fp, &reduced_clock,
9050 has_reduced_clock ? &fp2 : NULL);
9051
190f68c5
ACO
9052 crtc_state->dpll_hw_state.dpll = dpll;
9053 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9054 if (has_reduced_clock)
190f68c5 9055 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9056 else
190f68c5 9057 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9058
190f68c5 9059 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9060 if (pll == NULL) {
84f44ce7 9061 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9062 pipe_name(crtc->pipe));
4b645f14
JB
9063 return -EINVAL;
9064 }
3fb37703 9065 }
79e53945 9066
ab585dea 9067 if (is_lvds && has_reduced_clock)
c7653199 9068 crtc->lowfreq_avail = true;
bcd644e0 9069 else
c7653199 9070 crtc->lowfreq_avail = false;
e2b78267 9071
c8f7a0db 9072 return 0;
79e53945
JB
9073}
9074
eb14cb74
VS
9075static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9076 struct intel_link_m_n *m_n)
9077{
9078 struct drm_device *dev = crtc->base.dev;
9079 struct drm_i915_private *dev_priv = dev->dev_private;
9080 enum pipe pipe = crtc->pipe;
9081
9082 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9083 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9084 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9085 & ~TU_SIZE_MASK;
9086 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9087 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9088 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9089}
9090
9091static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9092 enum transcoder transcoder,
b95af8be
VK
9093 struct intel_link_m_n *m_n,
9094 struct intel_link_m_n *m2_n2)
72419203
DV
9095{
9096 struct drm_device *dev = crtc->base.dev;
9097 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9098 enum pipe pipe = crtc->pipe;
72419203 9099
eb14cb74
VS
9100 if (INTEL_INFO(dev)->gen >= 5) {
9101 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9102 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9103 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9104 & ~TU_SIZE_MASK;
9105 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9106 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9107 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9108 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9109 * gen < 8) and if DRRS is supported (to make sure the
9110 * registers are not unnecessarily read).
9111 */
9112 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9113 crtc->config->has_drrs) {
b95af8be
VK
9114 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9115 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9116 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9117 & ~TU_SIZE_MASK;
9118 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9119 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9120 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9121 }
eb14cb74
VS
9122 } else {
9123 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9124 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9125 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9126 & ~TU_SIZE_MASK;
9127 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9128 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9129 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9130 }
9131}
9132
9133void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9134 struct intel_crtc_state *pipe_config)
eb14cb74 9135{
681a8504 9136 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9137 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9138 else
9139 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9140 &pipe_config->dp_m_n,
9141 &pipe_config->dp_m2_n2);
eb14cb74 9142}
72419203 9143
eb14cb74 9144static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9145 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9146{
9147 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9148 &pipe_config->fdi_m_n, NULL);
72419203
DV
9149}
9150
bd2e244f 9151static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9152 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9153{
9154 struct drm_device *dev = crtc->base.dev;
9155 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9156 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9157 uint32_t ps_ctrl = 0;
9158 int id = -1;
9159 int i;
bd2e244f 9160
a1b2278e
CK
9161 /* find scaler attached to this pipe */
9162 for (i = 0; i < crtc->num_scalers; i++) {
9163 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9164 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9165 id = i;
9166 pipe_config->pch_pfit.enabled = true;
9167 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9168 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9169 break;
9170 }
9171 }
bd2e244f 9172
a1b2278e
CK
9173 scaler_state->scaler_id = id;
9174 if (id >= 0) {
9175 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9176 } else {
9177 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9178 }
9179}
9180
5724dbd1
DL
9181static void
9182skylake_get_initial_plane_config(struct intel_crtc *crtc,
9183 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9184{
9185 struct drm_device *dev = crtc->base.dev;
9186 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9187 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9188 int pipe = crtc->pipe;
9189 int fourcc, pixel_format;
6761dd31 9190 unsigned int aligned_height;
bc8d7dff 9191 struct drm_framebuffer *fb;
1b842c89 9192 struct intel_framebuffer *intel_fb;
bc8d7dff 9193
d9806c9f 9194 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9195 if (!intel_fb) {
bc8d7dff
DL
9196 DRM_DEBUG_KMS("failed to alloc fb\n");
9197 return;
9198 }
9199
1b842c89
DL
9200 fb = &intel_fb->base;
9201
bc8d7dff 9202 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9203 if (!(val & PLANE_CTL_ENABLE))
9204 goto error;
9205
bc8d7dff
DL
9206 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9207 fourcc = skl_format_to_fourcc(pixel_format,
9208 val & PLANE_CTL_ORDER_RGBX,
9209 val & PLANE_CTL_ALPHA_MASK);
9210 fb->pixel_format = fourcc;
9211 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9212
40f46283
DL
9213 tiling = val & PLANE_CTL_TILED_MASK;
9214 switch (tiling) {
9215 case PLANE_CTL_TILED_LINEAR:
9216 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9217 break;
9218 case PLANE_CTL_TILED_X:
9219 plane_config->tiling = I915_TILING_X;
9220 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9221 break;
9222 case PLANE_CTL_TILED_Y:
9223 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9224 break;
9225 case PLANE_CTL_TILED_YF:
9226 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9227 break;
9228 default:
9229 MISSING_CASE(tiling);
9230 goto error;
9231 }
9232
bc8d7dff
DL
9233 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9234 plane_config->base = base;
9235
9236 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9237
9238 val = I915_READ(PLANE_SIZE(pipe, 0));
9239 fb->height = ((val >> 16) & 0xfff) + 1;
9240 fb->width = ((val >> 0) & 0x1fff) + 1;
9241
9242 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9243 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9244 fb->pixel_format);
bc8d7dff
DL
9245 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9246
9247 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9248 fb->pixel_format,
9249 fb->modifier[0]);
bc8d7dff 9250
f37b5c2b 9251 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9252
9253 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9254 pipe_name(pipe), fb->width, fb->height,
9255 fb->bits_per_pixel, base, fb->pitches[0],
9256 plane_config->size);
9257
2d14030b 9258 plane_config->fb = intel_fb;
bc8d7dff
DL
9259 return;
9260
9261error:
9262 kfree(fb);
9263}
9264
2fa2fe9a 9265static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9266 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9267{
9268 struct drm_device *dev = crtc->base.dev;
9269 struct drm_i915_private *dev_priv = dev->dev_private;
9270 uint32_t tmp;
9271
9272 tmp = I915_READ(PF_CTL(crtc->pipe));
9273
9274 if (tmp & PF_ENABLE) {
fd4daa9c 9275 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9276 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9277 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9278
9279 /* We currently do not free assignements of panel fitters on
9280 * ivb/hsw (since we don't use the higher upscaling modes which
9281 * differentiates them) so just WARN about this case for now. */
9282 if (IS_GEN7(dev)) {
9283 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9284 PF_PIPE_SEL_IVB(crtc->pipe));
9285 }
2fa2fe9a 9286 }
79e53945
JB
9287}
9288
5724dbd1
DL
9289static void
9290ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9291 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9292{
9293 struct drm_device *dev = crtc->base.dev;
9294 struct drm_i915_private *dev_priv = dev->dev_private;
9295 u32 val, base, offset;
aeee5a49 9296 int pipe = crtc->pipe;
4c6baa59 9297 int fourcc, pixel_format;
6761dd31 9298 unsigned int aligned_height;
b113d5ee 9299 struct drm_framebuffer *fb;
1b842c89 9300 struct intel_framebuffer *intel_fb;
4c6baa59 9301
42a7b088
DL
9302 val = I915_READ(DSPCNTR(pipe));
9303 if (!(val & DISPLAY_PLANE_ENABLE))
9304 return;
9305
d9806c9f 9306 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9307 if (!intel_fb) {
4c6baa59
JB
9308 DRM_DEBUG_KMS("failed to alloc fb\n");
9309 return;
9310 }
9311
1b842c89
DL
9312 fb = &intel_fb->base;
9313
18c5247e
DV
9314 if (INTEL_INFO(dev)->gen >= 4) {
9315 if (val & DISPPLANE_TILED) {
49af449b 9316 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9317 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9318 }
9319 }
4c6baa59
JB
9320
9321 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9322 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9323 fb->pixel_format = fourcc;
9324 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9325
aeee5a49 9326 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9327 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9328 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9329 } else {
49af449b 9330 if (plane_config->tiling)
aeee5a49 9331 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9332 else
aeee5a49 9333 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9334 }
9335 plane_config->base = base;
9336
9337 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9338 fb->width = ((val >> 16) & 0xfff) + 1;
9339 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9340
9341 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9342 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9343
b113d5ee 9344 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9345 fb->pixel_format,
9346 fb->modifier[0]);
4c6baa59 9347
f37b5c2b 9348 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9349
2844a921
DL
9350 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9351 pipe_name(pipe), fb->width, fb->height,
9352 fb->bits_per_pixel, base, fb->pitches[0],
9353 plane_config->size);
b113d5ee 9354
2d14030b 9355 plane_config->fb = intel_fb;
4c6baa59
JB
9356}
9357
0e8ffe1b 9358static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9359 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9360{
9361 struct drm_device *dev = crtc->base.dev;
9362 struct drm_i915_private *dev_priv = dev->dev_private;
9363 uint32_t tmp;
9364
f458ebbc
DV
9365 if (!intel_display_power_is_enabled(dev_priv,
9366 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9367 return false;
9368
e143a21c 9369 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9370 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9371
0e8ffe1b
DV
9372 tmp = I915_READ(PIPECONF(crtc->pipe));
9373 if (!(tmp & PIPECONF_ENABLE))
9374 return false;
9375
42571aef
VS
9376 switch (tmp & PIPECONF_BPC_MASK) {
9377 case PIPECONF_6BPC:
9378 pipe_config->pipe_bpp = 18;
9379 break;
9380 case PIPECONF_8BPC:
9381 pipe_config->pipe_bpp = 24;
9382 break;
9383 case PIPECONF_10BPC:
9384 pipe_config->pipe_bpp = 30;
9385 break;
9386 case PIPECONF_12BPC:
9387 pipe_config->pipe_bpp = 36;
9388 break;
9389 default:
9390 break;
9391 }
9392
b5a9fa09
DV
9393 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9394 pipe_config->limited_color_range = true;
9395
ab9412ba 9396 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9397 struct intel_shared_dpll *pll;
9398
88adfff1
DV
9399 pipe_config->has_pch_encoder = true;
9400
627eb5a3
DV
9401 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9402 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9403 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9404
9405 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9406
c0d43d62 9407 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9408 pipe_config->shared_dpll =
9409 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9410 } else {
9411 tmp = I915_READ(PCH_DPLL_SEL);
9412 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9413 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9414 else
9415 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9416 }
66e985c0
DV
9417
9418 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9419
9420 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9421 &pipe_config->dpll_hw_state));
c93f54cf
DV
9422
9423 tmp = pipe_config->dpll_hw_state.dpll;
9424 pipe_config->pixel_multiplier =
9425 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9426 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9427
9428 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9429 } else {
9430 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9431 }
9432
1bd1bd80
DV
9433 intel_get_pipe_timings(crtc, pipe_config);
9434
2fa2fe9a
DV
9435 ironlake_get_pfit_config(crtc, pipe_config);
9436
0e8ffe1b
DV
9437 return true;
9438}
9439
be256dc7
PZ
9440static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9441{
9442 struct drm_device *dev = dev_priv->dev;
be256dc7 9443 struct intel_crtc *crtc;
be256dc7 9444
d3fcc808 9445 for_each_intel_crtc(dev, crtc)
e2c719b7 9446 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9447 pipe_name(crtc->pipe));
9448
e2c719b7
RC
9449 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9450 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9451 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9452 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9453 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9454 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9455 "CPU PWM1 enabled\n");
c5107b87 9456 if (IS_HASWELL(dev))
e2c719b7 9457 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9458 "CPU PWM2 enabled\n");
e2c719b7 9459 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9460 "PCH PWM1 enabled\n");
e2c719b7 9461 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9462 "Utility pin enabled\n");
e2c719b7 9463 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9464
9926ada1
PZ
9465 /*
9466 * In theory we can still leave IRQs enabled, as long as only the HPD
9467 * interrupts remain enabled. We used to check for that, but since it's
9468 * gen-specific and since we only disable LCPLL after we fully disable
9469 * the interrupts, the check below should be enough.
9470 */
e2c719b7 9471 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9472}
9473
9ccd5aeb
PZ
9474static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9475{
9476 struct drm_device *dev = dev_priv->dev;
9477
9478 if (IS_HASWELL(dev))
9479 return I915_READ(D_COMP_HSW);
9480 else
9481 return I915_READ(D_COMP_BDW);
9482}
9483
3c4c9b81
PZ
9484static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9485{
9486 struct drm_device *dev = dev_priv->dev;
9487
9488 if (IS_HASWELL(dev)) {
9489 mutex_lock(&dev_priv->rps.hw_lock);
9490 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9491 val))
f475dadf 9492 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9493 mutex_unlock(&dev_priv->rps.hw_lock);
9494 } else {
9ccd5aeb
PZ
9495 I915_WRITE(D_COMP_BDW, val);
9496 POSTING_READ(D_COMP_BDW);
3c4c9b81 9497 }
be256dc7
PZ
9498}
9499
9500/*
9501 * This function implements pieces of two sequences from BSpec:
9502 * - Sequence for display software to disable LCPLL
9503 * - Sequence for display software to allow package C8+
9504 * The steps implemented here are just the steps that actually touch the LCPLL
9505 * register. Callers should take care of disabling all the display engine
9506 * functions, doing the mode unset, fixing interrupts, etc.
9507 */
6ff58d53
PZ
9508static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9509 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9510{
9511 uint32_t val;
9512
9513 assert_can_disable_lcpll(dev_priv);
9514
9515 val = I915_READ(LCPLL_CTL);
9516
9517 if (switch_to_fclk) {
9518 val |= LCPLL_CD_SOURCE_FCLK;
9519 I915_WRITE(LCPLL_CTL, val);
9520
9521 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9522 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9523 DRM_ERROR("Switching to FCLK failed\n");
9524
9525 val = I915_READ(LCPLL_CTL);
9526 }
9527
9528 val |= LCPLL_PLL_DISABLE;
9529 I915_WRITE(LCPLL_CTL, val);
9530 POSTING_READ(LCPLL_CTL);
9531
9532 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9533 DRM_ERROR("LCPLL still locked\n");
9534
9ccd5aeb 9535 val = hsw_read_dcomp(dev_priv);
be256dc7 9536 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9537 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9538 ndelay(100);
9539
9ccd5aeb
PZ
9540 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9541 1))
be256dc7
PZ
9542 DRM_ERROR("D_COMP RCOMP still in progress\n");
9543
9544 if (allow_power_down) {
9545 val = I915_READ(LCPLL_CTL);
9546 val |= LCPLL_POWER_DOWN_ALLOW;
9547 I915_WRITE(LCPLL_CTL, val);
9548 POSTING_READ(LCPLL_CTL);
9549 }
9550}
9551
9552/*
9553 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9554 * source.
9555 */
6ff58d53 9556static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9557{
9558 uint32_t val;
9559
9560 val = I915_READ(LCPLL_CTL);
9561
9562 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9563 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9564 return;
9565
a8a8bd54
PZ
9566 /*
9567 * Make sure we're not on PC8 state before disabling PC8, otherwise
9568 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9569 */
59bad947 9570 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9571
be256dc7
PZ
9572 if (val & LCPLL_POWER_DOWN_ALLOW) {
9573 val &= ~LCPLL_POWER_DOWN_ALLOW;
9574 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9575 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9576 }
9577
9ccd5aeb 9578 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9579 val |= D_COMP_COMP_FORCE;
9580 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9581 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9582
9583 val = I915_READ(LCPLL_CTL);
9584 val &= ~LCPLL_PLL_DISABLE;
9585 I915_WRITE(LCPLL_CTL, val);
9586
9587 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9588 DRM_ERROR("LCPLL not locked yet\n");
9589
9590 if (val & LCPLL_CD_SOURCE_FCLK) {
9591 val = I915_READ(LCPLL_CTL);
9592 val &= ~LCPLL_CD_SOURCE_FCLK;
9593 I915_WRITE(LCPLL_CTL, val);
9594
9595 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9596 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9597 DRM_ERROR("Switching back to LCPLL failed\n");
9598 }
215733fa 9599
59bad947 9600 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9601 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9602}
9603
765dab67
PZ
9604/*
9605 * Package states C8 and deeper are really deep PC states that can only be
9606 * reached when all the devices on the system allow it, so even if the graphics
9607 * device allows PC8+, it doesn't mean the system will actually get to these
9608 * states. Our driver only allows PC8+ when going into runtime PM.
9609 *
9610 * The requirements for PC8+ are that all the outputs are disabled, the power
9611 * well is disabled and most interrupts are disabled, and these are also
9612 * requirements for runtime PM. When these conditions are met, we manually do
9613 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9614 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9615 * hang the machine.
9616 *
9617 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9618 * the state of some registers, so when we come back from PC8+ we need to
9619 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9620 * need to take care of the registers kept by RC6. Notice that this happens even
9621 * if we don't put the device in PCI D3 state (which is what currently happens
9622 * because of the runtime PM support).
9623 *
9624 * For more, read "Display Sequences for Package C8" on the hardware
9625 * documentation.
9626 */
a14cb6fc 9627void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9628{
c67a470b
PZ
9629 struct drm_device *dev = dev_priv->dev;
9630 uint32_t val;
9631
c67a470b
PZ
9632 DRM_DEBUG_KMS("Enabling package C8+\n");
9633
c2699524 9634 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9635 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9636 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9637 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9638 }
9639
9640 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9641 hsw_disable_lcpll(dev_priv, true, true);
9642}
9643
a14cb6fc 9644void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9645{
9646 struct drm_device *dev = dev_priv->dev;
9647 uint32_t val;
9648
c67a470b
PZ
9649 DRM_DEBUG_KMS("Disabling package C8+\n");
9650
9651 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9652 lpt_init_pch_refclk(dev);
9653
c2699524 9654 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9655 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9656 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9657 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9658 }
c67a470b
PZ
9659}
9660
27c329ed 9661static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9662{
a821fc46 9663 struct drm_device *dev = old_state->dev;
1a617b77
ML
9664 struct intel_atomic_state *old_intel_state =
9665 to_intel_atomic_state(old_state);
9666 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9667
27c329ed 9668 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9669}
9670
b432e5cf 9671/* compute the max rate for new configuration */
27c329ed 9672static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9673{
565602d7
ML
9674 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9675 struct drm_i915_private *dev_priv = state->dev->dev_private;
9676 struct drm_crtc *crtc;
9677 struct drm_crtc_state *cstate;
27c329ed 9678 struct intel_crtc_state *crtc_state;
565602d7
ML
9679 unsigned max_pixel_rate = 0, i;
9680 enum pipe pipe;
b432e5cf 9681
565602d7
ML
9682 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9683 sizeof(intel_state->min_pixclk));
27c329ed 9684
565602d7
ML
9685 for_each_crtc_in_state(state, crtc, cstate, i) {
9686 int pixel_rate;
27c329ed 9687
565602d7
ML
9688 crtc_state = to_intel_crtc_state(cstate);
9689 if (!crtc_state->base.enable) {
9690 intel_state->min_pixclk[i] = 0;
b432e5cf 9691 continue;
565602d7 9692 }
b432e5cf 9693
27c329ed 9694 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9695
9696 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9697 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9698 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9699
565602d7 9700 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9701 }
9702
565602d7
ML
9703 if (!intel_state->active_crtcs)
9704 return 0;
9705
9706 for_each_pipe(dev_priv, pipe)
9707 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9708
b432e5cf
VS
9709 return max_pixel_rate;
9710}
9711
9712static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9713{
9714 struct drm_i915_private *dev_priv = dev->dev_private;
9715 uint32_t val, data;
9716 int ret;
9717
9718 if (WARN((I915_READ(LCPLL_CTL) &
9719 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9720 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9721 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9722 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9723 "trying to change cdclk frequency with cdclk not enabled\n"))
9724 return;
9725
9726 mutex_lock(&dev_priv->rps.hw_lock);
9727 ret = sandybridge_pcode_write(dev_priv,
9728 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9729 mutex_unlock(&dev_priv->rps.hw_lock);
9730 if (ret) {
9731 DRM_ERROR("failed to inform pcode about cdclk change\n");
9732 return;
9733 }
9734
9735 val = I915_READ(LCPLL_CTL);
9736 val |= LCPLL_CD_SOURCE_FCLK;
9737 I915_WRITE(LCPLL_CTL, val);
9738
9739 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9740 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9741 DRM_ERROR("Switching to FCLK failed\n");
9742
9743 val = I915_READ(LCPLL_CTL);
9744 val &= ~LCPLL_CLK_FREQ_MASK;
9745
9746 switch (cdclk) {
9747 case 450000:
9748 val |= LCPLL_CLK_FREQ_450;
9749 data = 0;
9750 break;
9751 case 540000:
9752 val |= LCPLL_CLK_FREQ_54O_BDW;
9753 data = 1;
9754 break;
9755 case 337500:
9756 val |= LCPLL_CLK_FREQ_337_5_BDW;
9757 data = 2;
9758 break;
9759 case 675000:
9760 val |= LCPLL_CLK_FREQ_675_BDW;
9761 data = 3;
9762 break;
9763 default:
9764 WARN(1, "invalid cdclk frequency\n");
9765 return;
9766 }
9767
9768 I915_WRITE(LCPLL_CTL, val);
9769
9770 val = I915_READ(LCPLL_CTL);
9771 val &= ~LCPLL_CD_SOURCE_FCLK;
9772 I915_WRITE(LCPLL_CTL, val);
9773
9774 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9775 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9776 DRM_ERROR("Switching back to LCPLL failed\n");
9777
9778 mutex_lock(&dev_priv->rps.hw_lock);
9779 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9780 mutex_unlock(&dev_priv->rps.hw_lock);
9781
9782 intel_update_cdclk(dev);
9783
9784 WARN(cdclk != dev_priv->cdclk_freq,
9785 "cdclk requested %d kHz but got %d kHz\n",
9786 cdclk, dev_priv->cdclk_freq);
9787}
9788
27c329ed 9789static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9790{
27c329ed 9791 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9792 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9793 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9794 int cdclk;
9795
9796 /*
9797 * FIXME should also account for plane ratio
9798 * once 64bpp pixel formats are supported.
9799 */
27c329ed 9800 if (max_pixclk > 540000)
b432e5cf 9801 cdclk = 675000;
27c329ed 9802 else if (max_pixclk > 450000)
b432e5cf 9803 cdclk = 540000;
27c329ed 9804 else if (max_pixclk > 337500)
b432e5cf
VS
9805 cdclk = 450000;
9806 else
9807 cdclk = 337500;
9808
b432e5cf 9809 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9810 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9811 cdclk, dev_priv->max_cdclk_freq);
9812 return -EINVAL;
b432e5cf
VS
9813 }
9814
1a617b77
ML
9815 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9816 if (!intel_state->active_crtcs)
9817 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9818
9819 return 0;
9820}
9821
27c329ed 9822static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9823{
27c329ed 9824 struct drm_device *dev = old_state->dev;
1a617b77
ML
9825 struct intel_atomic_state *old_intel_state =
9826 to_intel_atomic_state(old_state);
9827 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9828
27c329ed 9829 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9830}
9831
190f68c5
ACO
9832static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9833 struct intel_crtc_state *crtc_state)
09b4ddf9 9834{
190f68c5 9835 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9836 return -EINVAL;
716c2e55 9837
c7653199 9838 crtc->lowfreq_avail = false;
644cef34 9839
c8f7a0db 9840 return 0;
79e53945
JB
9841}
9842
3760b59c
S
9843static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9844 enum port port,
9845 struct intel_crtc_state *pipe_config)
9846{
9847 switch (port) {
9848 case PORT_A:
9849 pipe_config->ddi_pll_sel = SKL_DPLL0;
9850 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9851 break;
9852 case PORT_B:
9853 pipe_config->ddi_pll_sel = SKL_DPLL1;
9854 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9855 break;
9856 case PORT_C:
9857 pipe_config->ddi_pll_sel = SKL_DPLL2;
9858 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9859 break;
9860 default:
9861 DRM_ERROR("Incorrect port type\n");
9862 }
9863}
9864
96b7dfb7
S
9865static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9866 enum port port,
5cec258b 9867 struct intel_crtc_state *pipe_config)
96b7dfb7 9868{
3148ade7 9869 u32 temp, dpll_ctl1;
96b7dfb7
S
9870
9871 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9872 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9873
9874 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9875 case SKL_DPLL0:
9876 /*
9877 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9878 * of the shared DPLL framework and thus needs to be read out
9879 * separately
9880 */
9881 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9882 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9883 break;
96b7dfb7
S
9884 case SKL_DPLL1:
9885 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9886 break;
9887 case SKL_DPLL2:
9888 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9889 break;
9890 case SKL_DPLL3:
9891 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9892 break;
96b7dfb7
S
9893 }
9894}
9895
7d2c8175
DL
9896static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9897 enum port port,
5cec258b 9898 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9899{
9900 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9901
9902 switch (pipe_config->ddi_pll_sel) {
9903 case PORT_CLK_SEL_WRPLL1:
9904 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9905 break;
9906 case PORT_CLK_SEL_WRPLL2:
9907 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9908 break;
00490c22
ML
9909 case PORT_CLK_SEL_SPLL:
9910 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9911 break;
7d2c8175
DL
9912 }
9913}
9914
26804afd 9915static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9916 struct intel_crtc_state *pipe_config)
26804afd
DV
9917{
9918 struct drm_device *dev = crtc->base.dev;
9919 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9920 struct intel_shared_dpll *pll;
26804afd
DV
9921 enum port port;
9922 uint32_t tmp;
9923
9924 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9925
9926 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9927
ef11bdb3 9928 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9929 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9930 else if (IS_BROXTON(dev))
9931 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9932 else
9933 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9934
d452c5b6
DV
9935 if (pipe_config->shared_dpll >= 0) {
9936 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9937
9938 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9939 &pipe_config->dpll_hw_state));
9940 }
9941
26804afd
DV
9942 /*
9943 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9944 * DDI E. So just check whether this pipe is wired to DDI E and whether
9945 * the PCH transcoder is on.
9946 */
ca370455
DL
9947 if (INTEL_INFO(dev)->gen < 9 &&
9948 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9949 pipe_config->has_pch_encoder = true;
9950
9951 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9952 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9953 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9954
9955 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9956 }
9957}
9958
0e8ffe1b 9959static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9960 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9961{
9962 struct drm_device *dev = crtc->base.dev;
9963 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9964 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9965 uint32_t tmp;
9966
f458ebbc 9967 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9968 POWER_DOMAIN_PIPE(crtc->pipe)))
9969 return false;
9970
e143a21c 9971 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9972 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9973
eccb140b
DV
9974 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9975 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9976 enum pipe trans_edp_pipe;
9977 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9978 default:
9979 WARN(1, "unknown pipe linked to edp transcoder\n");
9980 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9981 case TRANS_DDI_EDP_INPUT_A_ON:
9982 trans_edp_pipe = PIPE_A;
9983 break;
9984 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9985 trans_edp_pipe = PIPE_B;
9986 break;
9987 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9988 trans_edp_pipe = PIPE_C;
9989 break;
9990 }
9991
9992 if (trans_edp_pipe == crtc->pipe)
9993 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9994 }
9995
f458ebbc 9996 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9997 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9998 return false;
9999
eccb140b 10000 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
10001 if (!(tmp & PIPECONF_ENABLE))
10002 return false;
10003
26804afd 10004 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10005
1bd1bd80
DV
10006 intel_get_pipe_timings(crtc, pipe_config);
10007
a1b2278e
CK
10008 if (INTEL_INFO(dev)->gen >= 9) {
10009 skl_init_scalers(dev, crtc, pipe_config);
10010 }
10011
2fa2fe9a 10012 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
10013
10014 if (INTEL_INFO(dev)->gen >= 9) {
10015 pipe_config->scaler_state.scaler_id = -1;
10016 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10017 }
10018
bd2e244f 10019 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 10020 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10021 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10022 else
1c132b44 10023 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10024 }
88adfff1 10025
e59150dc
JB
10026 if (IS_HASWELL(dev))
10027 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10028 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10029
ebb69c95
CT
10030 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10031 pipe_config->pixel_multiplier =
10032 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10033 } else {
10034 pipe_config->pixel_multiplier = 1;
10035 }
6c49f241 10036
0e8ffe1b
DV
10037 return true;
10038}
10039
55a08b3f
ML
10040static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10041 const struct intel_plane_state *plane_state)
560b85bb
CW
10042{
10043 struct drm_device *dev = crtc->dev;
10044 struct drm_i915_private *dev_priv = dev->dev_private;
10045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10046 uint32_t cntl = 0, size = 0;
560b85bb 10047
55a08b3f
ML
10048 if (plane_state && plane_state->visible) {
10049 unsigned int width = plane_state->base.crtc_w;
10050 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10051 unsigned int stride = roundup_pow_of_two(width) * 4;
10052
10053 switch (stride) {
10054 default:
10055 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10056 width, stride);
10057 stride = 256;
10058 /* fallthrough */
10059 case 256:
10060 case 512:
10061 case 1024:
10062 case 2048:
10063 break;
4b0e333e
CW
10064 }
10065
dc41c154
VS
10066 cntl |= CURSOR_ENABLE |
10067 CURSOR_GAMMA_ENABLE |
10068 CURSOR_FORMAT_ARGB |
10069 CURSOR_STRIDE(stride);
10070
10071 size = (height << 12) | width;
4b0e333e 10072 }
560b85bb 10073
dc41c154
VS
10074 if (intel_crtc->cursor_cntl != 0 &&
10075 (intel_crtc->cursor_base != base ||
10076 intel_crtc->cursor_size != size ||
10077 intel_crtc->cursor_cntl != cntl)) {
10078 /* On these chipsets we can only modify the base/size/stride
10079 * whilst the cursor is disabled.
10080 */
0b87c24e
VS
10081 I915_WRITE(CURCNTR(PIPE_A), 0);
10082 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10083 intel_crtc->cursor_cntl = 0;
4b0e333e 10084 }
560b85bb 10085
99d1f387 10086 if (intel_crtc->cursor_base != base) {
0b87c24e 10087 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10088 intel_crtc->cursor_base = base;
10089 }
4726e0b0 10090
dc41c154
VS
10091 if (intel_crtc->cursor_size != size) {
10092 I915_WRITE(CURSIZE, size);
10093 intel_crtc->cursor_size = size;
4b0e333e 10094 }
560b85bb 10095
4b0e333e 10096 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10097 I915_WRITE(CURCNTR(PIPE_A), cntl);
10098 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10099 intel_crtc->cursor_cntl = cntl;
560b85bb 10100 }
560b85bb
CW
10101}
10102
55a08b3f
ML
10103static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10104 const struct intel_plane_state *plane_state)
65a21cd6
JB
10105{
10106 struct drm_device *dev = crtc->dev;
10107 struct drm_i915_private *dev_priv = dev->dev_private;
10108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10109 int pipe = intel_crtc->pipe;
663f3122 10110 uint32_t cntl = 0;
4b0e333e 10111
55a08b3f 10112 if (plane_state && plane_state->visible) {
4b0e333e 10113 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10114 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10115 case 64:
10116 cntl |= CURSOR_MODE_64_ARGB_AX;
10117 break;
10118 case 128:
10119 cntl |= CURSOR_MODE_128_ARGB_AX;
10120 break;
10121 case 256:
10122 cntl |= CURSOR_MODE_256_ARGB_AX;
10123 break;
10124 default:
55a08b3f 10125 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10126 return;
65a21cd6 10127 }
4b0e333e 10128 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10129
fc6f93bc 10130 if (HAS_DDI(dev))
47bf17a7 10131 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10132
55a08b3f
ML
10133 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10134 cntl |= CURSOR_ROTATE_180;
10135 }
4398ad45 10136
4b0e333e
CW
10137 if (intel_crtc->cursor_cntl != cntl) {
10138 I915_WRITE(CURCNTR(pipe), cntl);
10139 POSTING_READ(CURCNTR(pipe));
10140 intel_crtc->cursor_cntl = cntl;
65a21cd6 10141 }
4b0e333e 10142
65a21cd6 10143 /* and commit changes on next vblank */
5efb3e28
VS
10144 I915_WRITE(CURBASE(pipe), base);
10145 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10146
10147 intel_crtc->cursor_base = base;
65a21cd6
JB
10148}
10149
cda4b7d3 10150/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10151static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10152 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10153{
10154 struct drm_device *dev = crtc->dev;
10155 struct drm_i915_private *dev_priv = dev->dev_private;
10156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10157 int pipe = intel_crtc->pipe;
55a08b3f
ML
10158 u32 base = intel_crtc->cursor_addr;
10159 u32 pos = 0;
cda4b7d3 10160
55a08b3f
ML
10161 if (plane_state) {
10162 int x = plane_state->base.crtc_x;
10163 int y = plane_state->base.crtc_y;
cda4b7d3 10164
55a08b3f
ML
10165 if (x < 0) {
10166 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10167 x = -x;
10168 }
10169 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10170
55a08b3f
ML
10171 if (y < 0) {
10172 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10173 y = -y;
10174 }
10175 pos |= y << CURSOR_Y_SHIFT;
10176
10177 /* ILK+ do this automagically */
10178 if (HAS_GMCH_DISPLAY(dev) &&
10179 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10180 base += (plane_state->base.crtc_h *
10181 plane_state->base.crtc_w - 1) * 4;
10182 }
cda4b7d3 10183 }
cda4b7d3 10184
5efb3e28
VS
10185 I915_WRITE(CURPOS(pipe), pos);
10186
8ac54669 10187 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10188 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10189 else
55a08b3f 10190 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10191}
10192
dc41c154
VS
10193static bool cursor_size_ok(struct drm_device *dev,
10194 uint32_t width, uint32_t height)
10195{
10196 if (width == 0 || height == 0)
10197 return false;
10198
10199 /*
10200 * 845g/865g are special in that they are only limited by
10201 * the width of their cursors, the height is arbitrary up to
10202 * the precision of the register. Everything else requires
10203 * square cursors, limited to a few power-of-two sizes.
10204 */
10205 if (IS_845G(dev) || IS_I865G(dev)) {
10206 if ((width & 63) != 0)
10207 return false;
10208
10209 if (width > (IS_845G(dev) ? 64 : 512))
10210 return false;
10211
10212 if (height > 1023)
10213 return false;
10214 } else {
10215 switch (width | height) {
10216 case 256:
10217 case 128:
10218 if (IS_GEN2(dev))
10219 return false;
10220 case 64:
10221 break;
10222 default:
10223 return false;
10224 }
10225 }
10226
10227 return true;
10228}
10229
79e53945 10230static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10231 u16 *blue, uint32_t start, uint32_t size)
79e53945 10232{
7203425a 10233 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10235
7203425a 10236 for (i = start; i < end; i++) {
79e53945
JB
10237 intel_crtc->lut_r[i] = red[i] >> 8;
10238 intel_crtc->lut_g[i] = green[i] >> 8;
10239 intel_crtc->lut_b[i] = blue[i] >> 8;
10240 }
10241
10242 intel_crtc_load_lut(crtc);
10243}
10244
79e53945
JB
10245/* VESA 640x480x72Hz mode to set on the pipe */
10246static struct drm_display_mode load_detect_mode = {
10247 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10248 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10249};
10250
a8bb6818
DV
10251struct drm_framebuffer *
10252__intel_framebuffer_create(struct drm_device *dev,
10253 struct drm_mode_fb_cmd2 *mode_cmd,
10254 struct drm_i915_gem_object *obj)
d2dff872
CW
10255{
10256 struct intel_framebuffer *intel_fb;
10257 int ret;
10258
10259 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10260 if (!intel_fb)
d2dff872 10261 return ERR_PTR(-ENOMEM);
d2dff872
CW
10262
10263 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10264 if (ret)
10265 goto err;
d2dff872
CW
10266
10267 return &intel_fb->base;
dcb1394e 10268
dd4916c5 10269err:
dd4916c5 10270 kfree(intel_fb);
dd4916c5 10271 return ERR_PTR(ret);
d2dff872
CW
10272}
10273
b5ea642a 10274static struct drm_framebuffer *
a8bb6818
DV
10275intel_framebuffer_create(struct drm_device *dev,
10276 struct drm_mode_fb_cmd2 *mode_cmd,
10277 struct drm_i915_gem_object *obj)
10278{
10279 struct drm_framebuffer *fb;
10280 int ret;
10281
10282 ret = i915_mutex_lock_interruptible(dev);
10283 if (ret)
10284 return ERR_PTR(ret);
10285 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10286 mutex_unlock(&dev->struct_mutex);
10287
10288 return fb;
10289}
10290
d2dff872
CW
10291static u32
10292intel_framebuffer_pitch_for_width(int width, int bpp)
10293{
10294 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10295 return ALIGN(pitch, 64);
10296}
10297
10298static u32
10299intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10300{
10301 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10302 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10303}
10304
10305static struct drm_framebuffer *
10306intel_framebuffer_create_for_mode(struct drm_device *dev,
10307 struct drm_display_mode *mode,
10308 int depth, int bpp)
10309{
dcb1394e 10310 struct drm_framebuffer *fb;
d2dff872 10311 struct drm_i915_gem_object *obj;
0fed39bd 10312 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10313
10314 obj = i915_gem_alloc_object(dev,
10315 intel_framebuffer_size_for_mode(mode, bpp));
10316 if (obj == NULL)
10317 return ERR_PTR(-ENOMEM);
10318
10319 mode_cmd.width = mode->hdisplay;
10320 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10321 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10322 bpp);
5ca0c34a 10323 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10324
dcb1394e
LW
10325 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10326 if (IS_ERR(fb))
10327 drm_gem_object_unreference_unlocked(&obj->base);
10328
10329 return fb;
d2dff872
CW
10330}
10331
10332static struct drm_framebuffer *
10333mode_fits_in_fbdev(struct drm_device *dev,
10334 struct drm_display_mode *mode)
10335{
0695726e 10336#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10337 struct drm_i915_private *dev_priv = dev->dev_private;
10338 struct drm_i915_gem_object *obj;
10339 struct drm_framebuffer *fb;
10340
4c0e5528 10341 if (!dev_priv->fbdev)
d2dff872
CW
10342 return NULL;
10343
4c0e5528 10344 if (!dev_priv->fbdev->fb)
d2dff872
CW
10345 return NULL;
10346
4c0e5528
DV
10347 obj = dev_priv->fbdev->fb->obj;
10348 BUG_ON(!obj);
10349
8bcd4553 10350 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10351 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10352 fb->bits_per_pixel))
d2dff872
CW
10353 return NULL;
10354
01f2c773 10355 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10356 return NULL;
10357
10358 return fb;
4520f53a
DV
10359#else
10360 return NULL;
10361#endif
d2dff872
CW
10362}
10363
d3a40d1b
ACO
10364static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10365 struct drm_crtc *crtc,
10366 struct drm_display_mode *mode,
10367 struct drm_framebuffer *fb,
10368 int x, int y)
10369{
10370 struct drm_plane_state *plane_state;
10371 int hdisplay, vdisplay;
10372 int ret;
10373
10374 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10375 if (IS_ERR(plane_state))
10376 return PTR_ERR(plane_state);
10377
10378 if (mode)
10379 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10380 else
10381 hdisplay = vdisplay = 0;
10382
10383 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10384 if (ret)
10385 return ret;
10386 drm_atomic_set_fb_for_plane(plane_state, fb);
10387 plane_state->crtc_x = 0;
10388 plane_state->crtc_y = 0;
10389 plane_state->crtc_w = hdisplay;
10390 plane_state->crtc_h = vdisplay;
10391 plane_state->src_x = x << 16;
10392 plane_state->src_y = y << 16;
10393 plane_state->src_w = hdisplay << 16;
10394 plane_state->src_h = vdisplay << 16;
10395
10396 return 0;
10397}
10398
d2434ab7 10399bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10400 struct drm_display_mode *mode,
51fd371b
RC
10401 struct intel_load_detect_pipe *old,
10402 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10403{
10404 struct intel_crtc *intel_crtc;
d2434ab7
DV
10405 struct intel_encoder *intel_encoder =
10406 intel_attached_encoder(connector);
79e53945 10407 struct drm_crtc *possible_crtc;
4ef69c7a 10408 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10409 struct drm_crtc *crtc = NULL;
10410 struct drm_device *dev = encoder->dev;
94352cf9 10411 struct drm_framebuffer *fb;
51fd371b 10412 struct drm_mode_config *config = &dev->mode_config;
83a57153 10413 struct drm_atomic_state *state = NULL;
944b0c76 10414 struct drm_connector_state *connector_state;
4be07317 10415 struct intel_crtc_state *crtc_state;
51fd371b 10416 int ret, i = -1;
79e53945 10417
d2dff872 10418 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10419 connector->base.id, connector->name,
8e329a03 10420 encoder->base.id, encoder->name);
d2dff872 10421
51fd371b
RC
10422retry:
10423 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10424 if (ret)
ad3c558f 10425 goto fail;
6e9f798d 10426
79e53945
JB
10427 /*
10428 * Algorithm gets a little messy:
7a5e4805 10429 *
79e53945
JB
10430 * - if the connector already has an assigned crtc, use it (but make
10431 * sure it's on first)
7a5e4805 10432 *
79e53945
JB
10433 * - try to find the first unused crtc that can drive this connector,
10434 * and use that if we find one
79e53945
JB
10435 */
10436
10437 /* See if we already have a CRTC for this connector */
10438 if (encoder->crtc) {
10439 crtc = encoder->crtc;
8261b191 10440
51fd371b 10441 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10442 if (ret)
ad3c558f 10443 goto fail;
4d02e2de 10444 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10445 if (ret)
ad3c558f 10446 goto fail;
7b24056b 10447
24218aac 10448 old->dpms_mode = connector->dpms;
8261b191
CW
10449 old->load_detect_temp = false;
10450
10451 /* Make sure the crtc and connector are running */
24218aac
DV
10452 if (connector->dpms != DRM_MODE_DPMS_ON)
10453 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10454
7173188d 10455 return true;
79e53945
JB
10456 }
10457
10458 /* Find an unused one (if possible) */
70e1e0ec 10459 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10460 i++;
10461 if (!(encoder->possible_crtcs & (1 << i)))
10462 continue;
83d65738 10463 if (possible_crtc->state->enable)
a459249c 10464 continue;
a459249c
VS
10465
10466 crtc = possible_crtc;
10467 break;
79e53945
JB
10468 }
10469
10470 /*
10471 * If we didn't find an unused CRTC, don't use any.
10472 */
10473 if (!crtc) {
7173188d 10474 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10475 goto fail;
79e53945
JB
10476 }
10477
51fd371b
RC
10478 ret = drm_modeset_lock(&crtc->mutex, ctx);
10479 if (ret)
ad3c558f 10480 goto fail;
4d02e2de
DV
10481 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10482 if (ret)
ad3c558f 10483 goto fail;
79e53945
JB
10484
10485 intel_crtc = to_intel_crtc(crtc);
24218aac 10486 old->dpms_mode = connector->dpms;
8261b191 10487 old->load_detect_temp = true;
d2dff872 10488 old->release_fb = NULL;
79e53945 10489
83a57153
ACO
10490 state = drm_atomic_state_alloc(dev);
10491 if (!state)
10492 return false;
10493
10494 state->acquire_ctx = ctx;
10495
944b0c76
ACO
10496 connector_state = drm_atomic_get_connector_state(state, connector);
10497 if (IS_ERR(connector_state)) {
10498 ret = PTR_ERR(connector_state);
10499 goto fail;
10500 }
10501
10502 connector_state->crtc = crtc;
10503 connector_state->best_encoder = &intel_encoder->base;
10504
4be07317
ACO
10505 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10506 if (IS_ERR(crtc_state)) {
10507 ret = PTR_ERR(crtc_state);
10508 goto fail;
10509 }
10510
49d6fa21 10511 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10512
6492711d
CW
10513 if (!mode)
10514 mode = &load_detect_mode;
79e53945 10515
d2dff872
CW
10516 /* We need a framebuffer large enough to accommodate all accesses
10517 * that the plane may generate whilst we perform load detection.
10518 * We can not rely on the fbcon either being present (we get called
10519 * during its initialisation to detect all boot displays, or it may
10520 * not even exist) or that it is large enough to satisfy the
10521 * requested mode.
10522 */
94352cf9
DV
10523 fb = mode_fits_in_fbdev(dev, mode);
10524 if (fb == NULL) {
d2dff872 10525 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10526 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10527 old->release_fb = fb;
d2dff872
CW
10528 } else
10529 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10530 if (IS_ERR(fb)) {
d2dff872 10531 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10532 goto fail;
79e53945 10533 }
79e53945 10534
d3a40d1b
ACO
10535 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10536 if (ret)
10537 goto fail;
10538
8c7b5ccb
ACO
10539 drm_mode_copy(&crtc_state->base.mode, mode);
10540
74c090b1 10541 if (drm_atomic_commit(state)) {
6492711d 10542 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10543 if (old->release_fb)
10544 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10545 goto fail;
79e53945 10546 }
9128b040 10547 crtc->primary->crtc = crtc;
7173188d 10548
79e53945 10549 /* let the connector get through one full cycle before testing */
9d0498a2 10550 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10551 return true;
412b61d8 10552
ad3c558f 10553fail:
e5d958ef
ACO
10554 drm_atomic_state_free(state);
10555 state = NULL;
83a57153 10556
51fd371b
RC
10557 if (ret == -EDEADLK) {
10558 drm_modeset_backoff(ctx);
10559 goto retry;
10560 }
10561
412b61d8 10562 return false;
79e53945
JB
10563}
10564
d2434ab7 10565void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10566 struct intel_load_detect_pipe *old,
10567 struct drm_modeset_acquire_ctx *ctx)
79e53945 10568{
83a57153 10569 struct drm_device *dev = connector->dev;
d2434ab7
DV
10570 struct intel_encoder *intel_encoder =
10571 intel_attached_encoder(connector);
4ef69c7a 10572 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10573 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10575 struct drm_atomic_state *state;
944b0c76 10576 struct drm_connector_state *connector_state;
4be07317 10577 struct intel_crtc_state *crtc_state;
d3a40d1b 10578 int ret;
79e53945 10579
d2dff872 10580 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10581 connector->base.id, connector->name,
8e329a03 10582 encoder->base.id, encoder->name);
d2dff872 10583
8261b191 10584 if (old->load_detect_temp) {
83a57153 10585 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10586 if (!state)
10587 goto fail;
83a57153
ACO
10588
10589 state->acquire_ctx = ctx;
10590
944b0c76
ACO
10591 connector_state = drm_atomic_get_connector_state(state, connector);
10592 if (IS_ERR(connector_state))
10593 goto fail;
10594
4be07317
ACO
10595 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10596 if (IS_ERR(crtc_state))
10597 goto fail;
10598
944b0c76
ACO
10599 connector_state->best_encoder = NULL;
10600 connector_state->crtc = NULL;
10601
49d6fa21 10602 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10603
d3a40d1b
ACO
10604 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10605 0, 0);
10606 if (ret)
10607 goto fail;
10608
74c090b1 10609 ret = drm_atomic_commit(state);
2bfb4627
ACO
10610 if (ret)
10611 goto fail;
d2dff872 10612
36206361
DV
10613 if (old->release_fb) {
10614 drm_framebuffer_unregister_private(old->release_fb);
10615 drm_framebuffer_unreference(old->release_fb);
10616 }
d2dff872 10617
0622a53c 10618 return;
79e53945
JB
10619 }
10620
c751ce4f 10621 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10622 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10623 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10624
10625 return;
10626fail:
10627 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10628 drm_atomic_state_free(state);
79e53945
JB
10629}
10630
da4a1efa 10631static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10632 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10633{
10634 struct drm_i915_private *dev_priv = dev->dev_private;
10635 u32 dpll = pipe_config->dpll_hw_state.dpll;
10636
10637 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10638 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10639 else if (HAS_PCH_SPLIT(dev))
10640 return 120000;
10641 else if (!IS_GEN2(dev))
10642 return 96000;
10643 else
10644 return 48000;
10645}
10646
79e53945 10647/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10648static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10649 struct intel_crtc_state *pipe_config)
79e53945 10650{
f1f644dc 10651 struct drm_device *dev = crtc->base.dev;
79e53945 10652 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10653 int pipe = pipe_config->cpu_transcoder;
293623f7 10654 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10655 u32 fp;
10656 intel_clock_t clock;
dccbea3b 10657 int port_clock;
da4a1efa 10658 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10659
10660 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10661 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10662 else
293623f7 10663 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10664
10665 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10666 if (IS_PINEVIEW(dev)) {
10667 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10668 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10669 } else {
10670 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10671 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10672 }
10673
a6c45cf0 10674 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10675 if (IS_PINEVIEW(dev))
10676 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10677 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10678 else
10679 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10680 DPLL_FPA01_P1_POST_DIV_SHIFT);
10681
10682 switch (dpll & DPLL_MODE_MASK) {
10683 case DPLLB_MODE_DAC_SERIAL:
10684 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10685 5 : 10;
10686 break;
10687 case DPLLB_MODE_LVDS:
10688 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10689 7 : 14;
10690 break;
10691 default:
28c97730 10692 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10693 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10694 return;
79e53945
JB
10695 }
10696
ac58c3f0 10697 if (IS_PINEVIEW(dev))
dccbea3b 10698 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10699 else
dccbea3b 10700 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10701 } else {
0fb58223 10702 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10703 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10704
10705 if (is_lvds) {
10706 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10707 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10708
10709 if (lvds & LVDS_CLKB_POWER_UP)
10710 clock.p2 = 7;
10711 else
10712 clock.p2 = 14;
79e53945
JB
10713 } else {
10714 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10715 clock.p1 = 2;
10716 else {
10717 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10718 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10719 }
10720 if (dpll & PLL_P2_DIVIDE_BY_4)
10721 clock.p2 = 4;
10722 else
10723 clock.p2 = 2;
79e53945 10724 }
da4a1efa 10725
dccbea3b 10726 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10727 }
10728
18442d08
VS
10729 /*
10730 * This value includes pixel_multiplier. We will use
241bfc38 10731 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10732 * encoder's get_config() function.
10733 */
dccbea3b 10734 pipe_config->port_clock = port_clock;
f1f644dc
JB
10735}
10736
6878da05
VS
10737int intel_dotclock_calculate(int link_freq,
10738 const struct intel_link_m_n *m_n)
f1f644dc 10739{
f1f644dc
JB
10740 /*
10741 * The calculation for the data clock is:
1041a02f 10742 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10743 * But we want to avoid losing precison if possible, so:
1041a02f 10744 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10745 *
10746 * and the link clock is simpler:
1041a02f 10747 * link_clock = (m * link_clock) / n
f1f644dc
JB
10748 */
10749
6878da05
VS
10750 if (!m_n->link_n)
10751 return 0;
f1f644dc 10752
6878da05
VS
10753 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10754}
f1f644dc 10755
18442d08 10756static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10757 struct intel_crtc_state *pipe_config)
6878da05
VS
10758{
10759 struct drm_device *dev = crtc->base.dev;
79e53945 10760
18442d08
VS
10761 /* read out port_clock from the DPLL */
10762 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10763
f1f644dc 10764 /*
18442d08 10765 * This value does not include pixel_multiplier.
241bfc38 10766 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10767 * agree once we know their relationship in the encoder's
10768 * get_config() function.
79e53945 10769 */
2d112de7 10770 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10771 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10772 &pipe_config->fdi_m_n);
79e53945
JB
10773}
10774
10775/** Returns the currently programmed mode of the given pipe. */
10776struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10777 struct drm_crtc *crtc)
10778{
548f245b 10779 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10781 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10782 struct drm_display_mode *mode;
3f36b937 10783 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10784 int htot = I915_READ(HTOTAL(cpu_transcoder));
10785 int hsync = I915_READ(HSYNC(cpu_transcoder));
10786 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10787 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10788 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10789
10790 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10791 if (!mode)
10792 return NULL;
10793
3f36b937
TU
10794 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10795 if (!pipe_config) {
10796 kfree(mode);
10797 return NULL;
10798 }
10799
f1f644dc
JB
10800 /*
10801 * Construct a pipe_config sufficient for getting the clock info
10802 * back out of crtc_clock_get.
10803 *
10804 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10805 * to use a real value here instead.
10806 */
3f36b937
TU
10807 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10808 pipe_config->pixel_multiplier = 1;
10809 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10810 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10811 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10812 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10813
10814 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10815 mode->hdisplay = (htot & 0xffff) + 1;
10816 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10817 mode->hsync_start = (hsync & 0xffff) + 1;
10818 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10819 mode->vdisplay = (vtot & 0xffff) + 1;
10820 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10821 mode->vsync_start = (vsync & 0xffff) + 1;
10822 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10823
10824 drm_mode_set_name(mode);
79e53945 10825
3f36b937
TU
10826 kfree(pipe_config);
10827
79e53945
JB
10828 return mode;
10829}
10830
f047e395
CW
10831void intel_mark_busy(struct drm_device *dev)
10832{
c67a470b
PZ
10833 struct drm_i915_private *dev_priv = dev->dev_private;
10834
f62a0076
CW
10835 if (dev_priv->mm.busy)
10836 return;
10837
43694d69 10838 intel_runtime_pm_get(dev_priv);
c67a470b 10839 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10840 if (INTEL_INFO(dev)->gen >= 6)
10841 gen6_rps_busy(dev_priv);
f62a0076 10842 dev_priv->mm.busy = true;
f047e395
CW
10843}
10844
10845void intel_mark_idle(struct drm_device *dev)
652c393a 10846{
c67a470b 10847 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10848
f62a0076
CW
10849 if (!dev_priv->mm.busy)
10850 return;
10851
10852 dev_priv->mm.busy = false;
10853
3d13ef2e 10854 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10855 gen6_rps_idle(dev->dev_private);
bb4cdd53 10856
43694d69 10857 intel_runtime_pm_put(dev_priv);
652c393a
JB
10858}
10859
79e53945
JB
10860static void intel_crtc_destroy(struct drm_crtc *crtc)
10861{
10862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10863 struct drm_device *dev = crtc->dev;
10864 struct intel_unpin_work *work;
67e77c5a 10865
5e2d7afc 10866 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10867 work = intel_crtc->unpin_work;
10868 intel_crtc->unpin_work = NULL;
5e2d7afc 10869 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10870
10871 if (work) {
10872 cancel_work_sync(&work->work);
10873 kfree(work);
10874 }
79e53945
JB
10875
10876 drm_crtc_cleanup(crtc);
67e77c5a 10877
79e53945
JB
10878 kfree(intel_crtc);
10879}
10880
6b95a207
KH
10881static void intel_unpin_work_fn(struct work_struct *__work)
10882{
10883 struct intel_unpin_work *work =
10884 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10885 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10886 struct drm_device *dev = crtc->base.dev;
10887 struct drm_plane *primary = crtc->base.primary;
6b95a207 10888
b4a98e57 10889 mutex_lock(&dev->struct_mutex);
a9ff8714 10890 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10891 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10892
f06cc1b9 10893 if (work->flip_queued_req)
146d84f0 10894 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10895 mutex_unlock(&dev->struct_mutex);
10896
a9ff8714 10897 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10898 intel_fbc_post_update(crtc);
89ed88ba 10899 drm_framebuffer_unreference(work->old_fb);
f99d7069 10900
a9ff8714
VS
10901 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10902 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10903
6b95a207
KH
10904 kfree(work);
10905}
10906
1afe3e9d 10907static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10908 struct drm_crtc *crtc)
6b95a207 10909{
6b95a207
KH
10910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10911 struct intel_unpin_work *work;
6b95a207
KH
10912 unsigned long flags;
10913
10914 /* Ignore early vblank irqs */
10915 if (intel_crtc == NULL)
10916 return;
10917
f326038a
DV
10918 /*
10919 * This is called both by irq handlers and the reset code (to complete
10920 * lost pageflips) so needs the full irqsave spinlocks.
10921 */
6b95a207
KH
10922 spin_lock_irqsave(&dev->event_lock, flags);
10923 work = intel_crtc->unpin_work;
e7d841ca
CW
10924
10925 /* Ensure we don't miss a work->pending update ... */
10926 smp_rmb();
10927
10928 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10929 spin_unlock_irqrestore(&dev->event_lock, flags);
10930 return;
10931 }
10932
d6bbafa1 10933 page_flip_completed(intel_crtc);
0af7e4df 10934
6b95a207 10935 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10936}
10937
1afe3e9d
JB
10938void intel_finish_page_flip(struct drm_device *dev, int pipe)
10939{
fbee40df 10940 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10941 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10942
49b14a5c 10943 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10944}
10945
10946void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10947{
fbee40df 10948 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10949 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10950
49b14a5c 10951 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10952}
10953
75f7f3ec
VS
10954/* Is 'a' after or equal to 'b'? */
10955static bool g4x_flip_count_after_eq(u32 a, u32 b)
10956{
10957 return !((a - b) & 0x80000000);
10958}
10959
10960static bool page_flip_finished(struct intel_crtc *crtc)
10961{
10962 struct drm_device *dev = crtc->base.dev;
10963 struct drm_i915_private *dev_priv = dev->dev_private;
10964
bdfa7542
VS
10965 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10966 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10967 return true;
10968
75f7f3ec
VS
10969 /*
10970 * The relevant registers doen't exist on pre-ctg.
10971 * As the flip done interrupt doesn't trigger for mmio
10972 * flips on gmch platforms, a flip count check isn't
10973 * really needed there. But since ctg has the registers,
10974 * include it in the check anyway.
10975 */
10976 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10977 return true;
10978
10979 /*
10980 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10981 * used the same base address. In that case the mmio flip might
10982 * have completed, but the CS hasn't even executed the flip yet.
10983 *
10984 * A flip count check isn't enough as the CS might have updated
10985 * the base address just after start of vblank, but before we
10986 * managed to process the interrupt. This means we'd complete the
10987 * CS flip too soon.
10988 *
10989 * Combining both checks should get us a good enough result. It may
10990 * still happen that the CS flip has been executed, but has not
10991 * yet actually completed. But in case the base address is the same
10992 * anyway, we don't really care.
10993 */
10994 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10995 crtc->unpin_work->gtt_offset &&
fd8f507c 10996 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10997 crtc->unpin_work->flip_count);
10998}
10999
6b95a207
KH
11000void intel_prepare_page_flip(struct drm_device *dev, int plane)
11001{
fbee40df 11002 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11003 struct intel_crtc *intel_crtc =
11004 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11005 unsigned long flags;
11006
f326038a
DV
11007
11008 /*
11009 * This is called both by irq handlers and the reset code (to complete
11010 * lost pageflips) so needs the full irqsave spinlocks.
11011 *
11012 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11013 * generate a page-flip completion irq, i.e. every modeset
11014 * is also accompanied by a spurious intel_prepare_page_flip().
11015 */
6b95a207 11016 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11017 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11018 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11019 spin_unlock_irqrestore(&dev->event_lock, flags);
11020}
11021
6042639c 11022static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11023{
11024 /* Ensure that the work item is consistent when activating it ... */
11025 smp_wmb();
6042639c 11026 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11027 /* and that it is marked active as soon as the irq could fire. */
11028 smp_wmb();
11029}
11030
8c9f3aaf
JB
11031static int intel_gen2_queue_flip(struct drm_device *dev,
11032 struct drm_crtc *crtc,
11033 struct drm_framebuffer *fb,
ed8d1975 11034 struct drm_i915_gem_object *obj,
6258fbe2 11035 struct drm_i915_gem_request *req,
ed8d1975 11036 uint32_t flags)
8c9f3aaf 11037{
6258fbe2 11038 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11040 u32 flip_mask;
11041 int ret;
11042
5fb9de1a 11043 ret = intel_ring_begin(req, 6);
8c9f3aaf 11044 if (ret)
4fa62c89 11045 return ret;
8c9f3aaf
JB
11046
11047 /* Can't queue multiple flips, so wait for the previous
11048 * one to finish before executing the next.
11049 */
11050 if (intel_crtc->plane)
11051 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11052 else
11053 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11054 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11055 intel_ring_emit(ring, MI_NOOP);
11056 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11057 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11058 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11059 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11060 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11061
6042639c 11062 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11063 return 0;
8c9f3aaf
JB
11064}
11065
11066static int intel_gen3_queue_flip(struct drm_device *dev,
11067 struct drm_crtc *crtc,
11068 struct drm_framebuffer *fb,
ed8d1975 11069 struct drm_i915_gem_object *obj,
6258fbe2 11070 struct drm_i915_gem_request *req,
ed8d1975 11071 uint32_t flags)
8c9f3aaf 11072{
6258fbe2 11073 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11075 u32 flip_mask;
11076 int ret;
11077
5fb9de1a 11078 ret = intel_ring_begin(req, 6);
8c9f3aaf 11079 if (ret)
4fa62c89 11080 return ret;
8c9f3aaf
JB
11081
11082 if (intel_crtc->plane)
11083 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11084 else
11085 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11086 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11087 intel_ring_emit(ring, MI_NOOP);
11088 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11089 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11090 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11091 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11092 intel_ring_emit(ring, MI_NOOP);
11093
6042639c 11094 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11095 return 0;
8c9f3aaf
JB
11096}
11097
11098static int intel_gen4_queue_flip(struct drm_device *dev,
11099 struct drm_crtc *crtc,
11100 struct drm_framebuffer *fb,
ed8d1975 11101 struct drm_i915_gem_object *obj,
6258fbe2 11102 struct drm_i915_gem_request *req,
ed8d1975 11103 uint32_t flags)
8c9f3aaf 11104{
6258fbe2 11105 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11106 struct drm_i915_private *dev_priv = dev->dev_private;
11107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11108 uint32_t pf, pipesrc;
11109 int ret;
11110
5fb9de1a 11111 ret = intel_ring_begin(req, 4);
8c9f3aaf 11112 if (ret)
4fa62c89 11113 return ret;
8c9f3aaf
JB
11114
11115 /* i965+ uses the linear or tiled offsets from the
11116 * Display Registers (which do not change across a page-flip)
11117 * so we need only reprogram the base address.
11118 */
6d90c952
DV
11119 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11120 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11121 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11122 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11123 obj->tiling_mode);
8c9f3aaf
JB
11124
11125 /* XXX Enabling the panel-fitter across page-flip is so far
11126 * untested on non-native modes, so ignore it for now.
11127 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11128 */
11129 pf = 0;
11130 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11131 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11132
6042639c 11133 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11134 return 0;
8c9f3aaf
JB
11135}
11136
11137static int intel_gen6_queue_flip(struct drm_device *dev,
11138 struct drm_crtc *crtc,
11139 struct drm_framebuffer *fb,
ed8d1975 11140 struct drm_i915_gem_object *obj,
6258fbe2 11141 struct drm_i915_gem_request *req,
ed8d1975 11142 uint32_t flags)
8c9f3aaf 11143{
6258fbe2 11144 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11145 struct drm_i915_private *dev_priv = dev->dev_private;
11146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11147 uint32_t pf, pipesrc;
11148 int ret;
11149
5fb9de1a 11150 ret = intel_ring_begin(req, 4);
8c9f3aaf 11151 if (ret)
4fa62c89 11152 return ret;
8c9f3aaf 11153
6d90c952
DV
11154 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11155 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11156 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11157 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11158
dc257cf1
DV
11159 /* Contrary to the suggestions in the documentation,
11160 * "Enable Panel Fitter" does not seem to be required when page
11161 * flipping with a non-native mode, and worse causes a normal
11162 * modeset to fail.
11163 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11164 */
11165 pf = 0;
8c9f3aaf 11166 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11167 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11168
6042639c 11169 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11170 return 0;
8c9f3aaf
JB
11171}
11172
7c9017e5
JB
11173static int intel_gen7_queue_flip(struct drm_device *dev,
11174 struct drm_crtc *crtc,
11175 struct drm_framebuffer *fb,
ed8d1975 11176 struct drm_i915_gem_object *obj,
6258fbe2 11177 struct drm_i915_gem_request *req,
ed8d1975 11178 uint32_t flags)
7c9017e5 11179{
6258fbe2 11180 struct intel_engine_cs *ring = req->ring;
7c9017e5 11181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11182 uint32_t plane_bit = 0;
ffe74d75
CW
11183 int len, ret;
11184
eba905b2 11185 switch (intel_crtc->plane) {
cb05d8de
DV
11186 case PLANE_A:
11187 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11188 break;
11189 case PLANE_B:
11190 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11191 break;
11192 case PLANE_C:
11193 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11194 break;
11195 default:
11196 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11197 return -ENODEV;
cb05d8de
DV
11198 }
11199
ffe74d75 11200 len = 4;
f476828a 11201 if (ring->id == RCS) {
ffe74d75 11202 len += 6;
f476828a
DL
11203 /*
11204 * On Gen 8, SRM is now taking an extra dword to accommodate
11205 * 48bits addresses, and we need a NOOP for the batch size to
11206 * stay even.
11207 */
11208 if (IS_GEN8(dev))
11209 len += 2;
11210 }
ffe74d75 11211
f66fab8e
VS
11212 /*
11213 * BSpec MI_DISPLAY_FLIP for IVB:
11214 * "The full packet must be contained within the same cache line."
11215 *
11216 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11217 * cacheline, if we ever start emitting more commands before
11218 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11219 * then do the cacheline alignment, and finally emit the
11220 * MI_DISPLAY_FLIP.
11221 */
bba09b12 11222 ret = intel_ring_cacheline_align(req);
f66fab8e 11223 if (ret)
4fa62c89 11224 return ret;
f66fab8e 11225
5fb9de1a 11226 ret = intel_ring_begin(req, len);
7c9017e5 11227 if (ret)
4fa62c89 11228 return ret;
7c9017e5 11229
ffe74d75
CW
11230 /* Unmask the flip-done completion message. Note that the bspec says that
11231 * we should do this for both the BCS and RCS, and that we must not unmask
11232 * more than one flip event at any time (or ensure that one flip message
11233 * can be sent by waiting for flip-done prior to queueing new flips).
11234 * Experimentation says that BCS works despite DERRMR masking all
11235 * flip-done completion events and that unmasking all planes at once
11236 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11237 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11238 */
11239 if (ring->id == RCS) {
11240 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11241 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11242 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11243 DERRMR_PIPEB_PRI_FLIP_DONE |
11244 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11245 if (IS_GEN8(dev))
f1afe24f 11246 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11247 MI_SRM_LRM_GLOBAL_GTT);
11248 else
f1afe24f 11249 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11250 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11251 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11252 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11253 if (IS_GEN8(dev)) {
11254 intel_ring_emit(ring, 0);
11255 intel_ring_emit(ring, MI_NOOP);
11256 }
ffe74d75
CW
11257 }
11258
cb05d8de 11259 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11260 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11261 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11262 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11263
6042639c 11264 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11265 return 0;
7c9017e5
JB
11266}
11267
84c33a64
SG
11268static bool use_mmio_flip(struct intel_engine_cs *ring,
11269 struct drm_i915_gem_object *obj)
11270{
11271 /*
11272 * This is not being used for older platforms, because
11273 * non-availability of flip done interrupt forces us to use
11274 * CS flips. Older platforms derive flip done using some clever
11275 * tricks involving the flip_pending status bits and vblank irqs.
11276 * So using MMIO flips there would disrupt this mechanism.
11277 */
11278
8e09bf83
CW
11279 if (ring == NULL)
11280 return true;
11281
84c33a64
SG
11282 if (INTEL_INFO(ring->dev)->gen < 5)
11283 return false;
11284
11285 if (i915.use_mmio_flip < 0)
11286 return false;
11287 else if (i915.use_mmio_flip > 0)
11288 return true;
14bf993e
OM
11289 else if (i915.enable_execlists)
11290 return true;
fd8e058a
AG
11291 else if (obj->base.dma_buf &&
11292 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11293 false))
11294 return true;
84c33a64 11295 else
b4716185 11296 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11297}
11298
6042639c 11299static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11300 unsigned int rotation,
6042639c 11301 struct intel_unpin_work *work)
ff944564
DL
11302{
11303 struct drm_device *dev = intel_crtc->base.dev;
11304 struct drm_i915_private *dev_priv = dev->dev_private;
11305 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11306 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11307 u32 ctl, stride, tile_height;
ff944564
DL
11308
11309 ctl = I915_READ(PLANE_CTL(pipe, 0));
11310 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11311 switch (fb->modifier[0]) {
11312 case DRM_FORMAT_MOD_NONE:
11313 break;
11314 case I915_FORMAT_MOD_X_TILED:
ff944564 11315 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11316 break;
11317 case I915_FORMAT_MOD_Y_TILED:
11318 ctl |= PLANE_CTL_TILED_Y;
11319 break;
11320 case I915_FORMAT_MOD_Yf_TILED:
11321 ctl |= PLANE_CTL_TILED_YF;
11322 break;
11323 default:
11324 MISSING_CASE(fb->modifier[0]);
11325 }
ff944564
DL
11326
11327 /*
11328 * The stride is either expressed as a multiple of 64 bytes chunks for
11329 * linear buffers or in number of tiles for tiled buffers.
11330 */
86efe24a
TU
11331 if (intel_rotation_90_or_270(rotation)) {
11332 /* stride = Surface height in tiles */
832be82f 11333 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11334 stride = DIV_ROUND_UP(fb->height, tile_height);
11335 } else {
11336 stride = fb->pitches[0] /
7b49f948
VS
11337 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11338 fb->pixel_format);
86efe24a 11339 }
ff944564
DL
11340
11341 /*
11342 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11343 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11344 */
11345 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11346 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11347
6042639c 11348 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11349 POSTING_READ(PLANE_SURF(pipe, 0));
11350}
11351
6042639c
CW
11352static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11353 struct intel_unpin_work *work)
84c33a64
SG
11354{
11355 struct drm_device *dev = intel_crtc->base.dev;
11356 struct drm_i915_private *dev_priv = dev->dev_private;
11357 struct intel_framebuffer *intel_fb =
11358 to_intel_framebuffer(intel_crtc->base.primary->fb);
11359 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11360 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11361 u32 dspcntr;
84c33a64 11362
84c33a64
SG
11363 dspcntr = I915_READ(reg);
11364
c5d97472
DL
11365 if (obj->tiling_mode != I915_TILING_NONE)
11366 dspcntr |= DISPPLANE_TILED;
11367 else
11368 dspcntr &= ~DISPPLANE_TILED;
11369
84c33a64
SG
11370 I915_WRITE(reg, dspcntr);
11371
6042639c 11372 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11373 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11374}
11375
11376/*
11377 * XXX: This is the temporary way to update the plane registers until we get
11378 * around to using the usual plane update functions for MMIO flips
11379 */
6042639c 11380static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11381{
6042639c
CW
11382 struct intel_crtc *crtc = mmio_flip->crtc;
11383 struct intel_unpin_work *work;
11384
11385 spin_lock_irq(&crtc->base.dev->event_lock);
11386 work = crtc->unpin_work;
11387 spin_unlock_irq(&crtc->base.dev->event_lock);
11388 if (work == NULL)
11389 return;
ff944564 11390
6042639c 11391 intel_mark_page_flip_active(work);
ff944564 11392
6042639c 11393 intel_pipe_update_start(crtc);
ff944564 11394
6042639c 11395 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11396 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11397 else
11398 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11399 ilk_do_mmio_flip(crtc, work);
ff944564 11400
6042639c 11401 intel_pipe_update_end(crtc);
84c33a64
SG
11402}
11403
9362c7c5 11404static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11405{
b2cfe0ab
CW
11406 struct intel_mmio_flip *mmio_flip =
11407 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11408 struct intel_framebuffer *intel_fb =
11409 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11410 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11411
6042639c 11412 if (mmio_flip->req) {
eed29a5b 11413 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11414 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11415 false, NULL,
11416 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11417 i915_gem_request_unreference__unlocked(mmio_flip->req);
11418 }
84c33a64 11419
fd8e058a
AG
11420 /* For framebuffer backed by dmabuf, wait for fence */
11421 if (obj->base.dma_buf)
11422 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11423 false, false,
11424 MAX_SCHEDULE_TIMEOUT) < 0);
11425
6042639c 11426 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11427 kfree(mmio_flip);
84c33a64
SG
11428}
11429
11430static int intel_queue_mmio_flip(struct drm_device *dev,
11431 struct drm_crtc *crtc,
86efe24a 11432 struct drm_i915_gem_object *obj)
84c33a64 11433{
b2cfe0ab
CW
11434 struct intel_mmio_flip *mmio_flip;
11435
11436 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11437 if (mmio_flip == NULL)
11438 return -ENOMEM;
84c33a64 11439
bcafc4e3 11440 mmio_flip->i915 = to_i915(dev);
eed29a5b 11441 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11442 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11443 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11444
b2cfe0ab
CW
11445 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11446 schedule_work(&mmio_flip->work);
84c33a64 11447
84c33a64
SG
11448 return 0;
11449}
11450
8c9f3aaf
JB
11451static int intel_default_queue_flip(struct drm_device *dev,
11452 struct drm_crtc *crtc,
11453 struct drm_framebuffer *fb,
ed8d1975 11454 struct drm_i915_gem_object *obj,
6258fbe2 11455 struct drm_i915_gem_request *req,
ed8d1975 11456 uint32_t flags)
8c9f3aaf
JB
11457{
11458 return -ENODEV;
11459}
11460
d6bbafa1
CW
11461static bool __intel_pageflip_stall_check(struct drm_device *dev,
11462 struct drm_crtc *crtc)
11463{
11464 struct drm_i915_private *dev_priv = dev->dev_private;
11465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11466 struct intel_unpin_work *work = intel_crtc->unpin_work;
11467 u32 addr;
11468
11469 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11470 return true;
11471
908565c2
CW
11472 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11473 return false;
11474
d6bbafa1
CW
11475 if (!work->enable_stall_check)
11476 return false;
11477
11478 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11479 if (work->flip_queued_req &&
11480 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11481 return false;
11482
1e3feefd 11483 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11484 }
11485
1e3feefd 11486 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11487 return false;
11488
11489 /* Potential stall - if we see that the flip has happened,
11490 * assume a missed interrupt. */
11491 if (INTEL_INFO(dev)->gen >= 4)
11492 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11493 else
11494 addr = I915_READ(DSPADDR(intel_crtc->plane));
11495
11496 /* There is a potential issue here with a false positive after a flip
11497 * to the same address. We could address this by checking for a
11498 * non-incrementing frame counter.
11499 */
11500 return addr == work->gtt_offset;
11501}
11502
11503void intel_check_page_flip(struct drm_device *dev, int pipe)
11504{
11505 struct drm_i915_private *dev_priv = dev->dev_private;
11506 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11508 struct intel_unpin_work *work;
f326038a 11509
6c51d46f 11510 WARN_ON(!in_interrupt());
d6bbafa1
CW
11511
11512 if (crtc == NULL)
11513 return;
11514
f326038a 11515 spin_lock(&dev->event_lock);
6ad790c0
CW
11516 work = intel_crtc->unpin_work;
11517 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11518 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11519 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11520 page_flip_completed(intel_crtc);
6ad790c0 11521 work = NULL;
d6bbafa1 11522 }
6ad790c0
CW
11523 if (work != NULL &&
11524 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11525 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11526 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11527}
11528
6b95a207
KH
11529static int intel_crtc_page_flip(struct drm_crtc *crtc,
11530 struct drm_framebuffer *fb,
ed8d1975
KP
11531 struct drm_pending_vblank_event *event,
11532 uint32_t page_flip_flags)
6b95a207
KH
11533{
11534 struct drm_device *dev = crtc->dev;
11535 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11536 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11537 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11539 struct drm_plane *primary = crtc->primary;
a071fa00 11540 enum pipe pipe = intel_crtc->pipe;
6b95a207 11541 struct intel_unpin_work *work;
a4872ba6 11542 struct intel_engine_cs *ring;
cf5d8a46 11543 bool mmio_flip;
91af127f 11544 struct drm_i915_gem_request *request = NULL;
52e68630 11545 int ret;
6b95a207 11546
2ff8fde1
MR
11547 /*
11548 * drm_mode_page_flip_ioctl() should already catch this, but double
11549 * check to be safe. In the future we may enable pageflipping from
11550 * a disabled primary plane.
11551 */
11552 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11553 return -EBUSY;
11554
e6a595d2 11555 /* Can't change pixel format via MI display flips. */
f4510a27 11556 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11557 return -EINVAL;
11558
11559 /*
11560 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11561 * Note that pitch changes could also affect these register.
11562 */
11563 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11564 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11565 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11566 return -EINVAL;
11567
f900db47
CW
11568 if (i915_terminally_wedged(&dev_priv->gpu_error))
11569 goto out_hang;
11570
b14c5679 11571 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11572 if (work == NULL)
11573 return -ENOMEM;
11574
6b95a207 11575 work->event = event;
b4a98e57 11576 work->crtc = crtc;
ab8d6675 11577 work->old_fb = old_fb;
6b95a207
KH
11578 INIT_WORK(&work->work, intel_unpin_work_fn);
11579
87b6b101 11580 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11581 if (ret)
11582 goto free_work;
11583
6b95a207 11584 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11585 spin_lock_irq(&dev->event_lock);
6b95a207 11586 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11587 /* Before declaring the flip queue wedged, check if
11588 * the hardware completed the operation behind our backs.
11589 */
11590 if (__intel_pageflip_stall_check(dev, crtc)) {
11591 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11592 page_flip_completed(intel_crtc);
11593 } else {
11594 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11595 spin_unlock_irq(&dev->event_lock);
468f0b44 11596
d6bbafa1
CW
11597 drm_crtc_vblank_put(crtc);
11598 kfree(work);
11599 return -EBUSY;
11600 }
6b95a207
KH
11601 }
11602 intel_crtc->unpin_work = work;
5e2d7afc 11603 spin_unlock_irq(&dev->event_lock);
6b95a207 11604
b4a98e57
CW
11605 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11606 flush_workqueue(dev_priv->wq);
11607
75dfca80 11608 /* Reference the objects for the scheduled work. */
ab8d6675 11609 drm_framebuffer_reference(work->old_fb);
05394f39 11610 drm_gem_object_reference(&obj->base);
6b95a207 11611
f4510a27 11612 crtc->primary->fb = fb;
afd65eb4 11613 update_state_fb(crtc->primary);
e8216e50 11614 intel_fbc_pre_update(intel_crtc);
1ed1f968 11615
e1f99ce6 11616 work->pending_flip_obj = obj;
e1f99ce6 11617
89ed88ba
CW
11618 ret = i915_mutex_lock_interruptible(dev);
11619 if (ret)
11620 goto cleanup;
11621
b4a98e57 11622 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11623 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11624
75f7f3ec 11625 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11626 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11627
666a4537 11628 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11629 ring = &dev_priv->ring[BCS];
ab8d6675 11630 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11631 /* vlv: DISPLAY_FLIP fails to change tiling */
11632 ring = NULL;
48bf5b2d 11633 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11634 ring = &dev_priv->ring[BCS];
4fa62c89 11635 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11636 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11637 if (ring == NULL || ring->id != RCS)
11638 ring = &dev_priv->ring[BCS];
11639 } else {
11640 ring = &dev_priv->ring[RCS];
11641 }
11642
cf5d8a46
CW
11643 mmio_flip = use_mmio_flip(ring, obj);
11644
11645 /* When using CS flips, we want to emit semaphores between rings.
11646 * However, when using mmio flips we will create a task to do the
11647 * synchronisation, so all we want here is to pin the framebuffer
11648 * into the display plane and skip any waits.
11649 */
7580d774
ML
11650 if (!mmio_flip) {
11651 ret = i915_gem_object_sync(obj, ring, &request);
11652 if (ret)
11653 goto cleanup_pending;
11654 }
11655
82bc3b2d 11656 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11657 crtc->primary->state);
8c9f3aaf
JB
11658 if (ret)
11659 goto cleanup_pending;
6b95a207 11660
dedf278c
TU
11661 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11662 obj, 0);
11663 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11664
cf5d8a46 11665 if (mmio_flip) {
86efe24a 11666 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11667 if (ret)
11668 goto cleanup_unpin;
11669
f06cc1b9
JH
11670 i915_gem_request_assign(&work->flip_queued_req,
11671 obj->last_write_req);
d6bbafa1 11672 } else {
6258fbe2 11673 if (!request) {
26827088
DG
11674 request = i915_gem_request_alloc(ring, NULL);
11675 if (IS_ERR(request)) {
11676 ret = PTR_ERR(request);
6258fbe2 11677 goto cleanup_unpin;
26827088 11678 }
6258fbe2
JH
11679 }
11680
11681 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11682 page_flip_flags);
11683 if (ret)
11684 goto cleanup_unpin;
11685
6258fbe2 11686 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11687 }
11688
91af127f 11689 if (request)
75289874 11690 i915_add_request_no_flush(request);
91af127f 11691
1e3feefd 11692 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11693 work->enable_stall_check = true;
4fa62c89 11694
ab8d6675 11695 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11696 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11697 mutex_unlock(&dev->struct_mutex);
a071fa00 11698
a9ff8714
VS
11699 intel_frontbuffer_flip_prepare(dev,
11700 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11701
e5510fac
JB
11702 trace_i915_flip_request(intel_crtc->plane, obj);
11703
6b95a207 11704 return 0;
96b099fd 11705
4fa62c89 11706cleanup_unpin:
82bc3b2d 11707 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11708cleanup_pending:
0aa498d5 11709 if (!IS_ERR_OR_NULL(request))
91af127f 11710 i915_gem_request_cancel(request);
b4a98e57 11711 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11712 mutex_unlock(&dev->struct_mutex);
11713cleanup:
f4510a27 11714 crtc->primary->fb = old_fb;
afd65eb4 11715 update_state_fb(crtc->primary);
89ed88ba
CW
11716
11717 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11718 drm_framebuffer_unreference(work->old_fb);
96b099fd 11719
5e2d7afc 11720 spin_lock_irq(&dev->event_lock);
96b099fd 11721 intel_crtc->unpin_work = NULL;
5e2d7afc 11722 spin_unlock_irq(&dev->event_lock);
96b099fd 11723
87b6b101 11724 drm_crtc_vblank_put(crtc);
7317c75e 11725free_work:
96b099fd
CW
11726 kfree(work);
11727
f900db47 11728 if (ret == -EIO) {
02e0efb5
ML
11729 struct drm_atomic_state *state;
11730 struct drm_plane_state *plane_state;
11731
f900db47 11732out_hang:
02e0efb5
ML
11733 state = drm_atomic_state_alloc(dev);
11734 if (!state)
11735 return -ENOMEM;
11736 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11737
11738retry:
11739 plane_state = drm_atomic_get_plane_state(state, primary);
11740 ret = PTR_ERR_OR_ZERO(plane_state);
11741 if (!ret) {
11742 drm_atomic_set_fb_for_plane(plane_state, fb);
11743
11744 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11745 if (!ret)
11746 ret = drm_atomic_commit(state);
11747 }
11748
11749 if (ret == -EDEADLK) {
11750 drm_modeset_backoff(state->acquire_ctx);
11751 drm_atomic_state_clear(state);
11752 goto retry;
11753 }
11754
11755 if (ret)
11756 drm_atomic_state_free(state);
11757
f0d3dad3 11758 if (ret == 0 && event) {
5e2d7afc 11759 spin_lock_irq(&dev->event_lock);
a071fa00 11760 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11761 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11762 }
f900db47 11763 }
96b099fd 11764 return ret;
6b95a207
KH
11765}
11766
da20eabd
ML
11767
11768/**
11769 * intel_wm_need_update - Check whether watermarks need updating
11770 * @plane: drm plane
11771 * @state: new plane state
11772 *
11773 * Check current plane state versus the new one to determine whether
11774 * watermarks need to be recalculated.
11775 *
11776 * Returns true or false.
11777 */
11778static bool intel_wm_need_update(struct drm_plane *plane,
11779 struct drm_plane_state *state)
11780{
d21fbe87
MR
11781 struct intel_plane_state *new = to_intel_plane_state(state);
11782 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11783
11784 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11785 if (new->visible != cur->visible)
11786 return true;
11787
11788 if (!cur->base.fb || !new->base.fb)
11789 return false;
11790
11791 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11792 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11793 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11794 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11795 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11796 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11797 return true;
7809e5ae 11798
2791a16c 11799 return false;
7809e5ae
MR
11800}
11801
d21fbe87
MR
11802static bool needs_scaling(struct intel_plane_state *state)
11803{
11804 int src_w = drm_rect_width(&state->src) >> 16;
11805 int src_h = drm_rect_height(&state->src) >> 16;
11806 int dst_w = drm_rect_width(&state->dst);
11807 int dst_h = drm_rect_height(&state->dst);
11808
11809 return (src_w != dst_w || src_h != dst_h);
11810}
11811
da20eabd
ML
11812int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11813 struct drm_plane_state *plane_state)
11814{
ab1d3a0e 11815 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11816 struct drm_crtc *crtc = crtc_state->crtc;
11817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11818 struct drm_plane *plane = plane_state->plane;
11819 struct drm_device *dev = crtc->dev;
da20eabd
ML
11820 struct intel_plane_state *old_plane_state =
11821 to_intel_plane_state(plane->state);
11822 int idx = intel_crtc->base.base.id, ret;
11823 int i = drm_plane_index(plane);
11824 bool mode_changed = needs_modeset(crtc_state);
11825 bool was_crtc_enabled = crtc->state->active;
11826 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11827 bool turn_off, turn_on, visible, was_visible;
11828 struct drm_framebuffer *fb = plane_state->fb;
11829
11830 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11831 plane->type != DRM_PLANE_TYPE_CURSOR) {
11832 ret = skl_update_scaler_plane(
11833 to_intel_crtc_state(crtc_state),
11834 to_intel_plane_state(plane_state));
11835 if (ret)
11836 return ret;
11837 }
11838
da20eabd
ML
11839 was_visible = old_plane_state->visible;
11840 visible = to_intel_plane_state(plane_state)->visible;
11841
11842 if (!was_crtc_enabled && WARN_ON(was_visible))
11843 was_visible = false;
11844
35c08f43
ML
11845 /*
11846 * Visibility is calculated as if the crtc was on, but
11847 * after scaler setup everything depends on it being off
11848 * when the crtc isn't active.
11849 */
11850 if (!is_crtc_enabled)
11851 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11852
11853 if (!was_visible && !visible)
11854 return 0;
11855
11856 turn_off = was_visible && (!visible || mode_changed);
11857 turn_on = visible && (!was_visible || mode_changed);
11858
11859 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11860 plane->base.id, fb ? fb->base.id : -1);
11861
11862 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11863 plane->base.id, was_visible, visible,
11864 turn_off, turn_on, mode_changed);
11865
92826fcd
ML
11866 if (turn_on || turn_off) {
11867 pipe_config->wm_changed = true;
11868
852eb00d
VS
11869 /* must disable cxsr around plane enable/disable */
11870 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11871 if (is_crtc_enabled)
11872 intel_crtc->atomic.wait_vblank = true;
ab1d3a0e 11873 pipe_config->disable_cxsr = true;
852eb00d
VS
11874 }
11875 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11876 pipe_config->wm_changed = true;
852eb00d 11877 }
da20eabd 11878
8be6ca85 11879 if (visible || was_visible)
a9ff8714
VS
11880 intel_crtc->atomic.fb_bits |=
11881 to_intel_plane(plane)->frontbuffer_bit;
11882
da20eabd
ML
11883 switch (plane->type) {
11884 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11885 intel_crtc->atomic.pre_disable_primary = turn_off;
11886 intel_crtc->atomic.post_enable_primary = turn_on;
fcf38d13 11887 intel_crtc->atomic.update_fbc = true;
da20eabd 11888
da20eabd
ML
11889 /*
11890 * BDW signals flip done immediately if the plane
11891 * is disabled, even if the plane enable is already
11892 * armed to occur at the next vblank :(
11893 */
11894 if (turn_on && IS_BROADWELL(dev))
11895 intel_crtc->atomic.wait_vblank = true;
11896
da20eabd
ML
11897 break;
11898 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11899 break;
11900 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11901 /*
11902 * WaCxSRDisabledForSpriteScaling:ivb
11903 *
11904 * cstate->update_wm was already set above, so this flag will
11905 * take effect when we commit and program watermarks.
11906 */
11907 if (IS_IVYBRIDGE(dev) &&
11908 needs_scaling(to_intel_plane_state(plane_state)) &&
11909 !needs_scaling(old_plane_state)) {
11910 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11911 } else if (turn_off && !mode_changed) {
da20eabd
ML
11912 intel_crtc->atomic.wait_vblank = true;
11913 intel_crtc->atomic.update_sprite_watermarks |=
11914 1 << i;
11915 }
d21fbe87
MR
11916
11917 break;
da20eabd
ML
11918 }
11919 return 0;
11920}
11921
6d3a1ce7
ML
11922static bool encoders_cloneable(const struct intel_encoder *a,
11923 const struct intel_encoder *b)
11924{
11925 /* masks could be asymmetric, so check both ways */
11926 return a == b || (a->cloneable & (1 << b->type) &&
11927 b->cloneable & (1 << a->type));
11928}
11929
11930static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11931 struct intel_crtc *crtc,
11932 struct intel_encoder *encoder)
11933{
11934 struct intel_encoder *source_encoder;
11935 struct drm_connector *connector;
11936 struct drm_connector_state *connector_state;
11937 int i;
11938
11939 for_each_connector_in_state(state, connector, connector_state, i) {
11940 if (connector_state->crtc != &crtc->base)
11941 continue;
11942
11943 source_encoder =
11944 to_intel_encoder(connector_state->best_encoder);
11945 if (!encoders_cloneable(encoder, source_encoder))
11946 return false;
11947 }
11948
11949 return true;
11950}
11951
11952static bool check_encoder_cloning(struct drm_atomic_state *state,
11953 struct intel_crtc *crtc)
11954{
11955 struct intel_encoder *encoder;
11956 struct drm_connector *connector;
11957 struct drm_connector_state *connector_state;
11958 int i;
11959
11960 for_each_connector_in_state(state, connector, connector_state, i) {
11961 if (connector_state->crtc != &crtc->base)
11962 continue;
11963
11964 encoder = to_intel_encoder(connector_state->best_encoder);
11965 if (!check_single_encoder_cloning(state, crtc, encoder))
11966 return false;
11967 }
11968
11969 return true;
11970}
11971
11972static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11973 struct drm_crtc_state *crtc_state)
11974{
cf5a15be 11975 struct drm_device *dev = crtc->dev;
ad421372 11976 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11978 struct intel_crtc_state *pipe_config =
11979 to_intel_crtc_state(crtc_state);
6d3a1ce7 11980 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11981 int ret;
6d3a1ce7
ML
11982 bool mode_changed = needs_modeset(crtc_state);
11983
11984 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11985 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11986 return -EINVAL;
11987 }
11988
852eb00d 11989 if (mode_changed && !crtc_state->active)
92826fcd 11990 pipe_config->wm_changed = true;
eddfcbcd 11991
ad421372
ML
11992 if (mode_changed && crtc_state->enable &&
11993 dev_priv->display.crtc_compute_clock &&
11994 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11995 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11996 pipe_config);
11997 if (ret)
11998 return ret;
11999 }
12000
e435d6e5 12001 ret = 0;
86c8bbbe
MR
12002 if (dev_priv->display.compute_pipe_wm) {
12003 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
bf220452 12004 if (ret)
86c8bbbe
MR
12005 return ret;
12006 }
12007
e435d6e5
ML
12008 if (INTEL_INFO(dev)->gen >= 9) {
12009 if (mode_changed)
12010 ret = skl_update_scaler_crtc(pipe_config);
12011
12012 if (!ret)
12013 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12014 pipe_config);
12015 }
12016
12017 return ret;
6d3a1ce7
ML
12018}
12019
65b38e0d 12020static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12021 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12022 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12023 .atomic_begin = intel_begin_crtc_commit,
12024 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12025 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12026};
12027
d29b2f9d
ACO
12028static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12029{
12030 struct intel_connector *connector;
12031
12032 for_each_intel_connector(dev, connector) {
12033 if (connector->base.encoder) {
12034 connector->base.state->best_encoder =
12035 connector->base.encoder;
12036 connector->base.state->crtc =
12037 connector->base.encoder->crtc;
12038 } else {
12039 connector->base.state->best_encoder = NULL;
12040 connector->base.state->crtc = NULL;
12041 }
12042 }
12043}
12044
050f7aeb 12045static void
eba905b2 12046connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12047 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12048{
12049 int bpp = pipe_config->pipe_bpp;
12050
12051 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12052 connector->base.base.id,
c23cc417 12053 connector->base.name);
050f7aeb
DV
12054
12055 /* Don't use an invalid EDID bpc value */
12056 if (connector->base.display_info.bpc &&
12057 connector->base.display_info.bpc * 3 < bpp) {
12058 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12059 bpp, connector->base.display_info.bpc*3);
12060 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12061 }
12062
013dd9e0
JN
12063 /* Clamp bpp to default limit on screens without EDID 1.4 */
12064 if (connector->base.display_info.bpc == 0) {
12065 int type = connector->base.connector_type;
12066 int clamp_bpp = 24;
12067
12068 /* Fall back to 18 bpp when DP sink capability is unknown. */
12069 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12070 type == DRM_MODE_CONNECTOR_eDP)
12071 clamp_bpp = 18;
12072
12073 if (bpp > clamp_bpp) {
12074 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12075 bpp, clamp_bpp);
12076 pipe_config->pipe_bpp = clamp_bpp;
12077 }
050f7aeb
DV
12078 }
12079}
12080
4e53c2e0 12081static int
050f7aeb 12082compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12083 struct intel_crtc_state *pipe_config)
4e53c2e0 12084{
050f7aeb 12085 struct drm_device *dev = crtc->base.dev;
1486017f 12086 struct drm_atomic_state *state;
da3ced29
ACO
12087 struct drm_connector *connector;
12088 struct drm_connector_state *connector_state;
1486017f 12089 int bpp, i;
4e53c2e0 12090
666a4537 12091 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12092 bpp = 10*3;
d328c9d7
DV
12093 else if (INTEL_INFO(dev)->gen >= 5)
12094 bpp = 12*3;
12095 else
12096 bpp = 8*3;
12097
4e53c2e0 12098
4e53c2e0
DV
12099 pipe_config->pipe_bpp = bpp;
12100
1486017f
ACO
12101 state = pipe_config->base.state;
12102
4e53c2e0 12103 /* Clamp display bpp to EDID value */
da3ced29
ACO
12104 for_each_connector_in_state(state, connector, connector_state, i) {
12105 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12106 continue;
12107
da3ced29
ACO
12108 connected_sink_compute_bpp(to_intel_connector(connector),
12109 pipe_config);
4e53c2e0
DV
12110 }
12111
12112 return bpp;
12113}
12114
644db711
DV
12115static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12116{
12117 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12118 "type: 0x%x flags: 0x%x\n",
1342830c 12119 mode->crtc_clock,
644db711
DV
12120 mode->crtc_hdisplay, mode->crtc_hsync_start,
12121 mode->crtc_hsync_end, mode->crtc_htotal,
12122 mode->crtc_vdisplay, mode->crtc_vsync_start,
12123 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12124}
12125
c0b03411 12126static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12127 struct intel_crtc_state *pipe_config,
c0b03411
DV
12128 const char *context)
12129{
6a60cd87
CK
12130 struct drm_device *dev = crtc->base.dev;
12131 struct drm_plane *plane;
12132 struct intel_plane *intel_plane;
12133 struct intel_plane_state *state;
12134 struct drm_framebuffer *fb;
12135
12136 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12137 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12138
12139 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12140 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12141 pipe_config->pipe_bpp, pipe_config->dither);
12142 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12143 pipe_config->has_pch_encoder,
12144 pipe_config->fdi_lanes,
12145 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12146 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12147 pipe_config->fdi_m_n.tu);
90a6b7b0 12148 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12149 pipe_config->has_dp_encoder,
90a6b7b0 12150 pipe_config->lane_count,
eb14cb74
VS
12151 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12152 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12153 pipe_config->dp_m_n.tu);
b95af8be 12154
90a6b7b0 12155 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12156 pipe_config->has_dp_encoder,
90a6b7b0 12157 pipe_config->lane_count,
b95af8be
VK
12158 pipe_config->dp_m2_n2.gmch_m,
12159 pipe_config->dp_m2_n2.gmch_n,
12160 pipe_config->dp_m2_n2.link_m,
12161 pipe_config->dp_m2_n2.link_n,
12162 pipe_config->dp_m2_n2.tu);
12163
55072d19
DV
12164 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12165 pipe_config->has_audio,
12166 pipe_config->has_infoframe);
12167
c0b03411 12168 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12169 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12170 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12171 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12172 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12173 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12174 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12175 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12176 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12177 crtc->num_scalers,
12178 pipe_config->scaler_state.scaler_users,
12179 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12180 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12181 pipe_config->gmch_pfit.control,
12182 pipe_config->gmch_pfit.pgm_ratios,
12183 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12184 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12185 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12186 pipe_config->pch_pfit.size,
12187 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12188 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12189 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12190
415ff0f6 12191 if (IS_BROXTON(dev)) {
05712c15 12192 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12193 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12194 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12195 pipe_config->ddi_pll_sel,
12196 pipe_config->dpll_hw_state.ebb0,
05712c15 12197 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12198 pipe_config->dpll_hw_state.pll0,
12199 pipe_config->dpll_hw_state.pll1,
12200 pipe_config->dpll_hw_state.pll2,
12201 pipe_config->dpll_hw_state.pll3,
12202 pipe_config->dpll_hw_state.pll6,
12203 pipe_config->dpll_hw_state.pll8,
05712c15 12204 pipe_config->dpll_hw_state.pll9,
c8453338 12205 pipe_config->dpll_hw_state.pll10,
415ff0f6 12206 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12207 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12208 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12209 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12210 pipe_config->ddi_pll_sel,
12211 pipe_config->dpll_hw_state.ctrl1,
12212 pipe_config->dpll_hw_state.cfgcr1,
12213 pipe_config->dpll_hw_state.cfgcr2);
12214 } else if (HAS_DDI(dev)) {
00490c22 12215 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12216 pipe_config->ddi_pll_sel,
00490c22
ML
12217 pipe_config->dpll_hw_state.wrpll,
12218 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12219 } else {
12220 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12221 "fp0: 0x%x, fp1: 0x%x\n",
12222 pipe_config->dpll_hw_state.dpll,
12223 pipe_config->dpll_hw_state.dpll_md,
12224 pipe_config->dpll_hw_state.fp0,
12225 pipe_config->dpll_hw_state.fp1);
12226 }
12227
6a60cd87
CK
12228 DRM_DEBUG_KMS("planes on this crtc\n");
12229 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12230 intel_plane = to_intel_plane(plane);
12231 if (intel_plane->pipe != crtc->pipe)
12232 continue;
12233
12234 state = to_intel_plane_state(plane->state);
12235 fb = state->base.fb;
12236 if (!fb) {
12237 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12238 "disabled, scaler_id = %d\n",
12239 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12240 plane->base.id, intel_plane->pipe,
12241 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12242 drm_plane_index(plane), state->scaler_id);
12243 continue;
12244 }
12245
12246 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12247 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12248 plane->base.id, intel_plane->pipe,
12249 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12250 drm_plane_index(plane));
12251 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12252 fb->base.id, fb->width, fb->height, fb->pixel_format);
12253 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12254 state->scaler_id,
12255 state->src.x1 >> 16, state->src.y1 >> 16,
12256 drm_rect_width(&state->src) >> 16,
12257 drm_rect_height(&state->src) >> 16,
12258 state->dst.x1, state->dst.y1,
12259 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12260 }
c0b03411
DV
12261}
12262
5448a00d 12263static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12264{
5448a00d 12265 struct drm_device *dev = state->dev;
da3ced29 12266 struct drm_connector *connector;
00f0b378
VS
12267 unsigned int used_ports = 0;
12268
12269 /*
12270 * Walk the connector list instead of the encoder
12271 * list to detect the problem on ddi platforms
12272 * where there's just one encoder per digital port.
12273 */
0bff4858
VS
12274 drm_for_each_connector(connector, dev) {
12275 struct drm_connector_state *connector_state;
12276 struct intel_encoder *encoder;
12277
12278 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12279 if (!connector_state)
12280 connector_state = connector->state;
12281
5448a00d 12282 if (!connector_state->best_encoder)
00f0b378
VS
12283 continue;
12284
5448a00d
ACO
12285 encoder = to_intel_encoder(connector_state->best_encoder);
12286
12287 WARN_ON(!connector_state->crtc);
00f0b378
VS
12288
12289 switch (encoder->type) {
12290 unsigned int port_mask;
12291 case INTEL_OUTPUT_UNKNOWN:
12292 if (WARN_ON(!HAS_DDI(dev)))
12293 break;
12294 case INTEL_OUTPUT_DISPLAYPORT:
12295 case INTEL_OUTPUT_HDMI:
12296 case INTEL_OUTPUT_EDP:
12297 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12298
12299 /* the same port mustn't appear more than once */
12300 if (used_ports & port_mask)
12301 return false;
12302
12303 used_ports |= port_mask;
12304 default:
12305 break;
12306 }
12307 }
12308
12309 return true;
12310}
12311
83a57153
ACO
12312static void
12313clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12314{
12315 struct drm_crtc_state tmp_state;
663a3640 12316 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12317 struct intel_dpll_hw_state dpll_hw_state;
12318 enum intel_dpll_id shared_dpll;
8504c74c 12319 uint32_t ddi_pll_sel;
c4e2d043 12320 bool force_thru;
83a57153 12321
7546a384
ACO
12322 /* FIXME: before the switch to atomic started, a new pipe_config was
12323 * kzalloc'd. Code that depends on any field being zero should be
12324 * fixed, so that the crtc_state can be safely duplicated. For now,
12325 * only fields that are know to not cause problems are preserved. */
12326
83a57153 12327 tmp_state = crtc_state->base;
663a3640 12328 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12329 shared_dpll = crtc_state->shared_dpll;
12330 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12331 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12332 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12333
83a57153 12334 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12335
83a57153 12336 crtc_state->base = tmp_state;
663a3640 12337 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12338 crtc_state->shared_dpll = shared_dpll;
12339 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12340 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12341 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12342}
12343
548ee15b 12344static int
b8cecdf5 12345intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12346 struct intel_crtc_state *pipe_config)
ee7b9f93 12347{
b359283a 12348 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12349 struct intel_encoder *encoder;
da3ced29 12350 struct drm_connector *connector;
0b901879 12351 struct drm_connector_state *connector_state;
d328c9d7 12352 int base_bpp, ret = -EINVAL;
0b901879 12353 int i;
e29c22c0 12354 bool retry = true;
ee7b9f93 12355
83a57153 12356 clear_intel_crtc_state(pipe_config);
7758a113 12357
e143a21c
DV
12358 pipe_config->cpu_transcoder =
12359 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12360
2960bc9c
ID
12361 /*
12362 * Sanitize sync polarity flags based on requested ones. If neither
12363 * positive or negative polarity is requested, treat this as meaning
12364 * negative polarity.
12365 */
2d112de7 12366 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12367 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12368 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12369
2d112de7 12370 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12371 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12372 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12373
d328c9d7
DV
12374 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12375 pipe_config);
12376 if (base_bpp < 0)
4e53c2e0
DV
12377 goto fail;
12378
e41a56be
VS
12379 /*
12380 * Determine the real pipe dimensions. Note that stereo modes can
12381 * increase the actual pipe size due to the frame doubling and
12382 * insertion of additional space for blanks between the frame. This
12383 * is stored in the crtc timings. We use the requested mode to do this
12384 * computation to clearly distinguish it from the adjusted mode, which
12385 * can be changed by the connectors in the below retry loop.
12386 */
2d112de7 12387 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12388 &pipe_config->pipe_src_w,
12389 &pipe_config->pipe_src_h);
e41a56be 12390
e29c22c0 12391encoder_retry:
ef1b460d 12392 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12393 pipe_config->port_clock = 0;
ef1b460d 12394 pipe_config->pixel_multiplier = 1;
ff9a6750 12395
135c81b8 12396 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12397 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12398 CRTC_STEREO_DOUBLE);
135c81b8 12399
7758a113
DV
12400 /* Pass our mode to the connectors and the CRTC to give them a chance to
12401 * adjust it according to limitations or connector properties, and also
12402 * a chance to reject the mode entirely.
47f1c6c9 12403 */
da3ced29 12404 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12405 if (connector_state->crtc != crtc)
7758a113 12406 continue;
7ae89233 12407
0b901879
ACO
12408 encoder = to_intel_encoder(connector_state->best_encoder);
12409
efea6e8e
DV
12410 if (!(encoder->compute_config(encoder, pipe_config))) {
12411 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12412 goto fail;
12413 }
ee7b9f93 12414 }
47f1c6c9 12415
ff9a6750
DV
12416 /* Set default port clock if not overwritten by the encoder. Needs to be
12417 * done afterwards in case the encoder adjusts the mode. */
12418 if (!pipe_config->port_clock)
2d112de7 12419 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12420 * pipe_config->pixel_multiplier;
ff9a6750 12421
a43f6e0f 12422 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12423 if (ret < 0) {
7758a113
DV
12424 DRM_DEBUG_KMS("CRTC fixup failed\n");
12425 goto fail;
ee7b9f93 12426 }
e29c22c0
DV
12427
12428 if (ret == RETRY) {
12429 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12430 ret = -EINVAL;
12431 goto fail;
12432 }
12433
12434 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12435 retry = false;
12436 goto encoder_retry;
12437 }
12438
e8fa4270
DV
12439 /* Dithering seems to not pass-through bits correctly when it should, so
12440 * only enable it on 6bpc panels. */
12441 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12442 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12443 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12444
7758a113 12445fail:
548ee15b 12446 return ret;
ee7b9f93 12447}
47f1c6c9 12448
ea9d758d 12449static void
4740b0f2 12450intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12451{
0a9ab303
ACO
12452 struct drm_crtc *crtc;
12453 struct drm_crtc_state *crtc_state;
8a75d157 12454 int i;
ea9d758d 12455
7668851f 12456 /* Double check state. */
8a75d157 12457 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12458 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12459
12460 /* Update hwmode for vblank functions */
12461 if (crtc->state->active)
12462 crtc->hwmode = crtc->state->adjusted_mode;
12463 else
12464 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12465
12466 /*
12467 * Update legacy state to satisfy fbc code. This can
12468 * be removed when fbc uses the atomic state.
12469 */
12470 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12471 struct drm_plane_state *plane_state = crtc->primary->state;
12472
12473 crtc->primary->fb = plane_state->fb;
12474 crtc->x = plane_state->src_x >> 16;
12475 crtc->y = plane_state->src_y >> 16;
12476 }
ea9d758d 12477 }
ea9d758d
DV
12478}
12479
3bd26263 12480static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12481{
3bd26263 12482 int diff;
f1f644dc
JB
12483
12484 if (clock1 == clock2)
12485 return true;
12486
12487 if (!clock1 || !clock2)
12488 return false;
12489
12490 diff = abs(clock1 - clock2);
12491
12492 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12493 return true;
12494
12495 return false;
12496}
12497
25c5b266
DV
12498#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12499 list_for_each_entry((intel_crtc), \
12500 &(dev)->mode_config.crtc_list, \
12501 base.head) \
95150bdf 12502 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12503
cfb23ed6
ML
12504static bool
12505intel_compare_m_n(unsigned int m, unsigned int n,
12506 unsigned int m2, unsigned int n2,
12507 bool exact)
12508{
12509 if (m == m2 && n == n2)
12510 return true;
12511
12512 if (exact || !m || !n || !m2 || !n2)
12513 return false;
12514
12515 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12516
31d10b57
ML
12517 if (n > n2) {
12518 while (n > n2) {
cfb23ed6
ML
12519 m2 <<= 1;
12520 n2 <<= 1;
12521 }
31d10b57
ML
12522 } else if (n < n2) {
12523 while (n < n2) {
cfb23ed6
ML
12524 m <<= 1;
12525 n <<= 1;
12526 }
12527 }
12528
31d10b57
ML
12529 if (n != n2)
12530 return false;
12531
12532 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12533}
12534
12535static bool
12536intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12537 struct intel_link_m_n *m2_n2,
12538 bool adjust)
12539{
12540 if (m_n->tu == m2_n2->tu &&
12541 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12542 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12543 intel_compare_m_n(m_n->link_m, m_n->link_n,
12544 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12545 if (adjust)
12546 *m2_n2 = *m_n;
12547
12548 return true;
12549 }
12550
12551 return false;
12552}
12553
0e8ffe1b 12554static bool
2fa2fe9a 12555intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12556 struct intel_crtc_state *current_config,
cfb23ed6
ML
12557 struct intel_crtc_state *pipe_config,
12558 bool adjust)
0e8ffe1b 12559{
cfb23ed6
ML
12560 bool ret = true;
12561
12562#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12563 do { \
12564 if (!adjust) \
12565 DRM_ERROR(fmt, ##__VA_ARGS__); \
12566 else \
12567 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12568 } while (0)
12569
66e985c0
DV
12570#define PIPE_CONF_CHECK_X(name) \
12571 if (current_config->name != pipe_config->name) { \
cfb23ed6 12572 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12573 "(expected 0x%08x, found 0x%08x)\n", \
12574 current_config->name, \
12575 pipe_config->name); \
cfb23ed6 12576 ret = false; \
66e985c0
DV
12577 }
12578
08a24034
DV
12579#define PIPE_CONF_CHECK_I(name) \
12580 if (current_config->name != pipe_config->name) { \
cfb23ed6 12581 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12582 "(expected %i, found %i)\n", \
12583 current_config->name, \
12584 pipe_config->name); \
cfb23ed6
ML
12585 ret = false; \
12586 }
12587
12588#define PIPE_CONF_CHECK_M_N(name) \
12589 if (!intel_compare_link_m_n(&current_config->name, \
12590 &pipe_config->name,\
12591 adjust)) { \
12592 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12593 "(expected tu %i gmch %i/%i link %i/%i, " \
12594 "found tu %i, gmch %i/%i link %i/%i)\n", \
12595 current_config->name.tu, \
12596 current_config->name.gmch_m, \
12597 current_config->name.gmch_n, \
12598 current_config->name.link_m, \
12599 current_config->name.link_n, \
12600 pipe_config->name.tu, \
12601 pipe_config->name.gmch_m, \
12602 pipe_config->name.gmch_n, \
12603 pipe_config->name.link_m, \
12604 pipe_config->name.link_n); \
12605 ret = false; \
12606 }
12607
12608#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12609 if (!intel_compare_link_m_n(&current_config->name, \
12610 &pipe_config->name, adjust) && \
12611 !intel_compare_link_m_n(&current_config->alt_name, \
12612 &pipe_config->name, adjust)) { \
12613 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12614 "(expected tu %i gmch %i/%i link %i/%i, " \
12615 "or tu %i gmch %i/%i link %i/%i, " \
12616 "found tu %i, gmch %i/%i link %i/%i)\n", \
12617 current_config->name.tu, \
12618 current_config->name.gmch_m, \
12619 current_config->name.gmch_n, \
12620 current_config->name.link_m, \
12621 current_config->name.link_n, \
12622 current_config->alt_name.tu, \
12623 current_config->alt_name.gmch_m, \
12624 current_config->alt_name.gmch_n, \
12625 current_config->alt_name.link_m, \
12626 current_config->alt_name.link_n, \
12627 pipe_config->name.tu, \
12628 pipe_config->name.gmch_m, \
12629 pipe_config->name.gmch_n, \
12630 pipe_config->name.link_m, \
12631 pipe_config->name.link_n); \
12632 ret = false; \
88adfff1
DV
12633 }
12634
b95af8be
VK
12635/* This is required for BDW+ where there is only one set of registers for
12636 * switching between high and low RR.
12637 * This macro can be used whenever a comparison has to be made between one
12638 * hw state and multiple sw state variables.
12639 */
12640#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12641 if ((current_config->name != pipe_config->name) && \
12642 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12643 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12644 "(expected %i or %i, found %i)\n", \
12645 current_config->name, \
12646 current_config->alt_name, \
12647 pipe_config->name); \
cfb23ed6 12648 ret = false; \
b95af8be
VK
12649 }
12650
1bd1bd80
DV
12651#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12652 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12653 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12654 "(expected %i, found %i)\n", \
12655 current_config->name & (mask), \
12656 pipe_config->name & (mask)); \
cfb23ed6 12657 ret = false; \
1bd1bd80
DV
12658 }
12659
5e550656
VS
12660#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12661 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12662 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12663 "(expected %i, found %i)\n", \
12664 current_config->name, \
12665 pipe_config->name); \
cfb23ed6 12666 ret = false; \
5e550656
VS
12667 }
12668
bb760063
DV
12669#define PIPE_CONF_QUIRK(quirk) \
12670 ((current_config->quirks | pipe_config->quirks) & (quirk))
12671
eccb140b
DV
12672 PIPE_CONF_CHECK_I(cpu_transcoder);
12673
08a24034
DV
12674 PIPE_CONF_CHECK_I(has_pch_encoder);
12675 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12676 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12677
eb14cb74 12678 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12679 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12680
12681 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12682 PIPE_CONF_CHECK_M_N(dp_m_n);
12683
cfb23ed6
ML
12684 if (current_config->has_drrs)
12685 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12686 } else
12687 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12688
a65347ba
JN
12689 PIPE_CONF_CHECK_I(has_dsi_encoder);
12690
2d112de7
ACO
12691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12697
2d112de7
ACO
12698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12702 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12704
c93f54cf 12705 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12706 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12707 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12708 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12709 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12710 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12711
9ed109a7
DV
12712 PIPE_CONF_CHECK_I(has_audio);
12713
2d112de7 12714 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12715 DRM_MODE_FLAG_INTERLACE);
12716
bb760063 12717 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12718 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12719 DRM_MODE_FLAG_PHSYNC);
2d112de7 12720 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12721 DRM_MODE_FLAG_NHSYNC);
2d112de7 12722 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12723 DRM_MODE_FLAG_PVSYNC);
2d112de7 12724 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12725 DRM_MODE_FLAG_NVSYNC);
12726 }
045ac3b5 12727
333b8ca8 12728 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12729 /* pfit ratios are autocomputed by the hw on gen4+ */
12730 if (INTEL_INFO(dev)->gen < 4)
12731 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12732 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12733
bfd16b2a
ML
12734 if (!adjust) {
12735 PIPE_CONF_CHECK_I(pipe_src_w);
12736 PIPE_CONF_CHECK_I(pipe_src_h);
12737
12738 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12739 if (current_config->pch_pfit.enabled) {
12740 PIPE_CONF_CHECK_X(pch_pfit.pos);
12741 PIPE_CONF_CHECK_X(pch_pfit.size);
12742 }
2fa2fe9a 12743
7aefe2b5
ML
12744 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12745 }
a1b2278e 12746
e59150dc
JB
12747 /* BDW+ don't expose a synchronous way to read the state */
12748 if (IS_HASWELL(dev))
12749 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12750
282740f7
VS
12751 PIPE_CONF_CHECK_I(double_wide);
12752
26804afd
DV
12753 PIPE_CONF_CHECK_X(ddi_pll_sel);
12754
c0d43d62 12755 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12756 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12757 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12758 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12759 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12760 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12761 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12762 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12763 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12764 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12765
42571aef
VS
12766 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12767 PIPE_CONF_CHECK_I(pipe_bpp);
12768
2d112de7 12769 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12770 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12771
66e985c0 12772#undef PIPE_CONF_CHECK_X
08a24034 12773#undef PIPE_CONF_CHECK_I
b95af8be 12774#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12775#undef PIPE_CONF_CHECK_FLAGS
5e550656 12776#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12777#undef PIPE_CONF_QUIRK
cfb23ed6 12778#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12779
cfb23ed6 12780 return ret;
0e8ffe1b
DV
12781}
12782
08db6652
DL
12783static void check_wm_state(struct drm_device *dev)
12784{
12785 struct drm_i915_private *dev_priv = dev->dev_private;
12786 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12787 struct intel_crtc *intel_crtc;
12788 int plane;
12789
12790 if (INTEL_INFO(dev)->gen < 9)
12791 return;
12792
12793 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12794 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12795
12796 for_each_intel_crtc(dev, intel_crtc) {
12797 struct skl_ddb_entry *hw_entry, *sw_entry;
12798 const enum pipe pipe = intel_crtc->pipe;
12799
12800 if (!intel_crtc->active)
12801 continue;
12802
12803 /* planes */
dd740780 12804 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12805 hw_entry = &hw_ddb.plane[pipe][plane];
12806 sw_entry = &sw_ddb->plane[pipe][plane];
12807
12808 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12809 continue;
12810
12811 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12812 "(expected (%u,%u), found (%u,%u))\n",
12813 pipe_name(pipe), plane + 1,
12814 sw_entry->start, sw_entry->end,
12815 hw_entry->start, hw_entry->end);
12816 }
12817
12818 /* cursor */
4969d33e
MR
12819 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12820 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12821
12822 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12823 continue;
12824
12825 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12826 "(expected (%u,%u), found (%u,%u))\n",
12827 pipe_name(pipe),
12828 sw_entry->start, sw_entry->end,
12829 hw_entry->start, hw_entry->end);
12830 }
12831}
12832
91d1b4bd 12833static void
35dd3c64
ML
12834check_connector_state(struct drm_device *dev,
12835 struct drm_atomic_state *old_state)
8af6cf88 12836{
35dd3c64
ML
12837 struct drm_connector_state *old_conn_state;
12838 struct drm_connector *connector;
12839 int i;
8af6cf88 12840
35dd3c64
ML
12841 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12842 struct drm_encoder *encoder = connector->encoder;
12843 struct drm_connector_state *state = connector->state;
ad3c558f 12844
8af6cf88
DV
12845 /* This also checks the encoder/connector hw state with the
12846 * ->get_hw_state callbacks. */
35dd3c64 12847 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12848
ad3c558f 12849 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12850 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12851 }
91d1b4bd
DV
12852}
12853
12854static void
12855check_encoder_state(struct drm_device *dev)
12856{
12857 struct intel_encoder *encoder;
12858 struct intel_connector *connector;
8af6cf88 12859
b2784e15 12860 for_each_intel_encoder(dev, encoder) {
8af6cf88 12861 bool enabled = false;
4d20cd86 12862 enum pipe pipe;
8af6cf88
DV
12863
12864 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12865 encoder->base.base.id,
8e329a03 12866 encoder->base.name);
8af6cf88 12867
3a3371ff 12868 for_each_intel_connector(dev, connector) {
4d20cd86 12869 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12870 continue;
12871 enabled = true;
ad3c558f
ML
12872
12873 I915_STATE_WARN(connector->base.state->crtc !=
12874 encoder->base.crtc,
12875 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12876 }
0e32b39c 12877
e2c719b7 12878 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12879 "encoder's enabled state mismatch "
12880 "(expected %i, found %i)\n",
12881 !!encoder->base.crtc, enabled);
7c60d198
ML
12882
12883 if (!encoder->base.crtc) {
4d20cd86 12884 bool active;
7c60d198 12885
4d20cd86
ML
12886 active = encoder->get_hw_state(encoder, &pipe);
12887 I915_STATE_WARN(active,
12888 "encoder detached but still enabled on pipe %c.\n",
12889 pipe_name(pipe));
7c60d198 12890 }
8af6cf88 12891 }
91d1b4bd
DV
12892}
12893
12894static void
4d20cd86 12895check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12896{
fbee40df 12897 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12898 struct intel_encoder *encoder;
4d20cd86
ML
12899 struct drm_crtc_state *old_crtc_state;
12900 struct drm_crtc *crtc;
12901 int i;
8af6cf88 12902
4d20cd86
ML
12903 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12905 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12906 bool active;
8af6cf88 12907
bfd16b2a
ML
12908 if (!needs_modeset(crtc->state) &&
12909 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12910 continue;
045ac3b5 12911
4d20cd86
ML
12912 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12913 pipe_config = to_intel_crtc_state(old_crtc_state);
12914 memset(pipe_config, 0, sizeof(*pipe_config));
12915 pipe_config->base.crtc = crtc;
12916 pipe_config->base.state = old_state;
8af6cf88 12917
4d20cd86
ML
12918 DRM_DEBUG_KMS("[CRTC:%d]\n",
12919 crtc->base.id);
8af6cf88 12920
4d20cd86
ML
12921 active = dev_priv->display.get_pipe_config(intel_crtc,
12922 pipe_config);
d62cf62a 12923
b6b5d049 12924 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12925 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12926 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12927 active = crtc->state->active;
6c49f241 12928
4d20cd86 12929 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12930 "crtc active state doesn't match with hw state "
4d20cd86 12931 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12932
4d20cd86 12933 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12934 "transitional active state does not match atomic hw state "
4d20cd86
ML
12935 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12936
12937 for_each_encoder_on_crtc(dev, crtc, encoder) {
12938 enum pipe pipe;
12939
12940 active = encoder->get_hw_state(encoder, &pipe);
12941 I915_STATE_WARN(active != crtc->state->active,
12942 "[ENCODER:%i] active %i with crtc active %i\n",
12943 encoder->base.base.id, active, crtc->state->active);
12944
12945 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12946 "Encoder connected to wrong pipe %c\n",
12947 pipe_name(pipe));
12948
12949 if (active)
12950 encoder->get_config(encoder, pipe_config);
12951 }
53d9f4e9 12952
4d20cd86 12953 if (!crtc->state->active)
cfb23ed6
ML
12954 continue;
12955
4d20cd86
ML
12956 sw_config = to_intel_crtc_state(crtc->state);
12957 if (!intel_pipe_config_compare(dev, sw_config,
12958 pipe_config, false)) {
e2c719b7 12959 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12960 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12961 "[hw state]");
4d20cd86 12962 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12963 "[sw state]");
12964 }
8af6cf88
DV
12965 }
12966}
12967
91d1b4bd
DV
12968static void
12969check_shared_dpll_state(struct drm_device *dev)
12970{
fbee40df 12971 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12972 struct intel_crtc *crtc;
12973 struct intel_dpll_hw_state dpll_hw_state;
12974 int i;
5358901f
DV
12975
12976 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12977 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12978 int enabled_crtcs = 0, active_crtcs = 0;
12979 bool active;
12980
12981 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12982
12983 DRM_DEBUG_KMS("%s\n", pll->name);
12984
12985 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12986
e2c719b7 12987 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12988 "more active pll users than references: %i vs %i\n",
3e369b76 12989 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12990 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12991 "pll in active use but not on in sw tracking\n");
e2c719b7 12992 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12993 "pll in on but not on in use in sw tracking\n");
e2c719b7 12994 I915_STATE_WARN(pll->on != active,
5358901f
DV
12995 "pll on state mismatch (expected %i, found %i)\n",
12996 pll->on, active);
12997
d3fcc808 12998 for_each_intel_crtc(dev, crtc) {
83d65738 12999 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13000 enabled_crtcs++;
13001 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13002 active_crtcs++;
13003 }
e2c719b7 13004 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13005 "pll active crtcs mismatch (expected %i, found %i)\n",
13006 pll->active, active_crtcs);
e2c719b7 13007 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13008 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13009 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13010
e2c719b7 13011 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13012 sizeof(dpll_hw_state)),
13013 "pll hw state mismatch\n");
5358901f 13014 }
8af6cf88
DV
13015}
13016
ee165b1a
ML
13017static void
13018intel_modeset_check_state(struct drm_device *dev,
13019 struct drm_atomic_state *old_state)
91d1b4bd 13020{
08db6652 13021 check_wm_state(dev);
35dd3c64 13022 check_connector_state(dev, old_state);
91d1b4bd 13023 check_encoder_state(dev);
4d20cd86 13024 check_crtc_state(dev, old_state);
91d1b4bd
DV
13025 check_shared_dpll_state(dev);
13026}
13027
5cec258b 13028void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13029 int dotclock)
13030{
13031 /*
13032 * FDI already provided one idea for the dotclock.
13033 * Yell if the encoder disagrees.
13034 */
2d112de7 13035 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13036 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13037 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13038}
13039
80715b2f
VS
13040static void update_scanline_offset(struct intel_crtc *crtc)
13041{
13042 struct drm_device *dev = crtc->base.dev;
13043
13044 /*
13045 * The scanline counter increments at the leading edge of hsync.
13046 *
13047 * On most platforms it starts counting from vtotal-1 on the
13048 * first active line. That means the scanline counter value is
13049 * always one less than what we would expect. Ie. just after
13050 * start of vblank, which also occurs at start of hsync (on the
13051 * last active line), the scanline counter will read vblank_start-1.
13052 *
13053 * On gen2 the scanline counter starts counting from 1 instead
13054 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13055 * to keep the value positive), instead of adding one.
13056 *
13057 * On HSW+ the behaviour of the scanline counter depends on the output
13058 * type. For DP ports it behaves like most other platforms, but on HDMI
13059 * there's an extra 1 line difference. So we need to add two instead of
13060 * one to the value.
13061 */
13062 if (IS_GEN2(dev)) {
124abe07 13063 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13064 int vtotal;
13065
124abe07
VS
13066 vtotal = adjusted_mode->crtc_vtotal;
13067 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13068 vtotal /= 2;
13069
13070 crtc->scanline_offset = vtotal - 1;
13071 } else if (HAS_DDI(dev) &&
409ee761 13072 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13073 crtc->scanline_offset = 2;
13074 } else
13075 crtc->scanline_offset = 1;
13076}
13077
ad421372 13078static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13079{
225da59b 13080 struct drm_device *dev = state->dev;
ed6739ef 13081 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13082 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 13083 struct intel_crtc *intel_crtc;
0a9ab303
ACO
13084 struct intel_crtc_state *intel_crtc_state;
13085 struct drm_crtc *crtc;
13086 struct drm_crtc_state *crtc_state;
0a9ab303 13087 int i;
ed6739ef
ACO
13088
13089 if (!dev_priv->display.crtc_compute_clock)
ad421372 13090 return;
ed6739ef 13091
0a9ab303 13092 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
13093 int dpll;
13094
0a9ab303 13095 intel_crtc = to_intel_crtc(crtc);
4978cc93 13096 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 13097 dpll = intel_crtc_state->shared_dpll;
0a9ab303 13098
ad421372 13099 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
13100 continue;
13101
ad421372 13102 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 13103
ad421372
ML
13104 if (!shared_dpll)
13105 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13106
ad421372
ML
13107 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
13108 }
ed6739ef
ACO
13109}
13110
99d736a2
ML
13111/*
13112 * This implements the workaround described in the "notes" section of the mode
13113 * set sequence documentation. When going from no pipes or single pipe to
13114 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13115 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13116 */
13117static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13118{
13119 struct drm_crtc_state *crtc_state;
13120 struct intel_crtc *intel_crtc;
13121 struct drm_crtc *crtc;
13122 struct intel_crtc_state *first_crtc_state = NULL;
13123 struct intel_crtc_state *other_crtc_state = NULL;
13124 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13125 int i;
13126
13127 /* look at all crtc's that are going to be enabled in during modeset */
13128 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13129 intel_crtc = to_intel_crtc(crtc);
13130
13131 if (!crtc_state->active || !needs_modeset(crtc_state))
13132 continue;
13133
13134 if (first_crtc_state) {
13135 other_crtc_state = to_intel_crtc_state(crtc_state);
13136 break;
13137 } else {
13138 first_crtc_state = to_intel_crtc_state(crtc_state);
13139 first_pipe = intel_crtc->pipe;
13140 }
13141 }
13142
13143 /* No workaround needed? */
13144 if (!first_crtc_state)
13145 return 0;
13146
13147 /* w/a possibly needed, check how many crtc's are already enabled. */
13148 for_each_intel_crtc(state->dev, intel_crtc) {
13149 struct intel_crtc_state *pipe_config;
13150
13151 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13152 if (IS_ERR(pipe_config))
13153 return PTR_ERR(pipe_config);
13154
13155 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13156
13157 if (!pipe_config->base.active ||
13158 needs_modeset(&pipe_config->base))
13159 continue;
13160
13161 /* 2 or more enabled crtcs means no need for w/a */
13162 if (enabled_pipe != INVALID_PIPE)
13163 return 0;
13164
13165 enabled_pipe = intel_crtc->pipe;
13166 }
13167
13168 if (enabled_pipe != INVALID_PIPE)
13169 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13170 else if (other_crtc_state)
13171 other_crtc_state->hsw_workaround_pipe = first_pipe;
13172
13173 return 0;
13174}
13175
27c329ed
ML
13176static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13177{
13178 struct drm_crtc *crtc;
13179 struct drm_crtc_state *crtc_state;
13180 int ret = 0;
13181
13182 /* add all active pipes to the state */
13183 for_each_crtc(state->dev, crtc) {
13184 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13185 if (IS_ERR(crtc_state))
13186 return PTR_ERR(crtc_state);
13187
13188 if (!crtc_state->active || needs_modeset(crtc_state))
13189 continue;
13190
13191 crtc_state->mode_changed = true;
13192
13193 ret = drm_atomic_add_affected_connectors(state, crtc);
13194 if (ret)
13195 break;
13196
13197 ret = drm_atomic_add_affected_planes(state, crtc);
13198 if (ret)
13199 break;
13200 }
13201
13202 return ret;
13203}
13204
c347a676 13205static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13206{
565602d7
ML
13207 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13208 struct drm_i915_private *dev_priv = state->dev->dev_private;
13209 struct drm_crtc *crtc;
13210 struct drm_crtc_state *crtc_state;
13211 int ret = 0, i;
054518dd 13212
b359283a
ML
13213 if (!check_digital_port_conflicts(state)) {
13214 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13215 return -EINVAL;
13216 }
13217
565602d7
ML
13218 intel_state->modeset = true;
13219 intel_state->active_crtcs = dev_priv->active_crtcs;
13220
13221 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13222 if (crtc_state->active)
13223 intel_state->active_crtcs |= 1 << i;
13224 else
13225 intel_state->active_crtcs &= ~(1 << i);
13226 }
13227
054518dd
ACO
13228 /*
13229 * See if the config requires any additional preparation, e.g.
13230 * to adjust global state with pipes off. We need to do this
13231 * here so we can get the modeset_pipe updated config for the new
13232 * mode set on this crtc. For other crtcs we need to use the
13233 * adjusted_mode bits in the crtc directly.
13234 */
27c329ed 13235 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13236 ret = dev_priv->display.modeset_calc_cdclk(state);
13237
1a617b77 13238 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13239 ret = intel_modeset_all_pipes(state);
13240
13241 if (ret < 0)
054518dd 13242 return ret;
27c329ed 13243 } else
1a617b77 13244 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13245
ad421372 13246 intel_modeset_clear_plls(state);
054518dd 13247
565602d7 13248 if (IS_HASWELL(dev_priv))
ad421372 13249 return haswell_mode_set_planes_workaround(state);
99d736a2 13250
ad421372 13251 return 0;
c347a676
ACO
13252}
13253
aa363136
MR
13254/*
13255 * Handle calculation of various watermark data at the end of the atomic check
13256 * phase. The code here should be run after the per-crtc and per-plane 'check'
13257 * handlers to ensure that all derived state has been updated.
13258 */
13259static void calc_watermark_data(struct drm_atomic_state *state)
13260{
13261 struct drm_device *dev = state->dev;
13262 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13263 struct drm_crtc *crtc;
13264 struct drm_crtc_state *cstate;
13265 struct drm_plane *plane;
13266 struct drm_plane_state *pstate;
13267
13268 /*
13269 * Calculate watermark configuration details now that derived
13270 * plane/crtc state is all properly updated.
13271 */
13272 drm_for_each_crtc(crtc, dev) {
13273 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13274 crtc->state;
13275
13276 if (cstate->active)
13277 intel_state->wm_config.num_pipes_active++;
13278 }
13279 drm_for_each_legacy_plane(plane, dev) {
13280 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13281 plane->state;
13282
13283 if (!to_intel_plane_state(pstate)->visible)
13284 continue;
13285
13286 intel_state->wm_config.sprites_enabled = true;
13287 if (pstate->crtc_w != pstate->src_w >> 16 ||
13288 pstate->crtc_h != pstate->src_h >> 16)
13289 intel_state->wm_config.sprites_scaled = true;
13290 }
13291}
13292
74c090b1
ML
13293/**
13294 * intel_atomic_check - validate state object
13295 * @dev: drm device
13296 * @state: state to validate
13297 */
13298static int intel_atomic_check(struct drm_device *dev,
13299 struct drm_atomic_state *state)
c347a676 13300{
dd8b3bdb 13301 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13302 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13303 struct drm_crtc *crtc;
13304 struct drm_crtc_state *crtc_state;
13305 int ret, i;
61333b60 13306 bool any_ms = false;
c347a676 13307
74c090b1 13308 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13309 if (ret)
13310 return ret;
13311
c347a676 13312 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13313 struct intel_crtc_state *pipe_config =
13314 to_intel_crtc_state(crtc_state);
1ed51de9 13315
ba8af3e5
ML
13316 memset(&to_intel_crtc(crtc)->atomic, 0,
13317 sizeof(struct intel_crtc_atomic_commit));
13318
1ed51de9
DV
13319 /* Catch I915_MODE_FLAG_INHERITED */
13320 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13321 crtc_state->mode_changed = true;
cfb23ed6 13322
61333b60
ML
13323 if (!crtc_state->enable) {
13324 if (needs_modeset(crtc_state))
13325 any_ms = true;
c347a676 13326 continue;
61333b60 13327 }
c347a676 13328
26495481 13329 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13330 continue;
13331
26495481
DV
13332 /* FIXME: For only active_changed we shouldn't need to do any
13333 * state recomputation at all. */
13334
1ed51de9
DV
13335 ret = drm_atomic_add_affected_connectors(state, crtc);
13336 if (ret)
13337 return ret;
b359283a 13338
cfb23ed6 13339 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13340 if (ret)
13341 return ret;
13342
73831236 13343 if (i915.fastboot &&
dd8b3bdb 13344 intel_pipe_config_compare(dev,
cfb23ed6 13345 to_intel_crtc_state(crtc->state),
1ed51de9 13346 pipe_config, true)) {
26495481 13347 crtc_state->mode_changed = false;
bfd16b2a 13348 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13349 }
13350
13351 if (needs_modeset(crtc_state)) {
13352 any_ms = true;
cfb23ed6
ML
13353
13354 ret = drm_atomic_add_affected_planes(state, crtc);
13355 if (ret)
13356 return ret;
13357 }
61333b60 13358
26495481
DV
13359 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13360 needs_modeset(crtc_state) ?
13361 "[modeset]" : "[fastset]");
c347a676
ACO
13362 }
13363
61333b60
ML
13364 if (any_ms) {
13365 ret = intel_modeset_checks(state);
13366
13367 if (ret)
13368 return ret;
27c329ed 13369 } else
dd8b3bdb 13370 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13371
dd8b3bdb 13372 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13373 if (ret)
13374 return ret;
13375
f51be2e0 13376 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13377 calc_watermark_data(state);
13378
13379 return 0;
054518dd
ACO
13380}
13381
5008e874
ML
13382static int intel_atomic_prepare_commit(struct drm_device *dev,
13383 struct drm_atomic_state *state,
13384 bool async)
13385{
7580d774
ML
13386 struct drm_i915_private *dev_priv = dev->dev_private;
13387 struct drm_plane_state *plane_state;
5008e874 13388 struct drm_crtc_state *crtc_state;
7580d774 13389 struct drm_plane *plane;
5008e874
ML
13390 struct drm_crtc *crtc;
13391 int i, ret;
13392
13393 if (async) {
13394 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13395 return -EINVAL;
13396 }
13397
13398 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13399 ret = intel_crtc_wait_for_pending_flips(crtc);
13400 if (ret)
13401 return ret;
7580d774
ML
13402
13403 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13404 flush_workqueue(dev_priv->wq);
5008e874
ML
13405 }
13406
f935675f
ML
13407 ret = mutex_lock_interruptible(&dev->struct_mutex);
13408 if (ret)
13409 return ret;
13410
5008e874 13411 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13412 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13413 u32 reset_counter;
13414
13415 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13416 mutex_unlock(&dev->struct_mutex);
13417
13418 for_each_plane_in_state(state, plane, plane_state, i) {
13419 struct intel_plane_state *intel_plane_state =
13420 to_intel_plane_state(plane_state);
13421
13422 if (!intel_plane_state->wait_req)
13423 continue;
13424
13425 ret = __i915_wait_request(intel_plane_state->wait_req,
13426 reset_counter, true,
13427 NULL, NULL);
13428
13429 /* Swallow -EIO errors to allow updates during hw lockup. */
13430 if (ret == -EIO)
13431 ret = 0;
13432
13433 if (ret)
13434 break;
13435 }
13436
13437 if (!ret)
13438 return 0;
13439
13440 mutex_lock(&dev->struct_mutex);
13441 drm_atomic_helper_cleanup_planes(dev, state);
13442 }
5008e874 13443
f935675f 13444 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13445 return ret;
13446}
13447
74c090b1
ML
13448/**
13449 * intel_atomic_commit - commit validated state object
13450 * @dev: DRM device
13451 * @state: the top-level driver state object
13452 * @async: asynchronous commit
13453 *
13454 * This function commits a top-level state object that has been validated
13455 * with drm_atomic_helper_check().
13456 *
13457 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13458 * we can only handle plane-related operations and do not yet support
13459 * asynchronous commit.
13460 *
13461 * RETURNS
13462 * Zero for success or -errno.
13463 */
13464static int intel_atomic_commit(struct drm_device *dev,
13465 struct drm_atomic_state *state,
13466 bool async)
a6778b3c 13467{
565602d7 13468 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13469 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13470 struct drm_crtc_state *crtc_state;
7580d774 13471 struct drm_crtc *crtc;
565602d7
ML
13472 int ret = 0, i;
13473 bool hw_check = intel_state->modeset;
a6778b3c 13474
5008e874 13475 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13476 if (ret) {
13477 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13478 return ret;
7580d774 13479 }
d4afb8cc 13480
1c5e19f8 13481 drm_atomic_helper_swap_state(dev, state);
aa363136 13482 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13483
565602d7
ML
13484 if (intel_state->modeset) {
13485 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13486 sizeof(intel_state->min_pixclk));
13487 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13488 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
565602d7
ML
13489 }
13490
0a9ab303 13491 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13493
61333b60
ML
13494 if (!needs_modeset(crtc->state))
13495 continue;
13496
a539205a 13497 intel_pre_plane_update(intel_crtc);
460da916 13498
a539205a
ML
13499 if (crtc_state->active) {
13500 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13501 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13502 intel_crtc->active = false;
58f9c0bc 13503 intel_fbc_disable(intel_crtc);
eddfcbcd 13504 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13505
13506 /*
13507 * Underruns don't always raise
13508 * interrupts, so check manually.
13509 */
13510 intel_check_cpu_fifo_underruns(dev_priv);
13511 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13512
13513 if (!crtc->state->active)
13514 intel_update_watermarks(crtc);
a539205a 13515 }
b8cecdf5 13516 }
7758a113 13517
ea9d758d
DV
13518 /* Only after disabling all output pipelines that will be changed can we
13519 * update the the output configuration. */
4740b0f2 13520 intel_modeset_update_crtc_state(state);
f6e5b160 13521
565602d7 13522 if (intel_state->modeset) {
4740b0f2
ML
13523 intel_shared_dpll_commit(state);
13524
13525 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13526 modeset_update_crtc_power_domains(state);
4740b0f2 13527 }
47fab737 13528
a6778b3c 13529 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13530 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13532 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13533 bool update_pipe = !modeset &&
13534 to_intel_crtc_state(crtc->state)->update_pipe;
13535 unsigned long put_domains = 0;
f6ac4b2a 13536
9f836f90
PJ
13537 if (modeset)
13538 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13539
f6ac4b2a 13540 if (modeset && crtc->state->active) {
a539205a
ML
13541 update_scanline_offset(to_intel_crtc(crtc));
13542 dev_priv->display.crtc_enable(crtc);
13543 }
80715b2f 13544
bfd16b2a
ML
13545 if (update_pipe) {
13546 put_domains = modeset_get_crtc_power_domains(crtc);
13547
13548 /* make sure intel_modeset_check_state runs */
565602d7 13549 hw_check = true;
bfd16b2a
ML
13550 }
13551
f6ac4b2a
ML
13552 if (!modeset)
13553 intel_pre_plane_update(intel_crtc);
13554
49227c4a
PZ
13555 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13556 intel_fbc_enable(intel_crtc);
13557
6173ee28
ML
13558 if (crtc->state->active &&
13559 (crtc->state->planes_changed || update_pipe))
62852622 13560 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13561
13562 if (put_domains)
13563 modeset_put_power_domains(dev_priv, put_domains);
13564
f6ac4b2a 13565 intel_post_plane_update(intel_crtc);
9f836f90
PJ
13566
13567 if (modeset)
13568 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
80715b2f 13569 }
a6778b3c 13570
a6778b3c 13571 /* FIXME: add subpixel order */
83a57153 13572
74c090b1 13573 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f
ML
13574
13575 mutex_lock(&dev->struct_mutex);
d4afb8cc 13576 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13577 mutex_unlock(&dev->struct_mutex);
2bfb4627 13578
565602d7 13579 if (hw_check)
ee165b1a
ML
13580 intel_modeset_check_state(dev, state);
13581
13582 drm_atomic_state_free(state);
f30da187 13583
75714940
MK
13584 /* As one of the primary mmio accessors, KMS has a high likelihood
13585 * of triggering bugs in unclaimed access. After we finish
13586 * modesetting, see if an error has been flagged, and if so
13587 * enable debugging for the next modeset - and hope we catch
13588 * the culprit.
13589 *
13590 * XXX note that we assume display power is on at this point.
13591 * This might hold true now but we need to add pm helper to check
13592 * unclaimed only when the hardware is on, as atomic commits
13593 * can happen also when the device is completely off.
13594 */
13595 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13596
74c090b1 13597 return 0;
7f27126e
JB
13598}
13599
c0c36b94
CW
13600void intel_crtc_restore_mode(struct drm_crtc *crtc)
13601{
83a57153
ACO
13602 struct drm_device *dev = crtc->dev;
13603 struct drm_atomic_state *state;
e694eb02 13604 struct drm_crtc_state *crtc_state;
2bfb4627 13605 int ret;
83a57153
ACO
13606
13607 state = drm_atomic_state_alloc(dev);
13608 if (!state) {
e694eb02 13609 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13610 crtc->base.id);
13611 return;
13612 }
13613
e694eb02 13614 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13615
e694eb02
ML
13616retry:
13617 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13618 ret = PTR_ERR_OR_ZERO(crtc_state);
13619 if (!ret) {
13620 if (!crtc_state->active)
13621 goto out;
83a57153 13622
e694eb02 13623 crtc_state->mode_changed = true;
74c090b1 13624 ret = drm_atomic_commit(state);
83a57153
ACO
13625 }
13626
e694eb02
ML
13627 if (ret == -EDEADLK) {
13628 drm_atomic_state_clear(state);
13629 drm_modeset_backoff(state->acquire_ctx);
13630 goto retry;
4ed9fb37 13631 }
4be07317 13632
2bfb4627 13633 if (ret)
e694eb02 13634out:
2bfb4627 13635 drm_atomic_state_free(state);
c0c36b94
CW
13636}
13637
25c5b266
DV
13638#undef for_each_intel_crtc_masked
13639
f6e5b160 13640static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13641 .gamma_set = intel_crtc_gamma_set,
74c090b1 13642 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13643 .destroy = intel_crtc_destroy,
13644 .page_flip = intel_crtc_page_flip,
1356837e
MR
13645 .atomic_duplicate_state = intel_crtc_duplicate_state,
13646 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13647};
13648
5358901f
DV
13649static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13650 struct intel_shared_dpll *pll,
13651 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13652{
5358901f 13653 uint32_t val;
ee7b9f93 13654
f458ebbc 13655 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13656 return false;
13657
5358901f 13658 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13659 hw_state->dpll = val;
13660 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13661 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13662
13663 return val & DPLL_VCO_ENABLE;
13664}
13665
15bdd4cf
DV
13666static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13667 struct intel_shared_dpll *pll)
13668{
3e369b76
ACO
13669 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13670 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13671}
13672
e7b903d2
DV
13673static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13674 struct intel_shared_dpll *pll)
13675{
e7b903d2 13676 /* PCH refclock must be enabled first */
89eff4be 13677 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13678
3e369b76 13679 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13680
13681 /* Wait for the clocks to stabilize. */
13682 POSTING_READ(PCH_DPLL(pll->id));
13683 udelay(150);
13684
13685 /* The pixel multiplier can only be updated once the
13686 * DPLL is enabled and the clocks are stable.
13687 *
13688 * So write it again.
13689 */
3e369b76 13690 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13691 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13692 udelay(200);
13693}
13694
13695static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13696 struct intel_shared_dpll *pll)
13697{
13698 struct drm_device *dev = dev_priv->dev;
13699 struct intel_crtc *crtc;
e7b903d2
DV
13700
13701 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13702 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13703 if (intel_crtc_to_shared_dpll(crtc) == pll)
13704 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13705 }
13706
15bdd4cf
DV
13707 I915_WRITE(PCH_DPLL(pll->id), 0);
13708 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13709 udelay(200);
13710}
13711
46edb027
DV
13712static char *ibx_pch_dpll_names[] = {
13713 "PCH DPLL A",
13714 "PCH DPLL B",
13715};
13716
7c74ade1 13717static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13718{
e7b903d2 13719 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13720 int i;
13721
7c74ade1 13722 dev_priv->num_shared_dpll = 2;
ee7b9f93 13723
e72f9fbf 13724 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13725 dev_priv->shared_dplls[i].id = i;
13726 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13727 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13728 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13729 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13730 dev_priv->shared_dplls[i].get_hw_state =
13731 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13732 }
13733}
13734
7c74ade1
DV
13735static void intel_shared_dpll_init(struct drm_device *dev)
13736{
e7b903d2 13737 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13738
9cd86933
DV
13739 if (HAS_DDI(dev))
13740 intel_ddi_pll_init(dev);
13741 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13742 ibx_pch_dpll_init(dev);
13743 else
13744 dev_priv->num_shared_dpll = 0;
13745
13746 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13747}
13748
6beb8c23
MR
13749/**
13750 * intel_prepare_plane_fb - Prepare fb for usage on plane
13751 * @plane: drm plane to prepare for
13752 * @fb: framebuffer to prepare for presentation
13753 *
13754 * Prepares a framebuffer for usage on a display plane. Generally this
13755 * involves pinning the underlying object and updating the frontbuffer tracking
13756 * bits. Some older platforms need special physical address handling for
13757 * cursor planes.
13758 *
f935675f
ML
13759 * Must be called with struct_mutex held.
13760 *
6beb8c23
MR
13761 * Returns 0 on success, negative error code on failure.
13762 */
13763int
13764intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13765 const struct drm_plane_state *new_state)
465c120c
MR
13766{
13767 struct drm_device *dev = plane->dev;
844f9111 13768 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13769 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13770 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13771 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13772 int ret = 0;
465c120c 13773
1ee49399 13774 if (!obj && !old_obj)
465c120c
MR
13775 return 0;
13776
5008e874
ML
13777 if (old_obj) {
13778 struct drm_crtc_state *crtc_state =
13779 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13780
13781 /* Big Hammer, we also need to ensure that any pending
13782 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13783 * current scanout is retired before unpinning the old
13784 * framebuffer. Note that we rely on userspace rendering
13785 * into the buffer attached to the pipe they are waiting
13786 * on. If not, userspace generates a GPU hang with IPEHR
13787 * point to the MI_WAIT_FOR_EVENT.
13788 *
13789 * This should only fail upon a hung GPU, in which case we
13790 * can safely continue.
13791 */
13792 if (needs_modeset(crtc_state))
13793 ret = i915_gem_object_wait_rendering(old_obj, true);
13794
13795 /* Swallow -EIO errors to allow updates during hw lockup. */
13796 if (ret && ret != -EIO)
f935675f 13797 return ret;
5008e874
ML
13798 }
13799
3c28ff22
AG
13800 /* For framebuffer backed by dmabuf, wait for fence */
13801 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13802 long lret;
13803
13804 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13805 false, true,
13806 MAX_SCHEDULE_TIMEOUT);
13807 if (lret == -ERESTARTSYS)
13808 return lret;
3c28ff22 13809
bcf8be27 13810 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13811 }
13812
1ee49399
ML
13813 if (!obj) {
13814 ret = 0;
13815 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13816 INTEL_INFO(dev)->cursor_needs_physical) {
13817 int align = IS_I830(dev) ? 16 * 1024 : 256;
13818 ret = i915_gem_object_attach_phys(obj, align);
13819 if (ret)
13820 DRM_DEBUG_KMS("failed to attach phys object\n");
13821 } else {
7580d774 13822 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13823 }
465c120c 13824
7580d774
ML
13825 if (ret == 0) {
13826 if (obj) {
13827 struct intel_plane_state *plane_state =
13828 to_intel_plane_state(new_state);
13829
13830 i915_gem_request_assign(&plane_state->wait_req,
13831 obj->last_write_req);
13832 }
13833
a9ff8714 13834 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13835 }
fdd508a6 13836
6beb8c23
MR
13837 return ret;
13838}
13839
38f3ce3a
MR
13840/**
13841 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13842 * @plane: drm plane to clean up for
13843 * @fb: old framebuffer that was on plane
13844 *
13845 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13846 *
13847 * Must be called with struct_mutex held.
38f3ce3a
MR
13848 */
13849void
13850intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13851 const struct drm_plane_state *old_state)
38f3ce3a
MR
13852{
13853 struct drm_device *dev = plane->dev;
1ee49399 13854 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13855 struct intel_plane_state *old_intel_state;
1ee49399
ML
13856 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13857 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13858
7580d774
ML
13859 old_intel_state = to_intel_plane_state(old_state);
13860
1ee49399 13861 if (!obj && !old_obj)
38f3ce3a
MR
13862 return;
13863
1ee49399
ML
13864 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13865 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13866 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13867
13868 /* prepare_fb aborted? */
13869 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13870 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13871 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13872
13873 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13874
465c120c
MR
13875}
13876
6156a456
CK
13877int
13878skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13879{
13880 int max_scale;
13881 struct drm_device *dev;
13882 struct drm_i915_private *dev_priv;
13883 int crtc_clock, cdclk;
13884
bf8a0af0 13885 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13886 return DRM_PLANE_HELPER_NO_SCALING;
13887
13888 dev = intel_crtc->base.dev;
13889 dev_priv = dev->dev_private;
13890 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13891 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13892
54bf1ce6 13893 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13894 return DRM_PLANE_HELPER_NO_SCALING;
13895
13896 /*
13897 * skl max scale is lower of:
13898 * close to 3 but not 3, -1 is for that purpose
13899 * or
13900 * cdclk/crtc_clock
13901 */
13902 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13903
13904 return max_scale;
13905}
13906
465c120c 13907static int
3c692a41 13908intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13909 struct intel_crtc_state *crtc_state,
3c692a41
GP
13910 struct intel_plane_state *state)
13911{
2b875c22
MR
13912 struct drm_crtc *crtc = state->base.crtc;
13913 struct drm_framebuffer *fb = state->base.fb;
6156a456 13914 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13915 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13916 bool can_position = false;
465c120c 13917
693bdc28
VS
13918 if (INTEL_INFO(plane->dev)->gen >= 9) {
13919 /* use scaler when colorkey is not required */
13920 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13921 min_scale = 1;
13922 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13923 }
d8106366 13924 can_position = true;
6156a456 13925 }
d8106366 13926
061e4b8d
ML
13927 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13928 &state->dst, &state->clip,
da20eabd
ML
13929 min_scale, max_scale,
13930 can_position, true,
13931 &state->visible);
14af293f
GP
13932}
13933
613d2b27
ML
13934static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13935 struct drm_crtc_state *old_crtc_state)
3c692a41 13936{
32b7eeec 13937 struct drm_device *dev = crtc->dev;
3c692a41 13938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13939 struct intel_crtc_state *old_intel_state =
13940 to_intel_crtc_state(old_crtc_state);
13941 bool modeset = needs_modeset(crtc->state);
3c692a41 13942
c34c9ee4 13943 /* Perform vblank evasion around commit operation */
62852622 13944 intel_pipe_update_start(intel_crtc);
0583236e 13945
bfd16b2a
ML
13946 if (modeset)
13947 return;
13948
13949 if (to_intel_crtc_state(crtc->state)->update_pipe)
13950 intel_update_pipe_config(intel_crtc, old_intel_state);
13951 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13952 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13953}
13954
613d2b27
ML
13955static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13956 struct drm_crtc_state *old_crtc_state)
32b7eeec 13957{
32b7eeec 13958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13959
62852622 13960 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13961}
13962
cf4c7c12 13963/**
4a3b8769
MR
13964 * intel_plane_destroy - destroy a plane
13965 * @plane: plane to destroy
cf4c7c12 13966 *
4a3b8769
MR
13967 * Common destruction function for all types of planes (primary, cursor,
13968 * sprite).
cf4c7c12 13969 */
4a3b8769 13970void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13971{
13972 struct intel_plane *intel_plane = to_intel_plane(plane);
13973 drm_plane_cleanup(plane);
13974 kfree(intel_plane);
13975}
13976
65a3fea0 13977const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13978 .update_plane = drm_atomic_helper_update_plane,
13979 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13980 .destroy = intel_plane_destroy,
c196e1d6 13981 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13982 .atomic_get_property = intel_plane_atomic_get_property,
13983 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13984 .atomic_duplicate_state = intel_plane_duplicate_state,
13985 .atomic_destroy_state = intel_plane_destroy_state,
13986
465c120c
MR
13987};
13988
13989static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13990 int pipe)
13991{
13992 struct intel_plane *primary;
8e7d688b 13993 struct intel_plane_state *state;
465c120c 13994 const uint32_t *intel_primary_formats;
45e3743a 13995 unsigned int num_formats;
465c120c
MR
13996
13997 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13998 if (primary == NULL)
13999 return NULL;
14000
8e7d688b
MR
14001 state = intel_create_plane_state(&primary->base);
14002 if (!state) {
ea2c67bb
MR
14003 kfree(primary);
14004 return NULL;
14005 }
8e7d688b 14006 primary->base.state = &state->base;
ea2c67bb 14007
465c120c
MR
14008 primary->can_scale = false;
14009 primary->max_downscale = 1;
6156a456
CK
14010 if (INTEL_INFO(dev)->gen >= 9) {
14011 primary->can_scale = true;
af99ceda 14012 state->scaler_id = -1;
6156a456 14013 }
465c120c
MR
14014 primary->pipe = pipe;
14015 primary->plane = pipe;
a9ff8714 14016 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14017 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14018 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14019 primary->plane = !pipe;
14020
6c0fd451
DL
14021 if (INTEL_INFO(dev)->gen >= 9) {
14022 intel_primary_formats = skl_primary_formats;
14023 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14024
14025 primary->update_plane = skylake_update_primary_plane;
14026 primary->disable_plane = skylake_disable_primary_plane;
14027 } else if (HAS_PCH_SPLIT(dev)) {
14028 intel_primary_formats = i965_primary_formats;
14029 num_formats = ARRAY_SIZE(i965_primary_formats);
14030
14031 primary->update_plane = ironlake_update_primary_plane;
14032 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14033 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14034 intel_primary_formats = i965_primary_formats;
14035 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14036
14037 primary->update_plane = i9xx_update_primary_plane;
14038 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14039 } else {
14040 intel_primary_formats = i8xx_primary_formats;
14041 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14042
14043 primary->update_plane = i9xx_update_primary_plane;
14044 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14045 }
14046
14047 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14048 &intel_plane_funcs,
465c120c 14049 intel_primary_formats, num_formats,
b0b3b795 14050 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14051
3b7a5119
SJ
14052 if (INTEL_INFO(dev)->gen >= 4)
14053 intel_create_rotation_property(dev, primary);
48404c1e 14054
ea2c67bb
MR
14055 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14056
465c120c
MR
14057 return &primary->base;
14058}
14059
3b7a5119
SJ
14060void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14061{
14062 if (!dev->mode_config.rotation_property) {
14063 unsigned long flags = BIT(DRM_ROTATE_0) |
14064 BIT(DRM_ROTATE_180);
14065
14066 if (INTEL_INFO(dev)->gen >= 9)
14067 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14068
14069 dev->mode_config.rotation_property =
14070 drm_mode_create_rotation_property(dev, flags);
14071 }
14072 if (dev->mode_config.rotation_property)
14073 drm_object_attach_property(&plane->base.base,
14074 dev->mode_config.rotation_property,
14075 plane->base.state->rotation);
14076}
14077
3d7d6510 14078static int
852e787c 14079intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14080 struct intel_crtc_state *crtc_state,
852e787c 14081 struct intel_plane_state *state)
3d7d6510 14082{
061e4b8d 14083 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14084 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14085 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14086 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14087 unsigned stride;
14088 int ret;
3d7d6510 14089
061e4b8d
ML
14090 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14091 &state->dst, &state->clip,
3d7d6510
MR
14092 DRM_PLANE_HELPER_NO_SCALING,
14093 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14094 true, true, &state->visible);
757f9a3e
GP
14095 if (ret)
14096 return ret;
14097
757f9a3e
GP
14098 /* if we want to turn off the cursor ignore width and height */
14099 if (!obj)
da20eabd 14100 return 0;
757f9a3e 14101
757f9a3e 14102 /* Check for which cursor types we support */
061e4b8d 14103 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14104 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14105 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14106 return -EINVAL;
14107 }
14108
ea2c67bb
MR
14109 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14110 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14111 DRM_DEBUG_KMS("buffer is too small\n");
14112 return -ENOMEM;
14113 }
14114
3a656b54 14115 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14116 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14117 return -EINVAL;
32b7eeec
MR
14118 }
14119
b29ec92c
VS
14120 /*
14121 * There's something wrong with the cursor on CHV pipe C.
14122 * If it straddles the left edge of the screen then
14123 * moving it away from the edge or disabling it often
14124 * results in a pipe underrun, and often that can lead to
14125 * dead pipe (constant underrun reported, and it scans
14126 * out just a solid color). To recover from that, the
14127 * display power well must be turned off and on again.
14128 * Refuse the put the cursor into that compromised position.
14129 */
14130 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14131 state->visible && state->base.crtc_x < 0) {
14132 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14133 return -EINVAL;
14134 }
14135
da20eabd 14136 return 0;
852e787c 14137}
3d7d6510 14138
a8ad0d8e
ML
14139static void
14140intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14141 struct drm_crtc *crtc)
a8ad0d8e 14142{
f2858021
ML
14143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14144
14145 intel_crtc->cursor_addr = 0;
55a08b3f 14146 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14147}
14148
f4a2cf29 14149static void
55a08b3f
ML
14150intel_update_cursor_plane(struct drm_plane *plane,
14151 const struct intel_crtc_state *crtc_state,
14152 const struct intel_plane_state *state)
852e787c 14153{
55a08b3f
ML
14154 struct drm_crtc *crtc = crtc_state->base.crtc;
14155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14156 struct drm_device *dev = plane->dev;
2b875c22 14157 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14158 uint32_t addr;
852e787c 14159
f4a2cf29 14160 if (!obj)
a912f12f 14161 addr = 0;
f4a2cf29 14162 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14163 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14164 else
a912f12f 14165 addr = obj->phys_handle->busaddr;
852e787c 14166
a912f12f 14167 intel_crtc->cursor_addr = addr;
55a08b3f 14168 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14169}
14170
3d7d6510
MR
14171static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14172 int pipe)
14173{
14174 struct intel_plane *cursor;
8e7d688b 14175 struct intel_plane_state *state;
3d7d6510
MR
14176
14177 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14178 if (cursor == NULL)
14179 return NULL;
14180
8e7d688b
MR
14181 state = intel_create_plane_state(&cursor->base);
14182 if (!state) {
ea2c67bb
MR
14183 kfree(cursor);
14184 return NULL;
14185 }
8e7d688b 14186 cursor->base.state = &state->base;
ea2c67bb 14187
3d7d6510
MR
14188 cursor->can_scale = false;
14189 cursor->max_downscale = 1;
14190 cursor->pipe = pipe;
14191 cursor->plane = pipe;
a9ff8714 14192 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14193 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14194 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14195 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14196
14197 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14198 &intel_plane_funcs,
3d7d6510
MR
14199 intel_cursor_formats,
14200 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14201 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14202
14203 if (INTEL_INFO(dev)->gen >= 4) {
14204 if (!dev->mode_config.rotation_property)
14205 dev->mode_config.rotation_property =
14206 drm_mode_create_rotation_property(dev,
14207 BIT(DRM_ROTATE_0) |
14208 BIT(DRM_ROTATE_180));
14209 if (dev->mode_config.rotation_property)
14210 drm_object_attach_property(&cursor->base.base,
14211 dev->mode_config.rotation_property,
8e7d688b 14212 state->base.rotation);
4398ad45
VS
14213 }
14214
af99ceda
CK
14215 if (INTEL_INFO(dev)->gen >=9)
14216 state->scaler_id = -1;
14217
ea2c67bb
MR
14218 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14219
3d7d6510
MR
14220 return &cursor->base;
14221}
14222
549e2bfb
CK
14223static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14224 struct intel_crtc_state *crtc_state)
14225{
14226 int i;
14227 struct intel_scaler *intel_scaler;
14228 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14229
14230 for (i = 0; i < intel_crtc->num_scalers; i++) {
14231 intel_scaler = &scaler_state->scalers[i];
14232 intel_scaler->in_use = 0;
549e2bfb
CK
14233 intel_scaler->mode = PS_SCALER_MODE_DYN;
14234 }
14235
14236 scaler_state->scaler_id = -1;
14237}
14238
b358d0a6 14239static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14240{
fbee40df 14241 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14242 struct intel_crtc *intel_crtc;
f5de6e07 14243 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14244 struct drm_plane *primary = NULL;
14245 struct drm_plane *cursor = NULL;
465c120c 14246 int i, ret;
79e53945 14247
955382f3 14248 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14249 if (intel_crtc == NULL)
14250 return;
14251
f5de6e07
ACO
14252 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14253 if (!crtc_state)
14254 goto fail;
550acefd
ACO
14255 intel_crtc->config = crtc_state;
14256 intel_crtc->base.state = &crtc_state->base;
07878248 14257 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14258
549e2bfb
CK
14259 /* initialize shared scalers */
14260 if (INTEL_INFO(dev)->gen >= 9) {
14261 if (pipe == PIPE_C)
14262 intel_crtc->num_scalers = 1;
14263 else
14264 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14265
14266 skl_init_scalers(dev, intel_crtc, crtc_state);
14267 }
14268
465c120c 14269 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14270 if (!primary)
14271 goto fail;
14272
14273 cursor = intel_cursor_plane_create(dev, pipe);
14274 if (!cursor)
14275 goto fail;
14276
465c120c 14277 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14278 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14279 if (ret)
14280 goto fail;
79e53945
JB
14281
14282 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14283 for (i = 0; i < 256; i++) {
14284 intel_crtc->lut_r[i] = i;
14285 intel_crtc->lut_g[i] = i;
14286 intel_crtc->lut_b[i] = i;
14287 }
14288
1f1c2e24
VS
14289 /*
14290 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14291 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14292 */
80824003
JB
14293 intel_crtc->pipe = pipe;
14294 intel_crtc->plane = pipe;
3a77c4c4 14295 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14296 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14297 intel_crtc->plane = !pipe;
80824003
JB
14298 }
14299
4b0e333e
CW
14300 intel_crtc->cursor_base = ~0;
14301 intel_crtc->cursor_cntl = ~0;
dc41c154 14302 intel_crtc->cursor_size = ~0;
8d7849db 14303
852eb00d
VS
14304 intel_crtc->wm.cxsr_allowed = true;
14305
22fd0fab
JB
14306 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14307 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14308 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14309 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14310
79e53945 14311 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14312
14313 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14314 return;
14315
14316fail:
14317 if (primary)
14318 drm_plane_cleanup(primary);
14319 if (cursor)
14320 drm_plane_cleanup(cursor);
f5de6e07 14321 kfree(crtc_state);
3d7d6510 14322 kfree(intel_crtc);
79e53945
JB
14323}
14324
752aa88a
JB
14325enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14326{
14327 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14328 struct drm_device *dev = connector->base.dev;
752aa88a 14329
51fd371b 14330 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14331
d3babd3f 14332 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14333 return INVALID_PIPE;
14334
14335 return to_intel_crtc(encoder->crtc)->pipe;
14336}
14337
08d7b3d1 14338int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14339 struct drm_file *file)
08d7b3d1 14340{
08d7b3d1 14341 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14342 struct drm_crtc *drmmode_crtc;
c05422d5 14343 struct intel_crtc *crtc;
08d7b3d1 14344
7707e653 14345 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14346
7707e653 14347 if (!drmmode_crtc) {
08d7b3d1 14348 DRM_ERROR("no such CRTC id\n");
3f2c2057 14349 return -ENOENT;
08d7b3d1
CW
14350 }
14351
7707e653 14352 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14353 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14354
c05422d5 14355 return 0;
08d7b3d1
CW
14356}
14357
66a9278e 14358static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14359{
66a9278e
DV
14360 struct drm_device *dev = encoder->base.dev;
14361 struct intel_encoder *source_encoder;
79e53945 14362 int index_mask = 0;
79e53945
JB
14363 int entry = 0;
14364
b2784e15 14365 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14366 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14367 index_mask |= (1 << entry);
14368
79e53945
JB
14369 entry++;
14370 }
4ef69c7a 14371
79e53945
JB
14372 return index_mask;
14373}
14374
4d302442
CW
14375static bool has_edp_a(struct drm_device *dev)
14376{
14377 struct drm_i915_private *dev_priv = dev->dev_private;
14378
14379 if (!IS_MOBILE(dev))
14380 return false;
14381
14382 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14383 return false;
14384
e3589908 14385 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14386 return false;
14387
14388 return true;
14389}
14390
84b4e042
JB
14391static bool intel_crt_present(struct drm_device *dev)
14392{
14393 struct drm_i915_private *dev_priv = dev->dev_private;
14394
884497ed
DL
14395 if (INTEL_INFO(dev)->gen >= 9)
14396 return false;
14397
cf404ce4 14398 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14399 return false;
14400
14401 if (IS_CHERRYVIEW(dev))
14402 return false;
14403
65e472e4
VS
14404 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14405 return false;
14406
70ac54d0
VS
14407 /* DDI E can't be used if DDI A requires 4 lanes */
14408 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14409 return false;
14410
e4abb733 14411 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14412 return false;
14413
14414 return true;
14415}
14416
79e53945
JB
14417static void intel_setup_outputs(struct drm_device *dev)
14418{
725e30ad 14419 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14420 struct intel_encoder *encoder;
cb0953d7 14421 bool dpd_is_edp = false;
79e53945 14422
c9093354 14423 intel_lvds_init(dev);
79e53945 14424
84b4e042 14425 if (intel_crt_present(dev))
79935fca 14426 intel_crt_init(dev);
cb0953d7 14427
c776eb2e
VK
14428 if (IS_BROXTON(dev)) {
14429 /*
14430 * FIXME: Broxton doesn't support port detection via the
14431 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14432 * detect the ports.
14433 */
14434 intel_ddi_init(dev, PORT_A);
14435 intel_ddi_init(dev, PORT_B);
14436 intel_ddi_init(dev, PORT_C);
14437 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14438 int found;
14439
de31facd
JB
14440 /*
14441 * Haswell uses DDI functions to detect digital outputs.
14442 * On SKL pre-D0 the strap isn't connected, so we assume
14443 * it's there.
14444 */
77179400 14445 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14446 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14447 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14448 intel_ddi_init(dev, PORT_A);
14449
14450 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14451 * register */
14452 found = I915_READ(SFUSE_STRAP);
14453
14454 if (found & SFUSE_STRAP_DDIB_DETECTED)
14455 intel_ddi_init(dev, PORT_B);
14456 if (found & SFUSE_STRAP_DDIC_DETECTED)
14457 intel_ddi_init(dev, PORT_C);
14458 if (found & SFUSE_STRAP_DDID_DETECTED)
14459 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14460 /*
14461 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14462 */
ef11bdb3 14463 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14464 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14465 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14466 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14467 intel_ddi_init(dev, PORT_E);
14468
0e72a5b5 14469 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14470 int found;
5d8a7752 14471 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14472
14473 if (has_edp_a(dev))
14474 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14475
dc0fa718 14476 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14477 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14478 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14479 if (!found)
e2debe91 14480 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14481 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14482 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14483 }
14484
dc0fa718 14485 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14486 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14487
dc0fa718 14488 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14489 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14490
5eb08b69 14491 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14492 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14493
270b3042 14494 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14495 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14496 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14497 /*
14498 * The DP_DETECTED bit is the latched state of the DDC
14499 * SDA pin at boot. However since eDP doesn't require DDC
14500 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14501 * eDP ports may have been muxed to an alternate function.
14502 * Thus we can't rely on the DP_DETECTED bit alone to detect
14503 * eDP ports. Consult the VBT as well as DP_DETECTED to
14504 * detect eDP ports.
14505 */
e66eb81d 14506 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14507 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14508 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14509 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14510 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14511 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14512
e66eb81d 14513 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14514 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14515 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14516 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14517 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14518 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14519
9418c1f1 14520 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14521 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14522 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14523 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14524 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14525 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14526 }
14527
3cfca973 14528 intel_dsi_init(dev);
09da55dc 14529 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14530 bool found = false;
7d57382e 14531
e2debe91 14532 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14533 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14534 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14535 if (!found && IS_G4X(dev)) {
b01f2c3a 14536 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14537 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14538 }
27185ae1 14539
3fec3d2f 14540 if (!found && IS_G4X(dev))
ab9d7c30 14541 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14542 }
13520b05
KH
14543
14544 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14545
e2debe91 14546 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14547 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14548 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14549 }
27185ae1 14550
e2debe91 14551 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14552
3fec3d2f 14553 if (IS_G4X(dev)) {
b01f2c3a 14554 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14555 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14556 }
3fec3d2f 14557 if (IS_G4X(dev))
ab9d7c30 14558 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14559 }
27185ae1 14560
3fec3d2f 14561 if (IS_G4X(dev) &&
e7281eab 14562 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14563 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14564 } else if (IS_GEN2(dev))
79e53945
JB
14565 intel_dvo_init(dev);
14566
103a196f 14567 if (SUPPORTS_TV(dev))
79e53945
JB
14568 intel_tv_init(dev);
14569
0bc12bcb 14570 intel_psr_init(dev);
7c8f8a70 14571
b2784e15 14572 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14573 encoder->base.possible_crtcs = encoder->crtc_mask;
14574 encoder->base.possible_clones =
66a9278e 14575 intel_encoder_clones(encoder);
79e53945 14576 }
47356eb6 14577
dde86e2d 14578 intel_init_pch_refclk(dev);
270b3042
DV
14579
14580 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14581}
14582
14583static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14584{
60a5ca01 14585 struct drm_device *dev = fb->dev;
79e53945 14586 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14587
ef2d633e 14588 drm_framebuffer_cleanup(fb);
60a5ca01 14589 mutex_lock(&dev->struct_mutex);
ef2d633e 14590 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14591 drm_gem_object_unreference(&intel_fb->obj->base);
14592 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14593 kfree(intel_fb);
14594}
14595
14596static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14597 struct drm_file *file,
79e53945
JB
14598 unsigned int *handle)
14599{
14600 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14601 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14602
cc917ab4
CW
14603 if (obj->userptr.mm) {
14604 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14605 return -EINVAL;
14606 }
14607
05394f39 14608 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14609}
14610
86c98588
RV
14611static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14612 struct drm_file *file,
14613 unsigned flags, unsigned color,
14614 struct drm_clip_rect *clips,
14615 unsigned num_clips)
14616{
14617 struct drm_device *dev = fb->dev;
14618 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14619 struct drm_i915_gem_object *obj = intel_fb->obj;
14620
14621 mutex_lock(&dev->struct_mutex);
74b4ea1e 14622 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14623 mutex_unlock(&dev->struct_mutex);
14624
14625 return 0;
14626}
14627
79e53945
JB
14628static const struct drm_framebuffer_funcs intel_fb_funcs = {
14629 .destroy = intel_user_framebuffer_destroy,
14630 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14631 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14632};
14633
b321803d
DL
14634static
14635u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14636 uint32_t pixel_format)
14637{
14638 u32 gen = INTEL_INFO(dev)->gen;
14639
14640 if (gen >= 9) {
ac484963
VS
14641 int cpp = drm_format_plane_cpp(pixel_format, 0);
14642
b321803d
DL
14643 /* "The stride in bytes must not exceed the of the size of 8K
14644 * pixels and 32K bytes."
14645 */
ac484963 14646 return min(8192 * cpp, 32768);
666a4537 14647 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14648 return 32*1024;
14649 } else if (gen >= 4) {
14650 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14651 return 16*1024;
14652 else
14653 return 32*1024;
14654 } else if (gen >= 3) {
14655 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14656 return 8*1024;
14657 else
14658 return 16*1024;
14659 } else {
14660 /* XXX DSPC is limited to 4k tiled */
14661 return 8*1024;
14662 }
14663}
14664
b5ea642a
DV
14665static int intel_framebuffer_init(struct drm_device *dev,
14666 struct intel_framebuffer *intel_fb,
14667 struct drm_mode_fb_cmd2 *mode_cmd,
14668 struct drm_i915_gem_object *obj)
79e53945 14669{
7b49f948 14670 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14671 unsigned int aligned_height;
79e53945 14672 int ret;
b321803d 14673 u32 pitch_limit, stride_alignment;
79e53945 14674
dd4916c5
DV
14675 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14676
2a80eada
DV
14677 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14678 /* Enforce that fb modifier and tiling mode match, but only for
14679 * X-tiled. This is needed for FBC. */
14680 if (!!(obj->tiling_mode == I915_TILING_X) !=
14681 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14682 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14683 return -EINVAL;
14684 }
14685 } else {
14686 if (obj->tiling_mode == I915_TILING_X)
14687 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14688 else if (obj->tiling_mode == I915_TILING_Y) {
14689 DRM_DEBUG("No Y tiling for legacy addfb\n");
14690 return -EINVAL;
14691 }
14692 }
14693
9a8f0a12
TU
14694 /* Passed in modifier sanity checking. */
14695 switch (mode_cmd->modifier[0]) {
14696 case I915_FORMAT_MOD_Y_TILED:
14697 case I915_FORMAT_MOD_Yf_TILED:
14698 if (INTEL_INFO(dev)->gen < 9) {
14699 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14700 mode_cmd->modifier[0]);
14701 return -EINVAL;
14702 }
14703 case DRM_FORMAT_MOD_NONE:
14704 case I915_FORMAT_MOD_X_TILED:
14705 break;
14706 default:
c0f40428
JB
14707 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14708 mode_cmd->modifier[0]);
57cd6508 14709 return -EINVAL;
c16ed4be 14710 }
57cd6508 14711
7b49f948
VS
14712 stride_alignment = intel_fb_stride_alignment(dev_priv,
14713 mode_cmd->modifier[0],
b321803d
DL
14714 mode_cmd->pixel_format);
14715 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14716 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14717 mode_cmd->pitches[0], stride_alignment);
57cd6508 14718 return -EINVAL;
c16ed4be 14719 }
57cd6508 14720
b321803d
DL
14721 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14722 mode_cmd->pixel_format);
a35cdaa0 14723 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14724 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14725 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14726 "tiled" : "linear",
a35cdaa0 14727 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14728 return -EINVAL;
c16ed4be 14729 }
5d7bd705 14730
2a80eada 14731 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14732 mode_cmd->pitches[0] != obj->stride) {
14733 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14734 mode_cmd->pitches[0], obj->stride);
5d7bd705 14735 return -EINVAL;
c16ed4be 14736 }
5d7bd705 14737
57779d06 14738 /* Reject formats not supported by any plane early. */
308e5bcb 14739 switch (mode_cmd->pixel_format) {
57779d06 14740 case DRM_FORMAT_C8:
04b3924d
VS
14741 case DRM_FORMAT_RGB565:
14742 case DRM_FORMAT_XRGB8888:
14743 case DRM_FORMAT_ARGB8888:
57779d06
VS
14744 break;
14745 case DRM_FORMAT_XRGB1555:
c16ed4be 14746 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14747 DRM_DEBUG("unsupported pixel format: %s\n",
14748 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14749 return -EINVAL;
c16ed4be 14750 }
57779d06 14751 break;
57779d06 14752 case DRM_FORMAT_ABGR8888:
666a4537
WB
14753 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14754 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14755 DRM_DEBUG("unsupported pixel format: %s\n",
14756 drm_get_format_name(mode_cmd->pixel_format));
14757 return -EINVAL;
14758 }
14759 break;
14760 case DRM_FORMAT_XBGR8888:
04b3924d 14761 case DRM_FORMAT_XRGB2101010:
57779d06 14762 case DRM_FORMAT_XBGR2101010:
c16ed4be 14763 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14764 DRM_DEBUG("unsupported pixel format: %s\n",
14765 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14766 return -EINVAL;
c16ed4be 14767 }
b5626747 14768 break;
7531208b 14769 case DRM_FORMAT_ABGR2101010:
666a4537 14770 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14771 DRM_DEBUG("unsupported pixel format: %s\n",
14772 drm_get_format_name(mode_cmd->pixel_format));
14773 return -EINVAL;
14774 }
14775 break;
04b3924d
VS
14776 case DRM_FORMAT_YUYV:
14777 case DRM_FORMAT_UYVY:
14778 case DRM_FORMAT_YVYU:
14779 case DRM_FORMAT_VYUY:
c16ed4be 14780 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14781 DRM_DEBUG("unsupported pixel format: %s\n",
14782 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14783 return -EINVAL;
c16ed4be 14784 }
57cd6508
CW
14785 break;
14786 default:
4ee62c76
VS
14787 DRM_DEBUG("unsupported pixel format: %s\n",
14788 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14789 return -EINVAL;
14790 }
14791
90f9a336
VS
14792 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14793 if (mode_cmd->offsets[0] != 0)
14794 return -EINVAL;
14795
ec2c981e 14796 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14797 mode_cmd->pixel_format,
14798 mode_cmd->modifier[0]);
53155c0a
DV
14799 /* FIXME drm helper for size checks (especially planar formats)? */
14800 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14801 return -EINVAL;
14802
c7d73f6a
DV
14803 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14804 intel_fb->obj = obj;
14805
79e53945
JB
14806 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14807 if (ret) {
14808 DRM_ERROR("framebuffer init failed %d\n", ret);
14809 return ret;
14810 }
14811
0b05e1e0
VS
14812 intel_fb->obj->framebuffer_references++;
14813
79e53945
JB
14814 return 0;
14815}
14816
79e53945
JB
14817static struct drm_framebuffer *
14818intel_user_framebuffer_create(struct drm_device *dev,
14819 struct drm_file *filp,
1eb83451 14820 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14821{
dcb1394e 14822 struct drm_framebuffer *fb;
05394f39 14823 struct drm_i915_gem_object *obj;
76dc3769 14824 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14825
308e5bcb 14826 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14827 mode_cmd.handles[0]));
c8725226 14828 if (&obj->base == NULL)
cce13ff7 14829 return ERR_PTR(-ENOENT);
79e53945 14830
92907cbb 14831 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14832 if (IS_ERR(fb))
14833 drm_gem_object_unreference_unlocked(&obj->base);
14834
14835 return fb;
79e53945
JB
14836}
14837
0695726e 14838#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14839static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14840{
14841}
14842#endif
14843
79e53945 14844static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14845 .fb_create = intel_user_framebuffer_create,
0632fef6 14846 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14847 .atomic_check = intel_atomic_check,
14848 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14849 .atomic_state_alloc = intel_atomic_state_alloc,
14850 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14851};
14852
e70236a8
JB
14853/* Set up chip specific display functions */
14854static void intel_init_display(struct drm_device *dev)
14855{
14856 struct drm_i915_private *dev_priv = dev->dev_private;
14857
ee9300bb
DV
14858 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14859 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14860 else if (IS_CHERRYVIEW(dev))
14861 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14862 else if (IS_VALLEYVIEW(dev))
14863 dev_priv->display.find_dpll = vlv_find_best_dpll;
14864 else if (IS_PINEVIEW(dev))
14865 dev_priv->display.find_dpll = pnv_find_best_dpll;
14866 else
14867 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14868
bc8d7dff
DL
14869 if (INTEL_INFO(dev)->gen >= 9) {
14870 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14871 dev_priv->display.get_initial_plane_config =
14872 skylake_get_initial_plane_config;
bc8d7dff
DL
14873 dev_priv->display.crtc_compute_clock =
14874 haswell_crtc_compute_clock;
14875 dev_priv->display.crtc_enable = haswell_crtc_enable;
14876 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 14877 } else if (HAS_DDI(dev)) {
0e8ffe1b 14878 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14879 dev_priv->display.get_initial_plane_config =
14880 ironlake_get_initial_plane_config;
797d0259
ACO
14881 dev_priv->display.crtc_compute_clock =
14882 haswell_crtc_compute_clock;
4f771f10
PZ
14883 dev_priv->display.crtc_enable = haswell_crtc_enable;
14884 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 14885 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14886 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14887 dev_priv->display.get_initial_plane_config =
14888 ironlake_get_initial_plane_config;
3fb37703
ACO
14889 dev_priv->display.crtc_compute_clock =
14890 ironlake_crtc_compute_clock;
76e5a89c
DV
14891 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14892 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 14893 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 14894 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14895 dev_priv->display.get_initial_plane_config =
14896 i9xx_get_initial_plane_config;
d6dfee7a 14897 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14898 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14899 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14900 } else {
0e8ffe1b 14901 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14902 dev_priv->display.get_initial_plane_config =
14903 i9xx_get_initial_plane_config;
d6dfee7a 14904 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14905 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14906 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14907 }
e70236a8 14908
e70236a8 14909 /* Returns the core display clock speed */
ef11bdb3 14910 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
14911 dev_priv->display.get_display_clock_speed =
14912 skylake_get_display_clock_speed;
acd3f3d3
BP
14913 else if (IS_BROXTON(dev))
14914 dev_priv->display.get_display_clock_speed =
14915 broxton_get_display_clock_speed;
1652d19e
VS
14916 else if (IS_BROADWELL(dev))
14917 dev_priv->display.get_display_clock_speed =
14918 broadwell_get_display_clock_speed;
14919 else if (IS_HASWELL(dev))
14920 dev_priv->display.get_display_clock_speed =
14921 haswell_get_display_clock_speed;
666a4537 14922 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
14923 dev_priv->display.get_display_clock_speed =
14924 valleyview_get_display_clock_speed;
b37a6434
VS
14925 else if (IS_GEN5(dev))
14926 dev_priv->display.get_display_clock_speed =
14927 ilk_get_display_clock_speed;
a7c66cd8 14928 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14929 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14930 dev_priv->display.get_display_clock_speed =
14931 i945_get_display_clock_speed;
34edce2f
VS
14932 else if (IS_GM45(dev))
14933 dev_priv->display.get_display_clock_speed =
14934 gm45_get_display_clock_speed;
14935 else if (IS_CRESTLINE(dev))
14936 dev_priv->display.get_display_clock_speed =
14937 i965gm_get_display_clock_speed;
14938 else if (IS_PINEVIEW(dev))
14939 dev_priv->display.get_display_clock_speed =
14940 pnv_get_display_clock_speed;
14941 else if (IS_G33(dev) || IS_G4X(dev))
14942 dev_priv->display.get_display_clock_speed =
14943 g33_get_display_clock_speed;
e70236a8
JB
14944 else if (IS_I915G(dev))
14945 dev_priv->display.get_display_clock_speed =
14946 i915_get_display_clock_speed;
257a7ffc 14947 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14948 dev_priv->display.get_display_clock_speed =
14949 i9xx_misc_get_display_clock_speed;
14950 else if (IS_I915GM(dev))
14951 dev_priv->display.get_display_clock_speed =
14952 i915gm_get_display_clock_speed;
14953 else if (IS_I865G(dev))
14954 dev_priv->display.get_display_clock_speed =
14955 i865_get_display_clock_speed;
f0f8a9ce 14956 else if (IS_I85X(dev))
e70236a8 14957 dev_priv->display.get_display_clock_speed =
1b1d2716 14958 i85x_get_display_clock_speed;
623e01e5
VS
14959 else { /* 830 */
14960 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14961 dev_priv->display.get_display_clock_speed =
14962 i830_get_display_clock_speed;
623e01e5 14963 }
e70236a8 14964
7c10a2b5 14965 if (IS_GEN5(dev)) {
3bb11b53 14966 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14967 } else if (IS_GEN6(dev)) {
14968 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14969 } else if (IS_IVYBRIDGE(dev)) {
14970 /* FIXME: detect B0+ stepping and use auto training */
14971 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14972 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14973 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14974 if (IS_BROADWELL(dev)) {
14975 dev_priv->display.modeset_commit_cdclk =
14976 broadwell_modeset_commit_cdclk;
14977 dev_priv->display.modeset_calc_cdclk =
14978 broadwell_modeset_calc_cdclk;
14979 }
666a4537 14980 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
14981 dev_priv->display.modeset_commit_cdclk =
14982 valleyview_modeset_commit_cdclk;
14983 dev_priv->display.modeset_calc_cdclk =
14984 valleyview_modeset_calc_cdclk;
f8437dd1 14985 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14986 dev_priv->display.modeset_commit_cdclk =
14987 broxton_modeset_commit_cdclk;
14988 dev_priv->display.modeset_calc_cdclk =
14989 broxton_modeset_calc_cdclk;
e70236a8 14990 }
8c9f3aaf 14991
8c9f3aaf
JB
14992 switch (INTEL_INFO(dev)->gen) {
14993 case 2:
14994 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14995 break;
14996
14997 case 3:
14998 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14999 break;
15000
15001 case 4:
15002 case 5:
15003 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15004 break;
15005
15006 case 6:
15007 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15008 break;
7c9017e5 15009 case 7:
4e0bbc31 15010 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15011 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15012 break;
830c81db 15013 case 9:
ba343e02
TU
15014 /* Drop through - unsupported since execlist only. */
15015 default:
15016 /* Default just returns -ENODEV to indicate unsupported */
15017 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15018 }
7bd688cd 15019
e39b999a 15020 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15021}
15022
b690e96c
JB
15023/*
15024 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15025 * resume, or other times. This quirk makes sure that's the case for
15026 * affected systems.
15027 */
0206e353 15028static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15029{
15030 struct drm_i915_private *dev_priv = dev->dev_private;
15031
15032 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15033 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15034}
15035
b6b5d049
VS
15036static void quirk_pipeb_force(struct drm_device *dev)
15037{
15038 struct drm_i915_private *dev_priv = dev->dev_private;
15039
15040 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15041 DRM_INFO("applying pipe b force quirk\n");
15042}
15043
435793df
KP
15044/*
15045 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15046 */
15047static void quirk_ssc_force_disable(struct drm_device *dev)
15048{
15049 struct drm_i915_private *dev_priv = dev->dev_private;
15050 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15051 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15052}
15053
4dca20ef 15054/*
5a15ab5b
CE
15055 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15056 * brightness value
4dca20ef
CE
15057 */
15058static void quirk_invert_brightness(struct drm_device *dev)
15059{
15060 struct drm_i915_private *dev_priv = dev->dev_private;
15061 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15062 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15063}
15064
9c72cc6f
SD
15065/* Some VBT's incorrectly indicate no backlight is present */
15066static void quirk_backlight_present(struct drm_device *dev)
15067{
15068 struct drm_i915_private *dev_priv = dev->dev_private;
15069 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15070 DRM_INFO("applying backlight present quirk\n");
15071}
15072
b690e96c
JB
15073struct intel_quirk {
15074 int device;
15075 int subsystem_vendor;
15076 int subsystem_device;
15077 void (*hook)(struct drm_device *dev);
15078};
15079
5f85f176
EE
15080/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15081struct intel_dmi_quirk {
15082 void (*hook)(struct drm_device *dev);
15083 const struct dmi_system_id (*dmi_id_list)[];
15084};
15085
15086static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15087{
15088 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15089 return 1;
15090}
15091
15092static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15093 {
15094 .dmi_id_list = &(const struct dmi_system_id[]) {
15095 {
15096 .callback = intel_dmi_reverse_brightness,
15097 .ident = "NCR Corporation",
15098 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15099 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15100 },
15101 },
15102 { } /* terminating entry */
15103 },
15104 .hook = quirk_invert_brightness,
15105 },
15106};
15107
c43b5634 15108static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15109 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15110 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15111
b690e96c
JB
15112 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15113 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15114
5f080c0f
VS
15115 /* 830 needs to leave pipe A & dpll A up */
15116 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15117
b6b5d049
VS
15118 /* 830 needs to leave pipe B & dpll B up */
15119 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15120
435793df
KP
15121 /* Lenovo U160 cannot use SSC on LVDS */
15122 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15123
15124 /* Sony Vaio Y cannot use SSC on LVDS */
15125 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15126
be505f64
AH
15127 /* Acer Aspire 5734Z must invert backlight brightness */
15128 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15129
15130 /* Acer/eMachines G725 */
15131 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15132
15133 /* Acer/eMachines e725 */
15134 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15135
15136 /* Acer/Packard Bell NCL20 */
15137 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15138
15139 /* Acer Aspire 4736Z */
15140 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15141
15142 /* Acer Aspire 5336 */
15143 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15144
15145 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15146 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15147
dfb3d47b
SD
15148 /* Acer C720 Chromebook (Core i3 4005U) */
15149 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15150
b2a9601c 15151 /* Apple Macbook 2,1 (Core 2 T7400) */
15152 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15153
1b9448b0
JN
15154 /* Apple Macbook 4,1 */
15155 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15156
d4967d8c
SD
15157 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15158 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15159
15160 /* HP Chromebook 14 (Celeron 2955U) */
15161 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15162
15163 /* Dell Chromebook 11 */
15164 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15165
15166 /* Dell Chromebook 11 (2015 version) */
15167 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15168};
15169
15170static void intel_init_quirks(struct drm_device *dev)
15171{
15172 struct pci_dev *d = dev->pdev;
15173 int i;
15174
15175 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15176 struct intel_quirk *q = &intel_quirks[i];
15177
15178 if (d->device == q->device &&
15179 (d->subsystem_vendor == q->subsystem_vendor ||
15180 q->subsystem_vendor == PCI_ANY_ID) &&
15181 (d->subsystem_device == q->subsystem_device ||
15182 q->subsystem_device == PCI_ANY_ID))
15183 q->hook(dev);
15184 }
5f85f176
EE
15185 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15186 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15187 intel_dmi_quirks[i].hook(dev);
15188 }
b690e96c
JB
15189}
15190
9cce37f4
JB
15191/* Disable the VGA plane that we never use */
15192static void i915_disable_vga(struct drm_device *dev)
15193{
15194 struct drm_i915_private *dev_priv = dev->dev_private;
15195 u8 sr1;
f0f59a00 15196 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15197
2b37c616 15198 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15199 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15200 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15201 sr1 = inb(VGA_SR_DATA);
15202 outb(sr1 | 1<<5, VGA_SR_DATA);
15203 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15204 udelay(300);
15205
01f5a626 15206 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15207 POSTING_READ(vga_reg);
15208}
15209
f817586c
DV
15210void intel_modeset_init_hw(struct drm_device *dev)
15211{
1a617b77
ML
15212 struct drm_i915_private *dev_priv = dev->dev_private;
15213
b6283055 15214 intel_update_cdclk(dev);
1a617b77
ML
15215
15216 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15217
f817586c 15218 intel_init_clock_gating(dev);
8090c6b9 15219 intel_enable_gt_powersave(dev);
f817586c
DV
15220}
15221
d93c0372
MR
15222/*
15223 * Calculate what we think the watermarks should be for the state we've read
15224 * out of the hardware and then immediately program those watermarks so that
15225 * we ensure the hardware settings match our internal state.
15226 *
15227 * We can calculate what we think WM's should be by creating a duplicate of the
15228 * current state (which was constructed during hardware readout) and running it
15229 * through the atomic check code to calculate new watermark values in the
15230 * state object.
15231 */
15232static void sanitize_watermarks(struct drm_device *dev)
15233{
15234 struct drm_i915_private *dev_priv = to_i915(dev);
15235 struct drm_atomic_state *state;
15236 struct drm_crtc *crtc;
15237 struct drm_crtc_state *cstate;
15238 struct drm_modeset_acquire_ctx ctx;
15239 int ret;
15240 int i;
15241
15242 /* Only supported on platforms that use atomic watermark design */
bf220452 15243 if (!dev_priv->display.program_watermarks)
d93c0372
MR
15244 return;
15245
15246 /*
15247 * We need to hold connection_mutex before calling duplicate_state so
15248 * that the connector loop is protected.
15249 */
15250 drm_modeset_acquire_init(&ctx, 0);
15251retry:
0cd1262d 15252 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15253 if (ret == -EDEADLK) {
15254 drm_modeset_backoff(&ctx);
15255 goto retry;
15256 } else if (WARN_ON(ret)) {
0cd1262d 15257 goto fail;
d93c0372
MR
15258 }
15259
15260 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15261 if (WARN_ON(IS_ERR(state)))
0cd1262d 15262 goto fail;
d93c0372
MR
15263
15264 ret = intel_atomic_check(dev, state);
15265 if (ret) {
15266 /*
15267 * If we fail here, it means that the hardware appears to be
15268 * programmed in a way that shouldn't be possible, given our
15269 * understanding of watermark requirements. This might mean a
15270 * mistake in the hardware readout code or a mistake in the
15271 * watermark calculations for a given platform. Raise a WARN
15272 * so that this is noticeable.
15273 *
15274 * If this actually happens, we'll have to just leave the
15275 * BIOS-programmed watermarks untouched and hope for the best.
15276 */
15277 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15278 goto fail;
d93c0372
MR
15279 }
15280
15281 /* Write calculated watermark values back */
15282 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15283 for_each_crtc_in_state(state, crtc, cstate, i) {
15284 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15285
bf220452 15286 dev_priv->display.program_watermarks(cs);
d93c0372
MR
15287 }
15288
15289 drm_atomic_state_free(state);
0cd1262d 15290fail:
d93c0372
MR
15291 drm_modeset_drop_locks(&ctx);
15292 drm_modeset_acquire_fini(&ctx);
15293}
15294
79e53945
JB
15295void intel_modeset_init(struct drm_device *dev)
15296{
652c393a 15297 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15298 int sprite, ret;
8cc87b75 15299 enum pipe pipe;
46f297fb 15300 struct intel_crtc *crtc;
79e53945
JB
15301
15302 drm_mode_config_init(dev);
15303
15304 dev->mode_config.min_width = 0;
15305 dev->mode_config.min_height = 0;
15306
019d96cb
DA
15307 dev->mode_config.preferred_depth = 24;
15308 dev->mode_config.prefer_shadow = 1;
15309
25bab385
TU
15310 dev->mode_config.allow_fb_modifiers = true;
15311
e6ecefaa 15312 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15313
b690e96c
JB
15314 intel_init_quirks(dev);
15315
1fa61106
ED
15316 intel_init_pm(dev);
15317
e3c74757
BW
15318 if (INTEL_INFO(dev)->num_pipes == 0)
15319 return;
15320
69f92f67
LW
15321 /*
15322 * There may be no VBT; and if the BIOS enabled SSC we can
15323 * just keep using it to avoid unnecessary flicker. Whereas if the
15324 * BIOS isn't using it, don't assume it will work even if the VBT
15325 * indicates as much.
15326 */
15327 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15328 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15329 DREF_SSC1_ENABLE);
15330
15331 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15332 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15333 bios_lvds_use_ssc ? "en" : "dis",
15334 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15335 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15336 }
15337 }
15338
e70236a8 15339 intel_init_display(dev);
7c10a2b5 15340 intel_init_audio(dev);
e70236a8 15341
a6c45cf0
CW
15342 if (IS_GEN2(dev)) {
15343 dev->mode_config.max_width = 2048;
15344 dev->mode_config.max_height = 2048;
15345 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15346 dev->mode_config.max_width = 4096;
15347 dev->mode_config.max_height = 4096;
79e53945 15348 } else {
a6c45cf0
CW
15349 dev->mode_config.max_width = 8192;
15350 dev->mode_config.max_height = 8192;
79e53945 15351 }
068be561 15352
dc41c154
VS
15353 if (IS_845G(dev) || IS_I865G(dev)) {
15354 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15355 dev->mode_config.cursor_height = 1023;
15356 } else if (IS_GEN2(dev)) {
068be561
DL
15357 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15358 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15359 } else {
15360 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15361 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15362 }
15363
5d4545ae 15364 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15365
28c97730 15366 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15367 INTEL_INFO(dev)->num_pipes,
15368 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15369
055e393f 15370 for_each_pipe(dev_priv, pipe) {
8cc87b75 15371 intel_crtc_init(dev, pipe);
3bdcfc0c 15372 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15373 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15374 if (ret)
06da8da2 15375 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15376 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15377 }
79e53945
JB
15378 }
15379
bfa7df01
VS
15380 intel_update_czclk(dev_priv);
15381 intel_update_cdclk(dev);
15382
e72f9fbf 15383 intel_shared_dpll_init(dev);
ee7b9f93 15384
9cce37f4
JB
15385 /* Just disable it once at startup */
15386 i915_disable_vga(dev);
79e53945 15387 intel_setup_outputs(dev);
11be49eb 15388
6e9f798d 15389 drm_modeset_lock_all(dev);
043e9bda 15390 intel_modeset_setup_hw_state(dev);
6e9f798d 15391 drm_modeset_unlock_all(dev);
46f297fb 15392
d3fcc808 15393 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15394 struct intel_initial_plane_config plane_config = {};
15395
46f297fb
JB
15396 if (!crtc->active)
15397 continue;
15398
46f297fb 15399 /*
46f297fb
JB
15400 * Note that reserving the BIOS fb up front prevents us
15401 * from stuffing other stolen allocations like the ring
15402 * on top. This prevents some ugliness at boot time, and
15403 * can even allow for smooth boot transitions if the BIOS
15404 * fb is large enough for the active pipe configuration.
15405 */
eeebeac5
ML
15406 dev_priv->display.get_initial_plane_config(crtc,
15407 &plane_config);
15408
15409 /*
15410 * If the fb is shared between multiple heads, we'll
15411 * just get the first one.
15412 */
15413 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15414 }
d93c0372
MR
15415
15416 /*
15417 * Make sure hardware watermarks really match the state we read out.
15418 * Note that we need to do this after reconstructing the BIOS fb's
15419 * since the watermark calculation done here will use pstate->fb.
15420 */
15421 sanitize_watermarks(dev);
2c7111db
CW
15422}
15423
7fad798e
DV
15424static void intel_enable_pipe_a(struct drm_device *dev)
15425{
15426 struct intel_connector *connector;
15427 struct drm_connector *crt = NULL;
15428 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15429 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15430
15431 /* We can't just switch on the pipe A, we need to set things up with a
15432 * proper mode and output configuration. As a gross hack, enable pipe A
15433 * by enabling the load detect pipe once. */
3a3371ff 15434 for_each_intel_connector(dev, connector) {
7fad798e
DV
15435 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15436 crt = &connector->base;
15437 break;
15438 }
15439 }
15440
15441 if (!crt)
15442 return;
15443
208bf9fd 15444 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15445 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15446}
15447
fa555837
DV
15448static bool
15449intel_check_plane_mapping(struct intel_crtc *crtc)
15450{
7eb552ae
BW
15451 struct drm_device *dev = crtc->base.dev;
15452 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15453 u32 val;
fa555837 15454
7eb552ae 15455 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15456 return true;
15457
649636ef 15458 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15459
15460 if ((val & DISPLAY_PLANE_ENABLE) &&
15461 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15462 return false;
15463
15464 return true;
15465}
15466
02e93c35
VS
15467static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15468{
15469 struct drm_device *dev = crtc->base.dev;
15470 struct intel_encoder *encoder;
15471
15472 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15473 return true;
15474
15475 return false;
15476}
15477
24929352
DV
15478static void intel_sanitize_crtc(struct intel_crtc *crtc)
15479{
15480 struct drm_device *dev = crtc->base.dev;
15481 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15482 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15483
24929352 15484 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15485 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15486
d3eaf884 15487 /* restore vblank interrupts to correct state */
9625604c 15488 drm_crtc_vblank_reset(&crtc->base);
d297e103 15489 if (crtc->active) {
f9cd7b88
VS
15490 struct intel_plane *plane;
15491
9625604c 15492 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15493
15494 /* Disable everything but the primary plane */
15495 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15496 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15497 continue;
15498
15499 plane->disable_plane(&plane->base, &crtc->base);
15500 }
9625604c 15501 }
d3eaf884 15502
24929352 15503 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15504 * disable the crtc (and hence change the state) if it is wrong. Note
15505 * that gen4+ has a fixed plane -> pipe mapping. */
15506 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15507 bool plane;
15508
24929352
DV
15509 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15510 crtc->base.base.id);
15511
15512 /* Pipe has the wrong plane attached and the plane is active.
15513 * Temporarily change the plane mapping and disable everything
15514 * ... */
15515 plane = crtc->plane;
b70709a6 15516 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15517 crtc->plane = !plane;
b17d48e2 15518 intel_crtc_disable_noatomic(&crtc->base);
24929352 15519 crtc->plane = plane;
24929352 15520 }
24929352 15521
7fad798e
DV
15522 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15523 crtc->pipe == PIPE_A && !crtc->active) {
15524 /* BIOS forgot to enable pipe A, this mostly happens after
15525 * resume. Force-enable the pipe to fix this, the update_dpms
15526 * call below we restore the pipe to the right state, but leave
15527 * the required bits on. */
15528 intel_enable_pipe_a(dev);
15529 }
15530
24929352
DV
15531 /* Adjust the state of the output pipe according to whether we
15532 * have active connectors/encoders. */
02e93c35 15533 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15534 intel_crtc_disable_noatomic(&crtc->base);
24929352 15535
53d9f4e9 15536 if (crtc->active != crtc->base.state->active) {
02e93c35 15537 struct intel_encoder *encoder;
24929352
DV
15538
15539 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15540 * functions or because of calls to intel_crtc_disable_noatomic,
15541 * or because the pipe is force-enabled due to the
24929352
DV
15542 * pipe A quirk. */
15543 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15544 crtc->base.base.id,
83d65738 15545 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15546 crtc->active ? "enabled" : "disabled");
15547
4be40c98 15548 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15549 crtc->base.state->active = crtc->active;
24929352 15550 crtc->base.enabled = crtc->active;
2aa974c9 15551 crtc->base.state->connector_mask = 0;
24929352
DV
15552
15553 /* Because we only establish the connector -> encoder ->
15554 * crtc links if something is active, this means the
15555 * crtc is now deactivated. Break the links. connector
15556 * -> encoder links are only establish when things are
15557 * actually up, hence no need to break them. */
15558 WARN_ON(crtc->active);
15559
2d406bb0 15560 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15561 encoder->base.crtc = NULL;
24929352 15562 }
c5ab3bc0 15563
a3ed6aad 15564 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15565 /*
15566 * We start out with underrun reporting disabled to avoid races.
15567 * For correct bookkeeping mark this on active crtcs.
15568 *
c5ab3bc0
DV
15569 * Also on gmch platforms we dont have any hardware bits to
15570 * disable the underrun reporting. Which means we need to start
15571 * out with underrun reporting disabled also on inactive pipes,
15572 * since otherwise we'll complain about the garbage we read when
15573 * e.g. coming up after runtime pm.
15574 *
4cc31489
DV
15575 * No protection against concurrent access is required - at
15576 * worst a fifo underrun happens which also sets this to false.
15577 */
15578 crtc->cpu_fifo_underrun_disabled = true;
15579 crtc->pch_fifo_underrun_disabled = true;
15580 }
24929352
DV
15581}
15582
15583static void intel_sanitize_encoder(struct intel_encoder *encoder)
15584{
15585 struct intel_connector *connector;
15586 struct drm_device *dev = encoder->base.dev;
873ffe69 15587 bool active = false;
24929352
DV
15588
15589 /* We need to check both for a crtc link (meaning that the
15590 * encoder is active and trying to read from a pipe) and the
15591 * pipe itself being active. */
15592 bool has_active_crtc = encoder->base.crtc &&
15593 to_intel_crtc(encoder->base.crtc)->active;
15594
873ffe69
ML
15595 for_each_intel_connector(dev, connector) {
15596 if (connector->base.encoder != &encoder->base)
15597 continue;
15598
15599 active = true;
15600 break;
15601 }
15602
15603 if (active && !has_active_crtc) {
24929352
DV
15604 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15605 encoder->base.base.id,
8e329a03 15606 encoder->base.name);
24929352
DV
15607
15608 /* Connector is active, but has no active pipe. This is
15609 * fallout from our resume register restoring. Disable
15610 * the encoder manually again. */
15611 if (encoder->base.crtc) {
15612 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15613 encoder->base.base.id,
8e329a03 15614 encoder->base.name);
24929352 15615 encoder->disable(encoder);
a62d1497
VS
15616 if (encoder->post_disable)
15617 encoder->post_disable(encoder);
24929352 15618 }
7f1950fb 15619 encoder->base.crtc = NULL;
24929352
DV
15620
15621 /* Inconsistent output/port/pipe state happens presumably due to
15622 * a bug in one of the get_hw_state functions. Or someplace else
15623 * in our code, like the register restore mess on resume. Clamp
15624 * things to off as a safer default. */
3a3371ff 15625 for_each_intel_connector(dev, connector) {
24929352
DV
15626 if (connector->encoder != encoder)
15627 continue;
7f1950fb
EE
15628 connector->base.dpms = DRM_MODE_DPMS_OFF;
15629 connector->base.encoder = NULL;
24929352
DV
15630 }
15631 }
15632 /* Enabled encoders without active connectors will be fixed in
15633 * the crtc fixup. */
15634}
15635
04098753 15636void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15637{
15638 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15639 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15640
04098753
ID
15641 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15642 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15643 i915_disable_vga(dev);
15644 }
15645}
15646
15647void i915_redisable_vga(struct drm_device *dev)
15648{
15649 struct drm_i915_private *dev_priv = dev->dev_private;
15650
8dc8a27c
PZ
15651 /* This function can be called both from intel_modeset_setup_hw_state or
15652 * at a very early point in our resume sequence, where the power well
15653 * structures are not yet restored. Since this function is at a very
15654 * paranoid "someone might have enabled VGA while we were not looking"
15655 * level, just check if the power well is enabled instead of trying to
15656 * follow the "don't touch the power well if we don't need it" policy
15657 * the rest of the driver uses. */
f458ebbc 15658 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15659 return;
15660
04098753 15661 i915_redisable_vga_power_on(dev);
0fde901f
KM
15662}
15663
f9cd7b88 15664static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15665{
f9cd7b88 15666 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15667
f9cd7b88 15668 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15669}
15670
f9cd7b88
VS
15671/* FIXME read out full plane state for all planes */
15672static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15673{
b26d3ea3 15674 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15675 struct intel_plane_state *plane_state =
b26d3ea3 15676 to_intel_plane_state(primary->state);
d032ffa0 15677
19b8d387 15678 plane_state->visible = crtc->active &&
b26d3ea3
ML
15679 primary_get_hw_state(to_intel_plane(primary));
15680
15681 if (plane_state->visible)
15682 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15683}
15684
30e984df 15685static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15686{
15687 struct drm_i915_private *dev_priv = dev->dev_private;
15688 enum pipe pipe;
24929352
DV
15689 struct intel_crtc *crtc;
15690 struct intel_encoder *encoder;
15691 struct intel_connector *connector;
5358901f 15692 int i;
24929352 15693
565602d7
ML
15694 dev_priv->active_crtcs = 0;
15695
d3fcc808 15696 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15697 struct intel_crtc_state *crtc_state = crtc->config;
15698 int pixclk = 0;
3b117c8f 15699
565602d7
ML
15700 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15701 memset(crtc_state, 0, sizeof(*crtc_state));
15702 crtc_state->base.crtc = &crtc->base;
24929352 15703
565602d7
ML
15704 crtc_state->base.active = crtc_state->base.enable =
15705 dev_priv->display.get_pipe_config(crtc, crtc_state);
15706
15707 crtc->base.enabled = crtc_state->base.enable;
15708 crtc->active = crtc_state->base.active;
15709
15710 if (crtc_state->base.active) {
15711 dev_priv->active_crtcs |= 1 << crtc->pipe;
15712
15713 if (IS_BROADWELL(dev_priv)) {
15714 pixclk = ilk_pipe_pixel_rate(crtc_state);
15715
15716 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15717 if (crtc_state->ips_enabled)
15718 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15719 } else if (IS_VALLEYVIEW(dev_priv) ||
15720 IS_CHERRYVIEW(dev_priv) ||
15721 IS_BROXTON(dev_priv))
15722 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15723 else
15724 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15725 }
15726
15727 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15728
f9cd7b88 15729 readout_plane_state(crtc);
24929352
DV
15730
15731 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15732 crtc->base.base.id,
15733 crtc->active ? "enabled" : "disabled");
15734 }
15735
5358901f
DV
15736 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15737 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15738
3e369b76
ACO
15739 pll->on = pll->get_hw_state(dev_priv, pll,
15740 &pll->config.hw_state);
5358901f 15741 pll->active = 0;
3e369b76 15742 pll->config.crtc_mask = 0;
d3fcc808 15743 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15744 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15745 pll->active++;
3e369b76 15746 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15747 }
5358901f 15748 }
5358901f 15749
1e6f2ddc 15750 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15751 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15752
3e369b76 15753 if (pll->config.crtc_mask)
bd2bb1b9 15754 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15755 }
15756
b2784e15 15757 for_each_intel_encoder(dev, encoder) {
24929352
DV
15758 pipe = 0;
15759
15760 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15761 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15762 encoder->base.crtc = &crtc->base;
6e3c9717 15763 encoder->get_config(encoder, crtc->config);
24929352
DV
15764 } else {
15765 encoder->base.crtc = NULL;
15766 }
15767
6f2bcceb 15768 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15769 encoder->base.base.id,
8e329a03 15770 encoder->base.name,
24929352 15771 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15772 pipe_name(pipe));
24929352
DV
15773 }
15774
3a3371ff 15775 for_each_intel_connector(dev, connector) {
24929352
DV
15776 if (connector->get_hw_state(connector)) {
15777 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15778
15779 encoder = connector->encoder;
15780 connector->base.encoder = &encoder->base;
15781
15782 if (encoder->base.crtc &&
15783 encoder->base.crtc->state->active) {
15784 /*
15785 * This has to be done during hardware readout
15786 * because anything calling .crtc_disable may
15787 * rely on the connector_mask being accurate.
15788 */
15789 encoder->base.crtc->state->connector_mask |=
15790 1 << drm_connector_index(&connector->base);
15791 }
15792
24929352
DV
15793 } else {
15794 connector->base.dpms = DRM_MODE_DPMS_OFF;
15795 connector->base.encoder = NULL;
15796 }
15797 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15798 connector->base.base.id,
c23cc417 15799 connector->base.name,
24929352
DV
15800 connector->base.encoder ? "enabled" : "disabled");
15801 }
7f4c6284
VS
15802
15803 for_each_intel_crtc(dev, crtc) {
15804 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15805
15806 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15807 if (crtc->base.state->active) {
15808 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15809 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15810 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15811
15812 /*
15813 * The initial mode needs to be set in order to keep
15814 * the atomic core happy. It wants a valid mode if the
15815 * crtc's enabled, so we do the above call.
15816 *
15817 * At this point some state updated by the connectors
15818 * in their ->detect() callback has not run yet, so
15819 * no recalculation can be done yet.
15820 *
15821 * Even if we could do a recalculation and modeset
15822 * right now it would cause a double modeset if
15823 * fbdev or userspace chooses a different initial mode.
15824 *
15825 * If that happens, someone indicated they wanted a
15826 * mode change, which means it's safe to do a full
15827 * recalculation.
15828 */
15829 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15830
15831 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15832 update_scanline_offset(crtc);
7f4c6284
VS
15833 }
15834 }
30e984df
DV
15835}
15836
043e9bda
ML
15837/* Scan out the current hw modeset state,
15838 * and sanitizes it to the current state
15839 */
15840static void
15841intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15842{
15843 struct drm_i915_private *dev_priv = dev->dev_private;
15844 enum pipe pipe;
30e984df
DV
15845 struct intel_crtc *crtc;
15846 struct intel_encoder *encoder;
35c95375 15847 int i;
30e984df
DV
15848
15849 intel_modeset_readout_hw_state(dev);
24929352
DV
15850
15851 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15852 for_each_intel_encoder(dev, encoder) {
24929352
DV
15853 intel_sanitize_encoder(encoder);
15854 }
15855
055e393f 15856 for_each_pipe(dev_priv, pipe) {
24929352
DV
15857 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15858 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15859 intel_dump_pipe_config(crtc, crtc->config,
15860 "[setup_hw_state]");
24929352 15861 }
9a935856 15862
d29b2f9d
ACO
15863 intel_modeset_update_connector_atomic_state(dev);
15864
35c95375
DV
15865 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15866 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15867
15868 if (!pll->on || pll->active)
15869 continue;
15870
15871 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15872
15873 pll->disable(dev_priv, pll);
15874 pll->on = false;
15875 }
15876
666a4537 15877 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15878 vlv_wm_get_hw_state(dev);
15879 else if (IS_GEN9(dev))
3078999f
PB
15880 skl_wm_get_hw_state(dev);
15881 else if (HAS_PCH_SPLIT(dev))
243e6a44 15882 ilk_wm_get_hw_state(dev);
292b990e
ML
15883
15884 for_each_intel_crtc(dev, crtc) {
15885 unsigned long put_domains;
15886
15887 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15888 if (WARN_ON(put_domains))
15889 modeset_put_power_domains(dev_priv, put_domains);
15890 }
15891 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15892
15893 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15894}
7d0bc1ea 15895
043e9bda
ML
15896void intel_display_resume(struct drm_device *dev)
15897{
15898 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15899 struct intel_connector *conn;
15900 struct intel_plane *plane;
15901 struct drm_crtc *crtc;
15902 int ret;
f30da187 15903
043e9bda
ML
15904 if (!state)
15905 return;
15906
15907 state->acquire_ctx = dev->mode_config.acquire_ctx;
15908
15909 /* preserve complete old state, including dpll */
15910 intel_atomic_get_shared_dpll_state(state);
15911
15912 for_each_crtc(dev, crtc) {
15913 struct drm_crtc_state *crtc_state =
15914 drm_atomic_get_crtc_state(state, crtc);
15915
15916 ret = PTR_ERR_OR_ZERO(crtc_state);
15917 if (ret)
15918 goto err;
15919
15920 /* force a restore */
15921 crtc_state->mode_changed = true;
45e2b5f6 15922 }
8af6cf88 15923
043e9bda
ML
15924 for_each_intel_plane(dev, plane) {
15925 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15926 if (ret)
15927 goto err;
15928 }
15929
15930 for_each_intel_connector(dev, conn) {
15931 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15932 if (ret)
15933 goto err;
15934 }
15935
15936 intel_modeset_setup_hw_state(dev);
15937
15938 i915_redisable_vga(dev);
74c090b1 15939 ret = drm_atomic_commit(state);
043e9bda
ML
15940 if (!ret)
15941 return;
15942
15943err:
15944 DRM_ERROR("Restoring old state failed with %i\n", ret);
15945 drm_atomic_state_free(state);
2c7111db
CW
15946}
15947
15948void intel_modeset_gem_init(struct drm_device *dev)
15949{
484b41dd 15950 struct drm_crtc *c;
2ff8fde1 15951 struct drm_i915_gem_object *obj;
e0d6149b 15952 int ret;
484b41dd 15953
ae48434c
ID
15954 mutex_lock(&dev->struct_mutex);
15955 intel_init_gt_powersave(dev);
15956 mutex_unlock(&dev->struct_mutex);
15957
1833b134 15958 intel_modeset_init_hw(dev);
02e792fb
DV
15959
15960 intel_setup_overlay(dev);
484b41dd
JB
15961
15962 /*
15963 * Make sure any fbs we allocated at startup are properly
15964 * pinned & fenced. When we do the allocation it's too early
15965 * for this.
15966 */
70e1e0ec 15967 for_each_crtc(dev, c) {
2ff8fde1
MR
15968 obj = intel_fb_obj(c->primary->fb);
15969 if (obj == NULL)
484b41dd
JB
15970 continue;
15971
e0d6149b
TU
15972 mutex_lock(&dev->struct_mutex);
15973 ret = intel_pin_and_fence_fb_obj(c->primary,
15974 c->primary->fb,
7580d774 15975 c->primary->state);
e0d6149b
TU
15976 mutex_unlock(&dev->struct_mutex);
15977 if (ret) {
484b41dd
JB
15978 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15979 to_intel_crtc(c)->pipe);
66e514c1
DA
15980 drm_framebuffer_unreference(c->primary->fb);
15981 c->primary->fb = NULL;
36750f28 15982 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15983 update_state_fb(c->primary);
36750f28 15984 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15985 }
15986 }
0962c3c9
VS
15987
15988 intel_backlight_register(dev);
79e53945
JB
15989}
15990
4932e2c3
ID
15991void intel_connector_unregister(struct intel_connector *intel_connector)
15992{
15993 struct drm_connector *connector = &intel_connector->base;
15994
15995 intel_panel_destroy_backlight(connector);
34ea3d38 15996 drm_connector_unregister(connector);
4932e2c3
ID
15997}
15998
79e53945
JB
15999void intel_modeset_cleanup(struct drm_device *dev)
16000{
652c393a 16001 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16002 struct intel_connector *connector;
652c393a 16003
2eb5252e
ID
16004 intel_disable_gt_powersave(dev);
16005
0962c3c9
VS
16006 intel_backlight_unregister(dev);
16007
fd0c0642
DV
16008 /*
16009 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16010 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16011 * experience fancy races otherwise.
16012 */
2aeb7d3a 16013 intel_irq_uninstall(dev_priv);
eb21b92b 16014
fd0c0642
DV
16015 /*
16016 * Due to the hpd irq storm handling the hotplug work can re-arm the
16017 * poll handlers. Hence disable polling after hpd handling is shut down.
16018 */
f87ea761 16019 drm_kms_helper_poll_fini(dev);
fd0c0642 16020
723bfd70
JB
16021 intel_unregister_dsm_handler();
16022
c937ab3e 16023 intel_fbc_global_disable(dev_priv);
69341a5e 16024
1630fe75
CW
16025 /* flush any delayed tasks or pending work */
16026 flush_scheduled_work();
16027
db31af1d 16028 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16029 for_each_intel_connector(dev, connector)
16030 connector->unregister(connector);
d9255d57 16031
79e53945 16032 drm_mode_config_cleanup(dev);
4d7bb011
DV
16033
16034 intel_cleanup_overlay(dev);
ae48434c
ID
16035
16036 mutex_lock(&dev->struct_mutex);
16037 intel_cleanup_gt_powersave(dev);
16038 mutex_unlock(&dev->struct_mutex);
f5949141
DV
16039
16040 intel_teardown_gmbus(dev);
79e53945
JB
16041}
16042
f1c79df3
ZW
16043/*
16044 * Return which encoder is currently attached for connector.
16045 */
df0e9248 16046struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16047{
df0e9248
CW
16048 return &intel_attached_encoder(connector)->base;
16049}
f1c79df3 16050
df0e9248
CW
16051void intel_connector_attach_encoder(struct intel_connector *connector,
16052 struct intel_encoder *encoder)
16053{
16054 connector->encoder = encoder;
16055 drm_mode_connector_attach_encoder(&connector->base,
16056 &encoder->base);
79e53945 16057}
28d52043
DA
16058
16059/*
16060 * set vga decode state - true == enable VGA decode
16061 */
16062int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16063{
16064 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16065 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16066 u16 gmch_ctrl;
16067
75fa041d
CW
16068 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16069 DRM_ERROR("failed to read control word\n");
16070 return -EIO;
16071 }
16072
c0cc8a55
CW
16073 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16074 return 0;
16075
28d52043
DA
16076 if (state)
16077 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16078 else
16079 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16080
16081 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16082 DRM_ERROR("failed to write control word\n");
16083 return -EIO;
16084 }
16085
28d52043
DA
16086 return 0;
16087}
c4a1d9e4 16088
c4a1d9e4 16089struct intel_display_error_state {
ff57f1b0
PZ
16090
16091 u32 power_well_driver;
16092
63b66e5b
CW
16093 int num_transcoders;
16094
c4a1d9e4
CW
16095 struct intel_cursor_error_state {
16096 u32 control;
16097 u32 position;
16098 u32 base;
16099 u32 size;
52331309 16100 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16101
16102 struct intel_pipe_error_state {
ddf9c536 16103 bool power_domain_on;
c4a1d9e4 16104 u32 source;
f301b1e1 16105 u32 stat;
52331309 16106 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16107
16108 struct intel_plane_error_state {
16109 u32 control;
16110 u32 stride;
16111 u32 size;
16112 u32 pos;
16113 u32 addr;
16114 u32 surface;
16115 u32 tile_offset;
52331309 16116 } plane[I915_MAX_PIPES];
63b66e5b
CW
16117
16118 struct intel_transcoder_error_state {
ddf9c536 16119 bool power_domain_on;
63b66e5b
CW
16120 enum transcoder cpu_transcoder;
16121
16122 u32 conf;
16123
16124 u32 htotal;
16125 u32 hblank;
16126 u32 hsync;
16127 u32 vtotal;
16128 u32 vblank;
16129 u32 vsync;
16130 } transcoder[4];
c4a1d9e4
CW
16131};
16132
16133struct intel_display_error_state *
16134intel_display_capture_error_state(struct drm_device *dev)
16135{
fbee40df 16136 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16137 struct intel_display_error_state *error;
63b66e5b
CW
16138 int transcoders[] = {
16139 TRANSCODER_A,
16140 TRANSCODER_B,
16141 TRANSCODER_C,
16142 TRANSCODER_EDP,
16143 };
c4a1d9e4
CW
16144 int i;
16145
63b66e5b
CW
16146 if (INTEL_INFO(dev)->num_pipes == 0)
16147 return NULL;
16148
9d1cb914 16149 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16150 if (error == NULL)
16151 return NULL;
16152
190be112 16153 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16154 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16155
055e393f 16156 for_each_pipe(dev_priv, i) {
ddf9c536 16157 error->pipe[i].power_domain_on =
f458ebbc
DV
16158 __intel_display_power_is_enabled(dev_priv,
16159 POWER_DOMAIN_PIPE(i));
ddf9c536 16160 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16161 continue;
16162
5efb3e28
VS
16163 error->cursor[i].control = I915_READ(CURCNTR(i));
16164 error->cursor[i].position = I915_READ(CURPOS(i));
16165 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16166
16167 error->plane[i].control = I915_READ(DSPCNTR(i));
16168 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16169 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16170 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16171 error->plane[i].pos = I915_READ(DSPPOS(i));
16172 }
ca291363
PZ
16173 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16174 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16175 if (INTEL_INFO(dev)->gen >= 4) {
16176 error->plane[i].surface = I915_READ(DSPSURF(i));
16177 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16178 }
16179
c4a1d9e4 16180 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16181
3abfce77 16182 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16183 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16184 }
16185
16186 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16187 if (HAS_DDI(dev_priv->dev))
16188 error->num_transcoders++; /* Account for eDP. */
16189
16190 for (i = 0; i < error->num_transcoders; i++) {
16191 enum transcoder cpu_transcoder = transcoders[i];
16192
ddf9c536 16193 error->transcoder[i].power_domain_on =
f458ebbc 16194 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16195 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16196 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16197 continue;
16198
63b66e5b
CW
16199 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16200
16201 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16202 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16203 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16204 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16205 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16206 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16207 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16208 }
16209
16210 return error;
16211}
16212
edc3d884
MK
16213#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16214
c4a1d9e4 16215void
edc3d884 16216intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16217 struct drm_device *dev,
16218 struct intel_display_error_state *error)
16219{
055e393f 16220 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16221 int i;
16222
63b66e5b
CW
16223 if (!error)
16224 return;
16225
edc3d884 16226 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16227 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16228 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16229 error->power_well_driver);
055e393f 16230 for_each_pipe(dev_priv, i) {
edc3d884 16231 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16232 err_printf(m, " Power: %s\n",
87ad3212 16233 onoff(error->pipe[i].power_domain_on));
edc3d884 16234 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16235 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16236
16237 err_printf(m, "Plane [%d]:\n", i);
16238 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16239 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16240 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16241 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16242 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16243 }
4b71a570 16244 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16245 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16246 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16247 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16248 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16249 }
16250
edc3d884
MK
16251 err_printf(m, "Cursor [%d]:\n", i);
16252 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16253 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16254 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16255 }
63b66e5b
CW
16256
16257 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16258 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16259 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16260 err_printf(m, " Power: %s\n",
87ad3212 16261 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16262 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16263 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16264 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16265 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16266 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16267 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16268 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16269 }
c4a1d9e4 16270}
e2fcdaa9
VS
16271
16272void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16273{
16274 struct intel_crtc *crtc;
16275
16276 for_each_intel_crtc(dev, crtc) {
16277 struct intel_unpin_work *work;
e2fcdaa9 16278
5e2d7afc 16279 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
16280
16281 work = crtc->unpin_work;
16282
16283 if (work && work->event &&
16284 work->event->base.file_priv == file) {
16285 kfree(work->event);
16286 work->event = NULL;
16287 }
16288
5e2d7afc 16289 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
16290 }
16291}