]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Move the encoder vs. FDI dotclock check out from encoder .get_config()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac 226static inline u32 /* units of 100MHz */
e3b247da 227intel_fdi_link_freq(struct drm_i915_private *dev_priv)
021357ac 228{
e3b247da 229 if (IS_GEN5(dev_priv))
8b99e68c 230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
e3b247da 231 else
8b99e68c 232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
666a4537
WB
717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
718 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
719 if (clock->m1 <= clock->m2)
720 INTELPllInvalid("m1 <= m2\n");
721
666a4537 722 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
723 if (clock->p < limit->p.min || limit->p.max < clock->p)
724 INTELPllInvalid("p out of range\n");
725 if (clock->m < limit->m.min || limit->m.max < clock->m)
726 INTELPllInvalid("m out of range\n");
727 }
728
79e53945 729 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 730 INTELPllInvalid("vco out of range\n");
79e53945
JB
731 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
732 * connector, etc., rather than just a single range.
733 */
734 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 735 INTELPllInvalid("dot out of range\n");
79e53945
JB
736
737 return true;
738}
739
3b1429d9
VS
740static int
741i9xx_select_p2_div(const intel_limit_t *limit,
742 const struct intel_crtc_state *crtc_state,
743 int target)
79e53945 744{
3b1429d9 745 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 746
a93e255f 747 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 748 /*
a210b028
DV
749 * For LVDS just rely on its current settings for dual-channel.
750 * We haven't figured out how to reliably set up different
751 * single/dual channel state, if we even can.
79e53945 752 */
1974cad0 753 if (intel_is_dual_link_lvds(dev))
3b1429d9 754 return limit->p2.p2_fast;
79e53945 755 else
3b1429d9 756 return limit->p2.p2_slow;
79e53945
JB
757 } else {
758 if (target < limit->p2.dot_limit)
3b1429d9 759 return limit->p2.p2_slow;
79e53945 760 else
3b1429d9 761 return limit->p2.p2_fast;
79e53945 762 }
3b1429d9
VS
763}
764
765static bool
766i9xx_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc_state->base.crtc->dev;
772 intel_clock_t clock;
773 int err = target;
79e53945 774
0206e353 775 memset(best_clock, 0, sizeof(*best_clock));
79e53945 776
3b1429d9
VS
777 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
778
42158660
ZY
779 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
780 clock.m1++) {
781 for (clock.m2 = limit->m2.min;
782 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 783 if (clock.m2 >= clock.m1)
42158660
ZY
784 break;
785 for (clock.n = limit->n.min;
786 clock.n <= limit->n.max; clock.n++) {
787 for (clock.p1 = limit->p1.min;
788 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
789 int this_err;
790
dccbea3b 791 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
792 if (!intel_PLL_is_valid(dev, limit,
793 &clock))
794 continue;
795 if (match_clock &&
796 clock.p != match_clock->p)
797 continue;
798
799 this_err = abs(clock.dot - target);
800 if (this_err < err) {
801 *best_clock = clock;
802 err = this_err;
803 }
804 }
805 }
806 }
807 }
808
809 return (err != target);
810}
811
812static bool
a93e255f
ACO
813pnv_find_best_dpll(const intel_limit_t *limit,
814 struct intel_crtc_state *crtc_state,
ee9300bb
DV
815 int target, int refclk, intel_clock_t *match_clock,
816 intel_clock_t *best_clock)
79e53945 817{
3b1429d9 818 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 819 intel_clock_t clock;
79e53945
JB
820 int err = target;
821
0206e353 822 memset(best_clock, 0, sizeof(*best_clock));
79e53945 823
3b1429d9
VS
824 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
825
42158660
ZY
826 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
827 clock.m1++) {
828 for (clock.m2 = limit->m2.min;
829 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
830 for (clock.n = limit->n.min;
831 clock.n <= limit->n.max; clock.n++) {
832 for (clock.p1 = limit->p1.min;
833 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
834 int this_err;
835
dccbea3b 836 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
837 if (!intel_PLL_is_valid(dev, limit,
838 &clock))
79e53945 839 continue;
cec2f356
SP
840 if (match_clock &&
841 clock.p != match_clock->p)
842 continue;
79e53945
JB
843
844 this_err = abs(clock.dot - target);
845 if (this_err < err) {
846 *best_clock = clock;
847 err = this_err;
848 }
849 }
850 }
851 }
852 }
853
854 return (err != target);
855}
856
d4906093 857static bool
a93e255f
ACO
858g4x_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
ee9300bb
DV
860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
d4906093 862{
3b1429d9 863 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
864 intel_clock_t clock;
865 int max_n;
3b1429d9 866 bool found = false;
6ba770dc
AJ
867 /* approximately equals target * 0.00585 */
868 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
869
870 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
871
872 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
873
d4906093 874 max_n = limit->n.max;
f77f13e2 875 /* based on hardware requirement, prefer smaller n to precision */
d4906093 876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 877 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
878 for (clock.m1 = limit->m1.max;
879 clock.m1 >= limit->m1.min; clock.m1--) {
880 for (clock.m2 = limit->m2.max;
881 clock.m2 >= limit->m2.min; clock.m2--) {
882 for (clock.p1 = limit->p1.max;
883 clock.p1 >= limit->p1.min; clock.p1--) {
884 int this_err;
885
dccbea3b 886 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
887 if (!intel_PLL_is_valid(dev, limit,
888 &clock))
d4906093 889 continue;
1b894b59
CW
890
891 this_err = abs(clock.dot - target);
d4906093
ML
892 if (this_err < err_most) {
893 *best_clock = clock;
894 err_most = this_err;
895 max_n = clock.n;
896 found = true;
897 }
898 }
899 }
900 }
901 }
2c07245f
ZW
902 return found;
903}
904
d5dd62bd
ID
905/*
906 * Check if the calculated PLL configuration is more optimal compared to the
907 * best configuration and error found so far. Return the calculated error.
908 */
909static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
910 const intel_clock_t *calculated_clock,
911 const intel_clock_t *best_clock,
912 unsigned int best_error_ppm,
913 unsigned int *error_ppm)
914{
9ca3ba01
ID
915 /*
916 * For CHV ignore the error and consider only the P value.
917 * Prefer a bigger P value based on HW requirements.
918 */
919 if (IS_CHERRYVIEW(dev)) {
920 *error_ppm = 0;
921
922 return calculated_clock->p > best_clock->p;
923 }
924
24be4e46
ID
925 if (WARN_ON_ONCE(!target_freq))
926 return false;
927
d5dd62bd
ID
928 *error_ppm = div_u64(1000000ULL *
929 abs(target_freq - calculated_clock->dot),
930 target_freq);
931 /*
932 * Prefer a better P value over a better (smaller) error if the error
933 * is small. Ensure this preference for future configurations too by
934 * setting the error to 0.
935 */
936 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
937 *error_ppm = 0;
938
939 return true;
940 }
941
942 return *error_ppm + 10 < best_error_ppm;
943}
944
a0c4da24 945static bool
a93e255f
ACO
946vlv_find_best_dpll(const intel_limit_t *limit,
947 struct intel_crtc_state *crtc_state,
ee9300bb
DV
948 int target, int refclk, intel_clock_t *match_clock,
949 intel_clock_t *best_clock)
a0c4da24 950{
a93e255f 951 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 952 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 953 intel_clock_t clock;
69e4f900 954 unsigned int bestppm = 1000000;
27e639bf
VS
955 /* min update 19.2 MHz */
956 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 957 bool found = false;
a0c4da24 958
6b4bf1c4
VS
959 target *= 5; /* fast clock */
960
961 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
962
963 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 964 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 965 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 966 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 967 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 968 clock.p = clock.p1 * clock.p2;
a0c4da24 969 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 970 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 971 unsigned int ppm;
69e4f900 972
6b4bf1c4
VS
973 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
974 refclk * clock.m1);
975
dccbea3b 976 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 977
f01b7962
VS
978 if (!intel_PLL_is_valid(dev, limit,
979 &clock))
43b0ac53
VS
980 continue;
981
d5dd62bd
ID
982 if (!vlv_PLL_is_optimal(dev, target,
983 &clock,
984 best_clock,
985 bestppm, &ppm))
986 continue;
6b4bf1c4 987
d5dd62bd
ID
988 *best_clock = clock;
989 bestppm = ppm;
990 found = true;
a0c4da24
JB
991 }
992 }
993 }
994 }
a0c4da24 995
49e497ef 996 return found;
a0c4da24 997}
a4fc5ed6 998
ef9348c8 999static bool
a93e255f
ACO
1000chv_find_best_dpll(const intel_limit_t *limit,
1001 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1002 int target, int refclk, intel_clock_t *match_clock,
1003 intel_clock_t *best_clock)
1004{
a93e255f 1005 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1006 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1007 unsigned int best_error_ppm;
ef9348c8
CML
1008 intel_clock_t clock;
1009 uint64_t m2;
1010 int found = false;
1011
1012 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1013 best_error_ppm = 1000000;
ef9348c8
CML
1014
1015 /*
1016 * Based on hardware doc, the n always set to 1, and m1 always
1017 * set to 2. If requires to support 200Mhz refclk, we need to
1018 * revisit this because n may not 1 anymore.
1019 */
1020 clock.n = 1, clock.m1 = 2;
1021 target *= 5; /* fast clock */
1022
1023 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1024 for (clock.p2 = limit->p2.p2_fast;
1025 clock.p2 >= limit->p2.p2_slow;
1026 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1027 unsigned int error_ppm;
ef9348c8
CML
1028
1029 clock.p = clock.p1 * clock.p2;
1030
1031 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1032 clock.n) << 22, refclk * clock.m1);
1033
1034 if (m2 > INT_MAX/clock.m1)
1035 continue;
1036
1037 clock.m2 = m2;
1038
dccbea3b 1039 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1040
1041 if (!intel_PLL_is_valid(dev, limit, &clock))
1042 continue;
1043
9ca3ba01
ID
1044 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1045 best_error_ppm, &error_ppm))
1046 continue;
1047
1048 *best_clock = clock;
1049 best_error_ppm = error_ppm;
1050 found = true;
ef9348c8
CML
1051 }
1052 }
1053
1054 return found;
1055}
1056
5ab7b0b7
ID
1057bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1058 intel_clock_t *best_clock)
1059{
1060 int refclk = i9xx_get_refclk(crtc_state, 0);
1061
1062 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1063 target_clock, refclk, NULL, best_clock);
1064}
1065
20ddf665
VS
1066bool intel_crtc_active(struct drm_crtc *crtc)
1067{
1068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1069
1070 /* Be paranoid as we can arrive here with only partial
1071 * state retrieved from the hardware during setup.
1072 *
241bfc38 1073 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1074 * as Haswell has gained clock readout/fastboot support.
1075 *
66e514c1 1076 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1077 * properly reconstruct framebuffers.
c3d1f436
MR
1078 *
1079 * FIXME: The intel_crtc->active here should be switched to
1080 * crtc->state->active once we have proper CRTC states wired up
1081 * for atomic.
20ddf665 1082 */
c3d1f436 1083 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1084 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1085}
1086
a5c961d1
PZ
1087enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1088 enum pipe pipe)
1089{
1090 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1092
6e3c9717 1093 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1094}
1095
fbf49ea2
VS
1096static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1097{
1098 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1099 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1100 u32 line1, line2;
1101 u32 line_mask;
1102
1103 if (IS_GEN2(dev))
1104 line_mask = DSL_LINEMASK_GEN2;
1105 else
1106 line_mask = DSL_LINEMASK_GEN3;
1107
1108 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1109 msleep(5);
fbf49ea2
VS
1110 line2 = I915_READ(reg) & line_mask;
1111
1112 return line1 == line2;
1113}
1114
ab7ad7f6
KP
1115/*
1116 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1117 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1118 *
1119 * After disabling a pipe, we can't wait for vblank in the usual way,
1120 * spinning on the vblank interrupt status bit, since we won't actually
1121 * see an interrupt when the pipe is disabled.
1122 *
ab7ad7f6
KP
1123 * On Gen4 and above:
1124 * wait for the pipe register state bit to turn off
1125 *
1126 * Otherwise:
1127 * wait for the display line value to settle (it usually
1128 * ends up stopping at the start of the next frame).
58e10eb9 1129 *
9d0498a2 1130 */
575f7ab7 1131static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1132{
575f7ab7 1133 struct drm_device *dev = crtc->base.dev;
9d0498a2 1134 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1135 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1136 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1137
1138 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1139 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1140
1141 /* Wait for the Pipe State to go off */
58e10eb9
CW
1142 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1143 100))
284637d9 1144 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1145 } else {
ab7ad7f6 1146 /* Wait for the display line to settle */
fbf49ea2 1147 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1148 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1149 }
79e53945
JB
1150}
1151
b24e7179 1152/* Only for pre-ILK configs */
55607e8a
DV
1153void assert_pll(struct drm_i915_private *dev_priv,
1154 enum pipe pipe, bool state)
b24e7179 1155{
b24e7179
JB
1156 u32 val;
1157 bool cur_state;
1158
649636ef 1159 val = I915_READ(DPLL(pipe));
b24e7179 1160 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1161 I915_STATE_WARN(cur_state != state,
b24e7179 1162 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1163 onoff(state), onoff(cur_state));
b24e7179 1164}
b24e7179 1165
23538ef1
JN
1166/* XXX: the dsi pll is shared between MIPI DSI ports */
1167static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1168{
1169 u32 val;
1170 bool cur_state;
1171
a580516d 1172 mutex_lock(&dev_priv->sb_lock);
23538ef1 1173 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1174 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1175
1176 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1177 I915_STATE_WARN(cur_state != state,
23538ef1 1178 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1179 onoff(state), onoff(cur_state));
23538ef1
JN
1180}
1181#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1182#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1183
55607e8a 1184struct intel_shared_dpll *
e2b78267
DV
1185intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1186{
1187 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1188
6e3c9717 1189 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1190 return NULL;
1191
6e3c9717 1192 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1193}
1194
040484af 1195/* For ILK+ */
55607e8a
DV
1196void assert_shared_dpll(struct drm_i915_private *dev_priv,
1197 struct intel_shared_dpll *pll,
1198 bool state)
040484af 1199{
040484af 1200 bool cur_state;
5358901f 1201 struct intel_dpll_hw_state hw_state;
040484af 1202
87ad3212 1203 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1204 return;
ee7b9f93 1205
5358901f 1206 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1207 I915_STATE_WARN(cur_state != state,
5358901f 1208 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1209 pll->name, onoff(state), onoff(cur_state));
040484af 1210}
040484af
JB
1211
1212static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1213 enum pipe pipe, bool state)
1214{
040484af 1215 bool cur_state;
ad80a810
PZ
1216 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1217 pipe);
040484af 1218
affa9354
PZ
1219 if (HAS_DDI(dev_priv->dev)) {
1220 /* DDI does not have a specific FDI_TX register */
649636ef 1221 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1222 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1223 } else {
649636ef 1224 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1225 cur_state = !!(val & FDI_TX_ENABLE);
1226 }
e2c719b7 1227 I915_STATE_WARN(cur_state != state,
040484af 1228 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1229 onoff(state), onoff(cur_state));
040484af
JB
1230}
1231#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1232#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1233
1234static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, bool state)
1236{
040484af
JB
1237 u32 val;
1238 bool cur_state;
1239
649636ef 1240 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1241 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1242 I915_STATE_WARN(cur_state != state,
040484af 1243 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1244 onoff(state), onoff(cur_state));
040484af
JB
1245}
1246#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1247#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1248
1249static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
1251{
040484af
JB
1252 u32 val;
1253
1254 /* ILK FDI PLL is always enabled */
3d13ef2e 1255 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1256 return;
1257
bf507ef7 1258 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1259 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1260 return;
1261
649636ef 1262 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1263 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1264}
1265
55607e8a
DV
1266void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1267 enum pipe pipe, bool state)
040484af 1268{
040484af 1269 u32 val;
55607e8a 1270 bool cur_state;
040484af 1271
649636ef 1272 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1273 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1274 I915_STATE_WARN(cur_state != state,
55607e8a 1275 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1276 onoff(state), onoff(cur_state));
040484af
JB
1277}
1278
b680c37a
DV
1279void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1280 enum pipe pipe)
ea0760cf 1281{
bedd4dba 1282 struct drm_device *dev = dev_priv->dev;
f0f59a00 1283 i915_reg_t pp_reg;
ea0760cf
JB
1284 u32 val;
1285 enum pipe panel_pipe = PIPE_A;
0de3b485 1286 bool locked = true;
ea0760cf 1287
bedd4dba
JN
1288 if (WARN_ON(HAS_DDI(dev)))
1289 return;
1290
1291 if (HAS_PCH_SPLIT(dev)) {
1292 u32 port_sel;
1293
ea0760cf 1294 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1295 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1296
1297 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1298 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1299 panel_pipe = PIPE_B;
1300 /* XXX: else fix for eDP */
666a4537 1301 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1302 /* presumably write lock depends on pipe, not port select */
1303 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1304 panel_pipe = pipe;
ea0760cf
JB
1305 } else {
1306 pp_reg = PP_CONTROL;
bedd4dba
JN
1307 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1308 panel_pipe = PIPE_B;
ea0760cf
JB
1309 }
1310
1311 val = I915_READ(pp_reg);
1312 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1313 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1314 locked = false;
1315
e2c719b7 1316 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1317 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1318 pipe_name(pipe));
ea0760cf
JB
1319}
1320
93ce0ba6
JN
1321static void assert_cursor(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
1323{
1324 struct drm_device *dev = dev_priv->dev;
1325 bool cur_state;
1326
d9d82081 1327 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1328 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1329 else
5efb3e28 1330 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1331
e2c719b7 1332 I915_STATE_WARN(cur_state != state,
93ce0ba6 1333 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1334 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1335}
1336#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1337#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1338
b840d907
JB
1339void assert_pipe(struct drm_i915_private *dev_priv,
1340 enum pipe pipe, bool state)
b24e7179 1341{
63d7bbe9 1342 bool cur_state;
702e7a56
PZ
1343 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1344 pipe);
4feed0eb 1345 enum intel_display_power_domain power_domain;
b24e7179 1346
b6b5d049
VS
1347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1350 state = true;
1351
4feed0eb
ID
1352 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1353 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1354 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1355 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1356
1357 intel_display_power_put(dev_priv, power_domain);
1358 } else {
1359 cur_state = false;
69310161
PZ
1360 }
1361
e2c719b7 1362 I915_STATE_WARN(cur_state != state,
63d7bbe9 1363 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1364 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1365}
1366
931872fc
CW
1367static void assert_plane(struct drm_i915_private *dev_priv,
1368 enum plane plane, bool state)
b24e7179 1369{
b24e7179 1370 u32 val;
931872fc 1371 bool cur_state;
b24e7179 1372
649636ef 1373 val = I915_READ(DSPCNTR(plane));
931872fc 1374 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1375 I915_STATE_WARN(cur_state != state,
931872fc 1376 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1377 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1378}
1379
931872fc
CW
1380#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1381#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1382
b24e7179
JB
1383static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe)
1385{
653e1026 1386 struct drm_device *dev = dev_priv->dev;
649636ef 1387 int i;
b24e7179 1388
653e1026
VS
1389 /* Primary planes are fixed to pipes on gen4+ */
1390 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1391 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1392 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1393 "plane %c assertion failure, should be disabled but not\n",
1394 plane_name(pipe));
19ec1358 1395 return;
28c05794 1396 }
19ec1358 1397
b24e7179 1398 /* Need to check both planes against the pipe */
055e393f 1399 for_each_pipe(dev_priv, i) {
649636ef
VS
1400 u32 val = I915_READ(DSPCNTR(i));
1401 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1402 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1403 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1404 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1405 plane_name(i), pipe_name(pipe));
b24e7179
JB
1406 }
1407}
1408
19332d7a
JB
1409static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe)
1411{
20674eef 1412 struct drm_device *dev = dev_priv->dev;
649636ef 1413 int sprite;
19332d7a 1414
7feb8b88 1415 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1416 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1417 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1418 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1419 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1420 sprite, pipe_name(pipe));
1421 }
666a4537 1422 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1423 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1424 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1425 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1426 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1427 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1428 }
1429 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1430 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1431 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1432 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1433 plane_name(pipe), pipe_name(pipe));
1434 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1435 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1436 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1437 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1438 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1439 }
1440}
1441
08c71e5e
VS
1442static void assert_vblank_disabled(struct drm_crtc *crtc)
1443{
e2c719b7 1444 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1445 drm_crtc_vblank_put(crtc);
1446}
1447
89eff4be 1448static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1449{
1450 u32 val;
1451 bool enabled;
1452
e2c719b7 1453 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1454
92f2584a
JB
1455 val = I915_READ(PCH_DREF_CONTROL);
1456 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1457 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1458 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1459}
1460
ab9412ba
DV
1461static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1462 enum pipe pipe)
92f2584a 1463{
92f2584a
JB
1464 u32 val;
1465 bool enabled;
1466
649636ef 1467 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1468 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1469 I915_STATE_WARN(enabled,
9db4a9c7
JB
1470 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1471 pipe_name(pipe));
92f2584a
JB
1472}
1473
4e634389
KP
1474static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1475 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1476{
1477 if ((val & DP_PORT_EN) == 0)
1478 return false;
1479
1480 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1481 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1482 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1483 return false;
44f37d1f
CML
1484 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1485 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1486 return false;
f0575e92
KP
1487 } else {
1488 if ((val & DP_PIPE_MASK) != (pipe << 30))
1489 return false;
1490 }
1491 return true;
1492}
1493
1519b995
KP
1494static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, u32 val)
1496{
dc0fa718 1497 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1498 return false;
1499
1500 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1501 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1502 return false;
44f37d1f
CML
1503 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1504 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1505 return false;
1519b995 1506 } else {
dc0fa718 1507 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1508 return false;
1509 }
1510 return true;
1511}
1512
1513static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe, u32 val)
1515{
1516 if ((val & LVDS_PORT_EN) == 0)
1517 return false;
1518
1519 if (HAS_PCH_CPT(dev_priv->dev)) {
1520 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1521 return false;
1522 } else {
1523 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1524 return false;
1525 }
1526 return true;
1527}
1528
1529static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1530 enum pipe pipe, u32 val)
1531{
1532 if ((val & ADPA_DAC_ENABLE) == 0)
1533 return false;
1534 if (HAS_PCH_CPT(dev_priv->dev)) {
1535 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1536 return false;
1537 } else {
1538 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1539 return false;
1540 }
1541 return true;
1542}
1543
291906f1 1544static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1545 enum pipe pipe, i915_reg_t reg,
1546 u32 port_sel)
291906f1 1547{
47a05eca 1548 u32 val = I915_READ(reg);
e2c719b7 1549 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1550 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1551 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1552
e2c719b7 1553 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1554 && (val & DP_PIPEB_SELECT),
de9a35ab 1555 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1556}
1557
1558static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1559 enum pipe pipe, i915_reg_t reg)
291906f1 1560{
47a05eca 1561 u32 val = I915_READ(reg);
e2c719b7 1562 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1563 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1564 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1565
e2c719b7 1566 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1567 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1568 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1569}
1570
1571static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1572 enum pipe pipe)
1573{
291906f1 1574 u32 val;
291906f1 1575
f0575e92
KP
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1579
649636ef 1580 val = I915_READ(PCH_ADPA);
e2c719b7 1581 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1582 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1583 pipe_name(pipe));
291906f1 1584
649636ef 1585 val = I915_READ(PCH_LVDS);
e2c719b7 1586 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1587 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1588 pipe_name(pipe));
291906f1 1589
e2debe91
PZ
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1593}
1594
d288f65f 1595static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1596 const struct intel_crtc_state *pipe_config)
87442f73 1597{
426115cf
DV
1598 struct drm_device *dev = crtc->base.dev;
1599 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1600 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1601 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1602
426115cf 1603 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1604
87442f73 1605 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1606 if (IS_MOBILE(dev_priv->dev))
426115cf 1607 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1608
426115cf
DV
1609 I915_WRITE(reg, dpll);
1610 POSTING_READ(reg);
1611 udelay(150);
1612
1613 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1614 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1615
d288f65f 1616 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1617 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1618
1619 /* We do this three times for luck */
426115cf 1620 I915_WRITE(reg, dpll);
87442f73
DV
1621 POSTING_READ(reg);
1622 udelay(150); /* wait for warmup */
426115cf 1623 I915_WRITE(reg, dpll);
87442f73
DV
1624 POSTING_READ(reg);
1625 udelay(150); /* wait for warmup */
426115cf 1626 I915_WRITE(reg, dpll);
87442f73
DV
1627 POSTING_READ(reg);
1628 udelay(150); /* wait for warmup */
1629}
1630
d288f65f 1631static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1632 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1633{
1634 struct drm_device *dev = crtc->base.dev;
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 int pipe = crtc->pipe;
1637 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1638 u32 tmp;
1639
1640 assert_pipe_disabled(dev_priv, crtc->pipe);
1641
a580516d 1642 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1643
1644 /* Enable back the 10bit clock to display controller */
1645 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1646 tmp |= DPIO_DCLKP_EN;
1647 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1648
54433e91
VS
1649 mutex_unlock(&dev_priv->sb_lock);
1650
9d556c99
CML
1651 /*
1652 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1653 */
1654 udelay(1);
1655
1656 /* Enable PLL */
d288f65f 1657 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1658
1659 /* Check PLL is locked */
a11b0703 1660 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1661 DRM_ERROR("PLL %d failed to lock\n", pipe);
1662
a11b0703 1663 /* not sure when this should be written */
d288f65f 1664 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1665 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1666}
1667
1c4e0274
VS
1668static int intel_num_dvo_pipes(struct drm_device *dev)
1669{
1670 struct intel_crtc *crtc;
1671 int count = 0;
1672
1673 for_each_intel_crtc(dev, crtc)
3538b9df 1674 count += crtc->base.state->active &&
409ee761 1675 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1676
1677 return count;
1678}
1679
66e3d5c0 1680static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1681{
66e3d5c0
DV
1682 struct drm_device *dev = crtc->base.dev;
1683 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1684 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1685 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1686
66e3d5c0 1687 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1688
63d7bbe9 1689 /* No really, not for ILK+ */
3d13ef2e 1690 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1691
1692 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1693 if (IS_MOBILE(dev) && !IS_I830(dev))
1694 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1695
1c4e0274
VS
1696 /* Enable DVO 2x clock on both PLLs if necessary */
1697 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1698 /*
1699 * It appears to be important that we don't enable this
1700 * for the current pipe before otherwise configuring the
1701 * PLL. No idea how this should be handled if multiple
1702 * DVO outputs are enabled simultaneosly.
1703 */
1704 dpll |= DPLL_DVO_2X_MODE;
1705 I915_WRITE(DPLL(!crtc->pipe),
1706 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1707 }
66e3d5c0 1708
c2b63374
VS
1709 /*
1710 * Apparently we need to have VGA mode enabled prior to changing
1711 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1712 * dividers, even though the register value does change.
1713 */
1714 I915_WRITE(reg, 0);
1715
8e7a65aa
VS
1716 I915_WRITE(reg, dpll);
1717
66e3d5c0
DV
1718 /* Wait for the clocks to stabilize. */
1719 POSTING_READ(reg);
1720 udelay(150);
1721
1722 if (INTEL_INFO(dev)->gen >= 4) {
1723 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1724 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1725 } else {
1726 /* The pixel multiplier can only be updated once the
1727 * DPLL is enabled and the clocks are stable.
1728 *
1729 * So write it again.
1730 */
1731 I915_WRITE(reg, dpll);
1732 }
63d7bbe9
JB
1733
1734 /* We do this three times for luck */
66e3d5c0 1735 I915_WRITE(reg, dpll);
63d7bbe9
JB
1736 POSTING_READ(reg);
1737 udelay(150); /* wait for warmup */
66e3d5c0 1738 I915_WRITE(reg, dpll);
63d7bbe9
JB
1739 POSTING_READ(reg);
1740 udelay(150); /* wait for warmup */
66e3d5c0 1741 I915_WRITE(reg, dpll);
63d7bbe9
JB
1742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
1744}
1745
1746/**
50b44a44 1747 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1748 * @dev_priv: i915 private structure
1749 * @pipe: pipe PLL to disable
1750 *
1751 * Disable the PLL for @pipe, making sure the pipe is off first.
1752 *
1753 * Note! This is for pre-ILK only.
1754 */
1c4e0274 1755static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1756{
1c4e0274
VS
1757 struct drm_device *dev = crtc->base.dev;
1758 struct drm_i915_private *dev_priv = dev->dev_private;
1759 enum pipe pipe = crtc->pipe;
1760
1761 /* Disable DVO 2x clock on both PLLs if necessary */
1762 if (IS_I830(dev) &&
409ee761 1763 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1764 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1765 I915_WRITE(DPLL(PIPE_B),
1766 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1767 I915_WRITE(DPLL(PIPE_A),
1768 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1769 }
1770
b6b5d049
VS
1771 /* Don't disable pipe or pipe PLLs if needed */
1772 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1773 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1774 return;
1775
1776 /* Make sure the pipe isn't still relying on us */
1777 assert_pipe_disabled(dev_priv, pipe);
1778
b8afb911 1779 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1780 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1781}
1782
f6071166
JB
1783static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1784{
b8afb911 1785 u32 val;
f6071166
JB
1786
1787 /* Make sure the pipe isn't still relying on us */
1788 assert_pipe_disabled(dev_priv, pipe);
1789
e5cbfbfb
ID
1790 /*
1791 * Leave integrated clock source and reference clock enabled for pipe B.
1792 * The latter is needed for VGA hotplug / manual detection.
1793 */
b8afb911 1794 val = DPLL_VGA_MODE_DIS;
f6071166 1795 if (pipe == PIPE_B)
60bfe44f 1796 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1797 I915_WRITE(DPLL(pipe), val);
1798 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1799
1800}
1801
1802static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1803{
d752048d 1804 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1805 u32 val;
1806
a11b0703
VS
1807 /* Make sure the pipe isn't still relying on us */
1808 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1809
a11b0703 1810 /* Set PLL en = 0 */
60bfe44f
VS
1811 val = DPLL_SSC_REF_CLK_CHV |
1812 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1813 if (pipe != PIPE_A)
1814 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1815 I915_WRITE(DPLL(pipe), val);
1816 POSTING_READ(DPLL(pipe));
d752048d 1817
a580516d 1818 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1819
1820 /* Disable 10bit clock to display controller */
1821 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1822 val &= ~DPIO_DCLKP_EN;
1823 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1824
a580516d 1825 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1826}
1827
e4607fcf 1828void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1829 struct intel_digital_port *dport,
1830 unsigned int expected_mask)
89b667f8
JB
1831{
1832 u32 port_mask;
f0f59a00 1833 i915_reg_t dpll_reg;
89b667f8 1834
e4607fcf
CML
1835 switch (dport->port) {
1836 case PORT_B:
89b667f8 1837 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1838 dpll_reg = DPLL(0);
e4607fcf
CML
1839 break;
1840 case PORT_C:
89b667f8 1841 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1842 dpll_reg = DPLL(0);
9b6de0a1 1843 expected_mask <<= 4;
00fc31b7
CML
1844 break;
1845 case PORT_D:
1846 port_mask = DPLL_PORTD_READY_MASK;
1847 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1848 break;
1849 default:
1850 BUG();
1851 }
89b667f8 1852
9b6de0a1
VS
1853 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1854 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1855 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1856}
1857
b14b1055
DV
1858static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1859{
1860 struct drm_device *dev = crtc->base.dev;
1861 struct drm_i915_private *dev_priv = dev->dev_private;
1862 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1863
be19f0ff
CW
1864 if (WARN_ON(pll == NULL))
1865 return;
1866
3e369b76 1867 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1868 if (pll->active == 0) {
1869 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1870 WARN_ON(pll->on);
1871 assert_shared_dpll_disabled(dev_priv, pll);
1872
1873 pll->mode_set(dev_priv, pll);
1874 }
1875}
1876
92f2584a 1877/**
85b3894f 1878 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1879 * @dev_priv: i915 private structure
1880 * @pipe: pipe PLL to enable
1881 *
1882 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1883 * drives the transcoder clock.
1884 */
85b3894f 1885static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1886{
3d13ef2e
DL
1887 struct drm_device *dev = crtc->base.dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1889 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1890
87a875bb 1891 if (WARN_ON(pll == NULL))
48da64a8
CW
1892 return;
1893
3e369b76 1894 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1895 return;
ee7b9f93 1896
74dd6928 1897 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1898 pll->name, pll->active, pll->on,
e2b78267 1899 crtc->base.base.id);
92f2584a 1900
cdbd2316
DV
1901 if (pll->active++) {
1902 WARN_ON(!pll->on);
e9d6944e 1903 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1904 return;
1905 }
f4a091c7 1906 WARN_ON(pll->on);
ee7b9f93 1907
bd2bb1b9
PZ
1908 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1909
46edb027 1910 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1911 pll->enable(dev_priv, pll);
ee7b9f93 1912 pll->on = true;
92f2584a
JB
1913}
1914
f6daaec2 1915static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1916{
3d13ef2e
DL
1917 struct drm_device *dev = crtc->base.dev;
1918 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1919 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1920
92f2584a 1921 /* PCH only available on ILK+ */
80aa9312
JB
1922 if (INTEL_INFO(dev)->gen < 5)
1923 return;
1924
eddfcbcd
ML
1925 if (pll == NULL)
1926 return;
92f2584a 1927
eddfcbcd 1928 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1929 return;
7a419866 1930
46edb027
DV
1931 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1932 pll->name, pll->active, pll->on,
e2b78267 1933 crtc->base.base.id);
7a419866 1934
48da64a8 1935 if (WARN_ON(pll->active == 0)) {
e9d6944e 1936 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1937 return;
1938 }
1939
e9d6944e 1940 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1941 WARN_ON(!pll->on);
cdbd2316 1942 if (--pll->active)
7a419866 1943 return;
ee7b9f93 1944
46edb027 1945 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1946 pll->disable(dev_priv, pll);
ee7b9f93 1947 pll->on = false;
bd2bb1b9
PZ
1948
1949 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1950}
1951
b8a4f404
PZ
1952static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
040484af 1954{
23670b32 1955 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1956 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1958 i915_reg_t reg;
1959 uint32_t val, pipeconf_val;
040484af
JB
1960
1961 /* PCH only available on ILK+ */
55522f37 1962 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1963
1964 /* Make sure PCH DPLL is enabled */
e72f9fbf 1965 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1966 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1967
1968 /* FDI must be feeding us bits for PCH ports */
1969 assert_fdi_tx_enabled(dev_priv, pipe);
1970 assert_fdi_rx_enabled(dev_priv, pipe);
1971
23670b32
DV
1972 if (HAS_PCH_CPT(dev)) {
1973 /* Workaround: Set the timing override bit before enabling the
1974 * pch transcoder. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
59c859d6 1979 }
23670b32 1980
ab9412ba 1981 reg = PCH_TRANSCONF(pipe);
040484af 1982 val = I915_READ(reg);
5f7f726d 1983 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1984
1985 if (HAS_PCH_IBX(dev_priv->dev)) {
1986 /*
c5de7c6f
VS
1987 * Make the BPC in transcoder be consistent with
1988 * that in pipeconf reg. For HDMI we must use 8bpc
1989 * here for both 8bpc and 12bpc.
e9bcff5c 1990 */
dfd07d72 1991 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1992 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1993 val |= PIPECONF_8BPC;
1994 else
1995 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1996 }
5f7f726d
PZ
1997
1998 val &= ~TRANS_INTERLACE_MASK;
1999 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2000 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2001 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2002 val |= TRANS_LEGACY_INTERLACED_ILK;
2003 else
2004 val |= TRANS_INTERLACED;
5f7f726d
PZ
2005 else
2006 val |= TRANS_PROGRESSIVE;
2007
040484af
JB
2008 I915_WRITE(reg, val | TRANS_ENABLE);
2009 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2010 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2011}
2012
8fb033d7 2013static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2014 enum transcoder cpu_transcoder)
040484af 2015{
8fb033d7 2016 u32 val, pipeconf_val;
8fb033d7
PZ
2017
2018 /* PCH only available on ILK+ */
55522f37 2019 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2020
8fb033d7 2021 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2022 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2023 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2024
223a6fdf 2025 /* Workaround: set timing override bit. */
36c0d0cf 2026 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2027 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2028 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2029
25f3ef11 2030 val = TRANS_ENABLE;
937bb610 2031 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2032
9a76b1c6
PZ
2033 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2034 PIPECONF_INTERLACED_ILK)
a35f2679 2035 val |= TRANS_INTERLACED;
8fb033d7
PZ
2036 else
2037 val |= TRANS_PROGRESSIVE;
2038
ab9412ba
DV
2039 I915_WRITE(LPT_TRANSCONF, val);
2040 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2041 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2042}
2043
b8a4f404
PZ
2044static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2045 enum pipe pipe)
040484af 2046{
23670b32 2047 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2048 i915_reg_t reg;
2049 uint32_t val;
040484af
JB
2050
2051 /* FDI relies on the transcoder */
2052 assert_fdi_tx_disabled(dev_priv, pipe);
2053 assert_fdi_rx_disabled(dev_priv, pipe);
2054
291906f1
JB
2055 /* Ports must be off as well */
2056 assert_pch_ports_disabled(dev_priv, pipe);
2057
ab9412ba 2058 reg = PCH_TRANSCONF(pipe);
040484af
JB
2059 val = I915_READ(reg);
2060 val &= ~TRANS_ENABLE;
2061 I915_WRITE(reg, val);
2062 /* wait for PCH transcoder off, transcoder state */
2063 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2064 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2065
c465613b 2066 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2067 /* Workaround: Clear the timing override chicken bit again. */
2068 reg = TRANS_CHICKEN2(pipe);
2069 val = I915_READ(reg);
2070 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2071 I915_WRITE(reg, val);
2072 }
040484af
JB
2073}
2074
ab4d966c 2075static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2076{
8fb033d7
PZ
2077 u32 val;
2078
ab9412ba 2079 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2080 val &= ~TRANS_ENABLE;
ab9412ba 2081 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2082 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2083 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2084 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2085
2086 /* Workaround: clear timing override bit. */
36c0d0cf 2087 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2088 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2089 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2090}
2091
b24e7179 2092/**
309cfea8 2093 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2094 * @crtc: crtc responsible for the pipe
b24e7179 2095 *
0372264a 2096 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2097 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2098 */
e1fdc473 2099static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2100{
0372264a
PZ
2101 struct drm_device *dev = crtc->base.dev;
2102 struct drm_i915_private *dev_priv = dev->dev_private;
2103 enum pipe pipe = crtc->pipe;
1a70a728 2104 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2105 enum pipe pch_transcoder;
f0f59a00 2106 i915_reg_t reg;
b24e7179
JB
2107 u32 val;
2108
9e2ee2dd
VS
2109 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2110
58c6eaa2 2111 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2112 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2113 assert_sprites_disabled(dev_priv, pipe);
2114
681e5811 2115 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2116 pch_transcoder = TRANSCODER_A;
2117 else
2118 pch_transcoder = pipe;
2119
b24e7179
JB
2120 /*
2121 * A pipe without a PLL won't actually be able to drive bits from
2122 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2123 * need the check.
2124 */
50360403 2125 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2126 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2127 assert_dsi_pll_enabled(dev_priv);
2128 else
2129 assert_pll_enabled(dev_priv, pipe);
040484af 2130 else {
6e3c9717 2131 if (crtc->config->has_pch_encoder) {
040484af 2132 /* if driving the PCH, we need FDI enabled */
cc391bbb 2133 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2134 assert_fdi_tx_pll_enabled(dev_priv,
2135 (enum pipe) cpu_transcoder);
040484af
JB
2136 }
2137 /* FIXME: assert CPU port conditions for SNB+ */
2138 }
b24e7179 2139
702e7a56 2140 reg = PIPECONF(cpu_transcoder);
b24e7179 2141 val = I915_READ(reg);
7ad25d48 2142 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2143 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2144 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2145 return;
7ad25d48 2146 }
00d70b15
CW
2147
2148 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2149 POSTING_READ(reg);
b7792d8b
VS
2150
2151 /*
2152 * Until the pipe starts DSL will read as 0, which would cause
2153 * an apparent vblank timestamp jump, which messes up also the
2154 * frame count when it's derived from the timestamps. So let's
2155 * wait for the pipe to start properly before we call
2156 * drm_crtc_vblank_on()
2157 */
2158 if (dev->max_vblank_count == 0 &&
2159 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2160 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2161}
2162
2163/**
309cfea8 2164 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2165 * @crtc: crtc whose pipes is to be disabled
b24e7179 2166 *
575f7ab7
VS
2167 * Disable the pipe of @crtc, making sure that various hardware
2168 * specific requirements are met, if applicable, e.g. plane
2169 * disabled, panel fitter off, etc.
b24e7179
JB
2170 *
2171 * Will wait until the pipe has shut down before returning.
2172 */
575f7ab7 2173static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2174{
575f7ab7 2175 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2176 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2177 enum pipe pipe = crtc->pipe;
f0f59a00 2178 i915_reg_t reg;
b24e7179
JB
2179 u32 val;
2180
9e2ee2dd
VS
2181 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2182
b24e7179
JB
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2188 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2189 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2190
702e7a56 2191 reg = PIPECONF(cpu_transcoder);
b24e7179 2192 val = I915_READ(reg);
00d70b15
CW
2193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
67adc644
VS
2196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
6e3c9717 2200 if (crtc->config->double_wide)
67adc644
VS
2201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2211}
2212
693db184
CW
2213static bool need_vtd_wa(struct drm_device *dev)
2214{
2215#ifdef CONFIG_INTEL_IOMMU
2216 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2217 return true;
2218#endif
2219 return false;
2220}
2221
832be82f
VS
2222static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2223{
2224 return IS_GEN2(dev_priv) ? 2048 : 4096;
2225}
2226
27ba3910
VS
2227static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2228 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2229{
2230 switch (fb_modifier) {
2231 case DRM_FORMAT_MOD_NONE:
2232 return cpp;
2233 case I915_FORMAT_MOD_X_TILED:
2234 if (IS_GEN2(dev_priv))
2235 return 128;
2236 else
2237 return 512;
2238 case I915_FORMAT_MOD_Y_TILED:
2239 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2240 return 128;
2241 else
2242 return 512;
2243 case I915_FORMAT_MOD_Yf_TILED:
2244 switch (cpp) {
2245 case 1:
2246 return 64;
2247 case 2:
2248 case 4:
2249 return 128;
2250 case 8:
2251 case 16:
2252 return 256;
2253 default:
2254 MISSING_CASE(cpp);
2255 return cpp;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_modifier);
2260 return cpp;
2261 }
2262}
2263
832be82f
VS
2264unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2265 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2266{
832be82f
VS
2267 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2268 return 1;
2269 else
2270 return intel_tile_size(dev_priv) /
27ba3910 2271 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2272}
2273
8d0deca8
VS
2274/* Return the tile dimensions in pixel units */
2275static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2276 unsigned int *tile_width,
2277 unsigned int *tile_height,
2278 uint64_t fb_modifier,
2279 unsigned int cpp)
2280{
2281 unsigned int tile_width_bytes =
2282 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2283
2284 *tile_width = tile_width_bytes / cpp;
2285 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2286}
2287
6761dd31
TU
2288unsigned int
2289intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2290 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2291{
832be82f
VS
2292 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2293 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2294
2295 return ALIGN(height, tile_height);
a57ce0b2
JB
2296}
2297
1663b9d6
VS
2298unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2299{
2300 unsigned int size = 0;
2301 int i;
2302
2303 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2304 size += rot_info->plane[i].width * rot_info->plane[i].height;
2305
2306 return size;
2307}
2308
75c82a53 2309static void
3465c580
VS
2310intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2311 const struct drm_framebuffer *fb,
2312 unsigned int rotation)
f64b98cd 2313{
2d7a215f
VS
2314 if (intel_rotation_90_or_270(rotation)) {
2315 *view = i915_ggtt_view_rotated;
2316 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2317 } else {
2318 *view = i915_ggtt_view_normal;
2319 }
2320}
50470bb0 2321
2d7a215f
VS
2322static void
2323intel_fill_fb_info(struct drm_i915_private *dev_priv,
2324 struct drm_framebuffer *fb)
2325{
2326 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2327 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2328
d9b3288e
VS
2329 tile_size = intel_tile_size(dev_priv);
2330
2331 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2332 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2333 fb->modifier[0], cpp);
d9b3288e 2334
1663b9d6
VS
2335 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2336 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2337
89e3e142 2338 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2339 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2340 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2341 fb->modifier[1], cpp);
d9b3288e 2342
2d7a215f 2343 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2344 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2345 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2346 }
f64b98cd
TU
2347}
2348
603525d7 2349static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2350{
2351 if (INTEL_INFO(dev_priv)->gen >= 9)
2352 return 256 * 1024;
985b8bb4 2353 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2354 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2355 return 128 * 1024;
2356 else if (INTEL_INFO(dev_priv)->gen >= 4)
2357 return 4 * 1024;
2358 else
44c5905e 2359 return 0;
4e9a86b6
VS
2360}
2361
603525d7
VS
2362static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2363 uint64_t fb_modifier)
2364{
2365 switch (fb_modifier) {
2366 case DRM_FORMAT_MOD_NONE:
2367 return intel_linear_alignment(dev_priv);
2368 case I915_FORMAT_MOD_X_TILED:
2369 if (INTEL_INFO(dev_priv)->gen >= 9)
2370 return 256 * 1024;
2371 return 0;
2372 case I915_FORMAT_MOD_Y_TILED:
2373 case I915_FORMAT_MOD_Yf_TILED:
2374 return 1 * 1024 * 1024;
2375 default:
2376 MISSING_CASE(fb_modifier);
2377 return 0;
2378 }
2379}
2380
127bd2ac 2381int
3465c580
VS
2382intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2383 unsigned int rotation)
6b95a207 2384{
850c4cdc 2385 struct drm_device *dev = fb->dev;
ce453d81 2386 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2387 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2388 struct i915_ggtt_view view;
6b95a207
KH
2389 u32 alignment;
2390 int ret;
2391
ebcdd39e
MR
2392 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2393
603525d7 2394 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2395
3465c580 2396 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2397
693db184
CW
2398 /* Note that the w/a also requires 64 PTE of padding following the
2399 * bo. We currently fill all unused PTE with the shadow page and so
2400 * we should always have valid PTE following the scanout preventing
2401 * the VT-d warning.
2402 */
2403 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2404 alignment = 256 * 1024;
2405
d6dd6843
PZ
2406 /*
2407 * Global gtt pte registers are special registers which actually forward
2408 * writes to a chunk of system memory. Which means that there is no risk
2409 * that the register values disappear as soon as we call
2410 * intel_runtime_pm_put(), so it is correct to wrap only the
2411 * pin/unpin/fence and not more.
2412 */
2413 intel_runtime_pm_get(dev_priv);
2414
7580d774
ML
2415 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2416 &view);
48b956c5 2417 if (ret)
b26a6b35 2418 goto err_pm;
6b95a207
KH
2419
2420 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2421 * fence, whereas 965+ only requires a fence if using
2422 * framebuffer compression. For simplicity, we always install
2423 * a fence as the cost is not that onerous.
2424 */
9807216f
VK
2425 if (view.type == I915_GGTT_VIEW_NORMAL) {
2426 ret = i915_gem_object_get_fence(obj);
2427 if (ret == -EDEADLK) {
2428 /*
2429 * -EDEADLK means there are no free fences
2430 * no pending flips.
2431 *
2432 * This is propagated to atomic, but it uses
2433 * -EDEADLK to force a locking recovery, so
2434 * change the returned error to -EBUSY.
2435 */
2436 ret = -EBUSY;
2437 goto err_unpin;
2438 } else if (ret)
2439 goto err_unpin;
1690e1eb 2440
9807216f
VK
2441 i915_gem_object_pin_fence(obj);
2442 }
6b95a207 2443
d6dd6843 2444 intel_runtime_pm_put(dev_priv);
6b95a207 2445 return 0;
48b956c5
CW
2446
2447err_unpin:
f64b98cd 2448 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2449err_pm:
d6dd6843 2450 intel_runtime_pm_put(dev_priv);
48b956c5 2451 return ret;
6b95a207
KH
2452}
2453
3465c580 2454static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2455{
82bc3b2d 2456 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2457 struct i915_ggtt_view view;
82bc3b2d 2458
ebcdd39e
MR
2459 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2460
3465c580 2461 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2462
9807216f
VK
2463 if (view.type == I915_GGTT_VIEW_NORMAL)
2464 i915_gem_object_unpin_fence(obj);
2465
f64b98cd 2466 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2467}
2468
29cf9491
VS
2469/*
2470 * Adjust the tile offset by moving the difference into
2471 * the x/y offsets.
2472 *
2473 * Input tile dimensions and pitch must already be
2474 * rotated to match x and y, and in pixel units.
2475 */
2476static u32 intel_adjust_tile_offset(int *x, int *y,
2477 unsigned int tile_width,
2478 unsigned int tile_height,
2479 unsigned int tile_size,
2480 unsigned int pitch_tiles,
2481 u32 old_offset,
2482 u32 new_offset)
2483{
2484 unsigned int tiles;
2485
2486 WARN_ON(old_offset & (tile_size - 1));
2487 WARN_ON(new_offset & (tile_size - 1));
2488 WARN_ON(new_offset > old_offset);
2489
2490 tiles = (old_offset - new_offset) / tile_size;
2491
2492 *y += tiles / pitch_tiles * tile_height;
2493 *x += tiles % pitch_tiles * tile_width;
2494
2495 return new_offset;
2496}
2497
8d0deca8
VS
2498/*
2499 * Computes the linear offset to the base tile and adjusts
2500 * x, y. bytes per pixel is assumed to be a power-of-two.
2501 *
2502 * In the 90/270 rotated case, x and y are assumed
2503 * to be already rotated to match the rotated GTT view, and
2504 * pitch is the tile_height aligned framebuffer height.
2505 */
4f2d9934
VS
2506u32 intel_compute_tile_offset(int *x, int *y,
2507 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2508 unsigned int pitch,
2509 unsigned int rotation)
c2c75131 2510{
4f2d9934
VS
2511 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2512 uint64_t fb_modifier = fb->modifier[plane];
2513 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2514 u32 offset, offset_aligned, alignment;
2515
2516 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2517 if (alignment)
2518 alignment--;
2519
b5c65338 2520 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2521 unsigned int tile_size, tile_width, tile_height;
2522 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2523
d843310d 2524 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2525 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2526 fb_modifier, cpp);
2527
2528 if (intel_rotation_90_or_270(rotation)) {
2529 pitch_tiles = pitch / tile_height;
2530 swap(tile_width, tile_height);
2531 } else {
2532 pitch_tiles = pitch / (tile_width * cpp);
2533 }
d843310d
VS
2534
2535 tile_rows = *y / tile_height;
2536 *y %= tile_height;
c2c75131 2537
8d0deca8
VS
2538 tiles = *x / tile_width;
2539 *x %= tile_width;
bc752862 2540
29cf9491
VS
2541 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2542 offset_aligned = offset & ~alignment;
bc752862 2543
29cf9491
VS
2544 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2545 tile_size, pitch_tiles,
2546 offset, offset_aligned);
2547 } else {
bc752862 2548 offset = *y * pitch + *x * cpp;
29cf9491
VS
2549 offset_aligned = offset & ~alignment;
2550
4e9a86b6
VS
2551 *y = (offset & alignment) / pitch;
2552 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2553 }
29cf9491
VS
2554
2555 return offset_aligned;
c2c75131
DV
2556}
2557
b35d63fa 2558static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2559{
2560 switch (format) {
2561 case DISPPLANE_8BPP:
2562 return DRM_FORMAT_C8;
2563 case DISPPLANE_BGRX555:
2564 return DRM_FORMAT_XRGB1555;
2565 case DISPPLANE_BGRX565:
2566 return DRM_FORMAT_RGB565;
2567 default:
2568 case DISPPLANE_BGRX888:
2569 return DRM_FORMAT_XRGB8888;
2570 case DISPPLANE_RGBX888:
2571 return DRM_FORMAT_XBGR8888;
2572 case DISPPLANE_BGRX101010:
2573 return DRM_FORMAT_XRGB2101010;
2574 case DISPPLANE_RGBX101010:
2575 return DRM_FORMAT_XBGR2101010;
2576 }
2577}
2578
bc8d7dff
DL
2579static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2580{
2581 switch (format) {
2582 case PLANE_CTL_FORMAT_RGB_565:
2583 return DRM_FORMAT_RGB565;
2584 default:
2585 case PLANE_CTL_FORMAT_XRGB_8888:
2586 if (rgb_order) {
2587 if (alpha)
2588 return DRM_FORMAT_ABGR8888;
2589 else
2590 return DRM_FORMAT_XBGR8888;
2591 } else {
2592 if (alpha)
2593 return DRM_FORMAT_ARGB8888;
2594 else
2595 return DRM_FORMAT_XRGB8888;
2596 }
2597 case PLANE_CTL_FORMAT_XRGB_2101010:
2598 if (rgb_order)
2599 return DRM_FORMAT_XBGR2101010;
2600 else
2601 return DRM_FORMAT_XRGB2101010;
2602 }
2603}
2604
5724dbd1 2605static bool
f6936e29
DV
2606intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2607 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2608{
2609 struct drm_device *dev = crtc->base.dev;
3badb49f 2610 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2611 struct drm_i915_gem_object *obj = NULL;
2612 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2613 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2614 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2615 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2616 PAGE_SIZE);
2617
2618 size_aligned -= base_aligned;
46f297fb 2619
ff2652ea
CW
2620 if (plane_config->size == 0)
2621 return false;
2622
3badb49f
PZ
2623 /* If the FB is too big, just don't use it since fbdev is not very
2624 * important and we should probably use that space with FBC or other
2625 * features. */
2626 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2627 return false;
2628
12c83d99
TU
2629 mutex_lock(&dev->struct_mutex);
2630
f37b5c2b
DV
2631 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2632 base_aligned,
2633 base_aligned,
2634 size_aligned);
12c83d99
TU
2635 if (!obj) {
2636 mutex_unlock(&dev->struct_mutex);
484b41dd 2637 return false;
12c83d99 2638 }
46f297fb 2639
49af449b
DL
2640 obj->tiling_mode = plane_config->tiling;
2641 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2642 obj->stride = fb->pitches[0];
46f297fb 2643
6bf129df
DL
2644 mode_cmd.pixel_format = fb->pixel_format;
2645 mode_cmd.width = fb->width;
2646 mode_cmd.height = fb->height;
2647 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2648 mode_cmd.modifier[0] = fb->modifier[0];
2649 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2650
6bf129df 2651 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2652 &mode_cmd, obj)) {
46f297fb
JB
2653 DRM_DEBUG_KMS("intel fb init failed\n");
2654 goto out_unref_obj;
2655 }
12c83d99 2656
46f297fb 2657 mutex_unlock(&dev->struct_mutex);
484b41dd 2658
f6936e29 2659 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2660 return true;
46f297fb
JB
2661
2662out_unref_obj:
2663 drm_gem_object_unreference(&obj->base);
2664 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2665 return false;
2666}
2667
afd65eb4
MR
2668/* Update plane->state->fb to match plane->fb after driver-internal updates */
2669static void
2670update_state_fb(struct drm_plane *plane)
2671{
2672 if (plane->fb == plane->state->fb)
2673 return;
2674
2675 if (plane->state->fb)
2676 drm_framebuffer_unreference(plane->state->fb);
2677 plane->state->fb = plane->fb;
2678 if (plane->state->fb)
2679 drm_framebuffer_reference(plane->state->fb);
2680}
2681
5724dbd1 2682static void
f6936e29
DV
2683intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2684 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2685{
2686 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2687 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2688 struct drm_crtc *c;
2689 struct intel_crtc *i;
2ff8fde1 2690 struct drm_i915_gem_object *obj;
88595ac9 2691 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2692 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2693 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2694 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2695 struct intel_plane_state *intel_state =
2696 to_intel_plane_state(plane_state);
88595ac9 2697 struct drm_framebuffer *fb;
484b41dd 2698
2d14030b 2699 if (!plane_config->fb)
484b41dd
JB
2700 return;
2701
f6936e29 2702 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2703 fb = &plane_config->fb->base;
2704 goto valid_fb;
f55548b5 2705 }
484b41dd 2706
2d14030b 2707 kfree(plane_config->fb);
484b41dd
JB
2708
2709 /*
2710 * Failed to alloc the obj, check to see if we should share
2711 * an fb with another CRTC instead
2712 */
70e1e0ec 2713 for_each_crtc(dev, c) {
484b41dd
JB
2714 i = to_intel_crtc(c);
2715
2716 if (c == &intel_crtc->base)
2717 continue;
2718
2ff8fde1
MR
2719 if (!i->active)
2720 continue;
2721
88595ac9
DV
2722 fb = c->primary->fb;
2723 if (!fb)
484b41dd
JB
2724 continue;
2725
88595ac9 2726 obj = intel_fb_obj(fb);
2ff8fde1 2727 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2728 drm_framebuffer_reference(fb);
2729 goto valid_fb;
484b41dd
JB
2730 }
2731 }
88595ac9 2732
200757f5
MR
2733 /*
2734 * We've failed to reconstruct the BIOS FB. Current display state
2735 * indicates that the primary plane is visible, but has a NULL FB,
2736 * which will lead to problems later if we don't fix it up. The
2737 * simplest solution is to just disable the primary plane now and
2738 * pretend the BIOS never had it enabled.
2739 */
2740 to_intel_plane_state(plane_state)->visible = false;
2741 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2742 intel_pre_disable_primary(&intel_crtc->base);
2743 intel_plane->disable_plane(primary, &intel_crtc->base);
2744
88595ac9
DV
2745 return;
2746
2747valid_fb:
f44e2659
VS
2748 plane_state->src_x = 0;
2749 plane_state->src_y = 0;
be5651f2
ML
2750 plane_state->src_w = fb->width << 16;
2751 plane_state->src_h = fb->height << 16;
2752
f44e2659
VS
2753 plane_state->crtc_x = 0;
2754 plane_state->crtc_y = 0;
be5651f2
ML
2755 plane_state->crtc_w = fb->width;
2756 plane_state->crtc_h = fb->height;
2757
0a8d8a86
MR
2758 intel_state->src.x1 = plane_state->src_x;
2759 intel_state->src.y1 = plane_state->src_y;
2760 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2761 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2762 intel_state->dst.x1 = plane_state->crtc_x;
2763 intel_state->dst.y1 = plane_state->crtc_y;
2764 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2765 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2766
88595ac9
DV
2767 obj = intel_fb_obj(fb);
2768 if (obj->tiling_mode != I915_TILING_NONE)
2769 dev_priv->preserve_bios_swizzle = true;
2770
be5651f2
ML
2771 drm_framebuffer_reference(fb);
2772 primary->fb = primary->state->fb = fb;
36750f28 2773 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2774 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2775 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2776}
2777
a8d201af
ML
2778static void i9xx_update_primary_plane(struct drm_plane *primary,
2779 const struct intel_crtc_state *crtc_state,
2780 const struct intel_plane_state *plane_state)
81255565 2781{
a8d201af 2782 struct drm_device *dev = primary->dev;
81255565 2783 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2785 struct drm_framebuffer *fb = plane_state->base.fb;
2786 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2787 int plane = intel_crtc->plane;
54ea9da8 2788 u32 linear_offset;
81255565 2789 u32 dspcntr;
f0f59a00 2790 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2791 unsigned int rotation = plane_state->base.rotation;
ac484963 2792 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2793 int x = plane_state->src.x1 >> 16;
2794 int y = plane_state->src.y1 >> 16;
c9ba6fad 2795
f45651ba
VS
2796 dspcntr = DISPPLANE_GAMMA_ENABLE;
2797
fdd508a6 2798 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2799
2800 if (INTEL_INFO(dev)->gen < 4) {
2801 if (intel_crtc->pipe == PIPE_B)
2802 dspcntr |= DISPPLANE_SEL_PIPE_B;
2803
2804 /* pipesrc and dspsize control the size that is scaled from,
2805 * which should always be the user's requested size.
2806 */
2807 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2808 ((crtc_state->pipe_src_h - 1) << 16) |
2809 (crtc_state->pipe_src_w - 1));
f45651ba 2810 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2811 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2812 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2813 ((crtc_state->pipe_src_h - 1) << 16) |
2814 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2815 I915_WRITE(PRIMPOS(plane), 0);
2816 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2817 }
81255565 2818
57779d06
VS
2819 switch (fb->pixel_format) {
2820 case DRM_FORMAT_C8:
81255565
JB
2821 dspcntr |= DISPPLANE_8BPP;
2822 break;
57779d06 2823 case DRM_FORMAT_XRGB1555:
57779d06 2824 dspcntr |= DISPPLANE_BGRX555;
81255565 2825 break;
57779d06
VS
2826 case DRM_FORMAT_RGB565:
2827 dspcntr |= DISPPLANE_BGRX565;
2828 break;
2829 case DRM_FORMAT_XRGB8888:
57779d06
VS
2830 dspcntr |= DISPPLANE_BGRX888;
2831 break;
2832 case DRM_FORMAT_XBGR8888:
57779d06
VS
2833 dspcntr |= DISPPLANE_RGBX888;
2834 break;
2835 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2836 dspcntr |= DISPPLANE_BGRX101010;
2837 break;
2838 case DRM_FORMAT_XBGR2101010:
57779d06 2839 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2840 break;
2841 default:
baba133a 2842 BUG();
81255565 2843 }
57779d06 2844
f45651ba
VS
2845 if (INTEL_INFO(dev)->gen >= 4 &&
2846 obj->tiling_mode != I915_TILING_NONE)
2847 dspcntr |= DISPPLANE_TILED;
81255565 2848
de1aa629
VS
2849 if (IS_G4X(dev))
2850 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2851
ac484963 2852 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2853
c2c75131
DV
2854 if (INTEL_INFO(dev)->gen >= 4) {
2855 intel_crtc->dspaddr_offset =
4f2d9934 2856 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2857 fb->pitches[0], rotation);
c2c75131
DV
2858 linear_offset -= intel_crtc->dspaddr_offset;
2859 } else {
e506a0c6 2860 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2861 }
e506a0c6 2862
8d0deca8 2863 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2864 dspcntr |= DISPPLANE_ROTATE_180;
2865
a8d201af
ML
2866 x += (crtc_state->pipe_src_w - 1);
2867 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2868
2869 /* Finding the last pixel of the last line of the display
2870 data and adding to linear_offset*/
2871 linear_offset +=
a8d201af 2872 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2873 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2874 }
2875
2db3366b
PZ
2876 intel_crtc->adjusted_x = x;
2877 intel_crtc->adjusted_y = y;
2878
48404c1e
SJ
2879 I915_WRITE(reg, dspcntr);
2880
01f2c773 2881 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2882 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2883 I915_WRITE(DSPSURF(plane),
2884 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2885 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2886 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2887 } else
f343c5f6 2888 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2889 POSTING_READ(reg);
17638cd6
JB
2890}
2891
a8d201af
ML
2892static void i9xx_disable_primary_plane(struct drm_plane *primary,
2893 struct drm_crtc *crtc)
17638cd6
JB
2894{
2895 struct drm_device *dev = crtc->dev;
2896 struct drm_i915_private *dev_priv = dev->dev_private;
2897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2898 int plane = intel_crtc->plane;
f45651ba 2899
a8d201af
ML
2900 I915_WRITE(DSPCNTR(plane), 0);
2901 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2902 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2903 else
2904 I915_WRITE(DSPADDR(plane), 0);
2905 POSTING_READ(DSPCNTR(plane));
2906}
c9ba6fad 2907
a8d201af
ML
2908static void ironlake_update_primary_plane(struct drm_plane *primary,
2909 const struct intel_crtc_state *crtc_state,
2910 const struct intel_plane_state *plane_state)
2911{
2912 struct drm_device *dev = primary->dev;
2913 struct drm_i915_private *dev_priv = dev->dev_private;
2914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2915 struct drm_framebuffer *fb = plane_state->base.fb;
2916 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2917 int plane = intel_crtc->plane;
54ea9da8 2918 u32 linear_offset;
a8d201af
ML
2919 u32 dspcntr;
2920 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2921 unsigned int rotation = plane_state->base.rotation;
ac484963 2922 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2923 int x = plane_state->src.x1 >> 16;
2924 int y = plane_state->src.y1 >> 16;
c9ba6fad 2925
f45651ba 2926 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2927 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2928
2929 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2930 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2931
57779d06
VS
2932 switch (fb->pixel_format) {
2933 case DRM_FORMAT_C8:
17638cd6
JB
2934 dspcntr |= DISPPLANE_8BPP;
2935 break;
57779d06
VS
2936 case DRM_FORMAT_RGB565:
2937 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2938 break;
57779d06 2939 case DRM_FORMAT_XRGB8888:
57779d06
VS
2940 dspcntr |= DISPPLANE_BGRX888;
2941 break;
2942 case DRM_FORMAT_XBGR8888:
57779d06
VS
2943 dspcntr |= DISPPLANE_RGBX888;
2944 break;
2945 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2946 dspcntr |= DISPPLANE_BGRX101010;
2947 break;
2948 case DRM_FORMAT_XBGR2101010:
57779d06 2949 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2950 break;
2951 default:
baba133a 2952 BUG();
17638cd6
JB
2953 }
2954
2955 if (obj->tiling_mode != I915_TILING_NONE)
2956 dspcntr |= DISPPLANE_TILED;
17638cd6 2957
f45651ba 2958 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2959 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2960
ac484963 2961 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2962 intel_crtc->dspaddr_offset =
4f2d9934 2963 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2964 fb->pitches[0], rotation);
c2c75131 2965 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2966 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2967 dspcntr |= DISPPLANE_ROTATE_180;
2968
2969 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2970 x += (crtc_state->pipe_src_w - 1);
2971 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2972
2973 /* Finding the last pixel of the last line of the display
2974 data and adding to linear_offset*/
2975 linear_offset +=
a8d201af 2976 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2977 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2978 }
2979 }
2980
2db3366b
PZ
2981 intel_crtc->adjusted_x = x;
2982 intel_crtc->adjusted_y = y;
2983
48404c1e 2984 I915_WRITE(reg, dspcntr);
17638cd6 2985
01f2c773 2986 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2987 I915_WRITE(DSPSURF(plane),
2988 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2989 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2990 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2991 } else {
2992 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2993 I915_WRITE(DSPLINOFF(plane), linear_offset);
2994 }
17638cd6 2995 POSTING_READ(reg);
17638cd6
JB
2996}
2997
7b49f948
VS
2998u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2999 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3000{
7b49f948 3001 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3002 return 64;
7b49f948
VS
3003 } else {
3004 int cpp = drm_format_plane_cpp(pixel_format, 0);
3005
27ba3910 3006 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3007 }
3008}
3009
44eb0cb9
MK
3010u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
3011 struct drm_i915_gem_object *obj,
3012 unsigned int plane)
121920fa 3013{
ce7f1728 3014 struct i915_ggtt_view view;
dedf278c 3015 struct i915_vma *vma;
44eb0cb9 3016 u64 offset;
121920fa 3017
e7941294 3018 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 3019 intel_plane->base.state->rotation);
121920fa 3020
ce7f1728 3021 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 3022 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 3023 view.type))
dedf278c
TU
3024 return -1;
3025
44eb0cb9 3026 offset = vma->node.start;
dedf278c
TU
3027
3028 if (plane == 1) {
7723f47d 3029 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
3030 PAGE_SIZE;
3031 }
3032
44eb0cb9
MK
3033 WARN_ON(upper_32_bits(offset));
3034
3035 return lower_32_bits(offset);
121920fa
TU
3036}
3037
e435d6e5
ML
3038static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3039{
3040 struct drm_device *dev = intel_crtc->base.dev;
3041 struct drm_i915_private *dev_priv = dev->dev_private;
3042
3043 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3044 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3045 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3046}
3047
a1b2278e
CK
3048/*
3049 * This function detaches (aka. unbinds) unused scalers in hardware
3050 */
0583236e 3051static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3052{
a1b2278e
CK
3053 struct intel_crtc_scaler_state *scaler_state;
3054 int i;
3055
a1b2278e
CK
3056 scaler_state = &intel_crtc->config->scaler_state;
3057
3058 /* loop through and disable scalers that aren't in use */
3059 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3060 if (!scaler_state->scalers[i].in_use)
3061 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3062 }
3063}
3064
6156a456 3065u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3066{
6156a456 3067 switch (pixel_format) {
d161cf7a 3068 case DRM_FORMAT_C8:
c34ce3d1 3069 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3070 case DRM_FORMAT_RGB565:
c34ce3d1 3071 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3072 case DRM_FORMAT_XBGR8888:
c34ce3d1 3073 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3074 case DRM_FORMAT_XRGB8888:
c34ce3d1 3075 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3076 /*
3077 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3078 * to be already pre-multiplied. We need to add a knob (or a different
3079 * DRM_FORMAT) for user-space to configure that.
3080 */
f75fb42a 3081 case DRM_FORMAT_ABGR8888:
c34ce3d1 3082 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3083 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3084 case DRM_FORMAT_ARGB8888:
c34ce3d1 3085 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3086 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3087 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3088 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3089 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3090 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3091 case DRM_FORMAT_YUYV:
c34ce3d1 3092 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3093 case DRM_FORMAT_YVYU:
c34ce3d1 3094 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3095 case DRM_FORMAT_UYVY:
c34ce3d1 3096 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3097 case DRM_FORMAT_VYUY:
c34ce3d1 3098 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3099 default:
4249eeef 3100 MISSING_CASE(pixel_format);
70d21f0e 3101 }
8cfcba41 3102
c34ce3d1 3103 return 0;
6156a456 3104}
70d21f0e 3105
6156a456
CK
3106u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3107{
6156a456 3108 switch (fb_modifier) {
30af77c4 3109 case DRM_FORMAT_MOD_NONE:
70d21f0e 3110 break;
30af77c4 3111 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3112 return PLANE_CTL_TILED_X;
b321803d 3113 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3114 return PLANE_CTL_TILED_Y;
b321803d 3115 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3116 return PLANE_CTL_TILED_YF;
70d21f0e 3117 default:
6156a456 3118 MISSING_CASE(fb_modifier);
70d21f0e 3119 }
8cfcba41 3120
c34ce3d1 3121 return 0;
6156a456 3122}
70d21f0e 3123
6156a456
CK
3124u32 skl_plane_ctl_rotation(unsigned int rotation)
3125{
3b7a5119 3126 switch (rotation) {
6156a456
CK
3127 case BIT(DRM_ROTATE_0):
3128 break;
1e8df167
SJ
3129 /*
3130 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3131 * while i915 HW rotation is clockwise, thats why this swapping.
3132 */
3b7a5119 3133 case BIT(DRM_ROTATE_90):
1e8df167 3134 return PLANE_CTL_ROTATE_270;
3b7a5119 3135 case BIT(DRM_ROTATE_180):
c34ce3d1 3136 return PLANE_CTL_ROTATE_180;
3b7a5119 3137 case BIT(DRM_ROTATE_270):
1e8df167 3138 return PLANE_CTL_ROTATE_90;
6156a456
CK
3139 default:
3140 MISSING_CASE(rotation);
3141 }
3142
c34ce3d1 3143 return 0;
6156a456
CK
3144}
3145
a8d201af
ML
3146static void skylake_update_primary_plane(struct drm_plane *plane,
3147 const struct intel_crtc_state *crtc_state,
3148 const struct intel_plane_state *plane_state)
6156a456 3149{
a8d201af 3150 struct drm_device *dev = plane->dev;
6156a456 3151 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3153 struct drm_framebuffer *fb = plane_state->base.fb;
3154 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3155 int pipe = intel_crtc->pipe;
3156 u32 plane_ctl, stride_div, stride;
3157 u32 tile_height, plane_offset, plane_size;
a8d201af 3158 unsigned int rotation = plane_state->base.rotation;
6156a456 3159 int x_offset, y_offset;
44eb0cb9 3160 u32 surf_addr;
a8d201af
ML
3161 int scaler_id = plane_state->scaler_id;
3162 int src_x = plane_state->src.x1 >> 16;
3163 int src_y = plane_state->src.y1 >> 16;
3164 int src_w = drm_rect_width(&plane_state->src) >> 16;
3165 int src_h = drm_rect_height(&plane_state->src) >> 16;
3166 int dst_x = plane_state->dst.x1;
3167 int dst_y = plane_state->dst.y1;
3168 int dst_w = drm_rect_width(&plane_state->dst);
3169 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3170
6156a456
CK
3171 plane_ctl = PLANE_CTL_ENABLE |
3172 PLANE_CTL_PIPE_GAMMA_ENABLE |
3173 PLANE_CTL_PIPE_CSC_ENABLE;
3174
3175 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3176 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3177 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3178 plane_ctl |= skl_plane_ctl_rotation(rotation);
3179
7b49f948 3180 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3181 fb->pixel_format);
dedf278c 3182 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3183
a42e5a23
PZ
3184 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3185
3b7a5119 3186 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3187 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3188
3b7a5119 3189 /* stride = Surface height in tiles */
832be82f 3190 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3191 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3192 x_offset = stride * tile_height - src_y - src_h;
3193 y_offset = src_x;
6156a456 3194 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3195 } else {
3196 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3197 x_offset = src_x;
3198 y_offset = src_y;
6156a456 3199 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3200 }
3201 plane_offset = y_offset << 16 | x_offset;
b321803d 3202
2db3366b
PZ
3203 intel_crtc->adjusted_x = x_offset;
3204 intel_crtc->adjusted_y = y_offset;
3205
70d21f0e 3206 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3207 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3208 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3209 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3210
3211 if (scaler_id >= 0) {
3212 uint32_t ps_ctrl = 0;
3213
3214 WARN_ON(!dst_w || !dst_h);
3215 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3216 crtc_state->scaler_state.scalers[scaler_id].mode;
3217 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3218 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3219 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3220 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3221 I915_WRITE(PLANE_POS(pipe, 0), 0);
3222 } else {
3223 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3224 }
3225
121920fa 3226 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3227
3228 POSTING_READ(PLANE_SURF(pipe, 0));
3229}
3230
a8d201af
ML
3231static void skylake_disable_primary_plane(struct drm_plane *primary,
3232 struct drm_crtc *crtc)
17638cd6
JB
3233{
3234 struct drm_device *dev = crtc->dev;
3235 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3236 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3237
a8d201af
ML
3238 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3239 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3240 POSTING_READ(PLANE_SURF(pipe, 0));
3241}
29b9bde6 3242
a8d201af
ML
3243/* Assume fb object is pinned & idle & fenced and just update base pointers */
3244static int
3245intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3246 int x, int y, enum mode_set_atomic state)
3247{
3248 /* Support for kgdboc is disabled, this needs a major rework. */
3249 DRM_ERROR("legacy panic handler not supported any more.\n");
3250
3251 return -ENODEV;
81255565
JB
3252}
3253
7514747d 3254static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3255{
96a02917
VS
3256 struct drm_crtc *crtc;
3257
70e1e0ec 3258 for_each_crtc(dev, crtc) {
96a02917
VS
3259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3260 enum plane plane = intel_crtc->plane;
3261
3262 intel_prepare_page_flip(dev, plane);
3263 intel_finish_page_flip_plane(dev, plane);
3264 }
7514747d
VS
3265}
3266
3267static void intel_update_primary_planes(struct drm_device *dev)
3268{
7514747d 3269 struct drm_crtc *crtc;
96a02917 3270
70e1e0ec 3271 for_each_crtc(dev, crtc) {
11c22da6
ML
3272 struct intel_plane *plane = to_intel_plane(crtc->primary);
3273 struct intel_plane_state *plane_state;
96a02917 3274
11c22da6 3275 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3276 plane_state = to_intel_plane_state(plane->base.state);
3277
a8d201af
ML
3278 if (plane_state->visible)
3279 plane->update_plane(&plane->base,
3280 to_intel_crtc_state(crtc->state),
3281 plane_state);
11c22da6
ML
3282
3283 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3284 }
3285}
3286
7514747d
VS
3287void intel_prepare_reset(struct drm_device *dev)
3288{
3289 /* no reset support for gen2 */
3290 if (IS_GEN2(dev))
3291 return;
3292
3293 /* reset doesn't touch the display */
3294 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3295 return;
3296
3297 drm_modeset_lock_all(dev);
f98ce92f
VS
3298 /*
3299 * Disabling the crtcs gracefully seems nicer. Also the
3300 * g33 docs say we should at least disable all the planes.
3301 */
6b72d486 3302 intel_display_suspend(dev);
7514747d
VS
3303}
3304
3305void intel_finish_reset(struct drm_device *dev)
3306{
3307 struct drm_i915_private *dev_priv = to_i915(dev);
3308
3309 /*
3310 * Flips in the rings will be nuked by the reset,
3311 * so complete all pending flips so that user space
3312 * will get its events and not get stuck.
3313 */
3314 intel_complete_page_flips(dev);
3315
3316 /* no reset support for gen2 */
3317 if (IS_GEN2(dev))
3318 return;
3319
3320 /* reset doesn't touch the display */
3321 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3322 /*
3323 * Flips in the rings have been nuked by the reset,
3324 * so update the base address of all primary
3325 * planes to the the last fb to make sure we're
3326 * showing the correct fb after a reset.
11c22da6
ML
3327 *
3328 * FIXME: Atomic will make this obsolete since we won't schedule
3329 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3330 */
3331 intel_update_primary_planes(dev);
3332 return;
3333 }
3334
3335 /*
3336 * The display has been reset as well,
3337 * so need a full re-initialization.
3338 */
3339 intel_runtime_pm_disable_interrupts(dev_priv);
3340 intel_runtime_pm_enable_interrupts(dev_priv);
3341
3342 intel_modeset_init_hw(dev);
3343
3344 spin_lock_irq(&dev_priv->irq_lock);
3345 if (dev_priv->display.hpd_irq_setup)
3346 dev_priv->display.hpd_irq_setup(dev);
3347 spin_unlock_irq(&dev_priv->irq_lock);
3348
043e9bda 3349 intel_display_resume(dev);
7514747d
VS
3350
3351 intel_hpd_init(dev_priv);
3352
3353 drm_modeset_unlock_all(dev);
3354}
3355
7d5e3799
CW
3356static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3357{
3358 struct drm_device *dev = crtc->dev;
3359 struct drm_i915_private *dev_priv = dev->dev_private;
3360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3361 bool pending;
3362
3363 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3364 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3365 return false;
3366
5e2d7afc 3367 spin_lock_irq(&dev->event_lock);
7d5e3799 3368 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3369 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3370
3371 return pending;
3372}
3373
bfd16b2a
ML
3374static void intel_update_pipe_config(struct intel_crtc *crtc,
3375 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3376{
3377 struct drm_device *dev = crtc->base.dev;
3378 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3379 struct intel_crtc_state *pipe_config =
3380 to_intel_crtc_state(crtc->base.state);
e30e8f75 3381
bfd16b2a
ML
3382 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3383 crtc->base.mode = crtc->base.state->mode;
3384
3385 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3386 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3387 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3388
44522d85
ML
3389 if (HAS_DDI(dev))
3390 intel_set_pipe_csc(&crtc->base);
3391
e30e8f75
GP
3392 /*
3393 * Update pipe size and adjust fitter if needed: the reason for this is
3394 * that in compute_mode_changes we check the native mode (not the pfit
3395 * mode) to see if we can flip rather than do a full mode set. In the
3396 * fastboot case, we'll flip, but if we don't update the pipesrc and
3397 * pfit state, we'll end up with a big fb scanned out into the wrong
3398 * sized surface.
e30e8f75
GP
3399 */
3400
e30e8f75 3401 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3402 ((pipe_config->pipe_src_w - 1) << 16) |
3403 (pipe_config->pipe_src_h - 1));
3404
3405 /* on skylake this is done by detaching scalers */
3406 if (INTEL_INFO(dev)->gen >= 9) {
3407 skl_detach_scalers(crtc);
3408
3409 if (pipe_config->pch_pfit.enabled)
3410 skylake_pfit_enable(crtc);
3411 } else if (HAS_PCH_SPLIT(dev)) {
3412 if (pipe_config->pch_pfit.enabled)
3413 ironlake_pfit_enable(crtc);
3414 else if (old_crtc_state->pch_pfit.enabled)
3415 ironlake_pfit_disable(crtc, true);
e30e8f75 3416 }
e30e8f75
GP
3417}
3418
5e84e1a4
ZW
3419static void intel_fdi_normal_train(struct drm_crtc *crtc)
3420{
3421 struct drm_device *dev = crtc->dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3424 int pipe = intel_crtc->pipe;
f0f59a00
VS
3425 i915_reg_t reg;
3426 u32 temp;
5e84e1a4
ZW
3427
3428 /* enable normal train */
3429 reg = FDI_TX_CTL(pipe);
3430 temp = I915_READ(reg);
61e499bf 3431 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3432 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3433 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3434 } else {
3435 temp &= ~FDI_LINK_TRAIN_NONE;
3436 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3437 }
5e84e1a4
ZW
3438 I915_WRITE(reg, temp);
3439
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
3442 if (HAS_PCH_CPT(dev)) {
3443 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3444 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3445 } else {
3446 temp &= ~FDI_LINK_TRAIN_NONE;
3447 temp |= FDI_LINK_TRAIN_NONE;
3448 }
3449 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3450
3451 /* wait one idle pattern time */
3452 POSTING_READ(reg);
3453 udelay(1000);
357555c0
JB
3454
3455 /* IVB wants error correction enabled */
3456 if (IS_IVYBRIDGE(dev))
3457 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3458 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3459}
3460
8db9d77b
ZW
3461/* The FDI link training functions for ILK/Ibexpeak. */
3462static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3463{
3464 struct drm_device *dev = crtc->dev;
3465 struct drm_i915_private *dev_priv = dev->dev_private;
3466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3467 int pipe = intel_crtc->pipe;
f0f59a00
VS
3468 i915_reg_t reg;
3469 u32 temp, tries;
8db9d77b 3470
1c8562f6 3471 /* FDI needs bits from pipe first */
0fc932b8 3472 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3473
e1a44743
AJ
3474 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3475 for train result */
5eddb70b
CW
3476 reg = FDI_RX_IMR(pipe);
3477 temp = I915_READ(reg);
e1a44743
AJ
3478 temp &= ~FDI_RX_SYMBOL_LOCK;
3479 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3480 I915_WRITE(reg, temp);
3481 I915_READ(reg);
e1a44743
AJ
3482 udelay(150);
3483
8db9d77b 3484 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3485 reg = FDI_TX_CTL(pipe);
3486 temp = I915_READ(reg);
627eb5a3 3487 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3488 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3489 temp &= ~FDI_LINK_TRAIN_NONE;
3490 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3491 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3492
5eddb70b
CW
3493 reg = FDI_RX_CTL(pipe);
3494 temp = I915_READ(reg);
8db9d77b
ZW
3495 temp &= ~FDI_LINK_TRAIN_NONE;
3496 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3497 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3498
3499 POSTING_READ(reg);
8db9d77b
ZW
3500 udelay(150);
3501
5b2adf89 3502 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3503 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3504 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3505 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3506
5eddb70b 3507 reg = FDI_RX_IIR(pipe);
e1a44743 3508 for (tries = 0; tries < 5; tries++) {
5eddb70b 3509 temp = I915_READ(reg);
8db9d77b
ZW
3510 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3511
3512 if ((temp & FDI_RX_BIT_LOCK)) {
3513 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3514 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3515 break;
3516 }
8db9d77b 3517 }
e1a44743 3518 if (tries == 5)
5eddb70b 3519 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3520
3521 /* Train 2 */
5eddb70b
CW
3522 reg = FDI_TX_CTL(pipe);
3523 temp = I915_READ(reg);
8db9d77b
ZW
3524 temp &= ~FDI_LINK_TRAIN_NONE;
3525 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3526 I915_WRITE(reg, temp);
8db9d77b 3527
5eddb70b
CW
3528 reg = FDI_RX_CTL(pipe);
3529 temp = I915_READ(reg);
8db9d77b
ZW
3530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3532 I915_WRITE(reg, temp);
8db9d77b 3533
5eddb70b
CW
3534 POSTING_READ(reg);
3535 udelay(150);
8db9d77b 3536
5eddb70b 3537 reg = FDI_RX_IIR(pipe);
e1a44743 3538 for (tries = 0; tries < 5; tries++) {
5eddb70b 3539 temp = I915_READ(reg);
8db9d77b
ZW
3540 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3541
3542 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3543 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3544 DRM_DEBUG_KMS("FDI train 2 done.\n");
3545 break;
3546 }
8db9d77b 3547 }
e1a44743 3548 if (tries == 5)
5eddb70b 3549 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3550
3551 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3552
8db9d77b
ZW
3553}
3554
0206e353 3555static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3556 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3557 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3558 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3559 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3560};
3561
3562/* The FDI link training functions for SNB/Cougarpoint. */
3563static void gen6_fdi_link_train(struct drm_crtc *crtc)
3564{
3565 struct drm_device *dev = crtc->dev;
3566 struct drm_i915_private *dev_priv = dev->dev_private;
3567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3568 int pipe = intel_crtc->pipe;
f0f59a00
VS
3569 i915_reg_t reg;
3570 u32 temp, i, retry;
8db9d77b 3571
e1a44743
AJ
3572 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3573 for train result */
5eddb70b
CW
3574 reg = FDI_RX_IMR(pipe);
3575 temp = I915_READ(reg);
e1a44743
AJ
3576 temp &= ~FDI_RX_SYMBOL_LOCK;
3577 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3578 I915_WRITE(reg, temp);
3579
3580 POSTING_READ(reg);
e1a44743
AJ
3581 udelay(150);
3582
8db9d77b 3583 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3584 reg = FDI_TX_CTL(pipe);
3585 temp = I915_READ(reg);
627eb5a3 3586 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3587 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_1;
3590 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3591 /* SNB-B */
3592 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3593 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3594
d74cf324
DV
3595 I915_WRITE(FDI_RX_MISC(pipe),
3596 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3597
5eddb70b
CW
3598 reg = FDI_RX_CTL(pipe);
3599 temp = I915_READ(reg);
8db9d77b
ZW
3600 if (HAS_PCH_CPT(dev)) {
3601 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3602 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3603 } else {
3604 temp &= ~FDI_LINK_TRAIN_NONE;
3605 temp |= FDI_LINK_TRAIN_PATTERN_1;
3606 }
5eddb70b
CW
3607 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3608
3609 POSTING_READ(reg);
8db9d77b
ZW
3610 udelay(150);
3611
0206e353 3612 for (i = 0; i < 4; i++) {
5eddb70b
CW
3613 reg = FDI_TX_CTL(pipe);
3614 temp = I915_READ(reg);
8db9d77b
ZW
3615 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3616 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3617 I915_WRITE(reg, temp);
3618
3619 POSTING_READ(reg);
8db9d77b
ZW
3620 udelay(500);
3621
fa37d39e
SP
3622 for (retry = 0; retry < 5; retry++) {
3623 reg = FDI_RX_IIR(pipe);
3624 temp = I915_READ(reg);
3625 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3626 if (temp & FDI_RX_BIT_LOCK) {
3627 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3628 DRM_DEBUG_KMS("FDI train 1 done.\n");
3629 break;
3630 }
3631 udelay(50);
8db9d77b 3632 }
fa37d39e
SP
3633 if (retry < 5)
3634 break;
8db9d77b
ZW
3635 }
3636 if (i == 4)
5eddb70b 3637 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3638
3639 /* Train 2 */
5eddb70b
CW
3640 reg = FDI_TX_CTL(pipe);
3641 temp = I915_READ(reg);
8db9d77b
ZW
3642 temp &= ~FDI_LINK_TRAIN_NONE;
3643 temp |= FDI_LINK_TRAIN_PATTERN_2;
3644 if (IS_GEN6(dev)) {
3645 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3646 /* SNB-B */
3647 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3648 }
5eddb70b 3649 I915_WRITE(reg, temp);
8db9d77b 3650
5eddb70b
CW
3651 reg = FDI_RX_CTL(pipe);
3652 temp = I915_READ(reg);
8db9d77b
ZW
3653 if (HAS_PCH_CPT(dev)) {
3654 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3655 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3656 } else {
3657 temp &= ~FDI_LINK_TRAIN_NONE;
3658 temp |= FDI_LINK_TRAIN_PATTERN_2;
3659 }
5eddb70b
CW
3660 I915_WRITE(reg, temp);
3661
3662 POSTING_READ(reg);
8db9d77b
ZW
3663 udelay(150);
3664
0206e353 3665 for (i = 0; i < 4; i++) {
5eddb70b
CW
3666 reg = FDI_TX_CTL(pipe);
3667 temp = I915_READ(reg);
8db9d77b
ZW
3668 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3669 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3670 I915_WRITE(reg, temp);
3671
3672 POSTING_READ(reg);
8db9d77b
ZW
3673 udelay(500);
3674
fa37d39e
SP
3675 for (retry = 0; retry < 5; retry++) {
3676 reg = FDI_RX_IIR(pipe);
3677 temp = I915_READ(reg);
3678 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3679 if (temp & FDI_RX_SYMBOL_LOCK) {
3680 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3681 DRM_DEBUG_KMS("FDI train 2 done.\n");
3682 break;
3683 }
3684 udelay(50);
8db9d77b 3685 }
fa37d39e
SP
3686 if (retry < 5)
3687 break;
8db9d77b
ZW
3688 }
3689 if (i == 4)
5eddb70b 3690 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3691
3692 DRM_DEBUG_KMS("FDI train done.\n");
3693}
3694
357555c0
JB
3695/* Manual link training for Ivy Bridge A0 parts */
3696static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3697{
3698 struct drm_device *dev = crtc->dev;
3699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701 int pipe = intel_crtc->pipe;
f0f59a00
VS
3702 i915_reg_t reg;
3703 u32 temp, i, j;
357555c0
JB
3704
3705 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3706 for train result */
3707 reg = FDI_RX_IMR(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_RX_SYMBOL_LOCK;
3710 temp &= ~FDI_RX_BIT_LOCK;
3711 I915_WRITE(reg, temp);
3712
3713 POSTING_READ(reg);
3714 udelay(150);
3715
01a415fd
DV
3716 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3717 I915_READ(FDI_RX_IIR(pipe)));
3718
139ccd3f
JB
3719 /* Try each vswing and preemphasis setting twice before moving on */
3720 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3721 /* disable first in case we need to retry */
3722 reg = FDI_TX_CTL(pipe);
3723 temp = I915_READ(reg);
3724 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3725 temp &= ~FDI_TX_ENABLE;
3726 I915_WRITE(reg, temp);
357555c0 3727
139ccd3f
JB
3728 reg = FDI_RX_CTL(pipe);
3729 temp = I915_READ(reg);
3730 temp &= ~FDI_LINK_TRAIN_AUTO;
3731 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3732 temp &= ~FDI_RX_ENABLE;
3733 I915_WRITE(reg, temp);
357555c0 3734
139ccd3f 3735 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3736 reg = FDI_TX_CTL(pipe);
3737 temp = I915_READ(reg);
139ccd3f 3738 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3739 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3740 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3741 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3742 temp |= snb_b_fdi_train_param[j/2];
3743 temp |= FDI_COMPOSITE_SYNC;
3744 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3745
139ccd3f
JB
3746 I915_WRITE(FDI_RX_MISC(pipe),
3747 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3748
139ccd3f 3749 reg = FDI_RX_CTL(pipe);
357555c0 3750 temp = I915_READ(reg);
139ccd3f
JB
3751 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3752 temp |= FDI_COMPOSITE_SYNC;
3753 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3754
139ccd3f
JB
3755 POSTING_READ(reg);
3756 udelay(1); /* should be 0.5us */
357555c0 3757
139ccd3f
JB
3758 for (i = 0; i < 4; i++) {
3759 reg = FDI_RX_IIR(pipe);
3760 temp = I915_READ(reg);
3761 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3762
139ccd3f
JB
3763 if (temp & FDI_RX_BIT_LOCK ||
3764 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3765 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3766 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3767 i);
3768 break;
3769 }
3770 udelay(1); /* should be 0.5us */
3771 }
3772 if (i == 4) {
3773 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3774 continue;
3775 }
357555c0 3776
139ccd3f 3777 /* Train 2 */
357555c0
JB
3778 reg = FDI_TX_CTL(pipe);
3779 temp = I915_READ(reg);
139ccd3f
JB
3780 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3781 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3782 I915_WRITE(reg, temp);
3783
3784 reg = FDI_RX_CTL(pipe);
3785 temp = I915_READ(reg);
3786 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3787 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3788 I915_WRITE(reg, temp);
3789
3790 POSTING_READ(reg);
139ccd3f 3791 udelay(2); /* should be 1.5us */
357555c0 3792
139ccd3f
JB
3793 for (i = 0; i < 4; i++) {
3794 reg = FDI_RX_IIR(pipe);
3795 temp = I915_READ(reg);
3796 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3797
139ccd3f
JB
3798 if (temp & FDI_RX_SYMBOL_LOCK ||
3799 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3800 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3801 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3802 i);
3803 goto train_done;
3804 }
3805 udelay(2); /* should be 1.5us */
357555c0 3806 }
139ccd3f
JB
3807 if (i == 4)
3808 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3809 }
357555c0 3810
139ccd3f 3811train_done:
357555c0
JB
3812 DRM_DEBUG_KMS("FDI train done.\n");
3813}
3814
88cefb6c 3815static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3816{
88cefb6c 3817 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3818 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3819 int pipe = intel_crtc->pipe;
f0f59a00
VS
3820 i915_reg_t reg;
3821 u32 temp;
c64e311e 3822
c98e9dcf 3823 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
627eb5a3 3826 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3827 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3829 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3830
3831 POSTING_READ(reg);
c98e9dcf
JB
3832 udelay(200);
3833
3834 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3835 temp = I915_READ(reg);
3836 I915_WRITE(reg, temp | FDI_PCDCLK);
3837
3838 POSTING_READ(reg);
c98e9dcf
JB
3839 udelay(200);
3840
20749730
PZ
3841 /* Enable CPU FDI TX PLL, always on for Ironlake */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3845 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3846
20749730
PZ
3847 POSTING_READ(reg);
3848 udelay(100);
6be4a607 3849 }
0e23b99d
JB
3850}
3851
88cefb6c
DV
3852static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3853{
3854 struct drm_device *dev = intel_crtc->base.dev;
3855 struct drm_i915_private *dev_priv = dev->dev_private;
3856 int pipe = intel_crtc->pipe;
f0f59a00
VS
3857 i915_reg_t reg;
3858 u32 temp;
88cefb6c
DV
3859
3860 /* Switch from PCDclk to Rawclk */
3861 reg = FDI_RX_CTL(pipe);
3862 temp = I915_READ(reg);
3863 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3864
3865 /* Disable CPU FDI TX PLL */
3866 reg = FDI_TX_CTL(pipe);
3867 temp = I915_READ(reg);
3868 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872
3873 reg = FDI_RX_CTL(pipe);
3874 temp = I915_READ(reg);
3875 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3876
3877 /* Wait for the clocks to turn off. */
3878 POSTING_READ(reg);
3879 udelay(100);
3880}
3881
0fc932b8
JB
3882static void ironlake_fdi_disable(struct drm_crtc *crtc)
3883{
3884 struct drm_device *dev = crtc->dev;
3885 struct drm_i915_private *dev_priv = dev->dev_private;
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3887 int pipe = intel_crtc->pipe;
f0f59a00
VS
3888 i915_reg_t reg;
3889 u32 temp;
0fc932b8
JB
3890
3891 /* disable CPU FDI tx and PCH FDI rx */
3892 reg = FDI_TX_CTL(pipe);
3893 temp = I915_READ(reg);
3894 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3895 POSTING_READ(reg);
3896
3897 reg = FDI_RX_CTL(pipe);
3898 temp = I915_READ(reg);
3899 temp &= ~(0x7 << 16);
dfd07d72 3900 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3901 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3902
3903 POSTING_READ(reg);
3904 udelay(100);
3905
3906 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3907 if (HAS_PCH_IBX(dev))
6f06ce18 3908 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3909
3910 /* still set train pattern 1 */
3911 reg = FDI_TX_CTL(pipe);
3912 temp = I915_READ(reg);
3913 temp &= ~FDI_LINK_TRAIN_NONE;
3914 temp |= FDI_LINK_TRAIN_PATTERN_1;
3915 I915_WRITE(reg, temp);
3916
3917 reg = FDI_RX_CTL(pipe);
3918 temp = I915_READ(reg);
3919 if (HAS_PCH_CPT(dev)) {
3920 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3921 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3922 } else {
3923 temp &= ~FDI_LINK_TRAIN_NONE;
3924 temp |= FDI_LINK_TRAIN_PATTERN_1;
3925 }
3926 /* BPC in FDI rx is consistent with that in PIPECONF */
3927 temp &= ~(0x07 << 16);
dfd07d72 3928 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3929 I915_WRITE(reg, temp);
3930
3931 POSTING_READ(reg);
3932 udelay(100);
3933}
3934
5dce5b93
CW
3935bool intel_has_pending_fb_unpin(struct drm_device *dev)
3936{
3937 struct intel_crtc *crtc;
3938
3939 /* Note that we don't need to be called with mode_config.lock here
3940 * as our list of CRTC objects is static for the lifetime of the
3941 * device and so cannot disappear as we iterate. Similarly, we can
3942 * happily treat the predicates as racy, atomic checks as userspace
3943 * cannot claim and pin a new fb without at least acquring the
3944 * struct_mutex and so serialising with us.
3945 */
d3fcc808 3946 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3947 if (atomic_read(&crtc->unpin_work_count) == 0)
3948 continue;
3949
3950 if (crtc->unpin_work)
3951 intel_wait_for_vblank(dev, crtc->pipe);
3952
3953 return true;
3954 }
3955
3956 return false;
3957}
3958
d6bbafa1
CW
3959static void page_flip_completed(struct intel_crtc *intel_crtc)
3960{
3961 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3962 struct intel_unpin_work *work = intel_crtc->unpin_work;
3963
3964 /* ensure that the unpin work is consistent wrt ->pending. */
3965 smp_rmb();
3966 intel_crtc->unpin_work = NULL;
3967
3968 if (work->event)
3969 drm_send_vblank_event(intel_crtc->base.dev,
3970 intel_crtc->pipe,
3971 work->event);
3972
3973 drm_crtc_vblank_put(&intel_crtc->base);
3974
3975 wake_up_all(&dev_priv->pending_flip_queue);
3976 queue_work(dev_priv->wq, &work->work);
3977
3978 trace_i915_flip_complete(intel_crtc->plane,
3979 work->pending_flip_obj);
3980}
3981
5008e874 3982static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3983{
0f91128d 3984 struct drm_device *dev = crtc->dev;
5bb61643 3985 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3986 long ret;
e6c3a2a6 3987
2c10d571 3988 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3989
3990 ret = wait_event_interruptible_timeout(
3991 dev_priv->pending_flip_queue,
3992 !intel_crtc_has_pending_flip(crtc),
3993 60*HZ);
3994
3995 if (ret < 0)
3996 return ret;
3997
3998 if (ret == 0) {
9c787942 3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 4000
5e2d7afc 4001 spin_lock_irq(&dev->event_lock);
9c787942
CW
4002 if (intel_crtc->unpin_work) {
4003 WARN_ONCE(1, "Removing stuck page flip\n");
4004 page_flip_completed(intel_crtc);
4005 }
5e2d7afc 4006 spin_unlock_irq(&dev->event_lock);
9c787942 4007 }
5bb61643 4008
5008e874 4009 return 0;
e6c3a2a6
CW
4010}
4011
060f02d8
VS
4012static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
4013{
4014 u32 temp;
4015
4016 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4017
4018 mutex_lock(&dev_priv->sb_lock);
4019
4020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4021 temp |= SBI_SSCCTL_DISABLE;
4022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4023
4024 mutex_unlock(&dev_priv->sb_lock);
4025}
4026
e615efe4
ED
4027/* Program iCLKIP clock to the desired frequency */
4028static void lpt_program_iclkip(struct drm_crtc *crtc)
4029{
4030 struct drm_device *dev = crtc->dev;
4031 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4032 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4033 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4034 u32 temp;
4035
060f02d8 4036 lpt_disable_iclkip(dev_priv);
e615efe4
ED
4037
4038 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 4039 if (clock == 20000) {
e615efe4
ED
4040 auxdiv = 1;
4041 divsel = 0x41;
4042 phaseinc = 0x20;
4043 } else {
4044 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
4045 * but the adjusted_mode->crtc_clock in in KHz. To get the
4046 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
4047 * convert the virtual clock precision to KHz here for higher
4048 * precision.
4049 */
4050 u32 iclk_virtual_root_freq = 172800 * 1000;
4051 u32 iclk_pi_range = 64;
4052 u32 desired_divisor, msb_divisor_value, pi_value;
4053
a2572f5c 4054 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
4055 msb_divisor_value = desired_divisor / iclk_pi_range;
4056 pi_value = desired_divisor % iclk_pi_range;
4057
4058 auxdiv = 0;
4059 divsel = msb_divisor_value - 2;
4060 phaseinc = pi_value;
4061 }
4062
4063 /* This should not happen with any sane values */
4064 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4065 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4066 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4067 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4068
4069 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4070 clock,
e615efe4
ED
4071 auxdiv,
4072 divsel,
4073 phasedir,
4074 phaseinc);
4075
060f02d8
VS
4076 mutex_lock(&dev_priv->sb_lock);
4077
e615efe4 4078 /* Program SSCDIVINTPHASE6 */
988d6ee8 4079 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4080 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4081 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4082 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4083 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4084 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4085 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4086 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4087
4088 /* Program SSCAUXDIV */
988d6ee8 4089 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4090 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4091 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4092 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4093
4094 /* Enable modulator and associated divider */
988d6ee8 4095 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4096 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4097 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4098
060f02d8
VS
4099 mutex_unlock(&dev_priv->sb_lock);
4100
e615efe4
ED
4101 /* Wait for initialization time */
4102 udelay(24);
4103
4104 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4105}
4106
275f01b2
DV
4107static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4108 enum pipe pch_transcoder)
4109{
4110 struct drm_device *dev = crtc->base.dev;
4111 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4112 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4113
4114 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4115 I915_READ(HTOTAL(cpu_transcoder)));
4116 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4117 I915_READ(HBLANK(cpu_transcoder)));
4118 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4119 I915_READ(HSYNC(cpu_transcoder)));
4120
4121 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4122 I915_READ(VTOTAL(cpu_transcoder)));
4123 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4124 I915_READ(VBLANK(cpu_transcoder)));
4125 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4126 I915_READ(VSYNC(cpu_transcoder)));
4127 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4128 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4129}
4130
003632d9 4131static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4132{
4133 struct drm_i915_private *dev_priv = dev->dev_private;
4134 uint32_t temp;
4135
4136 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4137 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4138 return;
4139
4140 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4141 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4142
003632d9
ACO
4143 temp &= ~FDI_BC_BIFURCATION_SELECT;
4144 if (enable)
4145 temp |= FDI_BC_BIFURCATION_SELECT;
4146
4147 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4148 I915_WRITE(SOUTH_CHICKEN1, temp);
4149 POSTING_READ(SOUTH_CHICKEN1);
4150}
4151
4152static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4153{
4154 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4155
4156 switch (intel_crtc->pipe) {
4157 case PIPE_A:
4158 break;
4159 case PIPE_B:
6e3c9717 4160 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4161 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4162 else
003632d9 4163 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4164
4165 break;
4166 case PIPE_C:
003632d9 4167 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4168
4169 break;
4170 default:
4171 BUG();
4172 }
4173}
4174
c48b5305
VS
4175/* Return which DP Port should be selected for Transcoder DP control */
4176static enum port
4177intel_trans_dp_port_sel(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
4180 struct intel_encoder *encoder;
4181
4182 for_each_encoder_on_crtc(dev, crtc, encoder) {
4183 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4184 encoder->type == INTEL_OUTPUT_EDP)
4185 return enc_to_dig_port(&encoder->base)->port;
4186 }
4187
4188 return -1;
4189}
4190
f67a559d
JB
4191/*
4192 * Enable PCH resources required for PCH ports:
4193 * - PCH PLLs
4194 * - FDI training & RX/TX
4195 * - update transcoder timings
4196 * - DP transcoding bits
4197 * - transcoder
4198 */
4199static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4204 int pipe = intel_crtc->pipe;
f0f59a00 4205 u32 temp;
2c07245f 4206
ab9412ba 4207 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4208
1fbc0d78
DV
4209 if (IS_IVYBRIDGE(dev))
4210 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4211
cd986abb
DV
4212 /* Write the TU size bits before fdi link training, so that error
4213 * detection works. */
4214 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4215 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4216
3860b2ec
VS
4217 /*
4218 * Sometimes spurious CPU pipe underruns happen during FDI
4219 * training, at least with VGA+HDMI cloning. Suppress them.
4220 */
4221 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4222
c98e9dcf 4223 /* For PCH output, training FDI link */
674cf967 4224 dev_priv->display.fdi_link_train(crtc);
2c07245f 4225
3ad8a208
DV
4226 /* We need to program the right clock selection before writing the pixel
4227 * mutliplier into the DPLL. */
303b81e0 4228 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4229 u32 sel;
4b645f14 4230
c98e9dcf 4231 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4232 temp |= TRANS_DPLL_ENABLE(pipe);
4233 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4234 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4235 temp |= sel;
4236 else
4237 temp &= ~sel;
c98e9dcf 4238 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4239 }
5eddb70b 4240
3ad8a208
DV
4241 /* XXX: pch pll's can be enabled any time before we enable the PCH
4242 * transcoder, and we actually should do this to not upset any PCH
4243 * transcoder that already use the clock when we share it.
4244 *
4245 * Note that enable_shared_dpll tries to do the right thing, but
4246 * get_shared_dpll unconditionally resets the pll - we need that to have
4247 * the right LVDS enable sequence. */
85b3894f 4248 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4249
d9b6cb56
JB
4250 /* set transcoder timing, panel must allow it */
4251 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4252 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4253
303b81e0 4254 intel_fdi_normal_train(crtc);
5e84e1a4 4255
3860b2ec
VS
4256 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4257
c98e9dcf 4258 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4259 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4260 const struct drm_display_mode *adjusted_mode =
4261 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4262 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4263 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4264 temp = I915_READ(reg);
4265 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4266 TRANS_DP_SYNC_MASK |
4267 TRANS_DP_BPC_MASK);
e3ef4479 4268 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4269 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4270
9c4edaee 4271 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4272 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4273 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4274 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4275
4276 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4277 case PORT_B:
5eddb70b 4278 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4279 break;
c48b5305 4280 case PORT_C:
5eddb70b 4281 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4282 break;
c48b5305 4283 case PORT_D:
5eddb70b 4284 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4285 break;
4286 default:
e95d41e1 4287 BUG();
32f9d658 4288 }
2c07245f 4289
5eddb70b 4290 I915_WRITE(reg, temp);
6be4a607 4291 }
b52eb4dc 4292
b8a4f404 4293 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4294}
4295
1507e5bd
PZ
4296static void lpt_pch_enable(struct drm_crtc *crtc)
4297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_private *dev_priv = dev->dev_private;
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4301 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4302
ab9412ba 4303 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4304
8c52b5e8 4305 lpt_program_iclkip(crtc);
1507e5bd 4306
0540e488 4307 /* Set transcoder timing. */
275f01b2 4308 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4309
937bb610 4310 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4311}
4312
190f68c5
ACO
4313struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4314 struct intel_crtc_state *crtc_state)
ee7b9f93 4315{
e2b78267 4316 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4317 struct intel_shared_dpll *pll;
de419ab6 4318 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4319 enum intel_dpll_id i;
00490c22 4320 int max = dev_priv->num_shared_dpll;
ee7b9f93 4321
de419ab6
ML
4322 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4323
98b6bd99
DV
4324 if (HAS_PCH_IBX(dev_priv->dev)) {
4325 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4326 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4327 pll = &dev_priv->shared_dplls[i];
98b6bd99 4328
46edb027
DV
4329 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4330 crtc->base.base.id, pll->name);
98b6bd99 4331
de419ab6 4332 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4333
98b6bd99
DV
4334 goto found;
4335 }
4336
bcddf610
S
4337 if (IS_BROXTON(dev_priv->dev)) {
4338 /* PLL is attached to port in bxt */
4339 struct intel_encoder *encoder;
4340 struct intel_digital_port *intel_dig_port;
4341
4342 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4343 if (WARN_ON(!encoder))
4344 return NULL;
4345
4346 intel_dig_port = enc_to_dig_port(&encoder->base);
4347 /* 1:1 mapping between ports and PLLs */
4348 i = (enum intel_dpll_id)intel_dig_port->port;
4349 pll = &dev_priv->shared_dplls[i];
4350 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4351 crtc->base.base.id, pll->name);
de419ab6 4352 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4353
4354 goto found;
00490c22
ML
4355 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4356 /* Do not consider SPLL */
4357 max = 2;
bcddf610 4358
00490c22 4359 for (i = 0; i < max; i++) {
e72f9fbf 4360 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4361
4362 /* Only want to check enabled timings first */
de419ab6 4363 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4364 continue;
4365
190f68c5 4366 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4367 &shared_dpll[i].hw_state,
4368 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4369 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4370 crtc->base.base.id, pll->name,
de419ab6 4371 shared_dpll[i].crtc_mask,
8bd31e67 4372 pll->active);
ee7b9f93
JB
4373 goto found;
4374 }
4375 }
4376
4377 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4378 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4379 pll = &dev_priv->shared_dplls[i];
de419ab6 4380 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4381 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4382 crtc->base.base.id, pll->name);
ee7b9f93
JB
4383 goto found;
4384 }
4385 }
4386
4387 return NULL;
4388
4389found:
de419ab6
ML
4390 if (shared_dpll[i].crtc_mask == 0)
4391 shared_dpll[i].hw_state =
4392 crtc_state->dpll_hw_state;
f2a69f44 4393
190f68c5 4394 crtc_state->shared_dpll = i;
46edb027
DV
4395 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4396 pipe_name(crtc->pipe));
ee7b9f93 4397
de419ab6 4398 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4399
ee7b9f93
JB
4400 return pll;
4401}
4402
de419ab6 4403static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4404{
de419ab6
ML
4405 struct drm_i915_private *dev_priv = to_i915(state->dev);
4406 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4407 struct intel_shared_dpll *pll;
4408 enum intel_dpll_id i;
4409
de419ab6
ML
4410 if (!to_intel_atomic_state(state)->dpll_set)
4411 return;
8bd31e67 4412
de419ab6 4413 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4414 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4415 pll = &dev_priv->shared_dplls[i];
de419ab6 4416 pll->config = shared_dpll[i];
8bd31e67
ACO
4417 }
4418}
4419
a1520318 4420static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4421{
4422 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4423 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4424 u32 temp;
4425
4426 temp = I915_READ(dslreg);
4427 udelay(500);
4428 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4429 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4430 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4431 }
4432}
4433
86adf9d7
ML
4434static int
4435skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4436 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4437 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4438{
86adf9d7
ML
4439 struct intel_crtc_scaler_state *scaler_state =
4440 &crtc_state->scaler_state;
4441 struct intel_crtc *intel_crtc =
4442 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4443 int need_scaling;
6156a456
CK
4444
4445 need_scaling = intel_rotation_90_or_270(rotation) ?
4446 (src_h != dst_w || src_w != dst_h):
4447 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4448
4449 /*
4450 * if plane is being disabled or scaler is no more required or force detach
4451 * - free scaler binded to this plane/crtc
4452 * - in order to do this, update crtc->scaler_usage
4453 *
4454 * Here scaler state in crtc_state is set free so that
4455 * scaler can be assigned to other user. Actual register
4456 * update to free the scaler is done in plane/panel-fit programming.
4457 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4458 */
86adf9d7 4459 if (force_detach || !need_scaling) {
a1b2278e 4460 if (*scaler_id >= 0) {
86adf9d7 4461 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4462 scaler_state->scalers[*scaler_id].in_use = 0;
4463
86adf9d7
ML
4464 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4465 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4466 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4467 scaler_state->scaler_users);
4468 *scaler_id = -1;
4469 }
4470 return 0;
4471 }
4472
4473 /* range checks */
4474 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4475 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4476
4477 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4478 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4479 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4480 "size is out of scaler range\n",
86adf9d7 4481 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4482 return -EINVAL;
4483 }
4484
86adf9d7
ML
4485 /* mark this plane as a scaler user in crtc_state */
4486 scaler_state->scaler_users |= (1 << scaler_user);
4487 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4488 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4489 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4490 scaler_state->scaler_users);
4491
4492 return 0;
4493}
4494
4495/**
4496 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4497 *
4498 * @state: crtc's scaler state
86adf9d7
ML
4499 *
4500 * Return
4501 * 0 - scaler_usage updated successfully
4502 * error - requested scaling cannot be supported or other error condition
4503 */
e435d6e5 4504int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4505{
4506 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4507 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4508
4509 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4510 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4511
e435d6e5 4512 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4513 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4514 state->pipe_src_w, state->pipe_src_h,
aad941d5 4515 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4516}
4517
4518/**
4519 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4520 *
4521 * @state: crtc's scaler state
86adf9d7
ML
4522 * @plane_state: atomic plane state to update
4523 *
4524 * Return
4525 * 0 - scaler_usage updated successfully
4526 * error - requested scaling cannot be supported or other error condition
4527 */
da20eabd
ML
4528static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4529 struct intel_plane_state *plane_state)
86adf9d7
ML
4530{
4531
4532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4533 struct intel_plane *intel_plane =
4534 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4535 struct drm_framebuffer *fb = plane_state->base.fb;
4536 int ret;
4537
4538 bool force_detach = !fb || !plane_state->visible;
4539
4540 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4541 intel_plane->base.base.id, intel_crtc->pipe,
4542 drm_plane_index(&intel_plane->base));
4543
4544 ret = skl_update_scaler(crtc_state, force_detach,
4545 drm_plane_index(&intel_plane->base),
4546 &plane_state->scaler_id,
4547 plane_state->base.rotation,
4548 drm_rect_width(&plane_state->src) >> 16,
4549 drm_rect_height(&plane_state->src) >> 16,
4550 drm_rect_width(&plane_state->dst),
4551 drm_rect_height(&plane_state->dst));
4552
4553 if (ret || plane_state->scaler_id < 0)
4554 return ret;
4555
a1b2278e 4556 /* check colorkey */
818ed961 4557 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4558 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4559 intel_plane->base.base.id);
a1b2278e
CK
4560 return -EINVAL;
4561 }
4562
4563 /* Check src format */
86adf9d7
ML
4564 switch (fb->pixel_format) {
4565 case DRM_FORMAT_RGB565:
4566 case DRM_FORMAT_XBGR8888:
4567 case DRM_FORMAT_XRGB8888:
4568 case DRM_FORMAT_ABGR8888:
4569 case DRM_FORMAT_ARGB8888:
4570 case DRM_FORMAT_XRGB2101010:
4571 case DRM_FORMAT_XBGR2101010:
4572 case DRM_FORMAT_YUYV:
4573 case DRM_FORMAT_YVYU:
4574 case DRM_FORMAT_UYVY:
4575 case DRM_FORMAT_VYUY:
4576 break;
4577 default:
4578 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4579 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4580 return -EINVAL;
a1b2278e
CK
4581 }
4582
a1b2278e
CK
4583 return 0;
4584}
4585
e435d6e5
ML
4586static void skylake_scaler_disable(struct intel_crtc *crtc)
4587{
4588 int i;
4589
4590 for (i = 0; i < crtc->num_scalers; i++)
4591 skl_detach_scaler(crtc, i);
4592}
4593
4594static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4595{
4596 struct drm_device *dev = crtc->base.dev;
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598 int pipe = crtc->pipe;
a1b2278e
CK
4599 struct intel_crtc_scaler_state *scaler_state =
4600 &crtc->config->scaler_state;
4601
4602 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4603
6e3c9717 4604 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4605 int id;
4606
4607 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4608 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4609 return;
4610 }
4611
4612 id = scaler_state->scaler_id;
4613 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4614 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4615 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4616 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4617
4618 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4619 }
4620}
4621
b074cec8
JB
4622static void ironlake_pfit_enable(struct intel_crtc *crtc)
4623{
4624 struct drm_device *dev = crtc->base.dev;
4625 struct drm_i915_private *dev_priv = dev->dev_private;
4626 int pipe = crtc->pipe;
4627
6e3c9717 4628 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4629 /* Force use of hard-coded filter coefficients
4630 * as some pre-programmed values are broken,
4631 * e.g. x201.
4632 */
4633 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4634 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4635 PF_PIPE_SEL_IVB(pipe));
4636 else
4637 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4638 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4639 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4640 }
4641}
4642
20bc8673 4643void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4644{
cea165c3
VS
4645 struct drm_device *dev = crtc->base.dev;
4646 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4647
6e3c9717 4648 if (!crtc->config->ips_enabled)
d77e4531
PZ
4649 return;
4650
cea165c3
VS
4651 /* We can only enable IPS after we enable a plane and wait for a vblank */
4652 intel_wait_for_vblank(dev, crtc->pipe);
4653
d77e4531 4654 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4655 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4656 mutex_lock(&dev_priv->rps.hw_lock);
4657 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4658 mutex_unlock(&dev_priv->rps.hw_lock);
4659 /* Quoting Art Runyan: "its not safe to expect any particular
4660 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4661 * mailbox." Moreover, the mailbox may return a bogus state,
4662 * so we need to just enable it and continue on.
2a114cc1
BW
4663 */
4664 } else {
4665 I915_WRITE(IPS_CTL, IPS_ENABLE);
4666 /* The bit only becomes 1 in the next vblank, so this wait here
4667 * is essentially intel_wait_for_vblank. If we don't have this
4668 * and don't wait for vblanks until the end of crtc_enable, then
4669 * the HW state readout code will complain that the expected
4670 * IPS_CTL value is not the one we read. */
4671 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4672 DRM_ERROR("Timed out waiting for IPS enable\n");
4673 }
d77e4531
PZ
4674}
4675
20bc8673 4676void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4677{
4678 struct drm_device *dev = crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
6e3c9717 4681 if (!crtc->config->ips_enabled)
d77e4531
PZ
4682 return;
4683
4684 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4685 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4686 mutex_lock(&dev_priv->rps.hw_lock);
4687 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4688 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4689 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4690 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4691 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4692 } else {
2a114cc1 4693 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4694 POSTING_READ(IPS_CTL);
4695 }
d77e4531
PZ
4696
4697 /* We need to wait for a vblank before we can disable the plane. */
4698 intel_wait_for_vblank(dev, crtc->pipe);
4699}
4700
4701/** Loads the palette/gamma unit for the CRTC with the prepared values */
4702static void intel_crtc_load_lut(struct drm_crtc *crtc)
4703{
4704 struct drm_device *dev = crtc->dev;
4705 struct drm_i915_private *dev_priv = dev->dev_private;
4706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4707 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4708 int i;
4709 bool reenable_ips = false;
4710
4711 /* The clocks have to be on to load the palette. */
53d9f4e9 4712 if (!crtc->state->active)
d77e4531
PZ
4713 return;
4714
50360403 4715 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4716 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4717 assert_dsi_pll_enabled(dev_priv);
4718 else
4719 assert_pll_enabled(dev_priv, pipe);
4720 }
4721
d77e4531
PZ
4722 /* Workaround : Do not read or write the pipe palette/gamma data while
4723 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4724 */
6e3c9717 4725 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4726 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4727 GAMMA_MODE_MODE_SPLIT)) {
4728 hsw_disable_ips(intel_crtc);
4729 reenable_ips = true;
4730 }
4731
4732 for (i = 0; i < 256; i++) {
f0f59a00 4733 i915_reg_t palreg;
f65a9c5b
VS
4734
4735 if (HAS_GMCH_DISPLAY(dev))
4736 palreg = PALETTE(pipe, i);
4737 else
4738 palreg = LGC_PALETTE(pipe, i);
4739
4740 I915_WRITE(palreg,
d77e4531
PZ
4741 (intel_crtc->lut_r[i] << 16) |
4742 (intel_crtc->lut_g[i] << 8) |
4743 intel_crtc->lut_b[i]);
4744 }
4745
4746 if (reenable_ips)
4747 hsw_enable_ips(intel_crtc);
4748}
4749
7cac945f 4750static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4751{
7cac945f 4752 if (intel_crtc->overlay) {
d3eedb1a
VS
4753 struct drm_device *dev = intel_crtc->base.dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755
4756 mutex_lock(&dev->struct_mutex);
4757 dev_priv->mm.interruptible = false;
4758 (void) intel_overlay_switch_off(intel_crtc->overlay);
4759 dev_priv->mm.interruptible = true;
4760 mutex_unlock(&dev->struct_mutex);
4761 }
4762
4763 /* Let userspace switch the overlay on again. In most cases userspace
4764 * has to recompute where to put it anyway.
4765 */
4766}
4767
87d4300a
ML
4768/**
4769 * intel_post_enable_primary - Perform operations after enabling primary plane
4770 * @crtc: the CRTC whose primary plane was just enabled
4771 *
4772 * Performs potentially sleeping operations that must be done after the primary
4773 * plane is enabled, such as updating FBC and IPS. Note that this may be
4774 * called due to an explicit primary plane update, or due to an implicit
4775 * re-enable that is caused when a sprite plane is updated to no longer
4776 * completely hide the primary plane.
4777 */
4778static void
4779intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4780{
4781 struct drm_device *dev = crtc->dev;
87d4300a 4782 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4784 int pipe = intel_crtc->pipe;
a5c4d7bc 4785
87d4300a
ML
4786 /*
4787 * FIXME IPS should be fine as long as one plane is
4788 * enabled, but in practice it seems to have problems
4789 * when going from primary only to sprite only and vice
4790 * versa.
4791 */
a5c4d7bc
VS
4792 hsw_enable_ips(intel_crtc);
4793
f99d7069 4794 /*
87d4300a
ML
4795 * Gen2 reports pipe underruns whenever all planes are disabled.
4796 * So don't enable underrun reporting before at least some planes
4797 * are enabled.
4798 * FIXME: Need to fix the logic to work when we turn off all planes
4799 * but leave the pipe running.
f99d7069 4800 */
87d4300a
ML
4801 if (IS_GEN2(dev))
4802 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4803
aca7b684
VS
4804 /* Underruns don't always raise interrupts, so check manually. */
4805 intel_check_cpu_fifo_underruns(dev_priv);
4806 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4807}
4808
87d4300a
ML
4809/**
4810 * intel_pre_disable_primary - Perform operations before disabling primary plane
4811 * @crtc: the CRTC whose primary plane is to be disabled
4812 *
4813 * Performs potentially sleeping operations that must be done before the
4814 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4815 * be called due to an explicit primary plane update, or due to an implicit
4816 * disable that is caused when a sprite plane completely hides the primary
4817 * plane.
4818 */
4819static void
4820intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4821{
4822 struct drm_device *dev = crtc->dev;
4823 struct drm_i915_private *dev_priv = dev->dev_private;
4824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4825 int pipe = intel_crtc->pipe;
a5c4d7bc 4826
87d4300a
ML
4827 /*
4828 * Gen2 reports pipe underruns whenever all planes are disabled.
4829 * So diasble underrun reporting before all the planes get disabled.
4830 * FIXME: Need to fix the logic to work when we turn off all planes
4831 * but leave the pipe running.
4832 */
4833 if (IS_GEN2(dev))
4834 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4835
87d4300a
ML
4836 /*
4837 * Vblank time updates from the shadow to live plane control register
4838 * are blocked if the memory self-refresh mode is active at that
4839 * moment. So to make sure the plane gets truly disabled, disable
4840 * first the self-refresh mode. The self-refresh enable bit in turn
4841 * will be checked/applied by the HW only at the next frame start
4842 * event which is after the vblank start event, so we need to have a
4843 * wait-for-vblank between disabling the plane and the pipe.
4844 */
262cd2e1 4845 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4846 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4847 dev_priv->wm.vlv.cxsr = false;
4848 intel_wait_for_vblank(dev, pipe);
4849 }
87d4300a 4850
87d4300a
ML
4851 /*
4852 * FIXME IPS should be fine as long as one plane is
4853 * enabled, but in practice it seems to have problems
4854 * when going from primary only to sprite only and vice
4855 * versa.
4856 */
a5c4d7bc 4857 hsw_disable_ips(intel_crtc);
87d4300a
ML
4858}
4859
ac21b225
ML
4860static void intel_post_plane_update(struct intel_crtc *crtc)
4861{
4862 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4863 struct intel_crtc_state *pipe_config =
4864 to_intel_crtc_state(crtc->base.state);
ac21b225 4865 struct drm_device *dev = crtc->base.dev;
ac21b225 4866
ac21b225
ML
4867 intel_frontbuffer_flip(dev, atomic->fb_bits);
4868
ab1d3a0e 4869 crtc->wm.cxsr_allowed = true;
852eb00d 4870
b9001114 4871 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4872 intel_update_watermarks(&crtc->base);
4873
c80ac854 4874 if (atomic->update_fbc)
1eb52238 4875 intel_fbc_post_update(crtc);
ac21b225
ML
4876
4877 if (atomic->post_enable_primary)
4878 intel_post_enable_primary(&crtc->base);
4879
ac21b225
ML
4880 memset(atomic, 0, sizeof(*atomic));
4881}
4882
5c74cd73 4883static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4884{
5c74cd73 4885 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4886 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4887 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4888 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4889 struct intel_crtc_state *pipe_config =
4890 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4891 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4892 struct drm_plane *primary = crtc->base.primary;
4893 struct drm_plane_state *old_pri_state =
4894 drm_atomic_get_existing_plane_state(old_state, primary);
4895 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4896
1eb52238
PZ
4897 if (atomic->update_fbc)
4898 intel_fbc_pre_update(crtc);
ac21b225 4899
5c74cd73
ML
4900 if (old_pri_state) {
4901 struct intel_plane_state *primary_state =
4902 to_intel_plane_state(primary->state);
4903 struct intel_plane_state *old_primary_state =
4904 to_intel_plane_state(old_pri_state);
4905
4906 if (old_primary_state->visible &&
4907 (modeset || !primary_state->visible))
4908 intel_pre_disable_primary(&crtc->base);
4909 }
852eb00d 4910
ab1d3a0e 4911 if (pipe_config->disable_cxsr) {
852eb00d 4912 crtc->wm.cxsr_allowed = false;
2dfd178d
ML
4913
4914 if (old_crtc_state->base.active)
4915 intel_set_memory_cxsr(dev_priv, false);
852eb00d 4916 }
92826fcd 4917
ed4a6a7c
MR
4918 /*
4919 * IVB workaround: must disable low power watermarks for at least
4920 * one frame before enabling scaling. LP watermarks can be re-enabled
4921 * when scaling is disabled.
4922 *
4923 * WaCxSRDisabledForSpriteScaling:ivb
4924 */
4925 if (pipe_config->disable_lp_wm) {
4926 ilk_disable_lp_wm(dev);
4927 intel_wait_for_vblank(dev, crtc->pipe);
4928 }
4929
4930 /*
4931 * If we're doing a modeset, we're done. No need to do any pre-vblank
4932 * watermark programming here.
4933 */
4934 if (needs_modeset(&pipe_config->base))
4935 return;
4936
4937 /*
4938 * For platforms that support atomic watermarks, program the
4939 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4940 * will be the intermediate values that are safe for both pre- and
4941 * post- vblank; when vblank happens, the 'active' values will be set
4942 * to the final 'target' values and we'll do this again to get the
4943 * optimal watermarks. For gen9+ platforms, the values we program here
4944 * will be the final target values which will get automatically latched
4945 * at vblank time; no further programming will be necessary.
4946 *
4947 * If a platform hasn't been transitioned to atomic watermarks yet,
4948 * we'll continue to update watermarks the old way, if flags tell
4949 * us to.
4950 */
4951 if (dev_priv->display.initial_watermarks != NULL)
4952 dev_priv->display.initial_watermarks(pipe_config);
4953 else if (pipe_config->wm_changed)
92826fcd 4954 intel_update_watermarks(&crtc->base);
ac21b225
ML
4955}
4956
d032ffa0 4957static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4958{
4959 struct drm_device *dev = crtc->dev;
4960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4961 struct drm_plane *p;
87d4300a
ML
4962 int pipe = intel_crtc->pipe;
4963
7cac945f 4964 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4965
d032ffa0
ML
4966 drm_for_each_plane_mask(p, dev, plane_mask)
4967 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4968
f99d7069
DV
4969 /*
4970 * FIXME: Once we grow proper nuclear flip support out of this we need
4971 * to compute the mask of flip planes precisely. For the time being
4972 * consider this a flip to a NULL plane.
4973 */
4974 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4975}
4976
f67a559d
JB
4977static void ironlake_crtc_enable(struct drm_crtc *crtc)
4978{
4979 struct drm_device *dev = crtc->dev;
4980 struct drm_i915_private *dev_priv = dev->dev_private;
4981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4982 struct intel_encoder *encoder;
f67a559d 4983 int pipe = intel_crtc->pipe;
f67a559d 4984
53d9f4e9 4985 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4986 return;
4987
81b088ca
VS
4988 if (intel_crtc->config->has_pch_encoder)
4989 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4990
6e3c9717 4991 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4992 intel_prepare_shared_dpll(intel_crtc);
4993
6e3c9717 4994 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4995 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4996
4997 intel_set_pipe_timings(intel_crtc);
4998
6e3c9717 4999 if (intel_crtc->config->has_pch_encoder) {
29407aab 5000 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5001 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5002 }
5003
5004 ironlake_set_pipeconf(crtc);
5005
f67a559d 5006 intel_crtc->active = true;
8664281b 5007
a72e4c9f 5008 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 5009
f6736a1a 5010 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
5011 if (encoder->pre_enable)
5012 encoder->pre_enable(encoder);
f67a559d 5013
6e3c9717 5014 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5015 /* Note: FDI PLL enabling _must_ be done before we enable the
5016 * cpu pipes, hence this is separate from all the other fdi/pch
5017 * enabling. */
88cefb6c 5018 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5019 } else {
5020 assert_fdi_tx_disabled(dev_priv, pipe);
5021 assert_fdi_rx_disabled(dev_priv, pipe);
5022 }
f67a559d 5023
b074cec8 5024 ironlake_pfit_enable(intel_crtc);
f67a559d 5025
9c54c0dd
JB
5026 /*
5027 * On ILK+ LUT must be loaded before the pipe is running but with
5028 * clocks enabled
5029 */
5030 intel_crtc_load_lut(crtc);
5031
1d5bf5d9
ID
5032 if (dev_priv->display.initial_watermarks != NULL)
5033 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 5034 intel_enable_pipe(intel_crtc);
f67a559d 5035
6e3c9717 5036 if (intel_crtc->config->has_pch_encoder)
f67a559d 5037 ironlake_pch_enable(crtc);
c98e9dcf 5038
f9b61ff6
DV
5039 assert_vblank_disabled(crtc);
5040 drm_crtc_vblank_on(crtc);
5041
fa5c73b1
DV
5042 for_each_encoder_on_crtc(dev, crtc, encoder)
5043 encoder->enable(encoder);
61b77ddd
DV
5044
5045 if (HAS_PCH_CPT(dev))
a1520318 5046 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5047
5048 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5049 if (intel_crtc->config->has_pch_encoder)
5050 intel_wait_for_vblank(dev, pipe);
5051 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5052}
5053
42db64ef
PZ
5054/* IPS only exists on ULT machines and is tied to pipe A. */
5055static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5056{
f5adf94e 5057 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
5058}
5059
4f771f10
PZ
5060static void haswell_crtc_enable(struct drm_crtc *crtc)
5061{
5062 struct drm_device *dev = crtc->dev;
5063 struct drm_i915_private *dev_priv = dev->dev_private;
5064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5065 struct intel_encoder *encoder;
99d736a2
ML
5066 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5067 struct intel_crtc_state *pipe_config =
5068 to_intel_crtc_state(crtc->state);
4f771f10 5069
53d9f4e9 5070 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5071 return;
5072
81b088ca
VS
5073 if (intel_crtc->config->has_pch_encoder)
5074 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5075 false);
5076
df8ad70c
DV
5077 if (intel_crtc_to_shared_dpll(intel_crtc))
5078 intel_enable_shared_dpll(intel_crtc);
5079
6e3c9717 5080 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5081 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5082
5083 intel_set_pipe_timings(intel_crtc);
5084
6e3c9717
ACO
5085 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5086 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5087 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5088 }
5089
6e3c9717 5090 if (intel_crtc->config->has_pch_encoder) {
229fca97 5091 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5092 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5093 }
5094
5095 haswell_set_pipeconf(crtc);
5096
5097 intel_set_pipe_csc(crtc);
5098
4f771f10 5099 intel_crtc->active = true;
8664281b 5100
6b698516
DV
5101 if (intel_crtc->config->has_pch_encoder)
5102 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5103 else
5104 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5105
7d4aefd0 5106 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
5107 if (encoder->pre_enable)
5108 encoder->pre_enable(encoder);
7d4aefd0 5109 }
4f771f10 5110
d2d65408 5111 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5112 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5113
a65347ba 5114 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5115 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5116
1c132b44 5117 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5118 skylake_pfit_enable(intel_crtc);
ff6d9f55 5119 else
1c132b44 5120 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5121
5122 /*
5123 * On ILK+ LUT must be loaded before the pipe is running but with
5124 * clocks enabled
5125 */
5126 intel_crtc_load_lut(crtc);
5127
1f544388 5128 intel_ddi_set_pipe_settings(crtc);
a65347ba 5129 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5130 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5131
1d5bf5d9
ID
5132 if (dev_priv->display.initial_watermarks != NULL)
5133 dev_priv->display.initial_watermarks(pipe_config);
5134 else
5135 intel_update_watermarks(crtc);
e1fdc473 5136 intel_enable_pipe(intel_crtc);
42db64ef 5137
6e3c9717 5138 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5139 lpt_pch_enable(crtc);
4f771f10 5140
a65347ba 5141 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5142 intel_ddi_set_vc_payload_alloc(crtc, true);
5143
f9b61ff6
DV
5144 assert_vblank_disabled(crtc);
5145 drm_crtc_vblank_on(crtc);
5146
8807e55b 5147 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5148 encoder->enable(encoder);
8807e55b
JN
5149 intel_opregion_notify_encoder(encoder, true);
5150 }
4f771f10 5151
6b698516
DV
5152 if (intel_crtc->config->has_pch_encoder) {
5153 intel_wait_for_vblank(dev, pipe);
5154 intel_wait_for_vblank(dev, pipe);
5155 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5156 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5157 true);
6b698516 5158 }
d2d65408 5159
e4916946
PZ
5160 /* If we change the relative order between pipe/planes enabling, we need
5161 * to change the workaround. */
99d736a2
ML
5162 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5163 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5164 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5165 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5166 }
4f771f10
PZ
5167}
5168
bfd16b2a 5169static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5170{
5171 struct drm_device *dev = crtc->base.dev;
5172 struct drm_i915_private *dev_priv = dev->dev_private;
5173 int pipe = crtc->pipe;
5174
5175 /* To avoid upsetting the power well on haswell only disable the pfit if
5176 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5177 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5178 I915_WRITE(PF_CTL(pipe), 0);
5179 I915_WRITE(PF_WIN_POS(pipe), 0);
5180 I915_WRITE(PF_WIN_SZ(pipe), 0);
5181 }
5182}
5183
6be4a607
JB
5184static void ironlake_crtc_disable(struct drm_crtc *crtc)
5185{
5186 struct drm_device *dev = crtc->dev;
5187 struct drm_i915_private *dev_priv = dev->dev_private;
5188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5189 struct intel_encoder *encoder;
6be4a607 5190 int pipe = intel_crtc->pipe;
b52eb4dc 5191
37ca8d4c
VS
5192 if (intel_crtc->config->has_pch_encoder)
5193 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5194
ea9d758d
DV
5195 for_each_encoder_on_crtc(dev, crtc, encoder)
5196 encoder->disable(encoder);
5197
f9b61ff6
DV
5198 drm_crtc_vblank_off(crtc);
5199 assert_vblank_disabled(crtc);
5200
3860b2ec
VS
5201 /*
5202 * Sometimes spurious CPU pipe underruns happen when the
5203 * pipe is already disabled, but FDI RX/TX is still enabled.
5204 * Happens at least with VGA+HDMI cloning. Suppress them.
5205 */
5206 if (intel_crtc->config->has_pch_encoder)
5207 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5208
575f7ab7 5209 intel_disable_pipe(intel_crtc);
32f9d658 5210
bfd16b2a 5211 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5212
3860b2ec 5213 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5214 ironlake_fdi_disable(crtc);
3860b2ec
VS
5215 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5216 }
5a74f70a 5217
bf49ec8c
DV
5218 for_each_encoder_on_crtc(dev, crtc, encoder)
5219 if (encoder->post_disable)
5220 encoder->post_disable(encoder);
2c07245f 5221
6e3c9717 5222 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5223 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5224
d925c59a 5225 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5226 i915_reg_t reg;
5227 u32 temp;
5228
d925c59a
DV
5229 /* disable TRANS_DP_CTL */
5230 reg = TRANS_DP_CTL(pipe);
5231 temp = I915_READ(reg);
5232 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5233 TRANS_DP_PORT_SEL_MASK);
5234 temp |= TRANS_DP_PORT_SEL_NONE;
5235 I915_WRITE(reg, temp);
5236
5237 /* disable DPLL_SEL */
5238 temp = I915_READ(PCH_DPLL_SEL);
11887397 5239 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5240 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5241 }
e3421a18 5242
d925c59a
DV
5243 ironlake_fdi_pll_disable(intel_crtc);
5244 }
81b088ca
VS
5245
5246 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5247}
1b3c7a47 5248
4f771f10 5249static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5250{
4f771f10
PZ
5251 struct drm_device *dev = crtc->dev;
5252 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5254 struct intel_encoder *encoder;
6e3c9717 5255 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5256
d2d65408
VS
5257 if (intel_crtc->config->has_pch_encoder)
5258 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5259 false);
5260
8807e55b
JN
5261 for_each_encoder_on_crtc(dev, crtc, encoder) {
5262 intel_opregion_notify_encoder(encoder, false);
4f771f10 5263 encoder->disable(encoder);
8807e55b 5264 }
4f771f10 5265
f9b61ff6
DV
5266 drm_crtc_vblank_off(crtc);
5267 assert_vblank_disabled(crtc);
5268
575f7ab7 5269 intel_disable_pipe(intel_crtc);
4f771f10 5270
6e3c9717 5271 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5272 intel_ddi_set_vc_payload_alloc(crtc, false);
5273
a65347ba 5274 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5275 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5276
1c132b44 5277 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5278 skylake_scaler_disable(intel_crtc);
ff6d9f55 5279 else
bfd16b2a 5280 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5281
a65347ba 5282 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5283 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5284
97b040aa
ID
5285 for_each_encoder_on_crtc(dev, crtc, encoder)
5286 if (encoder->post_disable)
5287 encoder->post_disable(encoder);
81b088ca 5288
92966a37
VS
5289 if (intel_crtc->config->has_pch_encoder) {
5290 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5291 lpt_disable_iclkip(dev_priv);
92966a37
VS
5292 intel_ddi_fdi_disable(crtc);
5293
81b088ca
VS
5294 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5295 true);
92966a37 5296 }
4f771f10
PZ
5297}
5298
2dd24552
JB
5299static void i9xx_pfit_enable(struct intel_crtc *crtc)
5300{
5301 struct drm_device *dev = crtc->base.dev;
5302 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5303 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5304
681a8504 5305 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5306 return;
5307
2dd24552 5308 /*
c0b03411
DV
5309 * The panel fitter should only be adjusted whilst the pipe is disabled,
5310 * according to register description and PRM.
2dd24552 5311 */
c0b03411
DV
5312 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5313 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5314
b074cec8
JB
5315 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5316 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5317
5318 /* Border color in case we don't scale up to the full screen. Black by
5319 * default, change to something else for debugging. */
5320 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5321}
5322
d05410f9
DA
5323static enum intel_display_power_domain port_to_power_domain(enum port port)
5324{
5325 switch (port) {
5326 case PORT_A:
6331a704 5327 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5328 case PORT_B:
6331a704 5329 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5330 case PORT_C:
6331a704 5331 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5332 case PORT_D:
6331a704 5333 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5334 case PORT_E:
6331a704 5335 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5336 default:
b9fec167 5337 MISSING_CASE(port);
d05410f9
DA
5338 return POWER_DOMAIN_PORT_OTHER;
5339 }
5340}
5341
25f78f58
VS
5342static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5343{
5344 switch (port) {
5345 case PORT_A:
5346 return POWER_DOMAIN_AUX_A;
5347 case PORT_B:
5348 return POWER_DOMAIN_AUX_B;
5349 case PORT_C:
5350 return POWER_DOMAIN_AUX_C;
5351 case PORT_D:
5352 return POWER_DOMAIN_AUX_D;
5353 case PORT_E:
5354 /* FIXME: Check VBT for actual wiring of PORT E */
5355 return POWER_DOMAIN_AUX_D;
5356 default:
b9fec167 5357 MISSING_CASE(port);
25f78f58
VS
5358 return POWER_DOMAIN_AUX_A;
5359 }
5360}
5361
319be8ae
ID
5362enum intel_display_power_domain
5363intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5364{
5365 struct drm_device *dev = intel_encoder->base.dev;
5366 struct intel_digital_port *intel_dig_port;
5367
5368 switch (intel_encoder->type) {
5369 case INTEL_OUTPUT_UNKNOWN:
5370 /* Only DDI platforms should ever use this output type */
5371 WARN_ON_ONCE(!HAS_DDI(dev));
5372 case INTEL_OUTPUT_DISPLAYPORT:
5373 case INTEL_OUTPUT_HDMI:
5374 case INTEL_OUTPUT_EDP:
5375 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5376 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5377 case INTEL_OUTPUT_DP_MST:
5378 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5379 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5380 case INTEL_OUTPUT_ANALOG:
5381 return POWER_DOMAIN_PORT_CRT;
5382 case INTEL_OUTPUT_DSI:
5383 return POWER_DOMAIN_PORT_DSI;
5384 default:
5385 return POWER_DOMAIN_PORT_OTHER;
5386 }
5387}
5388
25f78f58
VS
5389enum intel_display_power_domain
5390intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5391{
5392 struct drm_device *dev = intel_encoder->base.dev;
5393 struct intel_digital_port *intel_dig_port;
5394
5395 switch (intel_encoder->type) {
5396 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5397 case INTEL_OUTPUT_HDMI:
5398 /*
5399 * Only DDI platforms should ever use these output types.
5400 * We can get here after the HDMI detect code has already set
5401 * the type of the shared encoder. Since we can't be sure
5402 * what's the status of the given connectors, play safe and
5403 * run the DP detection too.
5404 */
25f78f58
VS
5405 WARN_ON_ONCE(!HAS_DDI(dev));
5406 case INTEL_OUTPUT_DISPLAYPORT:
5407 case INTEL_OUTPUT_EDP:
5408 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5409 return port_to_aux_power_domain(intel_dig_port->port);
5410 case INTEL_OUTPUT_DP_MST:
5411 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5412 return port_to_aux_power_domain(intel_dig_port->port);
5413 default:
b9fec167 5414 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5415 return POWER_DOMAIN_AUX_A;
5416 }
5417}
5418
74bff5f9
ML
5419static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5420 struct intel_crtc_state *crtc_state)
77d22dca 5421{
319be8ae 5422 struct drm_device *dev = crtc->dev;
74bff5f9 5423 struct drm_encoder *encoder;
319be8ae
ID
5424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5425 enum pipe pipe = intel_crtc->pipe;
77d22dca 5426 unsigned long mask;
74bff5f9 5427 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5428
74bff5f9 5429 if (!crtc_state->base.active)
292b990e
ML
5430 return 0;
5431
77d22dca
ID
5432 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5433 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5434 if (crtc_state->pch_pfit.enabled ||
5435 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5436 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5437
74bff5f9
ML
5438 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5439 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5440
319be8ae 5441 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5442 }
319be8ae 5443
77d22dca
ID
5444 return mask;
5445}
5446
74bff5f9
ML
5447static unsigned long
5448modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5449 struct intel_crtc_state *crtc_state)
77d22dca 5450{
292b990e
ML
5451 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5453 enum intel_display_power_domain domain;
5454 unsigned long domains, new_domains, old_domains;
77d22dca 5455
292b990e 5456 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5457 intel_crtc->enabled_power_domains = new_domains =
5458 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5459
292b990e
ML
5460 domains = new_domains & ~old_domains;
5461
5462 for_each_power_domain(domain, domains)
5463 intel_display_power_get(dev_priv, domain);
5464
5465 return old_domains & ~new_domains;
5466}
5467
5468static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5469 unsigned long domains)
5470{
5471 enum intel_display_power_domain domain;
5472
5473 for_each_power_domain(domain, domains)
5474 intel_display_power_put(dev_priv, domain);
5475}
77d22dca 5476
adafdc6f
MK
5477static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5478{
5479 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5480
5481 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5482 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5483 return max_cdclk_freq;
5484 else if (IS_CHERRYVIEW(dev_priv))
5485 return max_cdclk_freq*95/100;
5486 else if (INTEL_INFO(dev_priv)->gen < 4)
5487 return 2*max_cdclk_freq*90/100;
5488 else
5489 return max_cdclk_freq*90/100;
5490}
5491
560a7ae4
DL
5492static void intel_update_max_cdclk(struct drm_device *dev)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495
ef11bdb3 5496 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5497 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5498
5499 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5500 dev_priv->max_cdclk_freq = 675000;
5501 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5502 dev_priv->max_cdclk_freq = 540000;
5503 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5504 dev_priv->max_cdclk_freq = 450000;
5505 else
5506 dev_priv->max_cdclk_freq = 337500;
5507 } else if (IS_BROADWELL(dev)) {
5508 /*
5509 * FIXME with extra cooling we can allow
5510 * 540 MHz for ULX and 675 Mhz for ULT.
5511 * How can we know if extra cooling is
5512 * available? PCI ID, VTB, something else?
5513 */
5514 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5515 dev_priv->max_cdclk_freq = 450000;
5516 else if (IS_BDW_ULX(dev))
5517 dev_priv->max_cdclk_freq = 450000;
5518 else if (IS_BDW_ULT(dev))
5519 dev_priv->max_cdclk_freq = 540000;
5520 else
5521 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5522 } else if (IS_CHERRYVIEW(dev)) {
5523 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5524 } else if (IS_VALLEYVIEW(dev)) {
5525 dev_priv->max_cdclk_freq = 400000;
5526 } else {
5527 /* otherwise assume cdclk is fixed */
5528 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5529 }
5530
adafdc6f
MK
5531 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5532
560a7ae4
DL
5533 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5534 dev_priv->max_cdclk_freq);
adafdc6f
MK
5535
5536 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5537 dev_priv->max_dotclk_freq);
560a7ae4
DL
5538}
5539
5540static void intel_update_cdclk(struct drm_device *dev)
5541{
5542 struct drm_i915_private *dev_priv = dev->dev_private;
5543
5544 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5545 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5546 dev_priv->cdclk_freq);
5547
5548 /*
5549 * Program the gmbus_freq based on the cdclk frequency.
5550 * BSpec erroneously claims we should aim for 4MHz, but
5551 * in fact 1MHz is the correct frequency.
5552 */
666a4537 5553 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5554 /*
5555 * Program the gmbus_freq based on the cdclk frequency.
5556 * BSpec erroneously claims we should aim for 4MHz, but
5557 * in fact 1MHz is the correct frequency.
5558 */
5559 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5560 }
5561
5562 if (dev_priv->max_cdclk_freq == 0)
5563 intel_update_max_cdclk(dev);
5564}
5565
70d0c574 5566static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5567{
5568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 uint32_t divider;
5570 uint32_t ratio;
5571 uint32_t current_freq;
5572 int ret;
5573
5574 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5575 switch (frequency) {
5576 case 144000:
5577 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5578 ratio = BXT_DE_PLL_RATIO(60);
5579 break;
5580 case 288000:
5581 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5582 ratio = BXT_DE_PLL_RATIO(60);
5583 break;
5584 case 384000:
5585 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5586 ratio = BXT_DE_PLL_RATIO(60);
5587 break;
5588 case 576000:
5589 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5590 ratio = BXT_DE_PLL_RATIO(60);
5591 break;
5592 case 624000:
5593 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5594 ratio = BXT_DE_PLL_RATIO(65);
5595 break;
5596 case 19200:
5597 /*
5598 * Bypass frequency with DE PLL disabled. Init ratio, divider
5599 * to suppress GCC warning.
5600 */
5601 ratio = 0;
5602 divider = 0;
5603 break;
5604 default:
5605 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5606
5607 return;
5608 }
5609
5610 mutex_lock(&dev_priv->rps.hw_lock);
5611 /* Inform power controller of upcoming frequency change */
5612 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5613 0x80000000);
5614 mutex_unlock(&dev_priv->rps.hw_lock);
5615
5616 if (ret) {
5617 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5618 ret, frequency);
5619 return;
5620 }
5621
5622 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5623 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5624 current_freq = current_freq * 500 + 1000;
5625
5626 /*
5627 * DE PLL has to be disabled when
5628 * - setting to 19.2MHz (bypass, PLL isn't used)
5629 * - before setting to 624MHz (PLL needs toggling)
5630 * - before setting to any frequency from 624MHz (PLL needs toggling)
5631 */
5632 if (frequency == 19200 || frequency == 624000 ||
5633 current_freq == 624000) {
5634 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5635 /* Timeout 200us */
5636 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5637 1))
5638 DRM_ERROR("timout waiting for DE PLL unlock\n");
5639 }
5640
5641 if (frequency != 19200) {
5642 uint32_t val;
5643
5644 val = I915_READ(BXT_DE_PLL_CTL);
5645 val &= ~BXT_DE_PLL_RATIO_MASK;
5646 val |= ratio;
5647 I915_WRITE(BXT_DE_PLL_CTL, val);
5648
5649 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5650 /* Timeout 200us */
5651 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5652 DRM_ERROR("timeout waiting for DE PLL lock\n");
5653
5654 val = I915_READ(CDCLK_CTL);
5655 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5656 val |= divider;
5657 /*
5658 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5659 * enable otherwise.
5660 */
5661 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5662 if (frequency >= 500000)
5663 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5664
5665 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5666 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5667 val |= (frequency - 1000) / 500;
5668 I915_WRITE(CDCLK_CTL, val);
5669 }
5670
5671 mutex_lock(&dev_priv->rps.hw_lock);
5672 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5673 DIV_ROUND_UP(frequency, 25000));
5674 mutex_unlock(&dev_priv->rps.hw_lock);
5675
5676 if (ret) {
5677 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5678 ret, frequency);
5679 return;
5680 }
5681
a47871bd 5682 intel_update_cdclk(dev);
f8437dd1
VK
5683}
5684
5685void broxton_init_cdclk(struct drm_device *dev)
5686{
5687 struct drm_i915_private *dev_priv = dev->dev_private;
5688 uint32_t val;
5689
5690 /*
5691 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5692 * or else the reset will hang because there is no PCH to respond.
5693 * Move the handshake programming to initialization sequence.
5694 * Previously was left up to BIOS.
5695 */
5696 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5697 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5698 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5699
5700 /* Enable PG1 for cdclk */
5701 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5702
5703 /* check if cd clock is enabled */
5704 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5705 DRM_DEBUG_KMS("Display already initialized\n");
5706 return;
5707 }
5708
5709 /*
5710 * FIXME:
5711 * - The initial CDCLK needs to be read from VBT.
5712 * Need to make this change after VBT has changes for BXT.
5713 * - check if setting the max (or any) cdclk freq is really necessary
5714 * here, it belongs to modeset time
5715 */
5716 broxton_set_cdclk(dev, 624000);
5717
5718 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5719 POSTING_READ(DBUF_CTL);
5720
f8437dd1
VK
5721 udelay(10);
5722
5723 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5724 DRM_ERROR("DBuf power enable timeout!\n");
5725}
5726
5727void broxton_uninit_cdclk(struct drm_device *dev)
5728{
5729 struct drm_i915_private *dev_priv = dev->dev_private;
5730
5731 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5732 POSTING_READ(DBUF_CTL);
5733
f8437dd1
VK
5734 udelay(10);
5735
5736 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5737 DRM_ERROR("DBuf power disable timeout!\n");
5738
5739 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5740 broxton_set_cdclk(dev, 19200);
5741
5742 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5743}
5744
5d96d8af
DL
5745static const struct skl_cdclk_entry {
5746 unsigned int freq;
5747 unsigned int vco;
5748} skl_cdclk_frequencies[] = {
5749 { .freq = 308570, .vco = 8640 },
5750 { .freq = 337500, .vco = 8100 },
5751 { .freq = 432000, .vco = 8640 },
5752 { .freq = 450000, .vco = 8100 },
5753 { .freq = 540000, .vco = 8100 },
5754 { .freq = 617140, .vco = 8640 },
5755 { .freq = 675000, .vco = 8100 },
5756};
5757
5758static unsigned int skl_cdclk_decimal(unsigned int freq)
5759{
5760 return (freq - 1000) / 500;
5761}
5762
5763static unsigned int skl_cdclk_get_vco(unsigned int freq)
5764{
5765 unsigned int i;
5766
5767 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5768 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5769
5770 if (e->freq == freq)
5771 return e->vco;
5772 }
5773
5774 return 8100;
5775}
5776
5777static void
5778skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5779{
5780 unsigned int min_freq;
5781 u32 val;
5782
5783 /* select the minimum CDCLK before enabling DPLL 0 */
5784 val = I915_READ(CDCLK_CTL);
5785 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5786 val |= CDCLK_FREQ_337_308;
5787
5788 if (required_vco == 8640)
5789 min_freq = 308570;
5790 else
5791 min_freq = 337500;
5792
5793 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5794
5795 I915_WRITE(CDCLK_CTL, val);
5796 POSTING_READ(CDCLK_CTL);
5797
5798 /*
5799 * We always enable DPLL0 with the lowest link rate possible, but still
5800 * taking into account the VCO required to operate the eDP panel at the
5801 * desired frequency. The usual DP link rates operate with a VCO of
5802 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5803 * The modeset code is responsible for the selection of the exact link
5804 * rate later on, with the constraint of choosing a frequency that
5805 * works with required_vco.
5806 */
5807 val = I915_READ(DPLL_CTRL1);
5808
5809 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5810 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5811 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5812 if (required_vco == 8640)
5813 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5814 SKL_DPLL0);
5815 else
5816 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5817 SKL_DPLL0);
5818
5819 I915_WRITE(DPLL_CTRL1, val);
5820 POSTING_READ(DPLL_CTRL1);
5821
5822 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5823
5824 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5825 DRM_ERROR("DPLL0 not locked\n");
5826}
5827
5828static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5829{
5830 int ret;
5831 u32 val;
5832
5833 /* inform PCU we want to change CDCLK */
5834 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5835 mutex_lock(&dev_priv->rps.hw_lock);
5836 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5837 mutex_unlock(&dev_priv->rps.hw_lock);
5838
5839 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5840}
5841
5842static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5843{
5844 unsigned int i;
5845
5846 for (i = 0; i < 15; i++) {
5847 if (skl_cdclk_pcu_ready(dev_priv))
5848 return true;
5849 udelay(10);
5850 }
5851
5852 return false;
5853}
5854
5855static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5856{
560a7ae4 5857 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5858 u32 freq_select, pcu_ack;
5859
5860 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5861
5862 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5863 DRM_ERROR("failed to inform PCU about cdclk change\n");
5864 return;
5865 }
5866
5867 /* set CDCLK_CTL */
5868 switch(freq) {
5869 case 450000:
5870 case 432000:
5871 freq_select = CDCLK_FREQ_450_432;
5872 pcu_ack = 1;
5873 break;
5874 case 540000:
5875 freq_select = CDCLK_FREQ_540;
5876 pcu_ack = 2;
5877 break;
5878 case 308570:
5879 case 337500:
5880 default:
5881 freq_select = CDCLK_FREQ_337_308;
5882 pcu_ack = 0;
5883 break;
5884 case 617140:
5885 case 675000:
5886 freq_select = CDCLK_FREQ_675_617;
5887 pcu_ack = 3;
5888 break;
5889 }
5890
5891 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5892 POSTING_READ(CDCLK_CTL);
5893
5894 /* inform PCU of the change */
5895 mutex_lock(&dev_priv->rps.hw_lock);
5896 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5897 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5898
5899 intel_update_cdclk(dev);
5d96d8af
DL
5900}
5901
5902void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5903{
5904 /* disable DBUF power */
5905 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5906 POSTING_READ(DBUF_CTL);
5907
5908 udelay(10);
5909
5910 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5911 DRM_ERROR("DBuf power disable timeout\n");
5912
ab96c1ee
ID
5913 /* disable DPLL0 */
5914 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5915 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5916 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5917}
5918
5919void skl_init_cdclk(struct drm_i915_private *dev_priv)
5920{
5d96d8af
DL
5921 unsigned int required_vco;
5922
39d9b85a
GW
5923 /* DPLL0 not enabled (happens on early BIOS versions) */
5924 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5925 /* enable DPLL0 */
5926 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5927 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5928 }
5929
5d96d8af
DL
5930 /* set CDCLK to the frequency the BIOS chose */
5931 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5932
5933 /* enable DBUF power */
5934 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5935 POSTING_READ(DBUF_CTL);
5936
5937 udelay(10);
5938
5939 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5940 DRM_ERROR("DBuf power enable timeout\n");
5941}
5942
c73666f3
SK
5943int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5944{
5945 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5946 uint32_t cdctl = I915_READ(CDCLK_CTL);
5947 int freq = dev_priv->skl_boot_cdclk;
5948
f1b391a5
SK
5949 /*
5950 * check if the pre-os intialized the display
5951 * There is SWF18 scratchpad register defined which is set by the
5952 * pre-os which can be used by the OS drivers to check the status
5953 */
5954 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5955 goto sanitize;
5956
c73666f3
SK
5957 /* Is PLL enabled and locked ? */
5958 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5959 goto sanitize;
5960
5961 /* DPLL okay; verify the cdclock
5962 *
5963 * Noticed in some instances that the freq selection is correct but
5964 * decimal part is programmed wrong from BIOS where pre-os does not
5965 * enable display. Verify the same as well.
5966 */
5967 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5968 /* All well; nothing to sanitize */
5969 return false;
5970sanitize:
5971 /*
5972 * As of now initialize with max cdclk till
5973 * we get dynamic cdclk support
5974 * */
5975 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5976 skl_init_cdclk(dev_priv);
5977
5978 /* we did have to sanitize */
5979 return true;
5980}
5981
30a970c6
JB
5982/* Adjust CDclk dividers to allow high res or save power if possible */
5983static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5984{
5985 struct drm_i915_private *dev_priv = dev->dev_private;
5986 u32 val, cmd;
5987
164dfd28
VK
5988 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5989 != dev_priv->cdclk_freq);
d60c4473 5990
dfcab17e 5991 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5992 cmd = 2;
dfcab17e 5993 else if (cdclk == 266667)
30a970c6
JB
5994 cmd = 1;
5995 else
5996 cmd = 0;
5997
5998 mutex_lock(&dev_priv->rps.hw_lock);
5999 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6000 val &= ~DSPFREQGUAR_MASK;
6001 val |= (cmd << DSPFREQGUAR_SHIFT);
6002 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6003 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6004 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6005 50)) {
6006 DRM_ERROR("timed out waiting for CDclk change\n");
6007 }
6008 mutex_unlock(&dev_priv->rps.hw_lock);
6009
54433e91
VS
6010 mutex_lock(&dev_priv->sb_lock);
6011
dfcab17e 6012 if (cdclk == 400000) {
6bcda4f0 6013 u32 divider;
30a970c6 6014
6bcda4f0 6015 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6016
30a970c6
JB
6017 /* adjust cdclk divider */
6018 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6019 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6020 val |= divider;
6021 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6022
6023 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6024 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6025 50))
6026 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6027 }
6028
30a970c6
JB
6029 /* adjust self-refresh exit latency value */
6030 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6031 val &= ~0x7f;
6032
6033 /*
6034 * For high bandwidth configs, we set a higher latency in the bunit
6035 * so that the core display fetch happens in time to avoid underruns.
6036 */
dfcab17e 6037 if (cdclk == 400000)
30a970c6
JB
6038 val |= 4500 / 250; /* 4.5 usec */
6039 else
6040 val |= 3000 / 250; /* 3.0 usec */
6041 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6042
a580516d 6043 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6044
b6283055 6045 intel_update_cdclk(dev);
30a970c6
JB
6046}
6047
383c5a6a
VS
6048static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6049{
6050 struct drm_i915_private *dev_priv = dev->dev_private;
6051 u32 val, cmd;
6052
164dfd28
VK
6053 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6054 != dev_priv->cdclk_freq);
383c5a6a
VS
6055
6056 switch (cdclk) {
383c5a6a
VS
6057 case 333333:
6058 case 320000:
383c5a6a 6059 case 266667:
383c5a6a 6060 case 200000:
383c5a6a
VS
6061 break;
6062 default:
5f77eeb0 6063 MISSING_CASE(cdclk);
383c5a6a
VS
6064 return;
6065 }
6066
9d0d3fda
VS
6067 /*
6068 * Specs are full of misinformation, but testing on actual
6069 * hardware has shown that we just need to write the desired
6070 * CCK divider into the Punit register.
6071 */
6072 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6073
383c5a6a
VS
6074 mutex_lock(&dev_priv->rps.hw_lock);
6075 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6076 val &= ~DSPFREQGUAR_MASK_CHV;
6077 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6078 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6079 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6080 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6081 50)) {
6082 DRM_ERROR("timed out waiting for CDclk change\n");
6083 }
6084 mutex_unlock(&dev_priv->rps.hw_lock);
6085
b6283055 6086 intel_update_cdclk(dev);
383c5a6a
VS
6087}
6088
30a970c6
JB
6089static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6090 int max_pixclk)
6091{
6bcda4f0 6092 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6093 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6094
30a970c6
JB
6095 /*
6096 * Really only a few cases to deal with, as only 4 CDclks are supported:
6097 * 200MHz
6098 * 267MHz
29dc7ef3 6099 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6100 * 400MHz (VLV only)
6101 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6102 * of the lower bin and adjust if needed.
e37c67a1
VS
6103 *
6104 * We seem to get an unstable or solid color picture at 200MHz.
6105 * Not sure what's wrong. For now use 200MHz only when all pipes
6106 * are off.
30a970c6 6107 */
6cca3195
VS
6108 if (!IS_CHERRYVIEW(dev_priv) &&
6109 max_pixclk > freq_320*limit/100)
dfcab17e 6110 return 400000;
6cca3195 6111 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6112 return freq_320;
e37c67a1 6113 else if (max_pixclk > 0)
dfcab17e 6114 return 266667;
e37c67a1
VS
6115 else
6116 return 200000;
30a970c6
JB
6117}
6118
f8437dd1
VK
6119static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6120 int max_pixclk)
6121{
6122 /*
6123 * FIXME:
6124 * - remove the guardband, it's not needed on BXT
6125 * - set 19.2MHz bypass frequency if there are no active pipes
6126 */
6127 if (max_pixclk > 576000*9/10)
6128 return 624000;
6129 else if (max_pixclk > 384000*9/10)
6130 return 576000;
6131 else if (max_pixclk > 288000*9/10)
6132 return 384000;
6133 else if (max_pixclk > 144000*9/10)
6134 return 288000;
6135 else
6136 return 144000;
6137}
6138
e8788cbc 6139/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6140static int intel_mode_max_pixclk(struct drm_device *dev,
6141 struct drm_atomic_state *state)
30a970c6 6142{
565602d7
ML
6143 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6144 struct drm_i915_private *dev_priv = dev->dev_private;
6145 struct drm_crtc *crtc;
6146 struct drm_crtc_state *crtc_state;
6147 unsigned max_pixclk = 0, i;
6148 enum pipe pipe;
30a970c6 6149
565602d7
ML
6150 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6151 sizeof(intel_state->min_pixclk));
304603f4 6152
565602d7
ML
6153 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6154 int pixclk = 0;
6155
6156 if (crtc_state->enable)
6157 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6158
565602d7 6159 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6160 }
6161
565602d7
ML
6162 for_each_pipe(dev_priv, pipe)
6163 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6164
30a970c6
JB
6165 return max_pixclk;
6166}
6167
27c329ed 6168static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6169{
27c329ed
ML
6170 struct drm_device *dev = state->dev;
6171 struct drm_i915_private *dev_priv = dev->dev_private;
6172 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6173 struct intel_atomic_state *intel_state =
6174 to_intel_atomic_state(state);
30a970c6 6175
304603f4
ACO
6176 if (max_pixclk < 0)
6177 return max_pixclk;
30a970c6 6178
1a617b77 6179 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6180 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6181
1a617b77
ML
6182 if (!intel_state->active_crtcs)
6183 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6184
27c329ed
ML
6185 return 0;
6186}
304603f4 6187
27c329ed
ML
6188static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6189{
6190 struct drm_device *dev = state->dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
6192 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6193 struct intel_atomic_state *intel_state =
6194 to_intel_atomic_state(state);
85a96e7a 6195
27c329ed
ML
6196 if (max_pixclk < 0)
6197 return max_pixclk;
85a96e7a 6198
1a617b77 6199 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6200 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6201
1a617b77
ML
6202 if (!intel_state->active_crtcs)
6203 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6204
27c329ed 6205 return 0;
30a970c6
JB
6206}
6207
1e69cd74
VS
6208static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6209{
6210 unsigned int credits, default_credits;
6211
6212 if (IS_CHERRYVIEW(dev_priv))
6213 default_credits = PFI_CREDIT(12);
6214 else
6215 default_credits = PFI_CREDIT(8);
6216
bfa7df01 6217 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6218 /* CHV suggested value is 31 or 63 */
6219 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6220 credits = PFI_CREDIT_63;
1e69cd74
VS
6221 else
6222 credits = PFI_CREDIT(15);
6223 } else {
6224 credits = default_credits;
6225 }
6226
6227 /*
6228 * WA - write default credits before re-programming
6229 * FIXME: should we also set the resend bit here?
6230 */
6231 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6232 default_credits);
6233
6234 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6235 credits | PFI_CREDIT_RESEND);
6236
6237 /*
6238 * FIXME is this guaranteed to clear
6239 * immediately or should we poll for it?
6240 */
6241 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6242}
6243
27c329ed 6244static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6245{
a821fc46 6246 struct drm_device *dev = old_state->dev;
30a970c6 6247 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6248 struct intel_atomic_state *old_intel_state =
6249 to_intel_atomic_state(old_state);
6250 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6251
27c329ed
ML
6252 /*
6253 * FIXME: We can end up here with all power domains off, yet
6254 * with a CDCLK frequency other than the minimum. To account
6255 * for this take the PIPE-A power domain, which covers the HW
6256 * blocks needed for the following programming. This can be
6257 * removed once it's guaranteed that we get here either with
6258 * the minimum CDCLK set, or the required power domains
6259 * enabled.
6260 */
6261 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6262
27c329ed
ML
6263 if (IS_CHERRYVIEW(dev))
6264 cherryview_set_cdclk(dev, req_cdclk);
6265 else
6266 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6267
27c329ed 6268 vlv_program_pfi_credits(dev_priv);
1e69cd74 6269
27c329ed 6270 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6271}
6272
89b667f8
JB
6273static void valleyview_crtc_enable(struct drm_crtc *crtc)
6274{
6275 struct drm_device *dev = crtc->dev;
a72e4c9f 6276 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6278 struct intel_encoder *encoder;
6279 int pipe = intel_crtc->pipe;
89b667f8 6280
53d9f4e9 6281 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6282 return;
6283
6e3c9717 6284 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6285 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6286
6287 intel_set_pipe_timings(intel_crtc);
6288
c14b0485
VS
6289 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6290 struct drm_i915_private *dev_priv = dev->dev_private;
6291
6292 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6293 I915_WRITE(CHV_CANVAS(pipe), 0);
6294 }
6295
5b18e57c
DV
6296 i9xx_set_pipeconf(intel_crtc);
6297
89b667f8 6298 intel_crtc->active = true;
89b667f8 6299
a72e4c9f 6300 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6301
89b667f8
JB
6302 for_each_encoder_on_crtc(dev, crtc, encoder)
6303 if (encoder->pre_pll_enable)
6304 encoder->pre_pll_enable(encoder);
6305
a65347ba 6306 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6307 if (IS_CHERRYVIEW(dev)) {
6308 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6309 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6310 } else {
6311 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6312 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6313 }
9d556c99 6314 }
89b667f8
JB
6315
6316 for_each_encoder_on_crtc(dev, crtc, encoder)
6317 if (encoder->pre_enable)
6318 encoder->pre_enable(encoder);
6319
2dd24552
JB
6320 i9xx_pfit_enable(intel_crtc);
6321
63cbb074
VS
6322 intel_crtc_load_lut(crtc);
6323
e1fdc473 6324 intel_enable_pipe(intel_crtc);
be6a6f8e 6325
4b3a9526
VS
6326 assert_vblank_disabled(crtc);
6327 drm_crtc_vblank_on(crtc);
6328
f9b61ff6
DV
6329 for_each_encoder_on_crtc(dev, crtc, encoder)
6330 encoder->enable(encoder);
89b667f8
JB
6331}
6332
f13c2ef3
DV
6333static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6334{
6335 struct drm_device *dev = crtc->base.dev;
6336 struct drm_i915_private *dev_priv = dev->dev_private;
6337
6e3c9717
ACO
6338 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6339 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6340}
6341
0b8765c6 6342static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6343{
6344 struct drm_device *dev = crtc->dev;
a72e4c9f 6345 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6347 struct intel_encoder *encoder;
79e53945 6348 int pipe = intel_crtc->pipe;
79e53945 6349
53d9f4e9 6350 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6351 return;
6352
f13c2ef3
DV
6353 i9xx_set_pll_dividers(intel_crtc);
6354
6e3c9717 6355 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6356 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6357
6358 intel_set_pipe_timings(intel_crtc);
6359
5b18e57c
DV
6360 i9xx_set_pipeconf(intel_crtc);
6361
f7abfe8b 6362 intel_crtc->active = true;
6b383a7f 6363
4a3436e8 6364 if (!IS_GEN2(dev))
a72e4c9f 6365 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6366
9d6d9f19
MK
6367 for_each_encoder_on_crtc(dev, crtc, encoder)
6368 if (encoder->pre_enable)
6369 encoder->pre_enable(encoder);
6370
f6736a1a
DV
6371 i9xx_enable_pll(intel_crtc);
6372
2dd24552
JB
6373 i9xx_pfit_enable(intel_crtc);
6374
63cbb074
VS
6375 intel_crtc_load_lut(crtc);
6376
f37fcc2a 6377 intel_update_watermarks(crtc);
e1fdc473 6378 intel_enable_pipe(intel_crtc);
be6a6f8e 6379
4b3a9526
VS
6380 assert_vblank_disabled(crtc);
6381 drm_crtc_vblank_on(crtc);
6382
f9b61ff6
DV
6383 for_each_encoder_on_crtc(dev, crtc, encoder)
6384 encoder->enable(encoder);
0b8765c6 6385}
79e53945 6386
87476d63
DV
6387static void i9xx_pfit_disable(struct intel_crtc *crtc)
6388{
6389 struct drm_device *dev = crtc->base.dev;
6390 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6391
6e3c9717 6392 if (!crtc->config->gmch_pfit.control)
328d8e82 6393 return;
87476d63 6394
328d8e82 6395 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6396
328d8e82
DV
6397 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6398 I915_READ(PFIT_CONTROL));
6399 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6400}
6401
0b8765c6
JB
6402static void i9xx_crtc_disable(struct drm_crtc *crtc)
6403{
6404 struct drm_device *dev = crtc->dev;
6405 struct drm_i915_private *dev_priv = dev->dev_private;
6406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6407 struct intel_encoder *encoder;
0b8765c6 6408 int pipe = intel_crtc->pipe;
ef9c3aee 6409
6304cd91
VS
6410 /*
6411 * On gen2 planes are double buffered but the pipe isn't, so we must
6412 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6413 * We also need to wait on all gmch platforms because of the
6414 * self-refresh mode constraint explained above.
6304cd91 6415 */
564ed191 6416 intel_wait_for_vblank(dev, pipe);
6304cd91 6417
4b3a9526
VS
6418 for_each_encoder_on_crtc(dev, crtc, encoder)
6419 encoder->disable(encoder);
6420
f9b61ff6
DV
6421 drm_crtc_vblank_off(crtc);
6422 assert_vblank_disabled(crtc);
6423
575f7ab7 6424 intel_disable_pipe(intel_crtc);
24a1f16d 6425
87476d63 6426 i9xx_pfit_disable(intel_crtc);
24a1f16d 6427
89b667f8
JB
6428 for_each_encoder_on_crtc(dev, crtc, encoder)
6429 if (encoder->post_disable)
6430 encoder->post_disable(encoder);
6431
a65347ba 6432 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6433 if (IS_CHERRYVIEW(dev))
6434 chv_disable_pll(dev_priv, pipe);
6435 else if (IS_VALLEYVIEW(dev))
6436 vlv_disable_pll(dev_priv, pipe);
6437 else
1c4e0274 6438 i9xx_disable_pll(intel_crtc);
076ed3b2 6439 }
0b8765c6 6440
d6db995f
VS
6441 for_each_encoder_on_crtc(dev, crtc, encoder)
6442 if (encoder->post_pll_disable)
6443 encoder->post_pll_disable(encoder);
6444
4a3436e8 6445 if (!IS_GEN2(dev))
a72e4c9f 6446 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6447}
6448
b17d48e2
ML
6449static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6450{
6451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6452 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6453 enum intel_display_power_domain domain;
6454 unsigned long domains;
6455
6456 if (!intel_crtc->active)
6457 return;
6458
a539205a 6459 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6460 WARN_ON(intel_crtc->unpin_work);
6461
a539205a 6462 intel_pre_disable_primary(crtc);
54a41961
ML
6463
6464 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6465 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6466 }
6467
b17d48e2 6468 dev_priv->display.crtc_disable(crtc);
37d9078b 6469 intel_crtc->active = false;
58f9c0bc 6470 intel_fbc_disable(intel_crtc);
37d9078b 6471 intel_update_watermarks(crtc);
1f7457b1 6472 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6473
6474 domains = intel_crtc->enabled_power_domains;
6475 for_each_power_domain(domain, domains)
6476 intel_display_power_put(dev_priv, domain);
6477 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6478
6479 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6480 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6481}
6482
6b72d486
ML
6483/*
6484 * turn all crtc's off, but do not adjust state
6485 * This has to be paired with a call to intel_modeset_setup_hw_state.
6486 */
70e0bd74 6487int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6488{
e2c8b870 6489 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6490 struct drm_atomic_state *state;
e2c8b870 6491 int ret;
70e0bd74 6492
e2c8b870
ML
6493 state = drm_atomic_helper_suspend(dev);
6494 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6495 if (ret)
6496 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6497 else
6498 dev_priv->modeset_restore_state = state;
70e0bd74 6499 return ret;
ee7b9f93
JB
6500}
6501
ea5b213a 6502void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6503{
4ef69c7a 6504 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6505
ea5b213a
CW
6506 drm_encoder_cleanup(encoder);
6507 kfree(intel_encoder);
7e7d76c3
JB
6508}
6509
0a91ca29
DV
6510/* Cross check the actual hw state with our own modeset state tracking (and it's
6511 * internal consistency). */
b980514c 6512static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6513{
35dd3c64
ML
6514 struct drm_crtc *crtc = connector->base.state->crtc;
6515
6516 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6517 connector->base.base.id,
6518 connector->base.name);
6519
0a91ca29 6520 if (connector->get_hw_state(connector)) {
e85376cb 6521 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6522 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6523
35dd3c64
ML
6524 I915_STATE_WARN(!crtc,
6525 "connector enabled without attached crtc\n");
0a91ca29 6526
35dd3c64
ML
6527 if (!crtc)
6528 return;
6529
6530 I915_STATE_WARN(!crtc->state->active,
6531 "connector is active, but attached crtc isn't\n");
6532
e85376cb 6533 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6534 return;
6535
e85376cb 6536 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6537 "atomic encoder doesn't match attached encoder\n");
6538
e85376cb 6539 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6540 "attached encoder crtc differs from connector crtc\n");
6541 } else {
4d688a2a
ML
6542 I915_STATE_WARN(crtc && crtc->state->active,
6543 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6544 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6545 "best encoder set without crtc!\n");
0a91ca29 6546 }
79e53945
JB
6547}
6548
08d9bc92
ACO
6549int intel_connector_init(struct intel_connector *connector)
6550{
5350a031 6551 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6552
5350a031 6553 if (!connector->base.state)
08d9bc92
ACO
6554 return -ENOMEM;
6555
08d9bc92
ACO
6556 return 0;
6557}
6558
6559struct intel_connector *intel_connector_alloc(void)
6560{
6561 struct intel_connector *connector;
6562
6563 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6564 if (!connector)
6565 return NULL;
6566
6567 if (intel_connector_init(connector) < 0) {
6568 kfree(connector);
6569 return NULL;
6570 }
6571
6572 return connector;
6573}
6574
f0947c37
DV
6575/* Simple connector->get_hw_state implementation for encoders that support only
6576 * one connector and no cloning and hence the encoder state determines the state
6577 * of the connector. */
6578bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6579{
24929352 6580 enum pipe pipe = 0;
f0947c37 6581 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6582
f0947c37 6583 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6584}
6585
6d293983 6586static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6587{
6d293983
ACO
6588 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6589 return crtc_state->fdi_lanes;
d272ddfa
VS
6590
6591 return 0;
6592}
6593
6d293983 6594static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6595 struct intel_crtc_state *pipe_config)
1857e1da 6596{
6d293983
ACO
6597 struct drm_atomic_state *state = pipe_config->base.state;
6598 struct intel_crtc *other_crtc;
6599 struct intel_crtc_state *other_crtc_state;
6600
1857e1da
DV
6601 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6602 pipe_name(pipe), pipe_config->fdi_lanes);
6603 if (pipe_config->fdi_lanes > 4) {
6604 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6605 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6606 return -EINVAL;
1857e1da
DV
6607 }
6608
bafb6553 6609 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6610 if (pipe_config->fdi_lanes > 2) {
6611 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6612 pipe_config->fdi_lanes);
6d293983 6613 return -EINVAL;
1857e1da 6614 } else {
6d293983 6615 return 0;
1857e1da
DV
6616 }
6617 }
6618
6619 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6620 return 0;
1857e1da
DV
6621
6622 /* Ivybridge 3 pipe is really complicated */
6623 switch (pipe) {
6624 case PIPE_A:
6d293983 6625 return 0;
1857e1da 6626 case PIPE_B:
6d293983
ACO
6627 if (pipe_config->fdi_lanes <= 2)
6628 return 0;
6629
6630 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6631 other_crtc_state =
6632 intel_atomic_get_crtc_state(state, other_crtc);
6633 if (IS_ERR(other_crtc_state))
6634 return PTR_ERR(other_crtc_state);
6635
6636 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6637 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6638 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6639 return -EINVAL;
1857e1da 6640 }
6d293983 6641 return 0;
1857e1da 6642 case PIPE_C:
251cc67c
VS
6643 if (pipe_config->fdi_lanes > 2) {
6644 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6645 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6646 return -EINVAL;
251cc67c 6647 }
6d293983
ACO
6648
6649 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6650 other_crtc_state =
6651 intel_atomic_get_crtc_state(state, other_crtc);
6652 if (IS_ERR(other_crtc_state))
6653 return PTR_ERR(other_crtc_state);
6654
6655 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6656 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6657 return -EINVAL;
1857e1da 6658 }
6d293983 6659 return 0;
1857e1da
DV
6660 default:
6661 BUG();
6662 }
6663}
6664
e29c22c0
DV
6665#define RETRY 1
6666static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6667 struct intel_crtc_state *pipe_config)
877d48d5 6668{
1857e1da 6669 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6670 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6671 int lane, link_bw, fdi_dotclock, ret;
6672 bool needs_recompute = false;
877d48d5 6673
e29c22c0 6674retry:
877d48d5
DV
6675 /* FDI is a binary signal running at ~2.7GHz, encoding
6676 * each output octet as 10 bits. The actual frequency
6677 * is stored as a divider into a 100MHz clock, and the
6678 * mode pixel clock is stored in units of 1KHz.
6679 * Hence the bw of each lane in terms of the mode signal
6680 * is:
6681 */
e3b247da 6682 link_bw = intel_fdi_link_freq(to_i915(dev)) * MHz(100)/KHz(1)/10;
877d48d5 6683
241bfc38 6684 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6685
2bd89a07 6686 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6687 pipe_config->pipe_bpp);
6688
6689 pipe_config->fdi_lanes = lane;
6690
2bd89a07 6691 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6692 link_bw, &pipe_config->fdi_m_n);
1857e1da 6693
e3b247da 6694 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6695 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6696 pipe_config->pipe_bpp -= 2*3;
6697 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6698 pipe_config->pipe_bpp);
6699 needs_recompute = true;
6700 pipe_config->bw_constrained = true;
6701
6702 goto retry;
6703 }
6704
6705 if (needs_recompute)
6706 return RETRY;
6707
6d293983 6708 return ret;
877d48d5
DV
6709}
6710
8cfb3407
VS
6711static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6712 struct intel_crtc_state *pipe_config)
6713{
6714 if (pipe_config->pipe_bpp > 24)
6715 return false;
6716
6717 /* HSW can handle pixel rate up to cdclk? */
6718 if (IS_HASWELL(dev_priv->dev))
6719 return true;
6720
6721 /*
b432e5cf
VS
6722 * We compare against max which means we must take
6723 * the increased cdclk requirement into account when
6724 * calculating the new cdclk.
6725 *
6726 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6727 */
6728 return ilk_pipe_pixel_rate(pipe_config) <=
6729 dev_priv->max_cdclk_freq * 95 / 100;
6730}
6731
42db64ef 6732static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6733 struct intel_crtc_state *pipe_config)
42db64ef 6734{
8cfb3407
VS
6735 struct drm_device *dev = crtc->base.dev;
6736 struct drm_i915_private *dev_priv = dev->dev_private;
6737
d330a953 6738 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6739 hsw_crtc_supports_ips(crtc) &&
6740 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6741}
6742
39acb4aa
VS
6743static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6744{
6745 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6746
6747 /* GDG double wide on either pipe, otherwise pipe A only */
6748 return INTEL_INFO(dev_priv)->gen < 4 &&
6749 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6750}
6751
a43f6e0f 6752static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6753 struct intel_crtc_state *pipe_config)
79e53945 6754{
a43f6e0f 6755 struct drm_device *dev = crtc->base.dev;
8bd31e67 6756 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6757 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6758
ad3a4479 6759 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6760 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6761 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6762
6763 /*
39acb4aa 6764 * Enable double wide mode when the dot clock
cf532bb2 6765 * is > 90% of the (display) core speed.
cf532bb2 6766 */
39acb4aa
VS
6767 if (intel_crtc_supports_double_wide(crtc) &&
6768 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6769 clock_limit *= 2;
cf532bb2 6770 pipe_config->double_wide = true;
ad3a4479
VS
6771 }
6772
39acb4aa
VS
6773 if (adjusted_mode->crtc_clock > clock_limit) {
6774 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6775 adjusted_mode->crtc_clock, clock_limit,
6776 yesno(pipe_config->double_wide));
e29c22c0 6777 return -EINVAL;
39acb4aa 6778 }
2c07245f 6779 }
89749350 6780
1d1d0e27
VS
6781 /*
6782 * Pipe horizontal size must be even in:
6783 * - DVO ganged mode
6784 * - LVDS dual channel mode
6785 * - Double wide pipe
6786 */
a93e255f 6787 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6788 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6789 pipe_config->pipe_src_w &= ~1;
6790
8693a824
DL
6791 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6792 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6793 */
6794 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6795 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6796 return -EINVAL;
44f46b42 6797
f5adf94e 6798 if (HAS_IPS(dev))
a43f6e0f
DV
6799 hsw_compute_ips_config(crtc, pipe_config);
6800
877d48d5 6801 if (pipe_config->has_pch_encoder)
a43f6e0f 6802 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6803
cf5a15be 6804 return 0;
79e53945
JB
6805}
6806
1652d19e
VS
6807static int skylake_get_display_clock_speed(struct drm_device *dev)
6808{
6809 struct drm_i915_private *dev_priv = to_i915(dev);
6810 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6811 uint32_t cdctl = I915_READ(CDCLK_CTL);
6812 uint32_t linkrate;
6813
414355a7 6814 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6815 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6816
6817 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6818 return 540000;
6819
6820 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6821 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6822
71cd8423
DL
6823 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6824 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6825 /* vco 8640 */
6826 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6827 case CDCLK_FREQ_450_432:
6828 return 432000;
6829 case CDCLK_FREQ_337_308:
6830 return 308570;
6831 case CDCLK_FREQ_675_617:
6832 return 617140;
6833 default:
6834 WARN(1, "Unknown cd freq selection\n");
6835 }
6836 } else {
6837 /* vco 8100 */
6838 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6839 case CDCLK_FREQ_450_432:
6840 return 450000;
6841 case CDCLK_FREQ_337_308:
6842 return 337500;
6843 case CDCLK_FREQ_675_617:
6844 return 675000;
6845 default:
6846 WARN(1, "Unknown cd freq selection\n");
6847 }
6848 }
6849
6850 /* error case, do as if DPLL0 isn't enabled */
6851 return 24000;
6852}
6853
acd3f3d3
BP
6854static int broxton_get_display_clock_speed(struct drm_device *dev)
6855{
6856 struct drm_i915_private *dev_priv = to_i915(dev);
6857 uint32_t cdctl = I915_READ(CDCLK_CTL);
6858 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6859 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6860 int cdclk;
6861
6862 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6863 return 19200;
6864
6865 cdclk = 19200 * pll_ratio / 2;
6866
6867 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6868 case BXT_CDCLK_CD2X_DIV_SEL_1:
6869 return cdclk; /* 576MHz or 624MHz */
6870 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6871 return cdclk * 2 / 3; /* 384MHz */
6872 case BXT_CDCLK_CD2X_DIV_SEL_2:
6873 return cdclk / 2; /* 288MHz */
6874 case BXT_CDCLK_CD2X_DIV_SEL_4:
6875 return cdclk / 4; /* 144MHz */
6876 }
6877
6878 /* error case, do as if DE PLL isn't enabled */
6879 return 19200;
6880}
6881
1652d19e
VS
6882static int broadwell_get_display_clock_speed(struct drm_device *dev)
6883{
6884 struct drm_i915_private *dev_priv = dev->dev_private;
6885 uint32_t lcpll = I915_READ(LCPLL_CTL);
6886 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6887
6888 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6889 return 800000;
6890 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6891 return 450000;
6892 else if (freq == LCPLL_CLK_FREQ_450)
6893 return 450000;
6894 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6895 return 540000;
6896 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6897 return 337500;
6898 else
6899 return 675000;
6900}
6901
6902static int haswell_get_display_clock_speed(struct drm_device *dev)
6903{
6904 struct drm_i915_private *dev_priv = dev->dev_private;
6905 uint32_t lcpll = I915_READ(LCPLL_CTL);
6906 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6907
6908 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6909 return 800000;
6910 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6911 return 450000;
6912 else if (freq == LCPLL_CLK_FREQ_450)
6913 return 450000;
6914 else if (IS_HSW_ULT(dev))
6915 return 337500;
6916 else
6917 return 540000;
79e53945
JB
6918}
6919
25eb05fc
JB
6920static int valleyview_get_display_clock_speed(struct drm_device *dev)
6921{
bfa7df01
VS
6922 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6923 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6924}
6925
b37a6434
VS
6926static int ilk_get_display_clock_speed(struct drm_device *dev)
6927{
6928 return 450000;
6929}
6930
e70236a8
JB
6931static int i945_get_display_clock_speed(struct drm_device *dev)
6932{
6933 return 400000;
6934}
79e53945 6935
e70236a8 6936static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6937{
e907f170 6938 return 333333;
e70236a8 6939}
79e53945 6940
e70236a8
JB
6941static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6942{
6943 return 200000;
6944}
79e53945 6945
257a7ffc
DV
6946static int pnv_get_display_clock_speed(struct drm_device *dev)
6947{
6948 u16 gcfgc = 0;
6949
6950 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6951
6952 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6953 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6954 return 266667;
257a7ffc 6955 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6956 return 333333;
257a7ffc 6957 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6958 return 444444;
257a7ffc
DV
6959 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6960 return 200000;
6961 default:
6962 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6963 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6964 return 133333;
257a7ffc 6965 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6966 return 166667;
257a7ffc
DV
6967 }
6968}
6969
e70236a8
JB
6970static int i915gm_get_display_clock_speed(struct drm_device *dev)
6971{
6972 u16 gcfgc = 0;
79e53945 6973
e70236a8
JB
6974 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6975
6976 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6977 return 133333;
e70236a8
JB
6978 else {
6979 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6980 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6981 return 333333;
e70236a8
JB
6982 default:
6983 case GC_DISPLAY_CLOCK_190_200_MHZ:
6984 return 190000;
79e53945 6985 }
e70236a8
JB
6986 }
6987}
6988
6989static int i865_get_display_clock_speed(struct drm_device *dev)
6990{
e907f170 6991 return 266667;
e70236a8
JB
6992}
6993
1b1d2716 6994static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6995{
6996 u16 hpllcc = 0;
1b1d2716 6997
65cd2b3f
VS
6998 /*
6999 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7000 * encoding is different :(
7001 * FIXME is this the right way to detect 852GM/852GMV?
7002 */
7003 if (dev->pdev->revision == 0x1)
7004 return 133333;
7005
1b1d2716
VS
7006 pci_bus_read_config_word(dev->pdev->bus,
7007 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7008
e70236a8
JB
7009 /* Assume that the hardware is in the high speed state. This
7010 * should be the default.
7011 */
7012 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7013 case GC_CLOCK_133_200:
1b1d2716 7014 case GC_CLOCK_133_200_2:
e70236a8
JB
7015 case GC_CLOCK_100_200:
7016 return 200000;
7017 case GC_CLOCK_166_250:
7018 return 250000;
7019 case GC_CLOCK_100_133:
e907f170 7020 return 133333;
1b1d2716
VS
7021 case GC_CLOCK_133_266:
7022 case GC_CLOCK_133_266_2:
7023 case GC_CLOCK_166_266:
7024 return 266667;
e70236a8 7025 }
79e53945 7026
e70236a8
JB
7027 /* Shouldn't happen */
7028 return 0;
7029}
79e53945 7030
e70236a8
JB
7031static int i830_get_display_clock_speed(struct drm_device *dev)
7032{
e907f170 7033 return 133333;
79e53945
JB
7034}
7035
34edce2f
VS
7036static unsigned int intel_hpll_vco(struct drm_device *dev)
7037{
7038 struct drm_i915_private *dev_priv = dev->dev_private;
7039 static const unsigned int blb_vco[8] = {
7040 [0] = 3200000,
7041 [1] = 4000000,
7042 [2] = 5333333,
7043 [3] = 4800000,
7044 [4] = 6400000,
7045 };
7046 static const unsigned int pnv_vco[8] = {
7047 [0] = 3200000,
7048 [1] = 4000000,
7049 [2] = 5333333,
7050 [3] = 4800000,
7051 [4] = 2666667,
7052 };
7053 static const unsigned int cl_vco[8] = {
7054 [0] = 3200000,
7055 [1] = 4000000,
7056 [2] = 5333333,
7057 [3] = 6400000,
7058 [4] = 3333333,
7059 [5] = 3566667,
7060 [6] = 4266667,
7061 };
7062 static const unsigned int elk_vco[8] = {
7063 [0] = 3200000,
7064 [1] = 4000000,
7065 [2] = 5333333,
7066 [3] = 4800000,
7067 };
7068 static const unsigned int ctg_vco[8] = {
7069 [0] = 3200000,
7070 [1] = 4000000,
7071 [2] = 5333333,
7072 [3] = 6400000,
7073 [4] = 2666667,
7074 [5] = 4266667,
7075 };
7076 const unsigned int *vco_table;
7077 unsigned int vco;
7078 uint8_t tmp = 0;
7079
7080 /* FIXME other chipsets? */
7081 if (IS_GM45(dev))
7082 vco_table = ctg_vco;
7083 else if (IS_G4X(dev))
7084 vco_table = elk_vco;
7085 else if (IS_CRESTLINE(dev))
7086 vco_table = cl_vco;
7087 else if (IS_PINEVIEW(dev))
7088 vco_table = pnv_vco;
7089 else if (IS_G33(dev))
7090 vco_table = blb_vco;
7091 else
7092 return 0;
7093
7094 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7095
7096 vco = vco_table[tmp & 0x7];
7097 if (vco == 0)
7098 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7099 else
7100 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7101
7102 return vco;
7103}
7104
7105static int gm45_get_display_clock_speed(struct drm_device *dev)
7106{
7107 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7108 uint16_t tmp = 0;
7109
7110 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7111
7112 cdclk_sel = (tmp >> 12) & 0x1;
7113
7114 switch (vco) {
7115 case 2666667:
7116 case 4000000:
7117 case 5333333:
7118 return cdclk_sel ? 333333 : 222222;
7119 case 3200000:
7120 return cdclk_sel ? 320000 : 228571;
7121 default:
7122 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7123 return 222222;
7124 }
7125}
7126
7127static int i965gm_get_display_clock_speed(struct drm_device *dev)
7128{
7129 static const uint8_t div_3200[] = { 16, 10, 8 };
7130 static const uint8_t div_4000[] = { 20, 12, 10 };
7131 static const uint8_t div_5333[] = { 24, 16, 14 };
7132 const uint8_t *div_table;
7133 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7134 uint16_t tmp = 0;
7135
7136 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7137
7138 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7139
7140 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7141 goto fail;
7142
7143 switch (vco) {
7144 case 3200000:
7145 div_table = div_3200;
7146 break;
7147 case 4000000:
7148 div_table = div_4000;
7149 break;
7150 case 5333333:
7151 div_table = div_5333;
7152 break;
7153 default:
7154 goto fail;
7155 }
7156
7157 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7158
caf4e252 7159fail:
34edce2f
VS
7160 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7161 return 200000;
7162}
7163
7164static int g33_get_display_clock_speed(struct drm_device *dev)
7165{
7166 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7167 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7168 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7169 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7170 const uint8_t *div_table;
7171 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7172 uint16_t tmp = 0;
7173
7174 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7175
7176 cdclk_sel = (tmp >> 4) & 0x7;
7177
7178 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7179 goto fail;
7180
7181 switch (vco) {
7182 case 3200000:
7183 div_table = div_3200;
7184 break;
7185 case 4000000:
7186 div_table = div_4000;
7187 break;
7188 case 4800000:
7189 div_table = div_4800;
7190 break;
7191 case 5333333:
7192 div_table = div_5333;
7193 break;
7194 default:
7195 goto fail;
7196 }
7197
7198 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7199
caf4e252 7200fail:
34edce2f
VS
7201 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7202 return 190476;
7203}
7204
2c07245f 7205static void
a65851af 7206intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7207{
a65851af
VS
7208 while (*num > DATA_LINK_M_N_MASK ||
7209 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7210 *num >>= 1;
7211 *den >>= 1;
7212 }
7213}
7214
a65851af
VS
7215static void compute_m_n(unsigned int m, unsigned int n,
7216 uint32_t *ret_m, uint32_t *ret_n)
7217{
7218 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7219 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7220 intel_reduce_m_n_ratio(ret_m, ret_n);
7221}
7222
e69d0bc1
DV
7223void
7224intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7225 int pixel_clock, int link_clock,
7226 struct intel_link_m_n *m_n)
2c07245f 7227{
e69d0bc1 7228 m_n->tu = 64;
a65851af
VS
7229
7230 compute_m_n(bits_per_pixel * pixel_clock,
7231 link_clock * nlanes * 8,
7232 &m_n->gmch_m, &m_n->gmch_n);
7233
7234 compute_m_n(pixel_clock, link_clock,
7235 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7236}
7237
a7615030
CW
7238static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7239{
d330a953
JN
7240 if (i915.panel_use_ssc >= 0)
7241 return i915.panel_use_ssc != 0;
41aa3448 7242 return dev_priv->vbt.lvds_use_ssc
435793df 7243 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7244}
7245
a93e255f
ACO
7246static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7247 int num_connectors)
c65d77d8 7248{
a93e255f 7249 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7250 struct drm_i915_private *dev_priv = dev->dev_private;
7251 int refclk;
7252
a93e255f
ACO
7253 WARN_ON(!crtc_state->base.state);
7254
666a4537 7255 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7256 refclk = 100000;
a93e255f 7257 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7258 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7259 refclk = dev_priv->vbt.lvds_ssc_freq;
7260 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7261 } else if (!IS_GEN2(dev)) {
7262 refclk = 96000;
7263 } else {
7264 refclk = 48000;
7265 }
7266
7267 return refclk;
7268}
7269
7429e9d4 7270static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7271{
7df00d7a 7272 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7273}
f47709a9 7274
7429e9d4
DV
7275static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7276{
7277 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7278}
7279
f47709a9 7280static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7281 struct intel_crtc_state *crtc_state,
a7516a05
JB
7282 intel_clock_t *reduced_clock)
7283{
f47709a9 7284 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7285 u32 fp, fp2 = 0;
7286
7287 if (IS_PINEVIEW(dev)) {
190f68c5 7288 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7289 if (reduced_clock)
7429e9d4 7290 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7291 } else {
190f68c5 7292 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7293 if (reduced_clock)
7429e9d4 7294 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7295 }
7296
190f68c5 7297 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7298
f47709a9 7299 crtc->lowfreq_avail = false;
a93e255f 7300 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7301 reduced_clock) {
190f68c5 7302 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7303 crtc->lowfreq_avail = true;
a7516a05 7304 } else {
190f68c5 7305 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7306 }
7307}
7308
5e69f97f
CML
7309static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7310 pipe)
89b667f8
JB
7311{
7312 u32 reg_val;
7313
7314 /*
7315 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7316 * and set it to a reasonable value instead.
7317 */
ab3c759a 7318 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7319 reg_val &= 0xffffff00;
7320 reg_val |= 0x00000030;
ab3c759a 7321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7322
ab3c759a 7323 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7324 reg_val &= 0x8cffffff;
7325 reg_val = 0x8c000000;
ab3c759a 7326 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7327
ab3c759a 7328 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7329 reg_val &= 0xffffff00;
ab3c759a 7330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7331
ab3c759a 7332 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7333 reg_val &= 0x00ffffff;
7334 reg_val |= 0xb0000000;
ab3c759a 7335 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7336}
7337
b551842d
DV
7338static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7339 struct intel_link_m_n *m_n)
7340{
7341 struct drm_device *dev = crtc->base.dev;
7342 struct drm_i915_private *dev_priv = dev->dev_private;
7343 int pipe = crtc->pipe;
7344
e3b95f1e
DV
7345 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7346 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7347 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7348 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7349}
7350
7351static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7352 struct intel_link_m_n *m_n,
7353 struct intel_link_m_n *m2_n2)
b551842d
DV
7354{
7355 struct drm_device *dev = crtc->base.dev;
7356 struct drm_i915_private *dev_priv = dev->dev_private;
7357 int pipe = crtc->pipe;
6e3c9717 7358 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7359
7360 if (INTEL_INFO(dev)->gen >= 5) {
7361 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7362 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7363 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7364 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7365 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7366 * for gen < 8) and if DRRS is supported (to make sure the
7367 * registers are not unnecessarily accessed).
7368 */
44395bfe 7369 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7370 crtc->config->has_drrs) {
f769cd24
VK
7371 I915_WRITE(PIPE_DATA_M2(transcoder),
7372 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7373 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7374 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7375 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7376 }
b551842d 7377 } else {
e3b95f1e
DV
7378 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7379 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7380 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7381 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7382 }
7383}
7384
fe3cd48d 7385void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7386{
fe3cd48d
R
7387 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7388
7389 if (m_n == M1_N1) {
7390 dp_m_n = &crtc->config->dp_m_n;
7391 dp_m2_n2 = &crtc->config->dp_m2_n2;
7392 } else if (m_n == M2_N2) {
7393
7394 /*
7395 * M2_N2 registers are not supported. Hence m2_n2 divider value
7396 * needs to be programmed into M1_N1.
7397 */
7398 dp_m_n = &crtc->config->dp_m2_n2;
7399 } else {
7400 DRM_ERROR("Unsupported divider value\n");
7401 return;
7402 }
7403
6e3c9717
ACO
7404 if (crtc->config->has_pch_encoder)
7405 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7406 else
fe3cd48d 7407 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7408}
7409
251ac862
DV
7410static void vlv_compute_dpll(struct intel_crtc *crtc,
7411 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7412{
7413 u32 dpll, dpll_md;
7414
7415 /*
7416 * Enable DPIO clock input. We should never disable the reference
7417 * clock for pipe B, since VGA hotplug / manual detection depends
7418 * on it.
7419 */
60bfe44f
VS
7420 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7421 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7422 /* We should never disable this, set it here for state tracking */
7423 if (crtc->pipe == PIPE_B)
7424 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7425 dpll |= DPLL_VCO_ENABLE;
d288f65f 7426 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7427
d288f65f 7428 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7429 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7430 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7431}
7432
d288f65f 7433static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7434 const struct intel_crtc_state *pipe_config)
a0c4da24 7435{
f47709a9 7436 struct drm_device *dev = crtc->base.dev;
a0c4da24 7437 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7438 int pipe = crtc->pipe;
bdd4b6a6 7439 u32 mdiv;
a0c4da24 7440 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7441 u32 coreclk, reg_val;
a0c4da24 7442
a580516d 7443 mutex_lock(&dev_priv->sb_lock);
09153000 7444
d288f65f
VS
7445 bestn = pipe_config->dpll.n;
7446 bestm1 = pipe_config->dpll.m1;
7447 bestm2 = pipe_config->dpll.m2;
7448 bestp1 = pipe_config->dpll.p1;
7449 bestp2 = pipe_config->dpll.p2;
a0c4da24 7450
89b667f8
JB
7451 /* See eDP HDMI DPIO driver vbios notes doc */
7452
7453 /* PLL B needs special handling */
bdd4b6a6 7454 if (pipe == PIPE_B)
5e69f97f 7455 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7456
7457 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7458 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7459
7460 /* Disable target IRef on PLL */
ab3c759a 7461 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7462 reg_val &= 0x00ffffff;
ab3c759a 7463 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7464
7465 /* Disable fast lock */
ab3c759a 7466 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7467
7468 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7469 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7470 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7471 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7472 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7473
7474 /*
7475 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7476 * but we don't support that).
7477 * Note: don't use the DAC post divider as it seems unstable.
7478 */
7479 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7480 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7481
a0c4da24 7482 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7483 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7484
89b667f8 7485 /* Set HBR and RBR LPF coefficients */
d288f65f 7486 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7487 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7488 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7489 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7490 0x009f0003);
89b667f8 7491 else
ab3c759a 7492 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7493 0x00d0000f);
7494
681a8504 7495 if (pipe_config->has_dp_encoder) {
89b667f8 7496 /* Use SSC source */
bdd4b6a6 7497 if (pipe == PIPE_A)
ab3c759a 7498 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7499 0x0df40000);
7500 else
ab3c759a 7501 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7502 0x0df70000);
7503 } else { /* HDMI or VGA */
7504 /* Use bend source */
bdd4b6a6 7505 if (pipe == PIPE_A)
ab3c759a 7506 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7507 0x0df70000);
7508 else
ab3c759a 7509 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7510 0x0df40000);
7511 }
a0c4da24 7512
ab3c759a 7513 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7514 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7515 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7516 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7517 coreclk |= 0x01000000;
ab3c759a 7518 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7519
ab3c759a 7520 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7521 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7522}
7523
251ac862
DV
7524static void chv_compute_dpll(struct intel_crtc *crtc,
7525 struct intel_crtc_state *pipe_config)
1ae0d137 7526{
60bfe44f
VS
7527 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7528 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7529 DPLL_VCO_ENABLE;
7530 if (crtc->pipe != PIPE_A)
d288f65f 7531 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7532
d288f65f
VS
7533 pipe_config->dpll_hw_state.dpll_md =
7534 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7535}
7536
d288f65f 7537static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7538 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7539{
7540 struct drm_device *dev = crtc->base.dev;
7541 struct drm_i915_private *dev_priv = dev->dev_private;
7542 int pipe = crtc->pipe;
f0f59a00 7543 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7544 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7545 u32 loopfilter, tribuf_calcntr;
9d556c99 7546 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7547 u32 dpio_val;
9cbe40c1 7548 int vco;
9d556c99 7549
d288f65f
VS
7550 bestn = pipe_config->dpll.n;
7551 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7552 bestm1 = pipe_config->dpll.m1;
7553 bestm2 = pipe_config->dpll.m2 >> 22;
7554 bestp1 = pipe_config->dpll.p1;
7555 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7556 vco = pipe_config->dpll.vco;
a945ce7e 7557 dpio_val = 0;
9cbe40c1 7558 loopfilter = 0;
9d556c99
CML
7559
7560 /*
7561 * Enable Refclk and SSC
7562 */
a11b0703 7563 I915_WRITE(dpll_reg,
d288f65f 7564 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7565
a580516d 7566 mutex_lock(&dev_priv->sb_lock);
9d556c99 7567
9d556c99
CML
7568 /* p1 and p2 divider */
7569 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7570 5 << DPIO_CHV_S1_DIV_SHIFT |
7571 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7572 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7573 1 << DPIO_CHV_K_DIV_SHIFT);
7574
7575 /* Feedback post-divider - m2 */
7576 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7577
7578 /* Feedback refclk divider - n and m1 */
7579 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7580 DPIO_CHV_M1_DIV_BY_2 |
7581 1 << DPIO_CHV_N_DIV_SHIFT);
7582
7583 /* M2 fraction division */
25a25dfc 7584 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7585
7586 /* M2 fraction division enable */
a945ce7e
VP
7587 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7588 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7589 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7590 if (bestm2_frac)
7591 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7592 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7593
de3a0fde
VP
7594 /* Program digital lock detect threshold */
7595 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7596 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7597 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7598 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7599 if (!bestm2_frac)
7600 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7601 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7602
9d556c99 7603 /* Loop filter */
9cbe40c1
VP
7604 if (vco == 5400000) {
7605 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7606 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7607 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7608 tribuf_calcntr = 0x9;
7609 } else if (vco <= 6200000) {
7610 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7611 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7612 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7613 tribuf_calcntr = 0x9;
7614 } else if (vco <= 6480000) {
7615 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7616 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7617 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7618 tribuf_calcntr = 0x8;
7619 } else {
7620 /* Not supported. Apply the same limits as in the max case */
7621 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7622 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7623 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7624 tribuf_calcntr = 0;
7625 }
9d556c99
CML
7626 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7627
968040b2 7628 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7629 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7630 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7631 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7632
9d556c99
CML
7633 /* AFC Recal */
7634 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7635 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7636 DPIO_AFC_RECAL);
7637
a580516d 7638 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7639}
7640
d288f65f
VS
7641/**
7642 * vlv_force_pll_on - forcibly enable just the PLL
7643 * @dev_priv: i915 private structure
7644 * @pipe: pipe PLL to enable
7645 * @dpll: PLL configuration
7646 *
7647 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7648 * in cases where we need the PLL enabled even when @pipe is not going to
7649 * be enabled.
7650 */
3f36b937
TU
7651int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7652 const struct dpll *dpll)
d288f65f
VS
7653{
7654 struct intel_crtc *crtc =
7655 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7656 struct intel_crtc_state *pipe_config;
7657
7658 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7659 if (!pipe_config)
7660 return -ENOMEM;
7661
7662 pipe_config->base.crtc = &crtc->base;
7663 pipe_config->pixel_multiplier = 1;
7664 pipe_config->dpll = *dpll;
d288f65f
VS
7665
7666 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7667 chv_compute_dpll(crtc, pipe_config);
7668 chv_prepare_pll(crtc, pipe_config);
7669 chv_enable_pll(crtc, pipe_config);
d288f65f 7670 } else {
3f36b937
TU
7671 vlv_compute_dpll(crtc, pipe_config);
7672 vlv_prepare_pll(crtc, pipe_config);
7673 vlv_enable_pll(crtc, pipe_config);
d288f65f 7674 }
3f36b937
TU
7675
7676 kfree(pipe_config);
7677
7678 return 0;
d288f65f
VS
7679}
7680
7681/**
7682 * vlv_force_pll_off - forcibly disable just the PLL
7683 * @dev_priv: i915 private structure
7684 * @pipe: pipe PLL to disable
7685 *
7686 * Disable the PLL for @pipe. To be used in cases where we need
7687 * the PLL enabled even when @pipe is not going to be enabled.
7688 */
7689void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7690{
7691 if (IS_CHERRYVIEW(dev))
7692 chv_disable_pll(to_i915(dev), pipe);
7693 else
7694 vlv_disable_pll(to_i915(dev), pipe);
7695}
7696
251ac862
DV
7697static void i9xx_compute_dpll(struct intel_crtc *crtc,
7698 struct intel_crtc_state *crtc_state,
7699 intel_clock_t *reduced_clock,
7700 int num_connectors)
eb1cbe48 7701{
f47709a9 7702 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7703 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7704 u32 dpll;
7705 bool is_sdvo;
190f68c5 7706 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7707
190f68c5 7708 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7709
a93e255f
ACO
7710 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7711 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7712
7713 dpll = DPLL_VGA_MODE_DIS;
7714
a93e255f 7715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7716 dpll |= DPLLB_MODE_LVDS;
7717 else
7718 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7719
ef1b460d 7720 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7721 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7722 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7723 }
198a037f
DV
7724
7725 if (is_sdvo)
4a33e48d 7726 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7727
190f68c5 7728 if (crtc_state->has_dp_encoder)
4a33e48d 7729 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7730
7731 /* compute bitmask from p1 value */
7732 if (IS_PINEVIEW(dev))
7733 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7734 else {
7735 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7736 if (IS_G4X(dev) && reduced_clock)
7737 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7738 }
7739 switch (clock->p2) {
7740 case 5:
7741 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7742 break;
7743 case 7:
7744 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7745 break;
7746 case 10:
7747 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7748 break;
7749 case 14:
7750 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7751 break;
7752 }
7753 if (INTEL_INFO(dev)->gen >= 4)
7754 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7755
190f68c5 7756 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7757 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7758 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7759 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7760 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7761 else
7762 dpll |= PLL_REF_INPUT_DREFCLK;
7763
7764 dpll |= DPLL_VCO_ENABLE;
190f68c5 7765 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7766
eb1cbe48 7767 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7768 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7769 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7770 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7771 }
7772}
7773
251ac862
DV
7774static void i8xx_compute_dpll(struct intel_crtc *crtc,
7775 struct intel_crtc_state *crtc_state,
7776 intel_clock_t *reduced_clock,
7777 int num_connectors)
eb1cbe48 7778{
f47709a9 7779 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7780 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7781 u32 dpll;
190f68c5 7782 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7783
190f68c5 7784 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7785
eb1cbe48
DV
7786 dpll = DPLL_VGA_MODE_DIS;
7787
a93e255f 7788 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7789 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7790 } else {
7791 if (clock->p1 == 2)
7792 dpll |= PLL_P1_DIVIDE_BY_TWO;
7793 else
7794 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7795 if (clock->p2 == 4)
7796 dpll |= PLL_P2_DIVIDE_BY_4;
7797 }
7798
a93e255f 7799 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7800 dpll |= DPLL_DVO_2X_MODE;
7801
a93e255f 7802 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7803 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7804 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7805 else
7806 dpll |= PLL_REF_INPUT_DREFCLK;
7807
7808 dpll |= DPLL_VCO_ENABLE;
190f68c5 7809 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7810}
7811
8a654f3b 7812static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7813{
7814 struct drm_device *dev = intel_crtc->base.dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7817 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7818 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7819 uint32_t crtc_vtotal, crtc_vblank_end;
7820 int vsyncshift = 0;
4d8a62ea
DV
7821
7822 /* We need to be careful not to changed the adjusted mode, for otherwise
7823 * the hw state checker will get angry at the mismatch. */
7824 crtc_vtotal = adjusted_mode->crtc_vtotal;
7825 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7826
609aeaca 7827 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7828 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7829 crtc_vtotal -= 1;
7830 crtc_vblank_end -= 1;
609aeaca 7831
409ee761 7832 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7833 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7834 else
7835 vsyncshift = adjusted_mode->crtc_hsync_start -
7836 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7837 if (vsyncshift < 0)
7838 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7839 }
7840
7841 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7842 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7843
fe2b8f9d 7844 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7845 (adjusted_mode->crtc_hdisplay - 1) |
7846 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7847 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7848 (adjusted_mode->crtc_hblank_start - 1) |
7849 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7850 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7851 (adjusted_mode->crtc_hsync_start - 1) |
7852 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7853
fe2b8f9d 7854 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7855 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7856 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7857 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7858 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7859 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7860 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7861 (adjusted_mode->crtc_vsync_start - 1) |
7862 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7863
b5e508d4
PZ
7864 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7865 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7866 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7867 * bits. */
7868 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7869 (pipe == PIPE_B || pipe == PIPE_C))
7870 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7871
b0e77b9c
PZ
7872 /* pipesrc controls the size that is scaled from, which should
7873 * always be the user's requested size.
7874 */
7875 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7876 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7877 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7878}
7879
1bd1bd80 7880static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7881 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7882{
7883 struct drm_device *dev = crtc->base.dev;
7884 struct drm_i915_private *dev_priv = dev->dev_private;
7885 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7886 uint32_t tmp;
7887
7888 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7889 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7890 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7891 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7892 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7893 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7894 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7895 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7896 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7897
7898 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7899 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7900 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7901 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7902 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7903 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7904 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7905 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7906 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7907
7908 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7909 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7910 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7911 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7912 }
7913
7914 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7915 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7916 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7917
2d112de7
ACO
7918 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7919 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7920}
7921
f6a83288 7922void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7923 struct intel_crtc_state *pipe_config)
babea61d 7924{
2d112de7
ACO
7925 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7926 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7927 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7928 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7929
2d112de7
ACO
7930 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7931 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7932 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7933 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7934
2d112de7 7935 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7936 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7937
2d112de7
ACO
7938 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7939 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7940
7941 mode->hsync = drm_mode_hsync(mode);
7942 mode->vrefresh = drm_mode_vrefresh(mode);
7943 drm_mode_set_name(mode);
babea61d
JB
7944}
7945
84b046f3
DV
7946static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7947{
7948 struct drm_device *dev = intel_crtc->base.dev;
7949 struct drm_i915_private *dev_priv = dev->dev_private;
7950 uint32_t pipeconf;
7951
9f11a9e4 7952 pipeconf = 0;
84b046f3 7953
b6b5d049
VS
7954 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7955 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7956 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7957
6e3c9717 7958 if (intel_crtc->config->double_wide)
cf532bb2 7959 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7960
ff9ce46e 7961 /* only g4x and later have fancy bpc/dither controls */
666a4537 7962 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7963 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7964 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7965 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7966 PIPECONF_DITHER_TYPE_SP;
84b046f3 7967
6e3c9717 7968 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7969 case 18:
7970 pipeconf |= PIPECONF_6BPC;
7971 break;
7972 case 24:
7973 pipeconf |= PIPECONF_8BPC;
7974 break;
7975 case 30:
7976 pipeconf |= PIPECONF_10BPC;
7977 break;
7978 default:
7979 /* Case prevented by intel_choose_pipe_bpp_dither. */
7980 BUG();
84b046f3
DV
7981 }
7982 }
7983
7984 if (HAS_PIPE_CXSR(dev)) {
7985 if (intel_crtc->lowfreq_avail) {
7986 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7987 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7988 } else {
7989 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7990 }
7991 }
7992
6e3c9717 7993 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7994 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7995 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7996 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7997 else
7998 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7999 } else
84b046f3
DV
8000 pipeconf |= PIPECONF_PROGRESSIVE;
8001
666a4537
WB
8002 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8003 intel_crtc->config->limited_color_range)
9f11a9e4 8004 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8005
84b046f3
DV
8006 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8007 POSTING_READ(PIPECONF(intel_crtc->pipe));
8008}
8009
190f68c5
ACO
8010static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8011 struct intel_crtc_state *crtc_state)
79e53945 8012{
c7653199 8013 struct drm_device *dev = crtc->base.dev;
79e53945 8014 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 8015 int refclk, num_connectors = 0;
c329a4ec
DV
8016 intel_clock_t clock;
8017 bool ok;
d4906093 8018 const intel_limit_t *limit;
55bb9992 8019 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8020 struct drm_connector *connector;
55bb9992
ACO
8021 struct drm_connector_state *connector_state;
8022 int i;
79e53945 8023
dd3cd74a
ACO
8024 memset(&crtc_state->dpll_hw_state, 0,
8025 sizeof(crtc_state->dpll_hw_state));
8026
a65347ba
JN
8027 if (crtc_state->has_dsi_encoder)
8028 return 0;
43565a06 8029
a65347ba
JN
8030 for_each_connector_in_state(state, connector, connector_state, i) {
8031 if (connector_state->crtc == &crtc->base)
8032 num_connectors++;
79e53945
JB
8033 }
8034
190f68c5 8035 if (!crtc_state->clock_set) {
a93e255f 8036 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 8037
e9fd1c02
JN
8038 /*
8039 * Returns a set of divisors for the desired target clock with
8040 * the given refclk, or FALSE. The returned values represent
8041 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8042 * 2) / p1 / p2.
8043 */
a93e255f
ACO
8044 limit = intel_limit(crtc_state, refclk);
8045 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8046 crtc_state->port_clock,
e9fd1c02 8047 refclk, NULL, &clock);
f2335330 8048 if (!ok) {
e9fd1c02
JN
8049 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8050 return -EINVAL;
8051 }
79e53945 8052
f2335330 8053 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8054 crtc_state->dpll.n = clock.n;
8055 crtc_state->dpll.m1 = clock.m1;
8056 crtc_state->dpll.m2 = clock.m2;
8057 crtc_state->dpll.p1 = clock.p1;
8058 crtc_state->dpll.p2 = clock.p2;
f47709a9 8059 }
7026d4ac 8060
e9fd1c02 8061 if (IS_GEN2(dev)) {
c329a4ec 8062 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8063 num_connectors);
9d556c99 8064 } else if (IS_CHERRYVIEW(dev)) {
251ac862 8065 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 8066 } else if (IS_VALLEYVIEW(dev)) {
251ac862 8067 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 8068 } else {
c329a4ec 8069 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8070 num_connectors);
e9fd1c02 8071 }
79e53945 8072
c8f7a0db 8073 return 0;
f564048e
EA
8074}
8075
2fa2fe9a 8076static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8077 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8078{
8079 struct drm_device *dev = crtc->base.dev;
8080 struct drm_i915_private *dev_priv = dev->dev_private;
8081 uint32_t tmp;
8082
dc9e7dec
VS
8083 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8084 return;
8085
2fa2fe9a 8086 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8087 if (!(tmp & PFIT_ENABLE))
8088 return;
2fa2fe9a 8089
06922821 8090 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8091 if (INTEL_INFO(dev)->gen < 4) {
8092 if (crtc->pipe != PIPE_B)
8093 return;
2fa2fe9a
DV
8094 } else {
8095 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8096 return;
8097 }
8098
06922821 8099 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8100 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8101 if (INTEL_INFO(dev)->gen < 5)
8102 pipe_config->gmch_pfit.lvds_border_bits =
8103 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8104}
8105
acbec814 8106static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8107 struct intel_crtc_state *pipe_config)
acbec814
JB
8108{
8109 struct drm_device *dev = crtc->base.dev;
8110 struct drm_i915_private *dev_priv = dev->dev_private;
8111 int pipe = pipe_config->cpu_transcoder;
8112 intel_clock_t clock;
8113 u32 mdiv;
662c6ecb 8114 int refclk = 100000;
acbec814 8115
f573de5a
SK
8116 /* In case of MIPI DPLL will not even be used */
8117 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8118 return;
8119
a580516d 8120 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8121 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8122 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8123
8124 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8125 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8126 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8127 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8128 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8129
dccbea3b 8130 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8131}
8132
5724dbd1
DL
8133static void
8134i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8135 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8136{
8137 struct drm_device *dev = crtc->base.dev;
8138 struct drm_i915_private *dev_priv = dev->dev_private;
8139 u32 val, base, offset;
8140 int pipe = crtc->pipe, plane = crtc->plane;
8141 int fourcc, pixel_format;
6761dd31 8142 unsigned int aligned_height;
b113d5ee 8143 struct drm_framebuffer *fb;
1b842c89 8144 struct intel_framebuffer *intel_fb;
1ad292b5 8145
42a7b088
DL
8146 val = I915_READ(DSPCNTR(plane));
8147 if (!(val & DISPLAY_PLANE_ENABLE))
8148 return;
8149
d9806c9f 8150 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8151 if (!intel_fb) {
1ad292b5
JB
8152 DRM_DEBUG_KMS("failed to alloc fb\n");
8153 return;
8154 }
8155
1b842c89
DL
8156 fb = &intel_fb->base;
8157
18c5247e
DV
8158 if (INTEL_INFO(dev)->gen >= 4) {
8159 if (val & DISPPLANE_TILED) {
49af449b 8160 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8161 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8162 }
8163 }
1ad292b5
JB
8164
8165 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8166 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8167 fb->pixel_format = fourcc;
8168 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8169
8170 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8171 if (plane_config->tiling)
1ad292b5
JB
8172 offset = I915_READ(DSPTILEOFF(plane));
8173 else
8174 offset = I915_READ(DSPLINOFF(plane));
8175 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8176 } else {
8177 base = I915_READ(DSPADDR(plane));
8178 }
8179 plane_config->base = base;
8180
8181 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8182 fb->width = ((val >> 16) & 0xfff) + 1;
8183 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8184
8185 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8186 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8187
b113d5ee 8188 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8189 fb->pixel_format,
8190 fb->modifier[0]);
1ad292b5 8191
f37b5c2b 8192 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8193
2844a921
DL
8194 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8195 pipe_name(pipe), plane, fb->width, fb->height,
8196 fb->bits_per_pixel, base, fb->pitches[0],
8197 plane_config->size);
1ad292b5 8198
2d14030b 8199 plane_config->fb = intel_fb;
1ad292b5
JB
8200}
8201
70b23a98 8202static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8203 struct intel_crtc_state *pipe_config)
70b23a98
VS
8204{
8205 struct drm_device *dev = crtc->base.dev;
8206 struct drm_i915_private *dev_priv = dev->dev_private;
8207 int pipe = pipe_config->cpu_transcoder;
8208 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8209 intel_clock_t clock;
0d7b6b11 8210 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8211 int refclk = 100000;
8212
a580516d 8213 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8214 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8215 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8216 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8217 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8218 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8219 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8220
8221 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8222 clock.m2 = (pll_dw0 & 0xff) << 22;
8223 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8224 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8225 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8226 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8227 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8228
dccbea3b 8229 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8230}
8231
0e8ffe1b 8232static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8233 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8234{
8235 struct drm_device *dev = crtc->base.dev;
8236 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8237 enum intel_display_power_domain power_domain;
0e8ffe1b 8238 uint32_t tmp;
1729050e 8239 bool ret;
0e8ffe1b 8240
1729050e
ID
8241 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8242 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8243 return false;
8244
e143a21c 8245 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8246 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8247
1729050e
ID
8248 ret = false;
8249
0e8ffe1b
DV
8250 tmp = I915_READ(PIPECONF(crtc->pipe));
8251 if (!(tmp & PIPECONF_ENABLE))
1729050e 8252 goto out;
0e8ffe1b 8253
666a4537 8254 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8255 switch (tmp & PIPECONF_BPC_MASK) {
8256 case PIPECONF_6BPC:
8257 pipe_config->pipe_bpp = 18;
8258 break;
8259 case PIPECONF_8BPC:
8260 pipe_config->pipe_bpp = 24;
8261 break;
8262 case PIPECONF_10BPC:
8263 pipe_config->pipe_bpp = 30;
8264 break;
8265 default:
8266 break;
8267 }
8268 }
8269
666a4537
WB
8270 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8271 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8272 pipe_config->limited_color_range = true;
8273
282740f7
VS
8274 if (INTEL_INFO(dev)->gen < 4)
8275 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8276
1bd1bd80
DV
8277 intel_get_pipe_timings(crtc, pipe_config);
8278
2fa2fe9a
DV
8279 i9xx_get_pfit_config(crtc, pipe_config);
8280
6c49f241
DV
8281 if (INTEL_INFO(dev)->gen >= 4) {
8282 tmp = I915_READ(DPLL_MD(crtc->pipe));
8283 pipe_config->pixel_multiplier =
8284 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8285 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8286 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8287 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8288 tmp = I915_READ(DPLL(crtc->pipe));
8289 pipe_config->pixel_multiplier =
8290 ((tmp & SDVO_MULTIPLIER_MASK)
8291 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8292 } else {
8293 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8294 * port and will be fixed up in the encoder->get_config
8295 * function. */
8296 pipe_config->pixel_multiplier = 1;
8297 }
8bcc2795 8298 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8299 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8300 /*
8301 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8302 * on 830. Filter it out here so that we don't
8303 * report errors due to that.
8304 */
8305 if (IS_I830(dev))
8306 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8307
8bcc2795
DV
8308 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8309 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8310 } else {
8311 /* Mask out read-only status bits. */
8312 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8313 DPLL_PORTC_READY_MASK |
8314 DPLL_PORTB_READY_MASK);
8bcc2795 8315 }
6c49f241 8316
70b23a98
VS
8317 if (IS_CHERRYVIEW(dev))
8318 chv_crtc_clock_get(crtc, pipe_config);
8319 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8320 vlv_crtc_clock_get(crtc, pipe_config);
8321 else
8322 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8323
0f64614d
VS
8324 /*
8325 * Normally the dotclock is filled in by the encoder .get_config()
8326 * but in case the pipe is enabled w/o any ports we need a sane
8327 * default.
8328 */
8329 pipe_config->base.adjusted_mode.crtc_clock =
8330 pipe_config->port_clock / pipe_config->pixel_multiplier;
8331
1729050e
ID
8332 ret = true;
8333
8334out:
8335 intel_display_power_put(dev_priv, power_domain);
8336
8337 return ret;
0e8ffe1b
DV
8338}
8339
dde86e2d 8340static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8341{
8342 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8343 struct intel_encoder *encoder;
74cfd7ac 8344 u32 val, final;
13d83a67 8345 bool has_lvds = false;
199e5d79 8346 bool has_cpu_edp = false;
199e5d79 8347 bool has_panel = false;
99eb6a01
KP
8348 bool has_ck505 = false;
8349 bool can_ssc = false;
13d83a67
JB
8350
8351 /* We need to take the global config into account */
b2784e15 8352 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8353 switch (encoder->type) {
8354 case INTEL_OUTPUT_LVDS:
8355 has_panel = true;
8356 has_lvds = true;
8357 break;
8358 case INTEL_OUTPUT_EDP:
8359 has_panel = true;
2de6905f 8360 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8361 has_cpu_edp = true;
8362 break;
6847d71b
PZ
8363 default:
8364 break;
13d83a67
JB
8365 }
8366 }
8367
99eb6a01 8368 if (HAS_PCH_IBX(dev)) {
41aa3448 8369 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8370 can_ssc = has_ck505;
8371 } else {
8372 has_ck505 = false;
8373 can_ssc = true;
8374 }
8375
2de6905f
ID
8376 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8377 has_panel, has_lvds, has_ck505);
13d83a67
JB
8378
8379 /* Ironlake: try to setup display ref clock before DPLL
8380 * enabling. This is only under driver's control after
8381 * PCH B stepping, previous chipset stepping should be
8382 * ignoring this setting.
8383 */
74cfd7ac
CW
8384 val = I915_READ(PCH_DREF_CONTROL);
8385
8386 /* As we must carefully and slowly disable/enable each source in turn,
8387 * compute the final state we want first and check if we need to
8388 * make any changes at all.
8389 */
8390 final = val;
8391 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8392 if (has_ck505)
8393 final |= DREF_NONSPREAD_CK505_ENABLE;
8394 else
8395 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8396
8397 final &= ~DREF_SSC_SOURCE_MASK;
8398 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8399 final &= ~DREF_SSC1_ENABLE;
8400
8401 if (has_panel) {
8402 final |= DREF_SSC_SOURCE_ENABLE;
8403
8404 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8405 final |= DREF_SSC1_ENABLE;
8406
8407 if (has_cpu_edp) {
8408 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8409 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8410 else
8411 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8412 } else
8413 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8414 } else {
8415 final |= DREF_SSC_SOURCE_DISABLE;
8416 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8417 }
8418
8419 if (final == val)
8420 return;
8421
13d83a67 8422 /* Always enable nonspread source */
74cfd7ac 8423 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8424
99eb6a01 8425 if (has_ck505)
74cfd7ac 8426 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8427 else
74cfd7ac 8428 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8429
199e5d79 8430 if (has_panel) {
74cfd7ac
CW
8431 val &= ~DREF_SSC_SOURCE_MASK;
8432 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8433
199e5d79 8434 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8435 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8436 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8437 val |= DREF_SSC1_ENABLE;
e77166b5 8438 } else
74cfd7ac 8439 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8440
8441 /* Get SSC going before enabling the outputs */
74cfd7ac 8442 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8443 POSTING_READ(PCH_DREF_CONTROL);
8444 udelay(200);
8445
74cfd7ac 8446 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8447
8448 /* Enable CPU source on CPU attached eDP */
199e5d79 8449 if (has_cpu_edp) {
99eb6a01 8450 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8451 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8452 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8453 } else
74cfd7ac 8454 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8455 } else
74cfd7ac 8456 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8457
74cfd7ac 8458 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8459 POSTING_READ(PCH_DREF_CONTROL);
8460 udelay(200);
8461 } else {
8462 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8463
74cfd7ac 8464 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8465
8466 /* Turn off CPU output */
74cfd7ac 8467 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8468
74cfd7ac 8469 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8470 POSTING_READ(PCH_DREF_CONTROL);
8471 udelay(200);
8472
8473 /* Turn off the SSC source */
74cfd7ac
CW
8474 val &= ~DREF_SSC_SOURCE_MASK;
8475 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8476
8477 /* Turn off SSC1 */
74cfd7ac 8478 val &= ~DREF_SSC1_ENABLE;
199e5d79 8479
74cfd7ac 8480 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8481 POSTING_READ(PCH_DREF_CONTROL);
8482 udelay(200);
8483 }
74cfd7ac
CW
8484
8485 BUG_ON(val != final);
13d83a67
JB
8486}
8487
f31f2d55 8488static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8489{
f31f2d55 8490 uint32_t tmp;
dde86e2d 8491
0ff066a9
PZ
8492 tmp = I915_READ(SOUTH_CHICKEN2);
8493 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8494 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8495
0ff066a9
PZ
8496 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8497 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8498 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8499
0ff066a9
PZ
8500 tmp = I915_READ(SOUTH_CHICKEN2);
8501 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8502 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8503
0ff066a9
PZ
8504 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8505 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8506 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8507}
8508
8509/* WaMPhyProgramming:hsw */
8510static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8511{
8512 uint32_t tmp;
dde86e2d
PZ
8513
8514 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8515 tmp &= ~(0xFF << 24);
8516 tmp |= (0x12 << 24);
8517 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8518
dde86e2d
PZ
8519 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8520 tmp |= (1 << 11);
8521 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8522
8523 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8524 tmp |= (1 << 11);
8525 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8526
dde86e2d
PZ
8527 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8528 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8529 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8530
8531 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8532 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8533 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8534
0ff066a9
PZ
8535 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8536 tmp &= ~(7 << 13);
8537 tmp |= (5 << 13);
8538 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8539
0ff066a9
PZ
8540 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8541 tmp &= ~(7 << 13);
8542 tmp |= (5 << 13);
8543 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8544
8545 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8546 tmp &= ~0xFF;
8547 tmp |= 0x1C;
8548 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8549
8550 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8551 tmp &= ~0xFF;
8552 tmp |= 0x1C;
8553 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8554
8555 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8556 tmp &= ~(0xFF << 16);
8557 tmp |= (0x1C << 16);
8558 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8559
8560 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8561 tmp &= ~(0xFF << 16);
8562 tmp |= (0x1C << 16);
8563 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8564
0ff066a9
PZ
8565 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8566 tmp |= (1 << 27);
8567 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8568
0ff066a9
PZ
8569 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8570 tmp |= (1 << 27);
8571 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8572
0ff066a9
PZ
8573 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8574 tmp &= ~(0xF << 28);
8575 tmp |= (4 << 28);
8576 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8577
0ff066a9
PZ
8578 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8579 tmp &= ~(0xF << 28);
8580 tmp |= (4 << 28);
8581 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8582}
8583
2fa86a1f
PZ
8584/* Implements 3 different sequences from BSpec chapter "Display iCLK
8585 * Programming" based on the parameters passed:
8586 * - Sequence to enable CLKOUT_DP
8587 * - Sequence to enable CLKOUT_DP without spread
8588 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8589 */
8590static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8591 bool with_fdi)
f31f2d55
PZ
8592{
8593 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8594 uint32_t reg, tmp;
8595
8596 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8597 with_spread = true;
c2699524 8598 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8599 with_fdi = false;
f31f2d55 8600
a580516d 8601 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8602
8603 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8604 tmp &= ~SBI_SSCCTL_DISABLE;
8605 tmp |= SBI_SSCCTL_PATHALT;
8606 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8607
8608 udelay(24);
8609
2fa86a1f
PZ
8610 if (with_spread) {
8611 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8612 tmp &= ~SBI_SSCCTL_PATHALT;
8613 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8614
2fa86a1f
PZ
8615 if (with_fdi) {
8616 lpt_reset_fdi_mphy(dev_priv);
8617 lpt_program_fdi_mphy(dev_priv);
8618 }
8619 }
dde86e2d 8620
c2699524 8621 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8622 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8623 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8624 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8625
a580516d 8626 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8627}
8628
47701c3b
PZ
8629/* Sequence to disable CLKOUT_DP */
8630static void lpt_disable_clkout_dp(struct drm_device *dev)
8631{
8632 struct drm_i915_private *dev_priv = dev->dev_private;
8633 uint32_t reg, tmp;
8634
a580516d 8635 mutex_lock(&dev_priv->sb_lock);
47701c3b 8636
c2699524 8637 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8638 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8639 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8640 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8641
8642 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8643 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8644 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8645 tmp |= SBI_SSCCTL_PATHALT;
8646 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8647 udelay(32);
8648 }
8649 tmp |= SBI_SSCCTL_DISABLE;
8650 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8651 }
8652
a580516d 8653 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8654}
8655
f7be2c21
VS
8656#define BEND_IDX(steps) ((50 + (steps)) / 5)
8657
8658static const uint16_t sscdivintphase[] = {
8659 [BEND_IDX( 50)] = 0x3B23,
8660 [BEND_IDX( 45)] = 0x3B23,
8661 [BEND_IDX( 40)] = 0x3C23,
8662 [BEND_IDX( 35)] = 0x3C23,
8663 [BEND_IDX( 30)] = 0x3D23,
8664 [BEND_IDX( 25)] = 0x3D23,
8665 [BEND_IDX( 20)] = 0x3E23,
8666 [BEND_IDX( 15)] = 0x3E23,
8667 [BEND_IDX( 10)] = 0x3F23,
8668 [BEND_IDX( 5)] = 0x3F23,
8669 [BEND_IDX( 0)] = 0x0025,
8670 [BEND_IDX( -5)] = 0x0025,
8671 [BEND_IDX(-10)] = 0x0125,
8672 [BEND_IDX(-15)] = 0x0125,
8673 [BEND_IDX(-20)] = 0x0225,
8674 [BEND_IDX(-25)] = 0x0225,
8675 [BEND_IDX(-30)] = 0x0325,
8676 [BEND_IDX(-35)] = 0x0325,
8677 [BEND_IDX(-40)] = 0x0425,
8678 [BEND_IDX(-45)] = 0x0425,
8679 [BEND_IDX(-50)] = 0x0525,
8680};
8681
8682/*
8683 * Bend CLKOUT_DP
8684 * steps -50 to 50 inclusive, in steps of 5
8685 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8686 * change in clock period = -(steps / 10) * 5.787 ps
8687 */
8688static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8689{
8690 uint32_t tmp;
8691 int idx = BEND_IDX(steps);
8692
8693 if (WARN_ON(steps % 5 != 0))
8694 return;
8695
8696 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8697 return;
8698
8699 mutex_lock(&dev_priv->sb_lock);
8700
8701 if (steps % 10 != 0)
8702 tmp = 0xAAAAAAAB;
8703 else
8704 tmp = 0x00000000;
8705 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8706
8707 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8708 tmp &= 0xffff0000;
8709 tmp |= sscdivintphase[idx];
8710 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8711
8712 mutex_unlock(&dev_priv->sb_lock);
8713}
8714
8715#undef BEND_IDX
8716
bf8fa3d3
PZ
8717static void lpt_init_pch_refclk(struct drm_device *dev)
8718{
bf8fa3d3
PZ
8719 struct intel_encoder *encoder;
8720 bool has_vga = false;
8721
b2784e15 8722 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8723 switch (encoder->type) {
8724 case INTEL_OUTPUT_ANALOG:
8725 has_vga = true;
8726 break;
6847d71b
PZ
8727 default:
8728 break;
bf8fa3d3
PZ
8729 }
8730 }
8731
f7be2c21
VS
8732 if (has_vga) {
8733 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8734 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8735 } else {
47701c3b 8736 lpt_disable_clkout_dp(dev);
f7be2c21 8737 }
bf8fa3d3
PZ
8738}
8739
dde86e2d
PZ
8740/*
8741 * Initialize reference clocks when the driver loads
8742 */
8743void intel_init_pch_refclk(struct drm_device *dev)
8744{
8745 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8746 ironlake_init_pch_refclk(dev);
8747 else if (HAS_PCH_LPT(dev))
8748 lpt_init_pch_refclk(dev);
8749}
8750
55bb9992 8751static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8752{
55bb9992 8753 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8754 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8755 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8756 struct drm_connector *connector;
55bb9992 8757 struct drm_connector_state *connector_state;
d9d444cb 8758 struct intel_encoder *encoder;
55bb9992 8759 int num_connectors = 0, i;
d9d444cb
JB
8760 bool is_lvds = false;
8761
da3ced29 8762 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8763 if (connector_state->crtc != crtc_state->base.crtc)
8764 continue;
8765
8766 encoder = to_intel_encoder(connector_state->best_encoder);
8767
d9d444cb
JB
8768 switch (encoder->type) {
8769 case INTEL_OUTPUT_LVDS:
8770 is_lvds = true;
8771 break;
6847d71b
PZ
8772 default:
8773 break;
d9d444cb
JB
8774 }
8775 num_connectors++;
8776 }
8777
8778 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8779 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8780 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8781 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8782 }
8783
8784 return 120000;
8785}
8786
6ff93609 8787static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8788{
c8203565 8789 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8791 int pipe = intel_crtc->pipe;
c8203565
PZ
8792 uint32_t val;
8793
78114071 8794 val = 0;
c8203565 8795
6e3c9717 8796 switch (intel_crtc->config->pipe_bpp) {
c8203565 8797 case 18:
dfd07d72 8798 val |= PIPECONF_6BPC;
c8203565
PZ
8799 break;
8800 case 24:
dfd07d72 8801 val |= PIPECONF_8BPC;
c8203565
PZ
8802 break;
8803 case 30:
dfd07d72 8804 val |= PIPECONF_10BPC;
c8203565
PZ
8805 break;
8806 case 36:
dfd07d72 8807 val |= PIPECONF_12BPC;
c8203565
PZ
8808 break;
8809 default:
cc769b62
PZ
8810 /* Case prevented by intel_choose_pipe_bpp_dither. */
8811 BUG();
c8203565
PZ
8812 }
8813
6e3c9717 8814 if (intel_crtc->config->dither)
c8203565
PZ
8815 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8816
6e3c9717 8817 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8818 val |= PIPECONF_INTERLACED_ILK;
8819 else
8820 val |= PIPECONF_PROGRESSIVE;
8821
6e3c9717 8822 if (intel_crtc->config->limited_color_range)
3685a8f3 8823 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8824
c8203565
PZ
8825 I915_WRITE(PIPECONF(pipe), val);
8826 POSTING_READ(PIPECONF(pipe));
8827}
8828
86d3efce
VS
8829/*
8830 * Set up the pipe CSC unit.
8831 *
8832 * Currently only full range RGB to limited range RGB conversion
8833 * is supported, but eventually this should handle various
8834 * RGB<->YCbCr scenarios as well.
8835 */
50f3b016 8836static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8837{
8838 struct drm_device *dev = crtc->dev;
8839 struct drm_i915_private *dev_priv = dev->dev_private;
8840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8841 int pipe = intel_crtc->pipe;
8842 uint16_t coeff = 0x7800; /* 1.0 */
8843
8844 /*
8845 * TODO: Check what kind of values actually come out of the pipe
8846 * with these coeff/postoff values and adjust to get the best
8847 * accuracy. Perhaps we even need to take the bpc value into
8848 * consideration.
8849 */
8850
6e3c9717 8851 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8852 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8853
8854 /*
8855 * GY/GU and RY/RU should be the other way around according
8856 * to BSpec, but reality doesn't agree. Just set them up in
8857 * a way that results in the correct picture.
8858 */
8859 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8860 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8861
8862 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8863 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8864
8865 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8866 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8867
8868 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8869 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8870 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8871
8872 if (INTEL_INFO(dev)->gen > 6) {
8873 uint16_t postoff = 0;
8874
6e3c9717 8875 if (intel_crtc->config->limited_color_range)
32cf0cb0 8876 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8877
8878 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8879 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8880 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8881
8882 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8883 } else {
8884 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8885
6e3c9717 8886 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8887 mode |= CSC_BLACK_SCREEN_OFFSET;
8888
8889 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8890 }
8891}
8892
6ff93609 8893static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8894{
756f85cf
PZ
8895 struct drm_device *dev = crtc->dev;
8896 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8898 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8899 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8900 uint32_t val;
8901
3eff4faa 8902 val = 0;
ee2b0b38 8903
6e3c9717 8904 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8905 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8906
6e3c9717 8907 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8908 val |= PIPECONF_INTERLACED_ILK;
8909 else
8910 val |= PIPECONF_PROGRESSIVE;
8911
702e7a56
PZ
8912 I915_WRITE(PIPECONF(cpu_transcoder), val);
8913 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8914
8915 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8916 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8917
3cdf122c 8918 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8919 val = 0;
8920
6e3c9717 8921 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8922 case 18:
8923 val |= PIPEMISC_DITHER_6_BPC;
8924 break;
8925 case 24:
8926 val |= PIPEMISC_DITHER_8_BPC;
8927 break;
8928 case 30:
8929 val |= PIPEMISC_DITHER_10_BPC;
8930 break;
8931 case 36:
8932 val |= PIPEMISC_DITHER_12_BPC;
8933 break;
8934 default:
8935 /* Case prevented by pipe_config_set_bpp. */
8936 BUG();
8937 }
8938
6e3c9717 8939 if (intel_crtc->config->dither)
756f85cf
PZ
8940 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8941
8942 I915_WRITE(PIPEMISC(pipe), val);
8943 }
ee2b0b38
PZ
8944}
8945
6591c6e4 8946static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8947 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8948 intel_clock_t *clock,
8949 bool *has_reduced_clock,
8950 intel_clock_t *reduced_clock)
8951{
8952 struct drm_device *dev = crtc->dev;
8953 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8954 int refclk;
d4906093 8955 const intel_limit_t *limit;
c329a4ec 8956 bool ret;
79e53945 8957
55bb9992 8958 refclk = ironlake_get_refclk(crtc_state);
79e53945 8959
d4906093
ML
8960 /*
8961 * Returns a set of divisors for the desired target clock with the given
8962 * refclk, or FALSE. The returned values represent the clock equation:
8963 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8964 */
a93e255f
ACO
8965 limit = intel_limit(crtc_state, refclk);
8966 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8967 crtc_state->port_clock,
ee9300bb 8968 refclk, NULL, clock);
6591c6e4
PZ
8969 if (!ret)
8970 return false;
cda4b7d3 8971
6591c6e4
PZ
8972 return true;
8973}
8974
d4b1931c
PZ
8975int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8976{
8977 /*
8978 * Account for spread spectrum to avoid
8979 * oversubscribing the link. Max center spread
8980 * is 2.5%; use 5% for safety's sake.
8981 */
8982 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8983 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8984}
8985
7429e9d4 8986static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8987{
7429e9d4 8988 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8989}
8990
de13a2e3 8991static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8992 struct intel_crtc_state *crtc_state,
7429e9d4 8993 u32 *fp,
9a7c7890 8994 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8995{
de13a2e3 8996 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8997 struct drm_device *dev = crtc->dev;
8998 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8999 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 9000 struct drm_connector *connector;
55bb9992
ACO
9001 struct drm_connector_state *connector_state;
9002 struct intel_encoder *encoder;
de13a2e3 9003 uint32_t dpll;
55bb9992 9004 int factor, num_connectors = 0, i;
09ede541 9005 bool is_lvds = false, is_sdvo = false;
79e53945 9006
da3ced29 9007 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
9008 if (connector_state->crtc != crtc_state->base.crtc)
9009 continue;
9010
9011 encoder = to_intel_encoder(connector_state->best_encoder);
9012
9013 switch (encoder->type) {
79e53945
JB
9014 case INTEL_OUTPUT_LVDS:
9015 is_lvds = true;
9016 break;
9017 case INTEL_OUTPUT_SDVO:
7d57382e 9018 case INTEL_OUTPUT_HDMI:
79e53945 9019 is_sdvo = true;
79e53945 9020 break;
6847d71b
PZ
9021 default:
9022 break;
79e53945 9023 }
43565a06 9024
c751ce4f 9025 num_connectors++;
79e53945 9026 }
79e53945 9027
c1858123 9028 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
9029 factor = 21;
9030 if (is_lvds) {
9031 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9032 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 9033 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 9034 factor = 25;
190f68c5 9035 } else if (crtc_state->sdvo_tv_clock)
8febb297 9036 factor = 20;
c1858123 9037
190f68c5 9038 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 9039 *fp |= FP_CB_TUNE;
2c07245f 9040
9a7c7890
DV
9041 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9042 *fp2 |= FP_CB_TUNE;
9043
5eddb70b 9044 dpll = 0;
2c07245f 9045
a07d6787
EA
9046 if (is_lvds)
9047 dpll |= DPLLB_MODE_LVDS;
9048 else
9049 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9050
190f68c5 9051 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9052 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
9053
9054 if (is_sdvo)
4a33e48d 9055 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 9056 if (crtc_state->has_dp_encoder)
4a33e48d 9057 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9058
a07d6787 9059 /* compute bitmask from p1 value */
190f68c5 9060 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9061 /* also FPA1 */
190f68c5 9062 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9063
190f68c5 9064 switch (crtc_state->dpll.p2) {
a07d6787
EA
9065 case 5:
9066 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9067 break;
9068 case 7:
9069 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9070 break;
9071 case 10:
9072 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9073 break;
9074 case 14:
9075 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9076 break;
79e53945
JB
9077 }
9078
b4c09f3b 9079 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9080 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9081 else
9082 dpll |= PLL_REF_INPUT_DREFCLK;
9083
959e16d6 9084 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9085}
9086
190f68c5
ACO
9087static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9088 struct intel_crtc_state *crtc_state)
de13a2e3 9089{
c7653199 9090 struct drm_device *dev = crtc->base.dev;
de13a2e3 9091 intel_clock_t clock, reduced_clock;
cbbab5bd 9092 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9093 bool ok, has_reduced_clock = false;
8b47047b 9094 bool is_lvds = false;
e2b78267 9095 struct intel_shared_dpll *pll;
de13a2e3 9096
dd3cd74a
ACO
9097 memset(&crtc_state->dpll_hw_state, 0,
9098 sizeof(crtc_state->dpll_hw_state));
9099
7905df29 9100 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9101
5dc5298b
PZ
9102 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9103 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9104
190f68c5 9105 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9106 &has_reduced_clock, &reduced_clock);
190f68c5 9107 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9108 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9109 return -EINVAL;
79e53945 9110 }
f47709a9 9111 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9112 if (!crtc_state->clock_set) {
9113 crtc_state->dpll.n = clock.n;
9114 crtc_state->dpll.m1 = clock.m1;
9115 crtc_state->dpll.m2 = clock.m2;
9116 crtc_state->dpll.p1 = clock.p1;
9117 crtc_state->dpll.p2 = clock.p2;
f47709a9 9118 }
79e53945 9119
5dc5298b 9120 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9121 if (crtc_state->has_pch_encoder) {
9122 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9123 if (has_reduced_clock)
7429e9d4 9124 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9125
190f68c5 9126 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9127 &fp, &reduced_clock,
9128 has_reduced_clock ? &fp2 : NULL);
9129
190f68c5
ACO
9130 crtc_state->dpll_hw_state.dpll = dpll;
9131 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9132 if (has_reduced_clock)
190f68c5 9133 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9134 else
190f68c5 9135 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9136
190f68c5 9137 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9138 if (pll == NULL) {
84f44ce7 9139 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9140 pipe_name(crtc->pipe));
4b645f14
JB
9141 return -EINVAL;
9142 }
3fb37703 9143 }
79e53945 9144
ab585dea 9145 if (is_lvds && has_reduced_clock)
c7653199 9146 crtc->lowfreq_avail = true;
bcd644e0 9147 else
c7653199 9148 crtc->lowfreq_avail = false;
e2b78267 9149
c8f7a0db 9150 return 0;
79e53945
JB
9151}
9152
eb14cb74
VS
9153static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9154 struct intel_link_m_n *m_n)
9155{
9156 struct drm_device *dev = crtc->base.dev;
9157 struct drm_i915_private *dev_priv = dev->dev_private;
9158 enum pipe pipe = crtc->pipe;
9159
9160 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9161 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9162 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9163 & ~TU_SIZE_MASK;
9164 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9165 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9166 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9167}
9168
9169static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9170 enum transcoder transcoder,
b95af8be
VK
9171 struct intel_link_m_n *m_n,
9172 struct intel_link_m_n *m2_n2)
72419203
DV
9173{
9174 struct drm_device *dev = crtc->base.dev;
9175 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9176 enum pipe pipe = crtc->pipe;
72419203 9177
eb14cb74
VS
9178 if (INTEL_INFO(dev)->gen >= 5) {
9179 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9180 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9181 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9182 & ~TU_SIZE_MASK;
9183 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9184 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9185 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9186 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9187 * gen < 8) and if DRRS is supported (to make sure the
9188 * registers are not unnecessarily read).
9189 */
9190 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9191 crtc->config->has_drrs) {
b95af8be
VK
9192 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9193 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9194 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9195 & ~TU_SIZE_MASK;
9196 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9197 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9198 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9199 }
eb14cb74
VS
9200 } else {
9201 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9202 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9203 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9204 & ~TU_SIZE_MASK;
9205 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9206 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9207 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9208 }
9209}
9210
9211void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9212 struct intel_crtc_state *pipe_config)
eb14cb74 9213{
681a8504 9214 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9215 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9216 else
9217 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9218 &pipe_config->dp_m_n,
9219 &pipe_config->dp_m2_n2);
eb14cb74 9220}
72419203 9221
eb14cb74 9222static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9223 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9224{
9225 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9226 &pipe_config->fdi_m_n, NULL);
72419203
DV
9227}
9228
bd2e244f 9229static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9230 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9231{
9232 struct drm_device *dev = crtc->base.dev;
9233 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9234 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9235 uint32_t ps_ctrl = 0;
9236 int id = -1;
9237 int i;
bd2e244f 9238
a1b2278e
CK
9239 /* find scaler attached to this pipe */
9240 for (i = 0; i < crtc->num_scalers; i++) {
9241 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9242 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9243 id = i;
9244 pipe_config->pch_pfit.enabled = true;
9245 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9246 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9247 break;
9248 }
9249 }
bd2e244f 9250
a1b2278e
CK
9251 scaler_state->scaler_id = id;
9252 if (id >= 0) {
9253 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9254 } else {
9255 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9256 }
9257}
9258
5724dbd1
DL
9259static void
9260skylake_get_initial_plane_config(struct intel_crtc *crtc,
9261 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9262{
9263 struct drm_device *dev = crtc->base.dev;
9264 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9265 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9266 int pipe = crtc->pipe;
9267 int fourcc, pixel_format;
6761dd31 9268 unsigned int aligned_height;
bc8d7dff 9269 struct drm_framebuffer *fb;
1b842c89 9270 struct intel_framebuffer *intel_fb;
bc8d7dff 9271
d9806c9f 9272 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9273 if (!intel_fb) {
bc8d7dff
DL
9274 DRM_DEBUG_KMS("failed to alloc fb\n");
9275 return;
9276 }
9277
1b842c89
DL
9278 fb = &intel_fb->base;
9279
bc8d7dff 9280 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9281 if (!(val & PLANE_CTL_ENABLE))
9282 goto error;
9283
bc8d7dff
DL
9284 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9285 fourcc = skl_format_to_fourcc(pixel_format,
9286 val & PLANE_CTL_ORDER_RGBX,
9287 val & PLANE_CTL_ALPHA_MASK);
9288 fb->pixel_format = fourcc;
9289 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9290
40f46283
DL
9291 tiling = val & PLANE_CTL_TILED_MASK;
9292 switch (tiling) {
9293 case PLANE_CTL_TILED_LINEAR:
9294 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9295 break;
9296 case PLANE_CTL_TILED_X:
9297 plane_config->tiling = I915_TILING_X;
9298 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9299 break;
9300 case PLANE_CTL_TILED_Y:
9301 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9302 break;
9303 case PLANE_CTL_TILED_YF:
9304 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9305 break;
9306 default:
9307 MISSING_CASE(tiling);
9308 goto error;
9309 }
9310
bc8d7dff
DL
9311 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9312 plane_config->base = base;
9313
9314 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9315
9316 val = I915_READ(PLANE_SIZE(pipe, 0));
9317 fb->height = ((val >> 16) & 0xfff) + 1;
9318 fb->width = ((val >> 0) & 0x1fff) + 1;
9319
9320 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9321 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9322 fb->pixel_format);
bc8d7dff
DL
9323 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9324
9325 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9326 fb->pixel_format,
9327 fb->modifier[0]);
bc8d7dff 9328
f37b5c2b 9329 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9330
9331 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9332 pipe_name(pipe), fb->width, fb->height,
9333 fb->bits_per_pixel, base, fb->pitches[0],
9334 plane_config->size);
9335
2d14030b 9336 plane_config->fb = intel_fb;
bc8d7dff
DL
9337 return;
9338
9339error:
9340 kfree(fb);
9341}
9342
2fa2fe9a 9343static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9344 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9345{
9346 struct drm_device *dev = crtc->base.dev;
9347 struct drm_i915_private *dev_priv = dev->dev_private;
9348 uint32_t tmp;
9349
9350 tmp = I915_READ(PF_CTL(crtc->pipe));
9351
9352 if (tmp & PF_ENABLE) {
fd4daa9c 9353 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9354 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9355 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9356
9357 /* We currently do not free assignements of panel fitters on
9358 * ivb/hsw (since we don't use the higher upscaling modes which
9359 * differentiates them) so just WARN about this case for now. */
9360 if (IS_GEN7(dev)) {
9361 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9362 PF_PIPE_SEL_IVB(crtc->pipe));
9363 }
2fa2fe9a 9364 }
79e53945
JB
9365}
9366
5724dbd1
DL
9367static void
9368ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9369 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9370{
9371 struct drm_device *dev = crtc->base.dev;
9372 struct drm_i915_private *dev_priv = dev->dev_private;
9373 u32 val, base, offset;
aeee5a49 9374 int pipe = crtc->pipe;
4c6baa59 9375 int fourcc, pixel_format;
6761dd31 9376 unsigned int aligned_height;
b113d5ee 9377 struct drm_framebuffer *fb;
1b842c89 9378 struct intel_framebuffer *intel_fb;
4c6baa59 9379
42a7b088
DL
9380 val = I915_READ(DSPCNTR(pipe));
9381 if (!(val & DISPLAY_PLANE_ENABLE))
9382 return;
9383
d9806c9f 9384 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9385 if (!intel_fb) {
4c6baa59
JB
9386 DRM_DEBUG_KMS("failed to alloc fb\n");
9387 return;
9388 }
9389
1b842c89
DL
9390 fb = &intel_fb->base;
9391
18c5247e
DV
9392 if (INTEL_INFO(dev)->gen >= 4) {
9393 if (val & DISPPLANE_TILED) {
49af449b 9394 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9395 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9396 }
9397 }
4c6baa59
JB
9398
9399 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9400 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9401 fb->pixel_format = fourcc;
9402 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9403
aeee5a49 9404 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9405 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9406 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9407 } else {
49af449b 9408 if (plane_config->tiling)
aeee5a49 9409 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9410 else
aeee5a49 9411 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9412 }
9413 plane_config->base = base;
9414
9415 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9416 fb->width = ((val >> 16) & 0xfff) + 1;
9417 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9418
9419 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9420 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9421
b113d5ee 9422 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9423 fb->pixel_format,
9424 fb->modifier[0]);
4c6baa59 9425
f37b5c2b 9426 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9427
2844a921
DL
9428 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9429 pipe_name(pipe), fb->width, fb->height,
9430 fb->bits_per_pixel, base, fb->pitches[0],
9431 plane_config->size);
b113d5ee 9432
2d14030b 9433 plane_config->fb = intel_fb;
4c6baa59
JB
9434}
9435
0e8ffe1b 9436static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9437 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9438{
9439 struct drm_device *dev = crtc->base.dev;
9440 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9441 enum intel_display_power_domain power_domain;
0e8ffe1b 9442 uint32_t tmp;
1729050e 9443 bool ret;
0e8ffe1b 9444
1729050e
ID
9445 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9446 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9447 return false;
9448
e143a21c 9449 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9450 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9451
1729050e 9452 ret = false;
0e8ffe1b
DV
9453 tmp = I915_READ(PIPECONF(crtc->pipe));
9454 if (!(tmp & PIPECONF_ENABLE))
1729050e 9455 goto out;
0e8ffe1b 9456
42571aef
VS
9457 switch (tmp & PIPECONF_BPC_MASK) {
9458 case PIPECONF_6BPC:
9459 pipe_config->pipe_bpp = 18;
9460 break;
9461 case PIPECONF_8BPC:
9462 pipe_config->pipe_bpp = 24;
9463 break;
9464 case PIPECONF_10BPC:
9465 pipe_config->pipe_bpp = 30;
9466 break;
9467 case PIPECONF_12BPC:
9468 pipe_config->pipe_bpp = 36;
9469 break;
9470 default:
9471 break;
9472 }
9473
b5a9fa09
DV
9474 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9475 pipe_config->limited_color_range = true;
9476
ab9412ba 9477 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9478 struct intel_shared_dpll *pll;
9479
88adfff1
DV
9480 pipe_config->has_pch_encoder = true;
9481
627eb5a3
DV
9482 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9483 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9484 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9485
9486 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9487
c0d43d62 9488 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9489 pipe_config->shared_dpll =
9490 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9491 } else {
9492 tmp = I915_READ(PCH_DPLL_SEL);
9493 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9494 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9495 else
9496 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9497 }
66e985c0
DV
9498
9499 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9500
9501 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9502 &pipe_config->dpll_hw_state));
c93f54cf
DV
9503
9504 tmp = pipe_config->dpll_hw_state.dpll;
9505 pipe_config->pixel_multiplier =
9506 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9507 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9508
9509 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9510 } else {
9511 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9512 }
9513
1bd1bd80
DV
9514 intel_get_pipe_timings(crtc, pipe_config);
9515
2fa2fe9a
DV
9516 ironlake_get_pfit_config(crtc, pipe_config);
9517
1729050e
ID
9518 ret = true;
9519
9520out:
9521 intel_display_power_put(dev_priv, power_domain);
9522
9523 return ret;
0e8ffe1b
DV
9524}
9525
be256dc7
PZ
9526static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9527{
9528 struct drm_device *dev = dev_priv->dev;
be256dc7 9529 struct intel_crtc *crtc;
be256dc7 9530
d3fcc808 9531 for_each_intel_crtc(dev, crtc)
e2c719b7 9532 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9533 pipe_name(crtc->pipe));
9534
e2c719b7
RC
9535 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9536 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9537 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9538 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9539 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9540 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9541 "CPU PWM1 enabled\n");
c5107b87 9542 if (IS_HASWELL(dev))
e2c719b7 9543 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9544 "CPU PWM2 enabled\n");
e2c719b7 9545 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9546 "PCH PWM1 enabled\n");
e2c719b7 9547 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9548 "Utility pin enabled\n");
e2c719b7 9549 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9550
9926ada1
PZ
9551 /*
9552 * In theory we can still leave IRQs enabled, as long as only the HPD
9553 * interrupts remain enabled. We used to check for that, but since it's
9554 * gen-specific and since we only disable LCPLL after we fully disable
9555 * the interrupts, the check below should be enough.
9556 */
e2c719b7 9557 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9558}
9559
9ccd5aeb
PZ
9560static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9561{
9562 struct drm_device *dev = dev_priv->dev;
9563
9564 if (IS_HASWELL(dev))
9565 return I915_READ(D_COMP_HSW);
9566 else
9567 return I915_READ(D_COMP_BDW);
9568}
9569
3c4c9b81
PZ
9570static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9571{
9572 struct drm_device *dev = dev_priv->dev;
9573
9574 if (IS_HASWELL(dev)) {
9575 mutex_lock(&dev_priv->rps.hw_lock);
9576 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9577 val))
f475dadf 9578 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9579 mutex_unlock(&dev_priv->rps.hw_lock);
9580 } else {
9ccd5aeb
PZ
9581 I915_WRITE(D_COMP_BDW, val);
9582 POSTING_READ(D_COMP_BDW);
3c4c9b81 9583 }
be256dc7
PZ
9584}
9585
9586/*
9587 * This function implements pieces of two sequences from BSpec:
9588 * - Sequence for display software to disable LCPLL
9589 * - Sequence for display software to allow package C8+
9590 * The steps implemented here are just the steps that actually touch the LCPLL
9591 * register. Callers should take care of disabling all the display engine
9592 * functions, doing the mode unset, fixing interrupts, etc.
9593 */
6ff58d53
PZ
9594static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9595 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9596{
9597 uint32_t val;
9598
9599 assert_can_disable_lcpll(dev_priv);
9600
9601 val = I915_READ(LCPLL_CTL);
9602
9603 if (switch_to_fclk) {
9604 val |= LCPLL_CD_SOURCE_FCLK;
9605 I915_WRITE(LCPLL_CTL, val);
9606
9607 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9608 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9609 DRM_ERROR("Switching to FCLK failed\n");
9610
9611 val = I915_READ(LCPLL_CTL);
9612 }
9613
9614 val |= LCPLL_PLL_DISABLE;
9615 I915_WRITE(LCPLL_CTL, val);
9616 POSTING_READ(LCPLL_CTL);
9617
9618 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9619 DRM_ERROR("LCPLL still locked\n");
9620
9ccd5aeb 9621 val = hsw_read_dcomp(dev_priv);
be256dc7 9622 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9623 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9624 ndelay(100);
9625
9ccd5aeb
PZ
9626 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9627 1))
be256dc7
PZ
9628 DRM_ERROR("D_COMP RCOMP still in progress\n");
9629
9630 if (allow_power_down) {
9631 val = I915_READ(LCPLL_CTL);
9632 val |= LCPLL_POWER_DOWN_ALLOW;
9633 I915_WRITE(LCPLL_CTL, val);
9634 POSTING_READ(LCPLL_CTL);
9635 }
9636}
9637
9638/*
9639 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9640 * source.
9641 */
6ff58d53 9642static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9643{
9644 uint32_t val;
9645
9646 val = I915_READ(LCPLL_CTL);
9647
9648 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9649 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9650 return;
9651
a8a8bd54
PZ
9652 /*
9653 * Make sure we're not on PC8 state before disabling PC8, otherwise
9654 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9655 */
59bad947 9656 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9657
be256dc7
PZ
9658 if (val & LCPLL_POWER_DOWN_ALLOW) {
9659 val &= ~LCPLL_POWER_DOWN_ALLOW;
9660 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9661 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9662 }
9663
9ccd5aeb 9664 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9665 val |= D_COMP_COMP_FORCE;
9666 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9667 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9668
9669 val = I915_READ(LCPLL_CTL);
9670 val &= ~LCPLL_PLL_DISABLE;
9671 I915_WRITE(LCPLL_CTL, val);
9672
9673 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9674 DRM_ERROR("LCPLL not locked yet\n");
9675
9676 if (val & LCPLL_CD_SOURCE_FCLK) {
9677 val = I915_READ(LCPLL_CTL);
9678 val &= ~LCPLL_CD_SOURCE_FCLK;
9679 I915_WRITE(LCPLL_CTL, val);
9680
9681 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9682 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9683 DRM_ERROR("Switching back to LCPLL failed\n");
9684 }
215733fa 9685
59bad947 9686 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9687 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9688}
9689
765dab67
PZ
9690/*
9691 * Package states C8 and deeper are really deep PC states that can only be
9692 * reached when all the devices on the system allow it, so even if the graphics
9693 * device allows PC8+, it doesn't mean the system will actually get to these
9694 * states. Our driver only allows PC8+ when going into runtime PM.
9695 *
9696 * The requirements for PC8+ are that all the outputs are disabled, the power
9697 * well is disabled and most interrupts are disabled, and these are also
9698 * requirements for runtime PM. When these conditions are met, we manually do
9699 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9700 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9701 * hang the machine.
9702 *
9703 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9704 * the state of some registers, so when we come back from PC8+ we need to
9705 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9706 * need to take care of the registers kept by RC6. Notice that this happens even
9707 * if we don't put the device in PCI D3 state (which is what currently happens
9708 * because of the runtime PM support).
9709 *
9710 * For more, read "Display Sequences for Package C8" on the hardware
9711 * documentation.
9712 */
a14cb6fc 9713void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9714{
c67a470b
PZ
9715 struct drm_device *dev = dev_priv->dev;
9716 uint32_t val;
9717
c67a470b
PZ
9718 DRM_DEBUG_KMS("Enabling package C8+\n");
9719
c2699524 9720 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9721 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9722 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9723 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9724 }
9725
9726 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9727 hsw_disable_lcpll(dev_priv, true, true);
9728}
9729
a14cb6fc 9730void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9731{
9732 struct drm_device *dev = dev_priv->dev;
9733 uint32_t val;
9734
c67a470b
PZ
9735 DRM_DEBUG_KMS("Disabling package C8+\n");
9736
9737 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9738 lpt_init_pch_refclk(dev);
9739
c2699524 9740 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9741 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9742 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9743 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9744 }
c67a470b
PZ
9745}
9746
27c329ed 9747static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9748{
a821fc46 9749 struct drm_device *dev = old_state->dev;
1a617b77
ML
9750 struct intel_atomic_state *old_intel_state =
9751 to_intel_atomic_state(old_state);
9752 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9753
27c329ed 9754 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9755}
9756
b432e5cf 9757/* compute the max rate for new configuration */
27c329ed 9758static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9759{
565602d7
ML
9760 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9761 struct drm_i915_private *dev_priv = state->dev->dev_private;
9762 struct drm_crtc *crtc;
9763 struct drm_crtc_state *cstate;
27c329ed 9764 struct intel_crtc_state *crtc_state;
565602d7
ML
9765 unsigned max_pixel_rate = 0, i;
9766 enum pipe pipe;
b432e5cf 9767
565602d7
ML
9768 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9769 sizeof(intel_state->min_pixclk));
27c329ed 9770
565602d7
ML
9771 for_each_crtc_in_state(state, crtc, cstate, i) {
9772 int pixel_rate;
27c329ed 9773
565602d7
ML
9774 crtc_state = to_intel_crtc_state(cstate);
9775 if (!crtc_state->base.enable) {
9776 intel_state->min_pixclk[i] = 0;
b432e5cf 9777 continue;
565602d7 9778 }
b432e5cf 9779
27c329ed 9780 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9781
9782 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9783 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9784 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9785
565602d7 9786 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9787 }
9788
565602d7
ML
9789 for_each_pipe(dev_priv, pipe)
9790 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9791
b432e5cf
VS
9792 return max_pixel_rate;
9793}
9794
9795static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9796{
9797 struct drm_i915_private *dev_priv = dev->dev_private;
9798 uint32_t val, data;
9799 int ret;
9800
9801 if (WARN((I915_READ(LCPLL_CTL) &
9802 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9803 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9804 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9805 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9806 "trying to change cdclk frequency with cdclk not enabled\n"))
9807 return;
9808
9809 mutex_lock(&dev_priv->rps.hw_lock);
9810 ret = sandybridge_pcode_write(dev_priv,
9811 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9812 mutex_unlock(&dev_priv->rps.hw_lock);
9813 if (ret) {
9814 DRM_ERROR("failed to inform pcode about cdclk change\n");
9815 return;
9816 }
9817
9818 val = I915_READ(LCPLL_CTL);
9819 val |= LCPLL_CD_SOURCE_FCLK;
9820 I915_WRITE(LCPLL_CTL, val);
9821
9822 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9823 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9824 DRM_ERROR("Switching to FCLK failed\n");
9825
9826 val = I915_READ(LCPLL_CTL);
9827 val &= ~LCPLL_CLK_FREQ_MASK;
9828
9829 switch (cdclk) {
9830 case 450000:
9831 val |= LCPLL_CLK_FREQ_450;
9832 data = 0;
9833 break;
9834 case 540000:
9835 val |= LCPLL_CLK_FREQ_54O_BDW;
9836 data = 1;
9837 break;
9838 case 337500:
9839 val |= LCPLL_CLK_FREQ_337_5_BDW;
9840 data = 2;
9841 break;
9842 case 675000:
9843 val |= LCPLL_CLK_FREQ_675_BDW;
9844 data = 3;
9845 break;
9846 default:
9847 WARN(1, "invalid cdclk frequency\n");
9848 return;
9849 }
9850
9851 I915_WRITE(LCPLL_CTL, val);
9852
9853 val = I915_READ(LCPLL_CTL);
9854 val &= ~LCPLL_CD_SOURCE_FCLK;
9855 I915_WRITE(LCPLL_CTL, val);
9856
9857 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9858 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9859 DRM_ERROR("Switching back to LCPLL failed\n");
9860
9861 mutex_lock(&dev_priv->rps.hw_lock);
9862 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9863 mutex_unlock(&dev_priv->rps.hw_lock);
9864
9865 intel_update_cdclk(dev);
9866
9867 WARN(cdclk != dev_priv->cdclk_freq,
9868 "cdclk requested %d kHz but got %d kHz\n",
9869 cdclk, dev_priv->cdclk_freq);
9870}
9871
27c329ed 9872static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9873{
27c329ed 9874 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9875 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9876 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9877 int cdclk;
9878
9879 /*
9880 * FIXME should also account for plane ratio
9881 * once 64bpp pixel formats are supported.
9882 */
27c329ed 9883 if (max_pixclk > 540000)
b432e5cf 9884 cdclk = 675000;
27c329ed 9885 else if (max_pixclk > 450000)
b432e5cf 9886 cdclk = 540000;
27c329ed 9887 else if (max_pixclk > 337500)
b432e5cf
VS
9888 cdclk = 450000;
9889 else
9890 cdclk = 337500;
9891
b432e5cf 9892 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9893 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9894 cdclk, dev_priv->max_cdclk_freq);
9895 return -EINVAL;
b432e5cf
VS
9896 }
9897
1a617b77
ML
9898 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9899 if (!intel_state->active_crtcs)
9900 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9901
9902 return 0;
9903}
9904
27c329ed 9905static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9906{
27c329ed 9907 struct drm_device *dev = old_state->dev;
1a617b77
ML
9908 struct intel_atomic_state *old_intel_state =
9909 to_intel_atomic_state(old_state);
9910 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9911
27c329ed 9912 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9913}
9914
190f68c5
ACO
9915static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9916 struct intel_crtc_state *crtc_state)
09b4ddf9 9917{
af3997b5
MK
9918 struct intel_encoder *intel_encoder =
9919 intel_ddi_get_crtc_new_encoder(crtc_state);
9920
9921 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9922 if (!intel_ddi_pll_select(crtc, crtc_state))
9923 return -EINVAL;
9924 }
716c2e55 9925
c7653199 9926 crtc->lowfreq_avail = false;
644cef34 9927
c8f7a0db 9928 return 0;
79e53945
JB
9929}
9930
3760b59c
S
9931static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9932 enum port port,
9933 struct intel_crtc_state *pipe_config)
9934{
9935 switch (port) {
9936 case PORT_A:
9937 pipe_config->ddi_pll_sel = SKL_DPLL0;
9938 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9939 break;
9940 case PORT_B:
9941 pipe_config->ddi_pll_sel = SKL_DPLL1;
9942 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9943 break;
9944 case PORT_C:
9945 pipe_config->ddi_pll_sel = SKL_DPLL2;
9946 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9947 break;
9948 default:
9949 DRM_ERROR("Incorrect port type\n");
9950 }
9951}
9952
96b7dfb7
S
9953static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9954 enum port port,
5cec258b 9955 struct intel_crtc_state *pipe_config)
96b7dfb7 9956{
3148ade7 9957 u32 temp, dpll_ctl1;
96b7dfb7
S
9958
9959 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9960 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9961
9962 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9963 case SKL_DPLL0:
9964 /*
9965 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9966 * of the shared DPLL framework and thus needs to be read out
9967 * separately
9968 */
9969 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9970 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9971 break;
96b7dfb7
S
9972 case SKL_DPLL1:
9973 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9974 break;
9975 case SKL_DPLL2:
9976 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9977 break;
9978 case SKL_DPLL3:
9979 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9980 break;
96b7dfb7
S
9981 }
9982}
9983
7d2c8175
DL
9984static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9985 enum port port,
5cec258b 9986 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9987{
9988 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9989
9990 switch (pipe_config->ddi_pll_sel) {
9991 case PORT_CLK_SEL_WRPLL1:
9992 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9993 break;
9994 case PORT_CLK_SEL_WRPLL2:
9995 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9996 break;
00490c22
ML
9997 case PORT_CLK_SEL_SPLL:
9998 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9999 break;
7d2c8175
DL
10000 }
10001}
10002
26804afd 10003static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10004 struct intel_crtc_state *pipe_config)
26804afd
DV
10005{
10006 struct drm_device *dev = crtc->base.dev;
10007 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 10008 struct intel_shared_dpll *pll;
26804afd
DV
10009 enum port port;
10010 uint32_t tmp;
10011
10012 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10013
10014 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10015
ef11bdb3 10016 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 10017 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
10018 else if (IS_BROXTON(dev))
10019 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10020 else
10021 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10022
d452c5b6
DV
10023 if (pipe_config->shared_dpll >= 0) {
10024 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
10025
10026 WARN_ON(!pll->get_hw_state(dev_priv, pll,
10027 &pipe_config->dpll_hw_state));
10028 }
10029
26804afd
DV
10030 /*
10031 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10032 * DDI E. So just check whether this pipe is wired to DDI E and whether
10033 * the PCH transcoder is on.
10034 */
ca370455
DL
10035 if (INTEL_INFO(dev)->gen < 9 &&
10036 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10037 pipe_config->has_pch_encoder = true;
10038
10039 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10040 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10041 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10042
10043 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10044 }
10045}
10046
0e8ffe1b 10047static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10048 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10049{
10050 struct drm_device *dev = crtc->base.dev;
10051 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
10052 enum intel_display_power_domain power_domain;
10053 unsigned long power_domain_mask;
0e8ffe1b 10054 uint32_t tmp;
1729050e 10055 bool ret;
0e8ffe1b 10056
1729050e
ID
10057 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10058 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10059 return false;
1729050e
ID
10060 power_domain_mask = BIT(power_domain);
10061
10062 ret = false;
b5482bd0 10063
e143a21c 10064 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
10065 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10066
eccb140b
DV
10067 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10068 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10069 enum pipe trans_edp_pipe;
10070 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10071 default:
10072 WARN(1, "unknown pipe linked to edp transcoder\n");
10073 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10074 case TRANS_DDI_EDP_INPUT_A_ON:
10075 trans_edp_pipe = PIPE_A;
10076 break;
10077 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10078 trans_edp_pipe = PIPE_B;
10079 break;
10080 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10081 trans_edp_pipe = PIPE_C;
10082 break;
10083 }
10084
10085 if (trans_edp_pipe == crtc->pipe)
10086 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10087 }
10088
1729050e
ID
10089 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10090 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10091 goto out;
10092 power_domain_mask |= BIT(power_domain);
2bfce950 10093
eccb140b 10094 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b 10095 if (!(tmp & PIPECONF_ENABLE))
1729050e 10096 goto out;
0e8ffe1b 10097
26804afd 10098 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10099
1bd1bd80
DV
10100 intel_get_pipe_timings(crtc, pipe_config);
10101
a1b2278e
CK
10102 if (INTEL_INFO(dev)->gen >= 9) {
10103 skl_init_scalers(dev, crtc, pipe_config);
10104 }
10105
af99ceda
CK
10106 if (INTEL_INFO(dev)->gen >= 9) {
10107 pipe_config->scaler_state.scaler_id = -1;
10108 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10109 }
10110
1729050e
ID
10111 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10112 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10113 power_domain_mask |= BIT(power_domain);
1c132b44 10114 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10115 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10116 else
1c132b44 10117 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10118 }
88adfff1 10119
e59150dc
JB
10120 if (IS_HASWELL(dev))
10121 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10122 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10123
ebb69c95
CT
10124 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10125 pipe_config->pixel_multiplier =
10126 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10127 } else {
10128 pipe_config->pixel_multiplier = 1;
10129 }
6c49f241 10130
1729050e
ID
10131 ret = true;
10132
10133out:
10134 for_each_power_domain(power_domain, power_domain_mask)
10135 intel_display_power_put(dev_priv, power_domain);
10136
10137 return ret;
0e8ffe1b
DV
10138}
10139
55a08b3f
ML
10140static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10141 const struct intel_plane_state *plane_state)
560b85bb
CW
10142{
10143 struct drm_device *dev = crtc->dev;
10144 struct drm_i915_private *dev_priv = dev->dev_private;
10145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10146 uint32_t cntl = 0, size = 0;
560b85bb 10147
55a08b3f
ML
10148 if (plane_state && plane_state->visible) {
10149 unsigned int width = plane_state->base.crtc_w;
10150 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10151 unsigned int stride = roundup_pow_of_two(width) * 4;
10152
10153 switch (stride) {
10154 default:
10155 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10156 width, stride);
10157 stride = 256;
10158 /* fallthrough */
10159 case 256:
10160 case 512:
10161 case 1024:
10162 case 2048:
10163 break;
4b0e333e
CW
10164 }
10165
dc41c154
VS
10166 cntl |= CURSOR_ENABLE |
10167 CURSOR_GAMMA_ENABLE |
10168 CURSOR_FORMAT_ARGB |
10169 CURSOR_STRIDE(stride);
10170
10171 size = (height << 12) | width;
4b0e333e 10172 }
560b85bb 10173
dc41c154
VS
10174 if (intel_crtc->cursor_cntl != 0 &&
10175 (intel_crtc->cursor_base != base ||
10176 intel_crtc->cursor_size != size ||
10177 intel_crtc->cursor_cntl != cntl)) {
10178 /* On these chipsets we can only modify the base/size/stride
10179 * whilst the cursor is disabled.
10180 */
0b87c24e
VS
10181 I915_WRITE(CURCNTR(PIPE_A), 0);
10182 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10183 intel_crtc->cursor_cntl = 0;
4b0e333e 10184 }
560b85bb 10185
99d1f387 10186 if (intel_crtc->cursor_base != base) {
0b87c24e 10187 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10188 intel_crtc->cursor_base = base;
10189 }
4726e0b0 10190
dc41c154
VS
10191 if (intel_crtc->cursor_size != size) {
10192 I915_WRITE(CURSIZE, size);
10193 intel_crtc->cursor_size = size;
4b0e333e 10194 }
560b85bb 10195
4b0e333e 10196 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10197 I915_WRITE(CURCNTR(PIPE_A), cntl);
10198 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10199 intel_crtc->cursor_cntl = cntl;
560b85bb 10200 }
560b85bb
CW
10201}
10202
55a08b3f
ML
10203static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10204 const struct intel_plane_state *plane_state)
65a21cd6
JB
10205{
10206 struct drm_device *dev = crtc->dev;
10207 struct drm_i915_private *dev_priv = dev->dev_private;
10208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10209 int pipe = intel_crtc->pipe;
663f3122 10210 uint32_t cntl = 0;
4b0e333e 10211
55a08b3f 10212 if (plane_state && plane_state->visible) {
4b0e333e 10213 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10214 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10215 case 64:
10216 cntl |= CURSOR_MODE_64_ARGB_AX;
10217 break;
10218 case 128:
10219 cntl |= CURSOR_MODE_128_ARGB_AX;
10220 break;
10221 case 256:
10222 cntl |= CURSOR_MODE_256_ARGB_AX;
10223 break;
10224 default:
55a08b3f 10225 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10226 return;
65a21cd6 10227 }
4b0e333e 10228 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10229
fc6f93bc 10230 if (HAS_DDI(dev))
47bf17a7 10231 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10232
55a08b3f
ML
10233 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10234 cntl |= CURSOR_ROTATE_180;
10235 }
4398ad45 10236
4b0e333e
CW
10237 if (intel_crtc->cursor_cntl != cntl) {
10238 I915_WRITE(CURCNTR(pipe), cntl);
10239 POSTING_READ(CURCNTR(pipe));
10240 intel_crtc->cursor_cntl = cntl;
65a21cd6 10241 }
4b0e333e 10242
65a21cd6 10243 /* and commit changes on next vblank */
5efb3e28
VS
10244 I915_WRITE(CURBASE(pipe), base);
10245 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10246
10247 intel_crtc->cursor_base = base;
65a21cd6
JB
10248}
10249
cda4b7d3 10250/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10251static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10252 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10253{
10254 struct drm_device *dev = crtc->dev;
10255 struct drm_i915_private *dev_priv = dev->dev_private;
10256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10257 int pipe = intel_crtc->pipe;
55a08b3f
ML
10258 u32 base = intel_crtc->cursor_addr;
10259 u32 pos = 0;
cda4b7d3 10260
55a08b3f
ML
10261 if (plane_state) {
10262 int x = plane_state->base.crtc_x;
10263 int y = plane_state->base.crtc_y;
cda4b7d3 10264
55a08b3f
ML
10265 if (x < 0) {
10266 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10267 x = -x;
10268 }
10269 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10270
55a08b3f
ML
10271 if (y < 0) {
10272 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10273 y = -y;
10274 }
10275 pos |= y << CURSOR_Y_SHIFT;
10276
10277 /* ILK+ do this automagically */
10278 if (HAS_GMCH_DISPLAY(dev) &&
10279 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10280 base += (plane_state->base.crtc_h *
10281 plane_state->base.crtc_w - 1) * 4;
10282 }
cda4b7d3 10283 }
cda4b7d3 10284
5efb3e28
VS
10285 I915_WRITE(CURPOS(pipe), pos);
10286
8ac54669 10287 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10288 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10289 else
55a08b3f 10290 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10291}
10292
dc41c154
VS
10293static bool cursor_size_ok(struct drm_device *dev,
10294 uint32_t width, uint32_t height)
10295{
10296 if (width == 0 || height == 0)
10297 return false;
10298
10299 /*
10300 * 845g/865g are special in that they are only limited by
10301 * the width of their cursors, the height is arbitrary up to
10302 * the precision of the register. Everything else requires
10303 * square cursors, limited to a few power-of-two sizes.
10304 */
10305 if (IS_845G(dev) || IS_I865G(dev)) {
10306 if ((width & 63) != 0)
10307 return false;
10308
10309 if (width > (IS_845G(dev) ? 64 : 512))
10310 return false;
10311
10312 if (height > 1023)
10313 return false;
10314 } else {
10315 switch (width | height) {
10316 case 256:
10317 case 128:
10318 if (IS_GEN2(dev))
10319 return false;
10320 case 64:
10321 break;
10322 default:
10323 return false;
10324 }
10325 }
10326
10327 return true;
10328}
10329
79e53945 10330static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10331 u16 *blue, uint32_t start, uint32_t size)
79e53945 10332{
7203425a 10333 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10335
7203425a 10336 for (i = start; i < end; i++) {
79e53945
JB
10337 intel_crtc->lut_r[i] = red[i] >> 8;
10338 intel_crtc->lut_g[i] = green[i] >> 8;
10339 intel_crtc->lut_b[i] = blue[i] >> 8;
10340 }
10341
10342 intel_crtc_load_lut(crtc);
10343}
10344
79e53945
JB
10345/* VESA 640x480x72Hz mode to set on the pipe */
10346static struct drm_display_mode load_detect_mode = {
10347 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10348 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10349};
10350
a8bb6818
DV
10351struct drm_framebuffer *
10352__intel_framebuffer_create(struct drm_device *dev,
10353 struct drm_mode_fb_cmd2 *mode_cmd,
10354 struct drm_i915_gem_object *obj)
d2dff872
CW
10355{
10356 struct intel_framebuffer *intel_fb;
10357 int ret;
10358
10359 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10360 if (!intel_fb)
d2dff872 10361 return ERR_PTR(-ENOMEM);
d2dff872
CW
10362
10363 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10364 if (ret)
10365 goto err;
d2dff872
CW
10366
10367 return &intel_fb->base;
dcb1394e 10368
dd4916c5 10369err:
dd4916c5 10370 kfree(intel_fb);
dd4916c5 10371 return ERR_PTR(ret);
d2dff872
CW
10372}
10373
b5ea642a 10374static struct drm_framebuffer *
a8bb6818
DV
10375intel_framebuffer_create(struct drm_device *dev,
10376 struct drm_mode_fb_cmd2 *mode_cmd,
10377 struct drm_i915_gem_object *obj)
10378{
10379 struct drm_framebuffer *fb;
10380 int ret;
10381
10382 ret = i915_mutex_lock_interruptible(dev);
10383 if (ret)
10384 return ERR_PTR(ret);
10385 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10386 mutex_unlock(&dev->struct_mutex);
10387
10388 return fb;
10389}
10390
d2dff872
CW
10391static u32
10392intel_framebuffer_pitch_for_width(int width, int bpp)
10393{
10394 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10395 return ALIGN(pitch, 64);
10396}
10397
10398static u32
10399intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10400{
10401 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10402 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10403}
10404
10405static struct drm_framebuffer *
10406intel_framebuffer_create_for_mode(struct drm_device *dev,
10407 struct drm_display_mode *mode,
10408 int depth, int bpp)
10409{
dcb1394e 10410 struct drm_framebuffer *fb;
d2dff872 10411 struct drm_i915_gem_object *obj;
0fed39bd 10412 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10413
10414 obj = i915_gem_alloc_object(dev,
10415 intel_framebuffer_size_for_mode(mode, bpp));
10416 if (obj == NULL)
10417 return ERR_PTR(-ENOMEM);
10418
10419 mode_cmd.width = mode->hdisplay;
10420 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10421 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10422 bpp);
5ca0c34a 10423 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10424
dcb1394e
LW
10425 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10426 if (IS_ERR(fb))
10427 drm_gem_object_unreference_unlocked(&obj->base);
10428
10429 return fb;
d2dff872
CW
10430}
10431
10432static struct drm_framebuffer *
10433mode_fits_in_fbdev(struct drm_device *dev,
10434 struct drm_display_mode *mode)
10435{
0695726e 10436#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10437 struct drm_i915_private *dev_priv = dev->dev_private;
10438 struct drm_i915_gem_object *obj;
10439 struct drm_framebuffer *fb;
10440
4c0e5528 10441 if (!dev_priv->fbdev)
d2dff872
CW
10442 return NULL;
10443
4c0e5528 10444 if (!dev_priv->fbdev->fb)
d2dff872
CW
10445 return NULL;
10446
4c0e5528
DV
10447 obj = dev_priv->fbdev->fb->obj;
10448 BUG_ON(!obj);
10449
8bcd4553 10450 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10451 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10452 fb->bits_per_pixel))
d2dff872
CW
10453 return NULL;
10454
01f2c773 10455 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10456 return NULL;
10457
edde3617 10458 drm_framebuffer_reference(fb);
d2dff872 10459 return fb;
4520f53a
DV
10460#else
10461 return NULL;
10462#endif
d2dff872
CW
10463}
10464
d3a40d1b
ACO
10465static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10466 struct drm_crtc *crtc,
10467 struct drm_display_mode *mode,
10468 struct drm_framebuffer *fb,
10469 int x, int y)
10470{
10471 struct drm_plane_state *plane_state;
10472 int hdisplay, vdisplay;
10473 int ret;
10474
10475 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10476 if (IS_ERR(plane_state))
10477 return PTR_ERR(plane_state);
10478
10479 if (mode)
10480 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10481 else
10482 hdisplay = vdisplay = 0;
10483
10484 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10485 if (ret)
10486 return ret;
10487 drm_atomic_set_fb_for_plane(plane_state, fb);
10488 plane_state->crtc_x = 0;
10489 plane_state->crtc_y = 0;
10490 plane_state->crtc_w = hdisplay;
10491 plane_state->crtc_h = vdisplay;
10492 plane_state->src_x = x << 16;
10493 plane_state->src_y = y << 16;
10494 plane_state->src_w = hdisplay << 16;
10495 plane_state->src_h = vdisplay << 16;
10496
10497 return 0;
10498}
10499
d2434ab7 10500bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10501 struct drm_display_mode *mode,
51fd371b
RC
10502 struct intel_load_detect_pipe *old,
10503 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10504{
10505 struct intel_crtc *intel_crtc;
d2434ab7
DV
10506 struct intel_encoder *intel_encoder =
10507 intel_attached_encoder(connector);
79e53945 10508 struct drm_crtc *possible_crtc;
4ef69c7a 10509 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10510 struct drm_crtc *crtc = NULL;
10511 struct drm_device *dev = encoder->dev;
94352cf9 10512 struct drm_framebuffer *fb;
51fd371b 10513 struct drm_mode_config *config = &dev->mode_config;
edde3617 10514 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10515 struct drm_connector_state *connector_state;
4be07317 10516 struct intel_crtc_state *crtc_state;
51fd371b 10517 int ret, i = -1;
79e53945 10518
d2dff872 10519 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10520 connector->base.id, connector->name,
8e329a03 10521 encoder->base.id, encoder->name);
d2dff872 10522
edde3617
ML
10523 old->restore_state = NULL;
10524
51fd371b
RC
10525retry:
10526 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10527 if (ret)
ad3c558f 10528 goto fail;
6e9f798d 10529
79e53945
JB
10530 /*
10531 * Algorithm gets a little messy:
7a5e4805 10532 *
79e53945
JB
10533 * - if the connector already has an assigned crtc, use it (but make
10534 * sure it's on first)
7a5e4805 10535 *
79e53945
JB
10536 * - try to find the first unused crtc that can drive this connector,
10537 * and use that if we find one
79e53945
JB
10538 */
10539
10540 /* See if we already have a CRTC for this connector */
edde3617
ML
10541 if (connector->state->crtc) {
10542 crtc = connector->state->crtc;
8261b191 10543
51fd371b 10544 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10545 if (ret)
ad3c558f 10546 goto fail;
8261b191
CW
10547
10548 /* Make sure the crtc and connector are running */
edde3617 10549 goto found;
79e53945
JB
10550 }
10551
10552 /* Find an unused one (if possible) */
70e1e0ec 10553 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10554 i++;
10555 if (!(encoder->possible_crtcs & (1 << i)))
10556 continue;
edde3617
ML
10557
10558 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10559 if (ret)
10560 goto fail;
10561
10562 if (possible_crtc->state->enable) {
10563 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10564 continue;
edde3617 10565 }
a459249c
VS
10566
10567 crtc = possible_crtc;
10568 break;
79e53945
JB
10569 }
10570
10571 /*
10572 * If we didn't find an unused CRTC, don't use any.
10573 */
10574 if (!crtc) {
7173188d 10575 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10576 goto fail;
79e53945
JB
10577 }
10578
edde3617
ML
10579found:
10580 intel_crtc = to_intel_crtc(crtc);
10581
4d02e2de
DV
10582 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10583 if (ret)
ad3c558f 10584 goto fail;
79e53945 10585
83a57153 10586 state = drm_atomic_state_alloc(dev);
edde3617
ML
10587 restore_state = drm_atomic_state_alloc(dev);
10588 if (!state || !restore_state) {
10589 ret = -ENOMEM;
10590 goto fail;
10591 }
83a57153
ACO
10592
10593 state->acquire_ctx = ctx;
edde3617 10594 restore_state->acquire_ctx = ctx;
83a57153 10595
944b0c76
ACO
10596 connector_state = drm_atomic_get_connector_state(state, connector);
10597 if (IS_ERR(connector_state)) {
10598 ret = PTR_ERR(connector_state);
10599 goto fail;
10600 }
10601
edde3617
ML
10602 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10603 if (ret)
10604 goto fail;
944b0c76 10605
4be07317
ACO
10606 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10607 if (IS_ERR(crtc_state)) {
10608 ret = PTR_ERR(crtc_state);
10609 goto fail;
10610 }
10611
49d6fa21 10612 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10613
6492711d
CW
10614 if (!mode)
10615 mode = &load_detect_mode;
79e53945 10616
d2dff872
CW
10617 /* We need a framebuffer large enough to accommodate all accesses
10618 * that the plane may generate whilst we perform load detection.
10619 * We can not rely on the fbcon either being present (we get called
10620 * during its initialisation to detect all boot displays, or it may
10621 * not even exist) or that it is large enough to satisfy the
10622 * requested mode.
10623 */
94352cf9
DV
10624 fb = mode_fits_in_fbdev(dev, mode);
10625 if (fb == NULL) {
d2dff872 10626 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10627 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10628 } else
10629 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10630 if (IS_ERR(fb)) {
d2dff872 10631 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10632 goto fail;
79e53945 10633 }
79e53945 10634
d3a40d1b
ACO
10635 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10636 if (ret)
10637 goto fail;
10638
edde3617
ML
10639 drm_framebuffer_unreference(fb);
10640
10641 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10642 if (ret)
10643 goto fail;
10644
10645 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10646 if (!ret)
10647 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10648 if (!ret)
10649 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10650 if (ret) {
10651 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10652 goto fail;
10653 }
8c7b5ccb 10654
3ba86073
ML
10655 ret = drm_atomic_commit(state);
10656 if (ret) {
6492711d 10657 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10658 goto fail;
79e53945 10659 }
edde3617
ML
10660
10661 old->restore_state = restore_state;
7173188d 10662
79e53945 10663 /* let the connector get through one full cycle before testing */
9d0498a2 10664 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10665 return true;
412b61d8 10666
ad3c558f 10667fail:
e5d958ef 10668 drm_atomic_state_free(state);
edde3617
ML
10669 drm_atomic_state_free(restore_state);
10670 restore_state = state = NULL;
83a57153 10671
51fd371b
RC
10672 if (ret == -EDEADLK) {
10673 drm_modeset_backoff(ctx);
10674 goto retry;
10675 }
10676
412b61d8 10677 return false;
79e53945
JB
10678}
10679
d2434ab7 10680void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10681 struct intel_load_detect_pipe *old,
10682 struct drm_modeset_acquire_ctx *ctx)
79e53945 10683{
d2434ab7
DV
10684 struct intel_encoder *intel_encoder =
10685 intel_attached_encoder(connector);
4ef69c7a 10686 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10687 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10688 int ret;
79e53945 10689
d2dff872 10690 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10691 connector->base.id, connector->name,
8e329a03 10692 encoder->base.id, encoder->name);
d2dff872 10693
edde3617 10694 if (!state)
0622a53c 10695 return;
79e53945 10696
edde3617
ML
10697 ret = drm_atomic_commit(state);
10698 if (ret) {
10699 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10700 drm_atomic_state_free(state);
10701 }
79e53945
JB
10702}
10703
da4a1efa 10704static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10705 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10706{
10707 struct drm_i915_private *dev_priv = dev->dev_private;
10708 u32 dpll = pipe_config->dpll_hw_state.dpll;
10709
10710 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10711 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10712 else if (HAS_PCH_SPLIT(dev))
10713 return 120000;
10714 else if (!IS_GEN2(dev))
10715 return 96000;
10716 else
10717 return 48000;
10718}
10719
79e53945 10720/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10721static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10722 struct intel_crtc_state *pipe_config)
79e53945 10723{
f1f644dc 10724 struct drm_device *dev = crtc->base.dev;
79e53945 10725 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10726 int pipe = pipe_config->cpu_transcoder;
293623f7 10727 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10728 u32 fp;
10729 intel_clock_t clock;
dccbea3b 10730 int port_clock;
da4a1efa 10731 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10732
10733 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10734 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10735 else
293623f7 10736 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10737
10738 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10739 if (IS_PINEVIEW(dev)) {
10740 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10741 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10742 } else {
10743 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10744 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10745 }
10746
a6c45cf0 10747 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10748 if (IS_PINEVIEW(dev))
10749 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10750 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10751 else
10752 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10753 DPLL_FPA01_P1_POST_DIV_SHIFT);
10754
10755 switch (dpll & DPLL_MODE_MASK) {
10756 case DPLLB_MODE_DAC_SERIAL:
10757 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10758 5 : 10;
10759 break;
10760 case DPLLB_MODE_LVDS:
10761 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10762 7 : 14;
10763 break;
10764 default:
28c97730 10765 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10766 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10767 return;
79e53945
JB
10768 }
10769
ac58c3f0 10770 if (IS_PINEVIEW(dev))
dccbea3b 10771 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10772 else
dccbea3b 10773 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10774 } else {
0fb58223 10775 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10776 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10777
10778 if (is_lvds) {
10779 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10780 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10781
10782 if (lvds & LVDS_CLKB_POWER_UP)
10783 clock.p2 = 7;
10784 else
10785 clock.p2 = 14;
79e53945
JB
10786 } else {
10787 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10788 clock.p1 = 2;
10789 else {
10790 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10791 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10792 }
10793 if (dpll & PLL_P2_DIVIDE_BY_4)
10794 clock.p2 = 4;
10795 else
10796 clock.p2 = 2;
79e53945 10797 }
da4a1efa 10798
dccbea3b 10799 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10800 }
10801
18442d08
VS
10802 /*
10803 * This value includes pixel_multiplier. We will use
241bfc38 10804 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10805 * encoder's get_config() function.
10806 */
dccbea3b 10807 pipe_config->port_clock = port_clock;
f1f644dc
JB
10808}
10809
6878da05
VS
10810int intel_dotclock_calculate(int link_freq,
10811 const struct intel_link_m_n *m_n)
f1f644dc 10812{
f1f644dc
JB
10813 /*
10814 * The calculation for the data clock is:
1041a02f 10815 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10816 * But we want to avoid losing precison if possible, so:
1041a02f 10817 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10818 *
10819 * and the link clock is simpler:
1041a02f 10820 * link_clock = (m * link_clock) / n
f1f644dc
JB
10821 */
10822
6878da05
VS
10823 if (!m_n->link_n)
10824 return 0;
f1f644dc 10825
6878da05
VS
10826 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10827}
f1f644dc 10828
18442d08 10829static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10830 struct intel_crtc_state *pipe_config)
6878da05 10831{
e3b247da 10832 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10833
18442d08
VS
10834 /* read out port_clock from the DPLL */
10835 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10836
f1f644dc 10837 /*
e3b247da
VS
10838 * In case there is an active pipe without active ports,
10839 * we may need some idea for the dotclock anyway.
10840 * Calculate one based on the FDI configuration.
79e53945 10841 */
2d112de7 10842 pipe_config->base.adjusted_mode.crtc_clock =
e3b247da 10843 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv) * 10000,
18442d08 10844 &pipe_config->fdi_m_n);
79e53945
JB
10845}
10846
10847/** Returns the currently programmed mode of the given pipe. */
10848struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10849 struct drm_crtc *crtc)
10850{
548f245b 10851 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10853 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10854 struct drm_display_mode *mode;
3f36b937 10855 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10856 int htot = I915_READ(HTOTAL(cpu_transcoder));
10857 int hsync = I915_READ(HSYNC(cpu_transcoder));
10858 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10859 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10860 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10861
10862 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10863 if (!mode)
10864 return NULL;
10865
3f36b937
TU
10866 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10867 if (!pipe_config) {
10868 kfree(mode);
10869 return NULL;
10870 }
10871
f1f644dc
JB
10872 /*
10873 * Construct a pipe_config sufficient for getting the clock info
10874 * back out of crtc_clock_get.
10875 *
10876 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10877 * to use a real value here instead.
10878 */
3f36b937
TU
10879 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10880 pipe_config->pixel_multiplier = 1;
10881 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10882 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10883 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10884 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10885
10886 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10887 mode->hdisplay = (htot & 0xffff) + 1;
10888 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10889 mode->hsync_start = (hsync & 0xffff) + 1;
10890 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10891 mode->vdisplay = (vtot & 0xffff) + 1;
10892 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10893 mode->vsync_start = (vsync & 0xffff) + 1;
10894 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10895
10896 drm_mode_set_name(mode);
79e53945 10897
3f36b937
TU
10898 kfree(pipe_config);
10899
79e53945
JB
10900 return mode;
10901}
10902
f047e395
CW
10903void intel_mark_busy(struct drm_device *dev)
10904{
c67a470b
PZ
10905 struct drm_i915_private *dev_priv = dev->dev_private;
10906
f62a0076
CW
10907 if (dev_priv->mm.busy)
10908 return;
10909
43694d69 10910 intel_runtime_pm_get(dev_priv);
c67a470b 10911 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10912 if (INTEL_INFO(dev)->gen >= 6)
10913 gen6_rps_busy(dev_priv);
f62a0076 10914 dev_priv->mm.busy = true;
f047e395
CW
10915}
10916
10917void intel_mark_idle(struct drm_device *dev)
652c393a 10918{
c67a470b 10919 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10920
f62a0076
CW
10921 if (!dev_priv->mm.busy)
10922 return;
10923
10924 dev_priv->mm.busy = false;
10925
3d13ef2e 10926 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10927 gen6_rps_idle(dev->dev_private);
bb4cdd53 10928
43694d69 10929 intel_runtime_pm_put(dev_priv);
652c393a
JB
10930}
10931
79e53945
JB
10932static void intel_crtc_destroy(struct drm_crtc *crtc)
10933{
10934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10935 struct drm_device *dev = crtc->dev;
10936 struct intel_unpin_work *work;
67e77c5a 10937
5e2d7afc 10938 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10939 work = intel_crtc->unpin_work;
10940 intel_crtc->unpin_work = NULL;
5e2d7afc 10941 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10942
10943 if (work) {
10944 cancel_work_sync(&work->work);
10945 kfree(work);
10946 }
79e53945
JB
10947
10948 drm_crtc_cleanup(crtc);
67e77c5a 10949
79e53945
JB
10950 kfree(intel_crtc);
10951}
10952
6b95a207
KH
10953static void intel_unpin_work_fn(struct work_struct *__work)
10954{
10955 struct intel_unpin_work *work =
10956 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10957 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10958 struct drm_device *dev = crtc->base.dev;
10959 struct drm_plane *primary = crtc->base.primary;
6b95a207 10960
b4a98e57 10961 mutex_lock(&dev->struct_mutex);
3465c580 10962 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10963 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10964
f06cc1b9 10965 if (work->flip_queued_req)
146d84f0 10966 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10967 mutex_unlock(&dev->struct_mutex);
10968
a9ff8714 10969 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10970 intel_fbc_post_update(crtc);
89ed88ba 10971 drm_framebuffer_unreference(work->old_fb);
f99d7069 10972
a9ff8714
VS
10973 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10974 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10975
6b95a207
KH
10976 kfree(work);
10977}
10978
1afe3e9d 10979static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10980 struct drm_crtc *crtc)
6b95a207 10981{
6b95a207
KH
10982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10983 struct intel_unpin_work *work;
6b95a207
KH
10984 unsigned long flags;
10985
10986 /* Ignore early vblank irqs */
10987 if (intel_crtc == NULL)
10988 return;
10989
f326038a
DV
10990 /*
10991 * This is called both by irq handlers and the reset code (to complete
10992 * lost pageflips) so needs the full irqsave spinlocks.
10993 */
6b95a207
KH
10994 spin_lock_irqsave(&dev->event_lock, flags);
10995 work = intel_crtc->unpin_work;
e7d841ca
CW
10996
10997 /* Ensure we don't miss a work->pending update ... */
10998 smp_rmb();
10999
11000 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
11001 spin_unlock_irqrestore(&dev->event_lock, flags);
11002 return;
11003 }
11004
d6bbafa1 11005 page_flip_completed(intel_crtc);
0af7e4df 11006
6b95a207 11007 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
11008}
11009
1afe3e9d
JB
11010void intel_finish_page_flip(struct drm_device *dev, int pipe)
11011{
fbee40df 11012 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11013 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11014
49b14a5c 11015 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11016}
11017
11018void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
11019{
fbee40df 11020 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11021 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
11022
49b14a5c 11023 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11024}
11025
75f7f3ec
VS
11026/* Is 'a' after or equal to 'b'? */
11027static bool g4x_flip_count_after_eq(u32 a, u32 b)
11028{
11029 return !((a - b) & 0x80000000);
11030}
11031
11032static bool page_flip_finished(struct intel_crtc *crtc)
11033{
11034 struct drm_device *dev = crtc->base.dev;
11035 struct drm_i915_private *dev_priv = dev->dev_private;
11036
bdfa7542
VS
11037 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11038 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11039 return true;
11040
75f7f3ec
VS
11041 /*
11042 * The relevant registers doen't exist on pre-ctg.
11043 * As the flip done interrupt doesn't trigger for mmio
11044 * flips on gmch platforms, a flip count check isn't
11045 * really needed there. But since ctg has the registers,
11046 * include it in the check anyway.
11047 */
11048 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11049 return true;
11050
e8861675
ML
11051 /*
11052 * BDW signals flip done immediately if the plane
11053 * is disabled, even if the plane enable is already
11054 * armed to occur at the next vblank :(
11055 */
11056
75f7f3ec
VS
11057 /*
11058 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11059 * used the same base address. In that case the mmio flip might
11060 * have completed, but the CS hasn't even executed the flip yet.
11061 *
11062 * A flip count check isn't enough as the CS might have updated
11063 * the base address just after start of vblank, but before we
11064 * managed to process the interrupt. This means we'd complete the
11065 * CS flip too soon.
11066 *
11067 * Combining both checks should get us a good enough result. It may
11068 * still happen that the CS flip has been executed, but has not
11069 * yet actually completed. But in case the base address is the same
11070 * anyway, we don't really care.
11071 */
11072 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11073 crtc->unpin_work->gtt_offset &&
fd8f507c 11074 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
11075 crtc->unpin_work->flip_count);
11076}
11077
6b95a207
KH
11078void intel_prepare_page_flip(struct drm_device *dev, int plane)
11079{
fbee40df 11080 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11081 struct intel_crtc *intel_crtc =
11082 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11083 unsigned long flags;
11084
f326038a
DV
11085
11086 /*
11087 * This is called both by irq handlers and the reset code (to complete
11088 * lost pageflips) so needs the full irqsave spinlocks.
11089 *
11090 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11091 * generate a page-flip completion irq, i.e. every modeset
11092 * is also accompanied by a spurious intel_prepare_page_flip().
11093 */
6b95a207 11094 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11095 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11096 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11097 spin_unlock_irqrestore(&dev->event_lock, flags);
11098}
11099
6042639c 11100static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11101{
11102 /* Ensure that the work item is consistent when activating it ... */
11103 smp_wmb();
6042639c 11104 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11105 /* and that it is marked active as soon as the irq could fire. */
11106 smp_wmb();
11107}
11108
8c9f3aaf
JB
11109static int intel_gen2_queue_flip(struct drm_device *dev,
11110 struct drm_crtc *crtc,
11111 struct drm_framebuffer *fb,
ed8d1975 11112 struct drm_i915_gem_object *obj,
6258fbe2 11113 struct drm_i915_gem_request *req,
ed8d1975 11114 uint32_t flags)
8c9f3aaf 11115{
6258fbe2 11116 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11118 u32 flip_mask;
11119 int ret;
11120
5fb9de1a 11121 ret = intel_ring_begin(req, 6);
8c9f3aaf 11122 if (ret)
4fa62c89 11123 return ret;
8c9f3aaf
JB
11124
11125 /* Can't queue multiple flips, so wait for the previous
11126 * one to finish before executing the next.
11127 */
11128 if (intel_crtc->plane)
11129 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11130 else
11131 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11132 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11133 intel_ring_emit(ring, MI_NOOP);
11134 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11135 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11136 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11137 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11138 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11139
6042639c 11140 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11141 return 0;
8c9f3aaf
JB
11142}
11143
11144static int intel_gen3_queue_flip(struct drm_device *dev,
11145 struct drm_crtc *crtc,
11146 struct drm_framebuffer *fb,
ed8d1975 11147 struct drm_i915_gem_object *obj,
6258fbe2 11148 struct drm_i915_gem_request *req,
ed8d1975 11149 uint32_t flags)
8c9f3aaf 11150{
6258fbe2 11151 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11153 u32 flip_mask;
11154 int ret;
11155
5fb9de1a 11156 ret = intel_ring_begin(req, 6);
8c9f3aaf 11157 if (ret)
4fa62c89 11158 return ret;
8c9f3aaf
JB
11159
11160 if (intel_crtc->plane)
11161 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11162 else
11163 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11164 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11165 intel_ring_emit(ring, MI_NOOP);
11166 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11167 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11168 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11169 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11170 intel_ring_emit(ring, MI_NOOP);
11171
6042639c 11172 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11173 return 0;
8c9f3aaf
JB
11174}
11175
11176static int intel_gen4_queue_flip(struct drm_device *dev,
11177 struct drm_crtc *crtc,
11178 struct drm_framebuffer *fb,
ed8d1975 11179 struct drm_i915_gem_object *obj,
6258fbe2 11180 struct drm_i915_gem_request *req,
ed8d1975 11181 uint32_t flags)
8c9f3aaf 11182{
6258fbe2 11183 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11184 struct drm_i915_private *dev_priv = dev->dev_private;
11185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11186 uint32_t pf, pipesrc;
11187 int ret;
11188
5fb9de1a 11189 ret = intel_ring_begin(req, 4);
8c9f3aaf 11190 if (ret)
4fa62c89 11191 return ret;
8c9f3aaf
JB
11192
11193 /* i965+ uses the linear or tiled offsets from the
11194 * Display Registers (which do not change across a page-flip)
11195 * so we need only reprogram the base address.
11196 */
6d90c952
DV
11197 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11198 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11199 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11200 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11201 obj->tiling_mode);
8c9f3aaf
JB
11202
11203 /* XXX Enabling the panel-fitter across page-flip is so far
11204 * untested on non-native modes, so ignore it for now.
11205 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11206 */
11207 pf = 0;
11208 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11209 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11210
6042639c 11211 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11212 return 0;
8c9f3aaf
JB
11213}
11214
11215static int intel_gen6_queue_flip(struct drm_device *dev,
11216 struct drm_crtc *crtc,
11217 struct drm_framebuffer *fb,
ed8d1975 11218 struct drm_i915_gem_object *obj,
6258fbe2 11219 struct drm_i915_gem_request *req,
ed8d1975 11220 uint32_t flags)
8c9f3aaf 11221{
6258fbe2 11222 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11223 struct drm_i915_private *dev_priv = dev->dev_private;
11224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11225 uint32_t pf, pipesrc;
11226 int ret;
11227
5fb9de1a 11228 ret = intel_ring_begin(req, 4);
8c9f3aaf 11229 if (ret)
4fa62c89 11230 return ret;
8c9f3aaf 11231
6d90c952
DV
11232 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11233 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11234 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11235 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11236
dc257cf1
DV
11237 /* Contrary to the suggestions in the documentation,
11238 * "Enable Panel Fitter" does not seem to be required when page
11239 * flipping with a non-native mode, and worse causes a normal
11240 * modeset to fail.
11241 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11242 */
11243 pf = 0;
8c9f3aaf 11244 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11245 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11246
6042639c 11247 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11248 return 0;
8c9f3aaf
JB
11249}
11250
7c9017e5
JB
11251static int intel_gen7_queue_flip(struct drm_device *dev,
11252 struct drm_crtc *crtc,
11253 struct drm_framebuffer *fb,
ed8d1975 11254 struct drm_i915_gem_object *obj,
6258fbe2 11255 struct drm_i915_gem_request *req,
ed8d1975 11256 uint32_t flags)
7c9017e5 11257{
6258fbe2 11258 struct intel_engine_cs *ring = req->ring;
7c9017e5 11259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11260 uint32_t plane_bit = 0;
ffe74d75
CW
11261 int len, ret;
11262
eba905b2 11263 switch (intel_crtc->plane) {
cb05d8de
DV
11264 case PLANE_A:
11265 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11266 break;
11267 case PLANE_B:
11268 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11269 break;
11270 case PLANE_C:
11271 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11272 break;
11273 default:
11274 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11275 return -ENODEV;
cb05d8de
DV
11276 }
11277
ffe74d75 11278 len = 4;
f476828a 11279 if (ring->id == RCS) {
ffe74d75 11280 len += 6;
f476828a
DL
11281 /*
11282 * On Gen 8, SRM is now taking an extra dword to accommodate
11283 * 48bits addresses, and we need a NOOP for the batch size to
11284 * stay even.
11285 */
11286 if (IS_GEN8(dev))
11287 len += 2;
11288 }
ffe74d75 11289
f66fab8e
VS
11290 /*
11291 * BSpec MI_DISPLAY_FLIP for IVB:
11292 * "The full packet must be contained within the same cache line."
11293 *
11294 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11295 * cacheline, if we ever start emitting more commands before
11296 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11297 * then do the cacheline alignment, and finally emit the
11298 * MI_DISPLAY_FLIP.
11299 */
bba09b12 11300 ret = intel_ring_cacheline_align(req);
f66fab8e 11301 if (ret)
4fa62c89 11302 return ret;
f66fab8e 11303
5fb9de1a 11304 ret = intel_ring_begin(req, len);
7c9017e5 11305 if (ret)
4fa62c89 11306 return ret;
7c9017e5 11307
ffe74d75
CW
11308 /* Unmask the flip-done completion message. Note that the bspec says that
11309 * we should do this for both the BCS and RCS, and that we must not unmask
11310 * more than one flip event at any time (or ensure that one flip message
11311 * can be sent by waiting for flip-done prior to queueing new flips).
11312 * Experimentation says that BCS works despite DERRMR masking all
11313 * flip-done completion events and that unmasking all planes at once
11314 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11315 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11316 */
11317 if (ring->id == RCS) {
11318 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11319 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11320 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11321 DERRMR_PIPEB_PRI_FLIP_DONE |
11322 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11323 if (IS_GEN8(dev))
f1afe24f 11324 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11325 MI_SRM_LRM_GLOBAL_GTT);
11326 else
f1afe24f 11327 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11328 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11329 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11330 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11331 if (IS_GEN8(dev)) {
11332 intel_ring_emit(ring, 0);
11333 intel_ring_emit(ring, MI_NOOP);
11334 }
ffe74d75
CW
11335 }
11336
cb05d8de 11337 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11338 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11339 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11340 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11341
6042639c 11342 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11343 return 0;
7c9017e5
JB
11344}
11345
84c33a64
SG
11346static bool use_mmio_flip(struct intel_engine_cs *ring,
11347 struct drm_i915_gem_object *obj)
11348{
11349 /*
11350 * This is not being used for older platforms, because
11351 * non-availability of flip done interrupt forces us to use
11352 * CS flips. Older platforms derive flip done using some clever
11353 * tricks involving the flip_pending status bits and vblank irqs.
11354 * So using MMIO flips there would disrupt this mechanism.
11355 */
11356
8e09bf83
CW
11357 if (ring == NULL)
11358 return true;
11359
84c33a64
SG
11360 if (INTEL_INFO(ring->dev)->gen < 5)
11361 return false;
11362
11363 if (i915.use_mmio_flip < 0)
11364 return false;
11365 else if (i915.use_mmio_flip > 0)
11366 return true;
14bf993e
OM
11367 else if (i915.enable_execlists)
11368 return true;
fd8e058a
AG
11369 else if (obj->base.dma_buf &&
11370 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11371 false))
11372 return true;
84c33a64 11373 else
b4716185 11374 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11375}
11376
6042639c 11377static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11378 unsigned int rotation,
6042639c 11379 struct intel_unpin_work *work)
ff944564
DL
11380{
11381 struct drm_device *dev = intel_crtc->base.dev;
11382 struct drm_i915_private *dev_priv = dev->dev_private;
11383 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11384 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11385 u32 ctl, stride, tile_height;
ff944564
DL
11386
11387 ctl = I915_READ(PLANE_CTL(pipe, 0));
11388 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11389 switch (fb->modifier[0]) {
11390 case DRM_FORMAT_MOD_NONE:
11391 break;
11392 case I915_FORMAT_MOD_X_TILED:
ff944564 11393 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11394 break;
11395 case I915_FORMAT_MOD_Y_TILED:
11396 ctl |= PLANE_CTL_TILED_Y;
11397 break;
11398 case I915_FORMAT_MOD_Yf_TILED:
11399 ctl |= PLANE_CTL_TILED_YF;
11400 break;
11401 default:
11402 MISSING_CASE(fb->modifier[0]);
11403 }
ff944564
DL
11404
11405 /*
11406 * The stride is either expressed as a multiple of 64 bytes chunks for
11407 * linear buffers or in number of tiles for tiled buffers.
11408 */
86efe24a
TU
11409 if (intel_rotation_90_or_270(rotation)) {
11410 /* stride = Surface height in tiles */
832be82f 11411 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11412 stride = DIV_ROUND_UP(fb->height, tile_height);
11413 } else {
11414 stride = fb->pitches[0] /
7b49f948
VS
11415 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11416 fb->pixel_format);
86efe24a 11417 }
ff944564
DL
11418
11419 /*
11420 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11421 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11422 */
11423 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11424 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11425
6042639c 11426 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11427 POSTING_READ(PLANE_SURF(pipe, 0));
11428}
11429
6042639c
CW
11430static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11431 struct intel_unpin_work *work)
84c33a64
SG
11432{
11433 struct drm_device *dev = intel_crtc->base.dev;
11434 struct drm_i915_private *dev_priv = dev->dev_private;
11435 struct intel_framebuffer *intel_fb =
11436 to_intel_framebuffer(intel_crtc->base.primary->fb);
11437 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11438 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11439 u32 dspcntr;
84c33a64 11440
84c33a64
SG
11441 dspcntr = I915_READ(reg);
11442
c5d97472
DL
11443 if (obj->tiling_mode != I915_TILING_NONE)
11444 dspcntr |= DISPPLANE_TILED;
11445 else
11446 dspcntr &= ~DISPPLANE_TILED;
11447
84c33a64
SG
11448 I915_WRITE(reg, dspcntr);
11449
6042639c 11450 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11451 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11452}
11453
11454/*
11455 * XXX: This is the temporary way to update the plane registers until we get
11456 * around to using the usual plane update functions for MMIO flips
11457 */
6042639c 11458static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11459{
6042639c
CW
11460 struct intel_crtc *crtc = mmio_flip->crtc;
11461 struct intel_unpin_work *work;
11462
11463 spin_lock_irq(&crtc->base.dev->event_lock);
11464 work = crtc->unpin_work;
11465 spin_unlock_irq(&crtc->base.dev->event_lock);
11466 if (work == NULL)
11467 return;
ff944564 11468
6042639c 11469 intel_mark_page_flip_active(work);
ff944564 11470
6042639c 11471 intel_pipe_update_start(crtc);
ff944564 11472
6042639c 11473 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11474 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11475 else
11476 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11477 ilk_do_mmio_flip(crtc, work);
ff944564 11478
6042639c 11479 intel_pipe_update_end(crtc);
84c33a64
SG
11480}
11481
9362c7c5 11482static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11483{
b2cfe0ab
CW
11484 struct intel_mmio_flip *mmio_flip =
11485 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11486 struct intel_framebuffer *intel_fb =
11487 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11488 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11489
6042639c 11490 if (mmio_flip->req) {
eed29a5b 11491 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11492 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11493 false, NULL,
11494 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11495 i915_gem_request_unreference__unlocked(mmio_flip->req);
11496 }
84c33a64 11497
fd8e058a
AG
11498 /* For framebuffer backed by dmabuf, wait for fence */
11499 if (obj->base.dma_buf)
11500 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11501 false, false,
11502 MAX_SCHEDULE_TIMEOUT) < 0);
11503
6042639c 11504 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11505 kfree(mmio_flip);
84c33a64
SG
11506}
11507
11508static int intel_queue_mmio_flip(struct drm_device *dev,
11509 struct drm_crtc *crtc,
86efe24a 11510 struct drm_i915_gem_object *obj)
84c33a64 11511{
b2cfe0ab
CW
11512 struct intel_mmio_flip *mmio_flip;
11513
11514 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11515 if (mmio_flip == NULL)
11516 return -ENOMEM;
84c33a64 11517
bcafc4e3 11518 mmio_flip->i915 = to_i915(dev);
eed29a5b 11519 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11520 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11521 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11522
b2cfe0ab
CW
11523 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11524 schedule_work(&mmio_flip->work);
84c33a64 11525
84c33a64
SG
11526 return 0;
11527}
11528
8c9f3aaf
JB
11529static int intel_default_queue_flip(struct drm_device *dev,
11530 struct drm_crtc *crtc,
11531 struct drm_framebuffer *fb,
ed8d1975 11532 struct drm_i915_gem_object *obj,
6258fbe2 11533 struct drm_i915_gem_request *req,
ed8d1975 11534 uint32_t flags)
8c9f3aaf
JB
11535{
11536 return -ENODEV;
11537}
11538
d6bbafa1
CW
11539static bool __intel_pageflip_stall_check(struct drm_device *dev,
11540 struct drm_crtc *crtc)
11541{
11542 struct drm_i915_private *dev_priv = dev->dev_private;
11543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11544 struct intel_unpin_work *work = intel_crtc->unpin_work;
11545 u32 addr;
11546
11547 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11548 return true;
11549
908565c2
CW
11550 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11551 return false;
11552
d6bbafa1
CW
11553 if (!work->enable_stall_check)
11554 return false;
11555
11556 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11557 if (work->flip_queued_req &&
11558 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11559 return false;
11560
1e3feefd 11561 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11562 }
11563
1e3feefd 11564 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11565 return false;
11566
11567 /* Potential stall - if we see that the flip has happened,
11568 * assume a missed interrupt. */
11569 if (INTEL_INFO(dev)->gen >= 4)
11570 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11571 else
11572 addr = I915_READ(DSPADDR(intel_crtc->plane));
11573
11574 /* There is a potential issue here with a false positive after a flip
11575 * to the same address. We could address this by checking for a
11576 * non-incrementing frame counter.
11577 */
11578 return addr == work->gtt_offset;
11579}
11580
11581void intel_check_page_flip(struct drm_device *dev, int pipe)
11582{
11583 struct drm_i915_private *dev_priv = dev->dev_private;
11584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11586 struct intel_unpin_work *work;
f326038a 11587
6c51d46f 11588 WARN_ON(!in_interrupt());
d6bbafa1
CW
11589
11590 if (crtc == NULL)
11591 return;
11592
f326038a 11593 spin_lock(&dev->event_lock);
6ad790c0
CW
11594 work = intel_crtc->unpin_work;
11595 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11596 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11597 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11598 page_flip_completed(intel_crtc);
6ad790c0 11599 work = NULL;
d6bbafa1 11600 }
6ad790c0
CW
11601 if (work != NULL &&
11602 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11603 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11604 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11605}
11606
6b95a207
KH
11607static int intel_crtc_page_flip(struct drm_crtc *crtc,
11608 struct drm_framebuffer *fb,
ed8d1975
KP
11609 struct drm_pending_vblank_event *event,
11610 uint32_t page_flip_flags)
6b95a207
KH
11611{
11612 struct drm_device *dev = crtc->dev;
11613 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11614 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11615 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11617 struct drm_plane *primary = crtc->primary;
a071fa00 11618 enum pipe pipe = intel_crtc->pipe;
6b95a207 11619 struct intel_unpin_work *work;
a4872ba6 11620 struct intel_engine_cs *ring;
cf5d8a46 11621 bool mmio_flip;
91af127f 11622 struct drm_i915_gem_request *request = NULL;
52e68630 11623 int ret;
6b95a207 11624
2ff8fde1
MR
11625 /*
11626 * drm_mode_page_flip_ioctl() should already catch this, but double
11627 * check to be safe. In the future we may enable pageflipping from
11628 * a disabled primary plane.
11629 */
11630 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11631 return -EBUSY;
11632
e6a595d2 11633 /* Can't change pixel format via MI display flips. */
f4510a27 11634 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11635 return -EINVAL;
11636
11637 /*
11638 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11639 * Note that pitch changes could also affect these register.
11640 */
11641 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11642 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11643 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11644 return -EINVAL;
11645
f900db47
CW
11646 if (i915_terminally_wedged(&dev_priv->gpu_error))
11647 goto out_hang;
11648
b14c5679 11649 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11650 if (work == NULL)
11651 return -ENOMEM;
11652
6b95a207 11653 work->event = event;
b4a98e57 11654 work->crtc = crtc;
ab8d6675 11655 work->old_fb = old_fb;
6b95a207
KH
11656 INIT_WORK(&work->work, intel_unpin_work_fn);
11657
87b6b101 11658 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11659 if (ret)
11660 goto free_work;
11661
6b95a207 11662 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11663 spin_lock_irq(&dev->event_lock);
6b95a207 11664 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11665 /* Before declaring the flip queue wedged, check if
11666 * the hardware completed the operation behind our backs.
11667 */
11668 if (__intel_pageflip_stall_check(dev, crtc)) {
11669 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11670 page_flip_completed(intel_crtc);
11671 } else {
11672 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11673 spin_unlock_irq(&dev->event_lock);
468f0b44 11674
d6bbafa1
CW
11675 drm_crtc_vblank_put(crtc);
11676 kfree(work);
11677 return -EBUSY;
11678 }
6b95a207
KH
11679 }
11680 intel_crtc->unpin_work = work;
5e2d7afc 11681 spin_unlock_irq(&dev->event_lock);
6b95a207 11682
b4a98e57
CW
11683 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11684 flush_workqueue(dev_priv->wq);
11685
75dfca80 11686 /* Reference the objects for the scheduled work. */
ab8d6675 11687 drm_framebuffer_reference(work->old_fb);
05394f39 11688 drm_gem_object_reference(&obj->base);
6b95a207 11689
f4510a27 11690 crtc->primary->fb = fb;
afd65eb4 11691 update_state_fb(crtc->primary);
e8216e50 11692 intel_fbc_pre_update(intel_crtc);
1ed1f968 11693
e1f99ce6 11694 work->pending_flip_obj = obj;
e1f99ce6 11695
89ed88ba
CW
11696 ret = i915_mutex_lock_interruptible(dev);
11697 if (ret)
11698 goto cleanup;
11699
b4a98e57 11700 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11701 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11702
75f7f3ec 11703 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11704 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11705
666a4537 11706 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11707 ring = &dev_priv->ring[BCS];
ab8d6675 11708 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11709 /* vlv: DISPLAY_FLIP fails to change tiling */
11710 ring = NULL;
48bf5b2d 11711 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11712 ring = &dev_priv->ring[BCS];
4fa62c89 11713 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11714 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11715 if (ring == NULL || ring->id != RCS)
11716 ring = &dev_priv->ring[BCS];
11717 } else {
11718 ring = &dev_priv->ring[RCS];
11719 }
11720
cf5d8a46
CW
11721 mmio_flip = use_mmio_flip(ring, obj);
11722
11723 /* When using CS flips, we want to emit semaphores between rings.
11724 * However, when using mmio flips we will create a task to do the
11725 * synchronisation, so all we want here is to pin the framebuffer
11726 * into the display plane and skip any waits.
11727 */
7580d774
ML
11728 if (!mmio_flip) {
11729 ret = i915_gem_object_sync(obj, ring, &request);
11730 if (ret)
11731 goto cleanup_pending;
11732 }
11733
3465c580 11734 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11735 if (ret)
11736 goto cleanup_pending;
6b95a207 11737
dedf278c
TU
11738 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11739 obj, 0);
11740 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11741
cf5d8a46 11742 if (mmio_flip) {
86efe24a 11743 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11744 if (ret)
11745 goto cleanup_unpin;
11746
f06cc1b9
JH
11747 i915_gem_request_assign(&work->flip_queued_req,
11748 obj->last_write_req);
d6bbafa1 11749 } else {
6258fbe2 11750 if (!request) {
26827088
DG
11751 request = i915_gem_request_alloc(ring, NULL);
11752 if (IS_ERR(request)) {
11753 ret = PTR_ERR(request);
6258fbe2 11754 goto cleanup_unpin;
26827088 11755 }
6258fbe2
JH
11756 }
11757
11758 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11759 page_flip_flags);
11760 if (ret)
11761 goto cleanup_unpin;
11762
6258fbe2 11763 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11764 }
11765
91af127f 11766 if (request)
75289874 11767 i915_add_request_no_flush(request);
91af127f 11768
1e3feefd 11769 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11770 work->enable_stall_check = true;
4fa62c89 11771
ab8d6675 11772 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11773 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11774 mutex_unlock(&dev->struct_mutex);
a071fa00 11775
a9ff8714
VS
11776 intel_frontbuffer_flip_prepare(dev,
11777 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11778
e5510fac
JB
11779 trace_i915_flip_request(intel_crtc->plane, obj);
11780
6b95a207 11781 return 0;
96b099fd 11782
4fa62c89 11783cleanup_unpin:
3465c580 11784 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11785cleanup_pending:
0aa498d5 11786 if (!IS_ERR_OR_NULL(request))
91af127f 11787 i915_gem_request_cancel(request);
b4a98e57 11788 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11789 mutex_unlock(&dev->struct_mutex);
11790cleanup:
f4510a27 11791 crtc->primary->fb = old_fb;
afd65eb4 11792 update_state_fb(crtc->primary);
89ed88ba
CW
11793
11794 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11795 drm_framebuffer_unreference(work->old_fb);
96b099fd 11796
5e2d7afc 11797 spin_lock_irq(&dev->event_lock);
96b099fd 11798 intel_crtc->unpin_work = NULL;
5e2d7afc 11799 spin_unlock_irq(&dev->event_lock);
96b099fd 11800
87b6b101 11801 drm_crtc_vblank_put(crtc);
7317c75e 11802free_work:
96b099fd
CW
11803 kfree(work);
11804
f900db47 11805 if (ret == -EIO) {
02e0efb5
ML
11806 struct drm_atomic_state *state;
11807 struct drm_plane_state *plane_state;
11808
f900db47 11809out_hang:
02e0efb5
ML
11810 state = drm_atomic_state_alloc(dev);
11811 if (!state)
11812 return -ENOMEM;
11813 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11814
11815retry:
11816 plane_state = drm_atomic_get_plane_state(state, primary);
11817 ret = PTR_ERR_OR_ZERO(plane_state);
11818 if (!ret) {
11819 drm_atomic_set_fb_for_plane(plane_state, fb);
11820
11821 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11822 if (!ret)
11823 ret = drm_atomic_commit(state);
11824 }
11825
11826 if (ret == -EDEADLK) {
11827 drm_modeset_backoff(state->acquire_ctx);
11828 drm_atomic_state_clear(state);
11829 goto retry;
11830 }
11831
11832 if (ret)
11833 drm_atomic_state_free(state);
11834
f0d3dad3 11835 if (ret == 0 && event) {
5e2d7afc 11836 spin_lock_irq(&dev->event_lock);
a071fa00 11837 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11838 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11839 }
f900db47 11840 }
96b099fd 11841 return ret;
6b95a207
KH
11842}
11843
da20eabd
ML
11844
11845/**
11846 * intel_wm_need_update - Check whether watermarks need updating
11847 * @plane: drm plane
11848 * @state: new plane state
11849 *
11850 * Check current plane state versus the new one to determine whether
11851 * watermarks need to be recalculated.
11852 *
11853 * Returns true or false.
11854 */
11855static bool intel_wm_need_update(struct drm_plane *plane,
11856 struct drm_plane_state *state)
11857{
d21fbe87
MR
11858 struct intel_plane_state *new = to_intel_plane_state(state);
11859 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11860
11861 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11862 if (new->visible != cur->visible)
11863 return true;
11864
11865 if (!cur->base.fb || !new->base.fb)
11866 return false;
11867
11868 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11869 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11870 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11871 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11872 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11873 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11874 return true;
7809e5ae 11875
2791a16c 11876 return false;
7809e5ae
MR
11877}
11878
d21fbe87
MR
11879static bool needs_scaling(struct intel_plane_state *state)
11880{
11881 int src_w = drm_rect_width(&state->src) >> 16;
11882 int src_h = drm_rect_height(&state->src) >> 16;
11883 int dst_w = drm_rect_width(&state->dst);
11884 int dst_h = drm_rect_height(&state->dst);
11885
11886 return (src_w != dst_w || src_h != dst_h);
11887}
11888
da20eabd
ML
11889int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11890 struct drm_plane_state *plane_state)
11891{
ab1d3a0e 11892 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11893 struct drm_crtc *crtc = crtc_state->crtc;
11894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11895 struct drm_plane *plane = plane_state->plane;
11896 struct drm_device *dev = crtc->dev;
ed4a6a7c 11897 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11898 struct intel_plane_state *old_plane_state =
11899 to_intel_plane_state(plane->state);
11900 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11901 bool mode_changed = needs_modeset(crtc_state);
11902 bool was_crtc_enabled = crtc->state->active;
11903 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11904 bool turn_off, turn_on, visible, was_visible;
11905 struct drm_framebuffer *fb = plane_state->fb;
11906
11907 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11908 plane->type != DRM_PLANE_TYPE_CURSOR) {
11909 ret = skl_update_scaler_plane(
11910 to_intel_crtc_state(crtc_state),
11911 to_intel_plane_state(plane_state));
11912 if (ret)
11913 return ret;
11914 }
11915
da20eabd
ML
11916 was_visible = old_plane_state->visible;
11917 visible = to_intel_plane_state(plane_state)->visible;
11918
11919 if (!was_crtc_enabled && WARN_ON(was_visible))
11920 was_visible = false;
11921
35c08f43
ML
11922 /*
11923 * Visibility is calculated as if the crtc was on, but
11924 * after scaler setup everything depends on it being off
11925 * when the crtc isn't active.
11926 */
11927 if (!is_crtc_enabled)
11928 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11929
11930 if (!was_visible && !visible)
11931 return 0;
11932
e8861675
ML
11933 if (fb != old_plane_state->base.fb)
11934 pipe_config->fb_changed = true;
11935
da20eabd
ML
11936 turn_off = was_visible && (!visible || mode_changed);
11937 turn_on = visible && (!was_visible || mode_changed);
11938
11939 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11940 plane->base.id, fb ? fb->base.id : -1);
11941
11942 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11943 plane->base.id, was_visible, visible,
11944 turn_off, turn_on, mode_changed);
11945
92826fcd
ML
11946 if (turn_on || turn_off) {
11947 pipe_config->wm_changed = true;
11948
852eb00d 11949 /* must disable cxsr around plane enable/disable */
e8861675 11950 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11951 pipe_config->disable_cxsr = true;
852eb00d 11952 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11953 pipe_config->wm_changed = true;
852eb00d 11954 }
da20eabd 11955
ed4a6a7c
MR
11956 /* Pre-gen9 platforms need two-step watermark updates */
11957 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11958 dev_priv->display.optimize_watermarks)
11959 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11960
8be6ca85 11961 if (visible || was_visible)
a9ff8714
VS
11962 intel_crtc->atomic.fb_bits |=
11963 to_intel_plane(plane)->frontbuffer_bit;
11964
da20eabd
ML
11965 switch (plane->type) {
11966 case DRM_PLANE_TYPE_PRIMARY:
da20eabd 11967 intel_crtc->atomic.post_enable_primary = turn_on;
fcf38d13 11968 intel_crtc->atomic.update_fbc = true;
da20eabd 11969
da20eabd
ML
11970 break;
11971 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11972 break;
11973 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11974 /*
11975 * WaCxSRDisabledForSpriteScaling:ivb
11976 *
11977 * cstate->update_wm was already set above, so this flag will
11978 * take effect when we commit and program watermarks.
11979 */
11980 if (IS_IVYBRIDGE(dev) &&
11981 needs_scaling(to_intel_plane_state(plane_state)) &&
e8861675
ML
11982 !needs_scaling(old_plane_state))
11983 pipe_config->disable_lp_wm = true;
d21fbe87
MR
11984
11985 break;
da20eabd
ML
11986 }
11987 return 0;
11988}
11989
6d3a1ce7
ML
11990static bool encoders_cloneable(const struct intel_encoder *a,
11991 const struct intel_encoder *b)
11992{
11993 /* masks could be asymmetric, so check both ways */
11994 return a == b || (a->cloneable & (1 << b->type) &&
11995 b->cloneable & (1 << a->type));
11996}
11997
11998static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11999 struct intel_crtc *crtc,
12000 struct intel_encoder *encoder)
12001{
12002 struct intel_encoder *source_encoder;
12003 struct drm_connector *connector;
12004 struct drm_connector_state *connector_state;
12005 int i;
12006
12007 for_each_connector_in_state(state, connector, connector_state, i) {
12008 if (connector_state->crtc != &crtc->base)
12009 continue;
12010
12011 source_encoder =
12012 to_intel_encoder(connector_state->best_encoder);
12013 if (!encoders_cloneable(encoder, source_encoder))
12014 return false;
12015 }
12016
12017 return true;
12018}
12019
12020static bool check_encoder_cloning(struct drm_atomic_state *state,
12021 struct intel_crtc *crtc)
12022{
12023 struct intel_encoder *encoder;
12024 struct drm_connector *connector;
12025 struct drm_connector_state *connector_state;
12026 int i;
12027
12028 for_each_connector_in_state(state, connector, connector_state, i) {
12029 if (connector_state->crtc != &crtc->base)
12030 continue;
12031
12032 encoder = to_intel_encoder(connector_state->best_encoder);
12033 if (!check_single_encoder_cloning(state, crtc, encoder))
12034 return false;
12035 }
12036
12037 return true;
12038}
12039
12040static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12041 struct drm_crtc_state *crtc_state)
12042{
cf5a15be 12043 struct drm_device *dev = crtc->dev;
ad421372 12044 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12046 struct intel_crtc_state *pipe_config =
12047 to_intel_crtc_state(crtc_state);
6d3a1ce7 12048 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12049 int ret;
6d3a1ce7
ML
12050 bool mode_changed = needs_modeset(crtc_state);
12051
12052 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12053 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12054 return -EINVAL;
12055 }
12056
852eb00d 12057 if (mode_changed && !crtc_state->active)
92826fcd 12058 pipe_config->wm_changed = true;
eddfcbcd 12059
ad421372
ML
12060 if (mode_changed && crtc_state->enable &&
12061 dev_priv->display.crtc_compute_clock &&
12062 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12063 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12064 pipe_config);
12065 if (ret)
12066 return ret;
12067 }
12068
e435d6e5 12069 ret = 0;
86c8bbbe
MR
12070 if (dev_priv->display.compute_pipe_wm) {
12071 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
ed4a6a7c
MR
12072 if (ret) {
12073 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12074 return ret;
12075 }
12076 }
12077
12078 if (dev_priv->display.compute_intermediate_wm &&
12079 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12080 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12081 return 0;
12082
12083 /*
12084 * Calculate 'intermediate' watermarks that satisfy both the
12085 * old state and the new state. We can program these
12086 * immediately.
12087 */
12088 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12089 intel_crtc,
12090 pipe_config);
12091 if (ret) {
12092 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12093 return ret;
ed4a6a7c 12094 }
86c8bbbe
MR
12095 }
12096
e435d6e5
ML
12097 if (INTEL_INFO(dev)->gen >= 9) {
12098 if (mode_changed)
12099 ret = skl_update_scaler_crtc(pipe_config);
12100
12101 if (!ret)
12102 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12103 pipe_config);
12104 }
12105
12106 return ret;
6d3a1ce7
ML
12107}
12108
65b38e0d 12109static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12110 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12111 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12112 .atomic_begin = intel_begin_crtc_commit,
12113 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12114 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12115};
12116
d29b2f9d
ACO
12117static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12118{
12119 struct intel_connector *connector;
12120
12121 for_each_intel_connector(dev, connector) {
12122 if (connector->base.encoder) {
12123 connector->base.state->best_encoder =
12124 connector->base.encoder;
12125 connector->base.state->crtc =
12126 connector->base.encoder->crtc;
12127 } else {
12128 connector->base.state->best_encoder = NULL;
12129 connector->base.state->crtc = NULL;
12130 }
12131 }
12132}
12133
050f7aeb 12134static void
eba905b2 12135connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12136 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12137{
12138 int bpp = pipe_config->pipe_bpp;
12139
12140 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12141 connector->base.base.id,
c23cc417 12142 connector->base.name);
050f7aeb
DV
12143
12144 /* Don't use an invalid EDID bpc value */
12145 if (connector->base.display_info.bpc &&
12146 connector->base.display_info.bpc * 3 < bpp) {
12147 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12148 bpp, connector->base.display_info.bpc*3);
12149 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12150 }
12151
013dd9e0
JN
12152 /* Clamp bpp to default limit on screens without EDID 1.4 */
12153 if (connector->base.display_info.bpc == 0) {
12154 int type = connector->base.connector_type;
12155 int clamp_bpp = 24;
12156
12157 /* Fall back to 18 bpp when DP sink capability is unknown. */
12158 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12159 type == DRM_MODE_CONNECTOR_eDP)
12160 clamp_bpp = 18;
12161
12162 if (bpp > clamp_bpp) {
12163 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12164 bpp, clamp_bpp);
12165 pipe_config->pipe_bpp = clamp_bpp;
12166 }
050f7aeb
DV
12167 }
12168}
12169
4e53c2e0 12170static int
050f7aeb 12171compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12172 struct intel_crtc_state *pipe_config)
4e53c2e0 12173{
050f7aeb 12174 struct drm_device *dev = crtc->base.dev;
1486017f 12175 struct drm_atomic_state *state;
da3ced29
ACO
12176 struct drm_connector *connector;
12177 struct drm_connector_state *connector_state;
1486017f 12178 int bpp, i;
4e53c2e0 12179
666a4537 12180 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12181 bpp = 10*3;
d328c9d7
DV
12182 else if (INTEL_INFO(dev)->gen >= 5)
12183 bpp = 12*3;
12184 else
12185 bpp = 8*3;
12186
4e53c2e0 12187
4e53c2e0
DV
12188 pipe_config->pipe_bpp = bpp;
12189
1486017f
ACO
12190 state = pipe_config->base.state;
12191
4e53c2e0 12192 /* Clamp display bpp to EDID value */
da3ced29
ACO
12193 for_each_connector_in_state(state, connector, connector_state, i) {
12194 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12195 continue;
12196
da3ced29
ACO
12197 connected_sink_compute_bpp(to_intel_connector(connector),
12198 pipe_config);
4e53c2e0
DV
12199 }
12200
12201 return bpp;
12202}
12203
644db711
DV
12204static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12205{
12206 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12207 "type: 0x%x flags: 0x%x\n",
1342830c 12208 mode->crtc_clock,
644db711
DV
12209 mode->crtc_hdisplay, mode->crtc_hsync_start,
12210 mode->crtc_hsync_end, mode->crtc_htotal,
12211 mode->crtc_vdisplay, mode->crtc_vsync_start,
12212 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12213}
12214
c0b03411 12215static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12216 struct intel_crtc_state *pipe_config,
c0b03411
DV
12217 const char *context)
12218{
6a60cd87
CK
12219 struct drm_device *dev = crtc->base.dev;
12220 struct drm_plane *plane;
12221 struct intel_plane *intel_plane;
12222 struct intel_plane_state *state;
12223 struct drm_framebuffer *fb;
12224
12225 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12226 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12227
12228 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12229 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12230 pipe_config->pipe_bpp, pipe_config->dither);
12231 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12232 pipe_config->has_pch_encoder,
12233 pipe_config->fdi_lanes,
12234 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12235 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12236 pipe_config->fdi_m_n.tu);
90a6b7b0 12237 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12238 pipe_config->has_dp_encoder,
90a6b7b0 12239 pipe_config->lane_count,
eb14cb74
VS
12240 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12241 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12242 pipe_config->dp_m_n.tu);
b95af8be 12243
90a6b7b0 12244 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12245 pipe_config->has_dp_encoder,
90a6b7b0 12246 pipe_config->lane_count,
b95af8be
VK
12247 pipe_config->dp_m2_n2.gmch_m,
12248 pipe_config->dp_m2_n2.gmch_n,
12249 pipe_config->dp_m2_n2.link_m,
12250 pipe_config->dp_m2_n2.link_n,
12251 pipe_config->dp_m2_n2.tu);
12252
55072d19
DV
12253 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12254 pipe_config->has_audio,
12255 pipe_config->has_infoframe);
12256
c0b03411 12257 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12258 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12259 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12260 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12261 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12262 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12263 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12264 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12265 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12266 crtc->num_scalers,
12267 pipe_config->scaler_state.scaler_users,
12268 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12269 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12270 pipe_config->gmch_pfit.control,
12271 pipe_config->gmch_pfit.pgm_ratios,
12272 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12273 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12274 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12275 pipe_config->pch_pfit.size,
12276 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12277 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12278 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12279
415ff0f6 12280 if (IS_BROXTON(dev)) {
05712c15 12281 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12282 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12283 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12284 pipe_config->ddi_pll_sel,
12285 pipe_config->dpll_hw_state.ebb0,
05712c15 12286 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12287 pipe_config->dpll_hw_state.pll0,
12288 pipe_config->dpll_hw_state.pll1,
12289 pipe_config->dpll_hw_state.pll2,
12290 pipe_config->dpll_hw_state.pll3,
12291 pipe_config->dpll_hw_state.pll6,
12292 pipe_config->dpll_hw_state.pll8,
05712c15 12293 pipe_config->dpll_hw_state.pll9,
c8453338 12294 pipe_config->dpll_hw_state.pll10,
415ff0f6 12295 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12296 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12297 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12298 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12299 pipe_config->ddi_pll_sel,
12300 pipe_config->dpll_hw_state.ctrl1,
12301 pipe_config->dpll_hw_state.cfgcr1,
12302 pipe_config->dpll_hw_state.cfgcr2);
12303 } else if (HAS_DDI(dev)) {
1260f07e 12304 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12305 pipe_config->ddi_pll_sel,
00490c22
ML
12306 pipe_config->dpll_hw_state.wrpll,
12307 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12308 } else {
12309 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12310 "fp0: 0x%x, fp1: 0x%x\n",
12311 pipe_config->dpll_hw_state.dpll,
12312 pipe_config->dpll_hw_state.dpll_md,
12313 pipe_config->dpll_hw_state.fp0,
12314 pipe_config->dpll_hw_state.fp1);
12315 }
12316
6a60cd87
CK
12317 DRM_DEBUG_KMS("planes on this crtc\n");
12318 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12319 intel_plane = to_intel_plane(plane);
12320 if (intel_plane->pipe != crtc->pipe)
12321 continue;
12322
12323 state = to_intel_plane_state(plane->state);
12324 fb = state->base.fb;
12325 if (!fb) {
12326 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12327 "disabled, scaler_id = %d\n",
12328 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12329 plane->base.id, intel_plane->pipe,
12330 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12331 drm_plane_index(plane), state->scaler_id);
12332 continue;
12333 }
12334
12335 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12336 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12337 plane->base.id, intel_plane->pipe,
12338 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12339 drm_plane_index(plane));
12340 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12341 fb->base.id, fb->width, fb->height, fb->pixel_format);
12342 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12343 state->scaler_id,
12344 state->src.x1 >> 16, state->src.y1 >> 16,
12345 drm_rect_width(&state->src) >> 16,
12346 drm_rect_height(&state->src) >> 16,
12347 state->dst.x1, state->dst.y1,
12348 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12349 }
c0b03411
DV
12350}
12351
5448a00d 12352static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12353{
5448a00d 12354 struct drm_device *dev = state->dev;
da3ced29 12355 struct drm_connector *connector;
00f0b378
VS
12356 unsigned int used_ports = 0;
12357
12358 /*
12359 * Walk the connector list instead of the encoder
12360 * list to detect the problem on ddi platforms
12361 * where there's just one encoder per digital port.
12362 */
0bff4858
VS
12363 drm_for_each_connector(connector, dev) {
12364 struct drm_connector_state *connector_state;
12365 struct intel_encoder *encoder;
12366
12367 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12368 if (!connector_state)
12369 connector_state = connector->state;
12370
5448a00d 12371 if (!connector_state->best_encoder)
00f0b378
VS
12372 continue;
12373
5448a00d
ACO
12374 encoder = to_intel_encoder(connector_state->best_encoder);
12375
12376 WARN_ON(!connector_state->crtc);
00f0b378
VS
12377
12378 switch (encoder->type) {
12379 unsigned int port_mask;
12380 case INTEL_OUTPUT_UNKNOWN:
12381 if (WARN_ON(!HAS_DDI(dev)))
12382 break;
12383 case INTEL_OUTPUT_DISPLAYPORT:
12384 case INTEL_OUTPUT_HDMI:
12385 case INTEL_OUTPUT_EDP:
12386 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12387
12388 /* the same port mustn't appear more than once */
12389 if (used_ports & port_mask)
12390 return false;
12391
12392 used_ports |= port_mask;
12393 default:
12394 break;
12395 }
12396 }
12397
12398 return true;
12399}
12400
83a57153
ACO
12401static void
12402clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12403{
12404 struct drm_crtc_state tmp_state;
663a3640 12405 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12406 struct intel_dpll_hw_state dpll_hw_state;
12407 enum intel_dpll_id shared_dpll;
8504c74c 12408 uint32_t ddi_pll_sel;
c4e2d043 12409 bool force_thru;
83a57153 12410
7546a384
ACO
12411 /* FIXME: before the switch to atomic started, a new pipe_config was
12412 * kzalloc'd. Code that depends on any field being zero should be
12413 * fixed, so that the crtc_state can be safely duplicated. For now,
12414 * only fields that are know to not cause problems are preserved. */
12415
83a57153 12416 tmp_state = crtc_state->base;
663a3640 12417 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12418 shared_dpll = crtc_state->shared_dpll;
12419 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12420 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12421 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12422
83a57153 12423 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12424
83a57153 12425 crtc_state->base = tmp_state;
663a3640 12426 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12427 crtc_state->shared_dpll = shared_dpll;
12428 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12429 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12430 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12431}
12432
548ee15b 12433static int
b8cecdf5 12434intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12435 struct intel_crtc_state *pipe_config)
ee7b9f93 12436{
b359283a 12437 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12438 struct intel_encoder *encoder;
da3ced29 12439 struct drm_connector *connector;
0b901879 12440 struct drm_connector_state *connector_state;
d328c9d7 12441 int base_bpp, ret = -EINVAL;
0b901879 12442 int i;
e29c22c0 12443 bool retry = true;
ee7b9f93 12444
83a57153 12445 clear_intel_crtc_state(pipe_config);
7758a113 12446
e143a21c
DV
12447 pipe_config->cpu_transcoder =
12448 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12449
2960bc9c
ID
12450 /*
12451 * Sanitize sync polarity flags based on requested ones. If neither
12452 * positive or negative polarity is requested, treat this as meaning
12453 * negative polarity.
12454 */
2d112de7 12455 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12456 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12457 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12458
2d112de7 12459 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12460 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12461 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12462
d328c9d7
DV
12463 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12464 pipe_config);
12465 if (base_bpp < 0)
4e53c2e0
DV
12466 goto fail;
12467
e41a56be
VS
12468 /*
12469 * Determine the real pipe dimensions. Note that stereo modes can
12470 * increase the actual pipe size due to the frame doubling and
12471 * insertion of additional space for blanks between the frame. This
12472 * is stored in the crtc timings. We use the requested mode to do this
12473 * computation to clearly distinguish it from the adjusted mode, which
12474 * can be changed by the connectors in the below retry loop.
12475 */
2d112de7 12476 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12477 &pipe_config->pipe_src_w,
12478 &pipe_config->pipe_src_h);
e41a56be 12479
e29c22c0 12480encoder_retry:
ef1b460d 12481 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12482 pipe_config->port_clock = 0;
ef1b460d 12483 pipe_config->pixel_multiplier = 1;
ff9a6750 12484
135c81b8 12485 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12486 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12487 CRTC_STEREO_DOUBLE);
135c81b8 12488
7758a113
DV
12489 /* Pass our mode to the connectors and the CRTC to give them a chance to
12490 * adjust it according to limitations or connector properties, and also
12491 * a chance to reject the mode entirely.
47f1c6c9 12492 */
da3ced29 12493 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12494 if (connector_state->crtc != crtc)
7758a113 12495 continue;
7ae89233 12496
0b901879
ACO
12497 encoder = to_intel_encoder(connector_state->best_encoder);
12498
efea6e8e
DV
12499 if (!(encoder->compute_config(encoder, pipe_config))) {
12500 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12501 goto fail;
12502 }
ee7b9f93 12503 }
47f1c6c9 12504
ff9a6750
DV
12505 /* Set default port clock if not overwritten by the encoder. Needs to be
12506 * done afterwards in case the encoder adjusts the mode. */
12507 if (!pipe_config->port_clock)
2d112de7 12508 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12509 * pipe_config->pixel_multiplier;
ff9a6750 12510
a43f6e0f 12511 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12512 if (ret < 0) {
7758a113
DV
12513 DRM_DEBUG_KMS("CRTC fixup failed\n");
12514 goto fail;
ee7b9f93 12515 }
e29c22c0
DV
12516
12517 if (ret == RETRY) {
12518 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12519 ret = -EINVAL;
12520 goto fail;
12521 }
12522
12523 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12524 retry = false;
12525 goto encoder_retry;
12526 }
12527
e8fa4270
DV
12528 /* Dithering seems to not pass-through bits correctly when it should, so
12529 * only enable it on 6bpc panels. */
12530 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12531 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12532 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12533
7758a113 12534fail:
548ee15b 12535 return ret;
ee7b9f93 12536}
47f1c6c9 12537
ea9d758d 12538static void
4740b0f2 12539intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12540{
0a9ab303
ACO
12541 struct drm_crtc *crtc;
12542 struct drm_crtc_state *crtc_state;
8a75d157 12543 int i;
ea9d758d 12544
7668851f 12545 /* Double check state. */
8a75d157 12546 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12547 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12548
12549 /* Update hwmode for vblank functions */
12550 if (crtc->state->active)
12551 crtc->hwmode = crtc->state->adjusted_mode;
12552 else
12553 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12554
12555 /*
12556 * Update legacy state to satisfy fbc code. This can
12557 * be removed when fbc uses the atomic state.
12558 */
12559 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12560 struct drm_plane_state *plane_state = crtc->primary->state;
12561
12562 crtc->primary->fb = plane_state->fb;
12563 crtc->x = plane_state->src_x >> 16;
12564 crtc->y = plane_state->src_y >> 16;
12565 }
ea9d758d 12566 }
ea9d758d
DV
12567}
12568
3bd26263 12569static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12570{
3bd26263 12571 int diff;
f1f644dc
JB
12572
12573 if (clock1 == clock2)
12574 return true;
12575
12576 if (!clock1 || !clock2)
12577 return false;
12578
12579 diff = abs(clock1 - clock2);
12580
12581 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12582 return true;
12583
12584 return false;
12585}
12586
25c5b266
DV
12587#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12588 list_for_each_entry((intel_crtc), \
12589 &(dev)->mode_config.crtc_list, \
12590 base.head) \
95150bdf 12591 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12592
cfb23ed6
ML
12593static bool
12594intel_compare_m_n(unsigned int m, unsigned int n,
12595 unsigned int m2, unsigned int n2,
12596 bool exact)
12597{
12598 if (m == m2 && n == n2)
12599 return true;
12600
12601 if (exact || !m || !n || !m2 || !n2)
12602 return false;
12603
12604 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12605
31d10b57
ML
12606 if (n > n2) {
12607 while (n > n2) {
cfb23ed6
ML
12608 m2 <<= 1;
12609 n2 <<= 1;
12610 }
31d10b57
ML
12611 } else if (n < n2) {
12612 while (n < n2) {
cfb23ed6
ML
12613 m <<= 1;
12614 n <<= 1;
12615 }
12616 }
12617
31d10b57
ML
12618 if (n != n2)
12619 return false;
12620
12621 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12622}
12623
12624static bool
12625intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12626 struct intel_link_m_n *m2_n2,
12627 bool adjust)
12628{
12629 if (m_n->tu == m2_n2->tu &&
12630 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12631 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12632 intel_compare_m_n(m_n->link_m, m_n->link_n,
12633 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12634 if (adjust)
12635 *m2_n2 = *m_n;
12636
12637 return true;
12638 }
12639
12640 return false;
12641}
12642
0e8ffe1b 12643static bool
2fa2fe9a 12644intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12645 struct intel_crtc_state *current_config,
cfb23ed6
ML
12646 struct intel_crtc_state *pipe_config,
12647 bool adjust)
0e8ffe1b 12648{
cfb23ed6
ML
12649 bool ret = true;
12650
12651#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12652 do { \
12653 if (!adjust) \
12654 DRM_ERROR(fmt, ##__VA_ARGS__); \
12655 else \
12656 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12657 } while (0)
12658
66e985c0
DV
12659#define PIPE_CONF_CHECK_X(name) \
12660 if (current_config->name != pipe_config->name) { \
cfb23ed6 12661 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12662 "(expected 0x%08x, found 0x%08x)\n", \
12663 current_config->name, \
12664 pipe_config->name); \
cfb23ed6 12665 ret = false; \
66e985c0
DV
12666 }
12667
08a24034
DV
12668#define PIPE_CONF_CHECK_I(name) \
12669 if (current_config->name != pipe_config->name) { \
cfb23ed6 12670 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12671 "(expected %i, found %i)\n", \
12672 current_config->name, \
12673 pipe_config->name); \
cfb23ed6
ML
12674 ret = false; \
12675 }
12676
12677#define PIPE_CONF_CHECK_M_N(name) \
12678 if (!intel_compare_link_m_n(&current_config->name, \
12679 &pipe_config->name,\
12680 adjust)) { \
12681 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12682 "(expected tu %i gmch %i/%i link %i/%i, " \
12683 "found tu %i, gmch %i/%i link %i/%i)\n", \
12684 current_config->name.tu, \
12685 current_config->name.gmch_m, \
12686 current_config->name.gmch_n, \
12687 current_config->name.link_m, \
12688 current_config->name.link_n, \
12689 pipe_config->name.tu, \
12690 pipe_config->name.gmch_m, \
12691 pipe_config->name.gmch_n, \
12692 pipe_config->name.link_m, \
12693 pipe_config->name.link_n); \
12694 ret = false; \
12695 }
12696
12697#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12698 if (!intel_compare_link_m_n(&current_config->name, \
12699 &pipe_config->name, adjust) && \
12700 !intel_compare_link_m_n(&current_config->alt_name, \
12701 &pipe_config->name, adjust)) { \
12702 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12703 "(expected tu %i gmch %i/%i link %i/%i, " \
12704 "or tu %i gmch %i/%i link %i/%i, " \
12705 "found tu %i, gmch %i/%i link %i/%i)\n", \
12706 current_config->name.tu, \
12707 current_config->name.gmch_m, \
12708 current_config->name.gmch_n, \
12709 current_config->name.link_m, \
12710 current_config->name.link_n, \
12711 current_config->alt_name.tu, \
12712 current_config->alt_name.gmch_m, \
12713 current_config->alt_name.gmch_n, \
12714 current_config->alt_name.link_m, \
12715 current_config->alt_name.link_n, \
12716 pipe_config->name.tu, \
12717 pipe_config->name.gmch_m, \
12718 pipe_config->name.gmch_n, \
12719 pipe_config->name.link_m, \
12720 pipe_config->name.link_n); \
12721 ret = false; \
88adfff1
DV
12722 }
12723
b95af8be
VK
12724/* This is required for BDW+ where there is only one set of registers for
12725 * switching between high and low RR.
12726 * This macro can be used whenever a comparison has to be made between one
12727 * hw state and multiple sw state variables.
12728 */
12729#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12730 if ((current_config->name != pipe_config->name) && \
12731 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12732 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12733 "(expected %i or %i, found %i)\n", \
12734 current_config->name, \
12735 current_config->alt_name, \
12736 pipe_config->name); \
cfb23ed6 12737 ret = false; \
b95af8be
VK
12738 }
12739
1bd1bd80
DV
12740#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12741 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12742 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12743 "(expected %i, found %i)\n", \
12744 current_config->name & (mask), \
12745 pipe_config->name & (mask)); \
cfb23ed6 12746 ret = false; \
1bd1bd80
DV
12747 }
12748
5e550656
VS
12749#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12750 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12751 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12752 "(expected %i, found %i)\n", \
12753 current_config->name, \
12754 pipe_config->name); \
cfb23ed6 12755 ret = false; \
5e550656
VS
12756 }
12757
bb760063
DV
12758#define PIPE_CONF_QUIRK(quirk) \
12759 ((current_config->quirks | pipe_config->quirks) & (quirk))
12760
eccb140b
DV
12761 PIPE_CONF_CHECK_I(cpu_transcoder);
12762
08a24034
DV
12763 PIPE_CONF_CHECK_I(has_pch_encoder);
12764 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12765 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12766
eb14cb74 12767 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12768 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12769
12770 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12771 PIPE_CONF_CHECK_M_N(dp_m_n);
12772
cfb23ed6
ML
12773 if (current_config->has_drrs)
12774 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12775 } else
12776 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12777
a65347ba
JN
12778 PIPE_CONF_CHECK_I(has_dsi_encoder);
12779
2d112de7
ACO
12780 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12781 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12782 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12783 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12784 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12785 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12786
2d112de7
ACO
12787 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12788 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12789 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12790 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12791 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12792 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12793
c93f54cf 12794 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12795 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12796 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12797 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12798 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12799 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12800
9ed109a7
DV
12801 PIPE_CONF_CHECK_I(has_audio);
12802
2d112de7 12803 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12804 DRM_MODE_FLAG_INTERLACE);
12805
bb760063 12806 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12807 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12808 DRM_MODE_FLAG_PHSYNC);
2d112de7 12809 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12810 DRM_MODE_FLAG_NHSYNC);
2d112de7 12811 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12812 DRM_MODE_FLAG_PVSYNC);
2d112de7 12813 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12814 DRM_MODE_FLAG_NVSYNC);
12815 }
045ac3b5 12816
333b8ca8 12817 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12818 /* pfit ratios are autocomputed by the hw on gen4+ */
12819 if (INTEL_INFO(dev)->gen < 4)
12820 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12821 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12822
bfd16b2a
ML
12823 if (!adjust) {
12824 PIPE_CONF_CHECK_I(pipe_src_w);
12825 PIPE_CONF_CHECK_I(pipe_src_h);
12826
12827 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12828 if (current_config->pch_pfit.enabled) {
12829 PIPE_CONF_CHECK_X(pch_pfit.pos);
12830 PIPE_CONF_CHECK_X(pch_pfit.size);
12831 }
2fa2fe9a 12832
7aefe2b5
ML
12833 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12834 }
a1b2278e 12835
e59150dc
JB
12836 /* BDW+ don't expose a synchronous way to read the state */
12837 if (IS_HASWELL(dev))
12838 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12839
282740f7
VS
12840 PIPE_CONF_CHECK_I(double_wide);
12841
26804afd
DV
12842 PIPE_CONF_CHECK_X(ddi_pll_sel);
12843
c0d43d62 12844 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12845 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12846 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12847 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12848 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12849 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12850 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12851 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12852 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12853 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12854
42571aef
VS
12855 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12856 PIPE_CONF_CHECK_I(pipe_bpp);
12857
2d112de7 12858 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12859 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12860
66e985c0 12861#undef PIPE_CONF_CHECK_X
08a24034 12862#undef PIPE_CONF_CHECK_I
b95af8be 12863#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12864#undef PIPE_CONF_CHECK_FLAGS
5e550656 12865#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12866#undef PIPE_CONF_QUIRK
cfb23ed6 12867#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12868
cfb23ed6 12869 return ret;
0e8ffe1b
DV
12870}
12871
e3b247da
VS
12872static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12873 const struct intel_crtc_state *pipe_config)
12874{
12875 if (pipe_config->has_pch_encoder) {
12876 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv) * 10000,
12877 &pipe_config->fdi_m_n);
12878 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12879
12880 /*
12881 * FDI already provided one idea for the dotclock.
12882 * Yell if the encoder disagrees.
12883 */
12884 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12885 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12886 fdi_dotclock, dotclock);
12887 }
12888}
12889
08db6652
DL
12890static void check_wm_state(struct drm_device *dev)
12891{
12892 struct drm_i915_private *dev_priv = dev->dev_private;
12893 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12894 struct intel_crtc *intel_crtc;
12895 int plane;
12896
12897 if (INTEL_INFO(dev)->gen < 9)
12898 return;
12899
12900 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12901 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12902
12903 for_each_intel_crtc(dev, intel_crtc) {
12904 struct skl_ddb_entry *hw_entry, *sw_entry;
12905 const enum pipe pipe = intel_crtc->pipe;
12906
12907 if (!intel_crtc->active)
12908 continue;
12909
12910 /* planes */
dd740780 12911 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12912 hw_entry = &hw_ddb.plane[pipe][plane];
12913 sw_entry = &sw_ddb->plane[pipe][plane];
12914
12915 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12916 continue;
12917
12918 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12919 "(expected (%u,%u), found (%u,%u))\n",
12920 pipe_name(pipe), plane + 1,
12921 sw_entry->start, sw_entry->end,
12922 hw_entry->start, hw_entry->end);
12923 }
12924
12925 /* cursor */
4969d33e
MR
12926 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12927 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12928
12929 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12930 continue;
12931
12932 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12933 "(expected (%u,%u), found (%u,%u))\n",
12934 pipe_name(pipe),
12935 sw_entry->start, sw_entry->end,
12936 hw_entry->start, hw_entry->end);
12937 }
12938}
12939
91d1b4bd 12940static void
35dd3c64
ML
12941check_connector_state(struct drm_device *dev,
12942 struct drm_atomic_state *old_state)
8af6cf88 12943{
35dd3c64
ML
12944 struct drm_connector_state *old_conn_state;
12945 struct drm_connector *connector;
12946 int i;
8af6cf88 12947
35dd3c64
ML
12948 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12949 struct drm_encoder *encoder = connector->encoder;
12950 struct drm_connector_state *state = connector->state;
ad3c558f 12951
8af6cf88
DV
12952 /* This also checks the encoder/connector hw state with the
12953 * ->get_hw_state callbacks. */
35dd3c64 12954 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12955
ad3c558f 12956 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12957 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12958 }
91d1b4bd
DV
12959}
12960
12961static void
12962check_encoder_state(struct drm_device *dev)
12963{
12964 struct intel_encoder *encoder;
12965 struct intel_connector *connector;
8af6cf88 12966
b2784e15 12967 for_each_intel_encoder(dev, encoder) {
8af6cf88 12968 bool enabled = false;
4d20cd86 12969 enum pipe pipe;
8af6cf88
DV
12970
12971 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12972 encoder->base.base.id,
8e329a03 12973 encoder->base.name);
8af6cf88 12974
3a3371ff 12975 for_each_intel_connector(dev, connector) {
4d20cd86 12976 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12977 continue;
12978 enabled = true;
ad3c558f
ML
12979
12980 I915_STATE_WARN(connector->base.state->crtc !=
12981 encoder->base.crtc,
12982 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12983 }
0e32b39c 12984
e2c719b7 12985 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12986 "encoder's enabled state mismatch "
12987 "(expected %i, found %i)\n",
12988 !!encoder->base.crtc, enabled);
7c60d198
ML
12989
12990 if (!encoder->base.crtc) {
4d20cd86 12991 bool active;
7c60d198 12992
4d20cd86
ML
12993 active = encoder->get_hw_state(encoder, &pipe);
12994 I915_STATE_WARN(active,
12995 "encoder detached but still enabled on pipe %c.\n",
12996 pipe_name(pipe));
7c60d198 12997 }
8af6cf88 12998 }
91d1b4bd
DV
12999}
13000
13001static void
4d20cd86 13002check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 13003{
fbee40df 13004 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 13005 struct intel_encoder *encoder;
4d20cd86
ML
13006 struct drm_crtc_state *old_crtc_state;
13007 struct drm_crtc *crtc;
13008 int i;
8af6cf88 13009
4d20cd86
ML
13010 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
13011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13012 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 13013 bool active;
8af6cf88 13014
bfd16b2a
ML
13015 if (!needs_modeset(crtc->state) &&
13016 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 13017 continue;
045ac3b5 13018
4d20cd86
ML
13019 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13020 pipe_config = to_intel_crtc_state(old_crtc_state);
13021 memset(pipe_config, 0, sizeof(*pipe_config));
13022 pipe_config->base.crtc = crtc;
13023 pipe_config->base.state = old_state;
8af6cf88 13024
4d20cd86
ML
13025 DRM_DEBUG_KMS("[CRTC:%d]\n",
13026 crtc->base.id);
8af6cf88 13027
4d20cd86
ML
13028 active = dev_priv->display.get_pipe_config(intel_crtc,
13029 pipe_config);
d62cf62a 13030
b6b5d049 13031 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
13032 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13033 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13034 active = crtc->state->active;
6c49f241 13035
4d20cd86 13036 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 13037 "crtc active state doesn't match with hw state "
4d20cd86 13038 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 13039
4d20cd86 13040 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 13041 "transitional active state does not match atomic hw state "
4d20cd86
ML
13042 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13043
13044 for_each_encoder_on_crtc(dev, crtc, encoder) {
13045 enum pipe pipe;
13046
13047 active = encoder->get_hw_state(encoder, &pipe);
13048 I915_STATE_WARN(active != crtc->state->active,
13049 "[ENCODER:%i] active %i with crtc active %i\n",
13050 encoder->base.base.id, active, crtc->state->active);
13051
13052 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13053 "Encoder connected to wrong pipe %c\n",
13054 pipe_name(pipe));
13055
13056 if (active)
13057 encoder->get_config(encoder, pipe_config);
13058 }
53d9f4e9 13059
4d20cd86 13060 if (!crtc->state->active)
cfb23ed6
ML
13061 continue;
13062
e3b247da
VS
13063 intel_pipe_config_sanity_check(dev_priv, pipe_config);
13064
4d20cd86
ML
13065 sw_config = to_intel_crtc_state(crtc->state);
13066 if (!intel_pipe_config_compare(dev, sw_config,
13067 pipe_config, false)) {
e2c719b7 13068 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 13069 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 13070 "[hw state]");
4d20cd86 13071 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
13072 "[sw state]");
13073 }
8af6cf88
DV
13074 }
13075}
13076
91d1b4bd
DV
13077static void
13078check_shared_dpll_state(struct drm_device *dev)
13079{
fbee40df 13080 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
13081 struct intel_crtc *crtc;
13082 struct intel_dpll_hw_state dpll_hw_state;
13083 int i;
5358901f
DV
13084
13085 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13086 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13087 int enabled_crtcs = 0, active_crtcs = 0;
13088 bool active;
13089
13090 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13091
13092 DRM_DEBUG_KMS("%s\n", pll->name);
13093
13094 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13095
e2c719b7 13096 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13097 "more active pll users than references: %i vs %i\n",
3e369b76 13098 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13099 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13100 "pll in active use but not on in sw tracking\n");
e2c719b7 13101 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13102 "pll in on but not on in use in sw tracking\n");
e2c719b7 13103 I915_STATE_WARN(pll->on != active,
5358901f
DV
13104 "pll on state mismatch (expected %i, found %i)\n",
13105 pll->on, active);
13106
d3fcc808 13107 for_each_intel_crtc(dev, crtc) {
83d65738 13108 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13109 enabled_crtcs++;
13110 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13111 active_crtcs++;
13112 }
e2c719b7 13113 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13114 "pll active crtcs mismatch (expected %i, found %i)\n",
13115 pll->active, active_crtcs);
e2c719b7 13116 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13117 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13118 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13119
e2c719b7 13120 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13121 sizeof(dpll_hw_state)),
13122 "pll hw state mismatch\n");
5358901f 13123 }
8af6cf88
DV
13124}
13125
ee165b1a
ML
13126static void
13127intel_modeset_check_state(struct drm_device *dev,
13128 struct drm_atomic_state *old_state)
91d1b4bd 13129{
08db6652 13130 check_wm_state(dev);
35dd3c64 13131 check_connector_state(dev, old_state);
91d1b4bd 13132 check_encoder_state(dev);
4d20cd86 13133 check_crtc_state(dev, old_state);
91d1b4bd
DV
13134 check_shared_dpll_state(dev);
13135}
13136
80715b2f
VS
13137static void update_scanline_offset(struct intel_crtc *crtc)
13138{
13139 struct drm_device *dev = crtc->base.dev;
13140
13141 /*
13142 * The scanline counter increments at the leading edge of hsync.
13143 *
13144 * On most platforms it starts counting from vtotal-1 on the
13145 * first active line. That means the scanline counter value is
13146 * always one less than what we would expect. Ie. just after
13147 * start of vblank, which also occurs at start of hsync (on the
13148 * last active line), the scanline counter will read vblank_start-1.
13149 *
13150 * On gen2 the scanline counter starts counting from 1 instead
13151 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13152 * to keep the value positive), instead of adding one.
13153 *
13154 * On HSW+ the behaviour of the scanline counter depends on the output
13155 * type. For DP ports it behaves like most other platforms, but on HDMI
13156 * there's an extra 1 line difference. So we need to add two instead of
13157 * one to the value.
13158 */
13159 if (IS_GEN2(dev)) {
124abe07 13160 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13161 int vtotal;
13162
124abe07
VS
13163 vtotal = adjusted_mode->crtc_vtotal;
13164 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13165 vtotal /= 2;
13166
13167 crtc->scanline_offset = vtotal - 1;
13168 } else if (HAS_DDI(dev) &&
409ee761 13169 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13170 crtc->scanline_offset = 2;
13171 } else
13172 crtc->scanline_offset = 1;
13173}
13174
ad421372 13175static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13176{
225da59b 13177 struct drm_device *dev = state->dev;
ed6739ef 13178 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13179 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13180 struct drm_crtc *crtc;
13181 struct drm_crtc_state *crtc_state;
0a9ab303 13182 int i;
ed6739ef
ACO
13183
13184 if (!dev_priv->display.crtc_compute_clock)
ad421372 13185 return;
ed6739ef 13186
0a9ab303 13187 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9
ML
13188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13189 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13190
fb1a38a9 13191 if (!needs_modeset(crtc_state))
225da59b
ACO
13192 continue;
13193
fb1a38a9
ML
13194 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13195
13196 if (old_dpll == DPLL_ID_PRIVATE)
13197 continue;
0a9ab303 13198
ad421372
ML
13199 if (!shared_dpll)
13200 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13201
fb1a38a9 13202 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
ad421372 13203 }
ed6739ef
ACO
13204}
13205
99d736a2
ML
13206/*
13207 * This implements the workaround described in the "notes" section of the mode
13208 * set sequence documentation. When going from no pipes or single pipe to
13209 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13210 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13211 */
13212static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13213{
13214 struct drm_crtc_state *crtc_state;
13215 struct intel_crtc *intel_crtc;
13216 struct drm_crtc *crtc;
13217 struct intel_crtc_state *first_crtc_state = NULL;
13218 struct intel_crtc_state *other_crtc_state = NULL;
13219 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13220 int i;
13221
13222 /* look at all crtc's that are going to be enabled in during modeset */
13223 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13224 intel_crtc = to_intel_crtc(crtc);
13225
13226 if (!crtc_state->active || !needs_modeset(crtc_state))
13227 continue;
13228
13229 if (first_crtc_state) {
13230 other_crtc_state = to_intel_crtc_state(crtc_state);
13231 break;
13232 } else {
13233 first_crtc_state = to_intel_crtc_state(crtc_state);
13234 first_pipe = intel_crtc->pipe;
13235 }
13236 }
13237
13238 /* No workaround needed? */
13239 if (!first_crtc_state)
13240 return 0;
13241
13242 /* w/a possibly needed, check how many crtc's are already enabled. */
13243 for_each_intel_crtc(state->dev, intel_crtc) {
13244 struct intel_crtc_state *pipe_config;
13245
13246 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13247 if (IS_ERR(pipe_config))
13248 return PTR_ERR(pipe_config);
13249
13250 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13251
13252 if (!pipe_config->base.active ||
13253 needs_modeset(&pipe_config->base))
13254 continue;
13255
13256 /* 2 or more enabled crtcs means no need for w/a */
13257 if (enabled_pipe != INVALID_PIPE)
13258 return 0;
13259
13260 enabled_pipe = intel_crtc->pipe;
13261 }
13262
13263 if (enabled_pipe != INVALID_PIPE)
13264 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13265 else if (other_crtc_state)
13266 other_crtc_state->hsw_workaround_pipe = first_pipe;
13267
13268 return 0;
13269}
13270
27c329ed
ML
13271static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13272{
13273 struct drm_crtc *crtc;
13274 struct drm_crtc_state *crtc_state;
13275 int ret = 0;
13276
13277 /* add all active pipes to the state */
13278 for_each_crtc(state->dev, crtc) {
13279 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13280 if (IS_ERR(crtc_state))
13281 return PTR_ERR(crtc_state);
13282
13283 if (!crtc_state->active || needs_modeset(crtc_state))
13284 continue;
13285
13286 crtc_state->mode_changed = true;
13287
13288 ret = drm_atomic_add_affected_connectors(state, crtc);
13289 if (ret)
13290 break;
13291
13292 ret = drm_atomic_add_affected_planes(state, crtc);
13293 if (ret)
13294 break;
13295 }
13296
13297 return ret;
13298}
13299
c347a676 13300static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13301{
565602d7
ML
13302 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13303 struct drm_i915_private *dev_priv = state->dev->dev_private;
13304 struct drm_crtc *crtc;
13305 struct drm_crtc_state *crtc_state;
13306 int ret = 0, i;
054518dd 13307
b359283a
ML
13308 if (!check_digital_port_conflicts(state)) {
13309 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13310 return -EINVAL;
13311 }
13312
565602d7
ML
13313 intel_state->modeset = true;
13314 intel_state->active_crtcs = dev_priv->active_crtcs;
13315
13316 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13317 if (crtc_state->active)
13318 intel_state->active_crtcs |= 1 << i;
13319 else
13320 intel_state->active_crtcs &= ~(1 << i);
13321 }
13322
054518dd
ACO
13323 /*
13324 * See if the config requires any additional preparation, e.g.
13325 * to adjust global state with pipes off. We need to do this
13326 * here so we can get the modeset_pipe updated config for the new
13327 * mode set on this crtc. For other crtcs we need to use the
13328 * adjusted_mode bits in the crtc directly.
13329 */
27c329ed 13330 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13331 ret = dev_priv->display.modeset_calc_cdclk(state);
13332
1a617b77 13333 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13334 ret = intel_modeset_all_pipes(state);
13335
13336 if (ret < 0)
054518dd 13337 return ret;
e8788cbc
ML
13338
13339 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13340 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13341 } else
1a617b77 13342 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13343
ad421372 13344 intel_modeset_clear_plls(state);
054518dd 13345
565602d7 13346 if (IS_HASWELL(dev_priv))
ad421372 13347 return haswell_mode_set_planes_workaround(state);
99d736a2 13348
ad421372 13349 return 0;
c347a676
ACO
13350}
13351
aa363136
MR
13352/*
13353 * Handle calculation of various watermark data at the end of the atomic check
13354 * phase. The code here should be run after the per-crtc and per-plane 'check'
13355 * handlers to ensure that all derived state has been updated.
13356 */
13357static void calc_watermark_data(struct drm_atomic_state *state)
13358{
13359 struct drm_device *dev = state->dev;
13360 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13361 struct drm_crtc *crtc;
13362 struct drm_crtc_state *cstate;
13363 struct drm_plane *plane;
13364 struct drm_plane_state *pstate;
13365
13366 /*
13367 * Calculate watermark configuration details now that derived
13368 * plane/crtc state is all properly updated.
13369 */
13370 drm_for_each_crtc(crtc, dev) {
13371 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13372 crtc->state;
13373
13374 if (cstate->active)
13375 intel_state->wm_config.num_pipes_active++;
13376 }
13377 drm_for_each_legacy_plane(plane, dev) {
13378 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13379 plane->state;
13380
13381 if (!to_intel_plane_state(pstate)->visible)
13382 continue;
13383
13384 intel_state->wm_config.sprites_enabled = true;
13385 if (pstate->crtc_w != pstate->src_w >> 16 ||
13386 pstate->crtc_h != pstate->src_h >> 16)
13387 intel_state->wm_config.sprites_scaled = true;
13388 }
13389}
13390
74c090b1
ML
13391/**
13392 * intel_atomic_check - validate state object
13393 * @dev: drm device
13394 * @state: state to validate
13395 */
13396static int intel_atomic_check(struct drm_device *dev,
13397 struct drm_atomic_state *state)
c347a676 13398{
dd8b3bdb 13399 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13400 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13401 struct drm_crtc *crtc;
13402 struct drm_crtc_state *crtc_state;
13403 int ret, i;
61333b60 13404 bool any_ms = false;
c347a676 13405
74c090b1 13406 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13407 if (ret)
13408 return ret;
13409
c347a676 13410 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13411 struct intel_crtc_state *pipe_config =
13412 to_intel_crtc_state(crtc_state);
1ed51de9 13413
ba8af3e5
ML
13414 memset(&to_intel_crtc(crtc)->atomic, 0,
13415 sizeof(struct intel_crtc_atomic_commit));
13416
1ed51de9
DV
13417 /* Catch I915_MODE_FLAG_INHERITED */
13418 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13419 crtc_state->mode_changed = true;
cfb23ed6 13420
61333b60
ML
13421 if (!crtc_state->enable) {
13422 if (needs_modeset(crtc_state))
13423 any_ms = true;
c347a676 13424 continue;
61333b60 13425 }
c347a676 13426
26495481 13427 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13428 continue;
13429
26495481
DV
13430 /* FIXME: For only active_changed we shouldn't need to do any
13431 * state recomputation at all. */
13432
1ed51de9
DV
13433 ret = drm_atomic_add_affected_connectors(state, crtc);
13434 if (ret)
13435 return ret;
b359283a 13436
cfb23ed6 13437 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13438 if (ret)
13439 return ret;
13440
73831236 13441 if (i915.fastboot &&
dd8b3bdb 13442 intel_pipe_config_compare(dev,
cfb23ed6 13443 to_intel_crtc_state(crtc->state),
1ed51de9 13444 pipe_config, true)) {
26495481 13445 crtc_state->mode_changed = false;
bfd16b2a 13446 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13447 }
13448
13449 if (needs_modeset(crtc_state)) {
13450 any_ms = true;
cfb23ed6
ML
13451
13452 ret = drm_atomic_add_affected_planes(state, crtc);
13453 if (ret)
13454 return ret;
13455 }
61333b60 13456
26495481
DV
13457 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13458 needs_modeset(crtc_state) ?
13459 "[modeset]" : "[fastset]");
c347a676
ACO
13460 }
13461
61333b60
ML
13462 if (any_ms) {
13463 ret = intel_modeset_checks(state);
13464
13465 if (ret)
13466 return ret;
27c329ed 13467 } else
dd8b3bdb 13468 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13469
dd8b3bdb 13470 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13471 if (ret)
13472 return ret;
13473
f51be2e0 13474 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13475 calc_watermark_data(state);
13476
13477 return 0;
054518dd
ACO
13478}
13479
5008e874
ML
13480static int intel_atomic_prepare_commit(struct drm_device *dev,
13481 struct drm_atomic_state *state,
13482 bool async)
13483{
7580d774
ML
13484 struct drm_i915_private *dev_priv = dev->dev_private;
13485 struct drm_plane_state *plane_state;
5008e874 13486 struct drm_crtc_state *crtc_state;
7580d774 13487 struct drm_plane *plane;
5008e874
ML
13488 struct drm_crtc *crtc;
13489 int i, ret;
13490
13491 if (async) {
13492 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13493 return -EINVAL;
13494 }
13495
13496 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13497 ret = intel_crtc_wait_for_pending_flips(crtc);
13498 if (ret)
13499 return ret;
7580d774
ML
13500
13501 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13502 flush_workqueue(dev_priv->wq);
5008e874
ML
13503 }
13504
f935675f
ML
13505 ret = mutex_lock_interruptible(&dev->struct_mutex);
13506 if (ret)
13507 return ret;
13508
5008e874 13509 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13510 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13511 u32 reset_counter;
13512
13513 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13514 mutex_unlock(&dev->struct_mutex);
13515
13516 for_each_plane_in_state(state, plane, plane_state, i) {
13517 struct intel_plane_state *intel_plane_state =
13518 to_intel_plane_state(plane_state);
13519
13520 if (!intel_plane_state->wait_req)
13521 continue;
13522
13523 ret = __i915_wait_request(intel_plane_state->wait_req,
13524 reset_counter, true,
13525 NULL, NULL);
13526
13527 /* Swallow -EIO errors to allow updates during hw lockup. */
13528 if (ret == -EIO)
13529 ret = 0;
13530
13531 if (ret)
13532 break;
13533 }
13534
13535 if (!ret)
13536 return 0;
13537
13538 mutex_lock(&dev->struct_mutex);
13539 drm_atomic_helper_cleanup_planes(dev, state);
13540 }
5008e874 13541
f935675f 13542 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13543 return ret;
13544}
13545
e8861675
ML
13546static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13547 struct drm_i915_private *dev_priv,
13548 unsigned crtc_mask)
13549{
13550 unsigned last_vblank_count[I915_MAX_PIPES];
13551 enum pipe pipe;
13552 int ret;
13553
13554 if (!crtc_mask)
13555 return;
13556
13557 for_each_pipe(dev_priv, pipe) {
13558 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13559
13560 if (!((1 << pipe) & crtc_mask))
13561 continue;
13562
13563 ret = drm_crtc_vblank_get(crtc);
13564 if (WARN_ON(ret != 0)) {
13565 crtc_mask &= ~(1 << pipe);
13566 continue;
13567 }
13568
13569 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13570 }
13571
13572 for_each_pipe(dev_priv, pipe) {
13573 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13574 long lret;
13575
13576 if (!((1 << pipe) & crtc_mask))
13577 continue;
13578
13579 lret = wait_event_timeout(dev->vblank[pipe].queue,
13580 last_vblank_count[pipe] !=
13581 drm_crtc_vblank_count(crtc),
13582 msecs_to_jiffies(50));
13583
13584 WARN_ON(!lret);
13585
13586 drm_crtc_vblank_put(crtc);
13587 }
13588}
13589
13590static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13591{
13592 /* fb updated, need to unpin old fb */
13593 if (crtc_state->fb_changed)
13594 return true;
13595
13596 /* wm changes, need vblank before final wm's */
13597 if (crtc_state->wm_changed)
13598 return true;
13599
13600 /*
13601 * cxsr is re-enabled after vblank.
13602 * This is already handled by crtc_state->wm_changed,
13603 * but added for clarity.
13604 */
13605 if (crtc_state->disable_cxsr)
13606 return true;
13607
13608 return false;
13609}
13610
74c090b1
ML
13611/**
13612 * intel_atomic_commit - commit validated state object
13613 * @dev: DRM device
13614 * @state: the top-level driver state object
13615 * @async: asynchronous commit
13616 *
13617 * This function commits a top-level state object that has been validated
13618 * with drm_atomic_helper_check().
13619 *
13620 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13621 * we can only handle plane-related operations and do not yet support
13622 * asynchronous commit.
13623 *
13624 * RETURNS
13625 * Zero for success or -errno.
13626 */
13627static int intel_atomic_commit(struct drm_device *dev,
13628 struct drm_atomic_state *state,
13629 bool async)
a6778b3c 13630{
565602d7 13631 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13632 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13633 struct drm_crtc_state *crtc_state;
7580d774 13634 struct drm_crtc *crtc;
ed4a6a7c 13635 struct intel_crtc_state *intel_cstate;
565602d7
ML
13636 int ret = 0, i;
13637 bool hw_check = intel_state->modeset;
33c8df89 13638 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13639 unsigned crtc_vblank_mask = 0;
a6778b3c 13640
5008e874 13641 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13642 if (ret) {
13643 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13644 return ret;
7580d774 13645 }
d4afb8cc 13646
1c5e19f8 13647 drm_atomic_helper_swap_state(dev, state);
aa363136 13648 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13649
565602d7
ML
13650 if (intel_state->modeset) {
13651 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13652 sizeof(intel_state->min_pixclk));
13653 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13654 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13655
13656 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13657 }
13658
0a9ab303 13659 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13661
33c8df89
ML
13662 if (needs_modeset(crtc->state) ||
13663 to_intel_crtc_state(crtc->state)->update_pipe) {
13664 hw_check = true;
13665
13666 put_domains[to_intel_crtc(crtc)->pipe] =
13667 modeset_get_crtc_power_domains(crtc,
13668 to_intel_crtc_state(crtc->state));
13669 }
13670
61333b60
ML
13671 if (!needs_modeset(crtc->state))
13672 continue;
13673
5c74cd73 13674 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
460da916 13675
a539205a
ML
13676 if (crtc_state->active) {
13677 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13678 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13679 intel_crtc->active = false;
58f9c0bc 13680 intel_fbc_disable(intel_crtc);
eddfcbcd 13681 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13682
13683 /*
13684 * Underruns don't always raise
13685 * interrupts, so check manually.
13686 */
13687 intel_check_cpu_fifo_underruns(dev_priv);
13688 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13689
13690 if (!crtc->state->active)
13691 intel_update_watermarks(crtc);
a539205a 13692 }
b8cecdf5 13693 }
7758a113 13694
ea9d758d
DV
13695 /* Only after disabling all output pipelines that will be changed can we
13696 * update the the output configuration. */
4740b0f2 13697 intel_modeset_update_crtc_state(state);
f6e5b160 13698
565602d7 13699 if (intel_state->modeset) {
4740b0f2
ML
13700 intel_shared_dpll_commit(state);
13701
13702 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13703
13704 if (dev_priv->display.modeset_commit_cdclk &&
13705 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13706 dev_priv->display.modeset_commit_cdclk(state);
4740b0f2 13707 }
47fab737 13708
a6778b3c 13709 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13710 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13712 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13713 struct intel_crtc_state *pipe_config =
13714 to_intel_crtc_state(crtc->state);
13715 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13716
f6ac4b2a 13717 if (modeset && crtc->state->active) {
a539205a
ML
13718 update_scanline_offset(to_intel_crtc(crtc));
13719 dev_priv->display.crtc_enable(crtc);
13720 }
80715b2f 13721
f6ac4b2a 13722 if (!modeset)
5c74cd73 13723 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
f6ac4b2a 13724
49227c4a
PZ
13725 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13726 intel_fbc_enable(intel_crtc);
13727
6173ee28
ML
13728 if (crtc->state->active &&
13729 (crtc->state->planes_changed || update_pipe))
62852622 13730 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a 13731
e8861675
ML
13732 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13733 crtc_vblank_mask |= 1 << i;
80715b2f 13734 }
a6778b3c 13735
a6778b3c 13736 /* FIXME: add subpixel order */
83a57153 13737
e8861675
ML
13738 if (!state->legacy_cursor_update)
13739 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13740
33c8df89 13741 for_each_crtc_in_state(state, crtc, crtc_state, i) {
e8861675
ML
13742 intel_post_plane_update(to_intel_crtc(crtc));
13743
33c8df89
ML
13744 if (put_domains[i])
13745 modeset_put_power_domains(dev_priv, put_domains[i]);
13746 }
13747
13748 if (intel_state->modeset)
13749 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13750
ed4a6a7c
MR
13751 /*
13752 * Now that the vblank has passed, we can go ahead and program the
13753 * optimal watermarks on platforms that need two-step watermark
13754 * programming.
13755 *
13756 * TODO: Move this (and other cleanup) to an async worker eventually.
13757 */
13758 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13759 intel_cstate = to_intel_crtc_state(crtc->state);
13760
13761 if (dev_priv->display.optimize_watermarks)
13762 dev_priv->display.optimize_watermarks(intel_cstate);
13763 }
13764
f935675f 13765 mutex_lock(&dev->struct_mutex);
d4afb8cc 13766 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13767 mutex_unlock(&dev->struct_mutex);
2bfb4627 13768
565602d7 13769 if (hw_check)
ee165b1a
ML
13770 intel_modeset_check_state(dev, state);
13771
13772 drm_atomic_state_free(state);
f30da187 13773
75714940
MK
13774 /* As one of the primary mmio accessors, KMS has a high likelihood
13775 * of triggering bugs in unclaimed access. After we finish
13776 * modesetting, see if an error has been flagged, and if so
13777 * enable debugging for the next modeset - and hope we catch
13778 * the culprit.
13779 *
13780 * XXX note that we assume display power is on at this point.
13781 * This might hold true now but we need to add pm helper to check
13782 * unclaimed only when the hardware is on, as atomic commits
13783 * can happen also when the device is completely off.
13784 */
13785 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13786
74c090b1 13787 return 0;
7f27126e
JB
13788}
13789
c0c36b94
CW
13790void intel_crtc_restore_mode(struct drm_crtc *crtc)
13791{
83a57153
ACO
13792 struct drm_device *dev = crtc->dev;
13793 struct drm_atomic_state *state;
e694eb02 13794 struct drm_crtc_state *crtc_state;
2bfb4627 13795 int ret;
83a57153
ACO
13796
13797 state = drm_atomic_state_alloc(dev);
13798 if (!state) {
e694eb02 13799 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13800 crtc->base.id);
13801 return;
13802 }
13803
e694eb02 13804 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13805
e694eb02
ML
13806retry:
13807 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13808 ret = PTR_ERR_OR_ZERO(crtc_state);
13809 if (!ret) {
13810 if (!crtc_state->active)
13811 goto out;
83a57153 13812
e694eb02 13813 crtc_state->mode_changed = true;
74c090b1 13814 ret = drm_atomic_commit(state);
83a57153
ACO
13815 }
13816
e694eb02
ML
13817 if (ret == -EDEADLK) {
13818 drm_atomic_state_clear(state);
13819 drm_modeset_backoff(state->acquire_ctx);
13820 goto retry;
4ed9fb37 13821 }
4be07317 13822
2bfb4627 13823 if (ret)
e694eb02 13824out:
2bfb4627 13825 drm_atomic_state_free(state);
c0c36b94
CW
13826}
13827
25c5b266
DV
13828#undef for_each_intel_crtc_masked
13829
f6e5b160 13830static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13831 .gamma_set = intel_crtc_gamma_set,
74c090b1 13832 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13833 .destroy = intel_crtc_destroy,
13834 .page_flip = intel_crtc_page_flip,
1356837e
MR
13835 .atomic_duplicate_state = intel_crtc_duplicate_state,
13836 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13837};
13838
5358901f
DV
13839static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13840 struct intel_shared_dpll *pll,
13841 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13842{
5358901f 13843 uint32_t val;
ee7b9f93 13844
12fda387 13845 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13846 return false;
13847
5358901f 13848 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13849 hw_state->dpll = val;
13850 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13851 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f 13852
12fda387
ID
13853 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13854
5358901f
DV
13855 return val & DPLL_VCO_ENABLE;
13856}
13857
15bdd4cf
DV
13858static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13859 struct intel_shared_dpll *pll)
13860{
3e369b76
ACO
13861 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13862 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13863}
13864
e7b903d2
DV
13865static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13866 struct intel_shared_dpll *pll)
13867{
e7b903d2 13868 /* PCH refclock must be enabled first */
89eff4be 13869 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13870
3e369b76 13871 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13872
13873 /* Wait for the clocks to stabilize. */
13874 POSTING_READ(PCH_DPLL(pll->id));
13875 udelay(150);
13876
13877 /* The pixel multiplier can only be updated once the
13878 * DPLL is enabled and the clocks are stable.
13879 *
13880 * So write it again.
13881 */
3e369b76 13882 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13883 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13884 udelay(200);
13885}
13886
13887static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13888 struct intel_shared_dpll *pll)
13889{
13890 struct drm_device *dev = dev_priv->dev;
13891 struct intel_crtc *crtc;
e7b903d2
DV
13892
13893 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13894 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13895 if (intel_crtc_to_shared_dpll(crtc) == pll)
13896 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13897 }
13898
15bdd4cf
DV
13899 I915_WRITE(PCH_DPLL(pll->id), 0);
13900 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13901 udelay(200);
13902}
13903
46edb027
DV
13904static char *ibx_pch_dpll_names[] = {
13905 "PCH DPLL A",
13906 "PCH DPLL B",
13907};
13908
7c74ade1 13909static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13910{
e7b903d2 13911 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13912 int i;
13913
7c74ade1 13914 dev_priv->num_shared_dpll = 2;
ee7b9f93 13915
e72f9fbf 13916 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13917 dev_priv->shared_dplls[i].id = i;
13918 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13919 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13920 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13921 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13922 dev_priv->shared_dplls[i].get_hw_state =
13923 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13924 }
13925}
13926
7c74ade1
DV
13927static void intel_shared_dpll_init(struct drm_device *dev)
13928{
e7b903d2 13929 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13930
9cd86933
DV
13931 if (HAS_DDI(dev))
13932 intel_ddi_pll_init(dev);
13933 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13934 ibx_pch_dpll_init(dev);
13935 else
13936 dev_priv->num_shared_dpll = 0;
13937
13938 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13939}
13940
6beb8c23
MR
13941/**
13942 * intel_prepare_plane_fb - Prepare fb for usage on plane
13943 * @plane: drm plane to prepare for
13944 * @fb: framebuffer to prepare for presentation
13945 *
13946 * Prepares a framebuffer for usage on a display plane. Generally this
13947 * involves pinning the underlying object and updating the frontbuffer tracking
13948 * bits. Some older platforms need special physical address handling for
13949 * cursor planes.
13950 *
f935675f
ML
13951 * Must be called with struct_mutex held.
13952 *
6beb8c23
MR
13953 * Returns 0 on success, negative error code on failure.
13954 */
13955int
13956intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13957 const struct drm_plane_state *new_state)
465c120c
MR
13958{
13959 struct drm_device *dev = plane->dev;
844f9111 13960 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13961 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13962 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13963 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13964 int ret = 0;
465c120c 13965
1ee49399 13966 if (!obj && !old_obj)
465c120c
MR
13967 return 0;
13968
5008e874
ML
13969 if (old_obj) {
13970 struct drm_crtc_state *crtc_state =
13971 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13972
13973 /* Big Hammer, we also need to ensure that any pending
13974 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13975 * current scanout is retired before unpinning the old
13976 * framebuffer. Note that we rely on userspace rendering
13977 * into the buffer attached to the pipe they are waiting
13978 * on. If not, userspace generates a GPU hang with IPEHR
13979 * point to the MI_WAIT_FOR_EVENT.
13980 *
13981 * This should only fail upon a hung GPU, in which case we
13982 * can safely continue.
13983 */
13984 if (needs_modeset(crtc_state))
13985 ret = i915_gem_object_wait_rendering(old_obj, true);
13986
13987 /* Swallow -EIO errors to allow updates during hw lockup. */
13988 if (ret && ret != -EIO)
f935675f 13989 return ret;
5008e874
ML
13990 }
13991
3c28ff22
AG
13992 /* For framebuffer backed by dmabuf, wait for fence */
13993 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13994 long lret;
13995
13996 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13997 false, true,
13998 MAX_SCHEDULE_TIMEOUT);
13999 if (lret == -ERESTARTSYS)
14000 return lret;
3c28ff22 14001
bcf8be27 14002 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
14003 }
14004
1ee49399
ML
14005 if (!obj) {
14006 ret = 0;
14007 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
14008 INTEL_INFO(dev)->cursor_needs_physical) {
14009 int align = IS_I830(dev) ? 16 * 1024 : 256;
14010 ret = i915_gem_object_attach_phys(obj, align);
14011 if (ret)
14012 DRM_DEBUG_KMS("failed to attach phys object\n");
14013 } else {
3465c580 14014 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 14015 }
465c120c 14016
7580d774
ML
14017 if (ret == 0) {
14018 if (obj) {
14019 struct intel_plane_state *plane_state =
14020 to_intel_plane_state(new_state);
14021
14022 i915_gem_request_assign(&plane_state->wait_req,
14023 obj->last_write_req);
14024 }
14025
a9ff8714 14026 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 14027 }
fdd508a6 14028
6beb8c23
MR
14029 return ret;
14030}
14031
38f3ce3a
MR
14032/**
14033 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14034 * @plane: drm plane to clean up for
14035 * @fb: old framebuffer that was on plane
14036 *
14037 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14038 *
14039 * Must be called with struct_mutex held.
38f3ce3a
MR
14040 */
14041void
14042intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 14043 const struct drm_plane_state *old_state)
38f3ce3a
MR
14044{
14045 struct drm_device *dev = plane->dev;
1ee49399 14046 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 14047 struct intel_plane_state *old_intel_state;
1ee49399
ML
14048 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14049 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14050
7580d774
ML
14051 old_intel_state = to_intel_plane_state(old_state);
14052
1ee49399 14053 if (!obj && !old_obj)
38f3ce3a
MR
14054 return;
14055
1ee49399
ML
14056 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14057 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14058 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
14059
14060 /* prepare_fb aborted? */
14061 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
14062 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
14063 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
14064
14065 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
14066}
14067
6156a456
CK
14068int
14069skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14070{
14071 int max_scale;
14072 struct drm_device *dev;
14073 struct drm_i915_private *dev_priv;
14074 int crtc_clock, cdclk;
14075
bf8a0af0 14076 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14077 return DRM_PLANE_HELPER_NO_SCALING;
14078
14079 dev = intel_crtc->base.dev;
14080 dev_priv = dev->dev_private;
14081 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14082 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14083
54bf1ce6 14084 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14085 return DRM_PLANE_HELPER_NO_SCALING;
14086
14087 /*
14088 * skl max scale is lower of:
14089 * close to 3 but not 3, -1 is for that purpose
14090 * or
14091 * cdclk/crtc_clock
14092 */
14093 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14094
14095 return max_scale;
14096}
14097
465c120c 14098static int
3c692a41 14099intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14100 struct intel_crtc_state *crtc_state,
3c692a41
GP
14101 struct intel_plane_state *state)
14102{
2b875c22
MR
14103 struct drm_crtc *crtc = state->base.crtc;
14104 struct drm_framebuffer *fb = state->base.fb;
6156a456 14105 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14106 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14107 bool can_position = false;
465c120c 14108
693bdc28
VS
14109 if (INTEL_INFO(plane->dev)->gen >= 9) {
14110 /* use scaler when colorkey is not required */
14111 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14112 min_scale = 1;
14113 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14114 }
d8106366 14115 can_position = true;
6156a456 14116 }
d8106366 14117
061e4b8d
ML
14118 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14119 &state->dst, &state->clip,
da20eabd
ML
14120 min_scale, max_scale,
14121 can_position, true,
14122 &state->visible);
14af293f
GP
14123}
14124
613d2b27
ML
14125static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14126 struct drm_crtc_state *old_crtc_state)
3c692a41 14127{
32b7eeec 14128 struct drm_device *dev = crtc->dev;
3c692a41 14129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
14130 struct intel_crtc_state *old_intel_state =
14131 to_intel_crtc_state(old_crtc_state);
14132 bool modeset = needs_modeset(crtc->state);
3c692a41 14133
c34c9ee4 14134 /* Perform vblank evasion around commit operation */
62852622 14135 intel_pipe_update_start(intel_crtc);
0583236e 14136
bfd16b2a
ML
14137 if (modeset)
14138 return;
14139
14140 if (to_intel_crtc_state(crtc->state)->update_pipe)
14141 intel_update_pipe_config(intel_crtc, old_intel_state);
14142 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 14143 skl_detach_scalers(intel_crtc);
32b7eeec
MR
14144}
14145
613d2b27
ML
14146static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14147 struct drm_crtc_state *old_crtc_state)
32b7eeec 14148{
32b7eeec 14149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14150
62852622 14151 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14152}
14153
cf4c7c12 14154/**
4a3b8769
MR
14155 * intel_plane_destroy - destroy a plane
14156 * @plane: plane to destroy
cf4c7c12 14157 *
4a3b8769
MR
14158 * Common destruction function for all types of planes (primary, cursor,
14159 * sprite).
cf4c7c12 14160 */
4a3b8769 14161void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14162{
14163 struct intel_plane *intel_plane = to_intel_plane(plane);
14164 drm_plane_cleanup(plane);
14165 kfree(intel_plane);
14166}
14167
65a3fea0 14168const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14169 .update_plane = drm_atomic_helper_update_plane,
14170 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14171 .destroy = intel_plane_destroy,
c196e1d6 14172 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14173 .atomic_get_property = intel_plane_atomic_get_property,
14174 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14175 .atomic_duplicate_state = intel_plane_duplicate_state,
14176 .atomic_destroy_state = intel_plane_destroy_state,
14177
465c120c
MR
14178};
14179
14180static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14181 int pipe)
14182{
14183 struct intel_plane *primary;
8e7d688b 14184 struct intel_plane_state *state;
465c120c 14185 const uint32_t *intel_primary_formats;
45e3743a 14186 unsigned int num_formats;
465c120c
MR
14187
14188 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14189 if (primary == NULL)
14190 return NULL;
14191
8e7d688b
MR
14192 state = intel_create_plane_state(&primary->base);
14193 if (!state) {
ea2c67bb
MR
14194 kfree(primary);
14195 return NULL;
14196 }
8e7d688b 14197 primary->base.state = &state->base;
ea2c67bb 14198
465c120c
MR
14199 primary->can_scale = false;
14200 primary->max_downscale = 1;
6156a456
CK
14201 if (INTEL_INFO(dev)->gen >= 9) {
14202 primary->can_scale = true;
af99ceda 14203 state->scaler_id = -1;
6156a456 14204 }
465c120c
MR
14205 primary->pipe = pipe;
14206 primary->plane = pipe;
a9ff8714 14207 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14208 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14209 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14210 primary->plane = !pipe;
14211
6c0fd451
DL
14212 if (INTEL_INFO(dev)->gen >= 9) {
14213 intel_primary_formats = skl_primary_formats;
14214 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14215
14216 primary->update_plane = skylake_update_primary_plane;
14217 primary->disable_plane = skylake_disable_primary_plane;
14218 } else if (HAS_PCH_SPLIT(dev)) {
14219 intel_primary_formats = i965_primary_formats;
14220 num_formats = ARRAY_SIZE(i965_primary_formats);
14221
14222 primary->update_plane = ironlake_update_primary_plane;
14223 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14224 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14225 intel_primary_formats = i965_primary_formats;
14226 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14227
14228 primary->update_plane = i9xx_update_primary_plane;
14229 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14230 } else {
14231 intel_primary_formats = i8xx_primary_formats;
14232 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14233
14234 primary->update_plane = i9xx_update_primary_plane;
14235 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14236 }
14237
14238 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14239 &intel_plane_funcs,
465c120c 14240 intel_primary_formats, num_formats,
b0b3b795 14241 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14242
3b7a5119
SJ
14243 if (INTEL_INFO(dev)->gen >= 4)
14244 intel_create_rotation_property(dev, primary);
48404c1e 14245
ea2c67bb
MR
14246 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14247
465c120c
MR
14248 return &primary->base;
14249}
14250
3b7a5119
SJ
14251void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14252{
14253 if (!dev->mode_config.rotation_property) {
14254 unsigned long flags = BIT(DRM_ROTATE_0) |
14255 BIT(DRM_ROTATE_180);
14256
14257 if (INTEL_INFO(dev)->gen >= 9)
14258 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14259
14260 dev->mode_config.rotation_property =
14261 drm_mode_create_rotation_property(dev, flags);
14262 }
14263 if (dev->mode_config.rotation_property)
14264 drm_object_attach_property(&plane->base.base,
14265 dev->mode_config.rotation_property,
14266 plane->base.state->rotation);
14267}
14268
3d7d6510 14269static int
852e787c 14270intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14271 struct intel_crtc_state *crtc_state,
852e787c 14272 struct intel_plane_state *state)
3d7d6510 14273{
061e4b8d 14274 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14275 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14276 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14277 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14278 unsigned stride;
14279 int ret;
3d7d6510 14280
061e4b8d
ML
14281 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14282 &state->dst, &state->clip,
3d7d6510
MR
14283 DRM_PLANE_HELPER_NO_SCALING,
14284 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14285 true, true, &state->visible);
757f9a3e
GP
14286 if (ret)
14287 return ret;
14288
757f9a3e
GP
14289 /* if we want to turn off the cursor ignore width and height */
14290 if (!obj)
da20eabd 14291 return 0;
757f9a3e 14292
757f9a3e 14293 /* Check for which cursor types we support */
061e4b8d 14294 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14295 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14296 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14297 return -EINVAL;
14298 }
14299
ea2c67bb
MR
14300 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14301 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14302 DRM_DEBUG_KMS("buffer is too small\n");
14303 return -ENOMEM;
14304 }
14305
3a656b54 14306 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14307 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14308 return -EINVAL;
32b7eeec
MR
14309 }
14310
b29ec92c
VS
14311 /*
14312 * There's something wrong with the cursor on CHV pipe C.
14313 * If it straddles the left edge of the screen then
14314 * moving it away from the edge or disabling it often
14315 * results in a pipe underrun, and often that can lead to
14316 * dead pipe (constant underrun reported, and it scans
14317 * out just a solid color). To recover from that, the
14318 * display power well must be turned off and on again.
14319 * Refuse the put the cursor into that compromised position.
14320 */
14321 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14322 state->visible && state->base.crtc_x < 0) {
14323 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14324 return -EINVAL;
14325 }
14326
da20eabd 14327 return 0;
852e787c 14328}
3d7d6510 14329
a8ad0d8e
ML
14330static void
14331intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14332 struct drm_crtc *crtc)
a8ad0d8e 14333{
f2858021
ML
14334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14335
14336 intel_crtc->cursor_addr = 0;
55a08b3f 14337 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14338}
14339
f4a2cf29 14340static void
55a08b3f
ML
14341intel_update_cursor_plane(struct drm_plane *plane,
14342 const struct intel_crtc_state *crtc_state,
14343 const struct intel_plane_state *state)
852e787c 14344{
55a08b3f
ML
14345 struct drm_crtc *crtc = crtc_state->base.crtc;
14346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14347 struct drm_device *dev = plane->dev;
2b875c22 14348 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14349 uint32_t addr;
852e787c 14350
f4a2cf29 14351 if (!obj)
a912f12f 14352 addr = 0;
f4a2cf29 14353 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14354 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14355 else
a912f12f 14356 addr = obj->phys_handle->busaddr;
852e787c 14357
a912f12f 14358 intel_crtc->cursor_addr = addr;
55a08b3f 14359 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14360}
14361
3d7d6510
MR
14362static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14363 int pipe)
14364{
14365 struct intel_plane *cursor;
8e7d688b 14366 struct intel_plane_state *state;
3d7d6510
MR
14367
14368 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14369 if (cursor == NULL)
14370 return NULL;
14371
8e7d688b
MR
14372 state = intel_create_plane_state(&cursor->base);
14373 if (!state) {
ea2c67bb
MR
14374 kfree(cursor);
14375 return NULL;
14376 }
8e7d688b 14377 cursor->base.state = &state->base;
ea2c67bb 14378
3d7d6510
MR
14379 cursor->can_scale = false;
14380 cursor->max_downscale = 1;
14381 cursor->pipe = pipe;
14382 cursor->plane = pipe;
a9ff8714 14383 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14384 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14385 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14386 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14387
14388 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14389 &intel_plane_funcs,
3d7d6510
MR
14390 intel_cursor_formats,
14391 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14392 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14393
14394 if (INTEL_INFO(dev)->gen >= 4) {
14395 if (!dev->mode_config.rotation_property)
14396 dev->mode_config.rotation_property =
14397 drm_mode_create_rotation_property(dev,
14398 BIT(DRM_ROTATE_0) |
14399 BIT(DRM_ROTATE_180));
14400 if (dev->mode_config.rotation_property)
14401 drm_object_attach_property(&cursor->base.base,
14402 dev->mode_config.rotation_property,
8e7d688b 14403 state->base.rotation);
4398ad45
VS
14404 }
14405
af99ceda
CK
14406 if (INTEL_INFO(dev)->gen >=9)
14407 state->scaler_id = -1;
14408
ea2c67bb
MR
14409 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14410
3d7d6510
MR
14411 return &cursor->base;
14412}
14413
549e2bfb
CK
14414static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14415 struct intel_crtc_state *crtc_state)
14416{
14417 int i;
14418 struct intel_scaler *intel_scaler;
14419 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14420
14421 for (i = 0; i < intel_crtc->num_scalers; i++) {
14422 intel_scaler = &scaler_state->scalers[i];
14423 intel_scaler->in_use = 0;
549e2bfb
CK
14424 intel_scaler->mode = PS_SCALER_MODE_DYN;
14425 }
14426
14427 scaler_state->scaler_id = -1;
14428}
14429
b358d0a6 14430static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14431{
fbee40df 14432 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14433 struct intel_crtc *intel_crtc;
f5de6e07 14434 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14435 struct drm_plane *primary = NULL;
14436 struct drm_plane *cursor = NULL;
465c120c 14437 int i, ret;
79e53945 14438
955382f3 14439 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14440 if (intel_crtc == NULL)
14441 return;
14442
f5de6e07
ACO
14443 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14444 if (!crtc_state)
14445 goto fail;
550acefd
ACO
14446 intel_crtc->config = crtc_state;
14447 intel_crtc->base.state = &crtc_state->base;
07878248 14448 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14449
549e2bfb
CK
14450 /* initialize shared scalers */
14451 if (INTEL_INFO(dev)->gen >= 9) {
14452 if (pipe == PIPE_C)
14453 intel_crtc->num_scalers = 1;
14454 else
14455 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14456
14457 skl_init_scalers(dev, intel_crtc, crtc_state);
14458 }
14459
465c120c 14460 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14461 if (!primary)
14462 goto fail;
14463
14464 cursor = intel_cursor_plane_create(dev, pipe);
14465 if (!cursor)
14466 goto fail;
14467
465c120c 14468 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14469 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14470 if (ret)
14471 goto fail;
79e53945
JB
14472
14473 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14474 for (i = 0; i < 256; i++) {
14475 intel_crtc->lut_r[i] = i;
14476 intel_crtc->lut_g[i] = i;
14477 intel_crtc->lut_b[i] = i;
14478 }
14479
1f1c2e24
VS
14480 /*
14481 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14482 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14483 */
80824003
JB
14484 intel_crtc->pipe = pipe;
14485 intel_crtc->plane = pipe;
3a77c4c4 14486 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14487 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14488 intel_crtc->plane = !pipe;
80824003
JB
14489 }
14490
4b0e333e
CW
14491 intel_crtc->cursor_base = ~0;
14492 intel_crtc->cursor_cntl = ~0;
dc41c154 14493 intel_crtc->cursor_size = ~0;
8d7849db 14494
852eb00d
VS
14495 intel_crtc->wm.cxsr_allowed = true;
14496
22fd0fab
JB
14497 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14498 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14499 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14500 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14501
79e53945 14502 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14503
14504 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14505 return;
14506
14507fail:
14508 if (primary)
14509 drm_plane_cleanup(primary);
14510 if (cursor)
14511 drm_plane_cleanup(cursor);
f5de6e07 14512 kfree(crtc_state);
3d7d6510 14513 kfree(intel_crtc);
79e53945
JB
14514}
14515
752aa88a
JB
14516enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14517{
14518 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14519 struct drm_device *dev = connector->base.dev;
752aa88a 14520
51fd371b 14521 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14522
d3babd3f 14523 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14524 return INVALID_PIPE;
14525
14526 return to_intel_crtc(encoder->crtc)->pipe;
14527}
14528
08d7b3d1 14529int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14530 struct drm_file *file)
08d7b3d1 14531{
08d7b3d1 14532 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14533 struct drm_crtc *drmmode_crtc;
c05422d5 14534 struct intel_crtc *crtc;
08d7b3d1 14535
7707e653 14536 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14537
7707e653 14538 if (!drmmode_crtc) {
08d7b3d1 14539 DRM_ERROR("no such CRTC id\n");
3f2c2057 14540 return -ENOENT;
08d7b3d1
CW
14541 }
14542
7707e653 14543 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14544 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14545
c05422d5 14546 return 0;
08d7b3d1
CW
14547}
14548
66a9278e 14549static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14550{
66a9278e
DV
14551 struct drm_device *dev = encoder->base.dev;
14552 struct intel_encoder *source_encoder;
79e53945 14553 int index_mask = 0;
79e53945
JB
14554 int entry = 0;
14555
b2784e15 14556 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14557 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14558 index_mask |= (1 << entry);
14559
79e53945
JB
14560 entry++;
14561 }
4ef69c7a 14562
79e53945
JB
14563 return index_mask;
14564}
14565
4d302442
CW
14566static bool has_edp_a(struct drm_device *dev)
14567{
14568 struct drm_i915_private *dev_priv = dev->dev_private;
14569
14570 if (!IS_MOBILE(dev))
14571 return false;
14572
14573 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14574 return false;
14575
e3589908 14576 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14577 return false;
14578
14579 return true;
14580}
14581
84b4e042
JB
14582static bool intel_crt_present(struct drm_device *dev)
14583{
14584 struct drm_i915_private *dev_priv = dev->dev_private;
14585
884497ed
DL
14586 if (INTEL_INFO(dev)->gen >= 9)
14587 return false;
14588
cf404ce4 14589 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14590 return false;
14591
14592 if (IS_CHERRYVIEW(dev))
14593 return false;
14594
65e472e4
VS
14595 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14596 return false;
14597
70ac54d0
VS
14598 /* DDI E can't be used if DDI A requires 4 lanes */
14599 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14600 return false;
14601
e4abb733 14602 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14603 return false;
14604
14605 return true;
14606}
14607
79e53945
JB
14608static void intel_setup_outputs(struct drm_device *dev)
14609{
725e30ad 14610 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14611 struct intel_encoder *encoder;
cb0953d7 14612 bool dpd_is_edp = false;
79e53945 14613
c9093354 14614 intel_lvds_init(dev);
79e53945 14615
84b4e042 14616 if (intel_crt_present(dev))
79935fca 14617 intel_crt_init(dev);
cb0953d7 14618
c776eb2e
VK
14619 if (IS_BROXTON(dev)) {
14620 /*
14621 * FIXME: Broxton doesn't support port detection via the
14622 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14623 * detect the ports.
14624 */
14625 intel_ddi_init(dev, PORT_A);
14626 intel_ddi_init(dev, PORT_B);
14627 intel_ddi_init(dev, PORT_C);
14628 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14629 int found;
14630
de31facd
JB
14631 /*
14632 * Haswell uses DDI functions to detect digital outputs.
14633 * On SKL pre-D0 the strap isn't connected, so we assume
14634 * it's there.
14635 */
77179400 14636 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14637 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14638 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14639 intel_ddi_init(dev, PORT_A);
14640
14641 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14642 * register */
14643 found = I915_READ(SFUSE_STRAP);
14644
14645 if (found & SFUSE_STRAP_DDIB_DETECTED)
14646 intel_ddi_init(dev, PORT_B);
14647 if (found & SFUSE_STRAP_DDIC_DETECTED)
14648 intel_ddi_init(dev, PORT_C);
14649 if (found & SFUSE_STRAP_DDID_DETECTED)
14650 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14651 /*
14652 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14653 */
ef11bdb3 14654 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14655 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14656 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14657 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14658 intel_ddi_init(dev, PORT_E);
14659
0e72a5b5 14660 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14661 int found;
5d8a7752 14662 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14663
14664 if (has_edp_a(dev))
14665 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14666
dc0fa718 14667 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14668 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14669 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14670 if (!found)
e2debe91 14671 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14672 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14673 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14674 }
14675
dc0fa718 14676 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14677 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14678
dc0fa718 14679 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14680 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14681
5eb08b69 14682 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14683 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14684
270b3042 14685 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14686 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14687 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14688 /*
14689 * The DP_DETECTED bit is the latched state of the DDC
14690 * SDA pin at boot. However since eDP doesn't require DDC
14691 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14692 * eDP ports may have been muxed to an alternate function.
14693 * Thus we can't rely on the DP_DETECTED bit alone to detect
14694 * eDP ports. Consult the VBT as well as DP_DETECTED to
14695 * detect eDP ports.
14696 */
e66eb81d 14697 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14698 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14699 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14700 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14701 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14702 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14703
e66eb81d 14704 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14705 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14706 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14707 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14708 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14709 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14710
9418c1f1 14711 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14712 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14713 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14714 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14715 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14716 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14717 }
14718
3cfca973 14719 intel_dsi_init(dev);
09da55dc 14720 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14721 bool found = false;
7d57382e 14722
e2debe91 14723 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14724 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14725 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14726 if (!found && IS_G4X(dev)) {
b01f2c3a 14727 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14728 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14729 }
27185ae1 14730
3fec3d2f 14731 if (!found && IS_G4X(dev))
ab9d7c30 14732 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14733 }
13520b05
KH
14734
14735 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14736
e2debe91 14737 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14738 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14739 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14740 }
27185ae1 14741
e2debe91 14742 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14743
3fec3d2f 14744 if (IS_G4X(dev)) {
b01f2c3a 14745 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14746 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14747 }
3fec3d2f 14748 if (IS_G4X(dev))
ab9d7c30 14749 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14750 }
27185ae1 14751
3fec3d2f 14752 if (IS_G4X(dev) &&
e7281eab 14753 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14754 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14755 } else if (IS_GEN2(dev))
79e53945
JB
14756 intel_dvo_init(dev);
14757
103a196f 14758 if (SUPPORTS_TV(dev))
79e53945
JB
14759 intel_tv_init(dev);
14760
0bc12bcb 14761 intel_psr_init(dev);
7c8f8a70 14762
b2784e15 14763 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14764 encoder->base.possible_crtcs = encoder->crtc_mask;
14765 encoder->base.possible_clones =
66a9278e 14766 intel_encoder_clones(encoder);
79e53945 14767 }
47356eb6 14768
dde86e2d 14769 intel_init_pch_refclk(dev);
270b3042
DV
14770
14771 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14772}
14773
14774static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14775{
60a5ca01 14776 struct drm_device *dev = fb->dev;
79e53945 14777 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14778
ef2d633e 14779 drm_framebuffer_cleanup(fb);
60a5ca01 14780 mutex_lock(&dev->struct_mutex);
ef2d633e 14781 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14782 drm_gem_object_unreference(&intel_fb->obj->base);
14783 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14784 kfree(intel_fb);
14785}
14786
14787static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14788 struct drm_file *file,
79e53945
JB
14789 unsigned int *handle)
14790{
14791 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14792 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14793
cc917ab4
CW
14794 if (obj->userptr.mm) {
14795 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14796 return -EINVAL;
14797 }
14798
05394f39 14799 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14800}
14801
86c98588
RV
14802static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14803 struct drm_file *file,
14804 unsigned flags, unsigned color,
14805 struct drm_clip_rect *clips,
14806 unsigned num_clips)
14807{
14808 struct drm_device *dev = fb->dev;
14809 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14810 struct drm_i915_gem_object *obj = intel_fb->obj;
14811
14812 mutex_lock(&dev->struct_mutex);
74b4ea1e 14813 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14814 mutex_unlock(&dev->struct_mutex);
14815
14816 return 0;
14817}
14818
79e53945
JB
14819static const struct drm_framebuffer_funcs intel_fb_funcs = {
14820 .destroy = intel_user_framebuffer_destroy,
14821 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14822 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14823};
14824
b321803d
DL
14825static
14826u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14827 uint32_t pixel_format)
14828{
14829 u32 gen = INTEL_INFO(dev)->gen;
14830
14831 if (gen >= 9) {
ac484963
VS
14832 int cpp = drm_format_plane_cpp(pixel_format, 0);
14833
b321803d
DL
14834 /* "The stride in bytes must not exceed the of the size of 8K
14835 * pixels and 32K bytes."
14836 */
ac484963 14837 return min(8192 * cpp, 32768);
666a4537 14838 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14839 return 32*1024;
14840 } else if (gen >= 4) {
14841 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14842 return 16*1024;
14843 else
14844 return 32*1024;
14845 } else if (gen >= 3) {
14846 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14847 return 8*1024;
14848 else
14849 return 16*1024;
14850 } else {
14851 /* XXX DSPC is limited to 4k tiled */
14852 return 8*1024;
14853 }
14854}
14855
b5ea642a
DV
14856static int intel_framebuffer_init(struct drm_device *dev,
14857 struct intel_framebuffer *intel_fb,
14858 struct drm_mode_fb_cmd2 *mode_cmd,
14859 struct drm_i915_gem_object *obj)
79e53945 14860{
7b49f948 14861 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14862 unsigned int aligned_height;
79e53945 14863 int ret;
b321803d 14864 u32 pitch_limit, stride_alignment;
79e53945 14865
dd4916c5
DV
14866 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14867
2a80eada
DV
14868 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14869 /* Enforce that fb modifier and tiling mode match, but only for
14870 * X-tiled. This is needed for FBC. */
14871 if (!!(obj->tiling_mode == I915_TILING_X) !=
14872 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14873 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14874 return -EINVAL;
14875 }
14876 } else {
14877 if (obj->tiling_mode == I915_TILING_X)
14878 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14879 else if (obj->tiling_mode == I915_TILING_Y) {
14880 DRM_DEBUG("No Y tiling for legacy addfb\n");
14881 return -EINVAL;
14882 }
14883 }
14884
9a8f0a12
TU
14885 /* Passed in modifier sanity checking. */
14886 switch (mode_cmd->modifier[0]) {
14887 case I915_FORMAT_MOD_Y_TILED:
14888 case I915_FORMAT_MOD_Yf_TILED:
14889 if (INTEL_INFO(dev)->gen < 9) {
14890 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14891 mode_cmd->modifier[0]);
14892 return -EINVAL;
14893 }
14894 case DRM_FORMAT_MOD_NONE:
14895 case I915_FORMAT_MOD_X_TILED:
14896 break;
14897 default:
c0f40428
JB
14898 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14899 mode_cmd->modifier[0]);
57cd6508 14900 return -EINVAL;
c16ed4be 14901 }
57cd6508 14902
7b49f948
VS
14903 stride_alignment = intel_fb_stride_alignment(dev_priv,
14904 mode_cmd->modifier[0],
b321803d
DL
14905 mode_cmd->pixel_format);
14906 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14907 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14908 mode_cmd->pitches[0], stride_alignment);
57cd6508 14909 return -EINVAL;
c16ed4be 14910 }
57cd6508 14911
b321803d
DL
14912 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14913 mode_cmd->pixel_format);
a35cdaa0 14914 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14915 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14916 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14917 "tiled" : "linear",
a35cdaa0 14918 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14919 return -EINVAL;
c16ed4be 14920 }
5d7bd705 14921
2a80eada 14922 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14923 mode_cmd->pitches[0] != obj->stride) {
14924 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14925 mode_cmd->pitches[0], obj->stride);
5d7bd705 14926 return -EINVAL;
c16ed4be 14927 }
5d7bd705 14928
57779d06 14929 /* Reject formats not supported by any plane early. */
308e5bcb 14930 switch (mode_cmd->pixel_format) {
57779d06 14931 case DRM_FORMAT_C8:
04b3924d
VS
14932 case DRM_FORMAT_RGB565:
14933 case DRM_FORMAT_XRGB8888:
14934 case DRM_FORMAT_ARGB8888:
57779d06
VS
14935 break;
14936 case DRM_FORMAT_XRGB1555:
c16ed4be 14937 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14938 DRM_DEBUG("unsupported pixel format: %s\n",
14939 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14940 return -EINVAL;
c16ed4be 14941 }
57779d06 14942 break;
57779d06 14943 case DRM_FORMAT_ABGR8888:
666a4537
WB
14944 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14945 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14946 DRM_DEBUG("unsupported pixel format: %s\n",
14947 drm_get_format_name(mode_cmd->pixel_format));
14948 return -EINVAL;
14949 }
14950 break;
14951 case DRM_FORMAT_XBGR8888:
04b3924d 14952 case DRM_FORMAT_XRGB2101010:
57779d06 14953 case DRM_FORMAT_XBGR2101010:
c16ed4be 14954 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14955 DRM_DEBUG("unsupported pixel format: %s\n",
14956 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14957 return -EINVAL;
c16ed4be 14958 }
b5626747 14959 break;
7531208b 14960 case DRM_FORMAT_ABGR2101010:
666a4537 14961 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14962 DRM_DEBUG("unsupported pixel format: %s\n",
14963 drm_get_format_name(mode_cmd->pixel_format));
14964 return -EINVAL;
14965 }
14966 break;
04b3924d
VS
14967 case DRM_FORMAT_YUYV:
14968 case DRM_FORMAT_UYVY:
14969 case DRM_FORMAT_YVYU:
14970 case DRM_FORMAT_VYUY:
c16ed4be 14971 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14972 DRM_DEBUG("unsupported pixel format: %s\n",
14973 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14974 return -EINVAL;
c16ed4be 14975 }
57cd6508
CW
14976 break;
14977 default:
4ee62c76
VS
14978 DRM_DEBUG("unsupported pixel format: %s\n",
14979 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14980 return -EINVAL;
14981 }
14982
90f9a336
VS
14983 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14984 if (mode_cmd->offsets[0] != 0)
14985 return -EINVAL;
14986
ec2c981e 14987 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14988 mode_cmd->pixel_format,
14989 mode_cmd->modifier[0]);
53155c0a
DV
14990 /* FIXME drm helper for size checks (especially planar formats)? */
14991 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14992 return -EINVAL;
14993
c7d73f6a
DV
14994 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14995 intel_fb->obj = obj;
14996
2d7a215f
VS
14997 intel_fill_fb_info(dev_priv, &intel_fb->base);
14998
79e53945
JB
14999 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15000 if (ret) {
15001 DRM_ERROR("framebuffer init failed %d\n", ret);
15002 return ret;
15003 }
15004
0b05e1e0
VS
15005 intel_fb->obj->framebuffer_references++;
15006
79e53945
JB
15007 return 0;
15008}
15009
79e53945
JB
15010static struct drm_framebuffer *
15011intel_user_framebuffer_create(struct drm_device *dev,
15012 struct drm_file *filp,
1eb83451 15013 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15014{
dcb1394e 15015 struct drm_framebuffer *fb;
05394f39 15016 struct drm_i915_gem_object *obj;
76dc3769 15017 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15018
308e5bcb 15019 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 15020 mode_cmd.handles[0]));
c8725226 15021 if (&obj->base == NULL)
cce13ff7 15022 return ERR_PTR(-ENOENT);
79e53945 15023
92907cbb 15024 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
15025 if (IS_ERR(fb))
15026 drm_gem_object_unreference_unlocked(&obj->base);
15027
15028 return fb;
79e53945
JB
15029}
15030
0695726e 15031#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 15032static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
15033{
15034}
15035#endif
15036
79e53945 15037static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15038 .fb_create = intel_user_framebuffer_create,
0632fef6 15039 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15040 .atomic_check = intel_atomic_check,
15041 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15042 .atomic_state_alloc = intel_atomic_state_alloc,
15043 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15044};
15045
e70236a8
JB
15046/* Set up chip specific display functions */
15047static void intel_init_display(struct drm_device *dev)
15048{
15049 struct drm_i915_private *dev_priv = dev->dev_private;
15050
ee9300bb
DV
15051 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
15052 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
15053 else if (IS_CHERRYVIEW(dev))
15054 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
15055 else if (IS_VALLEYVIEW(dev))
15056 dev_priv->display.find_dpll = vlv_find_best_dpll;
15057 else if (IS_PINEVIEW(dev))
15058 dev_priv->display.find_dpll = pnv_find_best_dpll;
15059 else
15060 dev_priv->display.find_dpll = i9xx_find_best_dpll;
15061
bc8d7dff
DL
15062 if (INTEL_INFO(dev)->gen >= 9) {
15063 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15064 dev_priv->display.get_initial_plane_config =
15065 skylake_get_initial_plane_config;
bc8d7dff
DL
15066 dev_priv->display.crtc_compute_clock =
15067 haswell_crtc_compute_clock;
15068 dev_priv->display.crtc_enable = haswell_crtc_enable;
15069 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 15070 } else if (HAS_DDI(dev)) {
0e8ffe1b 15071 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15072 dev_priv->display.get_initial_plane_config =
15073 ironlake_get_initial_plane_config;
797d0259
ACO
15074 dev_priv->display.crtc_compute_clock =
15075 haswell_crtc_compute_clock;
4f771f10
PZ
15076 dev_priv->display.crtc_enable = haswell_crtc_enable;
15077 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 15078 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 15079 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15080 dev_priv->display.get_initial_plane_config =
15081 ironlake_get_initial_plane_config;
3fb37703
ACO
15082 dev_priv->display.crtc_compute_clock =
15083 ironlake_crtc_compute_clock;
76e5a89c
DV
15084 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15085 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 15086 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 15087 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15088 dev_priv->display.get_initial_plane_config =
15089 i9xx_get_initial_plane_config;
d6dfee7a 15090 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
15091 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15092 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15093 } else {
0e8ffe1b 15094 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15095 dev_priv->display.get_initial_plane_config =
15096 i9xx_get_initial_plane_config;
d6dfee7a 15097 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15098 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15099 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15100 }
e70236a8 15101
e70236a8 15102 /* Returns the core display clock speed */
ef11bdb3 15103 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
15104 dev_priv->display.get_display_clock_speed =
15105 skylake_get_display_clock_speed;
acd3f3d3
BP
15106 else if (IS_BROXTON(dev))
15107 dev_priv->display.get_display_clock_speed =
15108 broxton_get_display_clock_speed;
1652d19e
VS
15109 else if (IS_BROADWELL(dev))
15110 dev_priv->display.get_display_clock_speed =
15111 broadwell_get_display_clock_speed;
15112 else if (IS_HASWELL(dev))
15113 dev_priv->display.get_display_clock_speed =
15114 haswell_get_display_clock_speed;
666a4537 15115 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
15116 dev_priv->display.get_display_clock_speed =
15117 valleyview_get_display_clock_speed;
b37a6434
VS
15118 else if (IS_GEN5(dev))
15119 dev_priv->display.get_display_clock_speed =
15120 ilk_get_display_clock_speed;
a7c66cd8 15121 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 15122 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
15123 dev_priv->display.get_display_clock_speed =
15124 i945_get_display_clock_speed;
34edce2f
VS
15125 else if (IS_GM45(dev))
15126 dev_priv->display.get_display_clock_speed =
15127 gm45_get_display_clock_speed;
15128 else if (IS_CRESTLINE(dev))
15129 dev_priv->display.get_display_clock_speed =
15130 i965gm_get_display_clock_speed;
15131 else if (IS_PINEVIEW(dev))
15132 dev_priv->display.get_display_clock_speed =
15133 pnv_get_display_clock_speed;
15134 else if (IS_G33(dev) || IS_G4X(dev))
15135 dev_priv->display.get_display_clock_speed =
15136 g33_get_display_clock_speed;
e70236a8
JB
15137 else if (IS_I915G(dev))
15138 dev_priv->display.get_display_clock_speed =
15139 i915_get_display_clock_speed;
257a7ffc 15140 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
15141 dev_priv->display.get_display_clock_speed =
15142 i9xx_misc_get_display_clock_speed;
15143 else if (IS_I915GM(dev))
15144 dev_priv->display.get_display_clock_speed =
15145 i915gm_get_display_clock_speed;
15146 else if (IS_I865G(dev))
15147 dev_priv->display.get_display_clock_speed =
15148 i865_get_display_clock_speed;
f0f8a9ce 15149 else if (IS_I85X(dev))
e70236a8 15150 dev_priv->display.get_display_clock_speed =
1b1d2716 15151 i85x_get_display_clock_speed;
623e01e5
VS
15152 else { /* 830 */
15153 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15154 dev_priv->display.get_display_clock_speed =
15155 i830_get_display_clock_speed;
623e01e5 15156 }
e70236a8 15157
7c10a2b5 15158 if (IS_GEN5(dev)) {
3bb11b53 15159 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
15160 } else if (IS_GEN6(dev)) {
15161 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
15162 } else if (IS_IVYBRIDGE(dev)) {
15163 /* FIXME: detect B0+ stepping and use auto training */
15164 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 15165 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 15166 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
15167 if (IS_BROADWELL(dev)) {
15168 dev_priv->display.modeset_commit_cdclk =
15169 broadwell_modeset_commit_cdclk;
15170 dev_priv->display.modeset_calc_cdclk =
15171 broadwell_modeset_calc_cdclk;
15172 }
666a4537 15173 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
15174 dev_priv->display.modeset_commit_cdclk =
15175 valleyview_modeset_commit_cdclk;
15176 dev_priv->display.modeset_calc_cdclk =
15177 valleyview_modeset_calc_cdclk;
f8437dd1 15178 } else if (IS_BROXTON(dev)) {
27c329ed
ML
15179 dev_priv->display.modeset_commit_cdclk =
15180 broxton_modeset_commit_cdclk;
15181 dev_priv->display.modeset_calc_cdclk =
15182 broxton_modeset_calc_cdclk;
e70236a8 15183 }
8c9f3aaf 15184
8c9f3aaf
JB
15185 switch (INTEL_INFO(dev)->gen) {
15186 case 2:
15187 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15188 break;
15189
15190 case 3:
15191 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15192 break;
15193
15194 case 4:
15195 case 5:
15196 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15197 break;
15198
15199 case 6:
15200 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15201 break;
7c9017e5 15202 case 7:
4e0bbc31 15203 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15204 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15205 break;
830c81db 15206 case 9:
ba343e02
TU
15207 /* Drop through - unsupported since execlist only. */
15208 default:
15209 /* Default just returns -ENODEV to indicate unsupported */
15210 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15211 }
7bd688cd 15212
e39b999a 15213 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15214}
15215
b690e96c
JB
15216/*
15217 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15218 * resume, or other times. This quirk makes sure that's the case for
15219 * affected systems.
15220 */
0206e353 15221static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15222{
15223 struct drm_i915_private *dev_priv = dev->dev_private;
15224
15225 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15226 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15227}
15228
b6b5d049
VS
15229static void quirk_pipeb_force(struct drm_device *dev)
15230{
15231 struct drm_i915_private *dev_priv = dev->dev_private;
15232
15233 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15234 DRM_INFO("applying pipe b force quirk\n");
15235}
15236
435793df
KP
15237/*
15238 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15239 */
15240static void quirk_ssc_force_disable(struct drm_device *dev)
15241{
15242 struct drm_i915_private *dev_priv = dev->dev_private;
15243 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15244 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15245}
15246
4dca20ef 15247/*
5a15ab5b
CE
15248 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15249 * brightness value
4dca20ef
CE
15250 */
15251static void quirk_invert_brightness(struct drm_device *dev)
15252{
15253 struct drm_i915_private *dev_priv = dev->dev_private;
15254 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15255 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15256}
15257
9c72cc6f
SD
15258/* Some VBT's incorrectly indicate no backlight is present */
15259static void quirk_backlight_present(struct drm_device *dev)
15260{
15261 struct drm_i915_private *dev_priv = dev->dev_private;
15262 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15263 DRM_INFO("applying backlight present quirk\n");
15264}
15265
b690e96c
JB
15266struct intel_quirk {
15267 int device;
15268 int subsystem_vendor;
15269 int subsystem_device;
15270 void (*hook)(struct drm_device *dev);
15271};
15272
5f85f176
EE
15273/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15274struct intel_dmi_quirk {
15275 void (*hook)(struct drm_device *dev);
15276 const struct dmi_system_id (*dmi_id_list)[];
15277};
15278
15279static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15280{
15281 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15282 return 1;
15283}
15284
15285static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15286 {
15287 .dmi_id_list = &(const struct dmi_system_id[]) {
15288 {
15289 .callback = intel_dmi_reverse_brightness,
15290 .ident = "NCR Corporation",
15291 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15292 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15293 },
15294 },
15295 { } /* terminating entry */
15296 },
15297 .hook = quirk_invert_brightness,
15298 },
15299};
15300
c43b5634 15301static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15302 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15303 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15304
b690e96c
JB
15305 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15306 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15307
5f080c0f
VS
15308 /* 830 needs to leave pipe A & dpll A up */
15309 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15310
b6b5d049
VS
15311 /* 830 needs to leave pipe B & dpll B up */
15312 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15313
435793df
KP
15314 /* Lenovo U160 cannot use SSC on LVDS */
15315 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15316
15317 /* Sony Vaio Y cannot use SSC on LVDS */
15318 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15319
be505f64
AH
15320 /* Acer Aspire 5734Z must invert backlight brightness */
15321 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15322
15323 /* Acer/eMachines G725 */
15324 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15325
15326 /* Acer/eMachines e725 */
15327 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15328
15329 /* Acer/Packard Bell NCL20 */
15330 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15331
15332 /* Acer Aspire 4736Z */
15333 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15334
15335 /* Acer Aspire 5336 */
15336 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15337
15338 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15339 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15340
dfb3d47b
SD
15341 /* Acer C720 Chromebook (Core i3 4005U) */
15342 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15343
b2a9601c 15344 /* Apple Macbook 2,1 (Core 2 T7400) */
15345 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15346
1b9448b0
JN
15347 /* Apple Macbook 4,1 */
15348 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15349
d4967d8c
SD
15350 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15351 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15352
15353 /* HP Chromebook 14 (Celeron 2955U) */
15354 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15355
15356 /* Dell Chromebook 11 */
15357 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15358
15359 /* Dell Chromebook 11 (2015 version) */
15360 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15361};
15362
15363static void intel_init_quirks(struct drm_device *dev)
15364{
15365 struct pci_dev *d = dev->pdev;
15366 int i;
15367
15368 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15369 struct intel_quirk *q = &intel_quirks[i];
15370
15371 if (d->device == q->device &&
15372 (d->subsystem_vendor == q->subsystem_vendor ||
15373 q->subsystem_vendor == PCI_ANY_ID) &&
15374 (d->subsystem_device == q->subsystem_device ||
15375 q->subsystem_device == PCI_ANY_ID))
15376 q->hook(dev);
15377 }
5f85f176
EE
15378 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15379 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15380 intel_dmi_quirks[i].hook(dev);
15381 }
b690e96c
JB
15382}
15383
9cce37f4
JB
15384/* Disable the VGA plane that we never use */
15385static void i915_disable_vga(struct drm_device *dev)
15386{
15387 struct drm_i915_private *dev_priv = dev->dev_private;
15388 u8 sr1;
f0f59a00 15389 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15390
2b37c616 15391 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15392 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15393 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15394 sr1 = inb(VGA_SR_DATA);
15395 outb(sr1 | 1<<5, VGA_SR_DATA);
15396 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15397 udelay(300);
15398
01f5a626 15399 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15400 POSTING_READ(vga_reg);
15401}
15402
f817586c
DV
15403void intel_modeset_init_hw(struct drm_device *dev)
15404{
1a617b77
ML
15405 struct drm_i915_private *dev_priv = dev->dev_private;
15406
b6283055 15407 intel_update_cdclk(dev);
1a617b77
ML
15408
15409 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15410
f817586c 15411 intel_init_clock_gating(dev);
8090c6b9 15412 intel_enable_gt_powersave(dev);
f817586c
DV
15413}
15414
d93c0372
MR
15415/*
15416 * Calculate what we think the watermarks should be for the state we've read
15417 * out of the hardware and then immediately program those watermarks so that
15418 * we ensure the hardware settings match our internal state.
15419 *
15420 * We can calculate what we think WM's should be by creating a duplicate of the
15421 * current state (which was constructed during hardware readout) and running it
15422 * through the atomic check code to calculate new watermark values in the
15423 * state object.
15424 */
15425static void sanitize_watermarks(struct drm_device *dev)
15426{
15427 struct drm_i915_private *dev_priv = to_i915(dev);
15428 struct drm_atomic_state *state;
15429 struct drm_crtc *crtc;
15430 struct drm_crtc_state *cstate;
15431 struct drm_modeset_acquire_ctx ctx;
15432 int ret;
15433 int i;
15434
15435 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15436 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15437 return;
15438
15439 /*
15440 * We need to hold connection_mutex before calling duplicate_state so
15441 * that the connector loop is protected.
15442 */
15443 drm_modeset_acquire_init(&ctx, 0);
15444retry:
0cd1262d 15445 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15446 if (ret == -EDEADLK) {
15447 drm_modeset_backoff(&ctx);
15448 goto retry;
15449 } else if (WARN_ON(ret)) {
0cd1262d 15450 goto fail;
d93c0372
MR
15451 }
15452
15453 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15454 if (WARN_ON(IS_ERR(state)))
0cd1262d 15455 goto fail;
d93c0372 15456
ed4a6a7c
MR
15457 /*
15458 * Hardware readout is the only time we don't want to calculate
15459 * intermediate watermarks (since we don't trust the current
15460 * watermarks).
15461 */
15462 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15463
d93c0372
MR
15464 ret = intel_atomic_check(dev, state);
15465 if (ret) {
15466 /*
15467 * If we fail here, it means that the hardware appears to be
15468 * programmed in a way that shouldn't be possible, given our
15469 * understanding of watermark requirements. This might mean a
15470 * mistake in the hardware readout code or a mistake in the
15471 * watermark calculations for a given platform. Raise a WARN
15472 * so that this is noticeable.
15473 *
15474 * If this actually happens, we'll have to just leave the
15475 * BIOS-programmed watermarks untouched and hope for the best.
15476 */
15477 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15478 goto fail;
d93c0372
MR
15479 }
15480
15481 /* Write calculated watermark values back */
15482 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15483 for_each_crtc_in_state(state, crtc, cstate, i) {
15484 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15485
ed4a6a7c
MR
15486 cs->wm.need_postvbl_update = true;
15487 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15488 }
15489
15490 drm_atomic_state_free(state);
0cd1262d 15491fail:
d93c0372
MR
15492 drm_modeset_drop_locks(&ctx);
15493 drm_modeset_acquire_fini(&ctx);
15494}
15495
79e53945
JB
15496void intel_modeset_init(struct drm_device *dev)
15497{
652c393a 15498 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15499 int sprite, ret;
8cc87b75 15500 enum pipe pipe;
46f297fb 15501 struct intel_crtc *crtc;
79e53945
JB
15502
15503 drm_mode_config_init(dev);
15504
15505 dev->mode_config.min_width = 0;
15506 dev->mode_config.min_height = 0;
15507
019d96cb
DA
15508 dev->mode_config.preferred_depth = 24;
15509 dev->mode_config.prefer_shadow = 1;
15510
25bab385
TU
15511 dev->mode_config.allow_fb_modifiers = true;
15512
e6ecefaa 15513 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15514
b690e96c
JB
15515 intel_init_quirks(dev);
15516
1fa61106
ED
15517 intel_init_pm(dev);
15518
e3c74757
BW
15519 if (INTEL_INFO(dev)->num_pipes == 0)
15520 return;
15521
69f92f67
LW
15522 /*
15523 * There may be no VBT; and if the BIOS enabled SSC we can
15524 * just keep using it to avoid unnecessary flicker. Whereas if the
15525 * BIOS isn't using it, don't assume it will work even if the VBT
15526 * indicates as much.
15527 */
15528 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15529 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15530 DREF_SSC1_ENABLE);
15531
15532 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15533 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15534 bios_lvds_use_ssc ? "en" : "dis",
15535 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15536 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15537 }
15538 }
15539
e70236a8 15540 intel_init_display(dev);
7c10a2b5 15541 intel_init_audio(dev);
e70236a8 15542
a6c45cf0
CW
15543 if (IS_GEN2(dev)) {
15544 dev->mode_config.max_width = 2048;
15545 dev->mode_config.max_height = 2048;
15546 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15547 dev->mode_config.max_width = 4096;
15548 dev->mode_config.max_height = 4096;
79e53945 15549 } else {
a6c45cf0
CW
15550 dev->mode_config.max_width = 8192;
15551 dev->mode_config.max_height = 8192;
79e53945 15552 }
068be561 15553
dc41c154
VS
15554 if (IS_845G(dev) || IS_I865G(dev)) {
15555 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15556 dev->mode_config.cursor_height = 1023;
15557 } else if (IS_GEN2(dev)) {
068be561
DL
15558 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15559 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15560 } else {
15561 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15562 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15563 }
15564
5d4545ae 15565 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15566
28c97730 15567 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15568 INTEL_INFO(dev)->num_pipes,
15569 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15570
055e393f 15571 for_each_pipe(dev_priv, pipe) {
8cc87b75 15572 intel_crtc_init(dev, pipe);
3bdcfc0c 15573 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15574 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15575 if (ret)
06da8da2 15576 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15577 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15578 }
79e53945
JB
15579 }
15580
bfa7df01
VS
15581 intel_update_czclk(dev_priv);
15582 intel_update_cdclk(dev);
15583
e72f9fbf 15584 intel_shared_dpll_init(dev);
ee7b9f93 15585
9cce37f4
JB
15586 /* Just disable it once at startup */
15587 i915_disable_vga(dev);
79e53945 15588 intel_setup_outputs(dev);
11be49eb 15589
6e9f798d 15590 drm_modeset_lock_all(dev);
043e9bda 15591 intel_modeset_setup_hw_state(dev);
6e9f798d 15592 drm_modeset_unlock_all(dev);
46f297fb 15593
d3fcc808 15594 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15595 struct intel_initial_plane_config plane_config = {};
15596
46f297fb
JB
15597 if (!crtc->active)
15598 continue;
15599
46f297fb 15600 /*
46f297fb
JB
15601 * Note that reserving the BIOS fb up front prevents us
15602 * from stuffing other stolen allocations like the ring
15603 * on top. This prevents some ugliness at boot time, and
15604 * can even allow for smooth boot transitions if the BIOS
15605 * fb is large enough for the active pipe configuration.
15606 */
eeebeac5
ML
15607 dev_priv->display.get_initial_plane_config(crtc,
15608 &plane_config);
15609
15610 /*
15611 * If the fb is shared between multiple heads, we'll
15612 * just get the first one.
15613 */
15614 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15615 }
d93c0372
MR
15616
15617 /*
15618 * Make sure hardware watermarks really match the state we read out.
15619 * Note that we need to do this after reconstructing the BIOS fb's
15620 * since the watermark calculation done here will use pstate->fb.
15621 */
15622 sanitize_watermarks(dev);
2c7111db
CW
15623}
15624
7fad798e
DV
15625static void intel_enable_pipe_a(struct drm_device *dev)
15626{
15627 struct intel_connector *connector;
15628 struct drm_connector *crt = NULL;
15629 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15630 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15631
15632 /* We can't just switch on the pipe A, we need to set things up with a
15633 * proper mode and output configuration. As a gross hack, enable pipe A
15634 * by enabling the load detect pipe once. */
3a3371ff 15635 for_each_intel_connector(dev, connector) {
7fad798e
DV
15636 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15637 crt = &connector->base;
15638 break;
15639 }
15640 }
15641
15642 if (!crt)
15643 return;
15644
208bf9fd 15645 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15646 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15647}
15648
fa555837
DV
15649static bool
15650intel_check_plane_mapping(struct intel_crtc *crtc)
15651{
7eb552ae
BW
15652 struct drm_device *dev = crtc->base.dev;
15653 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15654 u32 val;
fa555837 15655
7eb552ae 15656 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15657 return true;
15658
649636ef 15659 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15660
15661 if ((val & DISPLAY_PLANE_ENABLE) &&
15662 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15663 return false;
15664
15665 return true;
15666}
15667
02e93c35
VS
15668static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15669{
15670 struct drm_device *dev = crtc->base.dev;
15671 struct intel_encoder *encoder;
15672
15673 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15674 return true;
15675
15676 return false;
15677}
15678
dd756198
VS
15679static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15680{
15681 struct drm_device *dev = encoder->base.dev;
15682 struct intel_connector *connector;
15683
15684 for_each_connector_on_encoder(dev, &encoder->base, connector)
15685 return true;
15686
15687 return false;
15688}
15689
24929352
DV
15690static void intel_sanitize_crtc(struct intel_crtc *crtc)
15691{
15692 struct drm_device *dev = crtc->base.dev;
15693 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15694 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15695
24929352 15696 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15697 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15698
d3eaf884 15699 /* restore vblank interrupts to correct state */
9625604c 15700 drm_crtc_vblank_reset(&crtc->base);
d297e103 15701 if (crtc->active) {
f9cd7b88
VS
15702 struct intel_plane *plane;
15703
9625604c 15704 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15705
15706 /* Disable everything but the primary plane */
15707 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15708 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15709 continue;
15710
15711 plane->disable_plane(&plane->base, &crtc->base);
15712 }
9625604c 15713 }
d3eaf884 15714
24929352 15715 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15716 * disable the crtc (and hence change the state) if it is wrong. Note
15717 * that gen4+ has a fixed plane -> pipe mapping. */
15718 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15719 bool plane;
15720
24929352
DV
15721 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15722 crtc->base.base.id);
15723
15724 /* Pipe has the wrong plane attached and the plane is active.
15725 * Temporarily change the plane mapping and disable everything
15726 * ... */
15727 plane = crtc->plane;
b70709a6 15728 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15729 crtc->plane = !plane;
b17d48e2 15730 intel_crtc_disable_noatomic(&crtc->base);
24929352 15731 crtc->plane = plane;
24929352 15732 }
24929352 15733
7fad798e
DV
15734 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15735 crtc->pipe == PIPE_A && !crtc->active) {
15736 /* BIOS forgot to enable pipe A, this mostly happens after
15737 * resume. Force-enable the pipe to fix this, the update_dpms
15738 * call below we restore the pipe to the right state, but leave
15739 * the required bits on. */
15740 intel_enable_pipe_a(dev);
15741 }
15742
24929352
DV
15743 /* Adjust the state of the output pipe according to whether we
15744 * have active connectors/encoders. */
02e93c35 15745 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15746 intel_crtc_disable_noatomic(&crtc->base);
24929352 15747
53d9f4e9 15748 if (crtc->active != crtc->base.state->active) {
02e93c35 15749 struct intel_encoder *encoder;
24929352
DV
15750
15751 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15752 * functions or because of calls to intel_crtc_disable_noatomic,
15753 * or because the pipe is force-enabled due to the
24929352
DV
15754 * pipe A quirk. */
15755 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15756 crtc->base.base.id,
83d65738 15757 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15758 crtc->active ? "enabled" : "disabled");
15759
4be40c98 15760 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15761 crtc->base.state->active = crtc->active;
24929352 15762 crtc->base.enabled = crtc->active;
2aa974c9 15763 crtc->base.state->connector_mask = 0;
e87a52b3 15764 crtc->base.state->encoder_mask = 0;
24929352
DV
15765
15766 /* Because we only establish the connector -> encoder ->
15767 * crtc links if something is active, this means the
15768 * crtc is now deactivated. Break the links. connector
15769 * -> encoder links are only establish when things are
15770 * actually up, hence no need to break them. */
15771 WARN_ON(crtc->active);
15772
2d406bb0 15773 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15774 encoder->base.crtc = NULL;
24929352 15775 }
c5ab3bc0 15776
a3ed6aad 15777 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15778 /*
15779 * We start out with underrun reporting disabled to avoid races.
15780 * For correct bookkeeping mark this on active crtcs.
15781 *
c5ab3bc0
DV
15782 * Also on gmch platforms we dont have any hardware bits to
15783 * disable the underrun reporting. Which means we need to start
15784 * out with underrun reporting disabled also on inactive pipes,
15785 * since otherwise we'll complain about the garbage we read when
15786 * e.g. coming up after runtime pm.
15787 *
4cc31489
DV
15788 * No protection against concurrent access is required - at
15789 * worst a fifo underrun happens which also sets this to false.
15790 */
15791 crtc->cpu_fifo_underrun_disabled = true;
15792 crtc->pch_fifo_underrun_disabled = true;
15793 }
24929352
DV
15794}
15795
15796static void intel_sanitize_encoder(struct intel_encoder *encoder)
15797{
15798 struct intel_connector *connector;
15799 struct drm_device *dev = encoder->base.dev;
15800
15801 /* We need to check both for a crtc link (meaning that the
15802 * encoder is active and trying to read from a pipe) and the
15803 * pipe itself being active. */
15804 bool has_active_crtc = encoder->base.crtc &&
15805 to_intel_crtc(encoder->base.crtc)->active;
15806
dd756198 15807 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15808 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15809 encoder->base.base.id,
8e329a03 15810 encoder->base.name);
24929352
DV
15811
15812 /* Connector is active, but has no active pipe. This is
15813 * fallout from our resume register restoring. Disable
15814 * the encoder manually again. */
15815 if (encoder->base.crtc) {
15816 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15817 encoder->base.base.id,
8e329a03 15818 encoder->base.name);
24929352 15819 encoder->disable(encoder);
a62d1497
VS
15820 if (encoder->post_disable)
15821 encoder->post_disable(encoder);
24929352 15822 }
7f1950fb 15823 encoder->base.crtc = NULL;
24929352
DV
15824
15825 /* Inconsistent output/port/pipe state happens presumably due to
15826 * a bug in one of the get_hw_state functions. Or someplace else
15827 * in our code, like the register restore mess on resume. Clamp
15828 * things to off as a safer default. */
3a3371ff 15829 for_each_intel_connector(dev, connector) {
24929352
DV
15830 if (connector->encoder != encoder)
15831 continue;
7f1950fb
EE
15832 connector->base.dpms = DRM_MODE_DPMS_OFF;
15833 connector->base.encoder = NULL;
24929352
DV
15834 }
15835 }
15836 /* Enabled encoders without active connectors will be fixed in
15837 * the crtc fixup. */
15838}
15839
04098753 15840void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15841{
15842 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15843 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15844
04098753
ID
15845 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15846 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15847 i915_disable_vga(dev);
15848 }
15849}
15850
15851void i915_redisable_vga(struct drm_device *dev)
15852{
15853 struct drm_i915_private *dev_priv = dev->dev_private;
15854
8dc8a27c
PZ
15855 /* This function can be called both from intel_modeset_setup_hw_state or
15856 * at a very early point in our resume sequence, where the power well
15857 * structures are not yet restored. Since this function is at a very
15858 * paranoid "someone might have enabled VGA while we were not looking"
15859 * level, just check if the power well is enabled instead of trying to
15860 * follow the "don't touch the power well if we don't need it" policy
15861 * the rest of the driver uses. */
6392f847 15862 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15863 return;
15864
04098753 15865 i915_redisable_vga_power_on(dev);
6392f847
ID
15866
15867 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15868}
15869
f9cd7b88 15870static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15871{
f9cd7b88 15872 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15873
f9cd7b88 15874 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15875}
15876
f9cd7b88
VS
15877/* FIXME read out full plane state for all planes */
15878static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15879{
b26d3ea3 15880 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15881 struct intel_plane_state *plane_state =
b26d3ea3 15882 to_intel_plane_state(primary->state);
d032ffa0 15883
19b8d387 15884 plane_state->visible = crtc->active &&
b26d3ea3
ML
15885 primary_get_hw_state(to_intel_plane(primary));
15886
15887 if (plane_state->visible)
15888 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15889}
15890
30e984df 15891static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15892{
15893 struct drm_i915_private *dev_priv = dev->dev_private;
15894 enum pipe pipe;
24929352
DV
15895 struct intel_crtc *crtc;
15896 struct intel_encoder *encoder;
15897 struct intel_connector *connector;
5358901f 15898 int i;
24929352 15899
565602d7
ML
15900 dev_priv->active_crtcs = 0;
15901
d3fcc808 15902 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15903 struct intel_crtc_state *crtc_state = crtc->config;
15904 int pixclk = 0;
3b117c8f 15905
565602d7
ML
15906 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15907 memset(crtc_state, 0, sizeof(*crtc_state));
15908 crtc_state->base.crtc = &crtc->base;
24929352 15909
565602d7
ML
15910 crtc_state->base.active = crtc_state->base.enable =
15911 dev_priv->display.get_pipe_config(crtc, crtc_state);
15912
15913 crtc->base.enabled = crtc_state->base.enable;
15914 crtc->active = crtc_state->base.active;
15915
15916 if (crtc_state->base.active) {
15917 dev_priv->active_crtcs |= 1 << crtc->pipe;
15918
15919 if (IS_BROADWELL(dev_priv)) {
15920 pixclk = ilk_pipe_pixel_rate(crtc_state);
15921
15922 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15923 if (crtc_state->ips_enabled)
15924 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15925 } else if (IS_VALLEYVIEW(dev_priv) ||
15926 IS_CHERRYVIEW(dev_priv) ||
15927 IS_BROXTON(dev_priv))
15928 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15929 else
15930 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15931 }
15932
15933 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15934
f9cd7b88 15935 readout_plane_state(crtc);
24929352
DV
15936
15937 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15938 crtc->base.base.id,
15939 crtc->active ? "enabled" : "disabled");
15940 }
15941
5358901f
DV
15942 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15943 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15944
3e369b76
ACO
15945 pll->on = pll->get_hw_state(dev_priv, pll,
15946 &pll->config.hw_state);
5358901f 15947 pll->active = 0;
3e369b76 15948 pll->config.crtc_mask = 0;
d3fcc808 15949 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15950 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15951 pll->active++;
3e369b76 15952 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15953 }
5358901f 15954 }
5358901f 15955
1e6f2ddc 15956 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15957 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15958
3e369b76 15959 if (pll->config.crtc_mask)
bd2bb1b9 15960 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15961 }
15962
b2784e15 15963 for_each_intel_encoder(dev, encoder) {
24929352
DV
15964 pipe = 0;
15965
15966 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15967 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15968 encoder->base.crtc = &crtc->base;
6e3c9717 15969 encoder->get_config(encoder, crtc->config);
24929352
DV
15970 } else {
15971 encoder->base.crtc = NULL;
15972 }
15973
6f2bcceb 15974 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15975 encoder->base.base.id,
8e329a03 15976 encoder->base.name,
24929352 15977 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15978 pipe_name(pipe));
24929352
DV
15979 }
15980
3a3371ff 15981 for_each_intel_connector(dev, connector) {
24929352
DV
15982 if (connector->get_hw_state(connector)) {
15983 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15984
15985 encoder = connector->encoder;
15986 connector->base.encoder = &encoder->base;
15987
15988 if (encoder->base.crtc &&
15989 encoder->base.crtc->state->active) {
15990 /*
15991 * This has to be done during hardware readout
15992 * because anything calling .crtc_disable may
15993 * rely on the connector_mask being accurate.
15994 */
15995 encoder->base.crtc->state->connector_mask |=
15996 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15997 encoder->base.crtc->state->encoder_mask |=
15998 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15999 }
16000
24929352
DV
16001 } else {
16002 connector->base.dpms = DRM_MODE_DPMS_OFF;
16003 connector->base.encoder = NULL;
16004 }
16005 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16006 connector->base.base.id,
c23cc417 16007 connector->base.name,
24929352
DV
16008 connector->base.encoder ? "enabled" : "disabled");
16009 }
7f4c6284
VS
16010
16011 for_each_intel_crtc(dev, crtc) {
16012 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16013
16014 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16015 if (crtc->base.state->active) {
16016 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16017 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16018 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16019
16020 /*
16021 * The initial mode needs to be set in order to keep
16022 * the atomic core happy. It wants a valid mode if the
16023 * crtc's enabled, so we do the above call.
16024 *
16025 * At this point some state updated by the connectors
16026 * in their ->detect() callback has not run yet, so
16027 * no recalculation can be done yet.
16028 *
16029 * Even if we could do a recalculation and modeset
16030 * right now it would cause a double modeset if
16031 * fbdev or userspace chooses a different initial mode.
16032 *
16033 * If that happens, someone indicated they wanted a
16034 * mode change, which means it's safe to do a full
16035 * recalculation.
16036 */
16037 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16038
16039 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16040 update_scanline_offset(crtc);
7f4c6284 16041 }
e3b247da
VS
16042
16043 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16044 }
30e984df
DV
16045}
16046
043e9bda
ML
16047/* Scan out the current hw modeset state,
16048 * and sanitizes it to the current state
16049 */
16050static void
16051intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
16052{
16053 struct drm_i915_private *dev_priv = dev->dev_private;
16054 enum pipe pipe;
30e984df
DV
16055 struct intel_crtc *crtc;
16056 struct intel_encoder *encoder;
35c95375 16057 int i;
30e984df
DV
16058
16059 intel_modeset_readout_hw_state(dev);
24929352
DV
16060
16061 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16062 for_each_intel_encoder(dev, encoder) {
24929352
DV
16063 intel_sanitize_encoder(encoder);
16064 }
16065
055e393f 16066 for_each_pipe(dev_priv, pipe) {
24929352
DV
16067 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16068 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16069 intel_dump_pipe_config(crtc, crtc->config,
16070 "[setup_hw_state]");
24929352 16071 }
9a935856 16072
d29b2f9d
ACO
16073 intel_modeset_update_connector_atomic_state(dev);
16074
35c95375
DV
16075 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16076 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16077
16078 if (!pll->on || pll->active)
16079 continue;
16080
16081 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16082
16083 pll->disable(dev_priv, pll);
16084 pll->on = false;
16085 }
16086
666a4537 16087 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
16088 vlv_wm_get_hw_state(dev);
16089 else if (IS_GEN9(dev))
3078999f
PB
16090 skl_wm_get_hw_state(dev);
16091 else if (HAS_PCH_SPLIT(dev))
243e6a44 16092 ilk_wm_get_hw_state(dev);
292b990e
ML
16093
16094 for_each_intel_crtc(dev, crtc) {
16095 unsigned long put_domains;
16096
74bff5f9 16097 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16098 if (WARN_ON(put_domains))
16099 modeset_put_power_domains(dev_priv, put_domains);
16100 }
16101 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16102
16103 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16104}
7d0bc1ea 16105
043e9bda
ML
16106void intel_display_resume(struct drm_device *dev)
16107{
e2c8b870
ML
16108 struct drm_i915_private *dev_priv = to_i915(dev);
16109 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16110 struct drm_modeset_acquire_ctx ctx;
043e9bda 16111 int ret;
e2c8b870 16112 bool setup = false;
f30da187 16113
e2c8b870 16114 dev_priv->modeset_restore_state = NULL;
043e9bda 16115
ea49c9ac
ML
16116 /*
16117 * This is a cludge because with real atomic modeset mode_config.mutex
16118 * won't be taken. Unfortunately some probed state like
16119 * audio_codec_enable is still protected by mode_config.mutex, so lock
16120 * it here for now.
16121 */
16122 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16123 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16124
e2c8b870
ML
16125retry:
16126 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 16127
e2c8b870
ML
16128 if (ret == 0 && !setup) {
16129 setup = true;
043e9bda 16130
e2c8b870
ML
16131 intel_modeset_setup_hw_state(dev);
16132 i915_redisable_vga(dev);
45e2b5f6 16133 }
8af6cf88 16134
e2c8b870
ML
16135 if (ret == 0 && state) {
16136 struct drm_crtc_state *crtc_state;
16137 struct drm_crtc *crtc;
16138 int i;
043e9bda 16139
e2c8b870
ML
16140 state->acquire_ctx = &ctx;
16141
16142 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16143 /*
16144 * Force recalculation even if we restore
16145 * current state. With fast modeset this may not result
16146 * in a modeset when the state is compatible.
16147 */
16148 crtc_state->mode_changed = true;
16149 }
16150
16151 ret = drm_atomic_commit(state);
043e9bda
ML
16152 }
16153
e2c8b870
ML
16154 if (ret == -EDEADLK) {
16155 drm_modeset_backoff(&ctx);
16156 goto retry;
16157 }
043e9bda 16158
e2c8b870
ML
16159 drm_modeset_drop_locks(&ctx);
16160 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16161 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16162
e2c8b870
ML
16163 if (ret) {
16164 DRM_ERROR("Restoring old state failed with %i\n", ret);
16165 drm_atomic_state_free(state);
16166 }
2c7111db
CW
16167}
16168
16169void intel_modeset_gem_init(struct drm_device *dev)
16170{
484b41dd 16171 struct drm_crtc *c;
2ff8fde1 16172 struct drm_i915_gem_object *obj;
e0d6149b 16173 int ret;
484b41dd 16174
ae48434c 16175 intel_init_gt_powersave(dev);
ae48434c 16176
1833b134 16177 intel_modeset_init_hw(dev);
02e792fb
DV
16178
16179 intel_setup_overlay(dev);
484b41dd
JB
16180
16181 /*
16182 * Make sure any fbs we allocated at startup are properly
16183 * pinned & fenced. When we do the allocation it's too early
16184 * for this.
16185 */
70e1e0ec 16186 for_each_crtc(dev, c) {
2ff8fde1
MR
16187 obj = intel_fb_obj(c->primary->fb);
16188 if (obj == NULL)
484b41dd
JB
16189 continue;
16190
e0d6149b 16191 mutex_lock(&dev->struct_mutex);
3465c580
VS
16192 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16193 c->primary->state->rotation);
e0d6149b
TU
16194 mutex_unlock(&dev->struct_mutex);
16195 if (ret) {
484b41dd
JB
16196 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16197 to_intel_crtc(c)->pipe);
66e514c1
DA
16198 drm_framebuffer_unreference(c->primary->fb);
16199 c->primary->fb = NULL;
36750f28 16200 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16201 update_state_fb(c->primary);
36750f28 16202 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16203 }
16204 }
0962c3c9
VS
16205
16206 intel_backlight_register(dev);
79e53945
JB
16207}
16208
4932e2c3
ID
16209void intel_connector_unregister(struct intel_connector *intel_connector)
16210{
16211 struct drm_connector *connector = &intel_connector->base;
16212
16213 intel_panel_destroy_backlight(connector);
34ea3d38 16214 drm_connector_unregister(connector);
4932e2c3
ID
16215}
16216
79e53945
JB
16217void intel_modeset_cleanup(struct drm_device *dev)
16218{
652c393a 16219 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16220 struct intel_connector *connector;
652c393a 16221
2eb5252e
ID
16222 intel_disable_gt_powersave(dev);
16223
0962c3c9
VS
16224 intel_backlight_unregister(dev);
16225
fd0c0642
DV
16226 /*
16227 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16228 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16229 * experience fancy races otherwise.
16230 */
2aeb7d3a 16231 intel_irq_uninstall(dev_priv);
eb21b92b 16232
fd0c0642
DV
16233 /*
16234 * Due to the hpd irq storm handling the hotplug work can re-arm the
16235 * poll handlers. Hence disable polling after hpd handling is shut down.
16236 */
f87ea761 16237 drm_kms_helper_poll_fini(dev);
fd0c0642 16238
723bfd70
JB
16239 intel_unregister_dsm_handler();
16240
c937ab3e 16241 intel_fbc_global_disable(dev_priv);
69341a5e 16242
1630fe75
CW
16243 /* flush any delayed tasks or pending work */
16244 flush_scheduled_work();
16245
db31af1d 16246 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16247 for_each_intel_connector(dev, connector)
16248 connector->unregister(connector);
d9255d57 16249
79e53945 16250 drm_mode_config_cleanup(dev);
4d7bb011
DV
16251
16252 intel_cleanup_overlay(dev);
ae48434c 16253
ae48434c 16254 intel_cleanup_gt_powersave(dev);
f5949141
DV
16255
16256 intel_teardown_gmbus(dev);
79e53945
JB
16257}
16258
f1c79df3
ZW
16259/*
16260 * Return which encoder is currently attached for connector.
16261 */
df0e9248 16262struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16263{
df0e9248
CW
16264 return &intel_attached_encoder(connector)->base;
16265}
f1c79df3 16266
df0e9248
CW
16267void intel_connector_attach_encoder(struct intel_connector *connector,
16268 struct intel_encoder *encoder)
16269{
16270 connector->encoder = encoder;
16271 drm_mode_connector_attach_encoder(&connector->base,
16272 &encoder->base);
79e53945 16273}
28d52043
DA
16274
16275/*
16276 * set vga decode state - true == enable VGA decode
16277 */
16278int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16279{
16280 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16281 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16282 u16 gmch_ctrl;
16283
75fa041d
CW
16284 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16285 DRM_ERROR("failed to read control word\n");
16286 return -EIO;
16287 }
16288
c0cc8a55
CW
16289 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16290 return 0;
16291
28d52043
DA
16292 if (state)
16293 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16294 else
16295 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16296
16297 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16298 DRM_ERROR("failed to write control word\n");
16299 return -EIO;
16300 }
16301
28d52043
DA
16302 return 0;
16303}
c4a1d9e4 16304
c4a1d9e4 16305struct intel_display_error_state {
ff57f1b0
PZ
16306
16307 u32 power_well_driver;
16308
63b66e5b
CW
16309 int num_transcoders;
16310
c4a1d9e4
CW
16311 struct intel_cursor_error_state {
16312 u32 control;
16313 u32 position;
16314 u32 base;
16315 u32 size;
52331309 16316 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16317
16318 struct intel_pipe_error_state {
ddf9c536 16319 bool power_domain_on;
c4a1d9e4 16320 u32 source;
f301b1e1 16321 u32 stat;
52331309 16322 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16323
16324 struct intel_plane_error_state {
16325 u32 control;
16326 u32 stride;
16327 u32 size;
16328 u32 pos;
16329 u32 addr;
16330 u32 surface;
16331 u32 tile_offset;
52331309 16332 } plane[I915_MAX_PIPES];
63b66e5b
CW
16333
16334 struct intel_transcoder_error_state {
ddf9c536 16335 bool power_domain_on;
63b66e5b
CW
16336 enum transcoder cpu_transcoder;
16337
16338 u32 conf;
16339
16340 u32 htotal;
16341 u32 hblank;
16342 u32 hsync;
16343 u32 vtotal;
16344 u32 vblank;
16345 u32 vsync;
16346 } transcoder[4];
c4a1d9e4
CW
16347};
16348
16349struct intel_display_error_state *
16350intel_display_capture_error_state(struct drm_device *dev)
16351{
fbee40df 16352 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16353 struct intel_display_error_state *error;
63b66e5b
CW
16354 int transcoders[] = {
16355 TRANSCODER_A,
16356 TRANSCODER_B,
16357 TRANSCODER_C,
16358 TRANSCODER_EDP,
16359 };
c4a1d9e4
CW
16360 int i;
16361
63b66e5b
CW
16362 if (INTEL_INFO(dev)->num_pipes == 0)
16363 return NULL;
16364
9d1cb914 16365 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16366 if (error == NULL)
16367 return NULL;
16368
190be112 16369 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16370 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16371
055e393f 16372 for_each_pipe(dev_priv, i) {
ddf9c536 16373 error->pipe[i].power_domain_on =
f458ebbc
DV
16374 __intel_display_power_is_enabled(dev_priv,
16375 POWER_DOMAIN_PIPE(i));
ddf9c536 16376 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16377 continue;
16378
5efb3e28
VS
16379 error->cursor[i].control = I915_READ(CURCNTR(i));
16380 error->cursor[i].position = I915_READ(CURPOS(i));
16381 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16382
16383 error->plane[i].control = I915_READ(DSPCNTR(i));
16384 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16385 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16386 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16387 error->plane[i].pos = I915_READ(DSPPOS(i));
16388 }
ca291363
PZ
16389 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16390 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16391 if (INTEL_INFO(dev)->gen >= 4) {
16392 error->plane[i].surface = I915_READ(DSPSURF(i));
16393 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16394 }
16395
c4a1d9e4 16396 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16397
3abfce77 16398 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16399 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16400 }
16401
16402 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16403 if (HAS_DDI(dev_priv->dev))
16404 error->num_transcoders++; /* Account for eDP. */
16405
16406 for (i = 0; i < error->num_transcoders; i++) {
16407 enum transcoder cpu_transcoder = transcoders[i];
16408
ddf9c536 16409 error->transcoder[i].power_domain_on =
f458ebbc 16410 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16411 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16412 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16413 continue;
16414
63b66e5b
CW
16415 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16416
16417 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16418 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16419 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16420 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16421 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16422 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16423 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16424 }
16425
16426 return error;
16427}
16428
edc3d884
MK
16429#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16430
c4a1d9e4 16431void
edc3d884 16432intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16433 struct drm_device *dev,
16434 struct intel_display_error_state *error)
16435{
055e393f 16436 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16437 int i;
16438
63b66e5b
CW
16439 if (!error)
16440 return;
16441
edc3d884 16442 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16443 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16444 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16445 error->power_well_driver);
055e393f 16446 for_each_pipe(dev_priv, i) {
edc3d884 16447 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16448 err_printf(m, " Power: %s\n",
87ad3212 16449 onoff(error->pipe[i].power_domain_on));
edc3d884 16450 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16451 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16452
16453 err_printf(m, "Plane [%d]:\n", i);
16454 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16455 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16456 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16457 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16458 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16459 }
4b71a570 16460 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16461 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16462 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16463 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16464 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16465 }
16466
edc3d884
MK
16467 err_printf(m, "Cursor [%d]:\n", i);
16468 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16469 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16470 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16471 }
63b66e5b
CW
16472
16473 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16474 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16475 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16476 err_printf(m, " Power: %s\n",
87ad3212 16477 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16478 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16479 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16480 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16481 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16482 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16483 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16484 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16485 }
c4a1d9e4 16486}