]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Use atomic commits for legacy page_flips
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
118static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
119 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 123static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
324513c0 126static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 127
d4906093 128struct intel_limit {
4c5def93
ACO
129 struct {
130 int min, max;
131 } dot, vco, n, m, m1, m2, p, p1;
132
133 struct {
134 int dot_limit;
135 int p2_slow, p2_fast;
136 } p2;
d4906093 137};
79e53945 138
bfa7df01
VS
139/* returns HPLL frequency in kHz */
140static int valleyview_get_vco(struct drm_i915_private *dev_priv)
141{
142 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
143
144 /* Obtain SKU information */
145 mutex_lock(&dev_priv->sb_lock);
146 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
147 CCK_FUSE_HPLL_FREQ_MASK;
148 mutex_unlock(&dev_priv->sb_lock);
149
150 return vco_freq[hpll_freq] * 1000;
151}
152
c30fec65
VS
153int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
154 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
155{
156 u32 val;
157 int divider;
158
bfa7df01
VS
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
c30fec65
VS
169 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
170}
171
172static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
173 const char *name, u32 reg)
174{
175 if (dev_priv->hpll_freq == 0)
176 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
177
178 return vlv_get_cck_clock(dev_priv, name, reg,
179 dev_priv->hpll_freq);
bfa7df01
VS
180}
181
e7dc33f3
VS
182static int
183intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 184{
e7dc33f3
VS
185 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
186}
d2acd215 187
e7dc33f3
VS
188static int
189intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
190{
19ab4ed3 191 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
192 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
193 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
194}
195
e7dc33f3
VS
196static int
197intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 198{
79e50a4f
JN
199 uint32_t clkcfg;
200
e7dc33f3 201 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
202 clkcfg = I915_READ(CLKCFG);
203 switch (clkcfg & CLKCFG_FSB_MASK) {
204 case CLKCFG_FSB_400:
e7dc33f3 205 return 100000;
79e50a4f 206 case CLKCFG_FSB_533:
e7dc33f3 207 return 133333;
79e50a4f 208 case CLKCFG_FSB_667:
e7dc33f3 209 return 166667;
79e50a4f 210 case CLKCFG_FSB_800:
e7dc33f3 211 return 200000;
79e50a4f 212 case CLKCFG_FSB_1067:
e7dc33f3 213 return 266667;
79e50a4f 214 case CLKCFG_FSB_1333:
e7dc33f3 215 return 333333;
79e50a4f
JN
216 /* these two are just a guess; one of them might be right */
217 case CLKCFG_FSB_1600:
218 case CLKCFG_FSB_1600_ALT:
e7dc33f3 219 return 400000;
79e50a4f 220 default:
e7dc33f3 221 return 133333;
79e50a4f
JN
222 }
223}
224
19ab4ed3 225void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
226{
227 if (HAS_PCH_SPLIT(dev_priv))
228 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
229 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
230 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
231 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
233 else
234 return; /* no rawclk on other platforms, or no need to know it */
235
236 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
237}
238
bfa7df01
VS
239static void intel_update_czclk(struct drm_i915_private *dev_priv)
240{
666a4537 241 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
242 return;
243
244 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
245 CCK_CZ_CLOCK_CONTROL);
246
247 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
248}
249
021357ac 250static inline u32 /* units of 100MHz */
21a727b3
VS
251intel_fdi_link_freq(struct drm_i915_private *dev_priv,
252 const struct intel_crtc_state *pipe_config)
021357ac 253{
21a727b3
VS
254 if (HAS_DDI(dev_priv))
255 return pipe_config->port_clock; /* SPLL */
256 else if (IS_GEN5(dev_priv))
257 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 258 else
21a727b3 259 return 270000;
021357ac
CW
260}
261
1b6f4958 262static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
273};
274
1b6f4958 275static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 276 .dot = { .min = 25000, .max = 350000 },
9c333719 277 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 278 .n = { .min = 2, .max = 16 },
5d536e28
DV
279 .m = { .min = 96, .max = 140 },
280 .m1 = { .min = 18, .max = 26 },
281 .m2 = { .min = 6, .max = 16 },
282 .p = { .min = 4, .max = 128 },
283 .p1 = { .min = 2, .max = 33 },
284 .p2 = { .dot_limit = 165000,
285 .p2_slow = 4, .p2_fast = 4 },
286};
287
1b6f4958 288static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 289 .dot = { .min = 25000, .max = 350000 },
9c333719 290 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 291 .n = { .min = 2, .max = 16 },
0206e353
AJ
292 .m = { .min = 96, .max = 140 },
293 .m1 = { .min = 18, .max = 26 },
294 .m2 = { .min = 6, .max = 16 },
295 .p = { .min = 4, .max = 128 },
296 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
297 .p2 = { .dot_limit = 165000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699 299};
273e27ca 300
1b6f4958 301static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
302 .dot = { .min = 20000, .max = 400000 },
303 .vco = { .min = 1400000, .max = 2800000 },
304 .n = { .min = 1, .max = 6 },
305 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
306 .m1 = { .min = 8, .max = 18 },
307 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
310 .p2 = { .dot_limit = 200000,
311 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
312};
313
1b6f4958 314static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
315 .dot = { .min = 20000, .max = 400000 },
316 .vco = { .min = 1400000, .max = 2800000 },
317 .n = { .min = 1, .max = 6 },
318 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
319 .m1 = { .min = 8, .max = 18 },
320 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
321 .p = { .min = 7, .max = 98 },
322 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
323 .p2 = { .dot_limit = 112000,
324 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
325};
326
273e27ca 327
1b6f4958 328static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
329 .dot = { .min = 25000, .max = 270000 },
330 .vco = { .min = 1750000, .max = 3500000},
331 .n = { .min = 1, .max = 4 },
332 .m = { .min = 104, .max = 138 },
333 .m1 = { .min = 17, .max = 23 },
334 .m2 = { .min = 5, .max = 11 },
335 .p = { .min = 10, .max = 30 },
336 .p1 = { .min = 1, .max = 3},
337 .p2 = { .dot_limit = 270000,
338 .p2_slow = 10,
339 .p2_fast = 10
044c7c41 340 },
e4b36699
KP
341};
342
1b6f4958 343static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
344 .dot = { .min = 22000, .max = 400000 },
345 .vco = { .min = 1750000, .max = 3500000},
346 .n = { .min = 1, .max = 4 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 16, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8},
352 .p2 = { .dot_limit = 165000,
353 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
354};
355
1b6f4958 356static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
357 .dot = { .min = 20000, .max = 115000 },
358 .vco = { .min = 1750000, .max = 3500000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 104, .max = 138 },
361 .m1 = { .min = 17, .max = 23 },
362 .m2 = { .min = 5, .max = 11 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 0,
366 .p2_slow = 14, .p2_fast = 14
044c7c41 367 },
e4b36699
KP
368};
369
1b6f4958 370static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
371 .dot = { .min = 80000, .max = 224000 },
372 .vco = { .min = 1750000, .max = 3500000 },
373 .n = { .min = 1, .max = 3 },
374 .m = { .min = 104, .max = 138 },
375 .m1 = { .min = 17, .max = 23 },
376 .m2 = { .min = 5, .max = 11 },
377 .p = { .min = 14, .max = 42 },
378 .p1 = { .min = 2, .max = 6 },
379 .p2 = { .dot_limit = 0,
380 .p2_slow = 7, .p2_fast = 7
044c7c41 381 },
e4b36699
KP
382};
383
1b6f4958 384static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
385 .dot = { .min = 20000, .max = 400000},
386 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 387 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
388 .n = { .min = 3, .max = 6 },
389 .m = { .min = 2, .max = 256 },
273e27ca 390 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
391 .m1 = { .min = 0, .max = 0 },
392 .m2 = { .min = 0, .max = 254 },
393 .p = { .min = 5, .max = 80 },
394 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
395 .p2 = { .dot_limit = 200000,
396 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
397};
398
1b6f4958 399static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
400 .dot = { .min = 20000, .max = 400000 },
401 .vco = { .min = 1700000, .max = 3500000 },
402 .n = { .min = 3, .max = 6 },
403 .m = { .min = 2, .max = 256 },
404 .m1 = { .min = 0, .max = 0 },
405 .m2 = { .min = 0, .max = 254 },
406 .p = { .min = 7, .max = 112 },
407 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
408 .p2 = { .dot_limit = 112000,
409 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
410};
411
273e27ca
EA
412/* Ironlake / Sandybridge
413 *
414 * We calculate clock using (register_value + 2) for N/M1/M2, so here
415 * the range value for them is (actual_value - 2).
416 */
1b6f4958 417static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 5 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 5, .max = 80 },
425 .p1 = { .min = 1, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
428};
429
1b6f4958 430static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 3 },
434 .m = { .min = 79, .max = 118 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
438 .p1 = { .min = 2, .max = 8 },
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
1b6f4958 443static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 127 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 56 },
451 .p1 = { .min = 2, .max = 8 },
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
454};
455
273e27ca 456/* LVDS 100mhz refclk limits. */
1b6f4958 457static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
458 .dot = { .min = 25000, .max = 350000 },
459 .vco = { .min = 1760000, .max = 3510000 },
460 .n = { .min = 1, .max = 2 },
461 .m = { .min = 79, .max = 126 },
462 .m1 = { .min = 12, .max = 22 },
463 .m2 = { .min = 5, .max = 9 },
464 .p = { .min = 28, .max = 112 },
0206e353 465 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
466 .p2 = { .dot_limit = 225000,
467 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
468};
469
1b6f4958 470static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
471 .dot = { .min = 25000, .max = 350000 },
472 .vco = { .min = 1760000, .max = 3510000 },
473 .n = { .min = 1, .max = 3 },
474 .m = { .min = 79, .max = 126 },
475 .m1 = { .min = 12, .max = 22 },
476 .m2 = { .min = 5, .max = 9 },
477 .p = { .min = 14, .max = 42 },
0206e353 478 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
479 .p2 = { .dot_limit = 225000,
480 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
481};
482
1b6f4958 483static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
484 /*
485 * These are the data rate limits (measured in fast clocks)
486 * since those are the strictest limits we have. The fast
487 * clock and actual rate limits are more relaxed, so checking
488 * them would make no difference.
489 */
490 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 491 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 492 .n = { .min = 1, .max = 7 },
a0c4da24
JB
493 .m1 = { .min = 2, .max = 3 },
494 .m2 = { .min = 11, .max = 156 },
b99ab663 495 .p1 = { .min = 2, .max = 3 },
5fdc9c49 496 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
497};
498
1b6f4958 499static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
500 /*
501 * These are the data rate limits (measured in fast clocks)
502 * since those are the strictest limits we have. The fast
503 * clock and actual rate limits are more relaxed, so checking
504 * them would make no difference.
505 */
506 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 507 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 .m2 = { .min = 24 << 22, .max = 175 << 22 },
511 .p1 = { .min = 2, .max = 4 },
512 .p2 = { .p2_slow = 1, .p2_fast = 14 },
513};
514
1b6f4958 515static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
516 /* FIXME: find real dot limits */
517 .dot = { .min = 0, .max = INT_MAX },
e6292556 518 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
519 .n = { .min = 1, .max = 1 },
520 .m1 = { .min = 2, .max = 2 },
521 /* FIXME: find real m2 limits */
522 .m2 = { .min = 2 << 22, .max = 255 << 22 },
523 .p1 = { .min = 2, .max = 4 },
524 .p2 = { .p2_slow = 1, .p2_fast = 20 },
525};
526
cdba954e
ACO
527static bool
528needs_modeset(struct drm_crtc_state *state)
529{
fc596660 530 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
531}
532
e0638cdf
PZ
533/**
534 * Returns whether any output on the specified pipe is of the specified type
535 */
4093561b 536bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 537{
409ee761 538 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
539 struct intel_encoder *encoder;
540
409ee761 541 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
542 if (encoder->type == type)
543 return true;
544
545 return false;
546}
547
d0737e1d
ACO
548/**
549 * Returns whether any output on the specified pipe will have the specified
550 * type after a staged modeset is complete, i.e., the same as
551 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
552 * encoder->crtc.
553 */
a93e255f
ACO
554static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
555 int type)
d0737e1d 556{
a93e255f 557 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 558 struct drm_connector *connector;
a93e255f 559 struct drm_connector_state *connector_state;
d0737e1d 560 struct intel_encoder *encoder;
a93e255f
ACO
561 int i, num_connectors = 0;
562
da3ced29 563 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
564 if (connector_state->crtc != crtc_state->base.crtc)
565 continue;
566
567 num_connectors++;
d0737e1d 568
a93e255f
ACO
569 encoder = to_intel_encoder(connector_state->best_encoder);
570 if (encoder->type == type)
d0737e1d 571 return true;
a93e255f
ACO
572 }
573
574 WARN_ON(num_connectors == 0);
d0737e1d
ACO
575
576 return false;
577}
578
dccbea3b
ID
579/*
580 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
581 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
582 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
583 * The helpers' return value is the rate of the clock that is fed to the
584 * display engine's pipe which can be the above fast dot clock rate or a
585 * divided-down version of it.
586 */
f2b115e6 587/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 588static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 589{
2177832f
SL
590 clock->m = clock->m2 + 2;
591 clock->p = clock->p1 * clock->p2;
ed5ca77e 592 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 593 return 0;
fb03ac01
VS
594 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
595 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
596
597 return clock->dot;
2177832f
SL
598}
599
7429e9d4
DV
600static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
601{
602 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
603}
604
9e2c8475 605static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 606{
7429e9d4 607 clock->m = i9xx_dpll_compute_m(clock);
79e53945 608 clock->p = clock->p1 * clock->p2;
ed5ca77e 609 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 610 return 0;
fb03ac01
VS
611 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
612 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
613
614 return clock->dot;
79e53945
JB
615}
616
9e2c8475 617static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
618{
619 clock->m = clock->m1 * clock->m2;
620 clock->p = clock->p1 * clock->p2;
621 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 622 return 0;
589eca67
ID
623 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
624 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
625
626 return clock->dot / 5;
589eca67
ID
627}
628
9e2c8475 629int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
630{
631 clock->m = clock->m1 * clock->m2;
632 clock->p = clock->p1 * clock->p2;
633 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 634 return 0;
ef9348c8
CML
635 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
636 clock->n << 22);
637 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
638
639 return clock->dot / 5;
ef9348c8
CML
640}
641
7c04d1d9 642#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
643/**
644 * Returns whether the given set of divisors are valid for a given refclk with
645 * the given connectors.
646 */
647
1b894b59 648static bool intel_PLL_is_valid(struct drm_device *dev,
1b6f4958 649 const struct intel_limit *limit,
9e2c8475 650 const struct dpll *clock)
79e53945 651{
f01b7962
VS
652 if (clock->n < limit->n.min || limit->n.max < clock->n)
653 INTELPllInvalid("n out of range\n");
79e53945 654 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 655 INTELPllInvalid("p1 out of range\n");
79e53945 656 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 657 INTELPllInvalid("m2 out of range\n");
79e53945 658 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 659 INTELPllInvalid("m1 out of range\n");
f01b7962 660
666a4537
WB
661 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
662 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
663 if (clock->m1 <= clock->m2)
664 INTELPllInvalid("m1 <= m2\n");
665
666a4537 666 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
667 if (clock->p < limit->p.min || limit->p.max < clock->p)
668 INTELPllInvalid("p out of range\n");
669 if (clock->m < limit->m.min || limit->m.max < clock->m)
670 INTELPllInvalid("m out of range\n");
671 }
672
79e53945 673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 674 INTELPllInvalid("vco out of range\n");
79e53945
JB
675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 679 INTELPllInvalid("dot out of range\n");
79e53945
JB
680
681 return true;
682}
683
3b1429d9 684static int
1b6f4958 685i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
686 const struct intel_crtc_state *crtc_state,
687 int target)
79e53945 688{
3b1429d9 689 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 690
a93e255f 691 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 692 /*
a210b028
DV
693 * For LVDS just rely on its current settings for dual-channel.
694 * We haven't figured out how to reliably set up different
695 * single/dual channel state, if we even can.
79e53945 696 */
1974cad0 697 if (intel_is_dual_link_lvds(dev))
3b1429d9 698 return limit->p2.p2_fast;
79e53945 699 else
3b1429d9 700 return limit->p2.p2_slow;
79e53945
JB
701 } else {
702 if (target < limit->p2.dot_limit)
3b1429d9 703 return limit->p2.p2_slow;
79e53945 704 else
3b1429d9 705 return limit->p2.p2_fast;
79e53945 706 }
3b1429d9
VS
707}
708
70e8aa21
ACO
709/*
710 * Returns a set of divisors for the desired target clock with the given
711 * refclk, or FALSE. The returned values represent the clock equation:
712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
713 *
714 * Target and reference clocks are specified in kHz.
715 *
716 * If match_clock is provided, then best_clock P divider must match the P
717 * divider from @match_clock used for LVDS downclocking.
718 */
3b1429d9 719static bool
1b6f4958 720i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 721 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
722 int target, int refclk, struct dpll *match_clock,
723 struct dpll *best_clock)
3b1429d9
VS
724{
725 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 726 struct dpll clock;
3b1429d9 727 int err = target;
79e53945 728
0206e353 729 memset(best_clock, 0, sizeof(*best_clock));
79e53945 730
3b1429d9
VS
731 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
732
42158660
ZY
733 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
734 clock.m1++) {
735 for (clock.m2 = limit->m2.min;
736 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 737 if (clock.m2 >= clock.m1)
42158660
ZY
738 break;
739 for (clock.n = limit->n.min;
740 clock.n <= limit->n.max; clock.n++) {
741 for (clock.p1 = limit->p1.min;
742 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
743 int this_err;
744
dccbea3b 745 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
748 continue;
749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
752
753 this_err = abs(clock.dot - target);
754 if (this_err < err) {
755 *best_clock = clock;
756 err = this_err;
757 }
758 }
759 }
760 }
761 }
762
763 return (err != target);
764}
765
70e8aa21
ACO
766/*
767 * Returns a set of divisors for the desired target clock with the given
768 * refclk, or FALSE. The returned values represent the clock equation:
769 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
770 *
771 * Target and reference clocks are specified in kHz.
772 *
773 * If match_clock is provided, then best_clock P divider must match the P
774 * divider from @match_clock used for LVDS downclocking.
775 */
ac58c3f0 776static bool
1b6f4958 777pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 778 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
779 int target, int refclk, struct dpll *match_clock,
780 struct dpll *best_clock)
79e53945 781{
3b1429d9 782 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 783 struct dpll clock;
79e53945
JB
784 int err = target;
785
0206e353 786 memset(best_clock, 0, sizeof(*best_clock));
79e53945 787
3b1429d9
VS
788 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
789
42158660
ZY
790 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
791 clock.m1++) {
792 for (clock.m2 = limit->m2.min;
793 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
794 for (clock.n = limit->n.min;
795 clock.n <= limit->n.max; clock.n++) {
796 for (clock.p1 = limit->p1.min;
797 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
798 int this_err;
799
dccbea3b 800 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
801 if (!intel_PLL_is_valid(dev, limit,
802 &clock))
79e53945 803 continue;
cec2f356
SP
804 if (match_clock &&
805 clock.p != match_clock->p)
806 continue;
79e53945
JB
807
808 this_err = abs(clock.dot - target);
809 if (this_err < err) {
810 *best_clock = clock;
811 err = this_err;
812 }
813 }
814 }
815 }
816 }
817
818 return (err != target);
819}
820
997c030c
ACO
821/*
822 * Returns a set of divisors for the desired target clock with the given
823 * refclk, or FALSE. The returned values represent the clock equation:
824 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
825 *
826 * Target and reference clocks are specified in kHz.
827 *
828 * If match_clock is provided, then best_clock P divider must match the P
829 * divider from @match_clock used for LVDS downclocking.
997c030c 830 */
d4906093 831static bool
1b6f4958 832g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 833 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
834 int target, int refclk, struct dpll *match_clock,
835 struct dpll *best_clock)
d4906093 836{
3b1429d9 837 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 838 struct dpll clock;
d4906093 839 int max_n;
3b1429d9 840 bool found = false;
6ba770dc
AJ
841 /* approximately equals target * 0.00585 */
842 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
843
844 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
845
846 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
847
d4906093 848 max_n = limit->n.max;
f77f13e2 849 /* based on hardware requirement, prefer smaller n to precision */
d4906093 850 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 851 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
852 for (clock.m1 = limit->m1.max;
853 clock.m1 >= limit->m1.min; clock.m1--) {
854 for (clock.m2 = limit->m2.max;
855 clock.m2 >= limit->m2.min; clock.m2--) {
856 for (clock.p1 = limit->p1.max;
857 clock.p1 >= limit->p1.min; clock.p1--) {
858 int this_err;
859
dccbea3b 860 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
861 if (!intel_PLL_is_valid(dev, limit,
862 &clock))
d4906093 863 continue;
1b894b59
CW
864
865 this_err = abs(clock.dot - target);
d4906093
ML
866 if (this_err < err_most) {
867 *best_clock = clock;
868 err_most = this_err;
869 max_n = clock.n;
870 found = true;
871 }
872 }
873 }
874 }
875 }
2c07245f
ZW
876 return found;
877}
878
d5dd62bd
ID
879/*
880 * Check if the calculated PLL configuration is more optimal compared to the
881 * best configuration and error found so far. Return the calculated error.
882 */
883static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
884 const struct dpll *calculated_clock,
885 const struct dpll *best_clock,
d5dd62bd
ID
886 unsigned int best_error_ppm,
887 unsigned int *error_ppm)
888{
9ca3ba01
ID
889 /*
890 * For CHV ignore the error and consider only the P value.
891 * Prefer a bigger P value based on HW requirements.
892 */
893 if (IS_CHERRYVIEW(dev)) {
894 *error_ppm = 0;
895
896 return calculated_clock->p > best_clock->p;
897 }
898
24be4e46
ID
899 if (WARN_ON_ONCE(!target_freq))
900 return false;
901
d5dd62bd
ID
902 *error_ppm = div_u64(1000000ULL *
903 abs(target_freq - calculated_clock->dot),
904 target_freq);
905 /*
906 * Prefer a better P value over a better (smaller) error if the error
907 * is small. Ensure this preference for future configurations too by
908 * setting the error to 0.
909 */
910 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
911 *error_ppm = 0;
912
913 return true;
914 }
915
916 return *error_ppm + 10 < best_error_ppm;
917}
918
65b3d6a9
ACO
919/*
920 * Returns a set of divisors for the desired target clock with the given
921 * refclk, or FALSE. The returned values represent the clock equation:
922 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
923 */
a0c4da24 924static bool
1b6f4958 925vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 926 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
927 int target, int refclk, struct dpll *match_clock,
928 struct dpll *best_clock)
a0c4da24 929{
a93e255f 930 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 931 struct drm_device *dev = crtc->base.dev;
9e2c8475 932 struct dpll clock;
69e4f900 933 unsigned int bestppm = 1000000;
27e639bf
VS
934 /* min update 19.2 MHz */
935 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 936 bool found = false;
a0c4da24 937
6b4bf1c4
VS
938 target *= 5; /* fast clock */
939
940 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
941
942 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 943 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 944 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 945 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 947 clock.p = clock.p1 * clock.p2;
a0c4da24 948 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 949 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 950 unsigned int ppm;
69e4f900 951
6b4bf1c4
VS
952 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
953 refclk * clock.m1);
954
dccbea3b 955 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 956
f01b7962
VS
957 if (!intel_PLL_is_valid(dev, limit,
958 &clock))
43b0ac53
VS
959 continue;
960
d5dd62bd
ID
961 if (!vlv_PLL_is_optimal(dev, target,
962 &clock,
963 best_clock,
964 bestppm, &ppm))
965 continue;
6b4bf1c4 966
d5dd62bd
ID
967 *best_clock = clock;
968 bestppm = ppm;
969 found = true;
a0c4da24
JB
970 }
971 }
972 }
973 }
a0c4da24 974
49e497ef 975 return found;
a0c4da24 976}
a4fc5ed6 977
65b3d6a9
ACO
978/*
979 * Returns a set of divisors for the desired target clock with the given
980 * refclk, or FALSE. The returned values represent the clock equation:
981 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
982 */
ef9348c8 983static bool
1b6f4958 984chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 985 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
986 int target, int refclk, struct dpll *match_clock,
987 struct dpll *best_clock)
ef9348c8 988{
a93e255f 989 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 990 struct drm_device *dev = crtc->base.dev;
9ca3ba01 991 unsigned int best_error_ppm;
9e2c8475 992 struct dpll clock;
ef9348c8
CML
993 uint64_t m2;
994 int found = false;
995
996 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 997 best_error_ppm = 1000000;
ef9348c8
CML
998
999 /*
1000 * Based on hardware doc, the n always set to 1, and m1 always
1001 * set to 2. If requires to support 200Mhz refclk, we need to
1002 * revisit this because n may not 1 anymore.
1003 */
1004 clock.n = 1, clock.m1 = 2;
1005 target *= 5; /* fast clock */
1006
1007 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1008 for (clock.p2 = limit->p2.p2_fast;
1009 clock.p2 >= limit->p2.p2_slow;
1010 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1011 unsigned int error_ppm;
ef9348c8
CML
1012
1013 clock.p = clock.p1 * clock.p2;
1014
1015 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1016 clock.n) << 22, refclk * clock.m1);
1017
1018 if (m2 > INT_MAX/clock.m1)
1019 continue;
1020
1021 clock.m2 = m2;
1022
dccbea3b 1023 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1024
1025 if (!intel_PLL_is_valid(dev, limit, &clock))
1026 continue;
1027
9ca3ba01
ID
1028 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1029 best_error_ppm, &error_ppm))
1030 continue;
1031
1032 *best_clock = clock;
1033 best_error_ppm = error_ppm;
1034 found = true;
ef9348c8
CML
1035 }
1036 }
1037
1038 return found;
1039}
1040
5ab7b0b7 1041bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1042 struct dpll *best_clock)
5ab7b0b7 1043{
65b3d6a9 1044 int refclk = 100000;
1b6f4958 1045 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1046
65b3d6a9 1047 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1048 target_clock, refclk, NULL, best_clock);
1049}
1050
20ddf665
VS
1051bool intel_crtc_active(struct drm_crtc *crtc)
1052{
1053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1054
1055 /* Be paranoid as we can arrive here with only partial
1056 * state retrieved from the hardware during setup.
1057 *
241bfc38 1058 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1059 * as Haswell has gained clock readout/fastboot support.
1060 *
66e514c1 1061 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1062 * properly reconstruct framebuffers.
c3d1f436
MR
1063 *
1064 * FIXME: The intel_crtc->active here should be switched to
1065 * crtc->state->active once we have proper CRTC states wired up
1066 * for atomic.
20ddf665 1067 */
c3d1f436 1068 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1069 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1070}
1071
a5c961d1
PZ
1072enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1073 enum pipe pipe)
1074{
1075 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1077
6e3c9717 1078 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1079}
1080
fbf49ea2
VS
1081static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1082{
1083 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1084 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1085 u32 line1, line2;
1086 u32 line_mask;
1087
1088 if (IS_GEN2(dev))
1089 line_mask = DSL_LINEMASK_GEN2;
1090 else
1091 line_mask = DSL_LINEMASK_GEN3;
1092
1093 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1094 msleep(5);
fbf49ea2
VS
1095 line2 = I915_READ(reg) & line_mask;
1096
1097 return line1 == line2;
1098}
1099
ab7ad7f6
KP
1100/*
1101 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1102 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1103 *
1104 * After disabling a pipe, we can't wait for vblank in the usual way,
1105 * spinning on the vblank interrupt status bit, since we won't actually
1106 * see an interrupt when the pipe is disabled.
1107 *
ab7ad7f6
KP
1108 * On Gen4 and above:
1109 * wait for the pipe register state bit to turn off
1110 *
1111 * Otherwise:
1112 * wait for the display line value to settle (it usually
1113 * ends up stopping at the start of the next frame).
58e10eb9 1114 *
9d0498a2 1115 */
575f7ab7 1116static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1117{
575f7ab7 1118 struct drm_device *dev = crtc->base.dev;
9d0498a2 1119 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1120 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1121 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1122
1123 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1124 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1125
1126 /* Wait for the Pipe State to go off */
58e10eb9
CW
1127 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1128 100))
284637d9 1129 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1130 } else {
ab7ad7f6 1131 /* Wait for the display line to settle */
fbf49ea2 1132 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1133 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1134 }
79e53945
JB
1135}
1136
b24e7179 1137/* Only for pre-ILK configs */
55607e8a
DV
1138void assert_pll(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
b24e7179 1140{
b24e7179
JB
1141 u32 val;
1142 bool cur_state;
1143
649636ef 1144 val = I915_READ(DPLL(pipe));
b24e7179 1145 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1146 I915_STATE_WARN(cur_state != state,
b24e7179 1147 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1148 onoff(state), onoff(cur_state));
b24e7179 1149}
b24e7179 1150
23538ef1 1151/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1152void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1153{
1154 u32 val;
1155 bool cur_state;
1156
a580516d 1157 mutex_lock(&dev_priv->sb_lock);
23538ef1 1158 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1159 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1160
1161 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
23538ef1 1163 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
23538ef1 1165}
23538ef1 1166
040484af
JB
1167static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1168 enum pipe pipe, bool state)
1169{
040484af 1170 bool cur_state;
ad80a810
PZ
1171 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1172 pipe);
040484af 1173
2d1fe073 1174 if (HAS_DDI(dev_priv)) {
affa9354 1175 /* DDI does not have a specific FDI_TX register */
649636ef 1176 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1177 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1178 } else {
649636ef 1179 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1180 cur_state = !!(val & FDI_TX_ENABLE);
1181 }
e2c719b7 1182 I915_STATE_WARN(cur_state != state,
040484af 1183 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1184 onoff(state), onoff(cur_state));
040484af
JB
1185}
1186#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1187#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1188
1189static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
040484af
JB
1192 u32 val;
1193 bool cur_state;
1194
649636ef 1195 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1196 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1197 I915_STATE_WARN(cur_state != state,
040484af 1198 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1199 onoff(state), onoff(cur_state));
040484af
JB
1200}
1201#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1202#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1203
1204static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe)
1206{
040484af
JB
1207 u32 val;
1208
1209 /* ILK FDI PLL is always enabled */
7e22dbbb 1210 if (IS_GEN5(dev_priv))
040484af
JB
1211 return;
1212
bf507ef7 1213 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1214 if (HAS_DDI(dev_priv))
bf507ef7
ED
1215 return;
1216
649636ef 1217 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1218 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1219}
1220
55607e8a
DV
1221void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
040484af 1223{
040484af 1224 u32 val;
55607e8a 1225 bool cur_state;
040484af 1226
649636ef 1227 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1228 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1229 I915_STATE_WARN(cur_state != state,
55607e8a 1230 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1231 onoff(state), onoff(cur_state));
040484af
JB
1232}
1233
b680c37a
DV
1234void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1235 enum pipe pipe)
ea0760cf 1236{
bedd4dba 1237 struct drm_device *dev = dev_priv->dev;
f0f59a00 1238 i915_reg_t pp_reg;
ea0760cf
JB
1239 u32 val;
1240 enum pipe panel_pipe = PIPE_A;
0de3b485 1241 bool locked = true;
ea0760cf 1242
bedd4dba
JN
1243 if (WARN_ON(HAS_DDI(dev)))
1244 return;
1245
1246 if (HAS_PCH_SPLIT(dev)) {
1247 u32 port_sel;
1248
ea0760cf 1249 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1250 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1251
1252 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1253 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1254 panel_pipe = PIPE_B;
1255 /* XXX: else fix for eDP */
666a4537 1256 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1257 /* presumably write lock depends on pipe, not port select */
1258 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1259 panel_pipe = pipe;
ea0760cf
JB
1260 } else {
1261 pp_reg = PP_CONTROL;
bedd4dba
JN
1262 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1263 panel_pipe = PIPE_B;
ea0760cf
JB
1264 }
1265
1266 val = I915_READ(pp_reg);
1267 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1268 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1269 locked = false;
1270
e2c719b7 1271 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1272 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1273 pipe_name(pipe));
ea0760cf
JB
1274}
1275
93ce0ba6
JN
1276static void assert_cursor(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, bool state)
1278{
1279 struct drm_device *dev = dev_priv->dev;
1280 bool cur_state;
1281
d9d82081 1282 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1283 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1284 else
5efb3e28 1285 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1286
e2c719b7 1287 I915_STATE_WARN(cur_state != state,
93ce0ba6 1288 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1289 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1290}
1291#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1292#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1293
b840d907
JB
1294void assert_pipe(struct drm_i915_private *dev_priv,
1295 enum pipe pipe, bool state)
b24e7179 1296{
63d7bbe9 1297 bool cur_state;
702e7a56
PZ
1298 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1299 pipe);
4feed0eb 1300 enum intel_display_power_domain power_domain;
b24e7179 1301
b6b5d049
VS
1302 /* if we need the pipe quirk it must be always on */
1303 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1304 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1305 state = true;
1306
4feed0eb
ID
1307 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1308 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1309 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1310 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1311
1312 intel_display_power_put(dev_priv, power_domain);
1313 } else {
1314 cur_state = false;
69310161
PZ
1315 }
1316
e2c719b7 1317 I915_STATE_WARN(cur_state != state,
63d7bbe9 1318 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1319 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1320}
1321
931872fc
CW
1322static void assert_plane(struct drm_i915_private *dev_priv,
1323 enum plane plane, bool state)
b24e7179 1324{
b24e7179 1325 u32 val;
931872fc 1326 bool cur_state;
b24e7179 1327
649636ef 1328 val = I915_READ(DSPCNTR(plane));
931872fc 1329 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1330 I915_STATE_WARN(cur_state != state,
931872fc 1331 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1332 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1333}
1334
931872fc
CW
1335#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1336#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1337
b24e7179
JB
1338static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe)
1340{
653e1026 1341 struct drm_device *dev = dev_priv->dev;
649636ef 1342 int i;
b24e7179 1343
653e1026
VS
1344 /* Primary planes are fixed to pipes on gen4+ */
1345 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1346 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1347 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1348 "plane %c assertion failure, should be disabled but not\n",
1349 plane_name(pipe));
19ec1358 1350 return;
28c05794 1351 }
19ec1358 1352
b24e7179 1353 /* Need to check both planes against the pipe */
055e393f 1354 for_each_pipe(dev_priv, i) {
649636ef
VS
1355 u32 val = I915_READ(DSPCNTR(i));
1356 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1357 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1358 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1359 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1360 plane_name(i), pipe_name(pipe));
b24e7179
JB
1361 }
1362}
1363
19332d7a
JB
1364static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
20674eef 1367 struct drm_device *dev = dev_priv->dev;
649636ef 1368 int sprite;
19332d7a 1369
7feb8b88 1370 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1371 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1372 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1373 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1374 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1375 sprite, pipe_name(pipe));
1376 }
666a4537 1377 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1378 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1379 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1380 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1381 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1382 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1383 }
1384 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1385 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1386 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1387 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1388 plane_name(pipe), pipe_name(pipe));
1389 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1390 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1391 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1392 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1393 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1394 }
1395}
1396
08c71e5e
VS
1397static void assert_vblank_disabled(struct drm_crtc *crtc)
1398{
e2c719b7 1399 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1400 drm_crtc_vblank_put(crtc);
1401}
1402
7abd4b35
ACO
1403void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe)
92f2584a 1405{
92f2584a
JB
1406 u32 val;
1407 bool enabled;
1408
649636ef 1409 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1410 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1411 I915_STATE_WARN(enabled,
9db4a9c7
JB
1412 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1413 pipe_name(pipe));
92f2584a
JB
1414}
1415
4e634389
KP
1416static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1418{
1419 if ((val & DP_PORT_EN) == 0)
1420 return false;
1421
2d1fe073 1422 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1423 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1424 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1425 return false;
2d1fe073 1426 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1427 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1428 return false;
f0575e92
KP
1429 } else {
1430 if ((val & DP_PIPE_MASK) != (pipe << 30))
1431 return false;
1432 }
1433 return true;
1434}
1435
1519b995
KP
1436static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, u32 val)
1438{
dc0fa718 1439 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1440 return false;
1441
2d1fe073 1442 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1443 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1444 return false;
2d1fe073 1445 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1446 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1447 return false;
1519b995 1448 } else {
dc0fa718 1449 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1450 return false;
1451 }
1452 return true;
1453}
1454
1455static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1456 enum pipe pipe, u32 val)
1457{
1458 if ((val & LVDS_PORT_EN) == 0)
1459 return false;
1460
2d1fe073 1461 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1462 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1463 return false;
1464 } else {
1465 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1466 return false;
1467 }
1468 return true;
1469}
1470
1471static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe, u32 val)
1473{
1474 if ((val & ADPA_DAC_ENABLE) == 0)
1475 return false;
2d1fe073 1476 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1477 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1478 return false;
1479 } else {
1480 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1481 return false;
1482 }
1483 return true;
1484}
1485
291906f1 1486static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1487 enum pipe pipe, i915_reg_t reg,
1488 u32 port_sel)
291906f1 1489{
47a05eca 1490 u32 val = I915_READ(reg);
e2c719b7 1491 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1492 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1493 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1494
2d1fe073 1495 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1496 && (val & DP_PIPEB_SELECT),
de9a35ab 1497 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1498}
1499
1500static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1501 enum pipe pipe, i915_reg_t reg)
291906f1 1502{
47a05eca 1503 u32 val = I915_READ(reg);
e2c719b7 1504 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1505 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1506 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1507
2d1fe073 1508 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1509 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1510 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1511}
1512
1513static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe)
1515{
291906f1 1516 u32 val;
291906f1 1517
f0575e92
KP
1518 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1519 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1520 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1521
649636ef 1522 val = I915_READ(PCH_ADPA);
e2c719b7 1523 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1524 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1525 pipe_name(pipe));
291906f1 1526
649636ef 1527 val = I915_READ(PCH_LVDS);
e2c719b7 1528 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1529 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1530 pipe_name(pipe));
291906f1 1531
e2debe91
PZ
1532 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1533 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1534 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1535}
1536
cd2d34d9
VS
1537static void _vlv_enable_pll(struct intel_crtc *crtc,
1538 const struct intel_crtc_state *pipe_config)
1539{
1540 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1541 enum pipe pipe = crtc->pipe;
1542
1543 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1544 POSTING_READ(DPLL(pipe));
1545 udelay(150);
1546
1547 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1548 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1549}
1550
d288f65f 1551static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1552 const struct intel_crtc_state *pipe_config)
87442f73 1553{
cd2d34d9 1554 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1555 enum pipe pipe = crtc->pipe;
87442f73 1556
8bd3f301 1557 assert_pipe_disabled(dev_priv, pipe);
87442f73 1558
87442f73 1559 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1560 assert_panel_unlocked(dev_priv, pipe);
87442f73 1561
cd2d34d9
VS
1562 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1563 _vlv_enable_pll(crtc, pipe_config);
426115cf 1564
8bd3f301
VS
1565 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1566 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1567}
1568
cd2d34d9
VS
1569
1570static void _chv_enable_pll(struct intel_crtc *crtc,
1571 const struct intel_crtc_state *pipe_config)
9d556c99 1572{
cd2d34d9 1573 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1574 enum pipe pipe = crtc->pipe;
9d556c99 1575 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1576 u32 tmp;
1577
a580516d 1578 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1579
1580 /* Enable back the 10bit clock to display controller */
1581 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1582 tmp |= DPIO_DCLKP_EN;
1583 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1584
54433e91
VS
1585 mutex_unlock(&dev_priv->sb_lock);
1586
9d556c99
CML
1587 /*
1588 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1589 */
1590 udelay(1);
1591
1592 /* Enable PLL */
d288f65f 1593 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1594
1595 /* Check PLL is locked */
a11b0703 1596 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99 1597 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1598}
1599
1600static void chv_enable_pll(struct intel_crtc *crtc,
1601 const struct intel_crtc_state *pipe_config)
1602{
1603 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1604 enum pipe pipe = crtc->pipe;
1605
1606 assert_pipe_disabled(dev_priv, pipe);
1607
1608 /* PLL is protected by panel, make sure we can write it */
1609 assert_panel_unlocked(dev_priv, pipe);
1610
1611 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1612 _chv_enable_pll(crtc, pipe_config);
9d556c99 1613
c231775c
VS
1614 if (pipe != PIPE_A) {
1615 /*
1616 * WaPixelRepeatModeFixForC0:chv
1617 *
1618 * DPLLCMD is AWOL. Use chicken bits to propagate
1619 * the value from DPLLBMD to either pipe B or C.
1620 */
1621 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1622 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1623 I915_WRITE(CBR4_VLV, 0);
1624 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1625
1626 /*
1627 * DPLLB VGA mode also seems to cause problems.
1628 * We should always have it disabled.
1629 */
1630 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1631 } else {
1632 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1633 POSTING_READ(DPLL_MD(pipe));
1634 }
9d556c99
CML
1635}
1636
1c4e0274
VS
1637static int intel_num_dvo_pipes(struct drm_device *dev)
1638{
1639 struct intel_crtc *crtc;
1640 int count = 0;
1641
1642 for_each_intel_crtc(dev, crtc)
3538b9df 1643 count += crtc->base.state->active &&
409ee761 1644 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1645
1646 return count;
1647}
1648
66e3d5c0 1649static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1650{
66e3d5c0
DV
1651 struct drm_device *dev = crtc->base.dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1653 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1654 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1655
66e3d5c0 1656 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1657
63d7bbe9 1658 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1659 if (IS_MOBILE(dev) && !IS_I830(dev))
1660 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1661
1c4e0274
VS
1662 /* Enable DVO 2x clock on both PLLs if necessary */
1663 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1664 /*
1665 * It appears to be important that we don't enable this
1666 * for the current pipe before otherwise configuring the
1667 * PLL. No idea how this should be handled if multiple
1668 * DVO outputs are enabled simultaneosly.
1669 */
1670 dpll |= DPLL_DVO_2X_MODE;
1671 I915_WRITE(DPLL(!crtc->pipe),
1672 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1673 }
66e3d5c0 1674
c2b63374
VS
1675 /*
1676 * Apparently we need to have VGA mode enabled prior to changing
1677 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1678 * dividers, even though the register value does change.
1679 */
1680 I915_WRITE(reg, 0);
1681
8e7a65aa
VS
1682 I915_WRITE(reg, dpll);
1683
66e3d5c0
DV
1684 /* Wait for the clocks to stabilize. */
1685 POSTING_READ(reg);
1686 udelay(150);
1687
1688 if (INTEL_INFO(dev)->gen >= 4) {
1689 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1690 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1691 } else {
1692 /* The pixel multiplier can only be updated once the
1693 * DPLL is enabled and the clocks are stable.
1694 *
1695 * So write it again.
1696 */
1697 I915_WRITE(reg, dpll);
1698 }
63d7bbe9
JB
1699
1700 /* We do this three times for luck */
66e3d5c0 1701 I915_WRITE(reg, dpll);
63d7bbe9
JB
1702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
66e3d5c0 1704 I915_WRITE(reg, dpll);
63d7bbe9
JB
1705 POSTING_READ(reg);
1706 udelay(150); /* wait for warmup */
66e3d5c0 1707 I915_WRITE(reg, dpll);
63d7bbe9
JB
1708 POSTING_READ(reg);
1709 udelay(150); /* wait for warmup */
1710}
1711
1712/**
50b44a44 1713 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1714 * @dev_priv: i915 private structure
1715 * @pipe: pipe PLL to disable
1716 *
1717 * Disable the PLL for @pipe, making sure the pipe is off first.
1718 *
1719 * Note! This is for pre-ILK only.
1720 */
1c4e0274 1721static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1722{
1c4e0274
VS
1723 struct drm_device *dev = crtc->base.dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 enum pipe pipe = crtc->pipe;
1726
1727 /* Disable DVO 2x clock on both PLLs if necessary */
1728 if (IS_I830(dev) &&
409ee761 1729 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1730 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1731 I915_WRITE(DPLL(PIPE_B),
1732 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1733 I915_WRITE(DPLL(PIPE_A),
1734 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1735 }
1736
b6b5d049
VS
1737 /* Don't disable pipe or pipe PLLs if needed */
1738 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1739 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1740 return;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
b8afb911 1745 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1746 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1747}
1748
f6071166
JB
1749static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1750{
b8afb911 1751 u32 val;
f6071166
JB
1752
1753 /* Make sure the pipe isn't still relying on us */
1754 assert_pipe_disabled(dev_priv, pipe);
1755
03ed5cbf
VS
1756 val = DPLL_INTEGRATED_REF_CLK_VLV |
1757 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1758 if (pipe != PIPE_A)
1759 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1760
f6071166
JB
1761 I915_WRITE(DPLL(pipe), val);
1762 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1763}
1764
1765static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1766{
d752048d 1767 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1768 u32 val;
1769
a11b0703
VS
1770 /* Make sure the pipe isn't still relying on us */
1771 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1772
60bfe44f
VS
1773 val = DPLL_SSC_REF_CLK_CHV |
1774 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1775 if (pipe != PIPE_A)
1776 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1777
a11b0703
VS
1778 I915_WRITE(DPLL(pipe), val);
1779 POSTING_READ(DPLL(pipe));
d752048d 1780
a580516d 1781 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1782
1783 /* Disable 10bit clock to display controller */
1784 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1785 val &= ~DPIO_DCLKP_EN;
1786 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1787
a580516d 1788 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1789}
1790
e4607fcf 1791void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1792 struct intel_digital_port *dport,
1793 unsigned int expected_mask)
89b667f8
JB
1794{
1795 u32 port_mask;
f0f59a00 1796 i915_reg_t dpll_reg;
89b667f8 1797
e4607fcf
CML
1798 switch (dport->port) {
1799 case PORT_B:
89b667f8 1800 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1801 dpll_reg = DPLL(0);
e4607fcf
CML
1802 break;
1803 case PORT_C:
89b667f8 1804 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1805 dpll_reg = DPLL(0);
9b6de0a1 1806 expected_mask <<= 4;
00fc31b7
CML
1807 break;
1808 case PORT_D:
1809 port_mask = DPLL_PORTD_READY_MASK;
1810 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1811 break;
1812 default:
1813 BUG();
1814 }
89b667f8 1815
9b6de0a1
VS
1816 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1817 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1818 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1819}
1820
b8a4f404
PZ
1821static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
040484af 1823{
23670b32 1824 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1825 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1827 i915_reg_t reg;
1828 uint32_t val, pipeconf_val;
040484af 1829
040484af 1830 /* Make sure PCH DPLL is enabled */
8106ddbd 1831 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1832
1833 /* FDI must be feeding us bits for PCH ports */
1834 assert_fdi_tx_enabled(dev_priv, pipe);
1835 assert_fdi_rx_enabled(dev_priv, pipe);
1836
23670b32
DV
1837 if (HAS_PCH_CPT(dev)) {
1838 /* Workaround: Set the timing override bit before enabling the
1839 * pch transcoder. */
1840 reg = TRANS_CHICKEN2(pipe);
1841 val = I915_READ(reg);
1842 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1843 I915_WRITE(reg, val);
59c859d6 1844 }
23670b32 1845
ab9412ba 1846 reg = PCH_TRANSCONF(pipe);
040484af 1847 val = I915_READ(reg);
5f7f726d 1848 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1849
2d1fe073 1850 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1851 /*
c5de7c6f
VS
1852 * Make the BPC in transcoder be consistent with
1853 * that in pipeconf reg. For HDMI we must use 8bpc
1854 * here for both 8bpc and 12bpc.
e9bcff5c 1855 */
dfd07d72 1856 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1857 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1858 val |= PIPECONF_8BPC;
1859 else
1860 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1861 }
5f7f726d
PZ
1862
1863 val &= ~TRANS_INTERLACE_MASK;
1864 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1865 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1866 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1867 val |= TRANS_LEGACY_INTERLACED_ILK;
1868 else
1869 val |= TRANS_INTERLACED;
5f7f726d
PZ
1870 else
1871 val |= TRANS_PROGRESSIVE;
1872
040484af
JB
1873 I915_WRITE(reg, val | TRANS_ENABLE);
1874 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1875 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1876}
1877
8fb033d7 1878static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1879 enum transcoder cpu_transcoder)
040484af 1880{
8fb033d7 1881 u32 val, pipeconf_val;
8fb033d7 1882
8fb033d7 1883 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1884 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1885 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1886
223a6fdf 1887 /* Workaround: set timing override bit. */
36c0d0cf 1888 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1890 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1891
25f3ef11 1892 val = TRANS_ENABLE;
937bb610 1893 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1894
9a76b1c6
PZ
1895 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1896 PIPECONF_INTERLACED_ILK)
a35f2679 1897 val |= TRANS_INTERLACED;
8fb033d7
PZ
1898 else
1899 val |= TRANS_PROGRESSIVE;
1900
ab9412ba
DV
1901 I915_WRITE(LPT_TRANSCONF, val);
1902 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1903 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1904}
1905
b8a4f404
PZ
1906static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1907 enum pipe pipe)
040484af 1908{
23670b32 1909 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1910 i915_reg_t reg;
1911 uint32_t val;
040484af
JB
1912
1913 /* FDI relies on the transcoder */
1914 assert_fdi_tx_disabled(dev_priv, pipe);
1915 assert_fdi_rx_disabled(dev_priv, pipe);
1916
291906f1
JB
1917 /* Ports must be off as well */
1918 assert_pch_ports_disabled(dev_priv, pipe);
1919
ab9412ba 1920 reg = PCH_TRANSCONF(pipe);
040484af
JB
1921 val = I915_READ(reg);
1922 val &= ~TRANS_ENABLE;
1923 I915_WRITE(reg, val);
1924 /* wait for PCH transcoder off, transcoder state */
1925 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1926 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1927
c465613b 1928 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1929 /* Workaround: Clear the timing override chicken bit again. */
1930 reg = TRANS_CHICKEN2(pipe);
1931 val = I915_READ(reg);
1932 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1933 I915_WRITE(reg, val);
1934 }
040484af
JB
1935}
1936
ab4d966c 1937static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1938{
8fb033d7
PZ
1939 u32 val;
1940
ab9412ba 1941 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1942 val &= ~TRANS_ENABLE;
ab9412ba 1943 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1944 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1945 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1946 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1947
1948 /* Workaround: clear timing override bit. */
36c0d0cf 1949 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1950 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1951 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1952}
1953
b24e7179 1954/**
309cfea8 1955 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1956 * @crtc: crtc responsible for the pipe
b24e7179 1957 *
0372264a 1958 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1959 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1960 */
e1fdc473 1961static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1962{
0372264a
PZ
1963 struct drm_device *dev = crtc->base.dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 enum pipe pipe = crtc->pipe;
1a70a728 1966 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1967 enum pipe pch_transcoder;
f0f59a00 1968 i915_reg_t reg;
b24e7179
JB
1969 u32 val;
1970
9e2ee2dd
VS
1971 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1972
58c6eaa2 1973 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1974 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1975 assert_sprites_disabled(dev_priv, pipe);
1976
2d1fe073 1977 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1978 pch_transcoder = TRANSCODER_A;
1979 else
1980 pch_transcoder = pipe;
1981
b24e7179
JB
1982 /*
1983 * A pipe without a PLL won't actually be able to drive bits from
1984 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1985 * need the check.
1986 */
2d1fe073 1987 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1988 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1989 assert_dsi_pll_enabled(dev_priv);
1990 else
1991 assert_pll_enabled(dev_priv, pipe);
040484af 1992 else {
6e3c9717 1993 if (crtc->config->has_pch_encoder) {
040484af 1994 /* if driving the PCH, we need FDI enabled */
cc391bbb 1995 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1996 assert_fdi_tx_pll_enabled(dev_priv,
1997 (enum pipe) cpu_transcoder);
040484af
JB
1998 }
1999 /* FIXME: assert CPU port conditions for SNB+ */
2000 }
b24e7179 2001
702e7a56 2002 reg = PIPECONF(cpu_transcoder);
b24e7179 2003 val = I915_READ(reg);
7ad25d48 2004 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2005 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2006 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2007 return;
7ad25d48 2008 }
00d70b15
CW
2009
2010 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2011 POSTING_READ(reg);
b7792d8b
VS
2012
2013 /*
2014 * Until the pipe starts DSL will read as 0, which would cause
2015 * an apparent vblank timestamp jump, which messes up also the
2016 * frame count when it's derived from the timestamps. So let's
2017 * wait for the pipe to start properly before we call
2018 * drm_crtc_vblank_on()
2019 */
2020 if (dev->max_vblank_count == 0 &&
2021 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2022 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2023}
2024
2025/**
309cfea8 2026 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2027 * @crtc: crtc whose pipes is to be disabled
b24e7179 2028 *
575f7ab7
VS
2029 * Disable the pipe of @crtc, making sure that various hardware
2030 * specific requirements are met, if applicable, e.g. plane
2031 * disabled, panel fitter off, etc.
b24e7179
JB
2032 *
2033 * Will wait until the pipe has shut down before returning.
2034 */
575f7ab7 2035static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2036{
575f7ab7 2037 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2039 enum pipe pipe = crtc->pipe;
f0f59a00 2040 i915_reg_t reg;
b24e7179
JB
2041 u32 val;
2042
9e2ee2dd
VS
2043 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2044
b24e7179
JB
2045 /*
2046 * Make sure planes won't keep trying to pump pixels to us,
2047 * or we might hang the display.
2048 */
2049 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2050 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2051 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2052
702e7a56 2053 reg = PIPECONF(cpu_transcoder);
b24e7179 2054 val = I915_READ(reg);
00d70b15
CW
2055 if ((val & PIPECONF_ENABLE) == 0)
2056 return;
2057
67adc644
VS
2058 /*
2059 * Double wide has implications for planes
2060 * so best keep it disabled when not needed.
2061 */
6e3c9717 2062 if (crtc->config->double_wide)
67adc644
VS
2063 val &= ~PIPECONF_DOUBLE_WIDE;
2064
2065 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2066 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2067 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2068 val &= ~PIPECONF_ENABLE;
2069
2070 I915_WRITE(reg, val);
2071 if ((val & PIPECONF_ENABLE) == 0)
2072 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2073}
2074
693db184
CW
2075static bool need_vtd_wa(struct drm_device *dev)
2076{
2077#ifdef CONFIG_INTEL_IOMMU
2078 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2079 return true;
2080#endif
2081 return false;
2082}
2083
832be82f
VS
2084static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2085{
2086 return IS_GEN2(dev_priv) ? 2048 : 4096;
2087}
2088
27ba3910
VS
2089static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2090 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2091{
2092 switch (fb_modifier) {
2093 case DRM_FORMAT_MOD_NONE:
2094 return cpp;
2095 case I915_FORMAT_MOD_X_TILED:
2096 if (IS_GEN2(dev_priv))
2097 return 128;
2098 else
2099 return 512;
2100 case I915_FORMAT_MOD_Y_TILED:
2101 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2102 return 128;
2103 else
2104 return 512;
2105 case I915_FORMAT_MOD_Yf_TILED:
2106 switch (cpp) {
2107 case 1:
2108 return 64;
2109 case 2:
2110 case 4:
2111 return 128;
2112 case 8:
2113 case 16:
2114 return 256;
2115 default:
2116 MISSING_CASE(cpp);
2117 return cpp;
2118 }
2119 break;
2120 default:
2121 MISSING_CASE(fb_modifier);
2122 return cpp;
2123 }
2124}
2125
832be82f
VS
2126unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2127 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2128{
832be82f
VS
2129 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2130 return 1;
2131 else
2132 return intel_tile_size(dev_priv) /
27ba3910 2133 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2134}
2135
8d0deca8
VS
2136/* Return the tile dimensions in pixel units */
2137static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2138 unsigned int *tile_width,
2139 unsigned int *tile_height,
2140 uint64_t fb_modifier,
2141 unsigned int cpp)
2142{
2143 unsigned int tile_width_bytes =
2144 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2145
2146 *tile_width = tile_width_bytes / cpp;
2147 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2148}
2149
6761dd31
TU
2150unsigned int
2151intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2152 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2153{
832be82f
VS
2154 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2155 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2156
2157 return ALIGN(height, tile_height);
a57ce0b2
JB
2158}
2159
1663b9d6
VS
2160unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2161{
2162 unsigned int size = 0;
2163 int i;
2164
2165 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2166 size += rot_info->plane[i].width * rot_info->plane[i].height;
2167
2168 return size;
2169}
2170
75c82a53 2171static void
3465c580
VS
2172intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2173 const struct drm_framebuffer *fb,
2174 unsigned int rotation)
f64b98cd 2175{
2d7a215f
VS
2176 if (intel_rotation_90_or_270(rotation)) {
2177 *view = i915_ggtt_view_rotated;
2178 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2179 } else {
2180 *view = i915_ggtt_view_normal;
2181 }
2182}
50470bb0 2183
2d7a215f
VS
2184static void
2185intel_fill_fb_info(struct drm_i915_private *dev_priv,
2186 struct drm_framebuffer *fb)
2187{
2188 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2189 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2190
d9b3288e
VS
2191 tile_size = intel_tile_size(dev_priv);
2192
2193 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2194 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2195 fb->modifier[0], cpp);
d9b3288e 2196
1663b9d6
VS
2197 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2198 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2199
89e3e142 2200 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2201 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2202 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2203 fb->modifier[1], cpp);
d9b3288e 2204
2d7a215f 2205 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2206 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2207 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2208 }
f64b98cd
TU
2209}
2210
603525d7 2211static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2212{
2213 if (INTEL_INFO(dev_priv)->gen >= 9)
2214 return 256 * 1024;
985b8bb4 2215 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2216 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2217 return 128 * 1024;
2218 else if (INTEL_INFO(dev_priv)->gen >= 4)
2219 return 4 * 1024;
2220 else
44c5905e 2221 return 0;
4e9a86b6
VS
2222}
2223
603525d7
VS
2224static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2225 uint64_t fb_modifier)
2226{
2227 switch (fb_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 return intel_linear_alignment(dev_priv);
2230 case I915_FORMAT_MOD_X_TILED:
2231 if (INTEL_INFO(dev_priv)->gen >= 9)
2232 return 256 * 1024;
2233 return 0;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 case I915_FORMAT_MOD_Yf_TILED:
2236 return 1 * 1024 * 1024;
2237 default:
2238 MISSING_CASE(fb_modifier);
2239 return 0;
2240 }
2241}
2242
127bd2ac 2243int
3465c580
VS
2244intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2245 unsigned int rotation)
6b95a207 2246{
850c4cdc 2247 struct drm_device *dev = fb->dev;
ce453d81 2248 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2249 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2250 struct i915_ggtt_view view;
6b95a207
KH
2251 u32 alignment;
2252 int ret;
2253
ebcdd39e
MR
2254 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2255
603525d7 2256 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2257
3465c580 2258 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2259
693db184
CW
2260 /* Note that the w/a also requires 64 PTE of padding following the
2261 * bo. We currently fill all unused PTE with the shadow page and so
2262 * we should always have valid PTE following the scanout preventing
2263 * the VT-d warning.
2264 */
2265 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2266 alignment = 256 * 1024;
2267
d6dd6843
PZ
2268 /*
2269 * Global gtt pte registers are special registers which actually forward
2270 * writes to a chunk of system memory. Which means that there is no risk
2271 * that the register values disappear as soon as we call
2272 * intel_runtime_pm_put(), so it is correct to wrap only the
2273 * pin/unpin/fence and not more.
2274 */
2275 intel_runtime_pm_get(dev_priv);
2276
7580d774
ML
2277 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2278 &view);
48b956c5 2279 if (ret)
b26a6b35 2280 goto err_pm;
6b95a207
KH
2281
2282 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2283 * fence, whereas 965+ only requires a fence if using
2284 * framebuffer compression. For simplicity, we always install
2285 * a fence as the cost is not that onerous.
2286 */
9807216f
VK
2287 if (view.type == I915_GGTT_VIEW_NORMAL) {
2288 ret = i915_gem_object_get_fence(obj);
2289 if (ret == -EDEADLK) {
2290 /*
2291 * -EDEADLK means there are no free fences
2292 * no pending flips.
2293 *
2294 * This is propagated to atomic, but it uses
2295 * -EDEADLK to force a locking recovery, so
2296 * change the returned error to -EBUSY.
2297 */
2298 ret = -EBUSY;
2299 goto err_unpin;
2300 } else if (ret)
2301 goto err_unpin;
1690e1eb 2302
9807216f
VK
2303 i915_gem_object_pin_fence(obj);
2304 }
6b95a207 2305
d6dd6843 2306 intel_runtime_pm_put(dev_priv);
6b95a207 2307 return 0;
48b956c5
CW
2308
2309err_unpin:
f64b98cd 2310 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2311err_pm:
d6dd6843 2312 intel_runtime_pm_put(dev_priv);
48b956c5 2313 return ret;
6b95a207
KH
2314}
2315
fb4b8ce1 2316void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2317{
82bc3b2d 2318 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2319 struct i915_ggtt_view view;
82bc3b2d 2320
ebcdd39e
MR
2321 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2322
3465c580 2323 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2324
9807216f
VK
2325 if (view.type == I915_GGTT_VIEW_NORMAL)
2326 i915_gem_object_unpin_fence(obj);
2327
f64b98cd 2328 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2329}
2330
29cf9491
VS
2331/*
2332 * Adjust the tile offset by moving the difference into
2333 * the x/y offsets.
2334 *
2335 * Input tile dimensions and pitch must already be
2336 * rotated to match x and y, and in pixel units.
2337 */
2338static u32 intel_adjust_tile_offset(int *x, int *y,
2339 unsigned int tile_width,
2340 unsigned int tile_height,
2341 unsigned int tile_size,
2342 unsigned int pitch_tiles,
2343 u32 old_offset,
2344 u32 new_offset)
2345{
2346 unsigned int tiles;
2347
2348 WARN_ON(old_offset & (tile_size - 1));
2349 WARN_ON(new_offset & (tile_size - 1));
2350 WARN_ON(new_offset > old_offset);
2351
2352 tiles = (old_offset - new_offset) / tile_size;
2353
2354 *y += tiles / pitch_tiles * tile_height;
2355 *x += tiles % pitch_tiles * tile_width;
2356
2357 return new_offset;
2358}
2359
8d0deca8
VS
2360/*
2361 * Computes the linear offset to the base tile and adjusts
2362 * x, y. bytes per pixel is assumed to be a power-of-two.
2363 *
2364 * In the 90/270 rotated case, x and y are assumed
2365 * to be already rotated to match the rotated GTT view, and
2366 * pitch is the tile_height aligned framebuffer height.
2367 */
4f2d9934
VS
2368u32 intel_compute_tile_offset(int *x, int *y,
2369 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2370 unsigned int pitch,
2371 unsigned int rotation)
c2c75131 2372{
4f2d9934
VS
2373 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2374 uint64_t fb_modifier = fb->modifier[plane];
2375 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2376 u32 offset, offset_aligned, alignment;
2377
2378 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2379 if (alignment)
2380 alignment--;
2381
b5c65338 2382 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2383 unsigned int tile_size, tile_width, tile_height;
2384 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2385
d843310d 2386 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2387 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2388 fb_modifier, cpp);
2389
2390 if (intel_rotation_90_or_270(rotation)) {
2391 pitch_tiles = pitch / tile_height;
2392 swap(tile_width, tile_height);
2393 } else {
2394 pitch_tiles = pitch / (tile_width * cpp);
2395 }
d843310d
VS
2396
2397 tile_rows = *y / tile_height;
2398 *y %= tile_height;
c2c75131 2399
8d0deca8
VS
2400 tiles = *x / tile_width;
2401 *x %= tile_width;
bc752862 2402
29cf9491
VS
2403 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2404 offset_aligned = offset & ~alignment;
bc752862 2405
29cf9491
VS
2406 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2407 tile_size, pitch_tiles,
2408 offset, offset_aligned);
2409 } else {
bc752862 2410 offset = *y * pitch + *x * cpp;
29cf9491
VS
2411 offset_aligned = offset & ~alignment;
2412
4e9a86b6
VS
2413 *y = (offset & alignment) / pitch;
2414 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2415 }
29cf9491
VS
2416
2417 return offset_aligned;
c2c75131
DV
2418}
2419
b35d63fa 2420static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2421{
2422 switch (format) {
2423 case DISPPLANE_8BPP:
2424 return DRM_FORMAT_C8;
2425 case DISPPLANE_BGRX555:
2426 return DRM_FORMAT_XRGB1555;
2427 case DISPPLANE_BGRX565:
2428 return DRM_FORMAT_RGB565;
2429 default:
2430 case DISPPLANE_BGRX888:
2431 return DRM_FORMAT_XRGB8888;
2432 case DISPPLANE_RGBX888:
2433 return DRM_FORMAT_XBGR8888;
2434 case DISPPLANE_BGRX101010:
2435 return DRM_FORMAT_XRGB2101010;
2436 case DISPPLANE_RGBX101010:
2437 return DRM_FORMAT_XBGR2101010;
2438 }
2439}
2440
bc8d7dff
DL
2441static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2442{
2443 switch (format) {
2444 case PLANE_CTL_FORMAT_RGB_565:
2445 return DRM_FORMAT_RGB565;
2446 default:
2447 case PLANE_CTL_FORMAT_XRGB_8888:
2448 if (rgb_order) {
2449 if (alpha)
2450 return DRM_FORMAT_ABGR8888;
2451 else
2452 return DRM_FORMAT_XBGR8888;
2453 } else {
2454 if (alpha)
2455 return DRM_FORMAT_ARGB8888;
2456 else
2457 return DRM_FORMAT_XRGB8888;
2458 }
2459 case PLANE_CTL_FORMAT_XRGB_2101010:
2460 if (rgb_order)
2461 return DRM_FORMAT_XBGR2101010;
2462 else
2463 return DRM_FORMAT_XRGB2101010;
2464 }
2465}
2466
5724dbd1 2467static bool
f6936e29
DV
2468intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2469 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2470{
2471 struct drm_device *dev = crtc->base.dev;
3badb49f 2472 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2473 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2474 struct drm_i915_gem_object *obj = NULL;
2475 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2476 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2477 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2478 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2479 PAGE_SIZE);
2480
2481 size_aligned -= base_aligned;
46f297fb 2482
ff2652ea
CW
2483 if (plane_config->size == 0)
2484 return false;
2485
3badb49f
PZ
2486 /* If the FB is too big, just don't use it since fbdev is not very
2487 * important and we should probably use that space with FBC or other
2488 * features. */
72e96d64 2489 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2490 return false;
2491
12c83d99
TU
2492 mutex_lock(&dev->struct_mutex);
2493
f37b5c2b
DV
2494 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2495 base_aligned,
2496 base_aligned,
2497 size_aligned);
12c83d99
TU
2498 if (!obj) {
2499 mutex_unlock(&dev->struct_mutex);
484b41dd 2500 return false;
12c83d99 2501 }
46f297fb 2502
49af449b
DL
2503 obj->tiling_mode = plane_config->tiling;
2504 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2505 obj->stride = fb->pitches[0];
46f297fb 2506
6bf129df
DL
2507 mode_cmd.pixel_format = fb->pixel_format;
2508 mode_cmd.width = fb->width;
2509 mode_cmd.height = fb->height;
2510 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2511 mode_cmd.modifier[0] = fb->modifier[0];
2512 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2513
6bf129df 2514 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2515 &mode_cmd, obj)) {
46f297fb
JB
2516 DRM_DEBUG_KMS("intel fb init failed\n");
2517 goto out_unref_obj;
2518 }
12c83d99 2519
46f297fb 2520 mutex_unlock(&dev->struct_mutex);
484b41dd 2521
f6936e29 2522 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2523 return true;
46f297fb
JB
2524
2525out_unref_obj:
2526 drm_gem_object_unreference(&obj->base);
2527 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2528 return false;
2529}
2530
5a21b665
DV
2531/* Update plane->state->fb to match plane->fb after driver-internal updates */
2532static void
2533update_state_fb(struct drm_plane *plane)
2534{
2535 if (plane->fb == plane->state->fb)
2536 return;
2537
2538 if (plane->state->fb)
2539 drm_framebuffer_unreference(plane->state->fb);
2540 plane->state->fb = plane->fb;
2541 if (plane->state->fb)
2542 drm_framebuffer_reference(plane->state->fb);
2543}
2544
5724dbd1 2545static void
f6936e29
DV
2546intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2547 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2548{
2549 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2550 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2551 struct drm_crtc *c;
2552 struct intel_crtc *i;
2ff8fde1 2553 struct drm_i915_gem_object *obj;
88595ac9 2554 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2555 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2556 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2557 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2558 struct intel_plane_state *intel_state =
2559 to_intel_plane_state(plane_state);
88595ac9 2560 struct drm_framebuffer *fb;
484b41dd 2561
2d14030b 2562 if (!plane_config->fb)
484b41dd
JB
2563 return;
2564
f6936e29 2565 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2566 fb = &plane_config->fb->base;
2567 goto valid_fb;
f55548b5 2568 }
484b41dd 2569
2d14030b 2570 kfree(plane_config->fb);
484b41dd
JB
2571
2572 /*
2573 * Failed to alloc the obj, check to see if we should share
2574 * an fb with another CRTC instead
2575 */
70e1e0ec 2576 for_each_crtc(dev, c) {
484b41dd
JB
2577 i = to_intel_crtc(c);
2578
2579 if (c == &intel_crtc->base)
2580 continue;
2581
2ff8fde1
MR
2582 if (!i->active)
2583 continue;
2584
88595ac9
DV
2585 fb = c->primary->fb;
2586 if (!fb)
484b41dd
JB
2587 continue;
2588
88595ac9 2589 obj = intel_fb_obj(fb);
2ff8fde1 2590 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2591 drm_framebuffer_reference(fb);
2592 goto valid_fb;
484b41dd
JB
2593 }
2594 }
88595ac9 2595
200757f5
MR
2596 /*
2597 * We've failed to reconstruct the BIOS FB. Current display state
2598 * indicates that the primary plane is visible, but has a NULL FB,
2599 * which will lead to problems later if we don't fix it up. The
2600 * simplest solution is to just disable the primary plane now and
2601 * pretend the BIOS never had it enabled.
2602 */
2603 to_intel_plane_state(plane_state)->visible = false;
2604 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2605 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2606 intel_plane->disable_plane(primary, &intel_crtc->base);
2607
88595ac9
DV
2608 return;
2609
2610valid_fb:
f44e2659
VS
2611 plane_state->src_x = 0;
2612 plane_state->src_y = 0;
be5651f2
ML
2613 plane_state->src_w = fb->width << 16;
2614 plane_state->src_h = fb->height << 16;
2615
f44e2659
VS
2616 plane_state->crtc_x = 0;
2617 plane_state->crtc_y = 0;
be5651f2
ML
2618 plane_state->crtc_w = fb->width;
2619 plane_state->crtc_h = fb->height;
2620
0a8d8a86
MR
2621 intel_state->src.x1 = plane_state->src_x;
2622 intel_state->src.y1 = plane_state->src_y;
2623 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2624 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2625 intel_state->dst.x1 = plane_state->crtc_x;
2626 intel_state->dst.y1 = plane_state->crtc_y;
2627 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2628 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2629
88595ac9
DV
2630 obj = intel_fb_obj(fb);
2631 if (obj->tiling_mode != I915_TILING_NONE)
2632 dev_priv->preserve_bios_swizzle = true;
2633
be5651f2
ML
2634 drm_framebuffer_reference(fb);
2635 primary->fb = primary->state->fb = fb;
36750f28 2636 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2637 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2638 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2639}
2640
a8d201af
ML
2641static void i9xx_update_primary_plane(struct drm_plane *primary,
2642 const struct intel_crtc_state *crtc_state,
2643 const struct intel_plane_state *plane_state)
81255565 2644{
a8d201af 2645 struct drm_device *dev = primary->dev;
81255565 2646 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2648 struct drm_framebuffer *fb = plane_state->base.fb;
2649 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2650 int plane = intel_crtc->plane;
54ea9da8 2651 u32 linear_offset;
81255565 2652 u32 dspcntr;
f0f59a00 2653 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2654 unsigned int rotation = plane_state->base.rotation;
ac484963 2655 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2656 int x = plane_state->src.x1 >> 16;
2657 int y = plane_state->src.y1 >> 16;
c9ba6fad 2658
f45651ba
VS
2659 dspcntr = DISPPLANE_GAMMA_ENABLE;
2660
fdd508a6 2661 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2662
2663 if (INTEL_INFO(dev)->gen < 4) {
2664 if (intel_crtc->pipe == PIPE_B)
2665 dspcntr |= DISPPLANE_SEL_PIPE_B;
2666
2667 /* pipesrc and dspsize control the size that is scaled from,
2668 * which should always be the user's requested size.
2669 */
2670 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2671 ((crtc_state->pipe_src_h - 1) << 16) |
2672 (crtc_state->pipe_src_w - 1));
f45651ba 2673 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2674 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2675 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2676 ((crtc_state->pipe_src_h - 1) << 16) |
2677 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2678 I915_WRITE(PRIMPOS(plane), 0);
2679 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2680 }
81255565 2681
57779d06
VS
2682 switch (fb->pixel_format) {
2683 case DRM_FORMAT_C8:
81255565
JB
2684 dspcntr |= DISPPLANE_8BPP;
2685 break;
57779d06 2686 case DRM_FORMAT_XRGB1555:
57779d06 2687 dspcntr |= DISPPLANE_BGRX555;
81255565 2688 break;
57779d06
VS
2689 case DRM_FORMAT_RGB565:
2690 dspcntr |= DISPPLANE_BGRX565;
2691 break;
2692 case DRM_FORMAT_XRGB8888:
57779d06
VS
2693 dspcntr |= DISPPLANE_BGRX888;
2694 break;
2695 case DRM_FORMAT_XBGR8888:
57779d06
VS
2696 dspcntr |= DISPPLANE_RGBX888;
2697 break;
2698 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2699 dspcntr |= DISPPLANE_BGRX101010;
2700 break;
2701 case DRM_FORMAT_XBGR2101010:
57779d06 2702 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2703 break;
2704 default:
baba133a 2705 BUG();
81255565 2706 }
57779d06 2707
f45651ba
VS
2708 if (INTEL_INFO(dev)->gen >= 4 &&
2709 obj->tiling_mode != I915_TILING_NONE)
2710 dspcntr |= DISPPLANE_TILED;
81255565 2711
de1aa629
VS
2712 if (IS_G4X(dev))
2713 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2714
ac484963 2715 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2716
c2c75131
DV
2717 if (INTEL_INFO(dev)->gen >= 4) {
2718 intel_crtc->dspaddr_offset =
4f2d9934 2719 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2720 fb->pitches[0], rotation);
c2c75131
DV
2721 linear_offset -= intel_crtc->dspaddr_offset;
2722 } else {
e506a0c6 2723 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2724 }
e506a0c6 2725
8d0deca8 2726 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2727 dspcntr |= DISPPLANE_ROTATE_180;
2728
a8d201af
ML
2729 x += (crtc_state->pipe_src_w - 1);
2730 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2731
2732 /* Finding the last pixel of the last line of the display
2733 data and adding to linear_offset*/
2734 linear_offset +=
a8d201af 2735 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2736 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2737 }
2738
2db3366b
PZ
2739 intel_crtc->adjusted_x = x;
2740 intel_crtc->adjusted_y = y;
2741
48404c1e
SJ
2742 I915_WRITE(reg, dspcntr);
2743
01f2c773 2744 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2745 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2746 I915_WRITE(DSPSURF(plane),
2747 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2748 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2749 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2750 } else
f343c5f6 2751 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2752 POSTING_READ(reg);
17638cd6
JB
2753}
2754
a8d201af
ML
2755static void i9xx_disable_primary_plane(struct drm_plane *primary,
2756 struct drm_crtc *crtc)
17638cd6
JB
2757{
2758 struct drm_device *dev = crtc->dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2761 int plane = intel_crtc->plane;
f45651ba 2762
a8d201af
ML
2763 I915_WRITE(DSPCNTR(plane), 0);
2764 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2765 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2766 else
2767 I915_WRITE(DSPADDR(plane), 0);
2768 POSTING_READ(DSPCNTR(plane));
2769}
c9ba6fad 2770
a8d201af
ML
2771static void ironlake_update_primary_plane(struct drm_plane *primary,
2772 const struct intel_crtc_state *crtc_state,
2773 const struct intel_plane_state *plane_state)
2774{
2775 struct drm_device *dev = primary->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2778 struct drm_framebuffer *fb = plane_state->base.fb;
2779 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2780 int plane = intel_crtc->plane;
54ea9da8 2781 u32 linear_offset;
a8d201af
ML
2782 u32 dspcntr;
2783 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2784 unsigned int rotation = plane_state->base.rotation;
ac484963 2785 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2786 int x = plane_state->src.x1 >> 16;
2787 int y = plane_state->src.y1 >> 16;
c9ba6fad 2788
f45651ba 2789 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2790 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2791
2792 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2793 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2794
57779d06
VS
2795 switch (fb->pixel_format) {
2796 case DRM_FORMAT_C8:
17638cd6
JB
2797 dspcntr |= DISPPLANE_8BPP;
2798 break;
57779d06
VS
2799 case DRM_FORMAT_RGB565:
2800 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2801 break;
57779d06 2802 case DRM_FORMAT_XRGB8888:
57779d06
VS
2803 dspcntr |= DISPPLANE_BGRX888;
2804 break;
2805 case DRM_FORMAT_XBGR8888:
57779d06
VS
2806 dspcntr |= DISPPLANE_RGBX888;
2807 break;
2808 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2809 dspcntr |= DISPPLANE_BGRX101010;
2810 break;
2811 case DRM_FORMAT_XBGR2101010:
57779d06 2812 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2813 break;
2814 default:
baba133a 2815 BUG();
17638cd6
JB
2816 }
2817
2818 if (obj->tiling_mode != I915_TILING_NONE)
2819 dspcntr |= DISPPLANE_TILED;
17638cd6 2820
f45651ba 2821 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2822 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2823
ac484963 2824 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2825 intel_crtc->dspaddr_offset =
4f2d9934 2826 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2827 fb->pitches[0], rotation);
c2c75131 2828 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2829 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2830 dspcntr |= DISPPLANE_ROTATE_180;
2831
2832 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2833 x += (crtc_state->pipe_src_w - 1);
2834 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2835
2836 /* Finding the last pixel of the last line of the display
2837 data and adding to linear_offset*/
2838 linear_offset +=
a8d201af 2839 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2840 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2841 }
2842 }
2843
2db3366b
PZ
2844 intel_crtc->adjusted_x = x;
2845 intel_crtc->adjusted_y = y;
2846
48404c1e 2847 I915_WRITE(reg, dspcntr);
17638cd6 2848
01f2c773 2849 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2850 I915_WRITE(DSPSURF(plane),
2851 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2852 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2853 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2854 } else {
2855 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2856 I915_WRITE(DSPLINOFF(plane), linear_offset);
2857 }
17638cd6 2858 POSTING_READ(reg);
17638cd6
JB
2859}
2860
7b49f948
VS
2861u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2862 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2863{
7b49f948 2864 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2865 return 64;
7b49f948
VS
2866 } else {
2867 int cpp = drm_format_plane_cpp(pixel_format, 0);
2868
27ba3910 2869 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2870 }
2871}
2872
44eb0cb9
MK
2873u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2874 struct drm_i915_gem_object *obj,
2875 unsigned int plane)
121920fa 2876{
ce7f1728 2877 struct i915_ggtt_view view;
dedf278c 2878 struct i915_vma *vma;
44eb0cb9 2879 u64 offset;
121920fa 2880
e7941294 2881 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2882 intel_plane->base.state->rotation);
121920fa 2883
ce7f1728 2884 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2885 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2886 view.type))
dedf278c
TU
2887 return -1;
2888
44eb0cb9 2889 offset = vma->node.start;
dedf278c
TU
2890
2891 if (plane == 1) {
7723f47d 2892 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2893 PAGE_SIZE;
2894 }
2895
44eb0cb9
MK
2896 WARN_ON(upper_32_bits(offset));
2897
2898 return lower_32_bits(offset);
121920fa
TU
2899}
2900
e435d6e5
ML
2901static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2902{
2903 struct drm_device *dev = intel_crtc->base.dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905
2906 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2907 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2908 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2909}
2910
a1b2278e
CK
2911/*
2912 * This function detaches (aka. unbinds) unused scalers in hardware
2913 */
0583236e 2914static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2915{
a1b2278e
CK
2916 struct intel_crtc_scaler_state *scaler_state;
2917 int i;
2918
a1b2278e
CK
2919 scaler_state = &intel_crtc->config->scaler_state;
2920
2921 /* loop through and disable scalers that aren't in use */
2922 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2923 if (!scaler_state->scalers[i].in_use)
2924 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2925 }
2926}
2927
6156a456 2928u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2929{
6156a456 2930 switch (pixel_format) {
d161cf7a 2931 case DRM_FORMAT_C8:
c34ce3d1 2932 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2933 case DRM_FORMAT_RGB565:
c34ce3d1 2934 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2935 case DRM_FORMAT_XBGR8888:
c34ce3d1 2936 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2937 case DRM_FORMAT_XRGB8888:
c34ce3d1 2938 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2939 /*
2940 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2941 * to be already pre-multiplied. We need to add a knob (or a different
2942 * DRM_FORMAT) for user-space to configure that.
2943 */
f75fb42a 2944 case DRM_FORMAT_ABGR8888:
c34ce3d1 2945 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2946 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2947 case DRM_FORMAT_ARGB8888:
c34ce3d1 2948 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2949 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2950 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2951 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2952 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2953 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2954 case DRM_FORMAT_YUYV:
c34ce3d1 2955 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2956 case DRM_FORMAT_YVYU:
c34ce3d1 2957 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2958 case DRM_FORMAT_UYVY:
c34ce3d1 2959 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2960 case DRM_FORMAT_VYUY:
c34ce3d1 2961 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2962 default:
4249eeef 2963 MISSING_CASE(pixel_format);
70d21f0e 2964 }
8cfcba41 2965
c34ce3d1 2966 return 0;
6156a456 2967}
70d21f0e 2968
6156a456
CK
2969u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2970{
6156a456 2971 switch (fb_modifier) {
30af77c4 2972 case DRM_FORMAT_MOD_NONE:
70d21f0e 2973 break;
30af77c4 2974 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2975 return PLANE_CTL_TILED_X;
b321803d 2976 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2977 return PLANE_CTL_TILED_Y;
b321803d 2978 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2979 return PLANE_CTL_TILED_YF;
70d21f0e 2980 default:
6156a456 2981 MISSING_CASE(fb_modifier);
70d21f0e 2982 }
8cfcba41 2983
c34ce3d1 2984 return 0;
6156a456 2985}
70d21f0e 2986
6156a456
CK
2987u32 skl_plane_ctl_rotation(unsigned int rotation)
2988{
3b7a5119 2989 switch (rotation) {
6156a456
CK
2990 case BIT(DRM_ROTATE_0):
2991 break;
1e8df167
SJ
2992 /*
2993 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2994 * while i915 HW rotation is clockwise, thats why this swapping.
2995 */
3b7a5119 2996 case BIT(DRM_ROTATE_90):
1e8df167 2997 return PLANE_CTL_ROTATE_270;
3b7a5119 2998 case BIT(DRM_ROTATE_180):
c34ce3d1 2999 return PLANE_CTL_ROTATE_180;
3b7a5119 3000 case BIT(DRM_ROTATE_270):
1e8df167 3001 return PLANE_CTL_ROTATE_90;
6156a456
CK
3002 default:
3003 MISSING_CASE(rotation);
3004 }
3005
c34ce3d1 3006 return 0;
6156a456
CK
3007}
3008
a8d201af
ML
3009static void skylake_update_primary_plane(struct drm_plane *plane,
3010 const struct intel_crtc_state *crtc_state,
3011 const struct intel_plane_state *plane_state)
6156a456 3012{
a8d201af 3013 struct drm_device *dev = plane->dev;
6156a456 3014 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3016 struct drm_framebuffer *fb = plane_state->base.fb;
3017 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3018 int pipe = intel_crtc->pipe;
3019 u32 plane_ctl, stride_div, stride;
3020 u32 tile_height, plane_offset, plane_size;
a8d201af 3021 unsigned int rotation = plane_state->base.rotation;
6156a456 3022 int x_offset, y_offset;
44eb0cb9 3023 u32 surf_addr;
a8d201af
ML
3024 int scaler_id = plane_state->scaler_id;
3025 int src_x = plane_state->src.x1 >> 16;
3026 int src_y = plane_state->src.y1 >> 16;
3027 int src_w = drm_rect_width(&plane_state->src) >> 16;
3028 int src_h = drm_rect_height(&plane_state->src) >> 16;
3029 int dst_x = plane_state->dst.x1;
3030 int dst_y = plane_state->dst.y1;
3031 int dst_w = drm_rect_width(&plane_state->dst);
3032 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3033
6156a456
CK
3034 plane_ctl = PLANE_CTL_ENABLE |
3035 PLANE_CTL_PIPE_GAMMA_ENABLE |
3036 PLANE_CTL_PIPE_CSC_ENABLE;
3037
3038 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3039 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3040 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3041 plane_ctl |= skl_plane_ctl_rotation(rotation);
3042
7b49f948 3043 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3044 fb->pixel_format);
dedf278c 3045 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3046
a42e5a23
PZ
3047 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3048
3b7a5119 3049 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3050 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3051
3b7a5119 3052 /* stride = Surface height in tiles */
832be82f 3053 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3054 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3055 x_offset = stride * tile_height - src_y - src_h;
3056 y_offset = src_x;
6156a456 3057 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3058 } else {
3059 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3060 x_offset = src_x;
3061 y_offset = src_y;
6156a456 3062 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3063 }
3064 plane_offset = y_offset << 16 | x_offset;
b321803d 3065
2db3366b
PZ
3066 intel_crtc->adjusted_x = x_offset;
3067 intel_crtc->adjusted_y = y_offset;
3068
70d21f0e 3069 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3070 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3071 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3072 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3073
3074 if (scaler_id >= 0) {
3075 uint32_t ps_ctrl = 0;
3076
3077 WARN_ON(!dst_w || !dst_h);
3078 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3079 crtc_state->scaler_state.scalers[scaler_id].mode;
3080 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3081 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3082 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3083 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3084 I915_WRITE(PLANE_POS(pipe, 0), 0);
3085 } else {
3086 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3087 }
3088
121920fa 3089 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3090
3091 POSTING_READ(PLANE_SURF(pipe, 0));
3092}
3093
a8d201af
ML
3094static void skylake_disable_primary_plane(struct drm_plane *primary,
3095 struct drm_crtc *crtc)
17638cd6
JB
3096{
3097 struct drm_device *dev = crtc->dev;
3098 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3099 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3100
a8d201af
ML
3101 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3102 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3103 POSTING_READ(PLANE_SURF(pipe, 0));
3104}
29b9bde6 3105
a8d201af
ML
3106/* Assume fb object is pinned & idle & fenced and just update base pointers */
3107static int
3108intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3109 int x, int y, enum mode_set_atomic state)
3110{
3111 /* Support for kgdboc is disabled, this needs a major rework. */
3112 DRM_ERROR("legacy panic handler not supported any more.\n");
3113
3114 return -ENODEV;
81255565
JB
3115}
3116
5a21b665
DV
3117static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3118{
3119 struct intel_crtc *crtc;
3120
3121 for_each_intel_crtc(dev_priv->dev, crtc)
3122 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3123}
3124
7514747d
VS
3125static void intel_update_primary_planes(struct drm_device *dev)
3126{
7514747d 3127 struct drm_crtc *crtc;
96a02917 3128
70e1e0ec 3129 for_each_crtc(dev, crtc) {
11c22da6
ML
3130 struct intel_plane *plane = to_intel_plane(crtc->primary);
3131 struct intel_plane_state *plane_state;
96a02917 3132
11c22da6 3133 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3134 plane_state = to_intel_plane_state(plane->base.state);
3135
a8d201af
ML
3136 if (plane_state->visible)
3137 plane->update_plane(&plane->base,
3138 to_intel_crtc_state(crtc->state),
3139 plane_state);
11c22da6
ML
3140
3141 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3142 }
3143}
3144
c033666a 3145void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d
VS
3146{
3147 /* no reset support for gen2 */
c033666a 3148 if (IS_GEN2(dev_priv))
7514747d
VS
3149 return;
3150
3151 /* reset doesn't touch the display */
c033666a 3152 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
7514747d
VS
3153 return;
3154
c033666a 3155 drm_modeset_lock_all(dev_priv->dev);
f98ce92f
VS
3156 /*
3157 * Disabling the crtcs gracefully seems nicer. Also the
3158 * g33 docs say we should at least disable all the planes.
3159 */
c033666a 3160 intel_display_suspend(dev_priv->dev);
7514747d
VS
3161}
3162
c033666a 3163void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3164{
5a21b665
DV
3165 /*
3166 * Flips in the rings will be nuked by the reset,
3167 * so complete all pending flips so that user space
3168 * will get its events and not get stuck.
3169 */
3170 intel_complete_page_flips(dev_priv);
3171
7514747d 3172 /* no reset support for gen2 */
c033666a 3173 if (IS_GEN2(dev_priv))
7514747d
VS
3174 return;
3175
3176 /* reset doesn't touch the display */
c033666a 3177 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
7514747d
VS
3178 /*
3179 * Flips in the rings have been nuked by the reset,
3180 * so update the base address of all primary
3181 * planes to the the last fb to make sure we're
3182 * showing the correct fb after a reset.
11c22da6
ML
3183 *
3184 * FIXME: Atomic will make this obsolete since we won't schedule
3185 * CS-based flips (which might get lost in gpu resets) any more.
7514747d 3186 */
c033666a 3187 intel_update_primary_planes(dev_priv->dev);
7514747d
VS
3188 return;
3189 }
3190
3191 /*
3192 * The display has been reset as well,
3193 * so need a full re-initialization.
3194 */
3195 intel_runtime_pm_disable_interrupts(dev_priv);
3196 intel_runtime_pm_enable_interrupts(dev_priv);
3197
c033666a 3198 intel_modeset_init_hw(dev_priv->dev);
7514747d
VS
3199
3200 spin_lock_irq(&dev_priv->irq_lock);
3201 if (dev_priv->display.hpd_irq_setup)
91d14251 3202 dev_priv->display.hpd_irq_setup(dev_priv);
7514747d
VS
3203 spin_unlock_irq(&dev_priv->irq_lock);
3204
c033666a 3205 intel_display_resume(dev_priv->dev);
7514747d
VS
3206
3207 intel_hpd_init(dev_priv);
3208
c033666a 3209 drm_modeset_unlock_all(dev_priv->dev);
7514747d
VS
3210}
3211
7d5e3799
CW
3212static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3213{
5a21b665
DV
3214 struct drm_device *dev = crtc->dev;
3215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3216 unsigned reset_counter;
3217 bool pending;
3218
3219 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3220 if (intel_crtc->reset_counter != reset_counter)
3221 return false;
3222
3223 spin_lock_irq(&dev->event_lock);
3224 pending = to_intel_crtc(crtc)->flip_work != NULL;
3225 spin_unlock_irq(&dev->event_lock);
3226
3227 return pending;
7d5e3799
CW
3228}
3229
bfd16b2a
ML
3230static void intel_update_pipe_config(struct intel_crtc *crtc,
3231 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3232{
3233 struct drm_device *dev = crtc->base.dev;
3234 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3235 struct intel_crtc_state *pipe_config =
3236 to_intel_crtc_state(crtc->base.state);
e30e8f75 3237
bfd16b2a
ML
3238 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3239 crtc->base.mode = crtc->base.state->mode;
3240
3241 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3242 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3243 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3244
3245 /*
3246 * Update pipe size and adjust fitter if needed: the reason for this is
3247 * that in compute_mode_changes we check the native mode (not the pfit
3248 * mode) to see if we can flip rather than do a full mode set. In the
3249 * fastboot case, we'll flip, but if we don't update the pipesrc and
3250 * pfit state, we'll end up with a big fb scanned out into the wrong
3251 * sized surface.
e30e8f75
GP
3252 */
3253
e30e8f75 3254 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3255 ((pipe_config->pipe_src_w - 1) << 16) |
3256 (pipe_config->pipe_src_h - 1));
3257
3258 /* on skylake this is done by detaching scalers */
3259 if (INTEL_INFO(dev)->gen >= 9) {
3260 skl_detach_scalers(crtc);
3261
3262 if (pipe_config->pch_pfit.enabled)
3263 skylake_pfit_enable(crtc);
3264 } else if (HAS_PCH_SPLIT(dev)) {
3265 if (pipe_config->pch_pfit.enabled)
3266 ironlake_pfit_enable(crtc);
3267 else if (old_crtc_state->pch_pfit.enabled)
3268 ironlake_pfit_disable(crtc, true);
e30e8f75 3269 }
e30e8f75
GP
3270}
3271
5e84e1a4
ZW
3272static void intel_fdi_normal_train(struct drm_crtc *crtc)
3273{
3274 struct drm_device *dev = crtc->dev;
3275 struct drm_i915_private *dev_priv = dev->dev_private;
3276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3277 int pipe = intel_crtc->pipe;
f0f59a00
VS
3278 i915_reg_t reg;
3279 u32 temp;
5e84e1a4
ZW
3280
3281 /* enable normal train */
3282 reg = FDI_TX_CTL(pipe);
3283 temp = I915_READ(reg);
61e499bf 3284 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3285 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3286 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3287 } else {
3288 temp &= ~FDI_LINK_TRAIN_NONE;
3289 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3290 }
5e84e1a4
ZW
3291 I915_WRITE(reg, temp);
3292
3293 reg = FDI_RX_CTL(pipe);
3294 temp = I915_READ(reg);
3295 if (HAS_PCH_CPT(dev)) {
3296 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3297 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3298 } else {
3299 temp &= ~FDI_LINK_TRAIN_NONE;
3300 temp |= FDI_LINK_TRAIN_NONE;
3301 }
3302 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3303
3304 /* wait one idle pattern time */
3305 POSTING_READ(reg);
3306 udelay(1000);
357555c0
JB
3307
3308 /* IVB wants error correction enabled */
3309 if (IS_IVYBRIDGE(dev))
3310 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3311 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3312}
3313
8db9d77b
ZW
3314/* The FDI link training functions for ILK/Ibexpeak. */
3315static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3320 int pipe = intel_crtc->pipe;
f0f59a00
VS
3321 i915_reg_t reg;
3322 u32 temp, tries;
8db9d77b 3323
1c8562f6 3324 /* FDI needs bits from pipe first */
0fc932b8 3325 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3326
e1a44743
AJ
3327 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3328 for train result */
5eddb70b
CW
3329 reg = FDI_RX_IMR(pipe);
3330 temp = I915_READ(reg);
e1a44743
AJ
3331 temp &= ~FDI_RX_SYMBOL_LOCK;
3332 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3333 I915_WRITE(reg, temp);
3334 I915_READ(reg);
e1a44743
AJ
3335 udelay(150);
3336
8db9d77b 3337 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3338 reg = FDI_TX_CTL(pipe);
3339 temp = I915_READ(reg);
627eb5a3 3340 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3341 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3342 temp &= ~FDI_LINK_TRAIN_NONE;
3343 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3344 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3345
5eddb70b
CW
3346 reg = FDI_RX_CTL(pipe);
3347 temp = I915_READ(reg);
8db9d77b
ZW
3348 temp &= ~FDI_LINK_TRAIN_NONE;
3349 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3350 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3351
3352 POSTING_READ(reg);
8db9d77b
ZW
3353 udelay(150);
3354
5b2adf89 3355 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3356 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3357 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3358 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3359
5eddb70b 3360 reg = FDI_RX_IIR(pipe);
e1a44743 3361 for (tries = 0; tries < 5; tries++) {
5eddb70b 3362 temp = I915_READ(reg);
8db9d77b
ZW
3363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3364
3365 if ((temp & FDI_RX_BIT_LOCK)) {
3366 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3367 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3368 break;
3369 }
8db9d77b 3370 }
e1a44743 3371 if (tries == 5)
5eddb70b 3372 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3373
3374 /* Train 2 */
5eddb70b
CW
3375 reg = FDI_TX_CTL(pipe);
3376 temp = I915_READ(reg);
8db9d77b
ZW
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3379 I915_WRITE(reg, temp);
8db9d77b 3380
5eddb70b
CW
3381 reg = FDI_RX_CTL(pipe);
3382 temp = I915_READ(reg);
8db9d77b
ZW
3383 temp &= ~FDI_LINK_TRAIN_NONE;
3384 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3385 I915_WRITE(reg, temp);
8db9d77b 3386
5eddb70b
CW
3387 POSTING_READ(reg);
3388 udelay(150);
8db9d77b 3389
5eddb70b 3390 reg = FDI_RX_IIR(pipe);
e1a44743 3391 for (tries = 0; tries < 5; tries++) {
5eddb70b 3392 temp = I915_READ(reg);
8db9d77b
ZW
3393 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3394
3395 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3396 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3397 DRM_DEBUG_KMS("FDI train 2 done.\n");
3398 break;
3399 }
8db9d77b 3400 }
e1a44743 3401 if (tries == 5)
5eddb70b 3402 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3403
3404 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3405
8db9d77b
ZW
3406}
3407
0206e353 3408static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3409 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3410 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3411 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3412 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3413};
3414
3415/* The FDI link training functions for SNB/Cougarpoint. */
3416static void gen6_fdi_link_train(struct drm_crtc *crtc)
3417{
3418 struct drm_device *dev = crtc->dev;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3421 int pipe = intel_crtc->pipe;
f0f59a00
VS
3422 i915_reg_t reg;
3423 u32 temp, i, retry;
8db9d77b 3424
e1a44743
AJ
3425 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3426 for train result */
5eddb70b
CW
3427 reg = FDI_RX_IMR(pipe);
3428 temp = I915_READ(reg);
e1a44743
AJ
3429 temp &= ~FDI_RX_SYMBOL_LOCK;
3430 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3431 I915_WRITE(reg, temp);
3432
3433 POSTING_READ(reg);
e1a44743
AJ
3434 udelay(150);
3435
8db9d77b 3436 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3437 reg = FDI_TX_CTL(pipe);
3438 temp = I915_READ(reg);
627eb5a3 3439 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3440 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_1;
3443 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3444 /* SNB-B */
3445 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3446 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3447
d74cf324
DV
3448 I915_WRITE(FDI_RX_MISC(pipe),
3449 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3450
5eddb70b
CW
3451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
8db9d77b
ZW
3453 if (HAS_PCH_CPT(dev)) {
3454 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3455 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3456 } else {
3457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1;
3459 }
5eddb70b
CW
3460 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3461
3462 POSTING_READ(reg);
8db9d77b
ZW
3463 udelay(150);
3464
0206e353 3465 for (i = 0; i < 4; i++) {
5eddb70b
CW
3466 reg = FDI_TX_CTL(pipe);
3467 temp = I915_READ(reg);
8db9d77b
ZW
3468 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3469 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3470 I915_WRITE(reg, temp);
3471
3472 POSTING_READ(reg);
8db9d77b
ZW
3473 udelay(500);
3474
fa37d39e
SP
3475 for (retry = 0; retry < 5; retry++) {
3476 reg = FDI_RX_IIR(pipe);
3477 temp = I915_READ(reg);
3478 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3479 if (temp & FDI_RX_BIT_LOCK) {
3480 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3481 DRM_DEBUG_KMS("FDI train 1 done.\n");
3482 break;
3483 }
3484 udelay(50);
8db9d77b 3485 }
fa37d39e
SP
3486 if (retry < 5)
3487 break;
8db9d77b
ZW
3488 }
3489 if (i == 4)
5eddb70b 3490 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3491
3492 /* Train 2 */
5eddb70b
CW
3493 reg = FDI_TX_CTL(pipe);
3494 temp = I915_READ(reg);
8db9d77b
ZW
3495 temp &= ~FDI_LINK_TRAIN_NONE;
3496 temp |= FDI_LINK_TRAIN_PATTERN_2;
3497 if (IS_GEN6(dev)) {
3498 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3499 /* SNB-B */
3500 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3501 }
5eddb70b 3502 I915_WRITE(reg, temp);
8db9d77b 3503
5eddb70b
CW
3504 reg = FDI_RX_CTL(pipe);
3505 temp = I915_READ(reg);
8db9d77b
ZW
3506 if (HAS_PCH_CPT(dev)) {
3507 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3508 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3509 } else {
3510 temp &= ~FDI_LINK_TRAIN_NONE;
3511 temp |= FDI_LINK_TRAIN_PATTERN_2;
3512 }
5eddb70b
CW
3513 I915_WRITE(reg, temp);
3514
3515 POSTING_READ(reg);
8db9d77b
ZW
3516 udelay(150);
3517
0206e353 3518 for (i = 0; i < 4; i++) {
5eddb70b
CW
3519 reg = FDI_TX_CTL(pipe);
3520 temp = I915_READ(reg);
8db9d77b
ZW
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3523 I915_WRITE(reg, temp);
3524
3525 POSTING_READ(reg);
8db9d77b
ZW
3526 udelay(500);
3527
fa37d39e
SP
3528 for (retry = 0; retry < 5; retry++) {
3529 reg = FDI_RX_IIR(pipe);
3530 temp = I915_READ(reg);
3531 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3532 if (temp & FDI_RX_SYMBOL_LOCK) {
3533 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3534 DRM_DEBUG_KMS("FDI train 2 done.\n");
3535 break;
3536 }
3537 udelay(50);
8db9d77b 3538 }
fa37d39e
SP
3539 if (retry < 5)
3540 break;
8db9d77b
ZW
3541 }
3542 if (i == 4)
5eddb70b 3543 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3544
3545 DRM_DEBUG_KMS("FDI train done.\n");
3546}
3547
357555c0
JB
3548/* Manual link training for Ivy Bridge A0 parts */
3549static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3550{
3551 struct drm_device *dev = crtc->dev;
3552 struct drm_i915_private *dev_priv = dev->dev_private;
3553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3554 int pipe = intel_crtc->pipe;
f0f59a00
VS
3555 i915_reg_t reg;
3556 u32 temp, i, j;
357555c0
JB
3557
3558 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3559 for train result */
3560 reg = FDI_RX_IMR(pipe);
3561 temp = I915_READ(reg);
3562 temp &= ~FDI_RX_SYMBOL_LOCK;
3563 temp &= ~FDI_RX_BIT_LOCK;
3564 I915_WRITE(reg, temp);
3565
3566 POSTING_READ(reg);
3567 udelay(150);
3568
01a415fd
DV
3569 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3570 I915_READ(FDI_RX_IIR(pipe)));
3571
139ccd3f
JB
3572 /* Try each vswing and preemphasis setting twice before moving on */
3573 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3574 /* disable first in case we need to retry */
3575 reg = FDI_TX_CTL(pipe);
3576 temp = I915_READ(reg);
3577 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3578 temp &= ~FDI_TX_ENABLE;
3579 I915_WRITE(reg, temp);
357555c0 3580
139ccd3f
JB
3581 reg = FDI_RX_CTL(pipe);
3582 temp = I915_READ(reg);
3583 temp &= ~FDI_LINK_TRAIN_AUTO;
3584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3585 temp &= ~FDI_RX_ENABLE;
3586 I915_WRITE(reg, temp);
357555c0 3587
139ccd3f 3588 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3589 reg = FDI_TX_CTL(pipe);
3590 temp = I915_READ(reg);
139ccd3f 3591 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3592 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3593 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3594 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3595 temp |= snb_b_fdi_train_param[j/2];
3596 temp |= FDI_COMPOSITE_SYNC;
3597 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3598
139ccd3f
JB
3599 I915_WRITE(FDI_RX_MISC(pipe),
3600 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3601
139ccd3f 3602 reg = FDI_RX_CTL(pipe);
357555c0 3603 temp = I915_READ(reg);
139ccd3f
JB
3604 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3605 temp |= FDI_COMPOSITE_SYNC;
3606 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3607
139ccd3f
JB
3608 POSTING_READ(reg);
3609 udelay(1); /* should be 0.5us */
357555c0 3610
139ccd3f
JB
3611 for (i = 0; i < 4; i++) {
3612 reg = FDI_RX_IIR(pipe);
3613 temp = I915_READ(reg);
3614 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3615
139ccd3f
JB
3616 if (temp & FDI_RX_BIT_LOCK ||
3617 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3618 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3619 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3620 i);
3621 break;
3622 }
3623 udelay(1); /* should be 0.5us */
3624 }
3625 if (i == 4) {
3626 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3627 continue;
3628 }
357555c0 3629
139ccd3f 3630 /* Train 2 */
357555c0
JB
3631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
139ccd3f
JB
3633 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3634 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3635 I915_WRITE(reg, temp);
3636
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3640 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3641 I915_WRITE(reg, temp);
3642
3643 POSTING_READ(reg);
139ccd3f 3644 udelay(2); /* should be 1.5us */
357555c0 3645
139ccd3f
JB
3646 for (i = 0; i < 4; i++) {
3647 reg = FDI_RX_IIR(pipe);
3648 temp = I915_READ(reg);
3649 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3650
139ccd3f
JB
3651 if (temp & FDI_RX_SYMBOL_LOCK ||
3652 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3653 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3654 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3655 i);
3656 goto train_done;
3657 }
3658 udelay(2); /* should be 1.5us */
357555c0 3659 }
139ccd3f
JB
3660 if (i == 4)
3661 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3662 }
357555c0 3663
139ccd3f 3664train_done:
357555c0
JB
3665 DRM_DEBUG_KMS("FDI train done.\n");
3666}
3667
88cefb6c 3668static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3669{
88cefb6c 3670 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3671 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3672 int pipe = intel_crtc->pipe;
f0f59a00
VS
3673 i915_reg_t reg;
3674 u32 temp;
c64e311e 3675
c98e9dcf 3676 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
627eb5a3 3679 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3681 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3682 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3683
3684 POSTING_READ(reg);
c98e9dcf
JB
3685 udelay(200);
3686
3687 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3688 temp = I915_READ(reg);
3689 I915_WRITE(reg, temp | FDI_PCDCLK);
3690
3691 POSTING_READ(reg);
c98e9dcf
JB
3692 udelay(200);
3693
20749730
PZ
3694 /* Enable CPU FDI TX PLL, always on for Ironlake */
3695 reg = FDI_TX_CTL(pipe);
3696 temp = I915_READ(reg);
3697 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3698 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3699
20749730
PZ
3700 POSTING_READ(reg);
3701 udelay(100);
6be4a607 3702 }
0e23b99d
JB
3703}
3704
88cefb6c
DV
3705static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709 int pipe = intel_crtc->pipe;
f0f59a00
VS
3710 i915_reg_t reg;
3711 u32 temp;
88cefb6c
DV
3712
3713 /* Switch from PCDclk to Rawclk */
3714 reg = FDI_RX_CTL(pipe);
3715 temp = I915_READ(reg);
3716 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3717
3718 /* Disable CPU FDI TX PLL */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3722
3723 POSTING_READ(reg);
3724 udelay(100);
3725
3726 reg = FDI_RX_CTL(pipe);
3727 temp = I915_READ(reg);
3728 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3729
3730 /* Wait for the clocks to turn off. */
3731 POSTING_READ(reg);
3732 udelay(100);
3733}
3734
0fc932b8
JB
3735static void ironlake_fdi_disable(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
3738 struct drm_i915_private *dev_priv = dev->dev_private;
3739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3740 int pipe = intel_crtc->pipe;
f0f59a00
VS
3741 i915_reg_t reg;
3742 u32 temp;
0fc932b8
JB
3743
3744 /* disable CPU FDI tx and PCH FDI rx */
3745 reg = FDI_TX_CTL(pipe);
3746 temp = I915_READ(reg);
3747 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3748 POSTING_READ(reg);
3749
3750 reg = FDI_RX_CTL(pipe);
3751 temp = I915_READ(reg);
3752 temp &= ~(0x7 << 16);
dfd07d72 3753 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3754 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3755
3756 POSTING_READ(reg);
3757 udelay(100);
3758
3759 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3760 if (HAS_PCH_IBX(dev))
6f06ce18 3761 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3762
3763 /* still set train pattern 1 */
3764 reg = FDI_TX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 temp &= ~FDI_LINK_TRAIN_NONE;
3767 temp |= FDI_LINK_TRAIN_PATTERN_1;
3768 I915_WRITE(reg, temp);
3769
3770 reg = FDI_RX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if (HAS_PCH_CPT(dev)) {
3773 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3774 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3775 } else {
3776 temp &= ~FDI_LINK_TRAIN_NONE;
3777 temp |= FDI_LINK_TRAIN_PATTERN_1;
3778 }
3779 /* BPC in FDI rx is consistent with that in PIPECONF */
3780 temp &= ~(0x07 << 16);
dfd07d72 3781 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3782 I915_WRITE(reg, temp);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786}
3787
5dce5b93
CW
3788bool intel_has_pending_fb_unpin(struct drm_device *dev)
3789{
3790 struct intel_crtc *crtc;
3791
3792 /* Note that we don't need to be called with mode_config.lock here
3793 * as our list of CRTC objects is static for the lifetime of the
3794 * device and so cannot disappear as we iterate. Similarly, we can
3795 * happily treat the predicates as racy, atomic checks as userspace
3796 * cannot claim and pin a new fb without at least acquring the
3797 * struct_mutex and so serialising with us.
3798 */
d3fcc808 3799 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3800 if (atomic_read(&crtc->unpin_work_count) == 0)
3801 continue;
3802
5a21b665 3803 if (crtc->flip_work)
5dce5b93
CW
3804 intel_wait_for_vblank(dev, crtc->pipe);
3805
3806 return true;
3807 }
3808
3809 return false;
3810}
3811
5a21b665 3812static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
3813{
3814 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
3815 struct intel_flip_work *work = intel_crtc->flip_work;
3816
3817 intel_crtc->flip_work = NULL;
d6bbafa1
CW
3818
3819 if (work->event)
560ce1dc 3820 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
3821
3822 drm_crtc_vblank_put(&intel_crtc->base);
3823
5a21b665 3824 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 3825 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
3826
3827 trace_i915_flip_complete(intel_crtc->plane,
3828 work->pending_flip_obj);
d6bbafa1
CW
3829}
3830
5008e874 3831static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3832{
0f91128d 3833 struct drm_device *dev = crtc->dev;
5bb61643 3834 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3835 long ret;
e6c3a2a6 3836
2c10d571 3837 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3838
3839 ret = wait_event_interruptible_timeout(
3840 dev_priv->pending_flip_queue,
3841 !intel_crtc_has_pending_flip(crtc),
3842 60*HZ);
3843
3844 if (ret < 0)
3845 return ret;
3846
5a21b665
DV
3847 if (ret == 0) {
3848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3849 struct intel_flip_work *work;
3850
3851 spin_lock_irq(&dev->event_lock);
3852 work = intel_crtc->flip_work;
3853 if (work && !is_mmio_work(work)) {
3854 WARN_ONCE(1, "Removing stuck page flip\n");
3855 page_flip_completed(intel_crtc);
3856 }
3857 spin_unlock_irq(&dev->event_lock);
3858 }
5bb61643 3859
5008e874 3860 return 0;
e6c3a2a6
CW
3861}
3862
060f02d8
VS
3863static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3864{
3865 u32 temp;
3866
3867 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3868
3869 mutex_lock(&dev_priv->sb_lock);
3870
3871 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3872 temp |= SBI_SSCCTL_DISABLE;
3873 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3874
3875 mutex_unlock(&dev_priv->sb_lock);
3876}
3877
e615efe4
ED
3878/* Program iCLKIP clock to the desired frequency */
3879static void lpt_program_iclkip(struct drm_crtc *crtc)
3880{
64b46a06 3881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3882 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3883 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3884 u32 temp;
3885
060f02d8 3886 lpt_disable_iclkip(dev_priv);
e615efe4 3887
64b46a06
VS
3888 /* The iCLK virtual clock root frequency is in MHz,
3889 * but the adjusted_mode->crtc_clock in in KHz. To get the
3890 * divisors, it is necessary to divide one by another, so we
3891 * convert the virtual clock precision to KHz here for higher
3892 * precision.
3893 */
3894 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3895 u32 iclk_virtual_root_freq = 172800 * 1000;
3896 u32 iclk_pi_range = 64;
64b46a06 3897 u32 desired_divisor;
e615efe4 3898
64b46a06
VS
3899 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3900 clock << auxdiv);
3901 divsel = (desired_divisor / iclk_pi_range) - 2;
3902 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3903
64b46a06
VS
3904 /*
3905 * Near 20MHz is a corner case which is
3906 * out of range for the 7-bit divisor
3907 */
3908 if (divsel <= 0x7f)
3909 break;
e615efe4
ED
3910 }
3911
3912 /* This should not happen with any sane values */
3913 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3914 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3915 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3916 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3917
3918 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3919 clock,
e615efe4
ED
3920 auxdiv,
3921 divsel,
3922 phasedir,
3923 phaseinc);
3924
060f02d8
VS
3925 mutex_lock(&dev_priv->sb_lock);
3926
e615efe4 3927 /* Program SSCDIVINTPHASE6 */
988d6ee8 3928 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3929 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3930 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3931 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3932 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3933 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3934 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3935 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3936
3937 /* Program SSCAUXDIV */
988d6ee8 3938 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3939 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3940 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3941 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3942
3943 /* Enable modulator and associated divider */
988d6ee8 3944 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3945 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3946 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3947
060f02d8
VS
3948 mutex_unlock(&dev_priv->sb_lock);
3949
e615efe4
ED
3950 /* Wait for initialization time */
3951 udelay(24);
3952
3953 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3954}
3955
8802e5b6
VS
3956int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3957{
3958 u32 divsel, phaseinc, auxdiv;
3959 u32 iclk_virtual_root_freq = 172800 * 1000;
3960 u32 iclk_pi_range = 64;
3961 u32 desired_divisor;
3962 u32 temp;
3963
3964 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3965 return 0;
3966
3967 mutex_lock(&dev_priv->sb_lock);
3968
3969 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3970 if (temp & SBI_SSCCTL_DISABLE) {
3971 mutex_unlock(&dev_priv->sb_lock);
3972 return 0;
3973 }
3974
3975 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3976 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3977 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3978 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3979 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3980
3981 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3982 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3983 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3984
3985 mutex_unlock(&dev_priv->sb_lock);
3986
3987 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3988
3989 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3990 desired_divisor << auxdiv);
3991}
3992
275f01b2
DV
3993static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3994 enum pipe pch_transcoder)
3995{
3996 struct drm_device *dev = crtc->base.dev;
3997 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3998 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3999
4000 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4001 I915_READ(HTOTAL(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4003 I915_READ(HBLANK(cpu_transcoder)));
4004 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4005 I915_READ(HSYNC(cpu_transcoder)));
4006
4007 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4008 I915_READ(VTOTAL(cpu_transcoder)));
4009 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4010 I915_READ(VBLANK(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4012 I915_READ(VSYNC(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4014 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4015}
4016
003632d9 4017static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4018{
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020 uint32_t temp;
4021
4022 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4023 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4024 return;
4025
4026 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4027 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4028
003632d9
ACO
4029 temp &= ~FDI_BC_BIFURCATION_SELECT;
4030 if (enable)
4031 temp |= FDI_BC_BIFURCATION_SELECT;
4032
4033 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4034 I915_WRITE(SOUTH_CHICKEN1, temp);
4035 POSTING_READ(SOUTH_CHICKEN1);
4036}
4037
4038static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4039{
4040 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4041
4042 switch (intel_crtc->pipe) {
4043 case PIPE_A:
4044 break;
4045 case PIPE_B:
6e3c9717 4046 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4047 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4048 else
003632d9 4049 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4050
4051 break;
4052 case PIPE_C:
003632d9 4053 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4054
4055 break;
4056 default:
4057 BUG();
4058 }
4059}
4060
c48b5305
VS
4061/* Return which DP Port should be selected for Transcoder DP control */
4062static enum port
4063intel_trans_dp_port_sel(struct drm_crtc *crtc)
4064{
4065 struct drm_device *dev = crtc->dev;
4066 struct intel_encoder *encoder;
4067
4068 for_each_encoder_on_crtc(dev, crtc, encoder) {
4069 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4070 encoder->type == INTEL_OUTPUT_EDP)
4071 return enc_to_dig_port(&encoder->base)->port;
4072 }
4073
4074 return -1;
4075}
4076
f67a559d
JB
4077/*
4078 * Enable PCH resources required for PCH ports:
4079 * - PCH PLLs
4080 * - FDI training & RX/TX
4081 * - update transcoder timings
4082 * - DP transcoding bits
4083 * - transcoder
4084 */
4085static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4086{
4087 struct drm_device *dev = crtc->dev;
4088 struct drm_i915_private *dev_priv = dev->dev_private;
4089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4090 int pipe = intel_crtc->pipe;
f0f59a00 4091 u32 temp;
2c07245f 4092
ab9412ba 4093 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4094
1fbc0d78
DV
4095 if (IS_IVYBRIDGE(dev))
4096 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4097
cd986abb
DV
4098 /* Write the TU size bits before fdi link training, so that error
4099 * detection works. */
4100 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4101 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4102
c98e9dcf 4103 /* For PCH output, training FDI link */
674cf967 4104 dev_priv->display.fdi_link_train(crtc);
2c07245f 4105
3ad8a208
DV
4106 /* We need to program the right clock selection before writing the pixel
4107 * mutliplier into the DPLL. */
303b81e0 4108 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4109 u32 sel;
4b645f14 4110
c98e9dcf 4111 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4112 temp |= TRANS_DPLL_ENABLE(pipe);
4113 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4114 if (intel_crtc->config->shared_dpll ==
4115 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4116 temp |= sel;
4117 else
4118 temp &= ~sel;
c98e9dcf 4119 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4120 }
5eddb70b 4121
3ad8a208
DV
4122 /* XXX: pch pll's can be enabled any time before we enable the PCH
4123 * transcoder, and we actually should do this to not upset any PCH
4124 * transcoder that already use the clock when we share it.
4125 *
4126 * Note that enable_shared_dpll tries to do the right thing, but
4127 * get_shared_dpll unconditionally resets the pll - we need that to have
4128 * the right LVDS enable sequence. */
85b3894f 4129 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4130
d9b6cb56
JB
4131 /* set transcoder timing, panel must allow it */
4132 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4133 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4134
303b81e0 4135 intel_fdi_normal_train(crtc);
5e84e1a4 4136
c98e9dcf 4137 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4138 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4139 const struct drm_display_mode *adjusted_mode =
4140 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4141 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4142 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4143 temp = I915_READ(reg);
4144 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4145 TRANS_DP_SYNC_MASK |
4146 TRANS_DP_BPC_MASK);
e3ef4479 4147 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4148 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4149
9c4edaee 4150 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4151 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4152 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4153 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4154
4155 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4156 case PORT_B:
5eddb70b 4157 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4158 break;
c48b5305 4159 case PORT_C:
5eddb70b 4160 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4161 break;
c48b5305 4162 case PORT_D:
5eddb70b 4163 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4164 break;
4165 default:
e95d41e1 4166 BUG();
32f9d658 4167 }
2c07245f 4168
5eddb70b 4169 I915_WRITE(reg, temp);
6be4a607 4170 }
b52eb4dc 4171
b8a4f404 4172 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4173}
4174
1507e5bd
PZ
4175static void lpt_pch_enable(struct drm_crtc *crtc)
4176{
4177 struct drm_device *dev = crtc->dev;
4178 struct drm_i915_private *dev_priv = dev->dev_private;
4179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4180 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4181
ab9412ba 4182 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4183
8c52b5e8 4184 lpt_program_iclkip(crtc);
1507e5bd 4185
0540e488 4186 /* Set transcoder timing. */
275f01b2 4187 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4188
937bb610 4189 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4190}
4191
a1520318 4192static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4193{
4194 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4195 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4196 u32 temp;
4197
4198 temp = I915_READ(dslreg);
4199 udelay(500);
4200 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4201 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4202 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4203 }
4204}
4205
86adf9d7
ML
4206static int
4207skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4208 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4209 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4210{
86adf9d7
ML
4211 struct intel_crtc_scaler_state *scaler_state =
4212 &crtc_state->scaler_state;
4213 struct intel_crtc *intel_crtc =
4214 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4215 int need_scaling;
6156a456
CK
4216
4217 need_scaling = intel_rotation_90_or_270(rotation) ?
4218 (src_h != dst_w || src_w != dst_h):
4219 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4220
4221 /*
4222 * if plane is being disabled or scaler is no more required or force detach
4223 * - free scaler binded to this plane/crtc
4224 * - in order to do this, update crtc->scaler_usage
4225 *
4226 * Here scaler state in crtc_state is set free so that
4227 * scaler can be assigned to other user. Actual register
4228 * update to free the scaler is done in plane/panel-fit programming.
4229 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4230 */
86adf9d7 4231 if (force_detach || !need_scaling) {
a1b2278e 4232 if (*scaler_id >= 0) {
86adf9d7 4233 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4234 scaler_state->scalers[*scaler_id].in_use = 0;
4235
86adf9d7
ML
4236 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4237 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4238 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4239 scaler_state->scaler_users);
4240 *scaler_id = -1;
4241 }
4242 return 0;
4243 }
4244
4245 /* range checks */
4246 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4247 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4248
4249 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4250 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4251 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4252 "size is out of scaler range\n",
86adf9d7 4253 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4254 return -EINVAL;
4255 }
4256
86adf9d7
ML
4257 /* mark this plane as a scaler user in crtc_state */
4258 scaler_state->scaler_users |= (1 << scaler_user);
4259 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4260 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4261 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4262 scaler_state->scaler_users);
4263
4264 return 0;
4265}
4266
4267/**
4268 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4269 *
4270 * @state: crtc's scaler state
86adf9d7
ML
4271 *
4272 * Return
4273 * 0 - scaler_usage updated successfully
4274 * error - requested scaling cannot be supported or other error condition
4275 */
e435d6e5 4276int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4277{
4278 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4279 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4280
78108b7c
VS
4281 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4282 intel_crtc->base.base.id, intel_crtc->base.name,
4283 intel_crtc->pipe, SKL_CRTC_INDEX);
86adf9d7 4284
e435d6e5 4285 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4286 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4287 state->pipe_src_w, state->pipe_src_h,
aad941d5 4288 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4289}
4290
4291/**
4292 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4293 *
4294 * @state: crtc's scaler state
86adf9d7
ML
4295 * @plane_state: atomic plane state to update
4296 *
4297 * Return
4298 * 0 - scaler_usage updated successfully
4299 * error - requested scaling cannot be supported or other error condition
4300 */
da20eabd
ML
4301static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4302 struct intel_plane_state *plane_state)
86adf9d7
ML
4303{
4304
4305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4306 struct intel_plane *intel_plane =
4307 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4308 struct drm_framebuffer *fb = plane_state->base.fb;
4309 int ret;
4310
4311 bool force_detach = !fb || !plane_state->visible;
4312
72660ce0
VS
4313 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4314 intel_plane->base.base.id, intel_plane->base.name,
4315 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
86adf9d7
ML
4316
4317 ret = skl_update_scaler(crtc_state, force_detach,
4318 drm_plane_index(&intel_plane->base),
4319 &plane_state->scaler_id,
4320 plane_state->base.rotation,
4321 drm_rect_width(&plane_state->src) >> 16,
4322 drm_rect_height(&plane_state->src) >> 16,
4323 drm_rect_width(&plane_state->dst),
4324 drm_rect_height(&plane_state->dst));
4325
4326 if (ret || plane_state->scaler_id < 0)
4327 return ret;
4328
a1b2278e 4329 /* check colorkey */
818ed961 4330 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4331 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4332 intel_plane->base.base.id,
4333 intel_plane->base.name);
a1b2278e
CK
4334 return -EINVAL;
4335 }
4336
4337 /* Check src format */
86adf9d7
ML
4338 switch (fb->pixel_format) {
4339 case DRM_FORMAT_RGB565:
4340 case DRM_FORMAT_XBGR8888:
4341 case DRM_FORMAT_XRGB8888:
4342 case DRM_FORMAT_ABGR8888:
4343 case DRM_FORMAT_ARGB8888:
4344 case DRM_FORMAT_XRGB2101010:
4345 case DRM_FORMAT_XBGR2101010:
4346 case DRM_FORMAT_YUYV:
4347 case DRM_FORMAT_YVYU:
4348 case DRM_FORMAT_UYVY:
4349 case DRM_FORMAT_VYUY:
4350 break;
4351 default:
72660ce0
VS
4352 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4353 intel_plane->base.base.id, intel_plane->base.name,
4354 fb->base.id, fb->pixel_format);
86adf9d7 4355 return -EINVAL;
a1b2278e
CK
4356 }
4357
a1b2278e
CK
4358 return 0;
4359}
4360
e435d6e5
ML
4361static void skylake_scaler_disable(struct intel_crtc *crtc)
4362{
4363 int i;
4364
4365 for (i = 0; i < crtc->num_scalers; i++)
4366 skl_detach_scaler(crtc, i);
4367}
4368
4369static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4370{
4371 struct drm_device *dev = crtc->base.dev;
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373 int pipe = crtc->pipe;
a1b2278e
CK
4374 struct intel_crtc_scaler_state *scaler_state =
4375 &crtc->config->scaler_state;
4376
4377 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4378
6e3c9717 4379 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4380 int id;
4381
4382 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4383 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4384 return;
4385 }
4386
4387 id = scaler_state->scaler_id;
4388 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4389 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4390 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4391 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4392
4393 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4394 }
4395}
4396
b074cec8
JB
4397static void ironlake_pfit_enable(struct intel_crtc *crtc)
4398{
4399 struct drm_device *dev = crtc->base.dev;
4400 struct drm_i915_private *dev_priv = dev->dev_private;
4401 int pipe = crtc->pipe;
4402
6e3c9717 4403 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4404 /* Force use of hard-coded filter coefficients
4405 * as some pre-programmed values are broken,
4406 * e.g. x201.
4407 */
4408 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4409 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4410 PF_PIPE_SEL_IVB(pipe));
4411 else
4412 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4413 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4414 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4415 }
4416}
4417
20bc8673 4418void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4419{
cea165c3
VS
4420 struct drm_device *dev = crtc->base.dev;
4421 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4422
6e3c9717 4423 if (!crtc->config->ips_enabled)
d77e4531
PZ
4424 return;
4425
307e4498
ML
4426 /*
4427 * We can only enable IPS after we enable a plane and wait for a vblank
4428 * This function is called from post_plane_update, which is run after
4429 * a vblank wait.
4430 */
cea165c3 4431
d77e4531 4432 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4433 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4434 mutex_lock(&dev_priv->rps.hw_lock);
4435 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4436 mutex_unlock(&dev_priv->rps.hw_lock);
4437 /* Quoting Art Runyan: "its not safe to expect any particular
4438 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4439 * mailbox." Moreover, the mailbox may return a bogus state,
4440 * so we need to just enable it and continue on.
2a114cc1
BW
4441 */
4442 } else {
4443 I915_WRITE(IPS_CTL, IPS_ENABLE);
4444 /* The bit only becomes 1 in the next vblank, so this wait here
4445 * is essentially intel_wait_for_vblank. If we don't have this
4446 * and don't wait for vblanks until the end of crtc_enable, then
4447 * the HW state readout code will complain that the expected
4448 * IPS_CTL value is not the one we read. */
4449 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4450 DRM_ERROR("Timed out waiting for IPS enable\n");
4451 }
d77e4531
PZ
4452}
4453
20bc8673 4454void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458
6e3c9717 4459 if (!crtc->config->ips_enabled)
d77e4531
PZ
4460 return;
4461
4462 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4463 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4464 mutex_lock(&dev_priv->rps.hw_lock);
4465 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4466 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4467 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4468 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4469 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4470 } else {
2a114cc1 4471 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4472 POSTING_READ(IPS_CTL);
4473 }
d77e4531
PZ
4474
4475 /* We need to wait for a vblank before we can disable the plane. */
4476 intel_wait_for_vblank(dev, crtc->pipe);
4477}
4478
7cac945f 4479static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4480{
7cac945f 4481 if (intel_crtc->overlay) {
d3eedb1a
VS
4482 struct drm_device *dev = intel_crtc->base.dev;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
4484
4485 mutex_lock(&dev->struct_mutex);
4486 dev_priv->mm.interruptible = false;
4487 (void) intel_overlay_switch_off(intel_crtc->overlay);
4488 dev_priv->mm.interruptible = true;
4489 mutex_unlock(&dev->struct_mutex);
4490 }
4491
4492 /* Let userspace switch the overlay on again. In most cases userspace
4493 * has to recompute where to put it anyway.
4494 */
4495}
4496
87d4300a
ML
4497/**
4498 * intel_post_enable_primary - Perform operations after enabling primary plane
4499 * @crtc: the CRTC whose primary plane was just enabled
4500 *
4501 * Performs potentially sleeping operations that must be done after the primary
4502 * plane is enabled, such as updating FBC and IPS. Note that this may be
4503 * called due to an explicit primary plane update, or due to an implicit
4504 * re-enable that is caused when a sprite plane is updated to no longer
4505 * completely hide the primary plane.
4506 */
4507static void
4508intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4509{
4510 struct drm_device *dev = crtc->dev;
87d4300a 4511 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4513 int pipe = intel_crtc->pipe;
a5c4d7bc 4514
87d4300a
ML
4515 /*
4516 * FIXME IPS should be fine as long as one plane is
4517 * enabled, but in practice it seems to have problems
4518 * when going from primary only to sprite only and vice
4519 * versa.
4520 */
a5c4d7bc
VS
4521 hsw_enable_ips(intel_crtc);
4522
f99d7069 4523 /*
87d4300a
ML
4524 * Gen2 reports pipe underruns whenever all planes are disabled.
4525 * So don't enable underrun reporting before at least some planes
4526 * are enabled.
4527 * FIXME: Need to fix the logic to work when we turn off all planes
4528 * but leave the pipe running.
f99d7069 4529 */
87d4300a
ML
4530 if (IS_GEN2(dev))
4531 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4532
aca7b684
VS
4533 /* Underruns don't always raise interrupts, so check manually. */
4534 intel_check_cpu_fifo_underruns(dev_priv);
4535 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4536}
4537
2622a081 4538/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4539static void
4540intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4541{
4542 struct drm_device *dev = crtc->dev;
4543 struct drm_i915_private *dev_priv = dev->dev_private;
4544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4545 int pipe = intel_crtc->pipe;
a5c4d7bc 4546
87d4300a
ML
4547 /*
4548 * Gen2 reports pipe underruns whenever all planes are disabled.
4549 * So diasble underrun reporting before all the planes get disabled.
4550 * FIXME: Need to fix the logic to work when we turn off all planes
4551 * but leave the pipe running.
4552 */
4553 if (IS_GEN2(dev))
4554 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4555
2622a081
VS
4556 /*
4557 * FIXME IPS should be fine as long as one plane is
4558 * enabled, but in practice it seems to have problems
4559 * when going from primary only to sprite only and vice
4560 * versa.
4561 */
4562 hsw_disable_ips(intel_crtc);
4563}
4564
4565/* FIXME get rid of this and use pre_plane_update */
4566static void
4567intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4568{
4569 struct drm_device *dev = crtc->dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4572 int pipe = intel_crtc->pipe;
4573
4574 intel_pre_disable_primary(crtc);
4575
87d4300a
ML
4576 /*
4577 * Vblank time updates from the shadow to live plane control register
4578 * are blocked if the memory self-refresh mode is active at that
4579 * moment. So to make sure the plane gets truly disabled, disable
4580 * first the self-refresh mode. The self-refresh enable bit in turn
4581 * will be checked/applied by the HW only at the next frame start
4582 * event which is after the vblank start event, so we need to have a
4583 * wait-for-vblank between disabling the plane and the pipe.
4584 */
262cd2e1 4585 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4586 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4587 dev_priv->wm.vlv.cxsr = false;
4588 intel_wait_for_vblank(dev, pipe);
4589 }
87d4300a
ML
4590}
4591
5a21b665
DV
4592static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4593{
4594 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4595 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4596 struct intel_crtc_state *pipe_config =
4597 to_intel_crtc_state(crtc->base.state);
4598 struct drm_device *dev = crtc->base.dev;
4599 struct drm_plane *primary = crtc->base.primary;
4600 struct drm_plane_state *old_pri_state =
4601 drm_atomic_get_existing_plane_state(old_state, primary);
4602
4603 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
4604
4605 crtc->wm.cxsr_allowed = true;
4606
4607 if (pipe_config->update_wm_post && pipe_config->base.active)
4608 intel_update_watermarks(&crtc->base);
4609
4610 if (old_pri_state) {
4611 struct intel_plane_state *primary_state =
4612 to_intel_plane_state(primary->state);
4613 struct intel_plane_state *old_primary_state =
4614 to_intel_plane_state(old_pri_state);
4615
4616 intel_fbc_post_update(crtc);
4617
4618 if (primary_state->visible &&
4619 (needs_modeset(&pipe_config->base) ||
4620 !old_primary_state->visible))
4621 intel_post_enable_primary(&crtc->base);
4622 }
4623}
4624
5c74cd73 4625static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4626{
5c74cd73 4627 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4628 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4629 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4630 struct intel_crtc_state *pipe_config =
4631 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4632 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4633 struct drm_plane *primary = crtc->base.primary;
4634 struct drm_plane_state *old_pri_state =
4635 drm_atomic_get_existing_plane_state(old_state, primary);
4636 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4637
5c74cd73
ML
4638 if (old_pri_state) {
4639 struct intel_plane_state *primary_state =
4640 to_intel_plane_state(primary->state);
4641 struct intel_plane_state *old_primary_state =
4642 to_intel_plane_state(old_pri_state);
4643
faf68d92 4644 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 4645
5c74cd73
ML
4646 if (old_primary_state->visible &&
4647 (modeset || !primary_state->visible))
4648 intel_pre_disable_primary(&crtc->base);
4649 }
852eb00d 4650
a4015f9a 4651 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
852eb00d 4652 crtc->wm.cxsr_allowed = false;
2dfd178d 4653
2622a081
VS
4654 /*
4655 * Vblank time updates from the shadow to live plane control register
4656 * are blocked if the memory self-refresh mode is active at that
4657 * moment. So to make sure the plane gets truly disabled, disable
4658 * first the self-refresh mode. The self-refresh enable bit in turn
4659 * will be checked/applied by the HW only at the next frame start
4660 * event which is after the vblank start event, so we need to have a
4661 * wait-for-vblank between disabling the plane and the pipe.
4662 */
4663 if (old_crtc_state->base.active) {
2dfd178d 4664 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4665 dev_priv->wm.vlv.cxsr = false;
4666 intel_wait_for_vblank(dev, crtc->pipe);
4667 }
852eb00d 4668 }
92826fcd 4669
ed4a6a7c
MR
4670 /*
4671 * IVB workaround: must disable low power watermarks for at least
4672 * one frame before enabling scaling. LP watermarks can be re-enabled
4673 * when scaling is disabled.
4674 *
4675 * WaCxSRDisabledForSpriteScaling:ivb
4676 */
4677 if (pipe_config->disable_lp_wm) {
4678 ilk_disable_lp_wm(dev);
4679 intel_wait_for_vblank(dev, crtc->pipe);
4680 }
4681
4682 /*
4683 * If we're doing a modeset, we're done. No need to do any pre-vblank
4684 * watermark programming here.
4685 */
4686 if (needs_modeset(&pipe_config->base))
4687 return;
4688
4689 /*
4690 * For platforms that support atomic watermarks, program the
4691 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4692 * will be the intermediate values that are safe for both pre- and
4693 * post- vblank; when vblank happens, the 'active' values will be set
4694 * to the final 'target' values and we'll do this again to get the
4695 * optimal watermarks. For gen9+ platforms, the values we program here
4696 * will be the final target values which will get automatically latched
4697 * at vblank time; no further programming will be necessary.
4698 *
4699 * If a platform hasn't been transitioned to atomic watermarks yet,
4700 * we'll continue to update watermarks the old way, if flags tell
4701 * us to.
4702 */
4703 if (dev_priv->display.initial_watermarks != NULL)
4704 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4705 else if (pipe_config->update_wm_pre)
92826fcd 4706 intel_update_watermarks(&crtc->base);
ac21b225
ML
4707}
4708
d032ffa0 4709static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4710{
4711 struct drm_device *dev = crtc->dev;
4712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4713 struct drm_plane *p;
87d4300a
ML
4714 int pipe = intel_crtc->pipe;
4715
7cac945f 4716 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4717
d032ffa0
ML
4718 drm_for_each_plane_mask(p, dev, plane_mask)
4719 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4720
f99d7069
DV
4721 /*
4722 * FIXME: Once we grow proper nuclear flip support out of this we need
4723 * to compute the mask of flip planes precisely. For the time being
4724 * consider this a flip to a NULL plane.
4725 */
4726 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4727}
4728
f67a559d
JB
4729static void ironlake_crtc_enable(struct drm_crtc *crtc)
4730{
4731 struct drm_device *dev = crtc->dev;
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4734 struct intel_encoder *encoder;
f67a559d 4735 int pipe = intel_crtc->pipe;
b95c5321
ML
4736 struct intel_crtc_state *pipe_config =
4737 to_intel_crtc_state(crtc->state);
f67a559d 4738
53d9f4e9 4739 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4740 return;
4741
b2c0593a
VS
4742 /*
4743 * Sometimes spurious CPU pipe underruns happen during FDI
4744 * training, at least with VGA+HDMI cloning. Suppress them.
4745 *
4746 * On ILK we get an occasional spurious CPU pipe underruns
4747 * between eDP port A enable and vdd enable. Also PCH port
4748 * enable seems to result in the occasional CPU pipe underrun.
4749 *
4750 * Spurious PCH underruns also occur during PCH enabling.
4751 */
4752 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4753 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
4754 if (intel_crtc->config->has_pch_encoder)
4755 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4756
6e3c9717 4757 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4758 intel_prepare_shared_dpll(intel_crtc);
4759
6e3c9717 4760 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4761 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4762
4763 intel_set_pipe_timings(intel_crtc);
bc58be60 4764 intel_set_pipe_src_size(intel_crtc);
29407aab 4765
6e3c9717 4766 if (intel_crtc->config->has_pch_encoder) {
29407aab 4767 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4768 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4769 }
4770
4771 ironlake_set_pipeconf(crtc);
4772
f67a559d 4773 intel_crtc->active = true;
8664281b 4774
f6736a1a 4775 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4776 if (encoder->pre_enable)
4777 encoder->pre_enable(encoder);
f67a559d 4778
6e3c9717 4779 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4780 /* Note: FDI PLL enabling _must_ be done before we enable the
4781 * cpu pipes, hence this is separate from all the other fdi/pch
4782 * enabling. */
88cefb6c 4783 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4784 } else {
4785 assert_fdi_tx_disabled(dev_priv, pipe);
4786 assert_fdi_rx_disabled(dev_priv, pipe);
4787 }
f67a559d 4788
b074cec8 4789 ironlake_pfit_enable(intel_crtc);
f67a559d 4790
9c54c0dd
JB
4791 /*
4792 * On ILK+ LUT must be loaded before the pipe is running but with
4793 * clocks enabled
4794 */
b95c5321 4795 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4796
1d5bf5d9
ID
4797 if (dev_priv->display.initial_watermarks != NULL)
4798 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4799 intel_enable_pipe(intel_crtc);
f67a559d 4800
6e3c9717 4801 if (intel_crtc->config->has_pch_encoder)
f67a559d 4802 ironlake_pch_enable(crtc);
c98e9dcf 4803
f9b61ff6
DV
4804 assert_vblank_disabled(crtc);
4805 drm_crtc_vblank_on(crtc);
4806
fa5c73b1
DV
4807 for_each_encoder_on_crtc(dev, crtc, encoder)
4808 encoder->enable(encoder);
61b77ddd
DV
4809
4810 if (HAS_PCH_CPT(dev))
a1520318 4811 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4812
4813 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4814 if (intel_crtc->config->has_pch_encoder)
4815 intel_wait_for_vblank(dev, pipe);
b2c0593a 4816 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 4817 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4818}
4819
42db64ef
PZ
4820/* IPS only exists on ULT machines and is tied to pipe A. */
4821static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4822{
f5adf94e 4823 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4824}
4825
4f771f10
PZ
4826static void haswell_crtc_enable(struct drm_crtc *crtc)
4827{
4828 struct drm_device *dev = crtc->dev;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4831 struct intel_encoder *encoder;
99d736a2 4832 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4833 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4834 struct intel_crtc_state *pipe_config =
4835 to_intel_crtc_state(crtc->state);
4f771f10 4836
53d9f4e9 4837 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4838 return;
4839
81b088ca
VS
4840 if (intel_crtc->config->has_pch_encoder)
4841 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4842 false);
4843
95a7a2ae
ID
4844 for_each_encoder_on_crtc(dev, crtc, encoder)
4845 if (encoder->pre_pll_enable)
4846 encoder->pre_pll_enable(encoder);
4847
8106ddbd 4848 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4849 intel_enable_shared_dpll(intel_crtc);
4850
6e3c9717 4851 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4852 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4853
4d1de975
JN
4854 if (!intel_crtc->config->has_dsi_encoder)
4855 intel_set_pipe_timings(intel_crtc);
4856
bc58be60 4857 intel_set_pipe_src_size(intel_crtc);
229fca97 4858
4d1de975
JN
4859 if (cpu_transcoder != TRANSCODER_EDP &&
4860 !transcoder_is_dsi(cpu_transcoder)) {
4861 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4862 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4863 }
4864
6e3c9717 4865 if (intel_crtc->config->has_pch_encoder) {
229fca97 4866 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4867 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4868 }
4869
4d1de975
JN
4870 if (!intel_crtc->config->has_dsi_encoder)
4871 haswell_set_pipeconf(crtc);
4872
391bf048 4873 haswell_set_pipemisc(crtc);
229fca97 4874
b95c5321 4875 intel_color_set_csc(&pipe_config->base);
229fca97 4876
4f771f10 4877 intel_crtc->active = true;
8664281b 4878
6b698516
DV
4879 if (intel_crtc->config->has_pch_encoder)
4880 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4881 else
4882 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4883
7d4aefd0 4884 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4885 if (encoder->pre_enable)
4886 encoder->pre_enable(encoder);
7d4aefd0 4887 }
4f771f10 4888
d2d65408 4889 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4890 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4891
a65347ba 4892 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4893 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4894
1c132b44 4895 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4896 skylake_pfit_enable(intel_crtc);
ff6d9f55 4897 else
1c132b44 4898 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4899
4900 /*
4901 * On ILK+ LUT must be loaded before the pipe is running but with
4902 * clocks enabled
4903 */
b95c5321 4904 intel_color_load_luts(&pipe_config->base);
4f771f10 4905
1f544388 4906 intel_ddi_set_pipe_settings(crtc);
a65347ba 4907 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4908 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4909
1d5bf5d9
ID
4910 if (dev_priv->display.initial_watermarks != NULL)
4911 dev_priv->display.initial_watermarks(pipe_config);
4912 else
4913 intel_update_watermarks(crtc);
4d1de975
JN
4914
4915 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4916 if (!intel_crtc->config->has_dsi_encoder)
4917 intel_enable_pipe(intel_crtc);
42db64ef 4918
6e3c9717 4919 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4920 lpt_pch_enable(crtc);
4f771f10 4921
a65347ba 4922 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4923 intel_ddi_set_vc_payload_alloc(crtc, true);
4924
f9b61ff6
DV
4925 assert_vblank_disabled(crtc);
4926 drm_crtc_vblank_on(crtc);
4927
8807e55b 4928 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4929 encoder->enable(encoder);
8807e55b
JN
4930 intel_opregion_notify_encoder(encoder, true);
4931 }
4f771f10 4932
6b698516
DV
4933 if (intel_crtc->config->has_pch_encoder) {
4934 intel_wait_for_vblank(dev, pipe);
4935 intel_wait_for_vblank(dev, pipe);
4936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4937 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4938 true);
6b698516 4939 }
d2d65408 4940
e4916946
PZ
4941 /* If we change the relative order between pipe/planes enabling, we need
4942 * to change the workaround. */
99d736a2
ML
4943 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4944 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4945 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4946 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4947 }
4f771f10
PZ
4948}
4949
bfd16b2a 4950static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4951{
4952 struct drm_device *dev = crtc->base.dev;
4953 struct drm_i915_private *dev_priv = dev->dev_private;
4954 int pipe = crtc->pipe;
4955
4956 /* To avoid upsetting the power well on haswell only disable the pfit if
4957 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4958 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4959 I915_WRITE(PF_CTL(pipe), 0);
4960 I915_WRITE(PF_WIN_POS(pipe), 0);
4961 I915_WRITE(PF_WIN_SZ(pipe), 0);
4962 }
4963}
4964
6be4a607
JB
4965static void ironlake_crtc_disable(struct drm_crtc *crtc)
4966{
4967 struct drm_device *dev = crtc->dev;
4968 struct drm_i915_private *dev_priv = dev->dev_private;
4969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4970 struct intel_encoder *encoder;
6be4a607 4971 int pipe = intel_crtc->pipe;
b52eb4dc 4972
b2c0593a
VS
4973 /*
4974 * Sometimes spurious CPU pipe underruns happen when the
4975 * pipe is already disabled, but FDI RX/TX is still enabled.
4976 * Happens at least with VGA+HDMI cloning. Suppress them.
4977 */
4978 if (intel_crtc->config->has_pch_encoder) {
4979 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 4980 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 4981 }
37ca8d4c 4982
ea9d758d
DV
4983 for_each_encoder_on_crtc(dev, crtc, encoder)
4984 encoder->disable(encoder);
4985
f9b61ff6
DV
4986 drm_crtc_vblank_off(crtc);
4987 assert_vblank_disabled(crtc);
4988
575f7ab7 4989 intel_disable_pipe(intel_crtc);
32f9d658 4990
bfd16b2a 4991 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4992
b2c0593a 4993 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
4994 ironlake_fdi_disable(crtc);
4995
bf49ec8c
DV
4996 for_each_encoder_on_crtc(dev, crtc, encoder)
4997 if (encoder->post_disable)
4998 encoder->post_disable(encoder);
2c07245f 4999
6e3c9717 5000 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5001 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5002
d925c59a 5003 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5004 i915_reg_t reg;
5005 u32 temp;
5006
d925c59a
DV
5007 /* disable TRANS_DP_CTL */
5008 reg = TRANS_DP_CTL(pipe);
5009 temp = I915_READ(reg);
5010 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5011 TRANS_DP_PORT_SEL_MASK);
5012 temp |= TRANS_DP_PORT_SEL_NONE;
5013 I915_WRITE(reg, temp);
5014
5015 /* disable DPLL_SEL */
5016 temp = I915_READ(PCH_DPLL_SEL);
11887397 5017 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5018 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5019 }
e3421a18 5020
d925c59a
DV
5021 ironlake_fdi_pll_disable(intel_crtc);
5022 }
81b088ca 5023
b2c0593a 5024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5025 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5026}
1b3c7a47 5027
4f771f10 5028static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5029{
4f771f10
PZ
5030 struct drm_device *dev = crtc->dev;
5031 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5033 struct intel_encoder *encoder;
6e3c9717 5034 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5035
d2d65408
VS
5036 if (intel_crtc->config->has_pch_encoder)
5037 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5038 false);
5039
8807e55b
JN
5040 for_each_encoder_on_crtc(dev, crtc, encoder) {
5041 intel_opregion_notify_encoder(encoder, false);
4f771f10 5042 encoder->disable(encoder);
8807e55b 5043 }
4f771f10 5044
f9b61ff6
DV
5045 drm_crtc_vblank_off(crtc);
5046 assert_vblank_disabled(crtc);
5047
4d1de975
JN
5048 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5049 if (!intel_crtc->config->has_dsi_encoder)
5050 intel_disable_pipe(intel_crtc);
4f771f10 5051
6e3c9717 5052 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5053 intel_ddi_set_vc_payload_alloc(crtc, false);
5054
a65347ba 5055 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5056 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5057
1c132b44 5058 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5059 skylake_scaler_disable(intel_crtc);
ff6d9f55 5060 else
bfd16b2a 5061 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5062
a65347ba 5063 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5064 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5065
97b040aa
ID
5066 for_each_encoder_on_crtc(dev, crtc, encoder)
5067 if (encoder->post_disable)
5068 encoder->post_disable(encoder);
81b088ca 5069
92966a37
VS
5070 if (intel_crtc->config->has_pch_encoder) {
5071 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5072 lpt_disable_iclkip(dev_priv);
92966a37
VS
5073 intel_ddi_fdi_disable(crtc);
5074
81b088ca
VS
5075 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5076 true);
92966a37 5077 }
4f771f10
PZ
5078}
5079
2dd24552
JB
5080static void i9xx_pfit_enable(struct intel_crtc *crtc)
5081{
5082 struct drm_device *dev = crtc->base.dev;
5083 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5084 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5085
681a8504 5086 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5087 return;
5088
2dd24552 5089 /*
c0b03411
DV
5090 * The panel fitter should only be adjusted whilst the pipe is disabled,
5091 * according to register description and PRM.
2dd24552 5092 */
c0b03411
DV
5093 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5094 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5095
b074cec8
JB
5096 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5097 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5098
5099 /* Border color in case we don't scale up to the full screen. Black by
5100 * default, change to something else for debugging. */
5101 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5102}
5103
d05410f9
DA
5104static enum intel_display_power_domain port_to_power_domain(enum port port)
5105{
5106 switch (port) {
5107 case PORT_A:
6331a704 5108 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5109 case PORT_B:
6331a704 5110 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5111 case PORT_C:
6331a704 5112 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5113 case PORT_D:
6331a704 5114 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5115 case PORT_E:
6331a704 5116 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5117 default:
b9fec167 5118 MISSING_CASE(port);
d05410f9
DA
5119 return POWER_DOMAIN_PORT_OTHER;
5120 }
5121}
5122
25f78f58
VS
5123static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5124{
5125 switch (port) {
5126 case PORT_A:
5127 return POWER_DOMAIN_AUX_A;
5128 case PORT_B:
5129 return POWER_DOMAIN_AUX_B;
5130 case PORT_C:
5131 return POWER_DOMAIN_AUX_C;
5132 case PORT_D:
5133 return POWER_DOMAIN_AUX_D;
5134 case PORT_E:
5135 /* FIXME: Check VBT for actual wiring of PORT E */
5136 return POWER_DOMAIN_AUX_D;
5137 default:
b9fec167 5138 MISSING_CASE(port);
25f78f58
VS
5139 return POWER_DOMAIN_AUX_A;
5140 }
5141}
5142
319be8ae
ID
5143enum intel_display_power_domain
5144intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5145{
5146 struct drm_device *dev = intel_encoder->base.dev;
5147 struct intel_digital_port *intel_dig_port;
5148
5149 switch (intel_encoder->type) {
5150 case INTEL_OUTPUT_UNKNOWN:
5151 /* Only DDI platforms should ever use this output type */
5152 WARN_ON_ONCE(!HAS_DDI(dev));
5153 case INTEL_OUTPUT_DISPLAYPORT:
5154 case INTEL_OUTPUT_HDMI:
5155 case INTEL_OUTPUT_EDP:
5156 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5157 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5158 case INTEL_OUTPUT_DP_MST:
5159 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5160 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5161 case INTEL_OUTPUT_ANALOG:
5162 return POWER_DOMAIN_PORT_CRT;
5163 case INTEL_OUTPUT_DSI:
5164 return POWER_DOMAIN_PORT_DSI;
5165 default:
5166 return POWER_DOMAIN_PORT_OTHER;
5167 }
5168}
5169
25f78f58
VS
5170enum intel_display_power_domain
5171intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5172{
5173 struct drm_device *dev = intel_encoder->base.dev;
5174 struct intel_digital_port *intel_dig_port;
5175
5176 switch (intel_encoder->type) {
5177 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5178 case INTEL_OUTPUT_HDMI:
5179 /*
5180 * Only DDI platforms should ever use these output types.
5181 * We can get here after the HDMI detect code has already set
5182 * the type of the shared encoder. Since we can't be sure
5183 * what's the status of the given connectors, play safe and
5184 * run the DP detection too.
5185 */
25f78f58
VS
5186 WARN_ON_ONCE(!HAS_DDI(dev));
5187 case INTEL_OUTPUT_DISPLAYPORT:
5188 case INTEL_OUTPUT_EDP:
5189 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5190 return port_to_aux_power_domain(intel_dig_port->port);
5191 case INTEL_OUTPUT_DP_MST:
5192 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5193 return port_to_aux_power_domain(intel_dig_port->port);
5194 default:
b9fec167 5195 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5196 return POWER_DOMAIN_AUX_A;
5197 }
5198}
5199
74bff5f9
ML
5200static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5201 struct intel_crtc_state *crtc_state)
77d22dca 5202{
319be8ae 5203 struct drm_device *dev = crtc->dev;
74bff5f9 5204 struct drm_encoder *encoder;
319be8ae
ID
5205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5206 enum pipe pipe = intel_crtc->pipe;
77d22dca 5207 unsigned long mask;
74bff5f9 5208 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5209
74bff5f9 5210 if (!crtc_state->base.active)
292b990e
ML
5211 return 0;
5212
77d22dca
ID
5213 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5214 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5215 if (crtc_state->pch_pfit.enabled ||
5216 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5217 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5218
74bff5f9
ML
5219 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5220 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5221
319be8ae 5222 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5223 }
319be8ae 5224
15e7ec29
ML
5225 if (crtc_state->shared_dpll)
5226 mask |= BIT(POWER_DOMAIN_PLLS);
5227
77d22dca
ID
5228 return mask;
5229}
5230
74bff5f9
ML
5231static unsigned long
5232modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5233 struct intel_crtc_state *crtc_state)
77d22dca 5234{
292b990e
ML
5235 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5237 enum intel_display_power_domain domain;
5a21b665 5238 unsigned long domains, new_domains, old_domains;
77d22dca 5239
292b990e 5240 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5241 intel_crtc->enabled_power_domains = new_domains =
5242 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5243
5a21b665 5244 domains = new_domains & ~old_domains;
292b990e
ML
5245
5246 for_each_power_domain(domain, domains)
5247 intel_display_power_get(dev_priv, domain);
5248
5a21b665 5249 return old_domains & ~new_domains;
292b990e
ML
5250}
5251
5252static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5253 unsigned long domains)
5254{
5255 enum intel_display_power_domain domain;
5256
5257 for_each_power_domain(domain, domains)
5258 intel_display_power_put(dev_priv, domain);
5259}
77d22dca 5260
adafdc6f
MK
5261static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5262{
5263 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5264
5265 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5266 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5267 return max_cdclk_freq;
5268 else if (IS_CHERRYVIEW(dev_priv))
5269 return max_cdclk_freq*95/100;
5270 else if (INTEL_INFO(dev_priv)->gen < 4)
5271 return 2*max_cdclk_freq*90/100;
5272 else
5273 return max_cdclk_freq*90/100;
5274}
5275
b2045352
VS
5276static int skl_calc_cdclk(int max_pixclk, int vco);
5277
560a7ae4
DL
5278static void intel_update_max_cdclk(struct drm_device *dev)
5279{
5280 struct drm_i915_private *dev_priv = dev->dev_private;
5281
ef11bdb3 5282 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4 5283 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5284 int max_cdclk, vco;
5285
5286 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5287 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5288
b2045352
VS
5289 /*
5290 * Use the lower (vco 8640) cdclk values as a
5291 * first guess. skl_calc_cdclk() will correct it
5292 * if the preferred vco is 8100 instead.
5293 */
560a7ae4 5294 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5295 max_cdclk = 617143;
560a7ae4 5296 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5297 max_cdclk = 540000;
560a7ae4 5298 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5299 max_cdclk = 432000;
560a7ae4 5300 else
487ed2e4 5301 max_cdclk = 308571;
b2045352
VS
5302
5303 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
281c114f
MR
5304 } else if (IS_BROXTON(dev)) {
5305 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5306 } else if (IS_BROADWELL(dev)) {
5307 /*
5308 * FIXME with extra cooling we can allow
5309 * 540 MHz for ULX and 675 Mhz for ULT.
5310 * How can we know if extra cooling is
5311 * available? PCI ID, VTB, something else?
5312 */
5313 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5314 dev_priv->max_cdclk_freq = 450000;
5315 else if (IS_BDW_ULX(dev))
5316 dev_priv->max_cdclk_freq = 450000;
5317 else if (IS_BDW_ULT(dev))
5318 dev_priv->max_cdclk_freq = 540000;
5319 else
5320 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5321 } else if (IS_CHERRYVIEW(dev)) {
5322 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5323 } else if (IS_VALLEYVIEW(dev)) {
5324 dev_priv->max_cdclk_freq = 400000;
5325 } else {
5326 /* otherwise assume cdclk is fixed */
5327 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5328 }
5329
adafdc6f
MK
5330 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5331
560a7ae4
DL
5332 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5333 dev_priv->max_cdclk_freq);
adafdc6f
MK
5334
5335 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5336 dev_priv->max_dotclk_freq);
560a7ae4
DL
5337}
5338
5339static void intel_update_cdclk(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342
5343 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
2f2a121a 5344
83d7c81f 5345 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5346 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5347 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5348 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5349 else
5350 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5351 dev_priv->cdclk_freq);
560a7ae4
DL
5352
5353 /*
b5d99ff9
VS
5354 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5355 * Programmng [sic] note: bit[9:2] should be programmed to the number
5356 * of cdclk that generates 4MHz reference clock freq which is used to
5357 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5358 */
b5d99ff9 5359 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5360 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5361}
5362
92891e45
VS
5363/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5364static int skl_cdclk_decimal(int cdclk)
5365{
5366 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5367}
5368
5f199dfa
VS
5369static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5370{
5371 int ratio;
5372
5373 if (cdclk == dev_priv->cdclk_pll.ref)
5374 return 0;
5375
5376 switch (cdclk) {
5377 default:
5378 MISSING_CASE(cdclk);
5379 case 144000:
5380 case 288000:
5381 case 384000:
5382 case 576000:
5383 ratio = 60;
5384 break;
5385 case 624000:
5386 ratio = 65;
5387 break;
5388 }
5389
5390 return dev_priv->cdclk_pll.ref * ratio;
5391}
5392
2b73001e
VS
5393static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5394{
5395 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5396
5397 /* Timeout 200us */
5398 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
5399 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5400
5401 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5402}
5403
5f199dfa 5404static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5405{
5f199dfa 5406 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5407 u32 val;
5408
5409 val = I915_READ(BXT_DE_PLL_CTL);
5410 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5411 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5412 I915_WRITE(BXT_DE_PLL_CTL, val);
5413
5414 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5415
5416 /* Timeout 200us */
5417 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
5418 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5419
5f199dfa 5420 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5421}
5422
324513c0 5423static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5424{
5f199dfa
VS
5425 u32 val, divider;
5426 int vco, ret;
f8437dd1 5427
5f199dfa
VS
5428 vco = bxt_de_pll_vco(dev_priv, cdclk);
5429
5430 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5431
5432 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5433 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5434 case 8:
f8437dd1 5435 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 5436 break;
5f199dfa 5437 case 4:
f8437dd1 5438 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 5439 break;
5f199dfa 5440 case 3:
f8437dd1 5441 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 5442 break;
5f199dfa 5443 case 2:
f8437dd1 5444 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
5445 break;
5446 default:
5f199dfa
VS
5447 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5448 WARN_ON(vco != 0);
f8437dd1 5449
5f199dfa
VS
5450 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5451 break;
f8437dd1
VK
5452 }
5453
f8437dd1 5454 /* Inform power controller of upcoming frequency change */
5f199dfa 5455 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
5456 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5457 0x80000000);
5458 mutex_unlock(&dev_priv->rps.hw_lock);
5459
5460 if (ret) {
5461 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 5462 ret, cdclk);
f8437dd1
VK
5463 return;
5464 }
5465
5f199dfa
VS
5466 if (dev_priv->cdclk_pll.vco != 0 &&
5467 dev_priv->cdclk_pll.vco != vco)
2b73001e 5468 bxt_de_pll_disable(dev_priv);
f8437dd1 5469
5f199dfa
VS
5470 if (dev_priv->cdclk_pll.vco != vco)
5471 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 5472
5f199dfa
VS
5473 val = divider | skl_cdclk_decimal(cdclk);
5474 /*
5475 * FIXME if only the cd2x divider needs changing, it could be done
5476 * without shutting off the pipe (if only one pipe is active).
5477 */
5478 val |= BXT_CDCLK_CD2X_PIPE_NONE;
5479 /*
5480 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5481 * enable otherwise.
5482 */
5483 if (cdclk >= 500000)
5484 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5485 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
5486
5487 mutex_lock(&dev_priv->rps.hw_lock);
5488 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 5489 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
5490 mutex_unlock(&dev_priv->rps.hw_lock);
5491
5492 if (ret) {
5493 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 5494 ret, cdclk);
f8437dd1
VK
5495 return;
5496 }
5497
c6c4696f 5498 intel_update_cdclk(dev_priv->dev);
f8437dd1
VK
5499}
5500
d66a2194 5501static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5502{
d66a2194
ID
5503 u32 cdctl, expected;
5504
089c6fd5 5505 intel_update_cdclk(dev_priv->dev);
f8437dd1 5506
d66a2194
ID
5507 if (dev_priv->cdclk_pll.vco == 0 ||
5508 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5509 goto sanitize;
5510
5511 /* DPLL okay; verify the cdclock
5512 *
5513 * Some BIOS versions leave an incorrect decimal frequency value and
5514 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
5515 * so sanitize this register.
5516 */
5517 cdctl = I915_READ(CDCLK_CTL);
5518 /*
5519 * Let's ignore the pipe field, since BIOS could have configured the
5520 * dividers both synching to an active pipe, or asynchronously
5521 * (PIPE_NONE).
5522 */
5523 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
5524
5525 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
5526 skl_cdclk_decimal(dev_priv->cdclk_freq);
5527 /*
5528 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5529 * enable otherwise.
5530 */
5531 if (dev_priv->cdclk_freq >= 500000)
5532 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5533
5534 if (cdctl == expected)
5535 /* All well; nothing to sanitize */
5536 return;
5537
5538sanitize:
5539 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
5540
5541 /* force cdclk programming */
5542 dev_priv->cdclk_freq = 0;
5543
5544 /* force full PLL disable + enable */
5545 dev_priv->cdclk_pll.vco = -1;
5546}
5547
324513c0 5548void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194
ID
5549{
5550 bxt_sanitize_cdclk(dev_priv);
5551
5552 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 5553 return;
c2e001ef 5554
f8437dd1
VK
5555 /*
5556 * FIXME:
5557 * - The initial CDCLK needs to be read from VBT.
5558 * Need to make this change after VBT has changes for BXT.
f8437dd1 5559 */
324513c0 5560 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
f8437dd1
VK
5561}
5562
324513c0 5563void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5564{
324513c0 5565 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
5566}
5567
a8ca4934
VS
5568static int skl_calc_cdclk(int max_pixclk, int vco)
5569{
63911d72 5570 if (vco == 8640000) {
a8ca4934 5571 if (max_pixclk > 540000)
487ed2e4 5572 return 617143;
a8ca4934
VS
5573 else if (max_pixclk > 432000)
5574 return 540000;
487ed2e4 5575 else if (max_pixclk > 308571)
a8ca4934
VS
5576 return 432000;
5577 else
487ed2e4 5578 return 308571;
a8ca4934 5579 } else {
a8ca4934
VS
5580 if (max_pixclk > 540000)
5581 return 675000;
5582 else if (max_pixclk > 450000)
5583 return 540000;
5584 else if (max_pixclk > 337500)
5585 return 450000;
5586 else
5587 return 337500;
5588 }
5589}
5590
ea61791e
VS
5591static void
5592skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 5593{
ea61791e 5594 u32 val;
5d96d8af 5595
709e05c3 5596 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 5597 dev_priv->cdclk_pll.vco = 0;
709e05c3 5598
ea61791e 5599 val = I915_READ(LCPLL1_CTL);
1c3f7700 5600 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 5601 return;
5d96d8af 5602
1c3f7700
ID
5603 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
5604 return;
9f7eb31a 5605
ea61791e
VS
5606 val = I915_READ(DPLL_CTRL1);
5607
1c3f7700
ID
5608 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5609 DPLL_CTRL1_SSC(SKL_DPLL0) |
5610 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5611 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
5612 return;
9f7eb31a 5613
ea61791e
VS
5614 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5615 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5616 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5617 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5618 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 5619 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
5620 break;
5621 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5622 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 5623 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
5624 break;
5625 default:
5626 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
5627 break;
5628 }
5d96d8af
DL
5629}
5630
b2045352
VS
5631void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5632{
5633 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5634
5635 dev_priv->skl_preferred_vco_freq = vco;
5636
5637 if (changed)
5638 intel_update_max_cdclk(dev_priv->dev);
5639}
5640
5d96d8af 5641static void
3861fc60 5642skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 5643{
a8ca4934 5644 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
5645 u32 val;
5646
63911d72 5647 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 5648
5d96d8af 5649 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 5650 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
5651 I915_WRITE(CDCLK_CTL, val);
5652 POSTING_READ(CDCLK_CTL);
5653
5654 /*
5655 * We always enable DPLL0 with the lowest link rate possible, but still
5656 * taking into account the VCO required to operate the eDP panel at the
5657 * desired frequency. The usual DP link rates operate with a VCO of
5658 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5659 * The modeset code is responsible for the selection of the exact link
5660 * rate later on, with the constraint of choosing a frequency that
a8ca4934 5661 * works with vco.
5d96d8af
DL
5662 */
5663 val = I915_READ(DPLL_CTRL1);
5664
5665 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5666 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5667 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 5668 if (vco == 8640000)
5d96d8af
DL
5669 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5670 SKL_DPLL0);
5671 else
5672 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5673 SKL_DPLL0);
5674
5675 I915_WRITE(DPLL_CTRL1, val);
5676 POSTING_READ(DPLL_CTRL1);
5677
5678 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5679
5680 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5681 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 5682
63911d72 5683 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
5684
5685 /* We'll want to keep using the current vco from now on. */
5686 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
5687}
5688
430e05de
VS
5689static void
5690skl_dpll0_disable(struct drm_i915_private *dev_priv)
5691{
5692 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5693 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5694 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 5695
63911d72 5696 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
5697}
5698
5d96d8af
DL
5699static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5700{
5701 int ret;
5702 u32 val;
5703
5704 /* inform PCU we want to change CDCLK */
5705 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5706 mutex_lock(&dev_priv->rps.hw_lock);
5707 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5708 mutex_unlock(&dev_priv->rps.hw_lock);
5709
5710 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5711}
5712
5713static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5714{
5715 unsigned int i;
5716
5717 for (i = 0; i < 15; i++) {
5718 if (skl_cdclk_pcu_ready(dev_priv))
5719 return true;
5720 udelay(10);
5721 }
5722
5723 return false;
5724}
5725
1cd593e0 5726static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af 5727{
560a7ae4 5728 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5729 u32 freq_select, pcu_ack;
5730
1cd593e0
VS
5731 WARN_ON((cdclk == 24000) != (vco == 0));
5732
63911d72 5733 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
5734
5735 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5736 DRM_ERROR("failed to inform PCU about cdclk change\n");
5737 return;
5738 }
5739
5740 /* set CDCLK_CTL */
9ef56154 5741 switch (cdclk) {
5d96d8af
DL
5742 case 450000:
5743 case 432000:
5744 freq_select = CDCLK_FREQ_450_432;
5745 pcu_ack = 1;
5746 break;
5747 case 540000:
5748 freq_select = CDCLK_FREQ_540;
5749 pcu_ack = 2;
5750 break;
487ed2e4 5751 case 308571:
5d96d8af
DL
5752 case 337500:
5753 default:
5754 freq_select = CDCLK_FREQ_337_308;
5755 pcu_ack = 0;
5756 break;
487ed2e4 5757 case 617143:
5d96d8af
DL
5758 case 675000:
5759 freq_select = CDCLK_FREQ_675_617;
5760 pcu_ack = 3;
5761 break;
5762 }
5763
63911d72
VS
5764 if (dev_priv->cdclk_pll.vco != 0 &&
5765 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
5766 skl_dpll0_disable(dev_priv);
5767
63911d72 5768 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
5769 skl_dpll0_enable(dev_priv, vco);
5770
9ef56154 5771 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
5772 POSTING_READ(CDCLK_CTL);
5773
5774 /* inform PCU of the change */
5775 mutex_lock(&dev_priv->rps.hw_lock);
5776 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5777 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5778
5779 intel_update_cdclk(dev);
5d96d8af
DL
5780}
5781
9f7eb31a
VS
5782static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5783
5d96d8af
DL
5784void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5785{
709e05c3 5786 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
5787}
5788
5789void skl_init_cdclk(struct drm_i915_private *dev_priv)
5790{
9f7eb31a
VS
5791 int cdclk, vco;
5792
5793 skl_sanitize_cdclk(dev_priv);
5d96d8af 5794
63911d72 5795 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
5796 /*
5797 * Use the current vco as our initial
5798 * guess as to what the preferred vco is.
5799 */
5800 if (dev_priv->skl_preferred_vco_freq == 0)
5801 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 5802 dev_priv->cdclk_pll.vco);
70c2c184 5803 return;
1cd593e0 5804 }
5d96d8af 5805
70c2c184
VS
5806 vco = dev_priv->skl_preferred_vco_freq;
5807 if (vco == 0)
63911d72 5808 vco = 8100000;
70c2c184 5809 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 5810
70c2c184 5811 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
5812}
5813
9f7eb31a 5814static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 5815{
09492498 5816 uint32_t cdctl, expected;
c73666f3 5817
f1b391a5
SK
5818 /*
5819 * check if the pre-os intialized the display
5820 * There is SWF18 scratchpad register defined which is set by the
5821 * pre-os which can be used by the OS drivers to check the status
5822 */
5823 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5824 goto sanitize;
5825
1c3f7700 5826 intel_update_cdclk(dev_priv->dev);
c73666f3 5827 /* Is PLL enabled and locked ? */
1c3f7700
ID
5828 if (dev_priv->cdclk_pll.vco == 0 ||
5829 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
5830 goto sanitize;
5831
5832 /* DPLL okay; verify the cdclock
5833 *
5834 * Noticed in some instances that the freq selection is correct but
5835 * decimal part is programmed wrong from BIOS where pre-os does not
5836 * enable display. Verify the same as well.
5837 */
09492498
VS
5838 cdctl = I915_READ(CDCLK_CTL);
5839 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
5840 skl_cdclk_decimal(dev_priv->cdclk_freq);
5841 if (cdctl == expected)
c73666f3 5842 /* All well; nothing to sanitize */
9f7eb31a 5843 return;
c89e39f3 5844
9f7eb31a
VS
5845sanitize:
5846 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 5847
9f7eb31a
VS
5848 /* force cdclk programming */
5849 dev_priv->cdclk_freq = 0;
5850 /* force full PLL disable + enable */
63911d72 5851 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
5852}
5853
30a970c6
JB
5854/* Adjust CDclk dividers to allow high res or save power if possible */
5855static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5856{
5857 struct drm_i915_private *dev_priv = dev->dev_private;
5858 u32 val, cmd;
5859
164dfd28
VK
5860 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5861 != dev_priv->cdclk_freq);
d60c4473 5862
dfcab17e 5863 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5864 cmd = 2;
dfcab17e 5865 else if (cdclk == 266667)
30a970c6
JB
5866 cmd = 1;
5867 else
5868 cmd = 0;
5869
5870 mutex_lock(&dev_priv->rps.hw_lock);
5871 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5872 val &= ~DSPFREQGUAR_MASK;
5873 val |= (cmd << DSPFREQGUAR_SHIFT);
5874 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5875 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5876 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5877 50)) {
5878 DRM_ERROR("timed out waiting for CDclk change\n");
5879 }
5880 mutex_unlock(&dev_priv->rps.hw_lock);
5881
54433e91
VS
5882 mutex_lock(&dev_priv->sb_lock);
5883
dfcab17e 5884 if (cdclk == 400000) {
6bcda4f0 5885 u32 divider;
30a970c6 5886
6bcda4f0 5887 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5888
30a970c6
JB
5889 /* adjust cdclk divider */
5890 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5891 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5892 val |= divider;
5893 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5894
5895 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5896 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5897 50))
5898 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5899 }
5900
30a970c6
JB
5901 /* adjust self-refresh exit latency value */
5902 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5903 val &= ~0x7f;
5904
5905 /*
5906 * For high bandwidth configs, we set a higher latency in the bunit
5907 * so that the core display fetch happens in time to avoid underruns.
5908 */
dfcab17e 5909 if (cdclk == 400000)
30a970c6
JB
5910 val |= 4500 / 250; /* 4.5 usec */
5911 else
5912 val |= 3000 / 250; /* 3.0 usec */
5913 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5914
a580516d 5915 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5916
b6283055 5917 intel_update_cdclk(dev);
30a970c6
JB
5918}
5919
383c5a6a
VS
5920static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5921{
5922 struct drm_i915_private *dev_priv = dev->dev_private;
5923 u32 val, cmd;
5924
164dfd28
VK
5925 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5926 != dev_priv->cdclk_freq);
383c5a6a
VS
5927
5928 switch (cdclk) {
383c5a6a
VS
5929 case 333333:
5930 case 320000:
383c5a6a 5931 case 266667:
383c5a6a 5932 case 200000:
383c5a6a
VS
5933 break;
5934 default:
5f77eeb0 5935 MISSING_CASE(cdclk);
383c5a6a
VS
5936 return;
5937 }
5938
9d0d3fda
VS
5939 /*
5940 * Specs are full of misinformation, but testing on actual
5941 * hardware has shown that we just need to write the desired
5942 * CCK divider into the Punit register.
5943 */
5944 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5945
383c5a6a
VS
5946 mutex_lock(&dev_priv->rps.hw_lock);
5947 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5948 val &= ~DSPFREQGUAR_MASK_CHV;
5949 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5950 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5951 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5952 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5953 50)) {
5954 DRM_ERROR("timed out waiting for CDclk change\n");
5955 }
5956 mutex_unlock(&dev_priv->rps.hw_lock);
5957
b6283055 5958 intel_update_cdclk(dev);
383c5a6a
VS
5959}
5960
30a970c6
JB
5961static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5962 int max_pixclk)
5963{
6bcda4f0 5964 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5965 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5966
30a970c6
JB
5967 /*
5968 * Really only a few cases to deal with, as only 4 CDclks are supported:
5969 * 200MHz
5970 * 267MHz
29dc7ef3 5971 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5972 * 400MHz (VLV only)
5973 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5974 * of the lower bin and adjust if needed.
e37c67a1
VS
5975 *
5976 * We seem to get an unstable or solid color picture at 200MHz.
5977 * Not sure what's wrong. For now use 200MHz only when all pipes
5978 * are off.
30a970c6 5979 */
6cca3195
VS
5980 if (!IS_CHERRYVIEW(dev_priv) &&
5981 max_pixclk > freq_320*limit/100)
dfcab17e 5982 return 400000;
6cca3195 5983 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5984 return freq_320;
e37c67a1 5985 else if (max_pixclk > 0)
dfcab17e 5986 return 266667;
e37c67a1
VS
5987 else
5988 return 200000;
30a970c6
JB
5989}
5990
324513c0 5991static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 5992{
760e1477 5993 if (max_pixclk > 576000)
f8437dd1 5994 return 624000;
760e1477 5995 else if (max_pixclk > 384000)
f8437dd1 5996 return 576000;
760e1477 5997 else if (max_pixclk > 288000)
f8437dd1 5998 return 384000;
760e1477 5999 else if (max_pixclk > 144000)
f8437dd1
VK
6000 return 288000;
6001 else
6002 return 144000;
6003}
6004
e8788cbc 6005/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6006static int intel_mode_max_pixclk(struct drm_device *dev,
6007 struct drm_atomic_state *state)
30a970c6 6008{
565602d7
ML
6009 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6010 struct drm_i915_private *dev_priv = dev->dev_private;
6011 struct drm_crtc *crtc;
6012 struct drm_crtc_state *crtc_state;
6013 unsigned max_pixclk = 0, i;
6014 enum pipe pipe;
30a970c6 6015
565602d7
ML
6016 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6017 sizeof(intel_state->min_pixclk));
304603f4 6018
565602d7
ML
6019 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6020 int pixclk = 0;
6021
6022 if (crtc_state->enable)
6023 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6024
565602d7 6025 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6026 }
6027
565602d7
ML
6028 for_each_pipe(dev_priv, pipe)
6029 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6030
30a970c6
JB
6031 return max_pixclk;
6032}
6033
27c329ed 6034static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6035{
27c329ed
ML
6036 struct drm_device *dev = state->dev;
6037 struct drm_i915_private *dev_priv = dev->dev_private;
6038 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6039 struct intel_atomic_state *intel_state =
6040 to_intel_atomic_state(state);
30a970c6 6041
1a617b77 6042 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6043 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6044
1a617b77
ML
6045 if (!intel_state->active_crtcs)
6046 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6047
27c329ed
ML
6048 return 0;
6049}
304603f4 6050
324513c0 6051static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6052{
4e5ca60f 6053 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6054 struct intel_atomic_state *intel_state =
6055 to_intel_atomic_state(state);
85a96e7a 6056
1a617b77 6057 intel_state->cdclk = intel_state->dev_cdclk =
324513c0 6058 bxt_calc_cdclk(max_pixclk);
85a96e7a 6059
1a617b77 6060 if (!intel_state->active_crtcs)
324513c0 6061 intel_state->dev_cdclk = bxt_calc_cdclk(0);
1a617b77 6062
27c329ed 6063 return 0;
30a970c6
JB
6064}
6065
1e69cd74
VS
6066static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6067{
6068 unsigned int credits, default_credits;
6069
6070 if (IS_CHERRYVIEW(dev_priv))
6071 default_credits = PFI_CREDIT(12);
6072 else
6073 default_credits = PFI_CREDIT(8);
6074
bfa7df01 6075 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6076 /* CHV suggested value is 31 or 63 */
6077 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6078 credits = PFI_CREDIT_63;
1e69cd74
VS
6079 else
6080 credits = PFI_CREDIT(15);
6081 } else {
6082 credits = default_credits;
6083 }
6084
6085 /*
6086 * WA - write default credits before re-programming
6087 * FIXME: should we also set the resend bit here?
6088 */
6089 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6090 default_credits);
6091
6092 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6093 credits | PFI_CREDIT_RESEND);
6094
6095 /*
6096 * FIXME is this guaranteed to clear
6097 * immediately or should we poll for it?
6098 */
6099 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6100}
6101
27c329ed 6102static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6103{
a821fc46 6104 struct drm_device *dev = old_state->dev;
30a970c6 6105 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6106 struct intel_atomic_state *old_intel_state =
6107 to_intel_atomic_state(old_state);
6108 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6109
27c329ed
ML
6110 /*
6111 * FIXME: We can end up here with all power domains off, yet
6112 * with a CDCLK frequency other than the minimum. To account
6113 * for this take the PIPE-A power domain, which covers the HW
6114 * blocks needed for the following programming. This can be
6115 * removed once it's guaranteed that we get here either with
6116 * the minimum CDCLK set, or the required power domains
6117 * enabled.
6118 */
6119 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6120
27c329ed
ML
6121 if (IS_CHERRYVIEW(dev))
6122 cherryview_set_cdclk(dev, req_cdclk);
6123 else
6124 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6125
27c329ed 6126 vlv_program_pfi_credits(dev_priv);
1e69cd74 6127
27c329ed 6128 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6129}
6130
89b667f8
JB
6131static void valleyview_crtc_enable(struct drm_crtc *crtc)
6132{
6133 struct drm_device *dev = crtc->dev;
a72e4c9f 6134 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6136 struct intel_encoder *encoder;
b95c5321
ML
6137 struct intel_crtc_state *pipe_config =
6138 to_intel_crtc_state(crtc->state);
89b667f8 6139 int pipe = intel_crtc->pipe;
89b667f8 6140
53d9f4e9 6141 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6142 return;
6143
6e3c9717 6144 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6145 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6146
6147 intel_set_pipe_timings(intel_crtc);
bc58be60 6148 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6149
c14b0485
VS
6150 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6151 struct drm_i915_private *dev_priv = dev->dev_private;
6152
6153 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6154 I915_WRITE(CHV_CANVAS(pipe), 0);
6155 }
6156
5b18e57c
DV
6157 i9xx_set_pipeconf(intel_crtc);
6158
89b667f8 6159 intel_crtc->active = true;
89b667f8 6160
a72e4c9f 6161 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6162
89b667f8
JB
6163 for_each_encoder_on_crtc(dev, crtc, encoder)
6164 if (encoder->pre_pll_enable)
6165 encoder->pre_pll_enable(encoder);
6166
cd2d34d9
VS
6167 if (IS_CHERRYVIEW(dev)) {
6168 chv_prepare_pll(intel_crtc, intel_crtc->config);
6169 chv_enable_pll(intel_crtc, intel_crtc->config);
6170 } else {
6171 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6172 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6173 }
89b667f8
JB
6174
6175 for_each_encoder_on_crtc(dev, crtc, encoder)
6176 if (encoder->pre_enable)
6177 encoder->pre_enable(encoder);
6178
2dd24552
JB
6179 i9xx_pfit_enable(intel_crtc);
6180
b95c5321 6181 intel_color_load_luts(&pipe_config->base);
63cbb074 6182
caed361d 6183 intel_update_watermarks(crtc);
e1fdc473 6184 intel_enable_pipe(intel_crtc);
be6a6f8e 6185
4b3a9526
VS
6186 assert_vblank_disabled(crtc);
6187 drm_crtc_vblank_on(crtc);
6188
f9b61ff6
DV
6189 for_each_encoder_on_crtc(dev, crtc, encoder)
6190 encoder->enable(encoder);
89b667f8
JB
6191}
6192
f13c2ef3
DV
6193static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6194{
6195 struct drm_device *dev = crtc->base.dev;
6196 struct drm_i915_private *dev_priv = dev->dev_private;
6197
6e3c9717
ACO
6198 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6199 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6200}
6201
0b8765c6 6202static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6203{
6204 struct drm_device *dev = crtc->dev;
a72e4c9f 6205 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6207 struct intel_encoder *encoder;
b95c5321
ML
6208 struct intel_crtc_state *pipe_config =
6209 to_intel_crtc_state(crtc->state);
cd2d34d9 6210 enum pipe pipe = intel_crtc->pipe;
79e53945 6211
53d9f4e9 6212 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6213 return;
6214
f13c2ef3
DV
6215 i9xx_set_pll_dividers(intel_crtc);
6216
6e3c9717 6217 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6218 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6219
6220 intel_set_pipe_timings(intel_crtc);
bc58be60 6221 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6222
5b18e57c
DV
6223 i9xx_set_pipeconf(intel_crtc);
6224
f7abfe8b 6225 intel_crtc->active = true;
6b383a7f 6226
4a3436e8 6227 if (!IS_GEN2(dev))
a72e4c9f 6228 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6229
9d6d9f19
MK
6230 for_each_encoder_on_crtc(dev, crtc, encoder)
6231 if (encoder->pre_enable)
6232 encoder->pre_enable(encoder);
6233
f6736a1a
DV
6234 i9xx_enable_pll(intel_crtc);
6235
2dd24552
JB
6236 i9xx_pfit_enable(intel_crtc);
6237
b95c5321 6238 intel_color_load_luts(&pipe_config->base);
63cbb074 6239
f37fcc2a 6240 intel_update_watermarks(crtc);
e1fdc473 6241 intel_enable_pipe(intel_crtc);
be6a6f8e 6242
4b3a9526
VS
6243 assert_vblank_disabled(crtc);
6244 drm_crtc_vblank_on(crtc);
6245
f9b61ff6
DV
6246 for_each_encoder_on_crtc(dev, crtc, encoder)
6247 encoder->enable(encoder);
0b8765c6 6248}
79e53945 6249
87476d63
DV
6250static void i9xx_pfit_disable(struct intel_crtc *crtc)
6251{
6252 struct drm_device *dev = crtc->base.dev;
6253 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6254
6e3c9717 6255 if (!crtc->config->gmch_pfit.control)
328d8e82 6256 return;
87476d63 6257
328d8e82 6258 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6259
328d8e82
DV
6260 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6261 I915_READ(PFIT_CONTROL));
6262 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6263}
6264
0b8765c6
JB
6265static void i9xx_crtc_disable(struct drm_crtc *crtc)
6266{
6267 struct drm_device *dev = crtc->dev;
6268 struct drm_i915_private *dev_priv = dev->dev_private;
6269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6270 struct intel_encoder *encoder;
0b8765c6 6271 int pipe = intel_crtc->pipe;
ef9c3aee 6272
6304cd91
VS
6273 /*
6274 * On gen2 planes are double buffered but the pipe isn't, so we must
6275 * wait for planes to fully turn off before disabling the pipe.
6276 */
90e83e53
ACO
6277 if (IS_GEN2(dev))
6278 intel_wait_for_vblank(dev, pipe);
6304cd91 6279
4b3a9526
VS
6280 for_each_encoder_on_crtc(dev, crtc, encoder)
6281 encoder->disable(encoder);
6282
f9b61ff6
DV
6283 drm_crtc_vblank_off(crtc);
6284 assert_vblank_disabled(crtc);
6285
575f7ab7 6286 intel_disable_pipe(intel_crtc);
24a1f16d 6287
87476d63 6288 i9xx_pfit_disable(intel_crtc);
24a1f16d 6289
89b667f8
JB
6290 for_each_encoder_on_crtc(dev, crtc, encoder)
6291 if (encoder->post_disable)
6292 encoder->post_disable(encoder);
6293
a65347ba 6294 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6295 if (IS_CHERRYVIEW(dev))
6296 chv_disable_pll(dev_priv, pipe);
6297 else if (IS_VALLEYVIEW(dev))
6298 vlv_disable_pll(dev_priv, pipe);
6299 else
1c4e0274 6300 i9xx_disable_pll(intel_crtc);
076ed3b2 6301 }
0b8765c6 6302
d6db995f
VS
6303 for_each_encoder_on_crtc(dev, crtc, encoder)
6304 if (encoder->post_pll_disable)
6305 encoder->post_pll_disable(encoder);
6306
4a3436e8 6307 if (!IS_GEN2(dev))
a72e4c9f 6308 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6309}
6310
b17d48e2
ML
6311static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6312{
842e0307 6313 struct intel_encoder *encoder;
b17d48e2
ML
6314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6315 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6316 enum intel_display_power_domain domain;
6317 unsigned long domains;
6318
6319 if (!intel_crtc->active)
6320 return;
6321
a539205a 6322 if (to_intel_plane_state(crtc->primary->state)->visible) {
5a21b665 6323 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6324
2622a081 6325 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6326
6327 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6328 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6329 }
6330
b17d48e2 6331 dev_priv->display.crtc_disable(crtc);
842e0307 6332
78108b7c
VS
6333 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6334 crtc->base.id, crtc->name);
842e0307
ML
6335
6336 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6337 crtc->state->active = false;
37d9078b 6338 intel_crtc->active = false;
842e0307
ML
6339 crtc->enabled = false;
6340 crtc->state->connector_mask = 0;
6341 crtc->state->encoder_mask = 0;
6342
6343 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6344 encoder->base.crtc = NULL;
6345
58f9c0bc 6346 intel_fbc_disable(intel_crtc);
37d9078b 6347 intel_update_watermarks(crtc);
1f7457b1 6348 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6349
6350 domains = intel_crtc->enabled_power_domains;
6351 for_each_power_domain(domain, domains)
6352 intel_display_power_put(dev_priv, domain);
6353 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6354
6355 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6356 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6357}
6358
6b72d486
ML
6359/*
6360 * turn all crtc's off, but do not adjust state
6361 * This has to be paired with a call to intel_modeset_setup_hw_state.
6362 */
70e0bd74 6363int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6364{
e2c8b870 6365 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6366 struct drm_atomic_state *state;
e2c8b870 6367 int ret;
70e0bd74 6368
e2c8b870
ML
6369 state = drm_atomic_helper_suspend(dev);
6370 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6371 if (ret)
6372 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6373 else
6374 dev_priv->modeset_restore_state = state;
70e0bd74 6375 return ret;
ee7b9f93
JB
6376}
6377
ea5b213a 6378void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6379{
4ef69c7a 6380 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6381
ea5b213a
CW
6382 drm_encoder_cleanup(encoder);
6383 kfree(intel_encoder);
7e7d76c3
JB
6384}
6385
0a91ca29
DV
6386/* Cross check the actual hw state with our own modeset state tracking (and it's
6387 * internal consistency). */
5a21b665 6388static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6389{
5a21b665 6390 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6391
6392 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6393 connector->base.base.id,
6394 connector->base.name);
6395
0a91ca29 6396 if (connector->get_hw_state(connector)) {
e85376cb 6397 struct intel_encoder *encoder = connector->encoder;
5a21b665 6398 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6399
35dd3c64
ML
6400 I915_STATE_WARN(!crtc,
6401 "connector enabled without attached crtc\n");
0a91ca29 6402
35dd3c64
ML
6403 if (!crtc)
6404 return;
6405
6406 I915_STATE_WARN(!crtc->state->active,
6407 "connector is active, but attached crtc isn't\n");
6408
e85376cb 6409 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6410 return;
6411
e85376cb 6412 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6413 "atomic encoder doesn't match attached encoder\n");
6414
e85376cb 6415 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6416 "attached encoder crtc differs from connector crtc\n");
6417 } else {
4d688a2a
ML
6418 I915_STATE_WARN(crtc && crtc->state->active,
6419 "attached crtc is active, but connector isn't\n");
5a21b665 6420 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6421 "best encoder set without crtc!\n");
0a91ca29 6422 }
79e53945
JB
6423}
6424
08d9bc92
ACO
6425int intel_connector_init(struct intel_connector *connector)
6426{
5350a031 6427 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6428
5350a031 6429 if (!connector->base.state)
08d9bc92
ACO
6430 return -ENOMEM;
6431
08d9bc92
ACO
6432 return 0;
6433}
6434
6435struct intel_connector *intel_connector_alloc(void)
6436{
6437 struct intel_connector *connector;
6438
6439 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6440 if (!connector)
6441 return NULL;
6442
6443 if (intel_connector_init(connector) < 0) {
6444 kfree(connector);
6445 return NULL;
6446 }
6447
6448 return connector;
6449}
6450
f0947c37
DV
6451/* Simple connector->get_hw_state implementation for encoders that support only
6452 * one connector and no cloning and hence the encoder state determines the state
6453 * of the connector. */
6454bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6455{
24929352 6456 enum pipe pipe = 0;
f0947c37 6457 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6458
f0947c37 6459 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6460}
6461
6d293983 6462static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6463{
6d293983
ACO
6464 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6465 return crtc_state->fdi_lanes;
d272ddfa
VS
6466
6467 return 0;
6468}
6469
6d293983 6470static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6471 struct intel_crtc_state *pipe_config)
1857e1da 6472{
6d293983
ACO
6473 struct drm_atomic_state *state = pipe_config->base.state;
6474 struct intel_crtc *other_crtc;
6475 struct intel_crtc_state *other_crtc_state;
6476
1857e1da
DV
6477 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6478 pipe_name(pipe), pipe_config->fdi_lanes);
6479 if (pipe_config->fdi_lanes > 4) {
6480 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6481 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6482 return -EINVAL;
1857e1da
DV
6483 }
6484
bafb6553 6485 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6486 if (pipe_config->fdi_lanes > 2) {
6487 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6488 pipe_config->fdi_lanes);
6d293983 6489 return -EINVAL;
1857e1da 6490 } else {
6d293983 6491 return 0;
1857e1da
DV
6492 }
6493 }
6494
6495 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6496 return 0;
1857e1da
DV
6497
6498 /* Ivybridge 3 pipe is really complicated */
6499 switch (pipe) {
6500 case PIPE_A:
6d293983 6501 return 0;
1857e1da 6502 case PIPE_B:
6d293983
ACO
6503 if (pipe_config->fdi_lanes <= 2)
6504 return 0;
6505
6506 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6507 other_crtc_state =
6508 intel_atomic_get_crtc_state(state, other_crtc);
6509 if (IS_ERR(other_crtc_state))
6510 return PTR_ERR(other_crtc_state);
6511
6512 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6513 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6514 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6515 return -EINVAL;
1857e1da 6516 }
6d293983 6517 return 0;
1857e1da 6518 case PIPE_C:
251cc67c
VS
6519 if (pipe_config->fdi_lanes > 2) {
6520 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6521 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6522 return -EINVAL;
251cc67c 6523 }
6d293983
ACO
6524
6525 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6526 other_crtc_state =
6527 intel_atomic_get_crtc_state(state, other_crtc);
6528 if (IS_ERR(other_crtc_state))
6529 return PTR_ERR(other_crtc_state);
6530
6531 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6532 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6533 return -EINVAL;
1857e1da 6534 }
6d293983 6535 return 0;
1857e1da
DV
6536 default:
6537 BUG();
6538 }
6539}
6540
e29c22c0
DV
6541#define RETRY 1
6542static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6543 struct intel_crtc_state *pipe_config)
877d48d5 6544{
1857e1da 6545 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6546 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6547 int lane, link_bw, fdi_dotclock, ret;
6548 bool needs_recompute = false;
877d48d5 6549
e29c22c0 6550retry:
877d48d5
DV
6551 /* FDI is a binary signal running at ~2.7GHz, encoding
6552 * each output octet as 10 bits. The actual frequency
6553 * is stored as a divider into a 100MHz clock, and the
6554 * mode pixel clock is stored in units of 1KHz.
6555 * Hence the bw of each lane in terms of the mode signal
6556 * is:
6557 */
21a727b3 6558 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6559
241bfc38 6560 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6561
2bd89a07 6562 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6563 pipe_config->pipe_bpp);
6564
6565 pipe_config->fdi_lanes = lane;
6566
2bd89a07 6567 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6568 link_bw, &pipe_config->fdi_m_n);
1857e1da 6569
e3b247da 6570 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6571 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6572 pipe_config->pipe_bpp -= 2*3;
6573 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6574 pipe_config->pipe_bpp);
6575 needs_recompute = true;
6576 pipe_config->bw_constrained = true;
6577
6578 goto retry;
6579 }
6580
6581 if (needs_recompute)
6582 return RETRY;
6583
6d293983 6584 return ret;
877d48d5
DV
6585}
6586
8cfb3407
VS
6587static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6588 struct intel_crtc_state *pipe_config)
6589{
6590 if (pipe_config->pipe_bpp > 24)
6591 return false;
6592
6593 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6594 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6595 return true;
6596
6597 /*
b432e5cf
VS
6598 * We compare against max which means we must take
6599 * the increased cdclk requirement into account when
6600 * calculating the new cdclk.
6601 *
6602 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6603 */
6604 return ilk_pipe_pixel_rate(pipe_config) <=
6605 dev_priv->max_cdclk_freq * 95 / 100;
6606}
6607
42db64ef 6608static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6609 struct intel_crtc_state *pipe_config)
42db64ef 6610{
8cfb3407
VS
6611 struct drm_device *dev = crtc->base.dev;
6612 struct drm_i915_private *dev_priv = dev->dev_private;
6613
d330a953 6614 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6615 hsw_crtc_supports_ips(crtc) &&
6616 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6617}
6618
39acb4aa
VS
6619static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6620{
6621 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6622
6623 /* GDG double wide on either pipe, otherwise pipe A only */
6624 return INTEL_INFO(dev_priv)->gen < 4 &&
6625 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6626}
6627
a43f6e0f 6628static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6629 struct intel_crtc_state *pipe_config)
79e53945 6630{
a43f6e0f 6631 struct drm_device *dev = crtc->base.dev;
8bd31e67 6632 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6633 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 6634 int clock_limit = dev_priv->max_dotclk_freq;
89749350 6635
cf532bb2 6636 if (INTEL_INFO(dev)->gen < 4) {
f3261156 6637 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6638
6639 /*
39acb4aa 6640 * Enable double wide mode when the dot clock
cf532bb2 6641 * is > 90% of the (display) core speed.
cf532bb2 6642 */
39acb4aa
VS
6643 if (intel_crtc_supports_double_wide(crtc) &&
6644 adjusted_mode->crtc_clock > clock_limit) {
f3261156 6645 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 6646 pipe_config->double_wide = true;
ad3a4479 6647 }
f3261156 6648 }
ad3a4479 6649
f3261156
VS
6650 if (adjusted_mode->crtc_clock > clock_limit) {
6651 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6652 adjusted_mode->crtc_clock, clock_limit,
6653 yesno(pipe_config->double_wide));
6654 return -EINVAL;
2c07245f 6655 }
89749350 6656
1d1d0e27
VS
6657 /*
6658 * Pipe horizontal size must be even in:
6659 * - DVO ganged mode
6660 * - LVDS dual channel mode
6661 * - Double wide pipe
6662 */
a93e255f 6663 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6664 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6665 pipe_config->pipe_src_w &= ~1;
6666
8693a824
DL
6667 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6668 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6669 */
6670 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6671 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6672 return -EINVAL;
44f46b42 6673
f5adf94e 6674 if (HAS_IPS(dev))
a43f6e0f
DV
6675 hsw_compute_ips_config(crtc, pipe_config);
6676
877d48d5 6677 if (pipe_config->has_pch_encoder)
a43f6e0f 6678 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6679
cf5a15be 6680 return 0;
79e53945
JB
6681}
6682
1652d19e
VS
6683static int skylake_get_display_clock_speed(struct drm_device *dev)
6684{
6685 struct drm_i915_private *dev_priv = to_i915(dev);
ea61791e 6686 uint32_t cdctl;
1652d19e 6687
ea61791e 6688 skl_dpll0_update(dev_priv);
1652d19e 6689
63911d72 6690 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 6691 return dev_priv->cdclk_pll.ref;
1652d19e 6692
ea61791e 6693 cdctl = I915_READ(CDCLK_CTL);
1652d19e 6694
63911d72 6695 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
6696 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6697 case CDCLK_FREQ_450_432:
6698 return 432000;
6699 case CDCLK_FREQ_337_308:
487ed2e4 6700 return 308571;
ea61791e
VS
6701 case CDCLK_FREQ_540:
6702 return 540000;
1652d19e 6703 case CDCLK_FREQ_675_617:
487ed2e4 6704 return 617143;
1652d19e 6705 default:
ea61791e 6706 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
6707 }
6708 } else {
1652d19e
VS
6709 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6710 case CDCLK_FREQ_450_432:
6711 return 450000;
6712 case CDCLK_FREQ_337_308:
6713 return 337500;
ea61791e
VS
6714 case CDCLK_FREQ_540:
6715 return 540000;
1652d19e
VS
6716 case CDCLK_FREQ_675_617:
6717 return 675000;
6718 default:
ea61791e 6719 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
6720 }
6721 }
6722
709e05c3 6723 return dev_priv->cdclk_pll.ref;
1652d19e
VS
6724}
6725
83d7c81f
VS
6726static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6727{
6728 u32 val;
6729
6730 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 6731 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
6732
6733 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 6734 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 6735 return;
83d7c81f 6736
1c3f7700
ID
6737 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
6738 return;
83d7c81f
VS
6739
6740 val = I915_READ(BXT_DE_PLL_CTL);
6741 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6742 dev_priv->cdclk_pll.ref;
6743}
6744
acd3f3d3
BP
6745static int broxton_get_display_clock_speed(struct drm_device *dev)
6746{
6747 struct drm_i915_private *dev_priv = to_i915(dev);
f5986242
VS
6748 u32 divider;
6749 int div, vco;
acd3f3d3 6750
83d7c81f
VS
6751 bxt_de_pll_update(dev_priv);
6752
f5986242
VS
6753 vco = dev_priv->cdclk_pll.vco;
6754 if (vco == 0)
6755 return dev_priv->cdclk_pll.ref;
acd3f3d3 6756
f5986242 6757 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 6758
f5986242 6759 switch (divider) {
acd3f3d3 6760 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
6761 div = 2;
6762 break;
acd3f3d3 6763 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
6764 div = 3;
6765 break;
acd3f3d3 6766 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
6767 div = 4;
6768 break;
acd3f3d3 6769 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
6770 div = 8;
6771 break;
6772 default:
6773 MISSING_CASE(divider);
6774 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
6775 }
6776
f5986242 6777 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
6778}
6779
1652d19e
VS
6780static int broadwell_get_display_clock_speed(struct drm_device *dev)
6781{
6782 struct drm_i915_private *dev_priv = dev->dev_private;
6783 uint32_t lcpll = I915_READ(LCPLL_CTL);
6784 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6785
6786 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6787 return 800000;
6788 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6789 return 450000;
6790 else if (freq == LCPLL_CLK_FREQ_450)
6791 return 450000;
6792 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6793 return 540000;
6794 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6795 return 337500;
6796 else
6797 return 675000;
6798}
6799
6800static int haswell_get_display_clock_speed(struct drm_device *dev)
6801{
6802 struct drm_i915_private *dev_priv = dev->dev_private;
6803 uint32_t lcpll = I915_READ(LCPLL_CTL);
6804 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6805
6806 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6807 return 800000;
6808 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6809 return 450000;
6810 else if (freq == LCPLL_CLK_FREQ_450)
6811 return 450000;
6812 else if (IS_HSW_ULT(dev))
6813 return 337500;
6814 else
6815 return 540000;
79e53945
JB
6816}
6817
25eb05fc
JB
6818static int valleyview_get_display_clock_speed(struct drm_device *dev)
6819{
bfa7df01
VS
6820 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6821 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6822}
6823
b37a6434
VS
6824static int ilk_get_display_clock_speed(struct drm_device *dev)
6825{
6826 return 450000;
6827}
6828
e70236a8
JB
6829static int i945_get_display_clock_speed(struct drm_device *dev)
6830{
6831 return 400000;
6832}
79e53945 6833
e70236a8 6834static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6835{
e907f170 6836 return 333333;
e70236a8 6837}
79e53945 6838
e70236a8
JB
6839static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6840{
6841 return 200000;
6842}
79e53945 6843
257a7ffc
DV
6844static int pnv_get_display_clock_speed(struct drm_device *dev)
6845{
6846 u16 gcfgc = 0;
6847
6848 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6849
6850 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6851 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6852 return 266667;
257a7ffc 6853 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6854 return 333333;
257a7ffc 6855 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6856 return 444444;
257a7ffc
DV
6857 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6858 return 200000;
6859 default:
6860 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6861 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6862 return 133333;
257a7ffc 6863 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6864 return 166667;
257a7ffc
DV
6865 }
6866}
6867
e70236a8
JB
6868static int i915gm_get_display_clock_speed(struct drm_device *dev)
6869{
6870 u16 gcfgc = 0;
79e53945 6871
e70236a8
JB
6872 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6873
6874 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6875 return 133333;
e70236a8
JB
6876 else {
6877 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6878 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6879 return 333333;
e70236a8
JB
6880 default:
6881 case GC_DISPLAY_CLOCK_190_200_MHZ:
6882 return 190000;
79e53945 6883 }
e70236a8
JB
6884 }
6885}
6886
6887static int i865_get_display_clock_speed(struct drm_device *dev)
6888{
e907f170 6889 return 266667;
e70236a8
JB
6890}
6891
1b1d2716 6892static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6893{
6894 u16 hpllcc = 0;
1b1d2716 6895
65cd2b3f
VS
6896 /*
6897 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6898 * encoding is different :(
6899 * FIXME is this the right way to detect 852GM/852GMV?
6900 */
6901 if (dev->pdev->revision == 0x1)
6902 return 133333;
6903
1b1d2716
VS
6904 pci_bus_read_config_word(dev->pdev->bus,
6905 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6906
e70236a8
JB
6907 /* Assume that the hardware is in the high speed state. This
6908 * should be the default.
6909 */
6910 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6911 case GC_CLOCK_133_200:
1b1d2716 6912 case GC_CLOCK_133_200_2:
e70236a8
JB
6913 case GC_CLOCK_100_200:
6914 return 200000;
6915 case GC_CLOCK_166_250:
6916 return 250000;
6917 case GC_CLOCK_100_133:
e907f170 6918 return 133333;
1b1d2716
VS
6919 case GC_CLOCK_133_266:
6920 case GC_CLOCK_133_266_2:
6921 case GC_CLOCK_166_266:
6922 return 266667;
e70236a8 6923 }
79e53945 6924
e70236a8
JB
6925 /* Shouldn't happen */
6926 return 0;
6927}
79e53945 6928
e70236a8
JB
6929static int i830_get_display_clock_speed(struct drm_device *dev)
6930{
e907f170 6931 return 133333;
79e53945
JB
6932}
6933
34edce2f
VS
6934static unsigned int intel_hpll_vco(struct drm_device *dev)
6935{
6936 struct drm_i915_private *dev_priv = dev->dev_private;
6937 static const unsigned int blb_vco[8] = {
6938 [0] = 3200000,
6939 [1] = 4000000,
6940 [2] = 5333333,
6941 [3] = 4800000,
6942 [4] = 6400000,
6943 };
6944 static const unsigned int pnv_vco[8] = {
6945 [0] = 3200000,
6946 [1] = 4000000,
6947 [2] = 5333333,
6948 [3] = 4800000,
6949 [4] = 2666667,
6950 };
6951 static const unsigned int cl_vco[8] = {
6952 [0] = 3200000,
6953 [1] = 4000000,
6954 [2] = 5333333,
6955 [3] = 6400000,
6956 [4] = 3333333,
6957 [5] = 3566667,
6958 [6] = 4266667,
6959 };
6960 static const unsigned int elk_vco[8] = {
6961 [0] = 3200000,
6962 [1] = 4000000,
6963 [2] = 5333333,
6964 [3] = 4800000,
6965 };
6966 static const unsigned int ctg_vco[8] = {
6967 [0] = 3200000,
6968 [1] = 4000000,
6969 [2] = 5333333,
6970 [3] = 6400000,
6971 [4] = 2666667,
6972 [5] = 4266667,
6973 };
6974 const unsigned int *vco_table;
6975 unsigned int vco;
6976 uint8_t tmp = 0;
6977
6978 /* FIXME other chipsets? */
6979 if (IS_GM45(dev))
6980 vco_table = ctg_vco;
6981 else if (IS_G4X(dev))
6982 vco_table = elk_vco;
6983 else if (IS_CRESTLINE(dev))
6984 vco_table = cl_vco;
6985 else if (IS_PINEVIEW(dev))
6986 vco_table = pnv_vco;
6987 else if (IS_G33(dev))
6988 vco_table = blb_vco;
6989 else
6990 return 0;
6991
6992 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6993
6994 vco = vco_table[tmp & 0x7];
6995 if (vco == 0)
6996 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6997 else
6998 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6999
7000 return vco;
7001}
7002
7003static int gm45_get_display_clock_speed(struct drm_device *dev)
7004{
7005 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7006 uint16_t tmp = 0;
7007
7008 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7009
7010 cdclk_sel = (tmp >> 12) & 0x1;
7011
7012 switch (vco) {
7013 case 2666667:
7014 case 4000000:
7015 case 5333333:
7016 return cdclk_sel ? 333333 : 222222;
7017 case 3200000:
7018 return cdclk_sel ? 320000 : 228571;
7019 default:
7020 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7021 return 222222;
7022 }
7023}
7024
7025static int i965gm_get_display_clock_speed(struct drm_device *dev)
7026{
7027 static const uint8_t div_3200[] = { 16, 10, 8 };
7028 static const uint8_t div_4000[] = { 20, 12, 10 };
7029 static const uint8_t div_5333[] = { 24, 16, 14 };
7030 const uint8_t *div_table;
7031 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7032 uint16_t tmp = 0;
7033
7034 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7035
7036 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7037
7038 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7039 goto fail;
7040
7041 switch (vco) {
7042 case 3200000:
7043 div_table = div_3200;
7044 break;
7045 case 4000000:
7046 div_table = div_4000;
7047 break;
7048 case 5333333:
7049 div_table = div_5333;
7050 break;
7051 default:
7052 goto fail;
7053 }
7054
7055 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7056
caf4e252 7057fail:
34edce2f
VS
7058 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7059 return 200000;
7060}
7061
7062static int g33_get_display_clock_speed(struct drm_device *dev)
7063{
7064 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7065 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7066 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7067 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7068 const uint8_t *div_table;
7069 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7070 uint16_t tmp = 0;
7071
7072 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7073
7074 cdclk_sel = (tmp >> 4) & 0x7;
7075
7076 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7077 goto fail;
7078
7079 switch (vco) {
7080 case 3200000:
7081 div_table = div_3200;
7082 break;
7083 case 4000000:
7084 div_table = div_4000;
7085 break;
7086 case 4800000:
7087 div_table = div_4800;
7088 break;
7089 case 5333333:
7090 div_table = div_5333;
7091 break;
7092 default:
7093 goto fail;
7094 }
7095
7096 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7097
caf4e252 7098fail:
34edce2f
VS
7099 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7100 return 190476;
7101}
7102
2c07245f 7103static void
a65851af 7104intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7105{
a65851af
VS
7106 while (*num > DATA_LINK_M_N_MASK ||
7107 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7108 *num >>= 1;
7109 *den >>= 1;
7110 }
7111}
7112
a65851af
VS
7113static void compute_m_n(unsigned int m, unsigned int n,
7114 uint32_t *ret_m, uint32_t *ret_n)
7115{
7116 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7117 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7118 intel_reduce_m_n_ratio(ret_m, ret_n);
7119}
7120
e69d0bc1
DV
7121void
7122intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7123 int pixel_clock, int link_clock,
7124 struct intel_link_m_n *m_n)
2c07245f 7125{
e69d0bc1 7126 m_n->tu = 64;
a65851af
VS
7127
7128 compute_m_n(bits_per_pixel * pixel_clock,
7129 link_clock * nlanes * 8,
7130 &m_n->gmch_m, &m_n->gmch_n);
7131
7132 compute_m_n(pixel_clock, link_clock,
7133 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7134}
7135
a7615030
CW
7136static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7137{
d330a953
JN
7138 if (i915.panel_use_ssc >= 0)
7139 return i915.panel_use_ssc != 0;
41aa3448 7140 return dev_priv->vbt.lvds_use_ssc
435793df 7141 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7142}
7143
7429e9d4 7144static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7145{
7df00d7a 7146 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7147}
f47709a9 7148
7429e9d4
DV
7149static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7150{
7151 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7152}
7153
f47709a9 7154static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7155 struct intel_crtc_state *crtc_state,
9e2c8475 7156 struct dpll *reduced_clock)
a7516a05 7157{
f47709a9 7158 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7159 u32 fp, fp2 = 0;
7160
7161 if (IS_PINEVIEW(dev)) {
190f68c5 7162 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7163 if (reduced_clock)
7429e9d4 7164 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7165 } else {
190f68c5 7166 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7167 if (reduced_clock)
7429e9d4 7168 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7169 }
7170
190f68c5 7171 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7172
f47709a9 7173 crtc->lowfreq_avail = false;
a93e255f 7174 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7175 reduced_clock) {
190f68c5 7176 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7177 crtc->lowfreq_avail = true;
a7516a05 7178 } else {
190f68c5 7179 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7180 }
7181}
7182
5e69f97f
CML
7183static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7184 pipe)
89b667f8
JB
7185{
7186 u32 reg_val;
7187
7188 /*
7189 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7190 * and set it to a reasonable value instead.
7191 */
ab3c759a 7192 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7193 reg_val &= 0xffffff00;
7194 reg_val |= 0x00000030;
ab3c759a 7195 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7196
ab3c759a 7197 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7198 reg_val &= 0x8cffffff;
7199 reg_val = 0x8c000000;
ab3c759a 7200 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7201
ab3c759a 7202 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7203 reg_val &= 0xffffff00;
ab3c759a 7204 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7205
ab3c759a 7206 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7207 reg_val &= 0x00ffffff;
7208 reg_val |= 0xb0000000;
ab3c759a 7209 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7210}
7211
b551842d
DV
7212static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7213 struct intel_link_m_n *m_n)
7214{
7215 struct drm_device *dev = crtc->base.dev;
7216 struct drm_i915_private *dev_priv = dev->dev_private;
7217 int pipe = crtc->pipe;
7218
e3b95f1e
DV
7219 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7220 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7221 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7222 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7223}
7224
7225static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7226 struct intel_link_m_n *m_n,
7227 struct intel_link_m_n *m2_n2)
b551842d
DV
7228{
7229 struct drm_device *dev = crtc->base.dev;
7230 struct drm_i915_private *dev_priv = dev->dev_private;
7231 int pipe = crtc->pipe;
6e3c9717 7232 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7233
7234 if (INTEL_INFO(dev)->gen >= 5) {
7235 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7236 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7237 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7238 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7239 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7240 * for gen < 8) and if DRRS is supported (to make sure the
7241 * registers are not unnecessarily accessed).
7242 */
44395bfe 7243 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7244 crtc->config->has_drrs) {
f769cd24
VK
7245 I915_WRITE(PIPE_DATA_M2(transcoder),
7246 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7247 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7248 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7249 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7250 }
b551842d 7251 } else {
e3b95f1e
DV
7252 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7253 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7254 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7255 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7256 }
7257}
7258
fe3cd48d 7259void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7260{
fe3cd48d
R
7261 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7262
7263 if (m_n == M1_N1) {
7264 dp_m_n = &crtc->config->dp_m_n;
7265 dp_m2_n2 = &crtc->config->dp_m2_n2;
7266 } else if (m_n == M2_N2) {
7267
7268 /*
7269 * M2_N2 registers are not supported. Hence m2_n2 divider value
7270 * needs to be programmed into M1_N1.
7271 */
7272 dp_m_n = &crtc->config->dp_m2_n2;
7273 } else {
7274 DRM_ERROR("Unsupported divider value\n");
7275 return;
7276 }
7277
6e3c9717
ACO
7278 if (crtc->config->has_pch_encoder)
7279 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7280 else
fe3cd48d 7281 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7282}
7283
251ac862
DV
7284static void vlv_compute_dpll(struct intel_crtc *crtc,
7285 struct intel_crtc_state *pipe_config)
bdd4b6a6 7286{
03ed5cbf 7287 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7288 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7289 if (crtc->pipe != PIPE_A)
7290 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7291
cd2d34d9 7292 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7293 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7294 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7295 DPLL_EXT_BUFFER_ENABLE_VLV;
7296
03ed5cbf
VS
7297 pipe_config->dpll_hw_state.dpll_md =
7298 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7299}
bdd4b6a6 7300
03ed5cbf
VS
7301static void chv_compute_dpll(struct intel_crtc *crtc,
7302 struct intel_crtc_state *pipe_config)
7303{
7304 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7305 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7306 if (crtc->pipe != PIPE_A)
7307 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7308
cd2d34d9 7309 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7310 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7311 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7312
03ed5cbf
VS
7313 pipe_config->dpll_hw_state.dpll_md =
7314 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7315}
7316
d288f65f 7317static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7318 const struct intel_crtc_state *pipe_config)
a0c4da24 7319{
f47709a9 7320 struct drm_device *dev = crtc->base.dev;
a0c4da24 7321 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7322 enum pipe pipe = crtc->pipe;
bdd4b6a6 7323 u32 mdiv;
a0c4da24 7324 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7325 u32 coreclk, reg_val;
a0c4da24 7326
cd2d34d9
VS
7327 /* Enable Refclk */
7328 I915_WRITE(DPLL(pipe),
7329 pipe_config->dpll_hw_state.dpll &
7330 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7331
7332 /* No need to actually set up the DPLL with DSI */
7333 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7334 return;
7335
a580516d 7336 mutex_lock(&dev_priv->sb_lock);
09153000 7337
d288f65f
VS
7338 bestn = pipe_config->dpll.n;
7339 bestm1 = pipe_config->dpll.m1;
7340 bestm2 = pipe_config->dpll.m2;
7341 bestp1 = pipe_config->dpll.p1;
7342 bestp2 = pipe_config->dpll.p2;
a0c4da24 7343
89b667f8
JB
7344 /* See eDP HDMI DPIO driver vbios notes doc */
7345
7346 /* PLL B needs special handling */
bdd4b6a6 7347 if (pipe == PIPE_B)
5e69f97f 7348 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7349
7350 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7351 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7352
7353 /* Disable target IRef on PLL */
ab3c759a 7354 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7355 reg_val &= 0x00ffffff;
ab3c759a 7356 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7357
7358 /* Disable fast lock */
ab3c759a 7359 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7360
7361 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7362 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7363 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7364 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7365 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7366
7367 /*
7368 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7369 * but we don't support that).
7370 * Note: don't use the DAC post divider as it seems unstable.
7371 */
7372 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7373 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7374
a0c4da24 7375 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7376 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7377
89b667f8 7378 /* Set HBR and RBR LPF coefficients */
d288f65f 7379 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7380 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7381 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7383 0x009f0003);
89b667f8 7384 else
ab3c759a 7385 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7386 0x00d0000f);
7387
681a8504 7388 if (pipe_config->has_dp_encoder) {
89b667f8 7389 /* Use SSC source */
bdd4b6a6 7390 if (pipe == PIPE_A)
ab3c759a 7391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7392 0x0df40000);
7393 else
ab3c759a 7394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7395 0x0df70000);
7396 } else { /* HDMI or VGA */
7397 /* Use bend source */
bdd4b6a6 7398 if (pipe == PIPE_A)
ab3c759a 7399 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7400 0x0df70000);
7401 else
ab3c759a 7402 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7403 0x0df40000);
7404 }
a0c4da24 7405
ab3c759a 7406 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7407 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7409 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7410 coreclk |= 0x01000000;
ab3c759a 7411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7412
ab3c759a 7413 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7414 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7415}
7416
d288f65f 7417static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7418 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7419{
7420 struct drm_device *dev = crtc->base.dev;
7421 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7422 enum pipe pipe = crtc->pipe;
9d556c99 7423 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7424 u32 loopfilter, tribuf_calcntr;
9d556c99 7425 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7426 u32 dpio_val;
9cbe40c1 7427 int vco;
9d556c99 7428
cd2d34d9
VS
7429 /* Enable Refclk and SSC */
7430 I915_WRITE(DPLL(pipe),
7431 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7432
7433 /* No need to actually set up the DPLL with DSI */
7434 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7435 return;
7436
d288f65f
VS
7437 bestn = pipe_config->dpll.n;
7438 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7439 bestm1 = pipe_config->dpll.m1;
7440 bestm2 = pipe_config->dpll.m2 >> 22;
7441 bestp1 = pipe_config->dpll.p1;
7442 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7443 vco = pipe_config->dpll.vco;
a945ce7e 7444 dpio_val = 0;
9cbe40c1 7445 loopfilter = 0;
9d556c99 7446
a580516d 7447 mutex_lock(&dev_priv->sb_lock);
9d556c99 7448
9d556c99
CML
7449 /* p1 and p2 divider */
7450 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7451 5 << DPIO_CHV_S1_DIV_SHIFT |
7452 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7453 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7454 1 << DPIO_CHV_K_DIV_SHIFT);
7455
7456 /* Feedback post-divider - m2 */
7457 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7458
7459 /* Feedback refclk divider - n and m1 */
7460 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7461 DPIO_CHV_M1_DIV_BY_2 |
7462 1 << DPIO_CHV_N_DIV_SHIFT);
7463
7464 /* M2 fraction division */
25a25dfc 7465 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7466
7467 /* M2 fraction division enable */
a945ce7e
VP
7468 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7469 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7470 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7471 if (bestm2_frac)
7472 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7473 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7474
de3a0fde
VP
7475 /* Program digital lock detect threshold */
7476 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7477 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7478 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7479 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7480 if (!bestm2_frac)
7481 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7482 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7483
9d556c99 7484 /* Loop filter */
9cbe40c1
VP
7485 if (vco == 5400000) {
7486 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7487 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7488 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7489 tribuf_calcntr = 0x9;
7490 } else if (vco <= 6200000) {
7491 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7492 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7493 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7494 tribuf_calcntr = 0x9;
7495 } else if (vco <= 6480000) {
7496 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7497 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7498 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7499 tribuf_calcntr = 0x8;
7500 } else {
7501 /* Not supported. Apply the same limits as in the max case */
7502 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7503 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7504 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7505 tribuf_calcntr = 0;
7506 }
9d556c99
CML
7507 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7508
968040b2 7509 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7510 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7511 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7512 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7513
9d556c99
CML
7514 /* AFC Recal */
7515 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7516 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7517 DPIO_AFC_RECAL);
7518
a580516d 7519 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7520}
7521
d288f65f
VS
7522/**
7523 * vlv_force_pll_on - forcibly enable just the PLL
7524 * @dev_priv: i915 private structure
7525 * @pipe: pipe PLL to enable
7526 * @dpll: PLL configuration
7527 *
7528 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7529 * in cases where we need the PLL enabled even when @pipe is not going to
7530 * be enabled.
7531 */
3f36b937
TU
7532int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7533 const struct dpll *dpll)
d288f65f
VS
7534{
7535 struct intel_crtc *crtc =
7536 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7537 struct intel_crtc_state *pipe_config;
7538
7539 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7540 if (!pipe_config)
7541 return -ENOMEM;
7542
7543 pipe_config->base.crtc = &crtc->base;
7544 pipe_config->pixel_multiplier = 1;
7545 pipe_config->dpll = *dpll;
d288f65f
VS
7546
7547 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7548 chv_compute_dpll(crtc, pipe_config);
7549 chv_prepare_pll(crtc, pipe_config);
7550 chv_enable_pll(crtc, pipe_config);
d288f65f 7551 } else {
3f36b937
TU
7552 vlv_compute_dpll(crtc, pipe_config);
7553 vlv_prepare_pll(crtc, pipe_config);
7554 vlv_enable_pll(crtc, pipe_config);
d288f65f 7555 }
3f36b937
TU
7556
7557 kfree(pipe_config);
7558
7559 return 0;
d288f65f
VS
7560}
7561
7562/**
7563 * vlv_force_pll_off - forcibly disable just the PLL
7564 * @dev_priv: i915 private structure
7565 * @pipe: pipe PLL to disable
7566 *
7567 * Disable the PLL for @pipe. To be used in cases where we need
7568 * the PLL enabled even when @pipe is not going to be enabled.
7569 */
7570void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7571{
7572 if (IS_CHERRYVIEW(dev))
7573 chv_disable_pll(to_i915(dev), pipe);
7574 else
7575 vlv_disable_pll(to_i915(dev), pipe);
7576}
7577
251ac862
DV
7578static void i9xx_compute_dpll(struct intel_crtc *crtc,
7579 struct intel_crtc_state *crtc_state,
9e2c8475 7580 struct dpll *reduced_clock)
eb1cbe48 7581{
f47709a9 7582 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7583 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7584 u32 dpll;
7585 bool is_sdvo;
190f68c5 7586 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7587
190f68c5 7588 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7589
a93e255f
ACO
7590 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7591 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7592
7593 dpll = DPLL_VGA_MODE_DIS;
7594
a93e255f 7595 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7596 dpll |= DPLLB_MODE_LVDS;
7597 else
7598 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7599
ef1b460d 7600 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7601 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7602 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7603 }
198a037f
DV
7604
7605 if (is_sdvo)
4a33e48d 7606 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7607
190f68c5 7608 if (crtc_state->has_dp_encoder)
4a33e48d 7609 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7610
7611 /* compute bitmask from p1 value */
7612 if (IS_PINEVIEW(dev))
7613 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7614 else {
7615 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7616 if (IS_G4X(dev) && reduced_clock)
7617 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7618 }
7619 switch (clock->p2) {
7620 case 5:
7621 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7622 break;
7623 case 7:
7624 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7625 break;
7626 case 10:
7627 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7628 break;
7629 case 14:
7630 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7631 break;
7632 }
7633 if (INTEL_INFO(dev)->gen >= 4)
7634 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7635
190f68c5 7636 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7637 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7638 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7639 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7640 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7641 else
7642 dpll |= PLL_REF_INPUT_DREFCLK;
7643
7644 dpll |= DPLL_VCO_ENABLE;
190f68c5 7645 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7646
eb1cbe48 7647 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7648 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7649 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7650 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7651 }
7652}
7653
251ac862
DV
7654static void i8xx_compute_dpll(struct intel_crtc *crtc,
7655 struct intel_crtc_state *crtc_state,
9e2c8475 7656 struct dpll *reduced_clock)
eb1cbe48 7657{
f47709a9 7658 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7659 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7660 u32 dpll;
190f68c5 7661 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7662
190f68c5 7663 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7664
eb1cbe48
DV
7665 dpll = DPLL_VGA_MODE_DIS;
7666
a93e255f 7667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7668 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7669 } else {
7670 if (clock->p1 == 2)
7671 dpll |= PLL_P1_DIVIDE_BY_TWO;
7672 else
7673 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7674 if (clock->p2 == 4)
7675 dpll |= PLL_P2_DIVIDE_BY_4;
7676 }
7677
a93e255f 7678 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7679 dpll |= DPLL_DVO_2X_MODE;
7680
a93e255f 7681 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7682 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7683 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7684 else
7685 dpll |= PLL_REF_INPUT_DREFCLK;
7686
7687 dpll |= DPLL_VCO_ENABLE;
190f68c5 7688 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7689}
7690
8a654f3b 7691static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7692{
7693 struct drm_device *dev = intel_crtc->base.dev;
7694 struct drm_i915_private *dev_priv = dev->dev_private;
7695 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7696 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7697 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7698 uint32_t crtc_vtotal, crtc_vblank_end;
7699 int vsyncshift = 0;
4d8a62ea
DV
7700
7701 /* We need to be careful not to changed the adjusted mode, for otherwise
7702 * the hw state checker will get angry at the mismatch. */
7703 crtc_vtotal = adjusted_mode->crtc_vtotal;
7704 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7705
609aeaca 7706 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7707 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7708 crtc_vtotal -= 1;
7709 crtc_vblank_end -= 1;
609aeaca 7710
409ee761 7711 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7712 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7713 else
7714 vsyncshift = adjusted_mode->crtc_hsync_start -
7715 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7716 if (vsyncshift < 0)
7717 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7718 }
7719
7720 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7721 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7722
fe2b8f9d 7723 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7724 (adjusted_mode->crtc_hdisplay - 1) |
7725 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7726 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7727 (adjusted_mode->crtc_hblank_start - 1) |
7728 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7729 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7730 (adjusted_mode->crtc_hsync_start - 1) |
7731 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7732
fe2b8f9d 7733 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7734 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7735 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7736 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7737 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7738 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7739 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7740 (adjusted_mode->crtc_vsync_start - 1) |
7741 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7742
b5e508d4
PZ
7743 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7744 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7745 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7746 * bits. */
7747 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7748 (pipe == PIPE_B || pipe == PIPE_C))
7749 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7750
bc58be60
JN
7751}
7752
7753static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7754{
7755 struct drm_device *dev = intel_crtc->base.dev;
7756 struct drm_i915_private *dev_priv = dev->dev_private;
7757 enum pipe pipe = intel_crtc->pipe;
7758
b0e77b9c
PZ
7759 /* pipesrc controls the size that is scaled from, which should
7760 * always be the user's requested size.
7761 */
7762 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7763 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7764 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7765}
7766
1bd1bd80 7767static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7768 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7769{
7770 struct drm_device *dev = crtc->base.dev;
7771 struct drm_i915_private *dev_priv = dev->dev_private;
7772 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7773 uint32_t tmp;
7774
7775 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7776 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7777 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7778 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7779 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7780 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7781 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7782 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7783 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7784
7785 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7786 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7787 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7788 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7789 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7790 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7791 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7792 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7793 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7794
7795 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7796 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7797 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7798 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7799 }
bc58be60
JN
7800}
7801
7802static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7803 struct intel_crtc_state *pipe_config)
7804{
7805 struct drm_device *dev = crtc->base.dev;
7806 struct drm_i915_private *dev_priv = dev->dev_private;
7807 u32 tmp;
1bd1bd80
DV
7808
7809 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7810 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7811 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7812
2d112de7
ACO
7813 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7814 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7815}
7816
f6a83288 7817void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7818 struct intel_crtc_state *pipe_config)
babea61d 7819{
2d112de7
ACO
7820 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7821 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7822 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7823 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7824
2d112de7
ACO
7825 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7826 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7827 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7828 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7829
2d112de7 7830 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7831 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7832
2d112de7
ACO
7833 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7834 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7835
7836 mode->hsync = drm_mode_hsync(mode);
7837 mode->vrefresh = drm_mode_vrefresh(mode);
7838 drm_mode_set_name(mode);
babea61d
JB
7839}
7840
84b046f3
DV
7841static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7842{
7843 struct drm_device *dev = intel_crtc->base.dev;
7844 struct drm_i915_private *dev_priv = dev->dev_private;
7845 uint32_t pipeconf;
7846
9f11a9e4 7847 pipeconf = 0;
84b046f3 7848
b6b5d049
VS
7849 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7850 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7851 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7852
6e3c9717 7853 if (intel_crtc->config->double_wide)
cf532bb2 7854 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7855
ff9ce46e 7856 /* only g4x and later have fancy bpc/dither controls */
666a4537 7857 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7858 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7859 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7860 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7861 PIPECONF_DITHER_TYPE_SP;
84b046f3 7862
6e3c9717 7863 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7864 case 18:
7865 pipeconf |= PIPECONF_6BPC;
7866 break;
7867 case 24:
7868 pipeconf |= PIPECONF_8BPC;
7869 break;
7870 case 30:
7871 pipeconf |= PIPECONF_10BPC;
7872 break;
7873 default:
7874 /* Case prevented by intel_choose_pipe_bpp_dither. */
7875 BUG();
84b046f3
DV
7876 }
7877 }
7878
7879 if (HAS_PIPE_CXSR(dev)) {
7880 if (intel_crtc->lowfreq_avail) {
7881 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7882 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7883 } else {
7884 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7885 }
7886 }
7887
6e3c9717 7888 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7889 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7890 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7891 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7892 else
7893 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7894 } else
84b046f3
DV
7895 pipeconf |= PIPECONF_PROGRESSIVE;
7896
666a4537
WB
7897 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7898 intel_crtc->config->limited_color_range)
9f11a9e4 7899 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7900
84b046f3
DV
7901 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7902 POSTING_READ(PIPECONF(intel_crtc->pipe));
7903}
7904
81c97f52
ACO
7905static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7906 struct intel_crtc_state *crtc_state)
7907{
7908 struct drm_device *dev = crtc->base.dev;
7909 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7910 const struct intel_limit *limit;
81c97f52
ACO
7911 int refclk = 48000;
7912
7913 memset(&crtc_state->dpll_hw_state, 0,
7914 sizeof(crtc_state->dpll_hw_state));
7915
7916 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7917 if (intel_panel_use_ssc(dev_priv)) {
7918 refclk = dev_priv->vbt.lvds_ssc_freq;
7919 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7920 }
7921
7922 limit = &intel_limits_i8xx_lvds;
7923 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7924 limit = &intel_limits_i8xx_dvo;
7925 } else {
7926 limit = &intel_limits_i8xx_dac;
7927 }
7928
7929 if (!crtc_state->clock_set &&
7930 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7931 refclk, NULL, &crtc_state->dpll)) {
7932 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7933 return -EINVAL;
7934 }
7935
7936 i8xx_compute_dpll(crtc, crtc_state, NULL);
7937
7938 return 0;
7939}
7940
19ec6693
ACO
7941static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7942 struct intel_crtc_state *crtc_state)
7943{
7944 struct drm_device *dev = crtc->base.dev;
7945 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7946 const struct intel_limit *limit;
19ec6693
ACO
7947 int refclk = 96000;
7948
7949 memset(&crtc_state->dpll_hw_state, 0,
7950 sizeof(crtc_state->dpll_hw_state));
7951
7952 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7953 if (intel_panel_use_ssc(dev_priv)) {
7954 refclk = dev_priv->vbt.lvds_ssc_freq;
7955 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7956 }
7957
7958 if (intel_is_dual_link_lvds(dev))
7959 limit = &intel_limits_g4x_dual_channel_lvds;
7960 else
7961 limit = &intel_limits_g4x_single_channel_lvds;
7962 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7963 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7964 limit = &intel_limits_g4x_hdmi;
7965 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7966 limit = &intel_limits_g4x_sdvo;
7967 } else {
7968 /* The option is for other outputs */
7969 limit = &intel_limits_i9xx_sdvo;
7970 }
7971
7972 if (!crtc_state->clock_set &&
7973 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7974 refclk, NULL, &crtc_state->dpll)) {
7975 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7976 return -EINVAL;
7977 }
7978
7979 i9xx_compute_dpll(crtc, crtc_state, NULL);
7980
7981 return 0;
7982}
7983
70e8aa21
ACO
7984static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7985 struct intel_crtc_state *crtc_state)
7986{
7987 struct drm_device *dev = crtc->base.dev;
7988 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7989 const struct intel_limit *limit;
70e8aa21
ACO
7990 int refclk = 96000;
7991
7992 memset(&crtc_state->dpll_hw_state, 0,
7993 sizeof(crtc_state->dpll_hw_state));
7994
7995 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7996 if (intel_panel_use_ssc(dev_priv)) {
7997 refclk = dev_priv->vbt.lvds_ssc_freq;
7998 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7999 }
8000
8001 limit = &intel_limits_pineview_lvds;
8002 } else {
8003 limit = &intel_limits_pineview_sdvo;
8004 }
8005
8006 if (!crtc_state->clock_set &&
8007 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8008 refclk, NULL, &crtc_state->dpll)) {
8009 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8010 return -EINVAL;
8011 }
8012
8013 i9xx_compute_dpll(crtc, crtc_state, NULL);
8014
8015 return 0;
8016}
8017
190f68c5
ACO
8018static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8019 struct intel_crtc_state *crtc_state)
79e53945 8020{
c7653199 8021 struct drm_device *dev = crtc->base.dev;
79e53945 8022 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 8023 const struct intel_limit *limit;
81c97f52 8024 int refclk = 96000;
79e53945 8025
dd3cd74a
ACO
8026 memset(&crtc_state->dpll_hw_state, 0,
8027 sizeof(crtc_state->dpll_hw_state));
8028
70e8aa21
ACO
8029 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8030 if (intel_panel_use_ssc(dev_priv)) {
8031 refclk = dev_priv->vbt.lvds_ssc_freq;
8032 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8033 }
43565a06 8034
70e8aa21
ACO
8035 limit = &intel_limits_i9xx_lvds;
8036 } else {
8037 limit = &intel_limits_i9xx_sdvo;
81c97f52 8038 }
79e53945 8039
70e8aa21
ACO
8040 if (!crtc_state->clock_set &&
8041 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8042 refclk, NULL, &crtc_state->dpll)) {
8043 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8044 return -EINVAL;
f47709a9 8045 }
7026d4ac 8046
81c97f52 8047 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8048
c8f7a0db 8049 return 0;
f564048e
EA
8050}
8051
65b3d6a9
ACO
8052static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8053 struct intel_crtc_state *crtc_state)
8054{
8055 int refclk = 100000;
1b6f4958 8056 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8057
8058 memset(&crtc_state->dpll_hw_state, 0,
8059 sizeof(crtc_state->dpll_hw_state));
8060
65b3d6a9
ACO
8061 if (!crtc_state->clock_set &&
8062 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8063 refclk, NULL, &crtc_state->dpll)) {
8064 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8065 return -EINVAL;
8066 }
8067
8068 chv_compute_dpll(crtc, crtc_state);
8069
8070 return 0;
8071}
8072
8073static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8074 struct intel_crtc_state *crtc_state)
8075{
8076 int refclk = 100000;
1b6f4958 8077 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8078
8079 memset(&crtc_state->dpll_hw_state, 0,
8080 sizeof(crtc_state->dpll_hw_state));
8081
65b3d6a9
ACO
8082 if (!crtc_state->clock_set &&
8083 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8084 refclk, NULL, &crtc_state->dpll)) {
8085 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8086 return -EINVAL;
8087 }
8088
8089 vlv_compute_dpll(crtc, crtc_state);
8090
8091 return 0;
8092}
8093
2fa2fe9a 8094static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8095 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8096{
8097 struct drm_device *dev = crtc->base.dev;
8098 struct drm_i915_private *dev_priv = dev->dev_private;
8099 uint32_t tmp;
8100
dc9e7dec
VS
8101 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8102 return;
8103
2fa2fe9a 8104 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8105 if (!(tmp & PFIT_ENABLE))
8106 return;
2fa2fe9a 8107
06922821 8108 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8109 if (INTEL_INFO(dev)->gen < 4) {
8110 if (crtc->pipe != PIPE_B)
8111 return;
2fa2fe9a
DV
8112 } else {
8113 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8114 return;
8115 }
8116
06922821 8117 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8118 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8119}
8120
acbec814 8121static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8122 struct intel_crtc_state *pipe_config)
acbec814
JB
8123{
8124 struct drm_device *dev = crtc->base.dev;
8125 struct drm_i915_private *dev_priv = dev->dev_private;
8126 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8127 struct dpll clock;
acbec814 8128 u32 mdiv;
662c6ecb 8129 int refclk = 100000;
acbec814 8130
b521973b
VS
8131 /* In case of DSI, DPLL will not be used */
8132 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8133 return;
8134
a580516d 8135 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8136 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8137 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8138
8139 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8140 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8141 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8142 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8143 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8144
dccbea3b 8145 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8146}
8147
5724dbd1
DL
8148static void
8149i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8150 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8151{
8152 struct drm_device *dev = crtc->base.dev;
8153 struct drm_i915_private *dev_priv = dev->dev_private;
8154 u32 val, base, offset;
8155 int pipe = crtc->pipe, plane = crtc->plane;
8156 int fourcc, pixel_format;
6761dd31 8157 unsigned int aligned_height;
b113d5ee 8158 struct drm_framebuffer *fb;
1b842c89 8159 struct intel_framebuffer *intel_fb;
1ad292b5 8160
42a7b088
DL
8161 val = I915_READ(DSPCNTR(plane));
8162 if (!(val & DISPLAY_PLANE_ENABLE))
8163 return;
8164
d9806c9f 8165 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8166 if (!intel_fb) {
1ad292b5
JB
8167 DRM_DEBUG_KMS("failed to alloc fb\n");
8168 return;
8169 }
8170
1b842c89
DL
8171 fb = &intel_fb->base;
8172
18c5247e
DV
8173 if (INTEL_INFO(dev)->gen >= 4) {
8174 if (val & DISPPLANE_TILED) {
49af449b 8175 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8176 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8177 }
8178 }
1ad292b5
JB
8179
8180 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8181 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8182 fb->pixel_format = fourcc;
8183 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8184
8185 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8186 if (plane_config->tiling)
1ad292b5
JB
8187 offset = I915_READ(DSPTILEOFF(plane));
8188 else
8189 offset = I915_READ(DSPLINOFF(plane));
8190 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8191 } else {
8192 base = I915_READ(DSPADDR(plane));
8193 }
8194 plane_config->base = base;
8195
8196 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8197 fb->width = ((val >> 16) & 0xfff) + 1;
8198 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8199
8200 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8201 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8202
b113d5ee 8203 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8204 fb->pixel_format,
8205 fb->modifier[0]);
1ad292b5 8206
f37b5c2b 8207 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8208
2844a921
DL
8209 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8210 pipe_name(pipe), plane, fb->width, fb->height,
8211 fb->bits_per_pixel, base, fb->pitches[0],
8212 plane_config->size);
1ad292b5 8213
2d14030b 8214 plane_config->fb = intel_fb;
1ad292b5
JB
8215}
8216
70b23a98 8217static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8218 struct intel_crtc_state *pipe_config)
70b23a98
VS
8219{
8220 struct drm_device *dev = crtc->base.dev;
8221 struct drm_i915_private *dev_priv = dev->dev_private;
8222 int pipe = pipe_config->cpu_transcoder;
8223 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8224 struct dpll clock;
0d7b6b11 8225 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8226 int refclk = 100000;
8227
b521973b
VS
8228 /* In case of DSI, DPLL will not be used */
8229 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8230 return;
8231
a580516d 8232 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8233 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8234 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8235 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8236 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8237 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8238 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8239
8240 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8241 clock.m2 = (pll_dw0 & 0xff) << 22;
8242 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8243 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8244 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8245 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8246 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8247
dccbea3b 8248 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8249}
8250
0e8ffe1b 8251static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8252 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8253{
8254 struct drm_device *dev = crtc->base.dev;
8255 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8256 enum intel_display_power_domain power_domain;
0e8ffe1b 8257 uint32_t tmp;
1729050e 8258 bool ret;
0e8ffe1b 8259
1729050e
ID
8260 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8261 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8262 return false;
8263
e143a21c 8264 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8265 pipe_config->shared_dpll = NULL;
eccb140b 8266
1729050e
ID
8267 ret = false;
8268
0e8ffe1b
DV
8269 tmp = I915_READ(PIPECONF(crtc->pipe));
8270 if (!(tmp & PIPECONF_ENABLE))
1729050e 8271 goto out;
0e8ffe1b 8272
666a4537 8273 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8274 switch (tmp & PIPECONF_BPC_MASK) {
8275 case PIPECONF_6BPC:
8276 pipe_config->pipe_bpp = 18;
8277 break;
8278 case PIPECONF_8BPC:
8279 pipe_config->pipe_bpp = 24;
8280 break;
8281 case PIPECONF_10BPC:
8282 pipe_config->pipe_bpp = 30;
8283 break;
8284 default:
8285 break;
8286 }
8287 }
8288
666a4537
WB
8289 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8290 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8291 pipe_config->limited_color_range = true;
8292
282740f7
VS
8293 if (INTEL_INFO(dev)->gen < 4)
8294 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8295
1bd1bd80 8296 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8297 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8298
2fa2fe9a
DV
8299 i9xx_get_pfit_config(crtc, pipe_config);
8300
6c49f241 8301 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8302 /* No way to read it out on pipes B and C */
8303 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8304 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8305 else
8306 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8307 pipe_config->pixel_multiplier =
8308 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8309 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8310 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8311 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8312 tmp = I915_READ(DPLL(crtc->pipe));
8313 pipe_config->pixel_multiplier =
8314 ((tmp & SDVO_MULTIPLIER_MASK)
8315 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8316 } else {
8317 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8318 * port and will be fixed up in the encoder->get_config
8319 * function. */
8320 pipe_config->pixel_multiplier = 1;
8321 }
8bcc2795 8322 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8323 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8324 /*
8325 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8326 * on 830. Filter it out here so that we don't
8327 * report errors due to that.
8328 */
8329 if (IS_I830(dev))
8330 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8331
8bcc2795
DV
8332 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8333 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8334 } else {
8335 /* Mask out read-only status bits. */
8336 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8337 DPLL_PORTC_READY_MASK |
8338 DPLL_PORTB_READY_MASK);
8bcc2795 8339 }
6c49f241 8340
70b23a98
VS
8341 if (IS_CHERRYVIEW(dev))
8342 chv_crtc_clock_get(crtc, pipe_config);
8343 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8344 vlv_crtc_clock_get(crtc, pipe_config);
8345 else
8346 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8347
0f64614d
VS
8348 /*
8349 * Normally the dotclock is filled in by the encoder .get_config()
8350 * but in case the pipe is enabled w/o any ports we need a sane
8351 * default.
8352 */
8353 pipe_config->base.adjusted_mode.crtc_clock =
8354 pipe_config->port_clock / pipe_config->pixel_multiplier;
8355
1729050e
ID
8356 ret = true;
8357
8358out:
8359 intel_display_power_put(dev_priv, power_domain);
8360
8361 return ret;
0e8ffe1b
DV
8362}
8363
dde86e2d 8364static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8365{
8366 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8367 struct intel_encoder *encoder;
1c1a24d2 8368 int i;
74cfd7ac 8369 u32 val, final;
13d83a67 8370 bool has_lvds = false;
199e5d79 8371 bool has_cpu_edp = false;
199e5d79 8372 bool has_panel = false;
99eb6a01
KP
8373 bool has_ck505 = false;
8374 bool can_ssc = false;
1c1a24d2 8375 bool using_ssc_source = false;
13d83a67
JB
8376
8377 /* We need to take the global config into account */
b2784e15 8378 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8379 switch (encoder->type) {
8380 case INTEL_OUTPUT_LVDS:
8381 has_panel = true;
8382 has_lvds = true;
8383 break;
8384 case INTEL_OUTPUT_EDP:
8385 has_panel = true;
2de6905f 8386 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8387 has_cpu_edp = true;
8388 break;
6847d71b
PZ
8389 default:
8390 break;
13d83a67
JB
8391 }
8392 }
8393
99eb6a01 8394 if (HAS_PCH_IBX(dev)) {
41aa3448 8395 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8396 can_ssc = has_ck505;
8397 } else {
8398 has_ck505 = false;
8399 can_ssc = true;
8400 }
8401
1c1a24d2
L
8402 /* Check if any DPLLs are using the SSC source */
8403 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8404 u32 temp = I915_READ(PCH_DPLL(i));
8405
8406 if (!(temp & DPLL_VCO_ENABLE))
8407 continue;
8408
8409 if ((temp & PLL_REF_INPUT_MASK) ==
8410 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8411 using_ssc_source = true;
8412 break;
8413 }
8414 }
8415
8416 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8417 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8418
8419 /* Ironlake: try to setup display ref clock before DPLL
8420 * enabling. This is only under driver's control after
8421 * PCH B stepping, previous chipset stepping should be
8422 * ignoring this setting.
8423 */
74cfd7ac
CW
8424 val = I915_READ(PCH_DREF_CONTROL);
8425
8426 /* As we must carefully and slowly disable/enable each source in turn,
8427 * compute the final state we want first and check if we need to
8428 * make any changes at all.
8429 */
8430 final = val;
8431 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8432 if (has_ck505)
8433 final |= DREF_NONSPREAD_CK505_ENABLE;
8434 else
8435 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8436
8c07eb68 8437 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 8438 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 8439 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
8440
8441 if (has_panel) {
8442 final |= DREF_SSC_SOURCE_ENABLE;
8443
8444 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8445 final |= DREF_SSC1_ENABLE;
8446
8447 if (has_cpu_edp) {
8448 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8449 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8450 else
8451 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8452 } else
8453 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
8454 } else if (using_ssc_source) {
8455 final |= DREF_SSC_SOURCE_ENABLE;
8456 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
8457 }
8458
8459 if (final == val)
8460 return;
8461
13d83a67 8462 /* Always enable nonspread source */
74cfd7ac 8463 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8464
99eb6a01 8465 if (has_ck505)
74cfd7ac 8466 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8467 else
74cfd7ac 8468 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8469
199e5d79 8470 if (has_panel) {
74cfd7ac
CW
8471 val &= ~DREF_SSC_SOURCE_MASK;
8472 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8473
199e5d79 8474 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8475 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8476 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8477 val |= DREF_SSC1_ENABLE;
e77166b5 8478 } else
74cfd7ac 8479 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8480
8481 /* Get SSC going before enabling the outputs */
74cfd7ac 8482 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8483 POSTING_READ(PCH_DREF_CONTROL);
8484 udelay(200);
8485
74cfd7ac 8486 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8487
8488 /* Enable CPU source on CPU attached eDP */
199e5d79 8489 if (has_cpu_edp) {
99eb6a01 8490 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8491 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8492 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8493 } else
74cfd7ac 8494 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8495 } else
74cfd7ac 8496 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8497
74cfd7ac 8498 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8499 POSTING_READ(PCH_DREF_CONTROL);
8500 udelay(200);
8501 } else {
1c1a24d2 8502 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 8503
74cfd7ac 8504 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8505
8506 /* Turn off CPU output */
74cfd7ac 8507 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8508
74cfd7ac 8509 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8510 POSTING_READ(PCH_DREF_CONTROL);
8511 udelay(200);
8512
1c1a24d2
L
8513 if (!using_ssc_source) {
8514 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 8515
1c1a24d2
L
8516 /* Turn off the SSC source */
8517 val &= ~DREF_SSC_SOURCE_MASK;
8518 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 8519
1c1a24d2
L
8520 /* Turn off SSC1 */
8521 val &= ~DREF_SSC1_ENABLE;
8522
8523 I915_WRITE(PCH_DREF_CONTROL, val);
8524 POSTING_READ(PCH_DREF_CONTROL);
8525 udelay(200);
8526 }
13d83a67 8527 }
74cfd7ac
CW
8528
8529 BUG_ON(val != final);
13d83a67
JB
8530}
8531
f31f2d55 8532static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8533{
f31f2d55 8534 uint32_t tmp;
dde86e2d 8535
0ff066a9
PZ
8536 tmp = I915_READ(SOUTH_CHICKEN2);
8537 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8538 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8539
0ff066a9
PZ
8540 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8541 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8542 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8543
0ff066a9
PZ
8544 tmp = I915_READ(SOUTH_CHICKEN2);
8545 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8546 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8547
0ff066a9
PZ
8548 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8549 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8550 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8551}
8552
8553/* WaMPhyProgramming:hsw */
8554static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8555{
8556 uint32_t tmp;
dde86e2d
PZ
8557
8558 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8559 tmp &= ~(0xFF << 24);
8560 tmp |= (0x12 << 24);
8561 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8562
dde86e2d
PZ
8563 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8564 tmp |= (1 << 11);
8565 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8566
8567 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8568 tmp |= (1 << 11);
8569 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8570
dde86e2d
PZ
8571 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8572 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8573 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8574
8575 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8576 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8577 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8578
0ff066a9
PZ
8579 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8580 tmp &= ~(7 << 13);
8581 tmp |= (5 << 13);
8582 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8583
0ff066a9
PZ
8584 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8585 tmp &= ~(7 << 13);
8586 tmp |= (5 << 13);
8587 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8588
8589 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8590 tmp &= ~0xFF;
8591 tmp |= 0x1C;
8592 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8593
8594 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8595 tmp &= ~0xFF;
8596 tmp |= 0x1C;
8597 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8598
8599 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8600 tmp &= ~(0xFF << 16);
8601 tmp |= (0x1C << 16);
8602 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8603
8604 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8605 tmp &= ~(0xFF << 16);
8606 tmp |= (0x1C << 16);
8607 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8608
0ff066a9
PZ
8609 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8610 tmp |= (1 << 27);
8611 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8612
0ff066a9
PZ
8613 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8614 tmp |= (1 << 27);
8615 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8616
0ff066a9
PZ
8617 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8618 tmp &= ~(0xF << 28);
8619 tmp |= (4 << 28);
8620 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8621
0ff066a9
PZ
8622 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8623 tmp &= ~(0xF << 28);
8624 tmp |= (4 << 28);
8625 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8626}
8627
2fa86a1f
PZ
8628/* Implements 3 different sequences from BSpec chapter "Display iCLK
8629 * Programming" based on the parameters passed:
8630 * - Sequence to enable CLKOUT_DP
8631 * - Sequence to enable CLKOUT_DP without spread
8632 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8633 */
8634static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8635 bool with_fdi)
f31f2d55
PZ
8636{
8637 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8638 uint32_t reg, tmp;
8639
8640 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8641 with_spread = true;
c2699524 8642 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8643 with_fdi = false;
f31f2d55 8644
a580516d 8645 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8646
8647 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8648 tmp &= ~SBI_SSCCTL_DISABLE;
8649 tmp |= SBI_SSCCTL_PATHALT;
8650 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8651
8652 udelay(24);
8653
2fa86a1f
PZ
8654 if (with_spread) {
8655 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8656 tmp &= ~SBI_SSCCTL_PATHALT;
8657 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8658
2fa86a1f
PZ
8659 if (with_fdi) {
8660 lpt_reset_fdi_mphy(dev_priv);
8661 lpt_program_fdi_mphy(dev_priv);
8662 }
8663 }
dde86e2d 8664
c2699524 8665 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8666 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8667 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8668 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8669
a580516d 8670 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8671}
8672
47701c3b
PZ
8673/* Sequence to disable CLKOUT_DP */
8674static void lpt_disable_clkout_dp(struct drm_device *dev)
8675{
8676 struct drm_i915_private *dev_priv = dev->dev_private;
8677 uint32_t reg, tmp;
8678
a580516d 8679 mutex_lock(&dev_priv->sb_lock);
47701c3b 8680
c2699524 8681 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8682 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8683 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8684 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8685
8686 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8687 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8688 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8689 tmp |= SBI_SSCCTL_PATHALT;
8690 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8691 udelay(32);
8692 }
8693 tmp |= SBI_SSCCTL_DISABLE;
8694 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8695 }
8696
a580516d 8697 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8698}
8699
f7be2c21
VS
8700#define BEND_IDX(steps) ((50 + (steps)) / 5)
8701
8702static const uint16_t sscdivintphase[] = {
8703 [BEND_IDX( 50)] = 0x3B23,
8704 [BEND_IDX( 45)] = 0x3B23,
8705 [BEND_IDX( 40)] = 0x3C23,
8706 [BEND_IDX( 35)] = 0x3C23,
8707 [BEND_IDX( 30)] = 0x3D23,
8708 [BEND_IDX( 25)] = 0x3D23,
8709 [BEND_IDX( 20)] = 0x3E23,
8710 [BEND_IDX( 15)] = 0x3E23,
8711 [BEND_IDX( 10)] = 0x3F23,
8712 [BEND_IDX( 5)] = 0x3F23,
8713 [BEND_IDX( 0)] = 0x0025,
8714 [BEND_IDX( -5)] = 0x0025,
8715 [BEND_IDX(-10)] = 0x0125,
8716 [BEND_IDX(-15)] = 0x0125,
8717 [BEND_IDX(-20)] = 0x0225,
8718 [BEND_IDX(-25)] = 0x0225,
8719 [BEND_IDX(-30)] = 0x0325,
8720 [BEND_IDX(-35)] = 0x0325,
8721 [BEND_IDX(-40)] = 0x0425,
8722 [BEND_IDX(-45)] = 0x0425,
8723 [BEND_IDX(-50)] = 0x0525,
8724};
8725
8726/*
8727 * Bend CLKOUT_DP
8728 * steps -50 to 50 inclusive, in steps of 5
8729 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8730 * change in clock period = -(steps / 10) * 5.787 ps
8731 */
8732static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8733{
8734 uint32_t tmp;
8735 int idx = BEND_IDX(steps);
8736
8737 if (WARN_ON(steps % 5 != 0))
8738 return;
8739
8740 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8741 return;
8742
8743 mutex_lock(&dev_priv->sb_lock);
8744
8745 if (steps % 10 != 0)
8746 tmp = 0xAAAAAAAB;
8747 else
8748 tmp = 0x00000000;
8749 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8750
8751 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8752 tmp &= 0xffff0000;
8753 tmp |= sscdivintphase[idx];
8754 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8755
8756 mutex_unlock(&dev_priv->sb_lock);
8757}
8758
8759#undef BEND_IDX
8760
bf8fa3d3
PZ
8761static void lpt_init_pch_refclk(struct drm_device *dev)
8762{
bf8fa3d3
PZ
8763 struct intel_encoder *encoder;
8764 bool has_vga = false;
8765
b2784e15 8766 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8767 switch (encoder->type) {
8768 case INTEL_OUTPUT_ANALOG:
8769 has_vga = true;
8770 break;
6847d71b
PZ
8771 default:
8772 break;
bf8fa3d3
PZ
8773 }
8774 }
8775
f7be2c21
VS
8776 if (has_vga) {
8777 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8778 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8779 } else {
47701c3b 8780 lpt_disable_clkout_dp(dev);
f7be2c21 8781 }
bf8fa3d3
PZ
8782}
8783
dde86e2d
PZ
8784/*
8785 * Initialize reference clocks when the driver loads
8786 */
8787void intel_init_pch_refclk(struct drm_device *dev)
8788{
8789 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8790 ironlake_init_pch_refclk(dev);
8791 else if (HAS_PCH_LPT(dev))
8792 lpt_init_pch_refclk(dev);
8793}
8794
6ff93609 8795static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8796{
c8203565 8797 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8799 int pipe = intel_crtc->pipe;
c8203565
PZ
8800 uint32_t val;
8801
78114071 8802 val = 0;
c8203565 8803
6e3c9717 8804 switch (intel_crtc->config->pipe_bpp) {
c8203565 8805 case 18:
dfd07d72 8806 val |= PIPECONF_6BPC;
c8203565
PZ
8807 break;
8808 case 24:
dfd07d72 8809 val |= PIPECONF_8BPC;
c8203565
PZ
8810 break;
8811 case 30:
dfd07d72 8812 val |= PIPECONF_10BPC;
c8203565
PZ
8813 break;
8814 case 36:
dfd07d72 8815 val |= PIPECONF_12BPC;
c8203565
PZ
8816 break;
8817 default:
cc769b62
PZ
8818 /* Case prevented by intel_choose_pipe_bpp_dither. */
8819 BUG();
c8203565
PZ
8820 }
8821
6e3c9717 8822 if (intel_crtc->config->dither)
c8203565
PZ
8823 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8824
6e3c9717 8825 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8826 val |= PIPECONF_INTERLACED_ILK;
8827 else
8828 val |= PIPECONF_PROGRESSIVE;
8829
6e3c9717 8830 if (intel_crtc->config->limited_color_range)
3685a8f3 8831 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8832
c8203565
PZ
8833 I915_WRITE(PIPECONF(pipe), val);
8834 POSTING_READ(PIPECONF(pipe));
8835}
8836
6ff93609 8837static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8838{
391bf048 8839 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8841 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8842 u32 val = 0;
ee2b0b38 8843
391bf048 8844 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8845 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8846
6e3c9717 8847 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8848 val |= PIPECONF_INTERLACED_ILK;
8849 else
8850 val |= PIPECONF_PROGRESSIVE;
8851
702e7a56
PZ
8852 I915_WRITE(PIPECONF(cpu_transcoder), val);
8853 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8854}
8855
391bf048
JN
8856static void haswell_set_pipemisc(struct drm_crtc *crtc)
8857{
8858 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8860
391bf048
JN
8861 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8862 u32 val = 0;
756f85cf 8863
6e3c9717 8864 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8865 case 18:
8866 val |= PIPEMISC_DITHER_6_BPC;
8867 break;
8868 case 24:
8869 val |= PIPEMISC_DITHER_8_BPC;
8870 break;
8871 case 30:
8872 val |= PIPEMISC_DITHER_10_BPC;
8873 break;
8874 case 36:
8875 val |= PIPEMISC_DITHER_12_BPC;
8876 break;
8877 default:
8878 /* Case prevented by pipe_config_set_bpp. */
8879 BUG();
8880 }
8881
6e3c9717 8882 if (intel_crtc->config->dither)
756f85cf
PZ
8883 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8884
391bf048 8885 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8886 }
ee2b0b38
PZ
8887}
8888
d4b1931c
PZ
8889int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8890{
8891 /*
8892 * Account for spread spectrum to avoid
8893 * oversubscribing the link. Max center spread
8894 * is 2.5%; use 5% for safety's sake.
8895 */
8896 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8897 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8898}
8899
7429e9d4 8900static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8901{
7429e9d4 8902 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8903}
8904
b75ca6f6
ACO
8905static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8906 struct intel_crtc_state *crtc_state,
9e2c8475 8907 struct dpll *reduced_clock)
79e53945 8908{
de13a2e3 8909 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8910 struct drm_device *dev = crtc->dev;
8911 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8912 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8913 struct drm_connector *connector;
55bb9992
ACO
8914 struct drm_connector_state *connector_state;
8915 struct intel_encoder *encoder;
b75ca6f6 8916 u32 dpll, fp, fp2;
ceb41007 8917 int factor, i;
09ede541 8918 bool is_lvds = false, is_sdvo = false;
79e53945 8919
da3ced29 8920 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8921 if (connector_state->crtc != crtc_state->base.crtc)
8922 continue;
8923
8924 encoder = to_intel_encoder(connector_state->best_encoder);
8925
8926 switch (encoder->type) {
79e53945
JB
8927 case INTEL_OUTPUT_LVDS:
8928 is_lvds = true;
8929 break;
8930 case INTEL_OUTPUT_SDVO:
7d57382e 8931 case INTEL_OUTPUT_HDMI:
79e53945 8932 is_sdvo = true;
79e53945 8933 break;
6847d71b
PZ
8934 default:
8935 break;
79e53945
JB
8936 }
8937 }
79e53945 8938
c1858123 8939 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8940 factor = 21;
8941 if (is_lvds) {
8942 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8943 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8944 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8945 factor = 25;
190f68c5 8946 } else if (crtc_state->sdvo_tv_clock)
8febb297 8947 factor = 20;
c1858123 8948
b75ca6f6
ACO
8949 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8950
190f68c5 8951 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8952 fp |= FP_CB_TUNE;
8953
8954 if (reduced_clock) {
8955 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8956
b75ca6f6
ACO
8957 if (reduced_clock->m < factor * reduced_clock->n)
8958 fp2 |= FP_CB_TUNE;
8959 } else {
8960 fp2 = fp;
8961 }
9a7c7890 8962
5eddb70b 8963 dpll = 0;
2c07245f 8964
a07d6787
EA
8965 if (is_lvds)
8966 dpll |= DPLLB_MODE_LVDS;
8967 else
8968 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8969
190f68c5 8970 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8971 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8972
8973 if (is_sdvo)
4a33e48d 8974 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8975 if (crtc_state->has_dp_encoder)
4a33e48d 8976 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8977
a07d6787 8978 /* compute bitmask from p1 value */
190f68c5 8979 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8980 /* also FPA1 */
190f68c5 8981 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8982
190f68c5 8983 switch (crtc_state->dpll.p2) {
a07d6787
EA
8984 case 5:
8985 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8986 break;
8987 case 7:
8988 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8989 break;
8990 case 10:
8991 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8992 break;
8993 case 14:
8994 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8995 break;
79e53945
JB
8996 }
8997
ceb41007 8998 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8999 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9000 else
9001 dpll |= PLL_REF_INPUT_DREFCLK;
9002
b75ca6f6
ACO
9003 dpll |= DPLL_VCO_ENABLE;
9004
9005 crtc_state->dpll_hw_state.dpll = dpll;
9006 crtc_state->dpll_hw_state.fp0 = fp;
9007 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9008}
9009
190f68c5
ACO
9010static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9011 struct intel_crtc_state *crtc_state)
de13a2e3 9012{
997c030c
ACO
9013 struct drm_device *dev = crtc->base.dev;
9014 struct drm_i915_private *dev_priv = dev->dev_private;
9e2c8475 9015 struct dpll reduced_clock;
7ed9f894 9016 bool has_reduced_clock = false;
e2b78267 9017 struct intel_shared_dpll *pll;
1b6f4958 9018 const struct intel_limit *limit;
997c030c 9019 int refclk = 120000;
de13a2e3 9020
dd3cd74a
ACO
9021 memset(&crtc_state->dpll_hw_state, 0,
9022 sizeof(crtc_state->dpll_hw_state));
9023
ded220e2
ACO
9024 crtc->lowfreq_avail = false;
9025
9026 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9027 if (!crtc_state->has_pch_encoder)
9028 return 0;
79e53945 9029
997c030c
ACO
9030 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
9031 if (intel_panel_use_ssc(dev_priv)) {
9032 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9033 dev_priv->vbt.lvds_ssc_freq);
9034 refclk = dev_priv->vbt.lvds_ssc_freq;
9035 }
9036
9037 if (intel_is_dual_link_lvds(dev)) {
9038 if (refclk == 100000)
9039 limit = &intel_limits_ironlake_dual_lvds_100m;
9040 else
9041 limit = &intel_limits_ironlake_dual_lvds;
9042 } else {
9043 if (refclk == 100000)
9044 limit = &intel_limits_ironlake_single_lvds_100m;
9045 else
9046 limit = &intel_limits_ironlake_single_lvds;
9047 }
9048 } else {
9049 limit = &intel_limits_ironlake_dac;
9050 }
9051
364ee29d 9052 if (!crtc_state->clock_set &&
997c030c
ACO
9053 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9054 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9055 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9056 return -EINVAL;
f47709a9 9057 }
79e53945 9058
b75ca6f6
ACO
9059 ironlake_compute_dpll(crtc, crtc_state,
9060 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9061
ded220e2
ACO
9062 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9063 if (pll == NULL) {
9064 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9065 pipe_name(crtc->pipe));
9066 return -EINVAL;
3fb37703 9067 }
79e53945 9068
ded220e2
ACO
9069 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9070 has_reduced_clock)
c7653199 9071 crtc->lowfreq_avail = true;
e2b78267 9072
c8f7a0db 9073 return 0;
79e53945
JB
9074}
9075
eb14cb74
VS
9076static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9077 struct intel_link_m_n *m_n)
9078{
9079 struct drm_device *dev = crtc->base.dev;
9080 struct drm_i915_private *dev_priv = dev->dev_private;
9081 enum pipe pipe = crtc->pipe;
9082
9083 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9084 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9085 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9086 & ~TU_SIZE_MASK;
9087 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9088 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9089 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9090}
9091
9092static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9093 enum transcoder transcoder,
b95af8be
VK
9094 struct intel_link_m_n *m_n,
9095 struct intel_link_m_n *m2_n2)
72419203
DV
9096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9099 enum pipe pipe = crtc->pipe;
72419203 9100
eb14cb74
VS
9101 if (INTEL_INFO(dev)->gen >= 5) {
9102 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9103 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9104 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9105 & ~TU_SIZE_MASK;
9106 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9107 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9108 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9109 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9110 * gen < 8) and if DRRS is supported (to make sure the
9111 * registers are not unnecessarily read).
9112 */
9113 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9114 crtc->config->has_drrs) {
b95af8be
VK
9115 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9116 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9117 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9118 & ~TU_SIZE_MASK;
9119 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9120 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9121 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9122 }
eb14cb74
VS
9123 } else {
9124 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9125 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9126 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9127 & ~TU_SIZE_MASK;
9128 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9129 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9130 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9131 }
9132}
9133
9134void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9135 struct intel_crtc_state *pipe_config)
eb14cb74 9136{
681a8504 9137 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9138 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9139 else
9140 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9141 &pipe_config->dp_m_n,
9142 &pipe_config->dp_m2_n2);
eb14cb74 9143}
72419203 9144
eb14cb74 9145static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9146 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9147{
9148 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9149 &pipe_config->fdi_m_n, NULL);
72419203
DV
9150}
9151
bd2e244f 9152static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9153 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9157 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9158 uint32_t ps_ctrl = 0;
9159 int id = -1;
9160 int i;
bd2e244f 9161
a1b2278e
CK
9162 /* find scaler attached to this pipe */
9163 for (i = 0; i < crtc->num_scalers; i++) {
9164 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9165 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9166 id = i;
9167 pipe_config->pch_pfit.enabled = true;
9168 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9169 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9170 break;
9171 }
9172 }
bd2e244f 9173
a1b2278e
CK
9174 scaler_state->scaler_id = id;
9175 if (id >= 0) {
9176 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9177 } else {
9178 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9179 }
9180}
9181
5724dbd1
DL
9182static void
9183skylake_get_initial_plane_config(struct intel_crtc *crtc,
9184 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9185{
9186 struct drm_device *dev = crtc->base.dev;
9187 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9188 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9189 int pipe = crtc->pipe;
9190 int fourcc, pixel_format;
6761dd31 9191 unsigned int aligned_height;
bc8d7dff 9192 struct drm_framebuffer *fb;
1b842c89 9193 struct intel_framebuffer *intel_fb;
bc8d7dff 9194
d9806c9f 9195 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9196 if (!intel_fb) {
bc8d7dff
DL
9197 DRM_DEBUG_KMS("failed to alloc fb\n");
9198 return;
9199 }
9200
1b842c89
DL
9201 fb = &intel_fb->base;
9202
bc8d7dff 9203 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9204 if (!(val & PLANE_CTL_ENABLE))
9205 goto error;
9206
bc8d7dff
DL
9207 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9208 fourcc = skl_format_to_fourcc(pixel_format,
9209 val & PLANE_CTL_ORDER_RGBX,
9210 val & PLANE_CTL_ALPHA_MASK);
9211 fb->pixel_format = fourcc;
9212 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9213
40f46283
DL
9214 tiling = val & PLANE_CTL_TILED_MASK;
9215 switch (tiling) {
9216 case PLANE_CTL_TILED_LINEAR:
9217 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9218 break;
9219 case PLANE_CTL_TILED_X:
9220 plane_config->tiling = I915_TILING_X;
9221 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9222 break;
9223 case PLANE_CTL_TILED_Y:
9224 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9225 break;
9226 case PLANE_CTL_TILED_YF:
9227 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9228 break;
9229 default:
9230 MISSING_CASE(tiling);
9231 goto error;
9232 }
9233
bc8d7dff
DL
9234 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9235 plane_config->base = base;
9236
9237 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9238
9239 val = I915_READ(PLANE_SIZE(pipe, 0));
9240 fb->height = ((val >> 16) & 0xfff) + 1;
9241 fb->width = ((val >> 0) & 0x1fff) + 1;
9242
9243 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9244 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9245 fb->pixel_format);
bc8d7dff
DL
9246 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9247
9248 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9249 fb->pixel_format,
9250 fb->modifier[0]);
bc8d7dff 9251
f37b5c2b 9252 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9253
9254 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9255 pipe_name(pipe), fb->width, fb->height,
9256 fb->bits_per_pixel, base, fb->pitches[0],
9257 plane_config->size);
9258
2d14030b 9259 plane_config->fb = intel_fb;
bc8d7dff
DL
9260 return;
9261
9262error:
9263 kfree(fb);
9264}
9265
2fa2fe9a 9266static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9267 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9268{
9269 struct drm_device *dev = crtc->base.dev;
9270 struct drm_i915_private *dev_priv = dev->dev_private;
9271 uint32_t tmp;
9272
9273 tmp = I915_READ(PF_CTL(crtc->pipe));
9274
9275 if (tmp & PF_ENABLE) {
fd4daa9c 9276 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9277 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9278 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9279
9280 /* We currently do not free assignements of panel fitters on
9281 * ivb/hsw (since we don't use the higher upscaling modes which
9282 * differentiates them) so just WARN about this case for now. */
9283 if (IS_GEN7(dev)) {
9284 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9285 PF_PIPE_SEL_IVB(crtc->pipe));
9286 }
2fa2fe9a 9287 }
79e53945
JB
9288}
9289
5724dbd1
DL
9290static void
9291ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9292 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9293{
9294 struct drm_device *dev = crtc->base.dev;
9295 struct drm_i915_private *dev_priv = dev->dev_private;
9296 u32 val, base, offset;
aeee5a49 9297 int pipe = crtc->pipe;
4c6baa59 9298 int fourcc, pixel_format;
6761dd31 9299 unsigned int aligned_height;
b113d5ee 9300 struct drm_framebuffer *fb;
1b842c89 9301 struct intel_framebuffer *intel_fb;
4c6baa59 9302
42a7b088
DL
9303 val = I915_READ(DSPCNTR(pipe));
9304 if (!(val & DISPLAY_PLANE_ENABLE))
9305 return;
9306
d9806c9f 9307 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9308 if (!intel_fb) {
4c6baa59
JB
9309 DRM_DEBUG_KMS("failed to alloc fb\n");
9310 return;
9311 }
9312
1b842c89
DL
9313 fb = &intel_fb->base;
9314
18c5247e
DV
9315 if (INTEL_INFO(dev)->gen >= 4) {
9316 if (val & DISPPLANE_TILED) {
49af449b 9317 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9318 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9319 }
9320 }
4c6baa59
JB
9321
9322 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9323 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9324 fb->pixel_format = fourcc;
9325 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9326
aeee5a49 9327 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9328 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9329 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9330 } else {
49af449b 9331 if (plane_config->tiling)
aeee5a49 9332 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9333 else
aeee5a49 9334 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9335 }
9336 plane_config->base = base;
9337
9338 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9339 fb->width = ((val >> 16) & 0xfff) + 1;
9340 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9341
9342 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9343 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9344
b113d5ee 9345 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9346 fb->pixel_format,
9347 fb->modifier[0]);
4c6baa59 9348
f37b5c2b 9349 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9350
2844a921
DL
9351 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9352 pipe_name(pipe), fb->width, fb->height,
9353 fb->bits_per_pixel, base, fb->pitches[0],
9354 plane_config->size);
b113d5ee 9355
2d14030b 9356 plane_config->fb = intel_fb;
4c6baa59
JB
9357}
9358
0e8ffe1b 9359static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9360 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9361{
9362 struct drm_device *dev = crtc->base.dev;
9363 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9364 enum intel_display_power_domain power_domain;
0e8ffe1b 9365 uint32_t tmp;
1729050e 9366 bool ret;
0e8ffe1b 9367
1729050e
ID
9368 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9369 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9370 return false;
9371
e143a21c 9372 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9373 pipe_config->shared_dpll = NULL;
eccb140b 9374
1729050e 9375 ret = false;
0e8ffe1b
DV
9376 tmp = I915_READ(PIPECONF(crtc->pipe));
9377 if (!(tmp & PIPECONF_ENABLE))
1729050e 9378 goto out;
0e8ffe1b 9379
42571aef
VS
9380 switch (tmp & PIPECONF_BPC_MASK) {
9381 case PIPECONF_6BPC:
9382 pipe_config->pipe_bpp = 18;
9383 break;
9384 case PIPECONF_8BPC:
9385 pipe_config->pipe_bpp = 24;
9386 break;
9387 case PIPECONF_10BPC:
9388 pipe_config->pipe_bpp = 30;
9389 break;
9390 case PIPECONF_12BPC:
9391 pipe_config->pipe_bpp = 36;
9392 break;
9393 default:
9394 break;
9395 }
9396
b5a9fa09
DV
9397 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9398 pipe_config->limited_color_range = true;
9399
ab9412ba 9400 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9401 struct intel_shared_dpll *pll;
8106ddbd 9402 enum intel_dpll_id pll_id;
66e985c0 9403
88adfff1
DV
9404 pipe_config->has_pch_encoder = true;
9405
627eb5a3
DV
9406 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9407 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9408 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9409
9410 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9411
2d1fe073 9412 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9413 /*
9414 * The pipe->pch transcoder and pch transcoder->pll
9415 * mapping is fixed.
9416 */
8106ddbd 9417 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9418 } else {
9419 tmp = I915_READ(PCH_DPLL_SEL);
9420 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9421 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9422 else
8106ddbd 9423 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9424 }
66e985c0 9425
8106ddbd
ACO
9426 pipe_config->shared_dpll =
9427 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9428 pll = pipe_config->shared_dpll;
66e985c0 9429
2edd6443
ACO
9430 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9431 &pipe_config->dpll_hw_state));
c93f54cf
DV
9432
9433 tmp = pipe_config->dpll_hw_state.dpll;
9434 pipe_config->pixel_multiplier =
9435 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9436 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9437
9438 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9439 } else {
9440 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9441 }
9442
1bd1bd80 9443 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9444 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9445
2fa2fe9a
DV
9446 ironlake_get_pfit_config(crtc, pipe_config);
9447
1729050e
ID
9448 ret = true;
9449
9450out:
9451 intel_display_power_put(dev_priv, power_domain);
9452
9453 return ret;
0e8ffe1b
DV
9454}
9455
be256dc7
PZ
9456static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9457{
9458 struct drm_device *dev = dev_priv->dev;
be256dc7 9459 struct intel_crtc *crtc;
be256dc7 9460
d3fcc808 9461 for_each_intel_crtc(dev, crtc)
e2c719b7 9462 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9463 pipe_name(crtc->pipe));
9464
e2c719b7
RC
9465 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9466 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9467 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9468 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9469 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9470 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9471 "CPU PWM1 enabled\n");
c5107b87 9472 if (IS_HASWELL(dev))
e2c719b7 9473 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9474 "CPU PWM2 enabled\n");
e2c719b7 9475 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9476 "PCH PWM1 enabled\n");
e2c719b7 9477 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9478 "Utility pin enabled\n");
e2c719b7 9479 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9480
9926ada1
PZ
9481 /*
9482 * In theory we can still leave IRQs enabled, as long as only the HPD
9483 * interrupts remain enabled. We used to check for that, but since it's
9484 * gen-specific and since we only disable LCPLL after we fully disable
9485 * the interrupts, the check below should be enough.
9486 */
e2c719b7 9487 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9488}
9489
9ccd5aeb
PZ
9490static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9491{
9492 struct drm_device *dev = dev_priv->dev;
9493
9494 if (IS_HASWELL(dev))
9495 return I915_READ(D_COMP_HSW);
9496 else
9497 return I915_READ(D_COMP_BDW);
9498}
9499
3c4c9b81
PZ
9500static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9501{
9502 struct drm_device *dev = dev_priv->dev;
9503
9504 if (IS_HASWELL(dev)) {
9505 mutex_lock(&dev_priv->rps.hw_lock);
9506 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9507 val))
f475dadf 9508 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9509 mutex_unlock(&dev_priv->rps.hw_lock);
9510 } else {
9ccd5aeb
PZ
9511 I915_WRITE(D_COMP_BDW, val);
9512 POSTING_READ(D_COMP_BDW);
3c4c9b81 9513 }
be256dc7
PZ
9514}
9515
9516/*
9517 * This function implements pieces of two sequences from BSpec:
9518 * - Sequence for display software to disable LCPLL
9519 * - Sequence for display software to allow package C8+
9520 * The steps implemented here are just the steps that actually touch the LCPLL
9521 * register. Callers should take care of disabling all the display engine
9522 * functions, doing the mode unset, fixing interrupts, etc.
9523 */
6ff58d53
PZ
9524static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9525 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9526{
9527 uint32_t val;
9528
9529 assert_can_disable_lcpll(dev_priv);
9530
9531 val = I915_READ(LCPLL_CTL);
9532
9533 if (switch_to_fclk) {
9534 val |= LCPLL_CD_SOURCE_FCLK;
9535 I915_WRITE(LCPLL_CTL, val);
9536
9537 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9538 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9539 DRM_ERROR("Switching to FCLK failed\n");
9540
9541 val = I915_READ(LCPLL_CTL);
9542 }
9543
9544 val |= LCPLL_PLL_DISABLE;
9545 I915_WRITE(LCPLL_CTL, val);
9546 POSTING_READ(LCPLL_CTL);
9547
9548 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9549 DRM_ERROR("LCPLL still locked\n");
9550
9ccd5aeb 9551 val = hsw_read_dcomp(dev_priv);
be256dc7 9552 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9553 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9554 ndelay(100);
9555
9ccd5aeb
PZ
9556 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9557 1))
be256dc7
PZ
9558 DRM_ERROR("D_COMP RCOMP still in progress\n");
9559
9560 if (allow_power_down) {
9561 val = I915_READ(LCPLL_CTL);
9562 val |= LCPLL_POWER_DOWN_ALLOW;
9563 I915_WRITE(LCPLL_CTL, val);
9564 POSTING_READ(LCPLL_CTL);
9565 }
9566}
9567
9568/*
9569 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9570 * source.
9571 */
6ff58d53 9572static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9573{
9574 uint32_t val;
9575
9576 val = I915_READ(LCPLL_CTL);
9577
9578 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9579 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9580 return;
9581
a8a8bd54
PZ
9582 /*
9583 * Make sure we're not on PC8 state before disabling PC8, otherwise
9584 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9585 */
59bad947 9586 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9587
be256dc7
PZ
9588 if (val & LCPLL_POWER_DOWN_ALLOW) {
9589 val &= ~LCPLL_POWER_DOWN_ALLOW;
9590 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9591 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9592 }
9593
9ccd5aeb 9594 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9595 val |= D_COMP_COMP_FORCE;
9596 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9597 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9598
9599 val = I915_READ(LCPLL_CTL);
9600 val &= ~LCPLL_PLL_DISABLE;
9601 I915_WRITE(LCPLL_CTL, val);
9602
9603 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9604 DRM_ERROR("LCPLL not locked yet\n");
9605
9606 if (val & LCPLL_CD_SOURCE_FCLK) {
9607 val = I915_READ(LCPLL_CTL);
9608 val &= ~LCPLL_CD_SOURCE_FCLK;
9609 I915_WRITE(LCPLL_CTL, val);
9610
9611 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9612 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9613 DRM_ERROR("Switching back to LCPLL failed\n");
9614 }
215733fa 9615
59bad947 9616 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9617 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9618}
9619
765dab67
PZ
9620/*
9621 * Package states C8 and deeper are really deep PC states that can only be
9622 * reached when all the devices on the system allow it, so even if the graphics
9623 * device allows PC8+, it doesn't mean the system will actually get to these
9624 * states. Our driver only allows PC8+ when going into runtime PM.
9625 *
9626 * The requirements for PC8+ are that all the outputs are disabled, the power
9627 * well is disabled and most interrupts are disabled, and these are also
9628 * requirements for runtime PM. When these conditions are met, we manually do
9629 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9630 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9631 * hang the machine.
9632 *
9633 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9634 * the state of some registers, so when we come back from PC8+ we need to
9635 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9636 * need to take care of the registers kept by RC6. Notice that this happens even
9637 * if we don't put the device in PCI D3 state (which is what currently happens
9638 * because of the runtime PM support).
9639 *
9640 * For more, read "Display Sequences for Package C8" on the hardware
9641 * documentation.
9642 */
a14cb6fc 9643void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9644{
c67a470b
PZ
9645 struct drm_device *dev = dev_priv->dev;
9646 uint32_t val;
9647
c67a470b
PZ
9648 DRM_DEBUG_KMS("Enabling package C8+\n");
9649
c2699524 9650 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9651 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9652 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9653 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9654 }
9655
9656 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9657 hsw_disable_lcpll(dev_priv, true, true);
9658}
9659
a14cb6fc 9660void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9661{
9662 struct drm_device *dev = dev_priv->dev;
9663 uint32_t val;
9664
c67a470b
PZ
9665 DRM_DEBUG_KMS("Disabling package C8+\n");
9666
9667 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9668 lpt_init_pch_refclk(dev);
9669
c2699524 9670 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9671 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9672 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9673 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9674 }
c67a470b
PZ
9675}
9676
324513c0 9677static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9678{
a821fc46 9679 struct drm_device *dev = old_state->dev;
1a617b77
ML
9680 struct intel_atomic_state *old_intel_state =
9681 to_intel_atomic_state(old_state);
9682 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9683
324513c0 9684 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
9685}
9686
b432e5cf 9687/* compute the max rate for new configuration */
27c329ed 9688static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9689{
565602d7
ML
9690 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9691 struct drm_i915_private *dev_priv = state->dev->dev_private;
9692 struct drm_crtc *crtc;
9693 struct drm_crtc_state *cstate;
27c329ed 9694 struct intel_crtc_state *crtc_state;
565602d7
ML
9695 unsigned max_pixel_rate = 0, i;
9696 enum pipe pipe;
b432e5cf 9697
565602d7
ML
9698 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9699 sizeof(intel_state->min_pixclk));
27c329ed 9700
565602d7
ML
9701 for_each_crtc_in_state(state, crtc, cstate, i) {
9702 int pixel_rate;
27c329ed 9703
565602d7
ML
9704 crtc_state = to_intel_crtc_state(cstate);
9705 if (!crtc_state->base.enable) {
9706 intel_state->min_pixclk[i] = 0;
b432e5cf 9707 continue;
565602d7 9708 }
b432e5cf 9709
27c329ed 9710 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9711
9712 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9713 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9714 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9715
565602d7 9716 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9717 }
9718
565602d7
ML
9719 for_each_pipe(dev_priv, pipe)
9720 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9721
b432e5cf
VS
9722 return max_pixel_rate;
9723}
9724
9725static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9726{
9727 struct drm_i915_private *dev_priv = dev->dev_private;
9728 uint32_t val, data;
9729 int ret;
9730
9731 if (WARN((I915_READ(LCPLL_CTL) &
9732 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9733 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9734 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9735 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9736 "trying to change cdclk frequency with cdclk not enabled\n"))
9737 return;
9738
9739 mutex_lock(&dev_priv->rps.hw_lock);
9740 ret = sandybridge_pcode_write(dev_priv,
9741 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9742 mutex_unlock(&dev_priv->rps.hw_lock);
9743 if (ret) {
9744 DRM_ERROR("failed to inform pcode about cdclk change\n");
9745 return;
9746 }
9747
9748 val = I915_READ(LCPLL_CTL);
9749 val |= LCPLL_CD_SOURCE_FCLK;
9750 I915_WRITE(LCPLL_CTL, val);
9751
5ba00178
TU
9752 if (wait_for_us(I915_READ(LCPLL_CTL) &
9753 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9754 DRM_ERROR("Switching to FCLK failed\n");
9755
9756 val = I915_READ(LCPLL_CTL);
9757 val &= ~LCPLL_CLK_FREQ_MASK;
9758
9759 switch (cdclk) {
9760 case 450000:
9761 val |= LCPLL_CLK_FREQ_450;
9762 data = 0;
9763 break;
9764 case 540000:
9765 val |= LCPLL_CLK_FREQ_54O_BDW;
9766 data = 1;
9767 break;
9768 case 337500:
9769 val |= LCPLL_CLK_FREQ_337_5_BDW;
9770 data = 2;
9771 break;
9772 case 675000:
9773 val |= LCPLL_CLK_FREQ_675_BDW;
9774 data = 3;
9775 break;
9776 default:
9777 WARN(1, "invalid cdclk frequency\n");
9778 return;
9779 }
9780
9781 I915_WRITE(LCPLL_CTL, val);
9782
9783 val = I915_READ(LCPLL_CTL);
9784 val &= ~LCPLL_CD_SOURCE_FCLK;
9785 I915_WRITE(LCPLL_CTL, val);
9786
5ba00178
TU
9787 if (wait_for_us((I915_READ(LCPLL_CTL) &
9788 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9789 DRM_ERROR("Switching back to LCPLL failed\n");
9790
9791 mutex_lock(&dev_priv->rps.hw_lock);
9792 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9793 mutex_unlock(&dev_priv->rps.hw_lock);
9794
7f1052a8
VS
9795 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9796
b432e5cf
VS
9797 intel_update_cdclk(dev);
9798
9799 WARN(cdclk != dev_priv->cdclk_freq,
9800 "cdclk requested %d kHz but got %d kHz\n",
9801 cdclk, dev_priv->cdclk_freq);
9802}
9803
587c7914
VS
9804static int broadwell_calc_cdclk(int max_pixclk)
9805{
9806 if (max_pixclk > 540000)
9807 return 675000;
9808 else if (max_pixclk > 450000)
9809 return 540000;
9810 else if (max_pixclk > 337500)
9811 return 450000;
9812 else
9813 return 337500;
9814}
9815
27c329ed 9816static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9817{
27c329ed 9818 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9819 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9820 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9821 int cdclk;
9822
9823 /*
9824 * FIXME should also account for plane ratio
9825 * once 64bpp pixel formats are supported.
9826 */
587c7914 9827 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 9828
b432e5cf 9829 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9830 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9831 cdclk, dev_priv->max_cdclk_freq);
9832 return -EINVAL;
b432e5cf
VS
9833 }
9834
1a617b77
ML
9835 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9836 if (!intel_state->active_crtcs)
587c7914 9837 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
9838
9839 return 0;
9840}
9841
27c329ed 9842static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9843{
27c329ed 9844 struct drm_device *dev = old_state->dev;
1a617b77
ML
9845 struct intel_atomic_state *old_intel_state =
9846 to_intel_atomic_state(old_state);
9847 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9848
27c329ed 9849 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9850}
9851
c89e39f3
CT
9852static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9853{
9854 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9855 struct drm_i915_private *dev_priv = to_i915(state->dev);
9856 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 9857 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
9858 int cdclk;
9859
9860 /*
9861 * FIXME should also account for plane ratio
9862 * once 64bpp pixel formats are supported.
9863 */
a8ca4934 9864 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
9865
9866 /*
9867 * FIXME move the cdclk caclulation to
9868 * compute_config() so we can fail gracegully.
9869 */
9870 if (cdclk > dev_priv->max_cdclk_freq) {
9871 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9872 cdclk, dev_priv->max_cdclk_freq);
9873 cdclk = dev_priv->max_cdclk_freq;
9874 }
9875
9876 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9877 if (!intel_state->active_crtcs)
a8ca4934 9878 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
9879
9880 return 0;
9881}
9882
9883static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9884{
1cd593e0
VS
9885 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
9886 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
9887 unsigned int req_cdclk = intel_state->dev_cdclk;
9888 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 9889
1cd593e0 9890 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
9891}
9892
190f68c5
ACO
9893static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9894 struct intel_crtc_state *crtc_state)
09b4ddf9 9895{
af3997b5
MK
9896 struct intel_encoder *intel_encoder =
9897 intel_ddi_get_crtc_new_encoder(crtc_state);
9898
9899 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9900 if (!intel_ddi_pll_select(crtc, crtc_state))
9901 return -EINVAL;
9902 }
716c2e55 9903
c7653199 9904 crtc->lowfreq_avail = false;
644cef34 9905
c8f7a0db 9906 return 0;
79e53945
JB
9907}
9908
3760b59c
S
9909static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9910 enum port port,
9911 struct intel_crtc_state *pipe_config)
9912{
8106ddbd
ACO
9913 enum intel_dpll_id id;
9914
3760b59c
S
9915 switch (port) {
9916 case PORT_A:
9917 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9918 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9919 break;
9920 case PORT_B:
9921 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9922 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9923 break;
9924 case PORT_C:
9925 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9926 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9927 break;
9928 default:
9929 DRM_ERROR("Incorrect port type\n");
8106ddbd 9930 return;
3760b59c 9931 }
8106ddbd
ACO
9932
9933 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9934}
9935
96b7dfb7
S
9936static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9937 enum port port,
5cec258b 9938 struct intel_crtc_state *pipe_config)
96b7dfb7 9939{
8106ddbd 9940 enum intel_dpll_id id;
a3c988ea 9941 u32 temp;
96b7dfb7
S
9942
9943 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9944 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9945
9946 switch (pipe_config->ddi_pll_sel) {
3148ade7 9947 case SKL_DPLL0:
a3c988ea
ACO
9948 id = DPLL_ID_SKL_DPLL0;
9949 break;
96b7dfb7 9950 case SKL_DPLL1:
8106ddbd 9951 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9952 break;
9953 case SKL_DPLL2:
8106ddbd 9954 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9955 break;
9956 case SKL_DPLL3:
8106ddbd 9957 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9958 break;
8106ddbd
ACO
9959 default:
9960 MISSING_CASE(pipe_config->ddi_pll_sel);
9961 return;
96b7dfb7 9962 }
8106ddbd
ACO
9963
9964 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9965}
9966
7d2c8175
DL
9967static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9968 enum port port,
5cec258b 9969 struct intel_crtc_state *pipe_config)
7d2c8175 9970{
8106ddbd
ACO
9971 enum intel_dpll_id id;
9972
7d2c8175
DL
9973 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9974
9975 switch (pipe_config->ddi_pll_sel) {
9976 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9977 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9978 break;
9979 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9980 id = DPLL_ID_WRPLL2;
7d2c8175 9981 break;
00490c22 9982 case PORT_CLK_SEL_SPLL:
8106ddbd 9983 id = DPLL_ID_SPLL;
79bd23da 9984 break;
9d16da65
ACO
9985 case PORT_CLK_SEL_LCPLL_810:
9986 id = DPLL_ID_LCPLL_810;
9987 break;
9988 case PORT_CLK_SEL_LCPLL_1350:
9989 id = DPLL_ID_LCPLL_1350;
9990 break;
9991 case PORT_CLK_SEL_LCPLL_2700:
9992 id = DPLL_ID_LCPLL_2700;
9993 break;
8106ddbd
ACO
9994 default:
9995 MISSING_CASE(pipe_config->ddi_pll_sel);
9996 /* fall through */
9997 case PORT_CLK_SEL_NONE:
8106ddbd 9998 return;
7d2c8175 9999 }
8106ddbd
ACO
10000
10001 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10002}
10003
cf30429e
JN
10004static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10005 struct intel_crtc_state *pipe_config,
10006 unsigned long *power_domain_mask)
10007{
10008 struct drm_device *dev = crtc->base.dev;
10009 struct drm_i915_private *dev_priv = dev->dev_private;
10010 enum intel_display_power_domain power_domain;
10011 u32 tmp;
10012
d9a7bc67
ID
10013 /*
10014 * The pipe->transcoder mapping is fixed with the exception of the eDP
10015 * transcoder handled below.
10016 */
cf30429e
JN
10017 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10018
10019 /*
10020 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10021 * consistency and less surprising code; it's in always on power).
10022 */
10023 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10024 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10025 enum pipe trans_edp_pipe;
10026 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10027 default:
10028 WARN(1, "unknown pipe linked to edp transcoder\n");
10029 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10030 case TRANS_DDI_EDP_INPUT_A_ON:
10031 trans_edp_pipe = PIPE_A;
10032 break;
10033 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10034 trans_edp_pipe = PIPE_B;
10035 break;
10036 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10037 trans_edp_pipe = PIPE_C;
10038 break;
10039 }
10040
10041 if (trans_edp_pipe == crtc->pipe)
10042 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10043 }
10044
10045 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10046 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10047 return false;
10048 *power_domain_mask |= BIT(power_domain);
10049
10050 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10051
10052 return tmp & PIPECONF_ENABLE;
10053}
10054
4d1de975
JN
10055static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10056 struct intel_crtc_state *pipe_config,
10057 unsigned long *power_domain_mask)
10058{
10059 struct drm_device *dev = crtc->base.dev;
10060 struct drm_i915_private *dev_priv = dev->dev_private;
10061 enum intel_display_power_domain power_domain;
10062 enum port port;
10063 enum transcoder cpu_transcoder;
10064 u32 tmp;
10065
10066 pipe_config->has_dsi_encoder = false;
10067
10068 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10069 if (port == PORT_A)
10070 cpu_transcoder = TRANSCODER_DSI_A;
10071 else
10072 cpu_transcoder = TRANSCODER_DSI_C;
10073
10074 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10075 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10076 continue;
10077 *power_domain_mask |= BIT(power_domain);
10078
db18b6a6
ID
10079 /*
10080 * The PLL needs to be enabled with a valid divider
10081 * configuration, otherwise accessing DSI registers will hang
10082 * the machine. See BSpec North Display Engine
10083 * registers/MIPI[BXT]. We can break out here early, since we
10084 * need the same DSI PLL to be enabled for both DSI ports.
10085 */
10086 if (!intel_dsi_pll_is_enabled(dev_priv))
10087 break;
10088
4d1de975
JN
10089 /* XXX: this works for video mode only */
10090 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10091 if (!(tmp & DPI_ENABLE))
10092 continue;
10093
10094 tmp = I915_READ(MIPI_CTRL(port));
10095 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10096 continue;
10097
10098 pipe_config->cpu_transcoder = cpu_transcoder;
10099 pipe_config->has_dsi_encoder = true;
10100 break;
10101 }
10102
10103 return pipe_config->has_dsi_encoder;
10104}
10105
26804afd 10106static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10107 struct intel_crtc_state *pipe_config)
26804afd
DV
10108{
10109 struct drm_device *dev = crtc->base.dev;
10110 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 10111 struct intel_shared_dpll *pll;
26804afd
DV
10112 enum port port;
10113 uint32_t tmp;
10114
10115 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10116
10117 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10118
ef11bdb3 10119 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 10120 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
10121 else if (IS_BROXTON(dev))
10122 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10123 else
10124 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10125
8106ddbd
ACO
10126 pll = pipe_config->shared_dpll;
10127 if (pll) {
2edd6443
ACO
10128 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10129 &pipe_config->dpll_hw_state));
d452c5b6
DV
10130 }
10131
26804afd
DV
10132 /*
10133 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10134 * DDI E. So just check whether this pipe is wired to DDI E and whether
10135 * the PCH transcoder is on.
10136 */
ca370455
DL
10137 if (INTEL_INFO(dev)->gen < 9 &&
10138 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10139 pipe_config->has_pch_encoder = true;
10140
10141 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10142 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10143 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10144
10145 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10146 }
10147}
10148
0e8ffe1b 10149static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10150 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10151{
10152 struct drm_device *dev = crtc->base.dev;
10153 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
10154 enum intel_display_power_domain power_domain;
10155 unsigned long power_domain_mask;
cf30429e 10156 bool active;
0e8ffe1b 10157
1729050e
ID
10158 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10159 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10160 return false;
1729050e
ID
10161 power_domain_mask = BIT(power_domain);
10162
8106ddbd 10163 pipe_config->shared_dpll = NULL;
c0d43d62 10164
cf30429e 10165 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10166
4d1de975
JN
10167 if (IS_BROXTON(dev_priv)) {
10168 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10169 &power_domain_mask);
10170 WARN_ON(active && pipe_config->has_dsi_encoder);
10171 if (pipe_config->has_dsi_encoder)
10172 active = true;
10173 }
10174
cf30429e 10175 if (!active)
1729050e 10176 goto out;
0e8ffe1b 10177
4d1de975
JN
10178 if (!pipe_config->has_dsi_encoder) {
10179 haswell_get_ddi_port_state(crtc, pipe_config);
10180 intel_get_pipe_timings(crtc, pipe_config);
10181 }
627eb5a3 10182
bc58be60 10183 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10184
05dc698c
LL
10185 pipe_config->gamma_mode =
10186 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10187
a1b2278e
CK
10188 if (INTEL_INFO(dev)->gen >= 9) {
10189 skl_init_scalers(dev, crtc, pipe_config);
10190 }
10191
af99ceda
CK
10192 if (INTEL_INFO(dev)->gen >= 9) {
10193 pipe_config->scaler_state.scaler_id = -1;
10194 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10195 }
10196
1729050e
ID
10197 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10198 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10199 power_domain_mask |= BIT(power_domain);
1c132b44 10200 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10201 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10202 else
1c132b44 10203 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10204 }
88adfff1 10205
e59150dc
JB
10206 if (IS_HASWELL(dev))
10207 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10208 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10209
4d1de975
JN
10210 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10211 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10212 pipe_config->pixel_multiplier =
10213 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10214 } else {
10215 pipe_config->pixel_multiplier = 1;
10216 }
6c49f241 10217
1729050e
ID
10218out:
10219 for_each_power_domain(power_domain, power_domain_mask)
10220 intel_display_power_put(dev_priv, power_domain);
10221
cf30429e 10222 return active;
0e8ffe1b
DV
10223}
10224
55a08b3f
ML
10225static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10226 const struct intel_plane_state *plane_state)
560b85bb
CW
10227{
10228 struct drm_device *dev = crtc->dev;
10229 struct drm_i915_private *dev_priv = dev->dev_private;
10230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10231 uint32_t cntl = 0, size = 0;
560b85bb 10232
55a08b3f
ML
10233 if (plane_state && plane_state->visible) {
10234 unsigned int width = plane_state->base.crtc_w;
10235 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10236 unsigned int stride = roundup_pow_of_two(width) * 4;
10237
10238 switch (stride) {
10239 default:
10240 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10241 width, stride);
10242 stride = 256;
10243 /* fallthrough */
10244 case 256:
10245 case 512:
10246 case 1024:
10247 case 2048:
10248 break;
4b0e333e
CW
10249 }
10250
dc41c154
VS
10251 cntl |= CURSOR_ENABLE |
10252 CURSOR_GAMMA_ENABLE |
10253 CURSOR_FORMAT_ARGB |
10254 CURSOR_STRIDE(stride);
10255
10256 size = (height << 12) | width;
4b0e333e 10257 }
560b85bb 10258
dc41c154
VS
10259 if (intel_crtc->cursor_cntl != 0 &&
10260 (intel_crtc->cursor_base != base ||
10261 intel_crtc->cursor_size != size ||
10262 intel_crtc->cursor_cntl != cntl)) {
10263 /* On these chipsets we can only modify the base/size/stride
10264 * whilst the cursor is disabled.
10265 */
0b87c24e
VS
10266 I915_WRITE(CURCNTR(PIPE_A), 0);
10267 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10268 intel_crtc->cursor_cntl = 0;
4b0e333e 10269 }
560b85bb 10270
99d1f387 10271 if (intel_crtc->cursor_base != base) {
0b87c24e 10272 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10273 intel_crtc->cursor_base = base;
10274 }
4726e0b0 10275
dc41c154
VS
10276 if (intel_crtc->cursor_size != size) {
10277 I915_WRITE(CURSIZE, size);
10278 intel_crtc->cursor_size = size;
4b0e333e 10279 }
560b85bb 10280
4b0e333e 10281 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10282 I915_WRITE(CURCNTR(PIPE_A), cntl);
10283 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10284 intel_crtc->cursor_cntl = cntl;
560b85bb 10285 }
560b85bb
CW
10286}
10287
55a08b3f
ML
10288static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10289 const struct intel_plane_state *plane_state)
65a21cd6
JB
10290{
10291 struct drm_device *dev = crtc->dev;
10292 struct drm_i915_private *dev_priv = dev->dev_private;
10293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10294 int pipe = intel_crtc->pipe;
663f3122 10295 uint32_t cntl = 0;
4b0e333e 10296
55a08b3f 10297 if (plane_state && plane_state->visible) {
4b0e333e 10298 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10299 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10300 case 64:
10301 cntl |= CURSOR_MODE_64_ARGB_AX;
10302 break;
10303 case 128:
10304 cntl |= CURSOR_MODE_128_ARGB_AX;
10305 break;
10306 case 256:
10307 cntl |= CURSOR_MODE_256_ARGB_AX;
10308 break;
10309 default:
55a08b3f 10310 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10311 return;
65a21cd6 10312 }
4b0e333e 10313 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10314
fc6f93bc 10315 if (HAS_DDI(dev))
47bf17a7 10316 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10317
55a08b3f
ML
10318 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10319 cntl |= CURSOR_ROTATE_180;
10320 }
4398ad45 10321
4b0e333e
CW
10322 if (intel_crtc->cursor_cntl != cntl) {
10323 I915_WRITE(CURCNTR(pipe), cntl);
10324 POSTING_READ(CURCNTR(pipe));
10325 intel_crtc->cursor_cntl = cntl;
65a21cd6 10326 }
4b0e333e 10327
65a21cd6 10328 /* and commit changes on next vblank */
5efb3e28
VS
10329 I915_WRITE(CURBASE(pipe), base);
10330 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10331
10332 intel_crtc->cursor_base = base;
65a21cd6
JB
10333}
10334
cda4b7d3 10335/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10336static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10337 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10338{
10339 struct drm_device *dev = crtc->dev;
10340 struct drm_i915_private *dev_priv = dev->dev_private;
10341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10342 int pipe = intel_crtc->pipe;
55a08b3f
ML
10343 u32 base = intel_crtc->cursor_addr;
10344 u32 pos = 0;
cda4b7d3 10345
55a08b3f
ML
10346 if (plane_state) {
10347 int x = plane_state->base.crtc_x;
10348 int y = plane_state->base.crtc_y;
cda4b7d3 10349
55a08b3f
ML
10350 if (x < 0) {
10351 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10352 x = -x;
10353 }
10354 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10355
55a08b3f
ML
10356 if (y < 0) {
10357 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10358 y = -y;
10359 }
10360 pos |= y << CURSOR_Y_SHIFT;
10361
10362 /* ILK+ do this automagically */
10363 if (HAS_GMCH_DISPLAY(dev) &&
10364 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10365 base += (plane_state->base.crtc_h *
10366 plane_state->base.crtc_w - 1) * 4;
10367 }
cda4b7d3 10368 }
cda4b7d3 10369
5efb3e28
VS
10370 I915_WRITE(CURPOS(pipe), pos);
10371
8ac54669 10372 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10373 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10374 else
55a08b3f 10375 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10376}
10377
dc41c154
VS
10378static bool cursor_size_ok(struct drm_device *dev,
10379 uint32_t width, uint32_t height)
10380{
10381 if (width == 0 || height == 0)
10382 return false;
10383
10384 /*
10385 * 845g/865g are special in that they are only limited by
10386 * the width of their cursors, the height is arbitrary up to
10387 * the precision of the register. Everything else requires
10388 * square cursors, limited to a few power-of-two sizes.
10389 */
10390 if (IS_845G(dev) || IS_I865G(dev)) {
10391 if ((width & 63) != 0)
10392 return false;
10393
10394 if (width > (IS_845G(dev) ? 64 : 512))
10395 return false;
10396
10397 if (height > 1023)
10398 return false;
10399 } else {
10400 switch (width | height) {
10401 case 256:
10402 case 128:
10403 if (IS_GEN2(dev))
10404 return false;
10405 case 64:
10406 break;
10407 default:
10408 return false;
10409 }
10410 }
10411
10412 return true;
10413}
10414
79e53945
JB
10415/* VESA 640x480x72Hz mode to set on the pipe */
10416static struct drm_display_mode load_detect_mode = {
10417 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10418 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10419};
10420
a8bb6818
DV
10421struct drm_framebuffer *
10422__intel_framebuffer_create(struct drm_device *dev,
10423 struct drm_mode_fb_cmd2 *mode_cmd,
10424 struct drm_i915_gem_object *obj)
d2dff872
CW
10425{
10426 struct intel_framebuffer *intel_fb;
10427 int ret;
10428
10429 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10430 if (!intel_fb)
d2dff872 10431 return ERR_PTR(-ENOMEM);
d2dff872
CW
10432
10433 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10434 if (ret)
10435 goto err;
d2dff872
CW
10436
10437 return &intel_fb->base;
dcb1394e 10438
dd4916c5 10439err:
dd4916c5 10440 kfree(intel_fb);
dd4916c5 10441 return ERR_PTR(ret);
d2dff872
CW
10442}
10443
b5ea642a 10444static struct drm_framebuffer *
a8bb6818
DV
10445intel_framebuffer_create(struct drm_device *dev,
10446 struct drm_mode_fb_cmd2 *mode_cmd,
10447 struct drm_i915_gem_object *obj)
10448{
10449 struct drm_framebuffer *fb;
10450 int ret;
10451
10452 ret = i915_mutex_lock_interruptible(dev);
10453 if (ret)
10454 return ERR_PTR(ret);
10455 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10456 mutex_unlock(&dev->struct_mutex);
10457
10458 return fb;
10459}
10460
d2dff872
CW
10461static u32
10462intel_framebuffer_pitch_for_width(int width, int bpp)
10463{
10464 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10465 return ALIGN(pitch, 64);
10466}
10467
10468static u32
10469intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10470{
10471 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10472 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10473}
10474
10475static struct drm_framebuffer *
10476intel_framebuffer_create_for_mode(struct drm_device *dev,
10477 struct drm_display_mode *mode,
10478 int depth, int bpp)
10479{
dcb1394e 10480 struct drm_framebuffer *fb;
d2dff872 10481 struct drm_i915_gem_object *obj;
0fed39bd 10482 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 10483
d37cd8a8 10484 obj = i915_gem_object_create(dev,
d2dff872 10485 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
10486 if (IS_ERR(obj))
10487 return ERR_CAST(obj);
d2dff872
CW
10488
10489 mode_cmd.width = mode->hdisplay;
10490 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10491 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10492 bpp);
5ca0c34a 10493 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10494
dcb1394e
LW
10495 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10496 if (IS_ERR(fb))
10497 drm_gem_object_unreference_unlocked(&obj->base);
10498
10499 return fb;
d2dff872
CW
10500}
10501
10502static struct drm_framebuffer *
10503mode_fits_in_fbdev(struct drm_device *dev,
10504 struct drm_display_mode *mode)
10505{
0695726e 10506#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10507 struct drm_i915_private *dev_priv = dev->dev_private;
10508 struct drm_i915_gem_object *obj;
10509 struct drm_framebuffer *fb;
10510
4c0e5528 10511 if (!dev_priv->fbdev)
d2dff872
CW
10512 return NULL;
10513
4c0e5528 10514 if (!dev_priv->fbdev->fb)
d2dff872
CW
10515 return NULL;
10516
4c0e5528
DV
10517 obj = dev_priv->fbdev->fb->obj;
10518 BUG_ON(!obj);
10519
8bcd4553 10520 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10521 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10522 fb->bits_per_pixel))
d2dff872
CW
10523 return NULL;
10524
01f2c773 10525 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10526 return NULL;
10527
edde3617 10528 drm_framebuffer_reference(fb);
d2dff872 10529 return fb;
4520f53a
DV
10530#else
10531 return NULL;
10532#endif
d2dff872
CW
10533}
10534
d3a40d1b
ACO
10535static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10536 struct drm_crtc *crtc,
10537 struct drm_display_mode *mode,
10538 struct drm_framebuffer *fb,
10539 int x, int y)
10540{
10541 struct drm_plane_state *plane_state;
10542 int hdisplay, vdisplay;
10543 int ret;
10544
10545 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10546 if (IS_ERR(plane_state))
10547 return PTR_ERR(plane_state);
10548
10549 if (mode)
10550 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10551 else
10552 hdisplay = vdisplay = 0;
10553
10554 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10555 if (ret)
10556 return ret;
10557 drm_atomic_set_fb_for_plane(plane_state, fb);
10558 plane_state->crtc_x = 0;
10559 plane_state->crtc_y = 0;
10560 plane_state->crtc_w = hdisplay;
10561 plane_state->crtc_h = vdisplay;
10562 plane_state->src_x = x << 16;
10563 plane_state->src_y = y << 16;
10564 plane_state->src_w = hdisplay << 16;
10565 plane_state->src_h = vdisplay << 16;
10566
10567 return 0;
10568}
10569
d2434ab7 10570bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10571 struct drm_display_mode *mode,
51fd371b
RC
10572 struct intel_load_detect_pipe *old,
10573 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10574{
10575 struct intel_crtc *intel_crtc;
d2434ab7
DV
10576 struct intel_encoder *intel_encoder =
10577 intel_attached_encoder(connector);
79e53945 10578 struct drm_crtc *possible_crtc;
4ef69c7a 10579 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10580 struct drm_crtc *crtc = NULL;
10581 struct drm_device *dev = encoder->dev;
94352cf9 10582 struct drm_framebuffer *fb;
51fd371b 10583 struct drm_mode_config *config = &dev->mode_config;
edde3617 10584 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10585 struct drm_connector_state *connector_state;
4be07317 10586 struct intel_crtc_state *crtc_state;
51fd371b 10587 int ret, i = -1;
79e53945 10588
d2dff872 10589 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10590 connector->base.id, connector->name,
8e329a03 10591 encoder->base.id, encoder->name);
d2dff872 10592
edde3617
ML
10593 old->restore_state = NULL;
10594
51fd371b
RC
10595retry:
10596 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10597 if (ret)
ad3c558f 10598 goto fail;
6e9f798d 10599
79e53945
JB
10600 /*
10601 * Algorithm gets a little messy:
7a5e4805 10602 *
79e53945
JB
10603 * - if the connector already has an assigned crtc, use it (but make
10604 * sure it's on first)
7a5e4805 10605 *
79e53945
JB
10606 * - try to find the first unused crtc that can drive this connector,
10607 * and use that if we find one
79e53945
JB
10608 */
10609
10610 /* See if we already have a CRTC for this connector */
edde3617
ML
10611 if (connector->state->crtc) {
10612 crtc = connector->state->crtc;
8261b191 10613
51fd371b 10614 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10615 if (ret)
ad3c558f 10616 goto fail;
8261b191
CW
10617
10618 /* Make sure the crtc and connector are running */
edde3617 10619 goto found;
79e53945
JB
10620 }
10621
10622 /* Find an unused one (if possible) */
70e1e0ec 10623 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10624 i++;
10625 if (!(encoder->possible_crtcs & (1 << i)))
10626 continue;
edde3617
ML
10627
10628 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10629 if (ret)
10630 goto fail;
10631
10632 if (possible_crtc->state->enable) {
10633 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10634 continue;
edde3617 10635 }
a459249c
VS
10636
10637 crtc = possible_crtc;
10638 break;
79e53945
JB
10639 }
10640
10641 /*
10642 * If we didn't find an unused CRTC, don't use any.
10643 */
10644 if (!crtc) {
7173188d 10645 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10646 goto fail;
79e53945
JB
10647 }
10648
edde3617
ML
10649found:
10650 intel_crtc = to_intel_crtc(crtc);
10651
4d02e2de
DV
10652 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10653 if (ret)
ad3c558f 10654 goto fail;
79e53945 10655
83a57153 10656 state = drm_atomic_state_alloc(dev);
edde3617
ML
10657 restore_state = drm_atomic_state_alloc(dev);
10658 if (!state || !restore_state) {
10659 ret = -ENOMEM;
10660 goto fail;
10661 }
83a57153
ACO
10662
10663 state->acquire_ctx = ctx;
edde3617 10664 restore_state->acquire_ctx = ctx;
83a57153 10665
944b0c76
ACO
10666 connector_state = drm_atomic_get_connector_state(state, connector);
10667 if (IS_ERR(connector_state)) {
10668 ret = PTR_ERR(connector_state);
10669 goto fail;
10670 }
10671
edde3617
ML
10672 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10673 if (ret)
10674 goto fail;
944b0c76 10675
4be07317
ACO
10676 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10677 if (IS_ERR(crtc_state)) {
10678 ret = PTR_ERR(crtc_state);
10679 goto fail;
10680 }
10681
49d6fa21 10682 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10683
6492711d
CW
10684 if (!mode)
10685 mode = &load_detect_mode;
79e53945 10686
d2dff872
CW
10687 /* We need a framebuffer large enough to accommodate all accesses
10688 * that the plane may generate whilst we perform load detection.
10689 * We can not rely on the fbcon either being present (we get called
10690 * during its initialisation to detect all boot displays, or it may
10691 * not even exist) or that it is large enough to satisfy the
10692 * requested mode.
10693 */
94352cf9
DV
10694 fb = mode_fits_in_fbdev(dev, mode);
10695 if (fb == NULL) {
d2dff872 10696 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10697 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10698 } else
10699 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10700 if (IS_ERR(fb)) {
d2dff872 10701 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10702 goto fail;
79e53945 10703 }
79e53945 10704
d3a40d1b
ACO
10705 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10706 if (ret)
10707 goto fail;
10708
edde3617
ML
10709 drm_framebuffer_unreference(fb);
10710
10711 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10712 if (ret)
10713 goto fail;
10714
10715 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10716 if (!ret)
10717 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10718 if (!ret)
10719 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10720 if (ret) {
10721 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10722 goto fail;
10723 }
8c7b5ccb 10724
3ba86073
ML
10725 ret = drm_atomic_commit(state);
10726 if (ret) {
6492711d 10727 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10728 goto fail;
79e53945 10729 }
edde3617
ML
10730
10731 old->restore_state = restore_state;
7173188d 10732
79e53945 10733 /* let the connector get through one full cycle before testing */
9d0498a2 10734 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10735 return true;
412b61d8 10736
ad3c558f 10737fail:
e5d958ef 10738 drm_atomic_state_free(state);
edde3617
ML
10739 drm_atomic_state_free(restore_state);
10740 restore_state = state = NULL;
83a57153 10741
51fd371b
RC
10742 if (ret == -EDEADLK) {
10743 drm_modeset_backoff(ctx);
10744 goto retry;
10745 }
10746
412b61d8 10747 return false;
79e53945
JB
10748}
10749
d2434ab7 10750void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10751 struct intel_load_detect_pipe *old,
10752 struct drm_modeset_acquire_ctx *ctx)
79e53945 10753{
d2434ab7
DV
10754 struct intel_encoder *intel_encoder =
10755 intel_attached_encoder(connector);
4ef69c7a 10756 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10757 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10758 int ret;
79e53945 10759
d2dff872 10760 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10761 connector->base.id, connector->name,
8e329a03 10762 encoder->base.id, encoder->name);
d2dff872 10763
edde3617 10764 if (!state)
0622a53c 10765 return;
79e53945 10766
edde3617
ML
10767 ret = drm_atomic_commit(state);
10768 if (ret) {
10769 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10770 drm_atomic_state_free(state);
10771 }
79e53945
JB
10772}
10773
da4a1efa 10774static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10775 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10776{
10777 struct drm_i915_private *dev_priv = dev->dev_private;
10778 u32 dpll = pipe_config->dpll_hw_state.dpll;
10779
10780 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10781 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10782 else if (HAS_PCH_SPLIT(dev))
10783 return 120000;
10784 else if (!IS_GEN2(dev))
10785 return 96000;
10786 else
10787 return 48000;
10788}
10789
79e53945 10790/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10791static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10792 struct intel_crtc_state *pipe_config)
79e53945 10793{
f1f644dc 10794 struct drm_device *dev = crtc->base.dev;
79e53945 10795 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10796 int pipe = pipe_config->cpu_transcoder;
293623f7 10797 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 10798 u32 fp;
9e2c8475 10799 struct dpll clock;
dccbea3b 10800 int port_clock;
da4a1efa 10801 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10802
10803 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10804 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10805 else
293623f7 10806 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10807
10808 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10809 if (IS_PINEVIEW(dev)) {
10810 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10811 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10812 } else {
10813 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10814 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10815 }
10816
a6c45cf0 10817 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10818 if (IS_PINEVIEW(dev))
10819 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10820 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10821 else
10822 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10823 DPLL_FPA01_P1_POST_DIV_SHIFT);
10824
10825 switch (dpll & DPLL_MODE_MASK) {
10826 case DPLLB_MODE_DAC_SERIAL:
10827 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10828 5 : 10;
10829 break;
10830 case DPLLB_MODE_LVDS:
10831 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10832 7 : 14;
10833 break;
10834 default:
28c97730 10835 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10836 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10837 return;
79e53945
JB
10838 }
10839
ac58c3f0 10840 if (IS_PINEVIEW(dev))
dccbea3b 10841 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10842 else
dccbea3b 10843 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10844 } else {
0fb58223 10845 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10846 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10847
10848 if (is_lvds) {
10849 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10850 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10851
10852 if (lvds & LVDS_CLKB_POWER_UP)
10853 clock.p2 = 7;
10854 else
10855 clock.p2 = 14;
79e53945
JB
10856 } else {
10857 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10858 clock.p1 = 2;
10859 else {
10860 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10861 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10862 }
10863 if (dpll & PLL_P2_DIVIDE_BY_4)
10864 clock.p2 = 4;
10865 else
10866 clock.p2 = 2;
79e53945 10867 }
da4a1efa 10868
dccbea3b 10869 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10870 }
10871
18442d08
VS
10872 /*
10873 * This value includes pixel_multiplier. We will use
241bfc38 10874 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10875 * encoder's get_config() function.
10876 */
dccbea3b 10877 pipe_config->port_clock = port_clock;
f1f644dc
JB
10878}
10879
6878da05
VS
10880int intel_dotclock_calculate(int link_freq,
10881 const struct intel_link_m_n *m_n)
f1f644dc 10882{
f1f644dc
JB
10883 /*
10884 * The calculation for the data clock is:
1041a02f 10885 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10886 * But we want to avoid losing precison if possible, so:
1041a02f 10887 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10888 *
10889 * and the link clock is simpler:
1041a02f 10890 * link_clock = (m * link_clock) / n
f1f644dc
JB
10891 */
10892
6878da05
VS
10893 if (!m_n->link_n)
10894 return 0;
f1f644dc 10895
6878da05
VS
10896 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10897}
f1f644dc 10898
18442d08 10899static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10900 struct intel_crtc_state *pipe_config)
6878da05 10901{
e3b247da 10902 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10903
18442d08
VS
10904 /* read out port_clock from the DPLL */
10905 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10906
f1f644dc 10907 /*
e3b247da
VS
10908 * In case there is an active pipe without active ports,
10909 * we may need some idea for the dotclock anyway.
10910 * Calculate one based on the FDI configuration.
79e53945 10911 */
2d112de7 10912 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10913 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10914 &pipe_config->fdi_m_n);
79e53945
JB
10915}
10916
10917/** Returns the currently programmed mode of the given pipe. */
10918struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10919 struct drm_crtc *crtc)
10920{
548f245b 10921 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10923 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10924 struct drm_display_mode *mode;
3f36b937 10925 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10926 int htot = I915_READ(HTOTAL(cpu_transcoder));
10927 int hsync = I915_READ(HSYNC(cpu_transcoder));
10928 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10929 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10930 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10931
10932 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10933 if (!mode)
10934 return NULL;
10935
3f36b937
TU
10936 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10937 if (!pipe_config) {
10938 kfree(mode);
10939 return NULL;
10940 }
10941
f1f644dc
JB
10942 /*
10943 * Construct a pipe_config sufficient for getting the clock info
10944 * back out of crtc_clock_get.
10945 *
10946 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10947 * to use a real value here instead.
10948 */
3f36b937
TU
10949 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10950 pipe_config->pixel_multiplier = 1;
10951 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10952 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10953 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10954 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10955
10956 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10957 mode->hdisplay = (htot & 0xffff) + 1;
10958 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10959 mode->hsync_start = (hsync & 0xffff) + 1;
10960 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10961 mode->vdisplay = (vtot & 0xffff) + 1;
10962 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10963 mode->vsync_start = (vsync & 0xffff) + 1;
10964 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10965
10966 drm_mode_set_name(mode);
79e53945 10967
3f36b937
TU
10968 kfree(pipe_config);
10969
79e53945
JB
10970 return mode;
10971}
10972
7d993739 10973void intel_mark_busy(struct drm_i915_private *dev_priv)
f047e395 10974{
f62a0076
CW
10975 if (dev_priv->mm.busy)
10976 return;
10977
43694d69 10978 intel_runtime_pm_get(dev_priv);
c67a470b 10979 i915_update_gfx_val(dev_priv);
7d993739 10980 if (INTEL_GEN(dev_priv) >= 6)
43cf3bf0 10981 gen6_rps_busy(dev_priv);
f62a0076 10982 dev_priv->mm.busy = true;
f047e395
CW
10983}
10984
7d993739 10985void intel_mark_idle(struct drm_i915_private *dev_priv)
652c393a 10986{
f62a0076
CW
10987 if (!dev_priv->mm.busy)
10988 return;
10989
10990 dev_priv->mm.busy = false;
10991
7d993739
TU
10992 if (INTEL_GEN(dev_priv) >= 6)
10993 gen6_rps_idle(dev_priv);
bb4cdd53 10994
43694d69 10995 intel_runtime_pm_put(dev_priv);
652c393a
JB
10996}
10997
79e53945
JB
10998static void intel_crtc_destroy(struct drm_crtc *crtc)
10999{
11000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11001 struct drm_device *dev = crtc->dev;
51cbaf01 11002 struct intel_flip_work *work;
67e77c5a 11003
5e2d7afc 11004 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11005 work = intel_crtc->flip_work;
11006 intel_crtc->flip_work = NULL;
11007 spin_unlock_irq(&dev->event_lock);
67e77c5a 11008
5a21b665 11009 if (work) {
51cbaf01
ML
11010 cancel_work_sync(&work->mmio_work);
11011 cancel_work_sync(&work->unpin_work);
5a21b665 11012 kfree(work);
67e77c5a 11013 }
79e53945
JB
11014
11015 drm_crtc_cleanup(crtc);
67e77c5a 11016
79e53945
JB
11017 kfree(intel_crtc);
11018}
11019
6b95a207
KH
11020static void intel_unpin_work_fn(struct work_struct *__work)
11021{
51cbaf01
ML
11022 struct intel_flip_work *work =
11023 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11024 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11025 struct drm_device *dev = crtc->base.dev;
11026 struct drm_plane *primary = crtc->base.primary;
03f476e1 11027
5a21b665
DV
11028 if (is_mmio_work(work))
11029 flush_work(&work->mmio_work);
03f476e1 11030
5a21b665
DV
11031 mutex_lock(&dev->struct_mutex);
11032 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
11033 drm_gem_object_unreference(&work->pending_flip_obj->base);
143f73b3 11034
5a21b665
DV
11035 if (work->flip_queued_req)
11036 i915_gem_request_assign(&work->flip_queued_req, NULL);
11037 mutex_unlock(&dev->struct_mutex);
143f73b3 11038
5a21b665
DV
11039 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
11040 intel_fbc_post_update(crtc);
11041 drm_framebuffer_unreference(work->old_fb);
143f73b3 11042
5a21b665
DV
11043 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11044 atomic_dec(&crtc->unpin_work_count);
a6747b73 11045
5a21b665
DV
11046 kfree(work);
11047}
d9e86c0e 11048
5a21b665
DV
11049/* Is 'a' after or equal to 'b'? */
11050static bool g4x_flip_count_after_eq(u32 a, u32 b)
11051{
11052 return !((a - b) & 0x80000000);
11053}
143f73b3 11054
5a21b665
DV
11055static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11056 struct intel_flip_work *work)
11057{
11058 struct drm_device *dev = crtc->base.dev;
11059 struct drm_i915_private *dev_priv = dev->dev_private;
11060 unsigned reset_counter;
143f73b3 11061
5a21b665
DV
11062 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11063 if (crtc->reset_counter != reset_counter)
11064 return true;
143f73b3 11065
5a21b665
DV
11066 /*
11067 * The relevant registers doen't exist on pre-ctg.
11068 * As the flip done interrupt doesn't trigger for mmio
11069 * flips on gmch platforms, a flip count check isn't
11070 * really needed there. But since ctg has the registers,
11071 * include it in the check anyway.
11072 */
11073 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11074 return true;
b4a98e57 11075
5a21b665
DV
11076 /*
11077 * BDW signals flip done immediately if the plane
11078 * is disabled, even if the plane enable is already
11079 * armed to occur at the next vblank :(
11080 */
f99d7069 11081
5a21b665
DV
11082 /*
11083 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11084 * used the same base address. In that case the mmio flip might
11085 * have completed, but the CS hasn't even executed the flip yet.
11086 *
11087 * A flip count check isn't enough as the CS might have updated
11088 * the base address just after start of vblank, but before we
11089 * managed to process the interrupt. This means we'd complete the
11090 * CS flip too soon.
11091 *
11092 * Combining both checks should get us a good enough result. It may
11093 * still happen that the CS flip has been executed, but has not
11094 * yet actually completed. But in case the base address is the same
11095 * anyway, we don't really care.
11096 */
11097 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11098 crtc->flip_work->gtt_offset &&
11099 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11100 crtc->flip_work->flip_count);
11101}
b4a98e57 11102
5a21b665
DV
11103static bool
11104__pageflip_finished_mmio(struct intel_crtc *crtc,
11105 struct intel_flip_work *work)
11106{
11107 /*
11108 * MMIO work completes when vblank is different from
11109 * flip_queued_vblank.
11110 *
11111 * Reset counter value doesn't matter, this is handled by
11112 * i915_wait_request finishing early, so no need to handle
11113 * reset here.
11114 */
11115 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11116}
11117
51cbaf01
ML
11118
11119static bool pageflip_finished(struct intel_crtc *crtc,
11120 struct intel_flip_work *work)
11121{
11122 if (!atomic_read(&work->pending))
11123 return false;
11124
11125 smp_rmb();
11126
5a21b665
DV
11127 if (is_mmio_work(work))
11128 return __pageflip_finished_mmio(crtc, work);
11129 else
11130 return __pageflip_finished_cs(crtc, work);
11131}
11132
11133void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11134{
11135 struct drm_device *dev = dev_priv->dev;
11136 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11138 struct intel_flip_work *work;
11139 unsigned long flags;
11140
11141 /* Ignore early vblank irqs */
11142 if (!crtc)
11143 return;
11144
51cbaf01 11145 /*
5a21b665
DV
11146 * This is called both by irq handlers and the reset code (to complete
11147 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11148 */
5a21b665
DV
11149 spin_lock_irqsave(&dev->event_lock, flags);
11150 work = intel_crtc->flip_work;
11151
11152 if (work != NULL &&
11153 !is_mmio_work(work) &&
11154 pageflip_finished(intel_crtc, work))
11155 page_flip_completed(intel_crtc);
11156
11157 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11158}
11159
51cbaf01 11160void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11161{
91d14251 11162 struct drm_device *dev = dev_priv->dev;
5251f04e
ML
11163 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51cbaf01 11165 struct intel_flip_work *work;
6b95a207
KH
11166 unsigned long flags;
11167
5251f04e
ML
11168 /* Ignore early vblank irqs */
11169 if (!crtc)
11170 return;
f326038a
DV
11171
11172 /*
11173 * This is called both by irq handlers and the reset code (to complete
11174 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11175 */
6b95a207 11176 spin_lock_irqsave(&dev->event_lock, flags);
5a21b665 11177 work = intel_crtc->flip_work;
5251f04e 11178
5a21b665
DV
11179 if (work != NULL &&
11180 is_mmio_work(work) &&
11181 pageflip_finished(intel_crtc, work))
11182 page_flip_completed(intel_crtc);
5251f04e 11183
6b95a207
KH
11184 spin_unlock_irqrestore(&dev->event_lock, flags);
11185}
11186
5a21b665
DV
11187static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11188 struct intel_flip_work *work)
84c33a64 11189{
5a21b665 11190 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11191
5a21b665
DV
11192 /* Ensure that the work item is consistent when activating it ... */
11193 smp_mb__before_atomic();
11194 atomic_set(&work->pending, 1);
11195}
a6747b73 11196
5a21b665
DV
11197static int intel_gen2_queue_flip(struct drm_device *dev,
11198 struct drm_crtc *crtc,
11199 struct drm_framebuffer *fb,
11200 struct drm_i915_gem_object *obj,
11201 struct drm_i915_gem_request *req,
11202 uint32_t flags)
11203{
11204 struct intel_engine_cs *engine = req->engine;
11205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11206 u32 flip_mask;
11207 int ret;
143f73b3 11208
5a21b665
DV
11209 ret = intel_ring_begin(req, 6);
11210 if (ret)
11211 return ret;
143f73b3 11212
5a21b665
DV
11213 /* Can't queue multiple flips, so wait for the previous
11214 * one to finish before executing the next.
11215 */
11216 if (intel_crtc->plane)
11217 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11218 else
11219 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11220 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11221 intel_ring_emit(engine, MI_NOOP);
11222 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11223 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11224 intel_ring_emit(engine, fb->pitches[0]);
11225 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11226 intel_ring_emit(engine, 0); /* aux display base address, unused */
143f73b3 11227
5a21b665
DV
11228 return 0;
11229}
84c33a64 11230
5a21b665
DV
11231static int intel_gen3_queue_flip(struct drm_device *dev,
11232 struct drm_crtc *crtc,
11233 struct drm_framebuffer *fb,
11234 struct drm_i915_gem_object *obj,
11235 struct drm_i915_gem_request *req,
11236 uint32_t flags)
11237{
11238 struct intel_engine_cs *engine = req->engine;
11239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11240 u32 flip_mask;
11241 int ret;
d55dbd06 11242
5a21b665
DV
11243 ret = intel_ring_begin(req, 6);
11244 if (ret)
11245 return ret;
d55dbd06 11246
5a21b665
DV
11247 if (intel_crtc->plane)
11248 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11249 else
11250 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11251 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11252 intel_ring_emit(engine, MI_NOOP);
11253 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
11254 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11255 intel_ring_emit(engine, fb->pitches[0]);
11256 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11257 intel_ring_emit(engine, MI_NOOP);
fd8e058a 11258
5a21b665
DV
11259 return 0;
11260}
84c33a64 11261
5a21b665
DV
11262static int intel_gen4_queue_flip(struct drm_device *dev,
11263 struct drm_crtc *crtc,
11264 struct drm_framebuffer *fb,
11265 struct drm_i915_gem_object *obj,
11266 struct drm_i915_gem_request *req,
11267 uint32_t flags)
11268{
11269 struct intel_engine_cs *engine = req->engine;
11270 struct drm_i915_private *dev_priv = dev->dev_private;
11271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11272 uint32_t pf, pipesrc;
11273 int ret;
143f73b3 11274
5a21b665
DV
11275 ret = intel_ring_begin(req, 4);
11276 if (ret)
11277 return ret;
143f73b3 11278
5a21b665
DV
11279 /* i965+ uses the linear or tiled offsets from the
11280 * Display Registers (which do not change across a page-flip)
11281 * so we need only reprogram the base address.
11282 */
11283 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11284 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11285 intel_ring_emit(engine, fb->pitches[0]);
11286 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset |
11287 obj->tiling_mode);
11288
11289 /* XXX Enabling the panel-fitter across page-flip is so far
11290 * untested on non-native modes, so ignore it for now.
11291 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11292 */
11293 pf = 0;
11294 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11295 intel_ring_emit(engine, pf | pipesrc);
143f73b3 11296
5a21b665 11297 return 0;
8c9f3aaf
JB
11298}
11299
5a21b665
DV
11300static int intel_gen6_queue_flip(struct drm_device *dev,
11301 struct drm_crtc *crtc,
11302 struct drm_framebuffer *fb,
11303 struct drm_i915_gem_object *obj,
11304 struct drm_i915_gem_request *req,
11305 uint32_t flags)
da20eabd 11306{
5a21b665
DV
11307 struct intel_engine_cs *engine = req->engine;
11308 struct drm_i915_private *dev_priv = dev->dev_private;
11309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11310 uint32_t pf, pipesrc;
11311 int ret;
d21fbe87 11312
5a21b665
DV
11313 ret = intel_ring_begin(req, 4);
11314 if (ret)
11315 return ret;
92826fcd 11316
5a21b665
DV
11317 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11318 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11319 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11320 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
92826fcd 11321
5a21b665
DV
11322 /* Contrary to the suggestions in the documentation,
11323 * "Enable Panel Fitter" does not seem to be required when page
11324 * flipping with a non-native mode, and worse causes a normal
11325 * modeset to fail.
11326 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11327 */
11328 pf = 0;
11329 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11330 intel_ring_emit(engine, pf | pipesrc);
7809e5ae 11331
5a21b665 11332 return 0;
7809e5ae
MR
11333}
11334
5a21b665
DV
11335static int intel_gen7_queue_flip(struct drm_device *dev,
11336 struct drm_crtc *crtc,
11337 struct drm_framebuffer *fb,
11338 struct drm_i915_gem_object *obj,
11339 struct drm_i915_gem_request *req,
11340 uint32_t flags)
d21fbe87 11341{
5a21b665
DV
11342 struct intel_engine_cs *engine = req->engine;
11343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11344 uint32_t plane_bit = 0;
11345 int len, ret;
d21fbe87 11346
5a21b665
DV
11347 switch (intel_crtc->plane) {
11348 case PLANE_A:
11349 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11350 break;
11351 case PLANE_B:
11352 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11353 break;
11354 case PLANE_C:
11355 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11356 break;
11357 default:
11358 WARN_ONCE(1, "unknown plane in flip command\n");
11359 return -ENODEV;
11360 }
11361
11362 len = 4;
11363 if (engine->id == RCS) {
11364 len += 6;
11365 /*
11366 * On Gen 8, SRM is now taking an extra dword to accommodate
11367 * 48bits addresses, and we need a NOOP for the batch size to
11368 * stay even.
11369 */
11370 if (IS_GEN8(dev))
11371 len += 2;
11372 }
11373
11374 /*
11375 * BSpec MI_DISPLAY_FLIP for IVB:
11376 * "The full packet must be contained within the same cache line."
11377 *
11378 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11379 * cacheline, if we ever start emitting more commands before
11380 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11381 * then do the cacheline alignment, and finally emit the
11382 * MI_DISPLAY_FLIP.
11383 */
11384 ret = intel_ring_cacheline_align(req);
11385 if (ret)
11386 return ret;
11387
11388 ret = intel_ring_begin(req, len);
11389 if (ret)
11390 return ret;
11391
11392 /* Unmask the flip-done completion message. Note that the bspec says that
11393 * we should do this for both the BCS and RCS, and that we must not unmask
11394 * more than one flip event at any time (or ensure that one flip message
11395 * can be sent by waiting for flip-done prior to queueing new flips).
11396 * Experimentation says that BCS works despite DERRMR masking all
11397 * flip-done completion events and that unmasking all planes at once
11398 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11399 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11400 */
11401 if (engine->id == RCS) {
11402 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11403 intel_ring_emit_reg(engine, DERRMR);
11404 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11405 DERRMR_PIPEB_PRI_FLIP_DONE |
11406 DERRMR_PIPEC_PRI_FLIP_DONE));
11407 if (IS_GEN8(dev))
11408 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
11409 MI_SRM_LRM_GLOBAL_GTT);
11410 else
11411 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
11412 MI_SRM_LRM_GLOBAL_GTT);
11413 intel_ring_emit_reg(engine, DERRMR);
11414 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
11415 if (IS_GEN8(dev)) {
11416 intel_ring_emit(engine, 0);
11417 intel_ring_emit(engine, MI_NOOP);
11418 }
11419 }
11420
11421 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11422 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11423 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11424 intel_ring_emit(engine, (MI_NOOP));
11425
11426 return 0;
11427}
11428
11429static bool use_mmio_flip(struct intel_engine_cs *engine,
11430 struct drm_i915_gem_object *obj)
11431{
11432 /*
11433 * This is not being used for older platforms, because
11434 * non-availability of flip done interrupt forces us to use
11435 * CS flips. Older platforms derive flip done using some clever
11436 * tricks involving the flip_pending status bits and vblank irqs.
11437 * So using MMIO flips there would disrupt this mechanism.
11438 */
11439
11440 if (engine == NULL)
11441 return true;
11442
11443 if (INTEL_GEN(engine->i915) < 5)
11444 return false;
11445
11446 if (i915.use_mmio_flip < 0)
11447 return false;
11448 else if (i915.use_mmio_flip > 0)
11449 return true;
11450 else if (i915.enable_execlists)
11451 return true;
11452 else if (obj->base.dma_buf &&
11453 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11454 false))
11455 return true;
11456 else
11457 return engine != i915_gem_request_get_engine(obj->last_write_req);
11458}
11459
11460static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11461 unsigned int rotation,
11462 struct intel_flip_work *work)
11463{
11464 struct drm_device *dev = intel_crtc->base.dev;
11465 struct drm_i915_private *dev_priv = dev->dev_private;
11466 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11467 const enum pipe pipe = intel_crtc->pipe;
11468 u32 ctl, stride, tile_height;
11469
11470 ctl = I915_READ(PLANE_CTL(pipe, 0));
11471 ctl &= ~PLANE_CTL_TILED_MASK;
11472 switch (fb->modifier[0]) {
11473 case DRM_FORMAT_MOD_NONE:
11474 break;
11475 case I915_FORMAT_MOD_X_TILED:
11476 ctl |= PLANE_CTL_TILED_X;
11477 break;
11478 case I915_FORMAT_MOD_Y_TILED:
11479 ctl |= PLANE_CTL_TILED_Y;
11480 break;
11481 case I915_FORMAT_MOD_Yf_TILED:
11482 ctl |= PLANE_CTL_TILED_YF;
11483 break;
11484 default:
11485 MISSING_CASE(fb->modifier[0]);
11486 }
11487
11488 /*
11489 * The stride is either expressed as a multiple of 64 bytes chunks for
11490 * linear buffers or in number of tiles for tiled buffers.
11491 */
11492 if (intel_rotation_90_or_270(rotation)) {
11493 /* stride = Surface height in tiles */
11494 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
11495 stride = DIV_ROUND_UP(fb->height, tile_height);
11496 } else {
11497 stride = fb->pitches[0] /
11498 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11499 fb->pixel_format);
11500 }
11501
11502 /*
11503 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11504 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11505 */
11506 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11507 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11508
11509 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11510 POSTING_READ(PLANE_SURF(pipe, 0));
11511}
11512
11513static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11514 struct intel_flip_work *work)
11515{
11516 struct drm_device *dev = intel_crtc->base.dev;
11517 struct drm_i915_private *dev_priv = dev->dev_private;
11518 struct intel_framebuffer *intel_fb =
11519 to_intel_framebuffer(intel_crtc->base.primary->fb);
11520 struct drm_i915_gem_object *obj = intel_fb->obj;
11521 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11522 u32 dspcntr;
11523
11524 dspcntr = I915_READ(reg);
11525
11526 if (obj->tiling_mode != I915_TILING_NONE)
11527 dspcntr |= DISPPLANE_TILED;
11528 else
11529 dspcntr &= ~DISPPLANE_TILED;
11530
11531 I915_WRITE(reg, dspcntr);
11532
11533 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
11534 POSTING_READ(DSPSURF(intel_crtc->plane));
11535}
11536
11537static void intel_mmio_flip_work_func(struct work_struct *w)
11538{
11539 struct intel_flip_work *work =
11540 container_of(w, struct intel_flip_work, mmio_work);
11541 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11542 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11543 struct intel_framebuffer *intel_fb =
11544 to_intel_framebuffer(crtc->base.primary->fb);
11545 struct drm_i915_gem_object *obj = intel_fb->obj;
11546
11547 if (work->flip_queued_req)
11548 WARN_ON(__i915_wait_request(work->flip_queued_req,
11549 false, NULL,
11550 &dev_priv->rps.mmioflips));
11551
11552 /* For framebuffer backed by dmabuf, wait for fence */
11553 if (obj->base.dma_buf)
11554 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11555 false, false,
11556 MAX_SCHEDULE_TIMEOUT) < 0);
11557
11558 intel_pipe_update_start(crtc);
11559
11560 if (INTEL_GEN(dev_priv) >= 9)
11561 skl_do_mmio_flip(crtc, work->rotation, work);
11562 else
11563 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11564 ilk_do_mmio_flip(crtc, work);
11565
11566 intel_pipe_update_end(crtc, work);
11567}
11568
11569static int intel_default_queue_flip(struct drm_device *dev,
11570 struct drm_crtc *crtc,
11571 struct drm_framebuffer *fb,
11572 struct drm_i915_gem_object *obj,
11573 struct drm_i915_gem_request *req,
11574 uint32_t flags)
11575{
11576 return -ENODEV;
11577}
11578
11579static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
11580 struct intel_crtc *intel_crtc,
11581 struct intel_flip_work *work)
11582{
11583 u32 addr, vblank;
11584
11585 if (!atomic_read(&work->pending))
11586 return false;
11587
11588 smp_rmb();
11589
11590 vblank = intel_crtc_get_vblank_counter(intel_crtc);
11591 if (work->flip_ready_vblank == 0) {
11592 if (work->flip_queued_req &&
11593 !i915_gem_request_completed(work->flip_queued_req, true))
11594 return false;
11595
11596 work->flip_ready_vblank = vblank;
11597 }
11598
11599 if (vblank - work->flip_ready_vblank < 3)
11600 return false;
11601
11602 /* Potential stall - if we see that the flip has happened,
11603 * assume a missed interrupt. */
11604 if (INTEL_GEN(dev_priv) >= 4)
11605 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11606 else
11607 addr = I915_READ(DSPADDR(intel_crtc->plane));
11608
11609 /* There is a potential issue here with a false positive after a flip
11610 * to the same address. We could address this by checking for a
11611 * non-incrementing frame counter.
11612 */
11613 return addr == work->gtt_offset;
11614}
11615
11616void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
11617{
11618 struct drm_device *dev = dev_priv->dev;
11619 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11621 struct intel_flip_work *work;
11622
11623 WARN_ON(!in_interrupt());
11624
11625 if (crtc == NULL)
11626 return;
11627
11628 spin_lock(&dev->event_lock);
11629 work = intel_crtc->flip_work;
11630
11631 if (work != NULL && !is_mmio_work(work) &&
11632 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
11633 WARN_ONCE(1,
11634 "Kicking stuck page flip: queued at %d, now %d\n",
11635 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
11636 page_flip_completed(intel_crtc);
11637 work = NULL;
11638 }
11639
11640 if (work != NULL && !is_mmio_work(work) &&
11641 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
11642 intel_queue_rps_boost_for_request(work->flip_queued_req);
11643 spin_unlock(&dev->event_lock);
11644}
11645
ee042aa4 11646__maybe_unused
5a21b665
DV
11647static int intel_crtc_page_flip(struct drm_crtc *crtc,
11648 struct drm_framebuffer *fb,
11649 struct drm_pending_vblank_event *event,
11650 uint32_t page_flip_flags)
11651{
11652 struct drm_device *dev = crtc->dev;
11653 struct drm_i915_private *dev_priv = dev->dev_private;
11654 struct drm_framebuffer *old_fb = crtc->primary->fb;
11655 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11657 struct drm_plane *primary = crtc->primary;
11658 enum pipe pipe = intel_crtc->pipe;
11659 struct intel_flip_work *work;
11660 struct intel_engine_cs *engine;
11661 bool mmio_flip;
11662 struct drm_i915_gem_request *request = NULL;
11663 int ret;
11664
11665 /*
11666 * drm_mode_page_flip_ioctl() should already catch this, but double
11667 * check to be safe. In the future we may enable pageflipping from
11668 * a disabled primary plane.
11669 */
11670 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11671 return -EBUSY;
11672
11673 /* Can't change pixel format via MI display flips. */
11674 if (fb->pixel_format != crtc->primary->fb->pixel_format)
11675 return -EINVAL;
11676
11677 /*
11678 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11679 * Note that pitch changes could also affect these register.
11680 */
11681 if (INTEL_INFO(dev)->gen > 3 &&
11682 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11683 fb->pitches[0] != crtc->primary->fb->pitches[0]))
11684 return -EINVAL;
11685
11686 if (i915_terminally_wedged(&dev_priv->gpu_error))
11687 goto out_hang;
11688
11689 work = kzalloc(sizeof(*work), GFP_KERNEL);
11690 if (work == NULL)
11691 return -ENOMEM;
11692
11693 work->event = event;
11694 work->crtc = crtc;
11695 work->old_fb = old_fb;
11696 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
11697
11698 ret = drm_crtc_vblank_get(crtc);
11699 if (ret)
11700 goto free_work;
11701
11702 /* We borrow the event spin lock for protecting flip_work */
11703 spin_lock_irq(&dev->event_lock);
11704 if (intel_crtc->flip_work) {
11705 /* Before declaring the flip queue wedged, check if
11706 * the hardware completed the operation behind our backs.
11707 */
11708 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
11709 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11710 page_flip_completed(intel_crtc);
11711 } else {
11712 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
11713 spin_unlock_irq(&dev->event_lock);
11714
11715 drm_crtc_vblank_put(crtc);
11716 kfree(work);
11717 return -EBUSY;
11718 }
11719 }
11720 intel_crtc->flip_work = work;
11721 spin_unlock_irq(&dev->event_lock);
11722
11723 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11724 flush_workqueue(dev_priv->wq);
11725
11726 /* Reference the objects for the scheduled work. */
11727 drm_framebuffer_reference(work->old_fb);
11728 drm_gem_object_reference(&obj->base);
11729
11730 crtc->primary->fb = fb;
11731 update_state_fb(crtc->primary);
faf68d92
ML
11732
11733 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
11734 to_intel_plane_state(primary->state));
5a21b665
DV
11735
11736 work->pending_flip_obj = obj;
11737
11738 ret = i915_mutex_lock_interruptible(dev);
11739 if (ret)
11740 goto cleanup;
11741
11742 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11743 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11744 ret = -EIO;
11745 goto cleanup;
11746 }
11747
11748 atomic_inc(&intel_crtc->unpin_work_count);
11749
11750 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
11751 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
11752
11753 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
11754 engine = &dev_priv->engine[BCS];
11755 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
11756 /* vlv: DISPLAY_FLIP fails to change tiling */
11757 engine = NULL;
11758 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
11759 engine = &dev_priv->engine[BCS];
11760 } else if (INTEL_INFO(dev)->gen >= 7) {
11761 engine = i915_gem_request_get_engine(obj->last_write_req);
11762 if (engine == NULL || engine->id != RCS)
11763 engine = &dev_priv->engine[BCS];
11764 } else {
11765 engine = &dev_priv->engine[RCS];
11766 }
11767
11768 mmio_flip = use_mmio_flip(engine, obj);
11769
11770 /* When using CS flips, we want to emit semaphores between rings.
11771 * However, when using mmio flips we will create a task to do the
11772 * synchronisation, so all we want here is to pin the framebuffer
11773 * into the display plane and skip any waits.
11774 */
11775 if (!mmio_flip) {
11776 ret = i915_gem_object_sync(obj, engine, &request);
11777 if (!ret && !request) {
11778 request = i915_gem_request_alloc(engine, NULL);
11779 ret = PTR_ERR_OR_ZERO(request);
11780 }
11781
11782 if (ret)
11783 goto cleanup_pending;
11784 }
11785
11786 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
11787 if (ret)
11788 goto cleanup_pending;
11789
11790 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11791 obj, 0);
11792 work->gtt_offset += intel_crtc->dspaddr_offset;
11793 work->rotation = crtc->primary->state->rotation;
11794
11795 if (mmio_flip) {
11796 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
11797
11798 i915_gem_request_assign(&work->flip_queued_req,
11799 obj->last_write_req);
11800
11801 schedule_work(&work->mmio_work);
11802 } else {
11803 i915_gem_request_assign(&work->flip_queued_req, request);
11804 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
11805 page_flip_flags);
11806 if (ret)
11807 goto cleanup_unpin;
11808
11809 intel_mark_page_flip_active(intel_crtc, work);
11810
11811 i915_add_request_no_flush(request);
11812 }
11813
11814 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
11815 to_intel_plane(primary)->frontbuffer_bit);
11816 mutex_unlock(&dev->struct_mutex);
11817
11818 intel_frontbuffer_flip_prepare(dev,
11819 to_intel_plane(primary)->frontbuffer_bit);
11820
11821 trace_i915_flip_request(intel_crtc->plane, obj);
11822
11823 return 0;
11824
11825cleanup_unpin:
11826 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
11827cleanup_pending:
11828 if (!IS_ERR_OR_NULL(request))
11829 i915_add_request_no_flush(request);
11830 atomic_dec(&intel_crtc->unpin_work_count);
11831 mutex_unlock(&dev->struct_mutex);
11832cleanup:
11833 crtc->primary->fb = old_fb;
11834 update_state_fb(crtc->primary);
11835
11836 drm_gem_object_unreference_unlocked(&obj->base);
11837 drm_framebuffer_unreference(work->old_fb);
11838
11839 spin_lock_irq(&dev->event_lock);
11840 intel_crtc->flip_work = NULL;
11841 spin_unlock_irq(&dev->event_lock);
11842
11843 drm_crtc_vblank_put(crtc);
11844free_work:
11845 kfree(work);
11846
11847 if (ret == -EIO) {
11848 struct drm_atomic_state *state;
11849 struct drm_plane_state *plane_state;
11850
11851out_hang:
11852 state = drm_atomic_state_alloc(dev);
11853 if (!state)
11854 return -ENOMEM;
11855 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11856
11857retry:
11858 plane_state = drm_atomic_get_plane_state(state, primary);
11859 ret = PTR_ERR_OR_ZERO(plane_state);
11860 if (!ret) {
11861 drm_atomic_set_fb_for_plane(plane_state, fb);
11862
11863 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11864 if (!ret)
11865 ret = drm_atomic_commit(state);
11866 }
11867
11868 if (ret == -EDEADLK) {
11869 drm_modeset_backoff(state->acquire_ctx);
11870 drm_atomic_state_clear(state);
11871 goto retry;
11872 }
11873
11874 if (ret)
11875 drm_atomic_state_free(state);
11876
11877 if (ret == 0 && event) {
11878 spin_lock_irq(&dev->event_lock);
11879 drm_crtc_send_vblank_event(crtc, event);
11880 spin_unlock_irq(&dev->event_lock);
11881 }
11882 }
11883 return ret;
11884}
11885
11886
11887/**
11888 * intel_wm_need_update - Check whether watermarks need updating
11889 * @plane: drm plane
11890 * @state: new plane state
11891 *
11892 * Check current plane state versus the new one to determine whether
11893 * watermarks need to be recalculated.
11894 *
11895 * Returns true or false.
11896 */
11897static bool intel_wm_need_update(struct drm_plane *plane,
11898 struct drm_plane_state *state)
11899{
11900 struct intel_plane_state *new = to_intel_plane_state(state);
11901 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11902
11903 /* Update watermarks on tiling or size changes. */
11904 if (new->visible != cur->visible)
11905 return true;
11906
11907 if (!cur->base.fb || !new->base.fb)
11908 return false;
11909
11910 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11911 cur->base.rotation != new->base.rotation ||
11912 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11913 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11914 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11915 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
11916 return true;
11917
11918 return false;
11919}
11920
11921static bool needs_scaling(struct intel_plane_state *state)
11922{
11923 int src_w = drm_rect_width(&state->src) >> 16;
11924 int src_h = drm_rect_height(&state->src) >> 16;
11925 int dst_w = drm_rect_width(&state->dst);
11926 int dst_h = drm_rect_height(&state->dst);
11927
11928 return (src_w != dst_w || src_h != dst_h);
11929}
d21fbe87 11930
da20eabd
ML
11931int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11932 struct drm_plane_state *plane_state)
11933{
ab1d3a0e 11934 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11935 struct drm_crtc *crtc = crtc_state->crtc;
11936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11937 struct drm_plane *plane = plane_state->plane;
11938 struct drm_device *dev = crtc->dev;
ed4a6a7c 11939 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11940 struct intel_plane_state *old_plane_state =
11941 to_intel_plane_state(plane->state);
da20eabd
ML
11942 bool mode_changed = needs_modeset(crtc_state);
11943 bool was_crtc_enabled = crtc->state->active;
11944 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11945 bool turn_off, turn_on, visible, was_visible;
11946 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 11947 int ret;
da20eabd
ML
11948
11949 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11950 plane->type != DRM_PLANE_TYPE_CURSOR) {
11951 ret = skl_update_scaler_plane(
11952 to_intel_crtc_state(crtc_state),
11953 to_intel_plane_state(plane_state));
11954 if (ret)
11955 return ret;
11956 }
11957
da20eabd
ML
11958 was_visible = old_plane_state->visible;
11959 visible = to_intel_plane_state(plane_state)->visible;
11960
11961 if (!was_crtc_enabled && WARN_ON(was_visible))
11962 was_visible = false;
11963
35c08f43
ML
11964 /*
11965 * Visibility is calculated as if the crtc was on, but
11966 * after scaler setup everything depends on it being off
11967 * when the crtc isn't active.
f818ffea
VS
11968 *
11969 * FIXME this is wrong for watermarks. Watermarks should also
11970 * be computed as if the pipe would be active. Perhaps move
11971 * per-plane wm computation to the .check_plane() hook, and
11972 * only combine the results from all planes in the current place?
35c08f43
ML
11973 */
11974 if (!is_crtc_enabled)
11975 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11976
11977 if (!was_visible && !visible)
11978 return 0;
11979
e8861675
ML
11980 if (fb != old_plane_state->base.fb)
11981 pipe_config->fb_changed = true;
11982
da20eabd
ML
11983 turn_off = was_visible && (!visible || mode_changed);
11984 turn_on = visible && (!was_visible || mode_changed);
11985
72660ce0 11986 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
11987 intel_crtc->base.base.id,
11988 intel_crtc->base.name,
72660ce0
VS
11989 plane->base.id, plane->name,
11990 fb ? fb->base.id : -1);
da20eabd 11991
72660ce0
VS
11992 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
11993 plane->base.id, plane->name,
11994 was_visible, visible,
da20eabd
ML
11995 turn_off, turn_on, mode_changed);
11996
caed361d
VS
11997 if (turn_on) {
11998 pipe_config->update_wm_pre = true;
11999
12000 /* must disable cxsr around plane enable/disable */
12001 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12002 pipe_config->disable_cxsr = true;
12003 } else if (turn_off) {
12004 pipe_config->update_wm_post = true;
92826fcd 12005
852eb00d 12006 /* must disable cxsr around plane enable/disable */
e8861675 12007 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12008 pipe_config->disable_cxsr = true;
852eb00d 12009 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12010 /* FIXME bollocks */
12011 pipe_config->update_wm_pre = true;
12012 pipe_config->update_wm_post = true;
852eb00d 12013 }
da20eabd 12014
ed4a6a7c 12015 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
12016 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12017 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12018 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12019
8be6ca85 12020 if (visible || was_visible)
cd202f69 12021 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12022
31ae71fc
ML
12023 /*
12024 * WaCxSRDisabledForSpriteScaling:ivb
12025 *
12026 * cstate->update_wm was already set above, so this flag will
12027 * take effect when we commit and program watermarks.
12028 */
12029 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12030 needs_scaling(to_intel_plane_state(plane_state)) &&
12031 !needs_scaling(old_plane_state))
12032 pipe_config->disable_lp_wm = true;
d21fbe87 12033
da20eabd
ML
12034 return 0;
12035}
12036
6d3a1ce7
ML
12037static bool encoders_cloneable(const struct intel_encoder *a,
12038 const struct intel_encoder *b)
12039{
12040 /* masks could be asymmetric, so check both ways */
12041 return a == b || (a->cloneable & (1 << b->type) &&
12042 b->cloneable & (1 << a->type));
12043}
12044
12045static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12046 struct intel_crtc *crtc,
12047 struct intel_encoder *encoder)
12048{
12049 struct intel_encoder *source_encoder;
12050 struct drm_connector *connector;
12051 struct drm_connector_state *connector_state;
12052 int i;
12053
12054 for_each_connector_in_state(state, connector, connector_state, i) {
12055 if (connector_state->crtc != &crtc->base)
12056 continue;
12057
12058 source_encoder =
12059 to_intel_encoder(connector_state->best_encoder);
12060 if (!encoders_cloneable(encoder, source_encoder))
12061 return false;
12062 }
12063
12064 return true;
12065}
12066
12067static bool check_encoder_cloning(struct drm_atomic_state *state,
12068 struct intel_crtc *crtc)
12069{
12070 struct intel_encoder *encoder;
12071 struct drm_connector *connector;
12072 struct drm_connector_state *connector_state;
12073 int i;
12074
12075 for_each_connector_in_state(state, connector, connector_state, i) {
12076 if (connector_state->crtc != &crtc->base)
12077 continue;
12078
12079 encoder = to_intel_encoder(connector_state->best_encoder);
12080 if (!check_single_encoder_cloning(state, crtc, encoder))
12081 return false;
12082 }
12083
12084 return true;
12085}
12086
12087static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12088 struct drm_crtc_state *crtc_state)
12089{
cf5a15be 12090 struct drm_device *dev = crtc->dev;
ad421372 12091 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12093 struct intel_crtc_state *pipe_config =
12094 to_intel_crtc_state(crtc_state);
6d3a1ce7 12095 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12096 int ret;
6d3a1ce7
ML
12097 bool mode_changed = needs_modeset(crtc_state);
12098
12099 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12100 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12101 return -EINVAL;
12102 }
12103
852eb00d 12104 if (mode_changed && !crtc_state->active)
caed361d 12105 pipe_config->update_wm_post = true;
eddfcbcd 12106
ad421372
ML
12107 if (mode_changed && crtc_state->enable &&
12108 dev_priv->display.crtc_compute_clock &&
8106ddbd 12109 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12110 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12111 pipe_config);
12112 if (ret)
12113 return ret;
12114 }
12115
82cf435b
LL
12116 if (crtc_state->color_mgmt_changed) {
12117 ret = intel_color_check(crtc, crtc_state);
12118 if (ret)
12119 return ret;
12120 }
12121
e435d6e5 12122 ret = 0;
86c8bbbe 12123 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12124 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12125 if (ret) {
12126 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12127 return ret;
12128 }
12129 }
12130
12131 if (dev_priv->display.compute_intermediate_wm &&
12132 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12133 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12134 return 0;
12135
12136 /*
12137 * Calculate 'intermediate' watermarks that satisfy both the
12138 * old state and the new state. We can program these
12139 * immediately.
12140 */
12141 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12142 intel_crtc,
12143 pipe_config);
12144 if (ret) {
12145 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12146 return ret;
ed4a6a7c 12147 }
e3d5457c
VS
12148 } else if (dev_priv->display.compute_intermediate_wm) {
12149 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12150 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12151 }
12152
e435d6e5
ML
12153 if (INTEL_INFO(dev)->gen >= 9) {
12154 if (mode_changed)
12155 ret = skl_update_scaler_crtc(pipe_config);
12156
12157 if (!ret)
12158 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12159 pipe_config);
12160 }
12161
12162 return ret;
6d3a1ce7
ML
12163}
12164
65b38e0d 12165static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12166 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12167 .atomic_begin = intel_begin_crtc_commit,
12168 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12169 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12170};
12171
d29b2f9d
ACO
12172static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12173{
12174 struct intel_connector *connector;
12175
12176 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12177 if (connector->base.state->crtc)
12178 drm_connector_unreference(&connector->base);
12179
d29b2f9d
ACO
12180 if (connector->base.encoder) {
12181 connector->base.state->best_encoder =
12182 connector->base.encoder;
12183 connector->base.state->crtc =
12184 connector->base.encoder->crtc;
8863dc7f
DV
12185
12186 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12187 } else {
12188 connector->base.state->best_encoder = NULL;
12189 connector->base.state->crtc = NULL;
12190 }
12191 }
12192}
12193
050f7aeb 12194static void
eba905b2 12195connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12196 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12197{
12198 int bpp = pipe_config->pipe_bpp;
12199
12200 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12201 connector->base.base.id,
c23cc417 12202 connector->base.name);
050f7aeb
DV
12203
12204 /* Don't use an invalid EDID bpc value */
12205 if (connector->base.display_info.bpc &&
12206 connector->base.display_info.bpc * 3 < bpp) {
12207 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12208 bpp, connector->base.display_info.bpc*3);
12209 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12210 }
12211
013dd9e0
JN
12212 /* Clamp bpp to default limit on screens without EDID 1.4 */
12213 if (connector->base.display_info.bpc == 0) {
12214 int type = connector->base.connector_type;
12215 int clamp_bpp = 24;
12216
12217 /* Fall back to 18 bpp when DP sink capability is unknown. */
12218 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12219 type == DRM_MODE_CONNECTOR_eDP)
12220 clamp_bpp = 18;
12221
12222 if (bpp > clamp_bpp) {
12223 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12224 bpp, clamp_bpp);
12225 pipe_config->pipe_bpp = clamp_bpp;
12226 }
050f7aeb
DV
12227 }
12228}
12229
4e53c2e0 12230static int
050f7aeb 12231compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12232 struct intel_crtc_state *pipe_config)
4e53c2e0 12233{
050f7aeb 12234 struct drm_device *dev = crtc->base.dev;
1486017f 12235 struct drm_atomic_state *state;
da3ced29
ACO
12236 struct drm_connector *connector;
12237 struct drm_connector_state *connector_state;
1486017f 12238 int bpp, i;
4e53c2e0 12239
666a4537 12240 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12241 bpp = 10*3;
d328c9d7
DV
12242 else if (INTEL_INFO(dev)->gen >= 5)
12243 bpp = 12*3;
12244 else
12245 bpp = 8*3;
12246
4e53c2e0 12247
4e53c2e0
DV
12248 pipe_config->pipe_bpp = bpp;
12249
1486017f
ACO
12250 state = pipe_config->base.state;
12251
4e53c2e0 12252 /* Clamp display bpp to EDID value */
da3ced29
ACO
12253 for_each_connector_in_state(state, connector, connector_state, i) {
12254 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12255 continue;
12256
da3ced29
ACO
12257 connected_sink_compute_bpp(to_intel_connector(connector),
12258 pipe_config);
4e53c2e0
DV
12259 }
12260
12261 return bpp;
12262}
12263
644db711
DV
12264static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12265{
12266 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12267 "type: 0x%x flags: 0x%x\n",
1342830c 12268 mode->crtc_clock,
644db711
DV
12269 mode->crtc_hdisplay, mode->crtc_hsync_start,
12270 mode->crtc_hsync_end, mode->crtc_htotal,
12271 mode->crtc_vdisplay, mode->crtc_vsync_start,
12272 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12273}
12274
c0b03411 12275static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12276 struct intel_crtc_state *pipe_config,
c0b03411
DV
12277 const char *context)
12278{
6a60cd87
CK
12279 struct drm_device *dev = crtc->base.dev;
12280 struct drm_plane *plane;
12281 struct intel_plane *intel_plane;
12282 struct intel_plane_state *state;
12283 struct drm_framebuffer *fb;
12284
78108b7c
VS
12285 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12286 crtc->base.base.id, crtc->base.name,
6a60cd87 12287 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12288
da205630 12289 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12290 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12291 pipe_config->pipe_bpp, pipe_config->dither);
12292 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12293 pipe_config->has_pch_encoder,
12294 pipe_config->fdi_lanes,
12295 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12296 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12297 pipe_config->fdi_m_n.tu);
90a6b7b0 12298 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12299 pipe_config->has_dp_encoder,
90a6b7b0 12300 pipe_config->lane_count,
eb14cb74
VS
12301 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12302 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12303 pipe_config->dp_m_n.tu);
b95af8be 12304
90a6b7b0 12305 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12306 pipe_config->has_dp_encoder,
90a6b7b0 12307 pipe_config->lane_count,
b95af8be
VK
12308 pipe_config->dp_m2_n2.gmch_m,
12309 pipe_config->dp_m2_n2.gmch_n,
12310 pipe_config->dp_m2_n2.link_m,
12311 pipe_config->dp_m2_n2.link_n,
12312 pipe_config->dp_m2_n2.tu);
12313
55072d19
DV
12314 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12315 pipe_config->has_audio,
12316 pipe_config->has_infoframe);
12317
c0b03411 12318 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12319 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12320 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12321 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12322 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12323 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12324 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12325 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12326 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12327 crtc->num_scalers,
12328 pipe_config->scaler_state.scaler_users,
12329 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12330 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12331 pipe_config->gmch_pfit.control,
12332 pipe_config->gmch_pfit.pgm_ratios,
12333 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12334 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12335 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12336 pipe_config->pch_pfit.size,
12337 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12338 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12339 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12340
415ff0f6 12341 if (IS_BROXTON(dev)) {
05712c15 12342 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12343 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12344 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12345 pipe_config->ddi_pll_sel,
12346 pipe_config->dpll_hw_state.ebb0,
05712c15 12347 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12348 pipe_config->dpll_hw_state.pll0,
12349 pipe_config->dpll_hw_state.pll1,
12350 pipe_config->dpll_hw_state.pll2,
12351 pipe_config->dpll_hw_state.pll3,
12352 pipe_config->dpll_hw_state.pll6,
12353 pipe_config->dpll_hw_state.pll8,
05712c15 12354 pipe_config->dpll_hw_state.pll9,
c8453338 12355 pipe_config->dpll_hw_state.pll10,
415ff0f6 12356 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12357 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12358 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12359 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12360 pipe_config->ddi_pll_sel,
12361 pipe_config->dpll_hw_state.ctrl1,
12362 pipe_config->dpll_hw_state.cfgcr1,
12363 pipe_config->dpll_hw_state.cfgcr2);
12364 } else if (HAS_DDI(dev)) {
1260f07e 12365 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12366 pipe_config->ddi_pll_sel,
00490c22
ML
12367 pipe_config->dpll_hw_state.wrpll,
12368 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12369 } else {
12370 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12371 "fp0: 0x%x, fp1: 0x%x\n",
12372 pipe_config->dpll_hw_state.dpll,
12373 pipe_config->dpll_hw_state.dpll_md,
12374 pipe_config->dpll_hw_state.fp0,
12375 pipe_config->dpll_hw_state.fp1);
12376 }
12377
6a60cd87
CK
12378 DRM_DEBUG_KMS("planes on this crtc\n");
12379 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12380 intel_plane = to_intel_plane(plane);
12381 if (intel_plane->pipe != crtc->pipe)
12382 continue;
12383
12384 state = to_intel_plane_state(plane->state);
12385 fb = state->base.fb;
12386 if (!fb) {
1d577e02
VS
12387 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12388 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12389 continue;
12390 }
12391
1d577e02
VS
12392 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12393 plane->base.id, plane->name);
12394 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12395 fb->base.id, fb->width, fb->height,
12396 drm_get_format_name(fb->pixel_format));
12397 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12398 state->scaler_id,
12399 state->src.x1 >> 16, state->src.y1 >> 16,
12400 drm_rect_width(&state->src) >> 16,
12401 drm_rect_height(&state->src) >> 16,
12402 state->dst.x1, state->dst.y1,
12403 drm_rect_width(&state->dst),
12404 drm_rect_height(&state->dst));
6a60cd87 12405 }
c0b03411
DV
12406}
12407
5448a00d 12408static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12409{
5448a00d 12410 struct drm_device *dev = state->dev;
da3ced29 12411 struct drm_connector *connector;
00f0b378
VS
12412 unsigned int used_ports = 0;
12413
12414 /*
12415 * Walk the connector list instead of the encoder
12416 * list to detect the problem on ddi platforms
12417 * where there's just one encoder per digital port.
12418 */
0bff4858
VS
12419 drm_for_each_connector(connector, dev) {
12420 struct drm_connector_state *connector_state;
12421 struct intel_encoder *encoder;
12422
12423 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12424 if (!connector_state)
12425 connector_state = connector->state;
12426
5448a00d 12427 if (!connector_state->best_encoder)
00f0b378
VS
12428 continue;
12429
5448a00d
ACO
12430 encoder = to_intel_encoder(connector_state->best_encoder);
12431
12432 WARN_ON(!connector_state->crtc);
00f0b378
VS
12433
12434 switch (encoder->type) {
12435 unsigned int port_mask;
12436 case INTEL_OUTPUT_UNKNOWN:
12437 if (WARN_ON(!HAS_DDI(dev)))
12438 break;
12439 case INTEL_OUTPUT_DISPLAYPORT:
12440 case INTEL_OUTPUT_HDMI:
12441 case INTEL_OUTPUT_EDP:
12442 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12443
12444 /* the same port mustn't appear more than once */
12445 if (used_ports & port_mask)
12446 return false;
12447
12448 used_ports |= port_mask;
12449 default:
12450 break;
12451 }
12452 }
12453
12454 return true;
12455}
12456
83a57153
ACO
12457static void
12458clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12459{
12460 struct drm_crtc_state tmp_state;
663a3640 12461 struct intel_crtc_scaler_state scaler_state;
4978cc93 12462 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12463 struct intel_shared_dpll *shared_dpll;
8504c74c 12464 uint32_t ddi_pll_sel;
c4e2d043 12465 bool force_thru;
83a57153 12466
7546a384
ACO
12467 /* FIXME: before the switch to atomic started, a new pipe_config was
12468 * kzalloc'd. Code that depends on any field being zero should be
12469 * fixed, so that the crtc_state can be safely duplicated. For now,
12470 * only fields that are know to not cause problems are preserved. */
12471
83a57153 12472 tmp_state = crtc_state->base;
663a3640 12473 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12474 shared_dpll = crtc_state->shared_dpll;
12475 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12476 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12477 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12478
83a57153 12479 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12480
83a57153 12481 crtc_state->base = tmp_state;
663a3640 12482 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12483 crtc_state->shared_dpll = shared_dpll;
12484 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12485 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12486 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12487}
12488
548ee15b 12489static int
b8cecdf5 12490intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12491 struct intel_crtc_state *pipe_config)
ee7b9f93 12492{
b359283a 12493 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12494 struct intel_encoder *encoder;
da3ced29 12495 struct drm_connector *connector;
0b901879 12496 struct drm_connector_state *connector_state;
d328c9d7 12497 int base_bpp, ret = -EINVAL;
0b901879 12498 int i;
e29c22c0 12499 bool retry = true;
ee7b9f93 12500
83a57153 12501 clear_intel_crtc_state(pipe_config);
7758a113 12502
e143a21c
DV
12503 pipe_config->cpu_transcoder =
12504 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12505
2960bc9c
ID
12506 /*
12507 * Sanitize sync polarity flags based on requested ones. If neither
12508 * positive or negative polarity is requested, treat this as meaning
12509 * negative polarity.
12510 */
2d112de7 12511 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12512 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12513 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12514
2d112de7 12515 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12516 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12517 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12518
d328c9d7
DV
12519 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12520 pipe_config);
12521 if (base_bpp < 0)
4e53c2e0
DV
12522 goto fail;
12523
e41a56be
VS
12524 /*
12525 * Determine the real pipe dimensions. Note that stereo modes can
12526 * increase the actual pipe size due to the frame doubling and
12527 * insertion of additional space for blanks between the frame. This
12528 * is stored in the crtc timings. We use the requested mode to do this
12529 * computation to clearly distinguish it from the adjusted mode, which
12530 * can be changed by the connectors in the below retry loop.
12531 */
2d112de7 12532 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12533 &pipe_config->pipe_src_w,
12534 &pipe_config->pipe_src_h);
e41a56be 12535
e29c22c0 12536encoder_retry:
ef1b460d 12537 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12538 pipe_config->port_clock = 0;
ef1b460d 12539 pipe_config->pixel_multiplier = 1;
ff9a6750 12540
135c81b8 12541 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12542 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12543 CRTC_STEREO_DOUBLE);
135c81b8 12544
7758a113
DV
12545 /* Pass our mode to the connectors and the CRTC to give them a chance to
12546 * adjust it according to limitations or connector properties, and also
12547 * a chance to reject the mode entirely.
47f1c6c9 12548 */
da3ced29 12549 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12550 if (connector_state->crtc != crtc)
7758a113 12551 continue;
7ae89233 12552
0b901879
ACO
12553 encoder = to_intel_encoder(connector_state->best_encoder);
12554
efea6e8e
DV
12555 if (!(encoder->compute_config(encoder, pipe_config))) {
12556 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12557 goto fail;
12558 }
ee7b9f93 12559 }
47f1c6c9 12560
ff9a6750
DV
12561 /* Set default port clock if not overwritten by the encoder. Needs to be
12562 * done afterwards in case the encoder adjusts the mode. */
12563 if (!pipe_config->port_clock)
2d112de7 12564 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12565 * pipe_config->pixel_multiplier;
ff9a6750 12566
a43f6e0f 12567 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12568 if (ret < 0) {
7758a113
DV
12569 DRM_DEBUG_KMS("CRTC fixup failed\n");
12570 goto fail;
ee7b9f93 12571 }
e29c22c0
DV
12572
12573 if (ret == RETRY) {
12574 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12575 ret = -EINVAL;
12576 goto fail;
12577 }
12578
12579 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12580 retry = false;
12581 goto encoder_retry;
12582 }
12583
e8fa4270
DV
12584 /* Dithering seems to not pass-through bits correctly when it should, so
12585 * only enable it on 6bpc panels. */
12586 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12587 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12588 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12589
7758a113 12590fail:
548ee15b 12591 return ret;
ee7b9f93 12592}
47f1c6c9 12593
ea9d758d 12594static void
4740b0f2 12595intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12596{
0a9ab303
ACO
12597 struct drm_crtc *crtc;
12598 struct drm_crtc_state *crtc_state;
8a75d157 12599 int i;
ea9d758d 12600
7668851f 12601 /* Double check state. */
8a75d157 12602 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12603 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12604
12605 /* Update hwmode for vblank functions */
12606 if (crtc->state->active)
12607 crtc->hwmode = crtc->state->adjusted_mode;
12608 else
12609 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12610
12611 /*
12612 * Update legacy state to satisfy fbc code. This can
12613 * be removed when fbc uses the atomic state.
12614 */
12615 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12616 struct drm_plane_state *plane_state = crtc->primary->state;
12617
12618 crtc->primary->fb = plane_state->fb;
12619 crtc->x = plane_state->src_x >> 16;
12620 crtc->y = plane_state->src_y >> 16;
12621 }
ea9d758d 12622 }
ea9d758d
DV
12623}
12624
3bd26263 12625static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12626{
3bd26263 12627 int diff;
f1f644dc
JB
12628
12629 if (clock1 == clock2)
12630 return true;
12631
12632 if (!clock1 || !clock2)
12633 return false;
12634
12635 diff = abs(clock1 - clock2);
12636
12637 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12638 return true;
12639
12640 return false;
12641}
12642
25c5b266
DV
12643#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12644 list_for_each_entry((intel_crtc), \
12645 &(dev)->mode_config.crtc_list, \
12646 base.head) \
95150bdf 12647 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12648
cfb23ed6
ML
12649static bool
12650intel_compare_m_n(unsigned int m, unsigned int n,
12651 unsigned int m2, unsigned int n2,
12652 bool exact)
12653{
12654 if (m == m2 && n == n2)
12655 return true;
12656
12657 if (exact || !m || !n || !m2 || !n2)
12658 return false;
12659
12660 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12661
31d10b57
ML
12662 if (n > n2) {
12663 while (n > n2) {
cfb23ed6
ML
12664 m2 <<= 1;
12665 n2 <<= 1;
12666 }
31d10b57
ML
12667 } else if (n < n2) {
12668 while (n < n2) {
cfb23ed6
ML
12669 m <<= 1;
12670 n <<= 1;
12671 }
12672 }
12673
31d10b57
ML
12674 if (n != n2)
12675 return false;
12676
12677 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12678}
12679
12680static bool
12681intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12682 struct intel_link_m_n *m2_n2,
12683 bool adjust)
12684{
12685 if (m_n->tu == m2_n2->tu &&
12686 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12687 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12688 intel_compare_m_n(m_n->link_m, m_n->link_n,
12689 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12690 if (adjust)
12691 *m2_n2 = *m_n;
12692
12693 return true;
12694 }
12695
12696 return false;
12697}
12698
0e8ffe1b 12699static bool
2fa2fe9a 12700intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12701 struct intel_crtc_state *current_config,
cfb23ed6
ML
12702 struct intel_crtc_state *pipe_config,
12703 bool adjust)
0e8ffe1b 12704{
cfb23ed6
ML
12705 bool ret = true;
12706
12707#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12708 do { \
12709 if (!adjust) \
12710 DRM_ERROR(fmt, ##__VA_ARGS__); \
12711 else \
12712 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12713 } while (0)
12714
66e985c0
DV
12715#define PIPE_CONF_CHECK_X(name) \
12716 if (current_config->name != pipe_config->name) { \
cfb23ed6 12717 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12718 "(expected 0x%08x, found 0x%08x)\n", \
12719 current_config->name, \
12720 pipe_config->name); \
cfb23ed6 12721 ret = false; \
66e985c0
DV
12722 }
12723
08a24034
DV
12724#define PIPE_CONF_CHECK_I(name) \
12725 if (current_config->name != pipe_config->name) { \
cfb23ed6 12726 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12727 "(expected %i, found %i)\n", \
12728 current_config->name, \
12729 pipe_config->name); \
cfb23ed6
ML
12730 ret = false; \
12731 }
12732
8106ddbd
ACO
12733#define PIPE_CONF_CHECK_P(name) \
12734 if (current_config->name != pipe_config->name) { \
12735 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12736 "(expected %p, found %p)\n", \
12737 current_config->name, \
12738 pipe_config->name); \
12739 ret = false; \
12740 }
12741
cfb23ed6
ML
12742#define PIPE_CONF_CHECK_M_N(name) \
12743 if (!intel_compare_link_m_n(&current_config->name, \
12744 &pipe_config->name,\
12745 adjust)) { \
12746 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12747 "(expected tu %i gmch %i/%i link %i/%i, " \
12748 "found tu %i, gmch %i/%i link %i/%i)\n", \
12749 current_config->name.tu, \
12750 current_config->name.gmch_m, \
12751 current_config->name.gmch_n, \
12752 current_config->name.link_m, \
12753 current_config->name.link_n, \
12754 pipe_config->name.tu, \
12755 pipe_config->name.gmch_m, \
12756 pipe_config->name.gmch_n, \
12757 pipe_config->name.link_m, \
12758 pipe_config->name.link_n); \
12759 ret = false; \
12760 }
12761
55c561a7
DV
12762/* This is required for BDW+ where there is only one set of registers for
12763 * switching between high and low RR.
12764 * This macro can be used whenever a comparison has to be made between one
12765 * hw state and multiple sw state variables.
12766 */
cfb23ed6
ML
12767#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12768 if (!intel_compare_link_m_n(&current_config->name, \
12769 &pipe_config->name, adjust) && \
12770 !intel_compare_link_m_n(&current_config->alt_name, \
12771 &pipe_config->name, adjust)) { \
12772 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12773 "(expected tu %i gmch %i/%i link %i/%i, " \
12774 "or tu %i gmch %i/%i link %i/%i, " \
12775 "found tu %i, gmch %i/%i link %i/%i)\n", \
12776 current_config->name.tu, \
12777 current_config->name.gmch_m, \
12778 current_config->name.gmch_n, \
12779 current_config->name.link_m, \
12780 current_config->name.link_n, \
12781 current_config->alt_name.tu, \
12782 current_config->alt_name.gmch_m, \
12783 current_config->alt_name.gmch_n, \
12784 current_config->alt_name.link_m, \
12785 current_config->alt_name.link_n, \
12786 pipe_config->name.tu, \
12787 pipe_config->name.gmch_m, \
12788 pipe_config->name.gmch_n, \
12789 pipe_config->name.link_m, \
12790 pipe_config->name.link_n); \
12791 ret = false; \
88adfff1
DV
12792 }
12793
1bd1bd80
DV
12794#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12795 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12796 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12797 "(expected %i, found %i)\n", \
12798 current_config->name & (mask), \
12799 pipe_config->name & (mask)); \
cfb23ed6 12800 ret = false; \
1bd1bd80
DV
12801 }
12802
5e550656
VS
12803#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12804 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12805 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12806 "(expected %i, found %i)\n", \
12807 current_config->name, \
12808 pipe_config->name); \
cfb23ed6 12809 ret = false; \
5e550656
VS
12810 }
12811
bb760063
DV
12812#define PIPE_CONF_QUIRK(quirk) \
12813 ((current_config->quirks | pipe_config->quirks) & (quirk))
12814
eccb140b
DV
12815 PIPE_CONF_CHECK_I(cpu_transcoder);
12816
08a24034
DV
12817 PIPE_CONF_CHECK_I(has_pch_encoder);
12818 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12819 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12820
eb14cb74 12821 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12822 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 12823 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be
VK
12824
12825 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12826 PIPE_CONF_CHECK_M_N(dp_m_n);
12827
cfb23ed6
ML
12828 if (current_config->has_drrs)
12829 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12830 } else
12831 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12832
a65347ba
JN
12833 PIPE_CONF_CHECK_I(has_dsi_encoder);
12834
2d112de7
ACO
12835 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12836 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12837 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12838 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12839 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12840 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12841
2d112de7
ACO
12842 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12843 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12844 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12845 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12846 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12847 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12848
c93f54cf 12849 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12850 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12851 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12852 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12853 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12854 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12855
9ed109a7
DV
12856 PIPE_CONF_CHECK_I(has_audio);
12857
2d112de7 12858 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12859 DRM_MODE_FLAG_INTERLACE);
12860
bb760063 12861 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12862 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12863 DRM_MODE_FLAG_PHSYNC);
2d112de7 12864 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12865 DRM_MODE_FLAG_NHSYNC);
2d112de7 12866 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12867 DRM_MODE_FLAG_PVSYNC);
2d112de7 12868 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12869 DRM_MODE_FLAG_NVSYNC);
12870 }
045ac3b5 12871
333b8ca8 12872 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12873 /* pfit ratios are autocomputed by the hw on gen4+ */
12874 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 12875 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 12876 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12877
bfd16b2a
ML
12878 if (!adjust) {
12879 PIPE_CONF_CHECK_I(pipe_src_w);
12880 PIPE_CONF_CHECK_I(pipe_src_h);
12881
12882 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12883 if (current_config->pch_pfit.enabled) {
12884 PIPE_CONF_CHECK_X(pch_pfit.pos);
12885 PIPE_CONF_CHECK_X(pch_pfit.size);
12886 }
2fa2fe9a 12887
7aefe2b5
ML
12888 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12889 }
a1b2278e 12890
e59150dc
JB
12891 /* BDW+ don't expose a synchronous way to read the state */
12892 if (IS_HASWELL(dev))
12893 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12894
282740f7
VS
12895 PIPE_CONF_CHECK_I(double_wide);
12896
26804afd
DV
12897 PIPE_CONF_CHECK_X(ddi_pll_sel);
12898
8106ddbd 12899 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12900 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12901 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12902 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12903 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12904 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12905 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12906 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12907 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12908 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12909
47eacbab
VS
12910 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12911 PIPE_CONF_CHECK_X(dsi_pll.div);
12912
42571aef
VS
12913 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12914 PIPE_CONF_CHECK_I(pipe_bpp);
12915
2d112de7 12916 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12917 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12918
66e985c0 12919#undef PIPE_CONF_CHECK_X
08a24034 12920#undef PIPE_CONF_CHECK_I
8106ddbd 12921#undef PIPE_CONF_CHECK_P
1bd1bd80 12922#undef PIPE_CONF_CHECK_FLAGS
5e550656 12923#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12924#undef PIPE_CONF_QUIRK
cfb23ed6 12925#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12926
cfb23ed6 12927 return ret;
0e8ffe1b
DV
12928}
12929
e3b247da
VS
12930static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12931 const struct intel_crtc_state *pipe_config)
12932{
12933 if (pipe_config->has_pch_encoder) {
21a727b3 12934 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12935 &pipe_config->fdi_m_n);
12936 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12937
12938 /*
12939 * FDI already provided one idea for the dotclock.
12940 * Yell if the encoder disagrees.
12941 */
12942 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12943 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12944 fdi_dotclock, dotclock);
12945 }
12946}
12947
c0ead703
ML
12948static void verify_wm_state(struct drm_crtc *crtc,
12949 struct drm_crtc_state *new_state)
08db6652 12950{
e7c84544 12951 struct drm_device *dev = crtc->dev;
08db6652
DL
12952 struct drm_i915_private *dev_priv = dev->dev_private;
12953 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
12954 struct skl_ddb_entry *hw_entry, *sw_entry;
12955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12956 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
12957 int plane;
12958
e7c84544 12959 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
12960 return;
12961
12962 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12963 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12964
e7c84544
ML
12965 /* planes */
12966 for_each_plane(dev_priv, pipe, plane) {
12967 hw_entry = &hw_ddb.plane[pipe][plane];
12968 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 12969
e7c84544 12970 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
12971 continue;
12972
e7c84544
ML
12973 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12974 "(expected (%u,%u), found (%u,%u))\n",
12975 pipe_name(pipe), plane + 1,
12976 sw_entry->start, sw_entry->end,
12977 hw_entry->start, hw_entry->end);
12978 }
08db6652 12979
e7c84544
ML
12980 /* cursor */
12981 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12982 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652 12983
e7c84544 12984 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
08db6652
DL
12985 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12986 "(expected (%u,%u), found (%u,%u))\n",
12987 pipe_name(pipe),
12988 sw_entry->start, sw_entry->end,
12989 hw_entry->start, hw_entry->end);
12990 }
12991}
12992
91d1b4bd 12993static void
c0ead703 12994verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 12995{
35dd3c64 12996 struct drm_connector *connector;
8af6cf88 12997
e7c84544 12998 drm_for_each_connector(connector, dev) {
35dd3c64
ML
12999 struct drm_encoder *encoder = connector->encoder;
13000 struct drm_connector_state *state = connector->state;
ad3c558f 13001
e7c84544
ML
13002 if (state->crtc != crtc)
13003 continue;
13004
5a21b665 13005 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13006
ad3c558f 13007 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13008 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13009 }
91d1b4bd
DV
13010}
13011
13012static void
c0ead703 13013verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13014{
13015 struct intel_encoder *encoder;
13016 struct intel_connector *connector;
8af6cf88 13017
b2784e15 13018 for_each_intel_encoder(dev, encoder) {
8af6cf88 13019 bool enabled = false;
4d20cd86 13020 enum pipe pipe;
8af6cf88
DV
13021
13022 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13023 encoder->base.base.id,
8e329a03 13024 encoder->base.name);
8af6cf88 13025
3a3371ff 13026 for_each_intel_connector(dev, connector) {
4d20cd86 13027 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13028 continue;
13029 enabled = true;
ad3c558f
ML
13030
13031 I915_STATE_WARN(connector->base.state->crtc !=
13032 encoder->base.crtc,
13033 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13034 }
0e32b39c 13035
e2c719b7 13036 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13037 "encoder's enabled state mismatch "
13038 "(expected %i, found %i)\n",
13039 !!encoder->base.crtc, enabled);
7c60d198
ML
13040
13041 if (!encoder->base.crtc) {
4d20cd86 13042 bool active;
7c60d198 13043
4d20cd86
ML
13044 active = encoder->get_hw_state(encoder, &pipe);
13045 I915_STATE_WARN(active,
13046 "encoder detached but still enabled on pipe %c.\n",
13047 pipe_name(pipe));
7c60d198 13048 }
8af6cf88 13049 }
91d1b4bd
DV
13050}
13051
13052static void
c0ead703
ML
13053verify_crtc_state(struct drm_crtc *crtc,
13054 struct drm_crtc_state *old_crtc_state,
13055 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13056{
e7c84544 13057 struct drm_device *dev = crtc->dev;
fbee40df 13058 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 13059 struct intel_encoder *encoder;
e7c84544
ML
13060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13061 struct intel_crtc_state *pipe_config, *sw_config;
13062 struct drm_atomic_state *old_state;
13063 bool active;
045ac3b5 13064
e7c84544 13065 old_state = old_crtc_state->state;
ec2dc6a0 13066 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13067 pipe_config = to_intel_crtc_state(old_crtc_state);
13068 memset(pipe_config, 0, sizeof(*pipe_config));
13069 pipe_config->base.crtc = crtc;
13070 pipe_config->base.state = old_state;
8af6cf88 13071
78108b7c 13072 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13073
e7c84544 13074 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13075
e7c84544
ML
13076 /* hw state is inconsistent with the pipe quirk */
13077 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13078 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13079 active = new_crtc_state->active;
6c49f241 13080
e7c84544
ML
13081 I915_STATE_WARN(new_crtc_state->active != active,
13082 "crtc active state doesn't match with hw state "
13083 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13084
e7c84544
ML
13085 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13086 "transitional active state does not match atomic hw state "
13087 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13088
e7c84544
ML
13089 for_each_encoder_on_crtc(dev, crtc, encoder) {
13090 enum pipe pipe;
4d20cd86 13091
e7c84544
ML
13092 active = encoder->get_hw_state(encoder, &pipe);
13093 I915_STATE_WARN(active != new_crtc_state->active,
13094 "[ENCODER:%i] active %i with crtc active %i\n",
13095 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13096
e7c84544
ML
13097 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13098 "Encoder connected to wrong pipe %c\n",
13099 pipe_name(pipe));
4d20cd86 13100
e7c84544
ML
13101 if (active)
13102 encoder->get_config(encoder, pipe_config);
13103 }
53d9f4e9 13104
e7c84544
ML
13105 if (!new_crtc_state->active)
13106 return;
cfb23ed6 13107
e7c84544 13108 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13109
e7c84544
ML
13110 sw_config = to_intel_crtc_state(crtc->state);
13111 if (!intel_pipe_config_compare(dev, sw_config,
13112 pipe_config, false)) {
13113 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13114 intel_dump_pipe_config(intel_crtc, pipe_config,
13115 "[hw state]");
13116 intel_dump_pipe_config(intel_crtc, sw_config,
13117 "[sw state]");
8af6cf88
DV
13118 }
13119}
13120
91d1b4bd 13121static void
c0ead703
ML
13122verify_single_dpll_state(struct drm_i915_private *dev_priv,
13123 struct intel_shared_dpll *pll,
13124 struct drm_crtc *crtc,
13125 struct drm_crtc_state *new_state)
91d1b4bd 13126{
91d1b4bd 13127 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13128 unsigned crtc_mask;
13129 bool active;
5358901f 13130
e7c84544 13131 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13132
e7c84544 13133 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13134
e7c84544 13135 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13136
e7c84544
ML
13137 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13138 I915_STATE_WARN(!pll->on && pll->active_mask,
13139 "pll in active use but not on in sw tracking\n");
13140 I915_STATE_WARN(pll->on && !pll->active_mask,
13141 "pll is on but not used by any active crtc\n");
13142 I915_STATE_WARN(pll->on != active,
13143 "pll on state mismatch (expected %i, found %i)\n",
13144 pll->on, active);
13145 }
5358901f 13146
e7c84544 13147 if (!crtc) {
2dd66ebd 13148 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13149 "more active pll users than references: %x vs %x\n",
13150 pll->active_mask, pll->config.crtc_mask);
5358901f 13151
e7c84544
ML
13152 return;
13153 }
13154
13155 crtc_mask = 1 << drm_crtc_index(crtc);
13156
13157 if (new_state->active)
13158 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13159 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13160 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13161 else
13162 I915_STATE_WARN(pll->active_mask & crtc_mask,
13163 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13164 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13165
e7c84544
ML
13166 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13167 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13168 crtc_mask, pll->config.crtc_mask);
66e985c0 13169
e7c84544
ML
13170 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13171 &dpll_hw_state,
13172 sizeof(dpll_hw_state)),
13173 "pll hw state mismatch\n");
13174}
13175
13176static void
c0ead703
ML
13177verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13178 struct drm_crtc_state *old_crtc_state,
13179 struct drm_crtc_state *new_crtc_state)
e7c84544
ML
13180{
13181 struct drm_i915_private *dev_priv = dev->dev_private;
13182 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13183 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13184
13185 if (new_state->shared_dpll)
c0ead703 13186 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13187
13188 if (old_state->shared_dpll &&
13189 old_state->shared_dpll != new_state->shared_dpll) {
13190 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13191 struct intel_shared_dpll *pll = old_state->shared_dpll;
13192
13193 I915_STATE_WARN(pll->active_mask & crtc_mask,
13194 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13195 pipe_name(drm_crtc_index(crtc)));
13196 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13197 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13198 pipe_name(drm_crtc_index(crtc)));
5358901f 13199 }
8af6cf88
DV
13200}
13201
e7c84544 13202static void
c0ead703 13203intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13204 struct drm_crtc_state *old_state,
13205 struct drm_crtc_state *new_state)
13206{
5a21b665
DV
13207 if (!needs_modeset(new_state) &&
13208 !to_intel_crtc_state(new_state)->update_pipe)
13209 return;
13210
c0ead703 13211 verify_wm_state(crtc, new_state);
5a21b665 13212 verify_connector_state(crtc->dev, crtc);
c0ead703
ML
13213 verify_crtc_state(crtc, old_state, new_state);
13214 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13215}
13216
13217static void
c0ead703 13218verify_disabled_dpll_state(struct drm_device *dev)
e7c84544
ML
13219{
13220 struct drm_i915_private *dev_priv = dev->dev_private;
13221 int i;
13222
13223 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13224 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13225}
13226
13227static void
c0ead703 13228intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13229{
c0ead703
ML
13230 verify_encoder_state(dev);
13231 verify_connector_state(dev, NULL);
13232 verify_disabled_dpll_state(dev);
e7c84544
ML
13233}
13234
80715b2f
VS
13235static void update_scanline_offset(struct intel_crtc *crtc)
13236{
13237 struct drm_device *dev = crtc->base.dev;
13238
13239 /*
13240 * The scanline counter increments at the leading edge of hsync.
13241 *
13242 * On most platforms it starts counting from vtotal-1 on the
13243 * first active line. That means the scanline counter value is
13244 * always one less than what we would expect. Ie. just after
13245 * start of vblank, which also occurs at start of hsync (on the
13246 * last active line), the scanline counter will read vblank_start-1.
13247 *
13248 * On gen2 the scanline counter starts counting from 1 instead
13249 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13250 * to keep the value positive), instead of adding one.
13251 *
13252 * On HSW+ the behaviour of the scanline counter depends on the output
13253 * type. For DP ports it behaves like most other platforms, but on HDMI
13254 * there's an extra 1 line difference. So we need to add two instead of
13255 * one to the value.
13256 */
13257 if (IS_GEN2(dev)) {
124abe07 13258 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13259 int vtotal;
13260
124abe07
VS
13261 vtotal = adjusted_mode->crtc_vtotal;
13262 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13263 vtotal /= 2;
13264
13265 crtc->scanline_offset = vtotal - 1;
13266 } else if (HAS_DDI(dev) &&
409ee761 13267 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13268 crtc->scanline_offset = 2;
13269 } else
13270 crtc->scanline_offset = 1;
13271}
13272
ad421372 13273static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13274{
225da59b 13275 struct drm_device *dev = state->dev;
ed6739ef 13276 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13277 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13278 struct drm_crtc *crtc;
13279 struct drm_crtc_state *crtc_state;
0a9ab303 13280 int i;
ed6739ef
ACO
13281
13282 if (!dev_priv->display.crtc_compute_clock)
ad421372 13283 return;
ed6739ef 13284
0a9ab303 13285 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13287 struct intel_shared_dpll *old_dpll =
13288 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13289
fb1a38a9 13290 if (!needs_modeset(crtc_state))
225da59b
ACO
13291 continue;
13292
8106ddbd 13293 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13294
8106ddbd 13295 if (!old_dpll)
fb1a38a9 13296 continue;
0a9ab303 13297
ad421372
ML
13298 if (!shared_dpll)
13299 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13300
8106ddbd 13301 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13302 }
ed6739ef
ACO
13303}
13304
99d736a2
ML
13305/*
13306 * This implements the workaround described in the "notes" section of the mode
13307 * set sequence documentation. When going from no pipes or single pipe to
13308 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13309 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13310 */
13311static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13312{
13313 struct drm_crtc_state *crtc_state;
13314 struct intel_crtc *intel_crtc;
13315 struct drm_crtc *crtc;
13316 struct intel_crtc_state *first_crtc_state = NULL;
13317 struct intel_crtc_state *other_crtc_state = NULL;
13318 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13319 int i;
13320
13321 /* look at all crtc's that are going to be enabled in during modeset */
13322 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13323 intel_crtc = to_intel_crtc(crtc);
13324
13325 if (!crtc_state->active || !needs_modeset(crtc_state))
13326 continue;
13327
13328 if (first_crtc_state) {
13329 other_crtc_state = to_intel_crtc_state(crtc_state);
13330 break;
13331 } else {
13332 first_crtc_state = to_intel_crtc_state(crtc_state);
13333 first_pipe = intel_crtc->pipe;
13334 }
13335 }
13336
13337 /* No workaround needed? */
13338 if (!first_crtc_state)
13339 return 0;
13340
13341 /* w/a possibly needed, check how many crtc's are already enabled. */
13342 for_each_intel_crtc(state->dev, intel_crtc) {
13343 struct intel_crtc_state *pipe_config;
13344
13345 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13346 if (IS_ERR(pipe_config))
13347 return PTR_ERR(pipe_config);
13348
13349 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13350
13351 if (!pipe_config->base.active ||
13352 needs_modeset(&pipe_config->base))
13353 continue;
13354
13355 /* 2 or more enabled crtcs means no need for w/a */
13356 if (enabled_pipe != INVALID_PIPE)
13357 return 0;
13358
13359 enabled_pipe = intel_crtc->pipe;
13360 }
13361
13362 if (enabled_pipe != INVALID_PIPE)
13363 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13364 else if (other_crtc_state)
13365 other_crtc_state->hsw_workaround_pipe = first_pipe;
13366
13367 return 0;
13368}
13369
27c329ed
ML
13370static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13371{
13372 struct drm_crtc *crtc;
13373 struct drm_crtc_state *crtc_state;
13374 int ret = 0;
13375
13376 /* add all active pipes to the state */
13377 for_each_crtc(state->dev, crtc) {
13378 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13379 if (IS_ERR(crtc_state))
13380 return PTR_ERR(crtc_state);
13381
13382 if (!crtc_state->active || needs_modeset(crtc_state))
13383 continue;
13384
13385 crtc_state->mode_changed = true;
13386
13387 ret = drm_atomic_add_affected_connectors(state, crtc);
13388 if (ret)
13389 break;
13390
13391 ret = drm_atomic_add_affected_planes(state, crtc);
13392 if (ret)
13393 break;
13394 }
13395
13396 return ret;
13397}
13398
c347a676 13399static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13400{
565602d7
ML
13401 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13402 struct drm_i915_private *dev_priv = state->dev->dev_private;
13403 struct drm_crtc *crtc;
13404 struct drm_crtc_state *crtc_state;
13405 int ret = 0, i;
054518dd 13406
b359283a
ML
13407 if (!check_digital_port_conflicts(state)) {
13408 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13409 return -EINVAL;
13410 }
13411
565602d7
ML
13412 intel_state->modeset = true;
13413 intel_state->active_crtcs = dev_priv->active_crtcs;
13414
13415 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13416 if (crtc_state->active)
13417 intel_state->active_crtcs |= 1 << i;
13418 else
13419 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13420
13421 if (crtc_state->active != crtc->state->active)
13422 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
13423 }
13424
054518dd
ACO
13425 /*
13426 * See if the config requires any additional preparation, e.g.
13427 * to adjust global state with pipes off. We need to do this
13428 * here so we can get the modeset_pipe updated config for the new
13429 * mode set on this crtc. For other crtcs we need to use the
13430 * adjusted_mode bits in the crtc directly.
13431 */
27c329ed 13432 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 13433 if (!intel_state->cdclk_pll_vco)
63911d72 13434 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
13435 if (!intel_state->cdclk_pll_vco)
13436 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 13437
27c329ed 13438 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
13439 if (ret < 0)
13440 return ret;
27c329ed 13441
c89e39f3 13442 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 13443 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
13444 ret = intel_modeset_all_pipes(state);
13445
13446 if (ret < 0)
054518dd 13447 return ret;
e8788cbc
ML
13448
13449 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13450 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13451 } else
1a617b77 13452 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13453
ad421372 13454 intel_modeset_clear_plls(state);
054518dd 13455
565602d7 13456 if (IS_HASWELL(dev_priv))
ad421372 13457 return haswell_mode_set_planes_workaround(state);
99d736a2 13458
ad421372 13459 return 0;
c347a676
ACO
13460}
13461
aa363136
MR
13462/*
13463 * Handle calculation of various watermark data at the end of the atomic check
13464 * phase. The code here should be run after the per-crtc and per-plane 'check'
13465 * handlers to ensure that all derived state has been updated.
13466 */
55994c2c 13467static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
13468{
13469 struct drm_device *dev = state->dev;
98d39494 13470 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
13471
13472 /* Is there platform-specific watermark information to calculate? */
13473 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
13474 return dev_priv->display.compute_global_watermarks(state);
13475
13476 return 0;
aa363136
MR
13477}
13478
74c090b1
ML
13479/**
13480 * intel_atomic_check - validate state object
13481 * @dev: drm device
13482 * @state: state to validate
13483 */
13484static int intel_atomic_check(struct drm_device *dev,
13485 struct drm_atomic_state *state)
c347a676 13486{
dd8b3bdb 13487 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13488 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13489 struct drm_crtc *crtc;
13490 struct drm_crtc_state *crtc_state;
13491 int ret, i;
61333b60 13492 bool any_ms = false;
c347a676 13493
74c090b1 13494 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13495 if (ret)
13496 return ret;
13497
c347a676 13498 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13499 struct intel_crtc_state *pipe_config =
13500 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13501
13502 /* Catch I915_MODE_FLAG_INHERITED */
13503 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13504 crtc_state->mode_changed = true;
cfb23ed6 13505
af4a879e 13506 if (!needs_modeset(crtc_state))
c347a676
ACO
13507 continue;
13508
af4a879e
DV
13509 if (!crtc_state->enable) {
13510 any_ms = true;
cfb23ed6 13511 continue;
af4a879e 13512 }
cfb23ed6 13513
26495481
DV
13514 /* FIXME: For only active_changed we shouldn't need to do any
13515 * state recomputation at all. */
13516
1ed51de9
DV
13517 ret = drm_atomic_add_affected_connectors(state, crtc);
13518 if (ret)
13519 return ret;
b359283a 13520
cfb23ed6 13521 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
13522 if (ret) {
13523 intel_dump_pipe_config(to_intel_crtc(crtc),
13524 pipe_config, "[failed]");
c347a676 13525 return ret;
25aa1c39 13526 }
c347a676 13527
73831236 13528 if (i915.fastboot &&
dd8b3bdb 13529 intel_pipe_config_compare(dev,
cfb23ed6 13530 to_intel_crtc_state(crtc->state),
1ed51de9 13531 pipe_config, true)) {
26495481 13532 crtc_state->mode_changed = false;
bfd16b2a 13533 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13534 }
13535
af4a879e 13536 if (needs_modeset(crtc_state))
26495481 13537 any_ms = true;
cfb23ed6 13538
af4a879e
DV
13539 ret = drm_atomic_add_affected_planes(state, crtc);
13540 if (ret)
13541 return ret;
61333b60 13542
26495481
DV
13543 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13544 needs_modeset(crtc_state) ?
13545 "[modeset]" : "[fastset]");
c347a676
ACO
13546 }
13547
61333b60
ML
13548 if (any_ms) {
13549 ret = intel_modeset_checks(state);
13550
13551 if (ret)
13552 return ret;
27c329ed 13553 } else
dd8b3bdb 13554 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13555
dd8b3bdb 13556 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13557 if (ret)
13558 return ret;
13559
f51be2e0 13560 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 13561 return calc_watermark_data(state);
054518dd
ACO
13562}
13563
5008e874
ML
13564static int intel_atomic_prepare_commit(struct drm_device *dev,
13565 struct drm_atomic_state *state,
81072bfd 13566 bool nonblock)
5008e874 13567{
7580d774
ML
13568 struct drm_i915_private *dev_priv = dev->dev_private;
13569 struct drm_plane_state *plane_state;
5008e874 13570 struct drm_crtc_state *crtc_state;
7580d774 13571 struct drm_plane *plane;
5008e874
ML
13572 struct drm_crtc *crtc;
13573 int i, ret;
13574
5a21b665
DV
13575 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13576 if (state->legacy_cursor_update)
a6747b73
ML
13577 continue;
13578
5a21b665
DV
13579 ret = intel_crtc_wait_for_pending_flips(crtc);
13580 if (ret)
13581 return ret;
5008e874 13582
5a21b665
DV
13583 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13584 flush_workqueue(dev_priv->wq);
d55dbd06
ML
13585 }
13586
f935675f
ML
13587 ret = mutex_lock_interruptible(&dev->struct_mutex);
13588 if (ret)
13589 return ret;
13590
5008e874 13591 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 13592 mutex_unlock(&dev->struct_mutex);
7580d774 13593
21daaeee 13594 if (!ret && !nonblock) {
7580d774
ML
13595 for_each_plane_in_state(state, plane, plane_state, i) {
13596 struct intel_plane_state *intel_plane_state =
13597 to_intel_plane_state(plane_state);
13598
13599 if (!intel_plane_state->wait_req)
13600 continue;
13601
13602 ret = __i915_wait_request(intel_plane_state->wait_req,
299259a3 13603 true, NULL, NULL);
f7e5838b 13604 if (ret) {
f4457ae7
CW
13605 /* Any hang should be swallowed by the wait */
13606 WARN_ON(ret == -EIO);
f7e5838b
CW
13607 mutex_lock(&dev->struct_mutex);
13608 drm_atomic_helper_cleanup_planes(dev, state);
13609 mutex_unlock(&dev->struct_mutex);
7580d774 13610 break;
f7e5838b 13611 }
7580d774 13612 }
7580d774 13613 }
5008e874
ML
13614
13615 return ret;
13616}
13617
a2991414
ML
13618u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
13619{
13620 struct drm_device *dev = crtc->base.dev;
13621
13622 if (!dev->max_vblank_count)
13623 return drm_accurate_vblank_count(&crtc->base);
13624
13625 return dev->driver->get_vblank_counter(dev, crtc->pipe);
13626}
13627
5a21b665
DV
13628static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13629 struct drm_i915_private *dev_priv,
13630 unsigned crtc_mask)
e8861675 13631{
5a21b665
DV
13632 unsigned last_vblank_count[I915_MAX_PIPES];
13633 enum pipe pipe;
13634 int ret;
e8861675 13635
5a21b665
DV
13636 if (!crtc_mask)
13637 return;
e8861675 13638
5a21b665
DV
13639 for_each_pipe(dev_priv, pipe) {
13640 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e8861675 13641
5a21b665 13642 if (!((1 << pipe) & crtc_mask))
e8861675
ML
13643 continue;
13644
5a21b665
DV
13645 ret = drm_crtc_vblank_get(crtc);
13646 if (WARN_ON(ret != 0)) {
13647 crtc_mask &= ~(1 << pipe);
13648 continue;
e8861675
ML
13649 }
13650
5a21b665 13651 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
e8861675
ML
13652 }
13653
5a21b665
DV
13654 for_each_pipe(dev_priv, pipe) {
13655 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13656 long lret;
e8861675 13657
5a21b665
DV
13658 if (!((1 << pipe) & crtc_mask))
13659 continue;
d55dbd06 13660
5a21b665
DV
13661 lret = wait_event_timeout(dev->vblank[pipe].queue,
13662 last_vblank_count[pipe] !=
13663 drm_crtc_vblank_count(crtc),
13664 msecs_to_jiffies(50));
d55dbd06 13665
5a21b665 13666 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 13667
5a21b665 13668 drm_crtc_vblank_put(crtc);
d55dbd06
ML
13669 }
13670}
13671
5a21b665 13672static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 13673{
5a21b665
DV
13674 /* fb updated, need to unpin old fb */
13675 if (crtc_state->fb_changed)
13676 return true;
a6747b73 13677
5a21b665
DV
13678 /* wm changes, need vblank before final wm's */
13679 if (crtc_state->update_wm_post)
13680 return true;
a6747b73 13681
5a21b665
DV
13682 /*
13683 * cxsr is re-enabled after vblank.
13684 * This is already handled by crtc_state->update_wm_post,
13685 * but added for clarity.
13686 */
13687 if (crtc_state->disable_cxsr)
13688 return true;
a6747b73 13689
5a21b665 13690 return false;
e8861675
ML
13691}
13692
94f05024 13693static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 13694{
94f05024 13695 struct drm_device *dev = state->dev;
565602d7 13696 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13697 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13698 struct drm_crtc_state *old_crtc_state;
7580d774 13699 struct drm_crtc *crtc;
5a21b665 13700 struct intel_crtc_state *intel_cstate;
94f05024
DV
13701 struct drm_plane *plane;
13702 struct drm_plane_state *plane_state;
5a21b665
DV
13703 bool hw_check = intel_state->modeset;
13704 unsigned long put_domains[I915_MAX_PIPES] = {};
13705 unsigned crtc_vblank_mask = 0;
94f05024 13706 int i, ret;
a6778b3c 13707
94f05024
DV
13708 for_each_plane_in_state(state, plane, plane_state, i) {
13709 struct intel_plane_state *intel_plane_state =
13710 to_intel_plane_state(plane_state);
ea0000f0 13711
94f05024
DV
13712 if (!intel_plane_state->wait_req)
13713 continue;
d4afb8cc 13714
94f05024
DV
13715 ret = __i915_wait_request(intel_plane_state->wait_req,
13716 true, NULL, NULL);
13717 /* EIO should be eaten, and we can't get interrupted in the
13718 * worker, and blocking commits have waited already. */
13719 WARN_ON(ret);
13720 }
1c5e19f8 13721
ea0000f0
DV
13722 drm_atomic_helper_wait_for_dependencies(state);
13723
565602d7
ML
13724 if (intel_state->modeset) {
13725 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13726 sizeof(intel_state->min_pixclk));
13727 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13728 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
5a21b665
DV
13729
13730 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13731 }
13732
29ceb0e6 13733 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13735
5a21b665
DV
13736 if (needs_modeset(crtc->state) ||
13737 to_intel_crtc_state(crtc->state)->update_pipe) {
13738 hw_check = true;
13739
13740 put_domains[to_intel_crtc(crtc)->pipe] =
13741 modeset_get_crtc_power_domains(crtc,
13742 to_intel_crtc_state(crtc->state));
13743 }
13744
61333b60
ML
13745 if (!needs_modeset(crtc->state))
13746 continue;
13747
29ceb0e6 13748 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13749
29ceb0e6
VS
13750 if (old_crtc_state->active) {
13751 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13752 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13753 intel_crtc->active = false;
58f9c0bc 13754 intel_fbc_disable(intel_crtc);
eddfcbcd 13755 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13756
13757 /*
13758 * Underruns don't always raise
13759 * interrupts, so check manually.
13760 */
13761 intel_check_cpu_fifo_underruns(dev_priv);
13762 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13763
13764 if (!crtc->state->active)
13765 intel_update_watermarks(crtc);
a539205a 13766 }
b8cecdf5 13767 }
7758a113 13768
ea9d758d
DV
13769 /* Only after disabling all output pipelines that will be changed can we
13770 * update the the output configuration. */
4740b0f2 13771 intel_modeset_update_crtc_state(state);
f6e5b160 13772
565602d7 13773 if (intel_state->modeset) {
4740b0f2 13774 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13775
13776 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 13777 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 13778 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 13779 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 13780
c0ead703 13781 intel_modeset_verify_disabled(dev);
4740b0f2 13782 }
47fab737 13783
a6778b3c 13784 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13785 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a
ML
13786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13787 bool modeset = needs_modeset(crtc->state);
5a21b665
DV
13788 struct intel_crtc_state *pipe_config =
13789 to_intel_crtc_state(crtc->state);
9f836f90 13790
f6ac4b2a 13791 if (modeset && crtc->state->active) {
a539205a
ML
13792 update_scanline_offset(to_intel_crtc(crtc));
13793 dev_priv->display.crtc_enable(crtc);
13794 }
80715b2f 13795
1f7528c4
DV
13796 /* Complete events for now disable pipes here. */
13797 if (modeset && !crtc->state->active && crtc->state->event) {
13798 spin_lock_irq(&dev->event_lock);
13799 drm_crtc_send_vblank_event(crtc, crtc->state->event);
13800 spin_unlock_irq(&dev->event_lock);
13801
13802 crtc->state->event = NULL;
13803 }
13804
f6ac4b2a 13805 if (!modeset)
29ceb0e6 13806 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13807
5a21b665
DV
13808 if (crtc->state->active &&
13809 drm_atomic_get_existing_plane_state(state, crtc->primary))
faf68d92 13810 intel_fbc_enable(intel_crtc, pipe_config, to_intel_plane_state(crtc->primary->state));
5a21b665 13811
1f7528c4 13812 if (crtc->state->active)
5a21b665 13813 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
f6d1973d 13814
5a21b665
DV
13815 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13816 crtc_vblank_mask |= 1 << i;
177246a8
MR
13817 }
13818
94f05024
DV
13819 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13820 * already, but still need the state for the delayed optimization. To
13821 * fix this:
13822 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13823 * - schedule that vblank worker _before_ calling hw_done
13824 * - at the start of commit_tail, cancel it _synchrously
13825 * - switch over to the vblank wait helper in the core after that since
13826 * we don't need out special handling any more.
13827 */
5a21b665
DV
13828 if (!state->legacy_cursor_update)
13829 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13830
13831 /*
13832 * Now that the vblank has passed, we can go ahead and program the
13833 * optimal watermarks on platforms that need two-step watermark
13834 * programming.
13835 *
13836 * TODO: Move this (and other cleanup) to an async worker eventually.
13837 */
13838 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13839 intel_cstate = to_intel_crtc_state(crtc->state);
13840
13841 if (dev_priv->display.optimize_watermarks)
13842 dev_priv->display.optimize_watermarks(intel_cstate);
13843 }
13844
13845 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13846 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13847
13848 if (put_domains[i])
13849 modeset_put_power_domains(dev_priv, put_domains[i]);
13850
13851 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
13852 }
13853
94f05024
DV
13854 drm_atomic_helper_commit_hw_done(state);
13855
5a21b665
DV
13856 if (intel_state->modeset)
13857 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13858
13859 mutex_lock(&dev->struct_mutex);
13860 drm_atomic_helper_cleanup_planes(dev, state);
13861 mutex_unlock(&dev->struct_mutex);
13862
ea0000f0
DV
13863 drm_atomic_helper_commit_cleanup_done(state);
13864
ee165b1a 13865 drm_atomic_state_free(state);
f30da187 13866
75714940
MK
13867 /* As one of the primary mmio accessors, KMS has a high likelihood
13868 * of triggering bugs in unclaimed access. After we finish
13869 * modesetting, see if an error has been flagged, and if so
13870 * enable debugging for the next modeset - and hope we catch
13871 * the culprit.
13872 *
13873 * XXX note that we assume display power is on at this point.
13874 * This might hold true now but we need to add pm helper to check
13875 * unclaimed only when the hardware is on, as atomic commits
13876 * can happen also when the device is completely off.
13877 */
13878 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
13879}
13880
13881static void intel_atomic_commit_work(struct work_struct *work)
13882{
13883 struct drm_atomic_state *state = container_of(work,
13884 struct drm_atomic_state,
13885 commit_work);
13886 intel_atomic_commit_tail(state);
13887}
13888
6c9c1b38
DV
13889static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13890{
13891 struct drm_plane_state *old_plane_state;
13892 struct drm_plane *plane;
13893 struct drm_i915_gem_object *obj, *old_obj;
13894 struct intel_plane *intel_plane;
13895 int i;
13896
13897 mutex_lock(&state->dev->struct_mutex);
13898 for_each_plane_in_state(state, plane, old_plane_state, i) {
13899 obj = intel_fb_obj(plane->state->fb);
13900 old_obj = intel_fb_obj(old_plane_state->fb);
13901 intel_plane = to_intel_plane(plane);
13902
13903 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13904 }
13905 mutex_unlock(&state->dev->struct_mutex);
13906}
13907
94f05024
DV
13908/**
13909 * intel_atomic_commit - commit validated state object
13910 * @dev: DRM device
13911 * @state: the top-level driver state object
13912 * @nonblock: nonblocking commit
13913 *
13914 * This function commits a top-level state object that has been validated
13915 * with drm_atomic_helper_check().
13916 *
13917 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13918 * nonblocking commits are only safe for pure plane updates. Everything else
13919 * should work though.
13920 *
13921 * RETURNS
13922 * Zero for success or -errno.
13923 */
13924static int intel_atomic_commit(struct drm_device *dev,
13925 struct drm_atomic_state *state,
13926 bool nonblock)
13927{
13928 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13929 struct drm_i915_private *dev_priv = dev->dev_private;
13930 int ret = 0;
13931
13932 if (intel_state->modeset && nonblock) {
13933 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
13934 return -EINVAL;
13935 }
13936
13937 ret = drm_atomic_helper_setup_commit(state, nonblock);
13938 if (ret)
13939 return ret;
13940
13941 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
13942
13943 ret = intel_atomic_prepare_commit(dev, state, nonblock);
13944 if (ret) {
13945 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13946 return ret;
13947 }
13948
13949 drm_atomic_helper_swap_state(state, true);
13950 dev_priv->wm.distrust_bios_wm = false;
13951 dev_priv->wm.skl_results = intel_state->wm_results;
13952 intel_shared_dpll_commit(state);
6c9c1b38 13953 intel_atomic_track_fbs(state);
94f05024
DV
13954
13955 if (nonblock)
13956 queue_work(system_unbound_wq, &state->commit_work);
13957 else
13958 intel_atomic_commit_tail(state);
75714940 13959
74c090b1 13960 return 0;
7f27126e
JB
13961}
13962
c0c36b94
CW
13963void intel_crtc_restore_mode(struct drm_crtc *crtc)
13964{
83a57153
ACO
13965 struct drm_device *dev = crtc->dev;
13966 struct drm_atomic_state *state;
e694eb02 13967 struct drm_crtc_state *crtc_state;
2bfb4627 13968 int ret;
83a57153
ACO
13969
13970 state = drm_atomic_state_alloc(dev);
13971 if (!state) {
78108b7c
VS
13972 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13973 crtc->base.id, crtc->name);
83a57153
ACO
13974 return;
13975 }
13976
e694eb02 13977 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13978
e694eb02
ML
13979retry:
13980 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13981 ret = PTR_ERR_OR_ZERO(crtc_state);
13982 if (!ret) {
13983 if (!crtc_state->active)
13984 goto out;
83a57153 13985
e694eb02 13986 crtc_state->mode_changed = true;
74c090b1 13987 ret = drm_atomic_commit(state);
83a57153
ACO
13988 }
13989
e694eb02
ML
13990 if (ret == -EDEADLK) {
13991 drm_atomic_state_clear(state);
13992 drm_modeset_backoff(state->acquire_ctx);
13993 goto retry;
4ed9fb37 13994 }
4be07317 13995
2bfb4627 13996 if (ret)
e694eb02 13997out:
2bfb4627 13998 drm_atomic_state_free(state);
c0c36b94
CW
13999}
14000
25c5b266
DV
14001#undef for_each_intel_crtc_masked
14002
f6e5b160 14003static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 14004 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 14005 .set_config = drm_atomic_helper_set_config,
82cf435b 14006 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14007 .destroy = intel_crtc_destroy,
ee042aa4 14008 .page_flip = drm_atomic_helper_page_flip,
1356837e
MR
14009 .atomic_duplicate_state = intel_crtc_duplicate_state,
14010 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
14011};
14012
6beb8c23
MR
14013/**
14014 * intel_prepare_plane_fb - Prepare fb for usage on plane
14015 * @plane: drm plane to prepare for
14016 * @fb: framebuffer to prepare for presentation
14017 *
14018 * Prepares a framebuffer for usage on a display plane. Generally this
14019 * involves pinning the underlying object and updating the frontbuffer tracking
14020 * bits. Some older platforms need special physical address handling for
14021 * cursor planes.
14022 *
f935675f
ML
14023 * Must be called with struct_mutex held.
14024 *
6beb8c23
MR
14025 * Returns 0 on success, negative error code on failure.
14026 */
14027int
14028intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 14029 const struct drm_plane_state *new_state)
465c120c
MR
14030{
14031 struct drm_device *dev = plane->dev;
844f9111 14032 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14033 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14034 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 14035 int ret = 0;
465c120c 14036
1ee49399 14037 if (!obj && !old_obj)
465c120c
MR
14038 return 0;
14039
5008e874
ML
14040 if (old_obj) {
14041 struct drm_crtc_state *crtc_state =
14042 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14043
14044 /* Big Hammer, we also need to ensure that any pending
14045 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14046 * current scanout is retired before unpinning the old
14047 * framebuffer. Note that we rely on userspace rendering
14048 * into the buffer attached to the pipe they are waiting
14049 * on. If not, userspace generates a GPU hang with IPEHR
14050 * point to the MI_WAIT_FOR_EVENT.
14051 *
14052 * This should only fail upon a hung GPU, in which case we
14053 * can safely continue.
14054 */
14055 if (needs_modeset(crtc_state))
14056 ret = i915_gem_object_wait_rendering(old_obj, true);
f4457ae7
CW
14057 if (ret) {
14058 /* GPU hangs should have been swallowed by the wait */
14059 WARN_ON(ret == -EIO);
f935675f 14060 return ret;
f4457ae7 14061 }
5008e874
ML
14062 }
14063
5a21b665
DV
14064 /* For framebuffer backed by dmabuf, wait for fence */
14065 if (obj && obj->base.dma_buf) {
14066 long lret;
14067
14068 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
14069 false, true,
14070 MAX_SCHEDULE_TIMEOUT);
14071 if (lret == -ERESTARTSYS)
14072 return lret;
14073
14074 WARN(lret < 0, "waiting returns %li\n", lret);
14075 }
14076
1ee49399
ML
14077 if (!obj) {
14078 ret = 0;
14079 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
14080 INTEL_INFO(dev)->cursor_needs_physical) {
14081 int align = IS_I830(dev) ? 16 * 1024 : 256;
14082 ret = i915_gem_object_attach_phys(obj, align);
14083 if (ret)
14084 DRM_DEBUG_KMS("failed to attach phys object\n");
14085 } else {
3465c580 14086 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 14087 }
465c120c 14088
6c9c1b38
DV
14089 if (ret == 0 && obj) {
14090 struct intel_plane_state *plane_state =
14091 to_intel_plane_state(new_state);
7580d774 14092
6c9c1b38
DV
14093 i915_gem_request_assign(&plane_state->wait_req,
14094 obj->last_write_req);
7580d774 14095 }
fdd508a6 14096
6beb8c23
MR
14097 return ret;
14098}
14099
38f3ce3a
MR
14100/**
14101 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14102 * @plane: drm plane to clean up for
14103 * @fb: old framebuffer that was on plane
14104 *
14105 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14106 *
14107 * Must be called with struct_mutex held.
38f3ce3a
MR
14108 */
14109void
14110intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 14111 const struct drm_plane_state *old_state)
38f3ce3a
MR
14112{
14113 struct drm_device *dev = plane->dev;
7580d774 14114 struct intel_plane_state *old_intel_state;
1ee49399
ML
14115 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14116 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14117
7580d774
ML
14118 old_intel_state = to_intel_plane_state(old_state);
14119
1ee49399 14120 if (!obj && !old_obj)
38f3ce3a
MR
14121 return;
14122
1ee49399
ML
14123 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14124 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14125 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399 14126
7580d774 14127 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
14128}
14129
6156a456
CK
14130int
14131skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14132{
14133 int max_scale;
14134 struct drm_device *dev;
14135 struct drm_i915_private *dev_priv;
14136 int crtc_clock, cdclk;
14137
bf8a0af0 14138 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14139 return DRM_PLANE_HELPER_NO_SCALING;
14140
14141 dev = intel_crtc->base.dev;
14142 dev_priv = dev->dev_private;
14143 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14144 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14145
54bf1ce6 14146 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14147 return DRM_PLANE_HELPER_NO_SCALING;
14148
14149 /*
14150 * skl max scale is lower of:
14151 * close to 3 but not 3, -1 is for that purpose
14152 * or
14153 * cdclk/crtc_clock
14154 */
14155 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14156
14157 return max_scale;
14158}
14159
465c120c 14160static int
3c692a41 14161intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14162 struct intel_crtc_state *crtc_state,
3c692a41
GP
14163 struct intel_plane_state *state)
14164{
2b875c22
MR
14165 struct drm_crtc *crtc = state->base.crtc;
14166 struct drm_framebuffer *fb = state->base.fb;
6156a456 14167 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14168 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14169 bool can_position = false;
465c120c 14170
693bdc28
VS
14171 if (INTEL_INFO(plane->dev)->gen >= 9) {
14172 /* use scaler when colorkey is not required */
14173 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14174 min_scale = 1;
14175 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14176 }
d8106366 14177 can_position = true;
6156a456 14178 }
d8106366 14179
061e4b8d
ML
14180 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14181 &state->dst, &state->clip,
da20eabd
ML
14182 min_scale, max_scale,
14183 can_position, true,
14184 &state->visible);
14af293f
GP
14185}
14186
5a21b665
DV
14187static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14188 struct drm_crtc_state *old_crtc_state)
14189{
14190 struct drm_device *dev = crtc->dev;
14191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14192 struct intel_crtc_state *old_intel_state =
14193 to_intel_crtc_state(old_crtc_state);
14194 bool modeset = needs_modeset(crtc->state);
14195
14196 /* Perform vblank evasion around commit operation */
14197 intel_pipe_update_start(intel_crtc);
14198
14199 if (modeset)
14200 return;
14201
14202 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14203 intel_color_set_csc(crtc->state);
14204 intel_color_load_luts(crtc->state);
14205 }
14206
14207 if (to_intel_crtc_state(crtc->state)->update_pipe)
14208 intel_update_pipe_config(intel_crtc, old_intel_state);
14209 else if (INTEL_INFO(dev)->gen >= 9)
14210 skl_detach_scalers(intel_crtc);
14211}
14212
14213static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14214 struct drm_crtc_state *old_crtc_state)
14215{
14216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14217
14218 intel_pipe_update_end(intel_crtc, NULL);
14219}
14220
cf4c7c12 14221/**
4a3b8769
MR
14222 * intel_plane_destroy - destroy a plane
14223 * @plane: plane to destroy
cf4c7c12 14224 *
4a3b8769
MR
14225 * Common destruction function for all types of planes (primary, cursor,
14226 * sprite).
cf4c7c12 14227 */
4a3b8769 14228void intel_plane_destroy(struct drm_plane *plane)
465c120c 14229{
69ae561f
VS
14230 if (!plane)
14231 return;
14232
465c120c 14233 drm_plane_cleanup(plane);
69ae561f 14234 kfree(to_intel_plane(plane));
465c120c
MR
14235}
14236
65a3fea0 14237const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14238 .update_plane = drm_atomic_helper_update_plane,
14239 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14240 .destroy = intel_plane_destroy,
c196e1d6 14241 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14242 .atomic_get_property = intel_plane_atomic_get_property,
14243 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14244 .atomic_duplicate_state = intel_plane_duplicate_state,
14245 .atomic_destroy_state = intel_plane_destroy_state,
14246
465c120c
MR
14247};
14248
14249static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14250 int pipe)
14251{
fca0ce2a
VS
14252 struct intel_plane *primary = NULL;
14253 struct intel_plane_state *state = NULL;
465c120c 14254 const uint32_t *intel_primary_formats;
45e3743a 14255 unsigned int num_formats;
fca0ce2a 14256 int ret;
465c120c
MR
14257
14258 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
14259 if (!primary)
14260 goto fail;
465c120c 14261
8e7d688b 14262 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
14263 if (!state)
14264 goto fail;
8e7d688b 14265 primary->base.state = &state->base;
ea2c67bb 14266
465c120c
MR
14267 primary->can_scale = false;
14268 primary->max_downscale = 1;
6156a456
CK
14269 if (INTEL_INFO(dev)->gen >= 9) {
14270 primary->can_scale = true;
af99ceda 14271 state->scaler_id = -1;
6156a456 14272 }
465c120c
MR
14273 primary->pipe = pipe;
14274 primary->plane = pipe;
a9ff8714 14275 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14276 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14277 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14278 primary->plane = !pipe;
14279
6c0fd451
DL
14280 if (INTEL_INFO(dev)->gen >= 9) {
14281 intel_primary_formats = skl_primary_formats;
14282 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14283
14284 primary->update_plane = skylake_update_primary_plane;
14285 primary->disable_plane = skylake_disable_primary_plane;
14286 } else if (HAS_PCH_SPLIT(dev)) {
14287 intel_primary_formats = i965_primary_formats;
14288 num_formats = ARRAY_SIZE(i965_primary_formats);
14289
14290 primary->update_plane = ironlake_update_primary_plane;
14291 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14292 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14293 intel_primary_formats = i965_primary_formats;
14294 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14295
14296 primary->update_plane = i9xx_update_primary_plane;
14297 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14298 } else {
14299 intel_primary_formats = i8xx_primary_formats;
14300 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14301
14302 primary->update_plane = i9xx_update_primary_plane;
14303 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14304 }
14305
38573dc1
VS
14306 if (INTEL_INFO(dev)->gen >= 9)
14307 ret = drm_universal_plane_init(dev, &primary->base, 0,
14308 &intel_plane_funcs,
14309 intel_primary_formats, num_formats,
14310 DRM_PLANE_TYPE_PRIMARY,
14311 "plane 1%c", pipe_name(pipe));
14312 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14313 ret = drm_universal_plane_init(dev, &primary->base, 0,
14314 &intel_plane_funcs,
14315 intel_primary_formats, num_formats,
14316 DRM_PLANE_TYPE_PRIMARY,
14317 "primary %c", pipe_name(pipe));
14318 else
14319 ret = drm_universal_plane_init(dev, &primary->base, 0,
14320 &intel_plane_funcs,
14321 intel_primary_formats, num_formats,
14322 DRM_PLANE_TYPE_PRIMARY,
14323 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
14324 if (ret)
14325 goto fail;
48404c1e 14326
3b7a5119
SJ
14327 if (INTEL_INFO(dev)->gen >= 4)
14328 intel_create_rotation_property(dev, primary);
48404c1e 14329
ea2c67bb
MR
14330 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14331
465c120c 14332 return &primary->base;
fca0ce2a
VS
14333
14334fail:
14335 kfree(state);
14336 kfree(primary);
14337
14338 return NULL;
465c120c
MR
14339}
14340
3b7a5119
SJ
14341void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14342{
14343 if (!dev->mode_config.rotation_property) {
14344 unsigned long flags = BIT(DRM_ROTATE_0) |
14345 BIT(DRM_ROTATE_180);
14346
14347 if (INTEL_INFO(dev)->gen >= 9)
14348 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14349
14350 dev->mode_config.rotation_property =
14351 drm_mode_create_rotation_property(dev, flags);
14352 }
14353 if (dev->mode_config.rotation_property)
14354 drm_object_attach_property(&plane->base.base,
14355 dev->mode_config.rotation_property,
14356 plane->base.state->rotation);
14357}
14358
3d7d6510 14359static int
852e787c 14360intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14361 struct intel_crtc_state *crtc_state,
852e787c 14362 struct intel_plane_state *state)
3d7d6510 14363{
061e4b8d 14364 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14365 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14367 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14368 unsigned stride;
14369 int ret;
3d7d6510 14370
061e4b8d
ML
14371 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14372 &state->dst, &state->clip,
3d7d6510
MR
14373 DRM_PLANE_HELPER_NO_SCALING,
14374 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14375 true, true, &state->visible);
757f9a3e
GP
14376 if (ret)
14377 return ret;
14378
757f9a3e
GP
14379 /* if we want to turn off the cursor ignore width and height */
14380 if (!obj)
da20eabd 14381 return 0;
757f9a3e 14382
757f9a3e 14383 /* Check for which cursor types we support */
061e4b8d 14384 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14385 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14386 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14387 return -EINVAL;
14388 }
14389
ea2c67bb
MR
14390 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14391 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14392 DRM_DEBUG_KMS("buffer is too small\n");
14393 return -ENOMEM;
14394 }
14395
3a656b54 14396 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14397 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14398 return -EINVAL;
32b7eeec
MR
14399 }
14400
b29ec92c
VS
14401 /*
14402 * There's something wrong with the cursor on CHV pipe C.
14403 * If it straddles the left edge of the screen then
14404 * moving it away from the edge or disabling it often
14405 * results in a pipe underrun, and often that can lead to
14406 * dead pipe (constant underrun reported, and it scans
14407 * out just a solid color). To recover from that, the
14408 * display power well must be turned off and on again.
14409 * Refuse the put the cursor into that compromised position.
14410 */
14411 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14412 state->visible && state->base.crtc_x < 0) {
14413 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14414 return -EINVAL;
14415 }
14416
da20eabd 14417 return 0;
852e787c 14418}
3d7d6510 14419
a8ad0d8e
ML
14420static void
14421intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14422 struct drm_crtc *crtc)
a8ad0d8e 14423{
f2858021
ML
14424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14425
14426 intel_crtc->cursor_addr = 0;
55a08b3f 14427 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14428}
14429
f4a2cf29 14430static void
55a08b3f
ML
14431intel_update_cursor_plane(struct drm_plane *plane,
14432 const struct intel_crtc_state *crtc_state,
14433 const struct intel_plane_state *state)
852e787c 14434{
55a08b3f
ML
14435 struct drm_crtc *crtc = crtc_state->base.crtc;
14436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14437 struct drm_device *dev = plane->dev;
2b875c22 14438 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14439 uint32_t addr;
852e787c 14440
f4a2cf29 14441 if (!obj)
a912f12f 14442 addr = 0;
f4a2cf29 14443 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14444 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14445 else
a912f12f 14446 addr = obj->phys_handle->busaddr;
852e787c 14447
a912f12f 14448 intel_crtc->cursor_addr = addr;
55a08b3f 14449 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14450}
14451
3d7d6510
MR
14452static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14453 int pipe)
14454{
fca0ce2a
VS
14455 struct intel_plane *cursor = NULL;
14456 struct intel_plane_state *state = NULL;
14457 int ret;
3d7d6510
MR
14458
14459 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
14460 if (!cursor)
14461 goto fail;
3d7d6510 14462
8e7d688b 14463 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
14464 if (!state)
14465 goto fail;
8e7d688b 14466 cursor->base.state = &state->base;
ea2c67bb 14467
3d7d6510
MR
14468 cursor->can_scale = false;
14469 cursor->max_downscale = 1;
14470 cursor->pipe = pipe;
14471 cursor->plane = pipe;
a9ff8714 14472 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14473 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14474 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14475 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 14476
fca0ce2a
VS
14477 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14478 &intel_plane_funcs,
14479 intel_cursor_formats,
14480 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
14481 DRM_PLANE_TYPE_CURSOR,
14482 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
14483 if (ret)
14484 goto fail;
4398ad45
VS
14485
14486 if (INTEL_INFO(dev)->gen >= 4) {
14487 if (!dev->mode_config.rotation_property)
14488 dev->mode_config.rotation_property =
14489 drm_mode_create_rotation_property(dev,
14490 BIT(DRM_ROTATE_0) |
14491 BIT(DRM_ROTATE_180));
14492 if (dev->mode_config.rotation_property)
14493 drm_object_attach_property(&cursor->base.base,
14494 dev->mode_config.rotation_property,
8e7d688b 14495 state->base.rotation);
4398ad45
VS
14496 }
14497
af99ceda
CK
14498 if (INTEL_INFO(dev)->gen >=9)
14499 state->scaler_id = -1;
14500
ea2c67bb
MR
14501 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14502
3d7d6510 14503 return &cursor->base;
fca0ce2a
VS
14504
14505fail:
14506 kfree(state);
14507 kfree(cursor);
14508
14509 return NULL;
3d7d6510
MR
14510}
14511
549e2bfb
CK
14512static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14513 struct intel_crtc_state *crtc_state)
14514{
14515 int i;
14516 struct intel_scaler *intel_scaler;
14517 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14518
14519 for (i = 0; i < intel_crtc->num_scalers; i++) {
14520 intel_scaler = &scaler_state->scalers[i];
14521 intel_scaler->in_use = 0;
549e2bfb
CK
14522 intel_scaler->mode = PS_SCALER_MODE_DYN;
14523 }
14524
14525 scaler_state->scaler_id = -1;
14526}
14527
b358d0a6 14528static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14529{
fbee40df 14530 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14531 struct intel_crtc *intel_crtc;
f5de6e07 14532 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14533 struct drm_plane *primary = NULL;
14534 struct drm_plane *cursor = NULL;
8563b1e8 14535 int ret;
79e53945 14536
955382f3 14537 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14538 if (intel_crtc == NULL)
14539 return;
14540
f5de6e07
ACO
14541 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14542 if (!crtc_state)
14543 goto fail;
550acefd
ACO
14544 intel_crtc->config = crtc_state;
14545 intel_crtc->base.state = &crtc_state->base;
07878248 14546 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14547
549e2bfb
CK
14548 /* initialize shared scalers */
14549 if (INTEL_INFO(dev)->gen >= 9) {
14550 if (pipe == PIPE_C)
14551 intel_crtc->num_scalers = 1;
14552 else
14553 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14554
14555 skl_init_scalers(dev, intel_crtc, crtc_state);
14556 }
14557
465c120c 14558 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14559 if (!primary)
14560 goto fail;
14561
14562 cursor = intel_cursor_plane_create(dev, pipe);
14563 if (!cursor)
14564 goto fail;
14565
465c120c 14566 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
4d5d72b7
VS
14567 cursor, &intel_crtc_funcs,
14568 "pipe %c", pipe_name(pipe));
3d7d6510
MR
14569 if (ret)
14570 goto fail;
79e53945 14571
1f1c2e24
VS
14572 /*
14573 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14574 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14575 */
80824003
JB
14576 intel_crtc->pipe = pipe;
14577 intel_crtc->plane = pipe;
3a77c4c4 14578 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14579 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14580 intel_crtc->plane = !pipe;
80824003
JB
14581 }
14582
4b0e333e
CW
14583 intel_crtc->cursor_base = ~0;
14584 intel_crtc->cursor_cntl = ~0;
dc41c154 14585 intel_crtc->cursor_size = ~0;
8d7849db 14586
852eb00d
VS
14587 intel_crtc->wm.cxsr_allowed = true;
14588
22fd0fab
JB
14589 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14590 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14591 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14592 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14593
79e53945 14594 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 14595
8563b1e8
LL
14596 intel_color_init(&intel_crtc->base);
14597
87b6b101 14598 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14599 return;
14600
14601fail:
69ae561f
VS
14602 intel_plane_destroy(primary);
14603 intel_plane_destroy(cursor);
f5de6e07 14604 kfree(crtc_state);
3d7d6510 14605 kfree(intel_crtc);
79e53945
JB
14606}
14607
752aa88a
JB
14608enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14609{
14610 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14611 struct drm_device *dev = connector->base.dev;
752aa88a 14612
51fd371b 14613 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14614
d3babd3f 14615 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14616 return INVALID_PIPE;
14617
14618 return to_intel_crtc(encoder->crtc)->pipe;
14619}
14620
08d7b3d1 14621int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14622 struct drm_file *file)
08d7b3d1 14623{
08d7b3d1 14624 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14625 struct drm_crtc *drmmode_crtc;
c05422d5 14626 struct intel_crtc *crtc;
08d7b3d1 14627
7707e653 14628 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14629
7707e653 14630 if (!drmmode_crtc) {
08d7b3d1 14631 DRM_ERROR("no such CRTC id\n");
3f2c2057 14632 return -ENOENT;
08d7b3d1
CW
14633 }
14634
7707e653 14635 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14636 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14637
c05422d5 14638 return 0;
08d7b3d1
CW
14639}
14640
66a9278e 14641static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14642{
66a9278e
DV
14643 struct drm_device *dev = encoder->base.dev;
14644 struct intel_encoder *source_encoder;
79e53945 14645 int index_mask = 0;
79e53945
JB
14646 int entry = 0;
14647
b2784e15 14648 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14649 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14650 index_mask |= (1 << entry);
14651
79e53945
JB
14652 entry++;
14653 }
4ef69c7a 14654
79e53945
JB
14655 return index_mask;
14656}
14657
4d302442
CW
14658static bool has_edp_a(struct drm_device *dev)
14659{
14660 struct drm_i915_private *dev_priv = dev->dev_private;
14661
14662 if (!IS_MOBILE(dev))
14663 return false;
14664
14665 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14666 return false;
14667
e3589908 14668 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14669 return false;
14670
14671 return true;
14672}
14673
84b4e042
JB
14674static bool intel_crt_present(struct drm_device *dev)
14675{
14676 struct drm_i915_private *dev_priv = dev->dev_private;
14677
884497ed
DL
14678 if (INTEL_INFO(dev)->gen >= 9)
14679 return false;
14680
cf404ce4 14681 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14682 return false;
14683
14684 if (IS_CHERRYVIEW(dev))
14685 return false;
14686
65e472e4
VS
14687 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14688 return false;
14689
70ac54d0
VS
14690 /* DDI E can't be used if DDI A requires 4 lanes */
14691 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14692 return false;
14693
e4abb733 14694 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14695 return false;
14696
14697 return true;
14698}
14699
79e53945
JB
14700static void intel_setup_outputs(struct drm_device *dev)
14701{
725e30ad 14702 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14703 struct intel_encoder *encoder;
cb0953d7 14704 bool dpd_is_edp = false;
79e53945 14705
c9093354 14706 intel_lvds_init(dev);
79e53945 14707
84b4e042 14708 if (intel_crt_present(dev))
79935fca 14709 intel_crt_init(dev);
cb0953d7 14710
c776eb2e
VK
14711 if (IS_BROXTON(dev)) {
14712 /*
14713 * FIXME: Broxton doesn't support port detection via the
14714 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14715 * detect the ports.
14716 */
14717 intel_ddi_init(dev, PORT_A);
14718 intel_ddi_init(dev, PORT_B);
14719 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14720
14721 intel_dsi_init(dev);
c776eb2e 14722 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14723 int found;
14724
de31facd
JB
14725 /*
14726 * Haswell uses DDI functions to detect digital outputs.
14727 * On SKL pre-D0 the strap isn't connected, so we assume
14728 * it's there.
14729 */
77179400 14730 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14731 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14732 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14733 intel_ddi_init(dev, PORT_A);
14734
14735 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14736 * register */
14737 found = I915_READ(SFUSE_STRAP);
14738
14739 if (found & SFUSE_STRAP_DDIB_DETECTED)
14740 intel_ddi_init(dev, PORT_B);
14741 if (found & SFUSE_STRAP_DDIC_DETECTED)
14742 intel_ddi_init(dev, PORT_C);
14743 if (found & SFUSE_STRAP_DDID_DETECTED)
14744 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14745 /*
14746 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14747 */
ef11bdb3 14748 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14749 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14750 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14751 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14752 intel_ddi_init(dev, PORT_E);
14753
0e72a5b5 14754 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14755 int found;
5d8a7752 14756 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14757
14758 if (has_edp_a(dev))
14759 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14760
dc0fa718 14761 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14762 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14763 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14764 if (!found)
e2debe91 14765 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14766 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14767 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14768 }
14769
dc0fa718 14770 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14771 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14772
dc0fa718 14773 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14774 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14775
5eb08b69 14776 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14777 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14778
270b3042 14779 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14780 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14781 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
22f35042 14782 bool has_edp, has_port;
457c52d8 14783
e17ac6db
VS
14784 /*
14785 * The DP_DETECTED bit is the latched state of the DDC
14786 * SDA pin at boot. However since eDP doesn't require DDC
14787 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14788 * eDP ports may have been muxed to an alternate function.
14789 * Thus we can't rely on the DP_DETECTED bit alone to detect
14790 * eDP ports. Consult the VBT as well as DP_DETECTED to
14791 * detect eDP ports.
22f35042
VS
14792 *
14793 * Sadly the straps seem to be missing sometimes even for HDMI
14794 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14795 * and VBT for the presence of the port. Additionally we can't
14796 * trust the port type the VBT declares as we've seen at least
14797 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 14798 */
457c52d8 14799 has_edp = intel_dp_is_edp(dev, PORT_B);
22f35042
VS
14800 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14801 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
457c52d8 14802 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
22f35042 14803 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 14804 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
585a94b8 14805
457c52d8 14806 has_edp = intel_dp_is_edp(dev, PORT_C);
22f35042
VS
14807 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14808 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
457c52d8 14809 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
22f35042 14810 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 14811 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
19c03924 14812
9418c1f1 14813 if (IS_CHERRYVIEW(dev)) {
22f35042
VS
14814 /*
14815 * eDP not supported on port D,
14816 * so no need to worry about it
14817 */
14818 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14819 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
e66eb81d 14820 intel_dp_init(dev, CHV_DP_D, PORT_D);
22f35042
VS
14821 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
14822 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
9418c1f1
VS
14823 }
14824
3cfca973 14825 intel_dsi_init(dev);
09da55dc 14826 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14827 bool found = false;
7d57382e 14828
e2debe91 14829 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14830 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14831 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14832 if (!found && IS_G4X(dev)) {
b01f2c3a 14833 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14834 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14835 }
27185ae1 14836
3fec3d2f 14837 if (!found && IS_G4X(dev))
ab9d7c30 14838 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14839 }
13520b05
KH
14840
14841 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14842
e2debe91 14843 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14844 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14845 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14846 }
27185ae1 14847
e2debe91 14848 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14849
3fec3d2f 14850 if (IS_G4X(dev)) {
b01f2c3a 14851 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14852 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14853 }
3fec3d2f 14854 if (IS_G4X(dev))
ab9d7c30 14855 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14856 }
27185ae1 14857
3fec3d2f 14858 if (IS_G4X(dev) &&
e7281eab 14859 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14860 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14861 } else if (IS_GEN2(dev))
79e53945
JB
14862 intel_dvo_init(dev);
14863
103a196f 14864 if (SUPPORTS_TV(dev))
79e53945
JB
14865 intel_tv_init(dev);
14866
0bc12bcb 14867 intel_psr_init(dev);
7c8f8a70 14868
b2784e15 14869 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14870 encoder->base.possible_crtcs = encoder->crtc_mask;
14871 encoder->base.possible_clones =
66a9278e 14872 intel_encoder_clones(encoder);
79e53945 14873 }
47356eb6 14874
dde86e2d 14875 intel_init_pch_refclk(dev);
270b3042
DV
14876
14877 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14878}
14879
14880static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14881{
60a5ca01 14882 struct drm_device *dev = fb->dev;
79e53945 14883 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14884
ef2d633e 14885 drm_framebuffer_cleanup(fb);
60a5ca01 14886 mutex_lock(&dev->struct_mutex);
ef2d633e 14887 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14888 drm_gem_object_unreference(&intel_fb->obj->base);
14889 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14890 kfree(intel_fb);
14891}
14892
14893static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14894 struct drm_file *file,
79e53945
JB
14895 unsigned int *handle)
14896{
14897 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14898 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14899
cc917ab4
CW
14900 if (obj->userptr.mm) {
14901 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14902 return -EINVAL;
14903 }
14904
05394f39 14905 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14906}
14907
86c98588
RV
14908static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14909 struct drm_file *file,
14910 unsigned flags, unsigned color,
14911 struct drm_clip_rect *clips,
14912 unsigned num_clips)
14913{
14914 struct drm_device *dev = fb->dev;
14915 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14916 struct drm_i915_gem_object *obj = intel_fb->obj;
14917
14918 mutex_lock(&dev->struct_mutex);
74b4ea1e 14919 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14920 mutex_unlock(&dev->struct_mutex);
14921
14922 return 0;
14923}
14924
79e53945
JB
14925static const struct drm_framebuffer_funcs intel_fb_funcs = {
14926 .destroy = intel_user_framebuffer_destroy,
14927 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14928 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14929};
14930
b321803d
DL
14931static
14932u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14933 uint32_t pixel_format)
14934{
14935 u32 gen = INTEL_INFO(dev)->gen;
14936
14937 if (gen >= 9) {
ac484963
VS
14938 int cpp = drm_format_plane_cpp(pixel_format, 0);
14939
b321803d
DL
14940 /* "The stride in bytes must not exceed the of the size of 8K
14941 * pixels and 32K bytes."
14942 */
ac484963 14943 return min(8192 * cpp, 32768);
666a4537 14944 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14945 return 32*1024;
14946 } else if (gen >= 4) {
14947 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14948 return 16*1024;
14949 else
14950 return 32*1024;
14951 } else if (gen >= 3) {
14952 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14953 return 8*1024;
14954 else
14955 return 16*1024;
14956 } else {
14957 /* XXX DSPC is limited to 4k tiled */
14958 return 8*1024;
14959 }
14960}
14961
b5ea642a
DV
14962static int intel_framebuffer_init(struct drm_device *dev,
14963 struct intel_framebuffer *intel_fb,
14964 struct drm_mode_fb_cmd2 *mode_cmd,
14965 struct drm_i915_gem_object *obj)
79e53945 14966{
7b49f948 14967 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14968 unsigned int aligned_height;
79e53945 14969 int ret;
b321803d 14970 u32 pitch_limit, stride_alignment;
79e53945 14971
dd4916c5
DV
14972 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14973
2a80eada
DV
14974 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14975 /* Enforce that fb modifier and tiling mode match, but only for
14976 * X-tiled. This is needed for FBC. */
14977 if (!!(obj->tiling_mode == I915_TILING_X) !=
14978 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14979 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14980 return -EINVAL;
14981 }
14982 } else {
14983 if (obj->tiling_mode == I915_TILING_X)
14984 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14985 else if (obj->tiling_mode == I915_TILING_Y) {
14986 DRM_DEBUG("No Y tiling for legacy addfb\n");
14987 return -EINVAL;
14988 }
14989 }
14990
9a8f0a12
TU
14991 /* Passed in modifier sanity checking. */
14992 switch (mode_cmd->modifier[0]) {
14993 case I915_FORMAT_MOD_Y_TILED:
14994 case I915_FORMAT_MOD_Yf_TILED:
14995 if (INTEL_INFO(dev)->gen < 9) {
14996 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14997 mode_cmd->modifier[0]);
14998 return -EINVAL;
14999 }
15000 case DRM_FORMAT_MOD_NONE:
15001 case I915_FORMAT_MOD_X_TILED:
15002 break;
15003 default:
c0f40428
JB
15004 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15005 mode_cmd->modifier[0]);
57cd6508 15006 return -EINVAL;
c16ed4be 15007 }
57cd6508 15008
7b49f948
VS
15009 stride_alignment = intel_fb_stride_alignment(dev_priv,
15010 mode_cmd->modifier[0],
b321803d
DL
15011 mode_cmd->pixel_format);
15012 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15013 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15014 mode_cmd->pitches[0], stride_alignment);
57cd6508 15015 return -EINVAL;
c16ed4be 15016 }
57cd6508 15017
b321803d
DL
15018 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15019 mode_cmd->pixel_format);
a35cdaa0 15020 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15021 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15022 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15023 "tiled" : "linear",
a35cdaa0 15024 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15025 return -EINVAL;
c16ed4be 15026 }
5d7bd705 15027
2a80eada 15028 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
15029 mode_cmd->pitches[0] != obj->stride) {
15030 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
15031 mode_cmd->pitches[0], obj->stride);
5d7bd705 15032 return -EINVAL;
c16ed4be 15033 }
5d7bd705 15034
57779d06 15035 /* Reject formats not supported by any plane early. */
308e5bcb 15036 switch (mode_cmd->pixel_format) {
57779d06 15037 case DRM_FORMAT_C8:
04b3924d
VS
15038 case DRM_FORMAT_RGB565:
15039 case DRM_FORMAT_XRGB8888:
15040 case DRM_FORMAT_ARGB8888:
57779d06
VS
15041 break;
15042 case DRM_FORMAT_XRGB1555:
c16ed4be 15043 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
15044 DRM_DEBUG("unsupported pixel format: %s\n",
15045 drm_get_format_name(mode_cmd->pixel_format));
57779d06 15046 return -EINVAL;
c16ed4be 15047 }
57779d06 15048 break;
57779d06 15049 case DRM_FORMAT_ABGR8888:
666a4537
WB
15050 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15051 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
15052 DRM_DEBUG("unsupported pixel format: %s\n",
15053 drm_get_format_name(mode_cmd->pixel_format));
15054 return -EINVAL;
15055 }
15056 break;
15057 case DRM_FORMAT_XBGR8888:
04b3924d 15058 case DRM_FORMAT_XRGB2101010:
57779d06 15059 case DRM_FORMAT_XBGR2101010:
c16ed4be 15060 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
15061 DRM_DEBUG("unsupported pixel format: %s\n",
15062 drm_get_format_name(mode_cmd->pixel_format));
57779d06 15063 return -EINVAL;
c16ed4be 15064 }
b5626747 15065 break;
7531208b 15066 case DRM_FORMAT_ABGR2101010:
666a4537 15067 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
15068 DRM_DEBUG("unsupported pixel format: %s\n",
15069 drm_get_format_name(mode_cmd->pixel_format));
15070 return -EINVAL;
15071 }
15072 break;
04b3924d
VS
15073 case DRM_FORMAT_YUYV:
15074 case DRM_FORMAT_UYVY:
15075 case DRM_FORMAT_YVYU:
15076 case DRM_FORMAT_VYUY:
c16ed4be 15077 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
15078 DRM_DEBUG("unsupported pixel format: %s\n",
15079 drm_get_format_name(mode_cmd->pixel_format));
57779d06 15080 return -EINVAL;
c16ed4be 15081 }
57cd6508
CW
15082 break;
15083 default:
4ee62c76
VS
15084 DRM_DEBUG("unsupported pixel format: %s\n",
15085 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
15086 return -EINVAL;
15087 }
15088
90f9a336
VS
15089 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15090 if (mode_cmd->offsets[0] != 0)
15091 return -EINVAL;
15092
ec2c981e 15093 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
15094 mode_cmd->pixel_format,
15095 mode_cmd->modifier[0]);
53155c0a
DV
15096 /* FIXME drm helper for size checks (especially planar formats)? */
15097 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
15098 return -EINVAL;
15099
c7d73f6a
DV
15100 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15101 intel_fb->obj = obj;
15102
2d7a215f
VS
15103 intel_fill_fb_info(dev_priv, &intel_fb->base);
15104
79e53945
JB
15105 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15106 if (ret) {
15107 DRM_ERROR("framebuffer init failed %d\n", ret);
15108 return ret;
15109 }
15110
0b05e1e0
VS
15111 intel_fb->obj->framebuffer_references++;
15112
79e53945
JB
15113 return 0;
15114}
15115
79e53945
JB
15116static struct drm_framebuffer *
15117intel_user_framebuffer_create(struct drm_device *dev,
15118 struct drm_file *filp,
1eb83451 15119 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15120{
dcb1394e 15121 struct drm_framebuffer *fb;
05394f39 15122 struct drm_i915_gem_object *obj;
76dc3769 15123 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15124
a8ad0bd8 15125 obj = to_intel_bo(drm_gem_object_lookup(filp, mode_cmd.handles[0]));
c8725226 15126 if (&obj->base == NULL)
cce13ff7 15127 return ERR_PTR(-ENOENT);
79e53945 15128
92907cbb 15129 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
15130 if (IS_ERR(fb))
15131 drm_gem_object_unreference_unlocked(&obj->base);
15132
15133 return fb;
79e53945
JB
15134}
15135
0695726e 15136#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 15137static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
15138{
15139}
15140#endif
15141
79e53945 15142static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15143 .fb_create = intel_user_framebuffer_create,
0632fef6 15144 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15145 .atomic_check = intel_atomic_check,
15146 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15147 .atomic_state_alloc = intel_atomic_state_alloc,
15148 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15149};
15150
88212941
ID
15151/**
15152 * intel_init_display_hooks - initialize the display modesetting hooks
15153 * @dev_priv: device private
15154 */
15155void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15156{
88212941 15157 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15158 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15159 dev_priv->display.get_initial_plane_config =
15160 skylake_get_initial_plane_config;
bc8d7dff
DL
15161 dev_priv->display.crtc_compute_clock =
15162 haswell_crtc_compute_clock;
15163 dev_priv->display.crtc_enable = haswell_crtc_enable;
15164 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15165 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15166 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15167 dev_priv->display.get_initial_plane_config =
15168 ironlake_get_initial_plane_config;
797d0259
ACO
15169 dev_priv->display.crtc_compute_clock =
15170 haswell_crtc_compute_clock;
4f771f10
PZ
15171 dev_priv->display.crtc_enable = haswell_crtc_enable;
15172 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15173 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15174 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15175 dev_priv->display.get_initial_plane_config =
15176 ironlake_get_initial_plane_config;
3fb37703
ACO
15177 dev_priv->display.crtc_compute_clock =
15178 ironlake_crtc_compute_clock;
76e5a89c
DV
15179 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15180 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15181 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15182 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15183 dev_priv->display.get_initial_plane_config =
15184 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15185 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15186 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15187 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15188 } else if (IS_VALLEYVIEW(dev_priv)) {
15189 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15190 dev_priv->display.get_initial_plane_config =
15191 i9xx_get_initial_plane_config;
15192 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
15193 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15194 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
15195 } else if (IS_G4X(dev_priv)) {
15196 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15197 dev_priv->display.get_initial_plane_config =
15198 i9xx_get_initial_plane_config;
15199 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15200 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15201 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
15202 } else if (IS_PINEVIEW(dev_priv)) {
15203 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15204 dev_priv->display.get_initial_plane_config =
15205 i9xx_get_initial_plane_config;
15206 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15207 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15208 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 15209 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 15210 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15211 dev_priv->display.get_initial_plane_config =
15212 i9xx_get_initial_plane_config;
d6dfee7a 15213 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15214 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15215 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
15216 } else {
15217 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15218 dev_priv->display.get_initial_plane_config =
15219 i9xx_get_initial_plane_config;
15220 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15221 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15222 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15223 }
e70236a8 15224
e70236a8 15225 /* Returns the core display clock speed */
88212941 15226 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
15227 dev_priv->display.get_display_clock_speed =
15228 skylake_get_display_clock_speed;
88212941 15229 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
15230 dev_priv->display.get_display_clock_speed =
15231 broxton_get_display_clock_speed;
88212941 15232 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
15233 dev_priv->display.get_display_clock_speed =
15234 broadwell_get_display_clock_speed;
88212941 15235 else if (IS_HASWELL(dev_priv))
1652d19e
VS
15236 dev_priv->display.get_display_clock_speed =
15237 haswell_get_display_clock_speed;
88212941 15238 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
15239 dev_priv->display.get_display_clock_speed =
15240 valleyview_get_display_clock_speed;
88212941 15241 else if (IS_GEN5(dev_priv))
b37a6434
VS
15242 dev_priv->display.get_display_clock_speed =
15243 ilk_get_display_clock_speed;
88212941
ID
15244 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15245 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
15246 dev_priv->display.get_display_clock_speed =
15247 i945_get_display_clock_speed;
88212941 15248 else if (IS_GM45(dev_priv))
34edce2f
VS
15249 dev_priv->display.get_display_clock_speed =
15250 gm45_get_display_clock_speed;
88212941 15251 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
15252 dev_priv->display.get_display_clock_speed =
15253 i965gm_get_display_clock_speed;
88212941 15254 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
15255 dev_priv->display.get_display_clock_speed =
15256 pnv_get_display_clock_speed;
88212941 15257 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
15258 dev_priv->display.get_display_clock_speed =
15259 g33_get_display_clock_speed;
88212941 15260 else if (IS_I915G(dev_priv))
e70236a8
JB
15261 dev_priv->display.get_display_clock_speed =
15262 i915_get_display_clock_speed;
88212941 15263 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
15264 dev_priv->display.get_display_clock_speed =
15265 i9xx_misc_get_display_clock_speed;
88212941 15266 else if (IS_I915GM(dev_priv))
e70236a8
JB
15267 dev_priv->display.get_display_clock_speed =
15268 i915gm_get_display_clock_speed;
88212941 15269 else if (IS_I865G(dev_priv))
e70236a8
JB
15270 dev_priv->display.get_display_clock_speed =
15271 i865_get_display_clock_speed;
88212941 15272 else if (IS_I85X(dev_priv))
e70236a8 15273 dev_priv->display.get_display_clock_speed =
1b1d2716 15274 i85x_get_display_clock_speed;
623e01e5 15275 else { /* 830 */
88212941 15276 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15277 dev_priv->display.get_display_clock_speed =
15278 i830_get_display_clock_speed;
623e01e5 15279 }
e70236a8 15280
88212941 15281 if (IS_GEN5(dev_priv)) {
3bb11b53 15282 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 15283 } else if (IS_GEN6(dev_priv)) {
3bb11b53 15284 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 15285 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
15286 /* FIXME: detect B0+ stepping and use auto training */
15287 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 15288 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 15289 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
15290 }
15291
15292 if (IS_BROADWELL(dev_priv)) {
15293 dev_priv->display.modeset_commit_cdclk =
15294 broadwell_modeset_commit_cdclk;
15295 dev_priv->display.modeset_calc_cdclk =
15296 broadwell_modeset_calc_cdclk;
88212941 15297 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
15298 dev_priv->display.modeset_commit_cdclk =
15299 valleyview_modeset_commit_cdclk;
15300 dev_priv->display.modeset_calc_cdclk =
15301 valleyview_modeset_calc_cdclk;
88212941 15302 } else if (IS_BROXTON(dev_priv)) {
27c329ed 15303 dev_priv->display.modeset_commit_cdclk =
324513c0 15304 bxt_modeset_commit_cdclk;
27c329ed 15305 dev_priv->display.modeset_calc_cdclk =
324513c0 15306 bxt_modeset_calc_cdclk;
c89e39f3
CT
15307 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15308 dev_priv->display.modeset_commit_cdclk =
15309 skl_modeset_commit_cdclk;
15310 dev_priv->display.modeset_calc_cdclk =
15311 skl_modeset_calc_cdclk;
e70236a8 15312 }
5a21b665
DV
15313
15314 switch (INTEL_INFO(dev_priv)->gen) {
15315 case 2:
15316 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15317 break;
15318
15319 case 3:
15320 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15321 break;
15322
15323 case 4:
15324 case 5:
15325 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15326 break;
15327
15328 case 6:
15329 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15330 break;
15331 case 7:
15332 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
15333 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15334 break;
15335 case 9:
15336 /* Drop through - unsupported since execlist only. */
15337 default:
15338 /* Default just returns -ENODEV to indicate unsupported */
15339 dev_priv->display.queue_flip = intel_default_queue_flip;
15340 }
e70236a8
JB
15341}
15342
b690e96c
JB
15343/*
15344 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15345 * resume, or other times. This quirk makes sure that's the case for
15346 * affected systems.
15347 */
0206e353 15348static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15349{
15350 struct drm_i915_private *dev_priv = dev->dev_private;
15351
15352 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15353 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15354}
15355
b6b5d049
VS
15356static void quirk_pipeb_force(struct drm_device *dev)
15357{
15358 struct drm_i915_private *dev_priv = dev->dev_private;
15359
15360 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15361 DRM_INFO("applying pipe b force quirk\n");
15362}
15363
435793df
KP
15364/*
15365 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15366 */
15367static void quirk_ssc_force_disable(struct drm_device *dev)
15368{
15369 struct drm_i915_private *dev_priv = dev->dev_private;
15370 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15371 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15372}
15373
4dca20ef 15374/*
5a15ab5b
CE
15375 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15376 * brightness value
4dca20ef
CE
15377 */
15378static void quirk_invert_brightness(struct drm_device *dev)
15379{
15380 struct drm_i915_private *dev_priv = dev->dev_private;
15381 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15382 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15383}
15384
9c72cc6f
SD
15385/* Some VBT's incorrectly indicate no backlight is present */
15386static void quirk_backlight_present(struct drm_device *dev)
15387{
15388 struct drm_i915_private *dev_priv = dev->dev_private;
15389 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15390 DRM_INFO("applying backlight present quirk\n");
15391}
15392
b690e96c
JB
15393struct intel_quirk {
15394 int device;
15395 int subsystem_vendor;
15396 int subsystem_device;
15397 void (*hook)(struct drm_device *dev);
15398};
15399
5f85f176
EE
15400/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15401struct intel_dmi_quirk {
15402 void (*hook)(struct drm_device *dev);
15403 const struct dmi_system_id (*dmi_id_list)[];
15404};
15405
15406static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15407{
15408 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15409 return 1;
15410}
15411
15412static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15413 {
15414 .dmi_id_list = &(const struct dmi_system_id[]) {
15415 {
15416 .callback = intel_dmi_reverse_brightness,
15417 .ident = "NCR Corporation",
15418 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15419 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15420 },
15421 },
15422 { } /* terminating entry */
15423 },
15424 .hook = quirk_invert_brightness,
15425 },
15426};
15427
c43b5634 15428static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15429 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15430 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15431
b690e96c
JB
15432 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15433 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15434
5f080c0f
VS
15435 /* 830 needs to leave pipe A & dpll A up */
15436 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15437
b6b5d049
VS
15438 /* 830 needs to leave pipe B & dpll B up */
15439 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15440
435793df
KP
15441 /* Lenovo U160 cannot use SSC on LVDS */
15442 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15443
15444 /* Sony Vaio Y cannot use SSC on LVDS */
15445 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15446
be505f64
AH
15447 /* Acer Aspire 5734Z must invert backlight brightness */
15448 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15449
15450 /* Acer/eMachines G725 */
15451 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15452
15453 /* Acer/eMachines e725 */
15454 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15455
15456 /* Acer/Packard Bell NCL20 */
15457 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15458
15459 /* Acer Aspire 4736Z */
15460 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15461
15462 /* Acer Aspire 5336 */
15463 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15464
15465 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15466 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15467
dfb3d47b
SD
15468 /* Acer C720 Chromebook (Core i3 4005U) */
15469 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15470
b2a9601c 15471 /* Apple Macbook 2,1 (Core 2 T7400) */
15472 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15473
1b9448b0
JN
15474 /* Apple Macbook 4,1 */
15475 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15476
d4967d8c
SD
15477 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15478 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15479
15480 /* HP Chromebook 14 (Celeron 2955U) */
15481 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15482
15483 /* Dell Chromebook 11 */
15484 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15485
15486 /* Dell Chromebook 11 (2015 version) */
15487 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15488};
15489
15490static void intel_init_quirks(struct drm_device *dev)
15491{
15492 struct pci_dev *d = dev->pdev;
15493 int i;
15494
15495 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15496 struct intel_quirk *q = &intel_quirks[i];
15497
15498 if (d->device == q->device &&
15499 (d->subsystem_vendor == q->subsystem_vendor ||
15500 q->subsystem_vendor == PCI_ANY_ID) &&
15501 (d->subsystem_device == q->subsystem_device ||
15502 q->subsystem_device == PCI_ANY_ID))
15503 q->hook(dev);
15504 }
5f85f176
EE
15505 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15506 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15507 intel_dmi_quirks[i].hook(dev);
15508 }
b690e96c
JB
15509}
15510
9cce37f4
JB
15511/* Disable the VGA plane that we never use */
15512static void i915_disable_vga(struct drm_device *dev)
15513{
15514 struct drm_i915_private *dev_priv = dev->dev_private;
15515 u8 sr1;
f0f59a00 15516 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15517
2b37c616 15518 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15519 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15520 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15521 sr1 = inb(VGA_SR_DATA);
15522 outb(sr1 | 1<<5, VGA_SR_DATA);
15523 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15524 udelay(300);
15525
01f5a626 15526 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15527 POSTING_READ(vga_reg);
15528}
15529
f817586c
DV
15530void intel_modeset_init_hw(struct drm_device *dev)
15531{
1a617b77
ML
15532 struct drm_i915_private *dev_priv = dev->dev_private;
15533
b6283055 15534 intel_update_cdclk(dev);
1a617b77
ML
15535
15536 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15537
f817586c 15538 intel_init_clock_gating(dev);
dc97997a 15539 intel_enable_gt_powersave(dev_priv);
f817586c
DV
15540}
15541
d93c0372
MR
15542/*
15543 * Calculate what we think the watermarks should be for the state we've read
15544 * out of the hardware and then immediately program those watermarks so that
15545 * we ensure the hardware settings match our internal state.
15546 *
15547 * We can calculate what we think WM's should be by creating a duplicate of the
15548 * current state (which was constructed during hardware readout) and running it
15549 * through the atomic check code to calculate new watermark values in the
15550 * state object.
15551 */
15552static void sanitize_watermarks(struct drm_device *dev)
15553{
15554 struct drm_i915_private *dev_priv = to_i915(dev);
15555 struct drm_atomic_state *state;
15556 struct drm_crtc *crtc;
15557 struct drm_crtc_state *cstate;
15558 struct drm_modeset_acquire_ctx ctx;
15559 int ret;
15560 int i;
15561
15562 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15563 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15564 return;
15565
15566 /*
15567 * We need to hold connection_mutex before calling duplicate_state so
15568 * that the connector loop is protected.
15569 */
15570 drm_modeset_acquire_init(&ctx, 0);
15571retry:
0cd1262d 15572 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15573 if (ret == -EDEADLK) {
15574 drm_modeset_backoff(&ctx);
15575 goto retry;
15576 } else if (WARN_ON(ret)) {
0cd1262d 15577 goto fail;
d93c0372
MR
15578 }
15579
15580 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15581 if (WARN_ON(IS_ERR(state)))
0cd1262d 15582 goto fail;
d93c0372 15583
ed4a6a7c
MR
15584 /*
15585 * Hardware readout is the only time we don't want to calculate
15586 * intermediate watermarks (since we don't trust the current
15587 * watermarks).
15588 */
15589 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15590
d93c0372
MR
15591 ret = intel_atomic_check(dev, state);
15592 if (ret) {
15593 /*
15594 * If we fail here, it means that the hardware appears to be
15595 * programmed in a way that shouldn't be possible, given our
15596 * understanding of watermark requirements. This might mean a
15597 * mistake in the hardware readout code or a mistake in the
15598 * watermark calculations for a given platform. Raise a WARN
15599 * so that this is noticeable.
15600 *
15601 * If this actually happens, we'll have to just leave the
15602 * BIOS-programmed watermarks untouched and hope for the best.
15603 */
15604 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15605 goto fail;
d93c0372
MR
15606 }
15607
15608 /* Write calculated watermark values back */
d93c0372
MR
15609 for_each_crtc_in_state(state, crtc, cstate, i) {
15610 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15611
ed4a6a7c
MR
15612 cs->wm.need_postvbl_update = true;
15613 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15614 }
15615
15616 drm_atomic_state_free(state);
0cd1262d 15617fail:
d93c0372
MR
15618 drm_modeset_drop_locks(&ctx);
15619 drm_modeset_acquire_fini(&ctx);
15620}
15621
79e53945
JB
15622void intel_modeset_init(struct drm_device *dev)
15623{
72e96d64
JL
15624 struct drm_i915_private *dev_priv = to_i915(dev);
15625 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 15626 int sprite, ret;
8cc87b75 15627 enum pipe pipe;
46f297fb 15628 struct intel_crtc *crtc;
79e53945
JB
15629
15630 drm_mode_config_init(dev);
15631
15632 dev->mode_config.min_width = 0;
15633 dev->mode_config.min_height = 0;
15634
019d96cb
DA
15635 dev->mode_config.preferred_depth = 24;
15636 dev->mode_config.prefer_shadow = 1;
15637
25bab385
TU
15638 dev->mode_config.allow_fb_modifiers = true;
15639
e6ecefaa 15640 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15641
b690e96c
JB
15642 intel_init_quirks(dev);
15643
1fa61106
ED
15644 intel_init_pm(dev);
15645
e3c74757
BW
15646 if (INTEL_INFO(dev)->num_pipes == 0)
15647 return;
15648
69f92f67
LW
15649 /*
15650 * There may be no VBT; and if the BIOS enabled SSC we can
15651 * just keep using it to avoid unnecessary flicker. Whereas if the
15652 * BIOS isn't using it, don't assume it will work even if the VBT
15653 * indicates as much.
15654 */
15655 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15656 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15657 DREF_SSC1_ENABLE);
15658
15659 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15660 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15661 bios_lvds_use_ssc ? "en" : "dis",
15662 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15663 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15664 }
15665 }
15666
a6c45cf0
CW
15667 if (IS_GEN2(dev)) {
15668 dev->mode_config.max_width = 2048;
15669 dev->mode_config.max_height = 2048;
15670 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15671 dev->mode_config.max_width = 4096;
15672 dev->mode_config.max_height = 4096;
79e53945 15673 } else {
a6c45cf0
CW
15674 dev->mode_config.max_width = 8192;
15675 dev->mode_config.max_height = 8192;
79e53945 15676 }
068be561 15677
dc41c154
VS
15678 if (IS_845G(dev) || IS_I865G(dev)) {
15679 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15680 dev->mode_config.cursor_height = 1023;
15681 } else if (IS_GEN2(dev)) {
068be561
DL
15682 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15683 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15684 } else {
15685 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15686 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15687 }
15688
72e96d64 15689 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15690
28c97730 15691 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15692 INTEL_INFO(dev)->num_pipes,
15693 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15694
055e393f 15695 for_each_pipe(dev_priv, pipe) {
8cc87b75 15696 intel_crtc_init(dev, pipe);
3bdcfc0c 15697 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15698 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15699 if (ret)
06da8da2 15700 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15701 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15702 }
79e53945
JB
15703 }
15704
bfa7df01
VS
15705 intel_update_czclk(dev_priv);
15706 intel_update_cdclk(dev);
15707
e72f9fbf 15708 intel_shared_dpll_init(dev);
ee7b9f93 15709
b2045352
VS
15710 if (dev_priv->max_cdclk_freq == 0)
15711 intel_update_max_cdclk(dev);
15712
9cce37f4
JB
15713 /* Just disable it once at startup */
15714 i915_disable_vga(dev);
79e53945 15715 intel_setup_outputs(dev);
11be49eb 15716
6e9f798d 15717 drm_modeset_lock_all(dev);
043e9bda 15718 intel_modeset_setup_hw_state(dev);
6e9f798d 15719 drm_modeset_unlock_all(dev);
46f297fb 15720
d3fcc808 15721 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15722 struct intel_initial_plane_config plane_config = {};
15723
46f297fb
JB
15724 if (!crtc->active)
15725 continue;
15726
46f297fb 15727 /*
46f297fb
JB
15728 * Note that reserving the BIOS fb up front prevents us
15729 * from stuffing other stolen allocations like the ring
15730 * on top. This prevents some ugliness at boot time, and
15731 * can even allow for smooth boot transitions if the BIOS
15732 * fb is large enough for the active pipe configuration.
15733 */
eeebeac5
ML
15734 dev_priv->display.get_initial_plane_config(crtc,
15735 &plane_config);
15736
15737 /*
15738 * If the fb is shared between multiple heads, we'll
15739 * just get the first one.
15740 */
15741 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15742 }
d93c0372
MR
15743
15744 /*
15745 * Make sure hardware watermarks really match the state we read out.
15746 * Note that we need to do this after reconstructing the BIOS fb's
15747 * since the watermark calculation done here will use pstate->fb.
15748 */
15749 sanitize_watermarks(dev);
2c7111db
CW
15750}
15751
7fad798e
DV
15752static void intel_enable_pipe_a(struct drm_device *dev)
15753{
15754 struct intel_connector *connector;
15755 struct drm_connector *crt = NULL;
15756 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15757 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15758
15759 /* We can't just switch on the pipe A, we need to set things up with a
15760 * proper mode and output configuration. As a gross hack, enable pipe A
15761 * by enabling the load detect pipe once. */
3a3371ff 15762 for_each_intel_connector(dev, connector) {
7fad798e
DV
15763 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15764 crt = &connector->base;
15765 break;
15766 }
15767 }
15768
15769 if (!crt)
15770 return;
15771
208bf9fd 15772 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15773 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15774}
15775
fa555837
DV
15776static bool
15777intel_check_plane_mapping(struct intel_crtc *crtc)
15778{
7eb552ae
BW
15779 struct drm_device *dev = crtc->base.dev;
15780 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15781 u32 val;
fa555837 15782
7eb552ae 15783 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15784 return true;
15785
649636ef 15786 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15787
15788 if ((val & DISPLAY_PLANE_ENABLE) &&
15789 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15790 return false;
15791
15792 return true;
15793}
15794
02e93c35
VS
15795static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15796{
15797 struct drm_device *dev = crtc->base.dev;
15798 struct intel_encoder *encoder;
15799
15800 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15801 return true;
15802
15803 return false;
15804}
15805
dd756198
VS
15806static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15807{
15808 struct drm_device *dev = encoder->base.dev;
15809 struct intel_connector *connector;
15810
15811 for_each_connector_on_encoder(dev, &encoder->base, connector)
15812 return true;
15813
15814 return false;
15815}
15816
24929352
DV
15817static void intel_sanitize_crtc(struct intel_crtc *crtc)
15818{
15819 struct drm_device *dev = crtc->base.dev;
15820 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15821 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15822
24929352 15823 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15824 if (!transcoder_is_dsi(cpu_transcoder)) {
15825 i915_reg_t reg = PIPECONF(cpu_transcoder);
15826
15827 I915_WRITE(reg,
15828 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15829 }
24929352 15830
d3eaf884 15831 /* restore vblank interrupts to correct state */
9625604c 15832 drm_crtc_vblank_reset(&crtc->base);
d297e103 15833 if (crtc->active) {
f9cd7b88
VS
15834 struct intel_plane *plane;
15835
9625604c 15836 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15837
15838 /* Disable everything but the primary plane */
15839 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15840 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15841 continue;
15842
15843 plane->disable_plane(&plane->base, &crtc->base);
15844 }
9625604c 15845 }
d3eaf884 15846
24929352 15847 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15848 * disable the crtc (and hence change the state) if it is wrong. Note
15849 * that gen4+ has a fixed plane -> pipe mapping. */
15850 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15851 bool plane;
15852
78108b7c
VS
15853 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15854 crtc->base.base.id, crtc->base.name);
24929352
DV
15855
15856 /* Pipe has the wrong plane attached and the plane is active.
15857 * Temporarily change the plane mapping and disable everything
15858 * ... */
15859 plane = crtc->plane;
b70709a6 15860 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15861 crtc->plane = !plane;
b17d48e2 15862 intel_crtc_disable_noatomic(&crtc->base);
24929352 15863 crtc->plane = plane;
24929352 15864 }
24929352 15865
7fad798e
DV
15866 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15867 crtc->pipe == PIPE_A && !crtc->active) {
15868 /* BIOS forgot to enable pipe A, this mostly happens after
15869 * resume. Force-enable the pipe to fix this, the update_dpms
15870 * call below we restore the pipe to the right state, but leave
15871 * the required bits on. */
15872 intel_enable_pipe_a(dev);
15873 }
15874
24929352
DV
15875 /* Adjust the state of the output pipe according to whether we
15876 * have active connectors/encoders. */
842e0307 15877 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15878 intel_crtc_disable_noatomic(&crtc->base);
24929352 15879
a3ed6aad 15880 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15881 /*
15882 * We start out with underrun reporting disabled to avoid races.
15883 * For correct bookkeeping mark this on active crtcs.
15884 *
c5ab3bc0
DV
15885 * Also on gmch platforms we dont have any hardware bits to
15886 * disable the underrun reporting. Which means we need to start
15887 * out with underrun reporting disabled also on inactive pipes,
15888 * since otherwise we'll complain about the garbage we read when
15889 * e.g. coming up after runtime pm.
15890 *
4cc31489
DV
15891 * No protection against concurrent access is required - at
15892 * worst a fifo underrun happens which also sets this to false.
15893 */
15894 crtc->cpu_fifo_underrun_disabled = true;
15895 crtc->pch_fifo_underrun_disabled = true;
15896 }
24929352
DV
15897}
15898
15899static void intel_sanitize_encoder(struct intel_encoder *encoder)
15900{
15901 struct intel_connector *connector;
15902 struct drm_device *dev = encoder->base.dev;
15903
15904 /* We need to check both for a crtc link (meaning that the
15905 * encoder is active and trying to read from a pipe) and the
15906 * pipe itself being active. */
15907 bool has_active_crtc = encoder->base.crtc &&
15908 to_intel_crtc(encoder->base.crtc)->active;
15909
dd756198 15910 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15911 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15912 encoder->base.base.id,
8e329a03 15913 encoder->base.name);
24929352
DV
15914
15915 /* Connector is active, but has no active pipe. This is
15916 * fallout from our resume register restoring. Disable
15917 * the encoder manually again. */
15918 if (encoder->base.crtc) {
15919 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15920 encoder->base.base.id,
8e329a03 15921 encoder->base.name);
24929352 15922 encoder->disable(encoder);
a62d1497
VS
15923 if (encoder->post_disable)
15924 encoder->post_disable(encoder);
24929352 15925 }
7f1950fb 15926 encoder->base.crtc = NULL;
24929352
DV
15927
15928 /* Inconsistent output/port/pipe state happens presumably due to
15929 * a bug in one of the get_hw_state functions. Or someplace else
15930 * in our code, like the register restore mess on resume. Clamp
15931 * things to off as a safer default. */
3a3371ff 15932 for_each_intel_connector(dev, connector) {
24929352
DV
15933 if (connector->encoder != encoder)
15934 continue;
7f1950fb
EE
15935 connector->base.dpms = DRM_MODE_DPMS_OFF;
15936 connector->base.encoder = NULL;
24929352
DV
15937 }
15938 }
15939 /* Enabled encoders without active connectors will be fixed in
15940 * the crtc fixup. */
15941}
15942
04098753 15943void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15944{
15945 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15946 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15947
04098753
ID
15948 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15949 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15950 i915_disable_vga(dev);
15951 }
15952}
15953
15954void i915_redisable_vga(struct drm_device *dev)
15955{
15956 struct drm_i915_private *dev_priv = dev->dev_private;
15957
8dc8a27c
PZ
15958 /* This function can be called both from intel_modeset_setup_hw_state or
15959 * at a very early point in our resume sequence, where the power well
15960 * structures are not yet restored. Since this function is at a very
15961 * paranoid "someone might have enabled VGA while we were not looking"
15962 * level, just check if the power well is enabled instead of trying to
15963 * follow the "don't touch the power well if we don't need it" policy
15964 * the rest of the driver uses. */
6392f847 15965 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15966 return;
15967
04098753 15968 i915_redisable_vga_power_on(dev);
6392f847
ID
15969
15970 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15971}
15972
f9cd7b88 15973static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15974{
f9cd7b88 15975 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15976
f9cd7b88 15977 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15978}
15979
f9cd7b88
VS
15980/* FIXME read out full plane state for all planes */
15981static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15982{
b26d3ea3 15983 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15984 struct intel_plane_state *plane_state =
b26d3ea3 15985 to_intel_plane_state(primary->state);
d032ffa0 15986
19b8d387 15987 plane_state->visible = crtc->active &&
b26d3ea3
ML
15988 primary_get_hw_state(to_intel_plane(primary));
15989
15990 if (plane_state->visible)
15991 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15992}
15993
30e984df 15994static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15995{
15996 struct drm_i915_private *dev_priv = dev->dev_private;
15997 enum pipe pipe;
24929352
DV
15998 struct intel_crtc *crtc;
15999 struct intel_encoder *encoder;
16000 struct intel_connector *connector;
5358901f 16001 int i;
24929352 16002
565602d7
ML
16003 dev_priv->active_crtcs = 0;
16004
d3fcc808 16005 for_each_intel_crtc(dev, crtc) {
565602d7
ML
16006 struct intel_crtc_state *crtc_state = crtc->config;
16007 int pixclk = 0;
3b117c8f 16008
ec2dc6a0 16009 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16010 memset(crtc_state, 0, sizeof(*crtc_state));
16011 crtc_state->base.crtc = &crtc->base;
24929352 16012
565602d7
ML
16013 crtc_state->base.active = crtc_state->base.enable =
16014 dev_priv->display.get_pipe_config(crtc, crtc_state);
16015
16016 crtc->base.enabled = crtc_state->base.enable;
16017 crtc->active = crtc_state->base.active;
16018
16019 if (crtc_state->base.active) {
16020 dev_priv->active_crtcs |= 1 << crtc->pipe;
16021
c89e39f3 16022 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 16023 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 16024 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
16025 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16026 else
16027 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
16028
16029 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16030 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16031 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
16032 }
16033
16034 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 16035
f9cd7b88 16036 readout_plane_state(crtc);
24929352 16037
78108b7c
VS
16038 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16039 crtc->base.base.id, crtc->base.name,
24929352
DV
16040 crtc->active ? "enabled" : "disabled");
16041 }
16042
5358901f
DV
16043 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16044 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16045
2edd6443
ACO
16046 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16047 &pll->config.hw_state);
3e369b76 16048 pll->config.crtc_mask = 0;
d3fcc808 16049 for_each_intel_crtc(dev, crtc) {
2dd66ebd 16050 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 16051 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 16052 }
2dd66ebd 16053 pll->active_mask = pll->config.crtc_mask;
5358901f 16054
1e6f2ddc 16055 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16056 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
16057 }
16058
b2784e15 16059 for_each_intel_encoder(dev, encoder) {
24929352
DV
16060 pipe = 0;
16061
16062 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
16063 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16064 encoder->base.crtc = &crtc->base;
6e3c9717 16065 encoder->get_config(encoder, crtc->config);
24929352
DV
16066 } else {
16067 encoder->base.crtc = NULL;
16068 }
16069
6f2bcceb 16070 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 16071 encoder->base.base.id,
8e329a03 16072 encoder->base.name,
24929352 16073 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 16074 pipe_name(pipe));
24929352
DV
16075 }
16076
3a3371ff 16077 for_each_intel_connector(dev, connector) {
24929352
DV
16078 if (connector->get_hw_state(connector)) {
16079 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16080
16081 encoder = connector->encoder;
16082 connector->base.encoder = &encoder->base;
16083
16084 if (encoder->base.crtc &&
16085 encoder->base.crtc->state->active) {
16086 /*
16087 * This has to be done during hardware readout
16088 * because anything calling .crtc_disable may
16089 * rely on the connector_mask being accurate.
16090 */
16091 encoder->base.crtc->state->connector_mask |=
16092 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16093 encoder->base.crtc->state->encoder_mask |=
16094 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16095 }
16096
24929352
DV
16097 } else {
16098 connector->base.dpms = DRM_MODE_DPMS_OFF;
16099 connector->base.encoder = NULL;
16100 }
16101 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16102 connector->base.base.id,
c23cc417 16103 connector->base.name,
24929352
DV
16104 connector->base.encoder ? "enabled" : "disabled");
16105 }
7f4c6284
VS
16106
16107 for_each_intel_crtc(dev, crtc) {
16108 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16109
16110 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16111 if (crtc->base.state->active) {
16112 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16113 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16114 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16115
16116 /*
16117 * The initial mode needs to be set in order to keep
16118 * the atomic core happy. It wants a valid mode if the
16119 * crtc's enabled, so we do the above call.
16120 *
16121 * At this point some state updated by the connectors
16122 * in their ->detect() callback has not run yet, so
16123 * no recalculation can be done yet.
16124 *
16125 * Even if we could do a recalculation and modeset
16126 * right now it would cause a double modeset if
16127 * fbdev or userspace chooses a different initial mode.
16128 *
16129 * If that happens, someone indicated they wanted a
16130 * mode change, which means it's safe to do a full
16131 * recalculation.
16132 */
16133 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16134
16135 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16136 update_scanline_offset(crtc);
7f4c6284 16137 }
e3b247da
VS
16138
16139 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16140 }
30e984df
DV
16141}
16142
043e9bda
ML
16143/* Scan out the current hw modeset state,
16144 * and sanitizes it to the current state
16145 */
16146static void
16147intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
16148{
16149 struct drm_i915_private *dev_priv = dev->dev_private;
16150 enum pipe pipe;
30e984df
DV
16151 struct intel_crtc *crtc;
16152 struct intel_encoder *encoder;
35c95375 16153 int i;
30e984df
DV
16154
16155 intel_modeset_readout_hw_state(dev);
24929352
DV
16156
16157 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16158 for_each_intel_encoder(dev, encoder) {
24929352
DV
16159 intel_sanitize_encoder(encoder);
16160 }
16161
055e393f 16162 for_each_pipe(dev_priv, pipe) {
24929352
DV
16163 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16164 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16165 intel_dump_pipe_config(crtc, crtc->config,
16166 "[setup_hw_state]");
24929352 16167 }
9a935856 16168
d29b2f9d
ACO
16169 intel_modeset_update_connector_atomic_state(dev);
16170
35c95375
DV
16171 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16172 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16173
2dd66ebd 16174 if (!pll->on || pll->active_mask)
35c95375
DV
16175 continue;
16176
16177 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16178
2edd6443 16179 pll->funcs.disable(dev_priv, pll);
35c95375
DV
16180 pll->on = false;
16181 }
16182
666a4537 16183 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
16184 vlv_wm_get_hw_state(dev);
16185 else if (IS_GEN9(dev))
3078999f
PB
16186 skl_wm_get_hw_state(dev);
16187 else if (HAS_PCH_SPLIT(dev))
243e6a44 16188 ilk_wm_get_hw_state(dev);
292b990e
ML
16189
16190 for_each_intel_crtc(dev, crtc) {
16191 unsigned long put_domains;
16192
74bff5f9 16193 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16194 if (WARN_ON(put_domains))
16195 modeset_put_power_domains(dev_priv, put_domains);
16196 }
16197 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16198
16199 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16200}
7d0bc1ea 16201
043e9bda
ML
16202void intel_display_resume(struct drm_device *dev)
16203{
e2c8b870
ML
16204 struct drm_i915_private *dev_priv = to_i915(dev);
16205 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16206 struct drm_modeset_acquire_ctx ctx;
043e9bda 16207 int ret;
e2c8b870 16208 bool setup = false;
f30da187 16209
e2c8b870 16210 dev_priv->modeset_restore_state = NULL;
043e9bda 16211
ea49c9ac
ML
16212 /*
16213 * This is a cludge because with real atomic modeset mode_config.mutex
16214 * won't be taken. Unfortunately some probed state like
16215 * audio_codec_enable is still protected by mode_config.mutex, so lock
16216 * it here for now.
16217 */
16218 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16219 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16220
e2c8b870
ML
16221retry:
16222 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 16223
e2c8b870
ML
16224 if (ret == 0 && !setup) {
16225 setup = true;
043e9bda 16226
e2c8b870
ML
16227 intel_modeset_setup_hw_state(dev);
16228 i915_redisable_vga(dev);
45e2b5f6 16229 }
8af6cf88 16230
e2c8b870
ML
16231 if (ret == 0 && state) {
16232 struct drm_crtc_state *crtc_state;
16233 struct drm_crtc *crtc;
16234 int i;
043e9bda 16235
e2c8b870
ML
16236 state->acquire_ctx = &ctx;
16237
e3d5457c
VS
16238 /* ignore any reset values/BIOS leftovers in the WM registers */
16239 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16240
e2c8b870
ML
16241 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16242 /*
16243 * Force recalculation even if we restore
16244 * current state. With fast modeset this may not result
16245 * in a modeset when the state is compatible.
16246 */
16247 crtc_state->mode_changed = true;
16248 }
16249
16250 ret = drm_atomic_commit(state);
043e9bda
ML
16251 }
16252
e2c8b870
ML
16253 if (ret == -EDEADLK) {
16254 drm_modeset_backoff(&ctx);
16255 goto retry;
16256 }
043e9bda 16257
e2c8b870
ML
16258 drm_modeset_drop_locks(&ctx);
16259 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16260 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16261
e2c8b870
ML
16262 if (ret) {
16263 DRM_ERROR("Restoring old state failed with %i\n", ret);
16264 drm_atomic_state_free(state);
16265 }
2c7111db
CW
16266}
16267
16268void intel_modeset_gem_init(struct drm_device *dev)
16269{
dc97997a 16270 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 16271 struct drm_crtc *c;
2ff8fde1 16272 struct drm_i915_gem_object *obj;
e0d6149b 16273 int ret;
484b41dd 16274
dc97997a 16275 intel_init_gt_powersave(dev_priv);
ae48434c 16276
1833b134 16277 intel_modeset_init_hw(dev);
02e792fb 16278
1ee8da6d 16279 intel_setup_overlay(dev_priv);
484b41dd
JB
16280
16281 /*
16282 * Make sure any fbs we allocated at startup are properly
16283 * pinned & fenced. When we do the allocation it's too early
16284 * for this.
16285 */
70e1e0ec 16286 for_each_crtc(dev, c) {
2ff8fde1
MR
16287 obj = intel_fb_obj(c->primary->fb);
16288 if (obj == NULL)
484b41dd
JB
16289 continue;
16290
e0d6149b 16291 mutex_lock(&dev->struct_mutex);
3465c580
VS
16292 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16293 c->primary->state->rotation);
e0d6149b
TU
16294 mutex_unlock(&dev->struct_mutex);
16295 if (ret) {
484b41dd
JB
16296 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16297 to_intel_crtc(c)->pipe);
66e514c1 16298 drm_framebuffer_unreference(c->primary->fb);
5a21b665 16299 c->primary->fb = NULL;
36750f28 16300 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 16301 update_state_fb(c->primary);
36750f28 16302 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16303 }
16304 }
0962c3c9
VS
16305
16306 intel_backlight_register(dev);
79e53945
JB
16307}
16308
4932e2c3
ID
16309void intel_connector_unregister(struct intel_connector *intel_connector)
16310{
16311 struct drm_connector *connector = &intel_connector->base;
16312
16313 intel_panel_destroy_backlight(connector);
34ea3d38 16314 drm_connector_unregister(connector);
4932e2c3
ID
16315}
16316
79e53945
JB
16317void intel_modeset_cleanup(struct drm_device *dev)
16318{
652c393a 16319 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16320 struct intel_connector *connector;
652c393a 16321
dc97997a 16322 intel_disable_gt_powersave(dev_priv);
2eb5252e 16323
0962c3c9
VS
16324 intel_backlight_unregister(dev);
16325
fd0c0642
DV
16326 /*
16327 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16328 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16329 * experience fancy races otherwise.
16330 */
2aeb7d3a 16331 intel_irq_uninstall(dev_priv);
eb21b92b 16332
fd0c0642
DV
16333 /*
16334 * Due to the hpd irq storm handling the hotplug work can re-arm the
16335 * poll handlers. Hence disable polling after hpd handling is shut down.
16336 */
f87ea761 16337 drm_kms_helper_poll_fini(dev);
fd0c0642 16338
723bfd70
JB
16339 intel_unregister_dsm_handler();
16340
c937ab3e 16341 intel_fbc_global_disable(dev_priv);
69341a5e 16342
1630fe75
CW
16343 /* flush any delayed tasks or pending work */
16344 flush_scheduled_work();
16345
db31af1d 16346 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16347 for_each_intel_connector(dev, connector)
16348 connector->unregister(connector);
d9255d57 16349
79e53945 16350 drm_mode_config_cleanup(dev);
4d7bb011 16351
1ee8da6d 16352 intel_cleanup_overlay(dev_priv);
ae48434c 16353
dc97997a 16354 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
16355
16356 intel_teardown_gmbus(dev);
79e53945
JB
16357}
16358
df0e9248
CW
16359void intel_connector_attach_encoder(struct intel_connector *connector,
16360 struct intel_encoder *encoder)
16361{
16362 connector->encoder = encoder;
16363 drm_mode_connector_attach_encoder(&connector->base,
16364 &encoder->base);
79e53945 16365}
28d52043
DA
16366
16367/*
16368 * set vga decode state - true == enable VGA decode
16369 */
16370int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16371{
16372 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16373 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16374 u16 gmch_ctrl;
16375
75fa041d
CW
16376 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16377 DRM_ERROR("failed to read control word\n");
16378 return -EIO;
16379 }
16380
c0cc8a55
CW
16381 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16382 return 0;
16383
28d52043
DA
16384 if (state)
16385 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16386 else
16387 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16388
16389 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16390 DRM_ERROR("failed to write control word\n");
16391 return -EIO;
16392 }
16393
28d52043
DA
16394 return 0;
16395}
c4a1d9e4 16396
c4a1d9e4 16397struct intel_display_error_state {
ff57f1b0
PZ
16398
16399 u32 power_well_driver;
16400
63b66e5b
CW
16401 int num_transcoders;
16402
c4a1d9e4
CW
16403 struct intel_cursor_error_state {
16404 u32 control;
16405 u32 position;
16406 u32 base;
16407 u32 size;
52331309 16408 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16409
16410 struct intel_pipe_error_state {
ddf9c536 16411 bool power_domain_on;
c4a1d9e4 16412 u32 source;
f301b1e1 16413 u32 stat;
52331309 16414 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16415
16416 struct intel_plane_error_state {
16417 u32 control;
16418 u32 stride;
16419 u32 size;
16420 u32 pos;
16421 u32 addr;
16422 u32 surface;
16423 u32 tile_offset;
52331309 16424 } plane[I915_MAX_PIPES];
63b66e5b
CW
16425
16426 struct intel_transcoder_error_state {
ddf9c536 16427 bool power_domain_on;
63b66e5b
CW
16428 enum transcoder cpu_transcoder;
16429
16430 u32 conf;
16431
16432 u32 htotal;
16433 u32 hblank;
16434 u32 hsync;
16435 u32 vtotal;
16436 u32 vblank;
16437 u32 vsync;
16438 } transcoder[4];
c4a1d9e4
CW
16439};
16440
16441struct intel_display_error_state *
c033666a 16442intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 16443{
c4a1d9e4 16444 struct intel_display_error_state *error;
63b66e5b
CW
16445 int transcoders[] = {
16446 TRANSCODER_A,
16447 TRANSCODER_B,
16448 TRANSCODER_C,
16449 TRANSCODER_EDP,
16450 };
c4a1d9e4
CW
16451 int i;
16452
c033666a 16453 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
16454 return NULL;
16455
9d1cb914 16456 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16457 if (error == NULL)
16458 return NULL;
16459
c033666a 16460 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
16461 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16462
055e393f 16463 for_each_pipe(dev_priv, i) {
ddf9c536 16464 error->pipe[i].power_domain_on =
f458ebbc
DV
16465 __intel_display_power_is_enabled(dev_priv,
16466 POWER_DOMAIN_PIPE(i));
ddf9c536 16467 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16468 continue;
16469
5efb3e28
VS
16470 error->cursor[i].control = I915_READ(CURCNTR(i));
16471 error->cursor[i].position = I915_READ(CURPOS(i));
16472 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16473
16474 error->plane[i].control = I915_READ(DSPCNTR(i));
16475 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 16476 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 16477 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16478 error->plane[i].pos = I915_READ(DSPPOS(i));
16479 }
c033666a 16480 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 16481 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 16482 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
16483 error->plane[i].surface = I915_READ(DSPSURF(i));
16484 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16485 }
16486
c4a1d9e4 16487 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16488
c033666a 16489 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 16490 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16491 }
16492
4d1de975 16493 /* Note: this does not include DSI transcoders. */
c033666a 16494 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 16495 if (HAS_DDI(dev_priv))
63b66e5b
CW
16496 error->num_transcoders++; /* Account for eDP. */
16497
16498 for (i = 0; i < error->num_transcoders; i++) {
16499 enum transcoder cpu_transcoder = transcoders[i];
16500
ddf9c536 16501 error->transcoder[i].power_domain_on =
f458ebbc 16502 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16503 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16504 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16505 continue;
16506
63b66e5b
CW
16507 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16508
16509 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16510 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16511 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16512 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16513 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16514 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16515 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16516 }
16517
16518 return error;
16519}
16520
edc3d884
MK
16521#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16522
c4a1d9e4 16523void
edc3d884 16524intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16525 struct drm_device *dev,
16526 struct intel_display_error_state *error)
16527{
055e393f 16528 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16529 int i;
16530
63b66e5b
CW
16531 if (!error)
16532 return;
16533
edc3d884 16534 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16535 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16536 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16537 error->power_well_driver);
055e393f 16538 for_each_pipe(dev_priv, i) {
edc3d884 16539 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16540 err_printf(m, " Power: %s\n",
87ad3212 16541 onoff(error->pipe[i].power_domain_on));
edc3d884 16542 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16543 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16544
16545 err_printf(m, "Plane [%d]:\n", i);
16546 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16547 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16548 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16549 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16550 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16551 }
4b71a570 16552 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16553 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16554 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16555 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16556 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16557 }
16558
edc3d884
MK
16559 err_printf(m, "Cursor [%d]:\n", i);
16560 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16561 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16562 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16563 }
63b66e5b
CW
16564
16565 for (i = 0; i < error->num_transcoders; i++) {
da205630 16566 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 16567 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16568 err_printf(m, " Power: %s\n",
87ad3212 16569 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16570 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16571 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16572 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16573 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16574 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16575 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16576 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16577 }
c4a1d9e4 16578}