]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Move the NULL sg handling out from rotate_pages()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
d978ef14 126 int preferred_bpp;
37811fcc 127};
79e53945 128
21d40d37 129struct intel_encoder {
4ef69c7a 130 struct drm_encoder base;
9a935856 131
6847d71b 132 enum intel_output_type type;
bc079e8b 133 unsigned int cloneable;
21d40d37 134 void (*hot_plug)(struct intel_encoder *);
7ae89233 135 bool (*compute_config)(struct intel_encoder *,
5cec258b 136 struct intel_crtc_state *);
dafd226c 137 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 138 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 139 void (*enable)(struct intel_encoder *);
6cc5f341 140 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 141 void (*disable)(struct intel_encoder *);
bf49ec8c 142 void (*post_disable)(struct intel_encoder *);
d6db995f 143 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
144 /* Read out the current hw state of this connector, returning true if
145 * the encoder is active. If the encoder is enabled it also set the pipe
146 * it is connected to in the pipe parameter. */
147 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 148 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 149 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
150 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
151 * be set correctly before calling this function. */
045ac3b5 152 void (*get_config)(struct intel_encoder *,
5cec258b 153 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
154 /*
155 * Called during system suspend after all pending requests for the
156 * encoder are flushed (for example for DP AUX transactions) and
157 * device interrupts are disabled.
158 */
159 void (*suspend)(struct intel_encoder *);
f8aed700 160 int crtc_mask;
1d843f9d 161 enum hpd_pin hpd_pin;
79e53945
JB
162};
163
1d508706 164struct intel_panel {
dd06f90e 165 struct drm_display_mode *fixed_mode;
ec9ed197 166 struct drm_display_mode *downclock_mode;
4d891523 167 int fitting_mode;
58c68779
JN
168
169 /* backlight */
170 struct {
c91c9f32 171 bool present;
58c68779 172 u32 level;
6dda730e 173 u32 min;
7bd688cd 174 u32 max;
58c68779 175 bool enabled;
636baebf
JN
176 bool combination_mode; /* gen 2/4 only */
177 bool active_low_pwm;
b029e66f
SK
178
179 /* PWM chip */
022e4e52
SK
180 bool util_pin_active_low; /* bxt+ */
181 u8 controller; /* bxt+ only */
b029e66f
SK
182 struct pwm_device *pwm;
183
58c68779 184 struct backlight_device *device;
ab656bb9 185
5507faeb
JN
186 /* Connector and platform specific backlight functions */
187 int (*setup)(struct intel_connector *connector, enum pipe pipe);
188 uint32_t (*get)(struct intel_connector *connector);
189 void (*set)(struct intel_connector *connector, uint32_t level);
190 void (*disable)(struct intel_connector *connector);
191 void (*enable)(struct intel_connector *connector);
192 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
193 uint32_t hz);
194 void (*power)(struct intel_connector *, bool enable);
195 } backlight;
1d508706
JN
196};
197
5daa55eb
ZW
198struct intel_connector {
199 struct drm_connector base;
9a935856
DV
200 /*
201 * The fixed encoder this connector is connected to.
202 */
df0e9248 203 struct intel_encoder *encoder;
9a935856 204
f0947c37
DV
205 /* Reads out the current hw, returning true if the connector is enabled
206 * and active (i.e. dpms ON state). */
207 bool (*get_hw_state)(struct intel_connector *);
1d508706 208
4932e2c3
ID
209 /*
210 * Removes all interfaces through which the connector is accessible
211 * - like sysfs, debugfs entries -, so that no new operations can be
212 * started on the connector. Also makes sure all currently pending
213 * operations finish before returing.
214 */
215 void (*unregister)(struct intel_connector *);
216
1d508706
JN
217 /* Panel info for eDP and LVDS */
218 struct intel_panel panel;
9cd300e0
JN
219
220 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
221 struct edid *edid;
beb60608 222 struct edid *detect_edid;
821450c6
EE
223
224 /* since POLL and HPD connectors may use the same HPD line keep the native
225 state of connector->polled in case hotplug storm detection changes it */
226 u8 polled;
0e32b39c
DA
227
228 void *port; /* store this opaque as its illegal to dereference it */
229
230 struct intel_dp *mst_port;
5daa55eb
ZW
231};
232
80ad9206
VS
233typedef struct dpll {
234 /* given values */
235 int n;
236 int m1, m2;
237 int p1, p2;
238 /* derived values */
239 int dot;
240 int vco;
241 int m;
242 int p;
243} intel_clock_t;
244
de419ab6
ML
245struct intel_atomic_state {
246 struct drm_atomic_state base;
247
27c329ed 248 unsigned int cdclk;
565602d7 249
1a617b77
ML
250 /*
251 * Calculated device cdclk, can be different from cdclk
252 * only when all crtc's are DPMS off.
253 */
254 unsigned int dev_cdclk;
255
565602d7
ML
256 bool dpll_set, modeset;
257
258 unsigned int active_crtcs;
259 unsigned int min_pixclk[I915_MAX_PIPES];
260
de419ab6 261 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 262 struct intel_wm_config wm_config;
ed4a6a7c
MR
263
264 /*
265 * Current watermarks can't be trusted during hardware readout, so
266 * don't bother calculating intermediate watermarks.
267 */
268 bool skip_intermediate_wm;
de419ab6
ML
269};
270
eeca778a 271struct intel_plane_state {
2b875c22 272 struct drm_plane_state base;
eeca778a
GP
273 struct drm_rect src;
274 struct drm_rect dst;
275 struct drm_rect clip;
eeca778a 276 bool visible;
32b7eeec 277
be41e336
CK
278 /*
279 * scaler_id
280 * = -1 : not using a scaler
281 * >= 0 : using a scalers
282 *
283 * plane requiring a scaler:
284 * - During check_plane, its bit is set in
285 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 286 * update_scaler_plane.
be41e336
CK
287 * - scaler_id indicates the scaler it got assigned.
288 *
289 * plane doesn't require a scaler:
290 * - this can happen when scaling is no more required or plane simply
291 * got disabled.
292 * - During check_plane, corresponding bit is reset in
293 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 294 * update_scaler_plane.
be41e336
CK
295 */
296 int scaler_id;
818ed961
ML
297
298 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
299
300 /* async flip related structures */
301 struct drm_i915_gem_request *wait_req;
eeca778a
GP
302};
303
5724dbd1 304struct intel_initial_plane_config {
2d14030b 305 struct intel_framebuffer *fb;
49af449b 306 unsigned int tiling;
46f297fb
JB
307 int size;
308 u32 base;
309};
310
be41e336
CK
311#define SKL_MIN_SRC_W 8
312#define SKL_MAX_SRC_W 4096
313#define SKL_MIN_SRC_H 8
6156a456 314#define SKL_MAX_SRC_H 4096
be41e336
CK
315#define SKL_MIN_DST_W 8
316#define SKL_MAX_DST_W 4096
317#define SKL_MIN_DST_H 8
6156a456 318#define SKL_MAX_DST_H 4096
be41e336
CK
319
320struct intel_scaler {
be41e336
CK
321 int in_use;
322 uint32_t mode;
323};
324
325struct intel_crtc_scaler_state {
326#define SKL_NUM_SCALERS 2
327 struct intel_scaler scalers[SKL_NUM_SCALERS];
328
329 /*
330 * scaler_users: keeps track of users requesting scalers on this crtc.
331 *
332 * If a bit is set, a user is using a scaler.
333 * Here user can be a plane or crtc as defined below:
334 * bits 0-30 - plane (bit position is index from drm_plane_index)
335 * bit 31 - crtc
336 *
337 * Instead of creating a new index to cover planes and crtc, using
338 * existing drm_plane_index for planes which is well less than 31
339 * planes and bit 31 for crtc. This should be fine to cover all
340 * our platforms.
341 *
342 * intel_atomic_setup_scalers will setup available scalers to users
343 * requesting scalers. It will gracefully fail if request exceeds
344 * avilability.
345 */
346#define SKL_CRTC_INDEX 31
347 unsigned scaler_users;
348
349 /* scaler used by crtc for panel fitting purpose */
350 int scaler_id;
351};
352
1ed51de9
DV
353/* drm_mode->private_flags */
354#define I915_MODE_FLAG_INHERITED 1
355
4e0963c7
MR
356struct intel_pipe_wm {
357 struct intel_wm_level wm[5];
358 uint32_t linetime;
359 bool fbc_wm_enabled;
360 bool pipe_enabled;
361 bool sprites_enabled;
362 bool sprites_scaled;
363};
364
365struct skl_pipe_wm {
366 struct skl_wm_level wm[8];
367 struct skl_wm_level trans_wm;
368 uint32_t linetime;
369};
370
5cec258b 371struct intel_crtc_state {
2d112de7
ACO
372 struct drm_crtc_state base;
373
bb760063
DV
374 /**
375 * quirks - bitfield with hw state readout quirks
376 *
377 * For various reasons the hw state readout code might not be able to
378 * completely faithfully read out the current state. These cases are
379 * tracked with quirk flags so that fastboot and state checker can act
380 * accordingly.
381 */
9953599b 382#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
383 unsigned long quirks;
384
ab1d3a0e
ML
385 bool update_pipe; /* can a fast modeset be performed? */
386 bool disable_cxsr;
92826fcd 387 bool wm_changed; /* watermarks are updated */
e8861675 388 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 389
37327abd
VS
390 /* Pipe source size (ie. panel fitter input size)
391 * All planes will be positioned inside this space,
392 * and get clipped at the edges. */
393 int pipe_src_w, pipe_src_h;
394
5bfe2ac0
DV
395 /* Whether to set up the PCH/FDI. Note that we never allow sharing
396 * between pch encoders and cpu encoders. */
397 bool has_pch_encoder;
50f3b016 398
e43823ec
JB
399 /* Are we sending infoframes on the attached port */
400 bool has_infoframe;
401
3b117c8f
DV
402 /* CPU Transcoder for the pipe. Currently this can only differ from the
403 * pipe on Haswell (where we have a special eDP transcoder). */
404 enum transcoder cpu_transcoder;
405
50f3b016
DV
406 /*
407 * Use reduced/limited/broadcast rbg range, compressing from the full
408 * range fed into the crtcs.
409 */
410 bool limited_color_range;
411
03afc4a2
DV
412 /* DP has a bunch of special case unfortunately, so mark the pipe
413 * accordingly. */
414 bool has_dp_encoder;
d8b32247 415
a65347ba
JN
416 /* DSI has special cases */
417 bool has_dsi_encoder;
418
6897b4b5
DV
419 /* Whether we should send NULL infoframes. Required for audio. */
420 bool has_hdmi_sink;
421
9ed109a7
DV
422 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
423 * has_dp_encoder is set. */
424 bool has_audio;
425
d8b32247
DV
426 /*
427 * Enable dithering, used when the selected pipe bpp doesn't match the
428 * plane bpp.
429 */
965e0c48 430 bool dither;
f47709a9
DV
431
432 /* Controls for the clock computation, to override various stages. */
433 bool clock_set;
434
09ede541
DV
435 /* SDVO TV has a bunch of special case. To make multifunction encoders
436 * work correctly, we need to track this at runtime.*/
437 bool sdvo_tv_clock;
438
e29c22c0
DV
439 /*
440 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
441 * required. This is set in the 2nd loop of calling encoder's
442 * ->compute_config if the first pick doesn't work out.
443 */
444 bool bw_constrained;
445
f47709a9
DV
446 /* Settings for the intel dpll used on pretty much everything but
447 * haswell. */
80ad9206 448 struct dpll dpll;
f47709a9 449
a43f6e0f
DV
450 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
451 enum intel_dpll_id shared_dpll;
452
96b7dfb7
S
453 /*
454 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
455 * - enum skl_dpll on SKL
456 */
de7cfc63
DV
457 uint32_t ddi_pll_sel;
458
66e985c0
DV
459 /* Actual register state of the dpll, for shared dpll cross-checking. */
460 struct intel_dpll_hw_state dpll_hw_state;
461
965e0c48 462 int pipe_bpp;
6cf86a5e 463 struct intel_link_m_n dp_m_n;
ff9a6750 464
439d7ac0
PB
465 /* m2_n2 for eDP downclock */
466 struct intel_link_m_n dp_m2_n2;
f769cd24 467 bool has_drrs;
439d7ac0 468
ff9a6750
DV
469 /*
470 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
471 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
472 * already multiplied by pixel_multiplier.
df92b1e6 473 */
ff9a6750
DV
474 int port_clock;
475
6cc5f341
DV
476 /* Used by SDVO (and if we ever fix it, HDMI). */
477 unsigned pixel_multiplier;
2dd24552 478
90a6b7b0
VS
479 uint8_t lane_count;
480
2dd24552 481 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
482 struct {
483 u32 control;
484 u32 pgm_ratios;
68fc8742 485 u32 lvds_border_bits;
b074cec8
JB
486 } gmch_pfit;
487
488 /* Panel fitter placement and size for Ironlake+ */
489 struct {
490 u32 pos;
491 u32 size;
fd4daa9c 492 bool enabled;
fabf6e51 493 bool force_thru;
b074cec8 494 } pch_pfit;
33d29b14 495
ca3a0ff8 496 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 497 int fdi_lanes;
ca3a0ff8 498 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
499
500 bool ips_enabled;
cf532bb2 501
f51be2e0
PZ
502 bool enable_fbc;
503
cf532bb2 504 bool double_wide;
0e32b39c
DA
505
506 bool dp_encoder_is_mst;
507 int pbn;
be41e336
CK
508
509 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
510
511 /* w/a for waiting 2 vblanks during crtc enable */
512 enum pipe hsw_workaround_pipe;
d21fbe87
MR
513
514 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
515 bool disable_lp_wm;
4e0963c7
MR
516
517 struct {
518 /*
ed4a6a7c
MR
519 * Optimal watermarks, programmed post-vblank when this state
520 * is committed.
4e0963c7
MR
521 */
522 union {
523 struct intel_pipe_wm ilk;
524 struct skl_pipe_wm skl;
525 } optimal;
ed4a6a7c
MR
526
527 /*
528 * Intermediate watermarks; these can be programmed immediately
529 * since they satisfy both the current configuration we're
530 * switching away from and the new configuration we're switching
531 * to.
532 */
533 struct intel_pipe_wm intermediate;
534
535 /*
536 * Platforms with two-step watermark programming will need to
537 * update watermark programming post-vblank to switch from the
538 * safe intermediate watermarks to the optimal final
539 * watermarks.
540 */
541 bool need_postvbl_update;
4e0963c7 542 } wm;
b8cecdf5
DV
543};
544
262cd2e1
VS
545struct vlv_wm_state {
546 struct vlv_pipe_wm wm[3];
547 struct vlv_sr_wm sr[3];
548 uint8_t num_active_planes;
549 uint8_t num_levels;
550 uint8_t level;
551 bool cxsr;
552};
553
84c33a64 554struct intel_mmio_flip {
9362c7c5 555 struct work_struct work;
bcafc4e3 556 struct drm_i915_private *i915;
eed29a5b 557 struct drm_i915_gem_request *req;
b2cfe0ab 558 struct intel_crtc *crtc;
86efe24a 559 unsigned int rotation;
84c33a64
SG
560};
561
32b7eeec
MR
562/*
563 * Tracking of operations that need to be performed at the beginning/end of an
564 * atomic commit, outside the atomic section where interrupts are disabled.
565 * These are generally operations that grab mutexes or might otherwise sleep
566 * and thus can't be run with interrupts disabled.
567 */
568struct intel_crtc_atomic_commit {
569 /* Sleepable operations to perform before commit */
32b7eeec
MR
570
571 /* Sleepable operations to perform after commit */
572 unsigned fb_bits;
32b7eeec 573 bool post_enable_primary;
1eb52238
PZ
574
575 /* Sleepable operations to perform before and after commit */
576 bool update_fbc;
32b7eeec
MR
577};
578
79e53945
JB
579struct intel_crtc {
580 struct drm_crtc base;
80824003
JB
581 enum pipe pipe;
582 enum plane plane;
79e53945 583 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
584 /*
585 * Whether the crtc and the connected output pipeline is active. Implies
586 * that crtc->enabled is set, i.e. the current mode configuration has
587 * some outputs connected to this crtc.
08a48469
DV
588 */
589 bool active;
6efdf354 590 unsigned long enabled_power_domains;
652c393a 591 bool lowfreq_avail;
02e792fb 592 struct intel_overlay *overlay;
6b95a207 593 struct intel_unpin_work *unpin_work;
cda4b7d3 594
b4a98e57
CW
595 atomic_t unpin_work_count;
596
e506a0c6
DV
597 /* Display surface base address adjustement for pageflips. Note that on
598 * gen4+ this only adjusts up to a tile, offsets within a tile are
599 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 600 u32 dspaddr_offset;
2db3366b
PZ
601 int adjusted_x;
602 int adjusted_y;
e506a0c6 603
cda4b7d3 604 uint32_t cursor_addr;
4b0e333e 605 uint32_t cursor_cntl;
dc41c154 606 uint32_t cursor_size;
4b0e333e 607 uint32_t cursor_base;
4b645f14 608
6e3c9717 609 struct intel_crtc_state *config;
b8cecdf5 610
10d83730
VS
611 /* reset counter value when the last flip was submitted */
612 unsigned int reset_counter;
8664281b
PZ
613
614 /* Access to these should be protected by dev_priv->irq_lock. */
615 bool cpu_fifo_underrun_disabled;
616 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
617
618 /* per-pipe watermark state */
619 struct {
620 /* watermarks currently being used */
4e0963c7
MR
621 union {
622 struct intel_pipe_wm ilk;
623 struct skl_pipe_wm skl;
624 } active;
ed4a6a7c 625
852eb00d
VS
626 /* allow CxSR on this pipe */
627 bool cxsr_allowed;
0b2ae6d7 628 } wm;
8d7849db 629
80715b2f 630 int scanline_offset;
32b7eeec 631
eb120ef6
JB
632 struct {
633 unsigned start_vbl_count;
634 ktime_t start_vbl_time;
635 int min_vbl, max_vbl;
636 int scanline_start;
637 } debug;
85a62bf9 638
32b7eeec 639 struct intel_crtc_atomic_commit atomic;
be41e336
CK
640
641 /* scalers available on this crtc */
642 int num_scalers;
262cd2e1
VS
643
644 struct vlv_wm_state wm_state;
79e53945
JB
645};
646
c35426d2
VS
647struct intel_plane_wm_parameters {
648 uint32_t horiz_pixels;
ed57cb8a 649 uint32_t vert_pixels;
2cd601c6
CK
650 /*
651 * For packed pixel formats:
652 * bytes_per_pixel - holds bytes per pixel
653 * For planar pixel formats:
654 * bytes_per_pixel - holds bytes per pixel for uv-plane
655 * y_bytes_per_pixel - holds bytes per pixel for y-plane
656 */
c35426d2 657 uint8_t bytes_per_pixel;
2cd601c6 658 uint8_t y_bytes_per_pixel;
c35426d2
VS
659 bool enabled;
660 bool scaled;
0fda6568 661 u64 tiling;
1fc0a8f7 662 unsigned int rotation;
6eb1a681 663 uint16_t fifo_size;
c35426d2
VS
664};
665
b840d907
JB
666struct intel_plane {
667 struct drm_plane base;
7f1f3851 668 int plane;
b840d907 669 enum pipe pipe;
2d354c34 670 bool can_scale;
b840d907 671 int max_downscale;
a9ff8714 672 uint32_t frontbuffer_bit;
526682e9
PZ
673
674 /* Since we need to change the watermarks before/after
675 * enabling/disabling the planes, we need to store the parameters here
676 * as the other pieces of the struct may not reflect the values we want
677 * for the watermark calculations. Currently only Haswell uses this.
678 */
c35426d2 679 struct intel_plane_wm_parameters wm;
526682e9 680
8e7d688b
MR
681 /*
682 * NOTE: Do not place new plane state fields here (e.g., when adding
683 * new plane properties). New runtime state should now be placed in
2fde1391 684 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
685 */
686
b840d907 687 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
688 const struct intel_crtc_state *crtc_state,
689 const struct intel_plane_state *plane_state);
b39d53f6 690 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 691 struct drm_crtc *crtc);
c59cb179 692 int (*check_plane)(struct drm_plane *plane,
061e4b8d 693 struct intel_crtc_state *crtc_state,
c59cb179 694 struct intel_plane_state *state);
b840d907
JB
695};
696
b445e3b0
ED
697struct intel_watermark_params {
698 unsigned long fifo_size;
699 unsigned long max_wm;
700 unsigned long default_wm;
701 unsigned long guard_size;
702 unsigned long cacheline_size;
703};
704
705struct cxsr_latency {
706 int is_desktop;
707 int is_ddr3;
708 unsigned long fsb_freq;
709 unsigned long mem_freq;
710 unsigned long display_sr;
711 unsigned long display_hpll_disable;
712 unsigned long cursor_sr;
713 unsigned long cursor_hpll_disable;
714};
715
de419ab6 716#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 717#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 718#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 719#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 720#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 721#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 722#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 723#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 724#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 725
f5bbfca3 726struct intel_hdmi {
f0f59a00 727 i915_reg_t hdmi_reg;
f5bbfca3 728 int ddc_bus;
0f2a2a75 729 bool limited_color_range;
55bc60db 730 bool color_range_auto;
f5bbfca3
ED
731 bool has_hdmi_sink;
732 bool has_audio;
733 enum hdmi_force_audio force_audio;
abedc077 734 bool rgb_quant_range_selectable;
94a11ddc 735 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 736 struct intel_connector *attached_connector;
f5bbfca3 737 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 738 enum hdmi_infoframe_type type,
fff63867 739 const void *frame, ssize_t len);
687f4d06 740 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 741 bool enable,
7c5f93b0 742 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
743 bool (*infoframe_enabled)(struct drm_encoder *encoder,
744 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
745};
746
0e32b39c 747struct intel_dp_mst_encoder;
b091cd92 748#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 749
fe3cd48d
R
750/*
751 * enum link_m_n_set:
752 * When platform provides two set of M_N registers for dp, we can
753 * program them and switch between them incase of DRRS.
754 * But When only one such register is provided, we have to program the
755 * required divider value on that registers itself based on the DRRS state.
756 *
757 * M1_N1 : Program dp_m_n on M1_N1 registers
758 * dp_m2_n2 on M2_N2 registers (If supported)
759 *
760 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
761 * M2_N2 registers are not supported
762 */
763
764enum link_m_n_set {
765 /* Sets the m1_n1 and m2_n2 */
766 M1_N1 = 0,
767 M2_N2
768};
769
54d63ca6 770struct intel_dp {
f0f59a00
VS
771 i915_reg_t output_reg;
772 i915_reg_t aux_ch_ctl_reg;
773 i915_reg_t aux_ch_data_reg[5];
54d63ca6 774 uint32_t DP;
901c2daf
VS
775 int link_rate;
776 uint8_t lane_count;
54d63ca6
SK
777 bool has_audio;
778 enum hdmi_force_audio force_audio;
0f2a2a75 779 bool limited_color_range;
55bc60db 780 bool color_range_auto;
54d63ca6 781 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 782 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 783 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
784 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
785 uint8_t num_sink_rates;
786 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 787 struct drm_dp_aux aux;
54d63ca6
SK
788 uint8_t train_set[4];
789 int panel_power_up_delay;
790 int panel_power_down_delay;
791 int panel_power_cycle_delay;
792 int backlight_on_delay;
793 int backlight_off_delay;
54d63ca6
SK
794 struct delayed_work panel_vdd_work;
795 bool want_panel_vdd;
dce56b3c
PZ
796 unsigned long last_power_on;
797 unsigned long last_backlight_off;
d28d4731 798 ktime_t panel_power_off_time;
5d42f82a 799
01527b31
CT
800 struct notifier_block edp_notifier;
801
a4a5d2f8
VS
802 /*
803 * Pipe whose power sequencer is currently locked into
804 * this port. Only relevant on VLV/CHV.
805 */
806 enum pipe pps_pipe;
36b5f425 807 struct edp_power_seq pps_delays;
a4a5d2f8 808
0e32b39c
DA
809 bool can_mst; /* this port supports mst */
810 bool is_mst;
811 int active_mst_links;
812 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 813 struct intel_connector *attached_connector;
ec5b01dd 814
0e32b39c
DA
815 /* mst connector list */
816 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
817 struct drm_dp_mst_topology_mgr mst_mgr;
818
ec5b01dd 819 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
820 /*
821 * This function returns the value we have to program the AUX_CTL
822 * register with to kick off an AUX transaction.
823 */
824 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
825 bool has_aux_irq,
826 int send_bytes,
827 uint32_t aux_clock_divider);
ad64217b
ACO
828
829 /* This is called before a link training is starterd */
830 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
831
4e96c977 832 bool train_set_valid;
c5d5ab7a
TP
833
834 /* Displayport compliance testing */
835 unsigned long compliance_test_type;
559be30c
TP
836 unsigned long compliance_test_data;
837 bool compliance_test_active;
54d63ca6
SK
838};
839
da63a9f2
PZ
840struct intel_digital_port {
841 struct intel_encoder base;
174edf1f 842 enum port port;
bcf53de4 843 u32 saved_port_bits;
da63a9f2
PZ
844 struct intel_dp dp;
845 struct intel_hdmi hdmi;
b2c5c181 846 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 847 bool release_cl2_override;
ccb1a831 848 uint8_t max_lanes;
cae666ce
TI
849 /* for communication with audio component; protected by av_mutex */
850 const struct drm_connector *audio_connector;
da63a9f2
PZ
851};
852
0e32b39c
DA
853struct intel_dp_mst_encoder {
854 struct intel_encoder base;
855 enum pipe pipe;
856 struct intel_digital_port *primary;
857 void *port; /* store this opaque as its illegal to dereference it */
858};
859
65d64cc5 860static inline enum dpio_channel
89b667f8
JB
861vlv_dport_to_channel(struct intel_digital_port *dport)
862{
863 switch (dport->port) {
864 case PORT_B:
00fc31b7 865 case PORT_D:
e4607fcf 866 return DPIO_CH0;
89b667f8 867 case PORT_C:
e4607fcf 868 return DPIO_CH1;
89b667f8
JB
869 default:
870 BUG();
871 }
872}
873
65d64cc5
VS
874static inline enum dpio_phy
875vlv_dport_to_phy(struct intel_digital_port *dport)
876{
877 switch (dport->port) {
878 case PORT_B:
879 case PORT_C:
880 return DPIO_PHY0;
881 case PORT_D:
882 return DPIO_PHY1;
883 default:
884 BUG();
885 }
886}
887
888static inline enum dpio_channel
eb69b0e5
CML
889vlv_pipe_to_channel(enum pipe pipe)
890{
891 switch (pipe) {
892 case PIPE_A:
893 case PIPE_C:
894 return DPIO_CH0;
895 case PIPE_B:
896 return DPIO_CH1;
897 default:
898 BUG();
899 }
900}
901
f875c15a
CW
902static inline struct drm_crtc *
903intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
904{
905 struct drm_i915_private *dev_priv = dev->dev_private;
906 return dev_priv->pipe_to_crtc_mapping[pipe];
907}
908
417ae147
CW
909static inline struct drm_crtc *
910intel_get_crtc_for_plane(struct drm_device *dev, int plane)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 return dev_priv->plane_to_crtc_mapping[plane];
914}
915
4e5359cd
SF
916struct intel_unpin_work {
917 struct work_struct work;
b4a98e57 918 struct drm_crtc *crtc;
ab8d6675 919 struct drm_framebuffer *old_fb;
05394f39 920 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 921 struct drm_pending_vblank_event *event;
e7d841ca
CW
922 atomic_t pending;
923#define INTEL_FLIP_INACTIVE 0
924#define INTEL_FLIP_PENDING 1
925#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
926 u32 flip_count;
927 u32 gtt_offset;
f06cc1b9 928 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
929 u32 flip_queued_vblank;
930 u32 flip_ready_vblank;
4e5359cd
SF
931 bool enable_stall_check;
932};
933
5f1aae65 934struct intel_load_detect_pipe {
edde3617 935 struct drm_atomic_state *restore_state;
5f1aae65 936};
79e53945 937
5f1aae65
PZ
938static inline struct intel_encoder *
939intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
940{
941 return to_intel_connector(connector)->encoder;
942}
943
da63a9f2
PZ
944static inline struct intel_digital_port *
945enc_to_dig_port(struct drm_encoder *encoder)
946{
947 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
948}
949
0e32b39c
DA
950static inline struct intel_dp_mst_encoder *
951enc_to_mst(struct drm_encoder *encoder)
952{
953 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
954}
955
9ff8c9ba
ID
956static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
957{
958 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
959}
960
961static inline struct intel_digital_port *
962dp_to_dig_port(struct intel_dp *intel_dp)
963{
964 return container_of(intel_dp, struct intel_digital_port, dp);
965}
966
967static inline struct intel_digital_port *
968hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
969{
970 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
971}
972
6af31a65
DL
973/*
974 * Returns the number of planes for this pipe, ie the number of sprites + 1
975 * (primary plane). This doesn't count the cursor plane then.
976 */
977static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
978{
979 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
980}
5f1aae65 981
47339cd9 982/* intel_fifo_underrun.c */
a72e4c9f 983bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 984 enum pipe pipe, bool enable);
a72e4c9f 985bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
986 enum transcoder pch_transcoder,
987 bool enable);
1f7247c0
DV
988void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
989 enum pipe pipe);
990void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
991 enum transcoder pch_transcoder);
aca7b684
VS
992void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
993void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
994
995/* i915_irq.c */
480c8033
DV
996void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
997void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
998void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
999void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 1000void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
1001void gen6_enable_rps_interrupts(struct drm_device *dev);
1002void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 1003u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1004void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1005void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1006static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1007{
1008 /*
1009 * We only use drm_irq_uninstall() at unload and VT switch, so
1010 * this is the only thing we need to check.
1011 */
2aeb7d3a 1012 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1013}
1014
a225f079 1015int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1016void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1017 unsigned int pipe_mask);
aae8ba84
VS
1018void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1019 unsigned int pipe_mask);
5f1aae65 1020
5f1aae65 1021/* intel_crt.c */
87440425 1022void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1023
1024
1025/* intel_ddi.c */
e404ba8d
VS
1026void intel_ddi_clk_select(struct intel_encoder *encoder,
1027 const struct intel_crtc_state *pipe_config);
6a7e4f99 1028void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
87440425
PZ
1029void hsw_fdi_link_train(struct drm_crtc *crtc);
1030void intel_ddi_init(struct drm_device *dev, enum port port);
1031enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1032bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1033void intel_ddi_pll_init(struct drm_device *dev);
1034void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1035void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1036 enum transcoder cpu_transcoder);
1037void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1038void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1039bool intel_ddi_pll_select(struct intel_crtc *crtc,
1040 struct intel_crtc_state *crtc_state);
87440425 1041void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1042void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1043bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1044void intel_ddi_fdi_disable(struct drm_crtc *crtc);
3d52ccf5
LY
1045bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1046 struct intel_crtc *intel_crtc);
87440425 1047void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1048 struct intel_crtc_state *pipe_config);
bcddf610
S
1049struct intel_encoder *
1050intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1051
44905a27 1052void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1053void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1054 struct intel_crtc_state *pipe_config);
0e32b39c 1055void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1056uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1057
b680c37a 1058/* intel_frontbuffer.c */
f99d7069 1059void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1060 enum fb_op_origin origin);
f99d7069
DV
1061void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1062 unsigned frontbuffer_bits);
1063void intel_frontbuffer_flip_complete(struct drm_device *dev,
1064 unsigned frontbuffer_bits);
f99d7069 1065void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1066 unsigned frontbuffer_bits);
6761dd31
TU
1067unsigned int intel_fb_align_height(struct drm_device *dev,
1068 unsigned int height,
1069 uint32_t pixel_format,
1070 uint64_t fb_format_modifier);
de152b62
RV
1071void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1072 enum fb_op_origin origin);
7b49f948
VS
1073u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1074 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1075
7c10a2b5
JN
1076/* intel_audio.c */
1077void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1078void intel_audio_codec_enable(struct intel_encoder *encoder);
1079void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1080void i915_audio_component_init(struct drm_i915_private *dev_priv);
1081void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1082
b680c37a 1083/* intel_display.c */
65a3fea0 1084extern const struct drm_plane_funcs intel_plane_funcs;
1663b9d6 1085unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a
DV
1086bool intel_has_pending_fb_unpin(struct drm_device *dev);
1087int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1088int intel_hrawclk(struct drm_device *dev);
b680c37a 1089void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1090void intel_mark_idle(struct drm_device *dev);
1091void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1092int intel_display_suspend(struct drm_device *dev);
87440425 1093void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1094int intel_connector_init(struct intel_connector *);
1095struct intel_connector *intel_connector_alloc(void);
87440425 1096bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1097void intel_connector_attach_encoder(struct intel_connector *connector,
1098 struct intel_encoder *encoder);
1099struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1100struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1101 struct drm_crtc *crtc);
752aa88a 1102enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1103int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
87440425
PZ
1105enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1106 enum pipe pipe);
4093561b 1107bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1108static inline void
1109intel_wait_for_vblank(struct drm_device *dev, int pipe)
1110{
1111 drm_wait_one_vblank(dev, pipe);
1112}
0c241d5b
VS
1113static inline void
1114intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1115{
1116 const struct intel_crtc *crtc =
1117 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1118
1119 if (crtc->active)
1120 intel_wait_for_vblank(dev, pipe);
1121}
87440425 1122int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1123void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1124 struct intel_digital_port *dport,
1125 unsigned int expected_mask);
87440425
PZ
1126bool intel_get_load_detect_pipe(struct drm_connector *connector,
1127 struct drm_display_mode *mode,
51fd371b
RC
1128 struct intel_load_detect_pipe *old,
1129 struct drm_modeset_acquire_ctx *ctx);
87440425 1130void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1131 struct intel_load_detect_pipe *old,
1132 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1133int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1134 unsigned int rotation);
a8bb6818
DV
1135struct drm_framebuffer *
1136__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1137 struct drm_mode_fb_cmd2 *mode_cmd,
1138 struct drm_i915_gem_object *obj);
87440425
PZ
1139void intel_prepare_page_flip(struct drm_device *dev, int plane);
1140void intel_finish_page_flip(struct drm_device *dev, int pipe);
1141void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1142void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1143int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1144 const struct drm_plane_state *new_state);
38f3ce3a 1145void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1146 const struct drm_plane_state *old_state);
a98b3431
MR
1147int intel_plane_atomic_get_property(struct drm_plane *plane,
1148 const struct drm_plane_state *state,
1149 struct drm_property *property,
1150 uint64_t *val);
1151int intel_plane_atomic_set_property(struct drm_plane *plane,
1152 struct drm_plane_state *state,
1153 struct drm_property *property,
1154 uint64_t val);
da20eabd
ML
1155int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1156 struct drm_plane_state *plane_state);
716c2e55 1157
832be82f
VS
1158unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1159 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1160
121920fa
TU
1161static inline bool
1162intel_rotation_90_or_270(unsigned int rotation)
1163{
1164 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1165}
1166
3b7a5119
SJ
1167void intel_create_rotation_property(struct drm_device *dev,
1168 struct intel_plane *plane);
1169
716c2e55 1170/* shared dpll functions */
5f1aae65 1171struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1172void assert_shared_dpll(struct drm_i915_private *dev_priv,
1173 struct intel_shared_dpll *pll,
1174 bool state);
1175#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1176#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1177struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1178 struct intel_crtc_state *state);
716c2e55 1179
3f36b937
TU
1180int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1181 const struct dpll *dpll);
d288f65f
VS
1182void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1183
716c2e55 1184/* modesetting asserts */
b680c37a
DV
1185void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1186 enum pipe pipe);
55607e8a
DV
1187void assert_pll(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state);
1189#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1190#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1191void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state);
1193#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1194#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1195void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1196#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1197#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1198u32 intel_compute_tile_offset(int *x, int *y,
1199 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
1200 unsigned int pitch,
1201 unsigned int rotation);
7514747d
VS
1202void intel_prepare_reset(struct drm_device *dev);
1203void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1204void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1205void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1206void broxton_init_cdclk(struct drm_device *dev);
1207void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1208void broxton_ddi_phy_init(struct drm_device *dev);
1209void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1210void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1211void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1212void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1213int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1214void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1215void skl_enable_dc6(struct drm_i915_private *dev_priv);
1216void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1217void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1218 struct intel_crtc_state *pipe_config);
fe3cd48d 1219void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1220int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1221void
5cec258b 1222ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1223 int dotclock);
5ab7b0b7
ID
1224bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1225 intel_clock_t *best_clock);
dccbea3b
ID
1226int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1227
87440425 1228bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1229void hsw_enable_ips(struct intel_crtc *crtc);
1230void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1231enum intel_display_power_domain
1232intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1233enum intel_display_power_domain
1234intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1235void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1236 struct intel_crtc_state *pipe_config);
86adf9d7 1237
e435d6e5 1238int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1239int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1240
44eb0cb9
MK
1241u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1242 struct drm_i915_gem_object *obj,
1243 unsigned int plane);
dedf278c 1244
6156a456
CK
1245u32 skl_plane_ctl_format(uint32_t pixel_format);
1246u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1247u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1248
eb805623 1249/* intel_csr.c */
f4448375 1250void intel_csr_ucode_init(struct drm_i915_private *);
1e657ad7 1251bool intel_csr_load_program(struct drm_i915_private *);
f4448375 1252void intel_csr_ucode_fini(struct drm_i915_private *);
eb805623 1253
5f1aae65 1254/* intel_dp.c */
f0f59a00 1255void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1256bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1257 struct intel_connector *intel_connector);
901c2daf
VS
1258void intel_dp_set_link_params(struct intel_dp *intel_dp,
1259 const struct intel_crtc_state *pipe_config);
87440425 1260void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1261void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1262void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1263void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1264int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1265bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1266 struct intel_crtc_state *pipe_config);
5d8a7752 1267bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1268enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1269 bool long_hpd);
4be73780
DV
1270void intel_edp_backlight_on(struct intel_dp *intel_dp);
1271void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1272void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1273void intel_edp_panel_on(struct intel_dp *intel_dp);
1274void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1275void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1276void intel_dp_mst_suspend(struct drm_device *dev);
1277void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1278int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1279int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1280void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1281void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1282uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1283void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1284void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1285void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1286void intel_edp_drrs_invalidate(struct drm_device *dev,
1287 unsigned frontbuffer_bits);
1288void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1289bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1290 struct intel_digital_port *port);
6fa2d197 1291void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1292
94223d04
ACO
1293void
1294intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1295 uint8_t dp_train_pat);
1296void
1297intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1298void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1299uint8_t
1300intel_dp_voltage_max(struct intel_dp *intel_dp);
1301uint8_t
1302intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1303void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1304 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1305bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1306bool
1307intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1308
0e32b39c
DA
1309/* intel_dp_mst.c */
1310int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1311void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1312/* intel_dsi.c */
4328633d 1313void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1314
1315
1316/* intel_dvo.c */
87440425 1317void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1318
1319
0632fef6 1320/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1321#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1322extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1323extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1324extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1325extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1326extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1327extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1328#else
1329static inline int intel_fbdev_init(struct drm_device *dev)
1330{
1331 return 0;
1332}
5f1aae65 1333
e00bf696 1334static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1335{
1336}
1337
1338static inline void intel_fbdev_fini(struct drm_device *dev)
1339{
1340}
1341
82e3b8c1 1342static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1343{
1344}
1345
0632fef6 1346static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1347{
1348}
1349#endif
5f1aae65 1350
7ff0ebcc 1351/* intel_fbc.c */
f51be2e0
PZ
1352void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1353 struct drm_atomic_state *state);
0e631adc 1354bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1eb52238
PZ
1355void intel_fbc_pre_update(struct intel_crtc *crtc);
1356void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1357void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1358void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
d029bcad 1359void intel_fbc_enable(struct intel_crtc *crtc);
c937ab3e
PZ
1360void intel_fbc_disable(struct intel_crtc *crtc);
1361void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1362void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1363 unsigned int frontbuffer_bits,
1364 enum fb_op_origin origin);
1365void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1366 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1367void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1368
5f1aae65 1369/* intel_hdmi.c */
f0f59a00 1370void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1371void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1372 struct intel_connector *intel_connector);
1373struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1374bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1375 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1376
1377
1378/* intel_lvds.c */
87440425
PZ
1379void intel_lvds_init(struct drm_device *dev);
1380bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1381
1382
1383/* intel_modes.c */
1384int intel_connector_update_modes(struct drm_connector *connector,
87440425 1385 struct edid *edid);
5f1aae65 1386int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1387void intel_attach_force_audio_property(struct drm_connector *connector);
1388void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1389void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1390
1391
1392/* intel_overlay.c */
87440425
PZ
1393void intel_setup_overlay(struct drm_device *dev);
1394void intel_cleanup_overlay(struct drm_device *dev);
1395int intel_overlay_switch_off(struct intel_overlay *overlay);
1396int intel_overlay_put_image(struct drm_device *dev, void *data,
1397 struct drm_file *file_priv);
1398int intel_overlay_attrs(struct drm_device *dev, void *data,
1399 struct drm_file *file_priv);
1362b776 1400void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1401
1402
1403/* intel_panel.c */
87440425 1404int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1405 struct drm_display_mode *fixed_mode,
1406 struct drm_display_mode *downclock_mode);
87440425
PZ
1407void intel_panel_fini(struct intel_panel *panel);
1408void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1409 struct drm_display_mode *adjusted_mode);
1410void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1411 struct intel_crtc_state *pipe_config,
87440425
PZ
1412 int fitting_mode);
1413void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1414 struct intel_crtc_state *pipe_config,
87440425 1415 int fitting_mode);
6dda730e
JN
1416void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1417 u32 level, u32 max);
6517d273 1418int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1419void intel_panel_enable_backlight(struct intel_connector *connector);
1420void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1421void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1422enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1423extern struct drm_display_mode *intel_find_panel_downclock(
1424 struct drm_device *dev,
1425 struct drm_display_mode *fixed_mode,
1426 struct drm_connector *connector);
0962c3c9
VS
1427void intel_backlight_register(struct drm_device *dev);
1428void intel_backlight_unregister(struct drm_device *dev);
1429
5f1aae65 1430
0bc12bcb 1431/* intel_psr.c */
0bc12bcb
RV
1432void intel_psr_enable(struct intel_dp *intel_dp);
1433void intel_psr_disable(struct intel_dp *intel_dp);
1434void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1435 unsigned frontbuffer_bits);
0bc12bcb 1436void intel_psr_flush(struct drm_device *dev,
169de131
RV
1437 unsigned frontbuffer_bits,
1438 enum fb_op_origin origin);
0bc12bcb 1439void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1440void intel_psr_single_frame_update(struct drm_device *dev,
1441 unsigned frontbuffer_bits);
0bc12bcb 1442
9c065a7d
DV
1443/* intel_runtime_pm.c */
1444int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1445void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1446void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1447void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
2f693e28
DL
1448void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1449void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
f458ebbc 1450void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1451const char *
1452intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1453
f458ebbc
DV
1454bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1455 enum intel_display_power_domain domain);
1456bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1457 enum intel_display_power_domain domain);
9c065a7d
DV
1458void intel_display_power_get(struct drm_i915_private *dev_priv,
1459 enum intel_display_power_domain domain);
09731280
ID
1460bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1461 enum intel_display_power_domain domain);
9c065a7d
DV
1462void intel_display_power_put(struct drm_i915_private *dev_priv,
1463 enum intel_display_power_domain domain);
da5827c3
ID
1464
1465static inline void
1466assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1467{
1468 WARN_ONCE(dev_priv->pm.suspended,
1469 "Device suspended during HW access\n");
1470}
1471
1472static inline void
1473assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1474{
1475 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1476 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1477 * too much noise. */
1478 if (!atomic_read(&dev_priv->pm.wakeref_count))
1479 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1480}
1481
2b19efeb
ID
1482static inline int
1483assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1484{
1485 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1486
1487 assert_rpm_wakelock_held(dev_priv);
1488
1489 return seq;
1490}
1491
1492static inline void
1493assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1494{
1495 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1496 "HW access outside of RPM atomic section\n");
1497}
1498
1f814dac
ID
1499/**
1500 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1501 * @dev_priv: i915 device instance
1502 *
1503 * This function disable asserts that check if we hold an RPM wakelock
1504 * reference, while keeping the device-not-suspended checks still enabled.
1505 * It's meant to be used only in special circumstances where our rule about
1506 * the wakelock refcount wrt. the device power state doesn't hold. According
1507 * to this rule at any point where we access the HW or want to keep the HW in
1508 * an active state we must hold an RPM wakelock reference acquired via one of
1509 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1510 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1511 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1512 * users should avoid using this function.
1513 *
1514 * Any calls to this function must have a symmetric call to
1515 * enable_rpm_wakeref_asserts().
1516 */
1517static inline void
1518disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1519{
1520 atomic_inc(&dev_priv->pm.wakeref_count);
1521}
1522
1523/**
1524 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1525 * @dev_priv: i915 device instance
1526 *
1527 * This function re-enables the RPM assert checks after disabling them with
1528 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1529 * circumstances otherwise its use should be avoided.
1530 *
1531 * Any calls to this function must have a symmetric call to
1532 * disable_rpm_wakeref_asserts().
1533 */
1534static inline void
1535enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1536{
1537 atomic_dec(&dev_priv->pm.wakeref_count);
1538}
1539
1540/* TODO: convert users of these to rely instead on proper RPM refcounting */
1541#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1542 disable_rpm_wakeref_asserts(dev_priv)
1543
1544#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1545 enable_rpm_wakeref_asserts(dev_priv)
1546
9c065a7d 1547void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1548bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1549void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1550void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1551
d9bc89d9
DV
1552void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1553
e0fce78f
VS
1554void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1555 bool override, unsigned int mask);
b0b33846
VS
1556bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1557 enum dpio_channel ch, bool override);
e0fce78f
VS
1558
1559
5f1aae65 1560/* intel_pm.c */
87440425
PZ
1561void intel_init_clock_gating(struct drm_device *dev);
1562void intel_suspend_hw(struct drm_device *dev);
546c81fd 1563int ilk_wm_max_level(const struct drm_device *dev);
87440425 1564void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1565void intel_init_pm(struct drm_device *dev);
f742a552 1566void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1567void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1568void intel_gpu_ips_teardown(void);
ae48434c
ID
1569void intel_init_gt_powersave(struct drm_device *dev);
1570void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1571void intel_enable_gt_powersave(struct drm_device *dev);
1572void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1573void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1574void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1575void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1576void gen6_rps_busy(struct drm_i915_private *dev_priv);
1577void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1578void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1579void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1580 struct intel_rps_client *rps,
1581 unsigned long submitted);
6ad790c0 1582void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1583 struct drm_i915_gem_request *req);
6eb1a681 1584void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1585void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1586void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1587void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1588 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1589uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1590bool ilk_disable_lp_wm(struct drm_device *dev);
274008e8 1591int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
72662e10 1592
5f1aae65 1593/* intel_sdvo.c */
f0f59a00
VS
1594bool intel_sdvo_init(struct drm_device *dev,
1595 i915_reg_t reg, enum port port);
96a02917 1596
2b28bb1b 1597
5f1aae65 1598/* intel_sprite.c */
87440425 1599int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1600int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1601 struct drm_file *file_priv);
34e0adbb
ML
1602void intel_pipe_update_start(struct intel_crtc *crtc);
1603void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1604
1605/* intel_tv.c */
87440425 1606void intel_tv_init(struct drm_device *dev);
20ddf665 1607
ea2c67bb 1608/* intel_atomic.c */
2545e4a6
MR
1609int intel_connector_atomic_get_property(struct drm_connector *connector,
1610 const struct drm_connector_state *state,
1611 struct drm_property *property,
1612 uint64_t *val);
1356837e
MR
1613struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1614void intel_crtc_destroy_state(struct drm_crtc *crtc,
1615 struct drm_crtc_state *state);
de419ab6
ML
1616struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1617void intel_atomic_state_clear(struct drm_atomic_state *);
1618struct intel_shared_dpll_config *
1619intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1620
10f81c19
ACO
1621static inline struct intel_crtc_state *
1622intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1623 struct intel_crtc *crtc)
1624{
1625 struct drm_crtc_state *crtc_state;
1626 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1627 if (IS_ERR(crtc_state))
0b6cc188 1628 return ERR_CAST(crtc_state);
10f81c19
ACO
1629
1630 return to_intel_crtc_state(crtc_state);
1631}
d03c93d4
CK
1632int intel_atomic_setup_scalers(struct drm_device *dev,
1633 struct intel_crtc *intel_crtc,
1634 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1635
1636/* intel_atomic_plane.c */
8e7d688b 1637struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1638struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1639void intel_plane_destroy_state(struct drm_plane *plane,
1640 struct drm_plane_state *state);
1641extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1642
79e53945 1643#endif /* __INTEL_DRV_H__ */