]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Replace some open coded intel_crtc_has_dp_encoder()s
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
b1ba124d 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
913d8d11 55 int ret__ = 0; \
0206e353 56 while (!(COND)) { \
913d8d11 57 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
58 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
913d8d11
CW
60 break; \
61 } \
9848de08 62 if ((W) && drm_can_sleep()) { \
3f177625 63 usleep_range((W), (W)*2); \
0cc2764c
BW
64 } else { \
65 cpu_relax(); \
66 } \
913d8d11
CW
67 } \
68 ret__; \
69})
70
3f177625 71#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 72
0351b939
TU
73/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 75# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 76#else
18f4b843 77# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
78#endif
79
18f4b843
TU
80#define _wait_for_atomic(COND, US, ATOMIC) \
81({ \
82 int cpu, ret, timeout = (US) * 1000; \
83 u64 base; \
84 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
0351b939 85 BUILD_BUG_ON((US) > 50000); \
18f4b843
TU
86 if (!(ATOMIC)) { \
87 preempt_disable(); \
88 cpu = smp_processor_id(); \
89 } \
90 base = local_clock(); \
91 for (;;) { \
92 u64 now = local_clock(); \
93 if (!(ATOMIC)) \
94 preempt_enable(); \
95 if (COND) { \
96 ret = 0; \
97 break; \
98 } \
99 if (now - base >= timeout) { \
100 ret = -ETIMEDOUT; \
0351b939
TU
101 break; \
102 } \
103 cpu_relax(); \
18f4b843
TU
104 if (!(ATOMIC)) { \
105 preempt_disable(); \
106 if (unlikely(cpu != smp_processor_id())) { \
107 timeout -= now - base; \
108 cpu = smp_processor_id(); \
109 base = local_clock(); \
110 } \
111 } \
0351b939 112 } \
18f4b843
TU
113 ret; \
114})
115
116#define wait_for_us(COND, US) \
117({ \
118 int ret__; \
119 BUILD_BUG_ON(!__builtin_constant_p(US)); \
120 if ((US) > 10) \
121 ret__ = _wait_for((COND), (US), 10); \
122 else \
123 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
124 ret__; \
125})
126
18f4b843
TU
127#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
128#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
481b6af3 129
49938ac4
JN
130#define KHz(x) (1000 * (x))
131#define MHz(x) KHz(1000 * (x))
021357ac 132
79e53945
JB
133/*
134 * Display related stuff
135 */
136
137/* store information about an Ixxx DVO */
138/* The i830->i865 use multiple DVOs with multiple i2cs */
139/* the i915, i945 have a single sDVO i2c bus - which is different */
140#define MAX_OUTPUTS 6
141/* maximum connectors per crtcs in the mode set */
79e53945 142
4726e0b0
SK
143/* Maximum cursor sizes */
144#define GEN2_CURSOR_WIDTH 64
145#define GEN2_CURSOR_HEIGHT 64
068be561
DL
146#define MAX_CURSOR_WIDTH 256
147#define MAX_CURSOR_HEIGHT 256
4726e0b0 148
79e53945
JB
149#define INTEL_I2C_BUS_DVO 1
150#define INTEL_I2C_BUS_SDVO 2
151
152/* these are outputs from the chip - integrated only
153 external chips are via DVO or SDVO output */
6847d71b
PZ
154enum intel_output_type {
155 INTEL_OUTPUT_UNUSED = 0,
156 INTEL_OUTPUT_ANALOG = 1,
157 INTEL_OUTPUT_DVO = 2,
158 INTEL_OUTPUT_SDVO = 3,
159 INTEL_OUTPUT_LVDS = 4,
160 INTEL_OUTPUT_TVOUT = 5,
161 INTEL_OUTPUT_HDMI = 6,
162 INTEL_OUTPUT_DISPLAYPORT = 7,
163 INTEL_OUTPUT_EDP = 8,
164 INTEL_OUTPUT_DSI = 9,
165 INTEL_OUTPUT_UNKNOWN = 10,
166 INTEL_OUTPUT_DP_MST = 11,
167};
79e53945
JB
168
169#define INTEL_DVO_CHIP_NONE 0
170#define INTEL_DVO_CHIP_LVDS 1
171#define INTEL_DVO_CHIP_TMDS 2
172#define INTEL_DVO_CHIP_TVOUT 4
173
dfba2e2d
SK
174#define INTEL_DSI_VIDEO_MODE 0
175#define INTEL_DSI_COMMAND_MODE 1
72ffa333 176
79e53945
JB
177struct intel_framebuffer {
178 struct drm_framebuffer base;
05394f39 179 struct drm_i915_gem_object *obj;
2d7a215f 180 struct intel_rotation_info rot_info;
79e53945
JB
181};
182
37811fcc
CW
183struct intel_fbdev {
184 struct drm_fb_helper helper;
8bcd4553 185 struct intel_framebuffer *fb;
43cee314 186 async_cookie_t cookie;
d978ef14 187 int preferred_bpp;
37811fcc 188};
79e53945 189
21d40d37 190struct intel_encoder {
4ef69c7a 191 struct drm_encoder base;
9a935856 192
6847d71b 193 enum intel_output_type type;
bc079e8b 194 unsigned int cloneable;
21d40d37 195 void (*hot_plug)(struct intel_encoder *);
7ae89233 196 bool (*compute_config)(struct intel_encoder *,
5cec258b 197 struct intel_crtc_state *);
dafd226c 198 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 199 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 200 void (*enable)(struct intel_encoder *);
6cc5f341 201 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 202 void (*disable)(struct intel_encoder *);
bf49ec8c 203 void (*post_disable)(struct intel_encoder *);
d6db995f 204 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
205 /* Read out the current hw state of this connector, returning true if
206 * the encoder is active. If the encoder is enabled it also set the pipe
207 * it is connected to in the pipe parameter. */
208 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 209 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 210 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
211 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
212 * be set correctly before calling this function. */
045ac3b5 213 void (*get_config)(struct intel_encoder *,
5cec258b 214 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
215 /*
216 * Called during system suspend after all pending requests for the
217 * encoder are flushed (for example for DP AUX transactions) and
218 * device interrupts are disabled.
219 */
220 void (*suspend)(struct intel_encoder *);
f8aed700 221 int crtc_mask;
1d843f9d 222 enum hpd_pin hpd_pin;
79e53945
JB
223};
224
1d508706 225struct intel_panel {
dd06f90e 226 struct drm_display_mode *fixed_mode;
ec9ed197 227 struct drm_display_mode *downclock_mode;
4d891523 228 int fitting_mode;
58c68779
JN
229
230 /* backlight */
231 struct {
c91c9f32 232 bool present;
58c68779 233 u32 level;
6dda730e 234 u32 min;
7bd688cd 235 u32 max;
58c68779 236 bool enabled;
636baebf
JN
237 bool combination_mode; /* gen 2/4 only */
238 bool active_low_pwm;
b029e66f
SK
239
240 /* PWM chip */
022e4e52
SK
241 bool util_pin_active_low; /* bxt+ */
242 u8 controller; /* bxt+ only */
b029e66f
SK
243 struct pwm_device *pwm;
244
58c68779 245 struct backlight_device *device;
ab656bb9 246
5507faeb
JN
247 /* Connector and platform specific backlight functions */
248 int (*setup)(struct intel_connector *connector, enum pipe pipe);
249 uint32_t (*get)(struct intel_connector *connector);
250 void (*set)(struct intel_connector *connector, uint32_t level);
251 void (*disable)(struct intel_connector *connector);
252 void (*enable)(struct intel_connector *connector);
253 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
254 uint32_t hz);
255 void (*power)(struct intel_connector *, bool enable);
256 } backlight;
1d508706
JN
257};
258
5daa55eb
ZW
259struct intel_connector {
260 struct drm_connector base;
9a935856
DV
261 /*
262 * The fixed encoder this connector is connected to.
263 */
df0e9248 264 struct intel_encoder *encoder;
9a935856 265
f0947c37
DV
266 /* Reads out the current hw, returning true if the connector is enabled
267 * and active (i.e. dpms ON state). */
268 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
269
270 /* Panel info for eDP and LVDS */
271 struct intel_panel panel;
9cd300e0
JN
272
273 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
274 struct edid *edid;
beb60608 275 struct edid *detect_edid;
821450c6
EE
276
277 /* since POLL and HPD connectors may use the same HPD line keep the native
278 state of connector->polled in case hotplug storm detection changes it */
279 u8 polled;
0e32b39c
DA
280
281 void *port; /* store this opaque as its illegal to dereference it */
282
283 struct intel_dp *mst_port;
5daa55eb
ZW
284};
285
9e2c8475 286struct dpll {
80ad9206
VS
287 /* given values */
288 int n;
289 int m1, m2;
290 int p1, p2;
291 /* derived values */
292 int dot;
293 int vco;
294 int m;
295 int p;
9e2c8475 296};
80ad9206 297
de419ab6
ML
298struct intel_atomic_state {
299 struct drm_atomic_state base;
300
27c329ed 301 unsigned int cdclk;
565602d7 302
1a617b77
ML
303 /*
304 * Calculated device cdclk, can be different from cdclk
305 * only when all crtc's are DPMS off.
306 */
307 unsigned int dev_cdclk;
308
565602d7
ML
309 bool dpll_set, modeset;
310
8b4a7d05
MR
311 /*
312 * Does this transaction change the pipes that are active? This mask
313 * tracks which CRTC's have changed their active state at the end of
314 * the transaction (not counting the temporary disable during modesets).
315 * This mask should only be non-zero when intel_state->modeset is true,
316 * but the converse is not necessarily true; simply changing a mode may
317 * not flip the final active status of any CRTC's
318 */
319 unsigned int active_pipe_changes;
320
565602d7
ML
321 unsigned int active_crtcs;
322 unsigned int min_pixclk[I915_MAX_PIPES];
323
c89e39f3
CT
324 /* SKL/KBL Only */
325 unsigned int cdclk_pll_vco;
326
de419ab6 327 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
328
329 /*
330 * Current watermarks can't be trusted during hardware readout, so
331 * don't bother calculating intermediate watermarks.
332 */
333 bool skip_intermediate_wm;
98d39494
MR
334
335 /* Gen9+ only */
734fa01f 336 struct skl_wm_values wm_results;
de419ab6
ML
337};
338
eeca778a 339struct intel_plane_state {
2b875c22 340 struct drm_plane_state base;
eeca778a
GP
341 struct drm_rect src;
342 struct drm_rect dst;
343 struct drm_rect clip;
eeca778a 344 bool visible;
32b7eeec 345
be41e336
CK
346 /*
347 * scaler_id
348 * = -1 : not using a scaler
349 * >= 0 : using a scalers
350 *
351 * plane requiring a scaler:
352 * - During check_plane, its bit is set in
353 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 354 * update_scaler_plane.
be41e336
CK
355 * - scaler_id indicates the scaler it got assigned.
356 *
357 * plane doesn't require a scaler:
358 * - this can happen when scaling is no more required or plane simply
359 * got disabled.
360 * - During check_plane, corresponding bit is reset in
361 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 362 * update_scaler_plane.
be41e336
CK
363 */
364 int scaler_id;
818ed961
ML
365
366 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
367
368 /* async flip related structures */
369 struct drm_i915_gem_request *wait_req;
eeca778a
GP
370};
371
5724dbd1 372struct intel_initial_plane_config {
2d14030b 373 struct intel_framebuffer *fb;
49af449b 374 unsigned int tiling;
46f297fb
JB
375 int size;
376 u32 base;
377};
378
be41e336
CK
379#define SKL_MIN_SRC_W 8
380#define SKL_MAX_SRC_W 4096
381#define SKL_MIN_SRC_H 8
6156a456 382#define SKL_MAX_SRC_H 4096
be41e336
CK
383#define SKL_MIN_DST_W 8
384#define SKL_MAX_DST_W 4096
385#define SKL_MIN_DST_H 8
6156a456 386#define SKL_MAX_DST_H 4096
be41e336
CK
387
388struct intel_scaler {
be41e336
CK
389 int in_use;
390 uint32_t mode;
391};
392
393struct intel_crtc_scaler_state {
394#define SKL_NUM_SCALERS 2
395 struct intel_scaler scalers[SKL_NUM_SCALERS];
396
397 /*
398 * scaler_users: keeps track of users requesting scalers on this crtc.
399 *
400 * If a bit is set, a user is using a scaler.
401 * Here user can be a plane or crtc as defined below:
402 * bits 0-30 - plane (bit position is index from drm_plane_index)
403 * bit 31 - crtc
404 *
405 * Instead of creating a new index to cover planes and crtc, using
406 * existing drm_plane_index for planes which is well less than 31
407 * planes and bit 31 for crtc. This should be fine to cover all
408 * our platforms.
409 *
410 * intel_atomic_setup_scalers will setup available scalers to users
411 * requesting scalers. It will gracefully fail if request exceeds
412 * avilability.
413 */
414#define SKL_CRTC_INDEX 31
415 unsigned scaler_users;
416
417 /* scaler used by crtc for panel fitting purpose */
418 int scaler_id;
419};
420
1ed51de9
DV
421/* drm_mode->private_flags */
422#define I915_MODE_FLAG_INHERITED 1
423
4e0963c7
MR
424struct intel_pipe_wm {
425 struct intel_wm_level wm[5];
71f0a626 426 struct intel_wm_level raw_wm[5];
4e0963c7
MR
427 uint32_t linetime;
428 bool fbc_wm_enabled;
429 bool pipe_enabled;
430 bool sprites_enabled;
431 bool sprites_scaled;
432};
433
434struct skl_pipe_wm {
435 struct skl_wm_level wm[8];
436 struct skl_wm_level trans_wm;
437 uint32_t linetime;
438};
439
e8f1f02e
MR
440struct intel_crtc_wm_state {
441 union {
442 struct {
443 /*
444 * Intermediate watermarks; these can be
445 * programmed immediately since they satisfy
446 * both the current configuration we're
447 * switching away from and the new
448 * configuration we're switching to.
449 */
450 struct intel_pipe_wm intermediate;
451
452 /*
453 * Optimal watermarks, programmed post-vblank
454 * when this state is committed.
455 */
456 struct intel_pipe_wm optimal;
457 } ilk;
458
459 struct {
460 /* gen9+ only needs 1-step wm programming */
461 struct skl_pipe_wm optimal;
a1de91e5
MR
462
463 /* cached plane data rate */
464 unsigned plane_data_rate[I915_MAX_PLANES];
465 unsigned plane_y_data_rate[I915_MAX_PLANES];
86a2100a
MR
466
467 /* minimum block allocation */
468 uint16_t minimum_blocks[I915_MAX_PLANES];
469 uint16_t minimum_y_blocks[I915_MAX_PLANES];
e8f1f02e
MR
470 } skl;
471 };
472
473 /*
474 * Platforms with two-step watermark programming will need to
475 * update watermark programming post-vblank to switch from the
476 * safe intermediate watermarks to the optimal final
477 * watermarks.
478 */
479 bool need_postvbl_update;
480};
481
5cec258b 482struct intel_crtc_state {
2d112de7
ACO
483 struct drm_crtc_state base;
484
bb760063
DV
485 /**
486 * quirks - bitfield with hw state readout quirks
487 *
488 * For various reasons the hw state readout code might not be able to
489 * completely faithfully read out the current state. These cases are
490 * tracked with quirk flags so that fastboot and state checker can act
491 * accordingly.
492 */
9953599b 493#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
494 unsigned long quirks;
495
cd202f69 496 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
497 bool update_pipe; /* can a fast modeset be performed? */
498 bool disable_cxsr;
caed361d 499 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 500 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 501
37327abd
VS
502 /* Pipe source size (ie. panel fitter input size)
503 * All planes will be positioned inside this space,
504 * and get clipped at the edges. */
505 int pipe_src_w, pipe_src_h;
506
5bfe2ac0
DV
507 /* Whether to set up the PCH/FDI. Note that we never allow sharing
508 * between pch encoders and cpu encoders. */
509 bool has_pch_encoder;
50f3b016 510
e43823ec
JB
511 /* Are we sending infoframes on the attached port */
512 bool has_infoframe;
513
3b117c8f 514 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
515 * pipe on Haswell and later (where we have a special eDP transcoder)
516 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
517 enum transcoder cpu_transcoder;
518
50f3b016
DV
519 /*
520 * Use reduced/limited/broadcast rbg range, compressing from the full
521 * range fed into the crtcs.
522 */
523 bool limited_color_range;
524
a65347ba
JN
525 /* DSI has special cases */
526 bool has_dsi_encoder;
527
253c84c8
VS
528 /* Bitmask of encoder types (enum intel_output_type)
529 * driven by the pipe.
530 */
531 unsigned int output_types;
532
6897b4b5
DV
533 /* Whether we should send NULL infoframes. Required for audio. */
534 bool has_hdmi_sink;
535
9ed109a7
DV
536 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
537 * has_dp_encoder is set. */
538 bool has_audio;
539
d8b32247
DV
540 /*
541 * Enable dithering, used when the selected pipe bpp doesn't match the
542 * plane bpp.
543 */
965e0c48 544 bool dither;
f47709a9
DV
545
546 /* Controls for the clock computation, to override various stages. */
547 bool clock_set;
548
09ede541
DV
549 /* SDVO TV has a bunch of special case. To make multifunction encoders
550 * work correctly, we need to track this at runtime.*/
551 bool sdvo_tv_clock;
552
e29c22c0
DV
553 /*
554 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
555 * required. This is set in the 2nd loop of calling encoder's
556 * ->compute_config if the first pick doesn't work out.
557 */
558 bool bw_constrained;
559
f47709a9
DV
560 /* Settings for the intel dpll used on pretty much everything but
561 * haswell. */
80ad9206 562 struct dpll dpll;
f47709a9 563
8106ddbd
ACO
564 /* Selected dpll when shared or NULL. */
565 struct intel_shared_dpll *shared_dpll;
a43f6e0f 566
96b7dfb7
S
567 /*
568 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
569 * - enum skl_dpll on SKL
570 */
de7cfc63
DV
571 uint32_t ddi_pll_sel;
572
66e985c0
DV
573 /* Actual register state of the dpll, for shared dpll cross-checking. */
574 struct intel_dpll_hw_state dpll_hw_state;
575
47eacbab
VS
576 /* DSI PLL registers */
577 struct {
578 u32 ctrl, div;
579 } dsi_pll;
580
965e0c48 581 int pipe_bpp;
6cf86a5e 582 struct intel_link_m_n dp_m_n;
ff9a6750 583
439d7ac0
PB
584 /* m2_n2 for eDP downclock */
585 struct intel_link_m_n dp_m2_n2;
f769cd24 586 bool has_drrs;
439d7ac0 587
ff9a6750
DV
588 /*
589 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
590 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
591 * already multiplied by pixel_multiplier.
df92b1e6 592 */
ff9a6750
DV
593 int port_clock;
594
6cc5f341
DV
595 /* Used by SDVO (and if we ever fix it, HDMI). */
596 unsigned pixel_multiplier;
2dd24552 597
90a6b7b0
VS
598 uint8_t lane_count;
599
95a7a2ae
ID
600 /*
601 * Used by platforms having DP/HDMI PHY with programmable lane
602 * latency optimization.
603 */
604 uint8_t lane_lat_optim_mask;
605
2dd24552 606 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
607 struct {
608 u32 control;
609 u32 pgm_ratios;
68fc8742 610 u32 lvds_border_bits;
b074cec8
JB
611 } gmch_pfit;
612
613 /* Panel fitter placement and size for Ironlake+ */
614 struct {
615 u32 pos;
616 u32 size;
fd4daa9c 617 bool enabled;
fabf6e51 618 bool force_thru;
b074cec8 619 } pch_pfit;
33d29b14 620
ca3a0ff8 621 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 622 int fdi_lanes;
ca3a0ff8 623 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
624
625 bool ips_enabled;
cf532bb2 626
f51be2e0
PZ
627 bool enable_fbc;
628
cf532bb2 629 bool double_wide;
0e32b39c
DA
630
631 bool dp_encoder_is_mst;
632 int pbn;
be41e336
CK
633
634 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
635
636 /* w/a for waiting 2 vblanks during crtc enable */
637 enum pipe hsw_workaround_pipe;
d21fbe87
MR
638
639 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
640 bool disable_lp_wm;
4e0963c7 641
e8f1f02e 642 struct intel_crtc_wm_state wm;
05dc698c
LL
643
644 /* Gamma mode programmed on the pipe */
645 uint32_t gamma_mode;
b8cecdf5
DV
646};
647
262cd2e1
VS
648struct vlv_wm_state {
649 struct vlv_pipe_wm wm[3];
650 struct vlv_sr_wm sr[3];
651 uint8_t num_active_planes;
652 uint8_t num_levels;
653 uint8_t level;
654 bool cxsr;
655};
656
79e53945
JB
657struct intel_crtc {
658 struct drm_crtc base;
80824003
JB
659 enum pipe pipe;
660 enum plane plane;
79e53945 661 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
662 /*
663 * Whether the crtc and the connected output pipeline is active. Implies
664 * that crtc->enabled is set, i.e. the current mode configuration has
665 * some outputs connected to this crtc.
08a48469
DV
666 */
667 bool active;
6efdf354 668 unsigned long enabled_power_domains;
652c393a 669 bool lowfreq_avail;
02e792fb 670 struct intel_overlay *overlay;
5a21b665 671 struct intel_flip_work *flip_work;
cda4b7d3 672
b4a98e57
CW
673 atomic_t unpin_work_count;
674
e506a0c6
DV
675 /* Display surface base address adjustement for pageflips. Note that on
676 * gen4+ this only adjusts up to a tile, offsets within a tile are
677 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 678 u32 dspaddr_offset;
2db3366b
PZ
679 int adjusted_x;
680 int adjusted_y;
e506a0c6 681
cda4b7d3 682 uint32_t cursor_addr;
4b0e333e 683 uint32_t cursor_cntl;
dc41c154 684 uint32_t cursor_size;
4b0e333e 685 uint32_t cursor_base;
4b645f14 686
6e3c9717 687 struct intel_crtc_state *config;
b8cecdf5 688
5a21b665
DV
689 /* reset counter value when the last flip was submitted */
690 unsigned int reset_counter;
691
8664281b
PZ
692 /* Access to these should be protected by dev_priv->irq_lock. */
693 bool cpu_fifo_underrun_disabled;
694 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
695
696 /* per-pipe watermark state */
697 struct {
698 /* watermarks currently being used */
4e0963c7
MR
699 union {
700 struct intel_pipe_wm ilk;
701 struct skl_pipe_wm skl;
702 } active;
ed4a6a7c 703
852eb00d
VS
704 /* allow CxSR on this pipe */
705 bool cxsr_allowed;
0b2ae6d7 706 } wm;
8d7849db 707
80715b2f 708 int scanline_offset;
32b7eeec 709
eb120ef6
JB
710 struct {
711 unsigned start_vbl_count;
712 ktime_t start_vbl_time;
713 int min_vbl, max_vbl;
714 int scanline_start;
715 } debug;
85a62bf9 716
be41e336
CK
717 /* scalers available on this crtc */
718 int num_scalers;
262cd2e1
VS
719
720 struct vlv_wm_state wm_state;
79e53945
JB
721};
722
c35426d2
VS
723struct intel_plane_wm_parameters {
724 uint32_t horiz_pixels;
ed57cb8a 725 uint32_t vert_pixels;
2cd601c6
CK
726 /*
727 * For packed pixel formats:
728 * bytes_per_pixel - holds bytes per pixel
729 * For planar pixel formats:
730 * bytes_per_pixel - holds bytes per pixel for uv-plane
731 * y_bytes_per_pixel - holds bytes per pixel for y-plane
732 */
c35426d2 733 uint8_t bytes_per_pixel;
2cd601c6 734 uint8_t y_bytes_per_pixel;
c35426d2
VS
735 bool enabled;
736 bool scaled;
0fda6568 737 u64 tiling;
1fc0a8f7 738 unsigned int rotation;
6eb1a681 739 uint16_t fifo_size;
c35426d2
VS
740};
741
b840d907
JB
742struct intel_plane {
743 struct drm_plane base;
7f1f3851 744 int plane;
b840d907 745 enum pipe pipe;
2d354c34 746 bool can_scale;
b840d907 747 int max_downscale;
a9ff8714 748 uint32_t frontbuffer_bit;
526682e9
PZ
749
750 /* Since we need to change the watermarks before/after
751 * enabling/disabling the planes, we need to store the parameters here
752 * as the other pieces of the struct may not reflect the values we want
753 * for the watermark calculations. Currently only Haswell uses this.
754 */
c35426d2 755 struct intel_plane_wm_parameters wm;
526682e9 756
8e7d688b
MR
757 /*
758 * NOTE: Do not place new plane state fields here (e.g., when adding
759 * new plane properties). New runtime state should now be placed in
2fde1391 760 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
761 */
762
b840d907 763 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
764 const struct intel_crtc_state *crtc_state,
765 const struct intel_plane_state *plane_state);
b39d53f6 766 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 767 struct drm_crtc *crtc);
c59cb179 768 int (*check_plane)(struct drm_plane *plane,
061e4b8d 769 struct intel_crtc_state *crtc_state,
c59cb179 770 struct intel_plane_state *state);
b840d907
JB
771};
772
b445e3b0
ED
773struct intel_watermark_params {
774 unsigned long fifo_size;
775 unsigned long max_wm;
776 unsigned long default_wm;
777 unsigned long guard_size;
778 unsigned long cacheline_size;
779};
780
781struct cxsr_latency {
782 int is_desktop;
783 int is_ddr3;
784 unsigned long fsb_freq;
785 unsigned long mem_freq;
786 unsigned long display_sr;
787 unsigned long display_hpll_disable;
788 unsigned long cursor_sr;
789 unsigned long cursor_hpll_disable;
790};
791
de419ab6 792#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 793#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 794#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 795#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 796#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 797#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 798#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 799#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 800#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 801
f5bbfca3 802struct intel_hdmi {
f0f59a00 803 i915_reg_t hdmi_reg;
f5bbfca3 804 int ddc_bus;
b1ba124d
VS
805 struct {
806 enum drm_dp_dual_mode_type type;
807 int max_tmds_clock;
808 } dp_dual_mode;
0f2a2a75 809 bool limited_color_range;
55bc60db 810 bool color_range_auto;
f5bbfca3
ED
811 bool has_hdmi_sink;
812 bool has_audio;
813 enum hdmi_force_audio force_audio;
abedc077 814 bool rgb_quant_range_selectable;
94a11ddc 815 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 816 struct intel_connector *attached_connector;
f5bbfca3 817 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 818 enum hdmi_infoframe_type type,
fff63867 819 const void *frame, ssize_t len);
687f4d06 820 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 821 bool enable,
7c5f93b0 822 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
823 bool (*infoframe_enabled)(struct drm_encoder *encoder,
824 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
825};
826
0e32b39c 827struct intel_dp_mst_encoder;
b091cd92 828#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 829
fe3cd48d
R
830/*
831 * enum link_m_n_set:
832 * When platform provides two set of M_N registers for dp, we can
833 * program them and switch between them incase of DRRS.
834 * But When only one such register is provided, we have to program the
835 * required divider value on that registers itself based on the DRRS state.
836 *
837 * M1_N1 : Program dp_m_n on M1_N1 registers
838 * dp_m2_n2 on M2_N2 registers (If supported)
839 *
840 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
841 * M2_N2 registers are not supported
842 */
843
844enum link_m_n_set {
845 /* Sets the m1_n1 and m2_n2 */
846 M1_N1 = 0,
847 M2_N2
848};
849
54d63ca6 850struct intel_dp {
f0f59a00
VS
851 i915_reg_t output_reg;
852 i915_reg_t aux_ch_ctl_reg;
853 i915_reg_t aux_ch_data_reg[5];
54d63ca6 854 uint32_t DP;
901c2daf
VS
855 int link_rate;
856 uint8_t lane_count;
30d9aa42 857 uint8_t sink_count;
54d63ca6 858 bool has_audio;
7d23e3c3 859 bool detect_done;
54d63ca6 860 enum hdmi_force_audio force_audio;
0f2a2a75 861 bool limited_color_range;
55bc60db 862 bool color_range_auto;
54d63ca6 863 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 864 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 865 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 866 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
94ca719e
VS
867 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
868 uint8_t num_sink_rates;
869 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 870 struct drm_dp_aux aux;
54d63ca6
SK
871 uint8_t train_set[4];
872 int panel_power_up_delay;
873 int panel_power_down_delay;
874 int panel_power_cycle_delay;
875 int backlight_on_delay;
876 int backlight_off_delay;
54d63ca6
SK
877 struct delayed_work panel_vdd_work;
878 bool want_panel_vdd;
dce56b3c
PZ
879 unsigned long last_power_on;
880 unsigned long last_backlight_off;
d28d4731 881 ktime_t panel_power_off_time;
5d42f82a 882
01527b31
CT
883 struct notifier_block edp_notifier;
884
a4a5d2f8
VS
885 /*
886 * Pipe whose power sequencer is currently locked into
887 * this port. Only relevant on VLV/CHV.
888 */
889 enum pipe pps_pipe;
78597996
ID
890 /*
891 * Set if the sequencer may be reset due to a power transition,
892 * requiring a reinitialization. Only relevant on BXT.
893 */
894 bool pps_reset;
36b5f425 895 struct edp_power_seq pps_delays;
a4a5d2f8 896
0e32b39c
DA
897 bool can_mst; /* this port supports mst */
898 bool is_mst;
899 int active_mst_links;
900 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 901 struct intel_connector *attached_connector;
ec5b01dd 902
0e32b39c
DA
903 /* mst connector list */
904 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
905 struct drm_dp_mst_topology_mgr mst_mgr;
906
ec5b01dd 907 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
908 /*
909 * This function returns the value we have to program the AUX_CTL
910 * register with to kick off an AUX transaction.
911 */
912 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
913 bool has_aux_irq,
914 int send_bytes,
915 uint32_t aux_clock_divider);
ad64217b
ACO
916
917 /* This is called before a link training is starterd */
918 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
919
c5d5ab7a
TP
920 /* Displayport compliance testing */
921 unsigned long compliance_test_type;
559be30c
TP
922 unsigned long compliance_test_data;
923 bool compliance_test_active;
54d63ca6
SK
924};
925
da63a9f2
PZ
926struct intel_digital_port {
927 struct intel_encoder base;
174edf1f 928 enum port port;
bcf53de4 929 u32 saved_port_bits;
da63a9f2
PZ
930 struct intel_dp dp;
931 struct intel_hdmi hdmi;
b2c5c181 932 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 933 bool release_cl2_override;
ccb1a831 934 uint8_t max_lanes;
cae666ce
TI
935 /* for communication with audio component; protected by av_mutex */
936 const struct drm_connector *audio_connector;
da63a9f2
PZ
937};
938
0e32b39c
DA
939struct intel_dp_mst_encoder {
940 struct intel_encoder base;
941 enum pipe pipe;
942 struct intel_digital_port *primary;
0552f765 943 struct intel_connector *connector;
0e32b39c
DA
944};
945
65d64cc5 946static inline enum dpio_channel
89b667f8
JB
947vlv_dport_to_channel(struct intel_digital_port *dport)
948{
949 switch (dport->port) {
950 case PORT_B:
00fc31b7 951 case PORT_D:
e4607fcf 952 return DPIO_CH0;
89b667f8 953 case PORT_C:
e4607fcf 954 return DPIO_CH1;
89b667f8
JB
955 default:
956 BUG();
957 }
958}
959
65d64cc5
VS
960static inline enum dpio_phy
961vlv_dport_to_phy(struct intel_digital_port *dport)
962{
963 switch (dport->port) {
964 case PORT_B:
965 case PORT_C:
966 return DPIO_PHY0;
967 case PORT_D:
968 return DPIO_PHY1;
969 default:
970 BUG();
971 }
972}
973
974static inline enum dpio_channel
eb69b0e5
CML
975vlv_pipe_to_channel(enum pipe pipe)
976{
977 switch (pipe) {
978 case PIPE_A:
979 case PIPE_C:
980 return DPIO_CH0;
981 case PIPE_B:
982 return DPIO_CH1;
983 default:
984 BUG();
985 }
986}
987
f875c15a
CW
988static inline struct drm_crtc *
989intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
990{
fac5e23e 991 struct drm_i915_private *dev_priv = to_i915(dev);
f875c15a
CW
992 return dev_priv->pipe_to_crtc_mapping[pipe];
993}
994
417ae147
CW
995static inline struct drm_crtc *
996intel_get_crtc_for_plane(struct drm_device *dev, int plane)
997{
fac5e23e 998 struct drm_i915_private *dev_priv = to_i915(dev);
417ae147
CW
999 return dev_priv->plane_to_crtc_mapping[plane];
1000}
1001
51cbaf01
ML
1002struct intel_flip_work {
1003 struct work_struct unpin_work;
1004 struct work_struct mmio_work;
1005
5a21b665
DV
1006 struct drm_crtc *crtc;
1007 struct drm_framebuffer *old_fb;
1008 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1009 struct drm_pending_vblank_event *event;
e7d841ca 1010 atomic_t pending;
5a21b665
DV
1011 u32 flip_count;
1012 u32 gtt_offset;
1013 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1014 u32 flip_queued_vblank;
5a21b665
DV
1015 u32 flip_ready_vblank;
1016 unsigned int rotation;
4e5359cd
SF
1017};
1018
5f1aae65 1019struct intel_load_detect_pipe {
edde3617 1020 struct drm_atomic_state *restore_state;
5f1aae65 1021};
79e53945 1022
5f1aae65
PZ
1023static inline struct intel_encoder *
1024intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1025{
1026 return to_intel_connector(connector)->encoder;
1027}
1028
da63a9f2
PZ
1029static inline struct intel_digital_port *
1030enc_to_dig_port(struct drm_encoder *encoder)
1031{
1032 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
1033}
1034
0e32b39c
DA
1035static inline struct intel_dp_mst_encoder *
1036enc_to_mst(struct drm_encoder *encoder)
1037{
1038 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1039}
1040
9ff8c9ba
ID
1041static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1042{
1043 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1044}
1045
1046static inline struct intel_digital_port *
1047dp_to_dig_port(struct intel_dp *intel_dp)
1048{
1049 return container_of(intel_dp, struct intel_digital_port, dp);
1050}
1051
1052static inline struct intel_digital_port *
1053hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1054{
1055 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1056}
1057
6af31a65
DL
1058/*
1059 * Returns the number of planes for this pipe, ie the number of sprites + 1
1060 * (primary plane). This doesn't count the cursor plane then.
1061 */
1062static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1063{
1064 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1065}
5f1aae65 1066
47339cd9 1067/* intel_fifo_underrun.c */
a72e4c9f 1068bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1069 enum pipe pipe, bool enable);
a72e4c9f 1070bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1071 enum transcoder pch_transcoder,
1072 bool enable);
1f7247c0
DV
1073void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1074 enum pipe pipe);
1075void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1076 enum transcoder pch_transcoder);
aca7b684
VS
1077void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1078void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1079
1080/* i915_irq.c */
480c8033
DV
1081void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1082void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1083void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1084void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1085void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1086void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1087void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
59d02a1f 1088u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1089void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1090void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1091static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1092{
1093 /*
1094 * We only use drm_irq_uninstall() at unload and VT switch, so
1095 * this is the only thing we need to check.
1096 */
2aeb7d3a 1097 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1098}
1099
a225f079 1100int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1101void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1102 unsigned int pipe_mask);
aae8ba84
VS
1103void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1104 unsigned int pipe_mask);
5f1aae65 1105
5f1aae65 1106/* intel_crt.c */
87440425 1107void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1108
1109
1110/* intel_ddi.c */
e404ba8d
VS
1111void intel_ddi_clk_select(struct intel_encoder *encoder,
1112 const struct intel_crtc_state *pipe_config);
6a7e4f99 1113void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
87440425
PZ
1114void hsw_fdi_link_train(struct drm_crtc *crtc);
1115void intel_ddi_init(struct drm_device *dev, enum port port);
1116enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1117bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1118void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1119void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1120 enum transcoder cpu_transcoder);
1121void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1122void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1123bool intel_ddi_pll_select(struct intel_crtc *crtc,
1124 struct intel_crtc_state *crtc_state);
87440425 1125void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1126void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1127bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1128void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1129void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1130 struct intel_crtc_state *pipe_config);
bcddf610
S
1131struct intel_encoder *
1132intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1133
44905a27 1134void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1135void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1136 struct intel_crtc_state *pipe_config);
0e32b39c 1137void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1138uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1139
b680c37a 1140/* intel_frontbuffer.c */
f99d7069 1141void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1142 enum fb_op_origin origin);
f99d7069
DV
1143void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1144 unsigned frontbuffer_bits);
1145void intel_frontbuffer_flip_complete(struct drm_device *dev,
1146 unsigned frontbuffer_bits);
f99d7069 1147void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1148 unsigned frontbuffer_bits);
6761dd31
TU
1149unsigned int intel_fb_align_height(struct drm_device *dev,
1150 unsigned int height,
1151 uint32_t pixel_format,
1152 uint64_t fb_format_modifier);
de152b62
RV
1153void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1154 enum fb_op_origin origin);
7b49f948
VS
1155u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1156 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1157
7c10a2b5 1158/* intel_audio.c */
88212941 1159void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
69bfe1a9
JN
1160void intel_audio_codec_enable(struct intel_encoder *encoder);
1161void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1162void i915_audio_component_init(struct drm_i915_private *dev_priv);
1163void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1164
b680c37a 1165/* intel_display.c */
b2045352 1166void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
19ab4ed3 1167void intel_update_rawclk(struct drm_i915_private *dev_priv);
c30fec65
VS
1168int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1169 const char *name, u32 reg, int ref_freq);
65a3fea0 1170extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1171void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1663b9d6 1172unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1173bool intel_has_pending_fb_unpin(struct drm_device *dev);
7d993739
TU
1174void intel_mark_busy(struct drm_i915_private *dev_priv);
1175void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1176void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1177int intel_display_suspend(struct drm_device *dev);
87440425 1178void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1179int intel_connector_init(struct intel_connector *);
1180struct intel_connector *intel_connector_alloc(void);
87440425 1181bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1182void intel_connector_attach_encoder(struct intel_connector *connector,
1183 struct intel_encoder *encoder);
87440425
PZ
1184struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1185 struct drm_crtc *crtc);
752aa88a 1186enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1187int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1188 struct drm_file *file_priv);
87440425
PZ
1189enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1190 enum pipe pipe);
2d84d2b3
VS
1191static inline bool
1192intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1193 enum intel_output_type type)
1194{
1195 return crtc_state->output_types & (1 << type);
1196}
37a5650b
VS
1197static inline bool
1198intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1199{
1200 return crtc_state->output_types &
1201 ((1 << INTEL_OUTPUT_DISPLAYPORT) |
1202 (1 << INTEL_OUTPUT_DP_MST) |
1203 (1 << INTEL_OUTPUT_EDP));
1204}
4f905cf9
DV
1205static inline void
1206intel_wait_for_vblank(struct drm_device *dev, int pipe)
1207{
1208 drm_wait_one_vblank(dev, pipe);
1209}
0c241d5b
VS
1210static inline void
1211intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1212{
1213 const struct intel_crtc *crtc =
1214 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1215
1216 if (crtc->active)
1217 intel_wait_for_vblank(dev, pipe);
1218}
a2991414
ML
1219
1220u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1221
87440425 1222int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1223void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1224 struct intel_digital_port *dport,
1225 unsigned int expected_mask);
87440425
PZ
1226bool intel_get_load_detect_pipe(struct drm_connector *connector,
1227 struct drm_display_mode *mode,
51fd371b
RC
1228 struct intel_load_detect_pipe *old,
1229 struct drm_modeset_acquire_ctx *ctx);
87440425 1230void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1231 struct intel_load_detect_pipe *old,
1232 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1233int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1234 unsigned int rotation);
fb4b8ce1 1235void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
a8bb6818
DV
1236struct drm_framebuffer *
1237__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1238 struct drm_mode_fb_cmd2 *mode_cmd,
1239 struct drm_i915_gem_object *obj);
5a21b665 1240void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1241void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1242void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1243int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1244 const struct drm_plane_state *new_state);
38f3ce3a 1245void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1246 const struct drm_plane_state *old_state);
a98b3431
MR
1247int intel_plane_atomic_get_property(struct drm_plane *plane,
1248 const struct drm_plane_state *state,
1249 struct drm_property *property,
1250 uint64_t *val);
1251int intel_plane_atomic_set_property(struct drm_plane *plane,
1252 struct drm_plane_state *state,
1253 struct drm_property *property,
1254 uint64_t val);
da20eabd
ML
1255int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1256 struct drm_plane_state *plane_state);
716c2e55 1257
832be82f
VS
1258unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1259 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1260
121920fa
TU
1261static inline bool
1262intel_rotation_90_or_270(unsigned int rotation)
1263{
1264 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1265}
1266
3b7a5119
SJ
1267void intel_create_rotation_property(struct drm_device *dev,
1268 struct intel_plane *plane);
1269
7abd4b35
ACO
1270void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1271 enum pipe pipe);
1272
3f36b937
TU
1273int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1274 const struct dpll *dpll);
d288f65f 1275void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1276int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1277
716c2e55 1278/* modesetting asserts */
b680c37a
DV
1279void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1280 enum pipe pipe);
55607e8a
DV
1281void assert_pll(struct drm_i915_private *dev_priv,
1282 enum pipe pipe, bool state);
1283#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1284#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1285void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1286#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1287#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1288void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1289 enum pipe pipe, bool state);
1290#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1291#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1292void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1293#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1294#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1295u32 intel_compute_tile_offset(int *x, int *y,
1296 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
1297 unsigned int pitch,
1298 unsigned int rotation);
c033666a
CW
1299void intel_prepare_reset(struct drm_i915_private *dev_priv);
1300void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1301void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1302void hsw_disable_pc8(struct drm_i915_private *dev_priv);
324513c0
ID
1303void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1304void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
9c8d0b8e
ID
1305void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1306void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1307bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1308 enum dpio_phy phy);
1309bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1310 enum dpio_phy phy);
da2f41d1 1311void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1312void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1313void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1314void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af
DL
1315void skl_init_cdclk(struct drm_i915_private *dev_priv);
1316void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
c89e39f3 1317unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1318void skl_enable_dc6(struct drm_i915_private *dev_priv);
1319void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1320void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1321 struct intel_crtc_state *pipe_config);
fe3cd48d 1322void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1323int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1324bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1325 struct dpll *best_clock);
1326int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1327
87440425 1328bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1329void hsw_enable_ips(struct intel_crtc *crtc);
1330void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1331enum intel_display_power_domain
1332intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1333enum intel_display_power_domain
1334intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1335void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1336 struct intel_crtc_state *pipe_config);
86adf9d7 1337
e435d6e5 1338int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1339int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1340
44eb0cb9
MK
1341u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1342 struct drm_i915_gem_object *obj,
1343 unsigned int plane);
dedf278c 1344
6156a456
CK
1345u32 skl_plane_ctl_format(uint32_t pixel_format);
1346u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1347u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1348
eb805623 1349/* intel_csr.c */
f4448375 1350void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1351void intel_csr_load_program(struct drm_i915_private *);
f4448375 1352void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1353void intel_csr_ucode_suspend(struct drm_i915_private *);
1354void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1355
5f1aae65 1356/* intel_dp.c */
457c52d8 1357bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1358bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1359 struct intel_connector *intel_connector);
901c2daf
VS
1360void intel_dp_set_link_params(struct intel_dp *intel_dp,
1361 const struct intel_crtc_state *pipe_config);
87440425 1362void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1363void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1364void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1365void intel_dp_encoder_reset(struct drm_encoder *encoder);
1366void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1367void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1368int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1369bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1370 struct intel_crtc_state *pipe_config);
5d8a7752 1371bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1372enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1373 bool long_hpd);
4be73780
DV
1374void intel_edp_backlight_on(struct intel_dp *intel_dp);
1375void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1376void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1377void intel_edp_panel_on(struct intel_dp *intel_dp);
1378void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1379void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1380void intel_dp_mst_suspend(struct drm_device *dev);
1381void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1382int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1383int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1384void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1385void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1386uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1387void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1388void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1389void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1390void intel_edp_drrs_invalidate(struct drm_device *dev,
1391 unsigned frontbuffer_bits);
1392void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1393bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1394 struct intel_digital_port *port);
0bc12bcb 1395
94223d04
ACO
1396void
1397intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1398 uint8_t dp_train_pat);
1399void
1400intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1401void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1402uint8_t
1403intel_dp_voltage_max(struct intel_dp *intel_dp);
1404uint8_t
1405intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1406void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1407 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1408bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1409bool
1410intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1411
419b1b7a
ACO
1412static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1413{
1414 return ~((1 << lane_count) - 1) & 0xf;
1415}
1416
e7156c83
YA
1417/* intel_dp_aux_backlight.c */
1418int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1419
0e32b39c
DA
1420/* intel_dp_mst.c */
1421int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1422void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1423/* intel_dsi.c */
4328633d 1424void intel_dsi_init(struct drm_device *dev);
5f1aae65 1425
90198355
JN
1426/* intel_dsi_dcs_backlight.c */
1427int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1428
1429/* intel_dvo.c */
87440425 1430void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1431
1432
0632fef6 1433/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1434#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1435extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1436extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1437extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1438extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1439extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1440extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1441#else
1442static inline int intel_fbdev_init(struct drm_device *dev)
1443{
1444 return 0;
1445}
5f1aae65 1446
e00bf696 1447static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1448{
1449}
1450
1451static inline void intel_fbdev_fini(struct drm_device *dev)
1452{
1453}
1454
82e3b8c1 1455static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1456{
1457}
1458
0632fef6 1459static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1460{
1461}
1462#endif
5f1aae65 1463
7ff0ebcc 1464/* intel_fbc.c */
f51be2e0
PZ
1465void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1466 struct drm_atomic_state *state);
0e631adc 1467bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1468void intel_fbc_pre_update(struct intel_crtc *crtc,
1469 struct intel_crtc_state *crtc_state,
1470 struct intel_plane_state *plane_state);
1eb52238 1471void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1472void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1473void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1474void intel_fbc_enable(struct intel_crtc *crtc,
1475 struct intel_crtc_state *crtc_state,
1476 struct intel_plane_state *plane_state);
c937ab3e
PZ
1477void intel_fbc_disable(struct intel_crtc *crtc);
1478void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1479void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1480 unsigned int frontbuffer_bits,
1481 enum fb_op_origin origin);
1482void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1483 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1484void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1485
5f1aae65 1486/* intel_hdmi.c */
f0f59a00 1487void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1488void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1489 struct intel_connector *intel_connector);
1490struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1491bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1492 struct intel_crtc_state *pipe_config);
b2ccb822 1493void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1494
1495
1496/* intel_lvds.c */
87440425 1497void intel_lvds_init(struct drm_device *dev);
97a824e1 1498struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1499bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1500
1501
1502/* intel_modes.c */
1503int intel_connector_update_modes(struct drm_connector *connector,
87440425 1504 struct edid *edid);
5f1aae65 1505int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1506void intel_attach_force_audio_property(struct drm_connector *connector);
1507void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1508void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1509
1510
1511/* intel_overlay.c */
1ee8da6d
CW
1512void intel_setup_overlay(struct drm_i915_private *dev_priv);
1513void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1514int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1515int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1516 struct drm_file *file_priv);
1517int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1518 struct drm_file *file_priv);
1362b776 1519void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1520
1521
1522/* intel_panel.c */
87440425 1523int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1524 struct drm_display_mode *fixed_mode,
1525 struct drm_display_mode *downclock_mode);
87440425
PZ
1526void intel_panel_fini(struct intel_panel *panel);
1527void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1528 struct drm_display_mode *adjusted_mode);
1529void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1530 struct intel_crtc_state *pipe_config,
87440425
PZ
1531 int fitting_mode);
1532void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1533 struct intel_crtc_state *pipe_config,
87440425 1534 int fitting_mode);
6dda730e
JN
1535void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1536 u32 level, u32 max);
fda9ee98
CW
1537int intel_panel_setup_backlight(struct drm_connector *connector,
1538 enum pipe pipe);
752aa88a
JB
1539void intel_panel_enable_backlight(struct intel_connector *connector);
1540void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1541void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1542enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1543extern struct drm_display_mode *intel_find_panel_downclock(
1544 struct drm_device *dev,
1545 struct drm_display_mode *fixed_mode,
1546 struct drm_connector *connector);
e63d87c0
CW
1547
1548#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1549int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1550void intel_backlight_device_unregister(struct intel_connector *connector);
1551#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1552static int intel_backlight_device_register(struct intel_connector *connector)
1553{
1554 return 0;
1555}
e63d87c0
CW
1556static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1557{
1558}
1559#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1560
5f1aae65 1561
0bc12bcb 1562/* intel_psr.c */
0bc12bcb
RV
1563void intel_psr_enable(struct intel_dp *intel_dp);
1564void intel_psr_disable(struct intel_dp *intel_dp);
1565void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1566 unsigned frontbuffer_bits);
0bc12bcb 1567void intel_psr_flush(struct drm_device *dev,
169de131
RV
1568 unsigned frontbuffer_bits,
1569 enum fb_op_origin origin);
0bc12bcb 1570void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1571void intel_psr_single_frame_update(struct drm_device *dev,
1572 unsigned frontbuffer_bits);
0bc12bcb 1573
9c065a7d
DV
1574/* intel_runtime_pm.c */
1575int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1576void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1577void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1578void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1579void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1580void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1581void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1582const char *
1583intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1584
f458ebbc
DV
1585bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1586 enum intel_display_power_domain domain);
1587bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1588 enum intel_display_power_domain domain);
9c065a7d
DV
1589void intel_display_power_get(struct drm_i915_private *dev_priv,
1590 enum intel_display_power_domain domain);
09731280
ID
1591bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1592 enum intel_display_power_domain domain);
9c065a7d
DV
1593void intel_display_power_put(struct drm_i915_private *dev_priv,
1594 enum intel_display_power_domain domain);
da5827c3
ID
1595
1596static inline void
1597assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1598{
1599 WARN_ONCE(dev_priv->pm.suspended,
1600 "Device suspended during HW access\n");
1601}
1602
1603static inline void
1604assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1605{
1606 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1607 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1608 * too much noise. */
1609 if (!atomic_read(&dev_priv->pm.wakeref_count))
1610 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1611}
1612
2b19efeb
ID
1613static inline int
1614assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1615{
1616 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1617
1618 assert_rpm_wakelock_held(dev_priv);
1619
1620 return seq;
1621}
1622
1623static inline void
1624assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1625{
1626 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1627 "HW access outside of RPM atomic section\n");
1628}
1629
1f814dac
ID
1630/**
1631 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1632 * @dev_priv: i915 device instance
1633 *
1634 * This function disable asserts that check if we hold an RPM wakelock
1635 * reference, while keeping the device-not-suspended checks still enabled.
1636 * It's meant to be used only in special circumstances where our rule about
1637 * the wakelock refcount wrt. the device power state doesn't hold. According
1638 * to this rule at any point where we access the HW or want to keep the HW in
1639 * an active state we must hold an RPM wakelock reference acquired via one of
1640 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1641 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1642 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1643 * users should avoid using this function.
1644 *
1645 * Any calls to this function must have a symmetric call to
1646 * enable_rpm_wakeref_asserts().
1647 */
1648static inline void
1649disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1650{
1651 atomic_inc(&dev_priv->pm.wakeref_count);
1652}
1653
1654/**
1655 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1656 * @dev_priv: i915 device instance
1657 *
1658 * This function re-enables the RPM assert checks after disabling them with
1659 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1660 * circumstances otherwise its use should be avoided.
1661 *
1662 * Any calls to this function must have a symmetric call to
1663 * disable_rpm_wakeref_asserts().
1664 */
1665static inline void
1666enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1667{
1668 atomic_dec(&dev_priv->pm.wakeref_count);
1669}
1670
1671/* TODO: convert users of these to rely instead on proper RPM refcounting */
1672#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1673 disable_rpm_wakeref_asserts(dev_priv)
1674
1675#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1676 enable_rpm_wakeref_asserts(dev_priv)
1677
9c065a7d 1678void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1679bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1680void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1681void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1682
d9bc89d9
DV
1683void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1684
e0fce78f
VS
1685void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1686 bool override, unsigned int mask);
b0b33846
VS
1687bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1688 enum dpio_channel ch, bool override);
e0fce78f
VS
1689
1690
5f1aae65 1691/* intel_pm.c */
87440425
PZ
1692void intel_init_clock_gating(struct drm_device *dev);
1693void intel_suspend_hw(struct drm_device *dev);
546c81fd 1694int ilk_wm_max_level(const struct drm_device *dev);
87440425 1695void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1696void intel_init_pm(struct drm_device *dev);
bb400da9 1697void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1698void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1699void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1700void intel_gpu_ips_teardown(void);
dc97997a
CW
1701void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1702void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1703void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1704void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1705void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1706void intel_reset_gt_powersave(struct drm_i915_private *dev_priv);
1707void gen6_update_ring_freq(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1708void gen6_rps_busy(struct drm_i915_private *dev_priv);
1709void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1710void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1711void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1712 struct intel_rps_client *rps,
1713 unsigned long submitted);
91d14251 1714void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1715void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1716void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1717void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1718void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1719 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1720uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1721bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1722int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1723static inline int intel_enable_rc6(void)
1724{
1725 return i915.enable_rc6;
1726}
72662e10 1727
5f1aae65 1728/* intel_sdvo.c */
f0f59a00
VS
1729bool intel_sdvo_init(struct drm_device *dev,
1730 i915_reg_t reg, enum port port);
96a02917 1731
2b28bb1b 1732
5f1aae65 1733/* intel_sprite.c */
87440425 1734int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1735int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1736 struct drm_file *file_priv);
34e0adbb 1737void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1738void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1739
1740/* intel_tv.c */
87440425 1741void intel_tv_init(struct drm_device *dev);
20ddf665 1742
ea2c67bb 1743/* intel_atomic.c */
2545e4a6
MR
1744int intel_connector_atomic_get_property(struct drm_connector *connector,
1745 const struct drm_connector_state *state,
1746 struct drm_property *property,
1747 uint64_t *val);
1356837e
MR
1748struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1749void intel_crtc_destroy_state(struct drm_crtc *crtc,
1750 struct drm_crtc_state *state);
de419ab6
ML
1751struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1752void intel_atomic_state_clear(struct drm_atomic_state *);
1753struct intel_shared_dpll_config *
1754intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1755
10f81c19
ACO
1756static inline struct intel_crtc_state *
1757intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1758 struct intel_crtc *crtc)
1759{
1760 struct drm_crtc_state *crtc_state;
1761 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1762 if (IS_ERR(crtc_state))
0b6cc188 1763 return ERR_CAST(crtc_state);
10f81c19
ACO
1764
1765 return to_intel_crtc_state(crtc_state);
1766}
e3bddded
ML
1767
1768static inline struct intel_plane_state *
1769intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1770 struct intel_plane *plane)
1771{
1772 struct drm_plane_state *plane_state;
1773
1774 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1775
1776 return to_intel_plane_state(plane_state);
1777}
1778
d03c93d4
CK
1779int intel_atomic_setup_scalers(struct drm_device *dev,
1780 struct intel_crtc *intel_crtc,
1781 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1782
1783/* intel_atomic_plane.c */
8e7d688b 1784struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1785struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1786void intel_plane_destroy_state(struct drm_plane *plane,
1787 struct drm_plane_state *state);
1788extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1789
8563b1e8
LL
1790/* intel_color.c */
1791void intel_color_init(struct drm_crtc *crtc);
82cf435b 1792int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1793void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1794void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1795
79e53945 1796#endif /* __INTEL_DRV_H__ */