]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: catch forcewake reference underruns
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
612a9aab 35#include <drm/drm_dp_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
49938ac4
JN
68#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
021357ac 70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
79e53945
JB
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
7d57382e 92#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 93#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 94#define INTEL_OUTPUT_EDP 8
72ffa333
JN
95#define INTEL_OUTPUT_DSI 9
96#define INTEL_OUTPUT_UNKNOWN 10
79e53945
JB
97
98#define INTEL_DVO_CHIP_NONE 0
99#define INTEL_DVO_CHIP_LVDS 1
100#define INTEL_DVO_CHIP_TMDS 2
101#define INTEL_DVO_CHIP_TVOUT 4
102
72ffa333
JN
103#define INTEL_DSI_COMMAND_MODE 0
104#define INTEL_DSI_VIDEO_MODE 1
105
79e53945
JB
106struct intel_framebuffer {
107 struct drm_framebuffer base;
05394f39 108 struct drm_i915_gem_object *obj;
79e53945
JB
109};
110
37811fcc
CW
111struct intel_fbdev {
112 struct drm_fb_helper helper;
8bcd4553 113 struct intel_framebuffer *fb;
37811fcc
CW
114 struct list_head fbdev_list;
115 struct drm_display_mode *our_mode;
d978ef14 116 int preferred_bpp;
37811fcc 117};
79e53945 118
21d40d37 119struct intel_encoder {
4ef69c7a 120 struct drm_encoder base;
9a935856
DV
121 /*
122 * The new crtc this encoder will be driven from. Only differs from
123 * base->crtc while a modeset is in progress.
124 */
125 struct intel_crtc *new_crtc;
126
79e53945 127 int type;
bc079e8b 128 unsigned int cloneable;
5ab432ef 129 bool connectors_active;
21d40d37 130 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
131 bool (*compute_config)(struct intel_encoder *,
132 struct intel_crtc_config *);
dafd226c 133 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 134 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 135 void (*enable)(struct intel_encoder *);
6cc5f341 136 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 137 void (*disable)(struct intel_encoder *);
bf49ec8c 138 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
139 /* Read out the current hw state of this connector, returning true if
140 * the encoder is active. If the encoder is enabled it also set the pipe
141 * it is connected to in the pipe parameter. */
142 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 143 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 144 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
145 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
146 * be set correctly before calling this function. */
045ac3b5
JB
147 void (*get_config)(struct intel_encoder *,
148 struct intel_crtc_config *pipe_config);
f8aed700 149 int crtc_mask;
1d843f9d 150 enum hpd_pin hpd_pin;
79e53945
JB
151};
152
1d508706 153struct intel_panel {
dd06f90e 154 struct drm_display_mode *fixed_mode;
ec9ed197 155 struct drm_display_mode *downclock_mode;
4d891523 156 int fitting_mode;
58c68779
JN
157
158 /* backlight */
159 struct {
c91c9f32 160 bool present;
58c68779 161 u32 level;
7bd688cd 162 u32 max;
58c68779 163 bool enabled;
636baebf
JN
164 bool combination_mode; /* gen 2/4 only */
165 bool active_low_pwm;
58c68779
JN
166 struct backlight_device *device;
167 } backlight;
1d508706
JN
168};
169
5daa55eb
ZW
170struct intel_connector {
171 struct drm_connector base;
9a935856
DV
172 /*
173 * The fixed encoder this connector is connected to.
174 */
df0e9248 175 struct intel_encoder *encoder;
9a935856
DV
176
177 /*
178 * The new encoder this connector will be driven. Only differs from
179 * encoder while a modeset is in progress.
180 */
181 struct intel_encoder *new_encoder;
182
f0947c37
DV
183 /* Reads out the current hw, returning true if the connector is enabled
184 * and active (i.e. dpms ON state). */
185 bool (*get_hw_state)(struct intel_connector *);
1d508706 186
4932e2c3
ID
187 /*
188 * Removes all interfaces through which the connector is accessible
189 * - like sysfs, debugfs entries -, so that no new operations can be
190 * started on the connector. Also makes sure all currently pending
191 * operations finish before returing.
192 */
193 void (*unregister)(struct intel_connector *);
194
1d508706
JN
195 /* Panel info for eDP and LVDS */
196 struct intel_panel panel;
9cd300e0
JN
197
198 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
199 struct edid *edid;
821450c6
EE
200
201 /* since POLL and HPD connectors may use the same HPD line keep the native
202 state of connector->polled in case hotplug storm detection changes it */
203 u8 polled;
5daa55eb
ZW
204};
205
80ad9206
VS
206typedef struct dpll {
207 /* given values */
208 int n;
209 int m1, m2;
210 int p1, p2;
211 /* derived values */
212 int dot;
213 int vco;
214 int m;
215 int p;
216} intel_clock_t;
217
46f297fb 218struct intel_plane_config {
46f297fb
JB
219 bool tiled;
220 int size;
221 u32 base;
222};
223
b8cecdf5 224struct intel_crtc_config {
bb760063
DV
225 /**
226 * quirks - bitfield with hw state readout quirks
227 *
228 * For various reasons the hw state readout code might not be able to
229 * completely faithfully read out the current state. These cases are
230 * tracked with quirk flags so that fastboot and state checker can act
231 * accordingly.
232 */
233#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
234 unsigned long quirks;
235
5113bc9b
VS
236 /* User requested mode, only valid as a starting point to
237 * compute adjusted_mode, except in the case of (S)DVO where
238 * it's also for the output timings of the (S)DVO chip.
239 * adjusted_mode will then correspond to the S(DVO) chip's
240 * preferred input timings. */
b8cecdf5 241 struct drm_display_mode requested_mode;
3c52f4eb 242 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 243 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 244 struct drm_display_mode adjusted_mode;
37327abd
VS
245
246 /* Pipe source size (ie. panel fitter input size)
247 * All planes will be positioned inside this space,
248 * and get clipped at the edges. */
249 int pipe_src_w, pipe_src_h;
250
5bfe2ac0
DV
251 /* Whether to set up the PCH/FDI. Note that we never allow sharing
252 * between pch encoders and cpu encoders. */
253 bool has_pch_encoder;
50f3b016 254
3b117c8f
DV
255 /* CPU Transcoder for the pipe. Currently this can only differ from the
256 * pipe on Haswell (where we have a special eDP transcoder). */
257 enum transcoder cpu_transcoder;
258
50f3b016
DV
259 /*
260 * Use reduced/limited/broadcast rbg range, compressing from the full
261 * range fed into the crtcs.
262 */
263 bool limited_color_range;
264
03afc4a2
DV
265 /* DP has a bunch of special case unfortunately, so mark the pipe
266 * accordingly. */
267 bool has_dp_encoder;
d8b32247
DV
268
269 /*
270 * Enable dithering, used when the selected pipe bpp doesn't match the
271 * plane bpp.
272 */
965e0c48 273 bool dither;
f47709a9
DV
274
275 /* Controls for the clock computation, to override various stages. */
276 bool clock_set;
277
09ede541
DV
278 /* SDVO TV has a bunch of special case. To make multifunction encoders
279 * work correctly, we need to track this at runtime.*/
280 bool sdvo_tv_clock;
281
e29c22c0
DV
282 /*
283 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
284 * required. This is set in the 2nd loop of calling encoder's
285 * ->compute_config if the first pick doesn't work out.
286 */
287 bool bw_constrained;
288
f47709a9
DV
289 /* Settings for the intel dpll used on pretty much everything but
290 * haswell. */
80ad9206 291 struct dpll dpll;
f47709a9 292
a43f6e0f
DV
293 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
294 enum intel_dpll_id shared_dpll;
295
66e985c0
DV
296 /* Actual register state of the dpll, for shared dpll cross-checking. */
297 struct intel_dpll_hw_state dpll_hw_state;
298
965e0c48 299 int pipe_bpp;
6cf86a5e 300 struct intel_link_m_n dp_m_n;
ff9a6750
DV
301
302 /*
303 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
304 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
305 * already multiplied by pixel_multiplier.
df92b1e6 306 */
ff9a6750
DV
307 int port_clock;
308
6cc5f341
DV
309 /* Used by SDVO (and if we ever fix it, HDMI). */
310 unsigned pixel_multiplier;
2dd24552
JB
311
312 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
313 struct {
314 u32 control;
315 u32 pgm_ratios;
68fc8742 316 u32 lvds_border_bits;
b074cec8
JB
317 } gmch_pfit;
318
319 /* Panel fitter placement and size for Ironlake+ */
320 struct {
321 u32 pos;
322 u32 size;
fd4daa9c 323 bool enabled;
b074cec8 324 } pch_pfit;
33d29b14 325
ca3a0ff8 326 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 327 int fdi_lanes;
ca3a0ff8 328 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
329
330 bool ips_enabled;
cf532bb2
VS
331
332 bool double_wide;
b8cecdf5
DV
333};
334
0b2ae6d7
VS
335struct intel_pipe_wm {
336 struct intel_wm_level wm[5];
337 uint32_t linetime;
338 bool fbc_wm_enabled;
339};
340
79e53945
JB
341struct intel_crtc {
342 struct drm_crtc base;
80824003
JB
343 enum pipe pipe;
344 enum plane plane;
79e53945 345 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
346 /*
347 * Whether the crtc and the connected output pipeline is active. Implies
348 * that crtc->enabled is set, i.e. the current mode configuration has
349 * some outputs connected to this crtc.
08a48469
DV
350 */
351 bool active;
6efdf354 352 unsigned long enabled_power_domains;
7b9f35a6 353 bool eld_vld;
4c445e0e 354 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 355 bool lowfreq_avail;
02e792fb 356 struct intel_overlay *overlay;
6b95a207 357 struct intel_unpin_work *unpin_work;
cda4b7d3 358
b4a98e57
CW
359 atomic_t unpin_work_count;
360
e506a0c6
DV
361 /* Display surface base address adjustement for pageflips. Note that on
362 * gen4+ this only adjusts up to a tile, offsets within a tile are
363 * handled in the hw itself (with the TILEOFF register). */
364 unsigned long dspaddr_offset;
365
05394f39 366 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
367 uint32_t cursor_addr;
368 int16_t cursor_x, cursor_y;
369 int16_t cursor_width, cursor_height;
6b383a7f 370 bool cursor_visible;
4b645f14 371
46f297fb 372 struct intel_plane_config plane_config;
b8cecdf5 373 struct intel_crtc_config config;
50741abc 374 struct intel_crtc_config *new_config;
7668851f 375 bool new_enabled;
b8cecdf5 376
6441ab5f 377 uint32_t ddi_pll_sel;
10d83730
VS
378
379 /* reset counter value when the last flip was submitted */
380 unsigned int reset_counter;
8664281b
PZ
381
382 /* Access to these should be protected by dev_priv->irq_lock. */
383 bool cpu_fifo_underrun_disabled;
384 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
385
386 /* per-pipe watermark state */
387 struct {
388 /* watermarks currently being used */
389 struct intel_pipe_wm active;
390 } wm;
79e53945
JB
391};
392
c35426d2
VS
393struct intel_plane_wm_parameters {
394 uint32_t horiz_pixels;
395 uint8_t bytes_per_pixel;
396 bool enabled;
397 bool scaled;
398};
399
b840d907
JB
400struct intel_plane {
401 struct drm_plane base;
7f1f3851 402 int plane;
b840d907
JB
403 enum pipe pipe;
404 struct drm_i915_gem_object *obj;
2d354c34 405 bool can_scale;
b840d907
JB
406 int max_downscale;
407 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
408 int crtc_x, crtc_y;
409 unsigned int crtc_w, crtc_h;
410 uint32_t src_x, src_y;
411 uint32_t src_w, src_h;
526682e9
PZ
412
413 /* Since we need to change the watermarks before/after
414 * enabling/disabling the planes, we need to store the parameters here
415 * as the other pieces of the struct may not reflect the values we want
416 * for the watermark calculations. Currently only Haswell uses this.
417 */
c35426d2 418 struct intel_plane_wm_parameters wm;
526682e9 419
b840d907 420 void (*update_plane)(struct drm_plane *plane,
b39d53f6 421 struct drm_crtc *crtc,
b840d907
JB
422 struct drm_framebuffer *fb,
423 struct drm_i915_gem_object *obj,
424 int crtc_x, int crtc_y,
425 unsigned int crtc_w, unsigned int crtc_h,
426 uint32_t x, uint32_t y,
427 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
428 void (*disable_plane)(struct drm_plane *plane,
429 struct drm_crtc *crtc);
8ea30864
JB
430 int (*update_colorkey)(struct drm_plane *plane,
431 struct drm_intel_sprite_colorkey *key);
432 void (*get_colorkey)(struct drm_plane *plane,
433 struct drm_intel_sprite_colorkey *key);
b840d907
JB
434};
435
b445e3b0
ED
436struct intel_watermark_params {
437 unsigned long fifo_size;
438 unsigned long max_wm;
439 unsigned long default_wm;
440 unsigned long guard_size;
441 unsigned long cacheline_size;
442};
443
444struct cxsr_latency {
445 int is_desktop;
446 int is_ddr3;
447 unsigned long fsb_freq;
448 unsigned long mem_freq;
449 unsigned long display_sr;
450 unsigned long display_hpll_disable;
451 unsigned long cursor_sr;
452 unsigned long cursor_hpll_disable;
453};
454
79e53945 455#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 456#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 457#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 458#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 459#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 460
f5bbfca3 461struct intel_hdmi {
b242b7f7 462 u32 hdmi_reg;
f5bbfca3 463 int ddc_bus;
f5bbfca3 464 uint32_t color_range;
55bc60db 465 bool color_range_auto;
f5bbfca3
ED
466 bool has_hdmi_sink;
467 bool has_audio;
468 enum hdmi_force_audio force_audio;
abedc077 469 bool rgb_quant_range_selectable;
f5bbfca3 470 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 471 enum hdmi_infoframe_type type,
fff63867 472 const void *frame, ssize_t len);
687f4d06
PZ
473 void (*set_infoframes)(struct drm_encoder *encoder,
474 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
475};
476
b091cd92 477#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
478
479struct intel_dp {
54d63ca6 480 uint32_t output_reg;
9ed35ab1 481 uint32_t aux_ch_ctl_reg;
54d63ca6 482 uint32_t DP;
54d63ca6
SK
483 bool has_audio;
484 enum hdmi_force_audio force_audio;
485 uint32_t color_range;
55bc60db 486 bool color_range_auto;
54d63ca6
SK
487 uint8_t link_bw;
488 uint8_t lane_count;
489 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 490 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 491 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
492 struct i2c_adapter adapter;
493 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
494 uint8_t train_set[4];
495 int panel_power_up_delay;
496 int panel_power_down_delay;
497 int panel_power_cycle_delay;
498 int backlight_on_delay;
499 int backlight_off_delay;
54d63ca6
SK
500 struct delayed_work panel_vdd_work;
501 bool want_panel_vdd;
dce56b3c
PZ
502 unsigned long last_power_cycle;
503 unsigned long last_power_on;
504 unsigned long last_backlight_off;
2b28bb1b 505 bool psr_setup_done;
06ea66b6 506 bool use_tps3;
dd06f90e 507 struct intel_connector *attached_connector;
ec5b01dd
DL
508
509 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
510 /*
511 * This function returns the value we have to program the AUX_CTL
512 * register with to kick off an AUX transaction.
513 */
514 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
515 bool has_aux_irq,
516 int send_bytes,
517 uint32_t aux_clock_divider);
54d63ca6
SK
518};
519
da63a9f2
PZ
520struct intel_digital_port {
521 struct intel_encoder base;
174edf1f 522 enum port port;
bcf53de4 523 u32 saved_port_bits;
da63a9f2
PZ
524 struct intel_dp dp;
525 struct intel_hdmi hdmi;
526};
527
89b667f8
JB
528static inline int
529vlv_dport_to_channel(struct intel_digital_port *dport)
530{
531 switch (dport->port) {
532 case PORT_B:
e4607fcf 533 return DPIO_CH0;
89b667f8 534 case PORT_C:
e4607fcf 535 return DPIO_CH1;
89b667f8
JB
536 default:
537 BUG();
538 }
539}
540
f875c15a
CW
541static inline struct drm_crtc *
542intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
543{
544 struct drm_i915_private *dev_priv = dev->dev_private;
545 return dev_priv->pipe_to_crtc_mapping[pipe];
546}
547
417ae147
CW
548static inline struct drm_crtc *
549intel_get_crtc_for_plane(struct drm_device *dev, int plane)
550{
551 struct drm_i915_private *dev_priv = dev->dev_private;
552 return dev_priv->plane_to_crtc_mapping[plane];
553}
554
4e5359cd
SF
555struct intel_unpin_work {
556 struct work_struct work;
b4a98e57 557 struct drm_crtc *crtc;
05394f39
CW
558 struct drm_i915_gem_object *old_fb_obj;
559 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 560 struct drm_pending_vblank_event *event;
e7d841ca
CW
561 atomic_t pending;
562#define INTEL_FLIP_INACTIVE 0
563#define INTEL_FLIP_PENDING 1
564#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
565 bool enable_stall_check;
566};
567
d9e55608 568struct intel_set_config {
1aa4b628
DV
569 struct drm_encoder **save_connector_encoders;
570 struct drm_crtc **save_encoder_crtcs;
7668851f 571 bool *save_crtc_enabled;
5e2b584e
DV
572
573 bool fb_changed;
574 bool mode_changed;
d9e55608
DV
575};
576
5f1aae65
PZ
577struct intel_load_detect_pipe {
578 struct drm_framebuffer *release_fb;
579 bool load_detect_temp;
580 int dpms_mode;
581};
79e53945 582
5f1aae65
PZ
583static inline struct intel_encoder *
584intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
585{
586 return to_intel_connector(connector)->encoder;
587}
588
da63a9f2
PZ
589static inline struct intel_digital_port *
590enc_to_dig_port(struct drm_encoder *encoder)
591{
592 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
593}
594
595static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
596{
597 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
598}
599
600static inline struct intel_digital_port *
601dp_to_dig_port(struct intel_dp *intel_dp)
602{
603 return container_of(intel_dp, struct intel_digital_port, dp);
604}
605
606static inline struct intel_digital_port *
607hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
608{
609 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
610}
611
5f1aae65
PZ
612
613/* i915_irq.c */
87440425
PZ
614bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
615 enum pipe pipe, bool enable);
77961eb9
ID
616bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
617 enum pipe pipe, bool enable);
87440425
PZ
618bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
619 enum transcoder pch_transcoder,
620 bool enable);
621void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
622void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
623void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
624void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
625void hsw_pc8_disable_interrupts(struct drm_device *dev);
626void hsw_pc8_restore_interrupts(struct drm_device *dev);
5f1aae65
PZ
627
628
629/* intel_crt.c */
87440425 630void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
631
632
633/* intel_ddi.c */
87440425
PZ
634void intel_prepare_ddi(struct drm_device *dev);
635void hsw_fdi_link_train(struct drm_crtc *crtc);
636void intel_ddi_init(struct drm_device *dev, enum port port);
637enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
638bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
639int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
640void intel_ddi_pll_init(struct drm_device *dev);
641void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
642void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
643 enum transcoder cpu_transcoder);
644void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
645void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
646void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
566b734a
PZ
647bool intel_ddi_pll_select(struct intel_crtc *crtc);
648void intel_ddi_pll_enable(struct intel_crtc *crtc);
87440425
PZ
649void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
650void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
651void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
652bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
653void intel_ddi_fdi_disable(struct drm_crtc *crtc);
654void intel_ddi_get_config(struct intel_encoder *encoder,
655 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
656
657
658/* intel_display.c */
ba0fbca4 659const char *intel_output_name(int output);
5dce5b93 660bool intel_has_pending_fb_unpin(struct drm_device *dev);
5f1aae65 661int intel_pch_rawclk(struct drm_device *dev);
87440425
PZ
662void intel_mark_busy(struct drm_device *dev);
663void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
664 struct intel_ring_buffer *ring);
665void intel_mark_idle(struct drm_device *dev);
666void intel_crtc_restore_mode(struct drm_crtc *crtc);
667void intel_crtc_update_dpms(struct drm_crtc *crtc);
668void intel_encoder_destroy(struct drm_encoder *encoder);
669void intel_connector_dpms(struct drm_connector *, int mode);
670bool intel_connector_get_hw_state(struct intel_connector *connector);
671void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
672bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
673 struct intel_digital_port *port);
87440425
PZ
674void intel_connector_attach_encoder(struct intel_connector *connector,
675 struct intel_encoder *encoder);
676struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
677struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
678 struct drm_crtc *crtc);
752aa88a 679enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
680int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
681 struct drm_file *file_priv);
87440425
PZ
682enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
683 enum pipe pipe);
684void intel_wait_for_vblank(struct drm_device *dev, int pipe);
685void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
686int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
688 struct intel_digital_port *dport);
87440425
PZ
689bool intel_get_load_detect_pipe(struct drm_connector *connector,
690 struct drm_display_mode *mode,
691 struct intel_load_detect_pipe *old);
692void intel_release_load_detect_pipe(struct drm_connector *connector,
693 struct intel_load_detect_pipe *old);
694int intel_pin_and_fence_fb_obj(struct drm_device *dev,
695 struct drm_i915_gem_object *obj,
696 struct intel_ring_buffer *pipelined);
697void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
698struct drm_framebuffer *
699__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
700 struct drm_mode_fb_cmd2 *mode_cmd,
701 struct drm_i915_gem_object *obj);
87440425
PZ
702void intel_prepare_page_flip(struct drm_device *dev, int plane);
703void intel_finish_page_flip(struct drm_device *dev, int pipe);
704void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
5f1aae65 705struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
706void assert_shared_dpll(struct drm_i915_private *dev_priv,
707 struct intel_shared_dpll *pll,
708 bool state);
709#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
710#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
711void assert_pll(struct drm_i915_private *dev_priv,
712 enum pipe pipe, bool state);
713#define assert_pll_enabled(d, p) assert_pll(d, p, true)
714#define assert_pll_disabled(d, p) assert_pll(d, p, false)
715void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
716 enum pipe pipe, bool state);
717#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
718#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 719void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
720#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
721#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
722void intel_write_eld(struct drm_encoder *encoder,
723 struct drm_display_mode *mode);
724unsigned long intel_gen4_compute_page_offset(int *x, int *y,
725 unsigned int tiling_mode,
726 unsigned int bpp,
727 unsigned int pitch);
728void intel_display_handle_reset(struct drm_device *dev);
729void hsw_enable_pc8_work(struct work_struct *__work);
730void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
731void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
732void intel_dp_get_m_n(struct intel_crtc *crtc,
733 struct intel_crtc_config *pipe_config);
734int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
735void
5f1aae65
PZ
736ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
737 int dotclock);
87440425 738bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
739void hsw_enable_ips(struct intel_crtc *crtc);
740void hsw_disable_ips(struct intel_crtc *crtc);
da7e29bd 741void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
319be8ae
ID
742enum intel_display_power_domain
743intel_display_port_power_domain(struct intel_encoder *intel_encoder);
586f49dc 744int valleyview_get_vco(struct drm_i915_private *dev_priv);
f6a83288
DV
745void intel_mode_from_pipe_config(struct drm_display_mode *mode,
746 struct intel_crtc_config *pipe_config);
46f297fb 747int intel_format_to_fourcc(int format);
8ea30864 748
5f1aae65 749/* intel_dp.c */
87440425
PZ
750void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
751bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
752 struct intel_connector *intel_connector);
87440425
PZ
753void intel_dp_start_link_train(struct intel_dp *intel_dp);
754void intel_dp_complete_link_train(struct intel_dp *intel_dp);
755void intel_dp_stop_link_train(struct intel_dp *intel_dp);
756void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
757void intel_dp_encoder_destroy(struct drm_encoder *encoder);
758void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 759int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
760bool intel_dp_compute_config(struct intel_encoder *encoder,
761 struct intel_crtc_config *pipe_config);
5d8a7752 762bool intel_dp_is_edp(struct drm_device *dev, enum port port);
4be73780
DV
763void intel_edp_backlight_on(struct intel_dp *intel_dp);
764void intel_edp_backlight_off(struct intel_dp *intel_dp);
765void intel_edp_panel_on(struct intel_dp *intel_dp);
766void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
767void intel_edp_psr_enable(struct intel_dp *intel_dp);
768void intel_edp_psr_disable(struct intel_dp *intel_dp);
769void intel_edp_psr_update(struct drm_device *dev);
849e39f5 770void edp_panel_vdd_on(struct intel_dp *intel_dp);
5f1aae65
PZ
771
772
773/* intel_dsi.c */
87440425 774bool intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
775
776
777/* intel_dvo.c */
87440425 778void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
779
780
0632fef6 781/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
782#ifdef CONFIG_DRM_I915_FBDEV
783extern int intel_fbdev_init(struct drm_device *dev);
784extern void intel_fbdev_initial_config(struct drm_device *dev);
785extern void intel_fbdev_fini(struct drm_device *dev);
786extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
0632fef6
DV
787extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
788extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
789#else
790static inline int intel_fbdev_init(struct drm_device *dev)
791{
792 return 0;
793}
5f1aae65 794
4520f53a
DV
795static inline void intel_fbdev_initial_config(struct drm_device *dev)
796{
797}
798
799static inline void intel_fbdev_fini(struct drm_device *dev)
800{
801}
802
803static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
804{
805}
806
0632fef6 807static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
808{
809}
810#endif
5f1aae65
PZ
811
812/* intel_hdmi.c */
87440425
PZ
813void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
814void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
815 struct intel_connector *intel_connector);
816struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
817bool intel_hdmi_compute_config(struct intel_encoder *encoder,
818 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
819
820
821/* intel_lvds.c */
87440425
PZ
822void intel_lvds_init(struct drm_device *dev);
823bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
824
825
826/* intel_modes.c */
827int intel_connector_update_modes(struct drm_connector *connector,
87440425 828 struct edid *edid);
5f1aae65 829int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
830void intel_attach_force_audio_property(struct drm_connector *connector);
831void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
832
833
834/* intel_overlay.c */
87440425
PZ
835void intel_setup_overlay(struct drm_device *dev);
836void intel_cleanup_overlay(struct drm_device *dev);
837int intel_overlay_switch_off(struct intel_overlay *overlay);
838int intel_overlay_put_image(struct drm_device *dev, void *data,
839 struct drm_file *file_priv);
840int intel_overlay_attrs(struct drm_device *dev, void *data,
841 struct drm_file *file_priv);
5f1aae65
PZ
842
843
844/* intel_panel.c */
87440425 845int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
846 struct drm_display_mode *fixed_mode,
847 struct drm_display_mode *downclock_mode);
87440425
PZ
848void intel_panel_fini(struct intel_panel *panel);
849void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
850 struct drm_display_mode *adjusted_mode);
851void intel_pch_panel_fitting(struct intel_crtc *crtc,
852 struct intel_crtc_config *pipe_config,
853 int fitting_mode);
854void intel_gmch_panel_fitting(struct intel_crtc *crtc,
855 struct intel_crtc_config *pipe_config,
856 int fitting_mode);
752aa88a
JB
857void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
858 u32 max);
87440425 859int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
860void intel_panel_enable_backlight(struct intel_connector *connector);
861void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 862void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 863void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 864enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
865extern struct drm_display_mode *intel_find_panel_downclock(
866 struct drm_device *dev,
867 struct drm_display_mode *fixed_mode,
868 struct drm_connector *connector);
5f1aae65
PZ
869
870/* intel_pm.c */
87440425
PZ
871void intel_init_clock_gating(struct drm_device *dev);
872void intel_suspend_hw(struct drm_device *dev);
873void intel_update_watermarks(struct drm_crtc *crtc);
874void intel_update_sprite_watermarks(struct drm_plane *plane,
875 struct drm_crtc *crtc,
876 uint32_t sprite_width, int pixel_size,
877 bool enabled, bool scaled);
878void intel_init_pm(struct drm_device *dev);
f742a552 879void intel_pm_setup(struct drm_device *dev);
87440425
PZ
880bool intel_fbc_enabled(struct drm_device *dev);
881void intel_update_fbc(struct drm_device *dev);
882void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
883void intel_gpu_ips_teardown(void);
da7e29bd
ID
884int intel_power_domains_init(struct drm_i915_private *);
885void intel_power_domains_remove(struct drm_i915_private *);
886bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
87440425 887 enum intel_display_power_domain domain);
da7e29bd 888bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
ddf9c536 889 enum intel_display_power_domain domain);
da7e29bd 890void intel_display_power_get(struct drm_i915_private *dev_priv,
87440425 891 enum intel_display_power_domain domain);
da7e29bd 892void intel_display_power_put(struct drm_i915_private *dev_priv,
87440425 893 enum intel_display_power_domain domain);
da7e29bd 894void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
87440425
PZ
895void intel_enable_gt_powersave(struct drm_device *dev);
896void intel_disable_gt_powersave(struct drm_device *dev);
897void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 898void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
899void gen6_rps_idle(struct drm_i915_private *dev_priv);
900void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
901void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
902void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
8a187455
PZ
903void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
904void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
905void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
906void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
243e6a44 907void ilk_wm_get_hw_state(struct drm_device *dev);
b3daeaef 908
72662e10 909
5f1aae65 910/* intel_sdvo.c */
87440425 911bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 912
2b28bb1b 913
5f1aae65 914/* intel_sprite.c */
87440425 915int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 916void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425
PZ
917 enum plane plane);
918void intel_plane_restore(struct drm_plane *plane);
919void intel_plane_disable(struct drm_plane *plane);
920int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
921 struct drm_file *file_priv);
922int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
923 struct drm_file *file_priv);
5f1aae65
PZ
924
925
926/* intel_tv.c */
87440425 927void intel_tv_init(struct drm_device *dev);
20ddf665 928
79e53945 929#endif /* __INTEL_DRV_H__ */