]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
Merge remote-tracking branch 'airlied/drm-next' into drm-intel-next-queued
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
0351b939
TU
47 *
48 * TODO: When modesetting has fully transitioned to atomic, the below
49 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
50 * added.
1d5bfac9 51 */
3f177625
TU
52#define _wait_for(COND, US, W) ({ \
53 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
913d8d11 54 int ret__ = 0; \
0206e353 55 while (!(COND)) { \
913d8d11 56 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
57 if (!(COND)) \
58 ret__ = -ETIMEDOUT; \
913d8d11
CW
59 break; \
60 } \
9848de08 61 if ((W) && drm_can_sleep()) { \
3f177625 62 usleep_range((W), (W)*2); \
0cc2764c
BW
63 } else { \
64 cpu_relax(); \
65 } \
913d8d11
CW
66 } \
67 ret__; \
68})
69
3f177625
TU
70#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
71#define wait_for_us(COND, US) _wait_for((COND), (US), 1)
72
0351b939
TU
73/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
75# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
76#else
77# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
78#endif
79
80#define _wait_for_atomic(COND, US) ({ \
81 unsigned long end__; \
82 int ret__ = 0; \
83 _WAIT_FOR_ATOMIC_CHECK; \
84 BUILD_BUG_ON((US) > 50000); \
85 end__ = (local_clock() >> 10) + (US) + 1; \
86 while (!(COND)) { \
87 if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
88 /* Unlike the regular wait_for(), this atomic variant \
89 * cannot be preempted (and we'll just ignore the issue\
90 * of irq interruptions) and so we know that no time \
91 * has passed since the last check of COND and can \
92 * immediately report the timeout. \
93 */ \
94 ret__ = -ETIMEDOUT; \
95 break; \
96 } \
97 cpu_relax(); \
98 } \
99 ret__; \
100})
101
102#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000)
103#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US))
481b6af3 104
49938ac4
JN
105#define KHz(x) (1000 * (x))
106#define MHz(x) KHz(1000 * (x))
021357ac 107
79e53945
JB
108/*
109 * Display related stuff
110 */
111
112/* store information about an Ixxx DVO */
113/* The i830->i865 use multiple DVOs with multiple i2cs */
114/* the i915, i945 have a single sDVO i2c bus - which is different */
115#define MAX_OUTPUTS 6
116/* maximum connectors per crtcs in the mode set */
79e53945 117
4726e0b0
SK
118/* Maximum cursor sizes */
119#define GEN2_CURSOR_WIDTH 64
120#define GEN2_CURSOR_HEIGHT 64
068be561
DL
121#define MAX_CURSOR_WIDTH 256
122#define MAX_CURSOR_HEIGHT 256
4726e0b0 123
79e53945
JB
124#define INTEL_I2C_BUS_DVO 1
125#define INTEL_I2C_BUS_SDVO 2
126
127/* these are outputs from the chip - integrated only
128 external chips are via DVO or SDVO output */
6847d71b
PZ
129enum intel_output_type {
130 INTEL_OUTPUT_UNUSED = 0,
131 INTEL_OUTPUT_ANALOG = 1,
132 INTEL_OUTPUT_DVO = 2,
133 INTEL_OUTPUT_SDVO = 3,
134 INTEL_OUTPUT_LVDS = 4,
135 INTEL_OUTPUT_TVOUT = 5,
136 INTEL_OUTPUT_HDMI = 6,
137 INTEL_OUTPUT_DISPLAYPORT = 7,
138 INTEL_OUTPUT_EDP = 8,
139 INTEL_OUTPUT_DSI = 9,
140 INTEL_OUTPUT_UNKNOWN = 10,
141 INTEL_OUTPUT_DP_MST = 11,
142};
79e53945
JB
143
144#define INTEL_DVO_CHIP_NONE 0
145#define INTEL_DVO_CHIP_LVDS 1
146#define INTEL_DVO_CHIP_TMDS 2
147#define INTEL_DVO_CHIP_TVOUT 4
148
dfba2e2d
SK
149#define INTEL_DSI_VIDEO_MODE 0
150#define INTEL_DSI_COMMAND_MODE 1
72ffa333 151
79e53945
JB
152struct intel_framebuffer {
153 struct drm_framebuffer base;
05394f39 154 struct drm_i915_gem_object *obj;
2d7a215f 155 struct intel_rotation_info rot_info;
79e53945
JB
156};
157
37811fcc
CW
158struct intel_fbdev {
159 struct drm_fb_helper helper;
8bcd4553 160 struct intel_framebuffer *fb;
d978ef14 161 int preferred_bpp;
37811fcc 162};
79e53945 163
21d40d37 164struct intel_encoder {
4ef69c7a 165 struct drm_encoder base;
9a935856 166
6847d71b 167 enum intel_output_type type;
bc079e8b 168 unsigned int cloneable;
21d40d37 169 void (*hot_plug)(struct intel_encoder *);
7ae89233 170 bool (*compute_config)(struct intel_encoder *,
5cec258b 171 struct intel_crtc_state *);
dafd226c 172 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 173 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 174 void (*enable)(struct intel_encoder *);
6cc5f341 175 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 176 void (*disable)(struct intel_encoder *);
bf49ec8c 177 void (*post_disable)(struct intel_encoder *);
d6db995f 178 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
179 /* Read out the current hw state of this connector, returning true if
180 * the encoder is active. If the encoder is enabled it also set the pipe
181 * it is connected to in the pipe parameter. */
182 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 183 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 184 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
185 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
186 * be set correctly before calling this function. */
045ac3b5 187 void (*get_config)(struct intel_encoder *,
5cec258b 188 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
189 /*
190 * Called during system suspend after all pending requests for the
191 * encoder are flushed (for example for DP AUX transactions) and
192 * device interrupts are disabled.
193 */
194 void (*suspend)(struct intel_encoder *);
f8aed700 195 int crtc_mask;
1d843f9d 196 enum hpd_pin hpd_pin;
79e53945
JB
197};
198
1d508706 199struct intel_panel {
dd06f90e 200 struct drm_display_mode *fixed_mode;
ec9ed197 201 struct drm_display_mode *downclock_mode;
4d891523 202 int fitting_mode;
58c68779
JN
203
204 /* backlight */
205 struct {
c91c9f32 206 bool present;
58c68779 207 u32 level;
6dda730e 208 u32 min;
7bd688cd 209 u32 max;
58c68779 210 bool enabled;
636baebf
JN
211 bool combination_mode; /* gen 2/4 only */
212 bool active_low_pwm;
b029e66f
SK
213
214 /* PWM chip */
022e4e52
SK
215 bool util_pin_active_low; /* bxt+ */
216 u8 controller; /* bxt+ only */
b029e66f
SK
217 struct pwm_device *pwm;
218
58c68779 219 struct backlight_device *device;
ab656bb9 220
5507faeb
JN
221 /* Connector and platform specific backlight functions */
222 int (*setup)(struct intel_connector *connector, enum pipe pipe);
223 uint32_t (*get)(struct intel_connector *connector);
224 void (*set)(struct intel_connector *connector, uint32_t level);
225 void (*disable)(struct intel_connector *connector);
226 void (*enable)(struct intel_connector *connector);
227 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
228 uint32_t hz);
229 void (*power)(struct intel_connector *, bool enable);
230 } backlight;
1d508706
JN
231};
232
5daa55eb
ZW
233struct intel_connector {
234 struct drm_connector base;
9a935856
DV
235 /*
236 * The fixed encoder this connector is connected to.
237 */
df0e9248 238 struct intel_encoder *encoder;
9a935856 239
f0947c37
DV
240 /* Reads out the current hw, returning true if the connector is enabled
241 * and active (i.e. dpms ON state). */
242 bool (*get_hw_state)(struct intel_connector *);
1d508706 243
4932e2c3
ID
244 /*
245 * Removes all interfaces through which the connector is accessible
246 * - like sysfs, debugfs entries -, so that no new operations can be
247 * started on the connector. Also makes sure all currently pending
248 * operations finish before returing.
249 */
250 void (*unregister)(struct intel_connector *);
251
1d508706
JN
252 /* Panel info for eDP and LVDS */
253 struct intel_panel panel;
9cd300e0
JN
254
255 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
256 struct edid *edid;
beb60608 257 struct edid *detect_edid;
821450c6
EE
258
259 /* since POLL and HPD connectors may use the same HPD line keep the native
260 state of connector->polled in case hotplug storm detection changes it */
261 u8 polled;
0e32b39c
DA
262
263 void *port; /* store this opaque as its illegal to dereference it */
264
265 struct intel_dp *mst_port;
5daa55eb
ZW
266};
267
80ad9206
VS
268typedef struct dpll {
269 /* given values */
270 int n;
271 int m1, m2;
272 int p1, p2;
273 /* derived values */
274 int dot;
275 int vco;
276 int m;
277 int p;
278} intel_clock_t;
279
de419ab6
ML
280struct intel_atomic_state {
281 struct drm_atomic_state base;
282
27c329ed 283 unsigned int cdclk;
565602d7 284
1a617b77
ML
285 /*
286 * Calculated device cdclk, can be different from cdclk
287 * only when all crtc's are DPMS off.
288 */
289 unsigned int dev_cdclk;
290
565602d7
ML
291 bool dpll_set, modeset;
292
293 unsigned int active_crtcs;
294 unsigned int min_pixclk[I915_MAX_PIPES];
295
de419ab6 296 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 297 struct intel_wm_config wm_config;
ed4a6a7c
MR
298
299 /*
300 * Current watermarks can't be trusted during hardware readout, so
301 * don't bother calculating intermediate watermarks.
302 */
303 bool skip_intermediate_wm;
de419ab6
ML
304};
305
eeca778a 306struct intel_plane_state {
2b875c22 307 struct drm_plane_state base;
eeca778a
GP
308 struct drm_rect src;
309 struct drm_rect dst;
310 struct drm_rect clip;
eeca778a 311 bool visible;
32b7eeec 312
be41e336
CK
313 /*
314 * scaler_id
315 * = -1 : not using a scaler
316 * >= 0 : using a scalers
317 *
318 * plane requiring a scaler:
319 * - During check_plane, its bit is set in
320 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 321 * update_scaler_plane.
be41e336
CK
322 * - scaler_id indicates the scaler it got assigned.
323 *
324 * plane doesn't require a scaler:
325 * - this can happen when scaling is no more required or plane simply
326 * got disabled.
327 * - During check_plane, corresponding bit is reset in
328 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 329 * update_scaler_plane.
be41e336
CK
330 */
331 int scaler_id;
818ed961
ML
332
333 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
334
335 /* async flip related structures */
336 struct drm_i915_gem_request *wait_req;
eeca778a
GP
337};
338
5724dbd1 339struct intel_initial_plane_config {
2d14030b 340 struct intel_framebuffer *fb;
49af449b 341 unsigned int tiling;
46f297fb
JB
342 int size;
343 u32 base;
344};
345
be41e336
CK
346#define SKL_MIN_SRC_W 8
347#define SKL_MAX_SRC_W 4096
348#define SKL_MIN_SRC_H 8
6156a456 349#define SKL_MAX_SRC_H 4096
be41e336
CK
350#define SKL_MIN_DST_W 8
351#define SKL_MAX_DST_W 4096
352#define SKL_MIN_DST_H 8
6156a456 353#define SKL_MAX_DST_H 4096
be41e336
CK
354
355struct intel_scaler {
be41e336
CK
356 int in_use;
357 uint32_t mode;
358};
359
360struct intel_crtc_scaler_state {
361#define SKL_NUM_SCALERS 2
362 struct intel_scaler scalers[SKL_NUM_SCALERS];
363
364 /*
365 * scaler_users: keeps track of users requesting scalers on this crtc.
366 *
367 * If a bit is set, a user is using a scaler.
368 * Here user can be a plane or crtc as defined below:
369 * bits 0-30 - plane (bit position is index from drm_plane_index)
370 * bit 31 - crtc
371 *
372 * Instead of creating a new index to cover planes and crtc, using
373 * existing drm_plane_index for planes which is well less than 31
374 * planes and bit 31 for crtc. This should be fine to cover all
375 * our platforms.
376 *
377 * intel_atomic_setup_scalers will setup available scalers to users
378 * requesting scalers. It will gracefully fail if request exceeds
379 * avilability.
380 */
381#define SKL_CRTC_INDEX 31
382 unsigned scaler_users;
383
384 /* scaler used by crtc for panel fitting purpose */
385 int scaler_id;
386};
387
1ed51de9
DV
388/* drm_mode->private_flags */
389#define I915_MODE_FLAG_INHERITED 1
390
4e0963c7
MR
391struct intel_pipe_wm {
392 struct intel_wm_level wm[5];
71f0a626 393 struct intel_wm_level raw_wm[5];
4e0963c7
MR
394 uint32_t linetime;
395 bool fbc_wm_enabled;
396 bool pipe_enabled;
397 bool sprites_enabled;
398 bool sprites_scaled;
399};
400
401struct skl_pipe_wm {
402 struct skl_wm_level wm[8];
403 struct skl_wm_level trans_wm;
404 uint32_t linetime;
405};
406
5cec258b 407struct intel_crtc_state {
2d112de7
ACO
408 struct drm_crtc_state base;
409
bb760063
DV
410 /**
411 * quirks - bitfield with hw state readout quirks
412 *
413 * For various reasons the hw state readout code might not be able to
414 * completely faithfully read out the current state. These cases are
415 * tracked with quirk flags so that fastboot and state checker can act
416 * accordingly.
417 */
9953599b 418#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
419 unsigned long quirks;
420
ab1d3a0e
ML
421 bool update_pipe; /* can a fast modeset be performed? */
422 bool disable_cxsr;
caed361d 423 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 424 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 425
37327abd
VS
426 /* Pipe source size (ie. panel fitter input size)
427 * All planes will be positioned inside this space,
428 * and get clipped at the edges. */
429 int pipe_src_w, pipe_src_h;
430
5bfe2ac0
DV
431 /* Whether to set up the PCH/FDI. Note that we never allow sharing
432 * between pch encoders and cpu encoders. */
433 bool has_pch_encoder;
50f3b016 434
e43823ec
JB
435 /* Are we sending infoframes on the attached port */
436 bool has_infoframe;
437
3b117c8f
DV
438 /* CPU Transcoder for the pipe. Currently this can only differ from the
439 * pipe on Haswell (where we have a special eDP transcoder). */
440 enum transcoder cpu_transcoder;
441
50f3b016
DV
442 /*
443 * Use reduced/limited/broadcast rbg range, compressing from the full
444 * range fed into the crtcs.
445 */
446 bool limited_color_range;
447
03afc4a2
DV
448 /* DP has a bunch of special case unfortunately, so mark the pipe
449 * accordingly. */
450 bool has_dp_encoder;
d8b32247 451
a65347ba
JN
452 /* DSI has special cases */
453 bool has_dsi_encoder;
454
6897b4b5
DV
455 /* Whether we should send NULL infoframes. Required for audio. */
456 bool has_hdmi_sink;
457
9ed109a7
DV
458 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
459 * has_dp_encoder is set. */
460 bool has_audio;
461
d8b32247
DV
462 /*
463 * Enable dithering, used when the selected pipe bpp doesn't match the
464 * plane bpp.
465 */
965e0c48 466 bool dither;
f47709a9
DV
467
468 /* Controls for the clock computation, to override various stages. */
469 bool clock_set;
470
09ede541
DV
471 /* SDVO TV has a bunch of special case. To make multifunction encoders
472 * work correctly, we need to track this at runtime.*/
473 bool sdvo_tv_clock;
474
e29c22c0
DV
475 /*
476 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
477 * required. This is set in the 2nd loop of calling encoder's
478 * ->compute_config if the first pick doesn't work out.
479 */
480 bool bw_constrained;
481
f47709a9
DV
482 /* Settings for the intel dpll used on pretty much everything but
483 * haswell. */
80ad9206 484 struct dpll dpll;
f47709a9 485
8106ddbd
ACO
486 /* Selected dpll when shared or NULL. */
487 struct intel_shared_dpll *shared_dpll;
a43f6e0f 488
96b7dfb7
S
489 /*
490 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
491 * - enum skl_dpll on SKL
492 */
de7cfc63
DV
493 uint32_t ddi_pll_sel;
494
66e985c0
DV
495 /* Actual register state of the dpll, for shared dpll cross-checking. */
496 struct intel_dpll_hw_state dpll_hw_state;
497
965e0c48 498 int pipe_bpp;
6cf86a5e 499 struct intel_link_m_n dp_m_n;
ff9a6750 500
439d7ac0
PB
501 /* m2_n2 for eDP downclock */
502 struct intel_link_m_n dp_m2_n2;
f769cd24 503 bool has_drrs;
439d7ac0 504
ff9a6750
DV
505 /*
506 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
507 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
508 * already multiplied by pixel_multiplier.
df92b1e6 509 */
ff9a6750
DV
510 int port_clock;
511
6cc5f341
DV
512 /* Used by SDVO (and if we ever fix it, HDMI). */
513 unsigned pixel_multiplier;
2dd24552 514
90a6b7b0
VS
515 uint8_t lane_count;
516
2dd24552 517 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
518 struct {
519 u32 control;
520 u32 pgm_ratios;
68fc8742 521 u32 lvds_border_bits;
b074cec8
JB
522 } gmch_pfit;
523
524 /* Panel fitter placement and size for Ironlake+ */
525 struct {
526 u32 pos;
527 u32 size;
fd4daa9c 528 bool enabled;
fabf6e51 529 bool force_thru;
b074cec8 530 } pch_pfit;
33d29b14 531
ca3a0ff8 532 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 533 int fdi_lanes;
ca3a0ff8 534 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
535
536 bool ips_enabled;
cf532bb2 537
f51be2e0
PZ
538 bool enable_fbc;
539
cf532bb2 540 bool double_wide;
0e32b39c
DA
541
542 bool dp_encoder_is_mst;
543 int pbn;
be41e336
CK
544
545 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
546
547 /* w/a for waiting 2 vblanks during crtc enable */
548 enum pipe hsw_workaround_pipe;
d21fbe87
MR
549
550 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
551 bool disable_lp_wm;
4e0963c7
MR
552
553 struct {
554 /*
ed4a6a7c
MR
555 * Optimal watermarks, programmed post-vblank when this state
556 * is committed.
4e0963c7
MR
557 */
558 union {
559 struct intel_pipe_wm ilk;
560 struct skl_pipe_wm skl;
561 } optimal;
ed4a6a7c
MR
562
563 /*
564 * Intermediate watermarks; these can be programmed immediately
565 * since they satisfy both the current configuration we're
566 * switching away from and the new configuration we're switching
567 * to.
568 */
569 struct intel_pipe_wm intermediate;
570
571 /*
572 * Platforms with two-step watermark programming will need to
573 * update watermark programming post-vblank to switch from the
574 * safe intermediate watermarks to the optimal final
575 * watermarks.
576 */
577 bool need_postvbl_update;
4e0963c7 578 } wm;
b8cecdf5
DV
579};
580
262cd2e1
VS
581struct vlv_wm_state {
582 struct vlv_pipe_wm wm[3];
583 struct vlv_sr_wm sr[3];
584 uint8_t num_active_planes;
585 uint8_t num_levels;
586 uint8_t level;
587 bool cxsr;
588};
589
84c33a64 590struct intel_mmio_flip {
9362c7c5 591 struct work_struct work;
bcafc4e3 592 struct drm_i915_private *i915;
eed29a5b 593 struct drm_i915_gem_request *req;
b2cfe0ab 594 struct intel_crtc *crtc;
86efe24a 595 unsigned int rotation;
84c33a64
SG
596};
597
32b7eeec
MR
598/*
599 * Tracking of operations that need to be performed at the beginning/end of an
600 * atomic commit, outside the atomic section where interrupts are disabled.
601 * These are generally operations that grab mutexes or might otherwise sleep
602 * and thus can't be run with interrupts disabled.
603 */
604struct intel_crtc_atomic_commit {
605 /* Sleepable operations to perform before commit */
32b7eeec
MR
606
607 /* Sleepable operations to perform after commit */
608 unsigned fb_bits;
32b7eeec 609 bool post_enable_primary;
1eb52238
PZ
610
611 /* Sleepable operations to perform before and after commit */
612 bool update_fbc;
32b7eeec
MR
613};
614
79e53945
JB
615struct intel_crtc {
616 struct drm_crtc base;
80824003
JB
617 enum pipe pipe;
618 enum plane plane;
79e53945 619 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
620 /*
621 * Whether the crtc and the connected output pipeline is active. Implies
622 * that crtc->enabled is set, i.e. the current mode configuration has
623 * some outputs connected to this crtc.
08a48469
DV
624 */
625 bool active;
6efdf354 626 unsigned long enabled_power_domains;
652c393a 627 bool lowfreq_avail;
02e792fb 628 struct intel_overlay *overlay;
6b95a207 629 struct intel_unpin_work *unpin_work;
cda4b7d3 630
b4a98e57
CW
631 atomic_t unpin_work_count;
632
e506a0c6
DV
633 /* Display surface base address adjustement for pageflips. Note that on
634 * gen4+ this only adjusts up to a tile, offsets within a tile are
635 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 636 u32 dspaddr_offset;
2db3366b
PZ
637 int adjusted_x;
638 int adjusted_y;
e506a0c6 639
cda4b7d3 640 uint32_t cursor_addr;
4b0e333e 641 uint32_t cursor_cntl;
dc41c154 642 uint32_t cursor_size;
4b0e333e 643 uint32_t cursor_base;
4b645f14 644
6e3c9717 645 struct intel_crtc_state *config;
b8cecdf5 646
10d83730
VS
647 /* reset counter value when the last flip was submitted */
648 unsigned int reset_counter;
8664281b
PZ
649
650 /* Access to these should be protected by dev_priv->irq_lock. */
651 bool cpu_fifo_underrun_disabled;
652 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
653
654 /* per-pipe watermark state */
655 struct {
656 /* watermarks currently being used */
4e0963c7
MR
657 union {
658 struct intel_pipe_wm ilk;
659 struct skl_pipe_wm skl;
660 } active;
ed4a6a7c 661
852eb00d
VS
662 /* allow CxSR on this pipe */
663 bool cxsr_allowed;
0b2ae6d7 664 } wm;
8d7849db 665
80715b2f 666 int scanline_offset;
32b7eeec 667
eb120ef6
JB
668 struct {
669 unsigned start_vbl_count;
670 ktime_t start_vbl_time;
671 int min_vbl, max_vbl;
672 int scanline_start;
673 } debug;
85a62bf9 674
32b7eeec 675 struct intel_crtc_atomic_commit atomic;
be41e336
CK
676
677 /* scalers available on this crtc */
678 int num_scalers;
262cd2e1
VS
679
680 struct vlv_wm_state wm_state;
79e53945
JB
681};
682
c35426d2
VS
683struct intel_plane_wm_parameters {
684 uint32_t horiz_pixels;
ed57cb8a 685 uint32_t vert_pixels;
2cd601c6
CK
686 /*
687 * For packed pixel formats:
688 * bytes_per_pixel - holds bytes per pixel
689 * For planar pixel formats:
690 * bytes_per_pixel - holds bytes per pixel for uv-plane
691 * y_bytes_per_pixel - holds bytes per pixel for y-plane
692 */
c35426d2 693 uint8_t bytes_per_pixel;
2cd601c6 694 uint8_t y_bytes_per_pixel;
c35426d2
VS
695 bool enabled;
696 bool scaled;
0fda6568 697 u64 tiling;
1fc0a8f7 698 unsigned int rotation;
6eb1a681 699 uint16_t fifo_size;
c35426d2
VS
700};
701
b840d907
JB
702struct intel_plane {
703 struct drm_plane base;
7f1f3851 704 int plane;
b840d907 705 enum pipe pipe;
2d354c34 706 bool can_scale;
b840d907 707 int max_downscale;
a9ff8714 708 uint32_t frontbuffer_bit;
526682e9
PZ
709
710 /* Since we need to change the watermarks before/after
711 * enabling/disabling the planes, we need to store the parameters here
712 * as the other pieces of the struct may not reflect the values we want
713 * for the watermark calculations. Currently only Haswell uses this.
714 */
c35426d2 715 struct intel_plane_wm_parameters wm;
526682e9 716
8e7d688b
MR
717 /*
718 * NOTE: Do not place new plane state fields here (e.g., when adding
719 * new plane properties). New runtime state should now be placed in
2fde1391 720 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
721 */
722
b840d907 723 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
724 const struct intel_crtc_state *crtc_state,
725 const struct intel_plane_state *plane_state);
b39d53f6 726 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 727 struct drm_crtc *crtc);
c59cb179 728 int (*check_plane)(struct drm_plane *plane,
061e4b8d 729 struct intel_crtc_state *crtc_state,
c59cb179 730 struct intel_plane_state *state);
b840d907
JB
731};
732
b445e3b0
ED
733struct intel_watermark_params {
734 unsigned long fifo_size;
735 unsigned long max_wm;
736 unsigned long default_wm;
737 unsigned long guard_size;
738 unsigned long cacheline_size;
739};
740
741struct cxsr_latency {
742 int is_desktop;
743 int is_ddr3;
744 unsigned long fsb_freq;
745 unsigned long mem_freq;
746 unsigned long display_sr;
747 unsigned long display_hpll_disable;
748 unsigned long cursor_sr;
749 unsigned long cursor_hpll_disable;
750};
751
de419ab6 752#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 753#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 754#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 755#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 756#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 757#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 758#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 759#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 760#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 761
f5bbfca3 762struct intel_hdmi {
f0f59a00 763 i915_reg_t hdmi_reg;
f5bbfca3 764 int ddc_bus;
0f2a2a75 765 bool limited_color_range;
55bc60db 766 bool color_range_auto;
f5bbfca3
ED
767 bool has_hdmi_sink;
768 bool has_audio;
769 enum hdmi_force_audio force_audio;
abedc077 770 bool rgb_quant_range_selectable;
94a11ddc 771 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 772 struct intel_connector *attached_connector;
f5bbfca3 773 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 774 enum hdmi_infoframe_type type,
fff63867 775 const void *frame, ssize_t len);
687f4d06 776 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 777 bool enable,
7c5f93b0 778 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
779 bool (*infoframe_enabled)(struct drm_encoder *encoder,
780 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
781};
782
0e32b39c 783struct intel_dp_mst_encoder;
b091cd92 784#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 785
fe3cd48d
R
786/*
787 * enum link_m_n_set:
788 * When platform provides two set of M_N registers for dp, we can
789 * program them and switch between them incase of DRRS.
790 * But When only one such register is provided, we have to program the
791 * required divider value on that registers itself based on the DRRS state.
792 *
793 * M1_N1 : Program dp_m_n on M1_N1 registers
794 * dp_m2_n2 on M2_N2 registers (If supported)
795 *
796 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
797 * M2_N2 registers are not supported
798 */
799
800enum link_m_n_set {
801 /* Sets the m1_n1 and m2_n2 */
802 M1_N1 = 0,
803 M2_N2
804};
805
54d63ca6 806struct intel_dp {
f0f59a00
VS
807 i915_reg_t output_reg;
808 i915_reg_t aux_ch_ctl_reg;
809 i915_reg_t aux_ch_data_reg[5];
54d63ca6 810 uint32_t DP;
901c2daf
VS
811 int link_rate;
812 uint8_t lane_count;
54d63ca6
SK
813 bool has_audio;
814 enum hdmi_force_audio force_audio;
0f2a2a75 815 bool limited_color_range;
55bc60db 816 bool color_range_auto;
54d63ca6 817 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 818 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 819 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
820 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
821 uint8_t num_sink_rates;
822 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 823 struct drm_dp_aux aux;
54d63ca6
SK
824 uint8_t train_set[4];
825 int panel_power_up_delay;
826 int panel_power_down_delay;
827 int panel_power_cycle_delay;
828 int backlight_on_delay;
829 int backlight_off_delay;
54d63ca6
SK
830 struct delayed_work panel_vdd_work;
831 bool want_panel_vdd;
dce56b3c
PZ
832 unsigned long last_power_on;
833 unsigned long last_backlight_off;
d28d4731 834 ktime_t panel_power_off_time;
5d42f82a 835
01527b31
CT
836 struct notifier_block edp_notifier;
837
a4a5d2f8
VS
838 /*
839 * Pipe whose power sequencer is currently locked into
840 * this port. Only relevant on VLV/CHV.
841 */
842 enum pipe pps_pipe;
36b5f425 843 struct edp_power_seq pps_delays;
a4a5d2f8 844
0e32b39c
DA
845 bool can_mst; /* this port supports mst */
846 bool is_mst;
847 int active_mst_links;
848 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 849 struct intel_connector *attached_connector;
ec5b01dd 850
0e32b39c
DA
851 /* mst connector list */
852 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
853 struct drm_dp_mst_topology_mgr mst_mgr;
854
ec5b01dd 855 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
856 /*
857 * This function returns the value we have to program the AUX_CTL
858 * register with to kick off an AUX transaction.
859 */
860 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
861 bool has_aux_irq,
862 int send_bytes,
863 uint32_t aux_clock_divider);
ad64217b
ACO
864
865 /* This is called before a link training is starterd */
866 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
867
4e96c977 868 bool train_set_valid;
c5d5ab7a
TP
869
870 /* Displayport compliance testing */
871 unsigned long compliance_test_type;
559be30c
TP
872 unsigned long compliance_test_data;
873 bool compliance_test_active;
54d63ca6
SK
874};
875
da63a9f2
PZ
876struct intel_digital_port {
877 struct intel_encoder base;
174edf1f 878 enum port port;
bcf53de4 879 u32 saved_port_bits;
da63a9f2
PZ
880 struct intel_dp dp;
881 struct intel_hdmi hdmi;
b2c5c181 882 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 883 bool release_cl2_override;
ccb1a831 884 uint8_t max_lanes;
cae666ce
TI
885 /* for communication with audio component; protected by av_mutex */
886 const struct drm_connector *audio_connector;
da63a9f2
PZ
887};
888
0e32b39c
DA
889struct intel_dp_mst_encoder {
890 struct intel_encoder base;
891 enum pipe pipe;
892 struct intel_digital_port *primary;
893 void *port; /* store this opaque as its illegal to dereference it */
894};
895
65d64cc5 896static inline enum dpio_channel
89b667f8
JB
897vlv_dport_to_channel(struct intel_digital_port *dport)
898{
899 switch (dport->port) {
900 case PORT_B:
00fc31b7 901 case PORT_D:
e4607fcf 902 return DPIO_CH0;
89b667f8 903 case PORT_C:
e4607fcf 904 return DPIO_CH1;
89b667f8
JB
905 default:
906 BUG();
907 }
908}
909
65d64cc5
VS
910static inline enum dpio_phy
911vlv_dport_to_phy(struct intel_digital_port *dport)
912{
913 switch (dport->port) {
914 case PORT_B:
915 case PORT_C:
916 return DPIO_PHY0;
917 case PORT_D:
918 return DPIO_PHY1;
919 default:
920 BUG();
921 }
922}
923
924static inline enum dpio_channel
eb69b0e5
CML
925vlv_pipe_to_channel(enum pipe pipe)
926{
927 switch (pipe) {
928 case PIPE_A:
929 case PIPE_C:
930 return DPIO_CH0;
931 case PIPE_B:
932 return DPIO_CH1;
933 default:
934 BUG();
935 }
936}
937
f875c15a
CW
938static inline struct drm_crtc *
939intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
940{
941 struct drm_i915_private *dev_priv = dev->dev_private;
942 return dev_priv->pipe_to_crtc_mapping[pipe];
943}
944
417ae147
CW
945static inline struct drm_crtc *
946intel_get_crtc_for_plane(struct drm_device *dev, int plane)
947{
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 return dev_priv->plane_to_crtc_mapping[plane];
950}
951
4e5359cd
SF
952struct intel_unpin_work {
953 struct work_struct work;
b4a98e57 954 struct drm_crtc *crtc;
ab8d6675 955 struct drm_framebuffer *old_fb;
05394f39 956 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 957 struct drm_pending_vblank_event *event;
e7d841ca
CW
958 atomic_t pending;
959#define INTEL_FLIP_INACTIVE 0
960#define INTEL_FLIP_PENDING 1
961#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
962 u32 flip_count;
963 u32 gtt_offset;
f06cc1b9 964 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
965 u32 flip_queued_vblank;
966 u32 flip_ready_vblank;
4e5359cd
SF
967 bool enable_stall_check;
968};
969
5f1aae65 970struct intel_load_detect_pipe {
edde3617 971 struct drm_atomic_state *restore_state;
5f1aae65 972};
79e53945 973
5f1aae65
PZ
974static inline struct intel_encoder *
975intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
976{
977 return to_intel_connector(connector)->encoder;
978}
979
da63a9f2
PZ
980static inline struct intel_digital_port *
981enc_to_dig_port(struct drm_encoder *encoder)
982{
983 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
984}
985
0e32b39c
DA
986static inline struct intel_dp_mst_encoder *
987enc_to_mst(struct drm_encoder *encoder)
988{
989 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
990}
991
9ff8c9ba
ID
992static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
993{
994 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
995}
996
997static inline struct intel_digital_port *
998dp_to_dig_port(struct intel_dp *intel_dp)
999{
1000 return container_of(intel_dp, struct intel_digital_port, dp);
1001}
1002
1003static inline struct intel_digital_port *
1004hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1005{
1006 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1007}
1008
6af31a65
DL
1009/*
1010 * Returns the number of planes for this pipe, ie the number of sprites + 1
1011 * (primary plane). This doesn't count the cursor plane then.
1012 */
1013static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1014{
1015 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1016}
5f1aae65 1017
47339cd9 1018/* intel_fifo_underrun.c */
a72e4c9f 1019bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1020 enum pipe pipe, bool enable);
a72e4c9f 1021bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1022 enum transcoder pch_transcoder,
1023 bool enable);
1f7247c0
DV
1024void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1025 enum pipe pipe);
1026void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1027 enum transcoder pch_transcoder);
aca7b684
VS
1028void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1029void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1030
1031/* i915_irq.c */
480c8033
DV
1032void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1033void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1034void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1035void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 1036void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
1037void gen6_enable_rps_interrupts(struct drm_device *dev);
1038void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 1039u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1040void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1041void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1042static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1043{
1044 /*
1045 * We only use drm_irq_uninstall() at unload and VT switch, so
1046 * this is the only thing we need to check.
1047 */
2aeb7d3a 1048 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1049}
1050
a225f079 1051int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1052void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1053 unsigned int pipe_mask);
aae8ba84
VS
1054void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1055 unsigned int pipe_mask);
5f1aae65 1056
5f1aae65 1057/* intel_crt.c */
87440425 1058void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1059
1060
1061/* intel_ddi.c */
e404ba8d
VS
1062void intel_ddi_clk_select(struct intel_encoder *encoder,
1063 const struct intel_crtc_state *pipe_config);
6a7e4f99 1064void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
87440425
PZ
1065void hsw_fdi_link_train(struct drm_crtc *crtc);
1066void intel_ddi_init(struct drm_device *dev, enum port port);
1067enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1068bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1069void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1070void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1071 enum transcoder cpu_transcoder);
1072void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1073void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1074bool intel_ddi_pll_select(struct intel_crtc *crtc,
1075 struct intel_crtc_state *crtc_state);
87440425 1076void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1077void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1078bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1079void intel_ddi_fdi_disable(struct drm_crtc *crtc);
3d52ccf5
LY
1080bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1081 struct intel_crtc *intel_crtc);
87440425 1082void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1083 struct intel_crtc_state *pipe_config);
bcddf610
S
1084struct intel_encoder *
1085intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1086
44905a27 1087void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1088void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1089 struct intel_crtc_state *pipe_config);
0e32b39c 1090void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1091uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1092
b680c37a 1093/* intel_frontbuffer.c */
f99d7069 1094void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1095 enum fb_op_origin origin);
f99d7069
DV
1096void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1097 unsigned frontbuffer_bits);
1098void intel_frontbuffer_flip_complete(struct drm_device *dev,
1099 unsigned frontbuffer_bits);
f99d7069 1100void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1101 unsigned frontbuffer_bits);
6761dd31
TU
1102unsigned int intel_fb_align_height(struct drm_device *dev,
1103 unsigned int height,
1104 uint32_t pixel_format,
1105 uint64_t fb_format_modifier);
de152b62
RV
1106void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1107 enum fb_op_origin origin);
7b49f948
VS
1108u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1109 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1110
7c10a2b5
JN
1111/* intel_audio.c */
1112void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1113void intel_audio_codec_enable(struct intel_encoder *encoder);
1114void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1115void i915_audio_component_init(struct drm_i915_private *dev_priv);
1116void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1117
b680c37a 1118/* intel_display.c */
65a3fea0 1119extern const struct drm_plane_funcs intel_plane_funcs;
1663b9d6 1120unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1121bool intel_has_pending_fb_unpin(struct drm_device *dev);
b680c37a 1122void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1123void intel_mark_idle(struct drm_device *dev);
1124void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1125int intel_display_suspend(struct drm_device *dev);
87440425 1126void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1127int intel_connector_init(struct intel_connector *);
1128struct intel_connector *intel_connector_alloc(void);
87440425 1129bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1130void intel_connector_attach_encoder(struct intel_connector *connector,
1131 struct intel_encoder *encoder);
1132struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1133struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1134 struct drm_crtc *crtc);
752aa88a 1135enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1136int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1137 struct drm_file *file_priv);
87440425
PZ
1138enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1139 enum pipe pipe);
4093561b 1140bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1141static inline void
1142intel_wait_for_vblank(struct drm_device *dev, int pipe)
1143{
1144 drm_wait_one_vblank(dev, pipe);
1145}
0c241d5b
VS
1146static inline void
1147intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1148{
1149 const struct intel_crtc *crtc =
1150 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1151
1152 if (crtc->active)
1153 intel_wait_for_vblank(dev, pipe);
1154}
87440425 1155int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1156void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1157 struct intel_digital_port *dport,
1158 unsigned int expected_mask);
87440425
PZ
1159bool intel_get_load_detect_pipe(struct drm_connector *connector,
1160 struct drm_display_mode *mode,
51fd371b
RC
1161 struct intel_load_detect_pipe *old,
1162 struct drm_modeset_acquire_ctx *ctx);
87440425 1163void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1164 struct intel_load_detect_pipe *old,
1165 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1166int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1167 unsigned int rotation);
a8bb6818
DV
1168struct drm_framebuffer *
1169__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1170 struct drm_mode_fb_cmd2 *mode_cmd,
1171 struct drm_i915_gem_object *obj);
87440425
PZ
1172void intel_prepare_page_flip(struct drm_device *dev, int plane);
1173void intel_finish_page_flip(struct drm_device *dev, int pipe);
1174void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1175void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1176int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1177 const struct drm_plane_state *new_state);
38f3ce3a 1178void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1179 const struct drm_plane_state *old_state);
a98b3431
MR
1180int intel_plane_atomic_get_property(struct drm_plane *plane,
1181 const struct drm_plane_state *state,
1182 struct drm_property *property,
1183 uint64_t *val);
1184int intel_plane_atomic_set_property(struct drm_plane *plane,
1185 struct drm_plane_state *state,
1186 struct drm_property *property,
1187 uint64_t val);
da20eabd
ML
1188int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1189 struct drm_plane_state *plane_state);
716c2e55 1190
832be82f
VS
1191unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1192 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1193
121920fa
TU
1194static inline bool
1195intel_rotation_90_or_270(unsigned int rotation)
1196{
1197 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1198}
1199
3b7a5119
SJ
1200void intel_create_rotation_property(struct drm_device *dev,
1201 struct intel_plane *plane);
1202
7abd4b35
ACO
1203void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1204 enum pipe pipe);
1205
3f36b937
TU
1206int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1207 const struct dpll *dpll);
d288f65f 1208void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1209int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1210
716c2e55 1211/* modesetting asserts */
b680c37a
DV
1212void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1213 enum pipe pipe);
55607e8a
DV
1214void assert_pll(struct drm_i915_private *dev_priv,
1215 enum pipe pipe, bool state);
1216#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1217#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1218void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state);
1220#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1221#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1222void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1223#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1224#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1225u32 intel_compute_tile_offset(int *x, int *y,
1226 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
1227 unsigned int pitch,
1228 unsigned int rotation);
7514747d
VS
1229void intel_prepare_reset(struct drm_device *dev);
1230void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1231void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1232void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1233void broxton_init_cdclk(struct drm_device *dev);
1234void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1235void broxton_ddi_phy_init(struct drm_device *dev);
1236void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1237void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1238void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1239void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1240int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1241void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1242void skl_enable_dc6(struct drm_i915_private *dev_priv);
1243void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1244void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1245 struct intel_crtc_state *pipe_config);
fe3cd48d 1246void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1247int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7
ID
1248bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1249 intel_clock_t *best_clock);
dccbea3b
ID
1250int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1251
87440425 1252bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1253void hsw_enable_ips(struct intel_crtc *crtc);
1254void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1255enum intel_display_power_domain
1256intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1257enum intel_display_power_domain
1258intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1259void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1260 struct intel_crtc_state *pipe_config);
86adf9d7 1261
e435d6e5 1262int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1263int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1264
44eb0cb9
MK
1265u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1266 struct drm_i915_gem_object *obj,
1267 unsigned int plane);
dedf278c 1268
6156a456
CK
1269u32 skl_plane_ctl_format(uint32_t pixel_format);
1270u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1271u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1272
eb805623 1273/* intel_csr.c */
f4448375 1274void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1275void intel_csr_load_program(struct drm_i915_private *);
f4448375 1276void intel_csr_ucode_fini(struct drm_i915_private *);
eb805623 1277
5f1aae65 1278/* intel_dp.c */
f0f59a00 1279void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1280bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1281 struct intel_connector *intel_connector);
901c2daf
VS
1282void intel_dp_set_link_params(struct intel_dp *intel_dp,
1283 const struct intel_crtc_state *pipe_config);
87440425 1284void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1285void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1286void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1287void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1288int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1289bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1290 struct intel_crtc_state *pipe_config);
5d8a7752 1291bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1292enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1293 bool long_hpd);
4be73780
DV
1294void intel_edp_backlight_on(struct intel_dp *intel_dp);
1295void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1296void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1297void intel_edp_panel_on(struct intel_dp *intel_dp);
1298void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1299void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1300void intel_dp_mst_suspend(struct drm_device *dev);
1301void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1302int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1303int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1304void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1305void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1306uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1307void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1308void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1309void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1310void intel_edp_drrs_invalidate(struct drm_device *dev,
1311 unsigned frontbuffer_bits);
1312void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1313bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1314 struct intel_digital_port *port);
0bc12bcb 1315
94223d04
ACO
1316void
1317intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1318 uint8_t dp_train_pat);
1319void
1320intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1321void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1322uint8_t
1323intel_dp_voltage_max(struct intel_dp *intel_dp);
1324uint8_t
1325intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1326void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1327 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1328bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1329bool
1330intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1331
0e32b39c
DA
1332/* intel_dp_mst.c */
1333int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1334void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1335/* intel_dsi.c */
4328633d 1336void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1337
1338
1339/* intel_dvo.c */
87440425 1340void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1341
1342
0632fef6 1343/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1344#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1345extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1346extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1347extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1348extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1349extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1350extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1351#else
1352static inline int intel_fbdev_init(struct drm_device *dev)
1353{
1354 return 0;
1355}
5f1aae65 1356
e00bf696 1357static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1358{
1359}
1360
1361static inline void intel_fbdev_fini(struct drm_device *dev)
1362{
1363}
1364
82e3b8c1 1365static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1366{
1367}
1368
0632fef6 1369static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1370{
1371}
1372#endif
5f1aae65 1373
7ff0ebcc 1374/* intel_fbc.c */
f51be2e0
PZ
1375void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1376 struct drm_atomic_state *state);
0e631adc 1377bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1eb52238
PZ
1378void intel_fbc_pre_update(struct intel_crtc *crtc);
1379void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1380void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1381void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
d029bcad 1382void intel_fbc_enable(struct intel_crtc *crtc);
c937ab3e
PZ
1383void intel_fbc_disable(struct intel_crtc *crtc);
1384void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1385void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1386 unsigned int frontbuffer_bits,
1387 enum fb_op_origin origin);
1388void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1389 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1390void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1391
5f1aae65 1392/* intel_hdmi.c */
f0f59a00 1393void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1394void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1395 struct intel_connector *intel_connector);
1396struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1397bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1398 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1399
1400
1401/* intel_lvds.c */
87440425
PZ
1402void intel_lvds_init(struct drm_device *dev);
1403bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1404
1405
1406/* intel_modes.c */
1407int intel_connector_update_modes(struct drm_connector *connector,
87440425 1408 struct edid *edid);
5f1aae65 1409int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1410void intel_attach_force_audio_property(struct drm_connector *connector);
1411void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1412void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1413
1414
1415/* intel_overlay.c */
87440425
PZ
1416void intel_setup_overlay(struct drm_device *dev);
1417void intel_cleanup_overlay(struct drm_device *dev);
1418int intel_overlay_switch_off(struct intel_overlay *overlay);
1419int intel_overlay_put_image(struct drm_device *dev, void *data,
1420 struct drm_file *file_priv);
1421int intel_overlay_attrs(struct drm_device *dev, void *data,
1422 struct drm_file *file_priv);
1362b776 1423void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1424
1425
1426/* intel_panel.c */
87440425 1427int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1428 struct drm_display_mode *fixed_mode,
1429 struct drm_display_mode *downclock_mode);
87440425
PZ
1430void intel_panel_fini(struct intel_panel *panel);
1431void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1432 struct drm_display_mode *adjusted_mode);
1433void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1434 struct intel_crtc_state *pipe_config,
87440425
PZ
1435 int fitting_mode);
1436void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1437 struct intel_crtc_state *pipe_config,
87440425 1438 int fitting_mode);
6dda730e
JN
1439void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1440 u32 level, u32 max);
6517d273 1441int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1442void intel_panel_enable_backlight(struct intel_connector *connector);
1443void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1444void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1445enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1446extern struct drm_display_mode *intel_find_panel_downclock(
1447 struct drm_device *dev,
1448 struct drm_display_mode *fixed_mode,
1449 struct drm_connector *connector);
0962c3c9
VS
1450void intel_backlight_register(struct drm_device *dev);
1451void intel_backlight_unregister(struct drm_device *dev);
1452
5f1aae65 1453
0bc12bcb 1454/* intel_psr.c */
0bc12bcb
RV
1455void intel_psr_enable(struct intel_dp *intel_dp);
1456void intel_psr_disable(struct intel_dp *intel_dp);
1457void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1458 unsigned frontbuffer_bits);
0bc12bcb 1459void intel_psr_flush(struct drm_device *dev,
169de131
RV
1460 unsigned frontbuffer_bits,
1461 enum fb_op_origin origin);
0bc12bcb 1462void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1463void intel_psr_single_frame_update(struct drm_device *dev,
1464 unsigned frontbuffer_bits);
0bc12bcb 1465
9c065a7d
DV
1466/* intel_runtime_pm.c */
1467int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1468void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1469void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1470void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
2f693e28
DL
1471void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1472void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
f458ebbc 1473void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1474const char *
1475intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1476
f458ebbc
DV
1477bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1478 enum intel_display_power_domain domain);
1479bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1480 enum intel_display_power_domain domain);
9c065a7d
DV
1481void intel_display_power_get(struct drm_i915_private *dev_priv,
1482 enum intel_display_power_domain domain);
09731280
ID
1483bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1484 enum intel_display_power_domain domain);
9c065a7d
DV
1485void intel_display_power_put(struct drm_i915_private *dev_priv,
1486 enum intel_display_power_domain domain);
da5827c3
ID
1487
1488static inline void
1489assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1490{
1491 WARN_ONCE(dev_priv->pm.suspended,
1492 "Device suspended during HW access\n");
1493}
1494
1495static inline void
1496assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1497{
1498 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1499 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1500 * too much noise. */
1501 if (!atomic_read(&dev_priv->pm.wakeref_count))
1502 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1503}
1504
2b19efeb
ID
1505static inline int
1506assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1507{
1508 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1509
1510 assert_rpm_wakelock_held(dev_priv);
1511
1512 return seq;
1513}
1514
1515static inline void
1516assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1517{
1518 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1519 "HW access outside of RPM atomic section\n");
1520}
1521
1f814dac
ID
1522/**
1523 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1524 * @dev_priv: i915 device instance
1525 *
1526 * This function disable asserts that check if we hold an RPM wakelock
1527 * reference, while keeping the device-not-suspended checks still enabled.
1528 * It's meant to be used only in special circumstances where our rule about
1529 * the wakelock refcount wrt. the device power state doesn't hold. According
1530 * to this rule at any point where we access the HW or want to keep the HW in
1531 * an active state we must hold an RPM wakelock reference acquired via one of
1532 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1533 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1534 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1535 * users should avoid using this function.
1536 *
1537 * Any calls to this function must have a symmetric call to
1538 * enable_rpm_wakeref_asserts().
1539 */
1540static inline void
1541disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1542{
1543 atomic_inc(&dev_priv->pm.wakeref_count);
1544}
1545
1546/**
1547 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1548 * @dev_priv: i915 device instance
1549 *
1550 * This function re-enables the RPM assert checks after disabling them with
1551 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1552 * circumstances otherwise its use should be avoided.
1553 *
1554 * Any calls to this function must have a symmetric call to
1555 * disable_rpm_wakeref_asserts().
1556 */
1557static inline void
1558enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1559{
1560 atomic_dec(&dev_priv->pm.wakeref_count);
1561}
1562
1563/* TODO: convert users of these to rely instead on proper RPM refcounting */
1564#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1565 disable_rpm_wakeref_asserts(dev_priv)
1566
1567#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1568 enable_rpm_wakeref_asserts(dev_priv)
1569
9c065a7d 1570void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1571bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1572void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1573void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1574
d9bc89d9
DV
1575void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1576
e0fce78f
VS
1577void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1578 bool override, unsigned int mask);
b0b33846
VS
1579bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1580 enum dpio_channel ch, bool override);
e0fce78f
VS
1581
1582
5f1aae65 1583/* intel_pm.c */
87440425
PZ
1584void intel_init_clock_gating(struct drm_device *dev);
1585void intel_suspend_hw(struct drm_device *dev);
546c81fd 1586int ilk_wm_max_level(const struct drm_device *dev);
87440425 1587void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1588void intel_init_pm(struct drm_device *dev);
f742a552 1589void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1590void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1591void intel_gpu_ips_teardown(void);
ae48434c
ID
1592void intel_init_gt_powersave(struct drm_device *dev);
1593void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1594void intel_enable_gt_powersave(struct drm_device *dev);
1595void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1596void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1597void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1598void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1599void gen6_rps_busy(struct drm_i915_private *dev_priv);
1600void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1601void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1602void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1603 struct intel_rps_client *rps,
1604 unsigned long submitted);
6ad790c0 1605void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1606 struct drm_i915_gem_request *req);
6eb1a681 1607void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1608void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1609void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1610void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1611 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1612uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1613bool ilk_disable_lp_wm(struct drm_device *dev);
274008e8 1614int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
72662e10 1615
5f1aae65 1616/* intel_sdvo.c */
f0f59a00
VS
1617bool intel_sdvo_init(struct drm_device *dev,
1618 i915_reg_t reg, enum port port);
96a02917 1619
2b28bb1b 1620
5f1aae65 1621/* intel_sprite.c */
87440425 1622int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1623int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1624 struct drm_file *file_priv);
34e0adbb
ML
1625void intel_pipe_update_start(struct intel_crtc *crtc);
1626void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1627
1628/* intel_tv.c */
87440425 1629void intel_tv_init(struct drm_device *dev);
20ddf665 1630
ea2c67bb 1631/* intel_atomic.c */
2545e4a6
MR
1632int intel_connector_atomic_get_property(struct drm_connector *connector,
1633 const struct drm_connector_state *state,
1634 struct drm_property *property,
1635 uint64_t *val);
1356837e
MR
1636struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1637void intel_crtc_destroy_state(struct drm_crtc *crtc,
1638 struct drm_crtc_state *state);
de419ab6
ML
1639struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1640void intel_atomic_state_clear(struct drm_atomic_state *);
1641struct intel_shared_dpll_config *
1642intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1643
10f81c19
ACO
1644static inline struct intel_crtc_state *
1645intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1646 struct intel_crtc *crtc)
1647{
1648 struct drm_crtc_state *crtc_state;
1649 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1650 if (IS_ERR(crtc_state))
0b6cc188 1651 return ERR_CAST(crtc_state);
10f81c19
ACO
1652
1653 return to_intel_crtc_state(crtc_state);
1654}
e3bddded
ML
1655
1656static inline struct intel_plane_state *
1657intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1658 struct intel_plane *plane)
1659{
1660 struct drm_plane_state *plane_state;
1661
1662 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1663
1664 return to_intel_plane_state(plane_state);
1665}
1666
d03c93d4
CK
1667int intel_atomic_setup_scalers(struct drm_device *dev,
1668 struct intel_crtc *intel_crtc,
1669 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1670
1671/* intel_atomic_plane.c */
8e7d688b 1672struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1673struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1674void intel_plane_destroy_state(struct drm_plane *plane,
1675 struct drm_plane_state *state);
1676extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1677
79e53945 1678#endif /* __INTEL_DRV_H__ */