]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915/skl: Gen9 coarse power gating
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
913d8d11 38
2e541625
AE
39#define DIV_ROUND_CLOSEST_ULL(ll, d) \
40({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
1d5bfac9
DV
42/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
481b6af3 50#define _wait_for(COND, MS, W) ({ \
1d5bfac9 51 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 52 int ret__ = 0; \
0206e353 53 while (!(COND)) { \
913d8d11 54 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
55 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
913d8d11
CW
57 break; \
58 } \
0cc2764c
BW
59 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
913d8d11
CW
64 } \
65 ret__; \
66})
67
481b6af3
CW
68#define wait_for(COND, MS) _wait_for(COND, MS, 1)
69#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
70#define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
481b6af3 72
49938ac4
JN
73#define KHz(x) (1000 * (x))
74#define MHz(x) KHz(1000 * (x))
021357ac 75
79e53945
JB
76/*
77 * Display related stuff
78 */
79
80/* store information about an Ixxx DVO */
81/* The i830->i865 use multiple DVOs with multiple i2cs */
82/* the i915, i945 have a single sDVO i2c bus - which is different */
83#define MAX_OUTPUTS 6
84/* maximum connectors per crtcs in the mode set */
79e53945 85
4726e0b0
SK
86/* Maximum cursor sizes */
87#define GEN2_CURSOR_WIDTH 64
88#define GEN2_CURSOR_HEIGHT 64
068be561
DL
89#define MAX_CURSOR_WIDTH 256
90#define MAX_CURSOR_HEIGHT 256
4726e0b0 91
79e53945
JB
92#define INTEL_I2C_BUS_DVO 1
93#define INTEL_I2C_BUS_SDVO 2
94
95/* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
6847d71b
PZ
97enum intel_output_type {
98 INTEL_OUTPUT_UNUSED = 0,
99 INTEL_OUTPUT_ANALOG = 1,
100 INTEL_OUTPUT_DVO = 2,
101 INTEL_OUTPUT_SDVO = 3,
102 INTEL_OUTPUT_LVDS = 4,
103 INTEL_OUTPUT_TVOUT = 5,
104 INTEL_OUTPUT_HDMI = 6,
105 INTEL_OUTPUT_DISPLAYPORT = 7,
106 INTEL_OUTPUT_EDP = 8,
107 INTEL_OUTPUT_DSI = 9,
108 INTEL_OUTPUT_UNKNOWN = 10,
109 INTEL_OUTPUT_DP_MST = 11,
110};
79e53945
JB
111
112#define INTEL_DVO_CHIP_NONE 0
113#define INTEL_DVO_CHIP_LVDS 1
114#define INTEL_DVO_CHIP_TMDS 2
115#define INTEL_DVO_CHIP_TVOUT 4
116
dfba2e2d
SK
117#define INTEL_DSI_VIDEO_MODE 0
118#define INTEL_DSI_COMMAND_MODE 1
72ffa333 119
79e53945
JB
120struct intel_framebuffer {
121 struct drm_framebuffer base;
05394f39 122 struct drm_i915_gem_object *obj;
79e53945
JB
123};
124
37811fcc
CW
125struct intel_fbdev {
126 struct drm_fb_helper helper;
8bcd4553 127 struct intel_framebuffer *fb;
37811fcc
CW
128 struct list_head fbdev_list;
129 struct drm_display_mode *our_mode;
d978ef14 130 int preferred_bpp;
37811fcc 131};
79e53945 132
21d40d37 133struct intel_encoder {
4ef69c7a 134 struct drm_encoder base;
9a935856
DV
135 /*
136 * The new crtc this encoder will be driven from. Only differs from
137 * base->crtc while a modeset is in progress.
138 */
139 struct intel_crtc *new_crtc;
140
6847d71b 141 enum intel_output_type type;
bc079e8b 142 unsigned int cloneable;
5ab432ef 143 bool connectors_active;
21d40d37 144 void (*hot_plug)(struct intel_encoder *);
7ae89233 145 bool (*compute_config)(struct intel_encoder *,
5cec258b 146 struct intel_crtc_state *);
dafd226c 147 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 148 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 149 void (*enable)(struct intel_encoder *);
6cc5f341 150 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 151 void (*disable)(struct intel_encoder *);
bf49ec8c 152 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
153 /* Read out the current hw state of this connector, returning true if
154 * the encoder is active. If the encoder is enabled it also set the pipe
155 * it is connected to in the pipe parameter. */
156 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 157 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 158 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
159 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
160 * be set correctly before calling this function. */
045ac3b5 161 void (*get_config)(struct intel_encoder *,
5cec258b 162 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
163 /*
164 * Called during system suspend after all pending requests for the
165 * encoder are flushed (for example for DP AUX transactions) and
166 * device interrupts are disabled.
167 */
168 void (*suspend)(struct intel_encoder *);
f8aed700 169 int crtc_mask;
1d843f9d 170 enum hpd_pin hpd_pin;
79e53945
JB
171};
172
1d508706 173struct intel_panel {
dd06f90e 174 struct drm_display_mode *fixed_mode;
ec9ed197 175 struct drm_display_mode *downclock_mode;
4d891523 176 int fitting_mode;
58c68779
JN
177
178 /* backlight */
179 struct {
c91c9f32 180 bool present;
58c68779 181 u32 level;
6dda730e 182 u32 min;
7bd688cd 183 u32 max;
58c68779 184 bool enabled;
636baebf
JN
185 bool combination_mode; /* gen 2/4 only */
186 bool active_low_pwm;
58c68779
JN
187 struct backlight_device *device;
188 } backlight;
ab656bb9
JN
189
190 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
191};
192
5daa55eb
ZW
193struct intel_connector {
194 struct drm_connector base;
9a935856
DV
195 /*
196 * The fixed encoder this connector is connected to.
197 */
df0e9248 198 struct intel_encoder *encoder;
9a935856
DV
199
200 /*
201 * The new encoder this connector will be driven. Only differs from
202 * encoder while a modeset is in progress.
203 */
204 struct intel_encoder *new_encoder;
205
f0947c37
DV
206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
1d508706 209
4932e2c3
ID
210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
1d508706
JN
218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
9cd300e0
JN
220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
beb60608 223 struct edid *detect_edid;
821450c6
EE
224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
0e32b39c
DA
228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
5daa55eb
ZW
232};
233
80ad9206
VS
234typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244} intel_clock_t;
245
eeca778a 246struct intel_plane_state {
2b875c22 247 struct drm_plane_state base;
eeca778a
GP
248 struct drm_rect src;
249 struct drm_rect dst;
250 struct drm_rect clip;
eeca778a 251 bool visible;
32b7eeec
MR
252
253 /*
254 * used only for sprite planes to determine when to implicitly
255 * enable/disable the primary plane
256 */
257 bool hides_primary;
eeca778a
GP
258};
259
46f297fb 260struct intel_plane_config {
46f297fb
JB
261 bool tiled;
262 int size;
263 u32 base;
264};
265
5cec258b 266struct intel_crtc_state {
2d112de7
ACO
267 struct drm_crtc_state base;
268
bb760063
DV
269 /**
270 * quirks - bitfield with hw state readout quirks
271 *
272 * For various reasons the hw state readout code might not be able to
273 * completely faithfully read out the current state. These cases are
274 * tracked with quirk flags so that fastboot and state checker can act
275 * accordingly.
276 */
9953599b
DV
277#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
278#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
279 unsigned long quirks;
280
37327abd
VS
281 /* Pipe source size (ie. panel fitter input size)
282 * All planes will be positioned inside this space,
283 * and get clipped at the edges. */
284 int pipe_src_w, pipe_src_h;
285
5bfe2ac0
DV
286 /* Whether to set up the PCH/FDI. Note that we never allow sharing
287 * between pch encoders and cpu encoders. */
288 bool has_pch_encoder;
50f3b016 289
e43823ec
JB
290 /* Are we sending infoframes on the attached port */
291 bool has_infoframe;
292
3b117c8f
DV
293 /* CPU Transcoder for the pipe. Currently this can only differ from the
294 * pipe on Haswell (where we have a special eDP transcoder). */
295 enum transcoder cpu_transcoder;
296
50f3b016
DV
297 /*
298 * Use reduced/limited/broadcast rbg range, compressing from the full
299 * range fed into the crtcs.
300 */
301 bool limited_color_range;
302
03afc4a2
DV
303 /* DP has a bunch of special case unfortunately, so mark the pipe
304 * accordingly. */
305 bool has_dp_encoder;
d8b32247 306
6897b4b5
DV
307 /* Whether we should send NULL infoframes. Required for audio. */
308 bool has_hdmi_sink;
309
9ed109a7
DV
310 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
311 * has_dp_encoder is set. */
312 bool has_audio;
313
d8b32247
DV
314 /*
315 * Enable dithering, used when the selected pipe bpp doesn't match the
316 * plane bpp.
317 */
965e0c48 318 bool dither;
f47709a9
DV
319
320 /* Controls for the clock computation, to override various stages. */
321 bool clock_set;
322
09ede541
DV
323 /* SDVO TV has a bunch of special case. To make multifunction encoders
324 * work correctly, we need to track this at runtime.*/
325 bool sdvo_tv_clock;
326
e29c22c0
DV
327 /*
328 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
329 * required. This is set in the 2nd loop of calling encoder's
330 * ->compute_config if the first pick doesn't work out.
331 */
332 bool bw_constrained;
333
f47709a9
DV
334 /* Settings for the intel dpll used on pretty much everything but
335 * haswell. */
80ad9206 336 struct dpll dpll;
f47709a9 337
a43f6e0f
DV
338 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
339 enum intel_dpll_id shared_dpll;
340
96b7dfb7
S
341 /*
342 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
343 * - enum skl_dpll on SKL
344 */
de7cfc63
DV
345 uint32_t ddi_pll_sel;
346
66e985c0
DV
347 /* Actual register state of the dpll, for shared dpll cross-checking. */
348 struct intel_dpll_hw_state dpll_hw_state;
349
965e0c48 350 int pipe_bpp;
6cf86a5e 351 struct intel_link_m_n dp_m_n;
ff9a6750 352
439d7ac0
PB
353 /* m2_n2 for eDP downclock */
354 struct intel_link_m_n dp_m2_n2;
f769cd24 355 bool has_drrs;
439d7ac0 356
ff9a6750
DV
357 /*
358 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
359 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
360 * already multiplied by pixel_multiplier.
df92b1e6 361 */
ff9a6750
DV
362 int port_clock;
363
6cc5f341
DV
364 /* Used by SDVO (and if we ever fix it, HDMI). */
365 unsigned pixel_multiplier;
2dd24552
JB
366
367 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
368 struct {
369 u32 control;
370 u32 pgm_ratios;
68fc8742 371 u32 lvds_border_bits;
b074cec8
JB
372 } gmch_pfit;
373
374 /* Panel fitter placement and size for Ironlake+ */
375 struct {
376 u32 pos;
377 u32 size;
fd4daa9c 378 bool enabled;
fabf6e51 379 bool force_thru;
b074cec8 380 } pch_pfit;
33d29b14 381
ca3a0ff8 382 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 383 int fdi_lanes;
ca3a0ff8 384 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
385
386 bool ips_enabled;
cf532bb2
VS
387
388 bool double_wide;
0e32b39c
DA
389
390 bool dp_encoder_is_mst;
391 int pbn;
b8cecdf5
DV
392};
393
0b2ae6d7
VS
394struct intel_pipe_wm {
395 struct intel_wm_level wm[5];
396 uint32_t linetime;
397 bool fbc_wm_enabled;
2a44b76b
VS
398 bool pipe_enabled;
399 bool sprites_enabled;
400 bool sprites_scaled;
0b2ae6d7
VS
401};
402
84c33a64 403struct intel_mmio_flip {
cc8c4cc2 404 struct drm_i915_gem_request *req;
9362c7c5 405 struct work_struct work;
84c33a64
SG
406};
407
2ac96d2a
PB
408struct skl_pipe_wm {
409 struct skl_wm_level wm[8];
410 struct skl_wm_level trans_wm;
411 uint32_t linetime;
412};
413
32b7eeec
MR
414/*
415 * Tracking of operations that need to be performed at the beginning/end of an
416 * atomic commit, outside the atomic section where interrupts are disabled.
417 * These are generally operations that grab mutexes or might otherwise sleep
418 * and thus can't be run with interrupts disabled.
419 */
420struct intel_crtc_atomic_commit {
c34c9ee4
MR
421 /* vblank evasion */
422 bool evade;
423 unsigned start_vbl_count;
424
32b7eeec
MR
425 /* Sleepable operations to perform before commit */
426 bool wait_for_flips;
427 bool disable_fbc;
428 bool pre_disable_primary;
429 bool update_wm;
ea2c67bb 430 unsigned disabled_planes;
32b7eeec
MR
431
432 /* Sleepable operations to perform after commit */
433 unsigned fb_bits;
434 bool wait_vblank;
435 bool update_fbc;
436 bool post_enable_primary;
437 unsigned update_sprite_watermarks;
438};
439
79e53945
JB
440struct intel_crtc {
441 struct drm_crtc base;
80824003
JB
442 enum pipe pipe;
443 enum plane plane;
79e53945 444 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
445 /*
446 * Whether the crtc and the connected output pipeline is active. Implies
447 * that crtc->enabled is set, i.e. the current mode configuration has
448 * some outputs connected to this crtc.
08a48469
DV
449 */
450 bool active;
6efdf354 451 unsigned long enabled_power_domains;
4c445e0e 452 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 453 bool lowfreq_avail;
02e792fb 454 struct intel_overlay *overlay;
6b95a207 455 struct intel_unpin_work *unpin_work;
cda4b7d3 456
b4a98e57
CW
457 atomic_t unpin_work_count;
458
e506a0c6
DV
459 /* Display surface base address adjustement for pageflips. Note that on
460 * gen4+ this only adjusts up to a tile, offsets within a tile are
461 * handled in the hw itself (with the TILEOFF register). */
462 unsigned long dspaddr_offset;
463
05394f39 464 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 465 uint32_t cursor_addr;
cda4b7d3 466 int16_t cursor_width, cursor_height;
4b0e333e 467 uint32_t cursor_cntl;
dc41c154 468 uint32_t cursor_size;
4b0e333e 469 uint32_t cursor_base;
4b645f14 470
46f297fb 471 struct intel_plane_config plane_config;
6e3c9717 472 struct intel_crtc_state *config;
5cec258b 473 struct intel_crtc_state *new_config;
7668851f 474 bool new_enabled;
b8cecdf5 475
10d83730
VS
476 /* reset counter value when the last flip was submitted */
477 unsigned int reset_counter;
8664281b
PZ
478
479 /* Access to these should be protected by dev_priv->irq_lock. */
480 bool cpu_fifo_underrun_disabled;
481 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
482
483 /* per-pipe watermark state */
484 struct {
485 /* watermarks currently being used */
486 struct intel_pipe_wm active;
2ac96d2a
PB
487 /* SKL wm values currently in use */
488 struct skl_pipe_wm skl_active;
0b2ae6d7 489 } wm;
8d7849db 490
80715b2f 491 int scanline_offset;
84c33a64 492 struct intel_mmio_flip mmio_flip;
32b7eeec
MR
493
494 struct intel_crtc_atomic_commit atomic;
79e53945
JB
495};
496
c35426d2
VS
497struct intel_plane_wm_parameters {
498 uint32_t horiz_pixels;
ed57cb8a 499 uint32_t vert_pixels;
c35426d2
VS
500 uint8_t bytes_per_pixel;
501 bool enabled;
502 bool scaled;
503};
504
b840d907
JB
505struct intel_plane {
506 struct drm_plane base;
7f1f3851 507 int plane;
b840d907
JB
508 enum pipe pipe;
509 struct drm_i915_gem_object *obj;
2d354c34 510 bool can_scale;
b840d907 511 int max_downscale;
76eebda7 512 unsigned int rotation;
526682e9
PZ
513
514 /* Since we need to change the watermarks before/after
515 * enabling/disabling the planes, we need to store the parameters here
516 * as the other pieces of the struct may not reflect the values we want
517 * for the watermark calculations. Currently only Haswell uses this.
518 */
c35426d2 519 struct intel_plane_wm_parameters wm;
526682e9 520
b840d907 521 void (*update_plane)(struct drm_plane *plane,
b39d53f6 522 struct drm_crtc *crtc,
b840d907
JB
523 struct drm_framebuffer *fb,
524 struct drm_i915_gem_object *obj,
525 int crtc_x, int crtc_y,
526 unsigned int crtc_w, unsigned int crtc_h,
527 uint32_t x, uint32_t y,
528 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
529 void (*disable_plane)(struct drm_plane *plane,
530 struct drm_crtc *crtc);
c59cb179
MR
531 int (*check_plane)(struct drm_plane *plane,
532 struct intel_plane_state *state);
533 void (*commit_plane)(struct drm_plane *plane,
534 struct intel_plane_state *state);
8ea30864
JB
535 int (*update_colorkey)(struct drm_plane *plane,
536 struct drm_intel_sprite_colorkey *key);
537 void (*get_colorkey)(struct drm_plane *plane,
538 struct drm_intel_sprite_colorkey *key);
b840d907
JB
539};
540
b445e3b0
ED
541struct intel_watermark_params {
542 unsigned long fifo_size;
543 unsigned long max_wm;
544 unsigned long default_wm;
545 unsigned long guard_size;
546 unsigned long cacheline_size;
547};
548
549struct cxsr_latency {
550 int is_desktop;
551 int is_ddr3;
552 unsigned long fsb_freq;
553 unsigned long mem_freq;
554 unsigned long display_sr;
555 unsigned long display_hpll_disable;
556 unsigned long cursor_sr;
557 unsigned long cursor_hpll_disable;
558};
559
79e53945 560#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 561#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 562#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 563#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 564#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 565#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 566#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 567
f5bbfca3 568struct intel_hdmi {
b242b7f7 569 u32 hdmi_reg;
f5bbfca3 570 int ddc_bus;
f5bbfca3 571 uint32_t color_range;
55bc60db 572 bool color_range_auto;
f5bbfca3
ED
573 bool has_hdmi_sink;
574 bool has_audio;
575 enum hdmi_force_audio force_audio;
abedc077 576 bool rgb_quant_range_selectable;
94a11ddc 577 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 578 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 579 enum hdmi_infoframe_type type,
fff63867 580 const void *frame, ssize_t len);
687f4d06 581 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 582 bool enable,
687f4d06 583 struct drm_display_mode *adjusted_mode);
e43823ec 584 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
585};
586
0e32b39c 587struct intel_dp_mst_encoder;
b091cd92 588#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
589
590struct intel_dp {
54d63ca6 591 uint32_t output_reg;
9ed35ab1 592 uint32_t aux_ch_ctl_reg;
54d63ca6 593 uint32_t DP;
54d63ca6
SK
594 bool has_audio;
595 enum hdmi_force_audio force_audio;
596 uint32_t color_range;
55bc60db 597 bool color_range_auto;
54d63ca6
SK
598 uint8_t link_bw;
599 uint8_t lane_count;
600 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 601 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 602 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 603 struct drm_dp_aux aux;
54d63ca6
SK
604 uint8_t train_set[4];
605 int panel_power_up_delay;
606 int panel_power_down_delay;
607 int panel_power_cycle_delay;
608 int backlight_on_delay;
609 int backlight_off_delay;
54d63ca6
SK
610 struct delayed_work panel_vdd_work;
611 bool want_panel_vdd;
dce56b3c
PZ
612 unsigned long last_power_cycle;
613 unsigned long last_power_on;
614 unsigned long last_backlight_off;
5d42f82a 615
01527b31
CT
616 struct notifier_block edp_notifier;
617
a4a5d2f8
VS
618 /*
619 * Pipe whose power sequencer is currently locked into
620 * this port. Only relevant on VLV/CHV.
621 */
622 enum pipe pps_pipe;
36b5f425 623 struct edp_power_seq pps_delays;
a4a5d2f8 624
06ea66b6 625 bool use_tps3;
0e32b39c
DA
626 bool can_mst; /* this port supports mst */
627 bool is_mst;
628 int active_mst_links;
629 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 630 struct intel_connector *attached_connector;
ec5b01dd 631
0e32b39c
DA
632 /* mst connector list */
633 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
634 struct drm_dp_mst_topology_mgr mst_mgr;
635
ec5b01dd 636 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
637 /*
638 * This function returns the value we have to program the AUX_CTL
639 * register with to kick off an AUX transaction.
640 */
641 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
642 bool has_aux_irq,
643 int send_bytes,
644 uint32_t aux_clock_divider);
54d63ca6
SK
645};
646
da63a9f2
PZ
647struct intel_digital_port {
648 struct intel_encoder base;
174edf1f 649 enum port port;
bcf53de4 650 u32 saved_port_bits;
da63a9f2
PZ
651 struct intel_dp dp;
652 struct intel_hdmi hdmi;
13cf5504 653 bool (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
654};
655
0e32b39c
DA
656struct intel_dp_mst_encoder {
657 struct intel_encoder base;
658 enum pipe pipe;
659 struct intel_digital_port *primary;
660 void *port; /* store this opaque as its illegal to dereference it */
661};
662
89b667f8
JB
663static inline int
664vlv_dport_to_channel(struct intel_digital_port *dport)
665{
666 switch (dport->port) {
667 case PORT_B:
00fc31b7 668 case PORT_D:
e4607fcf 669 return DPIO_CH0;
89b667f8 670 case PORT_C:
e4607fcf 671 return DPIO_CH1;
89b667f8
JB
672 default:
673 BUG();
674 }
675}
676
eb69b0e5
CML
677static inline int
678vlv_pipe_to_channel(enum pipe pipe)
679{
680 switch (pipe) {
681 case PIPE_A:
682 case PIPE_C:
683 return DPIO_CH0;
684 case PIPE_B:
685 return DPIO_CH1;
686 default:
687 BUG();
688 }
689}
690
f875c15a
CW
691static inline struct drm_crtc *
692intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
693{
694 struct drm_i915_private *dev_priv = dev->dev_private;
695 return dev_priv->pipe_to_crtc_mapping[pipe];
696}
697
417ae147
CW
698static inline struct drm_crtc *
699intel_get_crtc_for_plane(struct drm_device *dev, int plane)
700{
701 struct drm_i915_private *dev_priv = dev->dev_private;
702 return dev_priv->plane_to_crtc_mapping[plane];
703}
704
4e5359cd
SF
705struct intel_unpin_work {
706 struct work_struct work;
b4a98e57 707 struct drm_crtc *crtc;
05394f39
CW
708 struct drm_i915_gem_object *old_fb_obj;
709 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 710 struct drm_pending_vblank_event *event;
e7d841ca
CW
711 atomic_t pending;
712#define INTEL_FLIP_INACTIVE 0
713#define INTEL_FLIP_PENDING 1
714#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
715 u32 flip_count;
716 u32 gtt_offset;
f06cc1b9 717 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
718 int flip_queued_vblank;
719 int flip_ready_vblank;
4e5359cd
SF
720 bool enable_stall_check;
721};
722
d9e55608 723struct intel_set_config {
1aa4b628
DV
724 struct drm_encoder **save_connector_encoders;
725 struct drm_crtc **save_encoder_crtcs;
7668851f 726 bool *save_crtc_enabled;
5e2b584e
DV
727
728 bool fb_changed;
729 bool mode_changed;
d9e55608
DV
730};
731
5f1aae65
PZ
732struct intel_load_detect_pipe {
733 struct drm_framebuffer *release_fb;
734 bool load_detect_temp;
735 int dpms_mode;
736};
79e53945 737
5f1aae65
PZ
738static inline struct intel_encoder *
739intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
740{
741 return to_intel_connector(connector)->encoder;
742}
743
da63a9f2
PZ
744static inline struct intel_digital_port *
745enc_to_dig_port(struct drm_encoder *encoder)
746{
747 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
748}
749
0e32b39c
DA
750static inline struct intel_dp_mst_encoder *
751enc_to_mst(struct drm_encoder *encoder)
752{
753 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
754}
755
9ff8c9ba
ID
756static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
757{
758 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
759}
760
761static inline struct intel_digital_port *
762dp_to_dig_port(struct intel_dp *intel_dp)
763{
764 return container_of(intel_dp, struct intel_digital_port, dp);
765}
766
767static inline struct intel_digital_port *
768hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
769{
770 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
771}
772
6af31a65
DL
773/*
774 * Returns the number of planes for this pipe, ie the number of sprites + 1
775 * (primary plane). This doesn't count the cursor plane then.
776 */
777static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
778{
779 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
780}
5f1aae65 781
47339cd9 782/* intel_fifo_underrun.c */
a72e4c9f 783bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 784 enum pipe pipe, bool enable);
a72e4c9f 785bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
786 enum transcoder pch_transcoder,
787 bool enable);
1f7247c0
DV
788void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
789 enum pipe pipe);
790void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
791 enum transcoder pch_transcoder);
a72e4c9f 792void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
793
794/* i915_irq.c */
480c8033
DV
795void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
796void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
797void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
798void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 799void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
800void gen6_enable_rps_interrupts(struct drm_device *dev);
801void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 802u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
803void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
804void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
805static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
806{
807 /*
808 * We only use drm_irq_uninstall() at unload and VT switch, so
809 * this is the only thing we need to check.
810 */
2aeb7d3a 811 return dev_priv->pm.irqs_enabled;
9df7575f
JB
812}
813
a225f079 814int intel_get_crtc_scanline(struct intel_crtc *crtc);
d49bdb0e 815void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 816
5f1aae65 817/* intel_crt.c */
87440425 818void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
819
820
821/* intel_ddi.c */
87440425
PZ
822void intel_prepare_ddi(struct drm_device *dev);
823void hsw_fdi_link_train(struct drm_crtc *crtc);
824void intel_ddi_init(struct drm_device *dev, enum port port);
825enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
826bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
827int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
828void intel_ddi_pll_init(struct drm_device *dev);
829void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
830void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
831 enum transcoder cpu_transcoder);
832void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
833void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
834bool intel_ddi_pll_select(struct intel_crtc *crtc,
835 struct intel_crtc_state *crtc_state);
87440425
PZ
836void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
837void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
838bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
839void intel_ddi_fdi_disable(struct drm_crtc *crtc);
840void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 841 struct intel_crtc_state *pipe_config);
5f1aae65 842
44905a27 843void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 844void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 845 struct intel_crtc_state *pipe_config);
0e32b39c 846void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65 847
b680c37a 848/* intel_frontbuffer.c */
f99d7069
DV
849void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
850 struct intel_engine_cs *ring);
851void intel_frontbuffer_flip_prepare(struct drm_device *dev,
852 unsigned frontbuffer_bits);
853void intel_frontbuffer_flip_complete(struct drm_device *dev,
854 unsigned frontbuffer_bits);
855void intel_frontbuffer_flush(struct drm_device *dev,
856 unsigned frontbuffer_bits);
857/**
5c323b2a 858 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
859 * @dev: DRM device
860 * @frontbuffer_bits: frontbuffer plane tracking bits
861 *
862 * This function gets called after scheduling a flip on @obj. This is for
863 * synchronous plane updates which will happen on the next vblank and which will
864 * not get delayed by pending gpu rendering.
865 *
866 * Can be called without any locks held.
867 */
868static inline
869void intel_frontbuffer_flip(struct drm_device *dev,
870 unsigned frontbuffer_bits)
871{
872 intel_frontbuffer_flush(dev, frontbuffer_bits);
873}
874
875void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a
DV
876
877
7c10a2b5
JN
878/* intel_audio.c */
879void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
880void intel_audio_codec_enable(struct intel_encoder *encoder);
881void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
882void i915_audio_component_init(struct drm_i915_private *dev_priv);
883void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 884
b680c37a 885/* intel_display.c */
b680c37a
DV
886bool intel_has_pending_fb_unpin(struct drm_device *dev);
887int intel_pch_rawclk(struct drm_device *dev);
888void intel_mark_busy(struct drm_device *dev);
87440425
PZ
889void intel_mark_idle(struct drm_device *dev);
890void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 891void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
892void intel_crtc_update_dpms(struct drm_crtc *crtc);
893void intel_encoder_destroy(struct drm_encoder *encoder);
894void intel_connector_dpms(struct drm_connector *, int mode);
895bool intel_connector_get_hw_state(struct intel_connector *connector);
896void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
897bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
898 struct intel_digital_port *port);
87440425
PZ
899void intel_connector_attach_encoder(struct intel_connector *connector,
900 struct intel_encoder *encoder);
901struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
902struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
903 struct drm_crtc *crtc);
752aa88a 904enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
905int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
87440425
PZ
907enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
908 enum pipe pipe);
4093561b 909bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
910static inline void
911intel_wait_for_vblank(struct drm_device *dev, int pipe)
912{
913 drm_wait_one_vblank(dev, pipe);
914}
87440425 915int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
916void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
917 struct intel_digital_port *dport);
87440425
PZ
918bool intel_get_load_detect_pipe(struct drm_connector *connector,
919 struct drm_display_mode *mode,
51fd371b
RC
920 struct intel_load_detect_pipe *old,
921 struct drm_modeset_acquire_ctx *ctx);
87440425 922void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 923 struct intel_load_detect_pipe *old);
850c4cdc
TU
924int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
925 struct drm_framebuffer *fb,
a4872ba6 926 struct intel_engine_cs *pipelined);
87440425 927void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
928struct drm_framebuffer *
929__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
930 struct drm_mode_fb_cmd2 *mode_cmd,
931 struct drm_i915_gem_object *obj);
87440425
PZ
932void intel_prepare_page_flip(struct drm_device *dev, int plane);
933void intel_finish_page_flip(struct drm_device *dev, int pipe);
934void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 935void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23
MR
936int intel_prepare_plane_fb(struct drm_plane *plane,
937 struct drm_framebuffer *fb);
38f3ce3a
MR
938void intel_cleanup_plane_fb(struct drm_plane *plane,
939 struct drm_framebuffer *fb);
716c2e55
DV
940
941/* shared dpll functions */
5f1aae65 942struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
943void assert_shared_dpll(struct drm_i915_private *dev_priv,
944 struct intel_shared_dpll *pll,
945 bool state);
946#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
947#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
948struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
949 struct intel_crtc_state *state);
716c2e55
DV
950void intel_put_shared_dpll(struct intel_crtc *crtc);
951
d288f65f
VS
952void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
953 const struct dpll *dpll);
954void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
955
716c2e55 956/* modesetting asserts */
b680c37a
DV
957void assert_panel_unlocked(struct drm_i915_private *dev_priv,
958 enum pipe pipe);
55607e8a
DV
959void assert_pll(struct drm_i915_private *dev_priv,
960 enum pipe pipe, bool state);
961#define assert_pll_enabled(d, p) assert_pll(d, p, true)
962#define assert_pll_disabled(d, p) assert_pll(d, p, false)
963void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
964 enum pipe pipe, bool state);
965#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
966#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 967void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
968#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
969#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
970unsigned long intel_gen4_compute_page_offset(int *x, int *y,
971 unsigned int tiling_mode,
972 unsigned int bpp,
973 unsigned int pitch);
7514747d
VS
974void intel_prepare_reset(struct drm_device *dev);
975void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
976void hsw_enable_pc8(struct drm_i915_private *dev_priv);
977void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425 978void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 979 struct intel_crtc_state *pipe_config);
f769cd24 980void intel_dp_set_m_n(struct intel_crtc *crtc);
87440425
PZ
981int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
982void
5cec258b 983ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 984 int dotclock);
87440425 985bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
986void hsw_enable_ips(struct intel_crtc *crtc);
987void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
988enum intel_display_power_domain
989intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 990void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 991 struct intel_crtc_state *pipe_config);
46f297fb 992int intel_format_to_fourcc(int format);
46a55d30 993void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 994void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 995
5f1aae65 996/* intel_dp.c */
87440425
PZ
997void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
998bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
999 struct intel_connector *intel_connector);
87440425
PZ
1000void intel_dp_start_link_train(struct intel_dp *intel_dp);
1001void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1002void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1003void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1004void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1005void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 1006int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1007bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1008 struct intel_crtc_state *pipe_config);
5d8a7752 1009bool intel_dp_is_edp(struct drm_device *dev, enum port port);
13cf5504
DA
1010bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1011 bool long_hpd);
4be73780
DV
1012void intel_edp_backlight_on(struct intel_dp *intel_dp);
1013void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1014void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1015void intel_edp_panel_on(struct intel_dp *intel_dp);
1016void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1017void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1018void intel_dp_mst_suspend(struct drm_device *dev);
1019void intel_dp_mst_resume(struct drm_device *dev);
1020int intel_dp_max_link_bw(struct intel_dp *intel_dp);
1021void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1022void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb
RV
1023uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1024void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes);
c59cb179
MR
1025int intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
1026 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
1027 unsigned int crtc_w, unsigned int crtc_h,
1028 uint32_t src_x, uint32_t src_y,
1029 uint32_t src_w, uint32_t src_h);
cf4c7c12 1030int intel_disable_plane(struct drm_plane *plane);
4a3b8769 1031void intel_plane_destroy(struct drm_plane *plane);
0bc12bcb 1032
0e32b39c
DA
1033/* intel_dp_mst.c */
1034int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1035void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1036/* intel_dsi.c */
4328633d 1037void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1038
1039
1040/* intel_dvo.c */
87440425 1041void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1042
1043
0632fef6 1044/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1045#ifdef CONFIG_DRM_I915_FBDEV
1046extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1047extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1048extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1049extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1050extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1051extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1052#else
1053static inline int intel_fbdev_init(struct drm_device *dev)
1054{
1055 return 0;
1056}
5f1aae65 1057
d1d70677 1058static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1059{
1060}
1061
1062static inline void intel_fbdev_fini(struct drm_device *dev)
1063{
1064}
1065
82e3b8c1 1066static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1067{
1068}
1069
0632fef6 1070static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1071{
1072}
1073#endif
5f1aae65 1074
7ff0ebcc
RV
1075/* intel_fbc.c */
1076bool intel_fbc_enabled(struct drm_device *dev);
1077void intel_fbc_update(struct drm_device *dev);
1078void intel_fbc_init(struct drm_i915_private *dev_priv);
1079void intel_fbc_disable(struct drm_device *dev);
1080void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
1081
5f1aae65 1082/* intel_hdmi.c */
87440425
PZ
1083void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1084void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1085 struct intel_connector *intel_connector);
1086struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1087bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1088 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1089
1090
1091/* intel_lvds.c */
87440425
PZ
1092void intel_lvds_init(struct drm_device *dev);
1093bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1094
1095
1096/* intel_modes.c */
1097int intel_connector_update_modes(struct drm_connector *connector,
87440425 1098 struct edid *edid);
5f1aae65 1099int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1100void intel_attach_force_audio_property(struct drm_connector *connector);
1101void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1102
1103
1104/* intel_overlay.c */
87440425
PZ
1105void intel_setup_overlay(struct drm_device *dev);
1106void intel_cleanup_overlay(struct drm_device *dev);
1107int intel_overlay_switch_off(struct intel_overlay *overlay);
1108int intel_overlay_put_image(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
1110int intel_overlay_attrs(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
1362b776 1112void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1113
1114
1115/* intel_panel.c */
87440425 1116int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1117 struct drm_display_mode *fixed_mode,
1118 struct drm_display_mode *downclock_mode);
87440425
PZ
1119void intel_panel_fini(struct intel_panel *panel);
1120void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1121 struct drm_display_mode *adjusted_mode);
1122void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1123 struct intel_crtc_state *pipe_config,
87440425
PZ
1124 int fitting_mode);
1125void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1126 struct intel_crtc_state *pipe_config,
87440425 1127 int fitting_mode);
6dda730e
JN
1128void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1129 u32 level, u32 max);
6517d273 1130int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1131void intel_panel_enable_backlight(struct intel_connector *connector);
1132void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1133void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1134void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1135enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1136extern struct drm_display_mode *intel_find_panel_downclock(
1137 struct drm_device *dev,
1138 struct drm_display_mode *fixed_mode,
1139 struct drm_connector *connector);
0962c3c9
VS
1140void intel_backlight_register(struct drm_device *dev);
1141void intel_backlight_unregister(struct drm_device *dev);
1142
5f1aae65 1143
0bc12bcb 1144/* intel_psr.c */
0bc12bcb
RV
1145void intel_psr_enable(struct intel_dp *intel_dp);
1146void intel_psr_disable(struct intel_dp *intel_dp);
1147void intel_psr_invalidate(struct drm_device *dev,
1148 unsigned frontbuffer_bits);
1149void intel_psr_flush(struct drm_device *dev,
1150 unsigned frontbuffer_bits);
1151void intel_psr_init(struct drm_device *dev);
1152
9c065a7d
DV
1153/* intel_runtime_pm.c */
1154int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1155void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1156void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1157void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1158
f458ebbc
DV
1159bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1160 enum intel_display_power_domain domain);
1161bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1162 enum intel_display_power_domain domain);
9c065a7d
DV
1163void intel_display_power_get(struct drm_i915_private *dev_priv,
1164 enum intel_display_power_domain domain);
1165void intel_display_power_put(struct drm_i915_private *dev_priv,
1166 enum intel_display_power_domain domain);
1167void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1168void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1169void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1170void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1171void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1172
d9bc89d9
DV
1173void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1174
5f1aae65 1175/* intel_pm.c */
87440425
PZ
1176void intel_init_clock_gating(struct drm_device *dev);
1177void intel_suspend_hw(struct drm_device *dev);
546c81fd 1178int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1179void intel_update_watermarks(struct drm_crtc *crtc);
1180void intel_update_sprite_watermarks(struct drm_plane *plane,
1181 struct drm_crtc *crtc,
ed57cb8a
DL
1182 uint32_t sprite_width,
1183 uint32_t sprite_height,
1184 int pixel_size,
87440425
PZ
1185 bool enabled, bool scaled);
1186void intel_init_pm(struct drm_device *dev);
f742a552 1187void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1188void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1189void intel_gpu_ips_teardown(void);
ae48434c
ID
1190void intel_init_gt_powersave(struct drm_device *dev);
1191void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1192void intel_enable_gt_powersave(struct drm_device *dev);
1193void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1194void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1195void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1196void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1197void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1198void gen6_rps_idle(struct drm_i915_private *dev_priv);
1199void gen6_rps_boost(struct drm_i915_private *dev_priv);
243e6a44 1200void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1201void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1202void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1203 struct skl_ddb_allocation *ddb /* out */);
d2011dc8 1204
72662e10 1205
5f1aae65 1206/* intel_sdvo.c */
87440425 1207bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1208
2b28bb1b 1209
5f1aae65 1210/* intel_sprite.c */
87440425 1211int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1212void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1213 enum plane plane);
48404c1e
SJ
1214int intel_plane_set_property(struct drm_plane *plane,
1215 struct drm_property *prop,
1216 uint64_t val);
e57465f3 1217int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1218int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1219 struct drm_file *file_priv);
1220int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1221 struct drm_file *file_priv);
9362c7c5
ACO
1222bool intel_pipe_update_start(struct intel_crtc *crtc,
1223 uint32_t *start_vbl_count);
1224void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
32b7eeec
MR
1225void intel_post_enable_primary(struct drm_crtc *crtc);
1226void intel_pre_disable_primary(struct drm_crtc *crtc);
5f1aae65
PZ
1227
1228/* intel_tv.c */
87440425 1229void intel_tv_init(struct drm_device *dev);
20ddf665 1230
ea2c67bb
MR
1231/* intel_atomic.c */
1232struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1233void intel_plane_destroy_state(struct drm_plane *plane,
1234 struct drm_plane_state *state);
1235extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1236
79e53945 1237#endif /* __INTEL_DRV_H__ */