]>
Commit | Line | Data |
---|---|---|
79e53945 JB |
1 | /* |
2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> | |
3 | * Copyright (c) 2007-2008 Intel Corporation | |
4 | * Jesse Barnes <jesse.barnes@intel.com> | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a | |
7 | * copy of this software and associated documentation files (the "Software"), | |
8 | * to deal in the Software without restriction, including without limitation | |
9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | |
10 | * and/or sell copies of the Software, and to permit persons to whom the | |
11 | * Software is furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice (including the next | |
14 | * paragraph) shall be included in all copies or substantial portions of the | |
15 | * Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | |
22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS | |
23 | * IN THE SOFTWARE. | |
24 | */ | |
25 | #ifndef __INTEL_DRV_H__ | |
26 | #define __INTEL_DRV_H__ | |
27 | ||
28 | #include <linux/i2c.h> | |
178f736a | 29 | #include <linux/hdmi.h> |
760285e7 | 30 | #include <drm/i915_drm.h> |
80824003 | 31 | #include "i915_drv.h" |
760285e7 DH |
32 | #include <drm/drm_crtc.h> |
33 | #include <drm/drm_crtc_helper.h> | |
34 | #include <drm/drm_fb_helper.h> | |
612a9aab | 35 | #include <drm/drm_dp_helper.h> |
913d8d11 | 36 | |
1d5bfac9 DV |
37 | /** |
38 | * _wait_for - magic (register) wait macro | |
39 | * | |
40 | * Does the right thing for modeset paths when run under kdgb or similar atomic | |
41 | * contexts. Note that it's important that we check the condition again after | |
42 | * having timed out, since the timeout could be due to preemption or similar and | |
43 | * we've never had a chance to check the condition before the timeout. | |
44 | */ | |
481b6af3 | 45 | #define _wait_for(COND, MS, W) ({ \ |
1d5bfac9 | 46 | unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \ |
913d8d11 | 47 | int ret__ = 0; \ |
0206e353 | 48 | while (!(COND)) { \ |
913d8d11 | 49 | if (time_after(jiffies, timeout__)) { \ |
1d5bfac9 DV |
50 | if (!(COND)) \ |
51 | ret__ = -ETIMEDOUT; \ | |
913d8d11 CW |
52 | break; \ |
53 | } \ | |
0cc2764c BW |
54 | if (W && drm_can_sleep()) { \ |
55 | msleep(W); \ | |
56 | } else { \ | |
57 | cpu_relax(); \ | |
58 | } \ | |
913d8d11 CW |
59 | } \ |
60 | ret__; \ | |
61 | }) | |
62 | ||
481b6af3 CW |
63 | #define wait_for(COND, MS) _wait_for(COND, MS, 1) |
64 | #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0) | |
6effa33b DV |
65 | #define wait_for_atomic_us(COND, US) _wait_for((COND), \ |
66 | DIV_ROUND_UP((US), 1000), 0) | |
481b6af3 | 67 | |
021357ac CW |
68 | #define KHz(x) (1000*x) |
69 | #define MHz(x) KHz(1000*x) | |
70 | ||
79e53945 JB |
71 | /* |
72 | * Display related stuff | |
73 | */ | |
74 | ||
75 | /* store information about an Ixxx DVO */ | |
76 | /* The i830->i865 use multiple DVOs with multiple i2cs */ | |
77 | /* the i915, i945 have a single sDVO i2c bus - which is different */ | |
78 | #define MAX_OUTPUTS 6 | |
79 | /* maximum connectors per crtcs in the mode set */ | |
79e53945 JB |
80 | |
81 | #define INTEL_I2C_BUS_DVO 1 | |
82 | #define INTEL_I2C_BUS_SDVO 2 | |
83 | ||
84 | /* these are outputs from the chip - integrated only | |
85 | external chips are via DVO or SDVO output */ | |
86 | #define INTEL_OUTPUT_UNUSED 0 | |
87 | #define INTEL_OUTPUT_ANALOG 1 | |
88 | #define INTEL_OUTPUT_DVO 2 | |
89 | #define INTEL_OUTPUT_SDVO 3 | |
90 | #define INTEL_OUTPUT_LVDS 4 | |
91 | #define INTEL_OUTPUT_TVOUT 5 | |
7d57382e | 92 | #define INTEL_OUTPUT_HDMI 6 |
a4fc5ed6 | 93 | #define INTEL_OUTPUT_DISPLAYPORT 7 |
32f9d658 | 94 | #define INTEL_OUTPUT_EDP 8 |
72ffa333 JN |
95 | #define INTEL_OUTPUT_DSI 9 |
96 | #define INTEL_OUTPUT_UNKNOWN 10 | |
79e53945 JB |
97 | |
98 | #define INTEL_DVO_CHIP_NONE 0 | |
99 | #define INTEL_DVO_CHIP_LVDS 1 | |
100 | #define INTEL_DVO_CHIP_TMDS 2 | |
101 | #define INTEL_DVO_CHIP_TVOUT 4 | |
102 | ||
72ffa333 JN |
103 | #define INTEL_DSI_COMMAND_MODE 0 |
104 | #define INTEL_DSI_VIDEO_MODE 1 | |
105 | ||
79e53945 JB |
106 | struct intel_framebuffer { |
107 | struct drm_framebuffer base; | |
05394f39 | 108 | struct drm_i915_gem_object *obj; |
79e53945 JB |
109 | }; |
110 | ||
37811fcc CW |
111 | struct intel_fbdev { |
112 | struct drm_fb_helper helper; | |
113 | struct intel_framebuffer ifb; | |
114 | struct list_head fbdev_list; | |
115 | struct drm_display_mode *our_mode; | |
116 | }; | |
79e53945 | 117 | |
21d40d37 | 118 | struct intel_encoder { |
4ef69c7a | 119 | struct drm_encoder base; |
9a935856 DV |
120 | /* |
121 | * The new crtc this encoder will be driven from. Only differs from | |
122 | * base->crtc while a modeset is in progress. | |
123 | */ | |
124 | struct intel_crtc *new_crtc; | |
125 | ||
79e53945 | 126 | int type; |
66a9278e DV |
127 | /* |
128 | * Intel hw has only one MUX where encoders could be clone, hence a | |
129 | * simple flag is enough to compute the possible_clones mask. | |
130 | */ | |
131 | bool cloneable; | |
5ab432ef | 132 | bool connectors_active; |
21d40d37 | 133 | void (*hot_plug)(struct intel_encoder *); |
7ae89233 DV |
134 | bool (*compute_config)(struct intel_encoder *, |
135 | struct intel_crtc_config *); | |
dafd226c | 136 | void (*pre_pll_enable)(struct intel_encoder *); |
bf49ec8c | 137 | void (*pre_enable)(struct intel_encoder *); |
ef9c3aee | 138 | void (*enable)(struct intel_encoder *); |
6cc5f341 | 139 | void (*mode_set)(struct intel_encoder *intel_encoder); |
ef9c3aee | 140 | void (*disable)(struct intel_encoder *); |
bf49ec8c | 141 | void (*post_disable)(struct intel_encoder *); |
f0947c37 DV |
142 | /* Read out the current hw state of this connector, returning true if |
143 | * the encoder is active. If the encoder is enabled it also set the pipe | |
144 | * it is connected to in the pipe parameter. */ | |
145 | bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe); | |
045ac3b5 | 146 | /* Reconstructs the equivalent mode flags for the current hardware |
fdafa9e2 | 147 | * state. This must be called _after_ display->get_pipe_config has |
63000ef6 XZ |
148 | * pre-filled the pipe config. Note that intel_encoder->base.crtc must |
149 | * be set correctly before calling this function. */ | |
045ac3b5 JB |
150 | void (*get_config)(struct intel_encoder *, |
151 | struct intel_crtc_config *pipe_config); | |
f8aed700 | 152 | int crtc_mask; |
1d843f9d | 153 | enum hpd_pin hpd_pin; |
79e53945 JB |
154 | }; |
155 | ||
1d508706 | 156 | struct intel_panel { |
dd06f90e | 157 | struct drm_display_mode *fixed_mode; |
ec9ed197 | 158 | struct drm_display_mode *downclock_mode; |
4d891523 | 159 | int fitting_mode; |
58c68779 JN |
160 | |
161 | /* backlight */ | |
162 | struct { | |
c91c9f32 | 163 | bool present; |
58c68779 | 164 | u32 level; |
7bd688cd | 165 | u32 max; |
58c68779 | 166 | bool enabled; |
636baebf JN |
167 | bool combination_mode; /* gen 2/4 only */ |
168 | bool active_low_pwm; | |
58c68779 JN |
169 | struct backlight_device *device; |
170 | } backlight; | |
1d508706 JN |
171 | }; |
172 | ||
5daa55eb ZW |
173 | struct intel_connector { |
174 | struct drm_connector base; | |
9a935856 DV |
175 | /* |
176 | * The fixed encoder this connector is connected to. | |
177 | */ | |
df0e9248 | 178 | struct intel_encoder *encoder; |
9a935856 DV |
179 | |
180 | /* | |
181 | * The new encoder this connector will be driven. Only differs from | |
182 | * encoder while a modeset is in progress. | |
183 | */ | |
184 | struct intel_encoder *new_encoder; | |
185 | ||
f0947c37 DV |
186 | /* Reads out the current hw, returning true if the connector is enabled |
187 | * and active (i.e. dpms ON state). */ | |
188 | bool (*get_hw_state)(struct intel_connector *); | |
1d508706 JN |
189 | |
190 | /* Panel info for eDP and LVDS */ | |
191 | struct intel_panel panel; | |
9cd300e0 JN |
192 | |
193 | /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */ | |
194 | struct edid *edid; | |
821450c6 EE |
195 | |
196 | /* since POLL and HPD connectors may use the same HPD line keep the native | |
197 | state of connector->polled in case hotplug storm detection changes it */ | |
198 | u8 polled; | |
5daa55eb ZW |
199 | }; |
200 | ||
80ad9206 VS |
201 | typedef struct dpll { |
202 | /* given values */ | |
203 | int n; | |
204 | int m1, m2; | |
205 | int p1, p2; | |
206 | /* derived values */ | |
207 | int dot; | |
208 | int vco; | |
209 | int m; | |
210 | int p; | |
211 | } intel_clock_t; | |
212 | ||
b8cecdf5 | 213 | struct intel_crtc_config { |
bb760063 DV |
214 | /** |
215 | * quirks - bitfield with hw state readout quirks | |
216 | * | |
217 | * For various reasons the hw state readout code might not be able to | |
218 | * completely faithfully read out the current state. These cases are | |
219 | * tracked with quirk flags so that fastboot and state checker can act | |
220 | * accordingly. | |
221 | */ | |
222 | #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */ | |
223 | unsigned long quirks; | |
224 | ||
5113bc9b VS |
225 | /* User requested mode, only valid as a starting point to |
226 | * compute adjusted_mode, except in the case of (S)DVO where | |
227 | * it's also for the output timings of the (S)DVO chip. | |
228 | * adjusted_mode will then correspond to the S(DVO) chip's | |
229 | * preferred input timings. */ | |
b8cecdf5 | 230 | struct drm_display_mode requested_mode; |
3c52f4eb | 231 | /* Actual pipe timings ie. what we program into the pipe timing |
241bfc38 | 232 | * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */ |
b8cecdf5 | 233 | struct drm_display_mode adjusted_mode; |
37327abd VS |
234 | |
235 | /* Pipe source size (ie. panel fitter input size) | |
236 | * All planes will be positioned inside this space, | |
237 | * and get clipped at the edges. */ | |
238 | int pipe_src_w, pipe_src_h; | |
239 | ||
5bfe2ac0 DV |
240 | /* Whether to set up the PCH/FDI. Note that we never allow sharing |
241 | * between pch encoders and cpu encoders. */ | |
242 | bool has_pch_encoder; | |
50f3b016 | 243 | |
3b117c8f DV |
244 | /* CPU Transcoder for the pipe. Currently this can only differ from the |
245 | * pipe on Haswell (where we have a special eDP transcoder). */ | |
246 | enum transcoder cpu_transcoder; | |
247 | ||
50f3b016 DV |
248 | /* |
249 | * Use reduced/limited/broadcast rbg range, compressing from the full | |
250 | * range fed into the crtcs. | |
251 | */ | |
252 | bool limited_color_range; | |
253 | ||
03afc4a2 DV |
254 | /* DP has a bunch of special case unfortunately, so mark the pipe |
255 | * accordingly. */ | |
256 | bool has_dp_encoder; | |
d8b32247 DV |
257 | |
258 | /* | |
259 | * Enable dithering, used when the selected pipe bpp doesn't match the | |
260 | * plane bpp. | |
261 | */ | |
965e0c48 | 262 | bool dither; |
f47709a9 DV |
263 | |
264 | /* Controls for the clock computation, to override various stages. */ | |
265 | bool clock_set; | |
266 | ||
09ede541 DV |
267 | /* SDVO TV has a bunch of special case. To make multifunction encoders |
268 | * work correctly, we need to track this at runtime.*/ | |
269 | bool sdvo_tv_clock; | |
270 | ||
e29c22c0 DV |
271 | /* |
272 | * crtc bandwidth limit, don't increase pipe bpp or clock if not really | |
273 | * required. This is set in the 2nd loop of calling encoder's | |
274 | * ->compute_config if the first pick doesn't work out. | |
275 | */ | |
276 | bool bw_constrained; | |
277 | ||
f47709a9 DV |
278 | /* Settings for the intel dpll used on pretty much everything but |
279 | * haswell. */ | |
80ad9206 | 280 | struct dpll dpll; |
f47709a9 | 281 | |
a43f6e0f DV |
282 | /* Selected dpll when shared or DPLL_ID_PRIVATE. */ |
283 | enum intel_dpll_id shared_dpll; | |
284 | ||
66e985c0 DV |
285 | /* Actual register state of the dpll, for shared dpll cross-checking. */ |
286 | struct intel_dpll_hw_state dpll_hw_state; | |
287 | ||
965e0c48 | 288 | int pipe_bpp; |
6cf86a5e | 289 | struct intel_link_m_n dp_m_n; |
ff9a6750 DV |
290 | |
291 | /* | |
292 | * Frequence the dpll for the port should run at. Differs from the | |
3c52f4eb VS |
293 | * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also |
294 | * already multiplied by pixel_multiplier. | |
df92b1e6 | 295 | */ |
ff9a6750 DV |
296 | int port_clock; |
297 | ||
6cc5f341 DV |
298 | /* Used by SDVO (and if we ever fix it, HDMI). */ |
299 | unsigned pixel_multiplier; | |
2dd24552 JB |
300 | |
301 | /* Panel fitter controls for gen2-gen4 + VLV */ | |
b074cec8 JB |
302 | struct { |
303 | u32 control; | |
304 | u32 pgm_ratios; | |
68fc8742 | 305 | u32 lvds_border_bits; |
b074cec8 JB |
306 | } gmch_pfit; |
307 | ||
308 | /* Panel fitter placement and size for Ironlake+ */ | |
309 | struct { | |
310 | u32 pos; | |
311 | u32 size; | |
fd4daa9c | 312 | bool enabled; |
b074cec8 | 313 | } pch_pfit; |
33d29b14 | 314 | |
ca3a0ff8 | 315 | /* FDI configuration, only valid if has_pch_encoder is set. */ |
33d29b14 | 316 | int fdi_lanes; |
ca3a0ff8 | 317 | struct intel_link_m_n fdi_m_n; |
42db64ef PZ |
318 | |
319 | bool ips_enabled; | |
cf532bb2 VS |
320 | |
321 | bool double_wide; | |
b8cecdf5 DV |
322 | }; |
323 | ||
0b2ae6d7 VS |
324 | struct intel_pipe_wm { |
325 | struct intel_wm_level wm[5]; | |
326 | uint32_t linetime; | |
327 | bool fbc_wm_enabled; | |
328 | }; | |
329 | ||
79e53945 JB |
330 | struct intel_crtc { |
331 | struct drm_crtc base; | |
80824003 JB |
332 | enum pipe pipe; |
333 | enum plane plane; | |
79e53945 | 334 | u8 lut_r[256], lut_g[256], lut_b[256]; |
08a48469 DV |
335 | /* |
336 | * Whether the crtc and the connected output pipeline is active. Implies | |
337 | * that crtc->enabled is set, i.e. the current mode configuration has | |
338 | * some outputs connected to this crtc. | |
08a48469 DV |
339 | */ |
340 | bool active; | |
6efdf354 | 341 | unsigned long enabled_power_domains; |
7b9f35a6 | 342 | bool eld_vld; |
4c445e0e | 343 | bool primary_enabled; /* is the primary plane (partially) visible? */ |
652c393a | 344 | bool lowfreq_avail; |
02e792fb | 345 | struct intel_overlay *overlay; |
6b95a207 | 346 | struct intel_unpin_work *unpin_work; |
cda4b7d3 | 347 | |
b4a98e57 CW |
348 | atomic_t unpin_work_count; |
349 | ||
e506a0c6 DV |
350 | /* Display surface base address adjustement for pageflips. Note that on |
351 | * gen4+ this only adjusts up to a tile, offsets within a tile are | |
352 | * handled in the hw itself (with the TILEOFF register). */ | |
353 | unsigned long dspaddr_offset; | |
354 | ||
05394f39 | 355 | struct drm_i915_gem_object *cursor_bo; |
cda4b7d3 CW |
356 | uint32_t cursor_addr; |
357 | int16_t cursor_x, cursor_y; | |
358 | int16_t cursor_width, cursor_height; | |
6b383a7f | 359 | bool cursor_visible; |
4b645f14 | 360 | |
b8cecdf5 DV |
361 | struct intel_crtc_config config; |
362 | ||
6441ab5f | 363 | uint32_t ddi_pll_sel; |
10d83730 VS |
364 | |
365 | /* reset counter value when the last flip was submitted */ | |
366 | unsigned int reset_counter; | |
8664281b PZ |
367 | |
368 | /* Access to these should be protected by dev_priv->irq_lock. */ | |
369 | bool cpu_fifo_underrun_disabled; | |
370 | bool pch_fifo_underrun_disabled; | |
0b2ae6d7 VS |
371 | |
372 | /* per-pipe watermark state */ | |
373 | struct { | |
374 | /* watermarks currently being used */ | |
375 | struct intel_pipe_wm active; | |
376 | } wm; | |
79e53945 JB |
377 | }; |
378 | ||
c35426d2 VS |
379 | struct intel_plane_wm_parameters { |
380 | uint32_t horiz_pixels; | |
381 | uint8_t bytes_per_pixel; | |
382 | bool enabled; | |
383 | bool scaled; | |
384 | }; | |
385 | ||
b840d907 JB |
386 | struct intel_plane { |
387 | struct drm_plane base; | |
7f1f3851 | 388 | int plane; |
b840d907 JB |
389 | enum pipe pipe; |
390 | struct drm_i915_gem_object *obj; | |
2d354c34 | 391 | bool can_scale; |
b840d907 JB |
392 | int max_downscale; |
393 | u32 lut_r[1024], lut_g[1024], lut_b[1024]; | |
5e1bac2f JB |
394 | int crtc_x, crtc_y; |
395 | unsigned int crtc_w, crtc_h; | |
396 | uint32_t src_x, src_y; | |
397 | uint32_t src_w, src_h; | |
526682e9 PZ |
398 | |
399 | /* Since we need to change the watermarks before/after | |
400 | * enabling/disabling the planes, we need to store the parameters here | |
401 | * as the other pieces of the struct may not reflect the values we want | |
402 | * for the watermark calculations. Currently only Haswell uses this. | |
403 | */ | |
c35426d2 | 404 | struct intel_plane_wm_parameters wm; |
526682e9 | 405 | |
b840d907 | 406 | void (*update_plane)(struct drm_plane *plane, |
b39d53f6 | 407 | struct drm_crtc *crtc, |
b840d907 JB |
408 | struct drm_framebuffer *fb, |
409 | struct drm_i915_gem_object *obj, | |
410 | int crtc_x, int crtc_y, | |
411 | unsigned int crtc_w, unsigned int crtc_h, | |
412 | uint32_t x, uint32_t y, | |
413 | uint32_t src_w, uint32_t src_h); | |
b39d53f6 VS |
414 | void (*disable_plane)(struct drm_plane *plane, |
415 | struct drm_crtc *crtc); | |
8ea30864 JB |
416 | int (*update_colorkey)(struct drm_plane *plane, |
417 | struct drm_intel_sprite_colorkey *key); | |
418 | void (*get_colorkey)(struct drm_plane *plane, | |
419 | struct drm_intel_sprite_colorkey *key); | |
b840d907 JB |
420 | }; |
421 | ||
b445e3b0 ED |
422 | struct intel_watermark_params { |
423 | unsigned long fifo_size; | |
424 | unsigned long max_wm; | |
425 | unsigned long default_wm; | |
426 | unsigned long guard_size; | |
427 | unsigned long cacheline_size; | |
428 | }; | |
429 | ||
430 | struct cxsr_latency { | |
431 | int is_desktop; | |
432 | int is_ddr3; | |
433 | unsigned long fsb_freq; | |
434 | unsigned long mem_freq; | |
435 | unsigned long display_sr; | |
436 | unsigned long display_hpll_disable; | |
437 | unsigned long cursor_sr; | |
438 | unsigned long cursor_hpll_disable; | |
439 | }; | |
440 | ||
79e53945 | 441 | #define to_intel_crtc(x) container_of(x, struct intel_crtc, base) |
5daa55eb | 442 | #define to_intel_connector(x) container_of(x, struct intel_connector, base) |
4ef69c7a | 443 | #define to_intel_encoder(x) container_of(x, struct intel_encoder, base) |
79e53945 | 444 | #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base) |
b840d907 | 445 | #define to_intel_plane(x) container_of(x, struct intel_plane, base) |
79e53945 | 446 | |
f5bbfca3 | 447 | struct intel_hdmi { |
b242b7f7 | 448 | u32 hdmi_reg; |
f5bbfca3 | 449 | int ddc_bus; |
f5bbfca3 | 450 | uint32_t color_range; |
55bc60db | 451 | bool color_range_auto; |
f5bbfca3 ED |
452 | bool has_hdmi_sink; |
453 | bool has_audio; | |
454 | enum hdmi_force_audio force_audio; | |
abedc077 | 455 | bool rgb_quant_range_selectable; |
f5bbfca3 | 456 | void (*write_infoframe)(struct drm_encoder *encoder, |
178f736a | 457 | enum hdmi_infoframe_type type, |
fff63867 | 458 | const void *frame, ssize_t len); |
687f4d06 PZ |
459 | void (*set_infoframes)(struct drm_encoder *encoder, |
460 | struct drm_display_mode *adjusted_mode); | |
f5bbfca3 ED |
461 | }; |
462 | ||
b091cd92 | 463 | #define DP_MAX_DOWNSTREAM_PORTS 0x10 |
54d63ca6 SK |
464 | |
465 | struct intel_dp { | |
54d63ca6 | 466 | uint32_t output_reg; |
9ed35ab1 | 467 | uint32_t aux_ch_ctl_reg; |
54d63ca6 | 468 | uint32_t DP; |
54d63ca6 SK |
469 | bool has_audio; |
470 | enum hdmi_force_audio force_audio; | |
471 | uint32_t color_range; | |
55bc60db | 472 | bool color_range_auto; |
54d63ca6 SK |
473 | uint8_t link_bw; |
474 | uint8_t lane_count; | |
475 | uint8_t dpcd[DP_RECEIVER_CAP_SIZE]; | |
2293bb5c | 476 | uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE]; |
b091cd92 | 477 | uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS]; |
54d63ca6 SK |
478 | struct i2c_adapter adapter; |
479 | struct i2c_algo_dp_aux_data algo; | |
54d63ca6 SK |
480 | uint8_t train_set[4]; |
481 | int panel_power_up_delay; | |
482 | int panel_power_down_delay; | |
483 | int panel_power_cycle_delay; | |
484 | int backlight_on_delay; | |
485 | int backlight_off_delay; | |
54d63ca6 SK |
486 | struct delayed_work panel_vdd_work; |
487 | bool want_panel_vdd; | |
2b28bb1b | 488 | bool psr_setup_done; |
dd06f90e | 489 | struct intel_connector *attached_connector; |
54d63ca6 SK |
490 | }; |
491 | ||
da63a9f2 PZ |
492 | struct intel_digital_port { |
493 | struct intel_encoder base; | |
174edf1f | 494 | enum port port; |
bcf53de4 | 495 | u32 saved_port_bits; |
da63a9f2 PZ |
496 | struct intel_dp dp; |
497 | struct intel_hdmi hdmi; | |
498 | }; | |
499 | ||
89b667f8 JB |
500 | static inline int |
501 | vlv_dport_to_channel(struct intel_digital_port *dport) | |
502 | { | |
503 | switch (dport->port) { | |
504 | case PORT_B: | |
e4607fcf | 505 | return DPIO_CH0; |
89b667f8 | 506 | case PORT_C: |
e4607fcf | 507 | return DPIO_CH1; |
89b667f8 JB |
508 | default: |
509 | BUG(); | |
510 | } | |
511 | } | |
512 | ||
f875c15a CW |
513 | static inline struct drm_crtc * |
514 | intel_get_crtc_for_pipe(struct drm_device *dev, int pipe) | |
515 | { | |
516 | struct drm_i915_private *dev_priv = dev->dev_private; | |
517 | return dev_priv->pipe_to_crtc_mapping[pipe]; | |
518 | } | |
519 | ||
417ae147 CW |
520 | static inline struct drm_crtc * |
521 | intel_get_crtc_for_plane(struct drm_device *dev, int plane) | |
522 | { | |
523 | struct drm_i915_private *dev_priv = dev->dev_private; | |
524 | return dev_priv->plane_to_crtc_mapping[plane]; | |
525 | } | |
526 | ||
4e5359cd SF |
527 | struct intel_unpin_work { |
528 | struct work_struct work; | |
b4a98e57 | 529 | struct drm_crtc *crtc; |
05394f39 CW |
530 | struct drm_i915_gem_object *old_fb_obj; |
531 | struct drm_i915_gem_object *pending_flip_obj; | |
4e5359cd | 532 | struct drm_pending_vblank_event *event; |
e7d841ca CW |
533 | atomic_t pending; |
534 | #define INTEL_FLIP_INACTIVE 0 | |
535 | #define INTEL_FLIP_PENDING 1 | |
536 | #define INTEL_FLIP_COMPLETE 2 | |
4e5359cd SF |
537 | bool enable_stall_check; |
538 | }; | |
539 | ||
d9e55608 | 540 | struct intel_set_config { |
1aa4b628 DV |
541 | struct drm_encoder **save_connector_encoders; |
542 | struct drm_crtc **save_encoder_crtcs; | |
5e2b584e DV |
543 | |
544 | bool fb_changed; | |
545 | bool mode_changed; | |
d9e55608 DV |
546 | }; |
547 | ||
5f1aae65 PZ |
548 | struct intel_load_detect_pipe { |
549 | struct drm_framebuffer *release_fb; | |
550 | bool load_detect_temp; | |
551 | int dpms_mode; | |
552 | }; | |
79e53945 | 553 | |
5f1aae65 PZ |
554 | static inline struct intel_encoder * |
555 | intel_attached_encoder(struct drm_connector *connector) | |
df0e9248 CW |
556 | { |
557 | return to_intel_connector(connector)->encoder; | |
558 | } | |
559 | ||
da63a9f2 PZ |
560 | static inline struct intel_digital_port * |
561 | enc_to_dig_port(struct drm_encoder *encoder) | |
562 | { | |
563 | return container_of(encoder, struct intel_digital_port, base.base); | |
9ff8c9ba ID |
564 | } |
565 | ||
566 | static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder) | |
567 | { | |
568 | return &enc_to_dig_port(encoder)->dp; | |
da63a9f2 PZ |
569 | } |
570 | ||
571 | static inline struct intel_digital_port * | |
572 | dp_to_dig_port(struct intel_dp *intel_dp) | |
573 | { | |
574 | return container_of(intel_dp, struct intel_digital_port, dp); | |
575 | } | |
576 | ||
577 | static inline struct intel_digital_port * | |
578 | hdmi_to_dig_port(struct intel_hdmi *intel_hdmi) | |
579 | { | |
580 | return container_of(intel_hdmi, struct intel_digital_port, hdmi); | |
7739c33b PZ |
581 | } |
582 | ||
5f1aae65 PZ |
583 | |
584 | /* i915_irq.c */ | |
87440425 PZ |
585 | bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, |
586 | enum pipe pipe, bool enable); | |
587 | bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, | |
588 | enum transcoder pch_transcoder, | |
589 | bool enable); | |
590 | void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); | |
591 | void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); | |
592 | void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); | |
593 | void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); | |
594 | void hsw_pc8_disable_interrupts(struct drm_device *dev); | |
595 | void hsw_pc8_restore_interrupts(struct drm_device *dev); | |
5f1aae65 PZ |
596 | |
597 | ||
598 | /* intel_crt.c */ | |
87440425 | 599 | void intel_crt_init(struct drm_device *dev); |
5f1aae65 PZ |
600 | |
601 | ||
602 | /* intel_ddi.c */ | |
87440425 PZ |
603 | void intel_prepare_ddi(struct drm_device *dev); |
604 | void hsw_fdi_link_train(struct drm_crtc *crtc); | |
605 | void intel_ddi_init(struct drm_device *dev, enum port port); | |
606 | enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder); | |
607 | bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe); | |
608 | int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv); | |
609 | void intel_ddi_pll_init(struct drm_device *dev); | |
610 | void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc); | |
611 | void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv, | |
612 | enum transcoder cpu_transcoder); | |
613 | void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc); | |
614 | void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc); | |
615 | void intel_ddi_setup_hw_pll_state(struct drm_device *dev); | |
566b734a PZ |
616 | bool intel_ddi_pll_select(struct intel_crtc *crtc); |
617 | void intel_ddi_pll_enable(struct intel_crtc *crtc); | |
87440425 PZ |
618 | void intel_ddi_put_crtc_pll(struct drm_crtc *crtc); |
619 | void intel_ddi_set_pipe_settings(struct drm_crtc *crtc); | |
620 | void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder); | |
621 | bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector); | |
622 | void intel_ddi_fdi_disable(struct drm_crtc *crtc); | |
623 | void intel_ddi_get_config(struct intel_encoder *encoder, | |
624 | struct intel_crtc_config *pipe_config); | |
5f1aae65 PZ |
625 | |
626 | ||
627 | /* intel_display.c */ | |
628 | int intel_pch_rawclk(struct drm_device *dev); | |
87440425 PZ |
629 | void intel_mark_busy(struct drm_device *dev); |
630 | void intel_mark_fb_busy(struct drm_i915_gem_object *obj, | |
631 | struct intel_ring_buffer *ring); | |
632 | void intel_mark_idle(struct drm_device *dev); | |
633 | void intel_crtc_restore_mode(struct drm_crtc *crtc); | |
634 | void intel_crtc_update_dpms(struct drm_crtc *crtc); | |
635 | void intel_encoder_destroy(struct drm_encoder *encoder); | |
636 | void intel_connector_dpms(struct drm_connector *, int mode); | |
637 | bool intel_connector_get_hw_state(struct intel_connector *connector); | |
638 | void intel_modeset_check_state(struct drm_device *dev); | |
b0ea7d37 DL |
639 | bool ibx_digital_port_connected(struct drm_i915_private *dev_priv, |
640 | struct intel_digital_port *port); | |
87440425 PZ |
641 | void intel_connector_attach_encoder(struct intel_connector *connector, |
642 | struct intel_encoder *encoder); | |
643 | struct drm_encoder *intel_best_encoder(struct drm_connector *connector); | |
644 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, | |
645 | struct drm_crtc *crtc); | |
752aa88a | 646 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector); |
08d7b3d1 CW |
647 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
648 | struct drm_file *file_priv); | |
87440425 PZ |
649 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
650 | enum pipe pipe); | |
651 | void intel_wait_for_vblank(struct drm_device *dev, int pipe); | |
652 | void intel_wait_for_pipe_off(struct drm_device *dev, int pipe); | |
653 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp); | |
e4607fcf CML |
654 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
655 | struct intel_digital_port *dport); | |
87440425 PZ |
656 | bool intel_get_load_detect_pipe(struct drm_connector *connector, |
657 | struct drm_display_mode *mode, | |
658 | struct intel_load_detect_pipe *old); | |
659 | void intel_release_load_detect_pipe(struct drm_connector *connector, | |
660 | struct intel_load_detect_pipe *old); | |
661 | int intel_pin_and_fence_fb_obj(struct drm_device *dev, | |
662 | struct drm_i915_gem_object *obj, | |
663 | struct intel_ring_buffer *pipelined); | |
664 | void intel_unpin_fb_obj(struct drm_i915_gem_object *obj); | |
665 | int intel_framebuffer_init(struct drm_device *dev, | |
666 | struct intel_framebuffer *ifb, | |
667 | struct drm_mode_fb_cmd2 *mode_cmd, | |
668 | struct drm_i915_gem_object *obj); | |
669 | void intel_framebuffer_fini(struct intel_framebuffer *fb); | |
670 | void intel_prepare_page_flip(struct drm_device *dev, int plane); | |
671 | void intel_finish_page_flip(struct drm_device *dev, int pipe); | |
672 | void intel_finish_page_flip_plane(struct drm_device *dev, int plane); | |
5f1aae65 | 673 | struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc); |
55607e8a DV |
674 | void assert_shared_dpll(struct drm_i915_private *dev_priv, |
675 | struct intel_shared_dpll *pll, | |
676 | bool state); | |
677 | #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true) | |
678 | #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false) | |
679 | void assert_pll(struct drm_i915_private *dev_priv, | |
680 | enum pipe pipe, bool state); | |
681 | #define assert_pll_enabled(d, p) assert_pll(d, p, true) | |
682 | #define assert_pll_disabled(d, p) assert_pll(d, p, false) | |
683 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, | |
684 | enum pipe pipe, bool state); | |
685 | #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true) | |
686 | #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false) | |
87440425 | 687 | void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state); |
b840d907 JB |
688 | #define assert_pipe_enabled(d, p) assert_pipe(d, p, true) |
689 | #define assert_pipe_disabled(d, p) assert_pipe(d, p, false) | |
87440425 PZ |
690 | void intel_write_eld(struct drm_encoder *encoder, |
691 | struct drm_display_mode *mode); | |
692 | unsigned long intel_gen4_compute_page_offset(int *x, int *y, | |
693 | unsigned int tiling_mode, | |
694 | unsigned int bpp, | |
695 | unsigned int pitch); | |
696 | void intel_display_handle_reset(struct drm_device *dev); | |
697 | void hsw_enable_pc8_work(struct work_struct *__work); | |
698 | void hsw_enable_package_c8(struct drm_i915_private *dev_priv); | |
699 | void hsw_disable_package_c8(struct drm_i915_private *dev_priv); | |
700 | void intel_dp_get_m_n(struct intel_crtc *crtc, | |
701 | struct intel_crtc_config *pipe_config); | |
702 | int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n); | |
703 | void | |
5f1aae65 PZ |
704 | ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config, |
705 | int dotclock); | |
87440425 | 706 | bool intel_crtc_active(struct drm_crtc *crtc); |
20bc8673 VS |
707 | void hsw_enable_ips(struct intel_crtc *crtc); |
708 | void hsw_disable_ips(struct intel_crtc *crtc); | |
baa70707 | 709 | void intel_display_set_init_power(struct drm_device *dev, bool enable); |
586f49dc | 710 | int valleyview_get_vco(struct drm_i915_private *dev_priv); |
8ea30864 | 711 | |
5f1aae65 | 712 | /* intel_dp.c */ |
87440425 PZ |
713 | void intel_dp_init(struct drm_device *dev, int output_reg, enum port port); |
714 | bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port, | |
715 | struct intel_connector *intel_connector); | |
87440425 PZ |
716 | void intel_dp_start_link_train(struct intel_dp *intel_dp); |
717 | void intel_dp_complete_link_train(struct intel_dp *intel_dp); | |
718 | void intel_dp_stop_link_train(struct intel_dp *intel_dp); | |
719 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode); | |
720 | void intel_dp_encoder_destroy(struct drm_encoder *encoder); | |
721 | void intel_dp_check_link_status(struct intel_dp *intel_dp); | |
722 | bool intel_dp_compute_config(struct intel_encoder *encoder, | |
723 | struct intel_crtc_config *pipe_config); | |
724 | bool intel_dpd_is_edp(struct drm_device *dev); | |
725 | void ironlake_edp_backlight_on(struct intel_dp *intel_dp); | |
726 | void ironlake_edp_backlight_off(struct intel_dp *intel_dp); | |
727 | void ironlake_edp_panel_on(struct intel_dp *intel_dp); | |
728 | void ironlake_edp_panel_off(struct intel_dp *intel_dp); | |
729 | void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp); | |
730 | void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync); | |
731 | void intel_edp_psr_enable(struct intel_dp *intel_dp); | |
732 | void intel_edp_psr_disable(struct intel_dp *intel_dp); | |
733 | void intel_edp_psr_update(struct drm_device *dev); | |
5f1aae65 PZ |
734 | |
735 | ||
736 | /* intel_dsi.c */ | |
87440425 | 737 | bool intel_dsi_init(struct drm_device *dev); |
5f1aae65 PZ |
738 | |
739 | ||
740 | /* intel_dvo.c */ | |
87440425 | 741 | void intel_dvo_init(struct drm_device *dev); |
5f1aae65 PZ |
742 | |
743 | ||
0632fef6 | 744 | /* legacy fbdev emulation in intel_fbdev.c */ |
4520f53a DV |
745 | #ifdef CONFIG_DRM_I915_FBDEV |
746 | extern int intel_fbdev_init(struct drm_device *dev); | |
747 | extern void intel_fbdev_initial_config(struct drm_device *dev); | |
748 | extern void intel_fbdev_fini(struct drm_device *dev); | |
749 | extern void intel_fbdev_set_suspend(struct drm_device *dev, int state); | |
0632fef6 DV |
750 | extern void intel_fbdev_output_poll_changed(struct drm_device *dev); |
751 | extern void intel_fbdev_restore_mode(struct drm_device *dev); | |
4520f53a DV |
752 | #else |
753 | static inline int intel_fbdev_init(struct drm_device *dev) | |
754 | { | |
755 | return 0; | |
756 | } | |
5f1aae65 | 757 | |
4520f53a DV |
758 | static inline void intel_fbdev_initial_config(struct drm_device *dev) |
759 | { | |
760 | } | |
761 | ||
762 | static inline void intel_fbdev_fini(struct drm_device *dev) | |
763 | { | |
764 | } | |
765 | ||
766 | static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state) | |
767 | { | |
768 | } | |
769 | ||
0632fef6 | 770 | static inline void intel_fbdev_restore_mode(struct drm_device *dev) |
4520f53a DV |
771 | { |
772 | } | |
773 | #endif | |
5f1aae65 PZ |
774 | |
775 | /* intel_hdmi.c */ | |
87440425 PZ |
776 | void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port); |
777 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, | |
778 | struct intel_connector *intel_connector); | |
779 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder); | |
780 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, | |
781 | struct intel_crtc_config *pipe_config); | |
5f1aae65 PZ |
782 | |
783 | ||
784 | /* intel_lvds.c */ | |
87440425 PZ |
785 | void intel_lvds_init(struct drm_device *dev); |
786 | bool intel_is_dual_link_lvds(struct drm_device *dev); | |
5f1aae65 PZ |
787 | |
788 | ||
789 | /* intel_modes.c */ | |
790 | int intel_connector_update_modes(struct drm_connector *connector, | |
87440425 | 791 | struct edid *edid); |
5f1aae65 | 792 | int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter); |
87440425 PZ |
793 | void intel_attach_force_audio_property(struct drm_connector *connector); |
794 | void intel_attach_broadcast_rgb_property(struct drm_connector *connector); | |
5f1aae65 PZ |
795 | |
796 | ||
797 | /* intel_overlay.c */ | |
87440425 PZ |
798 | void intel_setup_overlay(struct drm_device *dev); |
799 | void intel_cleanup_overlay(struct drm_device *dev); | |
800 | int intel_overlay_switch_off(struct intel_overlay *overlay); | |
801 | int intel_overlay_put_image(struct drm_device *dev, void *data, | |
802 | struct drm_file *file_priv); | |
803 | int intel_overlay_attrs(struct drm_device *dev, void *data, | |
804 | struct drm_file *file_priv); | |
5f1aae65 PZ |
805 | |
806 | ||
807 | /* intel_panel.c */ | |
87440425 PZ |
808 | int intel_panel_init(struct intel_panel *panel, |
809 | struct drm_display_mode *fixed_mode); | |
810 | void intel_panel_fini(struct intel_panel *panel); | |
811 | void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode, | |
812 | struct drm_display_mode *adjusted_mode); | |
813 | void intel_pch_panel_fitting(struct intel_crtc *crtc, | |
814 | struct intel_crtc_config *pipe_config, | |
815 | int fitting_mode); | |
816 | void intel_gmch_panel_fitting(struct intel_crtc *crtc, | |
817 | struct intel_crtc_config *pipe_config, | |
818 | int fitting_mode); | |
752aa88a JB |
819 | void intel_panel_set_backlight(struct intel_connector *connector, u32 level, |
820 | u32 max); | |
87440425 | 821 | int intel_panel_setup_backlight(struct drm_connector *connector); |
752aa88a JB |
822 | void intel_panel_enable_backlight(struct intel_connector *connector); |
823 | void intel_panel_disable_backlight(struct intel_connector *connector); | |
db31af1d | 824 | void intel_panel_destroy_backlight(struct drm_connector *connector); |
7bd688cd | 825 | void intel_panel_init_backlight_funcs(struct drm_device *dev); |
87440425 | 826 | enum drm_connector_status intel_panel_detect(struct drm_device *dev); |
ec9ed197 VK |
827 | extern struct drm_display_mode *intel_find_panel_downclock( |
828 | struct drm_device *dev, | |
829 | struct drm_display_mode *fixed_mode, | |
830 | struct drm_connector *connector); | |
5f1aae65 PZ |
831 | |
832 | /* intel_pm.c */ | |
87440425 PZ |
833 | void intel_init_clock_gating(struct drm_device *dev); |
834 | void intel_suspend_hw(struct drm_device *dev); | |
835 | void intel_update_watermarks(struct drm_crtc *crtc); | |
836 | void intel_update_sprite_watermarks(struct drm_plane *plane, | |
837 | struct drm_crtc *crtc, | |
838 | uint32_t sprite_width, int pixel_size, | |
839 | bool enabled, bool scaled); | |
840 | void intel_init_pm(struct drm_device *dev); | |
841 | bool intel_fbc_enabled(struct drm_device *dev); | |
842 | void intel_update_fbc(struct drm_device *dev); | |
843 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv); | |
844 | void intel_gpu_ips_teardown(void); | |
ddb642fb ID |
845 | int intel_power_domains_init(struct drm_device *dev); |
846 | void intel_power_domains_remove(struct drm_device *dev); | |
87440425 PZ |
847 | bool intel_display_power_enabled(struct drm_device *dev, |
848 | enum intel_display_power_domain domain); | |
ddf9c536 ID |
849 | bool intel_display_power_enabled_sw(struct drm_device *dev, |
850 | enum intel_display_power_domain domain); | |
87440425 PZ |
851 | void intel_display_power_get(struct drm_device *dev, |
852 | enum intel_display_power_domain domain); | |
853 | void intel_display_power_put(struct drm_device *dev, | |
854 | enum intel_display_power_domain domain); | |
ddb642fb | 855 | void intel_power_domains_init_hw(struct drm_device *dev); |
87440425 | 856 | void intel_set_power_well(struct drm_device *dev, bool enable); |
87440425 PZ |
857 | void intel_enable_gt_powersave(struct drm_device *dev); |
858 | void intel_disable_gt_powersave(struct drm_device *dev); | |
859 | void ironlake_teardown_rc6(struct drm_device *dev); | |
c67a470b | 860 | void gen6_update_ring_freq(struct drm_device *dev); |
076e29f2 DV |
861 | void gen6_rps_idle(struct drm_i915_private *dev_priv); |
862 | void gen6_rps_boost(struct drm_i915_private *dev_priv); | |
87440425 PZ |
863 | void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv); |
864 | void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv); | |
8a187455 PZ |
865 | void intel_runtime_pm_get(struct drm_i915_private *dev_priv); |
866 | void intel_runtime_pm_put(struct drm_i915_private *dev_priv); | |
867 | void intel_init_runtime_pm(struct drm_i915_private *dev_priv); | |
868 | void intel_fini_runtime_pm(struct drm_i915_private *dev_priv); | |
243e6a44 | 869 | void ilk_wm_get_hw_state(struct drm_device *dev); |
b3daeaef | 870 | |
72662e10 | 871 | |
5f1aae65 | 872 | /* intel_sdvo.c */ |
87440425 | 873 | bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob); |
96a02917 | 874 | |
2b28bb1b | 875 | |
5f1aae65 | 876 | /* intel_sprite.c */ |
87440425 | 877 | int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane); |
1dba99f4 | 878 | void intel_flush_primary_plane(struct drm_i915_private *dev_priv, |
87440425 PZ |
879 | enum plane plane); |
880 | void intel_plane_restore(struct drm_plane *plane); | |
881 | void intel_plane_disable(struct drm_plane *plane); | |
882 | int intel_sprite_set_colorkey(struct drm_device *dev, void *data, | |
883 | struct drm_file *file_priv); | |
884 | int intel_sprite_get_colorkey(struct drm_device *dev, void *data, | |
885 | struct drm_file *file_priv); | |
5f1aae65 PZ |
886 | |
887 | ||
888 | /* intel_tv.c */ | |
87440425 | 889 | void intel_tv_init(struct drm_device *dev); |
20ddf665 | 890 | |
79e53945 | 891 | #endif /* __INTEL_DRV_H__ */ |