]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915/bxt: Update revision id for BXT C0
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856 133
6847d71b 134 enum intel_output_type type;
bc079e8b 135 unsigned int cloneable;
21d40d37 136 void (*hot_plug)(struct intel_encoder *);
7ae89233 137 bool (*compute_config)(struct intel_encoder *,
5cec258b 138 struct intel_crtc_state *);
dafd226c 139 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 140 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 141 void (*enable)(struct intel_encoder *);
6cc5f341 142 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 143 void (*disable)(struct intel_encoder *);
bf49ec8c 144 void (*post_disable)(struct intel_encoder *);
d6db995f 145 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5 154 void (*get_config)(struct intel_encoder *,
5cec258b 155 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
f8aed700 162 int crtc_mask;
1d843f9d 163 enum hpd_pin hpd_pin;
79e53945
JB
164};
165
1d508706 166struct intel_panel {
dd06f90e 167 struct drm_display_mode *fixed_mode;
ec9ed197 168 struct drm_display_mode *downclock_mode;
4d891523 169 int fitting_mode;
58c68779
JN
170
171 /* backlight */
172 struct {
c91c9f32 173 bool present;
58c68779 174 u32 level;
6dda730e 175 u32 min;
7bd688cd 176 u32 max;
58c68779 177 bool enabled;
636baebf
JN
178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
b029e66f
SK
180
181 /* PWM chip */
182 struct pwm_device *pwm;
183
58c68779
JN
184 struct backlight_device *device;
185 } backlight;
ab656bb9
JN
186
187 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
188};
189
5daa55eb
ZW
190struct intel_connector {
191 struct drm_connector base;
9a935856
DV
192 /*
193 * The fixed encoder this connector is connected to.
194 */
df0e9248 195 struct intel_encoder *encoder;
9a935856 196
f0947c37
DV
197 /* Reads out the current hw, returning true if the connector is enabled
198 * and active (i.e. dpms ON state). */
199 bool (*get_hw_state)(struct intel_connector *);
1d508706 200
4932e2c3
ID
201 /*
202 * Removes all interfaces through which the connector is accessible
203 * - like sysfs, debugfs entries -, so that no new operations can be
204 * started on the connector. Also makes sure all currently pending
205 * operations finish before returing.
206 */
207 void (*unregister)(struct intel_connector *);
208
1d508706
JN
209 /* Panel info for eDP and LVDS */
210 struct intel_panel panel;
9cd300e0
JN
211
212 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
213 struct edid *edid;
beb60608 214 struct edid *detect_edid;
821450c6
EE
215
216 /* since POLL and HPD connectors may use the same HPD line keep the native
217 state of connector->polled in case hotplug storm detection changes it */
218 u8 polled;
0e32b39c
DA
219
220 void *port; /* store this opaque as its illegal to dereference it */
221
222 struct intel_dp *mst_port;
5daa55eb
ZW
223};
224
80ad9206
VS
225typedef struct dpll {
226 /* given values */
227 int n;
228 int m1, m2;
229 int p1, p2;
230 /* derived values */
231 int dot;
232 int vco;
233 int m;
234 int p;
235} intel_clock_t;
236
de419ab6
ML
237struct intel_atomic_state {
238 struct drm_atomic_state base;
239
27c329ed 240 unsigned int cdclk;
de419ab6
ML
241 bool dpll_set;
242 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
243};
244
eeca778a 245struct intel_plane_state {
2b875c22 246 struct drm_plane_state base;
eeca778a
GP
247 struct drm_rect src;
248 struct drm_rect dst;
249 struct drm_rect clip;
eeca778a 250 bool visible;
32b7eeec 251
be41e336
CK
252 /*
253 * scaler_id
254 * = -1 : not using a scaler
255 * >= 0 : using a scalers
256 *
257 * plane requiring a scaler:
258 * - During check_plane, its bit is set in
259 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 260 * update_scaler_plane.
be41e336
CK
261 * - scaler_id indicates the scaler it got assigned.
262 *
263 * plane doesn't require a scaler:
264 * - this can happen when scaling is no more required or plane simply
265 * got disabled.
266 * - During check_plane, corresponding bit is reset in
267 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 268 * update_scaler_plane.
be41e336
CK
269 */
270 int scaler_id;
818ed961
ML
271
272 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
273};
274
5724dbd1 275struct intel_initial_plane_config {
2d14030b 276 struct intel_framebuffer *fb;
49af449b 277 unsigned int tiling;
46f297fb
JB
278 int size;
279 u32 base;
280};
281
be41e336
CK
282#define SKL_MIN_SRC_W 8
283#define SKL_MAX_SRC_W 4096
284#define SKL_MIN_SRC_H 8
6156a456 285#define SKL_MAX_SRC_H 4096
be41e336
CK
286#define SKL_MIN_DST_W 8
287#define SKL_MAX_DST_W 4096
288#define SKL_MIN_DST_H 8
6156a456 289#define SKL_MAX_DST_H 4096
be41e336
CK
290
291struct intel_scaler {
be41e336
CK
292 int in_use;
293 uint32_t mode;
294};
295
296struct intel_crtc_scaler_state {
297#define SKL_NUM_SCALERS 2
298 struct intel_scaler scalers[SKL_NUM_SCALERS];
299
300 /*
301 * scaler_users: keeps track of users requesting scalers on this crtc.
302 *
303 * If a bit is set, a user is using a scaler.
304 * Here user can be a plane or crtc as defined below:
305 * bits 0-30 - plane (bit position is index from drm_plane_index)
306 * bit 31 - crtc
307 *
308 * Instead of creating a new index to cover planes and crtc, using
309 * existing drm_plane_index for planes which is well less than 31
310 * planes and bit 31 for crtc. This should be fine to cover all
311 * our platforms.
312 *
313 * intel_atomic_setup_scalers will setup available scalers to users
314 * requesting scalers. It will gracefully fail if request exceeds
315 * avilability.
316 */
317#define SKL_CRTC_INDEX 31
318 unsigned scaler_users;
319
320 /* scaler used by crtc for panel fitting purpose */
321 int scaler_id;
322};
323
1ed51de9
DV
324/* drm_mode->private_flags */
325#define I915_MODE_FLAG_INHERITED 1
326
5cec258b 327struct intel_crtc_state {
2d112de7
ACO
328 struct drm_crtc_state base;
329
bb760063
DV
330 /**
331 * quirks - bitfield with hw state readout quirks
332 *
333 * For various reasons the hw state readout code might not be able to
334 * completely faithfully read out the current state. These cases are
335 * tracked with quirk flags so that fastboot and state checker can act
336 * accordingly.
337 */
9953599b 338#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
339 unsigned long quirks;
340
bfd16b2a
ML
341 bool update_pipe;
342
37327abd
VS
343 /* Pipe source size (ie. panel fitter input size)
344 * All planes will be positioned inside this space,
345 * and get clipped at the edges. */
346 int pipe_src_w, pipe_src_h;
347
5bfe2ac0
DV
348 /* Whether to set up the PCH/FDI. Note that we never allow sharing
349 * between pch encoders and cpu encoders. */
350 bool has_pch_encoder;
50f3b016 351
e43823ec
JB
352 /* Are we sending infoframes on the attached port */
353 bool has_infoframe;
354
3b117c8f
DV
355 /* CPU Transcoder for the pipe. Currently this can only differ from the
356 * pipe on Haswell (where we have a special eDP transcoder). */
357 enum transcoder cpu_transcoder;
358
50f3b016
DV
359 /*
360 * Use reduced/limited/broadcast rbg range, compressing from the full
361 * range fed into the crtcs.
362 */
363 bool limited_color_range;
364
03afc4a2
DV
365 /* DP has a bunch of special case unfortunately, so mark the pipe
366 * accordingly. */
367 bool has_dp_encoder;
d8b32247 368
6897b4b5
DV
369 /* Whether we should send NULL infoframes. Required for audio. */
370 bool has_hdmi_sink;
371
9ed109a7
DV
372 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
373 * has_dp_encoder is set. */
374 bool has_audio;
375
d8b32247
DV
376 /*
377 * Enable dithering, used when the selected pipe bpp doesn't match the
378 * plane bpp.
379 */
965e0c48 380 bool dither;
f47709a9
DV
381
382 /* Controls for the clock computation, to override various stages. */
383 bool clock_set;
384
09ede541
DV
385 /* SDVO TV has a bunch of special case. To make multifunction encoders
386 * work correctly, we need to track this at runtime.*/
387 bool sdvo_tv_clock;
388
e29c22c0
DV
389 /*
390 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
391 * required. This is set in the 2nd loop of calling encoder's
392 * ->compute_config if the first pick doesn't work out.
393 */
394 bool bw_constrained;
395
f47709a9
DV
396 /* Settings for the intel dpll used on pretty much everything but
397 * haswell. */
80ad9206 398 struct dpll dpll;
f47709a9 399
a43f6e0f
DV
400 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
401 enum intel_dpll_id shared_dpll;
402
96b7dfb7
S
403 /*
404 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
405 * - enum skl_dpll on SKL
406 */
de7cfc63
DV
407 uint32_t ddi_pll_sel;
408
66e985c0
DV
409 /* Actual register state of the dpll, for shared dpll cross-checking. */
410 struct intel_dpll_hw_state dpll_hw_state;
411
965e0c48 412 int pipe_bpp;
6cf86a5e 413 struct intel_link_m_n dp_m_n;
ff9a6750 414
439d7ac0
PB
415 /* m2_n2 for eDP downclock */
416 struct intel_link_m_n dp_m2_n2;
f769cd24 417 bool has_drrs;
439d7ac0 418
ff9a6750
DV
419 /*
420 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
421 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
422 * already multiplied by pixel_multiplier.
df92b1e6 423 */
ff9a6750
DV
424 int port_clock;
425
6cc5f341
DV
426 /* Used by SDVO (and if we ever fix it, HDMI). */
427 unsigned pixel_multiplier;
2dd24552 428
90a6b7b0
VS
429 uint8_t lane_count;
430
2dd24552 431 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
432 struct {
433 u32 control;
434 u32 pgm_ratios;
68fc8742 435 u32 lvds_border_bits;
b074cec8
JB
436 } gmch_pfit;
437
438 /* Panel fitter placement and size for Ironlake+ */
439 struct {
440 u32 pos;
441 u32 size;
fd4daa9c 442 bool enabled;
fabf6e51 443 bool force_thru;
b074cec8 444 } pch_pfit;
33d29b14 445
ca3a0ff8 446 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 447 int fdi_lanes;
ca3a0ff8 448 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
449
450 bool ips_enabled;
cf532bb2
VS
451
452 bool double_wide;
0e32b39c
DA
453
454 bool dp_encoder_is_mst;
455 int pbn;
be41e336
CK
456
457 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
458
459 /* w/a for waiting 2 vblanks during crtc enable */
460 enum pipe hsw_workaround_pipe;
b8cecdf5
DV
461};
462
262cd2e1
VS
463struct vlv_wm_state {
464 struct vlv_pipe_wm wm[3];
465 struct vlv_sr_wm sr[3];
466 uint8_t num_active_planes;
467 uint8_t num_levels;
468 uint8_t level;
469 bool cxsr;
470};
471
0b2ae6d7
VS
472struct intel_pipe_wm {
473 struct intel_wm_level wm[5];
474 uint32_t linetime;
475 bool fbc_wm_enabled;
2a44b76b
VS
476 bool pipe_enabled;
477 bool sprites_enabled;
478 bool sprites_scaled;
0b2ae6d7
VS
479};
480
84c33a64 481struct intel_mmio_flip {
9362c7c5 482 struct work_struct work;
bcafc4e3 483 struct drm_i915_private *i915;
eed29a5b 484 struct drm_i915_gem_request *req;
b2cfe0ab 485 struct intel_crtc *crtc;
84c33a64
SG
486};
487
2ac96d2a
PB
488struct skl_pipe_wm {
489 struct skl_wm_level wm[8];
490 struct skl_wm_level trans_wm;
491 uint32_t linetime;
492};
493
32b7eeec
MR
494/*
495 * Tracking of operations that need to be performed at the beginning/end of an
496 * atomic commit, outside the atomic section where interrupts are disabled.
497 * These are generally operations that grab mutexes or might otherwise sleep
498 * and thus can't be run with interrupts disabled.
499 */
500struct intel_crtc_atomic_commit {
501 /* Sleepable operations to perform before commit */
502 bool wait_for_flips;
503 bool disable_fbc;
066cf55b 504 bool disable_ips;
852eb00d 505 bool disable_cxsr;
32b7eeec 506 bool pre_disable_primary;
f015c551 507 bool update_wm_pre, update_wm_post;
ea2c67bb 508 unsigned disabled_planes;
32b7eeec
MR
509
510 /* Sleepable operations to perform after commit */
511 unsigned fb_bits;
512 bool wait_vblank;
513 bool update_fbc;
514 bool post_enable_primary;
515 unsigned update_sprite_watermarks;
516};
517
79e53945
JB
518struct intel_crtc {
519 struct drm_crtc base;
80824003
JB
520 enum pipe pipe;
521 enum plane plane;
79e53945 522 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
523 /*
524 * Whether the crtc and the connected output pipeline is active. Implies
525 * that crtc->enabled is set, i.e. the current mode configuration has
526 * some outputs connected to this crtc.
08a48469
DV
527 */
528 bool active;
6efdf354 529 unsigned long enabled_power_domains;
652c393a 530 bool lowfreq_avail;
02e792fb 531 struct intel_overlay *overlay;
6b95a207 532 struct intel_unpin_work *unpin_work;
cda4b7d3 533
b4a98e57
CW
534 atomic_t unpin_work_count;
535
e506a0c6
DV
536 /* Display surface base address adjustement for pageflips. Note that on
537 * gen4+ this only adjusts up to a tile, offsets within a tile are
538 * handled in the hw itself (with the TILEOFF register). */
539 unsigned long dspaddr_offset;
2db3366b
PZ
540 int adjusted_x;
541 int adjusted_y;
e506a0c6 542
05394f39 543 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 544 uint32_t cursor_addr;
4b0e333e 545 uint32_t cursor_cntl;
dc41c154 546 uint32_t cursor_size;
4b0e333e 547 uint32_t cursor_base;
4b645f14 548
6e3c9717 549 struct intel_crtc_state *config;
b8cecdf5 550
10d83730
VS
551 /* reset counter value when the last flip was submitted */
552 unsigned int reset_counter;
8664281b
PZ
553
554 /* Access to these should be protected by dev_priv->irq_lock. */
555 bool cpu_fifo_underrun_disabled;
556 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
557
558 /* per-pipe watermark state */
559 struct {
560 /* watermarks currently being used */
561 struct intel_pipe_wm active;
2ac96d2a
PB
562 /* SKL wm values currently in use */
563 struct skl_pipe_wm skl_active;
852eb00d
VS
564 /* allow CxSR on this pipe */
565 bool cxsr_allowed;
0b2ae6d7 566 } wm;
8d7849db 567
80715b2f 568 int scanline_offset;
32b7eeec 569
eb120ef6
JB
570 struct {
571 unsigned start_vbl_count;
572 ktime_t start_vbl_time;
573 int min_vbl, max_vbl;
574 int scanline_start;
575 } debug;
85a62bf9 576
32b7eeec 577 struct intel_crtc_atomic_commit atomic;
be41e336
CK
578
579 /* scalers available on this crtc */
580 int num_scalers;
262cd2e1
VS
581
582 struct vlv_wm_state wm_state;
79e53945
JB
583};
584
c35426d2
VS
585struct intel_plane_wm_parameters {
586 uint32_t horiz_pixels;
ed57cb8a 587 uint32_t vert_pixels;
2cd601c6
CK
588 /*
589 * For packed pixel formats:
590 * bytes_per_pixel - holds bytes per pixel
591 * For planar pixel formats:
592 * bytes_per_pixel - holds bytes per pixel for uv-plane
593 * y_bytes_per_pixel - holds bytes per pixel for y-plane
594 */
c35426d2 595 uint8_t bytes_per_pixel;
2cd601c6 596 uint8_t y_bytes_per_pixel;
c35426d2
VS
597 bool enabled;
598 bool scaled;
0fda6568 599 u64 tiling;
1fc0a8f7 600 unsigned int rotation;
6eb1a681 601 uint16_t fifo_size;
c35426d2
VS
602};
603
b840d907
JB
604struct intel_plane {
605 struct drm_plane base;
7f1f3851 606 int plane;
b840d907 607 enum pipe pipe;
2d354c34 608 bool can_scale;
b840d907 609 int max_downscale;
a9ff8714 610 uint32_t frontbuffer_bit;
526682e9
PZ
611
612 /* Since we need to change the watermarks before/after
613 * enabling/disabling the planes, we need to store the parameters here
614 * as the other pieces of the struct may not reflect the values we want
615 * for the watermark calculations. Currently only Haswell uses this.
616 */
c35426d2 617 struct intel_plane_wm_parameters wm;
526682e9 618
8e7d688b
MR
619 /*
620 * NOTE: Do not place new plane state fields here (e.g., when adding
621 * new plane properties). New runtime state should now be placed in
622 * the intel_plane_state structure and accessed via drm_plane->state.
623 */
624
b840d907 625 void (*update_plane)(struct drm_plane *plane,
b39d53f6 626 struct drm_crtc *crtc,
b840d907 627 struct drm_framebuffer *fb,
b840d907
JB
628 int crtc_x, int crtc_y,
629 unsigned int crtc_w, unsigned int crtc_h,
630 uint32_t x, uint32_t y,
631 uint32_t src_w, uint32_t src_h);
b39d53f6 632 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 633 struct drm_crtc *crtc);
c59cb179 634 int (*check_plane)(struct drm_plane *plane,
061e4b8d 635 struct intel_crtc_state *crtc_state,
c59cb179
MR
636 struct intel_plane_state *state);
637 void (*commit_plane)(struct drm_plane *plane,
638 struct intel_plane_state *state);
b840d907
JB
639};
640
b445e3b0
ED
641struct intel_watermark_params {
642 unsigned long fifo_size;
643 unsigned long max_wm;
644 unsigned long default_wm;
645 unsigned long guard_size;
646 unsigned long cacheline_size;
647};
648
649struct cxsr_latency {
650 int is_desktop;
651 int is_ddr3;
652 unsigned long fsb_freq;
653 unsigned long mem_freq;
654 unsigned long display_sr;
655 unsigned long display_hpll_disable;
656 unsigned long cursor_sr;
657 unsigned long cursor_hpll_disable;
658};
659
de419ab6 660#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 661#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 662#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 663#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 664#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 665#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 666#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 667#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 668#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 669
f5bbfca3 670struct intel_hdmi {
b242b7f7 671 u32 hdmi_reg;
f5bbfca3 672 int ddc_bus;
0f2a2a75 673 bool limited_color_range;
55bc60db 674 bool color_range_auto;
f5bbfca3
ED
675 bool has_hdmi_sink;
676 bool has_audio;
677 enum hdmi_force_audio force_audio;
abedc077 678 bool rgb_quant_range_selectable;
94a11ddc 679 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 680 struct intel_connector *attached_connector;
f5bbfca3 681 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 682 enum hdmi_infoframe_type type,
fff63867 683 const void *frame, ssize_t len);
687f4d06 684 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 685 bool enable,
687f4d06 686 struct drm_display_mode *adjusted_mode);
e43823ec 687 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
688};
689
0e32b39c 690struct intel_dp_mst_encoder;
b091cd92 691#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 692
fe3cd48d
R
693/*
694 * enum link_m_n_set:
695 * When platform provides two set of M_N registers for dp, we can
696 * program them and switch between them incase of DRRS.
697 * But When only one such register is provided, we have to program the
698 * required divider value on that registers itself based on the DRRS state.
699 *
700 * M1_N1 : Program dp_m_n on M1_N1 registers
701 * dp_m2_n2 on M2_N2 registers (If supported)
702 *
703 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
704 * M2_N2 registers are not supported
705 */
706
707enum link_m_n_set {
708 /* Sets the m1_n1 and m2_n2 */
709 M1_N1 = 0,
710 M2_N2
711};
712
621d4c76
RV
713struct sink_crc {
714 bool started;
715 u8 last_crc[6];
716 int last_count;
717};
718
54d63ca6 719struct intel_dp {
54d63ca6 720 uint32_t output_reg;
9ed35ab1 721 uint32_t aux_ch_ctl_reg;
54d63ca6 722 uint32_t DP;
901c2daf
VS
723 int link_rate;
724 uint8_t lane_count;
54d63ca6
SK
725 bool has_audio;
726 enum hdmi_force_audio force_audio;
0f2a2a75 727 bool limited_color_range;
55bc60db 728 bool color_range_auto;
54d63ca6 729 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 730 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 731 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
732 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
733 uint8_t num_sink_rates;
734 int sink_rates[DP_MAX_SUPPORTED_RATES];
621d4c76 735 struct sink_crc sink_crc;
9d1a1031 736 struct drm_dp_aux aux;
54d63ca6
SK
737 uint8_t train_set[4];
738 int panel_power_up_delay;
739 int panel_power_down_delay;
740 int panel_power_cycle_delay;
741 int backlight_on_delay;
742 int backlight_off_delay;
54d63ca6
SK
743 struct delayed_work panel_vdd_work;
744 bool want_panel_vdd;
dce56b3c
PZ
745 unsigned long last_power_cycle;
746 unsigned long last_power_on;
747 unsigned long last_backlight_off;
5d42f82a 748
01527b31
CT
749 struct notifier_block edp_notifier;
750
a4a5d2f8
VS
751 /*
752 * Pipe whose power sequencer is currently locked into
753 * this port. Only relevant on VLV/CHV.
754 */
755 enum pipe pps_pipe;
36b5f425 756 struct edp_power_seq pps_delays;
a4a5d2f8 757
0e32b39c
DA
758 bool can_mst; /* this port supports mst */
759 bool is_mst;
760 int active_mst_links;
761 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 762 struct intel_connector *attached_connector;
ec5b01dd 763
0e32b39c
DA
764 /* mst connector list */
765 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
766 struct drm_dp_mst_topology_mgr mst_mgr;
767
ec5b01dd 768 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
769 /*
770 * This function returns the value we have to program the AUX_CTL
771 * register with to kick off an AUX transaction.
772 */
773 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
774 bool has_aux_irq,
775 int send_bytes,
776 uint32_t aux_clock_divider);
4e96c977 777 bool train_set_valid;
c5d5ab7a
TP
778
779 /* Displayport compliance testing */
780 unsigned long compliance_test_type;
559be30c
TP
781 unsigned long compliance_test_data;
782 bool compliance_test_active;
54d63ca6
SK
783};
784
da63a9f2
PZ
785struct intel_digital_port {
786 struct intel_encoder base;
174edf1f 787 enum port port;
bcf53de4 788 u32 saved_port_bits;
da63a9f2
PZ
789 struct intel_dp dp;
790 struct intel_hdmi hdmi;
b2c5c181 791 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 792 bool release_cl2_override;
da63a9f2
PZ
793};
794
0e32b39c
DA
795struct intel_dp_mst_encoder {
796 struct intel_encoder base;
797 enum pipe pipe;
798 struct intel_digital_port *primary;
799 void *port; /* store this opaque as its illegal to dereference it */
800};
801
65d64cc5 802static inline enum dpio_channel
89b667f8
JB
803vlv_dport_to_channel(struct intel_digital_port *dport)
804{
805 switch (dport->port) {
806 case PORT_B:
00fc31b7 807 case PORT_D:
e4607fcf 808 return DPIO_CH0;
89b667f8 809 case PORT_C:
e4607fcf 810 return DPIO_CH1;
89b667f8
JB
811 default:
812 BUG();
813 }
814}
815
65d64cc5
VS
816static inline enum dpio_phy
817vlv_dport_to_phy(struct intel_digital_port *dport)
818{
819 switch (dport->port) {
820 case PORT_B:
821 case PORT_C:
822 return DPIO_PHY0;
823 case PORT_D:
824 return DPIO_PHY1;
825 default:
826 BUG();
827 }
828}
829
830static inline enum dpio_channel
eb69b0e5
CML
831vlv_pipe_to_channel(enum pipe pipe)
832{
833 switch (pipe) {
834 case PIPE_A:
835 case PIPE_C:
836 return DPIO_CH0;
837 case PIPE_B:
838 return DPIO_CH1;
839 default:
840 BUG();
841 }
842}
843
f875c15a
CW
844static inline struct drm_crtc *
845intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
848 return dev_priv->pipe_to_crtc_mapping[pipe];
849}
850
417ae147
CW
851static inline struct drm_crtc *
852intel_get_crtc_for_plane(struct drm_device *dev, int plane)
853{
854 struct drm_i915_private *dev_priv = dev->dev_private;
855 return dev_priv->plane_to_crtc_mapping[plane];
856}
857
4e5359cd
SF
858struct intel_unpin_work {
859 struct work_struct work;
b4a98e57 860 struct drm_crtc *crtc;
ab8d6675 861 struct drm_framebuffer *old_fb;
05394f39 862 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 863 struct drm_pending_vblank_event *event;
e7d841ca
CW
864 atomic_t pending;
865#define INTEL_FLIP_INACTIVE 0
866#define INTEL_FLIP_PENDING 1
867#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
868 u32 flip_count;
869 u32 gtt_offset;
f06cc1b9 870 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
871 int flip_queued_vblank;
872 int flip_ready_vblank;
4e5359cd
SF
873 bool enable_stall_check;
874};
875
5f1aae65
PZ
876struct intel_load_detect_pipe {
877 struct drm_framebuffer *release_fb;
878 bool load_detect_temp;
879 int dpms_mode;
880};
79e53945 881
5f1aae65
PZ
882static inline struct intel_encoder *
883intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
884{
885 return to_intel_connector(connector)->encoder;
886}
887
da63a9f2
PZ
888static inline struct intel_digital_port *
889enc_to_dig_port(struct drm_encoder *encoder)
890{
891 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
892}
893
0e32b39c
DA
894static inline struct intel_dp_mst_encoder *
895enc_to_mst(struct drm_encoder *encoder)
896{
897 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
898}
899
9ff8c9ba
ID
900static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
901{
902 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
903}
904
905static inline struct intel_digital_port *
906dp_to_dig_port(struct intel_dp *intel_dp)
907{
908 return container_of(intel_dp, struct intel_digital_port, dp);
909}
910
911static inline struct intel_digital_port *
912hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
913{
914 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
915}
916
6af31a65
DL
917/*
918 * Returns the number of planes for this pipe, ie the number of sprites + 1
919 * (primary plane). This doesn't count the cursor plane then.
920 */
921static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
922{
923 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
924}
5f1aae65 925
47339cd9 926/* intel_fifo_underrun.c */
a72e4c9f 927bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 928 enum pipe pipe, bool enable);
a72e4c9f 929bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
930 enum transcoder pch_transcoder,
931 bool enable);
1f7247c0
DV
932void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
933 enum pipe pipe);
934void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
935 enum transcoder pch_transcoder);
a72e4c9f 936void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
937
938/* i915_irq.c */
480c8033
DV
939void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
940void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
941void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
942void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 943void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
944void gen6_enable_rps_interrupts(struct drm_device *dev);
945void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 946u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
947void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
948void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
949static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
950{
951 /*
952 * We only use drm_irq_uninstall() at unload and VT switch, so
953 * this is the only thing we need to check.
954 */
2aeb7d3a 955 return dev_priv->pm.irqs_enabled;
9df7575f
JB
956}
957
a225f079 958int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
959void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
960 unsigned int pipe_mask);
5f1aae65 961
5f1aae65 962/* intel_crt.c */
87440425 963void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
964
965
966/* intel_ddi.c */
87440425
PZ
967void intel_prepare_ddi(struct drm_device *dev);
968void hsw_fdi_link_train(struct drm_crtc *crtc);
969void intel_ddi_init(struct drm_device *dev, enum port port);
970enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
971bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
972void intel_ddi_pll_init(struct drm_device *dev);
973void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
974void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
975 enum transcoder cpu_transcoder);
976void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
977void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
978bool intel_ddi_pll_select(struct intel_crtc *crtc,
979 struct intel_crtc_state *crtc_state);
87440425
PZ
980void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
981void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
982bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
983void intel_ddi_fdi_disable(struct drm_crtc *crtc);
984void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 985 struct intel_crtc_state *pipe_config);
bcddf610
S
986struct intel_encoder *
987intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 988
44905a27 989void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 990void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 991 struct intel_crtc_state *pipe_config);
0e32b39c 992void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 993uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 994
b680c37a 995/* intel_frontbuffer.c */
f99d7069 996void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 997 enum fb_op_origin origin);
f99d7069
DV
998void intel_frontbuffer_flip_prepare(struct drm_device *dev,
999 unsigned frontbuffer_bits);
1000void intel_frontbuffer_flip_complete(struct drm_device *dev,
1001 unsigned frontbuffer_bits);
f99d7069 1002void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1003 unsigned frontbuffer_bits);
6761dd31
TU
1004unsigned int intel_fb_align_height(struct drm_device *dev,
1005 unsigned int height,
1006 uint32_t pixel_format,
1007 uint64_t fb_format_modifier);
de152b62
RV
1008void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1009 enum fb_op_origin origin);
b321803d
DL
1010u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1011 uint32_t pixel_format);
b680c37a 1012
7c10a2b5
JN
1013/* intel_audio.c */
1014void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1015void intel_audio_codec_enable(struct intel_encoder *encoder);
1016void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1017void i915_audio_component_init(struct drm_i915_private *dev_priv);
1018void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1019
b680c37a 1020/* intel_display.c */
65a3fea0 1021extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1022bool intel_has_pending_fb_unpin(struct drm_device *dev);
1023int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1024int intel_hrawclk(struct drm_device *dev);
b680c37a 1025void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1026void intel_mark_idle(struct drm_device *dev);
1027void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1028int intel_display_suspend(struct drm_device *dev);
87440425 1029void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1030int intel_connector_init(struct intel_connector *);
1031struct intel_connector *intel_connector_alloc(void);
87440425 1032bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1033void intel_connector_attach_encoder(struct intel_connector *connector,
1034 struct intel_encoder *encoder);
1035struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1036struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1037 struct drm_crtc *crtc);
752aa88a 1038enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1039int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1040 struct drm_file *file_priv);
87440425
PZ
1041enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1042 enum pipe pipe);
4093561b 1043bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1044static inline void
1045intel_wait_for_vblank(struct drm_device *dev, int pipe)
1046{
1047 drm_wait_one_vblank(dev, pipe);
1048}
87440425 1049int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1050void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1051 struct intel_digital_port *dport,
1052 unsigned int expected_mask);
87440425
PZ
1053bool intel_get_load_detect_pipe(struct drm_connector *connector,
1054 struct drm_display_mode *mode,
51fd371b
RC
1055 struct intel_load_detect_pipe *old,
1056 struct drm_modeset_acquire_ctx *ctx);
87440425 1057void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1058 struct intel_load_detect_pipe *old,
1059 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1060int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1061 struct drm_framebuffer *fb,
82bc3b2d 1062 const struct drm_plane_state *plane_state,
91af127f
JH
1063 struct intel_engine_cs *pipelined,
1064 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1065struct drm_framebuffer *
1066__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1067 struct drm_mode_fb_cmd2 *mode_cmd,
1068 struct drm_i915_gem_object *obj);
87440425
PZ
1069void intel_prepare_page_flip(struct drm_device *dev, int plane);
1070void intel_finish_page_flip(struct drm_device *dev, int pipe);
1071void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1072void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1073int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1074 struct drm_framebuffer *fb,
1075 const struct drm_plane_state *new_state);
38f3ce3a 1076void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1077 struct drm_framebuffer *fb,
1078 const struct drm_plane_state *old_state);
a98b3431
MR
1079int intel_plane_atomic_get_property(struct drm_plane *plane,
1080 const struct drm_plane_state *state,
1081 struct drm_property *property,
1082 uint64_t *val);
1083int intel_plane_atomic_set_property(struct drm_plane *plane,
1084 struct drm_plane_state *state,
1085 struct drm_property *property,
1086 uint64_t val);
da20eabd
ML
1087int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1088 struct drm_plane_state *plane_state);
716c2e55 1089
50470bb0
TU
1090unsigned int
1091intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1092 uint64_t fb_format_modifier);
1093
121920fa
TU
1094static inline bool
1095intel_rotation_90_or_270(unsigned int rotation)
1096{
1097 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1098}
1099
3b7a5119
SJ
1100void intel_create_rotation_property(struct drm_device *dev,
1101 struct intel_plane *plane);
1102
716c2e55 1103/* shared dpll functions */
5f1aae65 1104struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1105void assert_shared_dpll(struct drm_i915_private *dev_priv,
1106 struct intel_shared_dpll *pll,
1107 bool state);
1108#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1109#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1110struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1111 struct intel_crtc_state *state);
716c2e55 1112
d288f65f
VS
1113void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1114 const struct dpll *dpll);
1115void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1116
716c2e55 1117/* modesetting asserts */
b680c37a
DV
1118void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1119 enum pipe pipe);
55607e8a
DV
1120void assert_pll(struct drm_i915_private *dev_priv,
1121 enum pipe pipe, bool state);
1122#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1123#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1124void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state);
1126#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1127#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1128void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1129#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1130#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1131unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1132 int *x, int *y,
87440425
PZ
1133 unsigned int tiling_mode,
1134 unsigned int bpp,
1135 unsigned int pitch);
7514747d
VS
1136void intel_prepare_reset(struct drm_device *dev);
1137void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1138void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1139void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1140void broxton_init_cdclk(struct drm_device *dev);
1141void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1142void broxton_ddi_phy_init(struct drm_device *dev);
1143void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1144void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1145void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1146void skl_init_cdclk(struct drm_i915_private *dev_priv);
1147void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1148void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1149 struct intel_crtc_state *pipe_config);
fe3cd48d 1150void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1151int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1152void
5cec258b 1153ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1154 int dotclock);
5ab7b0b7
ID
1155bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1156 intel_clock_t *best_clock);
dccbea3b
ID
1157int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1158
87440425 1159bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1160void hsw_enable_ips(struct intel_crtc *crtc);
1161void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1162enum intel_display_power_domain
1163intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1164void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1165 struct intel_crtc_state *pipe_config);
46a55d30 1166void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1167void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1168
e435d6e5 1169int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1170int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1171
121920fa
TU
1172unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1173 struct drm_i915_gem_object *obj);
6156a456
CK
1174u32 skl_plane_ctl_format(uint32_t pixel_format);
1175u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1176u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1177
eb805623
DV
1178/* intel_csr.c */
1179void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1180enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1181void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1182 enum csr_state state);
eb805623
DV
1183void intel_csr_load_program(struct drm_device *dev);
1184void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1185void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1186
5f1aae65 1187/* intel_dp.c */
87440425
PZ
1188void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1189bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1190 struct intel_connector *intel_connector);
901c2daf
VS
1191void intel_dp_set_link_params(struct intel_dp *intel_dp,
1192 const struct intel_crtc_state *pipe_config);
87440425
PZ
1193void intel_dp_start_link_train(struct intel_dp *intel_dp);
1194void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1195void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1196void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1197void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1198int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1199bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1200 struct intel_crtc_state *pipe_config);
5d8a7752 1201bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1202enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1203 bool long_hpd);
4be73780
DV
1204void intel_edp_backlight_on(struct intel_dp *intel_dp);
1205void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1206void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1207void intel_edp_panel_on(struct intel_dp *intel_dp);
1208void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1209void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1210void intel_dp_mst_suspend(struct drm_device *dev);
1211void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1212int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1213int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1214void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1215void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1216uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1217void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1218void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1219void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1220void intel_edp_drrs_invalidate(struct drm_device *dev,
1221 unsigned frontbuffer_bits);
1222void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1223bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1224 struct intel_digital_port *port);
6fa2d197 1225void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1226
0e32b39c
DA
1227/* intel_dp_mst.c */
1228int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1229void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1230/* intel_dsi.c */
4328633d 1231void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1232
1233
1234/* intel_dvo.c */
87440425 1235void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1236
1237
0632fef6 1238/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1239#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1240extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1241extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1242extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1243extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1244extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1245extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1246#else
1247static inline int intel_fbdev_init(struct drm_device *dev)
1248{
1249 return 0;
1250}
5f1aae65 1251
d1d70677 1252static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1253{
1254}
1255
1256static inline void intel_fbdev_fini(struct drm_device *dev)
1257{
1258}
1259
82e3b8c1 1260static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1261{
1262}
1263
0632fef6 1264static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1265{
1266}
1267#endif
5f1aae65 1268
7ff0ebcc 1269/* intel_fbc.c */
7733b49b
PZ
1270bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1271void intel_fbc_update(struct drm_i915_private *dev_priv);
7ff0ebcc 1272void intel_fbc_init(struct drm_i915_private *dev_priv);
7733b49b 1273void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1274void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1275void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1276 unsigned int frontbuffer_bits,
1277 enum fb_op_origin origin);
1278void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1279 unsigned int frontbuffer_bits, enum fb_op_origin origin);
2e8144a5 1280const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7733b49b 1281void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1282
5f1aae65 1283/* intel_hdmi.c */
87440425
PZ
1284void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1285void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1286 struct intel_connector *intel_connector);
1287struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1288bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1289 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1290
1291
1292/* intel_lvds.c */
87440425
PZ
1293void intel_lvds_init(struct drm_device *dev);
1294bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1295
1296
1297/* intel_modes.c */
1298int intel_connector_update_modes(struct drm_connector *connector,
87440425 1299 struct edid *edid);
5f1aae65 1300int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1301void intel_attach_force_audio_property(struct drm_connector *connector);
1302void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1303
1304
1305/* intel_overlay.c */
87440425
PZ
1306void intel_setup_overlay(struct drm_device *dev);
1307void intel_cleanup_overlay(struct drm_device *dev);
1308int intel_overlay_switch_off(struct intel_overlay *overlay);
1309int intel_overlay_put_image(struct drm_device *dev, void *data,
1310 struct drm_file *file_priv);
1311int intel_overlay_attrs(struct drm_device *dev, void *data,
1312 struct drm_file *file_priv);
1362b776 1313void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1314
1315
1316/* intel_panel.c */
87440425 1317int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1318 struct drm_display_mode *fixed_mode,
1319 struct drm_display_mode *downclock_mode);
87440425
PZ
1320void intel_panel_fini(struct intel_panel *panel);
1321void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1322 struct drm_display_mode *adjusted_mode);
1323void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1324 struct intel_crtc_state *pipe_config,
87440425
PZ
1325 int fitting_mode);
1326void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1327 struct intel_crtc_state *pipe_config,
87440425 1328 int fitting_mode);
6dda730e
JN
1329void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1330 u32 level, u32 max);
6517d273 1331int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1332void intel_panel_enable_backlight(struct intel_connector *connector);
1333void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1334void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1335void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1336enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1337extern struct drm_display_mode *intel_find_panel_downclock(
1338 struct drm_device *dev,
1339 struct drm_display_mode *fixed_mode,
1340 struct drm_connector *connector);
0962c3c9
VS
1341void intel_backlight_register(struct drm_device *dev);
1342void intel_backlight_unregister(struct drm_device *dev);
1343
5f1aae65 1344
0bc12bcb 1345/* intel_psr.c */
0bc12bcb
RV
1346void intel_psr_enable(struct intel_dp *intel_dp);
1347void intel_psr_disable(struct intel_dp *intel_dp);
1348void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1349 unsigned frontbuffer_bits);
0bc12bcb 1350void intel_psr_flush(struct drm_device *dev,
169de131
RV
1351 unsigned frontbuffer_bits,
1352 enum fb_op_origin origin);
0bc12bcb 1353void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1354void intel_psr_single_frame_update(struct drm_device *dev,
1355 unsigned frontbuffer_bits);
0bc12bcb 1356
9c065a7d
DV
1357/* intel_runtime_pm.c */
1358int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1359void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1360void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1361void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1362
f458ebbc
DV
1363bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1364 enum intel_display_power_domain domain);
1365bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1366 enum intel_display_power_domain domain);
9c065a7d
DV
1367void intel_display_power_get(struct drm_i915_private *dev_priv,
1368 enum intel_display_power_domain domain);
1369void intel_display_power_put(struct drm_i915_private *dev_priv,
1370 enum intel_display_power_domain domain);
1371void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1372void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1373void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1374void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1375void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1376
d9bc89d9
DV
1377void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1378
e0fce78f
VS
1379void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1380 bool override, unsigned int mask);
b0b33846
VS
1381bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1382 enum dpio_channel ch, bool override);
e0fce78f
VS
1383
1384
5f1aae65 1385/* intel_pm.c */
87440425
PZ
1386void intel_init_clock_gating(struct drm_device *dev);
1387void intel_suspend_hw(struct drm_device *dev);
546c81fd 1388int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1389void intel_update_watermarks(struct drm_crtc *crtc);
1390void intel_update_sprite_watermarks(struct drm_plane *plane,
1391 struct drm_crtc *crtc,
ed57cb8a
DL
1392 uint32_t sprite_width,
1393 uint32_t sprite_height,
1394 int pixel_size,
87440425
PZ
1395 bool enabled, bool scaled);
1396void intel_init_pm(struct drm_device *dev);
f742a552 1397void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1398void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1399void intel_gpu_ips_teardown(void);
ae48434c
ID
1400void intel_init_gt_powersave(struct drm_device *dev);
1401void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1402void intel_enable_gt_powersave(struct drm_device *dev);
1403void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1404void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1405void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1406void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1407void gen6_rps_busy(struct drm_i915_private *dev_priv);
1408void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1409void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1410void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1411 struct intel_rps_client *rps,
1412 unsigned long submitted);
6ad790c0 1413void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1414 struct drm_i915_gem_request *req);
6eb1a681 1415void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1416void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1417void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1418void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1419 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1420uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1421
5f1aae65 1422/* intel_sdvo.c */
87440425 1423bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1424
2b28bb1b 1425
5f1aae65 1426/* intel_sprite.c */
87440425 1427int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1428int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1429 struct drm_file *file_priv);
34e0adbb
ML
1430void intel_pipe_update_start(struct intel_crtc *crtc);
1431void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1432
1433/* intel_tv.c */
87440425 1434void intel_tv_init(struct drm_device *dev);
20ddf665 1435
ea2c67bb 1436/* intel_atomic.c */
2545e4a6
MR
1437int intel_connector_atomic_get_property(struct drm_connector *connector,
1438 const struct drm_connector_state *state,
1439 struct drm_property *property,
1440 uint64_t *val);
1356837e
MR
1441struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1442void intel_crtc_destroy_state(struct drm_crtc *crtc,
1443 struct drm_crtc_state *state);
de419ab6
ML
1444struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1445void intel_atomic_state_clear(struct drm_atomic_state *);
1446struct intel_shared_dpll_config *
1447intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1448
10f81c19
ACO
1449static inline struct intel_crtc_state *
1450intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1451 struct intel_crtc *crtc)
1452{
1453 struct drm_crtc_state *crtc_state;
1454 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1455 if (IS_ERR(crtc_state))
0b6cc188 1456 return ERR_CAST(crtc_state);
10f81c19
ACO
1457
1458 return to_intel_crtc_state(crtc_state);
1459}
d03c93d4
CK
1460int intel_atomic_setup_scalers(struct drm_device *dev,
1461 struct intel_crtc *intel_crtc,
1462 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1463
1464/* intel_atomic_plane.c */
8e7d688b 1465struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1466struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1467void intel_plane_destroy_state(struct drm_plane *plane,
1468 struct drm_plane_state *state);
1469extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1470
79e53945 1471#endif /* __INTEL_DRV_H__ */