]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915/bxt: Additional MIPI clock divider form B0 stepping onwards
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
2d7a215f 121 struct intel_rotation_info rot_info;
79e53945
JB
122};
123
37811fcc
CW
124struct intel_fbdev {
125 struct drm_fb_helper helper;
8bcd4553 126 struct intel_framebuffer *fb;
d978ef14 127 int preferred_bpp;
37811fcc 128};
79e53945 129
21d40d37 130struct intel_encoder {
4ef69c7a 131 struct drm_encoder base;
9a935856 132
6847d71b 133 enum intel_output_type type;
bc079e8b 134 unsigned int cloneable;
21d40d37 135 void (*hot_plug)(struct intel_encoder *);
7ae89233 136 bool (*compute_config)(struct intel_encoder *,
5cec258b 137 struct intel_crtc_state *);
dafd226c 138 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 139 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 140 void (*enable)(struct intel_encoder *);
6cc5f341 141 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 142 void (*disable)(struct intel_encoder *);
bf49ec8c 143 void (*post_disable)(struct intel_encoder *);
d6db995f 144 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 149 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 150 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
045ac3b5 153 void (*get_config)(struct intel_encoder *,
5cec258b 154 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
155 /*
156 * Called during system suspend after all pending requests for the
157 * encoder are flushed (for example for DP AUX transactions) and
158 * device interrupts are disabled.
159 */
160 void (*suspend)(struct intel_encoder *);
f8aed700 161 int crtc_mask;
1d843f9d 162 enum hpd_pin hpd_pin;
79e53945
JB
163};
164
1d508706 165struct intel_panel {
dd06f90e 166 struct drm_display_mode *fixed_mode;
ec9ed197 167 struct drm_display_mode *downclock_mode;
4d891523 168 int fitting_mode;
58c68779
JN
169
170 /* backlight */
171 struct {
c91c9f32 172 bool present;
58c68779 173 u32 level;
6dda730e 174 u32 min;
7bd688cd 175 u32 max;
58c68779 176 bool enabled;
636baebf
JN
177 bool combination_mode; /* gen 2/4 only */
178 bool active_low_pwm;
b029e66f
SK
179
180 /* PWM chip */
022e4e52
SK
181 bool util_pin_active_low; /* bxt+ */
182 u8 controller; /* bxt+ only */
b029e66f
SK
183 struct pwm_device *pwm;
184
58c68779 185 struct backlight_device *device;
ab656bb9 186
5507faeb
JN
187 /* Connector and platform specific backlight functions */
188 int (*setup)(struct intel_connector *connector, enum pipe pipe);
189 uint32_t (*get)(struct intel_connector *connector);
190 void (*set)(struct intel_connector *connector, uint32_t level);
191 void (*disable)(struct intel_connector *connector);
192 void (*enable)(struct intel_connector *connector);
193 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
194 uint32_t hz);
195 void (*power)(struct intel_connector *, bool enable);
196 } backlight;
1d508706
JN
197};
198
5daa55eb
ZW
199struct intel_connector {
200 struct drm_connector base;
9a935856
DV
201 /*
202 * The fixed encoder this connector is connected to.
203 */
df0e9248 204 struct intel_encoder *encoder;
9a935856 205
f0947c37
DV
206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
1d508706 209
4932e2c3
ID
210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
1d508706
JN
218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
9cd300e0
JN
220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
beb60608 223 struct edid *detect_edid;
821450c6
EE
224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
0e32b39c
DA
228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
5daa55eb
ZW
232};
233
80ad9206
VS
234typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244} intel_clock_t;
245
de419ab6
ML
246struct intel_atomic_state {
247 struct drm_atomic_state base;
248
27c329ed 249 unsigned int cdclk;
565602d7 250
1a617b77
ML
251 /*
252 * Calculated device cdclk, can be different from cdclk
253 * only when all crtc's are DPMS off.
254 */
255 unsigned int dev_cdclk;
256
565602d7
ML
257 bool dpll_set, modeset;
258
259 unsigned int active_crtcs;
260 unsigned int min_pixclk[I915_MAX_PIPES];
261
de419ab6 262 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 263 struct intel_wm_config wm_config;
ed4a6a7c
MR
264
265 /*
266 * Current watermarks can't be trusted during hardware readout, so
267 * don't bother calculating intermediate watermarks.
268 */
269 bool skip_intermediate_wm;
de419ab6
ML
270};
271
eeca778a 272struct intel_plane_state {
2b875c22 273 struct drm_plane_state base;
eeca778a
GP
274 struct drm_rect src;
275 struct drm_rect dst;
276 struct drm_rect clip;
eeca778a 277 bool visible;
32b7eeec 278
be41e336
CK
279 /*
280 * scaler_id
281 * = -1 : not using a scaler
282 * >= 0 : using a scalers
283 *
284 * plane requiring a scaler:
285 * - During check_plane, its bit is set in
286 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 287 * update_scaler_plane.
be41e336
CK
288 * - scaler_id indicates the scaler it got assigned.
289 *
290 * plane doesn't require a scaler:
291 * - this can happen when scaling is no more required or plane simply
292 * got disabled.
293 * - During check_plane, corresponding bit is reset in
294 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 295 * update_scaler_plane.
be41e336
CK
296 */
297 int scaler_id;
818ed961
ML
298
299 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
300
301 /* async flip related structures */
302 struct drm_i915_gem_request *wait_req;
eeca778a
GP
303};
304
5724dbd1 305struct intel_initial_plane_config {
2d14030b 306 struct intel_framebuffer *fb;
49af449b 307 unsigned int tiling;
46f297fb
JB
308 int size;
309 u32 base;
310};
311
be41e336
CK
312#define SKL_MIN_SRC_W 8
313#define SKL_MAX_SRC_W 4096
314#define SKL_MIN_SRC_H 8
6156a456 315#define SKL_MAX_SRC_H 4096
be41e336
CK
316#define SKL_MIN_DST_W 8
317#define SKL_MAX_DST_W 4096
318#define SKL_MIN_DST_H 8
6156a456 319#define SKL_MAX_DST_H 4096
be41e336
CK
320
321struct intel_scaler {
be41e336
CK
322 int in_use;
323 uint32_t mode;
324};
325
326struct intel_crtc_scaler_state {
327#define SKL_NUM_SCALERS 2
328 struct intel_scaler scalers[SKL_NUM_SCALERS];
329
330 /*
331 * scaler_users: keeps track of users requesting scalers on this crtc.
332 *
333 * If a bit is set, a user is using a scaler.
334 * Here user can be a plane or crtc as defined below:
335 * bits 0-30 - plane (bit position is index from drm_plane_index)
336 * bit 31 - crtc
337 *
338 * Instead of creating a new index to cover planes and crtc, using
339 * existing drm_plane_index for planes which is well less than 31
340 * planes and bit 31 for crtc. This should be fine to cover all
341 * our platforms.
342 *
343 * intel_atomic_setup_scalers will setup available scalers to users
344 * requesting scalers. It will gracefully fail if request exceeds
345 * avilability.
346 */
347#define SKL_CRTC_INDEX 31
348 unsigned scaler_users;
349
350 /* scaler used by crtc for panel fitting purpose */
351 int scaler_id;
352};
353
1ed51de9
DV
354/* drm_mode->private_flags */
355#define I915_MODE_FLAG_INHERITED 1
356
4e0963c7
MR
357struct intel_pipe_wm {
358 struct intel_wm_level wm[5];
359 uint32_t linetime;
360 bool fbc_wm_enabled;
361 bool pipe_enabled;
362 bool sprites_enabled;
363 bool sprites_scaled;
364};
365
366struct skl_pipe_wm {
367 struct skl_wm_level wm[8];
368 struct skl_wm_level trans_wm;
369 uint32_t linetime;
370};
371
5cec258b 372struct intel_crtc_state {
2d112de7
ACO
373 struct drm_crtc_state base;
374
bb760063
DV
375 /**
376 * quirks - bitfield with hw state readout quirks
377 *
378 * For various reasons the hw state readout code might not be able to
379 * completely faithfully read out the current state. These cases are
380 * tracked with quirk flags so that fastboot and state checker can act
381 * accordingly.
382 */
9953599b 383#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
384 unsigned long quirks;
385
ab1d3a0e
ML
386 bool update_pipe; /* can a fast modeset be performed? */
387 bool disable_cxsr;
92826fcd 388 bool wm_changed; /* watermarks are updated */
e8861675 389 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 390
37327abd
VS
391 /* Pipe source size (ie. panel fitter input size)
392 * All planes will be positioned inside this space,
393 * and get clipped at the edges. */
394 int pipe_src_w, pipe_src_h;
395
5bfe2ac0
DV
396 /* Whether to set up the PCH/FDI. Note that we never allow sharing
397 * between pch encoders and cpu encoders. */
398 bool has_pch_encoder;
50f3b016 399
e43823ec
JB
400 /* Are we sending infoframes on the attached port */
401 bool has_infoframe;
402
3b117c8f
DV
403 /* CPU Transcoder for the pipe. Currently this can only differ from the
404 * pipe on Haswell (where we have a special eDP transcoder). */
405 enum transcoder cpu_transcoder;
406
50f3b016
DV
407 /*
408 * Use reduced/limited/broadcast rbg range, compressing from the full
409 * range fed into the crtcs.
410 */
411 bool limited_color_range;
412
03afc4a2
DV
413 /* DP has a bunch of special case unfortunately, so mark the pipe
414 * accordingly. */
415 bool has_dp_encoder;
d8b32247 416
a65347ba
JN
417 /* DSI has special cases */
418 bool has_dsi_encoder;
419
6897b4b5
DV
420 /* Whether we should send NULL infoframes. Required for audio. */
421 bool has_hdmi_sink;
422
9ed109a7
DV
423 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
424 * has_dp_encoder is set. */
425 bool has_audio;
426
d8b32247
DV
427 /*
428 * Enable dithering, used when the selected pipe bpp doesn't match the
429 * plane bpp.
430 */
965e0c48 431 bool dither;
f47709a9
DV
432
433 /* Controls for the clock computation, to override various stages. */
434 bool clock_set;
435
09ede541
DV
436 /* SDVO TV has a bunch of special case. To make multifunction encoders
437 * work correctly, we need to track this at runtime.*/
438 bool sdvo_tv_clock;
439
e29c22c0
DV
440 /*
441 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
442 * required. This is set in the 2nd loop of calling encoder's
443 * ->compute_config if the first pick doesn't work out.
444 */
445 bool bw_constrained;
446
f47709a9
DV
447 /* Settings for the intel dpll used on pretty much everything but
448 * haswell. */
80ad9206 449 struct dpll dpll;
f47709a9 450
a43f6e0f
DV
451 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
452 enum intel_dpll_id shared_dpll;
453
96b7dfb7
S
454 /*
455 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
456 * - enum skl_dpll on SKL
457 */
de7cfc63
DV
458 uint32_t ddi_pll_sel;
459
66e985c0
DV
460 /* Actual register state of the dpll, for shared dpll cross-checking. */
461 struct intel_dpll_hw_state dpll_hw_state;
462
965e0c48 463 int pipe_bpp;
6cf86a5e 464 struct intel_link_m_n dp_m_n;
ff9a6750 465
439d7ac0
PB
466 /* m2_n2 for eDP downclock */
467 struct intel_link_m_n dp_m2_n2;
f769cd24 468 bool has_drrs;
439d7ac0 469
ff9a6750
DV
470 /*
471 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
472 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
473 * already multiplied by pixel_multiplier.
df92b1e6 474 */
ff9a6750
DV
475 int port_clock;
476
6cc5f341
DV
477 /* Used by SDVO (and if we ever fix it, HDMI). */
478 unsigned pixel_multiplier;
2dd24552 479
90a6b7b0
VS
480 uint8_t lane_count;
481
2dd24552 482 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
483 struct {
484 u32 control;
485 u32 pgm_ratios;
68fc8742 486 u32 lvds_border_bits;
b074cec8
JB
487 } gmch_pfit;
488
489 /* Panel fitter placement and size for Ironlake+ */
490 struct {
491 u32 pos;
492 u32 size;
fd4daa9c 493 bool enabled;
fabf6e51 494 bool force_thru;
b074cec8 495 } pch_pfit;
33d29b14 496
ca3a0ff8 497 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 498 int fdi_lanes;
ca3a0ff8 499 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
500
501 bool ips_enabled;
cf532bb2 502
f51be2e0
PZ
503 bool enable_fbc;
504
cf532bb2 505 bool double_wide;
0e32b39c
DA
506
507 bool dp_encoder_is_mst;
508 int pbn;
be41e336
CK
509
510 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
511
512 /* w/a for waiting 2 vblanks during crtc enable */
513 enum pipe hsw_workaround_pipe;
d21fbe87
MR
514
515 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
516 bool disable_lp_wm;
4e0963c7
MR
517
518 struct {
519 /*
ed4a6a7c
MR
520 * Optimal watermarks, programmed post-vblank when this state
521 * is committed.
4e0963c7
MR
522 */
523 union {
524 struct intel_pipe_wm ilk;
525 struct skl_pipe_wm skl;
526 } optimal;
ed4a6a7c
MR
527
528 /*
529 * Intermediate watermarks; these can be programmed immediately
530 * since they satisfy both the current configuration we're
531 * switching away from and the new configuration we're switching
532 * to.
533 */
534 struct intel_pipe_wm intermediate;
535
536 /*
537 * Platforms with two-step watermark programming will need to
538 * update watermark programming post-vblank to switch from the
539 * safe intermediate watermarks to the optimal final
540 * watermarks.
541 */
542 bool need_postvbl_update;
4e0963c7 543 } wm;
b8cecdf5
DV
544};
545
262cd2e1
VS
546struct vlv_wm_state {
547 struct vlv_pipe_wm wm[3];
548 struct vlv_sr_wm sr[3];
549 uint8_t num_active_planes;
550 uint8_t num_levels;
551 uint8_t level;
552 bool cxsr;
553};
554
84c33a64 555struct intel_mmio_flip {
9362c7c5 556 struct work_struct work;
bcafc4e3 557 struct drm_i915_private *i915;
eed29a5b 558 struct drm_i915_gem_request *req;
b2cfe0ab 559 struct intel_crtc *crtc;
86efe24a 560 unsigned int rotation;
84c33a64
SG
561};
562
32b7eeec
MR
563/*
564 * Tracking of operations that need to be performed at the beginning/end of an
565 * atomic commit, outside the atomic section where interrupts are disabled.
566 * These are generally operations that grab mutexes or might otherwise sleep
567 * and thus can't be run with interrupts disabled.
568 */
569struct intel_crtc_atomic_commit {
570 /* Sleepable operations to perform before commit */
32b7eeec
MR
571
572 /* Sleepable operations to perform after commit */
573 unsigned fb_bits;
32b7eeec 574 bool post_enable_primary;
1eb52238
PZ
575
576 /* Sleepable operations to perform before and after commit */
577 bool update_fbc;
32b7eeec
MR
578};
579
79e53945
JB
580struct intel_crtc {
581 struct drm_crtc base;
80824003
JB
582 enum pipe pipe;
583 enum plane plane;
79e53945 584 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
585 /*
586 * Whether the crtc and the connected output pipeline is active. Implies
587 * that crtc->enabled is set, i.e. the current mode configuration has
588 * some outputs connected to this crtc.
08a48469
DV
589 */
590 bool active;
6efdf354 591 unsigned long enabled_power_domains;
652c393a 592 bool lowfreq_avail;
02e792fb 593 struct intel_overlay *overlay;
6b95a207 594 struct intel_unpin_work *unpin_work;
cda4b7d3 595
b4a98e57
CW
596 atomic_t unpin_work_count;
597
e506a0c6
DV
598 /* Display surface base address adjustement for pageflips. Note that on
599 * gen4+ this only adjusts up to a tile, offsets within a tile are
600 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 601 u32 dspaddr_offset;
2db3366b
PZ
602 int adjusted_x;
603 int adjusted_y;
e506a0c6 604
cda4b7d3 605 uint32_t cursor_addr;
4b0e333e 606 uint32_t cursor_cntl;
dc41c154 607 uint32_t cursor_size;
4b0e333e 608 uint32_t cursor_base;
4b645f14 609
6e3c9717 610 struct intel_crtc_state *config;
b8cecdf5 611
10d83730
VS
612 /* reset counter value when the last flip was submitted */
613 unsigned int reset_counter;
8664281b
PZ
614
615 /* Access to these should be protected by dev_priv->irq_lock. */
616 bool cpu_fifo_underrun_disabled;
617 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
618
619 /* per-pipe watermark state */
620 struct {
621 /* watermarks currently being used */
4e0963c7
MR
622 union {
623 struct intel_pipe_wm ilk;
624 struct skl_pipe_wm skl;
625 } active;
ed4a6a7c 626
852eb00d
VS
627 /* allow CxSR on this pipe */
628 bool cxsr_allowed;
0b2ae6d7 629 } wm;
8d7849db 630
80715b2f 631 int scanline_offset;
32b7eeec 632
eb120ef6
JB
633 struct {
634 unsigned start_vbl_count;
635 ktime_t start_vbl_time;
636 int min_vbl, max_vbl;
637 int scanline_start;
638 } debug;
85a62bf9 639
32b7eeec 640 struct intel_crtc_atomic_commit atomic;
be41e336
CK
641
642 /* scalers available on this crtc */
643 int num_scalers;
262cd2e1
VS
644
645 struct vlv_wm_state wm_state;
79e53945
JB
646};
647
c35426d2
VS
648struct intel_plane_wm_parameters {
649 uint32_t horiz_pixels;
ed57cb8a 650 uint32_t vert_pixels;
2cd601c6
CK
651 /*
652 * For packed pixel formats:
653 * bytes_per_pixel - holds bytes per pixel
654 * For planar pixel formats:
655 * bytes_per_pixel - holds bytes per pixel for uv-plane
656 * y_bytes_per_pixel - holds bytes per pixel for y-plane
657 */
c35426d2 658 uint8_t bytes_per_pixel;
2cd601c6 659 uint8_t y_bytes_per_pixel;
c35426d2
VS
660 bool enabled;
661 bool scaled;
0fda6568 662 u64 tiling;
1fc0a8f7 663 unsigned int rotation;
6eb1a681 664 uint16_t fifo_size;
c35426d2
VS
665};
666
b840d907
JB
667struct intel_plane {
668 struct drm_plane base;
7f1f3851 669 int plane;
b840d907 670 enum pipe pipe;
2d354c34 671 bool can_scale;
b840d907 672 int max_downscale;
a9ff8714 673 uint32_t frontbuffer_bit;
526682e9
PZ
674
675 /* Since we need to change the watermarks before/after
676 * enabling/disabling the planes, we need to store the parameters here
677 * as the other pieces of the struct may not reflect the values we want
678 * for the watermark calculations. Currently only Haswell uses this.
679 */
c35426d2 680 struct intel_plane_wm_parameters wm;
526682e9 681
8e7d688b
MR
682 /*
683 * NOTE: Do not place new plane state fields here (e.g., when adding
684 * new plane properties). New runtime state should now be placed in
2fde1391 685 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
686 */
687
b840d907 688 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
689 const struct intel_crtc_state *crtc_state,
690 const struct intel_plane_state *plane_state);
b39d53f6 691 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 692 struct drm_crtc *crtc);
c59cb179 693 int (*check_plane)(struct drm_plane *plane,
061e4b8d 694 struct intel_crtc_state *crtc_state,
c59cb179 695 struct intel_plane_state *state);
b840d907
JB
696};
697
b445e3b0
ED
698struct intel_watermark_params {
699 unsigned long fifo_size;
700 unsigned long max_wm;
701 unsigned long default_wm;
702 unsigned long guard_size;
703 unsigned long cacheline_size;
704};
705
706struct cxsr_latency {
707 int is_desktop;
708 int is_ddr3;
709 unsigned long fsb_freq;
710 unsigned long mem_freq;
711 unsigned long display_sr;
712 unsigned long display_hpll_disable;
713 unsigned long cursor_sr;
714 unsigned long cursor_hpll_disable;
715};
716
de419ab6 717#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 718#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 719#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 720#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 721#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 722#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 723#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 724#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 725#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 726
f5bbfca3 727struct intel_hdmi {
f0f59a00 728 i915_reg_t hdmi_reg;
f5bbfca3 729 int ddc_bus;
0f2a2a75 730 bool limited_color_range;
55bc60db 731 bool color_range_auto;
f5bbfca3
ED
732 bool has_hdmi_sink;
733 bool has_audio;
734 enum hdmi_force_audio force_audio;
abedc077 735 bool rgb_quant_range_selectable;
94a11ddc 736 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 737 struct intel_connector *attached_connector;
f5bbfca3 738 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 739 enum hdmi_infoframe_type type,
fff63867 740 const void *frame, ssize_t len);
687f4d06 741 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 742 bool enable,
7c5f93b0 743 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
744 bool (*infoframe_enabled)(struct drm_encoder *encoder,
745 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
746};
747
0e32b39c 748struct intel_dp_mst_encoder;
b091cd92 749#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 750
fe3cd48d
R
751/*
752 * enum link_m_n_set:
753 * When platform provides two set of M_N registers for dp, we can
754 * program them and switch between them incase of DRRS.
755 * But When only one such register is provided, we have to program the
756 * required divider value on that registers itself based on the DRRS state.
757 *
758 * M1_N1 : Program dp_m_n on M1_N1 registers
759 * dp_m2_n2 on M2_N2 registers (If supported)
760 *
761 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
762 * M2_N2 registers are not supported
763 */
764
765enum link_m_n_set {
766 /* Sets the m1_n1 and m2_n2 */
767 M1_N1 = 0,
768 M2_N2
769};
770
54d63ca6 771struct intel_dp {
f0f59a00
VS
772 i915_reg_t output_reg;
773 i915_reg_t aux_ch_ctl_reg;
774 i915_reg_t aux_ch_data_reg[5];
54d63ca6 775 uint32_t DP;
901c2daf
VS
776 int link_rate;
777 uint8_t lane_count;
54d63ca6
SK
778 bool has_audio;
779 enum hdmi_force_audio force_audio;
0f2a2a75 780 bool limited_color_range;
55bc60db 781 bool color_range_auto;
54d63ca6 782 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 783 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 784 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
785 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
786 uint8_t num_sink_rates;
787 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 788 struct drm_dp_aux aux;
54d63ca6
SK
789 uint8_t train_set[4];
790 int panel_power_up_delay;
791 int panel_power_down_delay;
792 int panel_power_cycle_delay;
793 int backlight_on_delay;
794 int backlight_off_delay;
54d63ca6
SK
795 struct delayed_work panel_vdd_work;
796 bool want_panel_vdd;
dce56b3c
PZ
797 unsigned long last_power_on;
798 unsigned long last_backlight_off;
d28d4731 799 ktime_t panel_power_off_time;
5d42f82a 800
01527b31
CT
801 struct notifier_block edp_notifier;
802
a4a5d2f8
VS
803 /*
804 * Pipe whose power sequencer is currently locked into
805 * this port. Only relevant on VLV/CHV.
806 */
807 enum pipe pps_pipe;
36b5f425 808 struct edp_power_seq pps_delays;
a4a5d2f8 809
0e32b39c
DA
810 bool can_mst; /* this port supports mst */
811 bool is_mst;
812 int active_mst_links;
813 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 814 struct intel_connector *attached_connector;
ec5b01dd 815
0e32b39c
DA
816 /* mst connector list */
817 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
818 struct drm_dp_mst_topology_mgr mst_mgr;
819
ec5b01dd 820 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
821 /*
822 * This function returns the value we have to program the AUX_CTL
823 * register with to kick off an AUX transaction.
824 */
825 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
826 bool has_aux_irq,
827 int send_bytes,
828 uint32_t aux_clock_divider);
ad64217b
ACO
829
830 /* This is called before a link training is starterd */
831 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
832
4e96c977 833 bool train_set_valid;
c5d5ab7a
TP
834
835 /* Displayport compliance testing */
836 unsigned long compliance_test_type;
559be30c
TP
837 unsigned long compliance_test_data;
838 bool compliance_test_active;
54d63ca6
SK
839};
840
da63a9f2
PZ
841struct intel_digital_port {
842 struct intel_encoder base;
174edf1f 843 enum port port;
bcf53de4 844 u32 saved_port_bits;
da63a9f2
PZ
845 struct intel_dp dp;
846 struct intel_hdmi hdmi;
b2c5c181 847 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 848 bool release_cl2_override;
ccb1a831 849 uint8_t max_lanes;
cae666ce
TI
850 /* for communication with audio component; protected by av_mutex */
851 const struct drm_connector *audio_connector;
da63a9f2
PZ
852};
853
0e32b39c
DA
854struct intel_dp_mst_encoder {
855 struct intel_encoder base;
856 enum pipe pipe;
857 struct intel_digital_port *primary;
858 void *port; /* store this opaque as its illegal to dereference it */
859};
860
65d64cc5 861static inline enum dpio_channel
89b667f8
JB
862vlv_dport_to_channel(struct intel_digital_port *dport)
863{
864 switch (dport->port) {
865 case PORT_B:
00fc31b7 866 case PORT_D:
e4607fcf 867 return DPIO_CH0;
89b667f8 868 case PORT_C:
e4607fcf 869 return DPIO_CH1;
89b667f8
JB
870 default:
871 BUG();
872 }
873}
874
65d64cc5
VS
875static inline enum dpio_phy
876vlv_dport_to_phy(struct intel_digital_port *dport)
877{
878 switch (dport->port) {
879 case PORT_B:
880 case PORT_C:
881 return DPIO_PHY0;
882 case PORT_D:
883 return DPIO_PHY1;
884 default:
885 BUG();
886 }
887}
888
889static inline enum dpio_channel
eb69b0e5
CML
890vlv_pipe_to_channel(enum pipe pipe)
891{
892 switch (pipe) {
893 case PIPE_A:
894 case PIPE_C:
895 return DPIO_CH0;
896 case PIPE_B:
897 return DPIO_CH1;
898 default:
899 BUG();
900 }
901}
902
f875c15a
CW
903static inline struct drm_crtc *
904intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
905{
906 struct drm_i915_private *dev_priv = dev->dev_private;
907 return dev_priv->pipe_to_crtc_mapping[pipe];
908}
909
417ae147
CW
910static inline struct drm_crtc *
911intel_get_crtc_for_plane(struct drm_device *dev, int plane)
912{
913 struct drm_i915_private *dev_priv = dev->dev_private;
914 return dev_priv->plane_to_crtc_mapping[plane];
915}
916
4e5359cd
SF
917struct intel_unpin_work {
918 struct work_struct work;
b4a98e57 919 struct drm_crtc *crtc;
ab8d6675 920 struct drm_framebuffer *old_fb;
05394f39 921 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 922 struct drm_pending_vblank_event *event;
e7d841ca
CW
923 atomic_t pending;
924#define INTEL_FLIP_INACTIVE 0
925#define INTEL_FLIP_PENDING 1
926#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
927 u32 flip_count;
928 u32 gtt_offset;
f06cc1b9 929 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
930 u32 flip_queued_vblank;
931 u32 flip_ready_vblank;
4e5359cd
SF
932 bool enable_stall_check;
933};
934
5f1aae65 935struct intel_load_detect_pipe {
edde3617 936 struct drm_atomic_state *restore_state;
5f1aae65 937};
79e53945 938
5f1aae65
PZ
939static inline struct intel_encoder *
940intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
941{
942 return to_intel_connector(connector)->encoder;
943}
944
da63a9f2
PZ
945static inline struct intel_digital_port *
946enc_to_dig_port(struct drm_encoder *encoder)
947{
948 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
949}
950
0e32b39c
DA
951static inline struct intel_dp_mst_encoder *
952enc_to_mst(struct drm_encoder *encoder)
953{
954 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
955}
956
9ff8c9ba
ID
957static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
958{
959 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
960}
961
962static inline struct intel_digital_port *
963dp_to_dig_port(struct intel_dp *intel_dp)
964{
965 return container_of(intel_dp, struct intel_digital_port, dp);
966}
967
968static inline struct intel_digital_port *
969hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
970{
971 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
972}
973
6af31a65
DL
974/*
975 * Returns the number of planes for this pipe, ie the number of sprites + 1
976 * (primary plane). This doesn't count the cursor plane then.
977 */
978static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
979{
980 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
981}
5f1aae65 982
47339cd9 983/* intel_fifo_underrun.c */
a72e4c9f 984bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 985 enum pipe pipe, bool enable);
a72e4c9f 986bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
987 enum transcoder pch_transcoder,
988 bool enable);
1f7247c0
DV
989void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
990 enum pipe pipe);
991void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
992 enum transcoder pch_transcoder);
aca7b684
VS
993void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
994void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
995
996/* i915_irq.c */
480c8033
DV
997void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
998void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
999void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1000void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 1001void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
1002void gen6_enable_rps_interrupts(struct drm_device *dev);
1003void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 1004u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1005void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1006void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1007static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1008{
1009 /*
1010 * We only use drm_irq_uninstall() at unload and VT switch, so
1011 * this is the only thing we need to check.
1012 */
2aeb7d3a 1013 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1014}
1015
a225f079 1016int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1017void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1018 unsigned int pipe_mask);
aae8ba84
VS
1019void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1020 unsigned int pipe_mask);
5f1aae65 1021
5f1aae65 1022/* intel_crt.c */
87440425 1023void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1024
1025
1026/* intel_ddi.c */
e404ba8d
VS
1027void intel_ddi_clk_select(struct intel_encoder *encoder,
1028 const struct intel_crtc_state *pipe_config);
6a7e4f99 1029void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
87440425
PZ
1030void hsw_fdi_link_train(struct drm_crtc *crtc);
1031void intel_ddi_init(struct drm_device *dev, enum port port);
1032enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1033bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1034void intel_ddi_pll_init(struct drm_device *dev);
1035void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1036void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1037 enum transcoder cpu_transcoder);
1038void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1039void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1040bool intel_ddi_pll_select(struct intel_crtc *crtc,
1041 struct intel_crtc_state *crtc_state);
87440425 1042void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1043void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1044bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1045void intel_ddi_fdi_disable(struct drm_crtc *crtc);
3d52ccf5
LY
1046bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1047 struct intel_crtc *intel_crtc);
87440425 1048void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1049 struct intel_crtc_state *pipe_config);
bcddf610
S
1050struct intel_encoder *
1051intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1052
44905a27 1053void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1054void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1055 struct intel_crtc_state *pipe_config);
0e32b39c 1056void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1057uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1058
b680c37a 1059/* intel_frontbuffer.c */
f99d7069 1060void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1061 enum fb_op_origin origin);
f99d7069
DV
1062void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1063 unsigned frontbuffer_bits);
1064void intel_frontbuffer_flip_complete(struct drm_device *dev,
1065 unsigned frontbuffer_bits);
f99d7069 1066void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1067 unsigned frontbuffer_bits);
6761dd31
TU
1068unsigned int intel_fb_align_height(struct drm_device *dev,
1069 unsigned int height,
1070 uint32_t pixel_format,
1071 uint64_t fb_format_modifier);
de152b62
RV
1072void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1073 enum fb_op_origin origin);
7b49f948
VS
1074u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1075 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1076
7c10a2b5
JN
1077/* intel_audio.c */
1078void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1079void intel_audio_codec_enable(struct intel_encoder *encoder);
1080void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1081void i915_audio_component_init(struct drm_i915_private *dev_priv);
1082void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1083
b680c37a 1084/* intel_display.c */
65a3fea0 1085extern const struct drm_plane_funcs intel_plane_funcs;
1663b9d6 1086unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a
DV
1087bool intel_has_pending_fb_unpin(struct drm_device *dev);
1088int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1089int intel_hrawclk(struct drm_device *dev);
b680c37a 1090void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1091void intel_mark_idle(struct drm_device *dev);
1092void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1093int intel_display_suspend(struct drm_device *dev);
87440425 1094void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1095int intel_connector_init(struct intel_connector *);
1096struct intel_connector *intel_connector_alloc(void);
87440425 1097bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1098void intel_connector_attach_encoder(struct intel_connector *connector,
1099 struct intel_encoder *encoder);
1100struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1101struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1102 struct drm_crtc *crtc);
752aa88a 1103enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1104int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
87440425
PZ
1106enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1107 enum pipe pipe);
4093561b 1108bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1109static inline void
1110intel_wait_for_vblank(struct drm_device *dev, int pipe)
1111{
1112 drm_wait_one_vblank(dev, pipe);
1113}
0c241d5b
VS
1114static inline void
1115intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1116{
1117 const struct intel_crtc *crtc =
1118 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1119
1120 if (crtc->active)
1121 intel_wait_for_vblank(dev, pipe);
1122}
87440425 1123int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1124void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1125 struct intel_digital_port *dport,
1126 unsigned int expected_mask);
87440425
PZ
1127bool intel_get_load_detect_pipe(struct drm_connector *connector,
1128 struct drm_display_mode *mode,
51fd371b
RC
1129 struct intel_load_detect_pipe *old,
1130 struct drm_modeset_acquire_ctx *ctx);
87440425 1131void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1132 struct intel_load_detect_pipe *old,
1133 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1134int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1135 unsigned int rotation);
a8bb6818
DV
1136struct drm_framebuffer *
1137__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1138 struct drm_mode_fb_cmd2 *mode_cmd,
1139 struct drm_i915_gem_object *obj);
87440425
PZ
1140void intel_prepare_page_flip(struct drm_device *dev, int plane);
1141void intel_finish_page_flip(struct drm_device *dev, int pipe);
1142void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1143void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1144int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1145 const struct drm_plane_state *new_state);
38f3ce3a 1146void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1147 const struct drm_plane_state *old_state);
a98b3431
MR
1148int intel_plane_atomic_get_property(struct drm_plane *plane,
1149 const struct drm_plane_state *state,
1150 struct drm_property *property,
1151 uint64_t *val);
1152int intel_plane_atomic_set_property(struct drm_plane *plane,
1153 struct drm_plane_state *state,
1154 struct drm_property *property,
1155 uint64_t val);
da20eabd
ML
1156int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1157 struct drm_plane_state *plane_state);
716c2e55 1158
832be82f
VS
1159unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1160 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1161
121920fa
TU
1162static inline bool
1163intel_rotation_90_or_270(unsigned int rotation)
1164{
1165 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1166}
1167
3b7a5119
SJ
1168void intel_create_rotation_property(struct drm_device *dev,
1169 struct intel_plane *plane);
1170
716c2e55 1171/* shared dpll functions */
5f1aae65 1172struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1173void assert_shared_dpll(struct drm_i915_private *dev_priv,
1174 struct intel_shared_dpll *pll,
1175 bool state);
1176#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1177#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1178struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1179 struct intel_crtc_state *state);
716c2e55 1180
3f36b937
TU
1181int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1182 const struct dpll *dpll);
d288f65f 1183void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1184int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1185
716c2e55 1186/* modesetting asserts */
b680c37a
DV
1187void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1188 enum pipe pipe);
55607e8a
DV
1189void assert_pll(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state);
1191#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1192#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1193void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1194 enum pipe pipe, bool state);
1195#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1196#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1197void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1198#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1199#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1200u32 intel_compute_tile_offset(int *x, int *y,
1201 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
1202 unsigned int pitch,
1203 unsigned int rotation);
7514747d
VS
1204void intel_prepare_reset(struct drm_device *dev);
1205void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1206void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1207void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1208void broxton_init_cdclk(struct drm_device *dev);
1209void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1210void broxton_ddi_phy_init(struct drm_device *dev);
1211void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1212void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1213void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1214void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1215int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1216void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1217void skl_enable_dc6(struct drm_i915_private *dev_priv);
1218void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1219void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1220 struct intel_crtc_state *pipe_config);
fe3cd48d 1221void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1222int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7
ID
1223bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1224 intel_clock_t *best_clock);
dccbea3b
ID
1225int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1226
87440425 1227bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1228void hsw_enable_ips(struct intel_crtc *crtc);
1229void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1230enum intel_display_power_domain
1231intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1232enum intel_display_power_domain
1233intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1234void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1235 struct intel_crtc_state *pipe_config);
86adf9d7 1236
e435d6e5 1237int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1238int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1239
44eb0cb9
MK
1240u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1241 struct drm_i915_gem_object *obj,
1242 unsigned int plane);
dedf278c 1243
6156a456
CK
1244u32 skl_plane_ctl_format(uint32_t pixel_format);
1245u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1246u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1247
eb805623 1248/* intel_csr.c */
f4448375 1249void intel_csr_ucode_init(struct drm_i915_private *);
1e657ad7 1250bool intel_csr_load_program(struct drm_i915_private *);
f4448375 1251void intel_csr_ucode_fini(struct drm_i915_private *);
eb805623 1252
5f1aae65 1253/* intel_dp.c */
f0f59a00 1254void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1255bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1256 struct intel_connector *intel_connector);
901c2daf
VS
1257void intel_dp_set_link_params(struct intel_dp *intel_dp,
1258 const struct intel_crtc_state *pipe_config);
87440425 1259void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1260void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1261void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1262void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1263int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1264bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1265 struct intel_crtc_state *pipe_config);
5d8a7752 1266bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1267enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1268 bool long_hpd);
4be73780
DV
1269void intel_edp_backlight_on(struct intel_dp *intel_dp);
1270void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1271void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1272void intel_edp_panel_on(struct intel_dp *intel_dp);
1273void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1274void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1275void intel_dp_mst_suspend(struct drm_device *dev);
1276void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1277int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1278int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1279void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1280void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1281uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1282void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1283void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1284void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1285void intel_edp_drrs_invalidate(struct drm_device *dev,
1286 unsigned frontbuffer_bits);
1287void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1288bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1289 struct intel_digital_port *port);
6fa2d197 1290void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1291
94223d04
ACO
1292void
1293intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1294 uint8_t dp_train_pat);
1295void
1296intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1297void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1298uint8_t
1299intel_dp_voltage_max(struct intel_dp *intel_dp);
1300uint8_t
1301intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1302void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1303 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1304bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1305bool
1306intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1307
0e32b39c
DA
1308/* intel_dp_mst.c */
1309int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1310void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1311/* intel_dsi.c */
4328633d 1312void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1313
1314
1315/* intel_dvo.c */
87440425 1316void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1317
1318
0632fef6 1319/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1320#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1321extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1322extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1323extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1324extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1325extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1326extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1327#else
1328static inline int intel_fbdev_init(struct drm_device *dev)
1329{
1330 return 0;
1331}
5f1aae65 1332
e00bf696 1333static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1334{
1335}
1336
1337static inline void intel_fbdev_fini(struct drm_device *dev)
1338{
1339}
1340
82e3b8c1 1341static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1342{
1343}
1344
0632fef6 1345static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1346{
1347}
1348#endif
5f1aae65 1349
7ff0ebcc 1350/* intel_fbc.c */
f51be2e0
PZ
1351void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1352 struct drm_atomic_state *state);
0e631adc 1353bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1eb52238
PZ
1354void intel_fbc_pre_update(struct intel_crtc *crtc);
1355void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1356void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1357void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
d029bcad 1358void intel_fbc_enable(struct intel_crtc *crtc);
c937ab3e
PZ
1359void intel_fbc_disable(struct intel_crtc *crtc);
1360void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1361void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1362 unsigned int frontbuffer_bits,
1363 enum fb_op_origin origin);
1364void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1365 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1366void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1367
5f1aae65 1368/* intel_hdmi.c */
f0f59a00 1369void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1370void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1371 struct intel_connector *intel_connector);
1372struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1373bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1374 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1375
1376
1377/* intel_lvds.c */
87440425
PZ
1378void intel_lvds_init(struct drm_device *dev);
1379bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1380
1381
1382/* intel_modes.c */
1383int intel_connector_update_modes(struct drm_connector *connector,
87440425 1384 struct edid *edid);
5f1aae65 1385int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1386void intel_attach_force_audio_property(struct drm_connector *connector);
1387void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1388void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1389
1390
1391/* intel_overlay.c */
87440425
PZ
1392void intel_setup_overlay(struct drm_device *dev);
1393void intel_cleanup_overlay(struct drm_device *dev);
1394int intel_overlay_switch_off(struct intel_overlay *overlay);
1395int intel_overlay_put_image(struct drm_device *dev, void *data,
1396 struct drm_file *file_priv);
1397int intel_overlay_attrs(struct drm_device *dev, void *data,
1398 struct drm_file *file_priv);
1362b776 1399void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1400
1401
1402/* intel_panel.c */
87440425 1403int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1404 struct drm_display_mode *fixed_mode,
1405 struct drm_display_mode *downclock_mode);
87440425
PZ
1406void intel_panel_fini(struct intel_panel *panel);
1407void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1408 struct drm_display_mode *adjusted_mode);
1409void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1410 struct intel_crtc_state *pipe_config,
87440425
PZ
1411 int fitting_mode);
1412void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1413 struct intel_crtc_state *pipe_config,
87440425 1414 int fitting_mode);
6dda730e
JN
1415void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1416 u32 level, u32 max);
6517d273 1417int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1418void intel_panel_enable_backlight(struct intel_connector *connector);
1419void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1420void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1421enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1422extern struct drm_display_mode *intel_find_panel_downclock(
1423 struct drm_device *dev,
1424 struct drm_display_mode *fixed_mode,
1425 struct drm_connector *connector);
0962c3c9
VS
1426void intel_backlight_register(struct drm_device *dev);
1427void intel_backlight_unregister(struct drm_device *dev);
1428
5f1aae65 1429
0bc12bcb 1430/* intel_psr.c */
0bc12bcb
RV
1431void intel_psr_enable(struct intel_dp *intel_dp);
1432void intel_psr_disable(struct intel_dp *intel_dp);
1433void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1434 unsigned frontbuffer_bits);
0bc12bcb 1435void intel_psr_flush(struct drm_device *dev,
169de131
RV
1436 unsigned frontbuffer_bits,
1437 enum fb_op_origin origin);
0bc12bcb 1438void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1439void intel_psr_single_frame_update(struct drm_device *dev,
1440 unsigned frontbuffer_bits);
0bc12bcb 1441
9c065a7d
DV
1442/* intel_runtime_pm.c */
1443int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1444void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1445void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1446void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
2f693e28
DL
1447void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1448void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
f458ebbc 1449void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1450const char *
1451intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1452
f458ebbc
DV
1453bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1454 enum intel_display_power_domain domain);
1455bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1456 enum intel_display_power_domain domain);
9c065a7d
DV
1457void intel_display_power_get(struct drm_i915_private *dev_priv,
1458 enum intel_display_power_domain domain);
09731280
ID
1459bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1460 enum intel_display_power_domain domain);
9c065a7d
DV
1461void intel_display_power_put(struct drm_i915_private *dev_priv,
1462 enum intel_display_power_domain domain);
da5827c3
ID
1463
1464static inline void
1465assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1466{
1467 WARN_ONCE(dev_priv->pm.suspended,
1468 "Device suspended during HW access\n");
1469}
1470
1471static inline void
1472assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1473{
1474 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1475 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1476 * too much noise. */
1477 if (!atomic_read(&dev_priv->pm.wakeref_count))
1478 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1479}
1480
2b19efeb
ID
1481static inline int
1482assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1483{
1484 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1485
1486 assert_rpm_wakelock_held(dev_priv);
1487
1488 return seq;
1489}
1490
1491static inline void
1492assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1493{
1494 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1495 "HW access outside of RPM atomic section\n");
1496}
1497
1f814dac
ID
1498/**
1499 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1500 * @dev_priv: i915 device instance
1501 *
1502 * This function disable asserts that check if we hold an RPM wakelock
1503 * reference, while keeping the device-not-suspended checks still enabled.
1504 * It's meant to be used only in special circumstances where our rule about
1505 * the wakelock refcount wrt. the device power state doesn't hold. According
1506 * to this rule at any point where we access the HW or want to keep the HW in
1507 * an active state we must hold an RPM wakelock reference acquired via one of
1508 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1509 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1510 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1511 * users should avoid using this function.
1512 *
1513 * Any calls to this function must have a symmetric call to
1514 * enable_rpm_wakeref_asserts().
1515 */
1516static inline void
1517disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1518{
1519 atomic_inc(&dev_priv->pm.wakeref_count);
1520}
1521
1522/**
1523 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1524 * @dev_priv: i915 device instance
1525 *
1526 * This function re-enables the RPM assert checks after disabling them with
1527 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1528 * circumstances otherwise its use should be avoided.
1529 *
1530 * Any calls to this function must have a symmetric call to
1531 * disable_rpm_wakeref_asserts().
1532 */
1533static inline void
1534enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1535{
1536 atomic_dec(&dev_priv->pm.wakeref_count);
1537}
1538
1539/* TODO: convert users of these to rely instead on proper RPM refcounting */
1540#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1541 disable_rpm_wakeref_asserts(dev_priv)
1542
1543#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1544 enable_rpm_wakeref_asserts(dev_priv)
1545
9c065a7d 1546void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1547bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1548void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1549void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1550
d9bc89d9
DV
1551void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1552
e0fce78f
VS
1553void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1554 bool override, unsigned int mask);
b0b33846
VS
1555bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1556 enum dpio_channel ch, bool override);
e0fce78f
VS
1557
1558
5f1aae65 1559/* intel_pm.c */
87440425
PZ
1560void intel_init_clock_gating(struct drm_device *dev);
1561void intel_suspend_hw(struct drm_device *dev);
546c81fd 1562int ilk_wm_max_level(const struct drm_device *dev);
87440425 1563void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1564void intel_init_pm(struct drm_device *dev);
f742a552 1565void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1566void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1567void intel_gpu_ips_teardown(void);
ae48434c
ID
1568void intel_init_gt_powersave(struct drm_device *dev);
1569void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1570void intel_enable_gt_powersave(struct drm_device *dev);
1571void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1572void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1573void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1574void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1575void gen6_rps_busy(struct drm_i915_private *dev_priv);
1576void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1577void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1578void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1579 struct intel_rps_client *rps,
1580 unsigned long submitted);
6ad790c0 1581void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1582 struct drm_i915_gem_request *req);
6eb1a681 1583void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1584void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1585void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1586void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1587 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1588uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1589bool ilk_disable_lp_wm(struct drm_device *dev);
274008e8 1590int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
72662e10 1591
5f1aae65 1592/* intel_sdvo.c */
f0f59a00
VS
1593bool intel_sdvo_init(struct drm_device *dev,
1594 i915_reg_t reg, enum port port);
96a02917 1595
2b28bb1b 1596
5f1aae65 1597/* intel_sprite.c */
87440425 1598int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1599int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1600 struct drm_file *file_priv);
34e0adbb
ML
1601void intel_pipe_update_start(struct intel_crtc *crtc);
1602void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1603
1604/* intel_tv.c */
87440425 1605void intel_tv_init(struct drm_device *dev);
20ddf665 1606
ea2c67bb 1607/* intel_atomic.c */
2545e4a6
MR
1608int intel_connector_atomic_get_property(struct drm_connector *connector,
1609 const struct drm_connector_state *state,
1610 struct drm_property *property,
1611 uint64_t *val);
1356837e
MR
1612struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1613void intel_crtc_destroy_state(struct drm_crtc *crtc,
1614 struct drm_crtc_state *state);
de419ab6
ML
1615struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1616void intel_atomic_state_clear(struct drm_atomic_state *);
1617struct intel_shared_dpll_config *
1618intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1619
10f81c19
ACO
1620static inline struct intel_crtc_state *
1621intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1622 struct intel_crtc *crtc)
1623{
1624 struct drm_crtc_state *crtc_state;
1625 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1626 if (IS_ERR(crtc_state))
0b6cc188 1627 return ERR_CAST(crtc_state);
10f81c19
ACO
1628
1629 return to_intel_crtc_state(crtc_state);
1630}
e3bddded
ML
1631
1632static inline struct intel_plane_state *
1633intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1634 struct intel_plane *plane)
1635{
1636 struct drm_plane_state *plane_state;
1637
1638 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1639
1640 return to_intel_plane_state(plane_state);
1641}
1642
d03c93d4
CK
1643int intel_atomic_setup_scalers(struct drm_device *dev,
1644 struct intel_crtc *intel_crtc,
1645 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1646
1647/* intel_atomic_plane.c */
8e7d688b 1648struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1649struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1650void intel_plane_destroy_state(struct drm_plane *plane,
1651 struct drm_plane_state *state);
1652extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1653
79e53945 1654#endif /* __INTEL_DRV_H__ */