]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Track which port is using which pipe's power sequencer
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
913d8d11 37
1d5bfac9
DV
38/**
39 * _wait_for - magic (register) wait macro
40 *
41 * Does the right thing for modeset paths when run under kdgb or similar atomic
42 * contexts. Note that it's important that we check the condition again after
43 * having timed out, since the timeout could be due to preemption or similar and
44 * we've never had a chance to check the condition before the timeout.
45 */
481b6af3 46#define _wait_for(COND, MS, W) ({ \
1d5bfac9 47 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 48 int ret__ = 0; \
0206e353 49 while (!(COND)) { \
913d8d11 50 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
51 if (!(COND)) \
52 ret__ = -ETIMEDOUT; \
913d8d11
CW
53 break; \
54 } \
0cc2764c
BW
55 if (W && drm_can_sleep()) { \
56 msleep(W); \
57 } else { \
58 cpu_relax(); \
59 } \
913d8d11
CW
60 } \
61 ret__; \
62})
63
481b6af3
CW
64#define wait_for(COND, MS) _wait_for(COND, MS, 1)
65#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
66#define wait_for_atomic_us(COND, US) _wait_for((COND), \
67 DIV_ROUND_UP((US), 1000), 0)
481b6af3 68
49938ac4
JN
69#define KHz(x) (1000 * (x))
70#define MHz(x) KHz(1000 * (x))
021357ac 71
79e53945
JB
72/*
73 * Display related stuff
74 */
75
76/* store information about an Ixxx DVO */
77/* The i830->i865 use multiple DVOs with multiple i2cs */
78/* the i915, i945 have a single sDVO i2c bus - which is different */
79#define MAX_OUTPUTS 6
80/* maximum connectors per crtcs in the mode set */
79e53945 81
4726e0b0
SK
82/* Maximum cursor sizes */
83#define GEN2_CURSOR_WIDTH 64
84#define GEN2_CURSOR_HEIGHT 64
068be561
DL
85#define MAX_CURSOR_WIDTH 256
86#define MAX_CURSOR_HEIGHT 256
4726e0b0 87
79e53945
JB
88#define INTEL_I2C_BUS_DVO 1
89#define INTEL_I2C_BUS_SDVO 2
90
91/* these are outputs from the chip - integrated only
92 external chips are via DVO or SDVO output */
93#define INTEL_OUTPUT_UNUSED 0
94#define INTEL_OUTPUT_ANALOG 1
95#define INTEL_OUTPUT_DVO 2
96#define INTEL_OUTPUT_SDVO 3
97#define INTEL_OUTPUT_LVDS 4
98#define INTEL_OUTPUT_TVOUT 5
7d57382e 99#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 100#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 101#define INTEL_OUTPUT_EDP 8
72ffa333
JN
102#define INTEL_OUTPUT_DSI 9
103#define INTEL_OUTPUT_UNKNOWN 10
0e32b39c 104#define INTEL_OUTPUT_DP_MST 11
79e53945
JB
105
106#define INTEL_DVO_CHIP_NONE 0
107#define INTEL_DVO_CHIP_LVDS 1
108#define INTEL_DVO_CHIP_TMDS 2
109#define INTEL_DVO_CHIP_TVOUT 4
110
dfba2e2d
SK
111#define INTEL_DSI_VIDEO_MODE 0
112#define INTEL_DSI_COMMAND_MODE 1
72ffa333 113
79e53945
JB
114struct intel_framebuffer {
115 struct drm_framebuffer base;
05394f39 116 struct drm_i915_gem_object *obj;
79e53945
JB
117};
118
37811fcc
CW
119struct intel_fbdev {
120 struct drm_fb_helper helper;
8bcd4553 121 struct intel_framebuffer *fb;
37811fcc
CW
122 struct list_head fbdev_list;
123 struct drm_display_mode *our_mode;
d978ef14 124 int preferred_bpp;
37811fcc 125};
79e53945 126
21d40d37 127struct intel_encoder {
4ef69c7a 128 struct drm_encoder base;
9a935856
DV
129 /*
130 * The new crtc this encoder will be driven from. Only differs from
131 * base->crtc while a modeset is in progress.
132 */
133 struct intel_crtc *new_crtc;
134
79e53945 135 int type;
bc079e8b 136 unsigned int cloneable;
5ab432ef 137 bool connectors_active;
21d40d37 138 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
139 bool (*compute_config)(struct intel_encoder *,
140 struct intel_crtc_config *);
dafd226c 141 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 142 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 143 void (*enable)(struct intel_encoder *);
6cc5f341 144 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 145 void (*disable)(struct intel_encoder *);
bf49ec8c 146 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
147 /* Read out the current hw state of this connector, returning true if
148 * the encoder is active. If the encoder is enabled it also set the pipe
149 * it is connected to in the pipe parameter. */
150 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 151 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 152 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
153 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
154 * be set correctly before calling this function. */
045ac3b5
JB
155 void (*get_config)(struct intel_encoder *,
156 struct intel_crtc_config *pipe_config);
07f9cd0b
ID
157 /*
158 * Called during system suspend after all pending requests for the
159 * encoder are flushed (for example for DP AUX transactions) and
160 * device interrupts are disabled.
161 */
162 void (*suspend)(struct intel_encoder *);
f8aed700 163 int crtc_mask;
1d843f9d 164 enum hpd_pin hpd_pin;
79e53945
JB
165};
166
1d508706 167struct intel_panel {
dd06f90e 168 struct drm_display_mode *fixed_mode;
ec9ed197 169 struct drm_display_mode *downclock_mode;
4d891523 170 int fitting_mode;
58c68779
JN
171
172 /* backlight */
173 struct {
c91c9f32 174 bool present;
58c68779 175 u32 level;
6dda730e 176 u32 min;
7bd688cd 177 u32 max;
58c68779 178 bool enabled;
636baebf
JN
179 bool combination_mode; /* gen 2/4 only */
180 bool active_low_pwm;
58c68779
JN
181 struct backlight_device *device;
182 } backlight;
ab656bb9
JN
183
184 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
185};
186
5daa55eb
ZW
187struct intel_connector {
188 struct drm_connector base;
9a935856
DV
189 /*
190 * The fixed encoder this connector is connected to.
191 */
df0e9248 192 struct intel_encoder *encoder;
9a935856
DV
193
194 /*
195 * The new encoder this connector will be driven. Only differs from
196 * encoder while a modeset is in progress.
197 */
198 struct intel_encoder *new_encoder;
199
f0947c37
DV
200 /* Reads out the current hw, returning true if the connector is enabled
201 * and active (i.e. dpms ON state). */
202 bool (*get_hw_state)(struct intel_connector *);
1d508706 203
4932e2c3
ID
204 /*
205 * Removes all interfaces through which the connector is accessible
206 * - like sysfs, debugfs entries -, so that no new operations can be
207 * started on the connector. Also makes sure all currently pending
208 * operations finish before returing.
209 */
210 void (*unregister)(struct intel_connector *);
211
1d508706
JN
212 /* Panel info for eDP and LVDS */
213 struct intel_panel panel;
9cd300e0
JN
214
215 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
216 struct edid *edid;
beb60608 217 struct edid *detect_edid;
821450c6
EE
218
219 /* since POLL and HPD connectors may use the same HPD line keep the native
220 state of connector->polled in case hotplug storm detection changes it */
221 u8 polled;
0e32b39c
DA
222
223 void *port; /* store this opaque as its illegal to dereference it */
224
225 struct intel_dp *mst_port;
5daa55eb
ZW
226};
227
80ad9206
VS
228typedef struct dpll {
229 /* given values */
230 int n;
231 int m1, m2;
232 int p1, p2;
233 /* derived values */
234 int dot;
235 int vco;
236 int m;
237 int p;
238} intel_clock_t;
239
46f297fb 240struct intel_plane_config {
46f297fb
JB
241 bool tiled;
242 int size;
243 u32 base;
244};
245
b8cecdf5 246struct intel_crtc_config {
bb760063
DV
247 /**
248 * quirks - bitfield with hw state readout quirks
249 *
250 * For various reasons the hw state readout code might not be able to
251 * completely faithfully read out the current state. These cases are
252 * tracked with quirk flags so that fastboot and state checker can act
253 * accordingly.
254 */
9953599b
DV
255#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
256#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
257 unsigned long quirks;
258
5113bc9b
VS
259 /* User requested mode, only valid as a starting point to
260 * compute adjusted_mode, except in the case of (S)DVO where
261 * it's also for the output timings of the (S)DVO chip.
262 * adjusted_mode will then correspond to the S(DVO) chip's
263 * preferred input timings. */
b8cecdf5 264 struct drm_display_mode requested_mode;
3c52f4eb 265 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 266 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 267 struct drm_display_mode adjusted_mode;
37327abd
VS
268
269 /* Pipe source size (ie. panel fitter input size)
270 * All planes will be positioned inside this space,
271 * and get clipped at the edges. */
272 int pipe_src_w, pipe_src_h;
273
5bfe2ac0
DV
274 /* Whether to set up the PCH/FDI. Note that we never allow sharing
275 * between pch encoders and cpu encoders. */
276 bool has_pch_encoder;
50f3b016 277
3b117c8f
DV
278 /* CPU Transcoder for the pipe. Currently this can only differ from the
279 * pipe on Haswell (where we have a special eDP transcoder). */
280 enum transcoder cpu_transcoder;
281
50f3b016
DV
282 /*
283 * Use reduced/limited/broadcast rbg range, compressing from the full
284 * range fed into the crtcs.
285 */
286 bool limited_color_range;
287
03afc4a2
DV
288 /* DP has a bunch of special case unfortunately, so mark the pipe
289 * accordingly. */
290 bool has_dp_encoder;
d8b32247 291
6897b4b5
DV
292 /* Whether we should send NULL infoframes. Required for audio. */
293 bool has_hdmi_sink;
294
9ed109a7
DV
295 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
296 * has_dp_encoder is set. */
297 bool has_audio;
298
d8b32247
DV
299 /*
300 * Enable dithering, used when the selected pipe bpp doesn't match the
301 * plane bpp.
302 */
965e0c48 303 bool dither;
f47709a9
DV
304
305 /* Controls for the clock computation, to override various stages. */
306 bool clock_set;
307
09ede541
DV
308 /* SDVO TV has a bunch of special case. To make multifunction encoders
309 * work correctly, we need to track this at runtime.*/
310 bool sdvo_tv_clock;
311
e29c22c0
DV
312 /*
313 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
314 * required. This is set in the 2nd loop of calling encoder's
315 * ->compute_config if the first pick doesn't work out.
316 */
317 bool bw_constrained;
318
f47709a9
DV
319 /* Settings for the intel dpll used on pretty much everything but
320 * haswell. */
80ad9206 321 struct dpll dpll;
f47709a9 322
a43f6e0f
DV
323 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
324 enum intel_dpll_id shared_dpll;
325
de7cfc63
DV
326 /* PORT_CLK_SEL for DDI ports. */
327 uint32_t ddi_pll_sel;
328
66e985c0
DV
329 /* Actual register state of the dpll, for shared dpll cross-checking. */
330 struct intel_dpll_hw_state dpll_hw_state;
331
965e0c48 332 int pipe_bpp;
6cf86a5e 333 struct intel_link_m_n dp_m_n;
ff9a6750 334
439d7ac0
PB
335 /* m2_n2 for eDP downclock */
336 struct intel_link_m_n dp_m2_n2;
f769cd24 337 bool has_drrs;
439d7ac0 338
ff9a6750
DV
339 /*
340 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
341 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
342 * already multiplied by pixel_multiplier.
df92b1e6 343 */
ff9a6750
DV
344 int port_clock;
345
6cc5f341
DV
346 /* Used by SDVO (and if we ever fix it, HDMI). */
347 unsigned pixel_multiplier;
2dd24552
JB
348
349 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
350 struct {
351 u32 control;
352 u32 pgm_ratios;
68fc8742 353 u32 lvds_border_bits;
b074cec8
JB
354 } gmch_pfit;
355
356 /* Panel fitter placement and size for Ironlake+ */
357 struct {
358 u32 pos;
359 u32 size;
fd4daa9c 360 bool enabled;
fabf6e51 361 bool force_thru;
b074cec8 362 } pch_pfit;
33d29b14 363
ca3a0ff8 364 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 365 int fdi_lanes;
ca3a0ff8 366 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
367
368 bool ips_enabled;
cf532bb2
VS
369
370 bool double_wide;
0e32b39c
DA
371
372 bool dp_encoder_is_mst;
373 int pbn;
b8cecdf5
DV
374};
375
0b2ae6d7
VS
376struct intel_pipe_wm {
377 struct intel_wm_level wm[5];
378 uint32_t linetime;
379 bool fbc_wm_enabled;
2a44b76b
VS
380 bool pipe_enabled;
381 bool sprites_enabled;
382 bool sprites_scaled;
0b2ae6d7
VS
383};
384
84c33a64
SG
385struct intel_mmio_flip {
386 u32 seqno;
387 u32 ring_id;
388};
389
79e53945
JB
390struct intel_crtc {
391 struct drm_crtc base;
80824003
JB
392 enum pipe pipe;
393 enum plane plane;
79e53945 394 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
395 /*
396 * Whether the crtc and the connected output pipeline is active. Implies
397 * that crtc->enabled is set, i.e. the current mode configuration has
398 * some outputs connected to this crtc.
08a48469
DV
399 */
400 bool active;
6efdf354 401 unsigned long enabled_power_domains;
4c445e0e 402 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 403 bool lowfreq_avail;
02e792fb 404 struct intel_overlay *overlay;
6b95a207 405 struct intel_unpin_work *unpin_work;
cda4b7d3 406
b4a98e57
CW
407 atomic_t unpin_work_count;
408
e506a0c6
DV
409 /* Display surface base address adjustement for pageflips. Note that on
410 * gen4+ this only adjusts up to a tile, offsets within a tile are
411 * handled in the hw itself (with the TILEOFF register). */
412 unsigned long dspaddr_offset;
413
05394f39 414 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 415 uint32_t cursor_addr;
cda4b7d3 416 int16_t cursor_width, cursor_height;
4b0e333e 417 uint32_t cursor_cntl;
dc41c154 418 uint32_t cursor_size;
4b0e333e 419 uint32_t cursor_base;
4b645f14 420
46f297fb 421 struct intel_plane_config plane_config;
b8cecdf5 422 struct intel_crtc_config config;
50741abc 423 struct intel_crtc_config *new_config;
7668851f 424 bool new_enabled;
b8cecdf5 425
10d83730
VS
426 /* reset counter value when the last flip was submitted */
427 unsigned int reset_counter;
8664281b
PZ
428
429 /* Access to these should be protected by dev_priv->irq_lock. */
430 bool cpu_fifo_underrun_disabled;
431 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
432
433 /* per-pipe watermark state */
434 struct {
435 /* watermarks currently being used */
436 struct intel_pipe_wm active;
437 } wm;
8d7849db 438
80715b2f 439 int scanline_offset;
84c33a64 440 struct intel_mmio_flip mmio_flip;
79e53945
JB
441};
442
c35426d2
VS
443struct intel_plane_wm_parameters {
444 uint32_t horiz_pixels;
ed57cb8a 445 uint32_t vert_pixels;
c35426d2
VS
446 uint8_t bytes_per_pixel;
447 bool enabled;
448 bool scaled;
449};
450
b840d907
JB
451struct intel_plane {
452 struct drm_plane base;
7f1f3851 453 int plane;
b840d907
JB
454 enum pipe pipe;
455 struct drm_i915_gem_object *obj;
2d354c34 456 bool can_scale;
b840d907 457 int max_downscale;
5e1bac2f
JB
458 int crtc_x, crtc_y;
459 unsigned int crtc_w, crtc_h;
460 uint32_t src_x, src_y;
461 uint32_t src_w, src_h;
76eebda7 462 unsigned int rotation;
526682e9
PZ
463
464 /* Since we need to change the watermarks before/after
465 * enabling/disabling the planes, we need to store the parameters here
466 * as the other pieces of the struct may not reflect the values we want
467 * for the watermark calculations. Currently only Haswell uses this.
468 */
c35426d2 469 struct intel_plane_wm_parameters wm;
526682e9 470
b840d907 471 void (*update_plane)(struct drm_plane *plane,
b39d53f6 472 struct drm_crtc *crtc,
b840d907
JB
473 struct drm_framebuffer *fb,
474 struct drm_i915_gem_object *obj,
475 int crtc_x, int crtc_y,
476 unsigned int crtc_w, unsigned int crtc_h,
477 uint32_t x, uint32_t y,
478 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
479 void (*disable_plane)(struct drm_plane *plane,
480 struct drm_crtc *crtc);
8ea30864
JB
481 int (*update_colorkey)(struct drm_plane *plane,
482 struct drm_intel_sprite_colorkey *key);
483 void (*get_colorkey)(struct drm_plane *plane,
484 struct drm_intel_sprite_colorkey *key);
b840d907
JB
485};
486
b445e3b0
ED
487struct intel_watermark_params {
488 unsigned long fifo_size;
489 unsigned long max_wm;
490 unsigned long default_wm;
491 unsigned long guard_size;
492 unsigned long cacheline_size;
493};
494
495struct cxsr_latency {
496 int is_desktop;
497 int is_ddr3;
498 unsigned long fsb_freq;
499 unsigned long mem_freq;
500 unsigned long display_sr;
501 unsigned long display_hpll_disable;
502 unsigned long cursor_sr;
503 unsigned long cursor_hpll_disable;
504};
505
79e53945 506#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 507#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 508#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 509#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 510#define to_intel_plane(x) container_of(x, struct intel_plane, base)
155e6369 511#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 512
f5bbfca3 513struct intel_hdmi {
b242b7f7 514 u32 hdmi_reg;
f5bbfca3 515 int ddc_bus;
f5bbfca3 516 uint32_t color_range;
55bc60db 517 bool color_range_auto;
f5bbfca3
ED
518 bool has_hdmi_sink;
519 bool has_audio;
520 enum hdmi_force_audio force_audio;
abedc077 521 bool rgb_quant_range_selectable;
94a11ddc 522 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 523 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 524 enum hdmi_infoframe_type type,
fff63867 525 const void *frame, ssize_t len);
687f4d06 526 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 527 bool enable,
687f4d06 528 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
529};
530
0e32b39c 531struct intel_dp_mst_encoder;
b091cd92 532#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 533
4f9db5b5
PB
534/**
535 * HIGH_RR is the highest eDP panel refresh rate read from EDID
536 * LOW_RR is the lowest eDP panel refresh rate found from EDID
537 * parsing for same resolution.
538 */
539enum edp_drrs_refresh_rate_type {
540 DRRS_HIGH_RR,
541 DRRS_LOW_RR,
542 DRRS_MAX_RR, /* RR count */
543};
544
54d63ca6 545struct intel_dp {
54d63ca6 546 uint32_t output_reg;
9ed35ab1 547 uint32_t aux_ch_ctl_reg;
54d63ca6 548 uint32_t DP;
54d63ca6
SK
549 bool has_audio;
550 enum hdmi_force_audio force_audio;
551 uint32_t color_range;
55bc60db 552 bool color_range_auto;
54d63ca6
SK
553 uint8_t link_bw;
554 uint8_t lane_count;
555 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 556 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 557 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 558 struct drm_dp_aux aux;
54d63ca6
SK
559 uint8_t train_set[4];
560 int panel_power_up_delay;
561 int panel_power_down_delay;
562 int panel_power_cycle_delay;
563 int backlight_on_delay;
564 int backlight_off_delay;
54d63ca6
SK
565 struct delayed_work panel_vdd_work;
566 bool want_panel_vdd;
dce56b3c
PZ
567 unsigned long last_power_cycle;
568 unsigned long last_power_on;
569 unsigned long last_backlight_off;
5d42f82a 570
01527b31
CT
571 struct notifier_block edp_notifier;
572
a4a5d2f8
VS
573 /*
574 * Pipe whose power sequencer is currently locked into
575 * this port. Only relevant on VLV/CHV.
576 */
577 enum pipe pps_pipe;
578
06ea66b6 579 bool use_tps3;
0e32b39c
DA
580 bool can_mst; /* this port supports mst */
581 bool is_mst;
582 int active_mst_links;
583 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 584 struct intel_connector *attached_connector;
ec5b01dd 585
0e32b39c
DA
586 /* mst connector list */
587 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
588 struct drm_dp_mst_topology_mgr mst_mgr;
589
ec5b01dd 590 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
591 /*
592 * This function returns the value we have to program the AUX_CTL
593 * register with to kick off an AUX transaction.
594 */
595 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
596 bool has_aux_irq,
597 int send_bytes,
598 uint32_t aux_clock_divider);
4f9db5b5
PB
599 struct {
600 enum drrs_support_type type;
601 enum edp_drrs_refresh_rate_type refresh_rate_type;
439d7ac0 602 struct mutex mutex;
4f9db5b5
PB
603 } drrs_state;
604
54d63ca6
SK
605};
606
da63a9f2
PZ
607struct intel_digital_port {
608 struct intel_encoder base;
174edf1f 609 enum port port;
bcf53de4 610 u32 saved_port_bits;
da63a9f2
PZ
611 struct intel_dp dp;
612 struct intel_hdmi hdmi;
13cf5504 613 bool (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
614};
615
0e32b39c
DA
616struct intel_dp_mst_encoder {
617 struct intel_encoder base;
618 enum pipe pipe;
619 struct intel_digital_port *primary;
620 void *port; /* store this opaque as its illegal to dereference it */
621};
622
89b667f8
JB
623static inline int
624vlv_dport_to_channel(struct intel_digital_port *dport)
625{
626 switch (dport->port) {
627 case PORT_B:
00fc31b7 628 case PORT_D:
e4607fcf 629 return DPIO_CH0;
89b667f8 630 case PORT_C:
e4607fcf 631 return DPIO_CH1;
89b667f8
JB
632 default:
633 BUG();
634 }
635}
636
eb69b0e5
CML
637static inline int
638vlv_pipe_to_channel(enum pipe pipe)
639{
640 switch (pipe) {
641 case PIPE_A:
642 case PIPE_C:
643 return DPIO_CH0;
644 case PIPE_B:
645 return DPIO_CH1;
646 default:
647 BUG();
648 }
649}
650
f875c15a
CW
651static inline struct drm_crtc *
652intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
653{
654 struct drm_i915_private *dev_priv = dev->dev_private;
655 return dev_priv->pipe_to_crtc_mapping[pipe];
656}
657
417ae147
CW
658static inline struct drm_crtc *
659intel_get_crtc_for_plane(struct drm_device *dev, int plane)
660{
661 struct drm_i915_private *dev_priv = dev->dev_private;
662 return dev_priv->plane_to_crtc_mapping[plane];
663}
664
4e5359cd
SF
665struct intel_unpin_work {
666 struct work_struct work;
b4a98e57 667 struct drm_crtc *crtc;
05394f39
CW
668 struct drm_i915_gem_object *old_fb_obj;
669 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 670 struct drm_pending_vblank_event *event;
e7d841ca
CW
671 atomic_t pending;
672#define INTEL_FLIP_INACTIVE 0
673#define INTEL_FLIP_PENDING 1
674#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
675 u32 flip_count;
676 u32 gtt_offset;
4e5359cd
SF
677 bool enable_stall_check;
678};
679
d9e55608 680struct intel_set_config {
1aa4b628
DV
681 struct drm_encoder **save_connector_encoders;
682 struct drm_crtc **save_encoder_crtcs;
7668851f 683 bool *save_crtc_enabled;
5e2b584e
DV
684
685 bool fb_changed;
686 bool mode_changed;
d9e55608
DV
687};
688
5f1aae65
PZ
689struct intel_load_detect_pipe {
690 struct drm_framebuffer *release_fb;
691 bool load_detect_temp;
692 int dpms_mode;
693};
79e53945 694
5f1aae65
PZ
695static inline struct intel_encoder *
696intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
697{
698 return to_intel_connector(connector)->encoder;
699}
700
da63a9f2
PZ
701static inline struct intel_digital_port *
702enc_to_dig_port(struct drm_encoder *encoder)
703{
704 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
705}
706
0e32b39c
DA
707static inline struct intel_dp_mst_encoder *
708enc_to_mst(struct drm_encoder *encoder)
709{
710 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
711}
712
9ff8c9ba
ID
713static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
714{
715 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
716}
717
718static inline struct intel_digital_port *
719dp_to_dig_port(struct intel_dp *intel_dp)
720{
721 return container_of(intel_dp, struct intel_digital_port, dp);
722}
723
724static inline struct intel_digital_port *
725hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
726{
727 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
728}
729
5f1aae65
PZ
730
731/* i915_irq.c */
87440425
PZ
732bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
733 enum pipe pipe, bool enable);
734bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
735 enum transcoder pch_transcoder,
736 bool enable);
480c8033
DV
737void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
738void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
739void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
740void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
741void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
742void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
730488b2
PZ
743void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
744void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
9df7575f
JB
745static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
746{
747 /*
748 * We only use drm_irq_uninstall() at unload and VT switch, so
749 * this is the only thing we need to check.
750 */
751 return !dev_priv->pm._irqs_disabled;
752}
753
a225f079 754int intel_get_crtc_scanline(struct intel_crtc *crtc);
56b80e1f 755void i9xx_check_fifo_underruns(struct drm_device *dev);
d49bdb0e 756void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 757
5f1aae65 758/* intel_crt.c */
87440425 759void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
760
761
762/* intel_ddi.c */
87440425
PZ
763void intel_prepare_ddi(struct drm_device *dev);
764void hsw_fdi_link_train(struct drm_crtc *crtc);
765void intel_ddi_init(struct drm_device *dev, enum port port);
766enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
767bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
768int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
769void intel_ddi_pll_init(struct drm_device *dev);
770void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
771void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
772 enum transcoder cpu_transcoder);
773void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
774void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
566b734a 775bool intel_ddi_pll_select(struct intel_crtc *crtc);
87440425
PZ
776void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
777void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
778bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
779void intel_ddi_fdi_disable(struct drm_crtc *crtc);
780void intel_ddi_get_config(struct intel_encoder *encoder,
781 struct intel_crtc_config *pipe_config);
5f1aae65 782
44905a27 783void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c
DA
784void intel_ddi_clock_get(struct intel_encoder *encoder,
785 struct intel_crtc_config *pipe_config);
786void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65
PZ
787
788/* intel_display.c */
ba0fbca4 789const char *intel_output_name(int output);
5dce5b93 790bool intel_has_pending_fb_unpin(struct drm_device *dev);
5f1aae65 791int intel_pch_rawclk(struct drm_device *dev);
87440425 792void intel_mark_busy(struct drm_device *dev);
f99d7069
DV
793void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
794 struct intel_engine_cs *ring);
795void intel_frontbuffer_flip_prepare(struct drm_device *dev,
796 unsigned frontbuffer_bits);
797void intel_frontbuffer_flip_complete(struct drm_device *dev,
798 unsigned frontbuffer_bits);
799void intel_frontbuffer_flush(struct drm_device *dev,
800 unsigned frontbuffer_bits);
801/**
802 * intel_frontbuffer_flip - prepare frontbuffer flip
803 * @dev: DRM device
804 * @frontbuffer_bits: frontbuffer plane tracking bits
805 *
806 * This function gets called after scheduling a flip on @obj. This is for
807 * synchronous plane updates which will happen on the next vblank and which will
808 * not get delayed by pending gpu rendering.
809 *
810 * Can be called without any locks held.
811 */
812static inline
813void intel_frontbuffer_flip(struct drm_device *dev,
814 unsigned frontbuffer_bits)
815{
816 intel_frontbuffer_flush(dev, frontbuffer_bits);
817}
818
819void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
87440425
PZ
820void intel_mark_idle(struct drm_device *dev);
821void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 822void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
823void intel_crtc_update_dpms(struct drm_crtc *crtc);
824void intel_encoder_destroy(struct drm_encoder *encoder);
825void intel_connector_dpms(struct drm_connector *, int mode);
826bool intel_connector_get_hw_state(struct intel_connector *connector);
827void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
828bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
829 struct intel_digital_port *port);
87440425
PZ
830void intel_connector_attach_encoder(struct intel_connector *connector,
831 struct intel_encoder *encoder);
832struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
833struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
834 struct drm_crtc *crtc);
752aa88a 835enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
836int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
837 struct drm_file *file_priv);
87440425
PZ
838enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
839 enum pipe pipe);
840void intel_wait_for_vblank(struct drm_device *dev, int pipe);
87440425 841int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
842void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
843 struct intel_digital_port *dport);
87440425
PZ
844bool intel_get_load_detect_pipe(struct drm_connector *connector,
845 struct drm_display_mode *mode,
51fd371b
RC
846 struct intel_load_detect_pipe *old,
847 struct drm_modeset_acquire_ctx *ctx);
87440425 848void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 849 struct intel_load_detect_pipe *old);
87440425
PZ
850int intel_pin_and_fence_fb_obj(struct drm_device *dev,
851 struct drm_i915_gem_object *obj,
a4872ba6 852 struct intel_engine_cs *pipelined);
87440425 853void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
854struct drm_framebuffer *
855__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
856 struct drm_mode_fb_cmd2 *mode_cmd,
857 struct drm_i915_gem_object *obj);
87440425
PZ
858void intel_prepare_page_flip(struct drm_device *dev, int plane);
859void intel_finish_page_flip(struct drm_device *dev, int pipe);
860void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
716c2e55
DV
861
862/* shared dpll functions */
5f1aae65 863struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
864void assert_shared_dpll(struct drm_i915_private *dev_priv,
865 struct intel_shared_dpll *pll,
866 bool state);
867#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
868#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
716c2e55
DV
869struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
870void intel_put_shared_dpll(struct intel_crtc *crtc);
871
872/* modesetting asserts */
55607e8a
DV
873void assert_pll(struct drm_i915_private *dev_priv,
874 enum pipe pipe, bool state);
875#define assert_pll_enabled(d, p) assert_pll(d, p, true)
876#define assert_pll_disabled(d, p) assert_pll(d, p, false)
877void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
878 enum pipe pipe, bool state);
879#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
880#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 881void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
882#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
883#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
884void intel_write_eld(struct drm_encoder *encoder,
885 struct drm_display_mode *mode);
886unsigned long intel_gen4_compute_page_offset(int *x, int *y,
887 unsigned int tiling_mode,
888 unsigned int bpp,
889 unsigned int pitch);
890void intel_display_handle_reset(struct drm_device *dev);
a14cb6fc
PZ
891void hsw_enable_pc8(struct drm_i915_private *dev_priv);
892void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425
PZ
893void intel_dp_get_m_n(struct intel_crtc *crtc,
894 struct intel_crtc_config *pipe_config);
f769cd24 895void intel_dp_set_m_n(struct intel_crtc *crtc);
87440425
PZ
896int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
897void
5f1aae65
PZ
898ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
899 int dotclock);
87440425 900bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
901void hsw_enable_ips(struct intel_crtc *crtc);
902void hsw_disable_ips(struct intel_crtc *crtc);
da7e29bd 903void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
319be8ae
ID
904enum intel_display_power_domain
905intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288
DV
906void intel_mode_from_pipe_config(struct drm_display_mode *mode,
907 struct intel_crtc_config *pipe_config);
46f297fb 908int intel_format_to_fourcc(int format);
46a55d30 909void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 910void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 911
5f1aae65 912/* intel_dp.c */
87440425
PZ
913void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
914bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
915 struct intel_connector *intel_connector);
87440425
PZ
916void intel_dp_start_link_train(struct intel_dp *intel_dp);
917void intel_dp_complete_link_train(struct intel_dp *intel_dp);
918void intel_dp_stop_link_train(struct intel_dp *intel_dp);
919void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
920void intel_dp_encoder_destroy(struct drm_encoder *encoder);
921void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 922int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
923bool intel_dp_compute_config(struct intel_encoder *encoder,
924 struct intel_crtc_config *pipe_config);
5d8a7752 925bool intel_dp_is_edp(struct drm_device *dev, enum port port);
13cf5504
DA
926bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
927 bool long_hpd);
4be73780
DV
928void intel_edp_backlight_on(struct intel_dp *intel_dp);
929void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 930void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
aba86890 931void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder);
4be73780
DV
932void intel_edp_panel_on(struct intel_dp *intel_dp);
933void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
934void intel_edp_psr_enable(struct intel_dp *intel_dp);
935void intel_edp_psr_disable(struct intel_dp *intel_dp);
439d7ac0 936void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
9ca15301
DV
937void intel_edp_psr_invalidate(struct drm_device *dev,
938 unsigned frontbuffer_bits);
939void intel_edp_psr_flush(struct drm_device *dev,
940 unsigned frontbuffer_bits);
7c8f8a70
RV
941void intel_edp_psr_init(struct drm_device *dev);
942
0e32b39c
DA
943int intel_dp_handle_hpd_irq(struct intel_digital_port *digport, bool long_hpd);
944void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
945void intel_dp_mst_suspend(struct drm_device *dev);
946void intel_dp_mst_resume(struct drm_device *dev);
947int intel_dp_max_link_bw(struct intel_dp *intel_dp);
948void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
949/* intel_dp_mst.c */
950int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
951void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 952/* intel_dsi.c */
4328633d 953void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
954
955
956/* intel_dvo.c */
87440425 957void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
958
959
0632fef6 960/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
961#ifdef CONFIG_DRM_I915_FBDEV
962extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 963extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 964extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 965extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
966extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
967extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
968#else
969static inline int intel_fbdev_init(struct drm_device *dev)
970{
971 return 0;
972}
5f1aae65 973
d1d70677 974static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
975{
976}
977
978static inline void intel_fbdev_fini(struct drm_device *dev)
979{
980}
981
82e3b8c1 982static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
983{
984}
985
0632fef6 986static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
987{
988}
989#endif
5f1aae65
PZ
990
991/* intel_hdmi.c */
87440425
PZ
992void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
993void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
994 struct intel_connector *intel_connector);
995struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
996bool intel_hdmi_compute_config(struct intel_encoder *encoder,
997 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
998
999
1000/* intel_lvds.c */
87440425
PZ
1001void intel_lvds_init(struct drm_device *dev);
1002bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1003
1004
1005/* intel_modes.c */
1006int intel_connector_update_modes(struct drm_connector *connector,
87440425 1007 struct edid *edid);
5f1aae65 1008int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1009void intel_attach_force_audio_property(struct drm_connector *connector);
1010void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1011
1012
1013/* intel_overlay.c */
87440425
PZ
1014void intel_setup_overlay(struct drm_device *dev);
1015void intel_cleanup_overlay(struct drm_device *dev);
1016int intel_overlay_switch_off(struct intel_overlay *overlay);
1017int intel_overlay_put_image(struct drm_device *dev, void *data,
1018 struct drm_file *file_priv);
1019int intel_overlay_attrs(struct drm_device *dev, void *data,
1020 struct drm_file *file_priv);
5f1aae65
PZ
1021
1022
1023/* intel_panel.c */
87440425 1024int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1025 struct drm_display_mode *fixed_mode,
1026 struct drm_display_mode *downclock_mode);
87440425
PZ
1027void intel_panel_fini(struct intel_panel *panel);
1028void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1029 struct drm_display_mode *adjusted_mode);
1030void intel_pch_panel_fitting(struct intel_crtc *crtc,
1031 struct intel_crtc_config *pipe_config,
1032 int fitting_mode);
1033void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1034 struct intel_crtc_config *pipe_config,
1035 int fitting_mode);
6dda730e
JN
1036void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1037 u32 level, u32 max);
87440425 1038int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
1039void intel_panel_enable_backlight(struct intel_connector *connector);
1040void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1041void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1042void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1043enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1044extern struct drm_display_mode *intel_find_panel_downclock(
1045 struct drm_device *dev,
1046 struct drm_display_mode *fixed_mode,
1047 struct drm_connector *connector);
5f1aae65
PZ
1048
1049/* intel_pm.c */
87440425
PZ
1050void intel_init_clock_gating(struct drm_device *dev);
1051void intel_suspend_hw(struct drm_device *dev);
546c81fd 1052int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1053void intel_update_watermarks(struct drm_crtc *crtc);
1054void intel_update_sprite_watermarks(struct drm_plane *plane,
1055 struct drm_crtc *crtc,
ed57cb8a
DL
1056 uint32_t sprite_width,
1057 uint32_t sprite_height,
1058 int pixel_size,
87440425
PZ
1059 bool enabled, bool scaled);
1060void intel_init_pm(struct drm_device *dev);
f742a552 1061void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1062bool intel_fbc_enabled(struct drm_device *dev);
1063void intel_update_fbc(struct drm_device *dev);
1064void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1065void intel_gpu_ips_teardown(void);
da7e29bd
ID
1066int intel_power_domains_init(struct drm_i915_private *);
1067void intel_power_domains_remove(struct drm_i915_private *);
1068bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
87440425 1069 enum intel_display_power_domain domain);
bfafe93a
ID
1070bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
1071 enum intel_display_power_domain domain);
da7e29bd 1072void intel_display_power_get(struct drm_i915_private *dev_priv,
87440425 1073 enum intel_display_power_domain domain);
da7e29bd 1074void intel_display_power_put(struct drm_i915_private *dev_priv,
87440425 1075 enum intel_display_power_domain domain);
da7e29bd 1076void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
ae48434c
ID
1077void intel_init_gt_powersave(struct drm_device *dev);
1078void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1079void intel_enable_gt_powersave(struct drm_device *dev);
1080void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1081void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1082void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1083void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1084void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1085void gen6_rps_idle(struct drm_i915_private *dev_priv);
1086void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
1087void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1088void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
8a187455 1089void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
c6df39b5 1090void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
8a187455
PZ
1091void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1092void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
1093void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
243e6a44 1094void ilk_wm_get_hw_state(struct drm_device *dev);
d2011dc8 1095
72662e10 1096
5f1aae65 1097/* intel_sdvo.c */
87440425 1098bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1099
2b28bb1b 1100
5f1aae65 1101/* intel_sprite.c */
87440425 1102int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1103void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1104 enum plane plane);
48404c1e
SJ
1105int intel_plane_set_property(struct drm_plane *plane,
1106 struct drm_property *prop,
1107 uint64_t val);
e57465f3 1108int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1109void intel_plane_disable(struct drm_plane *plane);
1110int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
1112int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
5f1aae65
PZ
1114
1115
1116/* intel_tv.c */
87440425 1117void intel_tv_init(struct drm_device *dev);
20ddf665 1118
79e53945 1119#endif /* __INTEL_DRV_H__ */