]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915/skl: Add new displayable tiling formats
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
913d8d11 38
2e541625
AE
39#define DIV_ROUND_CLOSEST_ULL(ll, d) \
40({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
1d5bfac9
DV
42/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
481b6af3 50#define _wait_for(COND, MS, W) ({ \
1d5bfac9 51 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 52 int ret__ = 0; \
0206e353 53 while (!(COND)) { \
913d8d11 54 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
55 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
913d8d11
CW
57 break; \
58 } \
0cc2764c
BW
59 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
913d8d11
CW
64 } \
65 ret__; \
66})
67
481b6af3
CW
68#define wait_for(COND, MS) _wait_for(COND, MS, 1)
69#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
70#define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
481b6af3 72
49938ac4
JN
73#define KHz(x) (1000 * (x))
74#define MHz(x) KHz(1000 * (x))
021357ac 75
79e53945
JB
76/*
77 * Display related stuff
78 */
79
80/* store information about an Ixxx DVO */
81/* The i830->i865 use multiple DVOs with multiple i2cs */
82/* the i915, i945 have a single sDVO i2c bus - which is different */
83#define MAX_OUTPUTS 6
84/* maximum connectors per crtcs in the mode set */
79e53945 85
4726e0b0
SK
86/* Maximum cursor sizes */
87#define GEN2_CURSOR_WIDTH 64
88#define GEN2_CURSOR_HEIGHT 64
068be561
DL
89#define MAX_CURSOR_WIDTH 256
90#define MAX_CURSOR_HEIGHT 256
4726e0b0 91
79e53945
JB
92#define INTEL_I2C_BUS_DVO 1
93#define INTEL_I2C_BUS_SDVO 2
94
95/* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
6847d71b
PZ
97enum intel_output_type {
98 INTEL_OUTPUT_UNUSED = 0,
99 INTEL_OUTPUT_ANALOG = 1,
100 INTEL_OUTPUT_DVO = 2,
101 INTEL_OUTPUT_SDVO = 3,
102 INTEL_OUTPUT_LVDS = 4,
103 INTEL_OUTPUT_TVOUT = 5,
104 INTEL_OUTPUT_HDMI = 6,
105 INTEL_OUTPUT_DISPLAYPORT = 7,
106 INTEL_OUTPUT_EDP = 8,
107 INTEL_OUTPUT_DSI = 9,
108 INTEL_OUTPUT_UNKNOWN = 10,
109 INTEL_OUTPUT_DP_MST = 11,
110};
79e53945
JB
111
112#define INTEL_DVO_CHIP_NONE 0
113#define INTEL_DVO_CHIP_LVDS 1
114#define INTEL_DVO_CHIP_TMDS 2
115#define INTEL_DVO_CHIP_TVOUT 4
116
dfba2e2d
SK
117#define INTEL_DSI_VIDEO_MODE 0
118#define INTEL_DSI_COMMAND_MODE 1
72ffa333 119
79e53945
JB
120struct intel_framebuffer {
121 struct drm_framebuffer base;
05394f39 122 struct drm_i915_gem_object *obj;
79e53945
JB
123};
124
37811fcc
CW
125struct intel_fbdev {
126 struct drm_fb_helper helper;
8bcd4553 127 struct intel_framebuffer *fb;
37811fcc
CW
128 struct list_head fbdev_list;
129 struct drm_display_mode *our_mode;
d978ef14 130 int preferred_bpp;
37811fcc 131};
79e53945 132
21d40d37 133struct intel_encoder {
4ef69c7a 134 struct drm_encoder base;
9a935856
DV
135 /*
136 * The new crtc this encoder will be driven from. Only differs from
137 * base->crtc while a modeset is in progress.
138 */
139 struct intel_crtc *new_crtc;
140
6847d71b 141 enum intel_output_type type;
bc079e8b 142 unsigned int cloneable;
5ab432ef 143 bool connectors_active;
21d40d37 144 void (*hot_plug)(struct intel_encoder *);
7ae89233 145 bool (*compute_config)(struct intel_encoder *,
5cec258b 146 struct intel_crtc_state *);
dafd226c 147 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 148 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 149 void (*enable)(struct intel_encoder *);
6cc5f341 150 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 151 void (*disable)(struct intel_encoder *);
bf49ec8c 152 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
153 /* Read out the current hw state of this connector, returning true if
154 * the encoder is active. If the encoder is enabled it also set the pipe
155 * it is connected to in the pipe parameter. */
156 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 157 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 158 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
159 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
160 * be set correctly before calling this function. */
045ac3b5 161 void (*get_config)(struct intel_encoder *,
5cec258b 162 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
163 /*
164 * Called during system suspend after all pending requests for the
165 * encoder are flushed (for example for DP AUX transactions) and
166 * device interrupts are disabled.
167 */
168 void (*suspend)(struct intel_encoder *);
f8aed700 169 int crtc_mask;
1d843f9d 170 enum hpd_pin hpd_pin;
79e53945
JB
171};
172
1d508706 173struct intel_panel {
dd06f90e 174 struct drm_display_mode *fixed_mode;
ec9ed197 175 struct drm_display_mode *downclock_mode;
4d891523 176 int fitting_mode;
58c68779
JN
177
178 /* backlight */
179 struct {
c91c9f32 180 bool present;
58c68779 181 u32 level;
6dda730e 182 u32 min;
7bd688cd 183 u32 max;
58c68779 184 bool enabled;
636baebf
JN
185 bool combination_mode; /* gen 2/4 only */
186 bool active_low_pwm;
58c68779
JN
187 struct backlight_device *device;
188 } backlight;
ab656bb9
JN
189
190 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
191};
192
5daa55eb
ZW
193struct intel_connector {
194 struct drm_connector base;
9a935856
DV
195 /*
196 * The fixed encoder this connector is connected to.
197 */
df0e9248 198 struct intel_encoder *encoder;
9a935856
DV
199
200 /*
201 * The new encoder this connector will be driven. Only differs from
202 * encoder while a modeset is in progress.
203 */
204 struct intel_encoder *new_encoder;
205
f0947c37
DV
206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
1d508706 209
4932e2c3
ID
210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
1d508706
JN
218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
9cd300e0
JN
220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
beb60608 223 struct edid *detect_edid;
821450c6
EE
224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
0e32b39c
DA
228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
5daa55eb
ZW
232};
233
80ad9206
VS
234typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244} intel_clock_t;
245
eeca778a 246struct intel_plane_state {
2b875c22 247 struct drm_plane_state base;
eeca778a
GP
248 struct drm_rect src;
249 struct drm_rect dst;
250 struct drm_rect clip;
eeca778a 251 bool visible;
32b7eeec
MR
252
253 /*
254 * used only for sprite planes to determine when to implicitly
255 * enable/disable the primary plane
256 */
257 bool hides_primary;
eeca778a
GP
258};
259
5724dbd1 260struct intel_initial_plane_config {
2d14030b 261 struct intel_framebuffer *fb;
49af449b 262 unsigned int tiling;
46f297fb
JB
263 int size;
264 u32 base;
265};
266
5cec258b 267struct intel_crtc_state {
2d112de7
ACO
268 struct drm_crtc_state base;
269
bb760063
DV
270 /**
271 * quirks - bitfield with hw state readout quirks
272 *
273 * For various reasons the hw state readout code might not be able to
274 * completely faithfully read out the current state. These cases are
275 * tracked with quirk flags so that fastboot and state checker can act
276 * accordingly.
277 */
9953599b
DV
278#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
279#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
280 unsigned long quirks;
281
37327abd
VS
282 /* Pipe source size (ie. panel fitter input size)
283 * All planes will be positioned inside this space,
284 * and get clipped at the edges. */
285 int pipe_src_w, pipe_src_h;
286
5bfe2ac0
DV
287 /* Whether to set up the PCH/FDI. Note that we never allow sharing
288 * between pch encoders and cpu encoders. */
289 bool has_pch_encoder;
50f3b016 290
e43823ec
JB
291 /* Are we sending infoframes on the attached port */
292 bool has_infoframe;
293
3b117c8f
DV
294 /* CPU Transcoder for the pipe. Currently this can only differ from the
295 * pipe on Haswell (where we have a special eDP transcoder). */
296 enum transcoder cpu_transcoder;
297
50f3b016
DV
298 /*
299 * Use reduced/limited/broadcast rbg range, compressing from the full
300 * range fed into the crtcs.
301 */
302 bool limited_color_range;
303
03afc4a2
DV
304 /* DP has a bunch of special case unfortunately, so mark the pipe
305 * accordingly. */
306 bool has_dp_encoder;
d8b32247 307
6897b4b5
DV
308 /* Whether we should send NULL infoframes. Required for audio. */
309 bool has_hdmi_sink;
310
9ed109a7
DV
311 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
312 * has_dp_encoder is set. */
313 bool has_audio;
314
d8b32247
DV
315 /*
316 * Enable dithering, used when the selected pipe bpp doesn't match the
317 * plane bpp.
318 */
965e0c48 319 bool dither;
f47709a9
DV
320
321 /* Controls for the clock computation, to override various stages. */
322 bool clock_set;
323
09ede541
DV
324 /* SDVO TV has a bunch of special case. To make multifunction encoders
325 * work correctly, we need to track this at runtime.*/
326 bool sdvo_tv_clock;
327
e29c22c0
DV
328 /*
329 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
330 * required. This is set in the 2nd loop of calling encoder's
331 * ->compute_config if the first pick doesn't work out.
332 */
333 bool bw_constrained;
334
f47709a9
DV
335 /* Settings for the intel dpll used on pretty much everything but
336 * haswell. */
80ad9206 337 struct dpll dpll;
f47709a9 338
a43f6e0f
DV
339 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
340 enum intel_dpll_id shared_dpll;
341
96b7dfb7
S
342 /*
343 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
344 * - enum skl_dpll on SKL
345 */
de7cfc63
DV
346 uint32_t ddi_pll_sel;
347
66e985c0
DV
348 /* Actual register state of the dpll, for shared dpll cross-checking. */
349 struct intel_dpll_hw_state dpll_hw_state;
350
965e0c48 351 int pipe_bpp;
6cf86a5e 352 struct intel_link_m_n dp_m_n;
ff9a6750 353
439d7ac0
PB
354 /* m2_n2 for eDP downclock */
355 struct intel_link_m_n dp_m2_n2;
f769cd24 356 bool has_drrs;
439d7ac0 357
ff9a6750
DV
358 /*
359 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
360 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
361 * already multiplied by pixel_multiplier.
df92b1e6 362 */
ff9a6750
DV
363 int port_clock;
364
6cc5f341
DV
365 /* Used by SDVO (and if we ever fix it, HDMI). */
366 unsigned pixel_multiplier;
2dd24552
JB
367
368 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
369 struct {
370 u32 control;
371 u32 pgm_ratios;
68fc8742 372 u32 lvds_border_bits;
b074cec8
JB
373 } gmch_pfit;
374
375 /* Panel fitter placement and size for Ironlake+ */
376 struct {
377 u32 pos;
378 u32 size;
fd4daa9c 379 bool enabled;
fabf6e51 380 bool force_thru;
b074cec8 381 } pch_pfit;
33d29b14 382
ca3a0ff8 383 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 384 int fdi_lanes;
ca3a0ff8 385 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
386
387 bool ips_enabled;
cf532bb2
VS
388
389 bool double_wide;
0e32b39c
DA
390
391 bool dp_encoder_is_mst;
392 int pbn;
b8cecdf5
DV
393};
394
0b2ae6d7
VS
395struct intel_pipe_wm {
396 struct intel_wm_level wm[5];
397 uint32_t linetime;
398 bool fbc_wm_enabled;
2a44b76b
VS
399 bool pipe_enabled;
400 bool sprites_enabled;
401 bool sprites_scaled;
0b2ae6d7
VS
402};
403
84c33a64 404struct intel_mmio_flip {
cc8c4cc2 405 struct drm_i915_gem_request *req;
9362c7c5 406 struct work_struct work;
84c33a64
SG
407};
408
2ac96d2a
PB
409struct skl_pipe_wm {
410 struct skl_wm_level wm[8];
411 struct skl_wm_level trans_wm;
412 uint32_t linetime;
413};
414
32b7eeec
MR
415/*
416 * Tracking of operations that need to be performed at the beginning/end of an
417 * atomic commit, outside the atomic section where interrupts are disabled.
418 * These are generally operations that grab mutexes or might otherwise sleep
419 * and thus can't be run with interrupts disabled.
420 */
421struct intel_crtc_atomic_commit {
c34c9ee4
MR
422 /* vblank evasion */
423 bool evade;
424 unsigned start_vbl_count;
425
32b7eeec
MR
426 /* Sleepable operations to perform before commit */
427 bool wait_for_flips;
428 bool disable_fbc;
429 bool pre_disable_primary;
430 bool update_wm;
ea2c67bb 431 unsigned disabled_planes;
32b7eeec
MR
432
433 /* Sleepable operations to perform after commit */
434 unsigned fb_bits;
435 bool wait_vblank;
436 bool update_fbc;
437 bool post_enable_primary;
438 unsigned update_sprite_watermarks;
439};
440
79e53945
JB
441struct intel_crtc {
442 struct drm_crtc base;
80824003
JB
443 enum pipe pipe;
444 enum plane plane;
79e53945 445 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
446 /*
447 * Whether the crtc and the connected output pipeline is active. Implies
448 * that crtc->enabled is set, i.e. the current mode configuration has
449 * some outputs connected to this crtc.
08a48469
DV
450 */
451 bool active;
6efdf354 452 unsigned long enabled_power_domains;
4c445e0e 453 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 454 bool lowfreq_avail;
02e792fb 455 struct intel_overlay *overlay;
6b95a207 456 struct intel_unpin_work *unpin_work;
cda4b7d3 457
b4a98e57
CW
458 atomic_t unpin_work_count;
459
e506a0c6
DV
460 /* Display surface base address adjustement for pageflips. Note that on
461 * gen4+ this only adjusts up to a tile, offsets within a tile are
462 * handled in the hw itself (with the TILEOFF register). */
463 unsigned long dspaddr_offset;
464
05394f39 465 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 466 uint32_t cursor_addr;
cda4b7d3 467 int16_t cursor_width, cursor_height;
4b0e333e 468 uint32_t cursor_cntl;
dc41c154 469 uint32_t cursor_size;
4b0e333e 470 uint32_t cursor_base;
4b645f14 471
5724dbd1 472 struct intel_initial_plane_config plane_config;
6e3c9717 473 struct intel_crtc_state *config;
5cec258b 474 struct intel_crtc_state *new_config;
7668851f 475 bool new_enabled;
b8cecdf5 476
10d83730
VS
477 /* reset counter value when the last flip was submitted */
478 unsigned int reset_counter;
8664281b
PZ
479
480 /* Access to these should be protected by dev_priv->irq_lock. */
481 bool cpu_fifo_underrun_disabled;
482 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
483
484 /* per-pipe watermark state */
485 struct {
486 /* watermarks currently being used */
487 struct intel_pipe_wm active;
2ac96d2a
PB
488 /* SKL wm values currently in use */
489 struct skl_pipe_wm skl_active;
0b2ae6d7 490 } wm;
8d7849db 491
80715b2f 492 int scanline_offset;
84c33a64 493 struct intel_mmio_flip mmio_flip;
32b7eeec
MR
494
495 struct intel_crtc_atomic_commit atomic;
79e53945
JB
496};
497
c35426d2
VS
498struct intel_plane_wm_parameters {
499 uint32_t horiz_pixels;
ed57cb8a 500 uint32_t vert_pixels;
c35426d2
VS
501 uint8_t bytes_per_pixel;
502 bool enabled;
503 bool scaled;
504};
505
b840d907
JB
506struct intel_plane {
507 struct drm_plane base;
7f1f3851 508 int plane;
b840d907
JB
509 enum pipe pipe;
510 struct drm_i915_gem_object *obj;
2d354c34 511 bool can_scale;
b840d907 512 int max_downscale;
526682e9
PZ
513
514 /* Since we need to change the watermarks before/after
515 * enabling/disabling the planes, we need to store the parameters here
516 * as the other pieces of the struct may not reflect the values we want
517 * for the watermark calculations. Currently only Haswell uses this.
518 */
c35426d2 519 struct intel_plane_wm_parameters wm;
526682e9 520
8e7d688b
MR
521 /*
522 * NOTE: Do not place new plane state fields here (e.g., when adding
523 * new plane properties). New runtime state should now be placed in
524 * the intel_plane_state structure and accessed via drm_plane->state.
525 */
526
b840d907 527 void (*update_plane)(struct drm_plane *plane,
b39d53f6 528 struct drm_crtc *crtc,
b840d907
JB
529 struct drm_framebuffer *fb,
530 struct drm_i915_gem_object *obj,
531 int crtc_x, int crtc_y,
532 unsigned int crtc_w, unsigned int crtc_h,
533 uint32_t x, uint32_t y,
534 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
535 void (*disable_plane)(struct drm_plane *plane,
536 struct drm_crtc *crtc);
c59cb179
MR
537 int (*check_plane)(struct drm_plane *plane,
538 struct intel_plane_state *state);
539 void (*commit_plane)(struct drm_plane *plane,
540 struct intel_plane_state *state);
8ea30864
JB
541 int (*update_colorkey)(struct drm_plane *plane,
542 struct drm_intel_sprite_colorkey *key);
543 void (*get_colorkey)(struct drm_plane *plane,
544 struct drm_intel_sprite_colorkey *key);
b840d907
JB
545};
546
b445e3b0
ED
547struct intel_watermark_params {
548 unsigned long fifo_size;
549 unsigned long max_wm;
550 unsigned long default_wm;
551 unsigned long guard_size;
552 unsigned long cacheline_size;
553};
554
555struct cxsr_latency {
556 int is_desktop;
557 int is_ddr3;
558 unsigned long fsb_freq;
559 unsigned long mem_freq;
560 unsigned long display_sr;
561 unsigned long display_hpll_disable;
562 unsigned long cursor_sr;
563 unsigned long cursor_hpll_disable;
564};
565
79e53945 566#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 567#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 568#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 569#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 570#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 571#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 572#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 573
f5bbfca3 574struct intel_hdmi {
b242b7f7 575 u32 hdmi_reg;
f5bbfca3 576 int ddc_bus;
f5bbfca3 577 uint32_t color_range;
55bc60db 578 bool color_range_auto;
f5bbfca3
ED
579 bool has_hdmi_sink;
580 bool has_audio;
581 enum hdmi_force_audio force_audio;
abedc077 582 bool rgb_quant_range_selectable;
94a11ddc 583 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 584 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 585 enum hdmi_infoframe_type type,
fff63867 586 const void *frame, ssize_t len);
687f4d06 587 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 588 bool enable,
687f4d06 589 struct drm_display_mode *adjusted_mode);
e43823ec 590 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
591};
592
0e32b39c 593struct intel_dp_mst_encoder;
b091cd92 594#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 595
fe3cd48d
R
596/*
597 * enum link_m_n_set:
598 * When platform provides two set of M_N registers for dp, we can
599 * program them and switch between them incase of DRRS.
600 * But When only one such register is provided, we have to program the
601 * required divider value on that registers itself based on the DRRS state.
602 *
603 * M1_N1 : Program dp_m_n on M1_N1 registers
604 * dp_m2_n2 on M2_N2 registers (If supported)
605 *
606 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
607 * M2_N2 registers are not supported
608 */
609
610enum link_m_n_set {
611 /* Sets the m1_n1 and m2_n2 */
612 M1_N1 = 0,
613 M2_N2
614};
615
54d63ca6 616struct intel_dp {
54d63ca6 617 uint32_t output_reg;
9ed35ab1 618 uint32_t aux_ch_ctl_reg;
54d63ca6 619 uint32_t DP;
54d63ca6
SK
620 bool has_audio;
621 enum hdmi_force_audio force_audio;
622 uint32_t color_range;
55bc60db 623 bool color_range_auto;
54d63ca6
SK
624 uint8_t link_bw;
625 uint8_t lane_count;
626 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 627 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 628 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 629 struct drm_dp_aux aux;
54d63ca6
SK
630 uint8_t train_set[4];
631 int panel_power_up_delay;
632 int panel_power_down_delay;
633 int panel_power_cycle_delay;
634 int backlight_on_delay;
635 int backlight_off_delay;
54d63ca6
SK
636 struct delayed_work panel_vdd_work;
637 bool want_panel_vdd;
dce56b3c
PZ
638 unsigned long last_power_cycle;
639 unsigned long last_power_on;
640 unsigned long last_backlight_off;
5d42f82a 641
01527b31
CT
642 struct notifier_block edp_notifier;
643
a4a5d2f8
VS
644 /*
645 * Pipe whose power sequencer is currently locked into
646 * this port. Only relevant on VLV/CHV.
647 */
648 enum pipe pps_pipe;
36b5f425 649 struct edp_power_seq pps_delays;
a4a5d2f8 650
06ea66b6 651 bool use_tps3;
0e32b39c
DA
652 bool can_mst; /* this port supports mst */
653 bool is_mst;
654 int active_mst_links;
655 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 656 struct intel_connector *attached_connector;
ec5b01dd 657
0e32b39c
DA
658 /* mst connector list */
659 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
660 struct drm_dp_mst_topology_mgr mst_mgr;
661
ec5b01dd 662 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
663 /*
664 * This function returns the value we have to program the AUX_CTL
665 * register with to kick off an AUX transaction.
666 */
667 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
668 bool has_aux_irq,
669 int send_bytes,
670 uint32_t aux_clock_divider);
54d63ca6
SK
671};
672
da63a9f2
PZ
673struct intel_digital_port {
674 struct intel_encoder base;
174edf1f 675 enum port port;
bcf53de4 676 u32 saved_port_bits;
da63a9f2
PZ
677 struct intel_dp dp;
678 struct intel_hdmi hdmi;
b2c5c181 679 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
680};
681
0e32b39c
DA
682struct intel_dp_mst_encoder {
683 struct intel_encoder base;
684 enum pipe pipe;
685 struct intel_digital_port *primary;
686 void *port; /* store this opaque as its illegal to dereference it */
687};
688
89b667f8
JB
689static inline int
690vlv_dport_to_channel(struct intel_digital_port *dport)
691{
692 switch (dport->port) {
693 case PORT_B:
00fc31b7 694 case PORT_D:
e4607fcf 695 return DPIO_CH0;
89b667f8 696 case PORT_C:
e4607fcf 697 return DPIO_CH1;
89b667f8
JB
698 default:
699 BUG();
700 }
701}
702
eb69b0e5
CML
703static inline int
704vlv_pipe_to_channel(enum pipe pipe)
705{
706 switch (pipe) {
707 case PIPE_A:
708 case PIPE_C:
709 return DPIO_CH0;
710 case PIPE_B:
711 return DPIO_CH1;
712 default:
713 BUG();
714 }
715}
716
f875c15a
CW
717static inline struct drm_crtc *
718intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
719{
720 struct drm_i915_private *dev_priv = dev->dev_private;
721 return dev_priv->pipe_to_crtc_mapping[pipe];
722}
723
417ae147
CW
724static inline struct drm_crtc *
725intel_get_crtc_for_plane(struct drm_device *dev, int plane)
726{
727 struct drm_i915_private *dev_priv = dev->dev_private;
728 return dev_priv->plane_to_crtc_mapping[plane];
729}
730
4e5359cd
SF
731struct intel_unpin_work {
732 struct work_struct work;
b4a98e57 733 struct drm_crtc *crtc;
ab8d6675 734 struct drm_framebuffer *old_fb;
05394f39 735 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 736 struct drm_pending_vblank_event *event;
e7d841ca
CW
737 atomic_t pending;
738#define INTEL_FLIP_INACTIVE 0
739#define INTEL_FLIP_PENDING 1
740#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
741 u32 flip_count;
742 u32 gtt_offset;
f06cc1b9 743 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
744 int flip_queued_vblank;
745 int flip_ready_vblank;
4e5359cd
SF
746 bool enable_stall_check;
747};
748
d9e55608 749struct intel_set_config {
1aa4b628
DV
750 struct drm_encoder **save_connector_encoders;
751 struct drm_crtc **save_encoder_crtcs;
7668851f 752 bool *save_crtc_enabled;
5e2b584e
DV
753
754 bool fb_changed;
755 bool mode_changed;
d9e55608
DV
756};
757
5f1aae65
PZ
758struct intel_load_detect_pipe {
759 struct drm_framebuffer *release_fb;
760 bool load_detect_temp;
761 int dpms_mode;
762};
79e53945 763
5f1aae65
PZ
764static inline struct intel_encoder *
765intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
766{
767 return to_intel_connector(connector)->encoder;
768}
769
da63a9f2
PZ
770static inline struct intel_digital_port *
771enc_to_dig_port(struct drm_encoder *encoder)
772{
773 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
774}
775
0e32b39c
DA
776static inline struct intel_dp_mst_encoder *
777enc_to_mst(struct drm_encoder *encoder)
778{
779 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
780}
781
9ff8c9ba
ID
782static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
783{
784 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
785}
786
787static inline struct intel_digital_port *
788dp_to_dig_port(struct intel_dp *intel_dp)
789{
790 return container_of(intel_dp, struct intel_digital_port, dp);
791}
792
793static inline struct intel_digital_port *
794hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
795{
796 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
797}
798
6af31a65
DL
799/*
800 * Returns the number of planes for this pipe, ie the number of sprites + 1
801 * (primary plane). This doesn't count the cursor plane then.
802 */
803static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
804{
805 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
806}
5f1aae65 807
47339cd9 808/* intel_fifo_underrun.c */
a72e4c9f 809bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 810 enum pipe pipe, bool enable);
a72e4c9f 811bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
812 enum transcoder pch_transcoder,
813 bool enable);
1f7247c0
DV
814void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
815 enum pipe pipe);
816void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
817 enum transcoder pch_transcoder);
a72e4c9f 818void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
819
820/* i915_irq.c */
480c8033
DV
821void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
822void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
823void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
824void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 825void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
826void gen6_enable_rps_interrupts(struct drm_device *dev);
827void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 828u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
829void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
830void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
831static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
832{
833 /*
834 * We only use drm_irq_uninstall() at unload and VT switch, so
835 * this is the only thing we need to check.
836 */
2aeb7d3a 837 return dev_priv->pm.irqs_enabled;
9df7575f
JB
838}
839
a225f079 840int intel_get_crtc_scanline(struct intel_crtc *crtc);
d49bdb0e 841void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 842
5f1aae65 843/* intel_crt.c */
87440425 844void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
845
846
847/* intel_ddi.c */
87440425
PZ
848void intel_prepare_ddi(struct drm_device *dev);
849void hsw_fdi_link_train(struct drm_crtc *crtc);
850void intel_ddi_init(struct drm_device *dev, enum port port);
851enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
852bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
853int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
854void intel_ddi_pll_init(struct drm_device *dev);
855void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
856void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
857 enum transcoder cpu_transcoder);
858void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
859void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
860bool intel_ddi_pll_select(struct intel_crtc *crtc,
861 struct intel_crtc_state *crtc_state);
87440425
PZ
862void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
863void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
864bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
865void intel_ddi_fdi_disable(struct drm_crtc *crtc);
866void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 867 struct intel_crtc_state *pipe_config);
5f1aae65 868
44905a27 869void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 870void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 871 struct intel_crtc_state *pipe_config);
0e32b39c 872void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65 873
b680c37a 874/* intel_frontbuffer.c */
f99d7069
DV
875void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
876 struct intel_engine_cs *ring);
877void intel_frontbuffer_flip_prepare(struct drm_device *dev,
878 unsigned frontbuffer_bits);
879void intel_frontbuffer_flip_complete(struct drm_device *dev,
880 unsigned frontbuffer_bits);
881void intel_frontbuffer_flush(struct drm_device *dev,
882 unsigned frontbuffer_bits);
883/**
5c323b2a 884 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
885 * @dev: DRM device
886 * @frontbuffer_bits: frontbuffer plane tracking bits
887 *
888 * This function gets called after scheduling a flip on @obj. This is for
889 * synchronous plane updates which will happen on the next vblank and which will
890 * not get delayed by pending gpu rendering.
891 *
892 * Can be called without any locks held.
893 */
894static inline
895void intel_frontbuffer_flip(struct drm_device *dev,
896 unsigned frontbuffer_bits)
897{
898 intel_frontbuffer_flush(dev, frontbuffer_bits);
899}
900
ec2c981e 901int intel_fb_align_height(struct drm_device *dev, int height,
091df6cb
DV
902 uint32_t pixel_format,
903 uint64_t fb_format_modifier);
f99d7069 904void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a
DV
905
906
7c10a2b5
JN
907/* intel_audio.c */
908void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
909void intel_audio_codec_enable(struct intel_encoder *encoder);
910void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
911void i915_audio_component_init(struct drm_i915_private *dev_priv);
912void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 913
b680c37a 914/* intel_display.c */
65a3fea0 915extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
916bool intel_has_pending_fb_unpin(struct drm_device *dev);
917int intel_pch_rawclk(struct drm_device *dev);
918void intel_mark_busy(struct drm_device *dev);
87440425
PZ
919void intel_mark_idle(struct drm_device *dev);
920void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 921void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
922void intel_crtc_update_dpms(struct drm_crtc *crtc);
923void intel_encoder_destroy(struct drm_encoder *encoder);
924void intel_connector_dpms(struct drm_connector *, int mode);
925bool intel_connector_get_hw_state(struct intel_connector *connector);
926void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
927bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
928 struct intel_digital_port *port);
87440425
PZ
929void intel_connector_attach_encoder(struct intel_connector *connector,
930 struct intel_encoder *encoder);
931struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
932struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
933 struct drm_crtc *crtc);
752aa88a 934enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
935int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
936 struct drm_file *file_priv);
87440425
PZ
937enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
938 enum pipe pipe);
4093561b 939bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
940static inline void
941intel_wait_for_vblank(struct drm_device *dev, int pipe)
942{
943 drm_wait_one_vblank(dev, pipe);
944}
87440425 945int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
946void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
947 struct intel_digital_port *dport);
87440425
PZ
948bool intel_get_load_detect_pipe(struct drm_connector *connector,
949 struct drm_display_mode *mode,
51fd371b
RC
950 struct intel_load_detect_pipe *old,
951 struct drm_modeset_acquire_ctx *ctx);
87440425 952void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 953 struct intel_load_detect_pipe *old);
850c4cdc
TU
954int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
955 struct drm_framebuffer *fb,
a4872ba6 956 struct intel_engine_cs *pipelined);
a8bb6818
DV
957struct drm_framebuffer *
958__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
959 struct drm_mode_fb_cmd2 *mode_cmd,
960 struct drm_i915_gem_object *obj);
87440425
PZ
961void intel_prepare_page_flip(struct drm_device *dev, int plane);
962void intel_finish_page_flip(struct drm_device *dev, int pipe);
963void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 964void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23
MR
965int intel_prepare_plane_fb(struct drm_plane *plane,
966 struct drm_framebuffer *fb);
38f3ce3a
MR
967void intel_cleanup_plane_fb(struct drm_plane *plane,
968 struct drm_framebuffer *fb);
a98b3431
MR
969int intel_plane_atomic_get_property(struct drm_plane *plane,
970 const struct drm_plane_state *state,
971 struct drm_property *property,
972 uint64_t *val);
973int intel_plane_atomic_set_property(struct drm_plane *plane,
974 struct drm_plane_state *state,
975 struct drm_property *property,
976 uint64_t val);
716c2e55
DV
977
978/* shared dpll functions */
5f1aae65 979struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
980void assert_shared_dpll(struct drm_i915_private *dev_priv,
981 struct intel_shared_dpll *pll,
982 bool state);
983#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
984#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
985struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
986 struct intel_crtc_state *state);
716c2e55
DV
987void intel_put_shared_dpll(struct intel_crtc *crtc);
988
d288f65f
VS
989void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
990 const struct dpll *dpll);
991void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
992
716c2e55 993/* modesetting asserts */
b680c37a
DV
994void assert_panel_unlocked(struct drm_i915_private *dev_priv,
995 enum pipe pipe);
55607e8a
DV
996void assert_pll(struct drm_i915_private *dev_priv,
997 enum pipe pipe, bool state);
998#define assert_pll_enabled(d, p) assert_pll(d, p, true)
999#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1000void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1001 enum pipe pipe, bool state);
1002#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1003#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1004void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1005#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1006#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
1007unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1008 unsigned int tiling_mode,
1009 unsigned int bpp,
1010 unsigned int pitch);
7514747d
VS
1011void intel_prepare_reset(struct drm_device *dev);
1012void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1013void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1014void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425 1015void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1016 struct intel_crtc_state *pipe_config);
fe3cd48d 1017void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1018int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1019void
5cec258b 1020ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1021 int dotclock);
87440425 1022bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1023void hsw_enable_ips(struct intel_crtc *crtc);
1024void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1025enum intel_display_power_domain
1026intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1027void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1028 struct intel_crtc_state *pipe_config);
46a55d30 1029void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1030void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 1031
5f1aae65 1032/* intel_dp.c */
87440425
PZ
1033void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1034bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1035 struct intel_connector *intel_connector);
87440425
PZ
1036void intel_dp_start_link_train(struct intel_dp *intel_dp);
1037void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1038void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1039void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1040void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1041int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1042bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1043 struct intel_crtc_state *pipe_config);
5d8a7752 1044bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1045enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1046 bool long_hpd);
4be73780
DV
1047void intel_edp_backlight_on(struct intel_dp *intel_dp);
1048void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1049void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1050void intel_edp_panel_on(struct intel_dp *intel_dp);
1051void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1052void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1053void intel_dp_mst_suspend(struct drm_device *dev);
1054void intel_dp_mst_resume(struct drm_device *dev);
1055int intel_dp_max_link_bw(struct intel_dp *intel_dp);
1056void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1057void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1058uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1059void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1060void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1061void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1062void intel_edp_drrs_invalidate(struct drm_device *dev,
1063 unsigned frontbuffer_bits);
1064void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1065
0e32b39c
DA
1066/* intel_dp_mst.c */
1067int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1068void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1069/* intel_dsi.c */
4328633d 1070void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1071
1072
1073/* intel_dvo.c */
87440425 1074void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1075
1076
0632fef6 1077/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1078#ifdef CONFIG_DRM_I915_FBDEV
1079extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1080extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1081extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1082extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1083extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1084extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1085#else
1086static inline int intel_fbdev_init(struct drm_device *dev)
1087{
1088 return 0;
1089}
5f1aae65 1090
d1d70677 1091static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1092{
1093}
1094
1095static inline void intel_fbdev_fini(struct drm_device *dev)
1096{
1097}
1098
82e3b8c1 1099static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1100{
1101}
1102
0632fef6 1103static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1104{
1105}
1106#endif
5f1aae65 1107
7ff0ebcc
RV
1108/* intel_fbc.c */
1109bool intel_fbc_enabled(struct drm_device *dev);
1110void intel_fbc_update(struct drm_device *dev);
1111void intel_fbc_init(struct drm_i915_private *dev_priv);
1112void intel_fbc_disable(struct drm_device *dev);
1113void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
1114
5f1aae65 1115/* intel_hdmi.c */
87440425
PZ
1116void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1117void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1118 struct intel_connector *intel_connector);
1119struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1120bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1121 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1122
1123
1124/* intel_lvds.c */
87440425
PZ
1125void intel_lvds_init(struct drm_device *dev);
1126bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1127
1128
1129/* intel_modes.c */
1130int intel_connector_update_modes(struct drm_connector *connector,
87440425 1131 struct edid *edid);
5f1aae65 1132int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1133void intel_attach_force_audio_property(struct drm_connector *connector);
1134void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1135
1136
1137/* intel_overlay.c */
87440425
PZ
1138void intel_setup_overlay(struct drm_device *dev);
1139void intel_cleanup_overlay(struct drm_device *dev);
1140int intel_overlay_switch_off(struct intel_overlay *overlay);
1141int intel_overlay_put_image(struct drm_device *dev, void *data,
1142 struct drm_file *file_priv);
1143int intel_overlay_attrs(struct drm_device *dev, void *data,
1144 struct drm_file *file_priv);
1362b776 1145void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1146
1147
1148/* intel_panel.c */
87440425 1149int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1150 struct drm_display_mode *fixed_mode,
1151 struct drm_display_mode *downclock_mode);
87440425
PZ
1152void intel_panel_fini(struct intel_panel *panel);
1153void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1154 struct drm_display_mode *adjusted_mode);
1155void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1156 struct intel_crtc_state *pipe_config,
87440425
PZ
1157 int fitting_mode);
1158void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1159 struct intel_crtc_state *pipe_config,
87440425 1160 int fitting_mode);
6dda730e
JN
1161void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1162 u32 level, u32 max);
6517d273 1163int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1164void intel_panel_enable_backlight(struct intel_connector *connector);
1165void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1166void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1167void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1168enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1169extern struct drm_display_mode *intel_find_panel_downclock(
1170 struct drm_device *dev,
1171 struct drm_display_mode *fixed_mode,
1172 struct drm_connector *connector);
0962c3c9
VS
1173void intel_backlight_register(struct drm_device *dev);
1174void intel_backlight_unregister(struct drm_device *dev);
1175
5f1aae65 1176
0bc12bcb 1177/* intel_psr.c */
0bc12bcb
RV
1178void intel_psr_enable(struct intel_dp *intel_dp);
1179void intel_psr_disable(struct intel_dp *intel_dp);
1180void intel_psr_invalidate(struct drm_device *dev,
1181 unsigned frontbuffer_bits);
1182void intel_psr_flush(struct drm_device *dev,
1183 unsigned frontbuffer_bits);
1184void intel_psr_init(struct drm_device *dev);
1185
9c065a7d
DV
1186/* intel_runtime_pm.c */
1187int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1188void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1189void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1190void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1191
f458ebbc
DV
1192bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1193 enum intel_display_power_domain domain);
1194bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1195 enum intel_display_power_domain domain);
9c065a7d
DV
1196void intel_display_power_get(struct drm_i915_private *dev_priv,
1197 enum intel_display_power_domain domain);
1198void intel_display_power_put(struct drm_i915_private *dev_priv,
1199 enum intel_display_power_domain domain);
1200void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1201void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1202void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1203void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1204void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1205
d9bc89d9
DV
1206void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1207
5f1aae65 1208/* intel_pm.c */
87440425
PZ
1209void intel_init_clock_gating(struct drm_device *dev);
1210void intel_suspend_hw(struct drm_device *dev);
546c81fd 1211int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1212void intel_update_watermarks(struct drm_crtc *crtc);
1213void intel_update_sprite_watermarks(struct drm_plane *plane,
1214 struct drm_crtc *crtc,
ed57cb8a
DL
1215 uint32_t sprite_width,
1216 uint32_t sprite_height,
1217 int pixel_size,
87440425
PZ
1218 bool enabled, bool scaled);
1219void intel_init_pm(struct drm_device *dev);
f742a552 1220void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1221void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1222void intel_gpu_ips_teardown(void);
ae48434c
ID
1223void intel_init_gt_powersave(struct drm_device *dev);
1224void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1225void intel_enable_gt_powersave(struct drm_device *dev);
1226void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1227void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1228void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1229void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1230void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1231void gen6_rps_idle(struct drm_i915_private *dev_priv);
1232void gen6_rps_boost(struct drm_i915_private *dev_priv);
243e6a44 1233void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1234void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1235void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1236 struct skl_ddb_allocation *ddb /* out */);
d2011dc8 1237
72662e10 1238
5f1aae65 1239/* intel_sdvo.c */
87440425 1240bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1241
2b28bb1b 1242
5f1aae65 1243/* intel_sprite.c */
87440425 1244int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1245void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1246 enum plane plane);
e57465f3 1247int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1248int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1249 struct drm_file *file_priv);
1250int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1251 struct drm_file *file_priv);
9362c7c5
ACO
1252bool intel_pipe_update_start(struct intel_crtc *crtc,
1253 uint32_t *start_vbl_count);
1254void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
32b7eeec
MR
1255void intel_post_enable_primary(struct drm_crtc *crtc);
1256void intel_pre_disable_primary(struct drm_crtc *crtc);
5f1aae65
PZ
1257
1258/* intel_tv.c */
87440425 1259void intel_tv_init(struct drm_device *dev);
20ddf665 1260
ea2c67bb 1261/* intel_atomic.c */
5ee67f1c
MR
1262int intel_atomic_check(struct drm_device *dev,
1263 struct drm_atomic_state *state);
1264int intel_atomic_commit(struct drm_device *dev,
1265 struct drm_atomic_state *state,
1266 bool async);
2545e4a6
MR
1267int intel_connector_atomic_get_property(struct drm_connector *connector,
1268 const struct drm_connector_state *state,
1269 struct drm_property *property,
1270 uint64_t *val);
1356837e
MR
1271struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1272void intel_crtc_destroy_state(struct drm_crtc *crtc,
1273 struct drm_crtc_state *state);
5ee67f1c
MR
1274
1275/* intel_atomic_plane.c */
8e7d688b 1276struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1277struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1278void intel_plane_destroy_state(struct drm_plane *plane,
1279 struct drm_plane_state *state);
1280extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1281
79e53945 1282#endif /* __INTEL_DRV_H__ */