]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Refactor ilk_update_wm (v3)
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856 133
6847d71b 134 enum intel_output_type type;
bc079e8b 135 unsigned int cloneable;
21d40d37 136 void (*hot_plug)(struct intel_encoder *);
7ae89233 137 bool (*compute_config)(struct intel_encoder *,
5cec258b 138 struct intel_crtc_state *);
dafd226c 139 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 140 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 141 void (*enable)(struct intel_encoder *);
6cc5f341 142 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 143 void (*disable)(struct intel_encoder *);
bf49ec8c 144 void (*post_disable)(struct intel_encoder *);
d6db995f 145 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5 154 void (*get_config)(struct intel_encoder *,
5cec258b 155 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
f8aed700 162 int crtc_mask;
1d843f9d 163 enum hpd_pin hpd_pin;
79e53945
JB
164};
165
1d508706 166struct intel_panel {
dd06f90e 167 struct drm_display_mode *fixed_mode;
ec9ed197 168 struct drm_display_mode *downclock_mode;
4d891523 169 int fitting_mode;
58c68779
JN
170
171 /* backlight */
172 struct {
c91c9f32 173 bool present;
58c68779 174 u32 level;
6dda730e 175 u32 min;
7bd688cd 176 u32 max;
58c68779 177 bool enabled;
636baebf
JN
178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
b029e66f
SK
180
181 /* PWM chip */
022e4e52
SK
182 bool util_pin_active_low; /* bxt+ */
183 u8 controller; /* bxt+ only */
b029e66f
SK
184 struct pwm_device *pwm;
185
58c68779 186 struct backlight_device *device;
ab656bb9 187
5507faeb
JN
188 /* Connector and platform specific backlight functions */
189 int (*setup)(struct intel_connector *connector, enum pipe pipe);
190 uint32_t (*get)(struct intel_connector *connector);
191 void (*set)(struct intel_connector *connector, uint32_t level);
192 void (*disable)(struct intel_connector *connector);
193 void (*enable)(struct intel_connector *connector);
194 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
195 uint32_t hz);
196 void (*power)(struct intel_connector *, bool enable);
197 } backlight;
1d508706
JN
198};
199
5daa55eb
ZW
200struct intel_connector {
201 struct drm_connector base;
9a935856
DV
202 /*
203 * The fixed encoder this connector is connected to.
204 */
df0e9248 205 struct intel_encoder *encoder;
9a935856 206
f0947c37
DV
207 /* Reads out the current hw, returning true if the connector is enabled
208 * and active (i.e. dpms ON state). */
209 bool (*get_hw_state)(struct intel_connector *);
1d508706 210
4932e2c3
ID
211 /*
212 * Removes all interfaces through which the connector is accessible
213 * - like sysfs, debugfs entries -, so that no new operations can be
214 * started on the connector. Also makes sure all currently pending
215 * operations finish before returing.
216 */
217 void (*unregister)(struct intel_connector *);
218
1d508706
JN
219 /* Panel info for eDP and LVDS */
220 struct intel_panel panel;
9cd300e0
JN
221
222 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
223 struct edid *edid;
beb60608 224 struct edid *detect_edid;
821450c6
EE
225
226 /* since POLL and HPD connectors may use the same HPD line keep the native
227 state of connector->polled in case hotplug storm detection changes it */
228 u8 polled;
0e32b39c
DA
229
230 void *port; /* store this opaque as its illegal to dereference it */
231
232 struct intel_dp *mst_port;
5daa55eb
ZW
233};
234
80ad9206
VS
235typedef struct dpll {
236 /* given values */
237 int n;
238 int m1, m2;
239 int p1, p2;
240 /* derived values */
241 int dot;
242 int vco;
243 int m;
244 int p;
245} intel_clock_t;
246
de419ab6
ML
247struct intel_atomic_state {
248 struct drm_atomic_state base;
249
27c329ed 250 unsigned int cdclk;
de419ab6
ML
251 bool dpll_set;
252 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
253};
254
eeca778a 255struct intel_plane_state {
2b875c22 256 struct drm_plane_state base;
eeca778a
GP
257 struct drm_rect src;
258 struct drm_rect dst;
259 struct drm_rect clip;
eeca778a 260 bool visible;
32b7eeec 261
be41e336
CK
262 /*
263 * scaler_id
264 * = -1 : not using a scaler
265 * >= 0 : using a scalers
266 *
267 * plane requiring a scaler:
268 * - During check_plane, its bit is set in
269 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 270 * update_scaler_plane.
be41e336
CK
271 * - scaler_id indicates the scaler it got assigned.
272 *
273 * plane doesn't require a scaler:
274 * - this can happen when scaling is no more required or plane simply
275 * got disabled.
276 * - During check_plane, corresponding bit is reset in
277 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 278 * update_scaler_plane.
be41e336
CK
279 */
280 int scaler_id;
818ed961
ML
281
282 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
283};
284
5724dbd1 285struct intel_initial_plane_config {
2d14030b 286 struct intel_framebuffer *fb;
49af449b 287 unsigned int tiling;
46f297fb
JB
288 int size;
289 u32 base;
290};
291
be41e336
CK
292#define SKL_MIN_SRC_W 8
293#define SKL_MAX_SRC_W 4096
294#define SKL_MIN_SRC_H 8
6156a456 295#define SKL_MAX_SRC_H 4096
be41e336
CK
296#define SKL_MIN_DST_W 8
297#define SKL_MAX_DST_W 4096
298#define SKL_MIN_DST_H 8
6156a456 299#define SKL_MAX_DST_H 4096
be41e336
CK
300
301struct intel_scaler {
be41e336
CK
302 int in_use;
303 uint32_t mode;
304};
305
306struct intel_crtc_scaler_state {
307#define SKL_NUM_SCALERS 2
308 struct intel_scaler scalers[SKL_NUM_SCALERS];
309
310 /*
311 * scaler_users: keeps track of users requesting scalers on this crtc.
312 *
313 * If a bit is set, a user is using a scaler.
314 * Here user can be a plane or crtc as defined below:
315 * bits 0-30 - plane (bit position is index from drm_plane_index)
316 * bit 31 - crtc
317 *
318 * Instead of creating a new index to cover planes and crtc, using
319 * existing drm_plane_index for planes which is well less than 31
320 * planes and bit 31 for crtc. This should be fine to cover all
321 * our platforms.
322 *
323 * intel_atomic_setup_scalers will setup available scalers to users
324 * requesting scalers. It will gracefully fail if request exceeds
325 * avilability.
326 */
327#define SKL_CRTC_INDEX 31
328 unsigned scaler_users;
329
330 /* scaler used by crtc for panel fitting purpose */
331 int scaler_id;
332};
333
1ed51de9
DV
334/* drm_mode->private_flags */
335#define I915_MODE_FLAG_INHERITED 1
336
5cec258b 337struct intel_crtc_state {
2d112de7
ACO
338 struct drm_crtc_state base;
339
bb760063
DV
340 /**
341 * quirks - bitfield with hw state readout quirks
342 *
343 * For various reasons the hw state readout code might not be able to
344 * completely faithfully read out the current state. These cases are
345 * tracked with quirk flags so that fastboot and state checker can act
346 * accordingly.
347 */
9953599b 348#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
349 unsigned long quirks;
350
bfd16b2a
ML
351 bool update_pipe;
352
37327abd
VS
353 /* Pipe source size (ie. panel fitter input size)
354 * All planes will be positioned inside this space,
355 * and get clipped at the edges. */
356 int pipe_src_w, pipe_src_h;
357
5bfe2ac0
DV
358 /* Whether to set up the PCH/FDI. Note that we never allow sharing
359 * between pch encoders and cpu encoders. */
360 bool has_pch_encoder;
50f3b016 361
e43823ec
JB
362 /* Are we sending infoframes on the attached port */
363 bool has_infoframe;
364
3b117c8f
DV
365 /* CPU Transcoder for the pipe. Currently this can only differ from the
366 * pipe on Haswell (where we have a special eDP transcoder). */
367 enum transcoder cpu_transcoder;
368
50f3b016
DV
369 /*
370 * Use reduced/limited/broadcast rbg range, compressing from the full
371 * range fed into the crtcs.
372 */
373 bool limited_color_range;
374
03afc4a2
DV
375 /* DP has a bunch of special case unfortunately, so mark the pipe
376 * accordingly. */
377 bool has_dp_encoder;
d8b32247 378
6897b4b5
DV
379 /* Whether we should send NULL infoframes. Required for audio. */
380 bool has_hdmi_sink;
381
9ed109a7
DV
382 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
383 * has_dp_encoder is set. */
384 bool has_audio;
385
d8b32247
DV
386 /*
387 * Enable dithering, used when the selected pipe bpp doesn't match the
388 * plane bpp.
389 */
965e0c48 390 bool dither;
f47709a9
DV
391
392 /* Controls for the clock computation, to override various stages. */
393 bool clock_set;
394
09ede541
DV
395 /* SDVO TV has a bunch of special case. To make multifunction encoders
396 * work correctly, we need to track this at runtime.*/
397 bool sdvo_tv_clock;
398
e29c22c0
DV
399 /*
400 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
401 * required. This is set in the 2nd loop of calling encoder's
402 * ->compute_config if the first pick doesn't work out.
403 */
404 bool bw_constrained;
405
f47709a9
DV
406 /* Settings for the intel dpll used on pretty much everything but
407 * haswell. */
80ad9206 408 struct dpll dpll;
f47709a9 409
a43f6e0f
DV
410 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
411 enum intel_dpll_id shared_dpll;
412
96b7dfb7
S
413 /*
414 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
415 * - enum skl_dpll on SKL
416 */
de7cfc63
DV
417 uint32_t ddi_pll_sel;
418
66e985c0
DV
419 /* Actual register state of the dpll, for shared dpll cross-checking. */
420 struct intel_dpll_hw_state dpll_hw_state;
421
965e0c48 422 int pipe_bpp;
6cf86a5e 423 struct intel_link_m_n dp_m_n;
ff9a6750 424
439d7ac0
PB
425 /* m2_n2 for eDP downclock */
426 struct intel_link_m_n dp_m2_n2;
f769cd24 427 bool has_drrs;
439d7ac0 428
ff9a6750
DV
429 /*
430 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
431 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
432 * already multiplied by pixel_multiplier.
df92b1e6 433 */
ff9a6750
DV
434 int port_clock;
435
6cc5f341
DV
436 /* Used by SDVO (and if we ever fix it, HDMI). */
437 unsigned pixel_multiplier;
2dd24552 438
90a6b7b0
VS
439 uint8_t lane_count;
440
2dd24552 441 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
442 struct {
443 u32 control;
444 u32 pgm_ratios;
68fc8742 445 u32 lvds_border_bits;
b074cec8
JB
446 } gmch_pfit;
447
448 /* Panel fitter placement and size for Ironlake+ */
449 struct {
450 u32 pos;
451 u32 size;
fd4daa9c 452 bool enabled;
fabf6e51 453 bool force_thru;
b074cec8 454 } pch_pfit;
33d29b14 455
ca3a0ff8 456 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 457 int fdi_lanes;
ca3a0ff8 458 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
459
460 bool ips_enabled;
cf532bb2
VS
461
462 bool double_wide;
0e32b39c
DA
463
464 bool dp_encoder_is_mst;
465 int pbn;
be41e336
CK
466
467 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
468
469 /* w/a for waiting 2 vblanks during crtc enable */
470 enum pipe hsw_workaround_pipe;
d21fbe87
MR
471
472 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
473 bool disable_lp_wm;
b8cecdf5
DV
474};
475
262cd2e1
VS
476struct vlv_wm_state {
477 struct vlv_pipe_wm wm[3];
478 struct vlv_sr_wm sr[3];
479 uint8_t num_active_planes;
480 uint8_t num_levels;
481 uint8_t level;
482 bool cxsr;
483};
484
261a27d1
MR
485struct intel_pipe_wm {
486 struct intel_wm_level wm[5];
487 uint32_t linetime;
488 bool fbc_wm_enabled;
489 bool pipe_enabled;
490 bool sprites_enabled;
491 bool sprites_scaled;
492};
493
84c33a64 494struct intel_mmio_flip {
9362c7c5 495 struct work_struct work;
bcafc4e3 496 struct drm_i915_private *i915;
eed29a5b 497 struct drm_i915_gem_request *req;
b2cfe0ab 498 struct intel_crtc *crtc;
86efe24a 499 unsigned int rotation;
84c33a64
SG
500};
501
261a27d1
MR
502struct skl_pipe_wm {
503 struct skl_wm_level wm[8];
504 struct skl_wm_level trans_wm;
505 uint32_t linetime;
506};
507
32b7eeec
MR
508/*
509 * Tracking of operations that need to be performed at the beginning/end of an
510 * atomic commit, outside the atomic section where interrupts are disabled.
511 * These are generally operations that grab mutexes or might otherwise sleep
512 * and thus can't be run with interrupts disabled.
513 */
514struct intel_crtc_atomic_commit {
515 /* Sleepable operations to perform before commit */
516 bool wait_for_flips;
517 bool disable_fbc;
066cf55b 518 bool disable_ips;
852eb00d 519 bool disable_cxsr;
32b7eeec 520 bool pre_disable_primary;
f015c551 521 bool update_wm_pre, update_wm_post;
32b7eeec
MR
522
523 /* Sleepable operations to perform after commit */
524 unsigned fb_bits;
525 bool wait_vblank;
526 bool update_fbc;
527 bool post_enable_primary;
528 unsigned update_sprite_watermarks;
529};
530
79e53945
JB
531struct intel_crtc {
532 struct drm_crtc base;
80824003
JB
533 enum pipe pipe;
534 enum plane plane;
79e53945 535 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
536 /*
537 * Whether the crtc and the connected output pipeline is active. Implies
538 * that crtc->enabled is set, i.e. the current mode configuration has
539 * some outputs connected to this crtc.
08a48469
DV
540 */
541 bool active;
6efdf354 542 unsigned long enabled_power_domains;
652c393a 543 bool lowfreq_avail;
02e792fb 544 struct intel_overlay *overlay;
6b95a207 545 struct intel_unpin_work *unpin_work;
cda4b7d3 546
b4a98e57
CW
547 atomic_t unpin_work_count;
548
e506a0c6
DV
549 /* Display surface base address adjustement for pageflips. Note that on
550 * gen4+ this only adjusts up to a tile, offsets within a tile are
551 * handled in the hw itself (with the TILEOFF register). */
552 unsigned long dspaddr_offset;
2db3366b
PZ
553 int adjusted_x;
554 int adjusted_y;
e506a0c6 555
05394f39 556 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 557 uint32_t cursor_addr;
4b0e333e 558 uint32_t cursor_cntl;
dc41c154 559 uint32_t cursor_size;
4b0e333e 560 uint32_t cursor_base;
4b645f14 561
6e3c9717 562 struct intel_crtc_state *config;
b8cecdf5 563
10d83730
VS
564 /* reset counter value when the last flip was submitted */
565 unsigned int reset_counter;
8664281b
PZ
566
567 /* Access to these should be protected by dev_priv->irq_lock. */
568 bool cpu_fifo_underrun_disabled;
569 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
570
571 /* per-pipe watermark state */
572 struct {
573 /* watermarks currently being used */
261a27d1
MR
574 struct intel_pipe_wm active;
575 /* SKL wm values currently in use */
576 struct skl_pipe_wm skl_active;
852eb00d
VS
577 /* allow CxSR on this pipe */
578 bool cxsr_allowed;
0b2ae6d7 579 } wm;
8d7849db 580
80715b2f 581 int scanline_offset;
32b7eeec 582
eb120ef6
JB
583 struct {
584 unsigned start_vbl_count;
585 ktime_t start_vbl_time;
586 int min_vbl, max_vbl;
587 int scanline_start;
588 } debug;
85a62bf9 589
32b7eeec 590 struct intel_crtc_atomic_commit atomic;
be41e336
CK
591
592 /* scalers available on this crtc */
593 int num_scalers;
262cd2e1
VS
594
595 struct vlv_wm_state wm_state;
79e53945
JB
596};
597
c35426d2
VS
598struct intel_plane_wm_parameters {
599 uint32_t horiz_pixels;
ed57cb8a 600 uint32_t vert_pixels;
2cd601c6
CK
601 /*
602 * For packed pixel formats:
603 * bytes_per_pixel - holds bytes per pixel
604 * For planar pixel formats:
605 * bytes_per_pixel - holds bytes per pixel for uv-plane
606 * y_bytes_per_pixel - holds bytes per pixel for y-plane
607 */
c35426d2 608 uint8_t bytes_per_pixel;
2cd601c6 609 uint8_t y_bytes_per_pixel;
c35426d2
VS
610 bool enabled;
611 bool scaled;
0fda6568 612 u64 tiling;
1fc0a8f7 613 unsigned int rotation;
6eb1a681 614 uint16_t fifo_size;
c35426d2
VS
615};
616
b840d907
JB
617struct intel_plane {
618 struct drm_plane base;
7f1f3851 619 int plane;
b840d907 620 enum pipe pipe;
2d354c34 621 bool can_scale;
b840d907 622 int max_downscale;
a9ff8714 623 uint32_t frontbuffer_bit;
526682e9
PZ
624
625 /* Since we need to change the watermarks before/after
626 * enabling/disabling the planes, we need to store the parameters here
627 * as the other pieces of the struct may not reflect the values we want
628 * for the watermark calculations. Currently only Haswell uses this.
629 */
c35426d2 630 struct intel_plane_wm_parameters wm;
526682e9 631
8e7d688b
MR
632 /*
633 * NOTE: Do not place new plane state fields here (e.g., when adding
634 * new plane properties). New runtime state should now be placed in
635 * the intel_plane_state structure and accessed via drm_plane->state.
636 */
637
b840d907 638 void (*update_plane)(struct drm_plane *plane,
b39d53f6 639 struct drm_crtc *crtc,
b840d907 640 struct drm_framebuffer *fb,
b840d907
JB
641 int crtc_x, int crtc_y,
642 unsigned int crtc_w, unsigned int crtc_h,
643 uint32_t x, uint32_t y,
644 uint32_t src_w, uint32_t src_h);
b39d53f6 645 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 646 struct drm_crtc *crtc);
c59cb179 647 int (*check_plane)(struct drm_plane *plane,
061e4b8d 648 struct intel_crtc_state *crtc_state,
c59cb179
MR
649 struct intel_plane_state *state);
650 void (*commit_plane)(struct drm_plane *plane,
651 struct intel_plane_state *state);
b840d907
JB
652};
653
b445e3b0
ED
654struct intel_watermark_params {
655 unsigned long fifo_size;
656 unsigned long max_wm;
657 unsigned long default_wm;
658 unsigned long guard_size;
659 unsigned long cacheline_size;
660};
661
662struct cxsr_latency {
663 int is_desktop;
664 int is_ddr3;
665 unsigned long fsb_freq;
666 unsigned long mem_freq;
667 unsigned long display_sr;
668 unsigned long display_hpll_disable;
669 unsigned long cursor_sr;
670 unsigned long cursor_hpll_disable;
671};
672
de419ab6 673#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 674#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 675#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 676#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 677#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 678#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 679#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 680#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 681#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 682
f5bbfca3 683struct intel_hdmi {
b242b7f7 684 u32 hdmi_reg;
f5bbfca3 685 int ddc_bus;
0f2a2a75 686 bool limited_color_range;
55bc60db 687 bool color_range_auto;
f5bbfca3
ED
688 bool has_hdmi_sink;
689 bool has_audio;
690 enum hdmi_force_audio force_audio;
abedc077 691 bool rgb_quant_range_selectable;
94a11ddc 692 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 693 struct intel_connector *attached_connector;
f5bbfca3 694 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 695 enum hdmi_infoframe_type type,
fff63867 696 const void *frame, ssize_t len);
687f4d06 697 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 698 bool enable,
7c5f93b0 699 const struct drm_display_mode *adjusted_mode);
e43823ec 700 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
701};
702
0e32b39c 703struct intel_dp_mst_encoder;
b091cd92 704#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 705
fe3cd48d
R
706/*
707 * enum link_m_n_set:
708 * When platform provides two set of M_N registers for dp, we can
709 * program them and switch between them incase of DRRS.
710 * But When only one such register is provided, we have to program the
711 * required divider value on that registers itself based on the DRRS state.
712 *
713 * M1_N1 : Program dp_m_n on M1_N1 registers
714 * dp_m2_n2 on M2_N2 registers (If supported)
715 *
716 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
717 * M2_N2 registers are not supported
718 */
719
720enum link_m_n_set {
721 /* Sets the m1_n1 and m2_n2 */
722 M1_N1 = 0,
723 M2_N2
724};
725
621d4c76
RV
726struct sink_crc {
727 bool started;
728 u8 last_crc[6];
729 int last_count;
730};
731
54d63ca6 732struct intel_dp {
54d63ca6 733 uint32_t output_reg;
9ed35ab1 734 uint32_t aux_ch_ctl_reg;
54d63ca6 735 uint32_t DP;
901c2daf
VS
736 int link_rate;
737 uint8_t lane_count;
54d63ca6
SK
738 bool has_audio;
739 enum hdmi_force_audio force_audio;
0f2a2a75 740 bool limited_color_range;
55bc60db 741 bool color_range_auto;
54d63ca6 742 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 743 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 744 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
745 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
746 uint8_t num_sink_rates;
747 int sink_rates[DP_MAX_SUPPORTED_RATES];
621d4c76 748 struct sink_crc sink_crc;
9d1a1031 749 struct drm_dp_aux aux;
54d63ca6
SK
750 uint8_t train_set[4];
751 int panel_power_up_delay;
752 int panel_power_down_delay;
753 int panel_power_cycle_delay;
754 int backlight_on_delay;
755 int backlight_off_delay;
54d63ca6
SK
756 struct delayed_work panel_vdd_work;
757 bool want_panel_vdd;
dce56b3c
PZ
758 unsigned long last_power_cycle;
759 unsigned long last_power_on;
760 unsigned long last_backlight_off;
5d42f82a 761
01527b31
CT
762 struct notifier_block edp_notifier;
763
a4a5d2f8
VS
764 /*
765 * Pipe whose power sequencer is currently locked into
766 * this port. Only relevant on VLV/CHV.
767 */
768 enum pipe pps_pipe;
36b5f425 769 struct edp_power_seq pps_delays;
a4a5d2f8 770
0e32b39c
DA
771 bool can_mst; /* this port supports mst */
772 bool is_mst;
773 int active_mst_links;
774 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 775 struct intel_connector *attached_connector;
ec5b01dd 776
0e32b39c
DA
777 /* mst connector list */
778 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
779 struct drm_dp_mst_topology_mgr mst_mgr;
780
ec5b01dd 781 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
782 /*
783 * This function returns the value we have to program the AUX_CTL
784 * register with to kick off an AUX transaction.
785 */
786 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
787 bool has_aux_irq,
788 int send_bytes,
789 uint32_t aux_clock_divider);
4e96c977 790 bool train_set_valid;
c5d5ab7a
TP
791
792 /* Displayport compliance testing */
793 unsigned long compliance_test_type;
559be30c
TP
794 unsigned long compliance_test_data;
795 bool compliance_test_active;
54d63ca6
SK
796};
797
da63a9f2
PZ
798struct intel_digital_port {
799 struct intel_encoder base;
174edf1f 800 enum port port;
bcf53de4 801 u32 saved_port_bits;
da63a9f2
PZ
802 struct intel_dp dp;
803 struct intel_hdmi hdmi;
b2c5c181 804 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 805 bool release_cl2_override;
da63a9f2
PZ
806};
807
0e32b39c
DA
808struct intel_dp_mst_encoder {
809 struct intel_encoder base;
810 enum pipe pipe;
811 struct intel_digital_port *primary;
812 void *port; /* store this opaque as its illegal to dereference it */
813};
814
65d64cc5 815static inline enum dpio_channel
89b667f8
JB
816vlv_dport_to_channel(struct intel_digital_port *dport)
817{
818 switch (dport->port) {
819 case PORT_B:
00fc31b7 820 case PORT_D:
e4607fcf 821 return DPIO_CH0;
89b667f8 822 case PORT_C:
e4607fcf 823 return DPIO_CH1;
89b667f8
JB
824 default:
825 BUG();
826 }
827}
828
65d64cc5
VS
829static inline enum dpio_phy
830vlv_dport_to_phy(struct intel_digital_port *dport)
831{
832 switch (dport->port) {
833 case PORT_B:
834 case PORT_C:
835 return DPIO_PHY0;
836 case PORT_D:
837 return DPIO_PHY1;
838 default:
839 BUG();
840 }
841}
842
843static inline enum dpio_channel
eb69b0e5
CML
844vlv_pipe_to_channel(enum pipe pipe)
845{
846 switch (pipe) {
847 case PIPE_A:
848 case PIPE_C:
849 return DPIO_CH0;
850 case PIPE_B:
851 return DPIO_CH1;
852 default:
853 BUG();
854 }
855}
856
f875c15a
CW
857static inline struct drm_crtc *
858intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
859{
860 struct drm_i915_private *dev_priv = dev->dev_private;
861 return dev_priv->pipe_to_crtc_mapping[pipe];
862}
863
417ae147
CW
864static inline struct drm_crtc *
865intel_get_crtc_for_plane(struct drm_device *dev, int plane)
866{
867 struct drm_i915_private *dev_priv = dev->dev_private;
868 return dev_priv->plane_to_crtc_mapping[plane];
869}
870
4e5359cd
SF
871struct intel_unpin_work {
872 struct work_struct work;
b4a98e57 873 struct drm_crtc *crtc;
ab8d6675 874 struct drm_framebuffer *old_fb;
05394f39 875 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 876 struct drm_pending_vblank_event *event;
e7d841ca
CW
877 atomic_t pending;
878#define INTEL_FLIP_INACTIVE 0
879#define INTEL_FLIP_PENDING 1
880#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
881 u32 flip_count;
882 u32 gtt_offset;
f06cc1b9 883 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
884 u32 flip_queued_vblank;
885 u32 flip_ready_vblank;
4e5359cd
SF
886 bool enable_stall_check;
887};
888
5f1aae65
PZ
889struct intel_load_detect_pipe {
890 struct drm_framebuffer *release_fb;
891 bool load_detect_temp;
892 int dpms_mode;
893};
79e53945 894
5f1aae65
PZ
895static inline struct intel_encoder *
896intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
897{
898 return to_intel_connector(connector)->encoder;
899}
900
da63a9f2
PZ
901static inline struct intel_digital_port *
902enc_to_dig_port(struct drm_encoder *encoder)
903{
904 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
905}
906
0e32b39c
DA
907static inline struct intel_dp_mst_encoder *
908enc_to_mst(struct drm_encoder *encoder)
909{
910 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
911}
912
9ff8c9ba
ID
913static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
914{
915 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
916}
917
918static inline struct intel_digital_port *
919dp_to_dig_port(struct intel_dp *intel_dp)
920{
921 return container_of(intel_dp, struct intel_digital_port, dp);
922}
923
924static inline struct intel_digital_port *
925hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
926{
927 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
928}
929
6af31a65
DL
930/*
931 * Returns the number of planes for this pipe, ie the number of sprites + 1
932 * (primary plane). This doesn't count the cursor plane then.
933 */
934static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
935{
936 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
937}
5f1aae65 938
47339cd9 939/* intel_fifo_underrun.c */
a72e4c9f 940bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 941 enum pipe pipe, bool enable);
a72e4c9f 942bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
943 enum transcoder pch_transcoder,
944 bool enable);
1f7247c0
DV
945void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
946 enum pipe pipe);
947void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
948 enum transcoder pch_transcoder);
a72e4c9f 949void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
950
951/* i915_irq.c */
480c8033
DV
952void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
953void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
954void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
955void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 956void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
957void gen6_enable_rps_interrupts(struct drm_device *dev);
958void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 959u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
960void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
961void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
962static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
963{
964 /*
965 * We only use drm_irq_uninstall() at unload and VT switch, so
966 * this is the only thing we need to check.
967 */
2aeb7d3a 968 return dev_priv->pm.irqs_enabled;
9df7575f
JB
969}
970
a225f079 971int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
972void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
973 unsigned int pipe_mask);
5f1aae65 974
5f1aae65 975/* intel_crt.c */
87440425 976void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
977
978
979/* intel_ddi.c */
87440425
PZ
980void intel_prepare_ddi(struct drm_device *dev);
981void hsw_fdi_link_train(struct drm_crtc *crtc);
982void intel_ddi_init(struct drm_device *dev, enum port port);
983enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
984bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
985void intel_ddi_pll_init(struct drm_device *dev);
986void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
987void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
988 enum transcoder cpu_transcoder);
989void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
990void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
991bool intel_ddi_pll_select(struct intel_crtc *crtc,
992 struct intel_crtc_state *crtc_state);
87440425
PZ
993void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
994void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
995bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
996void intel_ddi_fdi_disable(struct drm_crtc *crtc);
997void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 998 struct intel_crtc_state *pipe_config);
bcddf610
S
999struct intel_encoder *
1000intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1001
44905a27 1002void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1003void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1004 struct intel_crtc_state *pipe_config);
0e32b39c 1005void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1006uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1007
b680c37a 1008/* intel_frontbuffer.c */
f99d7069 1009void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1010 enum fb_op_origin origin);
f99d7069
DV
1011void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1012 unsigned frontbuffer_bits);
1013void intel_frontbuffer_flip_complete(struct drm_device *dev,
1014 unsigned frontbuffer_bits);
f99d7069 1015void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1016 unsigned frontbuffer_bits);
6761dd31
TU
1017unsigned int intel_fb_align_height(struct drm_device *dev,
1018 unsigned int height,
1019 uint32_t pixel_format,
1020 uint64_t fb_format_modifier);
de152b62
RV
1021void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1022 enum fb_op_origin origin);
b321803d
DL
1023u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1024 uint32_t pixel_format);
b680c37a 1025
7c10a2b5
JN
1026/* intel_audio.c */
1027void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1028void intel_audio_codec_enable(struct intel_encoder *encoder);
1029void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1030void i915_audio_component_init(struct drm_i915_private *dev_priv);
1031void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1032
b680c37a 1033/* intel_display.c */
65a3fea0 1034extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1035bool intel_has_pending_fb_unpin(struct drm_device *dev);
1036int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1037int intel_hrawclk(struct drm_device *dev);
b680c37a 1038void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1039void intel_mark_idle(struct drm_device *dev);
1040void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1041int intel_display_suspend(struct drm_device *dev);
87440425 1042void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1043int intel_connector_init(struct intel_connector *);
1044struct intel_connector *intel_connector_alloc(void);
87440425 1045bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1046void intel_connector_attach_encoder(struct intel_connector *connector,
1047 struct intel_encoder *encoder);
1048struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1049struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1050 struct drm_crtc *crtc);
752aa88a 1051enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1052int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv);
87440425
PZ
1054enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1055 enum pipe pipe);
4093561b 1056bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1057static inline void
1058intel_wait_for_vblank(struct drm_device *dev, int pipe)
1059{
1060 drm_wait_one_vblank(dev, pipe);
1061}
87440425 1062int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1063void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1064 struct intel_digital_port *dport,
1065 unsigned int expected_mask);
87440425
PZ
1066bool intel_get_load_detect_pipe(struct drm_connector *connector,
1067 struct drm_display_mode *mode,
51fd371b
RC
1068 struct intel_load_detect_pipe *old,
1069 struct drm_modeset_acquire_ctx *ctx);
87440425 1070void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1071 struct intel_load_detect_pipe *old,
1072 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1073int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1074 struct drm_framebuffer *fb,
82bc3b2d 1075 const struct drm_plane_state *plane_state,
91af127f
JH
1076 struct intel_engine_cs *pipelined,
1077 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1078struct drm_framebuffer *
1079__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1080 struct drm_mode_fb_cmd2 *mode_cmd,
1081 struct drm_i915_gem_object *obj);
87440425
PZ
1082void intel_prepare_page_flip(struct drm_device *dev, int plane);
1083void intel_finish_page_flip(struct drm_device *dev, int pipe);
1084void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1085void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1086int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1087 const struct drm_plane_state *new_state);
38f3ce3a 1088void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1089 const struct drm_plane_state *old_state);
a98b3431
MR
1090int intel_plane_atomic_get_property(struct drm_plane *plane,
1091 const struct drm_plane_state *state,
1092 struct drm_property *property,
1093 uint64_t *val);
1094int intel_plane_atomic_set_property(struct drm_plane *plane,
1095 struct drm_plane_state *state,
1096 struct drm_property *property,
1097 uint64_t val);
da20eabd
ML
1098int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1099 struct drm_plane_state *plane_state);
716c2e55 1100
50470bb0
TU
1101unsigned int
1102intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 1103 uint64_t fb_format_modifier, unsigned int plane);
50470bb0 1104
121920fa
TU
1105static inline bool
1106intel_rotation_90_or_270(unsigned int rotation)
1107{
1108 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1109}
1110
3b7a5119
SJ
1111void intel_create_rotation_property(struct drm_device *dev,
1112 struct intel_plane *plane);
1113
716c2e55 1114/* shared dpll functions */
5f1aae65 1115struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1116void assert_shared_dpll(struct drm_i915_private *dev_priv,
1117 struct intel_shared_dpll *pll,
1118 bool state);
1119#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1120#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1121struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1122 struct intel_crtc_state *state);
716c2e55 1123
d288f65f
VS
1124void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1125 const struct dpll *dpll);
1126void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1127
716c2e55 1128/* modesetting asserts */
b680c37a
DV
1129void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1130 enum pipe pipe);
55607e8a
DV
1131void assert_pll(struct drm_i915_private *dev_priv,
1132 enum pipe pipe, bool state);
1133#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1134#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1135void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1136 enum pipe pipe, bool state);
1137#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1138#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1139void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1140#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1141#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1142unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1143 int *x, int *y,
87440425
PZ
1144 unsigned int tiling_mode,
1145 unsigned int bpp,
1146 unsigned int pitch);
7514747d
VS
1147void intel_prepare_reset(struct drm_device *dev);
1148void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1149void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1150void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1151void broxton_init_cdclk(struct drm_device *dev);
1152void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1153void broxton_ddi_phy_init(struct drm_device *dev);
1154void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1155void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1156void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1157void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1158int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1159void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1160void skl_enable_dc6(struct drm_i915_private *dev_priv);
1161void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1162void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1163 struct intel_crtc_state *pipe_config);
fe3cd48d 1164void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1165int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1166void
5cec258b 1167ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1168 int dotclock);
5ab7b0b7
ID
1169bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1170 intel_clock_t *best_clock);
dccbea3b
ID
1171int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1172
87440425 1173bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1174void hsw_enable_ips(struct intel_crtc *crtc);
1175void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1176enum intel_display_power_domain
1177intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1178void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1179 struct intel_crtc_state *pipe_config);
46a55d30 1180void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1181void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1182
e435d6e5 1183int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1184int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1185
121920fa 1186unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
1187 struct drm_i915_gem_object *obj,
1188 unsigned int plane);
1189
6156a456
CK
1190u32 skl_plane_ctl_format(uint32_t pixel_format);
1191u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1192u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1193
eb805623
DV
1194/* intel_csr.c */
1195void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1196enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1197void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1198 enum csr_state state);
eb805623
DV
1199void intel_csr_load_program(struct drm_device *dev);
1200void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1201void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1202
5f1aae65 1203/* intel_dp.c */
87440425
PZ
1204void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1205bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1206 struct intel_connector *intel_connector);
901c2daf
VS
1207void intel_dp_set_link_params(struct intel_dp *intel_dp,
1208 const struct intel_crtc_state *pipe_config);
87440425 1209void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1210void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1211void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1212void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1213int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1214bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1215 struct intel_crtc_state *pipe_config);
5d8a7752 1216bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1217enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1218 bool long_hpd);
4be73780
DV
1219void intel_edp_backlight_on(struct intel_dp *intel_dp);
1220void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1221void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1222void intel_edp_panel_on(struct intel_dp *intel_dp);
1223void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1224void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1225void intel_dp_mst_suspend(struct drm_device *dev);
1226void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1227int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1228int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1229void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1230void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1231uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1232void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1233void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1234void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1235void intel_edp_drrs_invalidate(struct drm_device *dev,
1236 unsigned frontbuffer_bits);
1237void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1238bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1239 struct intel_digital_port *port);
6fa2d197 1240void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1241
0e32b39c
DA
1242/* intel_dp_mst.c */
1243int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1244void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1245/* intel_dsi.c */
4328633d 1246void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1247
1248
1249/* intel_dvo.c */
87440425 1250void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1251
1252
0632fef6 1253/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1254#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1255extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1256extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1257extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1258extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1259extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1260extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1261#else
1262static inline int intel_fbdev_init(struct drm_device *dev)
1263{
1264 return 0;
1265}
5f1aae65 1266
d1d70677 1267static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1268{
1269}
1270
1271static inline void intel_fbdev_fini(struct drm_device *dev)
1272{
1273}
1274
82e3b8c1 1275static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1276{
1277}
1278
0632fef6 1279static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1280{
1281}
1282#endif
5f1aae65 1283
7ff0ebcc 1284/* intel_fbc.c */
7733b49b
PZ
1285bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1286void intel_fbc_update(struct drm_i915_private *dev_priv);
7ff0ebcc 1287void intel_fbc_init(struct drm_i915_private *dev_priv);
7733b49b 1288void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1289void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1290void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1291 unsigned int frontbuffer_bits,
1292 enum fb_op_origin origin);
1293void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1294 unsigned int frontbuffer_bits, enum fb_op_origin origin);
2e8144a5 1295const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7733b49b 1296void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1297
5f1aae65 1298/* intel_hdmi.c */
87440425
PZ
1299void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1300void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1301 struct intel_connector *intel_connector);
1302struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1303bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1304 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1305
1306
1307/* intel_lvds.c */
87440425
PZ
1308void intel_lvds_init(struct drm_device *dev);
1309bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1310
1311
1312/* intel_modes.c */
1313int intel_connector_update_modes(struct drm_connector *connector,
87440425 1314 struct edid *edid);
5f1aae65 1315int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1316void intel_attach_force_audio_property(struct drm_connector *connector);
1317void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1318void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1319
1320
1321/* intel_overlay.c */
87440425
PZ
1322void intel_setup_overlay(struct drm_device *dev);
1323void intel_cleanup_overlay(struct drm_device *dev);
1324int intel_overlay_switch_off(struct intel_overlay *overlay);
1325int intel_overlay_put_image(struct drm_device *dev, void *data,
1326 struct drm_file *file_priv);
1327int intel_overlay_attrs(struct drm_device *dev, void *data,
1328 struct drm_file *file_priv);
1362b776 1329void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1330
1331
1332/* intel_panel.c */
87440425 1333int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1334 struct drm_display_mode *fixed_mode,
1335 struct drm_display_mode *downclock_mode);
87440425
PZ
1336void intel_panel_fini(struct intel_panel *panel);
1337void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1338 struct drm_display_mode *adjusted_mode);
1339void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1340 struct intel_crtc_state *pipe_config,
87440425
PZ
1341 int fitting_mode);
1342void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1343 struct intel_crtc_state *pipe_config,
87440425 1344 int fitting_mode);
6dda730e
JN
1345void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1346 u32 level, u32 max);
6517d273 1347int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1348void intel_panel_enable_backlight(struct intel_connector *connector);
1349void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1350void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1351enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1352extern struct drm_display_mode *intel_find_panel_downclock(
1353 struct drm_device *dev,
1354 struct drm_display_mode *fixed_mode,
1355 struct drm_connector *connector);
0962c3c9
VS
1356void intel_backlight_register(struct drm_device *dev);
1357void intel_backlight_unregister(struct drm_device *dev);
1358
5f1aae65 1359
0bc12bcb 1360/* intel_psr.c */
0bc12bcb
RV
1361void intel_psr_enable(struct intel_dp *intel_dp);
1362void intel_psr_disable(struct intel_dp *intel_dp);
1363void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1364 unsigned frontbuffer_bits);
0bc12bcb 1365void intel_psr_flush(struct drm_device *dev,
169de131
RV
1366 unsigned frontbuffer_bits,
1367 enum fb_op_origin origin);
0bc12bcb 1368void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1369void intel_psr_single_frame_update(struct drm_device *dev,
1370 unsigned frontbuffer_bits);
0bc12bcb 1371
9c065a7d
DV
1372/* intel_runtime_pm.c */
1373int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1374void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1375void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1376void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1377
f458ebbc
DV
1378bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1379 enum intel_display_power_domain domain);
1380bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1381 enum intel_display_power_domain domain);
9c065a7d
DV
1382void intel_display_power_get(struct drm_i915_private *dev_priv,
1383 enum intel_display_power_domain domain);
1384void intel_display_power_put(struct drm_i915_private *dev_priv,
1385 enum intel_display_power_domain domain);
1386void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1387void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1388void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1389void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1390void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1391
d9bc89d9
DV
1392void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1393
e0fce78f
VS
1394void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1395 bool override, unsigned int mask);
b0b33846
VS
1396bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1397 enum dpio_channel ch, bool override);
e0fce78f
VS
1398
1399
5f1aae65 1400/* intel_pm.c */
87440425
PZ
1401void intel_init_clock_gating(struct drm_device *dev);
1402void intel_suspend_hw(struct drm_device *dev);
546c81fd 1403int ilk_wm_max_level(const struct drm_device *dev);
87440425 1404void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1405void intel_init_pm(struct drm_device *dev);
f742a552 1406void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1407void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1408void intel_gpu_ips_teardown(void);
ae48434c
ID
1409void intel_init_gt_powersave(struct drm_device *dev);
1410void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1411void intel_enable_gt_powersave(struct drm_device *dev);
1412void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1413void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1414void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1415void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1416void gen6_rps_busy(struct drm_i915_private *dev_priv);
1417void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1418void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1419void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1420 struct intel_rps_client *rps,
1421 unsigned long submitted);
6ad790c0 1422void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1423 struct drm_i915_gem_request *req);
6eb1a681 1424void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1425void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1426void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1427void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1428 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1429uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1430
5f1aae65 1431/* intel_sdvo.c */
87440425 1432bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1433
2b28bb1b 1434
5f1aae65 1435/* intel_sprite.c */
87440425 1436int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1437int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1438 struct drm_file *file_priv);
34e0adbb
ML
1439void intel_pipe_update_start(struct intel_crtc *crtc);
1440void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1441
1442/* intel_tv.c */
87440425 1443void intel_tv_init(struct drm_device *dev);
20ddf665 1444
ea2c67bb 1445/* intel_atomic.c */
2545e4a6
MR
1446int intel_connector_atomic_get_property(struct drm_connector *connector,
1447 const struct drm_connector_state *state,
1448 struct drm_property *property,
1449 uint64_t *val);
1356837e
MR
1450struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1451void intel_crtc_destroy_state(struct drm_crtc *crtc,
1452 struct drm_crtc_state *state);
de419ab6
ML
1453struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1454void intel_atomic_state_clear(struct drm_atomic_state *);
1455struct intel_shared_dpll_config *
1456intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1457
10f81c19
ACO
1458static inline struct intel_crtc_state *
1459intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1460 struct intel_crtc *crtc)
1461{
1462 struct drm_crtc_state *crtc_state;
1463 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1464 if (IS_ERR(crtc_state))
0b6cc188 1465 return ERR_CAST(crtc_state);
10f81c19
ACO
1466
1467 return to_intel_crtc_state(crtc_state);
1468}
d03c93d4
CK
1469int intel_atomic_setup_scalers(struct drm_device *dev,
1470 struct intel_crtc *intel_crtc,
1471 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1472
1473/* intel_atomic_plane.c */
8e7d688b 1474struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1475struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1476void intel_plane_destroy_state(struct drm_plane *plane,
1477 struct drm_plane_state *state);
1478extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1479
79e53945 1480#endif /* __INTEL_DRV_H__ */