]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: fix SDEIMR assertion when disabling LCPLL
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
612a9aab 35#include <drm/drm_dp_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
021357ac
CW
68#define KHz(x) (1000*x)
69#define MHz(x) KHz(1000*x)
70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
80#define INTELFB_CONN_LIMIT 4
81
82#define INTEL_I2C_BUS_DVO 1
83#define INTEL_I2C_BUS_SDVO 2
84
85/* these are outputs from the chip - integrated only
86 external chips are via DVO or SDVO output */
87#define INTEL_OUTPUT_UNUSED 0
88#define INTEL_OUTPUT_ANALOG 1
89#define INTEL_OUTPUT_DVO 2
90#define INTEL_OUTPUT_SDVO 3
91#define INTEL_OUTPUT_LVDS 4
92#define INTEL_OUTPUT_TVOUT 5
7d57382e 93#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 94#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 95#define INTEL_OUTPUT_EDP 8
00c09d70 96#define INTEL_OUTPUT_UNKNOWN 9
79e53945
JB
97
98#define INTEL_DVO_CHIP_NONE 0
99#define INTEL_DVO_CHIP_LVDS 1
100#define INTEL_DVO_CHIP_TMDS 2
101#define INTEL_DVO_CHIP_TVOUT 4
102
79e53945
JB
103struct intel_framebuffer {
104 struct drm_framebuffer base;
05394f39 105 struct drm_i915_gem_object *obj;
79e53945
JB
106};
107
37811fcc
CW
108struct intel_fbdev {
109 struct drm_fb_helper helper;
110 struct intel_framebuffer ifb;
111 struct list_head fbdev_list;
112 struct drm_display_mode *our_mode;
113};
79e53945 114
21d40d37 115struct intel_encoder {
4ef69c7a 116 struct drm_encoder base;
9a935856
DV
117 /*
118 * The new crtc this encoder will be driven from. Only differs from
119 * base->crtc while a modeset is in progress.
120 */
121 struct intel_crtc *new_crtc;
122
79e53945 123 int type;
66a9278e
DV
124 /*
125 * Intel hw has only one MUX where encoders could be clone, hence a
126 * simple flag is enough to compute the possible_clones mask.
127 */
128 bool cloneable;
5ab432ef 129 bool connectors_active;
21d40d37 130 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
131 bool (*compute_config)(struct intel_encoder *,
132 struct intel_crtc_config *);
dafd226c 133 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 134 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 135 void (*enable)(struct intel_encoder *);
6cc5f341 136 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 137 void (*disable)(struct intel_encoder *);
bf49ec8c 138 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
139 /* Read out the current hw state of this connector, returning true if
140 * the encoder is active. If the encoder is enabled it also set the pipe
141 * it is connected to in the pipe parameter. */
142 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 143 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 144 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
145 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
146 * be set correctly before calling this function. */
045ac3b5
JB
147 void (*get_config)(struct intel_encoder *,
148 struct intel_crtc_config *pipe_config);
f8aed700 149 int crtc_mask;
1d843f9d 150 enum hpd_pin hpd_pin;
79e53945
JB
151};
152
1d508706 153struct intel_panel {
dd06f90e 154 struct drm_display_mode *fixed_mode;
4d891523 155 int fitting_mode;
1d508706
JN
156};
157
5daa55eb
ZW
158struct intel_connector {
159 struct drm_connector base;
9a935856
DV
160 /*
161 * The fixed encoder this connector is connected to.
162 */
df0e9248 163 struct intel_encoder *encoder;
9a935856
DV
164
165 /*
166 * The new encoder this connector will be driven. Only differs from
167 * encoder while a modeset is in progress.
168 */
169 struct intel_encoder *new_encoder;
170
f0947c37
DV
171 /* Reads out the current hw, returning true if the connector is enabled
172 * and active (i.e. dpms ON state). */
173 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
174
175 /* Panel info for eDP and LVDS */
176 struct intel_panel panel;
9cd300e0
JN
177
178 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
179 struct edid *edid;
821450c6
EE
180
181 /* since POLL and HPD connectors may use the same HPD line keep the native
182 state of connector->polled in case hotplug storm detection changes it */
183 u8 polled;
5daa55eb
ZW
184};
185
80ad9206
VS
186typedef struct dpll {
187 /* given values */
188 int n;
189 int m1, m2;
190 int p1, p2;
191 /* derived values */
192 int dot;
193 int vco;
194 int m;
195 int p;
196} intel_clock_t;
197
b8cecdf5 198struct intel_crtc_config {
bb760063
DV
199 /**
200 * quirks - bitfield with hw state readout quirks
201 *
202 * For various reasons the hw state readout code might not be able to
203 * completely faithfully read out the current state. These cases are
204 * tracked with quirk flags so that fastboot and state checker can act
205 * accordingly.
206 */
207#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
208 unsigned long quirks;
209
b8cecdf5
DV
210 struct drm_display_mode requested_mode;
211 struct drm_display_mode adjusted_mode;
5bfe2ac0
DV
212 /* Whether to set up the PCH/FDI. Note that we never allow sharing
213 * between pch encoders and cpu encoders. */
214 bool has_pch_encoder;
50f3b016 215
3b117c8f
DV
216 /* CPU Transcoder for the pipe. Currently this can only differ from the
217 * pipe on Haswell (where we have a special eDP transcoder). */
218 enum transcoder cpu_transcoder;
219
50f3b016
DV
220 /*
221 * Use reduced/limited/broadcast rbg range, compressing from the full
222 * range fed into the crtcs.
223 */
224 bool limited_color_range;
225
03afc4a2
DV
226 /* DP has a bunch of special case unfortunately, so mark the pipe
227 * accordingly. */
228 bool has_dp_encoder;
d8b32247
DV
229
230 /*
231 * Enable dithering, used when the selected pipe bpp doesn't match the
232 * plane bpp.
233 */
965e0c48 234 bool dither;
f47709a9
DV
235
236 /* Controls for the clock computation, to override various stages. */
237 bool clock_set;
238
09ede541
DV
239 /* SDVO TV has a bunch of special case. To make multifunction encoders
240 * work correctly, we need to track this at runtime.*/
241 bool sdvo_tv_clock;
242
e29c22c0
DV
243 /*
244 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
245 * required. This is set in the 2nd loop of calling encoder's
246 * ->compute_config if the first pick doesn't work out.
247 */
248 bool bw_constrained;
249
f47709a9
DV
250 /* Settings for the intel dpll used on pretty much everything but
251 * haswell. */
80ad9206 252 struct dpll dpll;
f47709a9 253
a43f6e0f
DV
254 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
255 enum intel_dpll_id shared_dpll;
256
66e985c0
DV
257 /* Actual register state of the dpll, for shared dpll cross-checking. */
258 struct intel_dpll_hw_state dpll_hw_state;
259
965e0c48 260 int pipe_bpp;
6cf86a5e 261 struct intel_link_m_n dp_m_n;
ff9a6750
DV
262
263 /*
264 * Frequence the dpll for the port should run at. Differs from the
265 * adjusted dotclock e.g. for DP or 12bpc hdmi mode.
df92b1e6 266 */
ff9a6750
DV
267 int port_clock;
268
6cc5f341
DV
269 /* Used by SDVO (and if we ever fix it, HDMI). */
270 unsigned pixel_multiplier;
2dd24552
JB
271
272 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
273 struct {
274 u32 control;
275 u32 pgm_ratios;
68fc8742 276 u32 lvds_border_bits;
b074cec8
JB
277 } gmch_pfit;
278
279 /* Panel fitter placement and size for Ironlake+ */
280 struct {
281 u32 pos;
282 u32 size;
283 } pch_pfit;
33d29b14 284
ca3a0ff8 285 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 286 int fdi_lanes;
ca3a0ff8 287 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
288
289 bool ips_enabled;
b8cecdf5
DV
290};
291
79e53945
JB
292struct intel_crtc {
293 struct drm_crtc base;
80824003
JB
294 enum pipe pipe;
295 enum plane plane;
79e53945 296 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
297 /*
298 * Whether the crtc and the connected output pipeline is active. Implies
299 * that crtc->enabled is set, i.e. the current mode configuration has
300 * some outputs connected to this crtc.
08a48469
DV
301 */
302 bool active;
7b9f35a6 303 bool eld_vld;
93314b5b 304 bool primary_disabled; /* is the crtc obscured by a plane? */
652c393a 305 bool lowfreq_avail;
02e792fb 306 struct intel_overlay *overlay;
6b95a207 307 struct intel_unpin_work *unpin_work;
cda4b7d3 308
b4a98e57
CW
309 atomic_t unpin_work_count;
310
e506a0c6
DV
311 /* Display surface base address adjustement for pageflips. Note that on
312 * gen4+ this only adjusts up to a tile, offsets within a tile are
313 * handled in the hw itself (with the TILEOFF register). */
314 unsigned long dspaddr_offset;
315
05394f39 316 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
317 uint32_t cursor_addr;
318 int16_t cursor_x, cursor_y;
319 int16_t cursor_width, cursor_height;
6b383a7f 320 bool cursor_visible;
4b645f14 321
b8cecdf5
DV
322 struct intel_crtc_config config;
323
6441ab5f 324 uint32_t ddi_pll_sel;
10d83730
VS
325
326 /* reset counter value when the last flip was submitted */
327 unsigned int reset_counter;
8664281b
PZ
328
329 /* Access to these should be protected by dev_priv->irq_lock. */
330 bool cpu_fifo_underrun_disabled;
331 bool pch_fifo_underrun_disabled;
79e53945
JB
332};
333
c35426d2
VS
334struct intel_plane_wm_parameters {
335 uint32_t horiz_pixels;
336 uint8_t bytes_per_pixel;
337 bool enabled;
338 bool scaled;
339};
340
b840d907
JB
341struct intel_plane {
342 struct drm_plane base;
7f1f3851 343 int plane;
b840d907
JB
344 enum pipe pipe;
345 struct drm_i915_gem_object *obj;
2d354c34 346 bool can_scale;
b840d907
JB
347 int max_downscale;
348 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
349 int crtc_x, crtc_y;
350 unsigned int crtc_w, crtc_h;
351 uint32_t src_x, src_y;
352 uint32_t src_w, src_h;
526682e9
PZ
353
354 /* Since we need to change the watermarks before/after
355 * enabling/disabling the planes, we need to store the parameters here
356 * as the other pieces of the struct may not reflect the values we want
357 * for the watermark calculations. Currently only Haswell uses this.
358 */
c35426d2 359 struct intel_plane_wm_parameters wm;
526682e9 360
b840d907 361 void (*update_plane)(struct drm_plane *plane,
b39d53f6 362 struct drm_crtc *crtc,
b840d907
JB
363 struct drm_framebuffer *fb,
364 struct drm_i915_gem_object *obj,
365 int crtc_x, int crtc_y,
366 unsigned int crtc_w, unsigned int crtc_h,
367 uint32_t x, uint32_t y,
368 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
369 void (*disable_plane)(struct drm_plane *plane,
370 struct drm_crtc *crtc);
8ea30864
JB
371 int (*update_colorkey)(struct drm_plane *plane,
372 struct drm_intel_sprite_colorkey *key);
373 void (*get_colorkey)(struct drm_plane *plane,
374 struct drm_intel_sprite_colorkey *key);
b840d907
JB
375};
376
b445e3b0
ED
377struct intel_watermark_params {
378 unsigned long fifo_size;
379 unsigned long max_wm;
380 unsigned long default_wm;
381 unsigned long guard_size;
382 unsigned long cacheline_size;
383};
384
385struct cxsr_latency {
386 int is_desktop;
387 int is_ddr3;
388 unsigned long fsb_freq;
389 unsigned long mem_freq;
390 unsigned long display_sr;
391 unsigned long display_hpll_disable;
392 unsigned long cursor_sr;
393 unsigned long cursor_hpll_disable;
394};
395
79e53945 396#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 397#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 398#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 399#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 400#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 401
f5bbfca3 402struct intel_hdmi {
b242b7f7 403 u32 hdmi_reg;
f5bbfca3 404 int ddc_bus;
f5bbfca3 405 uint32_t color_range;
55bc60db 406 bool color_range_auto;
f5bbfca3
ED
407 bool has_hdmi_sink;
408 bool has_audio;
409 enum hdmi_force_audio force_audio;
abedc077 410 bool rgb_quant_range_selectable;
f5bbfca3 411 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a
DL
412 enum hdmi_infoframe_type type,
413 const uint8_t *frame, ssize_t len);
687f4d06
PZ
414 void (*set_infoframes)(struct drm_encoder *encoder,
415 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
416};
417
b091cd92 418#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
419#define DP_LINK_CONFIGURATION_SIZE 9
420
421struct intel_dp {
54d63ca6 422 uint32_t output_reg;
9ed35ab1 423 uint32_t aux_ch_ctl_reg;
54d63ca6
SK
424 uint32_t DP;
425 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
426 bool has_audio;
427 enum hdmi_force_audio force_audio;
428 uint32_t color_range;
55bc60db 429 bool color_range_auto;
54d63ca6
SK
430 uint8_t link_bw;
431 uint8_t lane_count;
432 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 433 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 434 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
435 struct i2c_adapter adapter;
436 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
437 uint8_t train_set[4];
438 int panel_power_up_delay;
439 int panel_power_down_delay;
440 int panel_power_cycle_delay;
441 int backlight_on_delay;
442 int backlight_off_delay;
54d63ca6
SK
443 struct delayed_work panel_vdd_work;
444 bool want_panel_vdd;
2b28bb1b 445 bool psr_setup_done;
dd06f90e 446 struct intel_connector *attached_connector;
54d63ca6
SK
447};
448
da63a9f2
PZ
449struct intel_digital_port {
450 struct intel_encoder base;
174edf1f 451 enum port port;
bcf53de4 452 u32 saved_port_bits;
da63a9f2
PZ
453 struct intel_dp dp;
454 struct intel_hdmi hdmi;
455};
456
89b667f8
JB
457static inline int
458vlv_dport_to_channel(struct intel_digital_port *dport)
459{
460 switch (dport->port) {
461 case PORT_B:
462 return 0;
463 case PORT_C:
464 return 1;
465 default:
466 BUG();
467 }
468}
469
f875c15a
CW
470static inline struct drm_crtc *
471intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
472{
473 struct drm_i915_private *dev_priv = dev->dev_private;
474 return dev_priv->pipe_to_crtc_mapping[pipe];
475}
476
417ae147
CW
477static inline struct drm_crtc *
478intel_get_crtc_for_plane(struct drm_device *dev, int plane)
479{
480 struct drm_i915_private *dev_priv = dev->dev_private;
481 return dev_priv->plane_to_crtc_mapping[plane];
482}
483
4e5359cd
SF
484struct intel_unpin_work {
485 struct work_struct work;
b4a98e57 486 struct drm_crtc *crtc;
05394f39
CW
487 struct drm_i915_gem_object *old_fb_obj;
488 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 489 struct drm_pending_vblank_event *event;
e7d841ca
CW
490 atomic_t pending;
491#define INTEL_FLIP_INACTIVE 0
492#define INTEL_FLIP_PENDING 1
493#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
494 bool enable_stall_check;
495};
496
d2acd215
DV
497int intel_pch_rawclk(struct drm_device *dev);
498
4eab8136
JN
499int intel_connector_update_modes(struct drm_connector *connector,
500 struct edid *edid);
335af9a2 501int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
f0217c42 502
3f43c48d 503extern void intel_attach_force_audio_property(struct drm_connector *connector);
e953fd7b
CW
504extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
505
8664281b 506extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
79e53945 507extern void intel_crt_init(struct drm_device *dev);
08d644ad 508extern void intel_hdmi_init(struct drm_device *dev,
b242b7f7 509 int hdmi_reg, enum port port);
00c09d70
PZ
510extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
511 struct intel_connector *intel_connector);
f5bbfca3 512extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
5bfe2ac0
DV
513extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
514 struct intel_crtc_config *pipe_config);
eef4eacb
DV
515extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
516 bool is_sdvob);
79e53945
JB
517extern void intel_dvo_init(struct drm_device *dev);
518extern void intel_tv_init(struct drm_device *dev);
f047e395 519extern void intel_mark_busy(struct drm_device *dev);
c65355bb
CW
520extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
521 struct intel_ring_buffer *ring);
725a5b54 522extern void intel_mark_idle(struct drm_device *dev);
c9093354 523extern void intel_lvds_init(struct drm_device *dev);
1974cad0 524extern bool intel_is_dual_link_lvds(struct drm_device *dev);
ab9d7c30
PZ
525extern void intel_dp_init(struct drm_device *dev, int output_reg,
526 enum port port);
16c25533 527extern bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
00c09d70 528 struct intel_connector *intel_connector);
247d89f6 529extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
c19b0669
PZ
530extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
531extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
3ab9c637 532extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
c19b0669 533extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
00c09d70
PZ
534extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
535extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
5bfe2ac0
DV
536extern bool intel_dp_compute_config(struct intel_encoder *encoder,
537 struct intel_crtc_config *pipe_config);
cb0953d7 538extern bool intel_dpd_is_edp(struct drm_device *dev);
d6c50ff8
PZ
539extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
540extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
82a4d9c0
PZ
541extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
542extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
543extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
544extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
7f1f3851 545extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
6f1d69b0
ED
546extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
547 enum plane plane);
32f9d658 548
a9573556 549/* intel_panel.c */
dd06f90e
JN
550extern int intel_panel_init(struct intel_panel *panel,
551 struct drm_display_mode *fixed_mode);
1d508706
JN
552extern void intel_panel_fini(struct intel_panel *panel);
553
1d8e1c75
CW
554extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
555 struct drm_display_mode *adjusted_mode);
b074cec8
JB
556extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
557 struct intel_crtc_config *pipe_config,
558 int fitting_mode);
2dd24552
JB
559extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
560 struct intel_crtc_config *pipe_config,
561 int fitting_mode);
d6540632
JN
562extern void intel_panel_set_backlight(struct drm_device *dev,
563 u32 level, u32 max);
0657b6b1 564extern int intel_panel_setup_backlight(struct drm_connector *connector);
24ded204
DV
565extern void intel_panel_enable_backlight(struct drm_device *dev,
566 enum pipe pipe);
47356eb6 567extern void intel_panel_disable_backlight(struct drm_device *dev);
aaa6fd2a 568extern void intel_panel_destroy_backlight(struct drm_device *dev);
fe16d949 569extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1d8e1c75 570
d9e55608 571struct intel_set_config {
1aa4b628
DV
572 struct drm_encoder **save_connector_encoders;
573 struct drm_crtc **save_encoder_crtcs;
5e2b584e
DV
574
575 bool fb_changed;
576 bool mode_changed;
d9e55608
DV
577};
578
c0c36b94 579extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
79e53945 580extern void intel_crtc_load_lut(struct drm_crtc *crtc);
b2cabb0e 581extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
ea5b213a 582extern void intel_encoder_destroy(struct drm_encoder *encoder);
5ab432ef 583extern void intel_connector_dpms(struct drm_connector *, int mode);
f0947c37 584extern bool intel_connector_get_hw_state(struct intel_connector *connector);
b980514c 585extern void intel_modeset_check_state(struct drm_device *dev);
5e1bac2f 586extern void intel_plane_restore(struct drm_plane *plane);
bb53d4ae 587extern void intel_plane_disable(struct drm_plane *plane);
b980514c 588
79e53945 589
df0e9248
CW
590static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
591{
592 return to_intel_connector(connector)->encoder;
593}
594
da63a9f2
PZ
595static inline struct intel_digital_port *
596enc_to_dig_port(struct drm_encoder *encoder)
597{
598 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
599}
600
601static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
602{
603 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
604}
605
606static inline struct intel_digital_port *
607dp_to_dig_port(struct intel_dp *intel_dp)
608{
609 return container_of(intel_dp, struct intel_digital_port, dp);
610}
611
612static inline struct intel_digital_port *
613hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
614{
615 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
616}
617
b0ea7d37
DL
618bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
619 struct intel_digital_port *port);
620
df0e9248
CW
621extern void intel_connector_attach_encoder(struct intel_connector *connector,
622 struct intel_encoder *encoder);
623extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
79e53945
JB
624
625extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
626 struct drm_crtc *crtc);
08d7b3d1
CW
627int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
628 struct drm_file *file_priv);
a5c961d1
PZ
629extern enum transcoder
630intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
631 enum pipe pipe);
9d0498a2 632extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
58e10eb9 633extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
d4b1931c 634extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
89b667f8 635extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
8261b191
CW
636
637struct intel_load_detect_pipe {
d2dff872 638 struct drm_framebuffer *release_fb;
8261b191
CW
639 bool load_detect_temp;
640 int dpms_mode;
641};
d2434ab7 642extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 643 struct drm_display_mode *mode,
8261b191 644 struct intel_load_detect_pipe *old);
d2434ab7 645extern void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 646 struct intel_load_detect_pipe *old);
79e53945 647
79e53945
JB
648extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
649 u16 blue, int regno);
b8c00ac5
DA
650extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
651 u16 *blue, int regno);
79e53945 652
127bd2ac 653extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 654 struct drm_i915_gem_object *obj,
919926ae 655 struct intel_ring_buffer *pipelined);
1690e1eb 656extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
127bd2ac 657
38651674
DA
658extern int intel_framebuffer_init(struct drm_device *dev,
659 struct intel_framebuffer *ifb,
308e5bcb 660 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 661 struct drm_i915_gem_object *obj);
ddfe1567 662extern void intel_framebuffer_fini(struct intel_framebuffer *fb);
38651674 663extern int intel_fbdev_init(struct drm_device *dev);
20afbda2 664extern void intel_fbdev_initial_config(struct drm_device *dev);
38651674 665extern void intel_fbdev_fini(struct drm_device *dev);
3fa016a0 666extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
6b95a207
KH
667extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
668extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
1afe3e9d 669extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
6b95a207 670
02e792fb
DV
671extern void intel_setup_overlay(struct drm_device *dev);
672extern void intel_cleanup_overlay(struct drm_device *dev);
ce453d81 673extern int intel_overlay_switch_off(struct intel_overlay *overlay);
02e792fb
DV
674extern int intel_overlay_put_image(struct drm_device *dev, void *data,
675 struct drm_file *file_priv);
676extern int intel_overlay_attrs(struct drm_device *dev, void *data,
677 struct drm_file *file_priv);
4abe3520 678
eb1f8e4f 679extern void intel_fb_output_poll_changed(struct drm_device *dev);
e8e7a2b8 680extern void intel_fb_restore_mode(struct drm_device *dev);
645c62a5 681
55607e8a
DV
682struct intel_shared_dpll *
683intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
684
685void assert_shared_dpll(struct drm_i915_private *dev_priv,
686 struct intel_shared_dpll *pll,
687 bool state);
688#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
689#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
690void assert_pll(struct drm_i915_private *dev_priv,
691 enum pipe pipe, bool state);
692#define assert_pll_enabled(d, p) assert_pll(d, p, true)
693#define assert_pll_disabled(d, p) assert_pll(d, p, false)
694void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
695 enum pipe pipe, bool state);
696#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
697#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
b840d907
JB
698extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
699 bool state);
700#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
701#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
702
645c62a5 703extern void intel_init_clock_gating(struct drm_device *dev);
7d708ee4 704extern void intel_suspend_hw(struct drm_device *dev);
e0dac65e
WF
705extern void intel_write_eld(struct drm_encoder *encoder,
706 struct drm_display_mode *mode);
45244b87 707extern void intel_prepare_ddi(struct drm_device *dev);
c82e4d26 708extern void hsw_fdi_link_train(struct drm_crtc *crtc);
0e72a5b5 709extern void intel_ddi_init(struct drm_device *dev, enum port port);
d4270e57 710
b840d907 711/* For use by IVB LP watermark workaround in intel_sprite.c */
f681fa23 712extern void intel_update_watermarks(struct drm_device *dev);
adf3d35e
VS
713extern void intel_update_sprite_watermarks(struct drm_plane *plane,
714 struct drm_crtc *crtc,
bdd57d03
VS
715 uint32_t sprite_width, int pixel_size,
716 bool enabled, bool scaled);
8ea30864 717
bc752862
CW
718extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
719 unsigned int tiling_mode,
720 unsigned int bpp,
721 unsigned int pitch);
5a35e99e 722
8ea30864
JB
723extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
724 struct drm_file *file_priv);
725extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
726 struct drm_file *file_priv);
727
85208be0 728/* Power-related functions, located in intel_pm.c */
1fa61106 729extern void intel_init_pm(struct drm_device *dev);
85208be0 730/* FBC */
85208be0 731extern bool intel_fbc_enabled(struct drm_device *dev);
85208be0 732extern void intel_update_fbc(struct drm_device *dev);
eb48eb00
DV
733/* IPS */
734extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
735extern void intel_gpu_ips_teardown(void);
85208be0 736
a38911a3
WX
737/* Power well */
738extern int i915_init_power_well(struct drm_device *dev);
739extern void i915_remove_power_well(struct drm_device *dev);
740
b97186f0
PZ
741extern bool intel_display_power_enabled(struct drm_device *dev,
742 enum intel_display_power_domain domain);
fa42e23c 743extern void intel_init_power_well(struct drm_device *dev);
cb10799c 744extern void intel_set_power_well(struct drm_device *dev, bool enable);
8090c6b9
DV
745extern void intel_enable_gt_powersave(struct drm_device *dev);
746extern void intel_disable_gt_powersave(struct drm_device *dev);
930ebb46 747extern void ironlake_teardown_rc6(struct drm_device *dev);
b3daeaef 748
85234cdc
DV
749extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
750 enum pipe *pipe);
b8fc2f6a 751extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
79f689aa 752extern void intel_ddi_pll_init(struct drm_device *dev);
8228c251 753extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
ad80a810
PZ
754extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
755 enum transcoder cpu_transcoder);
fc914639
PZ
756extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
757extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
6441ab5f 758extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
ff9a6750 759extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
6441ab5f 760extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
dae84799 761extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
c19b0669 762extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
1ad960f2
PZ
763extern bool
764intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
765extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
72662e10 766
96a02917 767extern void intel_display_handle_reset(struct drm_device *dev);
8664281b
PZ
768extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
769 enum pipe pipe,
770 bool enable);
771extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
772 enum transcoder pch_transcoder,
773 bool enable);
96a02917 774
2b28bb1b
RV
775extern void intel_edp_psr_enable(struct intel_dp *intel_dp);
776extern void intel_edp_psr_disable(struct intel_dp *intel_dp);
3d739d92 777extern void intel_edp_psr_update(struct drm_device *dev);
be256dc7
PZ
778extern void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
779 bool switch_to_fclk, bool allow_power_down);
780extern void hsw_restore_lcpll(struct drm_i915_private *dev_priv);
43eaea13
PZ
781extern void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
782extern void ilk_disable_gt_irq(struct drm_i915_private *dev_priv,
783 uint32_t mask);
edbfdb45
PZ
784extern void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
785extern void snb_disable_pm_irq(struct drm_i915_private *dev_priv,
786 uint32_t mask);
2b28bb1b 787
79e53945 788#endif /* __INTEL_DRV_H__ */