]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: use assert_rpm_wakelock_held instead of opencoding it
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
d978ef14 126 int preferred_bpp;
37811fcc 127};
79e53945 128
21d40d37 129struct intel_encoder {
4ef69c7a 130 struct drm_encoder base;
9a935856 131
6847d71b 132 enum intel_output_type type;
bc079e8b 133 unsigned int cloneable;
21d40d37 134 void (*hot_plug)(struct intel_encoder *);
7ae89233 135 bool (*compute_config)(struct intel_encoder *,
5cec258b 136 struct intel_crtc_state *);
dafd226c 137 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 138 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 139 void (*enable)(struct intel_encoder *);
6cc5f341 140 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 141 void (*disable)(struct intel_encoder *);
bf49ec8c 142 void (*post_disable)(struct intel_encoder *);
d6db995f 143 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
144 /* Read out the current hw state of this connector, returning true if
145 * the encoder is active. If the encoder is enabled it also set the pipe
146 * it is connected to in the pipe parameter. */
147 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 148 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 149 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
150 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
151 * be set correctly before calling this function. */
045ac3b5 152 void (*get_config)(struct intel_encoder *,
5cec258b 153 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
154 /*
155 * Called during system suspend after all pending requests for the
156 * encoder are flushed (for example for DP AUX transactions) and
157 * device interrupts are disabled.
158 */
159 void (*suspend)(struct intel_encoder *);
f8aed700 160 int crtc_mask;
1d843f9d 161 enum hpd_pin hpd_pin;
79e53945
JB
162};
163
1d508706 164struct intel_panel {
dd06f90e 165 struct drm_display_mode *fixed_mode;
ec9ed197 166 struct drm_display_mode *downclock_mode;
4d891523 167 int fitting_mode;
58c68779
JN
168
169 /* backlight */
170 struct {
c91c9f32 171 bool present;
58c68779 172 u32 level;
6dda730e 173 u32 min;
7bd688cd 174 u32 max;
58c68779 175 bool enabled;
636baebf
JN
176 bool combination_mode; /* gen 2/4 only */
177 bool active_low_pwm;
b029e66f
SK
178
179 /* PWM chip */
022e4e52
SK
180 bool util_pin_active_low; /* bxt+ */
181 u8 controller; /* bxt+ only */
b029e66f
SK
182 struct pwm_device *pwm;
183
58c68779 184 struct backlight_device *device;
ab656bb9 185
5507faeb
JN
186 /* Connector and platform specific backlight functions */
187 int (*setup)(struct intel_connector *connector, enum pipe pipe);
188 uint32_t (*get)(struct intel_connector *connector);
189 void (*set)(struct intel_connector *connector, uint32_t level);
190 void (*disable)(struct intel_connector *connector);
191 void (*enable)(struct intel_connector *connector);
192 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
193 uint32_t hz);
194 void (*power)(struct intel_connector *, bool enable);
195 } backlight;
1d508706
JN
196};
197
5daa55eb
ZW
198struct intel_connector {
199 struct drm_connector base;
9a935856
DV
200 /*
201 * The fixed encoder this connector is connected to.
202 */
df0e9248 203 struct intel_encoder *encoder;
9a935856 204
f0947c37
DV
205 /* Reads out the current hw, returning true if the connector is enabled
206 * and active (i.e. dpms ON state). */
207 bool (*get_hw_state)(struct intel_connector *);
1d508706 208
4932e2c3
ID
209 /*
210 * Removes all interfaces through which the connector is accessible
211 * - like sysfs, debugfs entries -, so that no new operations can be
212 * started on the connector. Also makes sure all currently pending
213 * operations finish before returing.
214 */
215 void (*unregister)(struct intel_connector *);
216
1d508706
JN
217 /* Panel info for eDP and LVDS */
218 struct intel_panel panel;
9cd300e0
JN
219
220 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
221 struct edid *edid;
beb60608 222 struct edid *detect_edid;
821450c6
EE
223
224 /* since POLL and HPD connectors may use the same HPD line keep the native
225 state of connector->polled in case hotplug storm detection changes it */
226 u8 polled;
0e32b39c
DA
227
228 void *port; /* store this opaque as its illegal to dereference it */
229
230 struct intel_dp *mst_port;
5daa55eb
ZW
231};
232
80ad9206
VS
233typedef struct dpll {
234 /* given values */
235 int n;
236 int m1, m2;
237 int p1, p2;
238 /* derived values */
239 int dot;
240 int vco;
241 int m;
242 int p;
243} intel_clock_t;
244
de419ab6
ML
245struct intel_atomic_state {
246 struct drm_atomic_state base;
247
27c329ed 248 unsigned int cdclk;
de419ab6
ML
249 bool dpll_set;
250 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 251 struct intel_wm_config wm_config;
de419ab6
ML
252};
253
eeca778a 254struct intel_plane_state {
2b875c22 255 struct drm_plane_state base;
eeca778a
GP
256 struct drm_rect src;
257 struct drm_rect dst;
258 struct drm_rect clip;
eeca778a 259 bool visible;
32b7eeec 260
be41e336
CK
261 /*
262 * scaler_id
263 * = -1 : not using a scaler
264 * >= 0 : using a scalers
265 *
266 * plane requiring a scaler:
267 * - During check_plane, its bit is set in
268 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 269 * update_scaler_plane.
be41e336
CK
270 * - scaler_id indicates the scaler it got assigned.
271 *
272 * plane doesn't require a scaler:
273 * - this can happen when scaling is no more required or plane simply
274 * got disabled.
275 * - During check_plane, corresponding bit is reset in
276 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 277 * update_scaler_plane.
be41e336
CK
278 */
279 int scaler_id;
818ed961
ML
280
281 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
282
283 /* async flip related structures */
284 struct drm_i915_gem_request *wait_req;
eeca778a
GP
285};
286
5724dbd1 287struct intel_initial_plane_config {
2d14030b 288 struct intel_framebuffer *fb;
49af449b 289 unsigned int tiling;
46f297fb
JB
290 int size;
291 u32 base;
292};
293
be41e336
CK
294#define SKL_MIN_SRC_W 8
295#define SKL_MAX_SRC_W 4096
296#define SKL_MIN_SRC_H 8
6156a456 297#define SKL_MAX_SRC_H 4096
be41e336
CK
298#define SKL_MIN_DST_W 8
299#define SKL_MAX_DST_W 4096
300#define SKL_MIN_DST_H 8
6156a456 301#define SKL_MAX_DST_H 4096
be41e336
CK
302
303struct intel_scaler {
be41e336
CK
304 int in_use;
305 uint32_t mode;
306};
307
308struct intel_crtc_scaler_state {
309#define SKL_NUM_SCALERS 2
310 struct intel_scaler scalers[SKL_NUM_SCALERS];
311
312 /*
313 * scaler_users: keeps track of users requesting scalers on this crtc.
314 *
315 * If a bit is set, a user is using a scaler.
316 * Here user can be a plane or crtc as defined below:
317 * bits 0-30 - plane (bit position is index from drm_plane_index)
318 * bit 31 - crtc
319 *
320 * Instead of creating a new index to cover planes and crtc, using
321 * existing drm_plane_index for planes which is well less than 31
322 * planes and bit 31 for crtc. This should be fine to cover all
323 * our platforms.
324 *
325 * intel_atomic_setup_scalers will setup available scalers to users
326 * requesting scalers. It will gracefully fail if request exceeds
327 * avilability.
328 */
329#define SKL_CRTC_INDEX 31
330 unsigned scaler_users;
331
332 /* scaler used by crtc for panel fitting purpose */
333 int scaler_id;
334};
335
1ed51de9
DV
336/* drm_mode->private_flags */
337#define I915_MODE_FLAG_INHERITED 1
338
4e0963c7
MR
339struct intel_pipe_wm {
340 struct intel_wm_level wm[5];
341 uint32_t linetime;
342 bool fbc_wm_enabled;
343 bool pipe_enabled;
344 bool sprites_enabled;
345 bool sprites_scaled;
346};
347
348struct skl_pipe_wm {
349 struct skl_wm_level wm[8];
350 struct skl_wm_level trans_wm;
351 uint32_t linetime;
352};
353
5cec258b 354struct intel_crtc_state {
2d112de7
ACO
355 struct drm_crtc_state base;
356
bb760063
DV
357 /**
358 * quirks - bitfield with hw state readout quirks
359 *
360 * For various reasons the hw state readout code might not be able to
361 * completely faithfully read out the current state. These cases are
362 * tracked with quirk flags so that fastboot and state checker can act
363 * accordingly.
364 */
9953599b 365#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
366 unsigned long quirks;
367
ab1d3a0e
ML
368 bool update_pipe; /* can a fast modeset be performed? */
369 bool disable_cxsr;
92826fcd 370 bool wm_changed; /* watermarks are updated */
bfd16b2a 371
37327abd
VS
372 /* Pipe source size (ie. panel fitter input size)
373 * All planes will be positioned inside this space,
374 * and get clipped at the edges. */
375 int pipe_src_w, pipe_src_h;
376
5bfe2ac0
DV
377 /* Whether to set up the PCH/FDI. Note that we never allow sharing
378 * between pch encoders and cpu encoders. */
379 bool has_pch_encoder;
50f3b016 380
e43823ec
JB
381 /* Are we sending infoframes on the attached port */
382 bool has_infoframe;
383
3b117c8f
DV
384 /* CPU Transcoder for the pipe. Currently this can only differ from the
385 * pipe on Haswell (where we have a special eDP transcoder). */
386 enum transcoder cpu_transcoder;
387
50f3b016
DV
388 /*
389 * Use reduced/limited/broadcast rbg range, compressing from the full
390 * range fed into the crtcs.
391 */
392 bool limited_color_range;
393
03afc4a2
DV
394 /* DP has a bunch of special case unfortunately, so mark the pipe
395 * accordingly. */
396 bool has_dp_encoder;
d8b32247 397
a65347ba
JN
398 /* DSI has special cases */
399 bool has_dsi_encoder;
400
6897b4b5
DV
401 /* Whether we should send NULL infoframes. Required for audio. */
402 bool has_hdmi_sink;
403
9ed109a7
DV
404 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
405 * has_dp_encoder is set. */
406 bool has_audio;
407
d8b32247
DV
408 /*
409 * Enable dithering, used when the selected pipe bpp doesn't match the
410 * plane bpp.
411 */
965e0c48 412 bool dither;
f47709a9
DV
413
414 /* Controls for the clock computation, to override various stages. */
415 bool clock_set;
416
09ede541
DV
417 /* SDVO TV has a bunch of special case. To make multifunction encoders
418 * work correctly, we need to track this at runtime.*/
419 bool sdvo_tv_clock;
420
e29c22c0
DV
421 /*
422 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
423 * required. This is set in the 2nd loop of calling encoder's
424 * ->compute_config if the first pick doesn't work out.
425 */
426 bool bw_constrained;
427
f47709a9
DV
428 /* Settings for the intel dpll used on pretty much everything but
429 * haswell. */
80ad9206 430 struct dpll dpll;
f47709a9 431
a43f6e0f
DV
432 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
433 enum intel_dpll_id shared_dpll;
434
96b7dfb7
S
435 /*
436 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
437 * - enum skl_dpll on SKL
438 */
de7cfc63
DV
439 uint32_t ddi_pll_sel;
440
66e985c0
DV
441 /* Actual register state of the dpll, for shared dpll cross-checking. */
442 struct intel_dpll_hw_state dpll_hw_state;
443
965e0c48 444 int pipe_bpp;
6cf86a5e 445 struct intel_link_m_n dp_m_n;
ff9a6750 446
439d7ac0
PB
447 /* m2_n2 for eDP downclock */
448 struct intel_link_m_n dp_m2_n2;
f769cd24 449 bool has_drrs;
439d7ac0 450
ff9a6750
DV
451 /*
452 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
453 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
454 * already multiplied by pixel_multiplier.
df92b1e6 455 */
ff9a6750
DV
456 int port_clock;
457
6cc5f341
DV
458 /* Used by SDVO (and if we ever fix it, HDMI). */
459 unsigned pixel_multiplier;
2dd24552 460
90a6b7b0
VS
461 uint8_t lane_count;
462
2dd24552 463 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
464 struct {
465 u32 control;
466 u32 pgm_ratios;
68fc8742 467 u32 lvds_border_bits;
b074cec8
JB
468 } gmch_pfit;
469
470 /* Panel fitter placement and size for Ironlake+ */
471 struct {
472 u32 pos;
473 u32 size;
fd4daa9c 474 bool enabled;
fabf6e51 475 bool force_thru;
b074cec8 476 } pch_pfit;
33d29b14 477
ca3a0ff8 478 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 479 int fdi_lanes;
ca3a0ff8 480 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
481
482 bool ips_enabled;
cf532bb2
VS
483
484 bool double_wide;
0e32b39c
DA
485
486 bool dp_encoder_is_mst;
487 int pbn;
be41e336
CK
488
489 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
490
491 /* w/a for waiting 2 vblanks during crtc enable */
492 enum pipe hsw_workaround_pipe;
d21fbe87
MR
493
494 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
495 bool disable_lp_wm;
4e0963c7
MR
496
497 struct {
498 /*
499 * optimal watermarks, programmed post-vblank when this state
500 * is committed
501 */
502 union {
503 struct intel_pipe_wm ilk;
504 struct skl_pipe_wm skl;
505 } optimal;
506 } wm;
b8cecdf5
DV
507};
508
262cd2e1
VS
509struct vlv_wm_state {
510 struct vlv_pipe_wm wm[3];
511 struct vlv_sr_wm sr[3];
512 uint8_t num_active_planes;
513 uint8_t num_levels;
514 uint8_t level;
515 bool cxsr;
516};
517
84c33a64 518struct intel_mmio_flip {
9362c7c5 519 struct work_struct work;
bcafc4e3 520 struct drm_i915_private *i915;
eed29a5b 521 struct drm_i915_gem_request *req;
b2cfe0ab 522 struct intel_crtc *crtc;
86efe24a 523 unsigned int rotation;
84c33a64
SG
524};
525
32b7eeec
MR
526/*
527 * Tracking of operations that need to be performed at the beginning/end of an
528 * atomic commit, outside the atomic section where interrupts are disabled.
529 * These are generally operations that grab mutexes or might otherwise sleep
530 * and thus can't be run with interrupts disabled.
531 */
532struct intel_crtc_atomic_commit {
533 /* Sleepable operations to perform before commit */
32b7eeec 534 bool disable_fbc;
066cf55b 535 bool disable_ips;
32b7eeec 536 bool pre_disable_primary;
32b7eeec
MR
537
538 /* Sleepable operations to perform after commit */
539 unsigned fb_bits;
540 bool wait_vblank;
541 bool update_fbc;
542 bool post_enable_primary;
543 unsigned update_sprite_watermarks;
544};
545
79e53945
JB
546struct intel_crtc {
547 struct drm_crtc base;
80824003
JB
548 enum pipe pipe;
549 enum plane plane;
79e53945 550 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
551 /*
552 * Whether the crtc and the connected output pipeline is active. Implies
553 * that crtc->enabled is set, i.e. the current mode configuration has
554 * some outputs connected to this crtc.
08a48469
DV
555 */
556 bool active;
6efdf354 557 unsigned long enabled_power_domains;
652c393a 558 bool lowfreq_avail;
02e792fb 559 struct intel_overlay *overlay;
6b95a207 560 struct intel_unpin_work *unpin_work;
cda4b7d3 561
b4a98e57
CW
562 atomic_t unpin_work_count;
563
e506a0c6
DV
564 /* Display surface base address adjustement for pageflips. Note that on
565 * gen4+ this only adjusts up to a tile, offsets within a tile are
566 * handled in the hw itself (with the TILEOFF register). */
567 unsigned long dspaddr_offset;
2db3366b
PZ
568 int adjusted_x;
569 int adjusted_y;
e506a0c6 570
cda4b7d3 571 uint32_t cursor_addr;
4b0e333e 572 uint32_t cursor_cntl;
dc41c154 573 uint32_t cursor_size;
4b0e333e 574 uint32_t cursor_base;
4b645f14 575
6e3c9717 576 struct intel_crtc_state *config;
b8cecdf5 577
10d83730
VS
578 /* reset counter value when the last flip was submitted */
579 unsigned int reset_counter;
8664281b
PZ
580
581 /* Access to these should be protected by dev_priv->irq_lock. */
582 bool cpu_fifo_underrun_disabled;
583 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
584
585 /* per-pipe watermark state */
586 struct {
587 /* watermarks currently being used */
4e0963c7
MR
588 union {
589 struct intel_pipe_wm ilk;
590 struct skl_pipe_wm skl;
591 } active;
852eb00d
VS
592 /* allow CxSR on this pipe */
593 bool cxsr_allowed;
0b2ae6d7 594 } wm;
8d7849db 595
80715b2f 596 int scanline_offset;
32b7eeec 597
eb120ef6
JB
598 struct {
599 unsigned start_vbl_count;
600 ktime_t start_vbl_time;
601 int min_vbl, max_vbl;
602 int scanline_start;
603 } debug;
85a62bf9 604
32b7eeec 605 struct intel_crtc_atomic_commit atomic;
be41e336
CK
606
607 /* scalers available on this crtc */
608 int num_scalers;
262cd2e1
VS
609
610 struct vlv_wm_state wm_state;
79e53945
JB
611};
612
c35426d2
VS
613struct intel_plane_wm_parameters {
614 uint32_t horiz_pixels;
ed57cb8a 615 uint32_t vert_pixels;
2cd601c6
CK
616 /*
617 * For packed pixel formats:
618 * bytes_per_pixel - holds bytes per pixel
619 * For planar pixel formats:
620 * bytes_per_pixel - holds bytes per pixel for uv-plane
621 * y_bytes_per_pixel - holds bytes per pixel for y-plane
622 */
c35426d2 623 uint8_t bytes_per_pixel;
2cd601c6 624 uint8_t y_bytes_per_pixel;
c35426d2
VS
625 bool enabled;
626 bool scaled;
0fda6568 627 u64 tiling;
1fc0a8f7 628 unsigned int rotation;
6eb1a681 629 uint16_t fifo_size;
c35426d2
VS
630};
631
b840d907
JB
632struct intel_plane {
633 struct drm_plane base;
7f1f3851 634 int plane;
b840d907 635 enum pipe pipe;
2d354c34 636 bool can_scale;
b840d907 637 int max_downscale;
a9ff8714 638 uint32_t frontbuffer_bit;
526682e9
PZ
639
640 /* Since we need to change the watermarks before/after
641 * enabling/disabling the planes, we need to store the parameters here
642 * as the other pieces of the struct may not reflect the values we want
643 * for the watermark calculations. Currently only Haswell uses this.
644 */
c35426d2 645 struct intel_plane_wm_parameters wm;
526682e9 646
8e7d688b
MR
647 /*
648 * NOTE: Do not place new plane state fields here (e.g., when adding
649 * new plane properties). New runtime state should now be placed in
650 * the intel_plane_state structure and accessed via drm_plane->state.
651 */
652
b840d907 653 void (*update_plane)(struct drm_plane *plane,
b39d53f6 654 struct drm_crtc *crtc,
b840d907 655 struct drm_framebuffer *fb,
b840d907
JB
656 int crtc_x, int crtc_y,
657 unsigned int crtc_w, unsigned int crtc_h,
658 uint32_t x, uint32_t y,
659 uint32_t src_w, uint32_t src_h);
b39d53f6 660 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 661 struct drm_crtc *crtc);
c59cb179 662 int (*check_plane)(struct drm_plane *plane,
061e4b8d 663 struct intel_crtc_state *crtc_state,
c59cb179
MR
664 struct intel_plane_state *state);
665 void (*commit_plane)(struct drm_plane *plane,
666 struct intel_plane_state *state);
b840d907
JB
667};
668
b445e3b0
ED
669struct intel_watermark_params {
670 unsigned long fifo_size;
671 unsigned long max_wm;
672 unsigned long default_wm;
673 unsigned long guard_size;
674 unsigned long cacheline_size;
675};
676
677struct cxsr_latency {
678 int is_desktop;
679 int is_ddr3;
680 unsigned long fsb_freq;
681 unsigned long mem_freq;
682 unsigned long display_sr;
683 unsigned long display_hpll_disable;
684 unsigned long cursor_sr;
685 unsigned long cursor_hpll_disable;
686};
687
de419ab6 688#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 689#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 690#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 691#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 692#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 693#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 694#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 695#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 696#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 697
f5bbfca3 698struct intel_hdmi {
f0f59a00 699 i915_reg_t hdmi_reg;
f5bbfca3 700 int ddc_bus;
0f2a2a75 701 bool limited_color_range;
55bc60db 702 bool color_range_auto;
f5bbfca3
ED
703 bool has_hdmi_sink;
704 bool has_audio;
705 enum hdmi_force_audio force_audio;
abedc077 706 bool rgb_quant_range_selectable;
94a11ddc 707 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 708 struct intel_connector *attached_connector;
f5bbfca3 709 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 710 enum hdmi_infoframe_type type,
fff63867 711 const void *frame, ssize_t len);
687f4d06 712 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 713 bool enable,
7c5f93b0 714 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
715 bool (*infoframe_enabled)(struct drm_encoder *encoder,
716 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
717};
718
0e32b39c 719struct intel_dp_mst_encoder;
b091cd92 720#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 721
fe3cd48d
R
722/*
723 * enum link_m_n_set:
724 * When platform provides two set of M_N registers for dp, we can
725 * program them and switch between them incase of DRRS.
726 * But When only one such register is provided, we have to program the
727 * required divider value on that registers itself based on the DRRS state.
728 *
729 * M1_N1 : Program dp_m_n on M1_N1 registers
730 * dp_m2_n2 on M2_N2 registers (If supported)
731 *
732 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
733 * M2_N2 registers are not supported
734 */
735
736enum link_m_n_set {
737 /* Sets the m1_n1 and m2_n2 */
738 M1_N1 = 0,
739 M2_N2
740};
741
54d63ca6 742struct intel_dp {
f0f59a00
VS
743 i915_reg_t output_reg;
744 i915_reg_t aux_ch_ctl_reg;
745 i915_reg_t aux_ch_data_reg[5];
54d63ca6 746 uint32_t DP;
901c2daf
VS
747 int link_rate;
748 uint8_t lane_count;
54d63ca6
SK
749 bool has_audio;
750 enum hdmi_force_audio force_audio;
0f2a2a75 751 bool limited_color_range;
55bc60db 752 bool color_range_auto;
54d63ca6 753 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 754 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 755 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
756 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
757 uint8_t num_sink_rates;
758 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 759 struct drm_dp_aux aux;
54d63ca6
SK
760 uint8_t train_set[4];
761 int panel_power_up_delay;
762 int panel_power_down_delay;
763 int panel_power_cycle_delay;
764 int backlight_on_delay;
765 int backlight_off_delay;
54d63ca6
SK
766 struct delayed_work panel_vdd_work;
767 bool want_panel_vdd;
dce56b3c
PZ
768 unsigned long last_power_cycle;
769 unsigned long last_power_on;
770 unsigned long last_backlight_off;
5d42f82a 771
01527b31
CT
772 struct notifier_block edp_notifier;
773
a4a5d2f8
VS
774 /*
775 * Pipe whose power sequencer is currently locked into
776 * this port. Only relevant on VLV/CHV.
777 */
778 enum pipe pps_pipe;
36b5f425 779 struct edp_power_seq pps_delays;
a4a5d2f8 780
0e32b39c
DA
781 bool can_mst; /* this port supports mst */
782 bool is_mst;
783 int active_mst_links;
784 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 785 struct intel_connector *attached_connector;
ec5b01dd 786
0e32b39c
DA
787 /* mst connector list */
788 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
789 struct drm_dp_mst_topology_mgr mst_mgr;
790
ec5b01dd 791 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
792 /*
793 * This function returns the value we have to program the AUX_CTL
794 * register with to kick off an AUX transaction.
795 */
796 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
797 bool has_aux_irq,
798 int send_bytes,
799 uint32_t aux_clock_divider);
ad64217b
ACO
800
801 /* This is called before a link training is starterd */
802 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
803
4e96c977 804 bool train_set_valid;
c5d5ab7a
TP
805
806 /* Displayport compliance testing */
807 unsigned long compliance_test_type;
559be30c
TP
808 unsigned long compliance_test_data;
809 bool compliance_test_active;
54d63ca6
SK
810};
811
da63a9f2
PZ
812struct intel_digital_port {
813 struct intel_encoder base;
174edf1f 814 enum port port;
bcf53de4 815 u32 saved_port_bits;
da63a9f2
PZ
816 struct intel_dp dp;
817 struct intel_hdmi hdmi;
b2c5c181 818 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 819 bool release_cl2_override;
cae666ce
TI
820 /* for communication with audio component; protected by av_mutex */
821 const struct drm_connector *audio_connector;
da63a9f2
PZ
822};
823
0e32b39c
DA
824struct intel_dp_mst_encoder {
825 struct intel_encoder base;
826 enum pipe pipe;
827 struct intel_digital_port *primary;
828 void *port; /* store this opaque as its illegal to dereference it */
829};
830
65d64cc5 831static inline enum dpio_channel
89b667f8
JB
832vlv_dport_to_channel(struct intel_digital_port *dport)
833{
834 switch (dport->port) {
835 case PORT_B:
00fc31b7 836 case PORT_D:
e4607fcf 837 return DPIO_CH0;
89b667f8 838 case PORT_C:
e4607fcf 839 return DPIO_CH1;
89b667f8
JB
840 default:
841 BUG();
842 }
843}
844
65d64cc5
VS
845static inline enum dpio_phy
846vlv_dport_to_phy(struct intel_digital_port *dport)
847{
848 switch (dport->port) {
849 case PORT_B:
850 case PORT_C:
851 return DPIO_PHY0;
852 case PORT_D:
853 return DPIO_PHY1;
854 default:
855 BUG();
856 }
857}
858
859static inline enum dpio_channel
eb69b0e5
CML
860vlv_pipe_to_channel(enum pipe pipe)
861{
862 switch (pipe) {
863 case PIPE_A:
864 case PIPE_C:
865 return DPIO_CH0;
866 case PIPE_B:
867 return DPIO_CH1;
868 default:
869 BUG();
870 }
871}
872
f875c15a
CW
873static inline struct drm_crtc *
874intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
875{
876 struct drm_i915_private *dev_priv = dev->dev_private;
877 return dev_priv->pipe_to_crtc_mapping[pipe];
878}
879
417ae147
CW
880static inline struct drm_crtc *
881intel_get_crtc_for_plane(struct drm_device *dev, int plane)
882{
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 return dev_priv->plane_to_crtc_mapping[plane];
885}
886
4e5359cd
SF
887struct intel_unpin_work {
888 struct work_struct work;
b4a98e57 889 struct drm_crtc *crtc;
ab8d6675 890 struct drm_framebuffer *old_fb;
05394f39 891 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 892 struct drm_pending_vblank_event *event;
e7d841ca
CW
893 atomic_t pending;
894#define INTEL_FLIP_INACTIVE 0
895#define INTEL_FLIP_PENDING 1
896#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
897 u32 flip_count;
898 u32 gtt_offset;
f06cc1b9 899 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
900 u32 flip_queued_vblank;
901 u32 flip_ready_vblank;
4e5359cd
SF
902 bool enable_stall_check;
903};
904
5f1aae65
PZ
905struct intel_load_detect_pipe {
906 struct drm_framebuffer *release_fb;
907 bool load_detect_temp;
908 int dpms_mode;
909};
79e53945 910
5f1aae65
PZ
911static inline struct intel_encoder *
912intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
913{
914 return to_intel_connector(connector)->encoder;
915}
916
da63a9f2
PZ
917static inline struct intel_digital_port *
918enc_to_dig_port(struct drm_encoder *encoder)
919{
920 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
921}
922
0e32b39c
DA
923static inline struct intel_dp_mst_encoder *
924enc_to_mst(struct drm_encoder *encoder)
925{
926 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
927}
928
9ff8c9ba
ID
929static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
930{
931 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
932}
933
934static inline struct intel_digital_port *
935dp_to_dig_port(struct intel_dp *intel_dp)
936{
937 return container_of(intel_dp, struct intel_digital_port, dp);
938}
939
940static inline struct intel_digital_port *
941hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
942{
943 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
944}
945
6af31a65
DL
946/*
947 * Returns the number of planes for this pipe, ie the number of sprites + 1
948 * (primary plane). This doesn't count the cursor plane then.
949 */
950static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
951{
952 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
953}
5f1aae65 954
47339cd9 955/* intel_fifo_underrun.c */
a72e4c9f 956bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 957 enum pipe pipe, bool enable);
a72e4c9f 958bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
959 enum transcoder pch_transcoder,
960 bool enable);
1f7247c0
DV
961void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
962 enum pipe pipe);
963void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
964 enum transcoder pch_transcoder);
aca7b684
VS
965void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
966void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
967
968/* i915_irq.c */
480c8033
DV
969void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
970void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
971void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
972void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 973void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
974void gen6_enable_rps_interrupts(struct drm_device *dev);
975void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 976u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
977void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
978void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
979static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
980{
981 /*
982 * We only use drm_irq_uninstall() at unload and VT switch, so
983 * this is the only thing we need to check.
984 */
2aeb7d3a 985 return dev_priv->pm.irqs_enabled;
9df7575f
JB
986}
987
a225f079 988int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
989void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
990 unsigned int pipe_mask);
5f1aae65 991
5f1aae65 992/* intel_crt.c */
87440425 993void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
994
995
996/* intel_ddi.c */
e404ba8d
VS
997void intel_ddi_clk_select(struct intel_encoder *encoder,
998 const struct intel_crtc_state *pipe_config);
87440425
PZ
999void intel_prepare_ddi(struct drm_device *dev);
1000void hsw_fdi_link_train(struct drm_crtc *crtc);
1001void intel_ddi_init(struct drm_device *dev, enum port port);
1002enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1003bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1004void intel_ddi_pll_init(struct drm_device *dev);
1005void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1006void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1007 enum transcoder cpu_transcoder);
1008void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1009void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1010bool intel_ddi_pll_select(struct intel_crtc *crtc,
1011 struct intel_crtc_state *crtc_state);
87440425 1012void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1013void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1014bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1015void intel_ddi_fdi_disable(struct drm_crtc *crtc);
3d52ccf5
LY
1016bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1017 struct intel_crtc *intel_crtc);
87440425 1018void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1019 struct intel_crtc_state *pipe_config);
bcddf610
S
1020struct intel_encoder *
1021intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1022
44905a27 1023void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1024void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1025 struct intel_crtc_state *pipe_config);
0e32b39c 1026void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1027uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1028
b680c37a 1029/* intel_frontbuffer.c */
f99d7069 1030void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1031 enum fb_op_origin origin);
f99d7069
DV
1032void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1033 unsigned frontbuffer_bits);
1034void intel_frontbuffer_flip_complete(struct drm_device *dev,
1035 unsigned frontbuffer_bits);
f99d7069 1036void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1037 unsigned frontbuffer_bits);
6761dd31
TU
1038unsigned int intel_fb_align_height(struct drm_device *dev,
1039 unsigned int height,
1040 uint32_t pixel_format,
1041 uint64_t fb_format_modifier);
de152b62
RV
1042void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1043 enum fb_op_origin origin);
b321803d
DL
1044u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1045 uint32_t pixel_format);
b680c37a 1046
7c10a2b5
JN
1047/* intel_audio.c */
1048void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1049void intel_audio_codec_enable(struct intel_encoder *encoder);
1050void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1051void i915_audio_component_init(struct drm_i915_private *dev_priv);
1052void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1053
b680c37a 1054/* intel_display.c */
65a3fea0 1055extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1056bool intel_has_pending_fb_unpin(struct drm_device *dev);
1057int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1058int intel_hrawclk(struct drm_device *dev);
b680c37a 1059void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1060void intel_mark_idle(struct drm_device *dev);
1061void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1062int intel_display_suspend(struct drm_device *dev);
87440425 1063void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1064int intel_connector_init(struct intel_connector *);
1065struct intel_connector *intel_connector_alloc(void);
87440425 1066bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1067void intel_connector_attach_encoder(struct intel_connector *connector,
1068 struct intel_encoder *encoder);
1069struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1070struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1071 struct drm_crtc *crtc);
752aa88a 1072enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1073int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
87440425
PZ
1075enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1076 enum pipe pipe);
4093561b 1077bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1078static inline void
1079intel_wait_for_vblank(struct drm_device *dev, int pipe)
1080{
1081 drm_wait_one_vblank(dev, pipe);
1082}
0c241d5b
VS
1083static inline void
1084intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1085{
1086 const struct intel_crtc *crtc =
1087 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1088
1089 if (crtc->active)
1090 intel_wait_for_vblank(dev, pipe);
1091}
87440425 1092int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1093void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1094 struct intel_digital_port *dport,
1095 unsigned int expected_mask);
87440425
PZ
1096bool intel_get_load_detect_pipe(struct drm_connector *connector,
1097 struct drm_display_mode *mode,
51fd371b
RC
1098 struct intel_load_detect_pipe *old,
1099 struct drm_modeset_acquire_ctx *ctx);
87440425 1100void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1101 struct intel_load_detect_pipe *old,
1102 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1103int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1104 struct drm_framebuffer *fb,
7580d774 1105 const struct drm_plane_state *plane_state);
a8bb6818
DV
1106struct drm_framebuffer *
1107__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1108 struct drm_mode_fb_cmd2 *mode_cmd,
1109 struct drm_i915_gem_object *obj);
87440425
PZ
1110void intel_prepare_page_flip(struct drm_device *dev, int plane);
1111void intel_finish_page_flip(struct drm_device *dev, int pipe);
1112void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1113void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1114int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1115 const struct drm_plane_state *new_state);
38f3ce3a 1116void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1117 const struct drm_plane_state *old_state);
a98b3431
MR
1118int intel_plane_atomic_get_property(struct drm_plane *plane,
1119 const struct drm_plane_state *state,
1120 struct drm_property *property,
1121 uint64_t *val);
1122int intel_plane_atomic_set_property(struct drm_plane *plane,
1123 struct drm_plane_state *state,
1124 struct drm_property *property,
1125 uint64_t val);
da20eabd
ML
1126int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1127 struct drm_plane_state *plane_state);
716c2e55 1128
50470bb0
TU
1129unsigned int
1130intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 1131 uint64_t fb_format_modifier, unsigned int plane);
50470bb0 1132
121920fa
TU
1133static inline bool
1134intel_rotation_90_or_270(unsigned int rotation)
1135{
1136 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1137}
1138
3b7a5119
SJ
1139void intel_create_rotation_property(struct drm_device *dev,
1140 struct intel_plane *plane);
1141
716c2e55 1142/* shared dpll functions */
5f1aae65 1143struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1144void assert_shared_dpll(struct drm_i915_private *dev_priv,
1145 struct intel_shared_dpll *pll,
1146 bool state);
1147#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1148#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1149struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1150 struct intel_crtc_state *state);
716c2e55 1151
d288f65f
VS
1152void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1153 const struct dpll *dpll);
1154void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1155
716c2e55 1156/* modesetting asserts */
b680c37a
DV
1157void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1158 enum pipe pipe);
55607e8a
DV
1159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state);
1161#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1162#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1163void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1164 enum pipe pipe, bool state);
1165#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1166#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1167void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1168#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1169#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1170unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1171 int *x, int *y,
87440425
PZ
1172 unsigned int tiling_mode,
1173 unsigned int bpp,
1174 unsigned int pitch);
7514747d
VS
1175void intel_prepare_reset(struct drm_device *dev);
1176void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1177void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1178void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1179void broxton_init_cdclk(struct drm_device *dev);
1180void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1181void broxton_ddi_phy_init(struct drm_device *dev);
1182void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1183void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1184void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1185void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1186int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1187void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1188void skl_enable_dc6(struct drm_i915_private *dev_priv);
1189void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1190void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1191 struct intel_crtc_state *pipe_config);
fe3cd48d 1192void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1193int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1194void
5cec258b 1195ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1196 int dotclock);
5ab7b0b7
ID
1197bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1198 intel_clock_t *best_clock);
dccbea3b
ID
1199int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1200
87440425 1201bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1202void hsw_enable_ips(struct intel_crtc *crtc);
1203void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1204enum intel_display_power_domain
1205intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1206enum intel_display_power_domain
1207intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1208void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1209 struct intel_crtc_state *pipe_config);
e2fcdaa9 1210void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1211
e435d6e5 1212int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1213int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1214
44eb0cb9
MK
1215u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1216 struct drm_i915_gem_object *obj,
1217 unsigned int plane);
dedf278c 1218
6156a456
CK
1219u32 skl_plane_ctl_format(uint32_t pixel_format);
1220u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1221u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1222
eb805623 1223/* intel_csr.c */
f4448375
DV
1224void intel_csr_ucode_init(struct drm_i915_private *);
1225void intel_csr_load_program(struct drm_i915_private *);
1226void intel_csr_ucode_fini(struct drm_i915_private *);
eb805623 1227
5f1aae65 1228/* intel_dp.c */
f0f59a00 1229void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1230bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1231 struct intel_connector *intel_connector);
901c2daf
VS
1232void intel_dp_set_link_params(struct intel_dp *intel_dp,
1233 const struct intel_crtc_state *pipe_config);
87440425 1234void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1235void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1236void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1237void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1238int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1239bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1240 struct intel_crtc_state *pipe_config);
5d8a7752 1241bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1242enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1243 bool long_hpd);
4be73780
DV
1244void intel_edp_backlight_on(struct intel_dp *intel_dp);
1245void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1246void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1247void intel_edp_panel_on(struct intel_dp *intel_dp);
1248void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1249void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1250void intel_dp_mst_suspend(struct drm_device *dev);
1251void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1252int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1253int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1254void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1255void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1256uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1257void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1258void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1259void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1260void intel_edp_drrs_invalidate(struct drm_device *dev,
1261 unsigned frontbuffer_bits);
1262void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1263bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1264 struct intel_digital_port *port);
6fa2d197 1265void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1266
94223d04
ACO
1267void
1268intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1269 uint8_t dp_train_pat);
1270void
1271intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1272void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1273uint8_t
1274intel_dp_voltage_max(struct intel_dp *intel_dp);
1275uint8_t
1276intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1277void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1278 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1279bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1280bool
1281intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1282
0e32b39c
DA
1283/* intel_dp_mst.c */
1284int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1285void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1286/* intel_dsi.c */
4328633d 1287void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1288
1289
1290/* intel_dvo.c */
87440425 1291void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1292
1293
0632fef6 1294/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1295#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1296extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1297extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1298extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1299extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1300extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1301extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1302#else
1303static inline int intel_fbdev_init(struct drm_device *dev)
1304{
1305 return 0;
1306}
5f1aae65 1307
e00bf696 1308static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1309{
1310}
1311
1312static inline void intel_fbdev_fini(struct drm_device *dev)
1313{
1314}
1315
82e3b8c1 1316static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1317{
1318}
1319
0632fef6 1320static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1321{
1322}
1323#endif
5f1aae65 1324
7ff0ebcc 1325/* intel_fbc.c */
0e631adc 1326bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
d029bcad 1327void intel_fbc_deactivate(struct intel_crtc *crtc);
754d1133 1328void intel_fbc_update(struct intel_crtc *crtc);
7ff0ebcc 1329void intel_fbc_init(struct drm_i915_private *dev_priv);
d029bcad 1330void intel_fbc_enable(struct intel_crtc *crtc);
7733b49b 1331void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1332void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1333void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1334 unsigned int frontbuffer_bits,
1335 enum fb_op_origin origin);
1336void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1337 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1338void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1339
5f1aae65 1340/* intel_hdmi.c */
f0f59a00 1341void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1342void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1343 struct intel_connector *intel_connector);
1344struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1345bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1346 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1347
1348
1349/* intel_lvds.c */
87440425
PZ
1350void intel_lvds_init(struct drm_device *dev);
1351bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1352
1353
1354/* intel_modes.c */
1355int intel_connector_update_modes(struct drm_connector *connector,
87440425 1356 struct edid *edid);
5f1aae65 1357int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1358void intel_attach_force_audio_property(struct drm_connector *connector);
1359void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1360void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1361
1362
1363/* intel_overlay.c */
87440425
PZ
1364void intel_setup_overlay(struct drm_device *dev);
1365void intel_cleanup_overlay(struct drm_device *dev);
1366int intel_overlay_switch_off(struct intel_overlay *overlay);
1367int intel_overlay_put_image(struct drm_device *dev, void *data,
1368 struct drm_file *file_priv);
1369int intel_overlay_attrs(struct drm_device *dev, void *data,
1370 struct drm_file *file_priv);
1362b776 1371void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1372
1373
1374/* intel_panel.c */
87440425 1375int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1376 struct drm_display_mode *fixed_mode,
1377 struct drm_display_mode *downclock_mode);
87440425
PZ
1378void intel_panel_fini(struct intel_panel *panel);
1379void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1380 struct drm_display_mode *adjusted_mode);
1381void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1382 struct intel_crtc_state *pipe_config,
87440425
PZ
1383 int fitting_mode);
1384void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1385 struct intel_crtc_state *pipe_config,
87440425 1386 int fitting_mode);
6dda730e
JN
1387void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1388 u32 level, u32 max);
6517d273 1389int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1390void intel_panel_enable_backlight(struct intel_connector *connector);
1391void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1392void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1393enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1394extern struct drm_display_mode *intel_find_panel_downclock(
1395 struct drm_device *dev,
1396 struct drm_display_mode *fixed_mode,
1397 struct drm_connector *connector);
0962c3c9
VS
1398void intel_backlight_register(struct drm_device *dev);
1399void intel_backlight_unregister(struct drm_device *dev);
1400
5f1aae65 1401
0bc12bcb 1402/* intel_psr.c */
0bc12bcb
RV
1403void intel_psr_enable(struct intel_dp *intel_dp);
1404void intel_psr_disable(struct intel_dp *intel_dp);
1405void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1406 unsigned frontbuffer_bits);
0bc12bcb 1407void intel_psr_flush(struct drm_device *dev,
169de131
RV
1408 unsigned frontbuffer_bits,
1409 enum fb_op_origin origin);
0bc12bcb 1410void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1411void intel_psr_single_frame_update(struct drm_device *dev,
1412 unsigned frontbuffer_bits);
0bc12bcb 1413
9c065a7d
DV
1414/* intel_runtime_pm.c */
1415int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1416void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1417void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1418void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
2f693e28
DL
1419void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1420void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
f458ebbc 1421void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1422const char *
1423intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1424
f458ebbc
DV
1425bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1426 enum intel_display_power_domain domain);
1427bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1428 enum intel_display_power_domain domain);
9c065a7d
DV
1429void intel_display_power_get(struct drm_i915_private *dev_priv,
1430 enum intel_display_power_domain domain);
1431void intel_display_power_put(struct drm_i915_private *dev_priv,
1432 enum intel_display_power_domain domain);
da5827c3
ID
1433
1434static inline void
1435assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1436{
1437 WARN_ONCE(dev_priv->pm.suspended,
1438 "Device suspended during HW access\n");
1439}
1440
1441static inline void
1442assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1443{
1444 assert_rpm_device_not_suspended(dev_priv);
1445}
1446
9c065a7d
DV
1447void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1448void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1449void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1450
d9bc89d9
DV
1451void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1452
e0fce78f
VS
1453void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1454 bool override, unsigned int mask);
b0b33846
VS
1455bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1456 enum dpio_channel ch, bool override);
e0fce78f
VS
1457
1458
5f1aae65 1459/* intel_pm.c */
87440425
PZ
1460void intel_init_clock_gating(struct drm_device *dev);
1461void intel_suspend_hw(struct drm_device *dev);
546c81fd 1462int ilk_wm_max_level(const struct drm_device *dev);
87440425 1463void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1464void intel_init_pm(struct drm_device *dev);
f742a552 1465void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1466void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1467void intel_gpu_ips_teardown(void);
ae48434c
ID
1468void intel_init_gt_powersave(struct drm_device *dev);
1469void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1470void intel_enable_gt_powersave(struct drm_device *dev);
1471void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1472void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1473void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1474void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1475void gen6_rps_busy(struct drm_i915_private *dev_priv);
1476void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1477void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1478void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1479 struct intel_rps_client *rps,
1480 unsigned long submitted);
6ad790c0 1481void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1482 struct drm_i915_gem_request *req);
6eb1a681 1483void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1484void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1485void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1486void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1487 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1488uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1489
5f1aae65 1490/* intel_sdvo.c */
f0f59a00
VS
1491bool intel_sdvo_init(struct drm_device *dev,
1492 i915_reg_t reg, enum port port);
96a02917 1493
2b28bb1b 1494
5f1aae65 1495/* intel_sprite.c */
87440425 1496int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1497int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1498 struct drm_file *file_priv);
34e0adbb
ML
1499void intel_pipe_update_start(struct intel_crtc *crtc);
1500void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1501
1502/* intel_tv.c */
87440425 1503void intel_tv_init(struct drm_device *dev);
20ddf665 1504
ea2c67bb 1505/* intel_atomic.c */
2545e4a6
MR
1506int intel_connector_atomic_get_property(struct drm_connector *connector,
1507 const struct drm_connector_state *state,
1508 struct drm_property *property,
1509 uint64_t *val);
1356837e
MR
1510struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1511void intel_crtc_destroy_state(struct drm_crtc *crtc,
1512 struct drm_crtc_state *state);
de419ab6
ML
1513struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1514void intel_atomic_state_clear(struct drm_atomic_state *);
1515struct intel_shared_dpll_config *
1516intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1517
10f81c19
ACO
1518static inline struct intel_crtc_state *
1519intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1520 struct intel_crtc *crtc)
1521{
1522 struct drm_crtc_state *crtc_state;
1523 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1524 if (IS_ERR(crtc_state))
0b6cc188 1525 return ERR_CAST(crtc_state);
10f81c19
ACO
1526
1527 return to_intel_crtc_state(crtc_state);
1528}
d03c93d4
CK
1529int intel_atomic_setup_scalers(struct drm_device *dev,
1530 struct intel_crtc *intel_crtc,
1531 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1532
1533/* intel_atomic_plane.c */
8e7d688b 1534struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1535struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1536void intel_plane_destroy_state(struct drm_plane *plane,
1537 struct drm_plane_state *state);
1538extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1539
79e53945 1540#endif /* __INTEL_DRV_H__ */