]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
Revert "drm/i915: Enable full PPGTT on gen7"
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
913d8d11 38
2e541625
AE
39#define DIV_ROUND_CLOSEST_ULL(ll, d) \
40({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
1d5bfac9
DV
42/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
481b6af3 50#define _wait_for(COND, MS, W) ({ \
1d5bfac9 51 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 52 int ret__ = 0; \
0206e353 53 while (!(COND)) { \
913d8d11 54 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
55 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
913d8d11
CW
57 break; \
58 } \
0cc2764c
BW
59 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
913d8d11
CW
64 } \
65 ret__; \
66})
67
481b6af3
CW
68#define wait_for(COND, MS) _wait_for(COND, MS, 1)
69#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
70#define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
481b6af3 72
49938ac4
JN
73#define KHz(x) (1000 * (x))
74#define MHz(x) KHz(1000 * (x))
021357ac 75
79e53945
JB
76/*
77 * Display related stuff
78 */
79
80/* store information about an Ixxx DVO */
81/* The i830->i865 use multiple DVOs with multiple i2cs */
82/* the i915, i945 have a single sDVO i2c bus - which is different */
83#define MAX_OUTPUTS 6
84/* maximum connectors per crtcs in the mode set */
79e53945 85
4726e0b0
SK
86/* Maximum cursor sizes */
87#define GEN2_CURSOR_WIDTH 64
88#define GEN2_CURSOR_HEIGHT 64
068be561
DL
89#define MAX_CURSOR_WIDTH 256
90#define MAX_CURSOR_HEIGHT 256
4726e0b0 91
79e53945
JB
92#define INTEL_I2C_BUS_DVO 1
93#define INTEL_I2C_BUS_SDVO 2
94
95/* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
97#define INTEL_OUTPUT_UNUSED 0
98#define INTEL_OUTPUT_ANALOG 1
99#define INTEL_OUTPUT_DVO 2
100#define INTEL_OUTPUT_SDVO 3
101#define INTEL_OUTPUT_LVDS 4
102#define INTEL_OUTPUT_TVOUT 5
7d57382e 103#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 104#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 105#define INTEL_OUTPUT_EDP 8
72ffa333
JN
106#define INTEL_OUTPUT_DSI 9
107#define INTEL_OUTPUT_UNKNOWN 10
0e32b39c 108#define INTEL_OUTPUT_DP_MST 11
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856
DV
133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
138
79e53945 139 int type;
bc079e8b 140 unsigned int cloneable;
5ab432ef 141 bool connectors_active;
21d40d37 142 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
143 bool (*compute_config)(struct intel_encoder *,
144 struct intel_crtc_config *);
dafd226c 145 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 146 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 147 void (*enable)(struct intel_encoder *);
6cc5f341 148 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 149 void (*disable)(struct intel_encoder *);
bf49ec8c 150 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 155 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 156 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
045ac3b5
JB
159 void (*get_config)(struct intel_encoder *,
160 struct intel_crtc_config *pipe_config);
07f9cd0b
ID
161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
f8aed700 167 int crtc_mask;
1d843f9d 168 enum hpd_pin hpd_pin;
79e53945
JB
169};
170
1d508706 171struct intel_panel {
dd06f90e 172 struct drm_display_mode *fixed_mode;
ec9ed197 173 struct drm_display_mode *downclock_mode;
4d891523 174 int fitting_mode;
58c68779
JN
175
176 /* backlight */
177 struct {
c91c9f32 178 bool present;
58c68779 179 u32 level;
6dda730e 180 u32 min;
7bd688cd 181 u32 max;
58c68779 182 bool enabled;
636baebf
JN
183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
58c68779
JN
185 struct backlight_device *device;
186 } backlight;
ab656bb9
JN
187
188 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
189};
190
5daa55eb
ZW
191struct intel_connector {
192 struct drm_connector base;
9a935856
DV
193 /*
194 * The fixed encoder this connector is connected to.
195 */
df0e9248 196 struct intel_encoder *encoder;
9a935856
DV
197
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
f0947c37
DV
204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
1d508706 207
4932e2c3
ID
208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
1d508706
JN
216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
9cd300e0
JN
218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
beb60608 221 struct edid *detect_edid;
821450c6
EE
222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
0e32b39c
DA
226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
5daa55eb
ZW
230};
231
80ad9206
VS
232typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242} intel_clock_t;
243
eeca778a
GP
244struct intel_plane_state {
245 struct drm_crtc *crtc;
246 struct drm_framebuffer *fb;
247 struct drm_rect src;
248 struct drm_rect dst;
249 struct drm_rect clip;
250 struct drm_rect orig_src;
251 struct drm_rect orig_dst;
252 bool visible;
253};
254
46f297fb 255struct intel_plane_config {
46f297fb
JB
256 bool tiled;
257 int size;
258 u32 base;
259};
260
b8cecdf5 261struct intel_crtc_config {
bb760063
DV
262 /**
263 * quirks - bitfield with hw state readout quirks
264 *
265 * For various reasons the hw state readout code might not be able to
266 * completely faithfully read out the current state. These cases are
267 * tracked with quirk flags so that fastboot and state checker can act
268 * accordingly.
269 */
9953599b
DV
270#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
271#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
272 unsigned long quirks;
273
5113bc9b
VS
274 /* User requested mode, only valid as a starting point to
275 * compute adjusted_mode, except in the case of (S)DVO where
276 * it's also for the output timings of the (S)DVO chip.
277 * adjusted_mode will then correspond to the S(DVO) chip's
278 * preferred input timings. */
b8cecdf5 279 struct drm_display_mode requested_mode;
3c52f4eb 280 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 281 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 282 struct drm_display_mode adjusted_mode;
37327abd
VS
283
284 /* Pipe source size (ie. panel fitter input size)
285 * All planes will be positioned inside this space,
286 * and get clipped at the edges. */
287 int pipe_src_w, pipe_src_h;
288
5bfe2ac0
DV
289 /* Whether to set up the PCH/FDI. Note that we never allow sharing
290 * between pch encoders and cpu encoders. */
291 bool has_pch_encoder;
50f3b016 292
3b117c8f
DV
293 /* CPU Transcoder for the pipe. Currently this can only differ from the
294 * pipe on Haswell (where we have a special eDP transcoder). */
295 enum transcoder cpu_transcoder;
296
50f3b016
DV
297 /*
298 * Use reduced/limited/broadcast rbg range, compressing from the full
299 * range fed into the crtcs.
300 */
301 bool limited_color_range;
302
03afc4a2
DV
303 /* DP has a bunch of special case unfortunately, so mark the pipe
304 * accordingly. */
305 bool has_dp_encoder;
d8b32247 306
6897b4b5
DV
307 /* Whether we should send NULL infoframes. Required for audio. */
308 bool has_hdmi_sink;
309
9ed109a7
DV
310 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
311 * has_dp_encoder is set. */
312 bool has_audio;
313
d8b32247
DV
314 /*
315 * Enable dithering, used when the selected pipe bpp doesn't match the
316 * plane bpp.
317 */
965e0c48 318 bool dither;
f47709a9
DV
319
320 /* Controls for the clock computation, to override various stages. */
321 bool clock_set;
322
09ede541
DV
323 /* SDVO TV has a bunch of special case. To make multifunction encoders
324 * work correctly, we need to track this at runtime.*/
325 bool sdvo_tv_clock;
326
e29c22c0
DV
327 /*
328 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
329 * required. This is set in the 2nd loop of calling encoder's
330 * ->compute_config if the first pick doesn't work out.
331 */
332 bool bw_constrained;
333
f47709a9
DV
334 /* Settings for the intel dpll used on pretty much everything but
335 * haswell. */
80ad9206 336 struct dpll dpll;
f47709a9 337
a43f6e0f
DV
338 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
339 enum intel_dpll_id shared_dpll;
340
de7cfc63
DV
341 /* PORT_CLK_SEL for DDI ports. */
342 uint32_t ddi_pll_sel;
343
66e985c0
DV
344 /* Actual register state of the dpll, for shared dpll cross-checking. */
345 struct intel_dpll_hw_state dpll_hw_state;
346
965e0c48 347 int pipe_bpp;
6cf86a5e 348 struct intel_link_m_n dp_m_n;
ff9a6750 349
439d7ac0
PB
350 /* m2_n2 for eDP downclock */
351 struct intel_link_m_n dp_m2_n2;
f769cd24 352 bool has_drrs;
439d7ac0 353
ff9a6750
DV
354 /*
355 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
356 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
357 * already multiplied by pixel_multiplier.
df92b1e6 358 */
ff9a6750
DV
359 int port_clock;
360
6cc5f341
DV
361 /* Used by SDVO (and if we ever fix it, HDMI). */
362 unsigned pixel_multiplier;
2dd24552
JB
363
364 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
365 struct {
366 u32 control;
367 u32 pgm_ratios;
68fc8742 368 u32 lvds_border_bits;
b074cec8
JB
369 } gmch_pfit;
370
371 /* Panel fitter placement and size for Ironlake+ */
372 struct {
373 u32 pos;
374 u32 size;
fd4daa9c 375 bool enabled;
fabf6e51 376 bool force_thru;
b074cec8 377 } pch_pfit;
33d29b14 378
ca3a0ff8 379 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 380 int fdi_lanes;
ca3a0ff8 381 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
382
383 bool ips_enabled;
cf532bb2
VS
384
385 bool double_wide;
0e32b39c
DA
386
387 bool dp_encoder_is_mst;
388 int pbn;
b8cecdf5
DV
389};
390
0b2ae6d7
VS
391struct intel_pipe_wm {
392 struct intel_wm_level wm[5];
393 uint32_t linetime;
394 bool fbc_wm_enabled;
2a44b76b
VS
395 bool pipe_enabled;
396 bool sprites_enabled;
397 bool sprites_scaled;
0b2ae6d7
VS
398};
399
84c33a64
SG
400struct intel_mmio_flip {
401 u32 seqno;
402 u32 ring_id;
403};
404
79e53945
JB
405struct intel_crtc {
406 struct drm_crtc base;
80824003
JB
407 enum pipe pipe;
408 enum plane plane;
79e53945 409 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
410 /*
411 * Whether the crtc and the connected output pipeline is active. Implies
412 * that crtc->enabled is set, i.e. the current mode configuration has
413 * some outputs connected to this crtc.
08a48469
DV
414 */
415 bool active;
6efdf354 416 unsigned long enabled_power_domains;
4c445e0e 417 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 418 bool lowfreq_avail;
02e792fb 419 struct intel_overlay *overlay;
6b95a207 420 struct intel_unpin_work *unpin_work;
cda4b7d3 421
b4a98e57
CW
422 atomic_t unpin_work_count;
423
e506a0c6
DV
424 /* Display surface base address adjustement for pageflips. Note that on
425 * gen4+ this only adjusts up to a tile, offsets within a tile are
426 * handled in the hw itself (with the TILEOFF register). */
427 unsigned long dspaddr_offset;
428
05394f39 429 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 430 uint32_t cursor_addr;
cda4b7d3 431 int16_t cursor_width, cursor_height;
4b0e333e 432 uint32_t cursor_cntl;
dc41c154 433 uint32_t cursor_size;
4b0e333e 434 uint32_t cursor_base;
4b645f14 435
46f297fb 436 struct intel_plane_config plane_config;
b8cecdf5 437 struct intel_crtc_config config;
50741abc 438 struct intel_crtc_config *new_config;
7668851f 439 bool new_enabled;
b8cecdf5 440
10d83730
VS
441 /* reset counter value when the last flip was submitted */
442 unsigned int reset_counter;
8664281b
PZ
443
444 /* Access to these should be protected by dev_priv->irq_lock. */
445 bool cpu_fifo_underrun_disabled;
446 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
447
448 /* per-pipe watermark state */
449 struct {
450 /* watermarks currently being used */
451 struct intel_pipe_wm active;
452 } wm;
8d7849db 453
80715b2f 454 int scanline_offset;
84c33a64 455 struct intel_mmio_flip mmio_flip;
79e53945
JB
456};
457
c35426d2
VS
458struct intel_plane_wm_parameters {
459 uint32_t horiz_pixels;
ed57cb8a 460 uint32_t vert_pixels;
c35426d2
VS
461 uint8_t bytes_per_pixel;
462 bool enabled;
463 bool scaled;
464};
465
b840d907
JB
466struct intel_plane {
467 struct drm_plane base;
7f1f3851 468 int plane;
b840d907
JB
469 enum pipe pipe;
470 struct drm_i915_gem_object *obj;
2d354c34 471 bool can_scale;
b840d907 472 int max_downscale;
5e1bac2f
JB
473 int crtc_x, crtc_y;
474 unsigned int crtc_w, crtc_h;
475 uint32_t src_x, src_y;
476 uint32_t src_w, src_h;
76eebda7 477 unsigned int rotation;
526682e9
PZ
478
479 /* Since we need to change the watermarks before/after
480 * enabling/disabling the planes, we need to store the parameters here
481 * as the other pieces of the struct may not reflect the values we want
482 * for the watermark calculations. Currently only Haswell uses this.
483 */
c35426d2 484 struct intel_plane_wm_parameters wm;
526682e9 485
b840d907 486 void (*update_plane)(struct drm_plane *plane,
b39d53f6 487 struct drm_crtc *crtc,
b840d907
JB
488 struct drm_framebuffer *fb,
489 struct drm_i915_gem_object *obj,
490 int crtc_x, int crtc_y,
491 unsigned int crtc_w, unsigned int crtc_h,
492 uint32_t x, uint32_t y,
493 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
494 void (*disable_plane)(struct drm_plane *plane,
495 struct drm_crtc *crtc);
8ea30864
JB
496 int (*update_colorkey)(struct drm_plane *plane,
497 struct drm_intel_sprite_colorkey *key);
498 void (*get_colorkey)(struct drm_plane *plane,
499 struct drm_intel_sprite_colorkey *key);
b840d907
JB
500};
501
b445e3b0
ED
502struct intel_watermark_params {
503 unsigned long fifo_size;
504 unsigned long max_wm;
505 unsigned long default_wm;
506 unsigned long guard_size;
507 unsigned long cacheline_size;
508};
509
510struct cxsr_latency {
511 int is_desktop;
512 int is_ddr3;
513 unsigned long fsb_freq;
514 unsigned long mem_freq;
515 unsigned long display_sr;
516 unsigned long display_hpll_disable;
517 unsigned long cursor_sr;
518 unsigned long cursor_hpll_disable;
519};
520
79e53945 521#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 522#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 523#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 524#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 525#define to_intel_plane(x) container_of(x, struct intel_plane, base)
155e6369 526#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 527
f5bbfca3 528struct intel_hdmi {
b242b7f7 529 u32 hdmi_reg;
f5bbfca3 530 int ddc_bus;
f5bbfca3 531 uint32_t color_range;
55bc60db 532 bool color_range_auto;
f5bbfca3
ED
533 bool has_hdmi_sink;
534 bool has_audio;
535 enum hdmi_force_audio force_audio;
abedc077 536 bool rgb_quant_range_selectable;
94a11ddc 537 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 538 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 539 enum hdmi_infoframe_type type,
fff63867 540 const void *frame, ssize_t len);
687f4d06 541 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 542 bool enable,
687f4d06 543 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
544};
545
0e32b39c 546struct intel_dp_mst_encoder;
b091cd92 547#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 548
4f9db5b5
PB
549/**
550 * HIGH_RR is the highest eDP panel refresh rate read from EDID
551 * LOW_RR is the lowest eDP panel refresh rate found from EDID
552 * parsing for same resolution.
553 */
554enum edp_drrs_refresh_rate_type {
555 DRRS_HIGH_RR,
556 DRRS_LOW_RR,
557 DRRS_MAX_RR, /* RR count */
558};
559
54d63ca6 560struct intel_dp {
54d63ca6 561 uint32_t output_reg;
9ed35ab1 562 uint32_t aux_ch_ctl_reg;
54d63ca6 563 uint32_t DP;
54d63ca6
SK
564 bool has_audio;
565 enum hdmi_force_audio force_audio;
566 uint32_t color_range;
55bc60db 567 bool color_range_auto;
54d63ca6
SK
568 uint8_t link_bw;
569 uint8_t lane_count;
570 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 571 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 572 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 573 struct drm_dp_aux aux;
54d63ca6
SK
574 uint8_t train_set[4];
575 int panel_power_up_delay;
576 int panel_power_down_delay;
577 int panel_power_cycle_delay;
578 int backlight_on_delay;
579 int backlight_off_delay;
54d63ca6
SK
580 struct delayed_work panel_vdd_work;
581 bool want_panel_vdd;
dce56b3c
PZ
582 unsigned long last_power_cycle;
583 unsigned long last_power_on;
584 unsigned long last_backlight_off;
5d42f82a 585
01527b31
CT
586 struct notifier_block edp_notifier;
587
a4a5d2f8
VS
588 /*
589 * Pipe whose power sequencer is currently locked into
590 * this port. Only relevant on VLV/CHV.
591 */
592 enum pipe pps_pipe;
593
06ea66b6 594 bool use_tps3;
0e32b39c
DA
595 bool can_mst; /* this port supports mst */
596 bool is_mst;
597 int active_mst_links;
598 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 599 struct intel_connector *attached_connector;
ec5b01dd 600
0e32b39c
DA
601 /* mst connector list */
602 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
603 struct drm_dp_mst_topology_mgr mst_mgr;
604
ec5b01dd 605 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
606 /*
607 * This function returns the value we have to program the AUX_CTL
608 * register with to kick off an AUX transaction.
609 */
610 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
611 bool has_aux_irq,
612 int send_bytes,
613 uint32_t aux_clock_divider);
4f9db5b5
PB
614 struct {
615 enum drrs_support_type type;
616 enum edp_drrs_refresh_rate_type refresh_rate_type;
439d7ac0 617 struct mutex mutex;
4f9db5b5
PB
618 } drrs_state;
619
54d63ca6
SK
620};
621
da63a9f2
PZ
622struct intel_digital_port {
623 struct intel_encoder base;
174edf1f 624 enum port port;
bcf53de4 625 u32 saved_port_bits;
da63a9f2
PZ
626 struct intel_dp dp;
627 struct intel_hdmi hdmi;
13cf5504 628 bool (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
629};
630
0e32b39c
DA
631struct intel_dp_mst_encoder {
632 struct intel_encoder base;
633 enum pipe pipe;
634 struct intel_digital_port *primary;
635 void *port; /* store this opaque as its illegal to dereference it */
636};
637
89b667f8
JB
638static inline int
639vlv_dport_to_channel(struct intel_digital_port *dport)
640{
641 switch (dport->port) {
642 case PORT_B:
00fc31b7 643 case PORT_D:
e4607fcf 644 return DPIO_CH0;
89b667f8 645 case PORT_C:
e4607fcf 646 return DPIO_CH1;
89b667f8
JB
647 default:
648 BUG();
649 }
650}
651
eb69b0e5
CML
652static inline int
653vlv_pipe_to_channel(enum pipe pipe)
654{
655 switch (pipe) {
656 case PIPE_A:
657 case PIPE_C:
658 return DPIO_CH0;
659 case PIPE_B:
660 return DPIO_CH1;
661 default:
662 BUG();
663 }
664}
665
f875c15a
CW
666static inline struct drm_crtc *
667intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
668{
669 struct drm_i915_private *dev_priv = dev->dev_private;
670 return dev_priv->pipe_to_crtc_mapping[pipe];
671}
672
417ae147
CW
673static inline struct drm_crtc *
674intel_get_crtc_for_plane(struct drm_device *dev, int plane)
675{
676 struct drm_i915_private *dev_priv = dev->dev_private;
677 return dev_priv->plane_to_crtc_mapping[plane];
678}
679
4e5359cd
SF
680struct intel_unpin_work {
681 struct work_struct work;
b4a98e57 682 struct drm_crtc *crtc;
05394f39
CW
683 struct drm_i915_gem_object *old_fb_obj;
684 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 685 struct drm_pending_vblank_event *event;
e7d841ca
CW
686 atomic_t pending;
687#define INTEL_FLIP_INACTIVE 0
688#define INTEL_FLIP_PENDING 1
689#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
690 u32 flip_count;
691 u32 gtt_offset;
d6bbafa1
CW
692 struct intel_engine_cs *flip_queued_ring;
693 u32 flip_queued_seqno;
694 int flip_queued_vblank;
695 int flip_ready_vblank;
4e5359cd
SF
696 bool enable_stall_check;
697};
698
d9e55608 699struct intel_set_config {
1aa4b628
DV
700 struct drm_encoder **save_connector_encoders;
701 struct drm_crtc **save_encoder_crtcs;
7668851f 702 bool *save_crtc_enabled;
5e2b584e
DV
703
704 bool fb_changed;
705 bool mode_changed;
d9e55608
DV
706};
707
5f1aae65
PZ
708struct intel_load_detect_pipe {
709 struct drm_framebuffer *release_fb;
710 bool load_detect_temp;
711 int dpms_mode;
712};
79e53945 713
5f1aae65
PZ
714static inline struct intel_encoder *
715intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
716{
717 return to_intel_connector(connector)->encoder;
718}
719
da63a9f2
PZ
720static inline struct intel_digital_port *
721enc_to_dig_port(struct drm_encoder *encoder)
722{
723 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
724}
725
0e32b39c
DA
726static inline struct intel_dp_mst_encoder *
727enc_to_mst(struct drm_encoder *encoder)
728{
729 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
730}
731
9ff8c9ba
ID
732static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
733{
734 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
735}
736
737static inline struct intel_digital_port *
738dp_to_dig_port(struct intel_dp *intel_dp)
739{
740 return container_of(intel_dp, struct intel_digital_port, dp);
741}
742
743static inline struct intel_digital_port *
744hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
745{
746 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
747}
748
6af31a65
DL
749/*
750 * Returns the number of planes for this pipe, ie the number of sprites + 1
751 * (primary plane). This doesn't count the cursor plane then.
752 */
753static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
754{
755 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
756}
5f1aae65
PZ
757
758/* i915_irq.c */
87440425
PZ
759bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
760 enum pipe pipe, bool enable);
761bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
762 enum transcoder pch_transcoder,
763 bool enable);
480c8033
DV
764void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
765void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
766void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
767void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
768void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
769void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
b963291c
DV
770void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
771void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
772static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
773{
774 /*
775 * We only use drm_irq_uninstall() at unload and VT switch, so
776 * this is the only thing we need to check.
777 */
2aeb7d3a 778 return dev_priv->pm.irqs_enabled;
9df7575f
JB
779}
780
a225f079 781int intel_get_crtc_scanline(struct intel_crtc *crtc);
56b80e1f 782void i9xx_check_fifo_underruns(struct drm_device *dev);
d49bdb0e 783void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 784
5f1aae65 785/* intel_crt.c */
87440425 786void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
787
788
789/* intel_ddi.c */
87440425
PZ
790void intel_prepare_ddi(struct drm_device *dev);
791void hsw_fdi_link_train(struct drm_crtc *crtc);
792void intel_ddi_init(struct drm_device *dev, enum port port);
793enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
794bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
795int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
796void intel_ddi_pll_init(struct drm_device *dev);
797void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
798void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
799 enum transcoder cpu_transcoder);
800void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
801void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
566b734a 802bool intel_ddi_pll_select(struct intel_crtc *crtc);
87440425
PZ
803void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
804void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
805bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
806void intel_ddi_fdi_disable(struct drm_crtc *crtc);
807void intel_ddi_get_config(struct intel_encoder *encoder,
808 struct intel_crtc_config *pipe_config);
5f1aae65 809
44905a27 810void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c
DA
811void intel_ddi_clock_get(struct intel_encoder *encoder,
812 struct intel_crtc_config *pipe_config);
813void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65 814
b680c37a 815/* intel_frontbuffer.c */
f99d7069
DV
816void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
817 struct intel_engine_cs *ring);
818void intel_frontbuffer_flip_prepare(struct drm_device *dev,
819 unsigned frontbuffer_bits);
820void intel_frontbuffer_flip_complete(struct drm_device *dev,
821 unsigned frontbuffer_bits);
822void intel_frontbuffer_flush(struct drm_device *dev,
823 unsigned frontbuffer_bits);
824/**
5c323b2a 825 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
826 * @dev: DRM device
827 * @frontbuffer_bits: frontbuffer plane tracking bits
828 *
829 * This function gets called after scheduling a flip on @obj. This is for
830 * synchronous plane updates which will happen on the next vblank and which will
831 * not get delayed by pending gpu rendering.
832 *
833 * Can be called without any locks held.
834 */
835static inline
836void intel_frontbuffer_flip(struct drm_device *dev,
837 unsigned frontbuffer_bits)
838{
839 intel_frontbuffer_flush(dev, frontbuffer_bits);
840}
841
842void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a
DV
843
844
845/* intel_display.c */
846const char *intel_output_name(int output);
847bool intel_has_pending_fb_unpin(struct drm_device *dev);
848int intel_pch_rawclk(struct drm_device *dev);
849void intel_mark_busy(struct drm_device *dev);
87440425
PZ
850void intel_mark_idle(struct drm_device *dev);
851void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 852void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
853void intel_crtc_update_dpms(struct drm_crtc *crtc);
854void intel_encoder_destroy(struct drm_encoder *encoder);
855void intel_connector_dpms(struct drm_connector *, int mode);
856bool intel_connector_get_hw_state(struct intel_connector *connector);
857void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
858bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
859 struct intel_digital_port *port);
87440425
PZ
860void intel_connector_attach_encoder(struct intel_connector *connector,
861 struct intel_encoder *encoder);
862struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
863struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
864 struct drm_crtc *crtc);
752aa88a 865enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
866int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
867 struct drm_file *file_priv);
87440425
PZ
868enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
869 enum pipe pipe);
4f905cf9
DV
870static inline void
871intel_wait_for_vblank(struct drm_device *dev, int pipe)
872{
873 drm_wait_one_vblank(dev, pipe);
874}
87440425 875int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
876void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
877 struct intel_digital_port *dport);
87440425
PZ
878bool intel_get_load_detect_pipe(struct drm_connector *connector,
879 struct drm_display_mode *mode,
51fd371b
RC
880 struct intel_load_detect_pipe *old,
881 struct drm_modeset_acquire_ctx *ctx);
87440425 882void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 883 struct intel_load_detect_pipe *old);
87440425
PZ
884int intel_pin_and_fence_fb_obj(struct drm_device *dev,
885 struct drm_i915_gem_object *obj,
a4872ba6 886 struct intel_engine_cs *pipelined);
87440425 887void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
888struct drm_framebuffer *
889__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
890 struct drm_mode_fb_cmd2 *mode_cmd,
891 struct drm_i915_gem_object *obj);
87440425
PZ
892void intel_prepare_page_flip(struct drm_device *dev, int plane);
893void intel_finish_page_flip(struct drm_device *dev, int pipe);
894void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 895void intel_check_page_flip(struct drm_device *dev, int pipe);
716c2e55
DV
896
897/* shared dpll functions */
5f1aae65 898struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
899void assert_shared_dpll(struct drm_i915_private *dev_priv,
900 struct intel_shared_dpll *pll,
901 bool state);
902#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
903#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
716c2e55
DV
904struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
905void intel_put_shared_dpll(struct intel_crtc *crtc);
906
907/* modesetting asserts */
b680c37a
DV
908void assert_panel_unlocked(struct drm_i915_private *dev_priv,
909 enum pipe pipe);
55607e8a
DV
910void assert_pll(struct drm_i915_private *dev_priv,
911 enum pipe pipe, bool state);
912#define assert_pll_enabled(d, p) assert_pll(d, p, true)
913#define assert_pll_disabled(d, p) assert_pll(d, p, false)
914void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
915 enum pipe pipe, bool state);
916#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
917#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 918void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
919#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
920#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
921void intel_write_eld(struct drm_encoder *encoder,
922 struct drm_display_mode *mode);
923unsigned long intel_gen4_compute_page_offset(int *x, int *y,
924 unsigned int tiling_mode,
925 unsigned int bpp,
926 unsigned int pitch);
927void intel_display_handle_reset(struct drm_device *dev);
a14cb6fc
PZ
928void hsw_enable_pc8(struct drm_i915_private *dev_priv);
929void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425
PZ
930void intel_dp_get_m_n(struct intel_crtc *crtc,
931 struct intel_crtc_config *pipe_config);
f769cd24 932void intel_dp_set_m_n(struct intel_crtc *crtc);
87440425
PZ
933int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
934void
5f1aae65
PZ
935ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
936 int dotclock);
87440425 937bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
938void hsw_enable_ips(struct intel_crtc *crtc);
939void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
940enum intel_display_power_domain
941intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288
DV
942void intel_mode_from_pipe_config(struct drm_display_mode *mode,
943 struct intel_crtc_config *pipe_config);
46f297fb 944int intel_format_to_fourcc(int format);
46a55d30 945void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 946void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 947
5f1aae65 948/* intel_dp.c */
87440425
PZ
949void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
950bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
951 struct intel_connector *intel_connector);
87440425
PZ
952void intel_dp_start_link_train(struct intel_dp *intel_dp);
953void intel_dp_complete_link_train(struct intel_dp *intel_dp);
954void intel_dp_stop_link_train(struct intel_dp *intel_dp);
955void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
956void intel_dp_encoder_destroy(struct drm_encoder *encoder);
957void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 958int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
959bool intel_dp_compute_config(struct intel_encoder *encoder,
960 struct intel_crtc_config *pipe_config);
5d8a7752 961bool intel_dp_is_edp(struct drm_device *dev, enum port port);
13cf5504
DA
962bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
963 bool long_hpd);
4be73780
DV
964void intel_edp_backlight_on(struct intel_dp *intel_dp);
965void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 966void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
aba86890 967void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder);
4be73780
DV
968void intel_edp_panel_on(struct intel_dp *intel_dp);
969void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
970void intel_edp_psr_enable(struct intel_dp *intel_dp);
971void intel_edp_psr_disable(struct intel_dp *intel_dp);
439d7ac0 972void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
9ca15301
DV
973void intel_edp_psr_invalidate(struct drm_device *dev,
974 unsigned frontbuffer_bits);
975void intel_edp_psr_flush(struct drm_device *dev,
976 unsigned frontbuffer_bits);
7c8f8a70
RV
977void intel_edp_psr_init(struct drm_device *dev);
978
0e32b39c
DA
979int intel_dp_handle_hpd_irq(struct intel_digital_port *digport, bool long_hpd);
980void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
981void intel_dp_mst_suspend(struct drm_device *dev);
982void intel_dp_mst_resume(struct drm_device *dev);
983int intel_dp_max_link_bw(struct intel_dp *intel_dp);
984void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 985void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0e32b39c
DA
986/* intel_dp_mst.c */
987int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
988void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 989/* intel_dsi.c */
4328633d 990void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
991
992
993/* intel_dvo.c */
87440425 994void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
995
996
0632fef6 997/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
998#ifdef CONFIG_DRM_I915_FBDEV
999extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1000extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1001extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1002extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1003extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1004extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1005#else
1006static inline int intel_fbdev_init(struct drm_device *dev)
1007{
1008 return 0;
1009}
5f1aae65 1010
d1d70677 1011static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1012{
1013}
1014
1015static inline void intel_fbdev_fini(struct drm_device *dev)
1016{
1017}
1018
82e3b8c1 1019static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1020{
1021}
1022
0632fef6 1023static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1024{
1025}
1026#endif
5f1aae65
PZ
1027
1028/* intel_hdmi.c */
87440425
PZ
1029void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1030void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1031 struct intel_connector *intel_connector);
1032struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1033bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1034 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
1035
1036
1037/* intel_lvds.c */
87440425
PZ
1038void intel_lvds_init(struct drm_device *dev);
1039bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1040
1041
1042/* intel_modes.c */
1043int intel_connector_update_modes(struct drm_connector *connector,
87440425 1044 struct edid *edid);
5f1aae65 1045int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1046void intel_attach_force_audio_property(struct drm_connector *connector);
1047void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1048
1049
1050/* intel_overlay.c */
87440425
PZ
1051void intel_setup_overlay(struct drm_device *dev);
1052void intel_cleanup_overlay(struct drm_device *dev);
1053int intel_overlay_switch_off(struct intel_overlay *overlay);
1054int intel_overlay_put_image(struct drm_device *dev, void *data,
1055 struct drm_file *file_priv);
1056int intel_overlay_attrs(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
5f1aae65
PZ
1058
1059
1060/* intel_panel.c */
87440425 1061int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1062 struct drm_display_mode *fixed_mode,
1063 struct drm_display_mode *downclock_mode);
87440425
PZ
1064void intel_panel_fini(struct intel_panel *panel);
1065void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1066 struct drm_display_mode *adjusted_mode);
1067void intel_pch_panel_fitting(struct intel_crtc *crtc,
1068 struct intel_crtc_config *pipe_config,
1069 int fitting_mode);
1070void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1071 struct intel_crtc_config *pipe_config,
1072 int fitting_mode);
6dda730e
JN
1073void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1074 u32 level, u32 max);
87440425 1075int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
1076void intel_panel_enable_backlight(struct intel_connector *connector);
1077void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1078void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1079void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1080enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1081extern struct drm_display_mode *intel_find_panel_downclock(
1082 struct drm_device *dev,
1083 struct drm_display_mode *fixed_mode,
1084 struct drm_connector *connector);
5f1aae65 1085
9c065a7d
DV
1086/* intel_runtime_pm.c */
1087int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1088void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1089void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1090void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1091
f458ebbc
DV
1092bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1093 enum intel_display_power_domain domain);
1094bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1095 enum intel_display_power_domain domain);
9c065a7d
DV
1096void intel_display_power_get(struct drm_i915_private *dev_priv,
1097 enum intel_display_power_domain domain);
1098void intel_display_power_put(struct drm_i915_private *dev_priv,
1099 enum intel_display_power_domain domain);
1100void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1101void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1102void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1103void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1104void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1105
d9bc89d9
DV
1106void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1107
5f1aae65 1108/* intel_pm.c */
87440425
PZ
1109void intel_init_clock_gating(struct drm_device *dev);
1110void intel_suspend_hw(struct drm_device *dev);
546c81fd 1111int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1112void intel_update_watermarks(struct drm_crtc *crtc);
1113void intel_update_sprite_watermarks(struct drm_plane *plane,
1114 struct drm_crtc *crtc,
ed57cb8a
DL
1115 uint32_t sprite_width,
1116 uint32_t sprite_height,
1117 int pixel_size,
87440425
PZ
1118 bool enabled, bool scaled);
1119void intel_init_pm(struct drm_device *dev);
f742a552 1120void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1121bool intel_fbc_enabled(struct drm_device *dev);
1122void intel_update_fbc(struct drm_device *dev);
1123void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1124void intel_gpu_ips_teardown(void);
ae48434c
ID
1125void intel_init_gt_powersave(struct drm_device *dev);
1126void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1127void intel_enable_gt_powersave(struct drm_device *dev);
1128void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1129void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1130void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1131void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1132void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1133void gen6_rps_idle(struct drm_i915_private *dev_priv);
1134void gen6_rps_boost(struct drm_i915_private *dev_priv);
243e6a44 1135void ilk_wm_get_hw_state(struct drm_device *dev);
d2011dc8 1136
72662e10 1137
5f1aae65 1138/* intel_sdvo.c */
87440425 1139bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1140
2b28bb1b 1141
5f1aae65 1142/* intel_sprite.c */
87440425 1143int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1144void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1145 enum plane plane);
48404c1e
SJ
1146int intel_plane_set_property(struct drm_plane *plane,
1147 struct drm_property *prop,
1148 uint64_t val);
e57465f3 1149int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1150void intel_plane_disable(struct drm_plane *plane);
1151int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1152 struct drm_file *file_priv);
1153int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1154 struct drm_file *file_priv);
5f1aae65
PZ
1155
1156
1157/* intel_tv.c */
87440425 1158void intel_tv_init(struct drm_device *dev);
20ddf665 1159
79e53945 1160#endif /* __INTEL_DRV_H__ */