]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915/bxt: get DSI pixelclock
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856 133
6847d71b 134 enum intel_output_type type;
bc079e8b 135 unsigned int cloneable;
21d40d37 136 void (*hot_plug)(struct intel_encoder *);
7ae89233 137 bool (*compute_config)(struct intel_encoder *,
5cec258b 138 struct intel_crtc_state *);
dafd226c 139 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 140 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 141 void (*enable)(struct intel_encoder *);
6cc5f341 142 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 143 void (*disable)(struct intel_encoder *);
bf49ec8c 144 void (*post_disable)(struct intel_encoder *);
d6db995f 145 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5 154 void (*get_config)(struct intel_encoder *,
5cec258b 155 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
f8aed700 162 int crtc_mask;
1d843f9d 163 enum hpd_pin hpd_pin;
79e53945
JB
164};
165
1d508706 166struct intel_panel {
dd06f90e 167 struct drm_display_mode *fixed_mode;
ec9ed197 168 struct drm_display_mode *downclock_mode;
4d891523 169 int fitting_mode;
58c68779
JN
170
171 /* backlight */
172 struct {
c91c9f32 173 bool present;
58c68779 174 u32 level;
6dda730e 175 u32 min;
7bd688cd 176 u32 max;
58c68779 177 bool enabled;
636baebf
JN
178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
b029e66f
SK
180
181 /* PWM chip */
182 struct pwm_device *pwm;
183
58c68779 184 struct backlight_device *device;
ab656bb9 185
5507faeb
JN
186 /* Connector and platform specific backlight functions */
187 int (*setup)(struct intel_connector *connector, enum pipe pipe);
188 uint32_t (*get)(struct intel_connector *connector);
189 void (*set)(struct intel_connector *connector, uint32_t level);
190 void (*disable)(struct intel_connector *connector);
191 void (*enable)(struct intel_connector *connector);
192 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
193 uint32_t hz);
194 void (*power)(struct intel_connector *, bool enable);
195 } backlight;
1d508706
JN
196};
197
5daa55eb
ZW
198struct intel_connector {
199 struct drm_connector base;
9a935856
DV
200 /*
201 * The fixed encoder this connector is connected to.
202 */
df0e9248 203 struct intel_encoder *encoder;
9a935856 204
f0947c37
DV
205 /* Reads out the current hw, returning true if the connector is enabled
206 * and active (i.e. dpms ON state). */
207 bool (*get_hw_state)(struct intel_connector *);
1d508706 208
4932e2c3
ID
209 /*
210 * Removes all interfaces through which the connector is accessible
211 * - like sysfs, debugfs entries -, so that no new operations can be
212 * started on the connector. Also makes sure all currently pending
213 * operations finish before returing.
214 */
215 void (*unregister)(struct intel_connector *);
216
1d508706
JN
217 /* Panel info for eDP and LVDS */
218 struct intel_panel panel;
9cd300e0
JN
219
220 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
221 struct edid *edid;
beb60608 222 struct edid *detect_edid;
821450c6
EE
223
224 /* since POLL and HPD connectors may use the same HPD line keep the native
225 state of connector->polled in case hotplug storm detection changes it */
226 u8 polled;
0e32b39c
DA
227
228 void *port; /* store this opaque as its illegal to dereference it */
229
230 struct intel_dp *mst_port;
5daa55eb
ZW
231};
232
80ad9206
VS
233typedef struct dpll {
234 /* given values */
235 int n;
236 int m1, m2;
237 int p1, p2;
238 /* derived values */
239 int dot;
240 int vco;
241 int m;
242 int p;
243} intel_clock_t;
244
de419ab6
ML
245struct intel_atomic_state {
246 struct drm_atomic_state base;
247
27c329ed 248 unsigned int cdclk;
de419ab6
ML
249 bool dpll_set;
250 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
76305b1a 251 struct intel_wm_config wm_config;
de419ab6
ML
252};
253
eeca778a 254struct intel_plane_state {
2b875c22 255 struct drm_plane_state base;
eeca778a
GP
256 struct drm_rect src;
257 struct drm_rect dst;
258 struct drm_rect clip;
eeca778a 259 bool visible;
32b7eeec 260
be41e336
CK
261 /*
262 * scaler_id
263 * = -1 : not using a scaler
264 * >= 0 : using a scalers
265 *
266 * plane requiring a scaler:
267 * - During check_plane, its bit is set in
268 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 269 * update_scaler_plane.
be41e336
CK
270 * - scaler_id indicates the scaler it got assigned.
271 *
272 * plane doesn't require a scaler:
273 * - this can happen when scaling is no more required or plane simply
274 * got disabled.
275 * - During check_plane, corresponding bit is reset in
276 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 277 * update_scaler_plane.
be41e336
CK
278 */
279 int scaler_id;
818ed961
ML
280
281 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
282};
283
5724dbd1 284struct intel_initial_plane_config {
2d14030b 285 struct intel_framebuffer *fb;
49af449b 286 unsigned int tiling;
46f297fb
JB
287 int size;
288 u32 base;
289};
290
be41e336
CK
291#define SKL_MIN_SRC_W 8
292#define SKL_MAX_SRC_W 4096
293#define SKL_MIN_SRC_H 8
6156a456 294#define SKL_MAX_SRC_H 4096
be41e336
CK
295#define SKL_MIN_DST_W 8
296#define SKL_MAX_DST_W 4096
297#define SKL_MIN_DST_H 8
6156a456 298#define SKL_MAX_DST_H 4096
be41e336
CK
299
300struct intel_scaler {
be41e336
CK
301 int in_use;
302 uint32_t mode;
303};
304
305struct intel_crtc_scaler_state {
306#define SKL_NUM_SCALERS 2
307 struct intel_scaler scalers[SKL_NUM_SCALERS];
308
309 /*
310 * scaler_users: keeps track of users requesting scalers on this crtc.
311 *
312 * If a bit is set, a user is using a scaler.
313 * Here user can be a plane or crtc as defined below:
314 * bits 0-30 - plane (bit position is index from drm_plane_index)
315 * bit 31 - crtc
316 *
317 * Instead of creating a new index to cover planes and crtc, using
318 * existing drm_plane_index for planes which is well less than 31
319 * planes and bit 31 for crtc. This should be fine to cover all
320 * our platforms.
321 *
322 * intel_atomic_setup_scalers will setup available scalers to users
323 * requesting scalers. It will gracefully fail if request exceeds
324 * avilability.
325 */
326#define SKL_CRTC_INDEX 31
327 unsigned scaler_users;
328
329 /* scaler used by crtc for panel fitting purpose */
330 int scaler_id;
331};
332
1ed51de9
DV
333/* drm_mode->private_flags */
334#define I915_MODE_FLAG_INHERITED 1
335
de4a9f83
MR
336struct intel_pipe_wm {
337 struct intel_wm_level wm[5];
338 uint32_t linetime;
339 bool fbc_wm_enabled;
340 bool pipe_enabled;
341 bool sprites_enabled;
342 bool sprites_scaled;
343};
344
345struct skl_pipe_wm {
346 struct skl_wm_level wm[8];
347 struct skl_wm_level trans_wm;
348 uint32_t linetime;
349};
350
5cec258b 351struct intel_crtc_state {
2d112de7
ACO
352 struct drm_crtc_state base;
353
bb760063
DV
354 /**
355 * quirks - bitfield with hw state readout quirks
356 *
357 * For various reasons the hw state readout code might not be able to
358 * completely faithfully read out the current state. These cases are
359 * tracked with quirk flags so that fastboot and state checker can act
360 * accordingly.
361 */
9953599b 362#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
363 unsigned long quirks;
364
bfd16b2a
ML
365 bool update_pipe;
366
37327abd
VS
367 /* Pipe source size (ie. panel fitter input size)
368 * All planes will be positioned inside this space,
369 * and get clipped at the edges. */
370 int pipe_src_w, pipe_src_h;
371
5bfe2ac0
DV
372 /* Whether to set up the PCH/FDI. Note that we never allow sharing
373 * between pch encoders and cpu encoders. */
374 bool has_pch_encoder;
50f3b016 375
e43823ec
JB
376 /* Are we sending infoframes on the attached port */
377 bool has_infoframe;
378
3b117c8f
DV
379 /* CPU Transcoder for the pipe. Currently this can only differ from the
380 * pipe on Haswell (where we have a special eDP transcoder). */
381 enum transcoder cpu_transcoder;
382
50f3b016
DV
383 /*
384 * Use reduced/limited/broadcast rbg range, compressing from the full
385 * range fed into the crtcs.
386 */
387 bool limited_color_range;
388
03afc4a2
DV
389 /* DP has a bunch of special case unfortunately, so mark the pipe
390 * accordingly. */
391 bool has_dp_encoder;
d8b32247 392
6897b4b5
DV
393 /* Whether we should send NULL infoframes. Required for audio. */
394 bool has_hdmi_sink;
395
9ed109a7
DV
396 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
397 * has_dp_encoder is set. */
398 bool has_audio;
399
d8b32247
DV
400 /*
401 * Enable dithering, used when the selected pipe bpp doesn't match the
402 * plane bpp.
403 */
965e0c48 404 bool dither;
f47709a9
DV
405
406 /* Controls for the clock computation, to override various stages. */
407 bool clock_set;
408
09ede541
DV
409 /* SDVO TV has a bunch of special case. To make multifunction encoders
410 * work correctly, we need to track this at runtime.*/
411 bool sdvo_tv_clock;
412
e29c22c0
DV
413 /*
414 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
415 * required. This is set in the 2nd loop of calling encoder's
416 * ->compute_config if the first pick doesn't work out.
417 */
418 bool bw_constrained;
419
f47709a9
DV
420 /* Settings for the intel dpll used on pretty much everything but
421 * haswell. */
80ad9206 422 struct dpll dpll;
f47709a9 423
a43f6e0f
DV
424 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
425 enum intel_dpll_id shared_dpll;
426
96b7dfb7
S
427 /*
428 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
429 * - enum skl_dpll on SKL
430 */
de7cfc63
DV
431 uint32_t ddi_pll_sel;
432
66e985c0
DV
433 /* Actual register state of the dpll, for shared dpll cross-checking. */
434 struct intel_dpll_hw_state dpll_hw_state;
435
965e0c48 436 int pipe_bpp;
6cf86a5e 437 struct intel_link_m_n dp_m_n;
ff9a6750 438
439d7ac0
PB
439 /* m2_n2 for eDP downclock */
440 struct intel_link_m_n dp_m2_n2;
f769cd24 441 bool has_drrs;
439d7ac0 442
ff9a6750
DV
443 /*
444 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
445 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
446 * already multiplied by pixel_multiplier.
df92b1e6 447 */
ff9a6750
DV
448 int port_clock;
449
6cc5f341
DV
450 /* Used by SDVO (and if we ever fix it, HDMI). */
451 unsigned pixel_multiplier;
2dd24552 452
90a6b7b0
VS
453 uint8_t lane_count;
454
2dd24552 455 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
456 struct {
457 u32 control;
458 u32 pgm_ratios;
68fc8742 459 u32 lvds_border_bits;
b074cec8
JB
460 } gmch_pfit;
461
462 /* Panel fitter placement and size for Ironlake+ */
463 struct {
464 u32 pos;
465 u32 size;
fd4daa9c 466 bool enabled;
fabf6e51 467 bool force_thru;
b074cec8 468 } pch_pfit;
33d29b14 469
ca3a0ff8 470 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 471 int fdi_lanes;
ca3a0ff8 472 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
473
474 bool ips_enabled;
cf532bb2
VS
475
476 bool double_wide;
0e32b39c
DA
477
478 bool dp_encoder_is_mst;
479 int pbn;
be41e336
CK
480
481 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
482
483 /* w/a for waiting 2 vblanks during crtc enable */
484 enum pipe hsw_workaround_pipe;
7809e5ae
MR
485
486 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
487 bool disable_lp_wm;
de4a9f83
MR
488
489 struct {
490 /*
491 * optimal watermarks, programmed post-vblank when this state
492 * is committed
493 */
494 union {
495 struct intel_pipe_wm ilk;
496 struct skl_pipe_wm skl;
497 } optimal;
498 } wm;
b8cecdf5
DV
499};
500
262cd2e1
VS
501struct vlv_wm_state {
502 struct vlv_pipe_wm wm[3];
503 struct vlv_sr_wm sr[3];
504 uint8_t num_active_planes;
505 uint8_t num_levels;
506 uint8_t level;
507 bool cxsr;
508};
509
84c33a64 510struct intel_mmio_flip {
9362c7c5 511 struct work_struct work;
bcafc4e3 512 struct drm_i915_private *i915;
eed29a5b 513 struct drm_i915_gem_request *req;
b2cfe0ab 514 struct intel_crtc *crtc;
84c33a64
SG
515};
516
32b7eeec
MR
517/*
518 * Tracking of operations that need to be performed at the beginning/end of an
519 * atomic commit, outside the atomic section where interrupts are disabled.
520 * These are generally operations that grab mutexes or might otherwise sleep
521 * and thus can't be run with interrupts disabled.
522 */
523struct intel_crtc_atomic_commit {
524 /* Sleepable operations to perform before commit */
525 bool wait_for_flips;
526 bool disable_fbc;
066cf55b 527 bool disable_ips;
852eb00d 528 bool disable_cxsr;
32b7eeec 529 bool pre_disable_primary;
f015c551 530 bool update_wm_pre, update_wm_post;
ea2c67bb 531 unsigned disabled_planes;
32b7eeec
MR
532
533 /* Sleepable operations to perform after commit */
534 unsigned fb_bits;
535 bool wait_vblank;
536 bool update_fbc;
537 bool post_enable_primary;
538 unsigned update_sprite_watermarks;
539};
540
79e53945
JB
541struct intel_crtc {
542 struct drm_crtc base;
80824003
JB
543 enum pipe pipe;
544 enum plane plane;
79e53945 545 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
546 /*
547 * Whether the crtc and the connected output pipeline is active. Implies
548 * that crtc->enabled is set, i.e. the current mode configuration has
549 * some outputs connected to this crtc.
08a48469
DV
550 */
551 bool active;
6efdf354 552 unsigned long enabled_power_domains;
652c393a 553 bool lowfreq_avail;
02e792fb 554 struct intel_overlay *overlay;
6b95a207 555 struct intel_unpin_work *unpin_work;
cda4b7d3 556
b4a98e57
CW
557 atomic_t unpin_work_count;
558
e506a0c6
DV
559 /* Display surface base address adjustement for pageflips. Note that on
560 * gen4+ this only adjusts up to a tile, offsets within a tile are
561 * handled in the hw itself (with the TILEOFF register). */
562 unsigned long dspaddr_offset;
2db3366b
PZ
563 int adjusted_x;
564 int adjusted_y;
e506a0c6 565
05394f39 566 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 567 uint32_t cursor_addr;
4b0e333e 568 uint32_t cursor_cntl;
dc41c154 569 uint32_t cursor_size;
4b0e333e 570 uint32_t cursor_base;
4b645f14 571
6e3c9717 572 struct intel_crtc_state *config;
b8cecdf5 573
10d83730
VS
574 /* reset counter value when the last flip was submitted */
575 unsigned int reset_counter;
8664281b
PZ
576
577 /* Access to these should be protected by dev_priv->irq_lock. */
578 bool cpu_fifo_underrun_disabled;
579 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
580
581 /* per-pipe watermark state */
582 struct {
583 /* watermarks currently being used */
de4a9f83
MR
584 union {
585 struct intel_pipe_wm ilk;
586 struct skl_pipe_wm skl;
587 } active;
852eb00d
VS
588 /* allow CxSR on this pipe */
589 bool cxsr_allowed;
0b2ae6d7 590 } wm;
8d7849db 591
80715b2f 592 int scanline_offset;
32b7eeec 593
eb120ef6
JB
594 struct {
595 unsigned start_vbl_count;
596 ktime_t start_vbl_time;
597 int min_vbl, max_vbl;
598 int scanline_start;
599 } debug;
85a62bf9 600
32b7eeec 601 struct intel_crtc_atomic_commit atomic;
be41e336
CK
602
603 /* scalers available on this crtc */
604 int num_scalers;
262cd2e1
VS
605
606 struct vlv_wm_state wm_state;
79e53945
JB
607};
608
c35426d2
VS
609struct intel_plane_wm_parameters {
610 uint32_t horiz_pixels;
ed57cb8a 611 uint32_t vert_pixels;
2cd601c6
CK
612 /*
613 * For packed pixel formats:
614 * bytes_per_pixel - holds bytes per pixel
615 * For planar pixel formats:
616 * bytes_per_pixel - holds bytes per pixel for uv-plane
617 * y_bytes_per_pixel - holds bytes per pixel for y-plane
618 */
c35426d2 619 uint8_t bytes_per_pixel;
2cd601c6 620 uint8_t y_bytes_per_pixel;
c35426d2
VS
621 bool enabled;
622 bool scaled;
0fda6568 623 u64 tiling;
1fc0a8f7 624 unsigned int rotation;
6eb1a681 625 uint16_t fifo_size;
c35426d2
VS
626};
627
b840d907
JB
628struct intel_plane {
629 struct drm_plane base;
7f1f3851 630 int plane;
b840d907 631 enum pipe pipe;
2d354c34 632 bool can_scale;
b840d907 633 int max_downscale;
a9ff8714 634 uint32_t frontbuffer_bit;
526682e9
PZ
635
636 /* Since we need to change the watermarks before/after
637 * enabling/disabling the planes, we need to store the parameters here
638 * as the other pieces of the struct may not reflect the values we want
639 * for the watermark calculations. Currently only Haswell uses this.
640 */
c35426d2 641 struct intel_plane_wm_parameters wm;
526682e9 642
8e7d688b
MR
643 /*
644 * NOTE: Do not place new plane state fields here (e.g., when adding
645 * new plane properties). New runtime state should now be placed in
646 * the intel_plane_state structure and accessed via drm_plane->state.
647 */
648
b840d907 649 void (*update_plane)(struct drm_plane *plane,
b39d53f6 650 struct drm_crtc *crtc,
b840d907 651 struct drm_framebuffer *fb,
b840d907
JB
652 int crtc_x, int crtc_y,
653 unsigned int crtc_w, unsigned int crtc_h,
654 uint32_t x, uint32_t y,
655 uint32_t src_w, uint32_t src_h);
b39d53f6 656 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 657 struct drm_crtc *crtc);
c59cb179 658 int (*check_plane)(struct drm_plane *plane,
061e4b8d 659 struct intel_crtc_state *crtc_state,
c59cb179
MR
660 struct intel_plane_state *state);
661 void (*commit_plane)(struct drm_plane *plane,
662 struct intel_plane_state *state);
b840d907
JB
663};
664
b445e3b0
ED
665struct intel_watermark_params {
666 unsigned long fifo_size;
667 unsigned long max_wm;
668 unsigned long default_wm;
669 unsigned long guard_size;
670 unsigned long cacheline_size;
671};
672
673struct cxsr_latency {
674 int is_desktop;
675 int is_ddr3;
676 unsigned long fsb_freq;
677 unsigned long mem_freq;
678 unsigned long display_sr;
679 unsigned long display_hpll_disable;
680 unsigned long cursor_sr;
681 unsigned long cursor_hpll_disable;
682};
683
de419ab6 684#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 685#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 686#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 687#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 688#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 689#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 690#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 691#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 692#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 693
f5bbfca3 694struct intel_hdmi {
b242b7f7 695 u32 hdmi_reg;
f5bbfca3 696 int ddc_bus;
0f2a2a75 697 bool limited_color_range;
55bc60db 698 bool color_range_auto;
f5bbfca3
ED
699 bool has_hdmi_sink;
700 bool has_audio;
701 enum hdmi_force_audio force_audio;
abedc077 702 bool rgb_quant_range_selectable;
94a11ddc 703 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 704 struct intel_connector *attached_connector;
f5bbfca3 705 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 706 enum hdmi_infoframe_type type,
fff63867 707 const void *frame, ssize_t len);
687f4d06 708 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 709 bool enable,
7c5f93b0 710 const struct drm_display_mode *adjusted_mode);
e43823ec 711 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
712};
713
0e32b39c 714struct intel_dp_mst_encoder;
b091cd92 715#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 716
fe3cd48d
R
717/*
718 * enum link_m_n_set:
719 * When platform provides two set of M_N registers for dp, we can
720 * program them and switch between them incase of DRRS.
721 * But When only one such register is provided, we have to program the
722 * required divider value on that registers itself based on the DRRS state.
723 *
724 * M1_N1 : Program dp_m_n on M1_N1 registers
725 * dp_m2_n2 on M2_N2 registers (If supported)
726 *
727 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
728 * M2_N2 registers are not supported
729 */
730
731enum link_m_n_set {
732 /* Sets the m1_n1 and m2_n2 */
733 M1_N1 = 0,
734 M2_N2
735};
736
621d4c76
RV
737struct sink_crc {
738 bool started;
739 u8 last_crc[6];
740 int last_count;
741};
742
54d63ca6 743struct intel_dp {
54d63ca6 744 uint32_t output_reg;
9ed35ab1 745 uint32_t aux_ch_ctl_reg;
54d63ca6 746 uint32_t DP;
901c2daf
VS
747 int link_rate;
748 uint8_t lane_count;
54d63ca6
SK
749 bool has_audio;
750 enum hdmi_force_audio force_audio;
0f2a2a75 751 bool limited_color_range;
55bc60db 752 bool color_range_auto;
54d63ca6 753 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 754 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 755 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
756 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
757 uint8_t num_sink_rates;
758 int sink_rates[DP_MAX_SUPPORTED_RATES];
621d4c76 759 struct sink_crc sink_crc;
9d1a1031 760 struct drm_dp_aux aux;
54d63ca6
SK
761 uint8_t train_set[4];
762 int panel_power_up_delay;
763 int panel_power_down_delay;
764 int panel_power_cycle_delay;
765 int backlight_on_delay;
766 int backlight_off_delay;
54d63ca6
SK
767 struct delayed_work panel_vdd_work;
768 bool want_panel_vdd;
dce56b3c
PZ
769 unsigned long last_power_cycle;
770 unsigned long last_power_on;
771 unsigned long last_backlight_off;
5d42f82a 772
01527b31
CT
773 struct notifier_block edp_notifier;
774
a4a5d2f8
VS
775 /*
776 * Pipe whose power sequencer is currently locked into
777 * this port. Only relevant on VLV/CHV.
778 */
779 enum pipe pps_pipe;
36b5f425 780 struct edp_power_seq pps_delays;
a4a5d2f8 781
0e32b39c
DA
782 bool can_mst; /* this port supports mst */
783 bool is_mst;
784 int active_mst_links;
785 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 786 struct intel_connector *attached_connector;
ec5b01dd 787
0e32b39c
DA
788 /* mst connector list */
789 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
790 struct drm_dp_mst_topology_mgr mst_mgr;
791
ec5b01dd 792 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
793 /*
794 * This function returns the value we have to program the AUX_CTL
795 * register with to kick off an AUX transaction.
796 */
797 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
798 bool has_aux_irq,
799 int send_bytes,
800 uint32_t aux_clock_divider);
4e96c977 801 bool train_set_valid;
c5d5ab7a
TP
802
803 /* Displayport compliance testing */
804 unsigned long compliance_test_type;
559be30c
TP
805 unsigned long compliance_test_data;
806 bool compliance_test_active;
54d63ca6
SK
807};
808
da63a9f2
PZ
809struct intel_digital_port {
810 struct intel_encoder base;
174edf1f 811 enum port port;
bcf53de4 812 u32 saved_port_bits;
da63a9f2
PZ
813 struct intel_dp dp;
814 struct intel_hdmi hdmi;
b2c5c181 815 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 816 bool release_cl2_override;
da63a9f2
PZ
817};
818
0e32b39c
DA
819struct intel_dp_mst_encoder {
820 struct intel_encoder base;
821 enum pipe pipe;
822 struct intel_digital_port *primary;
823 void *port; /* store this opaque as its illegal to dereference it */
824};
825
65d64cc5 826static inline enum dpio_channel
89b667f8
JB
827vlv_dport_to_channel(struct intel_digital_port *dport)
828{
829 switch (dport->port) {
830 case PORT_B:
00fc31b7 831 case PORT_D:
e4607fcf 832 return DPIO_CH0;
89b667f8 833 case PORT_C:
e4607fcf 834 return DPIO_CH1;
89b667f8
JB
835 default:
836 BUG();
837 }
838}
839
65d64cc5
VS
840static inline enum dpio_phy
841vlv_dport_to_phy(struct intel_digital_port *dport)
842{
843 switch (dport->port) {
844 case PORT_B:
845 case PORT_C:
846 return DPIO_PHY0;
847 case PORT_D:
848 return DPIO_PHY1;
849 default:
850 BUG();
851 }
852}
853
854static inline enum dpio_channel
eb69b0e5
CML
855vlv_pipe_to_channel(enum pipe pipe)
856{
857 switch (pipe) {
858 case PIPE_A:
859 case PIPE_C:
860 return DPIO_CH0;
861 case PIPE_B:
862 return DPIO_CH1;
863 default:
864 BUG();
865 }
866}
867
f875c15a
CW
868static inline struct drm_crtc *
869intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
870{
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 return dev_priv->pipe_to_crtc_mapping[pipe];
873}
874
417ae147
CW
875static inline struct drm_crtc *
876intel_get_crtc_for_plane(struct drm_device *dev, int plane)
877{
878 struct drm_i915_private *dev_priv = dev->dev_private;
879 return dev_priv->plane_to_crtc_mapping[plane];
880}
881
4e5359cd
SF
882struct intel_unpin_work {
883 struct work_struct work;
b4a98e57 884 struct drm_crtc *crtc;
ab8d6675 885 struct drm_framebuffer *old_fb;
05394f39 886 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 887 struct drm_pending_vblank_event *event;
e7d841ca
CW
888 atomic_t pending;
889#define INTEL_FLIP_INACTIVE 0
890#define INTEL_FLIP_PENDING 1
891#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
892 u32 flip_count;
893 u32 gtt_offset;
f06cc1b9 894 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
895 u32 flip_queued_vblank;
896 u32 flip_ready_vblank;
4e5359cd
SF
897 bool enable_stall_check;
898};
899
5f1aae65
PZ
900struct intel_load_detect_pipe {
901 struct drm_framebuffer *release_fb;
902 bool load_detect_temp;
903 int dpms_mode;
904};
79e53945 905
5f1aae65
PZ
906static inline struct intel_encoder *
907intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
908{
909 return to_intel_connector(connector)->encoder;
910}
911
da63a9f2
PZ
912static inline struct intel_digital_port *
913enc_to_dig_port(struct drm_encoder *encoder)
914{
915 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
916}
917
0e32b39c
DA
918static inline struct intel_dp_mst_encoder *
919enc_to_mst(struct drm_encoder *encoder)
920{
921 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
922}
923
9ff8c9ba
ID
924static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
925{
926 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
927}
928
929static inline struct intel_digital_port *
930dp_to_dig_port(struct intel_dp *intel_dp)
931{
932 return container_of(intel_dp, struct intel_digital_port, dp);
933}
934
935static inline struct intel_digital_port *
936hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
937{
938 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
939}
940
6af31a65
DL
941/*
942 * Returns the number of planes for this pipe, ie the number of sprites + 1
943 * (primary plane). This doesn't count the cursor plane then.
944 */
945static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
946{
947 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
948}
5f1aae65 949
47339cd9 950/* intel_fifo_underrun.c */
a72e4c9f 951bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 952 enum pipe pipe, bool enable);
a72e4c9f 953bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
954 enum transcoder pch_transcoder,
955 bool enable);
1f7247c0
DV
956void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
957 enum pipe pipe);
958void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
959 enum transcoder pch_transcoder);
a72e4c9f 960void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
961
962/* i915_irq.c */
480c8033
DV
963void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
964void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
965void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
966void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 967void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
968void gen6_enable_rps_interrupts(struct drm_device *dev);
969void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 970u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
971void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
972void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
973static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
974{
975 /*
976 * We only use drm_irq_uninstall() at unload and VT switch, so
977 * this is the only thing we need to check.
978 */
2aeb7d3a 979 return dev_priv->pm.irqs_enabled;
9df7575f
JB
980}
981
a225f079 982int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
983void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
984 unsigned int pipe_mask);
5f1aae65 985
5f1aae65 986/* intel_crt.c */
87440425 987void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
988
989
990/* intel_ddi.c */
87440425
PZ
991void intel_prepare_ddi(struct drm_device *dev);
992void hsw_fdi_link_train(struct drm_crtc *crtc);
993void intel_ddi_init(struct drm_device *dev, enum port port);
994enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
995bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
996void intel_ddi_pll_init(struct drm_device *dev);
997void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
998void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
999 enum transcoder cpu_transcoder);
1000void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1001void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1002bool intel_ddi_pll_select(struct intel_crtc *crtc,
1003 struct intel_crtc_state *crtc_state);
87440425
PZ
1004void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1005void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
1006bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1007void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1008void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1009 struct intel_crtc_state *pipe_config);
bcddf610
S
1010struct intel_encoder *
1011intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1012
44905a27 1013void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1014void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1015 struct intel_crtc_state *pipe_config);
0e32b39c 1016void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1017uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1018
b680c37a 1019/* intel_frontbuffer.c */
f99d7069 1020void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1021 enum fb_op_origin origin);
f99d7069
DV
1022void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1023 unsigned frontbuffer_bits);
1024void intel_frontbuffer_flip_complete(struct drm_device *dev,
1025 unsigned frontbuffer_bits);
f99d7069 1026void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1027 unsigned frontbuffer_bits);
6761dd31
TU
1028unsigned int intel_fb_align_height(struct drm_device *dev,
1029 unsigned int height,
1030 uint32_t pixel_format,
1031 uint64_t fb_format_modifier);
de152b62
RV
1032void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1033 enum fb_op_origin origin);
b321803d
DL
1034u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1035 uint32_t pixel_format);
b680c37a 1036
7c10a2b5
JN
1037/* intel_audio.c */
1038void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1039void intel_audio_codec_enable(struct intel_encoder *encoder);
1040void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1041void i915_audio_component_init(struct drm_i915_private *dev_priv);
1042void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1043
b680c37a 1044/* intel_display.c */
65a3fea0 1045extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1046bool intel_has_pending_fb_unpin(struct drm_device *dev);
1047int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1048int intel_hrawclk(struct drm_device *dev);
b680c37a 1049void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1050void intel_mark_idle(struct drm_device *dev);
1051void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1052int intel_display_suspend(struct drm_device *dev);
87440425 1053void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1054int intel_connector_init(struct intel_connector *);
1055struct intel_connector *intel_connector_alloc(void);
87440425 1056bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1057void intel_connector_attach_encoder(struct intel_connector *connector,
1058 struct intel_encoder *encoder);
1059struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1060struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1061 struct drm_crtc *crtc);
752aa88a 1062enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1063int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
87440425
PZ
1065enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1066 enum pipe pipe);
4093561b 1067bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1068static inline void
1069intel_wait_for_vblank(struct drm_device *dev, int pipe)
1070{
1071 drm_wait_one_vblank(dev, pipe);
1072}
87440425 1073int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1074void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1075 struct intel_digital_port *dport,
1076 unsigned int expected_mask);
87440425
PZ
1077bool intel_get_load_detect_pipe(struct drm_connector *connector,
1078 struct drm_display_mode *mode,
51fd371b
RC
1079 struct intel_load_detect_pipe *old,
1080 struct drm_modeset_acquire_ctx *ctx);
87440425 1081void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1082 struct intel_load_detect_pipe *old,
1083 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1084int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1085 struct drm_framebuffer *fb,
82bc3b2d 1086 const struct drm_plane_state *plane_state,
91af127f
JH
1087 struct intel_engine_cs *pipelined,
1088 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1089struct drm_framebuffer *
1090__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1091 struct drm_mode_fb_cmd2 *mode_cmd,
1092 struct drm_i915_gem_object *obj);
87440425
PZ
1093void intel_prepare_page_flip(struct drm_device *dev, int plane);
1094void intel_finish_page_flip(struct drm_device *dev, int pipe);
1095void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1096void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1097int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1098 const struct drm_plane_state *new_state);
38f3ce3a 1099void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1100 const struct drm_plane_state *old_state);
a98b3431
MR
1101int intel_plane_atomic_get_property(struct drm_plane *plane,
1102 const struct drm_plane_state *state,
1103 struct drm_property *property,
1104 uint64_t *val);
1105int intel_plane_atomic_set_property(struct drm_plane *plane,
1106 struct drm_plane_state *state,
1107 struct drm_property *property,
1108 uint64_t val);
da20eabd
ML
1109int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1110 struct drm_plane_state *plane_state);
716c2e55 1111
50470bb0
TU
1112unsigned int
1113intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 1114 uint64_t fb_format_modifier, unsigned int plane);
50470bb0 1115
121920fa
TU
1116static inline bool
1117intel_rotation_90_or_270(unsigned int rotation)
1118{
1119 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1120}
1121
3b7a5119
SJ
1122void intel_create_rotation_property(struct drm_device *dev,
1123 struct intel_plane *plane);
1124
716c2e55 1125/* shared dpll functions */
5f1aae65 1126struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1127void assert_shared_dpll(struct drm_i915_private *dev_priv,
1128 struct intel_shared_dpll *pll,
1129 bool state);
1130#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1131#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1132struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1133 struct intel_crtc_state *state);
716c2e55 1134
d288f65f
VS
1135void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1136 const struct dpll *dpll);
1137void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1138
716c2e55 1139/* modesetting asserts */
b680c37a
DV
1140void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1141 enum pipe pipe);
55607e8a
DV
1142void assert_pll(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state);
1144#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1145#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1146void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1147 enum pipe pipe, bool state);
1148#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1149#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1150void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1151#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1152#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1153unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1154 int *x, int *y,
87440425
PZ
1155 unsigned int tiling_mode,
1156 unsigned int bpp,
1157 unsigned int pitch);
7514747d
VS
1158void intel_prepare_reset(struct drm_device *dev);
1159void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1160void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1161void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1162void broxton_init_cdclk(struct drm_device *dev);
1163void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1164void broxton_ddi_phy_init(struct drm_device *dev);
1165void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1166void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1167void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1168void skl_init_cdclk(struct drm_i915_private *dev_priv);
1169void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1170void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1171 struct intel_crtc_state *pipe_config);
fe3cd48d 1172void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1173int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1174void
5cec258b 1175ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1176 int dotclock);
5ab7b0b7
ID
1177bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1178 intel_clock_t *best_clock);
dccbea3b
ID
1179int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1180
87440425 1181bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1182void hsw_enable_ips(struct intel_crtc *crtc);
1183void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1184enum intel_display_power_domain
1185intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1186void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1187 struct intel_crtc_state *pipe_config);
46a55d30 1188void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1189void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1190
e435d6e5 1191int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1192int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1193
121920fa 1194unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
1195 struct drm_i915_gem_object *obj,
1196 unsigned int plane);
1197
6156a456
CK
1198u32 skl_plane_ctl_format(uint32_t pixel_format);
1199u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1200u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1201
eb805623
DV
1202/* intel_csr.c */
1203void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1204enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1205void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1206 enum csr_state state);
eb805623
DV
1207void intel_csr_load_program(struct drm_device *dev);
1208void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1209void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1210
5f1aae65 1211/* intel_dp.c */
87440425
PZ
1212void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1213bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1214 struct intel_connector *intel_connector);
901c2daf
VS
1215void intel_dp_set_link_params(struct intel_dp *intel_dp,
1216 const struct intel_crtc_state *pipe_config);
87440425
PZ
1217void intel_dp_start_link_train(struct intel_dp *intel_dp);
1218void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1219void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1220void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1221void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1222int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1223bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1224 struct intel_crtc_state *pipe_config);
5d8a7752 1225bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1226enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1227 bool long_hpd);
4be73780
DV
1228void intel_edp_backlight_on(struct intel_dp *intel_dp);
1229void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1230void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1231void intel_edp_panel_on(struct intel_dp *intel_dp);
1232void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1233void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1234void intel_dp_mst_suspend(struct drm_device *dev);
1235void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1236int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1237int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1238void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1239void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1241void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1242void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1243void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1244void intel_edp_drrs_invalidate(struct drm_device *dev,
1245 unsigned frontbuffer_bits);
1246void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1247bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1248 struct intel_digital_port *port);
6fa2d197 1249void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1250
0e32b39c
DA
1251/* intel_dp_mst.c */
1252int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1253void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1254/* intel_dsi.c */
4328633d 1255void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1256
1257
1258/* intel_dvo.c */
87440425 1259void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1260
1261
0632fef6 1262/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1263#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1264extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1265extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1266extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1267extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1268extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1269extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1270#else
1271static inline int intel_fbdev_init(struct drm_device *dev)
1272{
1273 return 0;
1274}
5f1aae65 1275
d1d70677 1276static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1277{
1278}
1279
1280static inline void intel_fbdev_fini(struct drm_device *dev)
1281{
1282}
1283
82e3b8c1 1284static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1285{
1286}
1287
0632fef6 1288static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1289{
1290}
1291#endif
5f1aae65 1292
7ff0ebcc 1293/* intel_fbc.c */
7733b49b
PZ
1294bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1295void intel_fbc_update(struct drm_i915_private *dev_priv);
7ff0ebcc 1296void intel_fbc_init(struct drm_i915_private *dev_priv);
7733b49b 1297void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1298void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1299void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1300 unsigned int frontbuffer_bits,
1301 enum fb_op_origin origin);
1302void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1303 unsigned int frontbuffer_bits, enum fb_op_origin origin);
2e8144a5 1304const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7733b49b 1305void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1306
5f1aae65 1307/* intel_hdmi.c */
87440425
PZ
1308void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1309void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1310 struct intel_connector *intel_connector);
1311struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1312bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1313 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1314
1315
1316/* intel_lvds.c */
87440425
PZ
1317void intel_lvds_init(struct drm_device *dev);
1318bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1319
1320
1321/* intel_modes.c */
1322int intel_connector_update_modes(struct drm_connector *connector,
87440425 1323 struct edid *edid);
5f1aae65 1324int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1325void intel_attach_force_audio_property(struct drm_connector *connector);
1326void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1327void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1328
1329
1330/* intel_overlay.c */
87440425
PZ
1331void intel_setup_overlay(struct drm_device *dev);
1332void intel_cleanup_overlay(struct drm_device *dev);
1333int intel_overlay_switch_off(struct intel_overlay *overlay);
1334int intel_overlay_put_image(struct drm_device *dev, void *data,
1335 struct drm_file *file_priv);
1336int intel_overlay_attrs(struct drm_device *dev, void *data,
1337 struct drm_file *file_priv);
1362b776 1338void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1339
1340
1341/* intel_panel.c */
87440425 1342int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1343 struct drm_display_mode *fixed_mode,
1344 struct drm_display_mode *downclock_mode);
87440425
PZ
1345void intel_panel_fini(struct intel_panel *panel);
1346void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1347 struct drm_display_mode *adjusted_mode);
1348void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1349 struct intel_crtc_state *pipe_config,
87440425
PZ
1350 int fitting_mode);
1351void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1352 struct intel_crtc_state *pipe_config,
87440425 1353 int fitting_mode);
6dda730e
JN
1354void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1355 u32 level, u32 max);
6517d273 1356int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1357void intel_panel_enable_backlight(struct intel_connector *connector);
1358void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1359void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1360enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1361extern struct drm_display_mode *intel_find_panel_downclock(
1362 struct drm_device *dev,
1363 struct drm_display_mode *fixed_mode,
1364 struct drm_connector *connector);
0962c3c9
VS
1365void intel_backlight_register(struct drm_device *dev);
1366void intel_backlight_unregister(struct drm_device *dev);
1367
5f1aae65 1368
0bc12bcb 1369/* intel_psr.c */
0bc12bcb
RV
1370void intel_psr_enable(struct intel_dp *intel_dp);
1371void intel_psr_disable(struct intel_dp *intel_dp);
1372void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1373 unsigned frontbuffer_bits);
0bc12bcb 1374void intel_psr_flush(struct drm_device *dev,
169de131
RV
1375 unsigned frontbuffer_bits,
1376 enum fb_op_origin origin);
0bc12bcb 1377void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1378void intel_psr_single_frame_update(struct drm_device *dev,
1379 unsigned frontbuffer_bits);
0bc12bcb 1380
9c065a7d
DV
1381/* intel_runtime_pm.c */
1382int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1383void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1384void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1385void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1386
f458ebbc
DV
1387bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1388 enum intel_display_power_domain domain);
1389bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1390 enum intel_display_power_domain domain);
9c065a7d
DV
1391void intel_display_power_get(struct drm_i915_private *dev_priv,
1392 enum intel_display_power_domain domain);
1393void intel_display_power_put(struct drm_i915_private *dev_priv,
1394 enum intel_display_power_domain domain);
1395void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1396void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1397void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1398void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1399void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1400
d9bc89d9
DV
1401void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1402
e0fce78f
VS
1403void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1404 bool override, unsigned int mask);
b0b33846
VS
1405bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1406 enum dpio_channel ch, bool override);
e0fce78f
VS
1407
1408
5f1aae65 1409/* intel_pm.c */
87440425
PZ
1410void intel_init_clock_gating(struct drm_device *dev);
1411void intel_suspend_hw(struct drm_device *dev);
546c81fd 1412int ilk_wm_max_level(const struct drm_device *dev);
87440425 1413void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1414void intel_init_pm(struct drm_device *dev);
f742a552 1415void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1416void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1417void intel_gpu_ips_teardown(void);
ae48434c
ID
1418void intel_init_gt_powersave(struct drm_device *dev);
1419void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1420void intel_enable_gt_powersave(struct drm_device *dev);
1421void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1422void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1423void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1424void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1425void gen6_rps_busy(struct drm_i915_private *dev_priv);
1426void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1427void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1428void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1429 struct intel_rps_client *rps,
1430 unsigned long submitted);
6ad790c0 1431void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1432 struct drm_i915_gem_request *req);
6eb1a681 1433void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1434void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1435void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1436void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1437 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1438uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1439
5f1aae65 1440/* intel_sdvo.c */
87440425 1441bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1442
2b28bb1b 1443
5f1aae65 1444/* intel_sprite.c */
87440425 1445int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1446int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1447 struct drm_file *file_priv);
34e0adbb
ML
1448void intel_pipe_update_start(struct intel_crtc *crtc);
1449void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1450
1451/* intel_tv.c */
87440425 1452void intel_tv_init(struct drm_device *dev);
20ddf665 1453
ea2c67bb 1454/* intel_atomic.c */
2545e4a6
MR
1455int intel_connector_atomic_get_property(struct drm_connector *connector,
1456 const struct drm_connector_state *state,
1457 struct drm_property *property,
1458 uint64_t *val);
1356837e
MR
1459struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1460void intel_crtc_destroy_state(struct drm_crtc *crtc,
1461 struct drm_crtc_state *state);
de419ab6
ML
1462struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1463void intel_atomic_state_clear(struct drm_atomic_state *);
1464struct intel_shared_dpll_config *
1465intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1466
10f81c19
ACO
1467static inline struct intel_crtc_state *
1468intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1469 struct intel_crtc *crtc)
1470{
1471 struct drm_crtc_state *crtc_state;
1472 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1473 if (IS_ERR(crtc_state))
0b6cc188 1474 return ERR_CAST(crtc_state);
10f81c19
ACO
1475
1476 return to_intel_crtc_state(crtc_state);
1477}
d03c93d4
CK
1478int intel_atomic_setup_scalers(struct drm_device *dev,
1479 struct intel_crtc *intel_crtc,
1480 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1481
1482/* intel_atomic_plane.c */
8e7d688b 1483struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1484struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1485void intel_plane_destroy_state(struct drm_plane *plane,
1486 struct drm_plane_state *state);
1487extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1488
79e53945 1489#endif /* __INTEL_DRV_H__ */