]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Fix computation of last_adjustment for RPS autotuning
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
2e541625
AE
40#define DIV_ROUND_CLOSEST_ULL(ll, d) \
41({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
50 */
481b6af3 51#define _wait_for(COND, MS, W) ({ \
1d5bfac9 52 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 53 int ret__ = 0; \
0206e353 54 while (!(COND)) { \
913d8d11 55 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
56 if (!(COND)) \
57 ret__ = -ETIMEDOUT; \
913d8d11
CW
58 break; \
59 } \
9848de08
VS
60 if ((W) && drm_can_sleep()) { \
61 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
62 } else { \
63 cpu_relax(); \
64 } \
913d8d11
CW
65 } \
66 ret__; \
67})
68
481b6af3
CW
69#define wait_for(COND, MS) _wait_for(COND, MS, 1)
70#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
71#define wait_for_atomic_us(COND, US) _wait_for((COND), \
72 DIV_ROUND_UP((US), 1000), 0)
481b6af3 73
49938ac4
JN
74#define KHz(x) (1000 * (x))
75#define MHz(x) KHz(1000 * (x))
021357ac 76
79e53945
JB
77/*
78 * Display related stuff
79 */
80
81/* store information about an Ixxx DVO */
82/* The i830->i865 use multiple DVOs with multiple i2cs */
83/* the i915, i945 have a single sDVO i2c bus - which is different */
84#define MAX_OUTPUTS 6
85/* maximum connectors per crtcs in the mode set */
79e53945 86
4726e0b0
SK
87/* Maximum cursor sizes */
88#define GEN2_CURSOR_WIDTH 64
89#define GEN2_CURSOR_HEIGHT 64
068be561
DL
90#define MAX_CURSOR_WIDTH 256
91#define MAX_CURSOR_HEIGHT 256
4726e0b0 92
79e53945
JB
93#define INTEL_I2C_BUS_DVO 1
94#define INTEL_I2C_BUS_SDVO 2
95
96/* these are outputs from the chip - integrated only
97 external chips are via DVO or SDVO output */
6847d71b
PZ
98enum intel_output_type {
99 INTEL_OUTPUT_UNUSED = 0,
100 INTEL_OUTPUT_ANALOG = 1,
101 INTEL_OUTPUT_DVO = 2,
102 INTEL_OUTPUT_SDVO = 3,
103 INTEL_OUTPUT_LVDS = 4,
104 INTEL_OUTPUT_TVOUT = 5,
105 INTEL_OUTPUT_HDMI = 6,
106 INTEL_OUTPUT_DISPLAYPORT = 7,
107 INTEL_OUTPUT_EDP = 8,
108 INTEL_OUTPUT_DSI = 9,
109 INTEL_OUTPUT_UNKNOWN = 10,
110 INTEL_OUTPUT_DP_MST = 11,
111};
79e53945
JB
112
113#define INTEL_DVO_CHIP_NONE 0
114#define INTEL_DVO_CHIP_LVDS 1
115#define INTEL_DVO_CHIP_TMDS 2
116#define INTEL_DVO_CHIP_TVOUT 4
117
dfba2e2d
SK
118#define INTEL_DSI_VIDEO_MODE 0
119#define INTEL_DSI_COMMAND_MODE 1
72ffa333 120
79e53945
JB
121struct intel_framebuffer {
122 struct drm_framebuffer base;
05394f39 123 struct drm_i915_gem_object *obj;
79e53945
JB
124};
125
37811fcc
CW
126struct intel_fbdev {
127 struct drm_fb_helper helper;
8bcd4553 128 struct intel_framebuffer *fb;
37811fcc
CW
129 struct list_head fbdev_list;
130 struct drm_display_mode *our_mode;
d978ef14 131 int preferred_bpp;
37811fcc 132};
79e53945 133
21d40d37 134struct intel_encoder {
4ef69c7a 135 struct drm_encoder base;
9a935856
DV
136 /*
137 * The new crtc this encoder will be driven from. Only differs from
138 * base->crtc while a modeset is in progress.
139 */
140 struct intel_crtc *new_crtc;
141
6847d71b 142 enum intel_output_type type;
bc079e8b 143 unsigned int cloneable;
5ab432ef 144 bool connectors_active;
21d40d37 145 void (*hot_plug)(struct intel_encoder *);
7ae89233 146 bool (*compute_config)(struct intel_encoder *,
5cec258b 147 struct intel_crtc_state *);
dafd226c 148 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 149 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 150 void (*enable)(struct intel_encoder *);
6cc5f341 151 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 152 void (*disable)(struct intel_encoder *);
bf49ec8c 153 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
154 /* Read out the current hw state of this connector, returning true if
155 * the encoder is active. If the encoder is enabled it also set the pipe
156 * it is connected to in the pipe parameter. */
157 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 158 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 159 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
160 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
161 * be set correctly before calling this function. */
045ac3b5 162 void (*get_config)(struct intel_encoder *,
5cec258b 163 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
164 /*
165 * Called during system suspend after all pending requests for the
166 * encoder are flushed (for example for DP AUX transactions) and
167 * device interrupts are disabled.
168 */
169 void (*suspend)(struct intel_encoder *);
f8aed700 170 int crtc_mask;
1d843f9d 171 enum hpd_pin hpd_pin;
79e53945
JB
172};
173
1d508706 174struct intel_panel {
dd06f90e 175 struct drm_display_mode *fixed_mode;
ec9ed197 176 struct drm_display_mode *downclock_mode;
4d891523 177 int fitting_mode;
58c68779
JN
178
179 /* backlight */
180 struct {
c91c9f32 181 bool present;
58c68779 182 u32 level;
6dda730e 183 u32 min;
7bd688cd 184 u32 max;
58c68779 185 bool enabled;
636baebf
JN
186 bool combination_mode; /* gen 2/4 only */
187 bool active_low_pwm;
58c68779
JN
188 struct backlight_device *device;
189 } backlight;
ab656bb9
JN
190
191 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
192};
193
5daa55eb
ZW
194struct intel_connector {
195 struct drm_connector base;
9a935856
DV
196 /*
197 * The fixed encoder this connector is connected to.
198 */
df0e9248 199 struct intel_encoder *encoder;
9a935856
DV
200
201 /*
202 * The new encoder this connector will be driven. Only differs from
203 * encoder while a modeset is in progress.
204 */
205 struct intel_encoder *new_encoder;
206
f0947c37
DV
207 /* Reads out the current hw, returning true if the connector is enabled
208 * and active (i.e. dpms ON state). */
209 bool (*get_hw_state)(struct intel_connector *);
1d508706 210
4932e2c3
ID
211 /*
212 * Removes all interfaces through which the connector is accessible
213 * - like sysfs, debugfs entries -, so that no new operations can be
214 * started on the connector. Also makes sure all currently pending
215 * operations finish before returing.
216 */
217 void (*unregister)(struct intel_connector *);
218
1d508706
JN
219 /* Panel info for eDP and LVDS */
220 struct intel_panel panel;
9cd300e0
JN
221
222 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
223 struct edid *edid;
beb60608 224 struct edid *detect_edid;
821450c6
EE
225
226 /* since POLL and HPD connectors may use the same HPD line keep the native
227 state of connector->polled in case hotplug storm detection changes it */
228 u8 polled;
0e32b39c
DA
229
230 void *port; /* store this opaque as its illegal to dereference it */
231
232 struct intel_dp *mst_port;
5daa55eb
ZW
233};
234
80ad9206
VS
235typedef struct dpll {
236 /* given values */
237 int n;
238 int m1, m2;
239 int p1, p2;
240 /* derived values */
241 int dot;
242 int vco;
243 int m;
244 int p;
245} intel_clock_t;
246
eeca778a 247struct intel_plane_state {
2b875c22 248 struct drm_plane_state base;
eeca778a
GP
249 struct drm_rect src;
250 struct drm_rect dst;
251 struct drm_rect clip;
eeca778a 252 bool visible;
32b7eeec
MR
253
254 /*
255 * used only for sprite planes to determine when to implicitly
256 * enable/disable the primary plane
257 */
258 bool hides_primary;
eeca778a
GP
259};
260
5724dbd1 261struct intel_initial_plane_config {
2d14030b 262 struct intel_framebuffer *fb;
49af449b 263 unsigned int tiling;
46f297fb
JB
264 int size;
265 u32 base;
266};
267
5cec258b 268struct intel_crtc_state {
2d112de7
ACO
269 struct drm_crtc_state base;
270
bb760063
DV
271 /**
272 * quirks - bitfield with hw state readout quirks
273 *
274 * For various reasons the hw state readout code might not be able to
275 * completely faithfully read out the current state. These cases are
276 * tracked with quirk flags so that fastboot and state checker can act
277 * accordingly.
278 */
9953599b
DV
279#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
280#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
281 unsigned long quirks;
282
37327abd
VS
283 /* Pipe source size (ie. panel fitter input size)
284 * All planes will be positioned inside this space,
285 * and get clipped at the edges. */
286 int pipe_src_w, pipe_src_h;
287
5bfe2ac0
DV
288 /* Whether to set up the PCH/FDI. Note that we never allow sharing
289 * between pch encoders and cpu encoders. */
290 bool has_pch_encoder;
50f3b016 291
e43823ec
JB
292 /* Are we sending infoframes on the attached port */
293 bool has_infoframe;
294
3b117c8f
DV
295 /* CPU Transcoder for the pipe. Currently this can only differ from the
296 * pipe on Haswell (where we have a special eDP transcoder). */
297 enum transcoder cpu_transcoder;
298
50f3b016
DV
299 /*
300 * Use reduced/limited/broadcast rbg range, compressing from the full
301 * range fed into the crtcs.
302 */
303 bool limited_color_range;
304
03afc4a2
DV
305 /* DP has a bunch of special case unfortunately, so mark the pipe
306 * accordingly. */
307 bool has_dp_encoder;
d8b32247 308
6897b4b5
DV
309 /* Whether we should send NULL infoframes. Required for audio. */
310 bool has_hdmi_sink;
311
9ed109a7
DV
312 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
313 * has_dp_encoder is set. */
314 bool has_audio;
315
d8b32247
DV
316 /*
317 * Enable dithering, used when the selected pipe bpp doesn't match the
318 * plane bpp.
319 */
965e0c48 320 bool dither;
f47709a9
DV
321
322 /* Controls for the clock computation, to override various stages. */
323 bool clock_set;
324
09ede541
DV
325 /* SDVO TV has a bunch of special case. To make multifunction encoders
326 * work correctly, we need to track this at runtime.*/
327 bool sdvo_tv_clock;
328
e29c22c0
DV
329 /*
330 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
331 * required. This is set in the 2nd loop of calling encoder's
332 * ->compute_config if the first pick doesn't work out.
333 */
334 bool bw_constrained;
335
f47709a9
DV
336 /* Settings for the intel dpll used on pretty much everything but
337 * haswell. */
80ad9206 338 struct dpll dpll;
f47709a9 339
a43f6e0f
DV
340 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
341 enum intel_dpll_id shared_dpll;
342
96b7dfb7
S
343 /*
344 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
345 * - enum skl_dpll on SKL
346 */
de7cfc63
DV
347 uint32_t ddi_pll_sel;
348
66e985c0
DV
349 /* Actual register state of the dpll, for shared dpll cross-checking. */
350 struct intel_dpll_hw_state dpll_hw_state;
351
965e0c48 352 int pipe_bpp;
6cf86a5e 353 struct intel_link_m_n dp_m_n;
ff9a6750 354
439d7ac0
PB
355 /* m2_n2 for eDP downclock */
356 struct intel_link_m_n dp_m2_n2;
f769cd24 357 bool has_drrs;
439d7ac0 358
ff9a6750
DV
359 /*
360 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
361 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
362 * already multiplied by pixel_multiplier.
df92b1e6 363 */
ff9a6750
DV
364 int port_clock;
365
6cc5f341
DV
366 /* Used by SDVO (and if we ever fix it, HDMI). */
367 unsigned pixel_multiplier;
2dd24552
JB
368
369 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
370 struct {
371 u32 control;
372 u32 pgm_ratios;
68fc8742 373 u32 lvds_border_bits;
b074cec8
JB
374 } gmch_pfit;
375
376 /* Panel fitter placement and size for Ironlake+ */
377 struct {
378 u32 pos;
379 u32 size;
fd4daa9c 380 bool enabled;
fabf6e51 381 bool force_thru;
b074cec8 382 } pch_pfit;
33d29b14 383
ca3a0ff8 384 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 385 int fdi_lanes;
ca3a0ff8 386 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
387
388 bool ips_enabled;
cf532bb2
VS
389
390 bool double_wide;
0e32b39c
DA
391
392 bool dp_encoder_is_mst;
393 int pbn;
b8cecdf5
DV
394};
395
0b2ae6d7
VS
396struct intel_pipe_wm {
397 struct intel_wm_level wm[5];
398 uint32_t linetime;
399 bool fbc_wm_enabled;
2a44b76b
VS
400 bool pipe_enabled;
401 bool sprites_enabled;
402 bool sprites_scaled;
0b2ae6d7
VS
403};
404
84c33a64 405struct intel_mmio_flip {
cc8c4cc2 406 struct drm_i915_gem_request *req;
9362c7c5 407 struct work_struct work;
84c33a64
SG
408};
409
2ac96d2a
PB
410struct skl_pipe_wm {
411 struct skl_wm_level wm[8];
412 struct skl_wm_level trans_wm;
413 uint32_t linetime;
414};
415
32b7eeec
MR
416/*
417 * Tracking of operations that need to be performed at the beginning/end of an
418 * atomic commit, outside the atomic section where interrupts are disabled.
419 * These are generally operations that grab mutexes or might otherwise sleep
420 * and thus can't be run with interrupts disabled.
421 */
422struct intel_crtc_atomic_commit {
c34c9ee4
MR
423 /* vblank evasion */
424 bool evade;
425 unsigned start_vbl_count;
426
32b7eeec
MR
427 /* Sleepable operations to perform before commit */
428 bool wait_for_flips;
429 bool disable_fbc;
430 bool pre_disable_primary;
431 bool update_wm;
ea2c67bb 432 unsigned disabled_planes;
32b7eeec
MR
433
434 /* Sleepable operations to perform after commit */
435 unsigned fb_bits;
436 bool wait_vblank;
437 bool update_fbc;
438 bool post_enable_primary;
439 unsigned update_sprite_watermarks;
440};
441
79e53945
JB
442struct intel_crtc {
443 struct drm_crtc base;
80824003
JB
444 enum pipe pipe;
445 enum plane plane;
79e53945 446 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
447 /*
448 * Whether the crtc and the connected output pipeline is active. Implies
449 * that crtc->enabled is set, i.e. the current mode configuration has
450 * some outputs connected to this crtc.
08a48469
DV
451 */
452 bool active;
6efdf354 453 unsigned long enabled_power_domains;
4c445e0e 454 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 455 bool lowfreq_avail;
02e792fb 456 struct intel_overlay *overlay;
6b95a207 457 struct intel_unpin_work *unpin_work;
cda4b7d3 458
b4a98e57
CW
459 atomic_t unpin_work_count;
460
e506a0c6
DV
461 /* Display surface base address adjustement for pageflips. Note that on
462 * gen4+ this only adjusts up to a tile, offsets within a tile are
463 * handled in the hw itself (with the TILEOFF register). */
464 unsigned long dspaddr_offset;
465
05394f39 466 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 467 uint32_t cursor_addr;
4b0e333e 468 uint32_t cursor_cntl;
dc41c154 469 uint32_t cursor_size;
4b0e333e 470 uint32_t cursor_base;
4b645f14 471
5724dbd1 472 struct intel_initial_plane_config plane_config;
6e3c9717 473 struct intel_crtc_state *config;
7668851f 474 bool new_enabled;
b8cecdf5 475
10d83730
VS
476 /* reset counter value when the last flip was submitted */
477 unsigned int reset_counter;
8664281b
PZ
478
479 /* Access to these should be protected by dev_priv->irq_lock. */
480 bool cpu_fifo_underrun_disabled;
481 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
482
483 /* per-pipe watermark state */
484 struct {
485 /* watermarks currently being used */
486 struct intel_pipe_wm active;
2ac96d2a
PB
487 /* SKL wm values currently in use */
488 struct skl_pipe_wm skl_active;
0b2ae6d7 489 } wm;
8d7849db 490
80715b2f 491 int scanline_offset;
84c33a64 492 struct intel_mmio_flip mmio_flip;
32b7eeec
MR
493
494 struct intel_crtc_atomic_commit atomic;
79e53945
JB
495};
496
c35426d2
VS
497struct intel_plane_wm_parameters {
498 uint32_t horiz_pixels;
ed57cb8a 499 uint32_t vert_pixels;
c35426d2
VS
500 uint8_t bytes_per_pixel;
501 bool enabled;
502 bool scaled;
0fda6568 503 u64 tiling;
1fc0a8f7 504 unsigned int rotation;
c35426d2
VS
505};
506
b840d907
JB
507struct intel_plane {
508 struct drm_plane base;
7f1f3851 509 int plane;
b840d907 510 enum pipe pipe;
2d354c34 511 bool can_scale;
b840d907 512 int max_downscale;
526682e9 513
47ecbb20
VS
514 /* FIXME convert to properties */
515 struct drm_intel_sprite_colorkey ckey;
516
526682e9
PZ
517 /* Since we need to change the watermarks before/after
518 * enabling/disabling the planes, we need to store the parameters here
519 * as the other pieces of the struct may not reflect the values we want
520 * for the watermark calculations. Currently only Haswell uses this.
521 */
c35426d2 522 struct intel_plane_wm_parameters wm;
526682e9 523
8e7d688b
MR
524 /*
525 * NOTE: Do not place new plane state fields here (e.g., when adding
526 * new plane properties). New runtime state should now be placed in
527 * the intel_plane_state structure and accessed via drm_plane->state.
528 */
529
b840d907 530 void (*update_plane)(struct drm_plane *plane,
b39d53f6 531 struct drm_crtc *crtc,
b840d907 532 struct drm_framebuffer *fb,
b840d907
JB
533 int crtc_x, int crtc_y,
534 unsigned int crtc_w, unsigned int crtc_h,
535 uint32_t x, uint32_t y,
536 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
537 void (*disable_plane)(struct drm_plane *plane,
538 struct drm_crtc *crtc);
c59cb179
MR
539 int (*check_plane)(struct drm_plane *plane,
540 struct intel_plane_state *state);
541 void (*commit_plane)(struct drm_plane *plane,
542 struct intel_plane_state *state);
b840d907
JB
543};
544
b445e3b0
ED
545struct intel_watermark_params {
546 unsigned long fifo_size;
547 unsigned long max_wm;
548 unsigned long default_wm;
549 unsigned long guard_size;
550 unsigned long cacheline_size;
551};
552
553struct cxsr_latency {
554 int is_desktop;
555 int is_ddr3;
556 unsigned long fsb_freq;
557 unsigned long mem_freq;
558 unsigned long display_sr;
559 unsigned long display_hpll_disable;
560 unsigned long cursor_sr;
561 unsigned long cursor_hpll_disable;
562};
563
79e53945 564#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 565#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 566#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 567#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 568#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 569#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 570#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 571#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 572
f5bbfca3 573struct intel_hdmi {
b242b7f7 574 u32 hdmi_reg;
f5bbfca3 575 int ddc_bus;
f5bbfca3 576 uint32_t color_range;
55bc60db 577 bool color_range_auto;
f5bbfca3
ED
578 bool has_hdmi_sink;
579 bool has_audio;
580 enum hdmi_force_audio force_audio;
abedc077 581 bool rgb_quant_range_selectable;
94a11ddc 582 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 583 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 584 enum hdmi_infoframe_type type,
fff63867 585 const void *frame, ssize_t len);
687f4d06 586 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 587 bool enable,
687f4d06 588 struct drm_display_mode *adjusted_mode);
e43823ec 589 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
590};
591
0e32b39c 592struct intel_dp_mst_encoder;
b091cd92 593#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 594
fe3cd48d
R
595/*
596 * enum link_m_n_set:
597 * When platform provides two set of M_N registers for dp, we can
598 * program them and switch between them incase of DRRS.
599 * But When only one such register is provided, we have to program the
600 * required divider value on that registers itself based on the DRRS state.
601 *
602 * M1_N1 : Program dp_m_n on M1_N1 registers
603 * dp_m2_n2 on M2_N2 registers (If supported)
604 *
605 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
606 * M2_N2 registers are not supported
607 */
608
609enum link_m_n_set {
610 /* Sets the m1_n1 and m2_n2 */
611 M1_N1 = 0,
612 M2_N2
613};
614
54d63ca6 615struct intel_dp {
54d63ca6 616 uint32_t output_reg;
9ed35ab1 617 uint32_t aux_ch_ctl_reg;
54d63ca6 618 uint32_t DP;
54d63ca6
SK
619 bool has_audio;
620 enum hdmi_force_audio force_audio;
621 uint32_t color_range;
55bc60db 622 bool color_range_auto;
54d63ca6 623 uint8_t link_bw;
a8f3ef61 624 uint8_t rate_select;
54d63ca6
SK
625 uint8_t lane_count;
626 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 627 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 628 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
629 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
630 uint8_t num_sink_rates;
631 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 632 struct drm_dp_aux aux;
54d63ca6
SK
633 uint8_t train_set[4];
634 int panel_power_up_delay;
635 int panel_power_down_delay;
636 int panel_power_cycle_delay;
637 int backlight_on_delay;
638 int backlight_off_delay;
54d63ca6
SK
639 struct delayed_work panel_vdd_work;
640 bool want_panel_vdd;
dce56b3c
PZ
641 unsigned long last_power_cycle;
642 unsigned long last_power_on;
643 unsigned long last_backlight_off;
5d42f82a 644
01527b31
CT
645 struct notifier_block edp_notifier;
646
a4a5d2f8
VS
647 /*
648 * Pipe whose power sequencer is currently locked into
649 * this port. Only relevant on VLV/CHV.
650 */
651 enum pipe pps_pipe;
36b5f425 652 struct edp_power_seq pps_delays;
a4a5d2f8 653
06ea66b6 654 bool use_tps3;
0e32b39c
DA
655 bool can_mst; /* this port supports mst */
656 bool is_mst;
657 int active_mst_links;
658 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 659 struct intel_connector *attached_connector;
ec5b01dd 660
0e32b39c
DA
661 /* mst connector list */
662 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
663 struct drm_dp_mst_topology_mgr mst_mgr;
664
ec5b01dd 665 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
666 /*
667 * This function returns the value we have to program the AUX_CTL
668 * register with to kick off an AUX transaction.
669 */
670 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
671 bool has_aux_irq,
672 int send_bytes,
673 uint32_t aux_clock_divider);
54d63ca6
SK
674};
675
da63a9f2
PZ
676struct intel_digital_port {
677 struct intel_encoder base;
174edf1f 678 enum port port;
bcf53de4 679 u32 saved_port_bits;
da63a9f2
PZ
680 struct intel_dp dp;
681 struct intel_hdmi hdmi;
b2c5c181 682 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
683};
684
0e32b39c
DA
685struct intel_dp_mst_encoder {
686 struct intel_encoder base;
687 enum pipe pipe;
688 struct intel_digital_port *primary;
689 void *port; /* store this opaque as its illegal to dereference it */
690};
691
89b667f8
JB
692static inline int
693vlv_dport_to_channel(struct intel_digital_port *dport)
694{
695 switch (dport->port) {
696 case PORT_B:
00fc31b7 697 case PORT_D:
e4607fcf 698 return DPIO_CH0;
89b667f8 699 case PORT_C:
e4607fcf 700 return DPIO_CH1;
89b667f8
JB
701 default:
702 BUG();
703 }
704}
705
eb69b0e5
CML
706static inline int
707vlv_pipe_to_channel(enum pipe pipe)
708{
709 switch (pipe) {
710 case PIPE_A:
711 case PIPE_C:
712 return DPIO_CH0;
713 case PIPE_B:
714 return DPIO_CH1;
715 default:
716 BUG();
717 }
718}
719
f875c15a
CW
720static inline struct drm_crtc *
721intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
722{
723 struct drm_i915_private *dev_priv = dev->dev_private;
724 return dev_priv->pipe_to_crtc_mapping[pipe];
725}
726
417ae147
CW
727static inline struct drm_crtc *
728intel_get_crtc_for_plane(struct drm_device *dev, int plane)
729{
730 struct drm_i915_private *dev_priv = dev->dev_private;
731 return dev_priv->plane_to_crtc_mapping[plane];
732}
733
4e5359cd
SF
734struct intel_unpin_work {
735 struct work_struct work;
b4a98e57 736 struct drm_crtc *crtc;
ab8d6675 737 struct drm_framebuffer *old_fb;
05394f39 738 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 739 struct drm_pending_vblank_event *event;
e7d841ca
CW
740 atomic_t pending;
741#define INTEL_FLIP_INACTIVE 0
742#define INTEL_FLIP_PENDING 1
743#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
744 u32 flip_count;
745 u32 gtt_offset;
f06cc1b9 746 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
747 int flip_queued_vblank;
748 int flip_ready_vblank;
4e5359cd
SF
749 bool enable_stall_check;
750};
751
d9e55608 752struct intel_set_config {
1aa4b628
DV
753 struct drm_encoder **save_connector_encoders;
754 struct drm_crtc **save_encoder_crtcs;
7668851f 755 bool *save_crtc_enabled;
5e2b584e
DV
756
757 bool fb_changed;
758 bool mode_changed;
d9e55608
DV
759};
760
5f1aae65
PZ
761struct intel_load_detect_pipe {
762 struct drm_framebuffer *release_fb;
763 bool load_detect_temp;
764 int dpms_mode;
765};
79e53945 766
5f1aae65
PZ
767static inline struct intel_encoder *
768intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
769{
770 return to_intel_connector(connector)->encoder;
771}
772
da63a9f2
PZ
773static inline struct intel_digital_port *
774enc_to_dig_port(struct drm_encoder *encoder)
775{
776 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
777}
778
0e32b39c
DA
779static inline struct intel_dp_mst_encoder *
780enc_to_mst(struct drm_encoder *encoder)
781{
782 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
783}
784
9ff8c9ba
ID
785static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
786{
787 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
788}
789
790static inline struct intel_digital_port *
791dp_to_dig_port(struct intel_dp *intel_dp)
792{
793 return container_of(intel_dp, struct intel_digital_port, dp);
794}
795
796static inline struct intel_digital_port *
797hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
798{
799 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
800}
801
6af31a65
DL
802/*
803 * Returns the number of planes for this pipe, ie the number of sprites + 1
804 * (primary plane). This doesn't count the cursor plane then.
805 */
806static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
807{
808 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
809}
5f1aae65 810
47339cd9 811/* intel_fifo_underrun.c */
a72e4c9f 812bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 813 enum pipe pipe, bool enable);
a72e4c9f 814bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
815 enum transcoder pch_transcoder,
816 bool enable);
1f7247c0
DV
817void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
818 enum pipe pipe);
819void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
820 enum transcoder pch_transcoder);
a72e4c9f 821void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
822
823/* i915_irq.c */
480c8033
DV
824void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
825void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
826void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
827void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 828void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
829void gen6_enable_rps_interrupts(struct drm_device *dev);
830void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 831u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
832void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
833void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
834static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
835{
836 /*
837 * We only use drm_irq_uninstall() at unload and VT switch, so
838 * this is the only thing we need to check.
839 */
2aeb7d3a 840 return dev_priv->pm.irqs_enabled;
9df7575f
JB
841}
842
a225f079 843int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
844void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
845 unsigned int pipe_mask);
5f1aae65 846
5f1aae65 847/* intel_crt.c */
87440425 848void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
849
850
851/* intel_ddi.c */
87440425
PZ
852void intel_prepare_ddi(struct drm_device *dev);
853void hsw_fdi_link_train(struct drm_crtc *crtc);
854void intel_ddi_init(struct drm_device *dev, enum port port);
855enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
856bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
857void intel_ddi_pll_init(struct drm_device *dev);
858void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
859void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
860 enum transcoder cpu_transcoder);
861void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
862void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
863bool intel_ddi_pll_select(struct intel_crtc *crtc,
864 struct intel_crtc_state *crtc_state);
87440425
PZ
865void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
866void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
867bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
868void intel_ddi_fdi_disable(struct drm_crtc *crtc);
869void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 870 struct intel_crtc_state *pipe_config);
5f1aae65 871
44905a27 872void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 873void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 874 struct intel_crtc_state *pipe_config);
0e32b39c 875void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65 876
b680c37a 877/* intel_frontbuffer.c */
f99d7069 878void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b
PZ
879 struct intel_engine_cs *ring,
880 enum fb_op_origin origin);
f99d7069
DV
881void intel_frontbuffer_flip_prepare(struct drm_device *dev,
882 unsigned frontbuffer_bits);
883void intel_frontbuffer_flip_complete(struct drm_device *dev,
884 unsigned frontbuffer_bits);
885void intel_frontbuffer_flush(struct drm_device *dev,
886 unsigned frontbuffer_bits);
887/**
5c323b2a 888 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
889 * @dev: DRM device
890 * @frontbuffer_bits: frontbuffer plane tracking bits
891 *
892 * This function gets called after scheduling a flip on @obj. This is for
893 * synchronous plane updates which will happen on the next vblank and which will
894 * not get delayed by pending gpu rendering.
895 *
896 * Can be called without any locks held.
897 */
898static inline
899void intel_frontbuffer_flip(struct drm_device *dev,
900 unsigned frontbuffer_bits)
901{
902 intel_frontbuffer_flush(dev, frontbuffer_bits);
903}
904
6761dd31
TU
905unsigned int intel_fb_align_height(struct drm_device *dev,
906 unsigned int height,
907 uint32_t pixel_format,
908 uint64_t fb_format_modifier);
f99d7069 909void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a 910
b321803d
DL
911u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
912 uint32_t pixel_format);
b680c37a 913
7c10a2b5
JN
914/* intel_audio.c */
915void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
916void intel_audio_codec_enable(struct intel_encoder *encoder);
917void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
918void i915_audio_component_init(struct drm_i915_private *dev_priv);
919void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 920
b680c37a 921/* intel_display.c */
65a3fea0 922extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
923bool intel_has_pending_fb_unpin(struct drm_device *dev);
924int intel_pch_rawclk(struct drm_device *dev);
925void intel_mark_busy(struct drm_device *dev);
87440425
PZ
926void intel_mark_idle(struct drm_device *dev);
927void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 928void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
929void intel_crtc_update_dpms(struct drm_crtc *crtc);
930void intel_encoder_destroy(struct drm_encoder *encoder);
931void intel_connector_dpms(struct drm_connector *, int mode);
932bool intel_connector_get_hw_state(struct intel_connector *connector);
933void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
934bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
935 struct intel_digital_port *port);
87440425
PZ
936void intel_connector_attach_encoder(struct intel_connector *connector,
937 struct intel_encoder *encoder);
938struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
939struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
940 struct drm_crtc *crtc);
752aa88a 941enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
942int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
943 struct drm_file *file_priv);
87440425
PZ
944enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
945 enum pipe pipe);
4093561b 946bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
947static inline void
948intel_wait_for_vblank(struct drm_device *dev, int pipe)
949{
950 drm_wait_one_vblank(dev, pipe);
951}
87440425 952int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
953void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
954 struct intel_digital_port *dport);
87440425
PZ
955bool intel_get_load_detect_pipe(struct drm_connector *connector,
956 struct drm_display_mode *mode,
51fd371b
RC
957 struct intel_load_detect_pipe *old,
958 struct drm_modeset_acquire_ctx *ctx);
87440425 959void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
960 struct intel_load_detect_pipe *old,
961 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
962int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
963 struct drm_framebuffer *fb,
82bc3b2d 964 const struct drm_plane_state *plane_state,
a4872ba6 965 struct intel_engine_cs *pipelined);
a8bb6818
DV
966struct drm_framebuffer *
967__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
968 struct drm_mode_fb_cmd2 *mode_cmd,
969 struct drm_i915_gem_object *obj);
87440425
PZ
970void intel_prepare_page_flip(struct drm_device *dev, int plane);
971void intel_finish_page_flip(struct drm_device *dev, int pipe);
972void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 973void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 974int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
975 struct drm_framebuffer *fb,
976 const struct drm_plane_state *new_state);
38f3ce3a 977void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
978 struct drm_framebuffer *fb,
979 const struct drm_plane_state *old_state);
a98b3431
MR
980int intel_plane_atomic_get_property(struct drm_plane *plane,
981 const struct drm_plane_state *state,
982 struct drm_property *property,
983 uint64_t *val);
984int intel_plane_atomic_set_property(struct drm_plane *plane,
985 struct drm_plane_state *state,
986 struct drm_property *property,
987 uint64_t val);
716c2e55 988
50470bb0
TU
989unsigned int
990intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
991 uint64_t fb_format_modifier);
992
121920fa
TU
993static inline bool
994intel_rotation_90_or_270(unsigned int rotation)
995{
996 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
997}
998
1fc0a8f7
TU
999bool intel_wm_need_update(struct drm_plane *plane,
1000 struct drm_plane_state *state);
1001
716c2e55 1002/* shared dpll functions */
5f1aae65 1003struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1004void assert_shared_dpll(struct drm_i915_private *dev_priv,
1005 struct intel_shared_dpll *pll,
1006 bool state);
1007#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1008#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1009struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1010 struct intel_crtc_state *state);
716c2e55
DV
1011void intel_put_shared_dpll(struct intel_crtc *crtc);
1012
d288f65f
VS
1013void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1014 const struct dpll *dpll);
1015void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1016
716c2e55 1017/* modesetting asserts */
b680c37a
DV
1018void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1019 enum pipe pipe);
55607e8a
DV
1020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state);
1022#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1023#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1024void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state);
1026#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1027#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1028void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1029#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1030#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
1031unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1032 unsigned int tiling_mode,
1033 unsigned int bpp,
1034 unsigned int pitch);
7514747d
VS
1035void intel_prepare_reset(struct drm_device *dev);
1036void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1037void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1038void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425 1039void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1040 struct intel_crtc_state *pipe_config);
fe3cd48d 1041void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1042int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1043void
5cec258b 1044ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1045 int dotclock);
87440425 1046bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1047void hsw_enable_ips(struct intel_crtc *crtc);
1048void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1049enum intel_display_power_domain
1050intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1051void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1052 struct intel_crtc_state *pipe_config);
46a55d30 1053void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1054void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 1055
121920fa
TU
1056unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1057 struct drm_i915_gem_object *obj);
1058
5f1aae65 1059/* intel_dp.c */
87440425
PZ
1060void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1061bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1062 struct intel_connector *intel_connector);
87440425
PZ
1063void intel_dp_start_link_train(struct intel_dp *intel_dp);
1064void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1065void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1066void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1067void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1068int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1069bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1070 struct intel_crtc_state *pipe_config);
5d8a7752 1071bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1072enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1073 bool long_hpd);
4be73780
DV
1074void intel_edp_backlight_on(struct intel_dp *intel_dp);
1075void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1076void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1077void intel_edp_panel_on(struct intel_dp *intel_dp);
1078void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1079void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1080void intel_dp_mst_suspend(struct drm_device *dev);
1081void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1082int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1083int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1084void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1085void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1086uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1087void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1088void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1089void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1090void intel_edp_drrs_invalidate(struct drm_device *dev,
1091 unsigned frontbuffer_bits);
1092void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1093
0e32b39c
DA
1094/* intel_dp_mst.c */
1095int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1096void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1097/* intel_dsi.c */
4328633d 1098void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1099
1100
1101/* intel_dvo.c */
87440425 1102void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1103
1104
0632fef6 1105/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1106#ifdef CONFIG_DRM_I915_FBDEV
1107extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1108extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1109extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1110extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1111extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1112extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1113#else
1114static inline int intel_fbdev_init(struct drm_device *dev)
1115{
1116 return 0;
1117}
5f1aae65 1118
d1d70677 1119static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1120{
1121}
1122
1123static inline void intel_fbdev_fini(struct drm_device *dev)
1124{
1125}
1126
82e3b8c1 1127static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1128{
1129}
1130
0632fef6 1131static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1132{
1133}
1134#endif
5f1aae65 1135
7ff0ebcc
RV
1136/* intel_fbc.c */
1137bool intel_fbc_enabled(struct drm_device *dev);
1138void intel_fbc_update(struct drm_device *dev);
1139void intel_fbc_init(struct drm_i915_private *dev_priv);
1140void intel_fbc_disable(struct drm_device *dev);
dbef0f15
PZ
1141void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1142 unsigned int frontbuffer_bits,
1143 enum fb_op_origin origin);
1144void intel_fbc_flush(struct drm_i915_private *dev_priv,
1145 unsigned int frontbuffer_bits);
7ff0ebcc 1146
5f1aae65 1147/* intel_hdmi.c */
87440425
PZ
1148void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1149void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1150 struct intel_connector *intel_connector);
1151struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1152bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1153 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1154
1155
1156/* intel_lvds.c */
87440425
PZ
1157void intel_lvds_init(struct drm_device *dev);
1158bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1159
1160
1161/* intel_modes.c */
1162int intel_connector_update_modes(struct drm_connector *connector,
87440425 1163 struct edid *edid);
5f1aae65 1164int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1165void intel_attach_force_audio_property(struct drm_connector *connector);
1166void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1167
1168
1169/* intel_overlay.c */
87440425
PZ
1170void intel_setup_overlay(struct drm_device *dev);
1171void intel_cleanup_overlay(struct drm_device *dev);
1172int intel_overlay_switch_off(struct intel_overlay *overlay);
1173int intel_overlay_put_image(struct drm_device *dev, void *data,
1174 struct drm_file *file_priv);
1175int intel_overlay_attrs(struct drm_device *dev, void *data,
1176 struct drm_file *file_priv);
1362b776 1177void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1178
1179
1180/* intel_panel.c */
87440425 1181int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1182 struct drm_display_mode *fixed_mode,
1183 struct drm_display_mode *downclock_mode);
87440425
PZ
1184void intel_panel_fini(struct intel_panel *panel);
1185void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1186 struct drm_display_mode *adjusted_mode);
1187void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1188 struct intel_crtc_state *pipe_config,
87440425
PZ
1189 int fitting_mode);
1190void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1191 struct intel_crtc_state *pipe_config,
87440425 1192 int fitting_mode);
6dda730e
JN
1193void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1194 u32 level, u32 max);
6517d273 1195int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1196void intel_panel_enable_backlight(struct intel_connector *connector);
1197void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1198void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1199void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1200enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1201extern struct drm_display_mode *intel_find_panel_downclock(
1202 struct drm_device *dev,
1203 struct drm_display_mode *fixed_mode,
1204 struct drm_connector *connector);
0962c3c9
VS
1205void intel_backlight_register(struct drm_device *dev);
1206void intel_backlight_unregister(struct drm_device *dev);
1207
5f1aae65 1208
0bc12bcb 1209/* intel_psr.c */
0bc12bcb
RV
1210void intel_psr_enable(struct intel_dp *intel_dp);
1211void intel_psr_disable(struct intel_dp *intel_dp);
1212void intel_psr_invalidate(struct drm_device *dev,
1213 unsigned frontbuffer_bits);
1214void intel_psr_flush(struct drm_device *dev,
1215 unsigned frontbuffer_bits);
1216void intel_psr_init(struct drm_device *dev);
1217
9c065a7d
DV
1218/* intel_runtime_pm.c */
1219int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1220void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1221void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1222void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1223
f458ebbc
DV
1224bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1225 enum intel_display_power_domain domain);
1226bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1227 enum intel_display_power_domain domain);
9c065a7d
DV
1228void intel_display_power_get(struct drm_i915_private *dev_priv,
1229 enum intel_display_power_domain domain);
1230void intel_display_power_put(struct drm_i915_private *dev_priv,
1231 enum intel_display_power_domain domain);
1232void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1233void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1234void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1235void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1236void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1237
d9bc89d9
DV
1238void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1239
5f1aae65 1240/* intel_pm.c */
87440425
PZ
1241void intel_init_clock_gating(struct drm_device *dev);
1242void intel_suspend_hw(struct drm_device *dev);
546c81fd 1243int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1244void intel_update_watermarks(struct drm_crtc *crtc);
1245void intel_update_sprite_watermarks(struct drm_plane *plane,
1246 struct drm_crtc *crtc,
ed57cb8a
DL
1247 uint32_t sprite_width,
1248 uint32_t sprite_height,
1249 int pixel_size,
87440425
PZ
1250 bool enabled, bool scaled);
1251void intel_init_pm(struct drm_device *dev);
f742a552 1252void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1253void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1254void intel_gpu_ips_teardown(void);
ae48434c
ID
1255void intel_init_gt_powersave(struct drm_device *dev);
1256void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1257void intel_enable_gt_powersave(struct drm_device *dev);
1258void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1259void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1260void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1261void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1262void gen6_rps_busy(struct drm_i915_private *dev_priv);
1263void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2
DV
1264void gen6_rps_idle(struct drm_i915_private *dev_priv);
1265void gen6_rps_boost(struct drm_i915_private *dev_priv);
243e6a44 1266void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1267void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1268void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1269 struct skl_ddb_allocation *ddb /* out */);
d2011dc8 1270
72662e10 1271
5f1aae65 1272/* intel_sdvo.c */
87440425 1273bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1274
2b28bb1b 1275
5f1aae65 1276/* intel_sprite.c */
87440425 1277int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1278void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1279 enum plane plane);
e57465f3 1280int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1281int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1282 struct drm_file *file_priv);
9362c7c5
ACO
1283bool intel_pipe_update_start(struct intel_crtc *crtc,
1284 uint32_t *start_vbl_count);
1285void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
32b7eeec
MR
1286void intel_post_enable_primary(struct drm_crtc *crtc);
1287void intel_pre_disable_primary(struct drm_crtc *crtc);
5f1aae65
PZ
1288
1289/* intel_tv.c */
87440425 1290void intel_tv_init(struct drm_device *dev);
20ddf665 1291
ea2c67bb 1292/* intel_atomic.c */
5ee67f1c
MR
1293int intel_atomic_check(struct drm_device *dev,
1294 struct drm_atomic_state *state);
1295int intel_atomic_commit(struct drm_device *dev,
1296 struct drm_atomic_state *state,
1297 bool async);
2545e4a6
MR
1298int intel_connector_atomic_get_property(struct drm_connector *connector,
1299 const struct drm_connector_state *state,
1300 struct drm_property *property,
1301 uint64_t *val);
1356837e
MR
1302struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1303void intel_crtc_destroy_state(struct drm_crtc *crtc,
1304 struct drm_crtc_state *state);
10f81c19
ACO
1305static inline struct intel_crtc_state *
1306intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1307 struct intel_crtc *crtc)
1308{
1309 struct drm_crtc_state *crtc_state;
1310 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1311 if (IS_ERR(crtc_state))
1312 return ERR_PTR(PTR_ERR(crtc_state));
1313
1314 return to_intel_crtc_state(crtc_state);
1315}
5ee67f1c
MR
1316
1317/* intel_atomic_plane.c */
8e7d688b 1318struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1319struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1320void intel_plane_destroy_state(struct drm_plane *plane,
1321 struct drm_plane_state *state);
1322extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1323
79e53945 1324#endif /* __INTEL_DRV_H__ */