]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/rockchip: Use DRM_DEV_ERROR in vop
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
b1ba124d 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
913d8d11 55 int ret__ = 0; \
0206e353 56 while (!(COND)) { \
913d8d11 57 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
58 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
913d8d11
CW
60 break; \
61 } \
9848de08 62 if ((W) && drm_can_sleep()) { \
3f177625 63 usleep_range((W), (W)*2); \
0cc2764c
BW
64 } else { \
65 cpu_relax(); \
66 } \
913d8d11
CW
67 } \
68 ret__; \
69})
70
3f177625 71#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 72
0351b939
TU
73/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 75# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 76#else
18f4b843 77# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
78#endif
79
18f4b843
TU
80#define _wait_for_atomic(COND, US, ATOMIC) \
81({ \
82 int cpu, ret, timeout = (US) * 1000; \
83 u64 base; \
84 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
0351b939 85 BUILD_BUG_ON((US) > 50000); \
18f4b843
TU
86 if (!(ATOMIC)) { \
87 preempt_disable(); \
88 cpu = smp_processor_id(); \
89 } \
90 base = local_clock(); \
91 for (;;) { \
92 u64 now = local_clock(); \
93 if (!(ATOMIC)) \
94 preempt_enable(); \
95 if (COND) { \
96 ret = 0; \
97 break; \
98 } \
99 if (now - base >= timeout) { \
100 ret = -ETIMEDOUT; \
0351b939
TU
101 break; \
102 } \
103 cpu_relax(); \
18f4b843
TU
104 if (!(ATOMIC)) { \
105 preempt_disable(); \
106 if (unlikely(cpu != smp_processor_id())) { \
107 timeout -= now - base; \
108 cpu = smp_processor_id(); \
109 base = local_clock(); \
110 } \
111 } \
0351b939 112 } \
18f4b843
TU
113 ret; \
114})
115
116#define wait_for_us(COND, US) \
117({ \
118 int ret__; \
119 BUILD_BUG_ON(!__builtin_constant_p(US)); \
120 if ((US) > 10) \
121 ret__ = _wait_for((COND), (US), 10); \
122 else \
123 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
124 ret__; \
125})
126
18f4b843
TU
127#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
128#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
481b6af3 129
49938ac4
JN
130#define KHz(x) (1000 * (x))
131#define MHz(x) KHz(1000 * (x))
021357ac 132
79e53945
JB
133/*
134 * Display related stuff
135 */
136
137/* store information about an Ixxx DVO */
138/* The i830->i865 use multiple DVOs with multiple i2cs */
139/* the i915, i945 have a single sDVO i2c bus - which is different */
140#define MAX_OUTPUTS 6
141/* maximum connectors per crtcs in the mode set */
79e53945 142
4726e0b0
SK
143/* Maximum cursor sizes */
144#define GEN2_CURSOR_WIDTH 64
145#define GEN2_CURSOR_HEIGHT 64
068be561
DL
146#define MAX_CURSOR_WIDTH 256
147#define MAX_CURSOR_HEIGHT 256
4726e0b0 148
79e53945
JB
149#define INTEL_I2C_BUS_DVO 1
150#define INTEL_I2C_BUS_SDVO 2
151
152/* these are outputs from the chip - integrated only
153 external chips are via DVO or SDVO output */
6847d71b
PZ
154enum intel_output_type {
155 INTEL_OUTPUT_UNUSED = 0,
156 INTEL_OUTPUT_ANALOG = 1,
157 INTEL_OUTPUT_DVO = 2,
158 INTEL_OUTPUT_SDVO = 3,
159 INTEL_OUTPUT_LVDS = 4,
160 INTEL_OUTPUT_TVOUT = 5,
161 INTEL_OUTPUT_HDMI = 6,
cca0502b 162 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
163 INTEL_OUTPUT_EDP = 8,
164 INTEL_OUTPUT_DSI = 9,
165 INTEL_OUTPUT_UNKNOWN = 10,
166 INTEL_OUTPUT_DP_MST = 11,
167};
79e53945
JB
168
169#define INTEL_DVO_CHIP_NONE 0
170#define INTEL_DVO_CHIP_LVDS 1
171#define INTEL_DVO_CHIP_TMDS 2
172#define INTEL_DVO_CHIP_TVOUT 4
173
dfba2e2d
SK
174#define INTEL_DSI_VIDEO_MODE 0
175#define INTEL_DSI_COMMAND_MODE 1
72ffa333 176
79e53945
JB
177struct intel_framebuffer {
178 struct drm_framebuffer base;
05394f39 179 struct drm_i915_gem_object *obj;
2d7a215f 180 struct intel_rotation_info rot_info;
79e53945
JB
181};
182
37811fcc
CW
183struct intel_fbdev {
184 struct drm_fb_helper helper;
8bcd4553 185 struct intel_framebuffer *fb;
43cee314 186 async_cookie_t cookie;
d978ef14 187 int preferred_bpp;
37811fcc 188};
79e53945 189
21d40d37 190struct intel_encoder {
4ef69c7a 191 struct drm_encoder base;
9a935856 192
6847d71b 193 enum intel_output_type type;
bc079e8b 194 unsigned int cloneable;
21d40d37 195 void (*hot_plug)(struct intel_encoder *);
7ae89233 196 bool (*compute_config)(struct intel_encoder *,
5cec258b 197 struct intel_crtc_state *);
dafd226c 198 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 199 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 200 void (*enable)(struct intel_encoder *);
6cc5f341 201 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 202 void (*disable)(struct intel_encoder *);
bf49ec8c 203 void (*post_disable)(struct intel_encoder *);
d6db995f 204 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
205 /* Read out the current hw state of this connector, returning true if
206 * the encoder is active. If the encoder is enabled it also set the pipe
207 * it is connected to in the pipe parameter. */
208 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 209 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 210 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
211 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
212 * be set correctly before calling this function. */
045ac3b5 213 void (*get_config)(struct intel_encoder *,
5cec258b 214 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
215 /*
216 * Called during system suspend after all pending requests for the
217 * encoder are flushed (for example for DP AUX transactions) and
218 * device interrupts are disabled.
219 */
220 void (*suspend)(struct intel_encoder *);
f8aed700 221 int crtc_mask;
1d843f9d 222 enum hpd_pin hpd_pin;
79e53945
JB
223};
224
1d508706 225struct intel_panel {
dd06f90e 226 struct drm_display_mode *fixed_mode;
ec9ed197 227 struct drm_display_mode *downclock_mode;
4d891523 228 int fitting_mode;
58c68779
JN
229
230 /* backlight */
231 struct {
c91c9f32 232 bool present;
58c68779 233 u32 level;
6dda730e 234 u32 min;
7bd688cd 235 u32 max;
58c68779 236 bool enabled;
636baebf
JN
237 bool combination_mode; /* gen 2/4 only */
238 bool active_low_pwm;
b029e66f
SK
239
240 /* PWM chip */
022e4e52
SK
241 bool util_pin_active_low; /* bxt+ */
242 u8 controller; /* bxt+ only */
b029e66f
SK
243 struct pwm_device *pwm;
244
58c68779 245 struct backlight_device *device;
ab656bb9 246
5507faeb
JN
247 /* Connector and platform specific backlight functions */
248 int (*setup)(struct intel_connector *connector, enum pipe pipe);
249 uint32_t (*get)(struct intel_connector *connector);
250 void (*set)(struct intel_connector *connector, uint32_t level);
251 void (*disable)(struct intel_connector *connector);
252 void (*enable)(struct intel_connector *connector);
253 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
254 uint32_t hz);
255 void (*power)(struct intel_connector *, bool enable);
256 } backlight;
1d508706
JN
257};
258
5daa55eb
ZW
259struct intel_connector {
260 struct drm_connector base;
9a935856
DV
261 /*
262 * The fixed encoder this connector is connected to.
263 */
df0e9248 264 struct intel_encoder *encoder;
9a935856 265
f0947c37
DV
266 /* Reads out the current hw, returning true if the connector is enabled
267 * and active (i.e. dpms ON state). */
268 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
269
270 /* Panel info for eDP and LVDS */
271 struct intel_panel panel;
9cd300e0
JN
272
273 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
274 struct edid *edid;
beb60608 275 struct edid *detect_edid;
821450c6
EE
276
277 /* since POLL and HPD connectors may use the same HPD line keep the native
278 state of connector->polled in case hotplug storm detection changes it */
279 u8 polled;
0e32b39c
DA
280
281 void *port; /* store this opaque as its illegal to dereference it */
282
283 struct intel_dp *mst_port;
5daa55eb
ZW
284};
285
9e2c8475 286struct dpll {
80ad9206
VS
287 /* given values */
288 int n;
289 int m1, m2;
290 int p1, p2;
291 /* derived values */
292 int dot;
293 int vco;
294 int m;
295 int p;
9e2c8475 296};
80ad9206 297
de419ab6
ML
298struct intel_atomic_state {
299 struct drm_atomic_state base;
300
27c329ed 301 unsigned int cdclk;
565602d7 302
1a617b77
ML
303 /*
304 * Calculated device cdclk, can be different from cdclk
305 * only when all crtc's are DPMS off.
306 */
307 unsigned int dev_cdclk;
308
565602d7
ML
309 bool dpll_set, modeset;
310
8b4a7d05
MR
311 /*
312 * Does this transaction change the pipes that are active? This mask
313 * tracks which CRTC's have changed their active state at the end of
314 * the transaction (not counting the temporary disable during modesets).
315 * This mask should only be non-zero when intel_state->modeset is true,
316 * but the converse is not necessarily true; simply changing a mode may
317 * not flip the final active status of any CRTC's
318 */
319 unsigned int active_pipe_changes;
320
565602d7
ML
321 unsigned int active_crtcs;
322 unsigned int min_pixclk[I915_MAX_PIPES];
323
c89e39f3
CT
324 /* SKL/KBL Only */
325 unsigned int cdclk_pll_vco;
326
de419ab6 327 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
328
329 /*
330 * Current watermarks can't be trusted during hardware readout, so
331 * don't bother calculating intermediate watermarks.
332 */
333 bool skip_intermediate_wm;
98d39494
MR
334
335 /* Gen9+ only */
734fa01f 336 struct skl_wm_values wm_results;
de419ab6
ML
337};
338
eeca778a 339struct intel_plane_state {
2b875c22 340 struct drm_plane_state base;
eeca778a 341 struct drm_rect clip;
32b7eeec 342
be41e336
CK
343 /*
344 * scaler_id
345 * = -1 : not using a scaler
346 * >= 0 : using a scalers
347 *
348 * plane requiring a scaler:
349 * - During check_plane, its bit is set in
350 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 351 * update_scaler_plane.
be41e336
CK
352 * - scaler_id indicates the scaler it got assigned.
353 *
354 * plane doesn't require a scaler:
355 * - this can happen when scaling is no more required or plane simply
356 * got disabled.
357 * - During check_plane, corresponding bit is reset in
358 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 359 * update_scaler_plane.
be41e336
CK
360 */
361 int scaler_id;
818ed961
ML
362
363 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
364
365 /* async flip related structures */
366 struct drm_i915_gem_request *wait_req;
eeca778a
GP
367};
368
5724dbd1 369struct intel_initial_plane_config {
2d14030b 370 struct intel_framebuffer *fb;
49af449b 371 unsigned int tiling;
46f297fb
JB
372 int size;
373 u32 base;
374};
375
be41e336
CK
376#define SKL_MIN_SRC_W 8
377#define SKL_MAX_SRC_W 4096
378#define SKL_MIN_SRC_H 8
6156a456 379#define SKL_MAX_SRC_H 4096
be41e336
CK
380#define SKL_MIN_DST_W 8
381#define SKL_MAX_DST_W 4096
382#define SKL_MIN_DST_H 8
6156a456 383#define SKL_MAX_DST_H 4096
be41e336
CK
384
385struct intel_scaler {
be41e336
CK
386 int in_use;
387 uint32_t mode;
388};
389
390struct intel_crtc_scaler_state {
391#define SKL_NUM_SCALERS 2
392 struct intel_scaler scalers[SKL_NUM_SCALERS];
393
394 /*
395 * scaler_users: keeps track of users requesting scalers on this crtc.
396 *
397 * If a bit is set, a user is using a scaler.
398 * Here user can be a plane or crtc as defined below:
399 * bits 0-30 - plane (bit position is index from drm_plane_index)
400 * bit 31 - crtc
401 *
402 * Instead of creating a new index to cover planes and crtc, using
403 * existing drm_plane_index for planes which is well less than 31
404 * planes and bit 31 for crtc. This should be fine to cover all
405 * our platforms.
406 *
407 * intel_atomic_setup_scalers will setup available scalers to users
408 * requesting scalers. It will gracefully fail if request exceeds
409 * avilability.
410 */
411#define SKL_CRTC_INDEX 31
412 unsigned scaler_users;
413
414 /* scaler used by crtc for panel fitting purpose */
415 int scaler_id;
416};
417
1ed51de9
DV
418/* drm_mode->private_flags */
419#define I915_MODE_FLAG_INHERITED 1
420
4e0963c7
MR
421struct intel_pipe_wm {
422 struct intel_wm_level wm[5];
71f0a626 423 struct intel_wm_level raw_wm[5];
4e0963c7
MR
424 uint32_t linetime;
425 bool fbc_wm_enabled;
426 bool pipe_enabled;
427 bool sprites_enabled;
428 bool sprites_scaled;
429};
430
431struct skl_pipe_wm {
432 struct skl_wm_level wm[8];
433 struct skl_wm_level trans_wm;
434 uint32_t linetime;
435};
436
e8f1f02e
MR
437struct intel_crtc_wm_state {
438 union {
439 struct {
440 /*
441 * Intermediate watermarks; these can be
442 * programmed immediately since they satisfy
443 * both the current configuration we're
444 * switching away from and the new
445 * configuration we're switching to.
446 */
447 struct intel_pipe_wm intermediate;
448
449 /*
450 * Optimal watermarks, programmed post-vblank
451 * when this state is committed.
452 */
453 struct intel_pipe_wm optimal;
454 } ilk;
455
456 struct {
457 /* gen9+ only needs 1-step wm programming */
458 struct skl_pipe_wm optimal;
a1de91e5
MR
459
460 /* cached plane data rate */
461 unsigned plane_data_rate[I915_MAX_PLANES];
462 unsigned plane_y_data_rate[I915_MAX_PLANES];
86a2100a
MR
463
464 /* minimum block allocation */
465 uint16_t minimum_blocks[I915_MAX_PLANES];
466 uint16_t minimum_y_blocks[I915_MAX_PLANES];
e8f1f02e
MR
467 } skl;
468 };
469
470 /*
471 * Platforms with two-step watermark programming will need to
472 * update watermark programming post-vblank to switch from the
473 * safe intermediate watermarks to the optimal final
474 * watermarks.
475 */
476 bool need_postvbl_update;
477};
478
5cec258b 479struct intel_crtc_state {
2d112de7
ACO
480 struct drm_crtc_state base;
481
bb760063
DV
482 /**
483 * quirks - bitfield with hw state readout quirks
484 *
485 * For various reasons the hw state readout code might not be able to
486 * completely faithfully read out the current state. These cases are
487 * tracked with quirk flags so that fastboot and state checker can act
488 * accordingly.
489 */
9953599b 490#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
491 unsigned long quirks;
492
cd202f69 493 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
494 bool update_pipe; /* can a fast modeset be performed? */
495 bool disable_cxsr;
caed361d 496 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 497 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 498
37327abd
VS
499 /* Pipe source size (ie. panel fitter input size)
500 * All planes will be positioned inside this space,
501 * and get clipped at the edges. */
502 int pipe_src_w, pipe_src_h;
503
5bfe2ac0
DV
504 /* Whether to set up the PCH/FDI. Note that we never allow sharing
505 * between pch encoders and cpu encoders. */
506 bool has_pch_encoder;
50f3b016 507
e43823ec
JB
508 /* Are we sending infoframes on the attached port */
509 bool has_infoframe;
510
3b117c8f 511 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
512 * pipe on Haswell and later (where we have a special eDP transcoder)
513 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
514 enum transcoder cpu_transcoder;
515
50f3b016
DV
516 /*
517 * Use reduced/limited/broadcast rbg range, compressing from the full
518 * range fed into the crtcs.
519 */
520 bool limited_color_range;
521
253c84c8
VS
522 /* Bitmask of encoder types (enum intel_output_type)
523 * driven by the pipe.
524 */
525 unsigned int output_types;
526
6897b4b5
DV
527 /* Whether we should send NULL infoframes. Required for audio. */
528 bool has_hdmi_sink;
529
9ed109a7
DV
530 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
531 * has_dp_encoder is set. */
532 bool has_audio;
533
d8b32247
DV
534 /*
535 * Enable dithering, used when the selected pipe bpp doesn't match the
536 * plane bpp.
537 */
965e0c48 538 bool dither;
f47709a9
DV
539
540 /* Controls for the clock computation, to override various stages. */
541 bool clock_set;
542
09ede541
DV
543 /* SDVO TV has a bunch of special case. To make multifunction encoders
544 * work correctly, we need to track this at runtime.*/
545 bool sdvo_tv_clock;
546
e29c22c0
DV
547 /*
548 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
549 * required. This is set in the 2nd loop of calling encoder's
550 * ->compute_config if the first pick doesn't work out.
551 */
552 bool bw_constrained;
553
f47709a9
DV
554 /* Settings for the intel dpll used on pretty much everything but
555 * haswell. */
80ad9206 556 struct dpll dpll;
f47709a9 557
8106ddbd
ACO
558 /* Selected dpll when shared or NULL. */
559 struct intel_shared_dpll *shared_dpll;
a43f6e0f 560
96b7dfb7
S
561 /*
562 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
563 * - enum skl_dpll on SKL
564 */
de7cfc63
DV
565 uint32_t ddi_pll_sel;
566
66e985c0
DV
567 /* Actual register state of the dpll, for shared dpll cross-checking. */
568 struct intel_dpll_hw_state dpll_hw_state;
569
47eacbab
VS
570 /* DSI PLL registers */
571 struct {
572 u32 ctrl, div;
573 } dsi_pll;
574
965e0c48 575 int pipe_bpp;
6cf86a5e 576 struct intel_link_m_n dp_m_n;
ff9a6750 577
439d7ac0
PB
578 /* m2_n2 for eDP downclock */
579 struct intel_link_m_n dp_m2_n2;
f769cd24 580 bool has_drrs;
439d7ac0 581
ff9a6750
DV
582 /*
583 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
584 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
585 * already multiplied by pixel_multiplier.
df92b1e6 586 */
ff9a6750
DV
587 int port_clock;
588
6cc5f341
DV
589 /* Used by SDVO (and if we ever fix it, HDMI). */
590 unsigned pixel_multiplier;
2dd24552 591
90a6b7b0
VS
592 uint8_t lane_count;
593
95a7a2ae
ID
594 /*
595 * Used by platforms having DP/HDMI PHY with programmable lane
596 * latency optimization.
597 */
598 uint8_t lane_lat_optim_mask;
599
2dd24552 600 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
601 struct {
602 u32 control;
603 u32 pgm_ratios;
68fc8742 604 u32 lvds_border_bits;
b074cec8
JB
605 } gmch_pfit;
606
607 /* Panel fitter placement and size for Ironlake+ */
608 struct {
609 u32 pos;
610 u32 size;
fd4daa9c 611 bool enabled;
fabf6e51 612 bool force_thru;
b074cec8 613 } pch_pfit;
33d29b14 614
ca3a0ff8 615 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 616 int fdi_lanes;
ca3a0ff8 617 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
618
619 bool ips_enabled;
cf532bb2 620
f51be2e0
PZ
621 bool enable_fbc;
622
cf532bb2 623 bool double_wide;
0e32b39c
DA
624
625 bool dp_encoder_is_mst;
626 int pbn;
be41e336
CK
627
628 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
629
630 /* w/a for waiting 2 vblanks during crtc enable */
631 enum pipe hsw_workaround_pipe;
d21fbe87
MR
632
633 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
634 bool disable_lp_wm;
4e0963c7 635
e8f1f02e 636 struct intel_crtc_wm_state wm;
05dc698c
LL
637
638 /* Gamma mode programmed on the pipe */
639 uint32_t gamma_mode;
b8cecdf5
DV
640};
641
262cd2e1
VS
642struct vlv_wm_state {
643 struct vlv_pipe_wm wm[3];
644 struct vlv_sr_wm sr[3];
645 uint8_t num_active_planes;
646 uint8_t num_levels;
647 uint8_t level;
648 bool cxsr;
649};
650
79e53945
JB
651struct intel_crtc {
652 struct drm_crtc base;
80824003
JB
653 enum pipe pipe;
654 enum plane plane;
79e53945 655 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
656 /*
657 * Whether the crtc and the connected output pipeline is active. Implies
658 * that crtc->enabled is set, i.e. the current mode configuration has
659 * some outputs connected to this crtc.
08a48469
DV
660 */
661 bool active;
6efdf354 662 unsigned long enabled_power_domains;
652c393a 663 bool lowfreq_avail;
02e792fb 664 struct intel_overlay *overlay;
5a21b665 665 struct intel_flip_work *flip_work;
cda4b7d3 666
b4a98e57
CW
667 atomic_t unpin_work_count;
668
e506a0c6
DV
669 /* Display surface base address adjustement for pageflips. Note that on
670 * gen4+ this only adjusts up to a tile, offsets within a tile are
671 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 672 u32 dspaddr_offset;
2db3366b
PZ
673 int adjusted_x;
674 int adjusted_y;
e506a0c6 675
cda4b7d3 676 uint32_t cursor_addr;
4b0e333e 677 uint32_t cursor_cntl;
dc41c154 678 uint32_t cursor_size;
4b0e333e 679 uint32_t cursor_base;
4b645f14 680
6e3c9717 681 struct intel_crtc_state *config;
b8cecdf5 682
5a21b665
DV
683 /* reset counter value when the last flip was submitted */
684 unsigned int reset_counter;
685
8664281b
PZ
686 /* Access to these should be protected by dev_priv->irq_lock. */
687 bool cpu_fifo_underrun_disabled;
688 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
689
690 /* per-pipe watermark state */
691 struct {
692 /* watermarks currently being used */
4e0963c7
MR
693 union {
694 struct intel_pipe_wm ilk;
695 struct skl_pipe_wm skl;
696 } active;
ed4a6a7c 697
852eb00d
VS
698 /* allow CxSR on this pipe */
699 bool cxsr_allowed;
0b2ae6d7 700 } wm;
8d7849db 701
80715b2f 702 int scanline_offset;
32b7eeec 703
eb120ef6
JB
704 struct {
705 unsigned start_vbl_count;
706 ktime_t start_vbl_time;
707 int min_vbl, max_vbl;
708 int scanline_start;
709 } debug;
85a62bf9 710
be41e336
CK
711 /* scalers available on this crtc */
712 int num_scalers;
262cd2e1
VS
713
714 struct vlv_wm_state wm_state;
79e53945
JB
715};
716
c35426d2
VS
717struct intel_plane_wm_parameters {
718 uint32_t horiz_pixels;
ed57cb8a 719 uint32_t vert_pixels;
2cd601c6
CK
720 /*
721 * For packed pixel formats:
722 * bytes_per_pixel - holds bytes per pixel
723 * For planar pixel formats:
724 * bytes_per_pixel - holds bytes per pixel for uv-plane
725 * y_bytes_per_pixel - holds bytes per pixel for y-plane
726 */
c35426d2 727 uint8_t bytes_per_pixel;
2cd601c6 728 uint8_t y_bytes_per_pixel;
c35426d2
VS
729 bool enabled;
730 bool scaled;
0fda6568 731 u64 tiling;
1fc0a8f7 732 unsigned int rotation;
6eb1a681 733 uint16_t fifo_size;
c35426d2
VS
734};
735
b840d907
JB
736struct intel_plane {
737 struct drm_plane base;
7f1f3851 738 int plane;
b840d907 739 enum pipe pipe;
2d354c34 740 bool can_scale;
b840d907 741 int max_downscale;
a9ff8714 742 uint32_t frontbuffer_bit;
526682e9
PZ
743
744 /* Since we need to change the watermarks before/after
745 * enabling/disabling the planes, we need to store the parameters here
746 * as the other pieces of the struct may not reflect the values we want
747 * for the watermark calculations. Currently only Haswell uses this.
748 */
c35426d2 749 struct intel_plane_wm_parameters wm;
526682e9 750
8e7d688b
MR
751 /*
752 * NOTE: Do not place new plane state fields here (e.g., when adding
753 * new plane properties). New runtime state should now be placed in
2fde1391 754 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
755 */
756
b840d907 757 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
758 const struct intel_crtc_state *crtc_state,
759 const struct intel_plane_state *plane_state);
b39d53f6 760 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 761 struct drm_crtc *crtc);
c59cb179 762 int (*check_plane)(struct drm_plane *plane,
061e4b8d 763 struct intel_crtc_state *crtc_state,
c59cb179 764 struct intel_plane_state *state);
b840d907
JB
765};
766
b445e3b0
ED
767struct intel_watermark_params {
768 unsigned long fifo_size;
769 unsigned long max_wm;
770 unsigned long default_wm;
771 unsigned long guard_size;
772 unsigned long cacheline_size;
773};
774
775struct cxsr_latency {
776 int is_desktop;
777 int is_ddr3;
778 unsigned long fsb_freq;
779 unsigned long mem_freq;
780 unsigned long display_sr;
781 unsigned long display_hpll_disable;
782 unsigned long cursor_sr;
783 unsigned long cursor_hpll_disable;
784};
785
de419ab6 786#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 787#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 788#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 789#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 790#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 791#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 792#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 793#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 794#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 795
f5bbfca3 796struct intel_hdmi {
f0f59a00 797 i915_reg_t hdmi_reg;
f5bbfca3 798 int ddc_bus;
b1ba124d
VS
799 struct {
800 enum drm_dp_dual_mode_type type;
801 int max_tmds_clock;
802 } dp_dual_mode;
0f2a2a75 803 bool limited_color_range;
55bc60db 804 bool color_range_auto;
f5bbfca3
ED
805 bool has_hdmi_sink;
806 bool has_audio;
807 enum hdmi_force_audio force_audio;
abedc077 808 bool rgb_quant_range_selectable;
94a11ddc 809 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 810 struct intel_connector *attached_connector;
f5bbfca3 811 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 812 enum hdmi_infoframe_type type,
fff63867 813 const void *frame, ssize_t len);
687f4d06 814 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 815 bool enable,
7c5f93b0 816 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
817 bool (*infoframe_enabled)(struct drm_encoder *encoder,
818 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
819};
820
0e32b39c 821struct intel_dp_mst_encoder;
b091cd92 822#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 823
fe3cd48d
R
824/*
825 * enum link_m_n_set:
826 * When platform provides two set of M_N registers for dp, we can
827 * program them and switch between them incase of DRRS.
828 * But When only one such register is provided, we have to program the
829 * required divider value on that registers itself based on the DRRS state.
830 *
831 * M1_N1 : Program dp_m_n on M1_N1 registers
832 * dp_m2_n2 on M2_N2 registers (If supported)
833 *
834 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
835 * M2_N2 registers are not supported
836 */
837
838enum link_m_n_set {
839 /* Sets the m1_n1 and m2_n2 */
840 M1_N1 = 0,
841 M2_N2
842};
843
54d63ca6 844struct intel_dp {
f0f59a00
VS
845 i915_reg_t output_reg;
846 i915_reg_t aux_ch_ctl_reg;
847 i915_reg_t aux_ch_data_reg[5];
54d63ca6 848 uint32_t DP;
901c2daf
VS
849 int link_rate;
850 uint8_t lane_count;
30d9aa42 851 uint8_t sink_count;
64ee2fd2 852 bool link_mst;
54d63ca6 853 bool has_audio;
7d23e3c3 854 bool detect_done;
54d63ca6 855 enum hdmi_force_audio force_audio;
0f2a2a75 856 bool limited_color_range;
55bc60db 857 bool color_range_auto;
54d63ca6 858 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 859 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 860 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 861 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
94ca719e
VS
862 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
863 uint8_t num_sink_rates;
864 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 865 struct drm_dp_aux aux;
54d63ca6
SK
866 uint8_t train_set[4];
867 int panel_power_up_delay;
868 int panel_power_down_delay;
869 int panel_power_cycle_delay;
870 int backlight_on_delay;
871 int backlight_off_delay;
54d63ca6
SK
872 struct delayed_work panel_vdd_work;
873 bool want_panel_vdd;
dce56b3c
PZ
874 unsigned long last_power_on;
875 unsigned long last_backlight_off;
d28d4731 876 ktime_t panel_power_off_time;
5d42f82a 877
01527b31
CT
878 struct notifier_block edp_notifier;
879
a4a5d2f8
VS
880 /*
881 * Pipe whose power sequencer is currently locked into
882 * this port. Only relevant on VLV/CHV.
883 */
884 enum pipe pps_pipe;
78597996
ID
885 /*
886 * Set if the sequencer may be reset due to a power transition,
887 * requiring a reinitialization. Only relevant on BXT.
888 */
889 bool pps_reset;
36b5f425 890 struct edp_power_seq pps_delays;
a4a5d2f8 891
0e32b39c
DA
892 bool can_mst; /* this port supports mst */
893 bool is_mst;
894 int active_mst_links;
895 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 896 struct intel_connector *attached_connector;
ec5b01dd 897
0e32b39c
DA
898 /* mst connector list */
899 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
900 struct drm_dp_mst_topology_mgr mst_mgr;
901
ec5b01dd 902 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
903 /*
904 * This function returns the value we have to program the AUX_CTL
905 * register with to kick off an AUX transaction.
906 */
907 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
908 bool has_aux_irq,
909 int send_bytes,
910 uint32_t aux_clock_divider);
ad64217b
ACO
911
912 /* This is called before a link training is starterd */
913 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
914
c5d5ab7a
TP
915 /* Displayport compliance testing */
916 unsigned long compliance_test_type;
559be30c
TP
917 unsigned long compliance_test_data;
918 bool compliance_test_active;
54d63ca6
SK
919};
920
da63a9f2
PZ
921struct intel_digital_port {
922 struct intel_encoder base;
174edf1f 923 enum port port;
bcf53de4 924 u32 saved_port_bits;
da63a9f2
PZ
925 struct intel_dp dp;
926 struct intel_hdmi hdmi;
b2c5c181 927 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 928 bool release_cl2_override;
ccb1a831 929 uint8_t max_lanes;
cae666ce
TI
930 /* for communication with audio component; protected by av_mutex */
931 const struct drm_connector *audio_connector;
da63a9f2
PZ
932};
933
0e32b39c
DA
934struct intel_dp_mst_encoder {
935 struct intel_encoder base;
936 enum pipe pipe;
937 struct intel_digital_port *primary;
0552f765 938 struct intel_connector *connector;
0e32b39c
DA
939};
940
65d64cc5 941static inline enum dpio_channel
89b667f8
JB
942vlv_dport_to_channel(struct intel_digital_port *dport)
943{
944 switch (dport->port) {
945 case PORT_B:
00fc31b7 946 case PORT_D:
e4607fcf 947 return DPIO_CH0;
89b667f8 948 case PORT_C:
e4607fcf 949 return DPIO_CH1;
89b667f8
JB
950 default:
951 BUG();
952 }
953}
954
65d64cc5
VS
955static inline enum dpio_phy
956vlv_dport_to_phy(struct intel_digital_port *dport)
957{
958 switch (dport->port) {
959 case PORT_B:
960 case PORT_C:
961 return DPIO_PHY0;
962 case PORT_D:
963 return DPIO_PHY1;
964 default:
965 BUG();
966 }
967}
968
969static inline enum dpio_channel
eb69b0e5
CML
970vlv_pipe_to_channel(enum pipe pipe)
971{
972 switch (pipe) {
973 case PIPE_A:
974 case PIPE_C:
975 return DPIO_CH0;
976 case PIPE_B:
977 return DPIO_CH1;
978 default:
979 BUG();
980 }
981}
982
f875c15a
CW
983static inline struct drm_crtc *
984intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
985{
fac5e23e 986 struct drm_i915_private *dev_priv = to_i915(dev);
f875c15a
CW
987 return dev_priv->pipe_to_crtc_mapping[pipe];
988}
989
417ae147
CW
990static inline struct drm_crtc *
991intel_get_crtc_for_plane(struct drm_device *dev, int plane)
992{
fac5e23e 993 struct drm_i915_private *dev_priv = to_i915(dev);
417ae147
CW
994 return dev_priv->plane_to_crtc_mapping[plane];
995}
996
51cbaf01
ML
997struct intel_flip_work {
998 struct work_struct unpin_work;
999 struct work_struct mmio_work;
1000
5a21b665
DV
1001 struct drm_crtc *crtc;
1002 struct drm_framebuffer *old_fb;
1003 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1004 struct drm_pending_vblank_event *event;
e7d841ca 1005 atomic_t pending;
5a21b665
DV
1006 u32 flip_count;
1007 u32 gtt_offset;
1008 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1009 u32 flip_queued_vblank;
5a21b665
DV
1010 u32 flip_ready_vblank;
1011 unsigned int rotation;
4e5359cd
SF
1012};
1013
5f1aae65 1014struct intel_load_detect_pipe {
edde3617 1015 struct drm_atomic_state *restore_state;
5f1aae65 1016};
79e53945 1017
5f1aae65
PZ
1018static inline struct intel_encoder *
1019intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1020{
1021 return to_intel_connector(connector)->encoder;
1022}
1023
da63a9f2
PZ
1024static inline struct intel_digital_port *
1025enc_to_dig_port(struct drm_encoder *encoder)
1026{
1027 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
1028}
1029
0e32b39c
DA
1030static inline struct intel_dp_mst_encoder *
1031enc_to_mst(struct drm_encoder *encoder)
1032{
1033 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1034}
1035
9ff8c9ba
ID
1036static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1037{
1038 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1039}
1040
1041static inline struct intel_digital_port *
1042dp_to_dig_port(struct intel_dp *intel_dp)
1043{
1044 return container_of(intel_dp, struct intel_digital_port, dp);
1045}
1046
1047static inline struct intel_digital_port *
1048hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1049{
1050 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1051}
1052
6af31a65
DL
1053/*
1054 * Returns the number of planes for this pipe, ie the number of sprites + 1
1055 * (primary plane). This doesn't count the cursor plane then.
1056 */
1057static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1058{
1059 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1060}
5f1aae65 1061
47339cd9 1062/* intel_fifo_underrun.c */
a72e4c9f 1063bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1064 enum pipe pipe, bool enable);
a72e4c9f 1065bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1066 enum transcoder pch_transcoder,
1067 bool enable);
1f7247c0
DV
1068void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1069 enum pipe pipe);
1070void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1071 enum transcoder pch_transcoder);
aca7b684
VS
1072void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1073void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1074
1075/* i915_irq.c */
480c8033
DV
1076void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1077void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1078void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1079void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1080void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1081void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1082void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
59d02a1f 1083u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1084void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1085void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1086static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1087{
1088 /*
1089 * We only use drm_irq_uninstall() at unload and VT switch, so
1090 * this is the only thing we need to check.
1091 */
2aeb7d3a 1092 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1093}
1094
a225f079 1095int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1096void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1097 unsigned int pipe_mask);
aae8ba84
VS
1098void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1099 unsigned int pipe_mask);
5f1aae65 1100
5f1aae65 1101/* intel_crt.c */
87440425 1102void intel_crt_init(struct drm_device *dev);
4c732e6e 1103void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1104
1105/* intel_ddi.c */
e404ba8d
VS
1106void intel_ddi_clk_select(struct intel_encoder *encoder,
1107 const struct intel_crtc_state *pipe_config);
32bdc400 1108void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
87440425
PZ
1109void hsw_fdi_link_train(struct drm_crtc *crtc);
1110void intel_ddi_init(struct drm_device *dev, enum port port);
1111enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1112bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1113void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1114void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1115 enum transcoder cpu_transcoder);
1116void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1117void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1118bool intel_ddi_pll_select(struct intel_crtc *crtc,
1119 struct intel_crtc_state *crtc_state);
87440425 1120void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1121void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1122bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1123void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1124void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1125 struct intel_crtc_state *pipe_config);
bcddf610
S
1126struct intel_encoder *
1127intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1128
44905a27 1129void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1130void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1131 struct intel_crtc_state *pipe_config);
0e32b39c 1132void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1133uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1134
6761dd31
TU
1135unsigned int intel_fb_align_height(struct drm_device *dev,
1136 unsigned int height,
1137 uint32_t pixel_format,
1138 uint64_t fb_format_modifier);
7b49f948
VS
1139u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1140 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1141
7c10a2b5 1142/* intel_audio.c */
88212941 1143void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
69bfe1a9
JN
1144void intel_audio_codec_enable(struct intel_encoder *encoder);
1145void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1146void i915_audio_component_init(struct drm_i915_private *dev_priv);
1147void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1148
b680c37a 1149/* intel_display.c */
b2045352 1150void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
19ab4ed3 1151void intel_update_rawclk(struct drm_i915_private *dev_priv);
c30fec65
VS
1152int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1153 const char *name, u32 reg, int ref_freq);
65a3fea0 1154extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1155void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1663b9d6 1156unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1157bool intel_has_pending_fb_unpin(struct drm_device *dev);
7d993739
TU
1158void intel_mark_busy(struct drm_i915_private *dev_priv);
1159void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1160void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1161int intel_display_suspend(struct drm_device *dev);
87440425 1162void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1163int intel_connector_init(struct intel_connector *);
1164struct intel_connector *intel_connector_alloc(void);
87440425 1165bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1166void intel_connector_attach_encoder(struct intel_connector *connector,
1167 struct intel_encoder *encoder);
87440425
PZ
1168struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1169 struct drm_crtc *crtc);
752aa88a 1170enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1171int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1172 struct drm_file *file_priv);
87440425
PZ
1173enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1174 enum pipe pipe);
2d84d2b3
VS
1175static inline bool
1176intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1177 enum intel_output_type type)
1178{
1179 return crtc_state->output_types & (1 << type);
1180}
37a5650b
VS
1181static inline bool
1182intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1183{
1184 return crtc_state->output_types &
cca0502b 1185 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1186 (1 << INTEL_OUTPUT_DP_MST) |
1187 (1 << INTEL_OUTPUT_EDP));
1188}
4f905cf9
DV
1189static inline void
1190intel_wait_for_vblank(struct drm_device *dev, int pipe)
1191{
1192 drm_wait_one_vblank(dev, pipe);
1193}
0c241d5b
VS
1194static inline void
1195intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1196{
1197 const struct intel_crtc *crtc =
1198 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1199
1200 if (crtc->active)
1201 intel_wait_for_vblank(dev, pipe);
1202}
a2991414
ML
1203
1204u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1205
87440425 1206int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1207void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1208 struct intel_digital_port *dport,
1209 unsigned int expected_mask);
87440425
PZ
1210bool intel_get_load_detect_pipe(struct drm_connector *connector,
1211 struct drm_display_mode *mode,
51fd371b
RC
1212 struct intel_load_detect_pipe *old,
1213 struct drm_modeset_acquire_ctx *ctx);
87440425 1214void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1215 struct intel_load_detect_pipe *old,
1216 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1217int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1218 unsigned int rotation);
fb4b8ce1 1219void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
a8bb6818
DV
1220struct drm_framebuffer *
1221__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1222 struct drm_mode_fb_cmd2 *mode_cmd,
1223 struct drm_i915_gem_object *obj);
5a21b665 1224void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1225void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1226void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1227int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1228 const struct drm_plane_state *new_state);
38f3ce3a 1229void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1230 const struct drm_plane_state *old_state);
a98b3431
MR
1231int intel_plane_atomic_get_property(struct drm_plane *plane,
1232 const struct drm_plane_state *state,
1233 struct drm_property *property,
1234 uint64_t *val);
1235int intel_plane_atomic_set_property(struct drm_plane *plane,
1236 struct drm_plane_state *state,
1237 struct drm_property *property,
1238 uint64_t val);
da20eabd
ML
1239int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1240 struct drm_plane_state *plane_state);
716c2e55 1241
832be82f
VS
1242unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1243 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1244
121920fa
TU
1245static inline bool
1246intel_rotation_90_or_270(unsigned int rotation)
1247{
31ad61e4 1248 return rotation & (DRM_ROTATE_90 | DRM_ROTATE_270);
121920fa
TU
1249}
1250
3b7a5119
SJ
1251void intel_create_rotation_property(struct drm_device *dev,
1252 struct intel_plane *plane);
1253
7abd4b35
ACO
1254void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe);
1256
3f36b937
TU
1257int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1258 const struct dpll *dpll);
d288f65f 1259void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1260int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1261
716c2e55 1262/* modesetting asserts */
b680c37a
DV
1263void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1264 enum pipe pipe);
55607e8a
DV
1265void assert_pll(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, bool state);
1267#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1268#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1269void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1270#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1271#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1272void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1273 enum pipe pipe, bool state);
1274#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1275#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1276void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1277#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1278#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1279u32 intel_compute_tile_offset(int *x, int *y,
1280 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
1281 unsigned int pitch,
1282 unsigned int rotation);
c033666a
CW
1283void intel_prepare_reset(struct drm_i915_private *dev_priv);
1284void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1285void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1286void hsw_disable_pc8(struct drm_i915_private *dev_priv);
324513c0
ID
1287void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1288void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
9c8d0b8e
ID
1289void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1290void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1291bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1292 enum dpio_phy phy);
1293bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1294 enum dpio_phy phy);
da2f41d1 1295void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1296void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1297void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1298void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af
DL
1299void skl_init_cdclk(struct drm_i915_private *dev_priv);
1300void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
c89e39f3 1301unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1302void skl_enable_dc6(struct drm_i915_private *dev_priv);
1303void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1304void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1305 struct intel_crtc_state *pipe_config);
fe3cd48d 1306void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1307int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1308bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1309 struct dpll *best_clock);
1310int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1311
87440425 1312bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1313void hsw_enable_ips(struct intel_crtc *crtc);
1314void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1315enum intel_display_power_domain
1316intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1317enum intel_display_power_domain
1318intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1319void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1320 struct intel_crtc_state *pipe_config);
86adf9d7 1321
e435d6e5 1322int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1323int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1324
44eb0cb9
MK
1325u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1326 struct drm_i915_gem_object *obj,
1327 unsigned int plane);
dedf278c 1328
6156a456
CK
1329u32 skl_plane_ctl_format(uint32_t pixel_format);
1330u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1331u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1332
eb805623 1333/* intel_csr.c */
f4448375 1334void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1335void intel_csr_load_program(struct drm_i915_private *);
f4448375 1336void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1337void intel_csr_ucode_suspend(struct drm_i915_private *);
1338void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1339
5f1aae65 1340/* intel_dp.c */
457c52d8 1341bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1342bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1343 struct intel_connector *intel_connector);
901c2daf
VS
1344void intel_dp_set_link_params(struct intel_dp *intel_dp,
1345 const struct intel_crtc_state *pipe_config);
87440425 1346void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1347void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1348void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1349void intel_dp_encoder_reset(struct drm_encoder *encoder);
1350void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1351void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1352int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1353bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1354 struct intel_crtc_state *pipe_config);
5d8a7752 1355bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1356enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1357 bool long_hpd);
4be73780
DV
1358void intel_edp_backlight_on(struct intel_dp *intel_dp);
1359void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1360void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1361void intel_edp_panel_on(struct intel_dp *intel_dp);
1362void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1363void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1364void intel_dp_mst_suspend(struct drm_device *dev);
1365void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1366int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1367int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1368void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1369void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1370uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1371void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1372void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1373void intel_edp_drrs_disable(struct intel_dp *intel_dp);
5748b6a1
CW
1374void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1375 unsigned int frontbuffer_bits);
1376void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1377 unsigned int frontbuffer_bits);
237ed86c 1378bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
5748b6a1 1379 struct intel_digital_port *port);
0bc12bcb 1380
94223d04
ACO
1381void
1382intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1383 uint8_t dp_train_pat);
1384void
1385intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1386void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1387uint8_t
1388intel_dp_voltage_max(struct intel_dp *intel_dp);
1389uint8_t
1390intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1391void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1392 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1393bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1394bool
1395intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1396
419b1b7a
ACO
1397static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1398{
1399 return ~((1 << lane_count) - 1) & 0xf;
1400}
1401
e7156c83
YA
1402/* intel_dp_aux_backlight.c */
1403int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1404
0e32b39c
DA
1405/* intel_dp_mst.c */
1406int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1407void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1408/* intel_dsi.c */
4328633d 1409void intel_dsi_init(struct drm_device *dev);
5f1aae65 1410
90198355
JN
1411/* intel_dsi_dcs_backlight.c */
1412int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1413
1414/* intel_dvo.c */
87440425 1415void intel_dvo_init(struct drm_device *dev);
84c8e096
L
1416/* intel_hotplug.c */
1417void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1418
1419
0632fef6 1420/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1421#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1422extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1423extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1424extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1425extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1426extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1427extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1428#else
1429static inline int intel_fbdev_init(struct drm_device *dev)
1430{
1431 return 0;
1432}
5f1aae65 1433
e00bf696 1434static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1435{
1436}
1437
1438static inline void intel_fbdev_fini(struct drm_device *dev)
1439{
1440}
1441
82e3b8c1 1442static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1443{
1444}
1445
0632fef6 1446static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1447{
1448}
1449#endif
5f1aae65 1450
7ff0ebcc 1451/* intel_fbc.c */
f51be2e0
PZ
1452void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1453 struct drm_atomic_state *state);
0e631adc 1454bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1455void intel_fbc_pre_update(struct intel_crtc *crtc,
1456 struct intel_crtc_state *crtc_state,
1457 struct intel_plane_state *plane_state);
1eb52238 1458void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1459void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1460void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1461void intel_fbc_enable(struct intel_crtc *crtc,
1462 struct intel_crtc_state *crtc_state,
1463 struct intel_plane_state *plane_state);
c937ab3e
PZ
1464void intel_fbc_disable(struct intel_crtc *crtc);
1465void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1466void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1467 unsigned int frontbuffer_bits,
1468 enum fb_op_origin origin);
1469void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1470 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1471void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1472
5f1aae65 1473/* intel_hdmi.c */
f0f59a00 1474void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1475void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1476 struct intel_connector *intel_connector);
1477struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1478bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1479 struct intel_crtc_state *pipe_config);
b2ccb822 1480void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1481
1482
1483/* intel_lvds.c */
87440425 1484void intel_lvds_init(struct drm_device *dev);
97a824e1 1485struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1486bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1487
1488
1489/* intel_modes.c */
1490int intel_connector_update_modes(struct drm_connector *connector,
87440425 1491 struct edid *edid);
5f1aae65 1492int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1493void intel_attach_force_audio_property(struct drm_connector *connector);
1494void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1495void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1496
1497
1498/* intel_overlay.c */
1ee8da6d
CW
1499void intel_setup_overlay(struct drm_i915_private *dev_priv);
1500void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1501int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1502int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1503 struct drm_file *file_priv);
1504int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1505 struct drm_file *file_priv);
1362b776 1506void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1507
1508
1509/* intel_panel.c */
87440425 1510int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1511 struct drm_display_mode *fixed_mode,
1512 struct drm_display_mode *downclock_mode);
87440425
PZ
1513void intel_panel_fini(struct intel_panel *panel);
1514void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1515 struct drm_display_mode *adjusted_mode);
1516void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1517 struct intel_crtc_state *pipe_config,
87440425
PZ
1518 int fitting_mode);
1519void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1520 struct intel_crtc_state *pipe_config,
87440425 1521 int fitting_mode);
6dda730e
JN
1522void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1523 u32 level, u32 max);
fda9ee98
CW
1524int intel_panel_setup_backlight(struct drm_connector *connector,
1525 enum pipe pipe);
752aa88a
JB
1526void intel_panel_enable_backlight(struct intel_connector *connector);
1527void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1528void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1529enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1530extern struct drm_display_mode *intel_find_panel_downclock(
1531 struct drm_device *dev,
1532 struct drm_display_mode *fixed_mode,
1533 struct drm_connector *connector);
e63d87c0
CW
1534
1535#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1536int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1537void intel_backlight_device_unregister(struct intel_connector *connector);
1538#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1539static int intel_backlight_device_register(struct intel_connector *connector)
1540{
1541 return 0;
1542}
e63d87c0
CW
1543static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1544{
1545}
1546#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1547
5f1aae65 1548
0bc12bcb 1549/* intel_psr.c */
0bc12bcb
RV
1550void intel_psr_enable(struct intel_dp *intel_dp);
1551void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1552void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1553 unsigned frontbuffer_bits);
5748b6a1 1554void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1555 unsigned frontbuffer_bits,
1556 enum fb_op_origin origin);
0bc12bcb 1557void intel_psr_init(struct drm_device *dev);
5748b6a1 1558void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1559 unsigned frontbuffer_bits);
0bc12bcb 1560
9c065a7d
DV
1561/* intel_runtime_pm.c */
1562int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1563void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1564void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1565void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1566void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1567void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1568void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1569const char *
1570intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1571
f458ebbc
DV
1572bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1573 enum intel_display_power_domain domain);
1574bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1575 enum intel_display_power_domain domain);
9c065a7d
DV
1576void intel_display_power_get(struct drm_i915_private *dev_priv,
1577 enum intel_display_power_domain domain);
09731280
ID
1578bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1579 enum intel_display_power_domain domain);
9c065a7d
DV
1580void intel_display_power_put(struct drm_i915_private *dev_priv,
1581 enum intel_display_power_domain domain);
da5827c3
ID
1582
1583static inline void
1584assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1585{
1586 WARN_ONCE(dev_priv->pm.suspended,
1587 "Device suspended during HW access\n");
1588}
1589
1590static inline void
1591assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1592{
1593 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1594 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1595 * too much noise. */
1596 if (!atomic_read(&dev_priv->pm.wakeref_count))
1597 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1598}
1599
2b19efeb
ID
1600static inline int
1601assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1602{
1603 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1604
1605 assert_rpm_wakelock_held(dev_priv);
1606
1607 return seq;
1608}
1609
1610static inline void
1611assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1612{
1613 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1614 "HW access outside of RPM atomic section\n");
1615}
1616
1f814dac
ID
1617/**
1618 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1619 * @dev_priv: i915 device instance
1620 *
1621 * This function disable asserts that check if we hold an RPM wakelock
1622 * reference, while keeping the device-not-suspended checks still enabled.
1623 * It's meant to be used only in special circumstances where our rule about
1624 * the wakelock refcount wrt. the device power state doesn't hold. According
1625 * to this rule at any point where we access the HW or want to keep the HW in
1626 * an active state we must hold an RPM wakelock reference acquired via one of
1627 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1628 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1629 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1630 * users should avoid using this function.
1631 *
1632 * Any calls to this function must have a symmetric call to
1633 * enable_rpm_wakeref_asserts().
1634 */
1635static inline void
1636disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1637{
1638 atomic_inc(&dev_priv->pm.wakeref_count);
1639}
1640
1641/**
1642 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1643 * @dev_priv: i915 device instance
1644 *
1645 * This function re-enables the RPM assert checks after disabling them with
1646 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1647 * circumstances otherwise its use should be avoided.
1648 *
1649 * Any calls to this function must have a symmetric call to
1650 * disable_rpm_wakeref_asserts().
1651 */
1652static inline void
1653enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1654{
1655 atomic_dec(&dev_priv->pm.wakeref_count);
1656}
1657
9c065a7d 1658void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1659bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1660void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1661void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1662
d9bc89d9
DV
1663void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1664
e0fce78f
VS
1665void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1666 bool override, unsigned int mask);
b0b33846
VS
1667bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1668 enum dpio_channel ch, bool override);
e0fce78f
VS
1669
1670
5f1aae65 1671/* intel_pm.c */
87440425
PZ
1672void intel_init_clock_gating(struct drm_device *dev);
1673void intel_suspend_hw(struct drm_device *dev);
546c81fd 1674int ilk_wm_max_level(const struct drm_device *dev);
87440425 1675void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1676void intel_init_pm(struct drm_device *dev);
bb400da9 1677void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1678void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1679void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1680void intel_gpu_ips_teardown(void);
dc97997a
CW
1681void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1682void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1683void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1684void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1685void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a
CW
1686void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1687void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1688void gen6_rps_busy(struct drm_i915_private *dev_priv);
1689void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1690void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1691void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1692 struct intel_rps_client *rps,
1693 unsigned long submitted);
91d14251 1694void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1695void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1696void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1697void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1698void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1699 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1700uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1701bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1702int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1703static inline int intel_enable_rc6(void)
1704{
1705 return i915.enable_rc6;
1706}
72662e10 1707
5f1aae65 1708/* intel_sdvo.c */
f0f59a00
VS
1709bool intel_sdvo_init(struct drm_device *dev,
1710 i915_reg_t reg, enum port port);
96a02917 1711
2b28bb1b 1712
5f1aae65 1713/* intel_sprite.c */
dfd2e9ab
VS
1714int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1715 int usecs);
87440425 1716int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1717int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1718 struct drm_file *file_priv);
34e0adbb 1719void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1720void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1721
1722/* intel_tv.c */
87440425 1723void intel_tv_init(struct drm_device *dev);
20ddf665 1724
ea2c67bb 1725/* intel_atomic.c */
2545e4a6
MR
1726int intel_connector_atomic_get_property(struct drm_connector *connector,
1727 const struct drm_connector_state *state,
1728 struct drm_property *property,
1729 uint64_t *val);
1356837e
MR
1730struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1731void intel_crtc_destroy_state(struct drm_crtc *crtc,
1732 struct drm_crtc_state *state);
de419ab6
ML
1733struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1734void intel_atomic_state_clear(struct drm_atomic_state *);
1735struct intel_shared_dpll_config *
1736intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1737
10f81c19
ACO
1738static inline struct intel_crtc_state *
1739intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1740 struct intel_crtc *crtc)
1741{
1742 struct drm_crtc_state *crtc_state;
1743 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1744 if (IS_ERR(crtc_state))
0b6cc188 1745 return ERR_CAST(crtc_state);
10f81c19
ACO
1746
1747 return to_intel_crtc_state(crtc_state);
1748}
e3bddded
ML
1749
1750static inline struct intel_plane_state *
1751intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1752 struct intel_plane *plane)
1753{
1754 struct drm_plane_state *plane_state;
1755
1756 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1757
1758 return to_intel_plane_state(plane_state);
1759}
1760
d03c93d4
CK
1761int intel_atomic_setup_scalers(struct drm_device *dev,
1762 struct intel_crtc *intel_crtc,
1763 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1764
1765/* intel_atomic_plane.c */
8e7d688b 1766struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1767struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1768void intel_plane_destroy_state(struct drm_plane *plane,
1769 struct drm_plane_state *state);
1770extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1771
8563b1e8
LL
1772/* intel_color.c */
1773void intel_color_init(struct drm_crtc *crtc);
82cf435b 1774int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1775void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1776void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1777
79e53945 1778#endif /* __INTEL_DRV_H__ */