]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sun4u.c
qdev: add return value to init() callbacks.
[mirror_qemu.git] / hw / sun4u.c
CommitLineData
3475187d 1/*
c7ba218d 2 * QEMU Sun4u/Sun4v System Emulator
5fafdf24 3 *
3475187d 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
3475187d
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
26#include "pc.h"
27#include "nvram.h"
28#include "fdc.h"
29#include "net.h"
30#include "qemu-timer.h"
31#include "sysemu.h"
32#include "boards.h"
d2c63fc1 33#include "firmware_abi.h"
3cce6243 34#include "fw_cfg.h"
1baffa46 35#include "sysbus.h"
3475187d 36
9d926598
BS
37//#define DEBUG_IRQ
38
39#ifdef DEBUG_IRQ
001faf32
BS
40#define DPRINTF(fmt, ...) \
41 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
9d926598 42#else
001faf32 43#define DPRINTF(fmt, ...)
9d926598
BS
44#endif
45
83469015
FB
46#define KERNEL_LOAD_ADDR 0x00404000
47#define CMDLINE_ADDR 0x003ff000
48#define INITRD_LOAD_ADDR 0x00300000
ac2e9d66 49#define PROM_SIZE_MAX (4 * 1024 * 1024)
f930d07e 50#define PROM_VADDR 0x000ffd00000ULL
83469015 51#define APB_SPECIAL_BASE 0x1fe00000000ULL
f930d07e
BS
52#define APB_MEM_BASE 0x1ff00000000ULL
53#define VGA_BASE (APB_MEM_BASE + 0x400000ULL)
54#define PROM_FILENAME "openbios-sparc64"
83469015 55#define NVRAM_SIZE 0x2000
e4bcb14c 56#define MAX_IDE_BUS 2
3cce6243 57#define BIOS_CFG_IOPORT 0x510
7589690c
BS
58#define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
59#define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
60#define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
3475187d 61
9d926598
BS
62#define MAX_PILS 16
63
8fa211e8
BS
64#define TICK_INT_DIS 0x8000000000000000ULL
65#define TICK_MAX 0x7fffffffffffffffULL
66
c7ba218d
BS
67struct hwdef {
68 const char * const default_cpu_model;
905fdcb5 69 uint16_t machine_id;
e87231d4
BS
70 uint64_t prom_addr;
71 uint64_t console_serial_base;
c7ba218d
BS
72};
73
3475187d
FB
74int DMA_get_channel_mode (int nchan)
75{
76 return 0;
77}
78int DMA_read_memory (int nchan, void *buf, int pos, int size)
79{
80 return 0;
81}
82int DMA_write_memory (int nchan, void *buf, int pos, int size)
83{
84 return 0;
85}
86void DMA_hold_DREQ (int nchan) {}
87void DMA_release_DREQ (int nchan) {}
88void DMA_schedule(int nchan) {}
3475187d
FB
89void DMA_init (int high_page_enable) {}
90void DMA_register_channel (int nchan,
91 DMA_transfer_handler transfer_handler,
92 void *opaque)
93{
94}
95
513f789f 96static int fw_cfg_boot_set(void *opaque, const char *boot_device)
81864572 97{
513f789f 98 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
99 return 0;
100}
101
d2c63fc1 102static int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
e7fb1406 103 const char *arch,
77f193da
BS
104 ram_addr_t RAM_size,
105 const char *boot_devices,
d2c63fc1
BS
106 uint32_t kernel_image, uint32_t kernel_size,
107 const char *cmdline,
108 uint32_t initrd_image, uint32_t initrd_size,
109 uint32_t NVRAM_image,
0d31cb99
BS
110 int width, int height, int depth,
111 const uint8_t *macaddr)
83469015 112{
66508601
BS
113 unsigned int i;
114 uint32_t start, end;
d2c63fc1 115 uint8_t image[0x1ff0];
d2c63fc1
BS
116 struct OpenBIOS_nvpart_v1 *part_header;
117
118 memset(image, '\0', sizeof(image));
119
513f789f 120 start = 0;
83469015 121
66508601
BS
122 // OpenBIOS nvram variables
123 // Variable partition
d2c63fc1
BS
124 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
125 part_header->signature = OPENBIOS_PART_SYSTEM;
363a37d5 126 pstrcpy(part_header->name, sizeof(part_header->name), "system");
66508601 127
d2c63fc1 128 end = start + sizeof(struct OpenBIOS_nvpart_v1);
66508601 129 for (i = 0; i < nb_prom_envs; i++)
d2c63fc1
BS
130 end = OpenBIOS_set_var(image, end, prom_envs[i]);
131
132 // End marker
133 image[end++] = '\0';
66508601 134
66508601 135 end = start + ((end - start + 15) & ~15);
d2c63fc1 136 OpenBIOS_finish_partition(part_header, end - start);
66508601
BS
137
138 // free partition
139 start = end;
d2c63fc1
BS
140 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
141 part_header->signature = OPENBIOS_PART_FREE;
363a37d5 142 pstrcpy(part_header->name, sizeof(part_header->name), "free");
66508601
BS
143
144 end = 0x1fd0;
d2c63fc1
BS
145 OpenBIOS_finish_partition(part_header, end - start);
146
0d31cb99
BS
147 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
148
d2c63fc1
BS
149 for (i = 0; i < sizeof(image); i++)
150 m48t59_write(nvram, i, image[i]);
66508601 151
83469015 152 return 0;
3475187d 153}
636aa70a
BS
154static unsigned long sun4u_load_kernel(const char *kernel_filename,
155 const char *initrd_filename,
156 ram_addr_t RAM_size, long *initrd_size)
157{
158 int linux_boot;
159 unsigned int i;
160 long kernel_size;
161
162 linux_boot = (kernel_filename != NULL);
163
164 kernel_size = 0;
165 if (linux_boot) {
166 kernel_size = load_elf(kernel_filename, 0, NULL, NULL, NULL);
167 if (kernel_size < 0)
168 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
169 RAM_size - KERNEL_LOAD_ADDR);
170 if (kernel_size < 0)
171 kernel_size = load_image_targphys(kernel_filename,
172 KERNEL_LOAD_ADDR,
173 RAM_size - KERNEL_LOAD_ADDR);
174 if (kernel_size < 0) {
175 fprintf(stderr, "qemu: could not load kernel '%s'\n",
176 kernel_filename);
177 exit(1);
178 }
179
180 /* load initrd */
181 *initrd_size = 0;
182 if (initrd_filename) {
183 *initrd_size = load_image_targphys(initrd_filename,
184 INITRD_LOAD_ADDR,
185 RAM_size - INITRD_LOAD_ADDR);
186 if (*initrd_size < 0) {
187 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
188 initrd_filename);
189 exit(1);
190 }
191 }
192 if (*initrd_size > 0) {
193 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
194 if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
195 stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
196 stl_phys(KERNEL_LOAD_ADDR + i + 20, *initrd_size);
197 break;
198 }
199 }
200 }
201 }
202 return kernel_size;
203}
3475187d 204
b4950060 205void pic_info(Monitor *mon)
3475187d
FB
206{
207}
208
b4950060 209void irq_info(Monitor *mon)
3475187d
FB
210{
211}
212
9d926598
BS
213void cpu_check_irqs(CPUState *env)
214{
215 uint32_t pil = env->pil_in | (env->softint & ~SOFTINT_TIMER) |
216 ((env->softint & SOFTINT_TIMER) << 14);
217
218 if (pil && (env->interrupt_index == 0 ||
219 (env->interrupt_index & ~15) == TT_EXTINT)) {
220 unsigned int i;
221
222 for (i = 15; i > 0; i--) {
223 if (pil & (1 << i)) {
224 int old_interrupt = env->interrupt_index;
225
226 env->interrupt_index = TT_EXTINT | i;
227 if (old_interrupt != env->interrupt_index) {
228 DPRINTF("Set CPU IRQ %d\n", i);
229 cpu_interrupt(env, CPU_INTERRUPT_HARD);
230 }
231 break;
232 }
233 }
234 } else if (!pil && (env->interrupt_index & ~15) == TT_EXTINT) {
235 DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
236 env->interrupt_index = 0;
237 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
238 }
239}
240
241static void cpu_set_irq(void *opaque, int irq, int level)
242{
243 CPUState *env = opaque;
244
245 if (level) {
246 DPRINTF("Raise CPU IRQ %d\n", irq);
247 env->halted = 0;
248 env->pil_in |= 1 << irq;
249 cpu_check_irqs(env);
250 } else {
251 DPRINTF("Lower CPU IRQ %d\n", irq);
252 env->pil_in &= ~(1 << irq);
253 cpu_check_irqs(env);
254 }
255}
256
e87231d4
BS
257typedef struct ResetData {
258 CPUState *env;
259 uint64_t reset_addr;
260} ResetData;
261
c68ea704
FB
262static void main_cpu_reset(void *opaque)
263{
e87231d4
BS
264 ResetData *s = (ResetData *)opaque;
265 CPUState *env = s->env;
20c9f095 266
c68ea704 267 cpu_reset(env);
8fa211e8
BS
268 env->tick_cmpr = TICK_INT_DIS | 0;
269 ptimer_set_limit(env->tick, TICK_MAX, 1);
2f43e00e 270 ptimer_run(env->tick, 1);
8fa211e8
BS
271 env->stick_cmpr = TICK_INT_DIS | 0;
272 ptimer_set_limit(env->stick, TICK_MAX, 1);
2f43e00e 273 ptimer_run(env->stick, 1);
8fa211e8
BS
274 env->hstick_cmpr = TICK_INT_DIS | 0;
275 ptimer_set_limit(env->hstick, TICK_MAX, 1);
2f43e00e 276 ptimer_run(env->hstick, 1);
e87231d4
BS
277 env->gregs[1] = 0; // Memory start
278 env->gregs[2] = ram_size; // Memory size
279 env->gregs[3] = 0; // Machine description XXX
280 env->pc = s->reset_addr;
281 env->npc = env->pc + 4;
20c9f095
BS
282}
283
22548760 284static void tick_irq(void *opaque)
20c9f095
BS
285{
286 CPUState *env = opaque;
287
8fa211e8
BS
288 if (!(env->tick_cmpr & TICK_INT_DIS)) {
289 env->softint |= SOFTINT_TIMER;
290 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
291 }
20c9f095
BS
292}
293
22548760 294static void stick_irq(void *opaque)
20c9f095
BS
295{
296 CPUState *env = opaque;
297
8fa211e8
BS
298 if (!(env->stick_cmpr & TICK_INT_DIS)) {
299 env->softint |= SOFTINT_STIMER;
300 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
301 }
20c9f095
BS
302}
303
22548760 304static void hstick_irq(void *opaque)
20c9f095
BS
305{
306 CPUState *env = opaque;
307
8fa211e8
BS
308 if (!(env->hstick_cmpr & TICK_INT_DIS)) {
309 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
310 }
c68ea704
FB
311}
312
f4b1a842
BS
313void cpu_tick_set_count(void *opaque, uint64_t count)
314{
315 ptimer_set_count(opaque, -count);
316}
317
318uint64_t cpu_tick_get_count(void *opaque)
319{
320 return -ptimer_get_count(opaque);
321}
322
323void cpu_tick_set_limit(void *opaque, uint64_t limit)
324{
325 ptimer_set_limit(opaque, -limit, 0);
326}
327
83469015
FB
328static const int ide_iobase[2] = { 0x1f0, 0x170 };
329static const int ide_iobase2[2] = { 0x3f6, 0x376 };
330static const int ide_irq[2] = { 14, 15 };
3475187d 331
83469015
FB
332static const int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
333static const int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
334
335static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
336static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
337
338static fdctrl_t *floppy_controller;
3475187d 339
c190ea07
BS
340static void ebus_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
341 uint32_t addr, uint32_t size, int type)
342{
343 DPRINTF("Mapping region %d registers at %08x\n", region_num, addr);
344 switch (region_num) {
345 case 0:
346 isa_mmio_init(addr, 0x1000000);
347 break;
348 case 1:
349 isa_mmio_init(addr, 0x800000);
350 break;
351 }
352}
353
354/* EBUS (Eight bit bus) bridge */
355static void
356pci_ebus_init(PCIBus *bus, int devfn)
357{
53e3c4f9
BS
358 pci_create_simple(bus, devfn, "ebus");
359}
c190ea07 360
81a322d4 361static int
53e3c4f9
BS
362pci_ebus_init1(PCIDevice *s)
363{
0c5b8d83
BS
364 isa_bus_new(&s->qdev);
365
deb54399
AL
366 pci_config_set_vendor_id(s->config, PCI_VENDOR_ID_SUN);
367 pci_config_set_device_id(s->config, PCI_DEVICE_ID_SUN_EBUS);
c190ea07
BS
368 s->config[0x04] = 0x06; // command = bus master, pci mem
369 s->config[0x05] = 0x00;
370 s->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
371 s->config[0x07] = 0x03; // status = medium devsel
372 s->config[0x08] = 0x01; // revision
373 s->config[0x09] = 0x00; // programming i/f
173a543b 374 pci_config_set_class(s->config, PCI_CLASS_BRIDGE_OTHER);
c190ea07 375 s->config[0x0D] = 0x0a; // latency_timer
6407f373 376 s->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
c190ea07 377
28c2c264 378 pci_register_bar(s, 0, 0x1000000, PCI_ADDRESS_SPACE_MEM,
c190ea07 379 ebus_mmio_mapfunc);
28c2c264 380 pci_register_bar(s, 1, 0x800000, PCI_ADDRESS_SPACE_MEM,
c190ea07 381 ebus_mmio_mapfunc);
81a322d4 382 return 0;
c190ea07
BS
383}
384
53e3c4f9
BS
385static PCIDeviceInfo ebus_info = {
386 .qdev.name = "ebus",
387 .qdev.size = sizeof(PCIDevice),
388 .init = pci_ebus_init1,
389};
390
391static void pci_ebus_register(void)
392{
393 pci_qdev_register(&ebus_info);
394}
395
396device_init(pci_ebus_register);
397
1baffa46
BS
398/* Boot PROM (OpenBIOS) */
399static void prom_init(target_phys_addr_t addr, const char *bios_name)
400{
401 DeviceState *dev;
402 SysBusDevice *s;
403 char *filename;
404 int ret;
405
406 dev = qdev_create(NULL, "openprom");
407 qdev_init(dev);
408 s = sysbus_from_qdev(dev);
409
410 sysbus_mmio_map(s, 0, addr);
411
412 /* load boot prom */
413 if (bios_name == NULL) {
414 bios_name = PROM_FILENAME;
415 }
416 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
417 if (filename) {
418 ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL);
419 if (ret < 0 || ret > PROM_SIZE_MAX) {
420 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
421 }
422 qemu_free(filename);
423 } else {
424 ret = -1;
425 }
426 if (ret < 0 || ret > PROM_SIZE_MAX) {
427 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
428 exit(1);
429 }
430}
431
81a322d4 432static int prom_init1(SysBusDevice *dev)
1baffa46
BS
433{
434 ram_addr_t prom_offset;
435
436 prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
437 sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
81a322d4 438 return 0;
1baffa46
BS
439}
440
441static SysBusDeviceInfo prom_info = {
442 .init = prom_init1,
443 .qdev.name = "openprom",
444 .qdev.size = sizeof(SysBusDevice),
445 .qdev.props = (Property[]) {
446 {/* end of property list */}
447 }
448};
449
450static void prom_register_devices(void)
451{
452 sysbus_register_withprop(&prom_info);
453}
454
455device_init(prom_register_devices);
456
bda42033
BS
457
458typedef struct RamDevice
459{
460 SysBusDevice busdev;
04843626 461 uint64_t size;
bda42033
BS
462} RamDevice;
463
464/* System RAM */
81a322d4 465static int ram_init1(SysBusDevice *dev)
bda42033
BS
466{
467 ram_addr_t RAM_size, ram_offset;
468 RamDevice *d = FROM_SYSBUS(RamDevice, dev);
469
470 RAM_size = d->size;
471
472 ram_offset = qemu_ram_alloc(RAM_size);
473 sysbus_init_mmio(dev, RAM_size, ram_offset);
81a322d4 474 return 0;
bda42033
BS
475}
476
477static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size)
478{
479 DeviceState *dev;
480 SysBusDevice *s;
481 RamDevice *d;
482
483 /* allocate RAM */
484 dev = qdev_create(NULL, "memory");
485 s = sysbus_from_qdev(dev);
486
487 d = FROM_SYSBUS(RamDevice, s);
488 d->size = RAM_size;
489 qdev_init(dev);
490
491 sysbus_mmio_map(s, 0, addr);
492}
493
494static SysBusDeviceInfo ram_info = {
495 .init = ram_init1,
496 .qdev.name = "memory",
497 .qdev.size = sizeof(RamDevice),
498 .qdev.props = (Property[]) {
32a7ee98
GH
499 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
500 DEFINE_PROP_END_OF_LIST(),
bda42033
BS
501 }
502};
503
504static void ram_register_devices(void)
505{
506 sysbus_register_withprop(&ram_info);
507}
508
509device_init(ram_register_devices);
510
7b833f5b 511static CPUState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
3475187d 512{
c68ea704 513 CPUState *env;
20c9f095 514 QEMUBH *bh;
e87231d4 515 ResetData *reset_info;
3475187d 516
c7ba218d
BS
517 if (!cpu_model)
518 cpu_model = hwdef->default_cpu_model;
aaed909a
FB
519 env = cpu_init(cpu_model);
520 if (!env) {
62724a37
BS
521 fprintf(stderr, "Unable to find Sparc CPU definition\n");
522 exit(1);
523 }
20c9f095
BS
524 bh = qemu_bh_new(tick_irq, env);
525 env->tick = ptimer_init(bh);
526 ptimer_set_period(env->tick, 1ULL);
527
528 bh = qemu_bh_new(stick_irq, env);
529 env->stick = ptimer_init(bh);
530 ptimer_set_period(env->stick, 1ULL);
531
532 bh = qemu_bh_new(hstick_irq, env);
533 env->hstick = ptimer_init(bh);
534 ptimer_set_period(env->hstick, 1ULL);
e87231d4
BS
535
536 reset_info = qemu_mallocz(sizeof(ResetData));
537 reset_info->env = env;
538 reset_info->reset_addr = hwdef->prom_addr + 0x40ULL;
a08d4367 539 qemu_register_reset(main_cpu_reset, reset_info);
e87231d4
BS
540 main_cpu_reset(reset_info);
541 // Override warm reset address with cold start address
542 env->pc = hwdef->prom_addr + 0x20ULL;
543 env->npc = env->pc + 4;
c68ea704 544
7b833f5b
BS
545 return env;
546}
547
548static void sun4uv_init(ram_addr_t RAM_size,
549 const char *boot_devices,
550 const char *kernel_filename, const char *kernel_cmdline,
551 const char *initrd_filename, const char *cpu_model,
552 const struct hwdef *hwdef)
553{
554 CPUState *env;
555 m48t59_t *nvram;
7b833f5b
BS
556 unsigned int i;
557 long initrd_size, kernel_size;
558 PCIBus *pci_bus, *pci_bus2, *pci_bus3;
559 qemu_irq *irq;
7b833f5b
BS
560 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
561 BlockDriverState *fd[MAX_FD];
562 void *fw_cfg;
751c6a17 563 DriveInfo *dinfo;
7b833f5b 564
7b833f5b
BS
565 /* init CPUs */
566 env = cpu_devinit(cpu_model, hwdef);
567
bda42033
BS
568 /* set up devices */
569 ram_init(0, RAM_size);
3475187d 570
1baffa46 571 prom_init(hwdef->prom_addr, bios_name);
3475187d 572
7d55273f
IK
573
574 irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
575 pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, irq, &pci_bus2,
c190ea07 576 &pci_bus3);
83469015 577 isa_mem_base = VGA_BASE;
fbe1b595 578 pci_vga_init(pci_bus, 0, 0);
83469015 579
c190ea07
BS
580 // XXX Should be pci_bus3
581 pci_ebus_init(pci_bus, -1);
582
e87231d4
BS
583 i = 0;
584 if (hwdef->console_serial_base) {
585 serial_mm_init(hwdef->console_serial_base, 0, NULL, 115200,
586 serial_hds[i], 1);
587 i++;
588 }
589 for(; i < MAX_SERIAL_PORTS; i++) {
83469015 590 if (serial_hds[i]) {
cbf5c748
BS
591 serial_init(serial_io[i], NULL/*serial_irq[i]*/, 115200,
592 serial_hds[i]);
83469015
FB
593 }
594 }
595
596 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
597 if (parallel_hds[i]) {
77f193da
BS
598 parallel_init(parallel_io[i], NULL/*parallel_irq[i]*/,
599 parallel_hds[i]);
83469015
FB
600 }
601 }
602
cb457d76 603 for(i = 0; i < nb_nics; i++)
6d53bfd1 604 pci_nic_init(&nd_table[i], "ne2k_pci", NULL);
83469015 605
e4bcb14c
TS
606 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
607 fprintf(stderr, "qemu: too many IDE bus\n");
608 exit(1);
609 }
610 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
751c6a17
GH
611 dinfo = drive_get(IF_IDE, i / MAX_IDE_DEVS,
612 i % MAX_IDE_DEVS);
613 hd[i] = dinfo ? dinfo->bdrv : NULL;
e4bcb14c
TS
614 }
615
3b898dda
BS
616 pci_cmd646_ide_init(pci_bus, hd, 1);
617
d537cf6c
PB
618 /* FIXME: wire up interrupts. */
619 i8042_init(NULL/*1*/, NULL/*12*/, 0x60);
e4bcb14c 620 for(i = 0; i < MAX_FD; i++) {
751c6a17
GH
621 dinfo = drive_get(IF_FLOPPY, 0, i);
622 fd[i] = dinfo ? dinfo->bdrv : NULL;
e4bcb14c 623 }
2091ba23 624 floppy_controller = fdctrl_init_isa(6, 2, 0x3f0, fd);
d537cf6c 625 nvram = m48t59_init(NULL/*8*/, 0, 0x0074, NVRAM_SIZE, 59);
636aa70a
BS
626
627 initrd_size = 0;
628 kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename,
629 ram_size, &initrd_size);
630
22548760 631 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
0d31cb99
BS
632 KERNEL_LOAD_ADDR, kernel_size,
633 kernel_cmdline,
634 INITRD_LOAD_ADDR, initrd_size,
635 /* XXX: need an option to load a NVRAM image */
636 0,
637 graphic_width, graphic_height, graphic_depth,
638 (uint8_t *)&nd_table[0].macaddr);
83469015 639
3cce6243
BS
640 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
641 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
642 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
643 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
513f789f
BS
644 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
645 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
646 if (kernel_cmdline) {
647 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
648 pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
649 } else {
650 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
651 }
652 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
653 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
654 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]);
7589690c
BS
655
656 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
657 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
658 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
659
513f789f 660 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
3475187d
FB
661}
662
905fdcb5
BS
663enum {
664 sun4u_id = 0,
665 sun4v_id = 64,
e87231d4 666 niagara_id,
905fdcb5
BS
667};
668
c7ba218d
BS
669static const struct hwdef hwdefs[] = {
670 /* Sun4u generic PC-like machine */
671 {
672 .default_cpu_model = "TI UltraSparc II",
905fdcb5 673 .machine_id = sun4u_id,
e87231d4
BS
674 .prom_addr = 0x1fff0000000ULL,
675 .console_serial_base = 0,
c7ba218d
BS
676 },
677 /* Sun4v generic PC-like machine */
678 {
679 .default_cpu_model = "Sun UltraSparc T1",
905fdcb5 680 .machine_id = sun4v_id,
e87231d4
BS
681 .prom_addr = 0x1fff0000000ULL,
682 .console_serial_base = 0,
683 },
684 /* Sun4v generic Niagara machine */
685 {
686 .default_cpu_model = "Sun UltraSparc T1",
687 .machine_id = niagara_id,
688 .prom_addr = 0xfff0000000ULL,
689 .console_serial_base = 0xfff0c2c000ULL,
c7ba218d
BS
690 },
691};
692
693/* Sun4u hardware initialisation */
fbe1b595 694static void sun4u_init(ram_addr_t RAM_size,
3023f332 695 const char *boot_devices,
c7ba218d
BS
696 const char *kernel_filename, const char *kernel_cmdline,
697 const char *initrd_filename, const char *cpu_model)
698{
fbe1b595 699 sun4uv_init(RAM_size, boot_devices, kernel_filename,
c7ba218d
BS
700 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
701}
702
703/* Sun4v hardware initialisation */
fbe1b595 704static void sun4v_init(ram_addr_t RAM_size,
3023f332 705 const char *boot_devices,
c7ba218d
BS
706 const char *kernel_filename, const char *kernel_cmdline,
707 const char *initrd_filename, const char *cpu_model)
708{
fbe1b595 709 sun4uv_init(RAM_size, boot_devices, kernel_filename,
c7ba218d
BS
710 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
711}
712
e87231d4 713/* Niagara hardware initialisation */
fbe1b595 714static void niagara_init(ram_addr_t RAM_size,
3023f332 715 const char *boot_devices,
e87231d4
BS
716 const char *kernel_filename, const char *kernel_cmdline,
717 const char *initrd_filename, const char *cpu_model)
718{
fbe1b595 719 sun4uv_init(RAM_size, boot_devices, kernel_filename,
e87231d4
BS
720 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
721}
722
f80f9ec9 723static QEMUMachine sun4u_machine = {
66de733b
BS
724 .name = "sun4u",
725 .desc = "Sun4u platform",
726 .init = sun4u_init,
1bcee014 727 .max_cpus = 1, // XXX for now
0c257437 728 .is_default = 1,
3475187d 729};
c7ba218d 730
f80f9ec9 731static QEMUMachine sun4v_machine = {
66de733b
BS
732 .name = "sun4v",
733 .desc = "Sun4v platform",
734 .init = sun4v_init,
1bcee014 735 .max_cpus = 1, // XXX for now
c7ba218d 736};
e87231d4 737
f80f9ec9 738static QEMUMachine niagara_machine = {
e87231d4
BS
739 .name = "Niagara",
740 .desc = "Sun4v platform, Niagara",
741 .init = niagara_init,
1bcee014 742 .max_cpus = 1, // XXX for now
e87231d4 743};
f80f9ec9
AL
744
745static void sun4u_machine_init(void)
746{
747 qemu_register_machine(&sun4u_machine);
748 qemu_register_machine(&sun4v_machine);
749 qemu_register_machine(&niagara_machine);
750}
751
752machine_init(sun4u_machine_init);