]> git.proxmox.com Git - mirror_edk2.git/blame - IntelFsp2Pkg/Include/FspGlobalData.h
IntelFsp2Pkg: Update FSP_GLOBAL_DATA and FSP_PLAT_DATA for X64
[mirror_edk2.git] / IntelFsp2Pkg / Include / FspGlobalData.h
CommitLineData
cf1d4549
JY
1/** @file\r
2\r
d40965b9 3 Copyright (c) 2014 - 2022, Intel Corporation. All rights reserved.<BR>\r
9672cd30 4 SPDX-License-Identifier: BSD-2-Clause-Patent\r
cf1d4549
JY
5\r
6**/\r
7\r
8#ifndef _FSP_GLOBAL_DATA_H_\r
9#define _FSP_GLOBAL_DATA_H_\r
10\r
11#include <FspEas.h>\r
12\r
d40965b9
TK
13#define FSP_IN_API_MODE 0\r
14#define FSP_IN_DISPATCH_MODE 1\r
15#define FSP_GLOBAL_DATA_VERSION 1\r
a2e61f34 16\r
cf1d4549
JY
17#pragma pack(1)\r
18\r
19typedef enum {\r
20 TempRamInitApiIndex,\r
21 FspInitApiIndex,\r
22 NotifyPhaseApiIndex,\r
23 FspMemoryInitApiIndex,\r
24 TempRamExitApiIndex,\r
25 FspSiliconInitApiIndex,\r
f2cdb268 26 FspMultiPhaseSiInitApiIndex,\r
cf1d4549
JY
27 FspApiIndexMax\r
28} FSP_API_INDEX;\r
29\r
30typedef struct {\r
111f2228 31 VOID *DataPtr;\r
d40965b9
TK
32 UINTN MicrocodeRegionBase;\r
33 UINTN MicrocodeRegionSize;\r
34 UINTN CodeRegionBase;\r
35 UINTN CodeRegionSize;\r
36 UINTN Reserved;\r
cf1d4549
JY
37} FSP_PLAT_DATA;\r
38\r
111f2228
MK
39#define FSP_GLOBAL_DATA_SIGNATURE SIGNATURE_32 ('F', 'S', 'P', 'D')\r
40#define FSP_PERFORMANCE_DATA_SIGNATURE SIGNATURE_32 ('P', 'E', 'R', 'F')\r
41#define FSP_PERFORMANCE_DATA_TIMER_MASK 0xFFFFFFFFFFFFFF\r
cf1d4549
JY
42\r
43typedef struct {\r
111f2228
MK
44 UINT32 Signature;\r
45 UINT8 Version;\r
46 UINT8 Reserved1[3];\r
d40965b9
TK
47 ///\r
48 /// Offset 0x08\r
49 ///\r
ec0b5484 50 UINTN CoreStack;\r
d40965b9
TK
51 UINTN Reserved2;\r
52 ///\r
53 /// IA32: Offset 0x10; X64: Offset 0x18\r
54 ///\r
111f2228 55 UINT32 StatusCode;\r
111f2228
MK
56 UINT8 ApiIdx;\r
57 ///\r
58 /// 0: FSP in API mode; 1: FSP in DISPATCH mode\r
59 ///\r
60 UINT8 FspMode;\r
61 UINT8 OnSeparateStack;\r
62 UINT8 Reserved3;\r
63 UINT32 NumberOfPhases;\r
64 UINT32 PhasesExecuted;\r
d40965b9 65 UINT32 Reserved4[8];\r
111f2228 66 ///\r
d40965b9
TK
67 /// IA32: Offset 0x40; X64: Offset 0x48\r
68 /// Start of UINTN and pointer section\r
69 /// All UINTN and pointer members must be put in this section\r
70 /// except CoreStack and Reserved2. In addition, the number of\r
71 /// UINTN and pointer members must be even for natural alignment\r
72 /// in both IA32 and X64.\r
73 ///\r
74 FSP_PLAT_DATA PlatformData;\r
75 VOID *TempRamInitUpdPtr;\r
76 VOID *MemoryInitUpdPtr;\r
77 VOID *SiliconInitUpdPtr;\r
78 ///\r
79 /// IA32: Offset 0x64; X64: Offset 0x90\r
111f2228
MK
80 /// To store function parameters pointer\r
81 /// so it can be retrieved after stack switched.\r
82 ///\r
83 VOID *FunctionParameterPtr;\r
d40965b9
TK
84 FSP_INFO_HEADER *FspInfoHeader;\r
85 VOID *UpdDataPtr;\r
86 ///\r
87 /// End of UINTN and pointer section\r
88 ///\r
89 UINT8 Reserved5[16];\r
111f2228
MK
90 UINT32 PerfSig;\r
91 UINT16 PerfLen;\r
d40965b9 92 UINT16 Reserved6;\r
111f2228
MK
93 UINT32 PerfIdx;\r
94 UINT64 PerfData[32];\r
cf1d4549
JY
95} FSP_GLOBAL_DATA;\r
96\r
97#pragma pack()\r
98\r
99#endif\r