]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Pci/SdMmcPciHcDxe/SdMmcPciHci.c
MdeModulePkg/SdMmcPciHcDxe: break cmd exec if the card isn't identified
[mirror_edk2.git] / MdeModulePkg / Bus / Pci / SdMmcPciHcDxe / SdMmcPciHci.c
CommitLineData
48555339
FT
1/** @file\r
2 This driver is used to manage SD/MMC PCI host controllers which are compliance\r
3 with SD Host Controller Simplified Specification version 3.00.\r
4\r
5 It would expose EFI_SD_MMC_PASS_THRU_PROTOCOL for upper layer use.\r
6\r
7 Copyright (c) 2015 - 2016, Intel Corporation. All rights reserved.<BR>\r
8 This program and the accompanying materials\r
9 are licensed and made available under the terms and conditions of the BSD License\r
10 which accompanies this distribution. The full text of the license may be found at\r
11 http://opensource.org/licenses/bsd-license.php\r
12\r
13 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
14 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
15\r
16**/\r
17\r
18#include "SdMmcPciHcDxe.h"\r
19\r
20/**\r
21 Dump the content of SD/MMC host controller's Capability Register.\r
22\r
23 @param[in] Slot The slot number of the SD card to send the command to.\r
24 @param[in] Capability The buffer to store the capability data.\r
25\r
26**/\r
27VOID\r
28DumpCapabilityReg (\r
29 IN UINT8 Slot,\r
30 IN SD_MMC_HC_SLOT_CAP *Capability\r
31 )\r
32{\r
33 //\r
34 // Dump Capability Data\r
35 //\r
36 DEBUG ((EFI_D_INFO, " == Slot [%d] Capability is 0x%x ==\n", Slot, Capability));\r
37 DEBUG ((EFI_D_INFO, " Timeout Clk Freq %d%a\n", Capability->TimeoutFreq, (Capability->TimeoutUnit) ? "MHz" : "KHz"));\r
38 DEBUG ((EFI_D_INFO, " Base Clk Freq %dMHz\n", Capability->BaseClkFreq));\r
39 DEBUG ((EFI_D_INFO, " Max Blk Len %dbytes\n", 512 * (1 << Capability->MaxBlkLen)));\r
40 DEBUG ((EFI_D_INFO, " 8-bit Support %a\n", Capability->BusWidth8 ? "TRUE" : "FALSE"));\r
41 DEBUG ((EFI_D_INFO, " ADMA2 Support %a\n", Capability->Adma2 ? "TRUE" : "FALSE"));\r
42 DEBUG ((EFI_D_INFO, " HighSpeed Support %a\n", Capability->HighSpeed ? "TRUE" : "FALSE"));\r
43 DEBUG ((EFI_D_INFO, " SDMA Support %a\n", Capability->Sdma ? "TRUE" : "FALSE"));\r
44 DEBUG ((EFI_D_INFO, " Suspend/Resume %a\n", Capability->SuspRes ? "TRUE" : "FALSE"));\r
45 DEBUG ((EFI_D_INFO, " Voltage 3.3 %a\n", Capability->Voltage33 ? "TRUE" : "FALSE"));\r
46 DEBUG ((EFI_D_INFO, " Voltage 3.0 %a\n", Capability->Voltage30 ? "TRUE" : "FALSE"));\r
47 DEBUG ((EFI_D_INFO, " Voltage 1.8 %a\n", Capability->Voltage18 ? "TRUE" : "FALSE"));\r
48 DEBUG ((EFI_D_INFO, " 64-bit Sys Bus %a\n", Capability->SysBus64 ? "TRUE" : "FALSE"));\r
49 DEBUG ((EFI_D_INFO, " Async Interrupt %a\n", Capability->AsyncInt ? "TRUE" : "FALSE"));\r
50 DEBUG ((EFI_D_INFO, " SlotType "));\r
51 if (Capability->SlotType == 0x00) {\r
52 DEBUG ((EFI_D_INFO, "%a\n", "Removable Slot"));\r
53 } else if (Capability->SlotType == 0x01) {\r
54 DEBUG ((EFI_D_INFO, "%a\n", "Embedded Slot"));\r
55 } else if (Capability->SlotType == 0x02) {\r
56 DEBUG ((EFI_D_INFO, "%a\n", "Shared Bus Slot"));\r
57 } else {\r
58 DEBUG ((EFI_D_INFO, "%a\n", "Reserved"));\r
59 }\r
60 DEBUG ((EFI_D_INFO, " SDR50 Support %a\n", Capability->Sdr50 ? "TRUE" : "FALSE"));\r
61 DEBUG ((EFI_D_INFO, " SDR104 Support %a\n", Capability->Sdr104 ? "TRUE" : "FALSE"));\r
62 DEBUG ((EFI_D_INFO, " DDR50 Support %a\n", Capability->Ddr50 ? "TRUE" : "FALSE"));\r
63 DEBUG ((EFI_D_INFO, " Driver Type A %a\n", Capability->DriverTypeA ? "TRUE" : "FALSE"));\r
64 DEBUG ((EFI_D_INFO, " Driver Type C %a\n", Capability->DriverTypeC ? "TRUE" : "FALSE"));\r
65 DEBUG ((EFI_D_INFO, " Driver Type D %a\n", Capability->DriverTypeD ? "TRUE" : "FALSE"));\r
66 DEBUG ((EFI_D_INFO, " Driver Type 4 %a\n", Capability->DriverType4 ? "TRUE" : "FALSE"));\r
67 if (Capability->TimerCount == 0) {\r
68 DEBUG ((EFI_D_INFO, " Retuning TimerCnt Disabled\n", 2 * (Capability->TimerCount - 1)));\r
69 } else {\r
70 DEBUG ((EFI_D_INFO, " Retuning TimerCnt %dseconds\n", 2 * (Capability->TimerCount - 1)));\r
71 }\r
72 DEBUG ((EFI_D_INFO, " SDR50 Tuning %a\n", Capability->TuningSDR50 ? "TRUE" : "FALSE"));\r
73 DEBUG ((EFI_D_INFO, " Retuning Mode Mode %d\n", Capability->RetuningMod + 1));\r
74 DEBUG ((EFI_D_INFO, " Clock Multiplier M = %d\n", Capability->ClkMultiplier + 1));\r
75 DEBUG ((EFI_D_INFO, " HS 400 %a\n", Capability->Hs400 ? "TRUE" : "FALSE"));\r
76 return;\r
77}\r
78\r
79/**\r
80 Read SlotInfo register from SD/MMC host controller pci config space.\r
81\r
82 @param[in] PciIo The PCI IO protocol instance.\r
83 @param[out] FirstBar The buffer to store the first BAR value.\r
84 @param[out] SlotNum The buffer to store the supported slot number.\r
85\r
86 @retval EFI_SUCCESS The operation succeeds.\r
87 @retval Others The operation fails.\r
88\r
89**/\r
90EFI_STATUS\r
91EFIAPI\r
92SdMmcHcGetSlotInfo (\r
93 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
94 OUT UINT8 *FirstBar,\r
95 OUT UINT8 *SlotNum\r
96 )\r
97{\r
98 EFI_STATUS Status;\r
99 SD_MMC_HC_SLOT_INFO SlotInfo;\r
100\r
101 Status = PciIo->Pci.Read (\r
102 PciIo,\r
103 EfiPciIoWidthUint8,\r
104 SD_MMC_HC_SLOT_OFFSET,\r
105 sizeof (SlotInfo),\r
106 &SlotInfo\r
107 );\r
108 if (EFI_ERROR (Status)) {\r
109 return Status;\r
110 }\r
111\r
112 *FirstBar = SlotInfo.FirstBar;\r
113 *SlotNum = SlotInfo.SlotNum + 1;\r
114 ASSERT ((*FirstBar + *SlotNum) < SD_MMC_HC_MAX_SLOT);\r
115 return EFI_SUCCESS;\r
116}\r
117\r
118/**\r
119 Read/Write specified SD/MMC host controller mmio register.\r
120\r
121 @param[in] PciIo The PCI IO protocol instance.\r
122 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
123 header to use as the base address for the memory\r
124 operation to perform.\r
125 @param[in] Offset The offset within the selected BAR to start the\r
126 memory operation.\r
127 @param[in] Read A boolean to indicate it's read or write operation.\r
128 @param[in] Count The width of the mmio register in bytes.\r
129 Must be 1, 2 , 4 or 8 bytes.\r
130 @param[in, out] Data For read operations, the destination buffer to store\r
131 the results. For write operations, the source buffer\r
132 to write data from. The caller is responsible for\r
133 having ownership of the data buffer and ensuring its\r
134 size not less than Count bytes.\r
135\r
136 @retval EFI_INVALID_PARAMETER The PciIo or Data is NULL or the Count is not valid.\r
137 @retval EFI_SUCCESS The read/write operation succeeds.\r
138 @retval Others The read/write operation fails.\r
139\r
140**/\r
141EFI_STATUS\r
142EFIAPI\r
143SdMmcHcRwMmio (\r
144 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
145 IN UINT8 BarIndex,\r
146 IN UINT32 Offset,\r
147 IN BOOLEAN Read,\r
148 IN UINT8 Count,\r
149 IN OUT VOID *Data\r
150 )\r
151{\r
152 EFI_STATUS Status;\r
153\r
154 if ((PciIo == NULL) || (Data == NULL)) {\r
155 return EFI_INVALID_PARAMETER;\r
156 }\r
157\r
158 if ((Count != 1) && (Count != 2) && (Count != 4) && (Count != 8)) {\r
159 return EFI_INVALID_PARAMETER;\r
160 }\r
161\r
162 if (Read) {\r
163 Status = PciIo->Mem.Read (\r
164 PciIo,\r
165 EfiPciIoWidthUint8,\r
166 BarIndex,\r
167 (UINT64) Offset,\r
168 Count,\r
169 Data\r
170 );\r
171 } else {\r
172 Status = PciIo->Mem.Write (\r
173 PciIo,\r
174 EfiPciIoWidthUint8,\r
175 BarIndex,\r
176 (UINT64) Offset,\r
177 Count,\r
178 Data\r
179 );\r
180 }\r
181\r
182 return Status;\r
183}\r
184\r
185/**\r
186 Do OR operation with the value of the specified SD/MMC host controller mmio register.\r
187\r
188 @param[in] PciIo The PCI IO protocol instance.\r
189 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
190 header to use as the base address for the memory\r
191 operation to perform.\r
192 @param[in] Offset The offset within the selected BAR to start the\r
193 memory operation.\r
194 @param[in] Count The width of the mmio register in bytes.\r
195 Must be 1, 2 , 4 or 8 bytes.\r
196 @param[in] OrData The pointer to the data used to do OR operation.\r
197 The caller is responsible for having ownership of\r
198 the data buffer and ensuring its size not less than\r
199 Count bytes.\r
200\r
201 @retval EFI_INVALID_PARAMETER The PciIo or OrData is NULL or the Count is not valid.\r
202 @retval EFI_SUCCESS The OR operation succeeds.\r
203 @retval Others The OR operation fails.\r
204\r
205**/\r
206EFI_STATUS\r
207EFIAPI\r
208SdMmcHcOrMmio (\r
209 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
210 IN UINT8 BarIndex,\r
211 IN UINT32 Offset,\r
212 IN UINT8 Count,\r
213 IN VOID *OrData\r
214 )\r
215{\r
216 EFI_STATUS Status;\r
217 UINT64 Data;\r
218 UINT64 Or;\r
219\r
220 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Data);\r
221 if (EFI_ERROR (Status)) {\r
222 return Status;\r
223 }\r
224\r
225 if (Count == 1) {\r
226 Or = *(UINT8*) OrData;\r
227 } else if (Count == 2) {\r
228 Or = *(UINT16*) OrData;\r
229 } else if (Count == 4) {\r
230 Or = *(UINT32*) OrData;\r
231 } else if (Count == 8) {\r
232 Or = *(UINT64*) OrData;\r
233 } else {\r
234 return EFI_INVALID_PARAMETER;\r
235 }\r
236\r
237 Data |= Or;\r
238 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, FALSE, Count, &Data);\r
239\r
240 return Status;\r
241}\r
242\r
243/**\r
244 Do AND operation with the value of the specified SD/MMC host controller mmio register.\r
245\r
246 @param[in] PciIo The PCI IO protocol instance.\r
247 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
248 header to use as the base address for the memory\r
249 operation to perform.\r
250 @param[in] Offset The offset within the selected BAR to start the\r
251 memory operation.\r
252 @param[in] Count The width of the mmio register in bytes.\r
253 Must be 1, 2 , 4 or 8 bytes.\r
254 @param[in] AndData The pointer to the data used to do AND operation.\r
255 The caller is responsible for having ownership of\r
256 the data buffer and ensuring its size not less than\r
257 Count bytes.\r
258\r
259 @retval EFI_INVALID_PARAMETER The PciIo or AndData is NULL or the Count is not valid.\r
260 @retval EFI_SUCCESS The AND operation succeeds.\r
261 @retval Others The AND operation fails.\r
262\r
263**/\r
264EFI_STATUS\r
265EFIAPI\r
266SdMmcHcAndMmio (\r
267 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
268 IN UINT8 BarIndex,\r
269 IN UINT32 Offset,\r
270 IN UINT8 Count,\r
271 IN VOID *AndData\r
272 )\r
273{\r
274 EFI_STATUS Status;\r
275 UINT64 Data;\r
276 UINT64 And;\r
277\r
278 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Data);\r
279 if (EFI_ERROR (Status)) {\r
280 return Status;\r
281 }\r
282\r
283 if (Count == 1) {\r
284 And = *(UINT8*) AndData;\r
285 } else if (Count == 2) {\r
286 And = *(UINT16*) AndData;\r
287 } else if (Count == 4) {\r
288 And = *(UINT32*) AndData;\r
289 } else if (Count == 8) {\r
290 And = *(UINT64*) AndData;\r
291 } else {\r
292 return EFI_INVALID_PARAMETER;\r
293 }\r
294\r
295 Data &= And;\r
296 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, FALSE, Count, &Data);\r
297\r
298 return Status;\r
299}\r
300\r
301/**\r
302 Wait for the value of the specified MMIO register set to the test value.\r
303\r
304 @param[in] PciIo The PCI IO protocol instance.\r
305 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
306 header to use as the base address for the memory\r
307 operation to perform.\r
308 @param[in] Offset The offset within the selected BAR to start the\r
309 memory operation.\r
310 @param[in] Count The width of the mmio register in bytes.\r
311 Must be 1, 2, 4 or 8 bytes.\r
312 @param[in] MaskValue The mask value of memory.\r
313 @param[in] TestValue The test value of memory.\r
314\r
315 @retval EFI_NOT_READY The MMIO register hasn't set to the expected value.\r
316 @retval EFI_SUCCESS The MMIO register has expected value.\r
317 @retval Others The MMIO operation fails.\r
318\r
319**/\r
320EFI_STATUS\r
321EFIAPI\r
322SdMmcHcCheckMmioSet (\r
323 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
324 IN UINT8 BarIndex,\r
325 IN UINT32 Offset,\r
326 IN UINT8 Count,\r
327 IN UINT64 MaskValue,\r
328 IN UINT64 TestValue\r
329 )\r
330{\r
331 EFI_STATUS Status;\r
332 UINT64 Value;\r
333\r
334 //\r
335 // Access PCI MMIO space to see if the value is the tested one.\r
336 //\r
337 Value = 0;\r
338 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Value);\r
339 if (EFI_ERROR (Status)) {\r
340 return Status;\r
341 }\r
342\r
343 Value &= MaskValue;\r
344\r
345 if (Value == TestValue) {\r
346 return EFI_SUCCESS;\r
347 }\r
348\r
349 return EFI_NOT_READY;\r
350}\r
351\r
352/**\r
353 Wait for the value of the specified MMIO register set to the test value.\r
354\r
355 @param[in] PciIo The PCI IO protocol instance.\r
356 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
357 header to use as the base address for the memory\r
358 operation to perform.\r
359 @param[in] Offset The offset within the selected BAR to start the\r
360 memory operation.\r
361 @param[in] Count The width of the mmio register in bytes.\r
362 Must be 1, 2, 4 or 8 bytes.\r
363 @param[in] MaskValue The mask value of memory.\r
364 @param[in] TestValue The test value of memory.\r
365 @param[in] Timeout The time out value for wait memory set, uses 1\r
366 microsecond as a unit.\r
367\r
368 @retval EFI_TIMEOUT The MMIO register hasn't expected value in timeout\r
369 range.\r
370 @retval EFI_SUCCESS The MMIO register has expected value.\r
371 @retval Others The MMIO operation fails.\r
372\r
373**/\r
374EFI_STATUS\r
375EFIAPI\r
376SdMmcHcWaitMmioSet (\r
377 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
378 IN UINT8 BarIndex,\r
379 IN UINT32 Offset,\r
380 IN UINT8 Count,\r
381 IN UINT64 MaskValue,\r
382 IN UINT64 TestValue,\r
383 IN UINT64 Timeout\r
384 )\r
385{\r
386 EFI_STATUS Status;\r
387 BOOLEAN InfiniteWait;\r
388\r
389 if (Timeout == 0) {\r
390 InfiniteWait = TRUE;\r
391 } else {\r
392 InfiniteWait = FALSE;\r
393 }\r
394\r
395 while (InfiniteWait || (Timeout > 0)) {\r
396 Status = SdMmcHcCheckMmioSet (\r
397 PciIo,\r
398 BarIndex,\r
399 Offset,\r
400 Count,\r
401 MaskValue,\r
402 TestValue\r
403 );\r
404 if (Status != EFI_NOT_READY) {\r
405 return Status;\r
406 }\r
407\r
408 //\r
409 // Stall for 1 microsecond.\r
410 //\r
411 gBS->Stall (1);\r
412\r
413 Timeout--;\r
414 }\r
415\r
416 return EFI_TIMEOUT;\r
417}\r
418\r
419/**\r
420 Software reset the specified SD/MMC host controller and enable all interrupts.\r
421\r
422 @param[in] PciIo The PCI IO protocol instance.\r
423 @param[in] Slot The slot number of the SD card to send the command to.\r
424\r
425 @retval EFI_SUCCESS The software reset executes successfully.\r
426 @retval Others The software reset fails.\r
427\r
428**/\r
429EFI_STATUS\r
430SdMmcHcReset (\r
431 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
432 IN UINT8 Slot\r
433 )\r
434{\r
435 EFI_STATUS Status;\r
436 UINT8 SwReset;\r
437\r
438 SwReset = 0xFF;\r
439 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_SW_RST, FALSE, sizeof (SwReset), &SwReset);\r
440\r
441 if (EFI_ERROR (Status)) {\r
442 DEBUG ((EFI_D_ERROR, "SdMmcHcReset: write full 1 fails: %r\n", Status));\r
443 return Status;\r
444 }\r
445\r
446 Status = SdMmcHcWaitMmioSet (\r
447 PciIo,\r
448 Slot,\r
449 SD_MMC_HC_SW_RST,\r
450 sizeof (SwReset),\r
451 0xFF,\r
452 0x00,\r
453 SD_MMC_HC_GENERIC_TIMEOUT\r
454 );\r
455 if (EFI_ERROR (Status)) {\r
456 DEBUG ((EFI_D_INFO, "SdMmcHcReset: reset done with %r\n", Status));\r
457 return Status;\r
458 }\r
459 //\r
460 // Enable all interrupt after reset all.\r
461 //\r
462 Status = SdMmcHcEnableInterrupt (PciIo, Slot);\r
463\r
464 return Status;\r
465}\r
466\r
467/**\r
468 Set all interrupt status bits in Normal and Error Interrupt Status Enable\r
469 register.\r
470\r
471 @param[in] PciIo The PCI IO protocol instance.\r
472 @param[in] Slot The slot number of the SD card to send the command to.\r
473\r
474 @retval EFI_SUCCESS The operation executes successfully.\r
475 @retval Others The operation fails.\r
476\r
477**/\r
478EFI_STATUS\r
479SdMmcHcEnableInterrupt (\r
480 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
481 IN UINT8 Slot\r
482 )\r
483{\r
484 EFI_STATUS Status;\r
485 UINT16 IntStatus;\r
486\r
487 //\r
488 // Enable all bits in Error Interrupt Status Enable Register\r
489 //\r
490 IntStatus = 0xFFFF;\r
491 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_ERR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
492 if (EFI_ERROR (Status)) {\r
493 return Status;\r
494 }\r
495 //\r
496 // Enable all bits in Normal Interrupt Status Enable Register\r
497 //\r
498 IntStatus = 0xFFFF;\r
499 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
500\r
501 return Status;\r
502}\r
503\r
504/**\r
505 Get the capability data from the specified slot.\r
506\r
507 @param[in] PciIo The PCI IO protocol instance.\r
508 @param[in] Slot The slot number of the SD card to send the command to.\r
509 @param[out] Capability The buffer to store the capability data.\r
510\r
511 @retval EFI_SUCCESS The operation executes successfully.\r
512 @retval Others The operation fails.\r
513\r
514**/\r
515EFI_STATUS\r
516SdMmcHcGetCapability (\r
517 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
518 IN UINT8 Slot,\r
519 OUT SD_MMC_HC_SLOT_CAP *Capability\r
520 )\r
521{\r
522 EFI_STATUS Status;\r
523 UINT64 Cap;\r
524\r
525 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CAP, TRUE, sizeof (Cap), &Cap);\r
526 if (EFI_ERROR (Status)) {\r
527 return Status;\r
528 }\r
529\r
530 CopyMem (Capability, &Cap, sizeof (Cap));\r
531\r
532 return EFI_SUCCESS;\r
533}\r
534\r
535/**\r
536 Get the maximum current capability data from the specified slot.\r
537\r
538 @param[in] PciIo The PCI IO protocol instance.\r
539 @param[in] Slot The slot number of the SD card to send the command to.\r
540 @param[out] MaxCurrent The buffer to store the maximum current capability data.\r
541\r
542 @retval EFI_SUCCESS The operation executes successfully.\r
543 @retval Others The operation fails.\r
544\r
545**/\r
546EFI_STATUS\r
547SdMmcHcGetMaxCurrent (\r
548 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
549 IN UINT8 Slot,\r
550 OUT UINT64 *MaxCurrent\r
551 )\r
552{\r
553 EFI_STATUS Status;\r
554\r
555 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_MAX_CURRENT_CAP, TRUE, sizeof (UINT64), MaxCurrent);\r
556\r
557 return Status;\r
558}\r
559\r
560/**\r
561 Detect whether there is a SD/MMC card attached at the specified SD/MMC host controller\r
562 slot.\r
563\r
564 Refer to SD Host Controller Simplified spec 3.0 Section 3.1 for details.\r
565\r
566 @param[in] PciIo The PCI IO protocol instance.\r
567 @param[in] Slot The slot number of the SD card to send the command to.\r
568 @param[out] MediaPresent The pointer to the media present boolean value.\r
569\r
570 @retval EFI_SUCCESS There is no media change happened.\r
571 @retval EFI_MEDIA_CHANGED There is media change happened.\r
572 @retval Others The detection fails.\r
573\r
574**/\r
575EFI_STATUS\r
576SdMmcHcCardDetect (\r
577 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
578 IN UINT8 Slot,\r
579 OUT BOOLEAN *MediaPresent\r
580 )\r
581{\r
582 EFI_STATUS Status;\r
583 UINT16 Data;\r
584 UINT32 PresentState;\r
585\r
2e9107b8
FT
586 //\r
587 // Check Present State Register to see if there is a card presented.\r
588 //\r
589 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
590 if (EFI_ERROR (Status)) {\r
591 return Status;\r
592 }\r
593\r
594 if ((PresentState & BIT16) != 0) {\r
595 *MediaPresent = TRUE;\r
596 } else {\r
597 *MediaPresent = FALSE;\r
598 }\r
599\r
48555339
FT
600 //\r
601 // Check Normal Interrupt Status Register\r
602 //\r
603 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS, TRUE, sizeof (Data), &Data);\r
604 if (EFI_ERROR (Status)) {\r
605 return Status;\r
606 }\r
607\r
608 if ((Data & (BIT6 | BIT7)) != 0) {\r
609 //\r
610 // Clear BIT6 and BIT7 by writing 1 to these two bits if set.\r
611 //\r
612 Data &= BIT6 | BIT7;\r
613 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (Data), &Data);\r
614 if (EFI_ERROR (Status)) {\r
615 return Status;\r
616 }\r
617\r
48555339
FT
618 return EFI_MEDIA_CHANGED;\r
619 }\r
620\r
621 return EFI_SUCCESS;\r
622}\r
623\r
624/**\r
625 Stop SD/MMC card clock.\r
626\r
627 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.2 for details.\r
628\r
629 @param[in] PciIo The PCI IO protocol instance.\r
630 @param[in] Slot The slot number of the SD card to send the command to.\r
631\r
632 @retval EFI_SUCCESS Succeed to stop SD/MMC clock.\r
633 @retval Others Fail to stop SD/MMC clock.\r
634\r
635**/\r
636EFI_STATUS\r
637SdMmcHcStopClock (\r
638 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
639 IN UINT8 Slot\r
640 )\r
641{\r
642 EFI_STATUS Status;\r
643 UINT32 PresentState;\r
644 UINT16 ClockCtrl;\r
645\r
646 //\r
647 // Ensure no SD transactions are occurring on the SD Bus by\r
648 // waiting for Command Inhibit (DAT) and Command Inhibit (CMD)\r
649 // in the Present State register to be 0.\r
650 //\r
651 Status = SdMmcHcWaitMmioSet (\r
652 PciIo,\r
653 Slot,\r
654 SD_MMC_HC_PRESENT_STATE,\r
655 sizeof (PresentState),\r
656 BIT0 | BIT1,\r
657 0,\r
658 SD_MMC_HC_GENERIC_TIMEOUT\r
659 );\r
660 if (EFI_ERROR (Status)) {\r
661 return Status;\r
662 }\r
663\r
664 //\r
665 // Set SD Clock Enable in the Clock Control register to 0\r
666 //\r
667 ClockCtrl = (UINT16)~BIT2;\r
668 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
669\r
670 return Status;\r
671}\r
672\r
673/**\r
674 SD/MMC card clock supply.\r
675\r
676 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.1 for details.\r
677\r
678 @param[in] PciIo The PCI IO protocol instance.\r
679 @param[in] Slot The slot number of the SD card to send the command to.\r
680 @param[in] ClockFreq The max clock frequency to be set. The unit is KHz.\r
681 @param[in] Capability The capability of the slot.\r
682\r
683 @retval EFI_SUCCESS The clock is supplied successfully.\r
684 @retval Others The clock isn't supplied successfully.\r
685\r
686**/\r
687EFI_STATUS\r
688SdMmcHcClockSupply (\r
689 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
690 IN UINT8 Slot,\r
691 IN UINT64 ClockFreq,\r
692 IN SD_MMC_HC_SLOT_CAP Capability\r
693 )\r
694{\r
695 EFI_STATUS Status;\r
696 UINT32 BaseClkFreq;\r
697 UINT32 SettingFreq;\r
698 UINT32 Divisor;\r
699 UINT32 Remainder;\r
700 UINT16 ControllerVer;\r
701 UINT16 ClockCtrl;\r
702\r
703 //\r
704 // Calculate a divisor for SD clock frequency\r
705 //\r
706 ASSERT (Capability.BaseClkFreq != 0);\r
707\r
708 BaseClkFreq = Capability.BaseClkFreq;\r
709 if ((ClockFreq > (BaseClkFreq * 1000)) || (ClockFreq == 0)) {\r
710 return EFI_INVALID_PARAMETER;\r
711 }\r
712 //\r
713 // Calculate the divisor of base frequency.\r
714 //\r
715 Divisor = 0;\r
716 SettingFreq = BaseClkFreq * 1000;\r
717 while (ClockFreq < SettingFreq) {\r
718 Divisor++;\r
719\r
720 SettingFreq = (BaseClkFreq * 1000) / (2 * Divisor);\r
721 Remainder = (BaseClkFreq * 1000) % (2 * Divisor);\r
722 if ((ClockFreq == SettingFreq) && (Remainder == 0)) {\r
723 break;\r
724 }\r
725 if ((ClockFreq == SettingFreq) && (Remainder != 0)) {\r
726 SettingFreq ++;\r
727 }\r
728 }\r
729\r
730 DEBUG ((EFI_D_INFO, "BaseClkFreq %dMHz Divisor %d ClockFreq %dKhz\n", BaseClkFreq, Divisor, ClockFreq));\r
731\r
732 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CTRL_VER, TRUE, sizeof (ControllerVer), &ControllerVer);\r
733 if (EFI_ERROR (Status)) {\r
734 return Status;\r
735 }\r
736 //\r
737 // Set SDCLK Frequency Select and Internal Clock Enable fields in Clock Control register.\r
738 //\r
739 if ((ControllerVer & 0xFF) == 2) {\r
740 ASSERT (Divisor <= 0x3FF);\r
741 ClockCtrl = ((Divisor & 0xFF) << 8) | ((Divisor & 0x300) >> 2);\r
742 } else if (((ControllerVer & 0xFF) == 0) || ((ControllerVer & 0xFF) == 1)) {\r
743 //\r
744 // Only the most significant bit can be used as divisor.\r
745 //\r
746 if (((Divisor - 1) & Divisor) != 0) {\r
747 Divisor = 1 << (HighBitSet32 (Divisor) + 1);\r
748 }\r
749 ASSERT (Divisor <= 0x80);\r
750 ClockCtrl = (Divisor & 0xFF) << 8;\r
751 } else {\r
752 DEBUG ((EFI_D_ERROR, "Unknown SD Host Controller Spec version [0x%x]!!!\n", ControllerVer));\r
753 return EFI_UNSUPPORTED;\r
754 }\r
755\r
756 //\r
757 // Stop bus clock at first\r
758 //\r
759 Status = SdMmcHcStopClock (PciIo, Slot);\r
760 if (EFI_ERROR (Status)) {\r
761 return Status;\r
762 }\r
763\r
764 //\r
765 // Supply clock frequency with specified divisor\r
766 //\r
767 ClockCtrl |= BIT0;\r
768 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, FALSE, sizeof (ClockCtrl), &ClockCtrl);\r
769 if (EFI_ERROR (Status)) {\r
770 DEBUG ((EFI_D_ERROR, "Set SDCLK Frequency Select and Internal Clock Enable fields fails\n"));\r
771 return Status;\r
772 }\r
773\r
774 //\r
775 // Wait Internal Clock Stable in the Clock Control register to be 1\r
776 //\r
777 Status = SdMmcHcWaitMmioSet (\r
778 PciIo,\r
779 Slot,\r
780 SD_MMC_HC_CLOCK_CTRL,\r
781 sizeof (ClockCtrl),\r
782 BIT1,\r
783 BIT1,\r
784 SD_MMC_HC_GENERIC_TIMEOUT\r
785 );\r
786 if (EFI_ERROR (Status)) {\r
787 return Status;\r
788 }\r
789\r
790 //\r
791 // Set SD Clock Enable in the Clock Control register to 1\r
792 //\r
793 ClockCtrl = BIT2;\r
794 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
795\r
796 return Status;\r
797}\r
798\r
799/**\r
800 SD/MMC bus power control.\r
801\r
802 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
803\r
804 @param[in] PciIo The PCI IO protocol instance.\r
805 @param[in] Slot The slot number of the SD card to send the command to.\r
806 @param[in] PowerCtrl The value setting to the power control register.\r
807\r
808 @retval TRUE There is a SD/MMC card attached.\r
809 @retval FALSE There is no a SD/MMC card attached.\r
810\r
811**/\r
812EFI_STATUS\r
813SdMmcHcPowerControl (\r
814 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
815 IN UINT8 Slot,\r
816 IN UINT8 PowerCtrl\r
817 )\r
818{\r
819 EFI_STATUS Status;\r
820\r
821 //\r
822 // Clr SD Bus Power\r
823 //\r
824 PowerCtrl &= (UINT8)~BIT0;\r
825 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
826 if (EFI_ERROR (Status)) {\r
827 return Status;\r
828 }\r
829\r
830 //\r
831 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
832 //\r
833 PowerCtrl |= BIT0;\r
834 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
835\r
836 return Status;\r
837}\r
838\r
839/**\r
840 Set the SD/MMC bus width.\r
841\r
842 Refer to SD Host Controller Simplified spec 3.0 Section 3.4 for details.\r
843\r
844 @param[in] PciIo The PCI IO protocol instance.\r
845 @param[in] Slot The slot number of the SD card to send the command to.\r
846 @param[in] BusWidth The bus width used by the SD/MMC device, it must be 1, 4 or 8.\r
847\r
848 @retval EFI_SUCCESS The bus width is set successfully.\r
849 @retval Others The bus width isn't set successfully.\r
850\r
851**/\r
852EFI_STATUS\r
853SdMmcHcSetBusWidth (\r
854 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
855 IN UINT8 Slot,\r
856 IN UINT16 BusWidth\r
857 )\r
858{\r
859 EFI_STATUS Status;\r
860 UINT8 HostCtrl1;\r
861\r
862 if (BusWidth == 1) {\r
863 HostCtrl1 = (UINT8)~(BIT5 | BIT1);\r
864 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
865 } else if (BusWidth == 4) {\r
866 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
867 if (EFI_ERROR (Status)) {\r
868 return Status;\r
869 }\r
870 HostCtrl1 |= BIT1;\r
871 HostCtrl1 &= (UINT8)~BIT5;\r
872 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
873 } else if (BusWidth == 8) {\r
874 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
875 if (EFI_ERROR (Status)) {\r
876 return Status;\r
877 }\r
878 HostCtrl1 &= (UINT8)~BIT1;\r
879 HostCtrl1 |= BIT5;\r
880 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
881 } else {\r
882 ASSERT (FALSE);\r
883 return EFI_INVALID_PARAMETER;\r
884 }\r
885\r
886 return Status;\r
887}\r
888\r
889/**\r
890 Supply SD/MMC card with lowest clock frequency at initialization.\r
891\r
892 @param[in] PciIo The PCI IO protocol instance.\r
893 @param[in] Slot The slot number of the SD card to send the command to.\r
894 @param[in] Capability The capability of the slot.\r
895\r
896 @retval EFI_SUCCESS The clock is supplied successfully.\r
897 @retval Others The clock isn't supplied successfully.\r
898\r
899**/\r
900EFI_STATUS\r
901SdMmcHcInitClockFreq (\r
902 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
903 IN UINT8 Slot,\r
904 IN SD_MMC_HC_SLOT_CAP Capability\r
905 )\r
906{\r
907 EFI_STATUS Status;\r
908 UINT32 InitFreq;\r
909\r
910 //\r
911 // Calculate a divisor for SD clock frequency\r
912 //\r
913 if (Capability.BaseClkFreq == 0) {\r
914 //\r
915 // Don't support get Base Clock Frequency information via another method\r
916 //\r
917 return EFI_UNSUPPORTED;\r
918 }\r
919 //\r
920 // Supply 400KHz clock frequency at initialization phase.\r
921 //\r
922 InitFreq = 400;\r
923 Status = SdMmcHcClockSupply (PciIo, Slot, InitFreq, Capability);\r
924 return Status;\r
925}\r
926\r
927/**\r
928 Supply SD/MMC card with maximum voltage at initialization.\r
929\r
930 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
931\r
932 @param[in] PciIo The PCI IO protocol instance.\r
933 @param[in] Slot The slot number of the SD card to send the command to.\r
934 @param[in] Capability The capability of the slot.\r
935\r
936 @retval EFI_SUCCESS The voltage is supplied successfully.\r
937 @retval Others The voltage isn't supplied successfully.\r
938\r
939**/\r
940EFI_STATUS\r
941SdMmcHcInitPowerVoltage (\r
942 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
943 IN UINT8 Slot,\r
944 IN SD_MMC_HC_SLOT_CAP Capability\r
945 )\r
946{\r
947 EFI_STATUS Status;\r
948 UINT8 MaxVoltage;\r
949 UINT8 HostCtrl2;\r
950\r
951 //\r
952 // Calculate supported maximum voltage according to SD Bus Voltage Select\r
953 //\r
954 if (Capability.Voltage33 != 0) {\r
955 //\r
956 // Support 3.3V\r
957 //\r
958 MaxVoltage = 0x0E;\r
959 } else if (Capability.Voltage30 != 0) {\r
960 //\r
961 // Support 3.0V\r
962 //\r
963 MaxVoltage = 0x0C;\r
964 } else if (Capability.Voltage18 != 0) {\r
965 //\r
966 // Support 1.8V\r
967 //\r
968 MaxVoltage = 0x0A;\r
969 HostCtrl2 = BIT3;\r
970 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
971 gBS->Stall (5000);\r
972 if (EFI_ERROR (Status)) {\r
973 return Status;\r
974 }\r
975 } else {\r
976 ASSERT (FALSE);\r
977 return EFI_DEVICE_ERROR;\r
978 }\r
979\r
980 //\r
981 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
982 //\r
983 Status = SdMmcHcPowerControl (PciIo, Slot, MaxVoltage);\r
984\r
985 return Status;\r
986}\r
987\r
988/**\r
989 Initialize the Timeout Control register with most conservative value at initialization.\r
990\r
991 Refer to SD Host Controller Simplified spec 3.0 Section 2.2.15 for details.\r
992\r
993 @param[in] PciIo The PCI IO protocol instance.\r
994 @param[in] Slot The slot number of the SD card to send the command to.\r
995\r
996 @retval EFI_SUCCESS The timeout control register is configured successfully.\r
997 @retval Others The timeout control register isn't configured successfully.\r
998\r
999**/\r
1000EFI_STATUS\r
1001SdMmcHcInitTimeoutCtrl (\r
1002 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1003 IN UINT8 Slot\r
1004 )\r
1005{\r
1006 EFI_STATUS Status;\r
1007 UINT8 Timeout;\r
1008\r
1009 Timeout = 0x0E;\r
1010 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_TIMEOUT_CTRL, FALSE, sizeof (Timeout), &Timeout);\r
1011\r
1012 return Status;\r
1013}\r
1014\r
1015/**\r
1016 Initial SD/MMC host controller with lowest clock frequency, max power and max timeout value\r
1017 at initialization.\r
1018\r
1019 @param[in] PciIo The PCI IO protocol instance.\r
1020 @param[in] Slot The slot number of the SD card to send the command to.\r
1021 @param[in] Capability The capability of the slot.\r
1022\r
1023 @retval EFI_SUCCESS The host controller is initialized successfully.\r
1024 @retval Others The host controller isn't initialized successfully.\r
1025\r
1026**/\r
1027EFI_STATUS\r
1028SdMmcHcInitHost (\r
1029 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1030 IN UINT8 Slot,\r
1031 IN SD_MMC_HC_SLOT_CAP Capability\r
1032 )\r
1033{\r
1034 EFI_STATUS Status;\r
1035\r
1036 Status = SdMmcHcInitClockFreq (PciIo, Slot, Capability);\r
1037 if (EFI_ERROR (Status)) {\r
1038 return Status;\r
1039 }\r
1040\r
1041 Status = SdMmcHcInitPowerVoltage (PciIo, Slot, Capability);\r
1042 if (EFI_ERROR (Status)) {\r
1043 return Status;\r
1044 }\r
1045\r
1046 Status = SdMmcHcInitTimeoutCtrl (PciIo, Slot);\r
1047 return Status;\r
1048}\r
1049\r
1050/**\r
1051 Turn on/off LED.\r
1052\r
1053 @param[in] PciIo The PCI IO protocol instance.\r
1054 @param[in] Slot The slot number of the SD card to send the command to.\r
1055 @param[in] On The boolean to turn on/off LED.\r
1056\r
1057 @retval EFI_SUCCESS The LED is turned on/off successfully.\r
1058 @retval Others The LED isn't turned on/off successfully.\r
1059\r
1060**/\r
1061EFI_STATUS\r
1062SdMmcHcLedOnOff (\r
1063 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1064 IN UINT8 Slot,\r
1065 IN BOOLEAN On\r
1066 )\r
1067{\r
1068 EFI_STATUS Status;\r
1069 UINT8 HostCtrl1;\r
1070\r
1071 if (On) {\r
1072 HostCtrl1 = BIT0;\r
1073 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1074 } else {\r
1075 HostCtrl1 = (UINT8)~BIT0;\r
1076 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1077 }\r
1078\r
1079 return Status;\r
1080}\r
1081\r
1082/**\r
1083 Build ADMA descriptor table for transfer.\r
1084\r
1085 Refer to SD Host Controller Simplified spec 3.0 Section 1.13 for details.\r
1086\r
1087 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1088\r
1089 @retval EFI_SUCCESS The ADMA descriptor table is created successfully.\r
1090 @retval Others The ADMA descriptor table isn't created successfully.\r
1091\r
1092**/\r
1093EFI_STATUS\r
1094BuildAdmaDescTable (\r
1095 IN SD_MMC_HC_TRB *Trb\r
1096 )\r
1097{\r
1098 EFI_PHYSICAL_ADDRESS Data;\r
1099 UINT64 DataLen;\r
1100 UINT64 Entries;\r
1101 UINT32 Index;\r
1102 UINT64 Remaining;\r
1103 UINT32 Address;\r
1104 UINTN TableSize;\r
1105 EFI_PCI_IO_PROTOCOL *PciIo;\r
1106 EFI_STATUS Status;\r
1107 UINTN Bytes;\r
1108\r
1109 Data = Trb->DataPhy;\r
1110 DataLen = Trb->DataLen;\r
1111 PciIo = Trb->Private->PciIo;\r
1112 //\r
1113 // Only support 32bit ADMA Descriptor Table\r
1114 //\r
1115 if ((Data >= 0x100000000ul) || ((Data + DataLen) > 0x100000000ul)) {\r
1116 return EFI_INVALID_PARAMETER;\r
1117 }\r
1118 //\r
1119 // Address field shall be set on 32-bit boundary (Lower 2-bit is always set to 0)\r
1120 // for 32-bit address descriptor table.\r
1121 //\r
1122 if ((Data & (BIT0 | BIT1)) != 0) {\r
1123 DEBUG ((EFI_D_INFO, "The buffer [0x%x] to construct ADMA desc is not aligned to 4 bytes boundary!\n", Data));\r
1124 }\r
1125\r
1126 Entries = DivU64x32 ((DataLen + ADMA_MAX_DATA_PER_LINE - 1), ADMA_MAX_DATA_PER_LINE);\r
1127 TableSize = (UINTN)MultU64x32 (Entries, sizeof (SD_MMC_HC_ADMA_DESC_LINE));\r
1128 Trb->AdmaPages = (UINT32)EFI_SIZE_TO_PAGES (TableSize);\r
1129 Status = PciIo->AllocateBuffer (\r
1130 PciIo,\r
1131 AllocateAnyPages,\r
1132 EfiBootServicesData,\r
1133 EFI_SIZE_TO_PAGES (TableSize),\r
1134 (VOID **)&Trb->AdmaDesc,\r
1135 0\r
1136 );\r
1137 if (EFI_ERROR (Status)) {\r
1138 return EFI_OUT_OF_RESOURCES;\r
1139 }\r
1140 ZeroMem (Trb->AdmaDesc, TableSize);\r
1141 Bytes = TableSize;\r
1142 Status = PciIo->Map (\r
1143 PciIo,\r
1144 EfiPciIoOperationBusMasterCommonBuffer,\r
1145 Trb->AdmaDesc,\r
1146 &Bytes,\r
1147 &Trb->AdmaDescPhy,\r
1148 &Trb->AdmaMap\r
1149 );\r
1150\r
1151 if (EFI_ERROR (Status) || (Bytes != TableSize)) {\r
1152 //\r
1153 // Map error or unable to map the whole RFis buffer into a contiguous region.\r
1154 //\r
1155 PciIo->FreeBuffer (\r
1156 PciIo,\r
1157 EFI_SIZE_TO_PAGES (TableSize),\r
1158 Trb->AdmaDesc\r
1159 );\r
1160 return EFI_OUT_OF_RESOURCES;\r
1161 }\r
1162\r
1163 if ((UINT64)(UINTN)Trb->AdmaDescPhy > 0x100000000ul) {\r
1164 //\r
1165 // The ADMA doesn't support 64bit addressing.\r
1166 //\r
1167 PciIo->Unmap (\r
1168 PciIo,\r
1169 Trb->AdmaMap\r
1170 );\r
1171 PciIo->FreeBuffer (\r
1172 PciIo,\r
1173 EFI_SIZE_TO_PAGES (TableSize),\r
1174 Trb->AdmaDesc\r
1175 );\r
1176 return EFI_DEVICE_ERROR;\r
1177 }\r
1178\r
1179 Remaining = DataLen;\r
1180 Address = (UINT32)Data;\r
1181 for (Index = 0; Index < Entries; Index++) {\r
1182 if (Remaining <= ADMA_MAX_DATA_PER_LINE) {\r
1183 Trb->AdmaDesc[Index].Valid = 1;\r
1184 Trb->AdmaDesc[Index].Act = 2;\r
1185 Trb->AdmaDesc[Index].Length = (UINT16)Remaining;\r
1186 Trb->AdmaDesc[Index].Address = Address;\r
1187 break;\r
1188 } else {\r
1189 Trb->AdmaDesc[Index].Valid = 1;\r
1190 Trb->AdmaDesc[Index].Act = 2;\r
1191 Trb->AdmaDesc[Index].Length = 0;\r
1192 Trb->AdmaDesc[Index].Address = Address;\r
1193 }\r
1194\r
1195 Remaining -= ADMA_MAX_DATA_PER_LINE;\r
1196 Address += ADMA_MAX_DATA_PER_LINE;\r
1197 }\r
1198\r
1199 //\r
1200 // Set the last descriptor line as end of descriptor table\r
1201 //\r
1202 Trb->AdmaDesc[Index].End = 1;\r
1203 return EFI_SUCCESS;\r
1204}\r
1205\r
1206/**\r
1207 Create a new TRB for the SD/MMC cmd request.\r
1208\r
1209 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1210 @param[in] Slot The slot number of the SD card to send the command to.\r
1211 @param[in] Packet A pointer to the SD command data structure.\r
1212 @param[in] Event If Event is NULL, blocking I/O is performed. If Event is\r
1213 not NULL, then nonblocking I/O is performed, and Event\r
1214 will be signaled when the Packet completes.\r
1215\r
1216 @return Created Trb or NULL.\r
1217\r
1218**/\r
1219SD_MMC_HC_TRB *\r
1220SdMmcCreateTrb (\r
1221 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1222 IN UINT8 Slot,\r
1223 IN EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet,\r
1224 IN EFI_EVENT Event\r
1225 )\r
1226{\r
1227 SD_MMC_HC_TRB *Trb;\r
1228 EFI_STATUS Status;\r
1229 EFI_TPL OldTpl;\r
1230 EFI_PCI_IO_PROTOCOL_OPERATION Flag;\r
1231 EFI_PCI_IO_PROTOCOL *PciIo;\r
1232 UINTN MapLength;\r
1233\r
1234 Trb = AllocateZeroPool (sizeof (SD_MMC_HC_TRB));\r
1235 if (Trb == NULL) {\r
1236 return NULL;\r
1237 }\r
1238\r
1239 Trb->Signature = SD_MMC_HC_TRB_SIG;\r
1240 Trb->Slot = Slot;\r
1241 Trb->BlockSize = 0x200;\r
1242 Trb->Packet = Packet;\r
1243 Trb->Event = Event;\r
1244 Trb->Started = FALSE;\r
1245 Trb->Timeout = Packet->Timeout;\r
1246 Trb->Private = Private;\r
1247\r
1248 if ((Packet->InTransferLength != 0) && (Packet->InDataBuffer != NULL)) {\r
1249 Trb->Data = Packet->InDataBuffer;\r
1250 Trb->DataLen = Packet->InTransferLength;\r
1251 Trb->Read = TRUE;\r
1252 } else if ((Packet->OutTransferLength != 0) && (Packet->OutDataBuffer != NULL)) {\r
1253 Trb->Data = Packet->OutDataBuffer;\r
1254 Trb->DataLen = Packet->OutTransferLength;\r
1255 Trb->Read = FALSE;\r
1256 } else if ((Packet->InTransferLength == 0) && (Packet->OutTransferLength == 0)) {\r
1257 Trb->Data = NULL;\r
1258 Trb->DataLen = 0;\r
1259 } else {\r
1260 goto Error;\r
1261 }\r
1262\r
1263 if (Trb->Read) {\r
1264 Flag = EfiPciIoOperationBusMasterWrite;\r
1265 } else {\r
1266 Flag = EfiPciIoOperationBusMasterRead;\r
1267 }\r
1268\r
1269 PciIo = Private->PciIo;\r
1270 if (Trb->DataLen != 0) {\r
1271 MapLength = Trb->DataLen;\r
1272 Status = PciIo->Map (\r
1273 PciIo,\r
1274 Flag,\r
1275 Trb->Data,\r
1276 &MapLength,\r
1277 &Trb->DataPhy,\r
1278 &Trb->DataMap\r
1279 );\r
1280 if (EFI_ERROR (Status) || (Trb->DataLen != MapLength)) {\r
1281 Status = EFI_BAD_BUFFER_SIZE;\r
1282 goto Error;\r
1283 }\r
1284 }\r
1285\r
1286 if ((Trb->DataLen % Trb->BlockSize) != 0) {\r
1287 if (Trb->DataLen < Trb->BlockSize) {\r
1288 Trb->BlockSize = (UINT16)Trb->DataLen;\r
1289 }\r
1290 }\r
1291\r
1292 if (Trb->DataLen == 0) {\r
1293 Trb->Mode = SdMmcNoData;\r
1294 } else if (Private->Capability[Slot].Adma2 != 0) {\r
1295 Trb->Mode = SdMmcAdmaMode;\r
1296 Status = BuildAdmaDescTable (Trb);\r
1297 if (EFI_ERROR (Status)) {\r
1298 PciIo->Unmap (PciIo, Trb->DataMap);\r
1299 goto Error;\r
1300 }\r
1301 } else if (Private->Capability[Slot].Sdma != 0) {\r
1302 Trb->Mode = SdMmcSdmaMode;\r
1303 } else {\r
1304 Trb->Mode = SdMmcPioMode;\r
1305 }\r
1306\r
1307 if (Event != NULL) {\r
1308 OldTpl = gBS->RaiseTPL (TPL_CALLBACK);\r
1309 InsertTailList (&Private->Queue, &Trb->TrbList);\r
1310 gBS->RestoreTPL (OldTpl);\r
1311 }\r
1312\r
1313 return Trb;\r
1314\r
1315Error:\r
1316 SdMmcFreeTrb (Trb);\r
1317 return NULL;\r
1318}\r
1319\r
1320/**\r
1321 Free the resource used by the TRB.\r
1322\r
1323 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1324\r
1325**/\r
1326VOID\r
1327SdMmcFreeTrb (\r
1328 IN SD_MMC_HC_TRB *Trb\r
1329 )\r
1330{\r
1331 EFI_PCI_IO_PROTOCOL *PciIo;\r
1332\r
1333 PciIo = Trb->Private->PciIo;\r
1334\r
1335 if (Trb->AdmaMap != NULL) {\r
1336 PciIo->Unmap (\r
1337 PciIo,\r
1338 Trb->AdmaMap\r
1339 );\r
1340 }\r
1341 if (Trb->AdmaDesc != NULL) {\r
1342 PciIo->FreeBuffer (\r
1343 PciIo,\r
1344 Trb->AdmaPages,\r
1345 Trb->AdmaDesc\r
1346 );\r
1347 }\r
1348 if (Trb->DataMap != NULL) {\r
1349 PciIo->Unmap (\r
1350 PciIo,\r
1351 Trb->DataMap\r
1352 );\r
1353 }\r
1354 FreePool (Trb);\r
1355 return;\r
1356}\r
1357\r
1358/**\r
1359 Check if the env is ready for execute specified TRB.\r
1360\r
1361 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1362 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1363\r
1364 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1365 @retval EFI_NOT_READY The env is not ready for TRB execution.\r
1366 @retval Others Some erros happen.\r
1367\r
1368**/\r
1369EFI_STATUS\r
1370SdMmcCheckTrbEnv (\r
1371 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1372 IN SD_MMC_HC_TRB *Trb\r
1373 )\r
1374{\r
1375 EFI_STATUS Status;\r
1376 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1377 EFI_PCI_IO_PROTOCOL *PciIo;\r
1378 UINT32 PresentState;\r
1379\r
1380 Packet = Trb->Packet;\r
1381\r
1382 if ((Packet->SdMmcCmdBlk->CommandType == SdMmcCommandTypeAdtc) ||\r
1383 (Packet->SdMmcCmdBlk->ResponseType == SdMmcResponseTypeR1b) ||\r
1384 (Packet->SdMmcCmdBlk->ResponseType == SdMmcResponseTypeR5b)) {\r
1385 //\r
1386 // Wait Command Inhibit (CMD) and Command Inhibit (DAT) in\r
1387 // the Present State register to be 0\r
1388 //\r
1389 PresentState = BIT0 | BIT1;\r
1390 //\r
1391 // For Send Tuning Block cmd, just wait for Command Inhibit (CMD) to be 0\r
1392 //\r
1393 if (((Private->Slot[Trb->Slot].CardType == EmmcCardType) &&\r
1394 (Packet->SdMmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK)) ||\r
1395 ((Private->Slot[Trb->Slot].CardType == SdCardType) &&\r
1396 (Packet->SdMmcCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK))) {\r
1397 PresentState = BIT0;\r
1398 }\r
1399 } else {\r
1400 //\r
1401 // Wait Command Inhibit (CMD) in the Present State register\r
1402 // to be 0\r
1403 //\r
1404 PresentState = BIT0;\r
1405 }\r
1406\r
1407 PciIo = Private->PciIo;\r
1408 Status = SdMmcHcCheckMmioSet (\r
1409 PciIo,\r
1410 Trb->Slot,\r
1411 SD_MMC_HC_PRESENT_STATE,\r
1412 sizeof (PresentState),\r
1413 PresentState,\r
1414 0\r
1415 );\r
1416\r
1417 return Status;\r
1418}\r
1419\r
1420/**\r
1421 Wait for the env to be ready for execute specified TRB.\r
1422\r
1423 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1424 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1425\r
1426 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1427 @retval EFI_TIMEOUT The env is not ready for TRB execution in time.\r
1428 @retval Others Some erros happen.\r
1429\r
1430**/\r
1431EFI_STATUS\r
1432SdMmcWaitTrbEnv (\r
1433 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1434 IN SD_MMC_HC_TRB *Trb\r
1435 )\r
1436{\r
1437 EFI_STATUS Status;\r
1438 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1439 UINT64 Timeout;\r
1440 BOOLEAN InfiniteWait;\r
1441\r
1442 //\r
1443 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1444 //\r
1445 Packet = Trb->Packet;\r
1446 Timeout = Packet->Timeout;\r
1447 if (Timeout == 0) {\r
1448 InfiniteWait = TRUE;\r
1449 } else {\r
1450 InfiniteWait = FALSE;\r
1451 }\r
1452\r
1453 while (InfiniteWait || (Timeout > 0)) {\r
1454 //\r
1455 // Check Trb execution result by reading Normal Interrupt Status register.\r
1456 //\r
1457 Status = SdMmcCheckTrbEnv (Private, Trb);\r
1458 if (Status != EFI_NOT_READY) {\r
1459 return Status;\r
1460 }\r
1461 //\r
1462 // Stall for 1 microsecond.\r
1463 //\r
1464 gBS->Stall (1);\r
1465\r
1466 Timeout--;\r
1467 }\r
1468\r
1469 return EFI_TIMEOUT;\r
1470}\r
1471\r
1472/**\r
1473 Execute the specified TRB.\r
1474\r
1475 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1476 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1477\r
1478 @retval EFI_SUCCESS The TRB is sent to host controller successfully.\r
1479 @retval Others Some erros happen when sending this request to the host controller.\r
1480\r
1481**/\r
1482EFI_STATUS\r
1483SdMmcExecTrb (\r
1484 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1485 IN SD_MMC_HC_TRB *Trb\r
1486 )\r
1487{\r
1488 EFI_STATUS Status;\r
1489 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1490 EFI_PCI_IO_PROTOCOL *PciIo;\r
1491 UINT16 Cmd;\r
1492 UINT16 IntStatus;\r
1493 UINT32 Argument;\r
1494 UINT16 BlkCount;\r
1495 UINT16 BlkSize;\r
1496 UINT16 TransMode;\r
1497 UINT8 HostCtrl1;\r
1498 UINT32 SdmaAddr;\r
1499 UINT64 AdmaAddr;\r
1500\r
1501 Packet = Trb->Packet;\r
1502 PciIo = Trb->Private->PciIo;\r
1503 //\r
1504 // Clear all bits in Error Interrupt Status Register\r
1505 //\r
1506 IntStatus = 0xFFFF;\r
1507 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ERR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1508 if (EFI_ERROR (Status)) {\r
1509 return Status;\r
1510 }\r
1511 //\r
1512 // Clear all bits in Normal Interrupt Status Register excepts for Card Removal & Card Insertion bits.\r
1513 //\r
1514 IntStatus = 0xFF3F;\r
1515 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1516 if (EFI_ERROR (Status)) {\r
1517 return Status;\r
1518 }\r
1519 //\r
1520 // Set Host Control 1 register DMA Select field\r
1521 //\r
1522 if (Trb->Mode == SdMmcAdmaMode) {\r
1523 HostCtrl1 = BIT4;\r
1524 Status = SdMmcHcOrMmio (PciIo, Trb->Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1525 if (EFI_ERROR (Status)) {\r
1526 return Status;\r
1527 }\r
1528 }\r
1529\r
1530 SdMmcHcLedOnOff (PciIo, Trb->Slot, TRUE);\r
1531\r
1532 if (Trb->Mode == SdMmcSdmaMode) {\r
1533 if ((UINT64)(UINTN)Trb->DataPhy >= 0x100000000ul) {\r
1534 return EFI_INVALID_PARAMETER;\r
1535 }\r
1536\r
1537 SdmaAddr = (UINT32)(UINTN)Trb->DataPhy;\r
1538 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_SDMA_ADDR, FALSE, sizeof (SdmaAddr), &SdmaAddr);\r
1539 if (EFI_ERROR (Status)) {\r
1540 return Status;\r
1541 }\r
1542 } else if (Trb->Mode == SdMmcAdmaMode) {\r
1543 AdmaAddr = (UINT64)(UINTN)Trb->AdmaDescPhy;\r
1544 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ADMA_SYS_ADDR, FALSE, sizeof (AdmaAddr), &AdmaAddr);\r
1545 if (EFI_ERROR (Status)) {\r
1546 return Status;\r
1547 }\r
1548 }\r
1549\r
1550 BlkSize = Trb->BlockSize;\r
1551 if (Trb->Mode == SdMmcSdmaMode) {\r
1552 //\r
1553 // Set SDMA boundary to be 512K bytes.\r
1554 //\r
1555 BlkSize |= 0x7000;\r
1556 }\r
1557\r
1558 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_BLK_SIZE, FALSE, sizeof (BlkSize), &BlkSize);\r
1559 if (EFI_ERROR (Status)) {\r
1560 return Status;\r
1561 }\r
1562\r
1563 BlkCount = (UINT16)(Trb->DataLen / Trb->BlockSize);\r
1564 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_BLK_COUNT, FALSE, sizeof (BlkCount), &BlkCount);\r
1565 if (EFI_ERROR (Status)) {\r
1566 return Status;\r
1567 }\r
1568\r
1569 Argument = Packet->SdMmcCmdBlk->CommandArgument;\r
1570 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ARG1, FALSE, sizeof (Argument), &Argument);\r
1571 if (EFI_ERROR (Status)) {\r
1572 return Status;\r
1573 }\r
1574\r
1575 TransMode = 0;\r
1576 if (Trb->Mode != SdMmcNoData) {\r
1577 if (Trb->Mode != SdMmcPioMode) {\r
1578 TransMode |= BIT0;\r
1579 }\r
1580 if (Trb->Read) {\r
1581 TransMode |= BIT4;\r
1582 }\r
1583 if (BlkCount != 0) {\r
1584 TransMode |= BIT5 | BIT1;\r
1585 }\r
1586 //\r
1587 // Only SD memory card needs to use AUTO CMD12 feature.\r
1588 //\r
1589 if (Private->Slot[Trb->Slot].CardType == SdCardType) {\r
1590 if (BlkCount > 1) {\r
1591 TransMode |= BIT2;\r
1592 }\r
1593 }\r
1594 }\r
1595\r
1596 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_TRANS_MOD, FALSE, sizeof (TransMode), &TransMode);\r
1597 if (EFI_ERROR (Status)) {\r
1598 return Status;\r
1599 }\r
1600\r
1601 Cmd = (UINT16)LShiftU64(Packet->SdMmcCmdBlk->CommandIndex, 8);\r
1602 if (Packet->SdMmcCmdBlk->CommandType == SdMmcCommandTypeAdtc) {\r
1603 Cmd |= BIT5;\r
1604 }\r
1605 //\r
1606 // Convert ResponseType to value\r
1607 //\r
1608 if (Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeBc) {\r
1609 switch (Packet->SdMmcCmdBlk->ResponseType) {\r
1610 case SdMmcResponseTypeR1:\r
1611 case SdMmcResponseTypeR5:\r
1612 case SdMmcResponseTypeR6:\r
1613 case SdMmcResponseTypeR7:\r
1614 Cmd |= (BIT1 | BIT3 | BIT4);\r
1615 break;\r
1616 case SdMmcResponseTypeR2:\r
1617 Cmd |= (BIT0 | BIT3);\r
1618 break;\r
1619 case SdMmcResponseTypeR3:\r
1620 case SdMmcResponseTypeR4:\r
1621 Cmd |= BIT1;\r
1622 break;\r
1623 case SdMmcResponseTypeR1b:\r
1624 case SdMmcResponseTypeR5b:\r
1625 Cmd |= (BIT0 | BIT1 | BIT3 | BIT4);\r
1626 break;\r
1627 default:\r
1628 ASSERT (FALSE);\r
1629 break;\r
1630 }\r
1631 }\r
1632 //\r
1633 // Execute cmd\r
1634 //\r
1635 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_COMMAND, FALSE, sizeof (Cmd), &Cmd);\r
1636 return Status;\r
1637}\r
1638\r
1639/**\r
1640 Check the TRB execution result.\r
1641\r
1642 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1643 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1644\r
1645 @retval EFI_SUCCESS The TRB is executed successfully.\r
1646 @retval EFI_NOT_READY The TRB is not completed for execution.\r
1647 @retval Others Some erros happen when executing this request.\r
1648\r
1649**/\r
1650EFI_STATUS\r
1651SdMmcCheckTrbResult (\r
1652 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1653 IN SD_MMC_HC_TRB *Trb\r
1654 )\r
1655{\r
1656 EFI_STATUS Status;\r
1657 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1658 UINT16 IntStatus;\r
1659 UINT32 Response[4];\r
1660 UINT32 SdmaAddr;\r
1661 UINT8 Index;\r
1662 UINT8 SwReset;\r
1663\r
1664 SwReset = 0;\r
1665 Packet = Trb->Packet;\r
1666 //\r
1667 // Check Trb execution result by reading Normal Interrupt Status register.\r
1668 //\r
1669 Status = SdMmcHcRwMmio (\r
1670 Private->PciIo,\r
1671 Trb->Slot,\r
1672 SD_MMC_HC_NOR_INT_STS,\r
1673 TRUE,\r
1674 sizeof (IntStatus),\r
1675 &IntStatus\r
1676 );\r
1677 if (EFI_ERROR (Status)) {\r
1678 goto Done;\r
1679 }\r
1680 //\r
1681 // Check Transfer Complete bit is set or not.\r
1682 //\r
1683 if ((IntStatus & BIT1) == BIT1) {\r
1684 if ((IntStatus & BIT15) == BIT15) {\r
1685 //\r
1686 // Read Error Interrupt Status register to check if the error is\r
1687 // Data Timeout Error.\r
1688 // If yes, treat it as success as Transfer Complete has higher\r
1689 // priority than Data Timeout Error.\r
1690 //\r
1691 Status = SdMmcHcRwMmio (\r
1692 Private->PciIo,\r
1693 Trb->Slot,\r
1694 SD_MMC_HC_ERR_INT_STS,\r
1695 TRUE,\r
1696 sizeof (IntStatus),\r
1697 &IntStatus\r
1698 );\r
1699 if (!EFI_ERROR (Status)) {\r
1700 if ((IntStatus & BIT4) == BIT4) {\r
1701 Status = EFI_SUCCESS;\r
1702 } else {\r
1703 Status = EFI_DEVICE_ERROR;\r
1704 }\r
1705 }\r
1706 }\r
1707\r
1708 goto Done;\r
1709 }\r
1710 //\r
1711 // Check if there is a error happened during cmd execution.\r
1712 // If yes, then do error recovery procedure to follow SD Host Controller\r
1713 // Simplified Spec 3.0 section 3.10.1.\r
1714 //\r
1715 if ((IntStatus & BIT15) == BIT15) {\r
1716 Status = SdMmcHcRwMmio (\r
1717 Private->PciIo,\r
1718 Trb->Slot,\r
1719 SD_MMC_HC_ERR_INT_STS,\r
1720 TRUE,\r
1721 sizeof (IntStatus),\r
1722 &IntStatus\r
1723 );\r
1724 if (EFI_ERROR (Status)) {\r
1725 goto Done;\r
1726 }\r
1727 if ((IntStatus & 0x0F) != 0) {\r
1728 SwReset |= BIT1;\r
1729 }\r
1730 if ((IntStatus & 0xF0) != 0) {\r
1731 SwReset |= BIT2;\r
1732 }\r
1733\r
1734 Status = SdMmcHcRwMmio (\r
1735 Private->PciIo,\r
1736 Trb->Slot,\r
1737 SD_MMC_HC_SW_RST,\r
1738 FALSE,\r
1739 sizeof (SwReset),\r
1740 &SwReset\r
1741 );\r
1742 if (EFI_ERROR (Status)) {\r
1743 goto Done;\r
1744 }\r
1745 Status = SdMmcHcWaitMmioSet (\r
1746 Private->PciIo,\r
1747 Trb->Slot,\r
1748 SD_MMC_HC_SW_RST,\r
1749 sizeof (SwReset),\r
1750 0xFF,\r
1751 0,\r
1752 SD_MMC_HC_GENERIC_TIMEOUT\r
1753 );\r
1754 if (EFI_ERROR (Status)) {\r
1755 goto Done;\r
1756 }\r
1757\r
1758 Status = EFI_DEVICE_ERROR;\r
1759 goto Done;\r
1760 }\r
1761 //\r
1762 // Check if DMA interrupt is signalled for the SDMA transfer.\r
1763 //\r
1764 if ((Trb->Mode == SdMmcSdmaMode) && ((IntStatus & BIT3) == BIT3)) {\r
1765 //\r
1766 // Clear DMA interrupt bit.\r
1767 //\r
1768 IntStatus = BIT3;\r
1769 Status = SdMmcHcRwMmio (\r
1770 Private->PciIo,\r
1771 Trb->Slot,\r
1772 SD_MMC_HC_NOR_INT_STS,\r
1773 FALSE,\r
1774 sizeof (IntStatus),\r
1775 &IntStatus\r
1776 );\r
1777 if (EFI_ERROR (Status)) {\r
1778 goto Done;\r
1779 }\r
1780 //\r
1781 // Update SDMA Address register.\r
1782 //\r
1783 SdmaAddr = SD_MMC_SDMA_ROUND_UP ((UINT32)(UINTN)Trb->DataPhy, SD_MMC_SDMA_BOUNDARY);\r
1784 Status = SdMmcHcRwMmio (\r
1785 Private->PciIo,\r
1786 Trb->Slot,\r
1787 SD_MMC_HC_SDMA_ADDR,\r
1788 FALSE,\r
1789 sizeof (UINT32),\r
1790 &SdmaAddr\r
1791 );\r
1792 if (EFI_ERROR (Status)) {\r
1793 goto Done;\r
1794 }\r
1795 Trb->DataPhy = (UINT32)(UINTN)SdmaAddr;\r
1796 }\r
1797\r
1798 if ((Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeAdtc) &&\r
1799 (Packet->SdMmcCmdBlk->ResponseType != SdMmcResponseTypeR1b) &&\r
1800 (Packet->SdMmcCmdBlk->ResponseType != SdMmcResponseTypeR5b)) {\r
1801 if ((IntStatus & BIT0) == BIT0) {\r
1802 Status = EFI_SUCCESS;\r
1803 goto Done;\r
1804 }\r
1805 }\r
1806\r
1807 if (((Private->Slot[Trb->Slot].CardType == EmmcCardType) &&\r
1808 (Packet->SdMmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK)) ||\r
1809 ((Private->Slot[Trb->Slot].CardType == SdCardType) &&\r
1810 (Packet->SdMmcCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK))) {\r
1811 //\r
1812 // While performing tuning procedure (Execute Tuning is set to 1),\r
1813 // Transfer Completeis not set to 1\r
1814 // Refer to SD Host Controller Simplified Specification 3.0 table 2-23 for details.\r
1815 //\r
1816 Status = EFI_SUCCESS;\r
1817 goto Done;\r
1818 }\r
1819\r
1820 Status = EFI_NOT_READY;\r
1821Done:\r
1822 //\r
1823 // Get response data when the cmd is executed successfully.\r
1824 //\r
1825 if (!EFI_ERROR (Status)) {\r
1826 if (Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeBc) {\r
1827 for (Index = 0; Index < 4; Index++) {\r
1828 Status = SdMmcHcRwMmio (\r
1829 Private->PciIo,\r
1830 Trb->Slot,\r
1831 SD_MMC_HC_RESPONSE + Index * 4,\r
1832 TRUE,\r
1833 sizeof (UINT32),\r
1834 &Response[Index]\r
1835 );\r
1836 if (EFI_ERROR (Status)) {\r
1837 SdMmcHcLedOnOff (Private->PciIo, Trb->Slot, FALSE);\r
1838 return Status;\r
1839 }\r
1840 }\r
1841 CopyMem (Packet->SdMmcStatusBlk, Response, sizeof (Response));\r
1842 }\r
1843 }\r
1844\r
1845 if (Status != EFI_NOT_READY) {\r
1846 SdMmcHcLedOnOff (Private->PciIo, Trb->Slot, FALSE);\r
1847 }\r
1848\r
1849 return Status;\r
1850}\r
1851\r
1852/**\r
1853 Wait for the TRB execution result.\r
1854\r
1855 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1856 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1857\r
1858 @retval EFI_SUCCESS The TRB is executed successfully.\r
1859 @retval Others Some erros happen when executing this request.\r
1860\r
1861**/\r
1862EFI_STATUS\r
1863SdMmcWaitTrbResult (\r
1864 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1865 IN SD_MMC_HC_TRB *Trb\r
1866 )\r
1867{\r
1868 EFI_STATUS Status;\r
1869 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1870 UINT64 Timeout;\r
1871 BOOLEAN InfiniteWait;\r
1872\r
1873 Packet = Trb->Packet;\r
1874 //\r
1875 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1876 //\r
1877 Timeout = Packet->Timeout;\r
1878 if (Timeout == 0) {\r
1879 InfiniteWait = TRUE;\r
1880 } else {\r
1881 InfiniteWait = FALSE;\r
1882 }\r
1883\r
1884 while (InfiniteWait || (Timeout > 0)) {\r
1885 //\r
1886 // Check Trb execution result by reading Normal Interrupt Status register.\r
1887 //\r
1888 Status = SdMmcCheckTrbResult (Private, Trb);\r
1889 if (Status != EFI_NOT_READY) {\r
1890 return Status;\r
1891 }\r
1892 //\r
1893 // Stall for 1 microsecond.\r
1894 //\r
1895 gBS->Stall (1);\r
1896\r
1897 Timeout--;\r
1898 }\r
1899\r
1900 return EFI_TIMEOUT;\r
1901}\r
1902\r