]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Pci/XhciPei/XhciSched.h
MdeModulePkg/PciBusDxe: Fix small memory leak in FreePciDevice
[mirror_edk2.git] / MdeModulePkg / Bus / Pci / XhciPei / XhciSched.h
CommitLineData
d987459f
SZ
1/** @file\r
2Private Header file for Usb Host Controller PEIM\r
3\r
12e6c738 4Copyright (c) 2014 - 2015, Intel Corporation. All rights reserved.<BR>\r
d987459f
SZ
5\r
6This program and the accompanying materials\r
7are licensed and made available under the terms and conditions\r
8of the BSD License which accompanies this distribution. The\r
9full text of the license may be found at\r
10http://opensource.org/licenses/bsd-license.php\r
11\r
12THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
13WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
14\r
15**/\r
16\r
17#ifndef _EFI_PEI_XHCI_SCHED_H_\r
18#define _EFI_PEI_XHCI_SCHED_H_\r
19\r
20//\r
21// Transfer types, used in URB to identify the transfer type\r
22//\r
23#define XHC_CTRL_TRANSFER 0x01\r
24#define XHC_BULK_TRANSFER 0x02\r
25\r
26//\r
27// 6.4.6 TRB Types\r
28//\r
29#define TRB_TYPE_NORMAL 1\r
30#define TRB_TYPE_SETUP_STAGE 2\r
31#define TRB_TYPE_DATA_STAGE 3\r
32#define TRB_TYPE_STATUS_STAGE 4\r
33#define TRB_TYPE_ISOCH 5\r
34#define TRB_TYPE_LINK 6\r
35#define TRB_TYPE_EVENT_DATA 7\r
36#define TRB_TYPE_NO_OP 8\r
37#define TRB_TYPE_EN_SLOT 9\r
38#define TRB_TYPE_DIS_SLOT 10\r
39#define TRB_TYPE_ADDRESS_DEV 11\r
40#define TRB_TYPE_CON_ENDPOINT 12\r
41#define TRB_TYPE_EVALU_CONTXT 13\r
42#define TRB_TYPE_RESET_ENDPOINT 14\r
43#define TRB_TYPE_STOP_ENDPOINT 15\r
44#define TRB_TYPE_SET_TR_DEQUE 16\r
45#define TRB_TYPE_RESET_DEV 17\r
46#define TRB_TYPE_GET_PORT_BANW 21\r
47#define TRB_TYPE_FORCE_HEADER 22\r
48#define TRB_TYPE_NO_OP_COMMAND 23\r
49#define TRB_TYPE_TRANS_EVENT 32\r
50#define TRB_TYPE_COMMAND_COMPLT_EVENT 33\r
51#define TRB_TYPE_PORT_STATUS_CHANGE_EVENT 34\r
52#define TRB_TYPE_HOST_CONTROLLER_EVENT 37\r
53#define TRB_TYPE_DEVICE_NOTIFI_EVENT 38\r
54#define TRB_TYPE_MFINDEX_WRAP_EVENT 39\r
55\r
56//\r
57// Endpoint Type (EP Type).\r
58//\r
59#define ED_NOT_VALID 0\r
60#define ED_ISOCH_OUT 1\r
61#define ED_BULK_OUT 2\r
62#define ED_INTERRUPT_OUT 3\r
63#define ED_CONTROL_BIDIR 4\r
64#define ED_ISOCH_IN 5\r
65#define ED_BULK_IN 6\r
66#define ED_INTERRUPT_IN 7\r
67\r
68//\r
69// 6.4.5 TRB Completion Codes\r
70//\r
71#define TRB_COMPLETION_INVALID 0\r
72#define TRB_COMPLETION_SUCCESS 1\r
73#define TRB_COMPLETION_DATA_BUFFER_ERROR 2\r
74#define TRB_COMPLETION_BABBLE_ERROR 3\r
75#define TRB_COMPLETION_USB_TRANSACTION_ERROR 4\r
76#define TRB_COMPLETION_TRB_ERROR 5\r
77#define TRB_COMPLETION_STALL_ERROR 6\r
78#define TRB_COMPLETION_SHORT_PACKET 13\r
79\r
80//\r
81// The topology string used to present usb device location\r
82//\r
83typedef struct _USB_DEV_TOPOLOGY {\r
84 //\r
85 // The tier concatenation of down stream port.\r
86 //\r
87 UINT32 RouteString:20;\r
88 //\r
89 // The root port number of the chain.\r
90 //\r
91 UINT32 RootPortNum:8;\r
92 //\r
93 // The Tier the device reside.\r
94 //\r
95 UINT32 TierNum:4;\r
96} USB_DEV_TOPOLOGY;\r
97\r
98//\r
99// USB Device's RouteChart\r
100//\r
101typedef union _USB_DEV_ROUTE {\r
102 UINT32 Dword;\r
103 USB_DEV_TOPOLOGY Route;\r
104} USB_DEV_ROUTE;\r
105\r
106//\r
107// Endpoint address and its capabilities\r
108//\r
109typedef struct _USB_ENDPOINT {\r
110 //\r
111 // Store logical device address assigned by UsbBus\r
112 // It's because some XHCI host controllers may assign the same physcial device\r
113 // address for those devices inserted at different root port.\r
114 //\r
115 UINT8 BusAddr;\r
116 UINT8 DevAddr;\r
117 UINT8 EpAddr;\r
118 EFI_USB_DATA_DIRECTION Direction;\r
119 UINT8 DevSpeed;\r
120 UINTN MaxPacket;\r
121 UINTN Type;\r
122} USB_ENDPOINT;\r
123\r
124//\r
125// TRB Template\r
126//\r
127typedef struct _TRB_TEMPLATE {\r
128 UINT32 Parameter1;\r
129\r
130 UINT32 Parameter2;\r
131\r
132 UINT32 Status;\r
133\r
134 UINT32 CycleBit:1;\r
135 UINT32 RsvdZ1:9;\r
136 UINT32 Type:6;\r
137 UINT32 Control:16;\r
138} TRB_TEMPLATE;\r
139\r
140typedef struct _TRANSFER_RING {\r
141 VOID *RingSeg0;\r
142 UINTN TrbNumber;\r
143 TRB_TEMPLATE *RingEnqueue;\r
144 TRB_TEMPLATE *RingDequeue;\r
145 UINT32 RingPCS;\r
146} TRANSFER_RING;\r
147\r
148typedef struct _EVENT_RING {\r
149 VOID *ERSTBase;\r
150 VOID *EventRingSeg0;\r
151 UINTN TrbNumber;\r
152 TRB_TEMPLATE *EventRingEnqueue;\r
153 TRB_TEMPLATE *EventRingDequeue;\r
154 UINT32 EventRingCCS;\r
155} EVENT_RING;\r
156\r
157#define XHC_URB_SIG SIGNATURE_32 ('U', 'S', 'B', 'R')\r
158\r
159//\r
160// URB (Usb Request Block) contains information for all kinds of\r
161// usb requests.\r
162//\r
163typedef struct _URB {\r
164 UINT32 Signature;\r
165 //\r
166 // Usb Device URB related information\r
167 //\r
168 USB_ENDPOINT Ep;\r
169 EFI_USB_DEVICE_REQUEST *Request;\r
170 VOID *Data;\r
171 UINTN DataLen;\r
172 VOID *DataPhy;\r
b575ca32 173 VOID *DataMap;\r
d987459f
SZ
174 EFI_ASYNC_USB_TRANSFER_CALLBACK Callback;\r
175 VOID *Context;\r
176 //\r
177 // Execute result\r
178 //\r
179 UINT32 Result;\r
180 //\r
181 // completed data length\r
182 //\r
183 UINTN Completed;\r
184 //\r
185 // Command/Tranfer Ring info\r
186 //\r
187 TRANSFER_RING *Ring;\r
188 TRB_TEMPLATE *TrbStart;\r
189 TRB_TEMPLATE *TrbEnd;\r
190 UINTN TrbNum;\r
191 BOOLEAN StartDone;\r
192 BOOLEAN EndDone;\r
193 BOOLEAN Finished;\r
194\r
195 TRB_TEMPLATE *EvtTrb;\r
196} URB;\r
197\r
198//\r
199// 6.5 Event Ring Segment Table\r
200// The Event Ring Segment Table is used to define multi-segment Event Rings and to enable runtime\r
201// expansion and shrinking of the Event Ring. The location of the Event Ring Segment Table is defined by the\r
202// Event Ring Segment Table Base Address Register (5.5.2.3.2). The size of the Event Ring Segment Table\r
203// is defined by the Event Ring Segment Table Base Size Register (5.5.2.3.1).\r
204//\r
205typedef struct _EVENT_RING_SEG_TABLE_ENTRY {\r
206 UINT32 PtrLo;\r
207 UINT32 PtrHi;\r
208 UINT32 RingTrbSize:16;\r
209 UINT32 RsvdZ1:16;\r
210 UINT32 RsvdZ2;\r
211} EVENT_RING_SEG_TABLE_ENTRY;\r
212\r
213//\r
214// 6.4.1.1 Normal TRB\r
215// A Normal TRB is used in several ways; exclusively on Bulk and Interrupt Transfer Rings for normal and\r
216// Scatter/Gather operations, to define additional data buffers for Scatter/Gather operations on Isoch Transfer\r
217// Rings, and to define the Data stage information for Control Transfer Rings.\r
218//\r
219typedef struct _TRANSFER_TRB_NORMAL {\r
220 UINT32 TRBPtrLo;\r
221\r
222 UINT32 TRBPtrHi;\r
223\r
224 UINT32 Length:17;\r
225 UINT32 TDSize:5;\r
226 UINT32 IntTarget:10;\r
227\r
228 UINT32 CycleBit:1;\r
229 UINT32 ENT:1;\r
230 UINT32 ISP:1;\r
231 UINT32 NS:1;\r
232 UINT32 CH:1;\r
233 UINT32 IOC:1;\r
234 UINT32 IDT:1;\r
235 UINT32 RsvdZ1:2;\r
236 UINT32 BEI:1;\r
237 UINT32 Type:6;\r
238 UINT32 RsvdZ2:16;\r
239} TRANSFER_TRB_NORMAL;\r
240\r
241//\r
242// 6.4.1.2.1 Setup Stage TRB\r
243// A Setup Stage TRB is created by system software to initiate a USB Setup packet on a control endpoint.\r
244//\r
245typedef struct _TRANSFER_TRB_CONTROL_SETUP {\r
246 UINT32 bmRequestType:8;\r
247 UINT32 bRequest:8;\r
248 UINT32 wValue:16;\r
249\r
250 UINT32 wIndex:16;\r
251 UINT32 wLength:16;\r
252\r
253 UINT32 Length:17;\r
254 UINT32 RsvdZ1:5;\r
255 UINT32 IntTarget:10;\r
256\r
257 UINT32 CycleBit:1;\r
258 UINT32 RsvdZ2:4;\r
259 UINT32 IOC:1;\r
260 UINT32 IDT:1;\r
261 UINT32 RsvdZ3:3;\r
262 UINT32 Type:6;\r
263 UINT32 TRT:2;\r
264 UINT32 RsvdZ4:14;\r
265} TRANSFER_TRB_CONTROL_SETUP;\r
266\r
267//\r
268// 6.4.1.2.2 Data Stage TRB\r
269// A Data Stage TRB is used generate the Data stage transaction of a USB Control transfer.\r
270//\r
271typedef struct _TRANSFER_TRB_CONTROL_DATA {\r
272 UINT32 TRBPtrLo;\r
273\r
274 UINT32 TRBPtrHi;\r
275\r
276 UINT32 Length:17;\r
277 UINT32 TDSize:5;\r
278 UINT32 IntTarget:10;\r
279\r
280 UINT32 CycleBit:1;\r
281 UINT32 ENT:1;\r
282 UINT32 ISP:1;\r
283 UINT32 NS:1;\r
284 UINT32 CH:1;\r
285 UINT32 IOC:1;\r
286 UINT32 IDT:1;\r
287 UINT32 RsvdZ1:3;\r
288 UINT32 Type:6;\r
289 UINT32 DIR:1;\r
290 UINT32 RsvdZ2:15;\r
291} TRANSFER_TRB_CONTROL_DATA;\r
292\r
293//\r
294// 6.4.1.2.2 Data Stage TRB\r
295// A Data Stage TRB is used generate the Data stage transaction of a USB Control transfer.\r
296//\r
297typedef struct _TRANSFER_TRB_CONTROL_STATUS {\r
298 UINT32 RsvdZ1;\r
299 UINT32 RsvdZ2;\r
300\r
301 UINT32 RsvdZ3:22;\r
302 UINT32 IntTarget:10;\r
303\r
304 UINT32 CycleBit:1;\r
305 UINT32 ENT:1;\r
306 UINT32 RsvdZ4:2;\r
307 UINT32 CH:1;\r
308 UINT32 IOC:1;\r
309 UINT32 RsvdZ5:4;\r
310 UINT32 Type:6;\r
311 UINT32 DIR:1;\r
312 UINT32 RsvdZ6:15;\r
313} TRANSFER_TRB_CONTROL_STATUS;\r
314\r
315//\r
316// 6.4.2.1 Transfer Event TRB\r
317// A Transfer Event provides the completion status associated with a Transfer TRB. Refer to section 4.11.3.1\r
318// for more information on the use and operation of Transfer Events.\r
319//\r
320typedef struct _EVT_TRB_TRANSFER {\r
321 UINT32 TRBPtrLo;\r
322\r
323 UINT32 TRBPtrHi;\r
324\r
325 UINT32 Length:24;\r
326 UINT32 Completecode:8;\r
327\r
328 UINT32 CycleBit:1;\r
329 UINT32 RsvdZ1:1;\r
330 UINT32 ED:1;\r
331 UINT32 RsvdZ2:7;\r
332 UINT32 Type:6;\r
333 UINT32 EndpointId:5;\r
334 UINT32 RsvdZ3:3;\r
335 UINT32 SlotId:8;\r
336} EVT_TRB_TRANSFER;\r
337\r
338//\r
339// 6.4.2.2 Command Completion Event TRB\r
340// A Command Completion Event TRB shall be generated by the xHC when a command completes on the\r
341// Command Ring. Refer to section 4.11.4 for more information on the use of Command Completion Events.\r
342//\r
343typedef struct _EVT_TRB_COMMAND_COMPLETION {\r
344 UINT32 TRBPtrLo;\r
345\r
346 UINT32 TRBPtrHi;\r
347\r
348 UINT32 RsvdZ2:24;\r
349 UINT32 Completecode:8;\r
350\r
351 UINT32 CycleBit:1;\r
352 UINT32 RsvdZ3:9;\r
353 UINT32 Type:6;\r
354 UINT32 VFID:8;\r
355 UINT32 SlotId:8;\r
356} EVT_TRB_COMMAND_COMPLETION;\r
357\r
358typedef union _TRB {\r
359 TRB_TEMPLATE TrbTemplate;\r
360 TRANSFER_TRB_NORMAL TrbNormal;\r
361 TRANSFER_TRB_CONTROL_SETUP TrbCtrSetup;\r
362 TRANSFER_TRB_CONTROL_DATA TrbCtrData;\r
363 TRANSFER_TRB_CONTROL_STATUS TrbCtrStatus;\r
364} TRB;\r
365\r
366//\r
367// 6.4.3.1 No Op Command TRB\r
368// The No Op Command TRB provides a simple means for verifying the operation of the Command Ring\r
369// mechanisms offered by the xHCI.\r
370//\r
371typedef struct _CMD_TRB_NO_OP {\r
372 UINT32 RsvdZ0;\r
373 UINT32 RsvdZ1;\r
374 UINT32 RsvdZ2;\r
375\r
376 UINT32 CycleBit:1;\r
377 UINT32 RsvdZ3:9;\r
378 UINT32 Type:6;\r
379 UINT32 RsvdZ4:16;\r
380} CMD_TRB_NO_OP;\r
381\r
382//\r
383// 6.4.3.2 Enable Slot Command TRB\r
384// The Enable Slot Command TRB causes the xHC to select an available Device Slot and return the ID of the\r
385// selected slot to the host in a Command Completion Event.\r
386//\r
387typedef struct _CMD_TRB_ENABLE_SLOT {\r
388 UINT32 RsvdZ0;\r
389 UINT32 RsvdZ1;\r
390 UINT32 RsvdZ2;\r
391\r
392 UINT32 CycleBit:1;\r
393 UINT32 RsvdZ3:9;\r
394 UINT32 Type:6;\r
395 UINT32 RsvdZ4:16;\r
396} CMD_TRB_ENABLE_SLOT;\r
397\r
398//\r
399// 6.4.3.3 Disable Slot Command TRB\r
400// The Disable Slot Command TRB releases any bandwidth assigned to the disabled slot and frees any\r
401// internal xHC resources assigned to the slot.\r
402//\r
403typedef struct _CMD_TRB_DISABLE_SLOT {\r
404 UINT32 RsvdZ0;\r
405 UINT32 RsvdZ1;\r
406 UINT32 RsvdZ2;\r
407\r
408 UINT32 CycleBit:1;\r
409 UINT32 RsvdZ3:9;\r
410 UINT32 Type:6;\r
411 UINT32 RsvdZ4:8;\r
412 UINT32 SlotId:8;\r
413} CMD_TRB_DISABLE_SLOT;\r
414\r
415//\r
416// 6.4.3.4 Address Device Command TRB\r
417// The Address Device Command TRB transitions the selected Device Context from the Default to the\r
418// Addressed state and causes the xHC to select an address for the USB device in the Default State and\r
419// issue a SET_ADDRESS request to the USB device.\r
420//\r
421typedef struct _CMD_TRB_ADDRESS_DEVICE {\r
422 UINT32 PtrLo;\r
423\r
424 UINT32 PtrHi;\r
425\r
426 UINT32 RsvdZ1;\r
427\r
428 UINT32 CycleBit:1;\r
429 UINT32 RsvdZ2:8;\r
430 UINT32 BSR:1;\r
431 UINT32 Type:6;\r
432 UINT32 RsvdZ3:8;\r
433 UINT32 SlotId:8;\r
434} CMD_TRB_ADDRESS_DEVICE;\r
435\r
436//\r
437// 6.4.3.5 Configure Endpoint Command TRB\r
438// The Configure Endpoint Command TRB evaluates the bandwidth and resource requirements of the\r
439// endpoints selected by the command.\r
440//\r
441typedef struct _CMD_TRB_CONFIG_ENDPOINT {\r
442 UINT32 PtrLo;\r
443\r
444 UINT32 PtrHi;\r
445\r
446 UINT32 RsvdZ1;\r
447\r
448 UINT32 CycleBit:1;\r
449 UINT32 RsvdZ2:8;\r
450 UINT32 DC:1;\r
451 UINT32 Type:6;\r
452 UINT32 RsvdZ3:8;\r
453 UINT32 SlotId:8;\r
454} CMD_TRB_CONFIG_ENDPOINT;\r
455\r
456//\r
457// 6.4.3.6 Evaluate Context Command TRB\r
458// The Evaluate Context Command TRB is used by system software to inform the xHC that the selected\r
459// Context data structures in the Device Context have been modified by system software and that the xHC\r
460// shall evaluate any changes\r
461//\r
462typedef struct _CMD_TRB_EVALUATE_CONTEXT {\r
463 UINT32 PtrLo;\r
464\r
465 UINT32 PtrHi;\r
466\r
467 UINT32 RsvdZ1;\r
468\r
469 UINT32 CycleBit:1;\r
470 UINT32 RsvdZ2:9;\r
471 UINT32 Type:6;\r
472 UINT32 RsvdZ3:8;\r
473 UINT32 SlotId:8;\r
474} CMD_TRB_EVALUATE_CONTEXT;\r
475\r
476//\r
477// 6.4.3.7 Reset Endpoint Command TRB\r
478// The Reset Endpoint Command TRB is used by system software to reset a specified Transfer Ring\r
479//\r
480typedef struct _CMD_TRB_RESET_ENDPOINT {\r
481 UINT32 RsvdZ0;\r
482 UINT32 RsvdZ1;\r
483 UINT32 RsvdZ2;\r
484\r
485 UINT32 CycleBit:1;\r
486 UINT32 RsvdZ3:8;\r
487 UINT32 TSP:1;\r
488 UINT32 Type:6;\r
489 UINT32 EDID:5;\r
490 UINT32 RsvdZ4:3;\r
491 UINT32 SlotId:8;\r
492} CMD_TRB_RESET_ENDPOINT;\r
493\r
494//\r
495// 6.4.3.8 Stop Endpoint Command TRB\r
496// The Stop Endpoint Command TRB command allows software to stop the xHC execution of the TDs on a\r
497// Transfer Ring and temporarily take ownership of TDs that had previously been passed to the xHC.\r
498//\r
499typedef struct _CMD_TRB_STOP_ENDPOINT {\r
500 UINT32 RsvdZ0;\r
501 UINT32 RsvdZ1;\r
502 UINT32 RsvdZ2;\r
503\r
504 UINT32 CycleBit:1;\r
505 UINT32 RsvdZ3:9;\r
506 UINT32 Type:6;\r
507 UINT32 EDID:5;\r
508 UINT32 RsvdZ4:2;\r
509 UINT32 SP:1;\r
510 UINT32 SlotId:8;\r
511} CMD_TRB_STOP_ENDPOINT;\r
512\r
513//\r
514// 6.4.3.9 Set TR Dequeue Pointer Command TRB\r
515// The Set TR Dequeue Pointer Command TRB is used by system software to modify the TR Dequeue\r
516// Pointer and DCS fields of an Endpoint or Stream Context.\r
517//\r
518typedef struct _CMD_SET_TR_DEQ_POINTER {\r
519 UINT32 PtrLo;\r
520\r
521 UINT32 PtrHi;\r
522\r
523 UINT32 RsvdZ1:16;\r
524 UINT32 StreamID:16;\r
525\r
526 UINT32 CycleBit:1;\r
527 UINT32 RsvdZ2:9;\r
528 UINT32 Type:6;\r
529 UINT32 Endpoint:5;\r
530 UINT32 RsvdZ3:3;\r
531 UINT32 SlotId:8;\r
532} CMD_SET_TR_DEQ_POINTER;\r
533\r
534//\r
535// 6.4.4.1 Link TRB\r
536// A Link TRB provides support for non-contiguous TRB Rings.\r
537//\r
538typedef struct _LINK_TRB {\r
539 UINT32 PtrLo;\r
540\r
541 UINT32 PtrHi;\r
542\r
543 UINT32 RsvdZ1:22;\r
544 UINT32 InterTarget:10;\r
545\r
546 UINT32 CycleBit:1;\r
547 UINT32 TC:1;\r
548 UINT32 RsvdZ2:2;\r
549 UINT32 CH:1;\r
550 UINT32 IOC:1;\r
551 UINT32 RsvdZ3:4;\r
552 UINT32 Type:6;\r
553 UINT32 RsvdZ4:16;\r
554} LINK_TRB;\r
555\r
556//\r
557// 6.2.2 Slot Context\r
558//\r
559typedef struct _SLOT_CONTEXT {\r
560 UINT32 RouteString:20;\r
561 UINT32 Speed:4;\r
562 UINT32 RsvdZ1:1;\r
563 UINT32 MTT:1;\r
564 UINT32 Hub:1;\r
565 UINT32 ContextEntries:5;\r
566\r
567 UINT32 MaxExitLatency:16;\r
568 UINT32 RootHubPortNum:8;\r
569 UINT32 PortNum:8;\r
570\r
571 UINT32 TTHubSlotId:8;\r
572 UINT32 TTPortNum:8;\r
573 UINT32 TTT:2;\r
574 UINT32 RsvdZ2:4;\r
575 UINT32 InterTarget:10;\r
576\r
577 UINT32 DeviceAddress:8;\r
578 UINT32 RsvdZ3:19;\r
579 UINT32 SlotState:5;\r
580\r
581 UINT32 RsvdZ4;\r
582 UINT32 RsvdZ5;\r
583 UINT32 RsvdZ6;\r
584 UINT32 RsvdZ7;\r
585} SLOT_CONTEXT;\r
586\r
587typedef struct _SLOT_CONTEXT_64 {\r
588 UINT32 RouteString:20;\r
589 UINT32 Speed:4;\r
590 UINT32 RsvdZ1:1;\r
591 UINT32 MTT:1;\r
592 UINT32 Hub:1;\r
593 UINT32 ContextEntries:5;\r
594\r
595 UINT32 MaxExitLatency:16;\r
596 UINT32 RootHubPortNum:8;\r
597 UINT32 PortNum:8;\r
598\r
599 UINT32 TTHubSlotId:8;\r
600 UINT32 TTPortNum:8;\r
601 UINT32 TTT:2;\r
602 UINT32 RsvdZ2:4;\r
603 UINT32 InterTarget:10;\r
604\r
605 UINT32 DeviceAddress:8;\r
606 UINT32 RsvdZ3:19;\r
607 UINT32 SlotState:5;\r
608\r
609 UINT32 RsvdZ4;\r
610 UINT32 RsvdZ5;\r
611 UINT32 RsvdZ6;\r
612 UINT32 RsvdZ7;\r
613\r
614 UINT32 RsvdZ8;\r
615 UINT32 RsvdZ9;\r
616 UINT32 RsvdZ10;\r
617 UINT32 RsvdZ11;\r
618\r
619 UINT32 RsvdZ12;\r
620 UINT32 RsvdZ13;\r
621 UINT32 RsvdZ14;\r
622 UINT32 RsvdZ15;\r
623\r
624} SLOT_CONTEXT_64;\r
625\r
626\r
627//\r
628// 6.2.3 Endpoint Context\r
629//\r
630typedef struct _ENDPOINT_CONTEXT {\r
631 UINT32 EPState:3;\r
632 UINT32 RsvdZ1:5;\r
633 UINT32 Mult:2;\r
634 UINT32 MaxPStreams:5;\r
635 UINT32 LSA:1;\r
636 UINT32 Interval:8;\r
637 UINT32 RsvdZ2:8;\r
638\r
639 UINT32 RsvdZ3:1;\r
640 UINT32 CErr:2;\r
641 UINT32 EPType:3;\r
642 UINT32 RsvdZ4:1;\r
643 UINT32 HID:1;\r
644 UINT32 MaxBurstSize:8;\r
645 UINT32 MaxPacketSize:16;\r
646\r
647 UINT32 PtrLo;\r
648\r
649 UINT32 PtrHi;\r
650\r
651 UINT32 AverageTRBLength:16;\r
652 UINT32 MaxESITPayload:16;\r
653\r
654 UINT32 RsvdZ5;\r
655 UINT32 RsvdZ6;\r
656 UINT32 RsvdZ7;\r
657} ENDPOINT_CONTEXT;\r
658\r
659typedef struct _ENDPOINT_CONTEXT_64 {\r
660 UINT32 EPState:3;\r
661 UINT32 RsvdZ1:5;\r
662 UINT32 Mult:2;\r
663 UINT32 MaxPStreams:5;\r
664 UINT32 LSA:1;\r
665 UINT32 Interval:8;\r
666 UINT32 RsvdZ2:8;\r
667\r
668 UINT32 RsvdZ3:1;\r
669 UINT32 CErr:2;\r
670 UINT32 EPType:3;\r
671 UINT32 RsvdZ4:1;\r
672 UINT32 HID:1;\r
673 UINT32 MaxBurstSize:8;\r
674 UINT32 MaxPacketSize:16;\r
675\r
676 UINT32 PtrLo;\r
677\r
678 UINT32 PtrHi;\r
679\r
680 UINT32 AverageTRBLength:16;\r
681 UINT32 MaxESITPayload:16;\r
682\r
683 UINT32 RsvdZ5;\r
684 UINT32 RsvdZ6;\r
685 UINT32 RsvdZ7;\r
686\r
687 UINT32 RsvdZ8;\r
688 UINT32 RsvdZ9;\r
689 UINT32 RsvdZ10;\r
690 UINT32 RsvdZ11;\r
691\r
692 UINT32 RsvdZ12;\r
693 UINT32 RsvdZ13;\r
694 UINT32 RsvdZ14;\r
695 UINT32 RsvdZ15;\r
696\r
697} ENDPOINT_CONTEXT_64;\r
698\r
699\r
700//\r
701// 6.2.5.1 Input Control Context\r
702//\r
703typedef struct _INPUT_CONTRL_CONTEXT {\r
704 UINT32 Dword1;\r
705 UINT32 Dword2;\r
706 UINT32 RsvdZ1;\r
707 UINT32 RsvdZ2;\r
708 UINT32 RsvdZ3;\r
709 UINT32 RsvdZ4;\r
710 UINT32 RsvdZ5;\r
711 UINT32 RsvdZ6;\r
712} INPUT_CONTRL_CONTEXT;\r
713\r
714typedef struct _INPUT_CONTRL_CONTEXT_64 {\r
715 UINT32 Dword1;\r
716 UINT32 Dword2;\r
717 UINT32 RsvdZ1;\r
718 UINT32 RsvdZ2;\r
719 UINT32 RsvdZ3;\r
720 UINT32 RsvdZ4;\r
721 UINT32 RsvdZ5;\r
722 UINT32 RsvdZ6;\r
723 UINT32 RsvdZ7;\r
724 UINT32 RsvdZ8;\r
725 UINT32 RsvdZ9;\r
726 UINT32 RsvdZ10;\r
727 UINT32 RsvdZ11;\r
728 UINT32 RsvdZ12;\r
729 UINT32 RsvdZ13;\r
730 UINT32 RsvdZ14;\r
731} INPUT_CONTRL_CONTEXT_64;\r
732\r
733//\r
734// 6.2.1 Device Context\r
735//\r
736typedef struct _DEVICE_CONTEXT {\r
737 SLOT_CONTEXT Slot;\r
738 ENDPOINT_CONTEXT EP[31];\r
739} DEVICE_CONTEXT;\r
740\r
741typedef struct _DEVICE_CONTEXT_64 {\r
742 SLOT_CONTEXT_64 Slot;\r
743 ENDPOINT_CONTEXT_64 EP[31];\r
744} DEVICE_CONTEXT_64;\r
745\r
746//\r
747// 6.2.5 Input Context\r
748//\r
749typedef struct _INPUT_CONTEXT {\r
750 INPUT_CONTRL_CONTEXT InputControlContext;\r
751 SLOT_CONTEXT Slot;\r
752 ENDPOINT_CONTEXT EP[31];\r
753} INPUT_CONTEXT;\r
754\r
755typedef struct _INPUT_CONTEXT_64 {\r
756 INPUT_CONTRL_CONTEXT_64 InputControlContext;\r
757 SLOT_CONTEXT_64 Slot;\r
758 ENDPOINT_CONTEXT_64 EP[31];\r
759} INPUT_CONTEXT_64;\r
760\r
761/**\r
762 Execute the transfer by polling the URB. This is a synchronous operation.\r
763\r
764 @param Xhc The XHCI device.\r
765 @param CmdTransfer The executed URB is for cmd transfer or not.\r
766 @param Urb The URB to execute.\r
767 @param Timeout The time to wait before abort, in millisecond.\r
768\r
769 @return EFI_DEVICE_ERROR The transfer failed due to transfer error.\r
770 @return EFI_TIMEOUT The transfer failed due to time out.\r
771 @return EFI_SUCCESS The transfer finished OK.\r
772\r
773**/\r
774EFI_STATUS\r
775XhcPeiExecTransfer (\r
776 IN PEI_XHC_DEV *Xhc,\r
777 IN BOOLEAN CmdTransfer,\r
778 IN URB *Urb,\r
779 IN UINTN Timeout\r
780 );\r
781\r
782/**\r
783 Find out the actual device address according to the requested device address from UsbBus.\r
784\r
785 @param Xhc The XHCI device.\r
786 @param BusDevAddr The requested device address by UsbBus upper driver.\r
787\r
788 @return The actual device address assigned to the device.\r
789\r
790**/\r
791UINT8\r
792XhcPeiBusDevAddrToSlotId (\r
793 IN PEI_XHC_DEV *Xhc,\r
794 IN UINT8 BusDevAddr\r
795 );\r
796\r
797/**\r
798 Find out the slot id according to the device's route string.\r
799\r
800 @param Xhc The XHCI device.\r
801 @param RouteString The route string described the device location.\r
802\r
803 @return The slot id used by the device.\r
804\r
805**/\r
806UINT8\r
807XhcPeiRouteStringToSlotId (\r
808 IN PEI_XHC_DEV *Xhc,\r
809 IN USB_DEV_ROUTE RouteString\r
810 );\r
811\r
812/**\r
813 Calculate the device context index by endpoint address and direction.\r
814\r
815 @param EpAddr The target endpoint number.\r
816 @param Direction The direction of the target endpoint.\r
817\r
818 @return The device context index of endpoint.\r
819\r
820**/\r
821UINT8\r
822XhcPeiEndpointToDci (\r
823 IN UINT8 EpAddr,\r
824 IN EFI_USB_DATA_DIRECTION Direction\r
825 );\r
826\r
827/**\r
828 Ring the door bell to notify XHCI there is a transaction to be executed.\r
829\r
830 @param Xhc The XHCI device.\r
831 @param SlotId The slot id of the target device.\r
832 @param Dci The device context index of the target slot or endpoint.\r
833\r
834**/\r
835VOID\r
836XhcPeiRingDoorBell (\r
837 IN PEI_XHC_DEV *Xhc,\r
838 IN UINT8 SlotId,\r
839 IN UINT8 Dci\r
840 );\r
841\r
842/**\r
843 Monitor the port status change. Enable/Disable device slot if there is a device attached/detached.\r
844\r
845 @param Xhc The XHCI device.\r
846 @param ParentRouteChart The route string pointed to the parent device if it exists.\r
847 @param Port The port to be polled.\r
848 @param PortState The port state.\r
849\r
850 @retval EFI_SUCCESS Successfully enable/disable device slot according to port state.\r
851 @retval Others Should not appear.\r
852\r
853**/\r
854EFI_STATUS\r
855XhcPeiPollPortStatusChange (\r
856 IN PEI_XHC_DEV *Xhc,\r
857 IN USB_DEV_ROUTE ParentRouteChart,\r
858 IN UINT8 Port,\r
859 IN EFI_USB_PORT_STATUS *PortState\r
860 );\r
861\r
862/**\r
863 Evaluate the slot context for hub device through XHCI's Configure_Endpoint cmd.\r
864\r
865 @param Xhc The XHCI device.\r
866 @param SlotId The slot id to be configured.\r
867 @param PortNum The total number of downstream port supported by the hub.\r
868 @param TTT The TT think time of the hub device.\r
869 @param MTT The multi-TT of the hub device.\r
870\r
871 @retval EFI_SUCCESS Successfully configure the hub device's slot context.\r
872\r
873**/\r
874EFI_STATUS\r
875XhcPeiConfigHubContext (\r
876 IN PEI_XHC_DEV *Xhc,\r
877 IN UINT8 SlotId,\r
878 IN UINT8 PortNum,\r
879 IN UINT8 TTT,\r
880 IN UINT8 MTT\r
881 );\r
882\r
883/**\r
884 Evaluate the slot context for hub device through XHCI's Configure_Endpoint cmd.\r
885\r
886 @param Xhc The XHCI device.\r
887 @param SlotId The slot id to be configured.\r
888 @param PortNum The total number of downstream port supported by the hub.\r
889 @param TTT The TT think time of the hub device.\r
890 @param MTT The multi-TT of the hub device.\r
891\r
892 @retval EFI_SUCCESS Successfully configure the hub device's slot context.\r
893\r
894**/\r
895EFI_STATUS\r
896XhcPeiConfigHubContext64 (\r
897 IN PEI_XHC_DEV *Xhc,\r
898 IN UINT8 SlotId,\r
899 IN UINT8 PortNum,\r
900 IN UINT8 TTT,\r
901 IN UINT8 MTT\r
902 );\r
903\r
904/**\r
905 Configure all the device endpoints through XHCI's Configure_Endpoint cmd.\r
906\r
907 @param Xhc The XHCI device.\r
908 @param SlotId The slot id to be configured.\r
909 @param DeviceSpeed The device's speed.\r
910 @param ConfigDesc The pointer to the usb device configuration descriptor.\r
911\r
912 @retval EFI_SUCCESS Successfully configure all the device endpoints.\r
913\r
914**/\r
915EFI_STATUS\r
916XhcPeiSetConfigCmd (\r
917 IN PEI_XHC_DEV *Xhc,\r
918 IN UINT8 SlotId,\r
919 IN UINT8 DeviceSpeed,\r
920 IN USB_CONFIG_DESCRIPTOR *ConfigDesc\r
921 );\r
922\r
923/**\r
924 Configure all the device endpoints through XHCI's Configure_Endpoint cmd.\r
925\r
926 @param Xhc The XHCI device.\r
927 @param SlotId The slot id to be configured.\r
928 @param DeviceSpeed The device's speed.\r
929 @param ConfigDesc The pointer to the usb device configuration descriptor.\r
930\r
931 @retval EFI_SUCCESS Successfully configure all the device endpoints.\r
932\r
933**/\r
934EFI_STATUS\r
935XhcPeiSetConfigCmd64 (\r
936 IN PEI_XHC_DEV *Xhc,\r
937 IN UINT8 SlotId,\r
938 IN UINT8 DeviceSpeed,\r
939 IN USB_CONFIG_DESCRIPTOR *ConfigDesc\r
940 );\r
941\r
12e6c738
FT
942/**\r
943 Stop endpoint through XHCI's Stop_Endpoint cmd.\r
944\r
945 @param Xhc The XHCI device.\r
946 @param SlotId The slot id of the target device.\r
947 @param Dci The device context index of the target slot or endpoint.\r
948\r
949 @retval EFI_SUCCESS Stop endpoint successfully.\r
950 @retval Others Failed to stop endpoint.\r
951\r
952**/\r
953EFI_STATUS\r
954EFIAPI\r
955XhcPeiStopEndpoint (\r
956 IN PEI_XHC_DEV *Xhc,\r
957 IN UINT8 SlotId,\r
958 IN UINT8 Dci\r
959 );\r
960\r
961/**\r
962 Reset endpoint through XHCI's Reset_Endpoint cmd.\r
963\r
964 @param Xhc The XHCI device.\r
965 @param SlotId The slot id of the target device.\r
966 @param Dci The device context index of the target slot or endpoint.\r
967\r
968 @retval EFI_SUCCESS Reset endpoint successfully.\r
969 @retval Others Failed to reset endpoint.\r
970\r
971**/\r
972EFI_STATUS\r
973EFIAPI\r
974XhcPeiResetEndpoint (\r
975 IN PEI_XHC_DEV *Xhc,\r
976 IN UINT8 SlotId,\r
977 IN UINT8 Dci\r
978 );\r
979\r
980/**\r
981 Set transfer ring dequeue pointer through XHCI's Set_Tr_Dequeue_Pointer cmd.\r
982\r
983 @param Xhc The XHCI device.\r
984 @param SlotId The slot id of the target device.\r
985 @param Dci The device context index of the target slot or endpoint.\r
986 @param Urb The dequeue pointer of the transfer ring specified\r
987 by the urb to be updated.\r
988\r
989 @retval EFI_SUCCESS Set transfer ring dequeue pointer succeeds.\r
990 @retval Others Failed to set transfer ring dequeue pointer.\r
991\r
992**/\r
993EFI_STATUS\r
994EFIAPI\r
995XhcPeiSetTrDequeuePointer (\r
996 IN PEI_XHC_DEV *Xhc,\r
997 IN UINT8 SlotId,\r
998 IN UINT8 Dci,\r
999 IN URB *Urb\r
1000 );\r
1001\r
d987459f
SZ
1002/**\r
1003 Assign and initialize the device slot for a new device.\r
1004\r
1005 @param Xhc The XHCI device.\r
1006 @param ParentRouteChart The route string pointed to the parent device.\r
1007 @param ParentPort The port at which the device is located.\r
1008 @param RouteChart The route string pointed to the device.\r
1009 @param DeviceSpeed The device speed.\r
1010\r
1011 @retval EFI_SUCCESS Successfully assign a slot to the device and assign an address to it.\r
1012 @retval Others Fail to initialize device slot.\r
1013\r
1014**/\r
1015EFI_STATUS\r
1016XhcPeiInitializeDeviceSlot (\r
1017 IN PEI_XHC_DEV *Xhc,\r
1018 IN USB_DEV_ROUTE ParentRouteChart,\r
1019 IN UINT16 ParentPort,\r
1020 IN USB_DEV_ROUTE RouteChart,\r
1021 IN UINT8 DeviceSpeed\r
1022 );\r
1023\r
1024/**\r
1025 Assign and initialize the device slot for a new device.\r
1026\r
1027 @param Xhc The XHCI device.\r
1028 @param ParentRouteChart The route string pointed to the parent device.\r
1029 @param ParentPort The port at which the device is located.\r
1030 @param RouteChart The route string pointed to the device.\r
1031 @param DeviceSpeed The device speed.\r
1032\r
1033 @retval EFI_SUCCESS Successfully assign a slot to the device and assign an address to it.\r
1034 @retval Others Fail to initialize device slot.\r
1035\r
1036**/\r
1037EFI_STATUS\r
1038XhcPeiInitializeDeviceSlot64 (\r
1039 IN PEI_XHC_DEV *Xhc,\r
1040 IN USB_DEV_ROUTE ParentRouteChart,\r
1041 IN UINT16 ParentPort,\r
1042 IN USB_DEV_ROUTE RouteChart,\r
1043 IN UINT8 DeviceSpeed\r
1044 );\r
1045\r
1046/**\r
1047 Evaluate the endpoint 0 context through XHCI's Evaluate_Context cmd.\r
1048\r
1049 @param Xhc The XHCI device.\r
1050 @param SlotId The slot id to be evaluated.\r
1051 @param MaxPacketSize The max packet size supported by the device control transfer.\r
1052\r
1053 @retval EFI_SUCCESS Successfully evaluate the device endpoint 0.\r
1054\r
1055**/\r
1056EFI_STATUS\r
1057XhcPeiEvaluateContext (\r
1058 IN PEI_XHC_DEV *Xhc,\r
1059 IN UINT8 SlotId,\r
1060 IN UINT32 MaxPacketSize\r
1061 );\r
1062\r
1063/**\r
1064 Evaluate the endpoint 0 context through XHCI's Evaluate_Context cmd.\r
1065\r
1066 @param Xhc The XHCI device.\r
1067 @param SlotId The slot id to be evaluated.\r
1068 @param MaxPacketSize The max packet size supported by the device control transfer.\r
1069\r
1070 @retval EFI_SUCCESS Successfully evaluate the device endpoint 0.\r
1071\r
1072**/\r
1073EFI_STATUS\r
1074XhcPeiEvaluateContext64 (\r
1075 IN PEI_XHC_DEV *Xhc,\r
1076 IN UINT8 SlotId,\r
1077 IN UINT32 MaxPacketSize\r
1078 );\r
1079\r
1080/**\r
1081 Disable the specified device slot.\r
1082\r
1083 @param Xhc The XHCI device.\r
1084 @param SlotId The slot id to be disabled.\r
1085\r
1086 @retval EFI_SUCCESS Successfully disable the device slot.\r
1087\r
1088**/\r
1089EFI_STATUS\r
1090XhcPeiDisableSlotCmd (\r
1091 IN PEI_XHC_DEV *Xhc,\r
1092 IN UINT8 SlotId\r
1093 );\r
1094\r
1095/**\r
1096 Disable the specified device slot.\r
1097\r
1098 @param Xhc The XHCI device.\r
1099 @param SlotId The slot id to be disabled.\r
1100\r
1101 @retval EFI_SUCCESS Successfully disable the device slot.\r
1102\r
1103**/\r
1104EFI_STATUS\r
1105XhcPeiDisableSlotCmd64 (\r
1106 IN PEI_XHC_DEV *Xhc,\r
1107 IN UINT8 SlotId\r
1108 );\r
1109\r
1110/**\r
1111 System software shall use a Reset Endpoint Command (section 4.11.4.7) to remove the Halted\r
1112 condition in the xHC. After the successful completion of the Reset Endpoint Command, the Endpoint\r
1113 Context is transitioned from the Halted to the Stopped state and the Transfer Ring of the endpoint is\r
1114 reenabled. The next write to the Doorbell of the Endpoint will transition the Endpoint Context from the\r
1115 Stopped to the Running state.\r
1116\r
1117 @param Xhc The XHCI device.\r
1118 @param Urb The urb which makes the endpoint halted.\r
1119\r
1120 @retval EFI_SUCCESS The recovery is successful.\r
1121 @retval Others Failed to recovery halted endpoint.\r
1122\r
1123**/\r
1124EFI_STATUS\r
1125XhcPeiRecoverHaltedEndpoint (\r
1126 IN PEI_XHC_DEV *Xhc,\r
1127 IN URB *Urb\r
1128 );\r
1129\r
12e6c738
FT
1130/**\r
1131 System software shall use a Stop Endpoint Command (section 4.6.9) and the Set TR Dequeue Pointer\r
1132 Command (section 4.6.10) to remove the timed-out TDs from the xHC transfer ring. The next write to\r
1133 the Doorbell of the Endpoint will transition the Endpoint Context from the Stopped to the Running\r
1134 state.\r
1135\r
1136 @param Xhc The XHCI device.\r
1137 @param Urb The urb which doesn't get completed in a specified timeout range.\r
1138\r
1139 @retval EFI_SUCCESS The dequeuing of the TDs is successful.\r
1140 @retval Others Failed to stop the endpoint and dequeue the TDs.\r
1141\r
1142**/\r
1143EFI_STATUS\r
1144XhcPeiDequeueTrbFromEndpoint (\r
1145 IN PEI_XHC_DEV *Xhc,\r
1146 IN URB *Urb\r
1147 );\r
1148\r
d987459f
SZ
1149/**\r
1150 Create a new URB for a new transaction.\r
1151\r
1152 @param Xhc The XHCI device\r
1153 @param DevAddr The device address\r
1154 @param EpAddr Endpoint addrress\r
1155 @param DevSpeed The device speed\r
1156 @param MaxPacket The max packet length of the endpoint\r
1157 @param Type The transaction type\r
1158 @param Request The standard USB request for control transfer\r
1159 @param Data The user data to transfer\r
1160 @param DataLen The length of data buffer\r
1161 @param Callback The function to call when data is transferred\r
1162 @param Context The context to the callback\r
1163\r
1164 @return Created URB or NULL\r
1165\r
1166**/\r
1167URB*\r
1168XhcPeiCreateUrb (\r
1169 IN PEI_XHC_DEV *Xhc,\r
1170 IN UINT8 DevAddr,\r
1171 IN UINT8 EpAddr,\r
1172 IN UINT8 DevSpeed,\r
1173 IN UINTN MaxPacket,\r
1174 IN UINTN Type,\r
1175 IN EFI_USB_DEVICE_REQUEST *Request,\r
1176 IN VOID *Data,\r
1177 IN UINTN DataLen,\r
1178 IN EFI_ASYNC_USB_TRANSFER_CALLBACK Callback,\r
1179 IN VOID *Context\r
1180 );\r
1181\r
1182/**\r
1183 Free an allocated URB.\r
1184\r
1185 @param Xhc The XHCI device.\r
1186 @param Urb The URB to free.\r
1187\r
1188**/\r
1189VOID\r
1190XhcPeiFreeUrb (\r
1191 IN PEI_XHC_DEV *Xhc,\r
1192 IN URB *Urb\r
1193 );\r
1194\r
1195/**\r
1196 Create a transfer TRB.\r
1197\r
1198 @param Xhc The XHCI device\r
1199 @param Urb The urb used to construct the transfer TRB.\r
1200\r
1201 @return Created TRB or NULL\r
1202\r
1203**/\r
1204EFI_STATUS\r
1205XhcPeiCreateTransferTrb (\r
1206 IN PEI_XHC_DEV *Xhc,\r
1207 IN URB *Urb\r
1208 );\r
1209\r
1210/**\r
1211 Synchronize the specified transfer ring to update the enqueue and dequeue pointer.\r
1212\r
1213 @param Xhc The XHCI device.\r
1214 @param TrsRing The transfer ring to sync.\r
1215\r
1216 @retval EFI_SUCCESS The transfer ring is synchronized successfully.\r
1217\r
1218**/\r
1219EFI_STATUS\r
1220XhcPeiSyncTrsRing (\r
1221 IN PEI_XHC_DEV *Xhc,\r
1222 IN TRANSFER_RING *TrsRing\r
1223 );\r
1224\r
1225/**\r
1226 Create XHCI transfer ring.\r
1227\r
1228 @param Xhc The XHCI Device.\r
1229 @param TrbNum The number of TRB in the ring.\r
1230 @param TransferRing The created transfer ring.\r
1231\r
1232**/\r
1233VOID\r
1234XhcPeiCreateTransferRing (\r
1235 IN PEI_XHC_DEV *Xhc,\r
1236 IN UINTN TrbNum,\r
1237 OUT TRANSFER_RING *TransferRing\r
1238 );\r
1239\r
1240/**\r
1241 Check if there is a new generated event.\r
1242\r
1243 @param Xhc The XHCI device.\r
1244 @param EvtRing The event ring to check.\r
1245 @param NewEvtTrb The new event TRB found.\r
1246\r
1247 @retval EFI_SUCCESS Found a new event TRB at the event ring.\r
1248 @retval EFI_NOT_READY The event ring has no new event.\r
1249\r
1250**/\r
1251EFI_STATUS\r
1252XhcPeiCheckNewEvent (\r
1253 IN PEI_XHC_DEV *Xhc,\r
1254 IN EVENT_RING *EvtRing,\r
1255 OUT TRB_TEMPLATE **NewEvtTrb\r
1256 );\r
1257\r
1258/**\r
1259 Synchronize the specified event ring to update the enqueue and dequeue pointer.\r
1260\r
1261 @param Xhc The XHCI device.\r
1262 @param EvtRing The event ring to sync.\r
1263\r
1264 @retval EFI_SUCCESS The event ring is synchronized successfully.\r
1265\r
1266**/\r
1267EFI_STATUS\r
1268XhcPeiSyncEventRing (\r
1269 IN PEI_XHC_DEV *Xhc,\r
1270 IN EVENT_RING *EvtRing\r
1271 );\r
1272\r
1273/**\r
1274 Create XHCI event ring.\r
1275\r
1276 @param Xhc The XHCI device.\r
1277 @param EventRing The created event ring.\r
1278\r
1279**/\r
1280VOID\r
1281XhcPeiCreateEventRing (\r
1282 IN PEI_XHC_DEV *Xhc,\r
1283 OUT EVENT_RING *EventRing\r
1284 );\r
1285\r
1286/**\r
1287 Initialize the XHCI host controller for schedule.\r
1288\r
1289 @param Xhc The XHCI device to be initialized.\r
1290\r
1291**/\r
1292VOID\r
1293XhcPeiInitSched (\r
1294 IN PEI_XHC_DEV *Xhc\r
1295 );\r
1296\r
1297/**\r
1298 Free the resouce allocated at initializing schedule.\r
1299\r
1300 @param Xhc The XHCI device.\r
1301\r
1302**/\r
1303VOID\r
1304XhcPeiFreeSched (\r
1305 IN PEI_XHC_DEV *Xhc\r
1306 );\r
1307\r
1308#endif\r