]> git.proxmox.com Git - mirror_qemu.git/blame - memory.c
Revert "vl: Fix to create migration object before block backends again"
[mirror_qemu.git] / memory.c
CommitLineData
093bc2cd
AK
1/*
2 * Physical memory management
3 *
4 * Copyright 2011 Red Hat, Inc. and/or its affiliates
5 *
6 * Authors:
7 * Avi Kivity <avi@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
6b620ca3
PB
12 * Contributions after 2012-01-13 are licensed under the terms of the
13 * GNU GPL, version 2 or (at your option) any later version.
093bc2cd
AK
14 */
15
d38ea87a 16#include "qemu/osdep.h"
da34e65c 17#include "qapi/error.h"
33c11879
PB
18#include "qemu-common.h"
19#include "cpu.h"
022c62cb
PB
20#include "exec/memory.h"
21#include "exec/address-spaces.h"
409ddd01 22#include "qapi/visitor.h"
1de7afc9 23#include "qemu/bitops.h"
8c56c1a5 24#include "qemu/error-report.h"
2c9b15ca 25#include "qom/object.h"
0ab8ed18 26#include "trace-root.h"
093bc2cd 27
022c62cb 28#include "exec/memory-internal.h"
220c3ebd 29#include "exec/ram_addr.h"
8c56c1a5 30#include "sysemu/kvm.h"
e1c57ab8 31#include "sysemu/sysemu.h"
c9356746 32#include "hw/qdev-properties.h"
b08199c6 33#include "migration/vmstate.h"
67d95c15 34
d197063f
PB
35//#define DEBUG_UNASSIGNED
36
22bde714
JK
37static unsigned memory_region_transaction_depth;
38static bool memory_region_update_pending;
4dc56152 39static bool ioeventfd_update_pending;
7664e80c
AK
40static bool global_dirty_log = false;
41
eae3eb3e 42static QTAILQ_HEAD(, MemoryListener) memory_listeners
72e22d2f 43 = QTAILQ_HEAD_INITIALIZER(memory_listeners);
4ef4db86 44
0d673e36
AK
45static QTAILQ_HEAD(, AddressSpace) address_spaces
46 = QTAILQ_HEAD_INITIALIZER(address_spaces);
47
967dc9b1
AK
48static GHashTable *flat_views;
49
093bc2cd
AK
50typedef struct AddrRange AddrRange;
51
8417cebf 52/*
c9cdaa3a 53 * Note that signed integers are needed for negative offsetting in aliases
8417cebf
AK
54 * (large MemoryRegion::alias_offset).
55 */
093bc2cd 56struct AddrRange {
08dafab4
AK
57 Int128 start;
58 Int128 size;
093bc2cd
AK
59};
60
08dafab4 61static AddrRange addrrange_make(Int128 start, Int128 size)
093bc2cd
AK
62{
63 return (AddrRange) { start, size };
64}
65
66static bool addrrange_equal(AddrRange r1, AddrRange r2)
67{
08dafab4 68 return int128_eq(r1.start, r2.start) && int128_eq(r1.size, r2.size);
093bc2cd
AK
69}
70
08dafab4 71static Int128 addrrange_end(AddrRange r)
093bc2cd 72{
08dafab4 73 return int128_add(r.start, r.size);
093bc2cd
AK
74}
75
08dafab4 76static AddrRange addrrange_shift(AddrRange range, Int128 delta)
093bc2cd 77{
08dafab4 78 int128_addto(&range.start, delta);
093bc2cd
AK
79 return range;
80}
81
08dafab4
AK
82static bool addrrange_contains(AddrRange range, Int128 addr)
83{
84 return int128_ge(addr, range.start)
85 && int128_lt(addr, addrrange_end(range));
86}
87
093bc2cd
AK
88static bool addrrange_intersects(AddrRange r1, AddrRange r2)
89{
08dafab4
AK
90 return addrrange_contains(r1, r2.start)
91 || addrrange_contains(r2, r1.start);
093bc2cd
AK
92}
93
94static AddrRange addrrange_intersection(AddrRange r1, AddrRange r2)
95{
08dafab4
AK
96 Int128 start = int128_max(r1.start, r2.start);
97 Int128 end = int128_min(addrrange_end(r1), addrrange_end(r2));
98 return addrrange_make(start, int128_sub(end, start));
093bc2cd
AK
99}
100
0e0d36b4
AK
101enum ListenerDirection { Forward, Reverse };
102
7376e582 103#define MEMORY_LISTENER_CALL_GLOBAL(_callback, _direction, _args...) \
0e0d36b4
AK
104 do { \
105 MemoryListener *_listener; \
106 \
107 switch (_direction) { \
108 case Forward: \
109 QTAILQ_FOREACH(_listener, &memory_listeners, link) { \
975aefe0
AK
110 if (_listener->_callback) { \
111 _listener->_callback(_listener, ##_args); \
112 } \
0e0d36b4
AK
113 } \
114 break; \
115 case Reverse: \
eae3eb3e 116 QTAILQ_FOREACH_REVERSE(_listener, &memory_listeners, link) { \
975aefe0
AK
117 if (_listener->_callback) { \
118 _listener->_callback(_listener, ##_args); \
119 } \
0e0d36b4
AK
120 } \
121 break; \
122 default: \
123 abort(); \
124 } \
125 } while (0)
126
9a54635d 127#define MEMORY_LISTENER_CALL(_as, _callback, _direction, _section, _args...) \
7376e582
AK
128 do { \
129 MemoryListener *_listener; \
130 \
131 switch (_direction) { \
132 case Forward: \
eae3eb3e 133 QTAILQ_FOREACH(_listener, &(_as)->listeners, link_as) { \
9a54635d 134 if (_listener->_callback) { \
7376e582
AK
135 _listener->_callback(_listener, _section, ##_args); \
136 } \
137 } \
138 break; \
139 case Reverse: \
eae3eb3e 140 QTAILQ_FOREACH_REVERSE(_listener, &(_as)->listeners, link_as) { \
9a54635d 141 if (_listener->_callback) { \
7376e582
AK
142 _listener->_callback(_listener, _section, ##_args); \
143 } \
144 } \
145 break; \
146 default: \
147 abort(); \
148 } \
149 } while (0)
150
dfde4e6e 151/* No need to ref/unref .mr, the FlatRange keeps it alive. */
b2dfd71c 152#define MEMORY_LISTENER_UPDATE_REGION(fr, as, dir, callback, _args...) \
9c1f8f44 153 do { \
16620684
AK
154 MemoryRegionSection mrs = section_from_flat_range(fr, \
155 address_space_to_flatview(as)); \
9a54635d 156 MEMORY_LISTENER_CALL(as, callback, dir, &mrs, ##_args); \
9c1f8f44 157 } while(0)
0e0d36b4 158
093bc2cd
AK
159struct CoalescedMemoryRange {
160 AddrRange addr;
161 QTAILQ_ENTRY(CoalescedMemoryRange) link;
162};
163
3e9d69e7
AK
164struct MemoryRegionIoeventfd {
165 AddrRange addr;
166 bool match_data;
167 uint64_t data;
753d5e14 168 EventNotifier *e;
3e9d69e7
AK
169};
170
73bb753d
TB
171static bool memory_region_ioeventfd_before(MemoryRegionIoeventfd *a,
172 MemoryRegionIoeventfd *b)
3e9d69e7 173{
73bb753d 174 if (int128_lt(a->addr.start, b->addr.start)) {
3e9d69e7 175 return true;
73bb753d 176 } else if (int128_gt(a->addr.start, b->addr.start)) {
3e9d69e7 177 return false;
73bb753d 178 } else if (int128_lt(a->addr.size, b->addr.size)) {
3e9d69e7 179 return true;
73bb753d 180 } else if (int128_gt(a->addr.size, b->addr.size)) {
3e9d69e7 181 return false;
73bb753d 182 } else if (a->match_data < b->match_data) {
3e9d69e7 183 return true;
73bb753d 184 } else if (a->match_data > b->match_data) {
3e9d69e7 185 return false;
73bb753d
TB
186 } else if (a->match_data) {
187 if (a->data < b->data) {
3e9d69e7 188 return true;
73bb753d 189 } else if (a->data > b->data) {
3e9d69e7
AK
190 return false;
191 }
192 }
73bb753d 193 if (a->e < b->e) {
3e9d69e7 194 return true;
73bb753d 195 } else if (a->e > b->e) {
3e9d69e7
AK
196 return false;
197 }
198 return false;
199}
200
73bb753d
TB
201static bool memory_region_ioeventfd_equal(MemoryRegionIoeventfd *a,
202 MemoryRegionIoeventfd *b)
3e9d69e7
AK
203{
204 return !memory_region_ioeventfd_before(a, b)
205 && !memory_region_ioeventfd_before(b, a);
206}
207
093bc2cd
AK
208/* Range of memory in the global map. Addresses are absolute. */
209struct FlatRange {
210 MemoryRegion *mr;
a8170e5e 211 hwaddr offset_in_region;
093bc2cd 212 AddrRange addr;
5a583347 213 uint8_t dirty_log_mask;
b138e654 214 bool romd_mode;
fb1cd6f9 215 bool readonly;
c26763f8 216 bool nonvolatile;
3ac7d43a 217 int has_coalesced_range;
093bc2cd
AK
218};
219
093bc2cd
AK
220#define FOR_EACH_FLAT_RANGE(var, view) \
221 for (var = (view)->ranges; var < (view)->ranges + (view)->nr; ++var)
222
9c1f8f44 223static inline MemoryRegionSection
16620684 224section_from_flat_range(FlatRange *fr, FlatView *fv)
9c1f8f44
PB
225{
226 return (MemoryRegionSection) {
227 .mr = fr->mr,
16620684 228 .fv = fv,
9c1f8f44
PB
229 .offset_within_region = fr->offset_in_region,
230 .size = fr->addr.size,
231 .offset_within_address_space = int128_get64(fr->addr.start),
232 .readonly = fr->readonly,
c26763f8 233 .nonvolatile = fr->nonvolatile,
9c1f8f44
PB
234 };
235}
236
093bc2cd
AK
237static bool flatrange_equal(FlatRange *a, FlatRange *b)
238{
239 return a->mr == b->mr
240 && addrrange_equal(a->addr, b->addr)
d0a9b5bc 241 && a->offset_in_region == b->offset_in_region
b138e654 242 && a->romd_mode == b->romd_mode
c26763f8
MAL
243 && a->readonly == b->readonly
244 && a->nonvolatile == b->nonvolatile;
093bc2cd
AK
245}
246
89c177bb 247static FlatView *flatview_new(MemoryRegion *mr_root)
093bc2cd 248{
cc94cd6d
AK
249 FlatView *view;
250
251 view = g_new0(FlatView, 1);
856d7245 252 view->ref = 1;
89c177bb
AK
253 view->root = mr_root;
254 memory_region_ref(mr_root);
02d9651d 255 trace_flatview_new(view, mr_root);
cc94cd6d
AK
256
257 return view;
093bc2cd
AK
258}
259
260/* Insert a range into a given position. Caller is responsible for maintaining
261 * sorting order.
262 */
263static void flatview_insert(FlatView *view, unsigned pos, FlatRange *range)
264{
265 if (view->nr == view->nr_allocated) {
266 view->nr_allocated = MAX(2 * view->nr, 10);
7267c094 267 view->ranges = g_realloc(view->ranges,
093bc2cd
AK
268 view->nr_allocated * sizeof(*view->ranges));
269 }
270 memmove(view->ranges + pos + 1, view->ranges + pos,
271 (view->nr - pos) * sizeof(FlatRange));
272 view->ranges[pos] = *range;
dfde4e6e 273 memory_region_ref(range->mr);
093bc2cd
AK
274 ++view->nr;
275}
276
277static void flatview_destroy(FlatView *view)
278{
dfde4e6e
PB
279 int i;
280
02d9651d 281 trace_flatview_destroy(view, view->root);
66a6df1d
AK
282 if (view->dispatch) {
283 address_space_dispatch_free(view->dispatch);
284 }
dfde4e6e
PB
285 for (i = 0; i < view->nr; i++) {
286 memory_region_unref(view->ranges[i].mr);
287 }
7267c094 288 g_free(view->ranges);
89c177bb 289 memory_region_unref(view->root);
a9a0c06d 290 g_free(view);
093bc2cd
AK
291}
292
447b0d0b 293static bool flatview_ref(FlatView *view)
856d7245 294{
447b0d0b 295 return atomic_fetch_inc_nonzero(&view->ref) > 0;
856d7245
PB
296}
297
48564041 298void flatview_unref(FlatView *view)
856d7245
PB
299{
300 if (atomic_fetch_dec(&view->ref) == 1) {
02d9651d 301 trace_flatview_destroy_rcu(view, view->root);
092aa2fc 302 assert(view->root);
66a6df1d 303 call_rcu(view, flatview_destroy, rcu);
856d7245
PB
304 }
305}
306
3d8e6bf9
AK
307static bool can_merge(FlatRange *r1, FlatRange *r2)
308{
08dafab4 309 return int128_eq(addrrange_end(r1->addr), r2->addr.start)
3d8e6bf9 310 && r1->mr == r2->mr
08dafab4
AK
311 && int128_eq(int128_add(int128_make64(r1->offset_in_region),
312 r1->addr.size),
313 int128_make64(r2->offset_in_region))
d0a9b5bc 314 && r1->dirty_log_mask == r2->dirty_log_mask
b138e654 315 && r1->romd_mode == r2->romd_mode
c26763f8
MAL
316 && r1->readonly == r2->readonly
317 && r1->nonvolatile == r2->nonvolatile;
3d8e6bf9
AK
318}
319
8508e024 320/* Attempt to simplify a view by merging adjacent ranges */
3d8e6bf9
AK
321static void flatview_simplify(FlatView *view)
322{
323 unsigned i, j;
324
325 i = 0;
326 while (i < view->nr) {
327 j = i + 1;
328 while (j < view->nr
329 && can_merge(&view->ranges[j-1], &view->ranges[j])) {
08dafab4 330 int128_addto(&view->ranges[i].addr.size, view->ranges[j].addr.size);
3d8e6bf9
AK
331 ++j;
332 }
333 ++i;
334 memmove(&view->ranges[i], &view->ranges[j],
335 (view->nr - j) * sizeof(view->ranges[j]));
336 view->nr -= j - i;
337 }
338}
339
e7342aa3
PB
340static bool memory_region_big_endian(MemoryRegion *mr)
341{
342#ifdef TARGET_WORDS_BIGENDIAN
343 return mr->ops->endianness != DEVICE_LITTLE_ENDIAN;
344#else
345 return mr->ops->endianness == DEVICE_BIG_ENDIAN;
346#endif
347}
348
e11ef3d1
PB
349static bool memory_region_wrong_endianness(MemoryRegion *mr)
350{
351#ifdef TARGET_WORDS_BIGENDIAN
352 return mr->ops->endianness == DEVICE_LITTLE_ENDIAN;
353#else
354 return mr->ops->endianness == DEVICE_BIG_ENDIAN;
355#endif
356}
357
358static void adjust_endianness(MemoryRegion *mr, uint64_t *data, unsigned size)
359{
360 if (memory_region_wrong_endianness(mr)) {
361 switch (size) {
362 case 1:
363 break;
364 case 2:
365 *data = bswap16(*data);
366 break;
367 case 4:
368 *data = bswap32(*data);
369 break;
370 case 8:
371 *data = bswap64(*data);
372 break;
373 default:
374 abort();
375 }
376 }
377}
378
3c754a93 379static inline void memory_region_shift_read_access(uint64_t *value,
98f52cdb 380 signed shift,
3c754a93
PMD
381 uint64_t mask,
382 uint64_t tmp)
383{
98f52cdb
PMD
384 if (shift >= 0) {
385 *value |= (tmp & mask) << shift;
386 } else {
387 *value |= (tmp & mask) >> -shift;
388 }
3c754a93
PMD
389}
390
391static inline uint64_t memory_region_shift_write_access(uint64_t *value,
98f52cdb 392 signed shift,
3c754a93
PMD
393 uint64_t mask)
394{
98f52cdb
PMD
395 uint64_t tmp;
396
397 if (shift >= 0) {
398 tmp = (*value >> shift) & mask;
399 } else {
400 tmp = (*value << -shift) & mask;
401 }
402
403 return tmp;
3c754a93
PMD
404}
405
4779dc1d
HB
406static hwaddr memory_region_to_absolute_addr(MemoryRegion *mr, hwaddr offset)
407{
408 MemoryRegion *root;
409 hwaddr abs_addr = offset;
410
411 abs_addr += mr->addr;
412 for (root = mr; root->container; ) {
413 root = root->container;
414 abs_addr += root->addr;
415 }
416
417 return abs_addr;
418}
419
5a68be94
HB
420static int get_cpu_index(void)
421{
422 if (current_cpu) {
423 return current_cpu->cpu_index;
424 }
425 return -1;
426}
427
cc05c43a 428static MemTxResult memory_region_read_accessor(MemoryRegion *mr,
ce5d2f33
PB
429 hwaddr addr,
430 uint64_t *value,
431 unsigned size,
98f52cdb 432 signed shift,
cc05c43a
PM
433 uint64_t mask,
434 MemTxAttrs attrs)
ce5d2f33 435{
ce5d2f33
PB
436 uint64_t tmp;
437
cc05c43a 438 tmp = mr->ops->read(mr->opaque, addr, size);
23d92d68 439 if (mr->subpage) {
5a68be94 440 trace_memory_region_subpage_read(get_cpu_index(), mr, addr, tmp, size);
f2d08942
HB
441 } else if (mr == &io_mem_notdirty) {
442 /* Accesses to code which has previously been translated into a TB show
443 * up in the MMIO path, as accesses to the io_mem_notdirty
444 * MemoryRegion. */
445 trace_memory_region_tb_read(get_cpu_index(), addr, tmp, size);
4779dc1d
HB
446 } else if (TRACE_MEMORY_REGION_OPS_READ_ENABLED) {
447 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
5a68be94 448 trace_memory_region_ops_read(get_cpu_index(), mr, abs_addr, tmp, size);
23d92d68 449 }
3c754a93 450 memory_region_shift_read_access(value, shift, mask, tmp);
cc05c43a 451 return MEMTX_OK;
ce5d2f33
PB
452}
453
cc05c43a
PM
454static MemTxResult memory_region_read_with_attrs_accessor(MemoryRegion *mr,
455 hwaddr addr,
456 uint64_t *value,
457 unsigned size,
98f52cdb 458 signed shift,
cc05c43a
PM
459 uint64_t mask,
460 MemTxAttrs attrs)
164a4dcd 461{
cc05c43a
PM
462 uint64_t tmp = 0;
463 MemTxResult r;
164a4dcd 464
cc05c43a 465 r = mr->ops->read_with_attrs(mr->opaque, addr, &tmp, size, attrs);
23d92d68 466 if (mr->subpage) {
5a68be94 467 trace_memory_region_subpage_read(get_cpu_index(), mr, addr, tmp, size);
f2d08942
HB
468 } else if (mr == &io_mem_notdirty) {
469 /* Accesses to code which has previously been translated into a TB show
470 * up in the MMIO path, as accesses to the io_mem_notdirty
471 * MemoryRegion. */
472 trace_memory_region_tb_read(get_cpu_index(), addr, tmp, size);
4779dc1d
HB
473 } else if (TRACE_MEMORY_REGION_OPS_READ_ENABLED) {
474 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
5a68be94 475 trace_memory_region_ops_read(get_cpu_index(), mr, abs_addr, tmp, size);
23d92d68 476 }
3c754a93 477 memory_region_shift_read_access(value, shift, mask, tmp);
cc05c43a 478 return r;
164a4dcd
AK
479}
480
cc05c43a
PM
481static MemTxResult memory_region_write_accessor(MemoryRegion *mr,
482 hwaddr addr,
483 uint64_t *value,
484 unsigned size,
98f52cdb 485 signed shift,
cc05c43a
PM
486 uint64_t mask,
487 MemTxAttrs attrs)
164a4dcd 488{
3c754a93 489 uint64_t tmp = memory_region_shift_write_access(value, shift, mask);
164a4dcd 490
23d92d68 491 if (mr->subpage) {
5a68be94 492 trace_memory_region_subpage_write(get_cpu_index(), mr, addr, tmp, size);
f2d08942
HB
493 } else if (mr == &io_mem_notdirty) {
494 /* Accesses to code which has previously been translated into a TB show
495 * up in the MMIO path, as accesses to the io_mem_notdirty
496 * MemoryRegion. */
497 trace_memory_region_tb_write(get_cpu_index(), addr, tmp, size);
4779dc1d
HB
498 } else if (TRACE_MEMORY_REGION_OPS_WRITE_ENABLED) {
499 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
5a68be94 500 trace_memory_region_ops_write(get_cpu_index(), mr, abs_addr, tmp, size);
23d92d68 501 }
164a4dcd 502 mr->ops->write(mr->opaque, addr, tmp, size);
cc05c43a 503 return MEMTX_OK;
164a4dcd
AK
504}
505
cc05c43a
PM
506static MemTxResult memory_region_write_with_attrs_accessor(MemoryRegion *mr,
507 hwaddr addr,
508 uint64_t *value,
509 unsigned size,
98f52cdb 510 signed shift,
cc05c43a
PM
511 uint64_t mask,
512 MemTxAttrs attrs)
513{
3c754a93 514 uint64_t tmp = memory_region_shift_write_access(value, shift, mask);
cc05c43a 515
23d92d68 516 if (mr->subpage) {
5a68be94 517 trace_memory_region_subpage_write(get_cpu_index(), mr, addr, tmp, size);
f2d08942
HB
518 } else if (mr == &io_mem_notdirty) {
519 /* Accesses to code which has previously been translated into a TB show
520 * up in the MMIO path, as accesses to the io_mem_notdirty
521 * MemoryRegion. */
522 trace_memory_region_tb_write(get_cpu_index(), addr, tmp, size);
4779dc1d
HB
523 } else if (TRACE_MEMORY_REGION_OPS_WRITE_ENABLED) {
524 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
5a68be94 525 trace_memory_region_ops_write(get_cpu_index(), mr, abs_addr, tmp, size);
23d92d68 526 }
cc05c43a
PM
527 return mr->ops->write_with_attrs(mr->opaque, addr, tmp, size, attrs);
528}
529
530static MemTxResult access_with_adjusted_size(hwaddr addr,
164a4dcd
AK
531 uint64_t *value,
532 unsigned size,
533 unsigned access_size_min,
534 unsigned access_size_max,
05e015f7
KF
535 MemTxResult (*access_fn)
536 (MemoryRegion *mr,
537 hwaddr addr,
538 uint64_t *value,
539 unsigned size,
98f52cdb 540 signed shift,
05e015f7
KF
541 uint64_t mask,
542 MemTxAttrs attrs),
cc05c43a
PM
543 MemoryRegion *mr,
544 MemTxAttrs attrs)
164a4dcd
AK
545{
546 uint64_t access_mask;
547 unsigned access_size;
548 unsigned i;
cc05c43a 549 MemTxResult r = MEMTX_OK;
164a4dcd
AK
550
551 if (!access_size_min) {
552 access_size_min = 1;
553 }
554 if (!access_size_max) {
555 access_size_max = 4;
556 }
ce5d2f33
PB
557
558 /* FIXME: support unaligned access? */
164a4dcd 559 access_size = MAX(MIN(size, access_size_max), access_size_min);
36960b4d 560 access_mask = MAKE_64BIT_MASK(0, access_size * 8);
e7342aa3
PB
561 if (memory_region_big_endian(mr)) {
562 for (i = 0; i < size; i += access_size) {
05e015f7 563 r |= access_fn(mr, addr + i, value, access_size,
cc05c43a 564 (size - access_size - i) * 8, access_mask, attrs);
e7342aa3
PB
565 }
566 } else {
567 for (i = 0; i < size; i += access_size) {
05e015f7 568 r |= access_fn(mr, addr + i, value, access_size, i * 8,
cc05c43a 569 access_mask, attrs);
e7342aa3 570 }
164a4dcd 571 }
cc05c43a 572 return r;
164a4dcd
AK
573}
574
e2177955
AK
575static AddressSpace *memory_region_to_address_space(MemoryRegion *mr)
576{
0d673e36
AK
577 AddressSpace *as;
578
feca4ac1
PB
579 while (mr->container) {
580 mr = mr->container;
e2177955 581 }
0d673e36
AK
582 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
583 if (mr == as->root) {
584 return as;
585 }
e2177955 586 }
eed2bacf 587 return NULL;
e2177955
AK
588}
589
093bc2cd
AK
590/* Render a memory region into the global view. Ranges in @view obscure
591 * ranges in @mr.
592 */
593static void render_memory_region(FlatView *view,
594 MemoryRegion *mr,
08dafab4 595 Int128 base,
fb1cd6f9 596 AddrRange clip,
c26763f8
MAL
597 bool readonly,
598 bool nonvolatile)
093bc2cd
AK
599{
600 MemoryRegion *subregion;
601 unsigned i;
a8170e5e 602 hwaddr offset_in_region;
08dafab4
AK
603 Int128 remain;
604 Int128 now;
093bc2cd
AK
605 FlatRange fr;
606 AddrRange tmp;
607
6bba19ba
AK
608 if (!mr->enabled) {
609 return;
610 }
611
08dafab4 612 int128_addto(&base, int128_make64(mr->addr));
fb1cd6f9 613 readonly |= mr->readonly;
c26763f8 614 nonvolatile |= mr->nonvolatile;
093bc2cd
AK
615
616 tmp = addrrange_make(base, mr->size);
617
618 if (!addrrange_intersects(tmp, clip)) {
619 return;
620 }
621
622 clip = addrrange_intersection(tmp, clip);
623
624 if (mr->alias) {
08dafab4
AK
625 int128_subfrom(&base, int128_make64(mr->alias->addr));
626 int128_subfrom(&base, int128_make64(mr->alias_offset));
c26763f8
MAL
627 render_memory_region(view, mr->alias, base, clip,
628 readonly, nonvolatile);
093bc2cd
AK
629 return;
630 }
631
632 /* Render subregions in priority order. */
633 QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) {
c26763f8
MAL
634 render_memory_region(view, subregion, base, clip,
635 readonly, nonvolatile);
093bc2cd
AK
636 }
637
14a3c10a 638 if (!mr->terminates) {
093bc2cd
AK
639 return;
640 }
641
08dafab4 642 offset_in_region = int128_get64(int128_sub(clip.start, base));
093bc2cd
AK
643 base = clip.start;
644 remain = clip.size;
645
2eb74e1a 646 fr.mr = mr;
6f6a5ef3 647 fr.dirty_log_mask = memory_region_get_dirty_log_mask(mr);
b138e654 648 fr.romd_mode = mr->romd_mode;
2eb74e1a 649 fr.readonly = readonly;
c26763f8 650 fr.nonvolatile = nonvolatile;
3ac7d43a 651 fr.has_coalesced_range = 0;
2eb74e1a 652
093bc2cd 653 /* Render the region itself into any gaps left by the current view. */
08dafab4
AK
654 for (i = 0; i < view->nr && int128_nz(remain); ++i) {
655 if (int128_ge(base, addrrange_end(view->ranges[i].addr))) {
093bc2cd
AK
656 continue;
657 }
08dafab4
AK
658 if (int128_lt(base, view->ranges[i].addr.start)) {
659 now = int128_min(remain,
660 int128_sub(view->ranges[i].addr.start, base));
093bc2cd
AK
661 fr.offset_in_region = offset_in_region;
662 fr.addr = addrrange_make(base, now);
663 flatview_insert(view, i, &fr);
664 ++i;
08dafab4
AK
665 int128_addto(&base, now);
666 offset_in_region += int128_get64(now);
667 int128_subfrom(&remain, now);
093bc2cd 668 }
d26a8cae
AK
669 now = int128_sub(int128_min(int128_add(base, remain),
670 addrrange_end(view->ranges[i].addr)),
671 base);
672 int128_addto(&base, now);
673 offset_in_region += int128_get64(now);
674 int128_subfrom(&remain, now);
093bc2cd 675 }
08dafab4 676 if (int128_nz(remain)) {
093bc2cd
AK
677 fr.offset_in_region = offset_in_region;
678 fr.addr = addrrange_make(base, remain);
679 flatview_insert(view, i, &fr);
680 }
681}
682
89c177bb
AK
683static MemoryRegion *memory_region_get_flatview_root(MemoryRegion *mr)
684{
e673ba9a
PB
685 while (mr->enabled) {
686 if (mr->alias) {
687 if (!mr->alias_offset && int128_ge(mr->size, mr->alias->size)) {
688 /* The alias is included in its entirety. Use it as
689 * the "real" root, so that we can share more FlatViews.
690 */
691 mr = mr->alias;
692 continue;
693 }
694 } else if (!mr->terminates) {
695 unsigned int found = 0;
696 MemoryRegion *child, *next = NULL;
697 QTAILQ_FOREACH(child, &mr->subregions, subregions_link) {
698 if (child->enabled) {
699 if (++found > 1) {
700 next = NULL;
701 break;
702 }
703 if (!child->addr && int128_ge(mr->size, child->size)) {
704 /* A child is included in its entirety. If it's the only
705 * enabled one, use it in the hope of finding an alias down the
706 * way. This will also let us share FlatViews.
707 */
708 next = child;
709 }
710 }
711 }
092aa2fc
AK
712 if (found == 0) {
713 return NULL;
714 }
e673ba9a
PB
715 if (next) {
716 mr = next;
717 continue;
718 }
719 }
720
092aa2fc 721 return mr;
89c177bb
AK
722 }
723
092aa2fc 724 return NULL;
89c177bb
AK
725}
726
093bc2cd 727/* Render a memory topology into a list of disjoint absolute ranges. */
a9a0c06d 728static FlatView *generate_memory_topology(MemoryRegion *mr)
093bc2cd 729{
9bf561e3 730 int i;
a9a0c06d 731 FlatView *view;
093bc2cd 732
89c177bb 733 view = flatview_new(mr);
093bc2cd 734
83f3c251 735 if (mr) {
a9a0c06d 736 render_memory_region(view, mr, int128_zero(),
c26763f8
MAL
737 addrrange_make(int128_zero(), int128_2_64()),
738 false, false);
83f3c251 739 }
a9a0c06d 740 flatview_simplify(view);
093bc2cd 741
9bf561e3
AK
742 view->dispatch = address_space_dispatch_new(view);
743 for (i = 0; i < view->nr; i++) {
744 MemoryRegionSection mrs =
745 section_from_flat_range(&view->ranges[i], view);
746 flatview_add_to_dispatch(view, &mrs);
747 }
748 address_space_dispatch_compact(view->dispatch);
967dc9b1 749 g_hash_table_replace(flat_views, mr, view);
9bf561e3 750
093bc2cd
AK
751 return view;
752}
753
3e9d69e7
AK
754static void address_space_add_del_ioeventfds(AddressSpace *as,
755 MemoryRegionIoeventfd *fds_new,
756 unsigned fds_new_nb,
757 MemoryRegionIoeventfd *fds_old,
758 unsigned fds_old_nb)
759{
760 unsigned iold, inew;
80a1ea37
AK
761 MemoryRegionIoeventfd *fd;
762 MemoryRegionSection section;
3e9d69e7
AK
763
764 /* Generate a symmetric difference of the old and new fd sets, adding
765 * and deleting as necessary.
766 */
767
768 iold = inew = 0;
769 while (iold < fds_old_nb || inew < fds_new_nb) {
770 if (iold < fds_old_nb
771 && (inew == fds_new_nb
73bb753d
TB
772 || memory_region_ioeventfd_before(&fds_old[iold],
773 &fds_new[inew]))) {
80a1ea37
AK
774 fd = &fds_old[iold];
775 section = (MemoryRegionSection) {
16620684 776 .fv = address_space_to_flatview(as),
80a1ea37 777 .offset_within_address_space = int128_get64(fd->addr.start),
052e87b0 778 .size = fd->addr.size,
80a1ea37 779 };
9a54635d 780 MEMORY_LISTENER_CALL(as, eventfd_del, Forward, &section,
753d5e14 781 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
782 ++iold;
783 } else if (inew < fds_new_nb
784 && (iold == fds_old_nb
73bb753d
TB
785 || memory_region_ioeventfd_before(&fds_new[inew],
786 &fds_old[iold]))) {
80a1ea37
AK
787 fd = &fds_new[inew];
788 section = (MemoryRegionSection) {
16620684 789 .fv = address_space_to_flatview(as),
80a1ea37 790 .offset_within_address_space = int128_get64(fd->addr.start),
052e87b0 791 .size = fd->addr.size,
80a1ea37 792 };
9a54635d 793 MEMORY_LISTENER_CALL(as, eventfd_add, Reverse, &section,
753d5e14 794 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
795 ++inew;
796 } else {
797 ++iold;
798 ++inew;
799 }
800 }
801}
802
48564041 803FlatView *address_space_get_flatview(AddressSpace *as)
856d7245
PB
804{
805 FlatView *view;
806
374f2981 807 rcu_read_lock();
447b0d0b 808 do {
16620684 809 view = address_space_to_flatview(as);
447b0d0b
PB
810 /* If somebody has replaced as->current_map concurrently,
811 * flatview_ref returns false.
812 */
813 } while (!flatview_ref(view));
374f2981 814 rcu_read_unlock();
856d7245
PB
815 return view;
816}
817
3e9d69e7
AK
818static void address_space_update_ioeventfds(AddressSpace *as)
819{
99e86347 820 FlatView *view;
3e9d69e7
AK
821 FlatRange *fr;
822 unsigned ioeventfd_nb = 0;
823 MemoryRegionIoeventfd *ioeventfds = NULL;
824 AddrRange tmp;
825 unsigned i;
826
856d7245 827 view = address_space_get_flatview(as);
99e86347 828 FOR_EACH_FLAT_RANGE(fr, view) {
3e9d69e7
AK
829 for (i = 0; i < fr->mr->ioeventfd_nb; ++i) {
830 tmp = addrrange_shift(fr->mr->ioeventfds[i].addr,
08dafab4
AK
831 int128_sub(fr->addr.start,
832 int128_make64(fr->offset_in_region)));
3e9d69e7
AK
833 if (addrrange_intersects(fr->addr, tmp)) {
834 ++ioeventfd_nb;
7267c094 835 ioeventfds = g_realloc(ioeventfds,
3e9d69e7
AK
836 ioeventfd_nb * sizeof(*ioeventfds));
837 ioeventfds[ioeventfd_nb-1] = fr->mr->ioeventfds[i];
838 ioeventfds[ioeventfd_nb-1].addr = tmp;
839 }
840 }
841 }
842
843 address_space_add_del_ioeventfds(as, ioeventfds, ioeventfd_nb,
844 as->ioeventfds, as->ioeventfd_nb);
845
7267c094 846 g_free(as->ioeventfds);
3e9d69e7
AK
847 as->ioeventfds = ioeventfds;
848 as->ioeventfd_nb = ioeventfd_nb;
856d7245 849 flatview_unref(view);
3e9d69e7
AK
850}
851
909bf763
PB
852static void flat_range_coalesced_io_del(FlatRange *fr, AddressSpace *as)
853{
1f7af804
PB
854 if (!fr->has_coalesced_range) {
855 return;
856 }
857
3ac7d43a
PB
858 if (--fr->has_coalesced_range > 0) {
859 return;
860 }
861
909bf763
PB
862 MEMORY_LISTENER_UPDATE_REGION(fr, as, Reverse, coalesced_io_del,
863 int128_get64(fr->addr.start),
864 int128_get64(fr->addr.size));
865}
866
867static void flat_range_coalesced_io_add(FlatRange *fr, AddressSpace *as)
868{
869 MemoryRegion *mr = fr->mr;
870 CoalescedMemoryRange *cmr;
871 AddrRange tmp;
872
1f7af804
PB
873 if (QTAILQ_EMPTY(&mr->coalesced)) {
874 return;
875 }
876
3ac7d43a
PB
877 if (fr->has_coalesced_range++) {
878 return;
879 }
880
909bf763
PB
881 QTAILQ_FOREACH(cmr, &mr->coalesced, link) {
882 tmp = addrrange_shift(cmr->addr,
883 int128_sub(fr->addr.start,
884 int128_make64(fr->offset_in_region)));
885 if (!addrrange_intersects(tmp, fr->addr)) {
886 continue;
887 }
888 tmp = addrrange_intersection(tmp, fr->addr);
889 MEMORY_LISTENER_UPDATE_REGION(fr, as, Forward, coalesced_io_add,
890 int128_get64(tmp.start),
891 int128_get64(tmp.size));
892 }
893}
894
b8af1afb 895static void address_space_update_topology_pass(AddressSpace *as,
a9a0c06d
PB
896 const FlatView *old_view,
897 const FlatView *new_view,
b8af1afb 898 bool adding)
093bc2cd 899{
093bc2cd
AK
900 unsigned iold, inew;
901 FlatRange *frold, *frnew;
093bc2cd
AK
902
903 /* Generate a symmetric difference of the old and new memory maps.
904 * Kill ranges in the old map, and instantiate ranges in the new map.
905 */
906 iold = inew = 0;
a9a0c06d
PB
907 while (iold < old_view->nr || inew < new_view->nr) {
908 if (iold < old_view->nr) {
909 frold = &old_view->ranges[iold];
093bc2cd
AK
910 } else {
911 frold = NULL;
912 }
a9a0c06d
PB
913 if (inew < new_view->nr) {
914 frnew = &new_view->ranges[inew];
093bc2cd
AK
915 } else {
916 frnew = NULL;
917 }
918
919 if (frold
920 && (!frnew
08dafab4
AK
921 || int128_lt(frold->addr.start, frnew->addr.start)
922 || (int128_eq(frold->addr.start, frnew->addr.start)
093bc2cd 923 && !flatrange_equal(frold, frnew)))) {
41a6e477 924 /* In old but not in new, or in both but attributes changed. */
093bc2cd 925
b8af1afb 926 if (!adding) {
3ac7d43a 927 flat_range_coalesced_io_del(frold, as);
72e22d2f 928 MEMORY_LISTENER_UPDATE_REGION(frold, as, Reverse, region_del);
b8af1afb
AK
929 }
930
093bc2cd
AK
931 ++iold;
932 } else if (frold && frnew && flatrange_equal(frold, frnew)) {
41a6e477 933 /* In both and unchanged (except logging may have changed) */
093bc2cd 934
4f826024 935 if (adding) {
50c1e149 936 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_nop);
b2dfd71c
PB
937 if (frnew->dirty_log_mask & ~frold->dirty_log_mask) {
938 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, log_start,
939 frold->dirty_log_mask,
940 frnew->dirty_log_mask);
941 }
942 if (frold->dirty_log_mask & ~frnew->dirty_log_mask) {
943 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Reverse, log_stop,
944 frold->dirty_log_mask,
945 frnew->dirty_log_mask);
b8af1afb 946 }
5a583347
AK
947 }
948
093bc2cd
AK
949 ++iold;
950 ++inew;
093bc2cd
AK
951 } else {
952 /* In new */
953
b8af1afb 954 if (adding) {
72e22d2f 955 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_add);
3ac7d43a 956 flat_range_coalesced_io_add(frnew, as);
b8af1afb
AK
957 }
958
093bc2cd
AK
959 ++inew;
960 }
961 }
b8af1afb
AK
962}
963
967dc9b1
AK
964static void flatviews_init(void)
965{
092aa2fc
AK
966 static FlatView *empty_view;
967
967dc9b1
AK
968 if (flat_views) {
969 return;
970 }
971
972 flat_views = g_hash_table_new_full(g_direct_hash, g_direct_equal, NULL,
973 (GDestroyNotify) flatview_unref);
092aa2fc
AK
974 if (!empty_view) {
975 empty_view = generate_memory_topology(NULL);
976 /* We keep it alive forever in the global variable. */
977 flatview_ref(empty_view);
978 } else {
979 g_hash_table_replace(flat_views, NULL, empty_view);
980 flatview_ref(empty_view);
981 }
967dc9b1
AK
982}
983
984static void flatviews_reset(void)
985{
986 AddressSpace *as;
987
988 if (flat_views) {
989 g_hash_table_unref(flat_views);
990 flat_views = NULL;
991 }
992 flatviews_init();
993
994 /* Render unique FVs */
995 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
996 MemoryRegion *physmr = memory_region_get_flatview_root(as->root);
997
998 if (g_hash_table_lookup(flat_views, physmr)) {
999 continue;
1000 }
1001
1002 generate_memory_topology(physmr);
1003 }
1004}
1005
1006static void address_space_set_flatview(AddressSpace *as)
b8af1afb 1007{
67ace39b 1008 FlatView *old_view = address_space_to_flatview(as);
967dc9b1
AK
1009 MemoryRegion *physmr = memory_region_get_flatview_root(as->root);
1010 FlatView *new_view = g_hash_table_lookup(flat_views, physmr);
1011
1012 assert(new_view);
1013
67ace39b
AK
1014 if (old_view == new_view) {
1015 return;
1016 }
1017
1018 if (old_view) {
1019 flatview_ref(old_view);
1020 }
1021
967dc9b1 1022 flatview_ref(new_view);
9a62e24f
AK
1023
1024 if (!QTAILQ_EMPTY(&as->listeners)) {
67ace39b
AK
1025 FlatView tmpview = { .nr = 0 }, *old_view2 = old_view;
1026
1027 if (!old_view2) {
1028 old_view2 = &tmpview;
1029 }
1030 address_space_update_topology_pass(as, old_view2, new_view, false);
1031 address_space_update_topology_pass(as, old_view2, new_view, true);
9a62e24f 1032 }
b8af1afb 1033
374f2981
PB
1034 /* Writes are protected by the BQL. */
1035 atomic_rcu_set(&as->current_map, new_view);
67ace39b
AK
1036 if (old_view) {
1037 flatview_unref(old_view);
1038 }
856d7245
PB
1039
1040 /* Note that all the old MemoryRegions are still alive up to this
1041 * point. This relieves most MemoryListeners from the need to
1042 * ref/unref the MemoryRegions they get---unless they use them
1043 * outside the iothread mutex, in which case precise reference
1044 * counting is necessary.
1045 */
67ace39b
AK
1046 if (old_view) {
1047 flatview_unref(old_view);
1048 }
093bc2cd
AK
1049}
1050
202fc01b
AK
1051static void address_space_update_topology(AddressSpace *as)
1052{
1053 MemoryRegion *physmr = memory_region_get_flatview_root(as->root);
1054
1055 flatviews_init();
1056 if (!g_hash_table_lookup(flat_views, physmr)) {
1057 generate_memory_topology(physmr);
1058 }
1059 address_space_set_flatview(as);
1060}
1061
4ef4db86
AK
1062void memory_region_transaction_begin(void)
1063{
bb880ded 1064 qemu_flush_coalesced_mmio_buffer();
4ef4db86
AK
1065 ++memory_region_transaction_depth;
1066}
1067
1068void memory_region_transaction_commit(void)
1069{
0d673e36
AK
1070 AddressSpace *as;
1071
4ef4db86 1072 assert(memory_region_transaction_depth);
8d04fb55
JK
1073 assert(qemu_mutex_iothread_locked());
1074
4ef4db86 1075 --memory_region_transaction_depth;
4dc56152
GA
1076 if (!memory_region_transaction_depth) {
1077 if (memory_region_update_pending) {
967dc9b1
AK
1078 flatviews_reset();
1079
4dc56152 1080 MEMORY_LISTENER_CALL_GLOBAL(begin, Forward);
02e2b95f 1081
4dc56152 1082 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
967dc9b1 1083 address_space_set_flatview(as);
02218487 1084 address_space_update_ioeventfds(as);
4dc56152 1085 }
ade9c1aa 1086 memory_region_update_pending = false;
0b152095 1087 ioeventfd_update_pending = false;
4dc56152
GA
1088 MEMORY_LISTENER_CALL_GLOBAL(commit, Forward);
1089 } else if (ioeventfd_update_pending) {
1090 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
1091 address_space_update_ioeventfds(as);
1092 }
ade9c1aa 1093 ioeventfd_update_pending = false;
4dc56152 1094 }
4dc56152 1095 }
4ef4db86
AK
1096}
1097
545e92e0
AK
1098static void memory_region_destructor_none(MemoryRegion *mr)
1099{
1100}
1101
1102static void memory_region_destructor_ram(MemoryRegion *mr)
1103{
f1060c55 1104 qemu_ram_free(mr->ram_block);
545e92e0
AK
1105}
1106
b4fefef9
PC
1107static bool memory_region_need_escape(char c)
1108{
1109 return c == '/' || c == '[' || c == '\\' || c == ']';
1110}
1111
1112static char *memory_region_escape_name(const char *name)
1113{
1114 const char *p;
1115 char *escaped, *q;
1116 uint8_t c;
1117 size_t bytes = 0;
1118
1119 for (p = name; *p; p++) {
1120 bytes += memory_region_need_escape(*p) ? 4 : 1;
1121 }
1122 if (bytes == p - name) {
1123 return g_memdup(name, bytes + 1);
1124 }
1125
1126 escaped = g_malloc(bytes + 1);
1127 for (p = name, q = escaped; *p; p++) {
1128 c = *p;
1129 if (unlikely(memory_region_need_escape(c))) {
1130 *q++ = '\\';
1131 *q++ = 'x';
1132 *q++ = "0123456789abcdef"[c >> 4];
1133 c = "0123456789abcdef"[c & 15];
1134 }
1135 *q++ = c;
1136 }
1137 *q = 0;
1138 return escaped;
1139}
1140
3df9d748
AK
1141static void memory_region_do_init(MemoryRegion *mr,
1142 Object *owner,
1143 const char *name,
1144 uint64_t size)
093bc2cd 1145{
08dafab4
AK
1146 mr->size = int128_make64(size);
1147 if (size == UINT64_MAX) {
1148 mr->size = int128_2_64();
1149 }
302fa283 1150 mr->name = g_strdup(name);
612263cf 1151 mr->owner = owner;
58eaa217 1152 mr->ram_block = NULL;
b4fefef9
PC
1153
1154 if (name) {
843ef73a
PC
1155 char *escaped_name = memory_region_escape_name(name);
1156 char *name_array = g_strdup_printf("%s[*]", escaped_name);
612263cf
PB
1157
1158 if (!owner) {
1159 owner = container_get(qdev_get_machine(), "/unattached");
1160 }
1161
843ef73a 1162 object_property_add_child(owner, name_array, OBJECT(mr), &error_abort);
b4fefef9 1163 object_unref(OBJECT(mr));
843ef73a
PC
1164 g_free(name_array);
1165 g_free(escaped_name);
b4fefef9
PC
1166 }
1167}
1168
3df9d748
AK
1169void memory_region_init(MemoryRegion *mr,
1170 Object *owner,
1171 const char *name,
1172 uint64_t size)
1173{
1174 object_initialize(mr, sizeof(*mr), TYPE_MEMORY_REGION);
1175 memory_region_do_init(mr, owner, name, size);
1176}
1177
d7bce999
EB
1178static void memory_region_get_addr(Object *obj, Visitor *v, const char *name,
1179 void *opaque, Error **errp)
409ddd01
PC
1180{
1181 MemoryRegion *mr = MEMORY_REGION(obj);
1182 uint64_t value = mr->addr;
1183
51e72bc1 1184 visit_type_uint64(v, name, &value, errp);
409ddd01
PC
1185}
1186
d7bce999
EB
1187static void memory_region_get_container(Object *obj, Visitor *v,
1188 const char *name, void *opaque,
1189 Error **errp)
409ddd01
PC
1190{
1191 MemoryRegion *mr = MEMORY_REGION(obj);
1192 gchar *path = (gchar *)"";
1193
1194 if (mr->container) {
1195 path = object_get_canonical_path(OBJECT(mr->container));
1196 }
51e72bc1 1197 visit_type_str(v, name, &path, errp);
409ddd01
PC
1198 if (mr->container) {
1199 g_free(path);
1200 }
1201}
1202
1203static Object *memory_region_resolve_container(Object *obj, void *opaque,
1204 const char *part)
1205{
1206 MemoryRegion *mr = MEMORY_REGION(obj);
1207
1208 return OBJECT(mr->container);
1209}
1210
d7bce999
EB
1211static void memory_region_get_priority(Object *obj, Visitor *v,
1212 const char *name, void *opaque,
1213 Error **errp)
d33382da
PC
1214{
1215 MemoryRegion *mr = MEMORY_REGION(obj);
1216 int32_t value = mr->priority;
1217
51e72bc1 1218 visit_type_int32(v, name, &value, errp);
d33382da
PC
1219}
1220
d7bce999
EB
1221static void memory_region_get_size(Object *obj, Visitor *v, const char *name,
1222 void *opaque, Error **errp)
52aef7bb
PC
1223{
1224 MemoryRegion *mr = MEMORY_REGION(obj);
1225 uint64_t value = memory_region_size(mr);
1226
51e72bc1 1227 visit_type_uint64(v, name, &value, errp);
52aef7bb
PC
1228}
1229
b4fefef9
PC
1230static void memory_region_initfn(Object *obj)
1231{
1232 MemoryRegion *mr = MEMORY_REGION(obj);
409ddd01 1233 ObjectProperty *op;
b4fefef9
PC
1234
1235 mr->ops = &unassigned_mem_ops;
6bba19ba 1236 mr->enabled = true;
5f9a5ea1 1237 mr->romd_mode = true;
196ea131 1238 mr->global_locking = true;
545e92e0 1239 mr->destructor = memory_region_destructor_none;
093bc2cd 1240 QTAILQ_INIT(&mr->subregions);
093bc2cd 1241 QTAILQ_INIT(&mr->coalesced);
409ddd01
PC
1242
1243 op = object_property_add(OBJECT(mr), "container",
1244 "link<" TYPE_MEMORY_REGION ">",
1245 memory_region_get_container,
1246 NULL, /* memory_region_set_container */
1247 NULL, NULL, &error_abort);
1248 op->resolve = memory_region_resolve_container;
1249
1250 object_property_add(OBJECT(mr), "addr", "uint64",
1251 memory_region_get_addr,
1252 NULL, /* memory_region_set_addr */
1253 NULL, NULL, &error_abort);
d33382da
PC
1254 object_property_add(OBJECT(mr), "priority", "uint32",
1255 memory_region_get_priority,
1256 NULL, /* memory_region_set_priority */
1257 NULL, NULL, &error_abort);
52aef7bb
PC
1258 object_property_add(OBJECT(mr), "size", "uint64",
1259 memory_region_get_size,
1260 NULL, /* memory_region_set_size, */
1261 NULL, NULL, &error_abort);
093bc2cd
AK
1262}
1263
3df9d748
AK
1264static void iommu_memory_region_initfn(Object *obj)
1265{
1266 MemoryRegion *mr = MEMORY_REGION(obj);
1267
1268 mr->is_iommu = true;
1269}
1270
b018ddf6
PB
1271static uint64_t unassigned_mem_read(void *opaque, hwaddr addr,
1272 unsigned size)
1273{
1274#ifdef DEBUG_UNASSIGNED
1275 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
1276#endif
4917cf44 1277 if (current_cpu != NULL) {
dbea78a4
PM
1278 bool is_exec = current_cpu->mem_io_access_type == MMU_INST_FETCH;
1279 cpu_unassigned_access(current_cpu, addr, false, is_exec, 0, size);
c658b94f 1280 }
68a7439a 1281 return 0;
b018ddf6
PB
1282}
1283
1284static void unassigned_mem_write(void *opaque, hwaddr addr,
1285 uint64_t val, unsigned size)
1286{
1287#ifdef DEBUG_UNASSIGNED
1288 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
1289#endif
4917cf44
AF
1290 if (current_cpu != NULL) {
1291 cpu_unassigned_access(current_cpu, addr, true, false, 0, size);
c658b94f 1292 }
b018ddf6
PB
1293}
1294
d197063f 1295static bool unassigned_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
1296 unsigned size, bool is_write,
1297 MemTxAttrs attrs)
d197063f
PB
1298{
1299 return false;
1300}
1301
1302const MemoryRegionOps unassigned_mem_ops = {
1303 .valid.accepts = unassigned_mem_accepts,
1304 .endianness = DEVICE_NATIVE_ENDIAN,
1305};
1306
4a2e242b
AW
1307static uint64_t memory_region_ram_device_read(void *opaque,
1308 hwaddr addr, unsigned size)
1309{
1310 MemoryRegion *mr = opaque;
1311 uint64_t data = (uint64_t)~0;
1312
1313 switch (size) {
1314 case 1:
1315 data = *(uint8_t *)(mr->ram_block->host + addr);
1316 break;
1317 case 2:
1318 data = *(uint16_t *)(mr->ram_block->host + addr);
1319 break;
1320 case 4:
1321 data = *(uint32_t *)(mr->ram_block->host + addr);
1322 break;
1323 case 8:
1324 data = *(uint64_t *)(mr->ram_block->host + addr);
1325 break;
1326 }
1327
1328 trace_memory_region_ram_device_read(get_cpu_index(), mr, addr, data, size);
1329
1330 return data;
1331}
1332
1333static void memory_region_ram_device_write(void *opaque, hwaddr addr,
1334 uint64_t data, unsigned size)
1335{
1336 MemoryRegion *mr = opaque;
1337
1338 trace_memory_region_ram_device_write(get_cpu_index(), mr, addr, data, size);
1339
1340 switch (size) {
1341 case 1:
1342 *(uint8_t *)(mr->ram_block->host + addr) = (uint8_t)data;
1343 break;
1344 case 2:
1345 *(uint16_t *)(mr->ram_block->host + addr) = (uint16_t)data;
1346 break;
1347 case 4:
1348 *(uint32_t *)(mr->ram_block->host + addr) = (uint32_t)data;
1349 break;
1350 case 8:
1351 *(uint64_t *)(mr->ram_block->host + addr) = data;
1352 break;
1353 }
1354}
1355
1356static const MemoryRegionOps ram_device_mem_ops = {
1357 .read = memory_region_ram_device_read,
1358 .write = memory_region_ram_device_write,
c99a29e7 1359 .endianness = DEVICE_HOST_ENDIAN,
4a2e242b
AW
1360 .valid = {
1361 .min_access_size = 1,
1362 .max_access_size = 8,
1363 .unaligned = true,
1364 },
1365 .impl = {
1366 .min_access_size = 1,
1367 .max_access_size = 8,
1368 .unaligned = true,
1369 },
1370};
1371
d2702032
PB
1372bool memory_region_access_valid(MemoryRegion *mr,
1373 hwaddr addr,
1374 unsigned size,
6d7b9a6c
PM
1375 bool is_write,
1376 MemTxAttrs attrs)
093bc2cd 1377{
a014ed07
PB
1378 int access_size_min, access_size_max;
1379 int access_size, i;
897fa7cf 1380
093bc2cd
AK
1381 if (!mr->ops->valid.unaligned && (addr & (size - 1))) {
1382 return false;
1383 }
1384
a014ed07 1385 if (!mr->ops->valid.accepts) {
093bc2cd
AK
1386 return true;
1387 }
1388
a014ed07
PB
1389 access_size_min = mr->ops->valid.min_access_size;
1390 if (!mr->ops->valid.min_access_size) {
1391 access_size_min = 1;
1392 }
1393
1394 access_size_max = mr->ops->valid.max_access_size;
1395 if (!mr->ops->valid.max_access_size) {
1396 access_size_max = 4;
1397 }
1398
1399 access_size = MAX(MIN(size, access_size_max), access_size_min);
1400 for (i = 0; i < size; i += access_size) {
1401 if (!mr->ops->valid.accepts(mr->opaque, addr + i, access_size,
8372d383 1402 is_write, attrs)) {
a014ed07
PB
1403 return false;
1404 }
093bc2cd 1405 }
a014ed07 1406
093bc2cd
AK
1407 return true;
1408}
1409
cc05c43a
PM
1410static MemTxResult memory_region_dispatch_read1(MemoryRegion *mr,
1411 hwaddr addr,
1412 uint64_t *pval,
1413 unsigned size,
1414 MemTxAttrs attrs)
093bc2cd 1415{
cc05c43a 1416 *pval = 0;
093bc2cd 1417
ce5d2f33 1418 if (mr->ops->read) {
cc05c43a
PM
1419 return access_with_adjusted_size(addr, pval, size,
1420 mr->ops->impl.min_access_size,
1421 mr->ops->impl.max_access_size,
1422 memory_region_read_accessor,
1423 mr, attrs);
62a0db94 1424 } else {
cc05c43a
PM
1425 return access_with_adjusted_size(addr, pval, size,
1426 mr->ops->impl.min_access_size,
1427 mr->ops->impl.max_access_size,
1428 memory_region_read_with_attrs_accessor,
1429 mr, attrs);
74901c3b 1430 }
093bc2cd
AK
1431}
1432
3b643495
PM
1433MemTxResult memory_region_dispatch_read(MemoryRegion *mr,
1434 hwaddr addr,
1435 uint64_t *pval,
1436 unsigned size,
1437 MemTxAttrs attrs)
a621f38d 1438{
cc05c43a
PM
1439 MemTxResult r;
1440
6d7b9a6c 1441 if (!memory_region_access_valid(mr, addr, size, false, attrs)) {
791af8c8 1442 *pval = unassigned_mem_read(mr, addr, size);
cc05c43a 1443 return MEMTX_DECODE_ERROR;
791af8c8 1444 }
a621f38d 1445
cc05c43a 1446 r = memory_region_dispatch_read1(mr, addr, pval, size, attrs);
791af8c8 1447 adjust_endianness(mr, pval, size);
cc05c43a 1448 return r;
a621f38d 1449}
093bc2cd 1450
8c56c1a5
PF
1451/* Return true if an eventfd was signalled */
1452static bool memory_region_dispatch_write_eventfds(MemoryRegion *mr,
1453 hwaddr addr,
1454 uint64_t data,
1455 unsigned size,
1456 MemTxAttrs attrs)
1457{
1458 MemoryRegionIoeventfd ioeventfd = {
1459 .addr = addrrange_make(int128_make64(addr), int128_make64(size)),
1460 .data = data,
1461 };
1462 unsigned i;
1463
1464 for (i = 0; i < mr->ioeventfd_nb; i++) {
1465 ioeventfd.match_data = mr->ioeventfds[i].match_data;
1466 ioeventfd.e = mr->ioeventfds[i].e;
1467
73bb753d 1468 if (memory_region_ioeventfd_equal(&ioeventfd, &mr->ioeventfds[i])) {
8c56c1a5
PF
1469 event_notifier_set(ioeventfd.e);
1470 return true;
1471 }
1472 }
1473
1474 return false;
1475}
1476
3b643495
PM
1477MemTxResult memory_region_dispatch_write(MemoryRegion *mr,
1478 hwaddr addr,
1479 uint64_t data,
1480 unsigned size,
1481 MemTxAttrs attrs)
a621f38d 1482{
6d7b9a6c 1483 if (!memory_region_access_valid(mr, addr, size, true, attrs)) {
b018ddf6 1484 unassigned_mem_write(mr, addr, data, size);
cc05c43a 1485 return MEMTX_DECODE_ERROR;
093bc2cd
AK
1486 }
1487
a621f38d
AK
1488 adjust_endianness(mr, &data, size);
1489
8c56c1a5
PF
1490 if ((!kvm_eventfds_enabled()) &&
1491 memory_region_dispatch_write_eventfds(mr, addr, data, size, attrs)) {
1492 return MEMTX_OK;
1493 }
1494
ce5d2f33 1495 if (mr->ops->write) {
cc05c43a
PM
1496 return access_with_adjusted_size(addr, &data, size,
1497 mr->ops->impl.min_access_size,
1498 mr->ops->impl.max_access_size,
1499 memory_region_write_accessor, mr,
1500 attrs);
62a0db94 1501 } else {
cc05c43a
PM
1502 return
1503 access_with_adjusted_size(addr, &data, size,
1504 mr->ops->impl.min_access_size,
1505 mr->ops->impl.max_access_size,
1506 memory_region_write_with_attrs_accessor,
1507 mr, attrs);
74901c3b 1508 }
093bc2cd
AK
1509}
1510
093bc2cd 1511void memory_region_init_io(MemoryRegion *mr,
2c9b15ca 1512 Object *owner,
093bc2cd
AK
1513 const MemoryRegionOps *ops,
1514 void *opaque,
1515 const char *name,
1516 uint64_t size)
1517{
2c9b15ca 1518 memory_region_init(mr, owner, name, size);
6d6d2abf 1519 mr->ops = ops ? ops : &unassigned_mem_ops;
093bc2cd 1520 mr->opaque = opaque;
14a3c10a 1521 mr->terminates = true;
093bc2cd
AK
1522}
1523
1cfe48c1
PM
1524void memory_region_init_ram_nomigrate(MemoryRegion *mr,
1525 Object *owner,
1526 const char *name,
1527 uint64_t size,
1528 Error **errp)
06329cce
MA
1529{
1530 memory_region_init_ram_shared_nomigrate(mr, owner, name, size, false, errp);
1531}
1532
1533void memory_region_init_ram_shared_nomigrate(MemoryRegion *mr,
1534 Object *owner,
1535 const char *name,
1536 uint64_t size,
1537 bool share,
1538 Error **errp)
093bc2cd 1539{
1cd3d492 1540 Error *err = NULL;
2c9b15ca 1541 memory_region_init(mr, owner, name, size);
8ea9252a 1542 mr->ram = true;
14a3c10a 1543 mr->terminates = true;
545e92e0 1544 mr->destructor = memory_region_destructor_ram;
1cd3d492 1545 mr->ram_block = qemu_ram_alloc(size, share, mr, &err);
677e7805 1546 mr->dirty_log_mask = tcg_enabled() ? (1 << DIRTY_MEMORY_CODE) : 0;
1cd3d492
IM
1547 if (err) {
1548 mr->size = int128_zero();
1549 object_unparent(OBJECT(mr));
1550 error_propagate(errp, err);
1551 }
0b183fc8
PB
1552}
1553
60786ef3
MT
1554void memory_region_init_resizeable_ram(MemoryRegion *mr,
1555 Object *owner,
1556 const char *name,
1557 uint64_t size,
1558 uint64_t max_size,
1559 void (*resized)(const char*,
1560 uint64_t length,
1561 void *host),
1562 Error **errp)
1563{
1cd3d492 1564 Error *err = NULL;
60786ef3
MT
1565 memory_region_init(mr, owner, name, size);
1566 mr->ram = true;
1567 mr->terminates = true;
1568 mr->destructor = memory_region_destructor_ram;
8e41fb63 1569 mr->ram_block = qemu_ram_alloc_resizeable(size, max_size, resized,
1cd3d492 1570 mr, &err);
677e7805 1571 mr->dirty_log_mask = tcg_enabled() ? (1 << DIRTY_MEMORY_CODE) : 0;
1cd3d492
IM
1572 if (err) {
1573 mr->size = int128_zero();
1574 object_unparent(OBJECT(mr));
1575 error_propagate(errp, err);
1576 }
60786ef3
MT
1577}
1578
d5dbde46 1579#ifdef CONFIG_POSIX
0b183fc8
PB
1580void memory_region_init_ram_from_file(MemoryRegion *mr,
1581 struct Object *owner,
1582 const char *name,
1583 uint64_t size,
98376843 1584 uint64_t align,
cbfc0171 1585 uint32_t ram_flags,
7f56e740
PB
1586 const char *path,
1587 Error **errp)
0b183fc8 1588{
1cd3d492 1589 Error *err = NULL;
0b183fc8
PB
1590 memory_region_init(mr, owner, name, size);
1591 mr->ram = true;
1592 mr->terminates = true;
1593 mr->destructor = memory_region_destructor_ram;
98376843 1594 mr->align = align;
1cd3d492 1595 mr->ram_block = qemu_ram_alloc_from_file(size, mr, ram_flags, path, &err);
677e7805 1596 mr->dirty_log_mask = tcg_enabled() ? (1 << DIRTY_MEMORY_CODE) : 0;
1cd3d492
IM
1597 if (err) {
1598 mr->size = int128_zero();
1599 object_unparent(OBJECT(mr));
1600 error_propagate(errp, err);
1601 }
093bc2cd 1602}
fea617c5
MAL
1603
1604void memory_region_init_ram_from_fd(MemoryRegion *mr,
1605 struct Object *owner,
1606 const char *name,
1607 uint64_t size,
1608 bool share,
1609 int fd,
1610 Error **errp)
1611{
1cd3d492 1612 Error *err = NULL;
fea617c5
MAL
1613 memory_region_init(mr, owner, name, size);
1614 mr->ram = true;
1615 mr->terminates = true;
1616 mr->destructor = memory_region_destructor_ram;
cbfc0171
JH
1617 mr->ram_block = qemu_ram_alloc_from_fd(size, mr,
1618 share ? RAM_SHARED : 0,
1cd3d492 1619 fd, &err);
fea617c5 1620 mr->dirty_log_mask = tcg_enabled() ? (1 << DIRTY_MEMORY_CODE) : 0;
1cd3d492
IM
1621 if (err) {
1622 mr->size = int128_zero();
1623 object_unparent(OBJECT(mr));
1624 error_propagate(errp, err);
1625 }
fea617c5 1626}
0b183fc8 1627#endif
093bc2cd
AK
1628
1629void memory_region_init_ram_ptr(MemoryRegion *mr,
2c9b15ca 1630 Object *owner,
093bc2cd
AK
1631 const char *name,
1632 uint64_t size,
1633 void *ptr)
1634{
2c9b15ca 1635 memory_region_init(mr, owner, name, size);
8ea9252a 1636 mr->ram = true;
14a3c10a 1637 mr->terminates = true;
fc3e7665 1638 mr->destructor = memory_region_destructor_ram;
677e7805 1639 mr->dirty_log_mask = tcg_enabled() ? (1 << DIRTY_MEMORY_CODE) : 0;
ef701d7b
HT
1640
1641 /* qemu_ram_alloc_from_ptr cannot fail with ptr != NULL. */
1642 assert(ptr != NULL);
8e41fb63 1643 mr->ram_block = qemu_ram_alloc_from_ptr(size, ptr, mr, &error_fatal);
093bc2cd
AK
1644}
1645
21e00fa5
AW
1646void memory_region_init_ram_device_ptr(MemoryRegion *mr,
1647 Object *owner,
1648 const char *name,
1649 uint64_t size,
1650 void *ptr)
e4dc3f59 1651{
2ddb89b0
BS
1652 memory_region_init(mr, owner, name, size);
1653 mr->ram = true;
1654 mr->terminates = true;
21e00fa5 1655 mr->ram_device = true;
4a2e242b
AW
1656 mr->ops = &ram_device_mem_ops;
1657 mr->opaque = mr;
2ddb89b0
BS
1658 mr->destructor = memory_region_destructor_ram;
1659 mr->dirty_log_mask = tcg_enabled() ? (1 << DIRTY_MEMORY_CODE) : 0;
1660 /* qemu_ram_alloc_from_ptr cannot fail with ptr != NULL. */
1661 assert(ptr != NULL);
1662 mr->ram_block = qemu_ram_alloc_from_ptr(size, ptr, mr, &error_fatal);
e4dc3f59
ND
1663}
1664
093bc2cd 1665void memory_region_init_alias(MemoryRegion *mr,
2c9b15ca 1666 Object *owner,
093bc2cd
AK
1667 const char *name,
1668 MemoryRegion *orig,
a8170e5e 1669 hwaddr offset,
093bc2cd
AK
1670 uint64_t size)
1671{
2c9b15ca 1672 memory_region_init(mr, owner, name, size);
093bc2cd
AK
1673 mr->alias = orig;
1674 mr->alias_offset = offset;
1675}
1676
b59821a9
PM
1677void memory_region_init_rom_nomigrate(MemoryRegion *mr,
1678 struct Object *owner,
1679 const char *name,
1680 uint64_t size,
1681 Error **errp)
a1777f7f 1682{
1cd3d492 1683 Error *err = NULL;
a1777f7f
PM
1684 memory_region_init(mr, owner, name, size);
1685 mr->ram = true;
1686 mr->readonly = true;
1687 mr->terminates = true;
1688 mr->destructor = memory_region_destructor_ram;
1cd3d492 1689 mr->ram_block = qemu_ram_alloc(size, false, mr, &err);
a1777f7f 1690 mr->dirty_log_mask = tcg_enabled() ? (1 << DIRTY_MEMORY_CODE) : 0;
1cd3d492
IM
1691 if (err) {
1692 mr->size = int128_zero();
1693 object_unparent(OBJECT(mr));
1694 error_propagate(errp, err);
1695 }
a1777f7f
PM
1696}
1697
b59821a9
PM
1698void memory_region_init_rom_device_nomigrate(MemoryRegion *mr,
1699 Object *owner,
1700 const MemoryRegionOps *ops,
1701 void *opaque,
1702 const char *name,
1703 uint64_t size,
1704 Error **errp)
d0a9b5bc 1705{
1cd3d492 1706 Error *err = NULL;
39e0b03d 1707 assert(ops);
2c9b15ca 1708 memory_region_init(mr, owner, name, size);
7bc2b9cd 1709 mr->ops = ops;
75f5941c 1710 mr->opaque = opaque;
d0a9b5bc 1711 mr->terminates = true;
75c578dc 1712 mr->rom_device = true;
58268c8d 1713 mr->destructor = memory_region_destructor_ram;
1cd3d492
IM
1714 mr->ram_block = qemu_ram_alloc(size, false, mr, &err);
1715 if (err) {
1716 mr->size = int128_zero();
1717 object_unparent(OBJECT(mr));
1718 error_propagate(errp, err);
1719 }
d0a9b5bc
AK
1720}
1721
1221a474
AK
1722void memory_region_init_iommu(void *_iommu_mr,
1723 size_t instance_size,
1724 const char *mrtypename,
2c9b15ca 1725 Object *owner,
30951157
AK
1726 const char *name,
1727 uint64_t size)
1728{
1221a474 1729 struct IOMMUMemoryRegion *iommu_mr;
3df9d748
AK
1730 struct MemoryRegion *mr;
1731
1221a474
AK
1732 object_initialize(_iommu_mr, instance_size, mrtypename);
1733 mr = MEMORY_REGION(_iommu_mr);
3df9d748
AK
1734 memory_region_do_init(mr, owner, name, size);
1735 iommu_mr = IOMMU_MEMORY_REGION(mr);
30951157 1736 mr->terminates = true; /* then re-forwards */
3df9d748
AK
1737 QLIST_INIT(&iommu_mr->iommu_notify);
1738 iommu_mr->iommu_notify_flags = IOMMU_NOTIFIER_NONE;
30951157
AK
1739}
1740
b4fefef9 1741static void memory_region_finalize(Object *obj)
093bc2cd 1742{
b4fefef9
PC
1743 MemoryRegion *mr = MEMORY_REGION(obj);
1744
2e2b8eb7
PB
1745 assert(!mr->container);
1746
1747 /* We know the region is not visible in any address space (it
1748 * does not have a container and cannot be a root either because
1749 * it has no references, so we can blindly clear mr->enabled.
1750 * memory_region_set_enabled instead could trigger a transaction
1751 * and cause an infinite loop.
1752 */
1753 mr->enabled = false;
1754 memory_region_transaction_begin();
1755 while (!QTAILQ_EMPTY(&mr->subregions)) {
1756 MemoryRegion *subregion = QTAILQ_FIRST(&mr->subregions);
1757 memory_region_del_subregion(mr, subregion);
1758 }
1759 memory_region_transaction_commit();
1760
545e92e0 1761 mr->destructor(mr);
093bc2cd 1762 memory_region_clear_coalescing(mr);
302fa283 1763 g_free((char *)mr->name);
7267c094 1764 g_free(mr->ioeventfds);
093bc2cd
AK
1765}
1766
803c0816
PB
1767Object *memory_region_owner(MemoryRegion *mr)
1768{
22a893e4
PB
1769 Object *obj = OBJECT(mr);
1770 return obj->parent;
803c0816
PB
1771}
1772
46637be2
PB
1773void memory_region_ref(MemoryRegion *mr)
1774{
22a893e4
PB
1775 /* MMIO callbacks most likely will access data that belongs
1776 * to the owner, hence the need to ref/unref the owner whenever
1777 * the memory region is in use.
1778 *
1779 * The memory region is a child of its owner. As long as the
1780 * owner doesn't call unparent itself on the memory region,
1781 * ref-ing the owner will also keep the memory region alive.
612263cf
PB
1782 * Memory regions without an owner are supposed to never go away;
1783 * we do not ref/unref them because it slows down DMA sensibly.
22a893e4 1784 */
612263cf
PB
1785 if (mr && mr->owner) {
1786 object_ref(mr->owner);
46637be2
PB
1787 }
1788}
1789
1790void memory_region_unref(MemoryRegion *mr)
1791{
612263cf
PB
1792 if (mr && mr->owner) {
1793 object_unref(mr->owner);
46637be2
PB
1794 }
1795}
1796
093bc2cd
AK
1797uint64_t memory_region_size(MemoryRegion *mr)
1798{
08dafab4
AK
1799 if (int128_eq(mr->size, int128_2_64())) {
1800 return UINT64_MAX;
1801 }
1802 return int128_get64(mr->size);
093bc2cd
AK
1803}
1804
5d546d4b 1805const char *memory_region_name(const MemoryRegion *mr)
8991c79b 1806{
d1dd32af
PC
1807 if (!mr->name) {
1808 ((MemoryRegion *)mr)->name =
1809 object_get_canonical_path_component(OBJECT(mr));
1810 }
302fa283 1811 return mr->name;
8991c79b
AK
1812}
1813
21e00fa5 1814bool memory_region_is_ram_device(MemoryRegion *mr)
e4dc3f59 1815{
21e00fa5 1816 return mr->ram_device;
e4dc3f59
ND
1817}
1818
2d1a35be 1819uint8_t memory_region_get_dirty_log_mask(MemoryRegion *mr)
55043ba3 1820{
6f6a5ef3 1821 uint8_t mask = mr->dirty_log_mask;
adaad61c 1822 if (global_dirty_log && mr->ram_block) {
6f6a5ef3
PB
1823 mask |= (1 << DIRTY_MEMORY_MIGRATION);
1824 }
1825 return mask;
55043ba3
AK
1826}
1827
2d1a35be
PB
1828bool memory_region_is_logging(MemoryRegion *mr, uint8_t client)
1829{
1830 return memory_region_get_dirty_log_mask(mr) & (1 << client);
1831}
1832
3df9d748 1833static void memory_region_update_iommu_notify_flags(IOMMUMemoryRegion *iommu_mr)
5bf3d319
PX
1834{
1835 IOMMUNotifierFlag flags = IOMMU_NOTIFIER_NONE;
1836 IOMMUNotifier *iommu_notifier;
1221a474 1837 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
5bf3d319 1838
3df9d748 1839 IOMMU_NOTIFIER_FOREACH(iommu_notifier, iommu_mr) {
5bf3d319
PX
1840 flags |= iommu_notifier->notifier_flags;
1841 }
1842
1221a474
AK
1843 if (flags != iommu_mr->iommu_notify_flags && imrc->notify_flag_changed) {
1844 imrc->notify_flag_changed(iommu_mr,
1845 iommu_mr->iommu_notify_flags,
1846 flags);
5bf3d319
PX
1847 }
1848
3df9d748 1849 iommu_mr->iommu_notify_flags = flags;
5bf3d319
PX
1850}
1851
cdb30812
PX
1852void memory_region_register_iommu_notifier(MemoryRegion *mr,
1853 IOMMUNotifier *n)
06866575 1854{
3df9d748
AK
1855 IOMMUMemoryRegion *iommu_mr;
1856
efcd38c5
JW
1857 if (mr->alias) {
1858 memory_region_register_iommu_notifier(mr->alias, n);
1859 return;
1860 }
1861
cdb30812 1862 /* We need to register for at least one bitfield */
3df9d748 1863 iommu_mr = IOMMU_MEMORY_REGION(mr);
cdb30812 1864 assert(n->notifier_flags != IOMMU_NOTIFIER_NONE);
698feb5e 1865 assert(n->start <= n->end);
cb1efcf4
PM
1866 assert(n->iommu_idx >= 0 &&
1867 n->iommu_idx < memory_region_iommu_num_indexes(iommu_mr));
1868
3df9d748
AK
1869 QLIST_INSERT_HEAD(&iommu_mr->iommu_notify, n, node);
1870 memory_region_update_iommu_notify_flags(iommu_mr);
06866575
DG
1871}
1872
3df9d748 1873uint64_t memory_region_iommu_get_min_page_size(IOMMUMemoryRegion *iommu_mr)
a788f227 1874{
1221a474
AK
1875 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
1876
1877 if (imrc->get_min_page_size) {
1878 return imrc->get_min_page_size(iommu_mr);
f682e9c2
AK
1879 }
1880 return TARGET_PAGE_SIZE;
1881}
1882
3df9d748 1883void memory_region_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
f682e9c2 1884{
3df9d748 1885 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
1221a474 1886 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
f682e9c2 1887 hwaddr addr, granularity;
a788f227
DG
1888 IOMMUTLBEntry iotlb;
1889
faa362e3 1890 /* If the IOMMU has its own replay callback, override */
1221a474
AK
1891 if (imrc->replay) {
1892 imrc->replay(iommu_mr, n);
faa362e3
PX
1893 return;
1894 }
1895
3df9d748 1896 granularity = memory_region_iommu_get_min_page_size(iommu_mr);
f682e9c2 1897
a788f227 1898 for (addr = 0; addr < memory_region_size(mr); addr += granularity) {
2c91bcf2 1899 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, n->iommu_idx);
a788f227
DG
1900 if (iotlb.perm != IOMMU_NONE) {
1901 n->notify(n, &iotlb);
1902 }
1903
1904 /* if (2^64 - MR size) < granularity, it's possible to get an
1905 * infinite loop here. This should catch such a wraparound */
1906 if ((addr + granularity) < addr) {
1907 break;
1908 }
1909 }
1910}
1911
3df9d748 1912void memory_region_iommu_replay_all(IOMMUMemoryRegion *iommu_mr)
de472e4a
PX
1913{
1914 IOMMUNotifier *notifier;
1915
3df9d748
AK
1916 IOMMU_NOTIFIER_FOREACH(notifier, iommu_mr) {
1917 memory_region_iommu_replay(iommu_mr, notifier);
de472e4a
PX
1918 }
1919}
1920
cdb30812
PX
1921void memory_region_unregister_iommu_notifier(MemoryRegion *mr,
1922 IOMMUNotifier *n)
06866575 1923{
3df9d748
AK
1924 IOMMUMemoryRegion *iommu_mr;
1925
efcd38c5
JW
1926 if (mr->alias) {
1927 memory_region_unregister_iommu_notifier(mr->alias, n);
1928 return;
1929 }
cdb30812 1930 QLIST_REMOVE(n, node);
3df9d748
AK
1931 iommu_mr = IOMMU_MEMORY_REGION(mr);
1932 memory_region_update_iommu_notify_flags(iommu_mr);
06866575
DG
1933}
1934
bd2bfa4c
PX
1935void memory_region_notify_one(IOMMUNotifier *notifier,
1936 IOMMUTLBEntry *entry)
06866575 1937{
cdb30812
PX
1938 IOMMUNotifierFlag request_flags;
1939
bd2bfa4c
PX
1940 /*
1941 * Skip the notification if the notification does not overlap
1942 * with registered range.
1943 */
b021d1c0 1944 if (notifier->start > entry->iova + entry->addr_mask ||
bd2bfa4c
PX
1945 notifier->end < entry->iova) {
1946 return;
1947 }
cdb30812 1948
bd2bfa4c 1949 if (entry->perm & IOMMU_RW) {
cdb30812
PX
1950 request_flags = IOMMU_NOTIFIER_MAP;
1951 } else {
1952 request_flags = IOMMU_NOTIFIER_UNMAP;
1953 }
1954
bd2bfa4c
PX
1955 if (notifier->notifier_flags & request_flags) {
1956 notifier->notify(notifier, entry);
1957 }
1958}
1959
3df9d748 1960void memory_region_notify_iommu(IOMMUMemoryRegion *iommu_mr,
cb1efcf4 1961 int iommu_idx,
bd2bfa4c
PX
1962 IOMMUTLBEntry entry)
1963{
1964 IOMMUNotifier *iommu_notifier;
1965
3df9d748 1966 assert(memory_region_is_iommu(MEMORY_REGION(iommu_mr)));
bd2bfa4c 1967
3df9d748 1968 IOMMU_NOTIFIER_FOREACH(iommu_notifier, iommu_mr) {
cb1efcf4
PM
1969 if (iommu_notifier->iommu_idx == iommu_idx) {
1970 memory_region_notify_one(iommu_notifier, &entry);
1971 }
cdb30812 1972 }
06866575
DG
1973}
1974
f1334de6
AK
1975int memory_region_iommu_get_attr(IOMMUMemoryRegion *iommu_mr,
1976 enum IOMMUMemoryRegionAttr attr,
1977 void *data)
1978{
1979 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
1980
1981 if (!imrc->get_attr) {
1982 return -EINVAL;
1983 }
1984
1985 return imrc->get_attr(iommu_mr, attr, data);
1986}
1987
21f40209
PM
1988int memory_region_iommu_attrs_to_index(IOMMUMemoryRegion *iommu_mr,
1989 MemTxAttrs attrs)
1990{
1991 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
1992
1993 if (!imrc->attrs_to_index) {
1994 return 0;
1995 }
1996
1997 return imrc->attrs_to_index(iommu_mr, attrs);
1998}
1999
2000int memory_region_iommu_num_indexes(IOMMUMemoryRegion *iommu_mr)
2001{
2002 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
2003
2004 if (!imrc->num_indexes) {
2005 return 1;
2006 }
2007
2008 return imrc->num_indexes(iommu_mr);
2009}
2010
093bc2cd
AK
2011void memory_region_set_log(MemoryRegion *mr, bool log, unsigned client)
2012{
5a583347 2013 uint8_t mask = 1 << client;
deb809ed 2014 uint8_t old_logging;
5a583347 2015
dbddac6d 2016 assert(client == DIRTY_MEMORY_VGA);
deb809ed
PB
2017 old_logging = mr->vga_logging_count;
2018 mr->vga_logging_count += log ? 1 : -1;
2019 if (!!old_logging == !!mr->vga_logging_count) {
2020 return;
2021 }
2022
59023ef4 2023 memory_region_transaction_begin();
5a583347 2024 mr->dirty_log_mask = (mr->dirty_log_mask & ~mask) | (log * mask);
22bde714 2025 memory_region_update_pending |= mr->enabled;
59023ef4 2026 memory_region_transaction_commit();
093bc2cd
AK
2027}
2028
a8170e5e
AK
2029bool memory_region_get_dirty(MemoryRegion *mr, hwaddr addr,
2030 hwaddr size, unsigned client)
093bc2cd 2031{
8e41fb63
FZ
2032 assert(mr->ram_block);
2033 return cpu_physical_memory_get_dirty(memory_region_get_ram_addr(mr) + addr,
2034 size, client);
093bc2cd
AK
2035}
2036
a8170e5e
AK
2037void memory_region_set_dirty(MemoryRegion *mr, hwaddr addr,
2038 hwaddr size)
093bc2cd 2039{
8e41fb63
FZ
2040 assert(mr->ram_block);
2041 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
2042 size,
58d2707e 2043 memory_region_get_dirty_log_mask(mr));
093bc2cd
AK
2044}
2045
0fe1eca7 2046static void memory_region_sync_dirty_bitmap(MemoryRegion *mr)
093bc2cd 2047{
0a752eee 2048 MemoryListener *listener;
0d673e36 2049 AddressSpace *as;
0a752eee 2050 FlatView *view;
5a583347
AK
2051 FlatRange *fr;
2052
0a752eee
PB
2053 /* If the same address space has multiple log_sync listeners, we
2054 * visit that address space's FlatView multiple times. But because
2055 * log_sync listeners are rare, it's still cheaper than walking each
2056 * address space once.
2057 */
2058 QTAILQ_FOREACH(listener, &memory_listeners, link) {
2059 if (!listener->log_sync) {
2060 continue;
2061 }
2062 as = listener->address_space;
2063 view = address_space_get_flatview(as);
99e86347 2064 FOR_EACH_FLAT_RANGE(fr, view) {
3ebb1817 2065 if (fr->dirty_log_mask && (!mr || fr->mr == mr)) {
16620684 2066 MemoryRegionSection mrs = section_from_flat_range(fr, view);
0a752eee 2067 listener->log_sync(listener, &mrs);
0d673e36 2068 }
5a583347 2069 }
856d7245 2070 flatview_unref(view);
5a583347 2071 }
093bc2cd
AK
2072}
2073
0fe1eca7
PB
2074DirtyBitmapSnapshot *memory_region_snapshot_and_clear_dirty(MemoryRegion *mr,
2075 hwaddr addr,
2076 hwaddr size,
2077 unsigned client)
2078{
2079 assert(mr->ram_block);
2080 memory_region_sync_dirty_bitmap(mr);
2081 return cpu_physical_memory_snapshot_and_clear_dirty(
2082 memory_region_get_ram_addr(mr) + addr, size, client);
2083}
2084
2085bool memory_region_snapshot_get_dirty(MemoryRegion *mr, DirtyBitmapSnapshot *snap,
2086 hwaddr addr, hwaddr size)
2087{
2088 assert(mr->ram_block);
2089 return cpu_physical_memory_snapshot_get_dirty(snap,
2090 memory_region_get_ram_addr(mr) + addr, size);
2091}
2092
093bc2cd
AK
2093void memory_region_set_readonly(MemoryRegion *mr, bool readonly)
2094{
fb1cd6f9 2095 if (mr->readonly != readonly) {
59023ef4 2096 memory_region_transaction_begin();
fb1cd6f9 2097 mr->readonly = readonly;
22bde714 2098 memory_region_update_pending |= mr->enabled;
59023ef4 2099 memory_region_transaction_commit();
fb1cd6f9 2100 }
093bc2cd
AK
2101}
2102
c26763f8
MAL
2103void memory_region_set_nonvolatile(MemoryRegion *mr, bool nonvolatile)
2104{
2105 if (mr->nonvolatile != nonvolatile) {
2106 memory_region_transaction_begin();
2107 mr->nonvolatile = nonvolatile;
2108 memory_region_update_pending |= mr->enabled;
2109 memory_region_transaction_commit();
2110 }
2111}
2112
5f9a5ea1 2113void memory_region_rom_device_set_romd(MemoryRegion *mr, bool romd_mode)
d0a9b5bc 2114{
5f9a5ea1 2115 if (mr->romd_mode != romd_mode) {
59023ef4 2116 memory_region_transaction_begin();
5f9a5ea1 2117 mr->romd_mode = romd_mode;
22bde714 2118 memory_region_update_pending |= mr->enabled;
59023ef4 2119 memory_region_transaction_commit();
d0a9b5bc
AK
2120 }
2121}
2122
a8170e5e
AK
2123void memory_region_reset_dirty(MemoryRegion *mr, hwaddr addr,
2124 hwaddr size, unsigned client)
093bc2cd 2125{
8e41fb63
FZ
2126 assert(mr->ram_block);
2127 cpu_physical_memory_test_and_clear_dirty(
2128 memory_region_get_ram_addr(mr) + addr, size, client);
093bc2cd
AK
2129}
2130
a35ba7be
PB
2131int memory_region_get_fd(MemoryRegion *mr)
2132{
4ff87573
PB
2133 int fd;
2134
2135 rcu_read_lock();
2136 while (mr->alias) {
2137 mr = mr->alias;
a35ba7be 2138 }
4ff87573
PB
2139 fd = mr->ram_block->fd;
2140 rcu_read_unlock();
a35ba7be 2141
4ff87573
PB
2142 return fd;
2143}
a35ba7be 2144
093bc2cd
AK
2145void *memory_region_get_ram_ptr(MemoryRegion *mr)
2146{
49b24afc
PB
2147 void *ptr;
2148 uint64_t offset = 0;
093bc2cd 2149
49b24afc
PB
2150 rcu_read_lock();
2151 while (mr->alias) {
2152 offset += mr->alias_offset;
2153 mr = mr->alias;
2154 }
8e41fb63 2155 assert(mr->ram_block);
0878d0e1 2156 ptr = qemu_map_ram_ptr(mr->ram_block, offset);
49b24afc 2157 rcu_read_unlock();
093bc2cd 2158
0878d0e1 2159 return ptr;
093bc2cd
AK
2160}
2161
07bdaa41
PB
2162MemoryRegion *memory_region_from_host(void *ptr, ram_addr_t *offset)
2163{
2164 RAMBlock *block;
2165
2166 block = qemu_ram_block_from_host(ptr, false, offset);
2167 if (!block) {
2168 return NULL;
2169 }
2170
2171 return block->mr;
2172}
2173
7ebb2745
FZ
2174ram_addr_t memory_region_get_ram_addr(MemoryRegion *mr)
2175{
2176 return mr->ram_block ? mr->ram_block->offset : RAM_ADDR_INVALID;
2177}
2178
37d7c084
PB
2179void memory_region_ram_resize(MemoryRegion *mr, ram_addr_t newsize, Error **errp)
2180{
8e41fb63 2181 assert(mr->ram_block);
37d7c084 2182
fa53a0e5 2183 qemu_ram_resize(mr->ram_block, newsize, errp);
37d7c084
PB
2184}
2185
0d673e36 2186static void memory_region_update_coalesced_range_as(MemoryRegion *mr, AddressSpace *as)
093bc2cd 2187{
99e86347 2188 FlatView *view;
093bc2cd 2189 FlatRange *fr;
093bc2cd 2190
856d7245 2191 view = address_space_get_flatview(as);
99e86347 2192 FOR_EACH_FLAT_RANGE(fr, view) {
093bc2cd 2193 if (fr->mr == mr) {
909bf763
PB
2194 flat_range_coalesced_io_del(fr, as);
2195 flat_range_coalesced_io_add(fr, as);
093bc2cd
AK
2196 }
2197 }
856d7245 2198 flatview_unref(view);
093bc2cd
AK
2199}
2200
0d673e36
AK
2201static void memory_region_update_coalesced_range(MemoryRegion *mr)
2202{
2203 AddressSpace *as;
2204
2205 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
2206 memory_region_update_coalesced_range_as(mr, as);
2207 }
2208}
2209
093bc2cd
AK
2210void memory_region_set_coalescing(MemoryRegion *mr)
2211{
2212 memory_region_clear_coalescing(mr);
08dafab4 2213 memory_region_add_coalescing(mr, 0, int128_get64(mr->size));
093bc2cd
AK
2214}
2215
2216void memory_region_add_coalescing(MemoryRegion *mr,
a8170e5e 2217 hwaddr offset,
093bc2cd
AK
2218 uint64_t size)
2219{
7267c094 2220 CoalescedMemoryRange *cmr = g_malloc(sizeof(*cmr));
093bc2cd 2221
08dafab4 2222 cmr->addr = addrrange_make(int128_make64(offset), int128_make64(size));
093bc2cd
AK
2223 QTAILQ_INSERT_TAIL(&mr->coalesced, cmr, link);
2224 memory_region_update_coalesced_range(mr);
d410515e 2225 memory_region_set_flush_coalesced(mr);
093bc2cd
AK
2226}
2227
2228void memory_region_clear_coalescing(MemoryRegion *mr)
2229{
2230 CoalescedMemoryRange *cmr;
ab5b3db5 2231 bool updated = false;
093bc2cd 2232
d410515e
JK
2233 qemu_flush_coalesced_mmio_buffer();
2234 mr->flush_coalesced_mmio = false;
2235
093bc2cd
AK
2236 while (!QTAILQ_EMPTY(&mr->coalesced)) {
2237 cmr = QTAILQ_FIRST(&mr->coalesced);
2238 QTAILQ_REMOVE(&mr->coalesced, cmr, link);
7267c094 2239 g_free(cmr);
ab5b3db5
FZ
2240 updated = true;
2241 }
2242
2243 if (updated) {
2244 memory_region_update_coalesced_range(mr);
093bc2cd 2245 }
093bc2cd
AK
2246}
2247
d410515e
JK
2248void memory_region_set_flush_coalesced(MemoryRegion *mr)
2249{
2250 mr->flush_coalesced_mmio = true;
2251}
2252
2253void memory_region_clear_flush_coalesced(MemoryRegion *mr)
2254{
2255 qemu_flush_coalesced_mmio_buffer();
2256 if (QTAILQ_EMPTY(&mr->coalesced)) {
2257 mr->flush_coalesced_mmio = false;
2258 }
2259}
2260
196ea131
JK
2261void memory_region_clear_global_locking(MemoryRegion *mr)
2262{
2263 mr->global_locking = false;
2264}
2265
8c56c1a5
PF
2266static bool userspace_eventfd_warning;
2267
3e9d69e7 2268void memory_region_add_eventfd(MemoryRegion *mr,
a8170e5e 2269 hwaddr addr,
3e9d69e7
AK
2270 unsigned size,
2271 bool match_data,
2272 uint64_t data,
753d5e14 2273 EventNotifier *e)
3e9d69e7
AK
2274{
2275 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
2276 .addr.start = int128_make64(addr),
2277 .addr.size = int128_make64(size),
3e9d69e7
AK
2278 .match_data = match_data,
2279 .data = data,
753d5e14 2280 .e = e,
3e9d69e7
AK
2281 };
2282 unsigned i;
2283
8c56c1a5
PF
2284 if (kvm_enabled() && (!(kvm_eventfds_enabled() ||
2285 userspace_eventfd_warning))) {
2286 userspace_eventfd_warning = true;
2287 error_report("Using eventfd without MMIO binding in KVM. "
2288 "Suboptimal performance expected");
2289 }
2290
b8aecea2
JW
2291 if (size) {
2292 adjust_endianness(mr, &mrfd.data, size);
2293 }
59023ef4 2294 memory_region_transaction_begin();
3e9d69e7 2295 for (i = 0; i < mr->ioeventfd_nb; ++i) {
73bb753d 2296 if (memory_region_ioeventfd_before(&mrfd, &mr->ioeventfds[i])) {
3e9d69e7
AK
2297 break;
2298 }
2299 }
2300 ++mr->ioeventfd_nb;
7267c094 2301 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7
AK
2302 sizeof(*mr->ioeventfds) * mr->ioeventfd_nb);
2303 memmove(&mr->ioeventfds[i+1], &mr->ioeventfds[i],
2304 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb-1 - i));
2305 mr->ioeventfds[i] = mrfd;
4dc56152 2306 ioeventfd_update_pending |= mr->enabled;
59023ef4 2307 memory_region_transaction_commit();
3e9d69e7
AK
2308}
2309
2310void memory_region_del_eventfd(MemoryRegion *mr,
a8170e5e 2311 hwaddr addr,
3e9d69e7
AK
2312 unsigned size,
2313 bool match_data,
2314 uint64_t data,
753d5e14 2315 EventNotifier *e)
3e9d69e7
AK
2316{
2317 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
2318 .addr.start = int128_make64(addr),
2319 .addr.size = int128_make64(size),
3e9d69e7
AK
2320 .match_data = match_data,
2321 .data = data,
753d5e14 2322 .e = e,
3e9d69e7
AK
2323 };
2324 unsigned i;
2325
b8aecea2
JW
2326 if (size) {
2327 adjust_endianness(mr, &mrfd.data, size);
2328 }
59023ef4 2329 memory_region_transaction_begin();
3e9d69e7 2330 for (i = 0; i < mr->ioeventfd_nb; ++i) {
73bb753d 2331 if (memory_region_ioeventfd_equal(&mrfd, &mr->ioeventfds[i])) {
3e9d69e7
AK
2332 break;
2333 }
2334 }
2335 assert(i != mr->ioeventfd_nb);
2336 memmove(&mr->ioeventfds[i], &mr->ioeventfds[i+1],
2337 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb - (i+1)));
2338 --mr->ioeventfd_nb;
7267c094 2339 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7 2340 sizeof(*mr->ioeventfds)*mr->ioeventfd_nb + 1);
4dc56152 2341 ioeventfd_update_pending |= mr->enabled;
59023ef4 2342 memory_region_transaction_commit();
3e9d69e7
AK
2343}
2344
feca4ac1 2345static void memory_region_update_container_subregions(MemoryRegion *subregion)
093bc2cd 2346{
feca4ac1 2347 MemoryRegion *mr = subregion->container;
093bc2cd
AK
2348 MemoryRegion *other;
2349
59023ef4
JK
2350 memory_region_transaction_begin();
2351
dfde4e6e 2352 memory_region_ref(subregion);
093bc2cd
AK
2353 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
2354 if (subregion->priority >= other->priority) {
2355 QTAILQ_INSERT_BEFORE(other, subregion, subregions_link);
2356 goto done;
2357 }
2358 }
2359 QTAILQ_INSERT_TAIL(&mr->subregions, subregion, subregions_link);
2360done:
22bde714 2361 memory_region_update_pending |= mr->enabled && subregion->enabled;
59023ef4 2362 memory_region_transaction_commit();
093bc2cd
AK
2363}
2364
0598701a
PC
2365static void memory_region_add_subregion_common(MemoryRegion *mr,
2366 hwaddr offset,
2367 MemoryRegion *subregion)
2368{
feca4ac1
PB
2369 assert(!subregion->container);
2370 subregion->container = mr;
0598701a 2371 subregion->addr = offset;
feca4ac1 2372 memory_region_update_container_subregions(subregion);
0598701a 2373}
093bc2cd
AK
2374
2375void memory_region_add_subregion(MemoryRegion *mr,
a8170e5e 2376 hwaddr offset,
093bc2cd
AK
2377 MemoryRegion *subregion)
2378{
093bc2cd
AK
2379 subregion->priority = 0;
2380 memory_region_add_subregion_common(mr, offset, subregion);
2381}
2382
2383void memory_region_add_subregion_overlap(MemoryRegion *mr,
a8170e5e 2384 hwaddr offset,
093bc2cd 2385 MemoryRegion *subregion,
a1ff8ae0 2386 int priority)
093bc2cd 2387{
093bc2cd
AK
2388 subregion->priority = priority;
2389 memory_region_add_subregion_common(mr, offset, subregion);
2390}
2391
2392void memory_region_del_subregion(MemoryRegion *mr,
2393 MemoryRegion *subregion)
2394{
59023ef4 2395 memory_region_transaction_begin();
feca4ac1
PB
2396 assert(subregion->container == mr);
2397 subregion->container = NULL;
093bc2cd 2398 QTAILQ_REMOVE(&mr->subregions, subregion, subregions_link);
dfde4e6e 2399 memory_region_unref(subregion);
22bde714 2400 memory_region_update_pending |= mr->enabled && subregion->enabled;
59023ef4 2401 memory_region_transaction_commit();
6bba19ba
AK
2402}
2403
2404void memory_region_set_enabled(MemoryRegion *mr, bool enabled)
2405{
2406 if (enabled == mr->enabled) {
2407 return;
2408 }
59023ef4 2409 memory_region_transaction_begin();
6bba19ba 2410 mr->enabled = enabled;
22bde714 2411 memory_region_update_pending = true;
59023ef4 2412 memory_region_transaction_commit();
093bc2cd 2413}
1c0ffa58 2414
e7af4c67
MT
2415void memory_region_set_size(MemoryRegion *mr, uint64_t size)
2416{
2417 Int128 s = int128_make64(size);
2418
2419 if (size == UINT64_MAX) {
2420 s = int128_2_64();
2421 }
2422 if (int128_eq(s, mr->size)) {
2423 return;
2424 }
2425 memory_region_transaction_begin();
2426 mr->size = s;
2427 memory_region_update_pending = true;
2428 memory_region_transaction_commit();
2429}
2430
67891b8a 2431static void memory_region_readd_subregion(MemoryRegion *mr)
2282e1af 2432{
feca4ac1 2433 MemoryRegion *container = mr->container;
2282e1af 2434
feca4ac1 2435 if (container) {
67891b8a
PC
2436 memory_region_transaction_begin();
2437 memory_region_ref(mr);
feca4ac1
PB
2438 memory_region_del_subregion(container, mr);
2439 mr->container = container;
2440 memory_region_update_container_subregions(mr);
67891b8a
PC
2441 memory_region_unref(mr);
2442 memory_region_transaction_commit();
2282e1af 2443 }
67891b8a 2444}
2282e1af 2445
67891b8a
PC
2446void memory_region_set_address(MemoryRegion *mr, hwaddr addr)
2447{
2448 if (addr != mr->addr) {
2449 mr->addr = addr;
2450 memory_region_readd_subregion(mr);
2451 }
2282e1af
AK
2452}
2453
a8170e5e 2454void memory_region_set_alias_offset(MemoryRegion *mr, hwaddr offset)
4703359e 2455{
4703359e 2456 assert(mr->alias);
4703359e 2457
59023ef4 2458 if (offset == mr->alias_offset) {
4703359e
AK
2459 return;
2460 }
2461
59023ef4
JK
2462 memory_region_transaction_begin();
2463 mr->alias_offset = offset;
22bde714 2464 memory_region_update_pending |= mr->enabled;
59023ef4 2465 memory_region_transaction_commit();
4703359e
AK
2466}
2467
a2b257d6
IM
2468uint64_t memory_region_get_alignment(const MemoryRegion *mr)
2469{
2470 return mr->align;
2471}
2472
e2177955
AK
2473static int cmp_flatrange_addr(const void *addr_, const void *fr_)
2474{
2475 const AddrRange *addr = addr_;
2476 const FlatRange *fr = fr_;
2477
2478 if (int128_le(addrrange_end(*addr), fr->addr.start)) {
2479 return -1;
2480 } else if (int128_ge(addr->start, addrrange_end(fr->addr))) {
2481 return 1;
2482 }
2483 return 0;
2484}
2485
99e86347 2486static FlatRange *flatview_lookup(FlatView *view, AddrRange addr)
e2177955 2487{
99e86347 2488 return bsearch(&addr, view->ranges, view->nr,
e2177955
AK
2489 sizeof(FlatRange), cmp_flatrange_addr);
2490}
2491
eed2bacf
IM
2492bool memory_region_is_mapped(MemoryRegion *mr)
2493{
2494 return mr->container ? true : false;
2495}
2496
c6742b14
PB
2497/* Same as memory_region_find, but it does not add a reference to the
2498 * returned region. It must be called from an RCU critical section.
2499 */
2500static MemoryRegionSection memory_region_find_rcu(MemoryRegion *mr,
2501 hwaddr addr, uint64_t size)
e2177955 2502{
052e87b0 2503 MemoryRegionSection ret = { .mr = NULL };
73034e9e
PB
2504 MemoryRegion *root;
2505 AddressSpace *as;
2506 AddrRange range;
99e86347 2507 FlatView *view;
73034e9e
PB
2508 FlatRange *fr;
2509
2510 addr += mr->addr;
feca4ac1
PB
2511 for (root = mr; root->container; ) {
2512 root = root->container;
73034e9e
PB
2513 addr += root->addr;
2514 }
e2177955 2515
73034e9e 2516 as = memory_region_to_address_space(root);
eed2bacf
IM
2517 if (!as) {
2518 return ret;
2519 }
73034e9e 2520 range = addrrange_make(int128_make64(addr), int128_make64(size));
99e86347 2521
16620684 2522 view = address_space_to_flatview(as);
99e86347 2523 fr = flatview_lookup(view, range);
e2177955 2524 if (!fr) {
c6742b14 2525 return ret;
e2177955
AK
2526 }
2527
99e86347 2528 while (fr > view->ranges && addrrange_intersects(fr[-1].addr, range)) {
e2177955
AK
2529 --fr;
2530 }
2531
2532 ret.mr = fr->mr;
16620684 2533 ret.fv = view;
e2177955
AK
2534 range = addrrange_intersection(range, fr->addr);
2535 ret.offset_within_region = fr->offset_in_region;
2536 ret.offset_within_region += int128_get64(int128_sub(range.start,
2537 fr->addr.start));
052e87b0 2538 ret.size = range.size;
e2177955 2539 ret.offset_within_address_space = int128_get64(range.start);
7a8499e8 2540 ret.readonly = fr->readonly;
c26763f8 2541 ret.nonvolatile = fr->nonvolatile;
c6742b14
PB
2542 return ret;
2543}
2544
2545MemoryRegionSection memory_region_find(MemoryRegion *mr,
2546 hwaddr addr, uint64_t size)
2547{
2548 MemoryRegionSection ret;
2549 rcu_read_lock();
2550 ret = memory_region_find_rcu(mr, addr, size);
2551 if (ret.mr) {
2552 memory_region_ref(ret.mr);
2553 }
2b647668 2554 rcu_read_unlock();
e2177955
AK
2555 return ret;
2556}
2557
c6742b14
PB
2558bool memory_region_present(MemoryRegion *container, hwaddr addr)
2559{
2560 MemoryRegion *mr;
2561
2562 rcu_read_lock();
2563 mr = memory_region_find_rcu(container, addr, 1).mr;
2564 rcu_read_unlock();
2565 return mr && mr != container;
2566}
2567
9c1f8f44 2568void memory_global_dirty_log_sync(void)
86e775c6 2569{
3ebb1817 2570 memory_region_sync_dirty_bitmap(NULL);
7664e80c
AK
2571}
2572
19310760
JZ
2573static VMChangeStateEntry *vmstate_change;
2574
7664e80c
AK
2575void memory_global_dirty_log_start(void)
2576{
19310760
JZ
2577 if (vmstate_change) {
2578 qemu_del_vm_change_state_handler(vmstate_change);
2579 vmstate_change = NULL;
2580 }
2581
7664e80c 2582 global_dirty_log = true;
6f6a5ef3 2583
7376e582 2584 MEMORY_LISTENER_CALL_GLOBAL(log_global_start, Forward);
6f6a5ef3
PB
2585
2586 /* Refresh DIRTY_LOG_MIGRATION bit. */
2587 memory_region_transaction_begin();
2588 memory_region_update_pending = true;
2589 memory_region_transaction_commit();
7664e80c
AK
2590}
2591
19310760 2592static void memory_global_dirty_log_do_stop(void)
7664e80c 2593{
7664e80c 2594 global_dirty_log = false;
6f6a5ef3
PB
2595
2596 /* Refresh DIRTY_LOG_MIGRATION bit. */
2597 memory_region_transaction_begin();
2598 memory_region_update_pending = true;
2599 memory_region_transaction_commit();
2600
7376e582 2601 MEMORY_LISTENER_CALL_GLOBAL(log_global_stop, Reverse);
7664e80c
AK
2602}
2603
19310760
JZ
2604static void memory_vm_change_state_handler(void *opaque, int running,
2605 RunState state)
2606{
2607 if (running) {
2608 memory_global_dirty_log_do_stop();
2609
2610 if (vmstate_change) {
2611 qemu_del_vm_change_state_handler(vmstate_change);
2612 vmstate_change = NULL;
2613 }
2614 }
2615}
2616
2617void memory_global_dirty_log_stop(void)
2618{
2619 if (!runstate_is_running()) {
2620 if (vmstate_change) {
2621 return;
2622 }
2623 vmstate_change = qemu_add_vm_change_state_handler(
2624 memory_vm_change_state_handler, NULL);
2625 return;
2626 }
2627
2628 memory_global_dirty_log_do_stop();
2629}
2630
7664e80c
AK
2631static void listener_add_address_space(MemoryListener *listener,
2632 AddressSpace *as)
2633{
99e86347 2634 FlatView *view;
7664e80c
AK
2635 FlatRange *fr;
2636
680a4783
PB
2637 if (listener->begin) {
2638 listener->begin(listener);
2639 }
7664e80c 2640 if (global_dirty_log) {
975aefe0
AK
2641 if (listener->log_global_start) {
2642 listener->log_global_start(listener);
2643 }
7664e80c 2644 }
975aefe0 2645
856d7245 2646 view = address_space_get_flatview(as);
99e86347 2647 FOR_EACH_FLAT_RANGE(fr, view) {
279836f8
DH
2648 MemoryRegionSection section = section_from_flat_range(fr, view);
2649
975aefe0
AK
2650 if (listener->region_add) {
2651 listener->region_add(listener, &section);
2652 }
ae990e6c
DH
2653 if (fr->dirty_log_mask && listener->log_start) {
2654 listener->log_start(listener, &section, 0, fr->dirty_log_mask);
2655 }
7664e80c 2656 }
680a4783
PB
2657 if (listener->commit) {
2658 listener->commit(listener);
2659 }
856d7245 2660 flatview_unref(view);
7664e80c
AK
2661}
2662
d25836ca
PX
2663static void listener_del_address_space(MemoryListener *listener,
2664 AddressSpace *as)
2665{
2666 FlatView *view;
2667 FlatRange *fr;
2668
2669 if (listener->begin) {
2670 listener->begin(listener);
2671 }
2672 view = address_space_get_flatview(as);
2673 FOR_EACH_FLAT_RANGE(fr, view) {
2674 MemoryRegionSection section = section_from_flat_range(fr, view);
2675
2676 if (fr->dirty_log_mask && listener->log_stop) {
2677 listener->log_stop(listener, &section, fr->dirty_log_mask, 0);
2678 }
2679 if (listener->region_del) {
2680 listener->region_del(listener, &section);
2681 }
2682 }
2683 if (listener->commit) {
2684 listener->commit(listener);
2685 }
2686 flatview_unref(view);
2687}
2688
d45fa784 2689void memory_listener_register(MemoryListener *listener, AddressSpace *as)
7664e80c 2690{
72e22d2f
AK
2691 MemoryListener *other = NULL;
2692
d45fa784 2693 listener->address_space = as;
72e22d2f 2694 if (QTAILQ_EMPTY(&memory_listeners)
eae3eb3e 2695 || listener->priority >= QTAILQ_LAST(&memory_listeners)->priority) {
72e22d2f
AK
2696 QTAILQ_INSERT_TAIL(&memory_listeners, listener, link);
2697 } else {
2698 QTAILQ_FOREACH(other, &memory_listeners, link) {
2699 if (listener->priority < other->priority) {
2700 break;
2701 }
2702 }
2703 QTAILQ_INSERT_BEFORE(other, listener, link);
2704 }
0d673e36 2705
9a54635d 2706 if (QTAILQ_EMPTY(&as->listeners)
eae3eb3e 2707 || listener->priority >= QTAILQ_LAST(&as->listeners)->priority) {
9a54635d
PB
2708 QTAILQ_INSERT_TAIL(&as->listeners, listener, link_as);
2709 } else {
2710 QTAILQ_FOREACH(other, &as->listeners, link_as) {
2711 if (listener->priority < other->priority) {
2712 break;
2713 }
2714 }
2715 QTAILQ_INSERT_BEFORE(other, listener, link_as);
2716 }
2717
d45fa784 2718 listener_add_address_space(listener, as);
7664e80c
AK
2719}
2720
2721void memory_listener_unregister(MemoryListener *listener)
2722{
1d8280c1
PB
2723 if (!listener->address_space) {
2724 return;
2725 }
2726
d25836ca 2727 listener_del_address_space(listener, listener->address_space);
72e22d2f 2728 QTAILQ_REMOVE(&memory_listeners, listener, link);
9a54635d 2729 QTAILQ_REMOVE(&listener->address_space->listeners, listener, link_as);
1d8280c1 2730 listener->address_space = NULL;
86e775c6 2731}
e2177955 2732
7dca8043 2733void address_space_init(AddressSpace *as, MemoryRegion *root, const char *name)
1c0ffa58 2734{
ac95190e 2735 memory_region_ref(root);
8786db7c 2736 as->root = root;
67ace39b 2737 as->current_map = NULL;
4c19eb72
AK
2738 as->ioeventfd_nb = 0;
2739 as->ioeventfds = NULL;
9a54635d 2740 QTAILQ_INIT(&as->listeners);
0d673e36 2741 QTAILQ_INSERT_TAIL(&address_spaces, as, address_spaces_link);
7dca8043 2742 as->name = g_strdup(name ? name : "anonymous");
202fc01b
AK
2743 address_space_update_topology(as);
2744 address_space_update_ioeventfds(as);
1c0ffa58 2745}
658b2224 2746
374f2981 2747static void do_address_space_destroy(AddressSpace *as)
83f3c251 2748{
9a54635d 2749 assert(QTAILQ_EMPTY(&as->listeners));
078c44f4 2750
856d7245 2751 flatview_unref(as->current_map);
7dca8043 2752 g_free(as->name);
4c19eb72 2753 g_free(as->ioeventfds);
ac95190e 2754 memory_region_unref(as->root);
83f3c251
AK
2755}
2756
374f2981
PB
2757void address_space_destroy(AddressSpace *as)
2758{
ac95190e
PB
2759 MemoryRegion *root = as->root;
2760
374f2981
PB
2761 /* Flush out anything from MemoryListeners listening in on this */
2762 memory_region_transaction_begin();
2763 as->root = NULL;
2764 memory_region_transaction_commit();
2765 QTAILQ_REMOVE(&address_spaces, as, address_spaces_link);
2766
2767 /* At this point, as->dispatch and as->current_map are dummy
2768 * entries that the guest should never use. Wait for the old
2769 * values to expire before freeing the data.
2770 */
ac95190e 2771 as->root = root;
374f2981
PB
2772 call_rcu(as, do_address_space_destroy, rcu);
2773}
2774
4e831901
PX
2775static const char *memory_region_type(MemoryRegion *mr)
2776{
2777 if (memory_region_is_ram_device(mr)) {
2778 return "ramd";
2779 } else if (memory_region_is_romd(mr)) {
2780 return "romd";
2781 } else if (memory_region_is_rom(mr)) {
2782 return "rom";
2783 } else if (memory_region_is_ram(mr)) {
2784 return "ram";
2785 } else {
2786 return "i/o";
2787 }
2788}
2789
314e2987
BS
2790typedef struct MemoryRegionList MemoryRegionList;
2791
2792struct MemoryRegionList {
2793 const MemoryRegion *mr;
a16878d2 2794 QTAILQ_ENTRY(MemoryRegionList) mrqueue;
314e2987
BS
2795};
2796
b58deb34 2797typedef QTAILQ_HEAD(, MemoryRegionList) MemoryRegionListHead;
314e2987 2798
4e831901
PX
2799#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
2800 int128_sub((size), int128_one())) : 0)
2801#define MTREE_INDENT " "
2802
fc051ae6
AK
2803static void mtree_expand_owner(fprintf_function mon_printf, void *f,
2804 const char *label, Object *obj)
2805{
2806 DeviceState *dev = (DeviceState *) object_dynamic_cast(obj, TYPE_DEVICE);
2807
2808 mon_printf(f, " %s:{%s", label, dev ? "dev" : "obj");
2809 if (dev && dev->id) {
2810 mon_printf(f, " id=%s", dev->id);
2811 } else {
2812 gchar *canonical_path = object_get_canonical_path(obj);
2813 if (canonical_path) {
2814 mon_printf(f, " path=%s", canonical_path);
2815 g_free(canonical_path);
2816 } else {
2817 mon_printf(f, " type=%s", object_get_typename(obj));
2818 }
2819 }
2820 mon_printf(f, "}");
2821}
2822
2823static void mtree_print_mr_owner(fprintf_function mon_printf, void *f,
2824 const MemoryRegion *mr)
2825{
2826 Object *owner = mr->owner;
2827 Object *parent = memory_region_owner((MemoryRegion *)mr);
2828
2829 if (!owner && !parent) {
2830 mon_printf(f, " orphan");
2831 return;
2832 }
2833 if (owner) {
2834 mtree_expand_owner(mon_printf, f, "owner", owner);
2835 }
2836 if (parent && parent != owner) {
2837 mtree_expand_owner(mon_printf, f, "parent", parent);
2838 }
2839}
2840
314e2987
BS
2841static void mtree_print_mr(fprintf_function mon_printf, void *f,
2842 const MemoryRegion *mr, unsigned int level,
a8170e5e 2843 hwaddr base,
fc051ae6
AK
2844 MemoryRegionListHead *alias_print_queue,
2845 bool owner)
314e2987 2846{
9479c57a
JK
2847 MemoryRegionList *new_ml, *ml, *next_ml;
2848 MemoryRegionListHead submr_print_queue;
314e2987
BS
2849 const MemoryRegion *submr;
2850 unsigned int i;
b31f8412 2851 hwaddr cur_start, cur_end;
314e2987 2852
f8a9f720 2853 if (!mr) {
314e2987
BS
2854 return;
2855 }
2856
2857 for (i = 0; i < level; i++) {
4e831901 2858 mon_printf(f, MTREE_INDENT);
314e2987
BS
2859 }
2860
b31f8412
PX
2861 cur_start = base + mr->addr;
2862 cur_end = cur_start + MR_SIZE(mr->size);
2863
2864 /*
2865 * Try to detect overflow of memory region. This should never
2866 * happen normally. When it happens, we dump something to warn the
2867 * user who is observing this.
2868 */
2869 if (cur_start < base || cur_end < cur_start) {
2870 mon_printf(f, "[DETECTED OVERFLOW!] ");
2871 }
2872
314e2987
BS
2873 if (mr->alias) {
2874 MemoryRegionList *ml;
2875 bool found = false;
2876
2877 /* check if the alias is already in the queue */
a16878d2 2878 QTAILQ_FOREACH(ml, alias_print_queue, mrqueue) {
f54bb15f 2879 if (ml->mr == mr->alias) {
314e2987
BS
2880 found = true;
2881 }
2882 }
2883
2884 if (!found) {
2885 ml = g_new(MemoryRegionList, 1);
2886 ml->mr = mr->alias;
a16878d2 2887 QTAILQ_INSERT_TAIL(alias_print_queue, ml, mrqueue);
314e2987 2888 }
4896d74b 2889 mon_printf(f, TARGET_FMT_plx "-" TARGET_FMT_plx
c26763f8 2890 " (prio %d, %s%s): alias %s @%s " TARGET_FMT_plx
fc051ae6 2891 "-" TARGET_FMT_plx "%s",
b31f8412 2892 cur_start, cur_end,
4b474ba7 2893 mr->priority,
c26763f8 2894 mr->nonvolatile ? "nv-" : "",
4e831901 2895 memory_region_type((MemoryRegion *)mr),
3fb18b4d
PC
2896 memory_region_name(mr),
2897 memory_region_name(mr->alias),
314e2987 2898 mr->alias_offset,
4e831901 2899 mr->alias_offset + MR_SIZE(mr->size),
f8a9f720 2900 mr->enabled ? "" : " [disabled]");
fc051ae6
AK
2901 if (owner) {
2902 mtree_print_mr_owner(mon_printf, f, mr);
2903 }
314e2987 2904 } else {
4896d74b 2905 mon_printf(f,
c26763f8 2906 TARGET_FMT_plx "-" TARGET_FMT_plx " (prio %d, %s%s): %s%s",
b31f8412 2907 cur_start, cur_end,
4b474ba7 2908 mr->priority,
c26763f8 2909 mr->nonvolatile ? "nv-" : "",
4e831901 2910 memory_region_type((MemoryRegion *)mr),
f8a9f720
GH
2911 memory_region_name(mr),
2912 mr->enabled ? "" : " [disabled]");
fc051ae6
AK
2913 if (owner) {
2914 mtree_print_mr_owner(mon_printf, f, mr);
2915 }
314e2987 2916 }
fc051ae6 2917 mon_printf(f, "\n");
9479c57a
JK
2918
2919 QTAILQ_INIT(&submr_print_queue);
2920
314e2987 2921 QTAILQ_FOREACH(submr, &mr->subregions, subregions_link) {
9479c57a
JK
2922 new_ml = g_new(MemoryRegionList, 1);
2923 new_ml->mr = submr;
a16878d2 2924 QTAILQ_FOREACH(ml, &submr_print_queue, mrqueue) {
9479c57a
JK
2925 if (new_ml->mr->addr < ml->mr->addr ||
2926 (new_ml->mr->addr == ml->mr->addr &&
2927 new_ml->mr->priority > ml->mr->priority)) {
a16878d2 2928 QTAILQ_INSERT_BEFORE(ml, new_ml, mrqueue);
9479c57a
JK
2929 new_ml = NULL;
2930 break;
2931 }
2932 }
2933 if (new_ml) {
a16878d2 2934 QTAILQ_INSERT_TAIL(&submr_print_queue, new_ml, mrqueue);
9479c57a
JK
2935 }
2936 }
2937
a16878d2 2938 QTAILQ_FOREACH(ml, &submr_print_queue, mrqueue) {
b31f8412 2939 mtree_print_mr(mon_printf, f, ml->mr, level + 1, cur_start,
fc051ae6 2940 alias_print_queue, owner);
9479c57a
JK
2941 }
2942
a16878d2 2943 QTAILQ_FOREACH_SAFE(ml, &submr_print_queue, mrqueue, next_ml) {
9479c57a 2944 g_free(ml);
314e2987
BS
2945 }
2946}
2947
5e8fd947
AK
2948struct FlatViewInfo {
2949 fprintf_function mon_printf;
2950 void *f;
2951 int counter;
2952 bool dispatch_tree;
fc051ae6 2953 bool owner;
5e8fd947
AK
2954};
2955
2956static void mtree_print_flatview(gpointer key, gpointer value,
2957 gpointer user_data)
57bb40c9 2958{
5e8fd947
AK
2959 FlatView *view = key;
2960 GArray *fv_address_spaces = value;
2961 struct FlatViewInfo *fvi = user_data;
2962 fprintf_function p = fvi->mon_printf;
2963 void *f = fvi->f;
57bb40c9
PX
2964 FlatRange *range = &view->ranges[0];
2965 MemoryRegion *mr;
2966 int n = view->nr;
5e8fd947
AK
2967 int i;
2968 AddressSpace *as;
2969
2970 p(f, "FlatView #%d\n", fvi->counter);
2971 ++fvi->counter;
2972
2973 for (i = 0; i < fv_address_spaces->len; ++i) {
2974 as = g_array_index(fv_address_spaces, AddressSpace*, i);
2975 p(f, " AS \"%s\", root: %s", as->name, memory_region_name(as->root));
2976 if (as->root->alias) {
2977 p(f, ", alias %s", memory_region_name(as->root->alias));
2978 }
2979 p(f, "\n");
2980 }
2981
2982 p(f, " Root memory region: %s\n",
2983 view->root ? memory_region_name(view->root) : "(none)");
57bb40c9
PX
2984
2985 if (n <= 0) {
5e8fd947 2986 p(f, MTREE_INDENT "No rendered FlatView\n\n");
57bb40c9
PX
2987 return;
2988 }
2989
2990 while (n--) {
2991 mr = range->mr;
377a07aa
PB
2992 if (range->offset_in_region) {
2993 p(f, MTREE_INDENT TARGET_FMT_plx "-"
c26763f8 2994 TARGET_FMT_plx " (prio %d, %s%s): %s @" TARGET_FMT_plx,
377a07aa
PB
2995 int128_get64(range->addr.start),
2996 int128_get64(range->addr.start) + MR_SIZE(range->addr.size),
2997 mr->priority,
c26763f8 2998 range->nonvolatile ? "nv-" : "",
377a07aa
PB
2999 range->readonly ? "rom" : memory_region_type(mr),
3000 memory_region_name(mr),
3001 range->offset_in_region);
3002 } else {
3003 p(f, MTREE_INDENT TARGET_FMT_plx "-"
c26763f8 3004 TARGET_FMT_plx " (prio %d, %s%s): %s",
377a07aa
PB
3005 int128_get64(range->addr.start),
3006 int128_get64(range->addr.start) + MR_SIZE(range->addr.size),
3007 mr->priority,
c26763f8 3008 range->nonvolatile ? "nv-" : "",
377a07aa
PB
3009 range->readonly ? "rom" : memory_region_type(mr),
3010 memory_region_name(mr));
3011 }
fc051ae6
AK
3012 if (fvi->owner) {
3013 mtree_print_mr_owner(p, f, mr);
3014 }
3015 p(f, "\n");
57bb40c9
PX
3016 range++;
3017 }
3018
5e8fd947
AK
3019#if !defined(CONFIG_USER_ONLY)
3020 if (fvi->dispatch_tree && view->root) {
3021 mtree_print_dispatch(p, f, view->dispatch, view->root);
3022 }
3023#endif
3024
3025 p(f, "\n");
3026}
3027
3028static gboolean mtree_info_flatview_free(gpointer key, gpointer value,
3029 gpointer user_data)
3030{
3031 FlatView *view = key;
3032 GArray *fv_address_spaces = value;
3033
3034 g_array_unref(fv_address_spaces);
57bb40c9 3035 flatview_unref(view);
5e8fd947
AK
3036
3037 return true;
57bb40c9
PX
3038}
3039
5e8fd947 3040void mtree_info(fprintf_function mon_printf, void *f, bool flatview,
fc051ae6 3041 bool dispatch_tree, bool owner)
314e2987
BS
3042{
3043 MemoryRegionListHead ml_head;
3044 MemoryRegionList *ml, *ml2;
0d673e36 3045 AddressSpace *as;
314e2987 3046
57bb40c9 3047 if (flatview) {
5e8fd947
AK
3048 FlatView *view;
3049 struct FlatViewInfo fvi = {
3050 .mon_printf = mon_printf,
3051 .f = f,
3052 .counter = 0,
fc051ae6
AK
3053 .dispatch_tree = dispatch_tree,
3054 .owner = owner,
5e8fd947
AK
3055 };
3056 GArray *fv_address_spaces;
3057 GHashTable *views = g_hash_table_new(g_direct_hash, g_direct_equal);
3058
3059 /* Gather all FVs in one table */
57bb40c9 3060 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
5e8fd947
AK
3061 view = address_space_get_flatview(as);
3062
3063 fv_address_spaces = g_hash_table_lookup(views, view);
3064 if (!fv_address_spaces) {
3065 fv_address_spaces = g_array_new(false, false, sizeof(as));
3066 g_hash_table_insert(views, view, fv_address_spaces);
3067 }
3068
3069 g_array_append_val(fv_address_spaces, as);
57bb40c9 3070 }
5e8fd947
AK
3071
3072 /* Print */
3073 g_hash_table_foreach(views, mtree_print_flatview, &fvi);
3074
3075 /* Free */
3076 g_hash_table_foreach_remove(views, mtree_info_flatview_free, 0);
3077 g_hash_table_unref(views);
3078
57bb40c9
PX
3079 return;
3080 }
3081
314e2987
BS
3082 QTAILQ_INIT(&ml_head);
3083
0d673e36 3084 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
e48816aa 3085 mon_printf(f, "address-space: %s\n", as->name);
fc051ae6 3086 mtree_print_mr(mon_printf, f, as->root, 1, 0, &ml_head, owner);
e48816aa 3087 mon_printf(f, "\n");
b9f9be88
BS
3088 }
3089
314e2987 3090 /* print aliased regions */
a16878d2 3091 QTAILQ_FOREACH(ml, &ml_head, mrqueue) {
e48816aa 3092 mon_printf(f, "memory-region: %s\n", memory_region_name(ml->mr));
fc051ae6 3093 mtree_print_mr(mon_printf, f, ml->mr, 1, 0, &ml_head, owner);
e48816aa 3094 mon_printf(f, "\n");
314e2987
BS
3095 }
3096
a16878d2 3097 QTAILQ_FOREACH_SAFE(ml, &ml_head, mrqueue, ml2) {
88365e47 3098 g_free(ml);
314e2987 3099 }
314e2987 3100}
b4fefef9 3101
b08199c6
PM
3102void memory_region_init_ram(MemoryRegion *mr,
3103 struct Object *owner,
3104 const char *name,
3105 uint64_t size,
3106 Error **errp)
3107{
3108 DeviceState *owner_dev;
3109 Error *err = NULL;
3110
3111 memory_region_init_ram_nomigrate(mr, owner, name, size, &err);
3112 if (err) {
3113 error_propagate(errp, err);
3114 return;
3115 }
3116 /* This will assert if owner is neither NULL nor a DeviceState.
3117 * We only want the owner here for the purposes of defining a
3118 * unique name for migration. TODO: Ideally we should implement
3119 * a naming scheme for Objects which are not DeviceStates, in
3120 * which case we can relax this restriction.
3121 */
3122 owner_dev = DEVICE(owner);
3123 vmstate_register_ram(mr, owner_dev);
3124}
3125
3126void memory_region_init_rom(MemoryRegion *mr,
3127 struct Object *owner,
3128 const char *name,
3129 uint64_t size,
3130 Error **errp)
3131{
3132 DeviceState *owner_dev;
3133 Error *err = NULL;
3134
3135 memory_region_init_rom_nomigrate(mr, owner, name, size, &err);
3136 if (err) {
3137 error_propagate(errp, err);
3138 return;
3139 }
3140 /* This will assert if owner is neither NULL nor a DeviceState.
3141 * We only want the owner here for the purposes of defining a
3142 * unique name for migration. TODO: Ideally we should implement
3143 * a naming scheme for Objects which are not DeviceStates, in
3144 * which case we can relax this restriction.
3145 */
3146 owner_dev = DEVICE(owner);
3147 vmstate_register_ram(mr, owner_dev);
3148}
3149
3150void memory_region_init_rom_device(MemoryRegion *mr,
3151 struct Object *owner,
3152 const MemoryRegionOps *ops,
3153 void *opaque,
3154 const char *name,
3155 uint64_t size,
3156 Error **errp)
3157{
3158 DeviceState *owner_dev;
3159 Error *err = NULL;
3160
3161 memory_region_init_rom_device_nomigrate(mr, owner, ops, opaque,
3162 name, size, &err);
3163 if (err) {
3164 error_propagate(errp, err);
3165 return;
3166 }
3167 /* This will assert if owner is neither NULL nor a DeviceState.
3168 * We only want the owner here for the purposes of defining a
3169 * unique name for migration. TODO: Ideally we should implement
3170 * a naming scheme for Objects which are not DeviceStates, in
3171 * which case we can relax this restriction.
3172 */
3173 owner_dev = DEVICE(owner);
3174 vmstate_register_ram(mr, owner_dev);
3175}
3176
b4fefef9
PC
3177static const TypeInfo memory_region_info = {
3178 .parent = TYPE_OBJECT,
3179 .name = TYPE_MEMORY_REGION,
3180 .instance_size = sizeof(MemoryRegion),
3181 .instance_init = memory_region_initfn,
3182 .instance_finalize = memory_region_finalize,
3183};
3184
3df9d748
AK
3185static const TypeInfo iommu_memory_region_info = {
3186 .parent = TYPE_MEMORY_REGION,
3187 .name = TYPE_IOMMU_MEMORY_REGION,
1221a474 3188 .class_size = sizeof(IOMMUMemoryRegionClass),
3df9d748
AK
3189 .instance_size = sizeof(IOMMUMemoryRegion),
3190 .instance_init = iommu_memory_region_initfn,
1221a474 3191 .abstract = true,
3df9d748
AK
3192};
3193
b4fefef9
PC
3194static void memory_register_types(void)
3195{
3196 type_register_static(&memory_region_info);
3df9d748 3197 type_register_static(&iommu_memory_region_info);
b4fefef9
PC
3198}
3199
3200type_init(memory_register_types)