]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Make i915_save/restore_state and intel_i2c_reset take dev_priv
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
b1ba124d 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
55 int ret__; \
56 for (;;) { \
57 bool expired__ = time_after(jiffies, timeout__); \
58 if (COND) { \
59 ret__ = 0; \
60 break; \
61 } \
62 if (expired__) { \
63 ret__ = -ETIMEDOUT; \
913d8d11
CW
64 break; \
65 } \
9848de08 66 if ((W) && drm_can_sleep()) { \
3f177625 67 usleep_range((W), (W)*2); \
0cc2764c
BW
68 } else { \
69 cpu_relax(); \
70 } \
913d8d11
CW
71 } \
72 ret__; \
73})
74
3f177625 75#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 76
0351b939
TU
77/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
78#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 79# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 80#else
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
82#endif
83
18f4b843
TU
84#define _wait_for_atomic(COND, US, ATOMIC) \
85({ \
86 int cpu, ret, timeout = (US) * 1000; \
87 u64 base; \
88 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
0351b939 89 BUILD_BUG_ON((US) > 50000); \
18f4b843
TU
90 if (!(ATOMIC)) { \
91 preempt_disable(); \
92 cpu = smp_processor_id(); \
93 } \
94 base = local_clock(); \
95 for (;;) { \
96 u64 now = local_clock(); \
97 if (!(ATOMIC)) \
98 preempt_enable(); \
99 if (COND) { \
100 ret = 0; \
101 break; \
102 } \
103 if (now - base >= timeout) { \
104 ret = -ETIMEDOUT; \
0351b939
TU
105 break; \
106 } \
107 cpu_relax(); \
18f4b843
TU
108 if (!(ATOMIC)) { \
109 preempt_disable(); \
110 if (unlikely(cpu != smp_processor_id())) { \
111 timeout -= now - base; \
112 cpu = smp_processor_id(); \
113 base = local_clock(); \
114 } \
115 } \
0351b939 116 } \
18f4b843
TU
117 ret; \
118})
119
120#define wait_for_us(COND, US) \
121({ \
122 int ret__; \
123 BUILD_BUG_ON(!__builtin_constant_p(US)); \
124 if ((US) > 10) \
125 ret__ = _wait_for((COND), (US), 10); \
126 else \
127 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
128 ret__; \
129})
130
18f4b843
TU
131#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
132#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
481b6af3 133
49938ac4
JN
134#define KHz(x) (1000 * (x))
135#define MHz(x) KHz(1000 * (x))
021357ac 136
79e53945
JB
137/*
138 * Display related stuff
139 */
140
141/* store information about an Ixxx DVO */
142/* The i830->i865 use multiple DVOs with multiple i2cs */
143/* the i915, i945 have a single sDVO i2c bus - which is different */
144#define MAX_OUTPUTS 6
145/* maximum connectors per crtcs in the mode set */
79e53945 146
4726e0b0
SK
147/* Maximum cursor sizes */
148#define GEN2_CURSOR_WIDTH 64
149#define GEN2_CURSOR_HEIGHT 64
068be561
DL
150#define MAX_CURSOR_WIDTH 256
151#define MAX_CURSOR_HEIGHT 256
4726e0b0 152
79e53945
JB
153#define INTEL_I2C_BUS_DVO 1
154#define INTEL_I2C_BUS_SDVO 2
155
156/* these are outputs from the chip - integrated only
157 external chips are via DVO or SDVO output */
6847d71b
PZ
158enum intel_output_type {
159 INTEL_OUTPUT_UNUSED = 0,
160 INTEL_OUTPUT_ANALOG = 1,
161 INTEL_OUTPUT_DVO = 2,
162 INTEL_OUTPUT_SDVO = 3,
163 INTEL_OUTPUT_LVDS = 4,
164 INTEL_OUTPUT_TVOUT = 5,
165 INTEL_OUTPUT_HDMI = 6,
cca0502b 166 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
167 INTEL_OUTPUT_EDP = 8,
168 INTEL_OUTPUT_DSI = 9,
169 INTEL_OUTPUT_UNKNOWN = 10,
170 INTEL_OUTPUT_DP_MST = 11,
171};
79e53945
JB
172
173#define INTEL_DVO_CHIP_NONE 0
174#define INTEL_DVO_CHIP_LVDS 1
175#define INTEL_DVO_CHIP_TMDS 2
176#define INTEL_DVO_CHIP_TVOUT 4
177
dfba2e2d
SK
178#define INTEL_DSI_VIDEO_MODE 0
179#define INTEL_DSI_COMMAND_MODE 1
72ffa333 180
79e53945
JB
181struct intel_framebuffer {
182 struct drm_framebuffer base;
05394f39 183 struct drm_i915_gem_object *obj;
2d7a215f 184 struct intel_rotation_info rot_info;
6687c906
VS
185
186 /* for each plane in the normal GTT view */
187 struct {
188 unsigned int x, y;
189 } normal[2];
190 /* for each plane in the rotated GTT view */
191 struct {
192 unsigned int x, y;
193 unsigned int pitch; /* pixels */
194 } rotated[2];
79e53945
JB
195};
196
37811fcc
CW
197struct intel_fbdev {
198 struct drm_fb_helper helper;
8bcd4553 199 struct intel_framebuffer *fb;
058d88c4 200 struct i915_vma *vma;
43cee314 201 async_cookie_t cookie;
d978ef14 202 int preferred_bpp;
37811fcc 203};
79e53945 204
21d40d37 205struct intel_encoder {
4ef69c7a 206 struct drm_encoder base;
9a935856 207
6847d71b 208 enum intel_output_type type;
03cdc1d4 209 enum port port;
bc079e8b 210 unsigned int cloneable;
21d40d37 211 void (*hot_plug)(struct intel_encoder *);
7ae89233 212 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
213 struct intel_crtc_state *,
214 struct drm_connector_state *);
fd6bbda9
ML
215 void (*pre_pll_enable)(struct intel_encoder *,
216 struct intel_crtc_state *,
217 struct drm_connector_state *);
218 void (*pre_enable)(struct intel_encoder *,
219 struct intel_crtc_state *,
220 struct drm_connector_state *);
221 void (*enable)(struct intel_encoder *,
222 struct intel_crtc_state *,
223 struct drm_connector_state *);
224 void (*disable)(struct intel_encoder *,
225 struct intel_crtc_state *,
226 struct drm_connector_state *);
227 void (*post_disable)(struct intel_encoder *,
228 struct intel_crtc_state *,
229 struct drm_connector_state *);
230 void (*post_pll_disable)(struct intel_encoder *,
231 struct intel_crtc_state *,
232 struct drm_connector_state *);
f0947c37
DV
233 /* Read out the current hw state of this connector, returning true if
234 * the encoder is active. If the encoder is enabled it also set the pipe
235 * it is connected to in the pipe parameter. */
236 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 237 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 238 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
239 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
240 * be set correctly before calling this function. */
045ac3b5 241 void (*get_config)(struct intel_encoder *,
5cec258b 242 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
243 /*
244 * Called during system suspend after all pending requests for the
245 * encoder are flushed (for example for DP AUX transactions) and
246 * device interrupts are disabled.
247 */
248 void (*suspend)(struct intel_encoder *);
f8aed700 249 int crtc_mask;
1d843f9d 250 enum hpd_pin hpd_pin;
f1a3acea
PD
251 /* for communication with audio component; protected by av_mutex */
252 const struct drm_connector *audio_connector;
79e53945
JB
253};
254
1d508706 255struct intel_panel {
dd06f90e 256 struct drm_display_mode *fixed_mode;
ec9ed197 257 struct drm_display_mode *downclock_mode;
4d891523 258 int fitting_mode;
58c68779
JN
259
260 /* backlight */
261 struct {
c91c9f32 262 bool present;
58c68779 263 u32 level;
6dda730e 264 u32 min;
7bd688cd 265 u32 max;
58c68779 266 bool enabled;
636baebf
JN
267 bool combination_mode; /* gen 2/4 only */
268 bool active_low_pwm;
32b421e7 269 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
270
271 /* PWM chip */
022e4e52
SK
272 bool util_pin_active_low; /* bxt+ */
273 u8 controller; /* bxt+ only */
b029e66f
SK
274 struct pwm_device *pwm;
275
58c68779 276 struct backlight_device *device;
ab656bb9 277
5507faeb
JN
278 /* Connector and platform specific backlight functions */
279 int (*setup)(struct intel_connector *connector, enum pipe pipe);
280 uint32_t (*get)(struct intel_connector *connector);
281 void (*set)(struct intel_connector *connector, uint32_t level);
282 void (*disable)(struct intel_connector *connector);
283 void (*enable)(struct intel_connector *connector);
284 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
285 uint32_t hz);
286 void (*power)(struct intel_connector *, bool enable);
287 } backlight;
1d508706
JN
288};
289
5daa55eb
ZW
290struct intel_connector {
291 struct drm_connector base;
9a935856
DV
292 /*
293 * The fixed encoder this connector is connected to.
294 */
df0e9248 295 struct intel_encoder *encoder;
9a935856 296
8e1b56a4
JN
297 /* ACPI device id for ACPI and driver cooperation */
298 u32 acpi_device_id;
299
f0947c37
DV
300 /* Reads out the current hw, returning true if the connector is enabled
301 * and active (i.e. dpms ON state). */
302 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
303
304 /* Panel info for eDP and LVDS */
305 struct intel_panel panel;
9cd300e0
JN
306
307 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
308 struct edid *edid;
beb60608 309 struct edid *detect_edid;
821450c6
EE
310
311 /* since POLL and HPD connectors may use the same HPD line keep the native
312 state of connector->polled in case hotplug storm detection changes it */
313 u8 polled;
0e32b39c
DA
314
315 void *port; /* store this opaque as its illegal to dereference it */
316
317 struct intel_dp *mst_port;
5daa55eb
ZW
318};
319
9e2c8475 320struct dpll {
80ad9206
VS
321 /* given values */
322 int n;
323 int m1, m2;
324 int p1, p2;
325 /* derived values */
326 int dot;
327 int vco;
328 int m;
329 int p;
9e2c8475 330};
80ad9206 331
de419ab6
ML
332struct intel_atomic_state {
333 struct drm_atomic_state base;
334
27c329ed 335 unsigned int cdclk;
565602d7 336
1a617b77
ML
337 /*
338 * Calculated device cdclk, can be different from cdclk
339 * only when all crtc's are DPMS off.
340 */
341 unsigned int dev_cdclk;
342
565602d7
ML
343 bool dpll_set, modeset;
344
8b4a7d05
MR
345 /*
346 * Does this transaction change the pipes that are active? This mask
347 * tracks which CRTC's have changed their active state at the end of
348 * the transaction (not counting the temporary disable during modesets).
349 * This mask should only be non-zero when intel_state->modeset is true,
350 * but the converse is not necessarily true; simply changing a mode may
351 * not flip the final active status of any CRTC's
352 */
353 unsigned int active_pipe_changes;
354
565602d7
ML
355 unsigned int active_crtcs;
356 unsigned int min_pixclk[I915_MAX_PIPES];
357
c89e39f3
CT
358 /* SKL/KBL Only */
359 unsigned int cdclk_pll_vco;
360
de419ab6 361 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
362
363 /*
364 * Current watermarks can't be trusted during hardware readout, so
365 * don't bother calculating intermediate watermarks.
366 */
367 bool skip_intermediate_wm;
98d39494
MR
368
369 /* Gen9+ only */
734fa01f 370 struct skl_wm_values wm_results;
c004a90b
CW
371
372 struct i915_sw_fence commit_ready;
de419ab6
ML
373};
374
eeca778a 375struct intel_plane_state {
2b875c22 376 struct drm_plane_state base;
eeca778a 377 struct drm_rect clip;
32b7eeec 378
b63a16f6
VS
379 struct {
380 u32 offset;
381 int x, y;
382 } main;
8d970654
VS
383 struct {
384 u32 offset;
385 int x, y;
386 } aux;
b63a16f6 387
be41e336
CK
388 /*
389 * scaler_id
390 * = -1 : not using a scaler
391 * >= 0 : using a scalers
392 *
393 * plane requiring a scaler:
394 * - During check_plane, its bit is set in
395 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 396 * update_scaler_plane.
be41e336
CK
397 * - scaler_id indicates the scaler it got assigned.
398 *
399 * plane doesn't require a scaler:
400 * - this can happen when scaling is no more required or plane simply
401 * got disabled.
402 * - During check_plane, corresponding bit is reset in
403 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 404 * update_scaler_plane.
be41e336
CK
405 */
406 int scaler_id;
818ed961
ML
407
408 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
409};
410
5724dbd1 411struct intel_initial_plane_config {
2d14030b 412 struct intel_framebuffer *fb;
49af449b 413 unsigned int tiling;
46f297fb
JB
414 int size;
415 u32 base;
416};
417
be41e336
CK
418#define SKL_MIN_SRC_W 8
419#define SKL_MAX_SRC_W 4096
420#define SKL_MIN_SRC_H 8
6156a456 421#define SKL_MAX_SRC_H 4096
be41e336
CK
422#define SKL_MIN_DST_W 8
423#define SKL_MAX_DST_W 4096
424#define SKL_MIN_DST_H 8
6156a456 425#define SKL_MAX_DST_H 4096
be41e336
CK
426
427struct intel_scaler {
be41e336
CK
428 int in_use;
429 uint32_t mode;
430};
431
432struct intel_crtc_scaler_state {
433#define SKL_NUM_SCALERS 2
434 struct intel_scaler scalers[SKL_NUM_SCALERS];
435
436 /*
437 * scaler_users: keeps track of users requesting scalers on this crtc.
438 *
439 * If a bit is set, a user is using a scaler.
440 * Here user can be a plane or crtc as defined below:
441 * bits 0-30 - plane (bit position is index from drm_plane_index)
442 * bit 31 - crtc
443 *
444 * Instead of creating a new index to cover planes and crtc, using
445 * existing drm_plane_index for planes which is well less than 31
446 * planes and bit 31 for crtc. This should be fine to cover all
447 * our platforms.
448 *
449 * intel_atomic_setup_scalers will setup available scalers to users
450 * requesting scalers. It will gracefully fail if request exceeds
451 * avilability.
452 */
453#define SKL_CRTC_INDEX 31
454 unsigned scaler_users;
455
456 /* scaler used by crtc for panel fitting purpose */
457 int scaler_id;
458};
459
1ed51de9
DV
460/* drm_mode->private_flags */
461#define I915_MODE_FLAG_INHERITED 1
462
4e0963c7
MR
463struct intel_pipe_wm {
464 struct intel_wm_level wm[5];
71f0a626 465 struct intel_wm_level raw_wm[5];
4e0963c7
MR
466 uint32_t linetime;
467 bool fbc_wm_enabled;
468 bool pipe_enabled;
469 bool sprites_enabled;
470 bool sprites_scaled;
471};
472
a62163e9 473struct skl_plane_wm {
4e0963c7
MR
474 struct skl_wm_level wm[8];
475 struct skl_wm_level trans_wm;
a62163e9
L
476};
477
478struct skl_pipe_wm {
479 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
480 uint32_t linetime;
481};
482
e8f1f02e
MR
483struct intel_crtc_wm_state {
484 union {
485 struct {
486 /*
487 * Intermediate watermarks; these can be
488 * programmed immediately since they satisfy
489 * both the current configuration we're
490 * switching away from and the new
491 * configuration we're switching to.
492 */
493 struct intel_pipe_wm intermediate;
494
495 /*
496 * Optimal watermarks, programmed post-vblank
497 * when this state is committed.
498 */
499 struct intel_pipe_wm optimal;
500 } ilk;
501
502 struct {
503 /* gen9+ only needs 1-step wm programming */
504 struct skl_pipe_wm optimal;
ce0ba283 505 struct skl_ddb_entry ddb;
e8f1f02e
MR
506 } skl;
507 };
508
509 /*
510 * Platforms with two-step watermark programming will need to
511 * update watermark programming post-vblank to switch from the
512 * safe intermediate watermarks to the optimal final
513 * watermarks.
514 */
515 bool need_postvbl_update;
516};
517
5cec258b 518struct intel_crtc_state {
2d112de7
ACO
519 struct drm_crtc_state base;
520
bb760063
DV
521 /**
522 * quirks - bitfield with hw state readout quirks
523 *
524 * For various reasons the hw state readout code might not be able to
525 * completely faithfully read out the current state. These cases are
526 * tracked with quirk flags so that fastboot and state checker can act
527 * accordingly.
528 */
9953599b 529#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
530 unsigned long quirks;
531
cd202f69 532 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
533 bool update_pipe; /* can a fast modeset be performed? */
534 bool disable_cxsr;
caed361d 535 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 536 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 537
37327abd
VS
538 /* Pipe source size (ie. panel fitter input size)
539 * All planes will be positioned inside this space,
540 * and get clipped at the edges. */
541 int pipe_src_w, pipe_src_h;
542
5bfe2ac0
DV
543 /* Whether to set up the PCH/FDI. Note that we never allow sharing
544 * between pch encoders and cpu encoders. */
545 bool has_pch_encoder;
50f3b016 546
e43823ec
JB
547 /* Are we sending infoframes on the attached port */
548 bool has_infoframe;
549
3b117c8f 550 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
551 * pipe on Haswell and later (where we have a special eDP transcoder)
552 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
553 enum transcoder cpu_transcoder;
554
50f3b016
DV
555 /*
556 * Use reduced/limited/broadcast rbg range, compressing from the full
557 * range fed into the crtcs.
558 */
559 bool limited_color_range;
560
253c84c8
VS
561 /* Bitmask of encoder types (enum intel_output_type)
562 * driven by the pipe.
563 */
564 unsigned int output_types;
565
6897b4b5
DV
566 /* Whether we should send NULL infoframes. Required for audio. */
567 bool has_hdmi_sink;
568
9ed109a7
DV
569 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
570 * has_dp_encoder is set. */
571 bool has_audio;
572
d8b32247
DV
573 /*
574 * Enable dithering, used when the selected pipe bpp doesn't match the
575 * plane bpp.
576 */
965e0c48 577 bool dither;
f47709a9
DV
578
579 /* Controls for the clock computation, to override various stages. */
580 bool clock_set;
581
09ede541
DV
582 /* SDVO TV has a bunch of special case. To make multifunction encoders
583 * work correctly, we need to track this at runtime.*/
584 bool sdvo_tv_clock;
585
e29c22c0
DV
586 /*
587 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
588 * required. This is set in the 2nd loop of calling encoder's
589 * ->compute_config if the first pick doesn't work out.
590 */
591 bool bw_constrained;
592
f47709a9
DV
593 /* Settings for the intel dpll used on pretty much everything but
594 * haswell. */
80ad9206 595 struct dpll dpll;
f47709a9 596
8106ddbd
ACO
597 /* Selected dpll when shared or NULL. */
598 struct intel_shared_dpll *shared_dpll;
a43f6e0f 599
66e985c0
DV
600 /* Actual register state of the dpll, for shared dpll cross-checking. */
601 struct intel_dpll_hw_state dpll_hw_state;
602
47eacbab
VS
603 /* DSI PLL registers */
604 struct {
605 u32 ctrl, div;
606 } dsi_pll;
607
965e0c48 608 int pipe_bpp;
6cf86a5e 609 struct intel_link_m_n dp_m_n;
ff9a6750 610
439d7ac0
PB
611 /* m2_n2 for eDP downclock */
612 struct intel_link_m_n dp_m2_n2;
f769cd24 613 bool has_drrs;
439d7ac0 614
ff9a6750
DV
615 /*
616 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
617 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
618 * already multiplied by pixel_multiplier.
df92b1e6 619 */
ff9a6750
DV
620 int port_clock;
621
6cc5f341
DV
622 /* Used by SDVO (and if we ever fix it, HDMI). */
623 unsigned pixel_multiplier;
2dd24552 624
90a6b7b0
VS
625 uint8_t lane_count;
626
95a7a2ae
ID
627 /*
628 * Used by platforms having DP/HDMI PHY with programmable lane
629 * latency optimization.
630 */
631 uint8_t lane_lat_optim_mask;
632
2dd24552 633 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
634 struct {
635 u32 control;
636 u32 pgm_ratios;
68fc8742 637 u32 lvds_border_bits;
b074cec8
JB
638 } gmch_pfit;
639
640 /* Panel fitter placement and size for Ironlake+ */
641 struct {
642 u32 pos;
643 u32 size;
fd4daa9c 644 bool enabled;
fabf6e51 645 bool force_thru;
b074cec8 646 } pch_pfit;
33d29b14 647
ca3a0ff8 648 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 649 int fdi_lanes;
ca3a0ff8 650 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
651
652 bool ips_enabled;
cf532bb2 653
f51be2e0
PZ
654 bool enable_fbc;
655
cf532bb2 656 bool double_wide;
0e32b39c 657
0e32b39c 658 int pbn;
be41e336
CK
659
660 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
661
662 /* w/a for waiting 2 vblanks during crtc enable */
663 enum pipe hsw_workaround_pipe;
d21fbe87
MR
664
665 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
666 bool disable_lp_wm;
4e0963c7 667
e8f1f02e 668 struct intel_crtc_wm_state wm;
05dc698c
LL
669
670 /* Gamma mode programmed on the pipe */
671 uint32_t gamma_mode;
b8cecdf5
DV
672};
673
262cd2e1
VS
674struct vlv_wm_state {
675 struct vlv_pipe_wm wm[3];
676 struct vlv_sr_wm sr[3];
677 uint8_t num_active_planes;
678 uint8_t num_levels;
679 uint8_t level;
680 bool cxsr;
681};
682
79e53945
JB
683struct intel_crtc {
684 struct drm_crtc base;
80824003
JB
685 enum pipe pipe;
686 enum plane plane;
79e53945 687 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
688 /*
689 * Whether the crtc and the connected output pipeline is active. Implies
690 * that crtc->enabled is set, i.e. the current mode configuration has
691 * some outputs connected to this crtc.
08a48469
DV
692 */
693 bool active;
652c393a 694 bool lowfreq_avail;
d97d7b48
VS
695 u8 plane_ids_mask;
696 unsigned long enabled_power_domains;
02e792fb 697 struct intel_overlay *overlay;
5a21b665 698 struct intel_flip_work *flip_work;
cda4b7d3 699
b4a98e57
CW
700 atomic_t unpin_work_count;
701
e506a0c6
DV
702 /* Display surface base address adjustement for pageflips. Note that on
703 * gen4+ this only adjusts up to a tile, offsets within a tile are
704 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 705 u32 dspaddr_offset;
2db3366b
PZ
706 int adjusted_x;
707 int adjusted_y;
e506a0c6 708
cda4b7d3 709 uint32_t cursor_addr;
4b0e333e 710 uint32_t cursor_cntl;
dc41c154 711 uint32_t cursor_size;
4b0e333e 712 uint32_t cursor_base;
4b645f14 713
6e3c9717 714 struct intel_crtc_state *config;
b8cecdf5 715
8af29b0c
CW
716 /* global reset count when the last flip was submitted */
717 unsigned int reset_count;
5a21b665 718
8664281b
PZ
719 /* Access to these should be protected by dev_priv->irq_lock. */
720 bool cpu_fifo_underrun_disabled;
721 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
722
723 /* per-pipe watermark state */
724 struct {
725 /* watermarks currently being used */
4e0963c7
MR
726 union {
727 struct intel_pipe_wm ilk;
4e0963c7 728 } active;
ed4a6a7c 729
852eb00d
VS
730 /* allow CxSR on this pipe */
731 bool cxsr_allowed;
0b2ae6d7 732 } wm;
8d7849db 733
80715b2f 734 int scanline_offset;
32b7eeec 735
eb120ef6
JB
736 struct {
737 unsigned start_vbl_count;
738 ktime_t start_vbl_time;
739 int min_vbl, max_vbl;
740 int scanline_start;
741 } debug;
85a62bf9 742
be41e336
CK
743 /* scalers available on this crtc */
744 int num_scalers;
262cd2e1
VS
745
746 struct vlv_wm_state wm_state;
79e53945
JB
747};
748
c35426d2
VS
749struct intel_plane_wm_parameters {
750 uint32_t horiz_pixels;
ed57cb8a 751 uint32_t vert_pixels;
2cd601c6
CK
752 /*
753 * For packed pixel formats:
754 * bytes_per_pixel - holds bytes per pixel
755 * For planar pixel formats:
756 * bytes_per_pixel - holds bytes per pixel for uv-plane
757 * y_bytes_per_pixel - holds bytes per pixel for y-plane
758 */
c35426d2 759 uint8_t bytes_per_pixel;
2cd601c6 760 uint8_t y_bytes_per_pixel;
c35426d2
VS
761 bool enabled;
762 bool scaled;
0fda6568 763 u64 tiling;
1fc0a8f7 764 unsigned int rotation;
6eb1a681 765 uint16_t fifo_size;
c35426d2
VS
766};
767
b840d907
JB
768struct intel_plane {
769 struct drm_plane base;
b14e5848
VS
770 u8 plane;
771 enum plane_id id;
b840d907 772 enum pipe pipe;
2d354c34 773 bool can_scale;
b840d907 774 int max_downscale;
a9ff8714 775 uint32_t frontbuffer_bit;
526682e9
PZ
776
777 /* Since we need to change the watermarks before/after
778 * enabling/disabling the planes, we need to store the parameters here
779 * as the other pieces of the struct may not reflect the values we want
780 * for the watermark calculations. Currently only Haswell uses this.
781 */
c35426d2 782 struct intel_plane_wm_parameters wm;
526682e9 783
8e7d688b
MR
784 /*
785 * NOTE: Do not place new plane state fields here (e.g., when adding
786 * new plane properties). New runtime state should now be placed in
2fde1391 787 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
788 */
789
b840d907 790 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
791 const struct intel_crtc_state *crtc_state,
792 const struct intel_plane_state *plane_state);
b39d53f6 793 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 794 struct drm_crtc *crtc);
c59cb179 795 int (*check_plane)(struct drm_plane *plane,
061e4b8d 796 struct intel_crtc_state *crtc_state,
c59cb179 797 struct intel_plane_state *state);
b840d907
JB
798};
799
b445e3b0 800struct intel_watermark_params {
ae9400ca
TU
801 u16 fifo_size;
802 u16 max_wm;
803 u8 default_wm;
804 u8 guard_size;
805 u8 cacheline_size;
b445e3b0
ED
806};
807
808struct cxsr_latency {
c13fb778
TU
809 bool is_desktop : 1;
810 bool is_ddr3 : 1;
44a655ca
TU
811 u16 fsb_freq;
812 u16 mem_freq;
813 u16 display_sr;
814 u16 display_hpll_disable;
815 u16 cursor_sr;
816 u16 cursor_hpll_disable;
b445e3b0
ED
817};
818
de419ab6 819#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 820#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 821#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 822#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 823#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 824#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 825#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 826#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 827#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 828
f5bbfca3 829struct intel_hdmi {
f0f59a00 830 i915_reg_t hdmi_reg;
f5bbfca3 831 int ddc_bus;
b1ba124d
VS
832 struct {
833 enum drm_dp_dual_mode_type type;
834 int max_tmds_clock;
835 } dp_dual_mode;
0f2a2a75 836 bool limited_color_range;
55bc60db 837 bool color_range_auto;
f5bbfca3
ED
838 bool has_hdmi_sink;
839 bool has_audio;
840 enum hdmi_force_audio force_audio;
abedc077 841 bool rgb_quant_range_selectable;
94a11ddc 842 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 843 struct intel_connector *attached_connector;
f5bbfca3 844 void (*write_infoframe)(struct drm_encoder *encoder,
ac240288 845 const struct intel_crtc_state *crtc_state,
178f736a 846 enum hdmi_infoframe_type type,
fff63867 847 const void *frame, ssize_t len);
687f4d06 848 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 849 bool enable,
ac240288
ML
850 const struct intel_crtc_state *crtc_state,
851 const struct drm_connector_state *conn_state);
cda0aaaf
VS
852 bool (*infoframe_enabled)(struct drm_encoder *encoder,
853 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
854};
855
0e32b39c 856struct intel_dp_mst_encoder;
b091cd92 857#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 858
fe3cd48d
R
859/*
860 * enum link_m_n_set:
861 * When platform provides two set of M_N registers for dp, we can
862 * program them and switch between them incase of DRRS.
863 * But When only one such register is provided, we have to program the
864 * required divider value on that registers itself based on the DRRS state.
865 *
866 * M1_N1 : Program dp_m_n on M1_N1 registers
867 * dp_m2_n2 on M2_N2 registers (If supported)
868 *
869 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
870 * M2_N2 registers are not supported
871 */
872
873enum link_m_n_set {
874 /* Sets the m1_n1 and m2_n2 */
875 M1_N1 = 0,
876 M2_N2
877};
878
7b3fc170
ID
879struct intel_dp_desc {
880 u8 oui[3];
881 u8 device_id[6];
882 u8 hw_rev;
883 u8 sw_major_rev;
884 u8 sw_minor_rev;
885} __packed;
886
54d63ca6 887struct intel_dp {
f0f59a00
VS
888 i915_reg_t output_reg;
889 i915_reg_t aux_ch_ctl_reg;
890 i915_reg_t aux_ch_data_reg[5];
54d63ca6 891 uint32_t DP;
901c2daf
VS
892 int link_rate;
893 uint8_t lane_count;
30d9aa42 894 uint8_t sink_count;
64ee2fd2 895 bool link_mst;
54d63ca6 896 bool has_audio;
7d23e3c3 897 bool detect_done;
c92bd2fa 898 bool channel_eq_status;
54d63ca6 899 enum hdmi_force_audio force_audio;
0f2a2a75 900 bool limited_color_range;
55bc60db 901 bool color_range_auto;
54d63ca6 902 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 903 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 904 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 905 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
94ca719e
VS
906 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
907 uint8_t num_sink_rates;
908 int sink_rates[DP_MAX_SUPPORTED_RATES];
7b3fc170
ID
909 /* sink or branch descriptor */
910 struct intel_dp_desc desc;
9d1a1031 911 struct drm_dp_aux aux;
54d63ca6
SK
912 uint8_t train_set[4];
913 int panel_power_up_delay;
914 int panel_power_down_delay;
915 int panel_power_cycle_delay;
916 int backlight_on_delay;
917 int backlight_off_delay;
54d63ca6
SK
918 struct delayed_work panel_vdd_work;
919 bool want_panel_vdd;
dce56b3c
PZ
920 unsigned long last_power_on;
921 unsigned long last_backlight_off;
d28d4731 922 ktime_t panel_power_off_time;
5d42f82a 923
01527b31
CT
924 struct notifier_block edp_notifier;
925
a4a5d2f8
VS
926 /*
927 * Pipe whose power sequencer is currently locked into
928 * this port. Only relevant on VLV/CHV.
929 */
930 enum pipe pps_pipe;
78597996
ID
931 /*
932 * Set if the sequencer may be reset due to a power transition,
933 * requiring a reinitialization. Only relevant on BXT.
934 */
935 bool pps_reset;
36b5f425 936 struct edp_power_seq pps_delays;
a4a5d2f8 937
0e32b39c
DA
938 bool can_mst; /* this port supports mst */
939 bool is_mst;
19e0b4ca 940 int active_mst_links;
0e32b39c 941 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 942 struct intel_connector *attached_connector;
ec5b01dd 943
0e32b39c
DA
944 /* mst connector list */
945 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
946 struct drm_dp_mst_topology_mgr mst_mgr;
947
ec5b01dd 948 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
949 /*
950 * This function returns the value we have to program the AUX_CTL
951 * register with to kick off an AUX transaction.
952 */
953 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
954 bool has_aux_irq,
955 int send_bytes,
956 uint32_t aux_clock_divider);
ad64217b
ACO
957
958 /* This is called before a link training is starterd */
959 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
960
c5d5ab7a
TP
961 /* Displayport compliance testing */
962 unsigned long compliance_test_type;
559be30c
TP
963 unsigned long compliance_test_data;
964 bool compliance_test_active;
54d63ca6
SK
965};
966
dbe9e61b
SS
967struct intel_lspcon {
968 bool active;
969 enum drm_lspcon_mode mode;
489375c8 970 bool desc_valid;
dbe9e61b
SS
971};
972
da63a9f2
PZ
973struct intel_digital_port {
974 struct intel_encoder base;
174edf1f 975 enum port port;
bcf53de4 976 u32 saved_port_bits;
da63a9f2
PZ
977 struct intel_dp dp;
978 struct intel_hdmi hdmi;
dbe9e61b 979 struct intel_lspcon lspcon;
b2c5c181 980 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 981 bool release_cl2_override;
ccb1a831 982 uint8_t max_lanes;
da63a9f2
PZ
983};
984
0e32b39c
DA
985struct intel_dp_mst_encoder {
986 struct intel_encoder base;
987 enum pipe pipe;
988 struct intel_digital_port *primary;
0552f765 989 struct intel_connector *connector;
0e32b39c
DA
990};
991
65d64cc5 992static inline enum dpio_channel
89b667f8
JB
993vlv_dport_to_channel(struct intel_digital_port *dport)
994{
995 switch (dport->port) {
996 case PORT_B:
00fc31b7 997 case PORT_D:
e4607fcf 998 return DPIO_CH0;
89b667f8 999 case PORT_C:
e4607fcf 1000 return DPIO_CH1;
89b667f8
JB
1001 default:
1002 BUG();
1003 }
1004}
1005
65d64cc5
VS
1006static inline enum dpio_phy
1007vlv_dport_to_phy(struct intel_digital_port *dport)
1008{
1009 switch (dport->port) {
1010 case PORT_B:
1011 case PORT_C:
1012 return DPIO_PHY0;
1013 case PORT_D:
1014 return DPIO_PHY1;
1015 default:
1016 BUG();
1017 }
1018}
1019
1020static inline enum dpio_channel
eb69b0e5
CML
1021vlv_pipe_to_channel(enum pipe pipe)
1022{
1023 switch (pipe) {
1024 case PIPE_A:
1025 case PIPE_C:
1026 return DPIO_CH0;
1027 case PIPE_B:
1028 return DPIO_CH1;
1029 default:
1030 BUG();
1031 }
1032}
1033
e2af48c6 1034static inline struct intel_crtc *
b91eb5cc 1035intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1036{
f875c15a
CW
1037 return dev_priv->pipe_to_crtc_mapping[pipe];
1038}
1039
e2af48c6 1040static inline struct intel_crtc *
b91eb5cc 1041intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1042{
417ae147
CW
1043 return dev_priv->plane_to_crtc_mapping[plane];
1044}
1045
51cbaf01
ML
1046struct intel_flip_work {
1047 struct work_struct unpin_work;
1048 struct work_struct mmio_work;
1049
5a21b665
DV
1050 struct drm_crtc *crtc;
1051 struct drm_framebuffer *old_fb;
1052 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1053 struct drm_pending_vblank_event *event;
e7d841ca 1054 atomic_t pending;
5a21b665
DV
1055 u32 flip_count;
1056 u32 gtt_offset;
1057 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1058 u32 flip_queued_vblank;
5a21b665
DV
1059 u32 flip_ready_vblank;
1060 unsigned int rotation;
4e5359cd
SF
1061};
1062
5f1aae65 1063struct intel_load_detect_pipe {
edde3617 1064 struct drm_atomic_state *restore_state;
5f1aae65 1065};
79e53945 1066
5f1aae65
PZ
1067static inline struct intel_encoder *
1068intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1069{
1070 return to_intel_connector(connector)->encoder;
1071}
1072
da63a9f2
PZ
1073static inline struct intel_digital_port *
1074enc_to_dig_port(struct drm_encoder *encoder)
1075{
1076 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
1077}
1078
0e32b39c
DA
1079static inline struct intel_dp_mst_encoder *
1080enc_to_mst(struct drm_encoder *encoder)
1081{
1082 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1083}
1084
9ff8c9ba
ID
1085static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1086{
1087 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1088}
1089
1090static inline struct intel_digital_port *
1091dp_to_dig_port(struct intel_dp *intel_dp)
1092{
1093 return container_of(intel_dp, struct intel_digital_port, dp);
1094}
1095
dd75f6dd
ID
1096static inline struct intel_lspcon *
1097dp_to_lspcon(struct intel_dp *intel_dp)
1098{
1099 return &dp_to_dig_port(intel_dp)->lspcon;
1100}
1101
da63a9f2
PZ
1102static inline struct intel_digital_port *
1103hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1104{
1105 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1106}
1107
47339cd9 1108/* intel_fifo_underrun.c */
a72e4c9f 1109bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1110 enum pipe pipe, bool enable);
a72e4c9f 1111bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1112 enum transcoder pch_transcoder,
1113 bool enable);
1f7247c0
DV
1114void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1115 enum pipe pipe);
1116void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1117 enum transcoder pch_transcoder);
aca7b684
VS
1118void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1119void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1120
1121/* i915_irq.c */
480c8033
DV
1122void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1123void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1124void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1125void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1126void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
480c8033
DV
1127void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1128void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1129void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1130void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1131void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
59d02a1f 1132u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1133void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1134void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1135static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1136{
1137 /*
1138 * We only use drm_irq_uninstall() at unload and VT switch, so
1139 * this is the only thing we need to check.
1140 */
2aeb7d3a 1141 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1142}
1143
a225f079 1144int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1145void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1146 unsigned int pipe_mask);
aae8ba84
VS
1147void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1148 unsigned int pipe_mask);
26705e20
SAK
1149void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1150void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1151void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1152
5f1aae65 1153/* intel_crt.c */
c39055b0 1154void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1155void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1156
1157/* intel_ddi.c */
e404ba8d 1158void intel_ddi_clk_select(struct intel_encoder *encoder,
c856052a 1159 struct intel_shared_dpll *pll);
b7076546
ML
1160void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1161 struct intel_crtc_state *old_crtc_state,
1162 struct drm_connector_state *old_conn_state);
32bdc400 1163void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
87440425 1164void hsw_fdi_link_train(struct drm_crtc *crtc);
c39055b0 1165void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1166enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1167bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1168void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1169void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1170 enum transcoder cpu_transcoder);
1171void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1172void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1173bool intel_ddi_pll_select(struct intel_crtc *crtc,
1174 struct intel_crtc_state *crtc_state);
87440425 1175void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1176void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1177bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1178bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1179 struct intel_crtc *intel_crtc);
87440425 1180void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1181 struct intel_crtc_state *pipe_config);
bcddf610
S
1182struct intel_encoder *
1183intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1184
44905a27 1185void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1186void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1187 struct intel_crtc_state *pipe_config);
0e32b39c 1188void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1189uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
f169660e
JB
1190struct intel_shared_dpll *intel_ddi_get_link_dpll(struct intel_dp *intel_dp,
1191 int clock);
6761dd31
TU
1192unsigned int intel_fb_align_height(struct drm_device *dev,
1193 unsigned int height,
1194 uint32_t pixel_format,
1195 uint64_t fb_format_modifier);
7b49f948
VS
1196u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1197 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1198
7c10a2b5 1199/* intel_audio.c */
88212941 1200void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1201void intel_audio_codec_enable(struct intel_encoder *encoder,
1202 const struct intel_crtc_state *crtc_state,
1203 const struct drm_connector_state *conn_state);
69bfe1a9 1204void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1205void i915_audio_component_init(struct drm_i915_private *dev_priv);
1206void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1207
b680c37a 1208/* intel_display.c */
65f2130c 1209enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
b2045352 1210void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
19ab4ed3 1211void intel_update_rawclk(struct drm_i915_private *dev_priv);
c30fec65
VS
1212int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1213 const char *name, u32 reg, int ref_freq);
b7076546
ML
1214void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1215void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
65a3fea0 1216extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1217void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1218unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1219 const struct intel_plane_state *state,
1220 int plane);
6687c906 1221void intel_add_fb_offsets(int *x, int *y,
2949056c 1222 const struct intel_plane_state *state, int plane);
1663b9d6 1223unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1224bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1225void intel_mark_busy(struct drm_i915_private *dev_priv);
1226void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1227void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1228int intel_display_suspend(struct drm_device *dev);
8090ba8c 1229void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1230void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1231int intel_connector_init(struct intel_connector *);
1232struct intel_connector *intel_connector_alloc(void);
87440425 1233bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1234void intel_connector_attach_encoder(struct intel_connector *connector,
1235 struct intel_encoder *encoder);
87440425
PZ
1236struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1237 struct drm_crtc *crtc);
752aa88a 1238enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1239int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1240 struct drm_file *file_priv);
87440425
PZ
1241enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1242 enum pipe pipe);
2d84d2b3
VS
1243static inline bool
1244intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1245 enum intel_output_type type)
1246{
1247 return crtc_state->output_types & (1 << type);
1248}
37a5650b
VS
1249static inline bool
1250intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1251{
1252 return crtc_state->output_types &
cca0502b 1253 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1254 (1 << INTEL_OUTPUT_DP_MST) |
1255 (1 << INTEL_OUTPUT_EDP));
1256}
4f905cf9 1257static inline void
0f0f74bc 1258intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1259{
0f0f74bc 1260 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1261}
0c241d5b 1262static inline void
0f0f74bc 1263intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1264{
b91eb5cc 1265 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1266
1267 if (crtc->active)
0f0f74bc 1268 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1269}
a2991414
ML
1270
1271u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1272
87440425 1273int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1274void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1275 struct intel_digital_port *dport,
1276 unsigned int expected_mask);
87440425
PZ
1277bool intel_get_load_detect_pipe(struct drm_connector *connector,
1278 struct drm_display_mode *mode,
51fd371b
RC
1279 struct intel_load_detect_pipe *old,
1280 struct drm_modeset_acquire_ctx *ctx);
87440425 1281void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1282 struct intel_load_detect_pipe *old,
1283 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1284struct i915_vma *
1285intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
fb4b8ce1 1286void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
a8bb6818
DV
1287struct drm_framebuffer *
1288__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1289 struct drm_mode_fb_cmd2 *mode_cmd,
1290 struct drm_i915_gem_object *obj);
5a21b665 1291void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1292void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1293void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1294int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1295 struct drm_plane_state *new_state);
38f3ce3a 1296void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1297 struct drm_plane_state *old_state);
a98b3431
MR
1298int intel_plane_atomic_get_property(struct drm_plane *plane,
1299 const struct drm_plane_state *state,
1300 struct drm_property *property,
1301 uint64_t *val);
1302int intel_plane_atomic_set_property(struct drm_plane *plane,
1303 struct drm_plane_state *state,
1304 struct drm_property *property,
1305 uint64_t val);
da20eabd
ML
1306int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1307 struct drm_plane_state *plane_state);
716c2e55 1308
832be82f
VS
1309unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1310 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1311
7abd4b35
ACO
1312void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1313 enum pipe pipe);
1314
30ad9814 1315int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1316 const struct dpll *dpll);
30ad9814 1317void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1318int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1319
716c2e55 1320/* modesetting asserts */
b680c37a
DV
1321void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1322 enum pipe pipe);
55607e8a
DV
1323void assert_pll(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, bool state);
1325#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1326#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1327void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1328#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1329#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1330void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1331 enum pipe pipe, bool state);
1332#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1333#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1334void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1335#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1336#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1337u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1338 const struct intel_plane_state *state, int plane);
c033666a
CW
1339void intel_prepare_reset(struct drm_i915_private *dev_priv);
1340void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1341void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1342void hsw_disable_pc8(struct drm_i915_private *dev_priv);
324513c0
ID
1343void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1344void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
da2f41d1 1345void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1346void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1347void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1348void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af
DL
1349void skl_init_cdclk(struct drm_i915_private *dev_priv);
1350void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
c89e39f3 1351unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1352void skl_enable_dc6(struct drm_i915_private *dev_priv);
1353void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1354void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1355 struct intel_crtc_state *pipe_config);
fe3cd48d 1356void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1357int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1358bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1359 struct dpll *best_clock);
1360int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1361
525b9311 1362bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1363void hsw_enable_ips(struct intel_crtc *crtc);
1364void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1365enum intel_display_power_domain
1366intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1367enum intel_display_power_domain
1368intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1369void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1370 struct intel_crtc_state *pipe_config);
86adf9d7 1371
e435d6e5 1372int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1373int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1374
6687c906 1375u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
dedf278c 1376
6156a456
CK
1377u32 skl_plane_ctl_format(uint32_t pixel_format);
1378u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1379u32 skl_plane_ctl_rotation(unsigned int rotation);
d2196774
VS
1380u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1381 unsigned int rotation);
b63a16f6 1382int skl_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1383
eb805623 1384/* intel_csr.c */
f4448375 1385void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1386void intel_csr_load_program(struct drm_i915_private *);
f4448375 1387void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1388void intel_csr_ucode_suspend(struct drm_i915_private *);
1389void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1390
5f1aae65 1391/* intel_dp.c */
c39055b0
ACO
1392bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1393 enum port port);
87440425
PZ
1394bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1395 struct intel_connector *intel_connector);
901c2daf 1396void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1397 int link_rate, uint8_t lane_count,
1398 bool link_mst);
87440425 1399void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1400void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1401void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1402void intel_dp_encoder_reset(struct drm_encoder *encoder);
1403void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1404void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1405int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1406bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1407 struct intel_crtc_state *pipe_config,
1408 struct drm_connector_state *conn_state);
dd11bc10 1409bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1410enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1411 bool long_hpd);
4be73780
DV
1412void intel_edp_backlight_on(struct intel_dp *intel_dp);
1413void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1414void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1415void intel_edp_panel_on(struct intel_dp *intel_dp);
1416void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1417void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1418void intel_dp_mst_suspend(struct drm_device *dev);
1419void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1420int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1421int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1422void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1423void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1424uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1425void intel_plane_destroy(struct drm_plane *plane);
85cb48a1
ML
1426void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1427 struct intel_crtc_state *crtc_state);
1428void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1429 struct intel_crtc_state *crtc_state);
5748b6a1
CW
1430void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1431 unsigned int frontbuffer_bits);
1432void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1433 unsigned int frontbuffer_bits);
0bc12bcb 1434
94223d04
ACO
1435void
1436intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1437 uint8_t dp_train_pat);
1438void
1439intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1440void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1441uint8_t
1442intel_dp_voltage_max(struct intel_dp *intel_dp);
1443uint8_t
1444intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1445void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1446 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1447bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1448bool
1449intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1450
419b1b7a
ACO
1451static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1452{
1453 return ~((1 << lane_count) - 1) & 0xf;
1454}
1455
24e807e7 1456bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
489375c8
ID
1457bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1458 struct intel_dp_desc *desc);
12a47a42 1459bool intel_dp_read_desc(struct intel_dp *intel_dp);
24e807e7 1460
e7156c83
YA
1461/* intel_dp_aux_backlight.c */
1462int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1463
0e32b39c
DA
1464/* intel_dp_mst.c */
1465int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1466void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1467/* intel_dsi.c */
c39055b0 1468void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1469
90198355
JN
1470/* intel_dsi_dcs_backlight.c */
1471int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1472
1473/* intel_dvo.c */
c39055b0 1474void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1475/* intel_hotplug.c */
1476void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1477
1478
0632fef6 1479/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1480#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1481extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1482extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1483extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1484extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1485extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1486extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1487#else
1488static inline int intel_fbdev_init(struct drm_device *dev)
1489{
1490 return 0;
1491}
5f1aae65 1492
e00bf696 1493static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1494{
1495}
1496
1497static inline void intel_fbdev_fini(struct drm_device *dev)
1498{
1499}
1500
82e3b8c1 1501static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1502{
1503}
1504
d9c409d6
JN
1505static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1506{
1507}
1508
0632fef6 1509static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1510{
1511}
1512#endif
5f1aae65 1513
7ff0ebcc 1514/* intel_fbc.c */
f51be2e0
PZ
1515void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1516 struct drm_atomic_state *state);
0e631adc 1517bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1518void intel_fbc_pre_update(struct intel_crtc *crtc,
1519 struct intel_crtc_state *crtc_state,
1520 struct intel_plane_state *plane_state);
1eb52238 1521void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1522void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1523void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1524void intel_fbc_enable(struct intel_crtc *crtc,
1525 struct intel_crtc_state *crtc_state,
1526 struct intel_plane_state *plane_state);
c937ab3e
PZ
1527void intel_fbc_disable(struct intel_crtc *crtc);
1528void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1529void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1530 unsigned int frontbuffer_bits,
1531 enum fb_op_origin origin);
1532void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1533 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1534void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1535void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1536
5f1aae65 1537/* intel_hdmi.c */
c39055b0
ACO
1538void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1539 enum port port);
87440425
PZ
1540void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1541 struct intel_connector *intel_connector);
1542struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1543bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1544 struct intel_crtc_state *pipe_config,
1545 struct drm_connector_state *conn_state);
b2ccb822 1546void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1547
1548
1549/* intel_lvds.c */
c39055b0 1550void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1551struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1552bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1553
1554
1555/* intel_modes.c */
1556int intel_connector_update_modes(struct drm_connector *connector,
87440425 1557 struct edid *edid);
5f1aae65 1558int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1559void intel_attach_force_audio_property(struct drm_connector *connector);
1560void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1561void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1562
1563
1564/* intel_overlay.c */
1ee8da6d
CW
1565void intel_setup_overlay(struct drm_i915_private *dev_priv);
1566void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1567int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1568int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1569 struct drm_file *file_priv);
1570int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1571 struct drm_file *file_priv);
1362b776 1572void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1573
1574
1575/* intel_panel.c */
87440425 1576int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1577 struct drm_display_mode *fixed_mode,
1578 struct drm_display_mode *downclock_mode);
87440425
PZ
1579void intel_panel_fini(struct intel_panel *panel);
1580void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1581 struct drm_display_mode *adjusted_mode);
1582void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1583 struct intel_crtc_state *pipe_config,
87440425
PZ
1584 int fitting_mode);
1585void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1586 struct intel_crtc_state *pipe_config,
87440425 1587 int fitting_mode);
6dda730e
JN
1588void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1589 u32 level, u32 max);
fda9ee98
CW
1590int intel_panel_setup_backlight(struct drm_connector *connector,
1591 enum pipe pipe);
752aa88a
JB
1592void intel_panel_enable_backlight(struct intel_connector *connector);
1593void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1594void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1595enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1596extern struct drm_display_mode *intel_find_panel_downclock(
1597 struct drm_device *dev,
1598 struct drm_display_mode *fixed_mode,
1599 struct drm_connector *connector);
e63d87c0
CW
1600
1601#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1602int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1603void intel_backlight_device_unregister(struct intel_connector *connector);
1604#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1605static int intel_backlight_device_register(struct intel_connector *connector)
1606{
1607 return 0;
1608}
e63d87c0
CW
1609static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1610{
1611}
1612#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1613
5f1aae65 1614
0bc12bcb 1615/* intel_psr.c */
0bc12bcb
RV
1616void intel_psr_enable(struct intel_dp *intel_dp);
1617void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1618void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1619 unsigned frontbuffer_bits);
5748b6a1 1620void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1621 unsigned frontbuffer_bits,
1622 enum fb_op_origin origin);
c39055b0 1623void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1624void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1625 unsigned frontbuffer_bits);
0bc12bcb 1626
9c065a7d
DV
1627/* intel_runtime_pm.c */
1628int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1629void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1630void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1631void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1632void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1633void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1634void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1635const char *
1636intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1637
f458ebbc
DV
1638bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1639 enum intel_display_power_domain domain);
1640bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1641 enum intel_display_power_domain domain);
9c065a7d
DV
1642void intel_display_power_get(struct drm_i915_private *dev_priv,
1643 enum intel_display_power_domain domain);
09731280
ID
1644bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1645 enum intel_display_power_domain domain);
9c065a7d
DV
1646void intel_display_power_put(struct drm_i915_private *dev_priv,
1647 enum intel_display_power_domain domain);
da5827c3
ID
1648
1649static inline void
1650assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1651{
1652 WARN_ONCE(dev_priv->pm.suspended,
1653 "Device suspended during HW access\n");
1654}
1655
1656static inline void
1657assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1658{
1659 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1660 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1661 * too much noise. */
1662 if (!atomic_read(&dev_priv->pm.wakeref_count))
1663 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1664}
1665
1f814dac
ID
1666/**
1667 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1668 * @dev_priv: i915 device instance
1669 *
1670 * This function disable asserts that check if we hold an RPM wakelock
1671 * reference, while keeping the device-not-suspended checks still enabled.
1672 * It's meant to be used only in special circumstances where our rule about
1673 * the wakelock refcount wrt. the device power state doesn't hold. According
1674 * to this rule at any point where we access the HW or want to keep the HW in
1675 * an active state we must hold an RPM wakelock reference acquired via one of
1676 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1677 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1678 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1679 * users should avoid using this function.
1680 *
1681 * Any calls to this function must have a symmetric call to
1682 * enable_rpm_wakeref_asserts().
1683 */
1684static inline void
1685disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1686{
1687 atomic_inc(&dev_priv->pm.wakeref_count);
1688}
1689
1690/**
1691 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1692 * @dev_priv: i915 device instance
1693 *
1694 * This function re-enables the RPM assert checks after disabling them with
1695 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1696 * circumstances otherwise its use should be avoided.
1697 *
1698 * Any calls to this function must have a symmetric call to
1699 * disable_rpm_wakeref_asserts().
1700 */
1701static inline void
1702enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1703{
1704 atomic_dec(&dev_priv->pm.wakeref_count);
1705}
1706
9c065a7d 1707void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1708bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1709void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1710void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1711
d9bc89d9
DV
1712void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1713
e0fce78f
VS
1714void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1715 bool override, unsigned int mask);
b0b33846
VS
1716bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1717 enum dpio_channel ch, bool override);
e0fce78f
VS
1718
1719
5f1aae65 1720/* intel_pm.c */
46f16e63 1721void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1722void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1723int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1724void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1725void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1726void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1727void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1728void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1729void intel_gpu_ips_teardown(void);
dc97997a 1730void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1731void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1732void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1733void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1734void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1735void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1736void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1737void gen6_rps_busy(struct drm_i915_private *dev_priv);
1738void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1739void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1740void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1741 struct intel_rps_client *rps,
1742 unsigned long submitted);
91d14251 1743void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1744void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1745void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1746void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1747void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1748 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1749void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1750 struct skl_pipe_wm *out);
16dcdc4e
PZ
1751bool intel_can_enable_sagv(struct drm_atomic_state *state);
1752int intel_enable_sagv(struct drm_i915_private *dev_priv);
1753int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1754bool skl_wm_level_equals(const struct skl_wm_level *l1,
1755 const struct skl_wm_level *l2);
5eff503b
ML
1756bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1757 const struct skl_ddb_entry *ddb,
1758 int ignore);
8cfb3407 1759uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1760bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1761int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1762static inline int intel_enable_rc6(void)
1763{
1764 return i915.enable_rc6;
1765}
72662e10 1766
5f1aae65 1767/* intel_sdvo.c */
c39055b0 1768bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1769 i915_reg_t reg, enum port port);
96a02917 1770
2b28bb1b 1771
5f1aae65 1772/* intel_sprite.c */
dfd2e9ab
VS
1773int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1774 int usecs);
580503c7 1775struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1776 enum pipe pipe, int plane);
87440425
PZ
1777int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1778 struct drm_file *file_priv);
34e0adbb 1779void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1780void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1781
1782/* intel_tv.c */
c39055b0 1783void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1784
ea2c67bb 1785/* intel_atomic.c */
2545e4a6
MR
1786int intel_connector_atomic_get_property(struct drm_connector *connector,
1787 const struct drm_connector_state *state,
1788 struct drm_property *property,
1789 uint64_t *val);
1356837e
MR
1790struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1791void intel_crtc_destroy_state(struct drm_crtc *crtc,
1792 struct drm_crtc_state *state);
de419ab6
ML
1793struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1794void intel_atomic_state_clear(struct drm_atomic_state *);
1795struct intel_shared_dpll_config *
1796intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1797
10f81c19
ACO
1798static inline struct intel_crtc_state *
1799intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1800 struct intel_crtc *crtc)
1801{
1802 struct drm_crtc_state *crtc_state;
1803 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1804 if (IS_ERR(crtc_state))
0b6cc188 1805 return ERR_CAST(crtc_state);
10f81c19
ACO
1806
1807 return to_intel_crtc_state(crtc_state);
1808}
e3bddded
ML
1809
1810static inline struct intel_plane_state *
1811intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1812 struct intel_plane *plane)
1813{
1814 struct drm_plane_state *plane_state;
1815
1816 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1817
1818 return to_intel_plane_state(plane_state);
1819}
1820
d03c93d4
CK
1821int intel_atomic_setup_scalers(struct drm_device *dev,
1822 struct intel_crtc *intel_crtc,
1823 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1824
1825/* intel_atomic_plane.c */
8e7d688b 1826struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1827struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1828void intel_plane_destroy_state(struct drm_plane *plane,
1829 struct drm_plane_state *state);
1830extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1831
8563b1e8
LL
1832/* intel_color.c */
1833void intel_color_init(struct drm_crtc *crtc);
82cf435b 1834int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1835void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1836void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1837
dbe9e61b
SS
1838/* intel_lspcon.c */
1839bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1840void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1841void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
79e53945 1842#endif /* __INTEL_DRV_H__ */