]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm64/Kconfig
arm64: assembler: introduce ldr_this_cpu
[mirror_ubuntu-zesty-kernel.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
6933de0c 5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 6 select ACPI_MCFG if ACPI
888125a7 7 select ACPI_SPCR_TABLE if ACPI
1d8f51d4 8 select ARCH_CLOCKSOURCE_DATA
21266be9 9 select ARCH_HAS_DEVMEM_IS_ALLOWED
38b04a74 10 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
2b68f6ca 11 select ARCH_HAS_ELF_RANDOMIZE
957e3fac 12 select ARCH_HAS_GCOV_PROFILE_ALL
14f09910 13 select ARCH_HAS_GIGANTIC_PAGE
5e4c7549 14 select ARCH_HAS_KCOV
308c09f1 15 select ARCH_HAS_SG_CHAIN
1f85008e 16 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
c63c8700 17 select ARCH_USE_CMPXCHG_LOCKREF
4badad35 18 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 19 select ARCH_SUPPORTS_NUMA_BALANCING
6212a512 20 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 21 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 22 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 23 select ARM_AMBA
1aee5d7a 24 select ARM_ARCH_TIMER
c4188edc 25 select ARM_GIC
875cbf3e 26 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 27 select ARM_GIC_V2M if PCI
021f6537 28 select ARM_GIC_V3
3ee80364 29 select ARM_GIC_V3_ITS if PCI
bff60792 30 select ARM_PSCI_FW
adace895 31 select BUILDTIME_EXTABLE_SORT
db2789b5 32 select CLONE_BACKWARDS
7ca2ef33 33 select COMMON_CLK
166936ba 34 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 35 select DCACHE_WORD_ACCESS
ef37566c 36 select EDAC_SUPPORT
2f34f173 37 select FRAME_POINTER
d4932f9e 38 select GENERIC_ALLOCATOR
8c2c3df3 39 select GENERIC_CLOCKEVENTS
4b3dc967 40 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 41 select GENERIC_CPU_AUTOPROBE
bf4b558e 42 select GENERIC_EARLY_IOREMAP
2314ee4d 43 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
44 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
6544e67b 46 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 47 select GENERIC_PCI_IOMAP
65cd4f6c 48 select GENERIC_SCHED_CLOCK
8c2c3df3 49 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
50 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
8c2c3df3 52 select GENERIC_TIME_VSYSCALL
a1ddc74a 53 select HANDLE_DOMAIN_IRQ
8c2c3df3 54 select HARDIRQS_SW_RESEND
5284e1b4 55 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 56 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 57 select HAVE_ARCH_BITREVERSE
faf5b63e 58 select HAVE_ARCH_HARDENED_USERCOPY
324420bf 59 select HAVE_ARCH_HUGE_VMAP
9732cafd 60 select HAVE_ARCH_JUMP_LABEL
f1b9032f 61 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 62 select HAVE_ARCH_KGDB
8f0d3aa9
DC
63 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 65 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 66 select HAVE_ARCH_TRACEHOOK
8ee70879
YS
67 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
6077776b 69 select HAVE_EBPF_JIT
af64d2aa 70 select HAVE_C_RECORDMCOUNT
c0c264ae 71 select HAVE_CC_STACKPROTECTOR
5284e1b4 72 select HAVE_CMPXCHG_DOUBLE
95eff6b2 73 select HAVE_CMPXCHG_LOCAL
8ee70879 74 select HAVE_CONTEXT_TRACKING
9b2a60c4 75 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 76 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 77 select HAVE_DMA_API_DEBUG
6ac2104d 78 select HAVE_DMA_CONTIGUOUS
bd7d38db 79 select HAVE_DYNAMIC_FTRACE
50afc33a 80 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 81 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
82 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 84 select HAVE_GCC_PLUGINS
8c2c3df3 85 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 86 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 87 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 88 select HAVE_MEMBLOCK
1a2db300 89 select HAVE_MEMBLOCK_NODE_MAP if NUMA
55834a77 90 select HAVE_PATA_PLATFORM
8c2c3df3 91 select HAVE_PERF_EVENTS
2ee0d7fd
JP
92 select HAVE_PERF_REGS
93 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 94 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 95 select HAVE_RCU_TABLE_FREE
055b1212 96 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 97 select HAVE_KPROBES
fcfd708b 98 select HAVE_KRETPROBES if HAVE_KPROBES
876945db 99 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 100 select IRQ_DOMAIN
e8557d1f 101 select IRQ_FORCED_THREADING
fea2acaa 102 select MODULES_USE_ELF_RELA
8c2c3df3
CM
103 select NO_BOOTMEM
104 select OF
105 select OF_EARLY_FLATTREE
9bf14b7c 106 select OF_RESERVED_MEM
0cb0786b 107 select PCI_ECAM if ACPI
aa1e8ec1
CM
108 select POWER_RESET
109 select POWER_SUPPLY
8c2c3df3 110 select SPARSE_IRQ
7ac57a89 111 select SYSCTL_EXCEPTION_TRACE
8c2c3df3
CM
112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
40982fd6
MR
124config DEBUG_RODATA
125 def_bool y
126
030c4d24
MR
127config ARM64_PAGE_SHIFT
128 int
129 default 16 if ARM64_64K_PAGES
130 default 14 if ARM64_16K_PAGES
131 default 12
132
133config ARM64_CONT_SHIFT
134 int
135 default 5 if ARM64_64K_PAGES
136 default 7 if ARM64_16K_PAGES
137 default 4
138
8f0d3aa9
DC
139config ARCH_MMAP_RND_BITS_MIN
140 default 14 if ARM64_64K_PAGES
141 default 16 if ARM64_16K_PAGES
142 default 18
143
144# max bits determined by the following formula:
145# VA_BITS - PAGE_SHIFT - 3
146config ARCH_MMAP_RND_BITS_MAX
147 default 19 if ARM64_VA_BITS=36
148 default 24 if ARM64_VA_BITS=39
149 default 27 if ARM64_VA_BITS=42
150 default 30 if ARM64_VA_BITS=47
151 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
152 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
153 default 33 if ARM64_VA_BITS=48
154 default 14 if ARM64_64K_PAGES
155 default 16 if ARM64_16K_PAGES
156 default 18
157
158config ARCH_MMAP_RND_COMPAT_BITS_MIN
159 default 7 if ARM64_64K_PAGES
160 default 9 if ARM64_16K_PAGES
161 default 11
162
163config ARCH_MMAP_RND_COMPAT_BITS_MAX
164 default 16
165
ce816fa8 166config NO_IOPORT_MAP
d1e6dc91 167 def_bool y if !PCI
8c2c3df3
CM
168
169config STACKTRACE_SUPPORT
170 def_bool y
171
bf0c4e04
JVS
172config ILLEGAL_POINTER_VALUE
173 hex
174 default 0xdead000000000000
175
8c2c3df3
CM
176config LOCKDEP_SUPPORT
177 def_bool y
178
179config TRACE_IRQFLAGS_SUPPORT
180 def_bool y
181
c209f799 182config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
183 def_bool y
184
9fb7410f
DM
185config GENERIC_BUG
186 def_bool y
187 depends on BUG
188
189config GENERIC_BUG_RELATIVE_POINTERS
190 def_bool y
191 depends on GENERIC_BUG
192
8c2c3df3
CM
193config GENERIC_HWEIGHT
194 def_bool y
195
196config GENERIC_CSUM
197 def_bool y
198
199config GENERIC_CALIBRATE_DELAY
200 def_bool y
201
19e7640d 202config ZONE_DMA
8c2c3df3
CM
203 def_bool y
204
29e56940
SC
205config HAVE_GENERIC_RCU_GUP
206 def_bool y
207
8c2c3df3
CM
208config ARCH_DMA_ADDR_T_64BIT
209 def_bool y
210
211config NEED_DMA_MAP_STATE
212 def_bool y
213
214config NEED_SG_DMA_LENGTH
215 def_bool y
216
4b3dc967
WD
217config SMP
218 def_bool y
219
8c2c3df3
CM
220config SWIOTLB
221 def_bool y
222
223config IOMMU_HELPER
224 def_bool SWIOTLB
225
4cfb3613
AB
226config KERNEL_MODE_NEON
227 def_bool y
228
92cc15fc
RH
229config FIX_EARLYCON_MEM
230 def_bool y
231
9f25e6ad
KS
232config PGTABLE_LEVELS
233 int
21539939 234 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
235 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
236 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
237 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
238 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
239 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 240
9842ceae
PA
241config ARCH_SUPPORTS_UPROBES
242 def_bool y
243
8c2c3df3
CM
244source "init/Kconfig"
245
246source "kernel/Kconfig.freezer"
247
6a377491 248source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
249
250menu "Bus support"
251
d1e6dc91
LD
252config PCI
253 bool "PCI support"
254 help
255 This feature enables support for PCI bus system. If you say Y
256 here, the kernel will include drivers and infrastructure code
257 to support PCI bus devices.
258
259config PCI_DOMAINS
260 def_bool PCI
261
262config PCI_DOMAINS_GENERIC
263 def_bool PCI
264
265config PCI_SYSCALL
266 def_bool PCI
267
268source "drivers/pci/Kconfig"
d1e6dc91 269
8c2c3df3
CM
270endmenu
271
272menu "Kernel Features"
273
c0a01b84
AP
274menu "ARM errata workarounds via the alternatives framework"
275
276config ARM64_ERRATUM_826319
277 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
278 default y
279 help
280 This option adds an alternative code sequence to work around ARM
281 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
282 AXI master interface and an L2 cache.
283
284 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
285 and is unable to accept a certain write via this interface, it will
286 not progress on read data presented on the read data channel and the
287 system can deadlock.
288
289 The workaround promotes data cache clean instructions to
290 data cache clean-and-invalidate.
291 Please note that this does not necessarily enable the workaround,
292 as it depends on the alternative framework, which will only patch
293 the kernel if an affected CPU is detected.
294
295 If unsure, say Y.
296
297config ARM64_ERRATUM_827319
298 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
299 default y
300 help
301 This option adds an alternative code sequence to work around ARM
302 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
303 master interface and an L2 cache.
304
305 Under certain conditions this erratum can cause a clean line eviction
306 to occur at the same time as another transaction to the same address
307 on the AMBA 5 CHI interface, which can cause data corruption if the
308 interconnect reorders the two transactions.
309
310 The workaround promotes data cache clean instructions to
311 data cache clean-and-invalidate.
312 Please note that this does not necessarily enable the workaround,
313 as it depends on the alternative framework, which will only patch
314 the kernel if an affected CPU is detected.
315
316 If unsure, say Y.
317
318config ARM64_ERRATUM_824069
319 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
320 default y
321 help
322 This option adds an alternative code sequence to work around ARM
323 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
324 to a coherent interconnect.
325
326 If a Cortex-A53 processor is executing a store or prefetch for
327 write instruction at the same time as a processor in another
328 cluster is executing a cache maintenance operation to the same
329 address, then this erratum might cause a clean cache line to be
330 incorrectly marked as dirty.
331
332 The workaround promotes data cache clean instructions to
333 data cache clean-and-invalidate.
334 Please note that this option does not necessarily enable the
335 workaround, as it depends on the alternative framework, which will
336 only patch the kernel if an affected CPU is detected.
337
338 If unsure, say Y.
339
340config ARM64_ERRATUM_819472
341 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
342 default y
343 help
344 This option adds an alternative code sequence to work around ARM
345 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
346 present when it is connected to a coherent interconnect.
347
348 If the processor is executing a load and store exclusive sequence at
349 the same time as a processor in another cluster is executing a cache
350 maintenance operation to the same address, then this erratum might
351 cause data corruption.
352
353 The workaround promotes data cache clean instructions to
354 data cache clean-and-invalidate.
355 Please note that this does not necessarily enable the workaround,
356 as it depends on the alternative framework, which will only patch
357 the kernel if an affected CPU is detected.
358
359 If unsure, say Y.
360
361config ARM64_ERRATUM_832075
362 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
363 default y
364 help
365 This option adds an alternative code sequence to work around ARM
366 erratum 832075 on Cortex-A57 parts up to r1p2.
367
368 Affected Cortex-A57 parts might deadlock when exclusive load/store
369 instructions to Write-Back memory are mixed with Device loads.
370
371 The workaround is to promote device loads to use Load-Acquire
372 semantics.
373 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
374 as it depends on the alternative framework, which will only patch
375 the kernel if an affected CPU is detected.
376
377 If unsure, say Y.
378
379config ARM64_ERRATUM_834220
380 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
381 depends on KVM
382 default y
383 help
384 This option adds an alternative code sequence to work around ARM
385 erratum 834220 on Cortex-A57 parts up to r1p2.
386
387 Affected Cortex-A57 parts might report a Stage 2 translation
388 fault as the result of a Stage 1 fault for load crossing a
389 page boundary when there is a permission or device memory
390 alignment fault at Stage 1 and a translation fault at Stage 2.
391
392 The workaround is to verify that the Stage 1 translation
393 doesn't generate a fault before handling the Stage 2 fault.
394 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
395 as it depends on the alternative framework, which will only patch
396 the kernel if an affected CPU is detected.
397
398 If unsure, say Y.
399
905e8c5d
WD
400config ARM64_ERRATUM_845719
401 bool "Cortex-A53: 845719: a load might read incorrect data"
402 depends on COMPAT
403 default y
404 help
405 This option adds an alternative code sequence to work around ARM
406 erratum 845719 on Cortex-A53 parts up to r0p4.
407
408 When running a compat (AArch32) userspace on an affected Cortex-A53
409 part, a load at EL0 from a virtual address that matches the bottom 32
410 bits of the virtual address used by a recent load at (AArch64) EL1
411 might return incorrect data.
412
413 The workaround is to write the contextidr_el1 register on exception
414 return to a 32-bit task.
415 Please note that this does not necessarily enable the workaround,
416 as it depends on the alternative framework, which will only patch
417 the kernel if an affected CPU is detected.
418
419 If unsure, say Y.
420
df057cc7
WD
421config ARM64_ERRATUM_843419
422 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 423 default y
6ffe9923 424 select ARM64_MODULE_CMODEL_LARGE if MODULES
df057cc7 425 help
6ffe9923
WD
426 This option links the kernel with '--fix-cortex-a53-843419' and
427 builds modules using the large memory model in order to avoid the use
428 of the ADRP instruction, which can cause a subsequent memory access
429 to use an incorrect address on Cortex-A53 parts up to r0p4.
df057cc7
WD
430
431 If unsure, say Y.
432
94100970
RR
433config CAVIUM_ERRATUM_22375
434 bool "Cavium erratum 22375, 24313"
435 default y
436 help
437 Enable workaround for erratum 22375, 24313.
438
439 This implements two gicv3-its errata workarounds for ThunderX. Both
440 with small impact affecting only ITS table allocation.
441
442 erratum 22375: only alloc 8MB table size
443 erratum 24313: ignore memory access type
444
445 The fixes are in ITS initialization and basically ignore memory access
446 type and table size provided by the TYPER and BASER registers.
447
448 If unsure, say Y.
449
fbf8f40e
GK
450config CAVIUM_ERRATUM_23144
451 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
452 depends on NUMA
453 default y
454 help
455 ITS SYNC command hang for cross node io and collections/cpu mapping.
456
457 If unsure, say Y.
458
6d4e11c5
RR
459config CAVIUM_ERRATUM_23154
460 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
461 default y
462 help
463 The gicv3 of ThunderX requires a modified version for
464 reading the IAR status to ensure data synchronization
465 (access to icc_iar1_el1 is not sync'ed before and after).
466
467 If unsure, say Y.
468
104a0c02
AP
469config CAVIUM_ERRATUM_27456
470 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
471 default y
472 help
473 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
474 instructions may cause the icache to become corrupted if it
475 contains data for a non-current ASID. The fix is to
476 invalidate the icache when changing the mm context.
477
478 If unsure, say Y.
479
c0a01b84
AP
480endmenu
481
482
e41ceed0
JL
483choice
484 prompt "Page size"
485 default ARM64_4K_PAGES
486 help
487 Page size (translation granule) configuration.
488
489config ARM64_4K_PAGES
490 bool "4KB"
491 help
492 This feature enables 4KB pages support.
493
44eaacf1
SP
494config ARM64_16K_PAGES
495 bool "16KB"
496 help
497 The system will use 16KB pages support. AArch32 emulation
498 requires applications compiled with 16K (or a multiple of 16K)
499 aligned segments.
500
8c2c3df3 501config ARM64_64K_PAGES
e41ceed0 502 bool "64KB"
8c2c3df3
CM
503 help
504 This feature enables 64KB pages support (4KB by default)
505 allowing only two levels of page tables and faster TLB
db488be3
SP
506 look-up. AArch32 emulation requires applications compiled
507 with 64K aligned segments.
8c2c3df3 508
e41ceed0
JL
509endchoice
510
511choice
512 prompt "Virtual address space size"
513 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 514 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
515 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
516 help
517 Allows choosing one of multiple possible virtual address
518 space sizes. The level of translation table is determined by
519 a combination of page size and virtual address space size.
520
21539939 521config ARM64_VA_BITS_36
56a3f30e 522 bool "36-bit" if EXPERT
21539939
SP
523 depends on ARM64_16K_PAGES
524
e41ceed0
JL
525config ARM64_VA_BITS_39
526 bool "39-bit"
527 depends on ARM64_4K_PAGES
528
529config ARM64_VA_BITS_42
530 bool "42-bit"
531 depends on ARM64_64K_PAGES
532
44eaacf1
SP
533config ARM64_VA_BITS_47
534 bool "47-bit"
535 depends on ARM64_16K_PAGES
536
c79b954b
JL
537config ARM64_VA_BITS_48
538 bool "48-bit"
c79b954b 539
e41ceed0
JL
540endchoice
541
542config ARM64_VA_BITS
543 int
21539939 544 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
545 default 39 if ARM64_VA_BITS_39
546 default 42 if ARM64_VA_BITS_42
44eaacf1 547 default 47 if ARM64_VA_BITS_47
c79b954b 548 default 48 if ARM64_VA_BITS_48
e41ceed0 549
a872013d
WD
550config CPU_BIG_ENDIAN
551 bool "Build big-endian kernel"
552 help
553 Say Y if you plan on running a kernel in big-endian mode.
554
f6e763b9
MB
555config SCHED_MC
556 bool "Multi-core scheduler support"
f6e763b9
MB
557 help
558 Multi-core scheduler support improves the CPU scheduler's decision
559 making when dealing with multi-core CPU chips at a cost of slightly
560 increased overhead in some places. If unsure say N here.
561
562config SCHED_SMT
563 bool "SMT scheduler support"
f6e763b9
MB
564 help
565 Improves the CPU scheduler's decision making when dealing with
566 MultiThreading at a cost of slightly increased overhead in some
567 places. If unsure say N here.
568
8c2c3df3 569config NR_CPUS
62aa9655
GK
570 int "Maximum number of CPUs (2-4096)"
571 range 2 4096
15942853 572 # These have to remain sorted largest to smallest
e3672649 573 default "64"
8c2c3df3 574
9327e2c6
MR
575config HOTPLUG_CPU
576 bool "Support for hot-pluggable CPUs"
217d453d 577 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
578 help
579 Say Y here to experiment with turning CPUs off and on. CPUs
580 can be controlled through /sys/devices/system/cpu.
581
1a2db300
GK
582# Common NUMA Features
583config NUMA
584 bool "Numa Memory Allocation and Scheduler Support"
0c2a6cce
KW
585 select ACPI_NUMA if ACPI
586 select OF_NUMA
1a2db300
GK
587 help
588 Enable NUMA (Non Uniform Memory Access) support.
589
590 The kernel will try to allocate memory used by a CPU on the
591 local memory of the CPU and add some more
592 NUMA awareness to the kernel.
593
594config NODES_SHIFT
595 int "Maximum NUMA Nodes (as a power of 2)"
596 range 1 10
597 default "2"
598 depends on NEED_MULTIPLE_NODES
599 help
600 Specify the maximum number of NUMA Nodes available on the target
601 system. Increases memory reserved to accommodate various tables.
602
603config USE_PERCPU_NUMA_NODE_ID
604 def_bool y
605 depends on NUMA
606
7af3a0a9
ZL
607config HAVE_SETUP_PER_CPU_AREA
608 def_bool y
609 depends on NUMA
610
611config NEED_PER_CPU_EMBED_FIRST_CHUNK
612 def_bool y
613 depends on NUMA
614
8c2c3df3 615source kernel/Kconfig.preempt
f90df5e2 616source kernel/Kconfig.hz
8c2c3df3 617
83863f25
LA
618config ARCH_SUPPORTS_DEBUG_PAGEALLOC
619 def_bool y
620
8c2c3df3
CM
621config ARCH_HAS_HOLES_MEMORYMODEL
622 def_bool y if SPARSEMEM
623
624config ARCH_SPARSEMEM_ENABLE
625 def_bool y
626 select SPARSEMEM_VMEMMAP_ENABLE
627
628config ARCH_SPARSEMEM_DEFAULT
629 def_bool ARCH_SPARSEMEM_ENABLE
630
631config ARCH_SELECT_MEMORY_MODEL
632 def_bool ARCH_SPARSEMEM_ENABLE
633
634config HAVE_ARCH_PFN_VALID
635 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
636
637config HW_PERF_EVENTS
6475b2d8
MR
638 def_bool y
639 depends on ARM_PMU
8c2c3df3 640
084bd298
SC
641config SYS_SUPPORTS_HUGETLBFS
642 def_bool y
643
084bd298 644config ARCH_WANT_HUGE_PMD_SHARE
21539939 645 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 646
a41dc0e8
CM
647config ARCH_HAS_CACHE_LINE_SIZE
648 def_bool y
649
8c2c3df3
CM
650source "mm/Kconfig"
651
a1ae65b2
AT
652config SECCOMP
653 bool "Enable seccomp to safely compute untrusted bytecode"
654 ---help---
655 This kernel feature is useful for number crunching applications
656 that may need to compute untrusted bytecode during their
657 execution. By using pipes or other transports made available to
658 the process as file descriptors supporting the read/write
659 syscalls, it's possible to isolate those applications in
660 their own address space using seccomp. Once seccomp is
661 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
662 and the task is only allowed to execute a few safe syscalls
663 defined by each seccomp mode.
664
dfd57bc3
SS
665config PARAVIRT
666 bool "Enable paravirtualization code"
667 help
668 This changes the kernel so it can modify itself when it is run
669 under a hypervisor, potentially improving performance significantly
670 over full virtualization.
671
672config PARAVIRT_TIME_ACCOUNTING
673 bool "Paravirtual steal time accounting"
674 select PARAVIRT
675 default n
676 help
677 Select this option to enable fine granularity task steal time
678 accounting. Time spent executing other tasks in parallel with
679 the current vCPU is discounted from the vCPU power. To account for
680 that, there can be a small performance impact.
681
682 If in doubt, say N here.
683
d28f6df1
GL
684config KEXEC
685 depends on PM_SLEEP_SMP
686 select KEXEC_CORE
687 bool "kexec system call"
688 ---help---
689 kexec is a system call that implements the ability to shutdown your
690 current kernel, and to start another kernel. It is like a reboot
691 but it is independent of the system firmware. And like a reboot
692 you can start any kernel with it, not just Linux.
693
aa42aa13
SS
694config XEN_DOM0
695 def_bool y
696 depends on XEN
697
698config XEN
c2ba1f7d 699 bool "Xen guest support on ARM64"
aa42aa13 700 depends on ARM64 && OF
83862ccf 701 select SWIOTLB_XEN
dfd57bc3 702 select PARAVIRT
aa42aa13
SS
703 help
704 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
705
d03bb145
SC
706config FORCE_MAX_ZONEORDER
707 int
708 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 709 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 710 default "11"
44eaacf1
SP
711 help
712 The kernel memory allocator divides physically contiguous memory
713 blocks into "zones", where each zone is a power of two number of
714 pages. This option selects the largest power of two that the kernel
715 keeps in the memory allocator. If you need to allocate very large
716 blocks of physically contiguous memory, then you may need to
717 increase this value.
718
719 This config option is actually maximum order plus one. For example,
720 a value of 11 means that the largest free memory block is 2^10 pages.
721
722 We make sure that we can allocate upto a HugePage size for each configuration.
723 Hence we have :
724 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
725
726 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
727 4M allocations matching the default size used by generic code.
d03bb145 728
1b907f46
WD
729menuconfig ARMV8_DEPRECATED
730 bool "Emulate deprecated/obsolete ARMv8 instructions"
731 depends on COMPAT
732 help
733 Legacy software support may require certain instructions
734 that have been deprecated or obsoleted in the architecture.
735
736 Enable this config to enable selective emulation of these
737 features.
738
739 If unsure, say Y
740
741if ARMV8_DEPRECATED
742
743config SWP_EMULATION
744 bool "Emulate SWP/SWPB instructions"
745 help
746 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
747 they are always undefined. Say Y here to enable software
748 emulation of these instructions for userspace using LDXR/STXR.
749
750 In some older versions of glibc [<=2.8] SWP is used during futex
751 trylock() operations with the assumption that the code will not
752 be preempted. This invalid assumption may be more likely to fail
753 with SWP emulation enabled, leading to deadlock of the user
754 application.
755
756 NOTE: when accessing uncached shared regions, LDXR/STXR rely
757 on an external transaction monitoring block called a global
758 monitor to maintain update atomicity. If your system does not
759 implement a global monitor, this option can cause programs that
760 perform SWP operations to uncached memory to deadlock.
761
762 If unsure, say Y
763
764config CP15_BARRIER_EMULATION
765 bool "Emulate CP15 Barrier instructions"
766 help
767 The CP15 barrier instructions - CP15ISB, CP15DSB, and
768 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
769 strongly recommended to use the ISB, DSB, and DMB
770 instructions instead.
771
772 Say Y here to enable software emulation of these
773 instructions for AArch32 userspace code. When this option is
774 enabled, CP15 barrier usage is traced which can help
775 identify software that needs updating.
776
777 If unsure, say Y
778
2d888f48
SP
779config SETEND_EMULATION
780 bool "Emulate SETEND instruction"
781 help
782 The SETEND instruction alters the data-endianness of the
783 AArch32 EL0, and is deprecated in ARMv8.
784
785 Say Y here to enable software emulation of the instruction
786 for AArch32 userspace code.
787
788 Note: All the cpus on the system must have mixed endian support at EL0
789 for this feature to be enabled. If a new CPU - which doesn't support mixed
790 endian - is hotplugged in after this feature has been enabled, there could
791 be unexpected results in the applications.
792
793 If unsure, say Y
1b907f46
WD
794endif
795
0e4a0709
WD
796menu "ARMv8.1 architectural features"
797
798config ARM64_HW_AFDBM
799 bool "Support for hardware updates of the Access and Dirty page flags"
800 default y
801 help
802 The ARMv8.1 architecture extensions introduce support for
803 hardware updates of the access and dirty information in page
804 table entries. When enabled in TCR_EL1 (HA and HD bits) on
805 capable processors, accesses to pages with PTE_AF cleared will
806 set this bit instead of raising an access flag fault.
807 Similarly, writes to read-only pages with the DBM bit set will
808 clear the read-only bit (AP[2]) instead of raising a
809 permission fault.
810
811 Kernels built with this configuration option enabled continue
812 to work on pre-ARMv8.1 hardware and the performance impact is
813 minimal. If unsure, say Y.
814
815config ARM64_PAN
816 bool "Enable support for Privileged Access Never (PAN)"
817 default y
818 help
819 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
820 prevents the kernel or hypervisor from accessing user-space (EL0)
821 memory directly.
822
823 Choosing this option will cause any unprotected (not using
824 copy_to_user et al) memory access to fail with a permission fault.
825
826 The feature is detected at runtime, and will remain as a 'nop'
827 instruction if the cpu does not implement the feature.
828
829config ARM64_LSE_ATOMICS
830 bool "Atomic instructions"
831 help
832 As part of the Large System Extensions, ARMv8.1 introduces new
833 atomic instructions that are designed specifically to scale in
834 very large systems.
835
836 Say Y here to make use of these instructions for the in-kernel
837 atomic routines. This incurs a small overhead on CPUs that do
838 not support these instructions and requires the kernel to be
839 built with binutils >= 2.25.
840
1f364c8c
MZ
841config ARM64_VHE
842 bool "Enable support for Virtualization Host Extensions (VHE)"
843 default y
844 help
845 Virtualization Host Extensions (VHE) allow the kernel to run
846 directly at EL2 (instead of EL1) on processors that support
847 it. This leads to better performance for KVM, as they reduce
848 the cost of the world switch.
849
850 Selecting this option allows the VHE feature to be detected
851 at runtime, and does not affect processors that do not
852 implement this feature.
853
0e4a0709
WD
854endmenu
855
f993318b
WD
856menu "ARMv8.2 architectural features"
857
57f4959b
JM
858config ARM64_UAO
859 bool "Enable support for User Access Override (UAO)"
860 default y
861 help
862 User Access Override (UAO; part of the ARMv8.2 Extensions)
863 causes the 'unprivileged' variant of the load/store instructions to
864 be overriden to be privileged.
865
866 This option changes get_user() and friends to use the 'unprivileged'
867 variant of the load/store instructions. This ensures that user-space
868 really did have access to the supplied memory. When addr_limit is
869 set to kernel memory the UAO bit will be set, allowing privileged
870 access to kernel memory.
871
872 Choosing this option will cause copy_to_user() et al to use user-space
873 memory permissions.
874
875 The feature is detected at runtime, the kernel will use the
876 regular load/store instructions if the cpu does not implement the
877 feature.
878
f993318b
WD
879endmenu
880
fd045f6c
AB
881config ARM64_MODULE_CMODEL_LARGE
882 bool
883
884config ARM64_MODULE_PLTS
885 bool
886 select ARM64_MODULE_CMODEL_LARGE
887 select HAVE_MOD_ARCH_SPECIFIC
888
1e48ef7f
AB
889config RELOCATABLE
890 bool
891 help
892 This builds the kernel as a Position Independent Executable (PIE),
893 which retains all relocation metadata required to relocate the
894 kernel binary at runtime to a different virtual address than the
895 address it was linked at.
896 Since AArch64 uses the RELA relocation format, this requires a
897 relocation pass at runtime even if the kernel is loaded at the
898 same address it was linked at.
899
f80fb3a3
AB
900config RANDOMIZE_BASE
901 bool "Randomize the address of the kernel image"
b9c220b5 902 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
903 select RELOCATABLE
904 help
905 Randomizes the virtual address at which the kernel image is
906 loaded, as a security feature that deters exploit attempts
907 relying on knowledge of the location of kernel internals.
908
909 It is the bootloader's job to provide entropy, by passing a
910 random u64 value in /chosen/kaslr-seed at kernel entry.
911
2b5fe07a
AB
912 When booting via the UEFI stub, it will invoke the firmware's
913 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
914 to the kernel proper. In addition, it will randomise the physical
915 location of the kernel Image as well.
916
f80fb3a3
AB
917 If unsure, say N.
918
919config RANDOMIZE_MODULE_REGION_FULL
920 bool "Randomize the module region independently from the core kernel"
8fe88a41 921 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
f80fb3a3
AB
922 default y
923 help
924 Randomizes the location of the module region without considering the
925 location of the core kernel. This way, it is impossible for modules
926 to leak information about the location of core kernel data structures
927 but it does imply that function calls between modules and the core
928 kernel will need to be resolved via veneers in the module PLT.
929
930 When this option is not set, the module region will be randomized over
931 a limited range that contains the [_stext, _etext] interval of the
932 core kernel, so branch relocations are always in range.
933
8c2c3df3
CM
934endmenu
935
936menu "Boot options"
937
5e89c55e
LP
938config ARM64_ACPI_PARKING_PROTOCOL
939 bool "Enable support for the ARM64 ACPI parking protocol"
940 depends on ACPI
941 help
942 Enable support for the ARM64 ACPI parking protocol. If disabled
943 the kernel will not allow booting through the ARM64 ACPI parking
944 protocol even if the corresponding data is present in the ACPI
945 MADT table.
946
8c2c3df3
CM
947config CMDLINE
948 string "Default kernel command string"
949 default ""
950 help
951 Provide a set of default command-line options at build time by
952 entering them here. As a minimum, you should specify the the
953 root device (e.g. root=/dev/nfs).
954
955config CMDLINE_FORCE
956 bool "Always use the default kernel command string"
957 help
958 Always use the default kernel command string, even if the boot
959 loader passes other arguments to the kernel.
960 This is useful if you cannot or don't want to change the
961 command-line options your boot loader passes to the kernel.
962
f4f75ad5
AB
963config EFI_STUB
964 bool
965
f84d0275
MS
966config EFI
967 bool "UEFI runtime support"
968 depends on OF && !CPU_BIG_ENDIAN
969 select LIBFDT
970 select UCS2_STRING
971 select EFI_PARAMS_FROM_FDT
e15dd494 972 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
973 select EFI_STUB
974 select EFI_ARMSTUB
f84d0275
MS
975 default y
976 help
977 This option provides support for runtime services provided
978 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
979 clock, and platform reset). A UEFI stub is also provided to
980 allow the kernel to be booted as an EFI application. This
981 is only useful on systems that have UEFI firmware.
f84d0275 982
d1ae8c00
YL
983config DMI
984 bool "Enable support for SMBIOS (DMI) tables"
985 depends on EFI
986 default y
987 help
988 This enables SMBIOS/DMI feature for systems.
989
990 This option is only useful on systems that have UEFI firmware.
991 However, even with this option, the resultant kernel should
992 continue to boot on existing non-UEFI platforms.
993
8c2c3df3
CM
994endmenu
995
996menu "Userspace binary formats"
997
998source "fs/Kconfig.binfmt"
999
1000config COMPAT
1001 bool "Kernel support for 32-bit EL0"
755e70b7 1002 depends on ARM64_4K_PAGES || EXPERT
8c2c3df3 1003 select COMPAT_BINFMT_ELF
af1839eb 1004 select HAVE_UID16
84b9e9b4 1005 select OLD_SIGSUSPEND3
51682036 1006 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
1007 help
1008 This option enables support for a 32-bit EL0 running under a 64-bit
1009 kernel at EL1. AArch32-specific components such as system calls,
1010 the user helper functions, VFP support and the ptrace interface are
1011 handled appropriately by the kernel.
1012
44eaacf1
SP
1013 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1014 that you will only be able to execute AArch32 binaries that were compiled
1015 with page size aligned segments.
a8fcd8b1 1016
8c2c3df3
CM
1017 If you want to execute 32-bit userspace applications, say Y.
1018
1019config SYSVIPC_COMPAT
1020 def_bool y
1021 depends on COMPAT && SYSVIPC
1022
1023endmenu
1024
166936ba
LP
1025menu "Power management options"
1026
1027source "kernel/power/Kconfig"
1028
82869ac5
JM
1029config ARCH_HIBERNATION_POSSIBLE
1030 def_bool y
1031 depends on CPU_PM
1032
1033config ARCH_HIBERNATION_HEADER
1034 def_bool y
1035 depends on HIBERNATION
1036
166936ba
LP
1037config ARCH_SUSPEND_POSSIBLE
1038 def_bool y
1039
166936ba
LP
1040endmenu
1041
1307220d
LP
1042menu "CPU Power Management"
1043
1044source "drivers/cpuidle/Kconfig"
1045
52e7e816
RH
1046source "drivers/cpufreq/Kconfig"
1047
1048endmenu
1049
8c2c3df3
CM
1050source "net/Kconfig"
1051
1052source "drivers/Kconfig"
1053
f84d0275
MS
1054source "drivers/firmware/Kconfig"
1055
b6a02173
GG
1056source "drivers/acpi/Kconfig"
1057
8c2c3df3
CM
1058source "fs/Kconfig"
1059
c3eb5b14
MZ
1060source "arch/arm64/kvm/Kconfig"
1061
8c2c3df3
CM
1062source "arch/arm64/Kconfig.debug"
1063
1064source "security/Kconfig"
1065
1066source "crypto/Kconfig"
2c98833a
AB
1067if CRYPTO
1068source "arch/arm64/crypto/Kconfig"
1069endif
8c2c3df3
CM
1070
1071source "lib/Kconfig"