]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Check idle to active before processing CSQ
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
5d8a0d0b 59#define DRIVER_DATE "20150731"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
1d843f9d
EE
209 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
210 HPD_CRT,
211 HPD_SDVO_B,
212 HPD_SDVO_C,
cc24fcdc 213 HPD_PORT_A,
1d843f9d
EE
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
c91711f9
JN
220#define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
5fcece80
JN
223struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251};
252
2a2d5482
CW
253#define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 259
055e393f
DL
260#define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
262#define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
3bdcfc0c
DL
266#define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
9db4a9c7 270
d79b814d
DL
271#define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
27321ae8
ML
274#define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
262cd2e1
VS
279#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &(dev)->mode_config.plane_list, \
282 base.head) \
283 if ((intel_plane)->pipe == (intel_crtc)->pipe)
284
d063ae48
DL
285#define for_each_intel_crtc(dev, intel_crtc) \
286 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
287
b2784e15
DL
288#define for_each_intel_encoder(dev, intel_encoder) \
289 list_for_each_entry(intel_encoder, \
290 &(dev)->mode_config.encoder_list, \
291 base.head)
292
3a3371ff
ACO
293#define for_each_intel_connector(dev, intel_connector) \
294 list_for_each_entry(intel_connector, \
295 &dev->mode_config.connector_list, \
296 base.head)
297
6c2b7c12
DV
298#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
299 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
300 if ((intel_encoder)->base.crtc == (__crtc))
301
53f5e3ca
JB
302#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
303 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
304 if ((intel_connector)->base.encoder == (__encoder))
305
b04c5bd6
BF
306#define for_each_power_domain(domain, mask) \
307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
308 if ((1 << (domain)) & (mask))
309
e7b903d2 310struct drm_i915_private;
ad46cb53 311struct i915_mm_struct;
5cc9ed4b 312struct i915_mmu_object;
e7b903d2 313
a6f766f3
CW
314struct drm_i915_file_private {
315 struct drm_i915_private *dev_priv;
316 struct drm_file *file;
317
318 struct {
319 spinlock_t lock;
320 struct list_head request_list;
d0bc54f2
CW
321/* 20ms is a fairly arbitrary limit (greater than the average frame time)
322 * chosen to prevent the CPU getting more than a frame ahead of the GPU
323 * (when using lax throttling for the frontbuffer). We also use it to
324 * offer free GPU waitboosts for severely congested workloads.
325 */
326#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
327 } mm;
328 struct idr context_idr;
329
2e1b8730
CW
330 struct intel_rps_client {
331 struct list_head link;
332 unsigned boosts;
333 } rps;
a6f766f3 334
2e1b8730 335 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
336};
337
46edb027
DV
338enum intel_dpll_id {
339 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
340 /* real shared dpll ids must be >= 0 */
9cd86933
DV
341 DPLL_ID_PCH_PLL_A = 0,
342 DPLL_ID_PCH_PLL_B = 1,
429d47d5 343 /* hsw/bdw */
9cd86933
DV
344 DPLL_ID_WRPLL1 = 0,
345 DPLL_ID_WRPLL2 = 1,
429d47d5
S
346 /* skl */
347 DPLL_ID_SKL_DPLL1 = 0,
348 DPLL_ID_SKL_DPLL2 = 1,
349 DPLL_ID_SKL_DPLL3 = 2,
46edb027 350};
429d47d5 351#define I915_NUM_PLLS 3
46edb027 352
5358901f 353struct intel_dpll_hw_state {
dcfc3552 354 /* i9xx, pch plls */
66e985c0 355 uint32_t dpll;
8bcc2795 356 uint32_t dpll_md;
66e985c0
DV
357 uint32_t fp0;
358 uint32_t fp1;
dcfc3552
DL
359
360 /* hsw, bdw */
d452c5b6 361 uint32_t wrpll;
d1a2dc78
S
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 366 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
dfb82408
S
373
374 /* bxt */
05712c15
ID
375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
5358901f
DV
377};
378
3e369b76 379struct intel_shared_dpll_config {
1e6f2ddc 380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
381 struct intel_dpll_hw_state hw_state;
382};
383
384struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
8bd31e67 386
ee7b9f93
JB
387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
96f6128c
DV
392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
e7b903d2
DV
396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
5358901f
DV
400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
ee7b9f93 403};
ee7b9f93 404
429d47d5
S
405#define SKL_DPLL0 0
406#define SKL_DPLL1 1
407#define SKL_DPLL2 2
408#define SKL_DPLL3 3
409
e69d0bc1
DV
410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
1da177e4
LT
423/* Interface history:
424 *
425 * 1.1: Original.
0d6aa60b
DA
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
de227f5f 428 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 429 * 1.5: Add vblank pipe configuration
2228ed67
MD
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
1da177e4
LT
432 */
433#define DRIVER_MAJOR 1
2228ed67 434#define DRIVER_MINOR 6
1da177e4
LT
435#define DRIVER_PATCHLEVEL 0
436
23bc5982 437#define WATCH_LISTS 0
673a394b 438
0a3e67a4
JB
439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
8ee1c3db 444struct intel_opregion {
5bc4418b
BW
445 struct opregion_header __iomem *header;
446 struct opregion_acpi __iomem *acpi;
447 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
450 struct opregion_asle __iomem *asle;
451 void __iomem *vbt;
01fe9dbd 452 u32 __iomem *lid_state;
91a60f20 453 struct work_struct asle_work;
8ee1c3db 454};
44834a67 455#define OPREGION_SIZE (8*1024)
8ee1c3db 456
6ef3d427
CW
457struct intel_overlay;
458struct intel_overlay_error_state;
459
de151cf6 460#define I915_FENCE_REG_NONE -1
42b5aeab
VS
461#define I915_MAX_NUM_FENCES 32
462/* 32 fences + sign bit for FENCE_REG_NONE */
463#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
464
465struct drm_i915_fence_reg {
007cc8ac 466 struct list_head lru_list;
caea7476 467 struct drm_i915_gem_object *obj;
1690e1eb 468 int pin_count;
de151cf6 469};
7c1c2871 470
9b9d172d 471struct sdvo_device_mapping {
e957d772 472 u8 initialized;
9b9d172d 473 u8 dvo_port;
474 u8 slave_addr;
475 u8 dvo_wiring;
e957d772 476 u8 i2c_pin;
b1083333 477 u8 ddc_pin;
9b9d172d 478};
479
c4a1d9e4
CW
480struct intel_display_error_state;
481
63eeaf38 482struct drm_i915_error_state {
742cbee8 483 struct kref ref;
585b0288
BW
484 struct timeval time;
485
cb383002 486 char error_msg[128];
48b031e3 487 u32 reset_count;
62d5d69b 488 u32 suspend_count;
cb383002 489
585b0288 490 /* Generic register state */
63eeaf38
JB
491 u32 eir;
492 u32 pgtbl_er;
be998e2e 493 u32 ier;
885ea5a8 494 u32 gtier[4];
b9a3906b 495 u32 ccid;
0f3b6849
CW
496 u32 derrmr;
497 u32 forcewake;
585b0288
BW
498 u32 error; /* gen6+ */
499 u32 err_int; /* gen7 */
6c826f34
MK
500 u32 fault_data0; /* gen8, gen9 */
501 u32 fault_data1; /* gen8, gen9 */
585b0288 502 u32 done_reg;
91ec5d11
BW
503 u32 gac_eco;
504 u32 gam_ecochk;
505 u32 gab_ctl;
506 u32 gfx_mode;
585b0288 507 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
508 u64 fence[I915_MAX_NUM_FENCES];
509 struct intel_overlay_error_state *overlay;
510 struct intel_display_error_state *display;
0ca36d78 511 struct drm_i915_error_object *semaphore_obj;
585b0288 512
52d39a21 513 struct drm_i915_error_ring {
372fbb8e 514 bool valid;
362b8af7
BW
515 /* Software tracked state */
516 bool waiting;
517 int hangcheck_score;
518 enum intel_ring_hangcheck_action hangcheck_action;
519 int num_requests;
520
521 /* our own tracking of ring head and tail */
522 u32 cpu_ring_head;
523 u32 cpu_ring_tail;
524
525 u32 semaphore_seqno[I915_NUM_RINGS - 1];
526
527 /* Register state */
94f8cf10 528 u32 start;
362b8af7
BW
529 u32 tail;
530 u32 head;
531 u32 ctl;
532 u32 hws;
533 u32 ipeir;
534 u32 ipehr;
535 u32 instdone;
362b8af7
BW
536 u32 bbstate;
537 u32 instpm;
538 u32 instps;
539 u32 seqno;
540 u64 bbaddr;
50877445 541 u64 acthd;
362b8af7 542 u32 fault_reg;
13ffadd1 543 u64 faddr;
362b8af7
BW
544 u32 rc_psmi; /* sleep state */
545 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
546
52d39a21
CW
547 struct drm_i915_error_object {
548 int page_count;
549 u32 gtt_offset;
550 u32 *pages[0];
ab0e7ff9 551 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 552
52d39a21
CW
553 struct drm_i915_error_request {
554 long jiffies;
555 u32 seqno;
ee4f42b1 556 u32 tail;
52d39a21 557 } *requests;
6c7a01ec
BW
558
559 struct {
560 u32 gfx_mode;
561 union {
562 u64 pdp[4];
563 u32 pp_dir_base;
564 };
565 } vm_info;
ab0e7ff9
CW
566
567 pid_t pid;
568 char comm[TASK_COMM_LEN];
52d39a21 569 } ring[I915_NUM_RINGS];
3a448734 570
9df30794 571 struct drm_i915_error_buffer {
a779e5ab 572 u32 size;
9df30794 573 u32 name;
b4716185 574 u32 rseqno[I915_NUM_RINGS], wseqno;
9df30794
CW
575 u32 gtt_offset;
576 u32 read_domains;
577 u32 write_domain;
4b9de737 578 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
579 s32 pinned:2;
580 u32 tiling:2;
581 u32 dirty:1;
582 u32 purgeable:1;
5cc9ed4b 583 u32 userptr:1;
5d1333fc 584 s32 ring:4;
f56383cb 585 u32 cache_level:3;
95f5301d 586 } **active_bo, **pinned_bo;
6c7a01ec 587
95f5301d 588 u32 *active_bo_count, *pinned_bo_count;
3a448734 589 u32 vm_count;
63eeaf38
JB
590};
591
7bd688cd 592struct intel_connector;
820d2d77 593struct intel_encoder;
5cec258b 594struct intel_crtc_state;
5724dbd1 595struct intel_initial_plane_config;
0e8ffe1b 596struct intel_crtc;
ee9300bb
DV
597struct intel_limit;
598struct dpll;
b8cecdf5 599
e70236a8 600struct drm_i915_display_funcs {
e70236a8
JB
601 int (*get_display_clock_speed)(struct drm_device *dev);
602 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
603 /**
604 * find_dpll() - Find the best values for the PLL
605 * @limit: limits for the PLL
606 * @crtc: current CRTC
607 * @target: target frequency in kHz
608 * @refclk: reference clock frequency in kHz
609 * @match_clock: if provided, @best_clock P divider must
610 * match the P divider from @match_clock
611 * used for LVDS downclocking
612 * @best_clock: best PLL values found
613 *
614 * Returns true on success, false on failure.
615 */
616 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 617 struct intel_crtc_state *crtc_state,
ee9300bb
DV
618 int target, int refclk,
619 struct dpll *match_clock,
620 struct dpll *best_clock);
46ba614c 621 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
622 void (*update_sprite_wm)(struct drm_plane *plane,
623 struct drm_crtc *crtc,
ed57cb8a
DL
624 uint32_t sprite_width, uint32_t sprite_height,
625 int pixel_size, bool enable, bool scaled);
27c329ed
ML
626 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
627 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
628 /* Returns the active state of the crtc, and if the crtc is active,
629 * fills out the pipe-config with the hw state. */
630 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 631 struct intel_crtc_state *);
5724dbd1
DL
632 void (*get_initial_plane_config)(struct intel_crtc *,
633 struct intel_initial_plane_config *);
190f68c5
ACO
634 int (*crtc_compute_clock)(struct intel_crtc *crtc,
635 struct intel_crtc_state *crtc_state);
76e5a89c
DV
636 void (*crtc_enable)(struct drm_crtc *crtc);
637 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
638 void (*audio_codec_enable)(struct drm_connector *connector,
639 struct intel_encoder *encoder,
640 struct drm_display_mode *mode);
641 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 642 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 643 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
644 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
645 struct drm_framebuffer *fb,
ed8d1975 646 struct drm_i915_gem_object *obj,
6258fbe2 647 struct drm_i915_gem_request *req,
ed8d1975 648 uint32_t flags);
29b9bde6
DV
649 void (*update_primary_plane)(struct drm_crtc *crtc,
650 struct drm_framebuffer *fb,
651 int x, int y);
20afbda2 652 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
653 /* clock updates for mode set */
654 /* cursor updates */
655 /* render clock increase/decrease */
656 /* display clock increase/decrease */
657 /* pll clock increase/decrease */
7bd688cd 658
6517d273 659 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
660 uint32_t (*get_backlight)(struct intel_connector *connector);
661 void (*set_backlight)(struct intel_connector *connector,
662 uint32_t level);
663 void (*disable_backlight)(struct intel_connector *connector);
664 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
665};
666
48c1026a
MK
667enum forcewake_domain_id {
668 FW_DOMAIN_ID_RENDER = 0,
669 FW_DOMAIN_ID_BLITTER,
670 FW_DOMAIN_ID_MEDIA,
671
672 FW_DOMAIN_ID_COUNT
673};
674
675enum forcewake_domains {
676 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
677 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
678 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
679 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
680 FORCEWAKE_BLITTER |
681 FORCEWAKE_MEDIA)
682};
683
907b28c5 684struct intel_uncore_funcs {
c8d9a590 685 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 686 enum forcewake_domains domains);
c8d9a590 687 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 688 enum forcewake_domains domains);
0b274481
BW
689
690 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694
695 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
696 uint8_t val, bool trace);
697 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
698 uint16_t val, bool trace);
699 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
700 uint32_t val, bool trace);
701 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
702 uint64_t val, bool trace);
990bbdad
CW
703};
704
907b28c5
CW
705struct intel_uncore {
706 spinlock_t lock; /** lock is also taken in irq contexts. */
707
708 struct intel_uncore_funcs funcs;
709
710 unsigned fifo_count;
48c1026a 711 enum forcewake_domains fw_domains;
b2cff0db
CW
712
713 struct intel_uncore_forcewake_domain {
714 struct drm_i915_private *i915;
48c1026a 715 enum forcewake_domain_id id;
b2cff0db
CW
716 unsigned wake_count;
717 struct timer_list timer;
05a2fb15
MK
718 u32 reg_set;
719 u32 val_set;
720 u32 val_clear;
721 u32 reg_ack;
722 u32 reg_post;
723 u32 val_reset;
b2cff0db 724 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
725};
726
727/* Iterate over initialised fw domains */
728#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
729 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
730 (i__) < FW_DOMAIN_ID_COUNT; \
731 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
732 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
733
734#define for_each_fw_domain(domain__, dev_priv__, i__) \
735 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 736
dc174300
SS
737enum csr_state {
738 FW_UNINITIALIZED = 0,
739 FW_LOADED,
740 FW_FAILED
741};
742
eb805623
DV
743struct intel_csr {
744 const char *fw_path;
a7f749f9 745 uint32_t *dmc_payload;
eb805623
DV
746 uint32_t dmc_fw_size;
747 uint32_t mmio_count;
748 uint32_t mmioaddr[8];
749 uint32_t mmiodata[8];
dc174300 750 enum csr_state state;
eb805623
DV
751};
752
79fc46df
DL
753#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
754 func(is_mobile) sep \
755 func(is_i85x) sep \
756 func(is_i915g) sep \
757 func(is_i945gm) sep \
758 func(is_g33) sep \
759 func(need_gfx_hws) sep \
760 func(is_g4x) sep \
761 func(is_pineview) sep \
762 func(is_broadwater) sep \
763 func(is_crestline) sep \
764 func(is_ivybridge) sep \
765 func(is_valleyview) sep \
766 func(is_haswell) sep \
7201c0b3 767 func(is_skylake) sep \
b833d685 768 func(is_preliminary) sep \
79fc46df
DL
769 func(has_fbc) sep \
770 func(has_pipe_cxsr) sep \
771 func(has_hotplug) sep \
772 func(cursor_needs_physical) sep \
773 func(has_overlay) sep \
774 func(overlay_needs_physical) sep \
775 func(supports_tv) sep \
dd93be58 776 func(has_llc) sep \
30568c45
DL
777 func(has_ddi) sep \
778 func(has_fpga_dbg)
c96ea64e 779
a587f779
DL
780#define DEFINE_FLAG(name) u8 name:1
781#define SEP_SEMICOLON ;
c96ea64e 782
cfdf1fa2 783struct intel_device_info {
10fce67a 784 u32 display_mmio_offset;
87f1f465 785 u16 device_id;
7eb552ae 786 u8 num_pipes:3;
d615a166 787 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 788 u8 gen;
73ae478c 789 u8 ring_mask; /* Rings supported by the HW */
a587f779 790 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
791 /* Register offsets for the various display pipes and transcoders */
792 int pipe_offsets[I915_MAX_TRANSCODERS];
793 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 794 int palette_offsets[I915_MAX_PIPES];
5efb3e28 795 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
796
797 /* Slice/subslice/EU info */
798 u8 slice_total;
799 u8 subslice_total;
800 u8 subslice_per_slice;
801 u8 eu_total;
802 u8 eu_per_subslice;
b7668791
DL
803 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
804 u8 subslice_7eu[3];
3873218f
JM
805 u8 has_slice_pg:1;
806 u8 has_subslice_pg:1;
807 u8 has_eu_pg:1;
cfdf1fa2
KH
808};
809
a587f779
DL
810#undef DEFINE_FLAG
811#undef SEP_SEMICOLON
812
7faf1ab2
DV
813enum i915_cache_level {
814 I915_CACHE_NONE = 0,
350ec881
CW
815 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
816 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
817 caches, eg sampler/render caches, and the
818 large Last-Level-Cache. LLC is coherent with
819 the CPU, but L3 is only visible to the GPU. */
651d794f 820 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
821};
822
e59ec13d
MK
823struct i915_ctx_hang_stats {
824 /* This context had batch pending when hang was declared */
825 unsigned batch_pending;
826
827 /* This context had batch active when hang was declared */
828 unsigned batch_active;
be62acb4
MK
829
830 /* Time when this context was last blamed for a GPU reset */
831 unsigned long guilty_ts;
832
676fa572
CW
833 /* If the contexts causes a second GPU hang within this time,
834 * it is permanently banned from submitting any more work.
835 */
836 unsigned long ban_period_seconds;
837
be62acb4
MK
838 /* This context is banned to submit more work */
839 bool banned;
e59ec13d 840};
40521054
BW
841
842/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 843#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
844
845#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
846/**
847 * struct intel_context - as the name implies, represents a context.
848 * @ref: reference count.
849 * @user_handle: userspace tracking identity for this context.
850 * @remap_slice: l3 row remapping information.
b1b38278
DW
851 * @flags: context specific flags:
852 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
853 * @file_priv: filp associated with this context (NULL for global default
854 * context).
855 * @hang_stats: information about the role of this context in possible GPU
856 * hangs.
7df113e4 857 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
858 * @legacy_hw_ctx: render context backing object and whether it is correctly
859 * initialized (legacy ring submission mechanism only).
860 * @link: link in the global list of contexts.
861 *
862 * Contexts are memory images used by the hardware to store copies of their
863 * internal state.
864 */
273497e5 865struct intel_context {
dce3271b 866 struct kref ref;
821d66dd 867 int user_handle;
3ccfd19d 868 uint8_t remap_slice;
9ea4feec 869 struct drm_i915_private *i915;
b1b38278 870 int flags;
40521054 871 struct drm_i915_file_private *file_priv;
e59ec13d 872 struct i915_ctx_hang_stats hang_stats;
ae6c4806 873 struct i915_hw_ppgtt *ppgtt;
a33afea5 874
c9e003af 875 /* Legacy ring buffer submission */
ea0c76f8
OM
876 struct {
877 struct drm_i915_gem_object *rcs_state;
878 bool initialized;
879 } legacy_hw_ctx;
880
c9e003af 881 /* Execlists */
564ddb2f 882 bool rcs_initialized;
c9e003af
OM
883 struct {
884 struct drm_i915_gem_object *state;
84c2377f 885 struct intel_ringbuffer *ringbuf;
a7cbedec 886 int pin_count;
c9e003af
OM
887 } engine[I915_NUM_RINGS];
888
a33afea5 889 struct list_head link;
40521054
BW
890};
891
a4001f1b
PZ
892enum fb_op_origin {
893 ORIGIN_GTT,
894 ORIGIN_CPU,
895 ORIGIN_CS,
896 ORIGIN_FLIP,
74b4ea1e 897 ORIGIN_DIRTYFB,
a4001f1b
PZ
898};
899
5c3fe8b0 900struct i915_fbc {
25ad93fd
PZ
901 /* This is always the inner lock when overlapping with struct_mutex and
902 * it's the outer lock when overlapping with stolen_lock. */
903 struct mutex lock;
60ee5cd2 904 unsigned long uncompressed_size;
5e59f717 905 unsigned threshold;
5c3fe8b0 906 unsigned int fb_id;
dbef0f15
PZ
907 unsigned int possible_framebuffer_bits;
908 unsigned int busy_bits;
e35fef21 909 struct intel_crtc *crtc;
5c3fe8b0
BW
910 int y;
911
c4213885 912 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
913 struct drm_mm_node *compressed_llb;
914
da46f936
RV
915 bool false_color;
916
9adccc60
PZ
917 /* Tracks whether the HW is actually enabled, not whether the feature is
918 * possible. */
919 bool enabled;
920
5c3fe8b0
BW
921 struct intel_fbc_work {
922 struct delayed_work work;
220285f2 923 struct intel_crtc *crtc;
5c3fe8b0 924 struct drm_framebuffer *fb;
5c3fe8b0
BW
925 } *fbc_work;
926
29ebf90f
CW
927 enum no_fbc_reason {
928 FBC_OK, /* FBC is enabled */
929 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
930 FBC_NO_OUTPUT, /* no outputs enabled to compress */
931 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
932 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
933 FBC_MODE_TOO_LARGE, /* mode too large for compression */
934 FBC_BAD_PLANE, /* fbc not supported on plane */
935 FBC_NOT_TILED, /* buffer not tiled */
936 FBC_MULTIPLE_PIPES, /* more than one pipe active */
937 FBC_MODULE_PARAM,
938 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
87f5ff01 939 FBC_ROTATION, /* rotation is not supported */
89351085 940 FBC_IN_DBG_MASTER, /* kernel debugger is active */
5c3fe8b0 941 } no_fbc_reason;
ff2a3117 942
7733b49b 943 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
220285f2 944 void (*enable_fbc)(struct intel_crtc *crtc);
7733b49b 945 void (*disable_fbc)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
946};
947
96178eeb
VK
948/**
949 * HIGH_RR is the highest eDP panel refresh rate read from EDID
950 * LOW_RR is the lowest eDP panel refresh rate found from EDID
951 * parsing for same resolution.
952 */
953enum drrs_refresh_rate_type {
954 DRRS_HIGH_RR,
955 DRRS_LOW_RR,
956 DRRS_MAX_RR, /* RR count */
957};
958
959enum drrs_support_type {
960 DRRS_NOT_SUPPORTED = 0,
961 STATIC_DRRS_SUPPORT = 1,
962 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
963};
964
2807cf69 965struct intel_dp;
96178eeb
VK
966struct i915_drrs {
967 struct mutex mutex;
968 struct delayed_work work;
969 struct intel_dp *dp;
970 unsigned busy_frontbuffer_bits;
971 enum drrs_refresh_rate_type refresh_rate_type;
972 enum drrs_support_type type;
973};
974
a031d709 975struct i915_psr {
f0355c4a 976 struct mutex lock;
a031d709
RV
977 bool sink_support;
978 bool source_ok;
2807cf69 979 struct intel_dp *enabled;
7c8f8a70
RV
980 bool active;
981 struct delayed_work work;
9ca15301 982 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
983 bool psr2_support;
984 bool aux_frame_sync;
3f51e471 985};
5c3fe8b0 986
3bad0781 987enum intel_pch {
f0350830 988 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
989 PCH_IBX, /* Ibexpeak PCH */
990 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 991 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 992 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 993 PCH_NOP,
3bad0781
ZW
994};
995
988d6ee8
PZ
996enum intel_sbi_destination {
997 SBI_ICLK,
998 SBI_MPHY,
999};
1000
b690e96c 1001#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1002#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1003#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1004#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1005#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1006#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1007
8be48d92 1008struct intel_fbdev;
1630fe75 1009struct intel_fbc_work;
38651674 1010
c2b9152f
DV
1011struct intel_gmbus {
1012 struct i2c_adapter adapter;
f2ce9faf 1013 u32 force_bit;
c2b9152f 1014 u32 reg0;
36c785f0 1015 u32 gpio_reg;
c167a6fc 1016 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1017 struct drm_i915_private *dev_priv;
1018};
1019
f4c956ad 1020struct i915_suspend_saved_registers {
e948e994 1021 u32 saveDSPARB;
ba8bbcf6 1022 u32 saveLVDS;
585fb111
JB
1023 u32 savePP_ON_DELAYS;
1024 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1025 u32 savePP_ON;
1026 u32 savePP_OFF;
1027 u32 savePP_CONTROL;
585fb111 1028 u32 savePP_DIVISOR;
ba8bbcf6 1029 u32 saveFBC_CONTROL;
1f84e550 1030 u32 saveCACHE_MODE_0;
1f84e550 1031 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1032 u32 saveSWF0[16];
1033 u32 saveSWF1[16];
1034 u32 saveSWF2[3];
4b9de737 1035 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1036 u32 savePCH_PORT_HOTPLUG;
9f49c376 1037 u16 saveGCDGMBUS;
f4c956ad 1038};
c85aa885 1039
ddeea5b0
ID
1040struct vlv_s0ix_state {
1041 /* GAM */
1042 u32 wr_watermark;
1043 u32 gfx_prio_ctrl;
1044 u32 arb_mode;
1045 u32 gfx_pend_tlb0;
1046 u32 gfx_pend_tlb1;
1047 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1048 u32 media_max_req_count;
1049 u32 gfx_max_req_count;
1050 u32 render_hwsp;
1051 u32 ecochk;
1052 u32 bsd_hwsp;
1053 u32 blt_hwsp;
1054 u32 tlb_rd_addr;
1055
1056 /* MBC */
1057 u32 g3dctl;
1058 u32 gsckgctl;
1059 u32 mbctl;
1060
1061 /* GCP */
1062 u32 ucgctl1;
1063 u32 ucgctl3;
1064 u32 rcgctl1;
1065 u32 rcgctl2;
1066 u32 rstctl;
1067 u32 misccpctl;
1068
1069 /* GPM */
1070 u32 gfxpause;
1071 u32 rpdeuhwtc;
1072 u32 rpdeuc;
1073 u32 ecobus;
1074 u32 pwrdwnupctl;
1075 u32 rp_down_timeout;
1076 u32 rp_deucsw;
1077 u32 rcubmabdtmr;
1078 u32 rcedata;
1079 u32 spare2gh;
1080
1081 /* Display 1 CZ domain */
1082 u32 gt_imr;
1083 u32 gt_ier;
1084 u32 pm_imr;
1085 u32 pm_ier;
1086 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1087
1088 /* GT SA CZ domain */
1089 u32 tilectl;
1090 u32 gt_fifoctl;
1091 u32 gtlc_wake_ctrl;
1092 u32 gtlc_survive;
1093 u32 pmwgicz;
1094
1095 /* Display 2 CZ domain */
1096 u32 gu_ctl0;
1097 u32 gu_ctl1;
9c25210f 1098 u32 pcbr;
ddeea5b0
ID
1099 u32 clock_gate_dis2;
1100};
1101
bf225f20
CW
1102struct intel_rps_ei {
1103 u32 cz_clock;
1104 u32 render_c0;
1105 u32 media_c0;
31685c25
D
1106};
1107
c85aa885 1108struct intel_gen6_power_mgmt {
d4d70aa5
ID
1109 /*
1110 * work, interrupts_enabled and pm_iir are protected by
1111 * dev_priv->irq_lock
1112 */
c85aa885 1113 struct work_struct work;
d4d70aa5 1114 bool interrupts_enabled;
c85aa885 1115 u32 pm_iir;
59cdb63d 1116
b39fb297
BW
1117 /* Frequencies are stored in potentially platform dependent multiples.
1118 * In other words, *_freq needs to be multiplied by X to be interesting.
1119 * Soft limits are those which are used for the dynamic reclocking done
1120 * by the driver (raise frequencies under heavy loads, and lower for
1121 * lighter loads). Hard limits are those imposed by the hardware.
1122 *
1123 * A distinction is made for overclocking, which is never enabled by
1124 * default, and is considered to be above the hard limit if it's
1125 * possible at all.
1126 */
1127 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1128 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1129 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1130 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1131 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1132 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1133 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1134 u8 rp1_freq; /* "less than" RP0 power/freqency */
1135 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1136 u32 cz_freq;
1a01ab3b 1137
8fb55197
CW
1138 u8 up_threshold; /* Current %busy required to uplock */
1139 u8 down_threshold; /* Current %busy required to downclock */
1140
dd75fdc8
CW
1141 int last_adj;
1142 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1143
8d3afd7d
CW
1144 spinlock_t client_lock;
1145 struct list_head clients;
1146 bool client_boost;
1147
c0951f0c 1148 bool enabled;
1a01ab3b 1149 struct delayed_work delayed_resume_work;
1854d5ca 1150 unsigned boosts;
4fc688ce 1151
2e1b8730 1152 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1153
bf225f20
CW
1154 /* manual wa residency calculations */
1155 struct intel_rps_ei up_ei, down_ei;
1156
4fc688ce
JB
1157 /*
1158 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1159 * Must be taken after struct_mutex if nested. Note that
1160 * this lock may be held for long periods of time when
1161 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1162 */
1163 struct mutex hw_lock;
c85aa885
DV
1164};
1165
1a240d4d
DV
1166/* defined intel_pm.c */
1167extern spinlock_t mchdev_lock;
1168
c85aa885
DV
1169struct intel_ilk_power_mgmt {
1170 u8 cur_delay;
1171 u8 min_delay;
1172 u8 max_delay;
1173 u8 fmax;
1174 u8 fstart;
1175
1176 u64 last_count1;
1177 unsigned long last_time1;
1178 unsigned long chipset_power;
1179 u64 last_count2;
5ed0bdf2 1180 u64 last_time2;
c85aa885
DV
1181 unsigned long gfx_power;
1182 u8 corr;
1183
1184 int c_m;
1185 int r_t;
1186};
1187
c6cb582e
ID
1188struct drm_i915_private;
1189struct i915_power_well;
1190
1191struct i915_power_well_ops {
1192 /*
1193 * Synchronize the well's hw state to match the current sw state, for
1194 * example enable/disable it based on the current refcount. Called
1195 * during driver init and resume time, possibly after first calling
1196 * the enable/disable handlers.
1197 */
1198 void (*sync_hw)(struct drm_i915_private *dev_priv,
1199 struct i915_power_well *power_well);
1200 /*
1201 * Enable the well and resources that depend on it (for example
1202 * interrupts located on the well). Called after the 0->1 refcount
1203 * transition.
1204 */
1205 void (*enable)(struct drm_i915_private *dev_priv,
1206 struct i915_power_well *power_well);
1207 /*
1208 * Disable the well and resources that depend on it. Called after
1209 * the 1->0 refcount transition.
1210 */
1211 void (*disable)(struct drm_i915_private *dev_priv,
1212 struct i915_power_well *power_well);
1213 /* Returns the hw enabled state. */
1214 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1215 struct i915_power_well *power_well);
1216};
1217
a38911a3
WX
1218/* Power well structure for haswell */
1219struct i915_power_well {
c1ca727f 1220 const char *name;
6f3ef5dd 1221 bool always_on;
a38911a3
WX
1222 /* power well enable/disable usage count */
1223 int count;
bfafe93a
ID
1224 /* cached hw enabled state */
1225 bool hw_enabled;
c1ca727f 1226 unsigned long domains;
77961eb9 1227 unsigned long data;
c6cb582e 1228 const struct i915_power_well_ops *ops;
a38911a3
WX
1229};
1230
83c00f55 1231struct i915_power_domains {
baa70707
ID
1232 /*
1233 * Power wells needed for initialization at driver init and suspend
1234 * time are on. They are kept on until after the first modeset.
1235 */
1236 bool init_power_on;
0d116a29 1237 bool initializing;
c1ca727f 1238 int power_well_count;
baa70707 1239
83c00f55 1240 struct mutex lock;
1da51581 1241 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1242 struct i915_power_well *power_wells;
83c00f55
ID
1243};
1244
35a85ac6 1245#define MAX_L3_SLICES 2
a4da4fa4 1246struct intel_l3_parity {
35a85ac6 1247 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1248 struct work_struct error_work;
35a85ac6 1249 int which_slice;
a4da4fa4
DV
1250};
1251
4b5aed62 1252struct i915_gem_mm {
4b5aed62
DV
1253 /** Memory allocator for GTT stolen memory */
1254 struct drm_mm stolen;
92e97d2f
PZ
1255 /** Protects the usage of the GTT stolen memory allocator. This is
1256 * always the inner lock when overlapping with struct_mutex. */
1257 struct mutex stolen_lock;
1258
4b5aed62
DV
1259 /** List of all objects in gtt_space. Used to restore gtt
1260 * mappings on resume */
1261 struct list_head bound_list;
1262 /**
1263 * List of objects which are not bound to the GTT (thus
1264 * are idle and not used by the GPU) but still have
1265 * (presumably uncached) pages still attached.
1266 */
1267 struct list_head unbound_list;
1268
1269 /** Usable portion of the GTT for GEM */
1270 unsigned long stolen_base; /* limited to low memory (32-bit) */
1271
4b5aed62
DV
1272 /** PPGTT used for aliasing the PPGTT with the GTT */
1273 struct i915_hw_ppgtt *aliasing_ppgtt;
1274
2cfcd32a 1275 struct notifier_block oom_notifier;
ceabbba5 1276 struct shrinker shrinker;
4b5aed62
DV
1277 bool shrinker_no_lock_stealing;
1278
4b5aed62
DV
1279 /** LRU list of objects with fence regs on them. */
1280 struct list_head fence_list;
1281
1282 /**
1283 * We leave the user IRQ off as much as possible,
1284 * but this means that requests will finish and never
1285 * be retired once the system goes idle. Set a timer to
1286 * fire periodically while the ring is running. When it
1287 * fires, go retire requests.
1288 */
1289 struct delayed_work retire_work;
1290
b29c19b6
CW
1291 /**
1292 * When we detect an idle GPU, we want to turn on
1293 * powersaving features. So once we see that there
1294 * are no more requests outstanding and no more
1295 * arrive within a small period of time, we fire
1296 * off the idle_work.
1297 */
1298 struct delayed_work idle_work;
1299
4b5aed62
DV
1300 /**
1301 * Are we in a non-interruptible section of code like
1302 * modesetting?
1303 */
1304 bool interruptible;
1305
f62a0076
CW
1306 /**
1307 * Is the GPU currently considered idle, or busy executing userspace
1308 * requests? Whilst idle, we attempt to power down the hardware and
1309 * display clocks. In order to reduce the effect on performance, there
1310 * is a slight delay before we do so.
1311 */
1312 bool busy;
1313
bdf1e7e3
DV
1314 /* the indicator for dispatch video commands on two BSD rings */
1315 int bsd_ring_dispatch_index;
1316
4b5aed62
DV
1317 /** Bit 6 swizzling required for X tiling */
1318 uint32_t bit_6_swizzle_x;
1319 /** Bit 6 swizzling required for Y tiling */
1320 uint32_t bit_6_swizzle_y;
1321
4b5aed62 1322 /* accounting, useful for userland debugging */
c20e8355 1323 spinlock_t object_stat_lock;
4b5aed62
DV
1324 size_t object_memory;
1325 u32 object_count;
1326};
1327
edc3d884 1328struct drm_i915_error_state_buf {
0a4cd7c8 1329 struct drm_i915_private *i915;
edc3d884
MK
1330 unsigned bytes;
1331 unsigned size;
1332 int err;
1333 u8 *buf;
1334 loff_t start;
1335 loff_t pos;
1336};
1337
fc16b48b
MK
1338struct i915_error_state_file_priv {
1339 struct drm_device *dev;
1340 struct drm_i915_error_state *error;
1341};
1342
99584db3
DV
1343struct i915_gpu_error {
1344 /* For hangcheck timer */
1345#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1346#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1347 /* Hang gpu twice in this window and your context gets banned */
1348#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1349
737b1506
CW
1350 struct workqueue_struct *hangcheck_wq;
1351 struct delayed_work hangcheck_work;
99584db3
DV
1352
1353 /* For reset and error_state handling. */
1354 spinlock_t lock;
1355 /* Protected by the above dev->gpu_error.lock. */
1356 struct drm_i915_error_state *first_error;
094f9a54
CW
1357
1358 unsigned long missed_irq_rings;
1359
1f83fee0 1360 /**
2ac0f450 1361 * State variable controlling the reset flow and count
1f83fee0 1362 *
2ac0f450
MK
1363 * This is a counter which gets incremented when reset is triggered,
1364 * and again when reset has been handled. So odd values (lowest bit set)
1365 * means that reset is in progress and even values that
1366 * (reset_counter >> 1):th reset was successfully completed.
1367 *
1368 * If reset is not completed succesfully, the I915_WEDGE bit is
1369 * set meaning that hardware is terminally sour and there is no
1370 * recovery. All waiters on the reset_queue will be woken when
1371 * that happens.
1372 *
1373 * This counter is used by the wait_seqno code to notice that reset
1374 * event happened and it needs to restart the entire ioctl (since most
1375 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1376 *
1377 * This is important for lock-free wait paths, where no contended lock
1378 * naturally enforces the correct ordering between the bail-out of the
1379 * waiter and the gpu reset work code.
1f83fee0
DV
1380 */
1381 atomic_t reset_counter;
1382
1f83fee0 1383#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1384#define I915_WEDGED (1 << 31)
1f83fee0
DV
1385
1386 /**
1387 * Waitqueue to signal when the reset has completed. Used by clients
1388 * that wait for dev_priv->mm.wedged to settle.
1389 */
1390 wait_queue_head_t reset_queue;
33196ded 1391
88b4aa87
MK
1392 /* Userspace knobs for gpu hang simulation;
1393 * combines both a ring mask, and extra flags
1394 */
1395 u32 stop_rings;
1396#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1397#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1398
1399 /* For missed irq/seqno simulation. */
1400 unsigned int test_irq_rings;
6689c167
MA
1401
1402 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1403 bool reload_in_reset;
99584db3
DV
1404};
1405
b8efb17b
ZR
1406enum modeset_restore {
1407 MODESET_ON_LID_OPEN,
1408 MODESET_DONE,
1409 MODESET_SUSPENDED,
1410};
1411
500ea70d
RV
1412#define DP_AUX_A 0x40
1413#define DP_AUX_B 0x10
1414#define DP_AUX_C 0x20
1415#define DP_AUX_D 0x30
1416
6acab15a 1417struct ddi_vbt_port_info {
ce4dd49e
DL
1418 /*
1419 * This is an index in the HDMI/DVI DDI buffer translation table.
1420 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1421 * populate this field.
1422 */
1423#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1424 uint8_t hdmi_level_shift;
311a2094
PZ
1425
1426 uint8_t supports_dvi:1;
1427 uint8_t supports_hdmi:1;
1428 uint8_t supports_dp:1;
500ea70d
RV
1429
1430 uint8_t alternate_aux_channel;
6acab15a
PZ
1431};
1432
bfd7ebda
RV
1433enum psr_lines_to_wait {
1434 PSR_0_LINES_TO_WAIT = 0,
1435 PSR_1_LINE_TO_WAIT,
1436 PSR_4_LINES_TO_WAIT,
1437 PSR_8_LINES_TO_WAIT
83a7280e
PB
1438};
1439
41aa3448
RV
1440struct intel_vbt_data {
1441 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1442 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1443
1444 /* Feature bits */
1445 unsigned int int_tv_support:1;
1446 unsigned int lvds_dither:1;
1447 unsigned int lvds_vbt:1;
1448 unsigned int int_crt_support:1;
1449 unsigned int lvds_use_ssc:1;
1450 unsigned int display_clock_mode:1;
1451 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1452 unsigned int has_mipi:1;
41aa3448
RV
1453 int lvds_ssc_freq;
1454 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1455
83a7280e
PB
1456 enum drrs_support_type drrs_type;
1457
41aa3448
RV
1458 /* eDP */
1459 int edp_rate;
1460 int edp_lanes;
1461 int edp_preemphasis;
1462 int edp_vswing;
1463 bool edp_initialized;
1464 bool edp_support;
1465 int edp_bpp;
1466 struct edp_power_seq edp_pps;
1467
bfd7ebda
RV
1468 struct {
1469 bool full_link;
1470 bool require_aux_wakeup;
1471 int idle_frames;
1472 enum psr_lines_to_wait lines_to_wait;
1473 int tp1_wakeup_time;
1474 int tp2_tp3_wakeup_time;
1475 } psr;
1476
f00076d2
JN
1477 struct {
1478 u16 pwm_freq_hz;
39fbc9c8 1479 bool present;
f00076d2 1480 bool active_low_pwm;
1de6068e 1481 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1482 } backlight;
1483
d17c5443
SK
1484 /* MIPI DSI */
1485 struct {
3e6bd011 1486 u16 port;
d17c5443 1487 u16 panel_id;
d3b542fc
SK
1488 struct mipi_config *config;
1489 struct mipi_pps_data *pps;
1490 u8 seq_version;
1491 u32 size;
1492 u8 *data;
1493 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1494 } dsi;
1495
41aa3448
RV
1496 int crt_ddc_pin;
1497
1498 int child_dev_num;
768f69c9 1499 union child_device_config *child_dev;
6acab15a
PZ
1500
1501 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1502};
1503
77c122bc
VS
1504enum intel_ddb_partitioning {
1505 INTEL_DDB_PART_1_2,
1506 INTEL_DDB_PART_5_6, /* IVB+ */
1507};
1508
1fd527cc
VS
1509struct intel_wm_level {
1510 bool enable;
1511 uint32_t pri_val;
1512 uint32_t spr_val;
1513 uint32_t cur_val;
1514 uint32_t fbc_val;
1515};
1516
820c1980 1517struct ilk_wm_values {
609cedef
VS
1518 uint32_t wm_pipe[3];
1519 uint32_t wm_lp[3];
1520 uint32_t wm_lp_spr[3];
1521 uint32_t wm_linetime[3];
1522 bool enable_fbc_wm;
1523 enum intel_ddb_partitioning partitioning;
1524};
1525
262cd2e1
VS
1526struct vlv_pipe_wm {
1527 uint16_t primary;
1528 uint16_t sprite[2];
1529 uint8_t cursor;
1530};
ae80152d 1531
262cd2e1
VS
1532struct vlv_sr_wm {
1533 uint16_t plane;
1534 uint8_t cursor;
1535};
ae80152d 1536
262cd2e1
VS
1537struct vlv_wm_values {
1538 struct vlv_pipe_wm pipe[3];
1539 struct vlv_sr_wm sr;
0018fda1
VS
1540 struct {
1541 uint8_t cursor;
1542 uint8_t sprite[2];
1543 uint8_t primary;
1544 } ddl[3];
6eb1a681
VS
1545 uint8_t level;
1546 bool cxsr;
0018fda1
VS
1547};
1548
c193924e 1549struct skl_ddb_entry {
16160e3d 1550 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1551};
1552
1553static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1554{
16160e3d 1555 return entry->end - entry->start;
c193924e
DL
1556}
1557
08db6652
DL
1558static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1559 const struct skl_ddb_entry *e2)
1560{
1561 if (e1->start == e2->start && e1->end == e2->end)
1562 return true;
1563
1564 return false;
1565}
1566
c193924e 1567struct skl_ddb_allocation {
34bb56af 1568 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1569 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1570 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1571 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1572};
1573
2ac96d2a
PB
1574struct skl_wm_values {
1575 bool dirty[I915_MAX_PIPES];
c193924e 1576 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1577 uint32_t wm_linetime[I915_MAX_PIPES];
1578 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1579 uint32_t cursor[I915_MAX_PIPES][8];
1580 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1581 uint32_t cursor_trans[I915_MAX_PIPES];
1582};
1583
1584struct skl_wm_level {
1585 bool plane_en[I915_MAX_PLANES];
b99f58da 1586 bool cursor_en;
2ac96d2a
PB
1587 uint16_t plane_res_b[I915_MAX_PLANES];
1588 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1589 uint16_t cursor_res_b;
1590 uint8_t cursor_res_l;
1591};
1592
c67a470b 1593/*
765dab67
PZ
1594 * This struct helps tracking the state needed for runtime PM, which puts the
1595 * device in PCI D3 state. Notice that when this happens, nothing on the
1596 * graphics device works, even register access, so we don't get interrupts nor
1597 * anything else.
c67a470b 1598 *
765dab67
PZ
1599 * Every piece of our code that needs to actually touch the hardware needs to
1600 * either call intel_runtime_pm_get or call intel_display_power_get with the
1601 * appropriate power domain.
a8a8bd54 1602 *
765dab67
PZ
1603 * Our driver uses the autosuspend delay feature, which means we'll only really
1604 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1605 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1606 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1607 *
1608 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1609 * goes back to false exactly before we reenable the IRQs. We use this variable
1610 * to check if someone is trying to enable/disable IRQs while they're supposed
1611 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1612 * case it happens.
c67a470b 1613 *
765dab67 1614 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1615 */
5d584b2e
PZ
1616struct i915_runtime_pm {
1617 bool suspended;
2aeb7d3a 1618 bool irqs_enabled;
c67a470b
PZ
1619};
1620
926321d5
DV
1621enum intel_pipe_crc_source {
1622 INTEL_PIPE_CRC_SOURCE_NONE,
1623 INTEL_PIPE_CRC_SOURCE_PLANE1,
1624 INTEL_PIPE_CRC_SOURCE_PLANE2,
1625 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1626 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1627 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1628 INTEL_PIPE_CRC_SOURCE_TV,
1629 INTEL_PIPE_CRC_SOURCE_DP_B,
1630 INTEL_PIPE_CRC_SOURCE_DP_C,
1631 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1632 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1633 INTEL_PIPE_CRC_SOURCE_MAX,
1634};
1635
8bf1e9f1 1636struct intel_pipe_crc_entry {
ac2300d4 1637 uint32_t frame;
8bf1e9f1
SH
1638 uint32_t crc[5];
1639};
1640
b2c88f5b 1641#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1642struct intel_pipe_crc {
d538bbdf
DL
1643 spinlock_t lock;
1644 bool opened; /* exclusive access to the result file */
e5f75aca 1645 struct intel_pipe_crc_entry *entries;
926321d5 1646 enum intel_pipe_crc_source source;
d538bbdf 1647 int head, tail;
07144428 1648 wait_queue_head_t wq;
8bf1e9f1
SH
1649};
1650
f99d7069
DV
1651struct i915_frontbuffer_tracking {
1652 struct mutex lock;
1653
1654 /*
1655 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1656 * scheduled flips.
1657 */
1658 unsigned busy_bits;
1659 unsigned flip_bits;
1660};
1661
7225342a
MK
1662struct i915_wa_reg {
1663 u32 addr;
1664 u32 value;
1665 /* bitmask representing WA bits */
1666 u32 mask;
1667};
1668
1669#define I915_MAX_WA_REGS 16
1670
1671struct i915_workarounds {
1672 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1673 u32 count;
1674};
1675
cf9d2890
YZ
1676struct i915_virtual_gpu {
1677 bool active;
1678};
1679
5f19e2bf
JH
1680struct i915_execbuffer_params {
1681 struct drm_device *dev;
1682 struct drm_file *file;
1683 uint32_t dispatch_flags;
1684 uint32_t args_batch_start_offset;
1685 uint32_t batch_obj_vm_offset;
1686 struct intel_engine_cs *ring;
1687 struct drm_i915_gem_object *batch_obj;
1688 struct intel_context *ctx;
6a6ae79a 1689 struct drm_i915_gem_request *request;
5f19e2bf
JH
1690};
1691
77fec556 1692struct drm_i915_private {
f4c956ad 1693 struct drm_device *dev;
efab6d8d 1694 struct kmem_cache *objects;
e20d2ab7 1695 struct kmem_cache *vmas;
efab6d8d 1696 struct kmem_cache *requests;
f4c956ad 1697
5c969aa7 1698 const struct intel_device_info info;
f4c956ad
DV
1699
1700 int relative_constants_mode;
1701
1702 void __iomem *regs;
1703
907b28c5 1704 struct intel_uncore uncore;
f4c956ad 1705
cf9d2890
YZ
1706 struct i915_virtual_gpu vgpu;
1707
eb805623
DV
1708 struct intel_csr csr;
1709
1710 /* Display CSR-related protection */
1711 struct mutex csr_lock;
1712
5ea6e5e3 1713 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1714
f4c956ad
DV
1715 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1716 * controller on different i2c buses. */
1717 struct mutex gmbus_mutex;
1718
1719 /**
1720 * Base address of the gmbus and gpio block.
1721 */
1722 uint32_t gpio_mmio_base;
1723
b6fdd0f2
SS
1724 /* MMIO base address for MIPI regs */
1725 uint32_t mipi_mmio_base;
1726
28c70f16
DV
1727 wait_queue_head_t gmbus_wait_queue;
1728
f4c956ad 1729 struct pci_dev *bridge_dev;
a4872ba6 1730 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1731 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1732 uint32_t last_seqno, next_seqno;
f4c956ad 1733
ba8286fa 1734 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1735 struct resource mch_res;
1736
f4c956ad
DV
1737 /* protects the irq masks */
1738 spinlock_t irq_lock;
1739
84c33a64
SG
1740 /* protects the mmio flip data */
1741 spinlock_t mmio_flip_lock;
1742
f8b79e58
ID
1743 bool display_irqs_enabled;
1744
9ee32fea
DV
1745 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1746 struct pm_qos_request pm_qos;
1747
a580516d
VS
1748 /* Sideband mailbox protection */
1749 struct mutex sb_lock;
f4c956ad
DV
1750
1751 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1752 union {
1753 u32 irq_mask;
1754 u32 de_irq_mask[I915_MAX_PIPES];
1755 };
f4c956ad 1756 u32 gt_irq_mask;
605cd25b 1757 u32 pm_irq_mask;
a6706b45 1758 u32 pm_rps_events;
91d181dd 1759 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1760
5fcece80 1761 struct i915_hotplug hotplug;
5c3fe8b0 1762 struct i915_fbc fbc;
439d7ac0 1763 struct i915_drrs drrs;
f4c956ad 1764 struct intel_opregion opregion;
41aa3448 1765 struct intel_vbt_data vbt;
f4c956ad 1766
d9ceb816
JB
1767 bool preserve_bios_swizzle;
1768
f4c956ad
DV
1769 /* overlay */
1770 struct intel_overlay *overlay;
f4c956ad 1771
58c68779 1772 /* backlight registers and fields in struct intel_panel */
07f11d49 1773 struct mutex backlight_lock;
31ad8ec6 1774
f4c956ad 1775 /* LVDS info */
f4c956ad
DV
1776 bool no_aux_handshake;
1777
e39b999a
VS
1778 /* protects panel power sequencer state */
1779 struct mutex pps_mutex;
1780
f4c956ad
DV
1781 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1782 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1783 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1784
1785 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1786 unsigned int skl_boot_cdclk;
44913155 1787 unsigned int cdclk_freq, max_cdclk_freq;
6bcda4f0 1788 unsigned int hpll_freq;
f4c956ad 1789
645416f5
DV
1790 /**
1791 * wq - Driver workqueue for GEM.
1792 *
1793 * NOTE: Work items scheduled here are not allowed to grab any modeset
1794 * locks, for otherwise the flushing done in the pageflip code will
1795 * result in deadlocks.
1796 */
f4c956ad
DV
1797 struct workqueue_struct *wq;
1798
1799 /* Display functions */
1800 struct drm_i915_display_funcs display;
1801
1802 /* PCH chipset type */
1803 enum intel_pch pch_type;
17a303ec 1804 unsigned short pch_id;
f4c956ad
DV
1805
1806 unsigned long quirks;
1807
b8efb17b
ZR
1808 enum modeset_restore modeset_restore;
1809 struct mutex modeset_restore_lock;
673a394b 1810
a7bbbd63 1811 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1812 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1813
4b5aed62 1814 struct i915_gem_mm mm;
ad46cb53
CW
1815 DECLARE_HASHTABLE(mm_structs, 7);
1816 struct mutex mm_lock;
8781342d 1817
8781342d
DV
1818 /* Kernel Modesetting */
1819
9b9d172d 1820 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1821
76c4ac04
DL
1822 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1823 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1824 wait_queue_head_t pending_flip_queue;
1825
c4597872
DV
1826#ifdef CONFIG_DEBUG_FS
1827 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1828#endif
1829
e72f9fbf
DV
1830 int num_shared_dpll;
1831 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1832 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1833
7225342a 1834 struct i915_workarounds workarounds;
888b5995 1835
652c393a
JB
1836 /* Reclocking support */
1837 bool render_reclock_avail;
f99d7069
DV
1838
1839 struct i915_frontbuffer_tracking fb_tracking;
1840
652c393a 1841 u16 orig_clock;
f97108d1 1842
c4804411 1843 bool mchbar_need_disable;
f97108d1 1844
a4da4fa4
DV
1845 struct intel_l3_parity l3_parity;
1846
59124506
BW
1847 /* Cannot be determined by PCIID. You must always read a register. */
1848 size_t ellc_size;
1849
c6a828d3 1850 /* gen6+ rps state */
c85aa885 1851 struct intel_gen6_power_mgmt rps;
c6a828d3 1852
20e4d407
DV
1853 /* ilk-only ips/rps state. Everything in here is protected by the global
1854 * mchdev_lock in intel_pm.c */
c85aa885 1855 struct intel_ilk_power_mgmt ips;
b5e50c3f 1856
83c00f55 1857 struct i915_power_domains power_domains;
a38911a3 1858
a031d709 1859 struct i915_psr psr;
3f51e471 1860
99584db3 1861 struct i915_gpu_error gpu_error;
ae681d96 1862
c9cddffc
JB
1863 struct drm_i915_gem_object *vlv_pctx;
1864
4520f53a 1865#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1866 /* list of fbdev register on this device */
1867 struct intel_fbdev *fbdev;
82e3b8c1 1868 struct work_struct fbdev_suspend_work;
4520f53a 1869#endif
e953fd7b
CW
1870
1871 struct drm_property *broadcast_rgb_property;
3f43c48d 1872 struct drm_property *force_audio_property;
e3689190 1873
58fddc28
ID
1874 /* hda/i915 audio component */
1875 bool audio_component_registered;
1876
254f965c 1877 uint32_t hw_context_size;
a33afea5 1878 struct list_head context_list;
f4c956ad 1879
3e68320e 1880 u32 fdi_rx_config;
68d18ad7 1881
70722468
VS
1882 u32 chv_phy_control;
1883
842f1c8b 1884 u32 suspend_count;
f4c956ad 1885 struct i915_suspend_saved_registers regfile;
ddeea5b0 1886 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1887
53615a5e
VS
1888 struct {
1889 /*
1890 * Raw watermark latency values:
1891 * in 0.1us units for WM0,
1892 * in 0.5us units for WM1+.
1893 */
1894 /* primary */
1895 uint16_t pri_latency[5];
1896 /* sprite */
1897 uint16_t spr_latency[5];
1898 /* cursor */
1899 uint16_t cur_latency[5];
2af30a5c
PB
1900 /*
1901 * Raw watermark memory latency values
1902 * for SKL for all 8 levels
1903 * in 1us units.
1904 */
1905 uint16_t skl_latency[8];
609cedef 1906
2d41c0b5
PB
1907 /*
1908 * The skl_wm_values structure is a bit too big for stack
1909 * allocation, so we keep the staging struct where we store
1910 * intermediate results here instead.
1911 */
1912 struct skl_wm_values skl_results;
1913
609cedef 1914 /* current hardware state */
2d41c0b5
PB
1915 union {
1916 struct ilk_wm_values hw;
1917 struct skl_wm_values skl_hw;
0018fda1 1918 struct vlv_wm_values vlv;
2d41c0b5 1919 };
53615a5e
VS
1920 } wm;
1921
8a187455
PZ
1922 struct i915_runtime_pm pm;
1923
a83014d3
OM
1924 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1925 struct {
5f19e2bf 1926 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1927 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1928 struct list_head *vmas);
a83014d3
OM
1929 int (*init_rings)(struct drm_device *dev);
1930 void (*cleanup_ring)(struct intel_engine_cs *ring);
1931 void (*stop_ring)(struct intel_engine_cs *ring);
1932 } gt;
1933
9e458034
SJ
1934 bool edp_low_vswing;
1935
bdf1e7e3
DV
1936 /*
1937 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1938 * will be rejected. Instead look for a better place.
1939 */
77fec556 1940};
1da177e4 1941
2c1792a1
CW
1942static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1943{
1944 return dev->dev_private;
1945}
1946
888d0d42
ID
1947static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1948{
1949 return to_i915(dev_get_drvdata(dev));
1950}
1951
b4519513
CW
1952/* Iterate over initialised rings */
1953#define for_each_ring(ring__, dev_priv__, i__) \
1954 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1955 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1956
b1d7e4b4
WF
1957enum hdmi_force_audio {
1958 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1959 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1960 HDMI_AUDIO_AUTO, /* trust EDID */
1961 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1962};
1963
190d6cd5 1964#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1965
37e680a1
CW
1966struct drm_i915_gem_object_ops {
1967 /* Interface between the GEM object and its backing storage.
1968 * get_pages() is called once prior to the use of the associated set
1969 * of pages before to binding them into the GTT, and put_pages() is
1970 * called after we no longer need them. As we expect there to be
1971 * associated cost with migrating pages between the backing storage
1972 * and making them available for the GPU (e.g. clflush), we may hold
1973 * onto the pages after they are no longer referenced by the GPU
1974 * in case they may be used again shortly (for example migrating the
1975 * pages to a different memory domain within the GTT). put_pages()
1976 * will therefore most likely be called when the object itself is
1977 * being released or under memory pressure (where we attempt to
1978 * reap pages for the shrinker).
1979 */
1980 int (*get_pages)(struct drm_i915_gem_object *);
1981 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1982 int (*dmabuf_export)(struct drm_i915_gem_object *);
1983 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1984};
1985
a071fa00
DV
1986/*
1987 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1988 * considered to be the frontbuffer for the given plane interface-vise. This
1989 * doesn't mean that the hw necessarily already scans it out, but that any
1990 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1991 *
1992 * We have one bit per pipe and per scanout plane type.
1993 */
1994#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1995#define INTEL_FRONTBUFFER_BITS \
1996 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1997#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1998 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1999#define INTEL_FRONTBUFFER_CURSOR(pipe) \
2000 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2001#define INTEL_FRONTBUFFER_SPRITE(pipe) \
2002 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2003#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2004 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
2005#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2006 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2007
673a394b 2008struct drm_i915_gem_object {
c397b908 2009 struct drm_gem_object base;
673a394b 2010
37e680a1
CW
2011 const struct drm_i915_gem_object_ops *ops;
2012
2f633156
BW
2013 /** List of VMAs backed by this object */
2014 struct list_head vma_list;
2015
c1ad11fc
CW
2016 /** Stolen memory for this object, instead of being backed by shmem. */
2017 struct drm_mm_node *stolen;
35c20a60 2018 struct list_head global_list;
673a394b 2019
b4716185 2020 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2021 /** Used in execbuf to temporarily hold a ref */
2022 struct list_head obj_exec_link;
673a394b 2023
8d9d5744 2024 struct list_head batch_pool_link;
493018dc 2025
673a394b 2026 /**
65ce3027
CW
2027 * This is set if the object is on the active lists (has pending
2028 * rendering and so a non-zero seqno), and is not set if it i s on
2029 * inactive (ready to be unbound) list.
673a394b 2030 */
b4716185 2031 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2032
2033 /**
2034 * This is set if the object has been written to since last bound
2035 * to the GTT
2036 */
0206e353 2037 unsigned int dirty:1;
778c3544
DV
2038
2039 /**
2040 * Fence register bits (if any) for this object. Will be set
2041 * as needed when mapped into the GTT.
2042 * Protected by dev->struct_mutex.
778c3544 2043 */
4b9de737 2044 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2045
778c3544
DV
2046 /**
2047 * Advice: are the backing pages purgeable?
2048 */
0206e353 2049 unsigned int madv:2;
778c3544 2050
778c3544
DV
2051 /**
2052 * Current tiling mode for the object.
2053 */
0206e353 2054 unsigned int tiling_mode:2;
5d82e3e6
CW
2055 /**
2056 * Whether the tiling parameters for the currently associated fence
2057 * register have changed. Note that for the purposes of tracking
2058 * tiling changes we also treat the unfenced register, the register
2059 * slot that the object occupies whilst it executes a fenced
2060 * command (such as BLT on gen2/3), as a "fence".
2061 */
2062 unsigned int fence_dirty:1;
778c3544 2063
75e9e915
DV
2064 /**
2065 * Is the object at the current location in the gtt mappable and
2066 * fenceable? Used to avoid costly recalculations.
2067 */
0206e353 2068 unsigned int map_and_fenceable:1;
75e9e915 2069
fb7d516a
DV
2070 /**
2071 * Whether the current gtt mapping needs to be mappable (and isn't just
2072 * mappable by accident). Track pin and fault separate for a more
2073 * accurate mappable working set.
2074 */
0206e353 2075 unsigned int fault_mappable:1;
fb7d516a 2076
24f3a8cf
AG
2077 /*
2078 * Is the object to be mapped as read-only to the GPU
2079 * Only honoured if hardware has relevant pte bit
2080 */
2081 unsigned long gt_ro:1;
651d794f 2082 unsigned int cache_level:3;
0f71979a 2083 unsigned int cache_dirty:1;
93dfb40c 2084
a071fa00
DV
2085 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2086
8a0c39b1
TU
2087 unsigned int pin_display;
2088
9da3da66 2089 struct sg_table *pages;
a5570178 2090 int pages_pin_count;
ee286370
CW
2091 struct get_page {
2092 struct scatterlist *sg;
2093 int last;
2094 } get_page;
673a394b 2095
1286ff73 2096 /* prime dma-buf support */
9a70cc2a
DA
2097 void *dma_buf_vmapping;
2098 int vmapping_count;
2099
b4716185
CW
2100 /** Breadcrumb of last rendering to the buffer.
2101 * There can only be one writer, but we allow for multiple readers.
2102 * If there is a writer that necessarily implies that all other
2103 * read requests are complete - but we may only be lazily clearing
2104 * the read requests. A read request is naturally the most recent
2105 * request on a ring, so we may have two different write and read
2106 * requests on one ring where the write request is older than the
2107 * read request. This allows for the CPU to read from an active
2108 * buffer by only waiting for the write to complete.
2109 * */
2110 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2111 struct drm_i915_gem_request *last_write_req;
caea7476 2112 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2113 struct drm_i915_gem_request *last_fenced_req;
673a394b 2114
778c3544 2115 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2116 uint32_t stride;
673a394b 2117
80075d49
DV
2118 /** References from framebuffers, locks out tiling changes. */
2119 unsigned long framebuffer_references;
2120
280b713b 2121 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2122 unsigned long *bit_17;
280b713b 2123
5cc9ed4b 2124 union {
6a2c4232
CW
2125 /** for phy allocated objects */
2126 struct drm_dma_handle *phys_handle;
2127
5cc9ed4b
CW
2128 struct i915_gem_userptr {
2129 uintptr_t ptr;
2130 unsigned read_only :1;
2131 unsigned workers :4;
2132#define I915_GEM_USERPTR_MAX_WORKERS 15
2133
ad46cb53
CW
2134 struct i915_mm_struct *mm;
2135 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2136 struct work_struct *work;
2137 } userptr;
2138 };
2139};
62b8b215 2140#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2141
a071fa00
DV
2142void i915_gem_track_fb(struct drm_i915_gem_object *old,
2143 struct drm_i915_gem_object *new,
2144 unsigned frontbuffer_bits);
2145
673a394b
EA
2146/**
2147 * Request queue structure.
2148 *
2149 * The request queue allows us to note sequence numbers that have been emitted
2150 * and may be associated with active buffers to be retired.
2151 *
97b2a6a1
JH
2152 * By keeping this list, we can avoid having to do questionable sequence
2153 * number comparisons on buffer last_read|write_seqno. It also allows an
2154 * emission time to be associated with the request for tracking how far ahead
2155 * of the GPU the submission is.
b3a38998
NH
2156 *
2157 * The requests are reference counted, so upon creation they should have an
2158 * initial reference taken using kref_init
673a394b
EA
2159 */
2160struct drm_i915_gem_request {
abfe262a
JH
2161 struct kref ref;
2162
852835f3 2163 /** On Which ring this request was generated */
efab6d8d 2164 struct drm_i915_private *i915;
a4872ba6 2165 struct intel_engine_cs *ring;
852835f3 2166
673a394b
EA
2167 /** GEM sequence number associated with this request. */
2168 uint32_t seqno;
2169
7d736f4f
MK
2170 /** Position in the ringbuffer of the start of the request */
2171 u32 head;
2172
72f95afa
NH
2173 /**
2174 * Position in the ringbuffer of the start of the postfix.
2175 * This is required to calculate the maximum available ringbuffer
2176 * space without overwriting the postfix.
2177 */
2178 u32 postfix;
2179
2180 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2181 u32 tail;
2182
b3a38998 2183 /**
a8c6ecb3 2184 * Context and ring buffer related to this request
b3a38998
NH
2185 * Contexts are refcounted, so when this request is associated with a
2186 * context, we must increment the context's refcount, to guarantee that
2187 * it persists while any request is linked to it. Requests themselves
2188 * are also refcounted, so the request will only be freed when the last
2189 * reference to it is dismissed, and the code in
2190 * i915_gem_request_free() will then decrement the refcount on the
2191 * context.
2192 */
273497e5 2193 struct intel_context *ctx;
98e1bd4a 2194 struct intel_ringbuffer *ringbuf;
0e50e96b 2195
dc4be607
JH
2196 /** Batch buffer related to this request if any (used for
2197 error state dump only) */
7d736f4f
MK
2198 struct drm_i915_gem_object *batch_obj;
2199
673a394b
EA
2200 /** Time at which this request was emitted, in jiffies. */
2201 unsigned long emitted_jiffies;
2202
b962442e 2203 /** global list entry for this request */
673a394b 2204 struct list_head list;
b962442e 2205
f787a5f5 2206 struct drm_i915_file_private *file_priv;
b962442e
EA
2207 /** file_priv list entry for this request */
2208 struct list_head client_list;
67e2937b 2209
071c92de
MK
2210 /** process identifier submitting this request */
2211 struct pid *pid;
2212
6d3d8274
NH
2213 /**
2214 * The ELSP only accepts two elements at a time, so we queue
2215 * context/tail pairs on a given queue (ring->execlist_queue) until the
2216 * hardware is available. The queue serves a double purpose: we also use
2217 * it to keep track of the up to 2 contexts currently in the hardware
2218 * (usually one in execution and the other queued up by the GPU): We
2219 * only remove elements from the head of the queue when the hardware
2220 * informs us that an element has been completed.
2221 *
2222 * All accesses to the queue are mediated by a spinlock
2223 * (ring->execlist_lock).
2224 */
2225
2226 /** Execlist link in the submission queue.*/
2227 struct list_head execlist_link;
2228
2229 /** Execlists no. of times this request has been sent to the ELSP */
2230 int elsp_submitted;
2231
673a394b
EA
2232};
2233
6689cb2b 2234int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2235 struct intel_context *ctx,
2236 struct drm_i915_gem_request **req_out);
29b1b415 2237void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2238void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2239int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2240 struct drm_file *file);
abfe262a 2241
b793a00a
JH
2242static inline uint32_t
2243i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2244{
2245 return req ? req->seqno : 0;
2246}
2247
2248static inline struct intel_engine_cs *
2249i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2250{
2251 return req ? req->ring : NULL;
2252}
2253
b2cfe0ab 2254static inline struct drm_i915_gem_request *
abfe262a
JH
2255i915_gem_request_reference(struct drm_i915_gem_request *req)
2256{
b2cfe0ab
CW
2257 if (req)
2258 kref_get(&req->ref);
2259 return req;
abfe262a
JH
2260}
2261
2262static inline void
2263i915_gem_request_unreference(struct drm_i915_gem_request *req)
2264{
f245860e 2265 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2266 kref_put(&req->ref, i915_gem_request_free);
2267}
2268
41037f9f
CW
2269static inline void
2270i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2271{
b833bb61
ML
2272 struct drm_device *dev;
2273
2274 if (!req)
2275 return;
41037f9f 2276
b833bb61
ML
2277 dev = req->ring->dev;
2278 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2279 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2280}
2281
abfe262a
JH
2282static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2283 struct drm_i915_gem_request *src)
2284{
2285 if (src)
2286 i915_gem_request_reference(src);
2287
2288 if (*pdst)
2289 i915_gem_request_unreference(*pdst);
2290
2291 *pdst = src;
2292}
2293
1b5a433a
JH
2294/*
2295 * XXX: i915_gem_request_completed should be here but currently needs the
2296 * definition of i915_seqno_passed() which is below. It will be moved in
2297 * a later patch when the call to i915_seqno_passed() is obsoleted...
2298 */
2299
351e3db2
BV
2300/*
2301 * A command that requires special handling by the command parser.
2302 */
2303struct drm_i915_cmd_descriptor {
2304 /*
2305 * Flags describing how the command parser processes the command.
2306 *
2307 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2308 * a length mask if not set
2309 * CMD_DESC_SKIP: The command is allowed but does not follow the
2310 * standard length encoding for the opcode range in
2311 * which it falls
2312 * CMD_DESC_REJECT: The command is never allowed
2313 * CMD_DESC_REGISTER: The command should be checked against the
2314 * register whitelist for the appropriate ring
2315 * CMD_DESC_MASTER: The command is allowed if the submitting process
2316 * is the DRM master
2317 */
2318 u32 flags;
2319#define CMD_DESC_FIXED (1<<0)
2320#define CMD_DESC_SKIP (1<<1)
2321#define CMD_DESC_REJECT (1<<2)
2322#define CMD_DESC_REGISTER (1<<3)
2323#define CMD_DESC_BITMASK (1<<4)
2324#define CMD_DESC_MASTER (1<<5)
2325
2326 /*
2327 * The command's unique identification bits and the bitmask to get them.
2328 * This isn't strictly the opcode field as defined in the spec and may
2329 * also include type, subtype, and/or subop fields.
2330 */
2331 struct {
2332 u32 value;
2333 u32 mask;
2334 } cmd;
2335
2336 /*
2337 * The command's length. The command is either fixed length (i.e. does
2338 * not include a length field) or has a length field mask. The flag
2339 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2340 * a length mask. All command entries in a command table must include
2341 * length information.
2342 */
2343 union {
2344 u32 fixed;
2345 u32 mask;
2346 } length;
2347
2348 /*
2349 * Describes where to find a register address in the command to check
2350 * against the ring's register whitelist. Only valid if flags has the
2351 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2352 *
2353 * A non-zero step value implies that the command may access multiple
2354 * registers in sequence (e.g. LRI), in that case step gives the
2355 * distance in dwords between individual offset fields.
351e3db2
BV
2356 */
2357 struct {
2358 u32 offset;
2359 u32 mask;
6a65c5b9 2360 u32 step;
351e3db2
BV
2361 } reg;
2362
2363#define MAX_CMD_DESC_BITMASKS 3
2364 /*
2365 * Describes command checks where a particular dword is masked and
2366 * compared against an expected value. If the command does not match
2367 * the expected value, the parser rejects it. Only valid if flags has
2368 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2369 * are valid.
d4d48035
BV
2370 *
2371 * If the check specifies a non-zero condition_mask then the parser
2372 * only performs the check when the bits specified by condition_mask
2373 * are non-zero.
351e3db2
BV
2374 */
2375 struct {
2376 u32 offset;
2377 u32 mask;
2378 u32 expected;
d4d48035
BV
2379 u32 condition_offset;
2380 u32 condition_mask;
351e3db2
BV
2381 } bits[MAX_CMD_DESC_BITMASKS];
2382};
2383
2384/*
2385 * A table of commands requiring special handling by the command parser.
2386 *
2387 * Each ring has an array of tables. Each table consists of an array of command
2388 * descriptors, which must be sorted with command opcodes in ascending order.
2389 */
2390struct drm_i915_cmd_table {
2391 const struct drm_i915_cmd_descriptor *table;
2392 int count;
2393};
2394
dbbe9127 2395/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2396#define __I915__(p) ({ \
2397 struct drm_i915_private *__p; \
2398 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2399 __p = (struct drm_i915_private *)p; \
2400 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2401 __p = to_i915((struct drm_device *)p); \
2402 else \
2403 BUILD_BUG(); \
2404 __p; \
2405})
dbbe9127 2406#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2407#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2408#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2409
87f1f465
CW
2410#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2411#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2412#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2413#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2414#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2415#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2416#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2417#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2418#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2419#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2420#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2421#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2422#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2423#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2424#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2425#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2426#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2427#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2428#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2429 INTEL_DEVID(dev) == 0x0152 || \
2430 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2431#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2432#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2433#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2434#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2435#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2436#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2437#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2438#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2439 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2440#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2441 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2442 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2443 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2444/* ULX machines are also considered ULT. */
2445#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2446 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2447#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2448 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2449#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2450 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2451#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2452 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2453/* ULX machines are also considered ULT. */
87f1f465
CW
2454#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2455 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2456#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2457 INTEL_DEVID(dev) == 0x1913 || \
2458 INTEL_DEVID(dev) == 0x1916 || \
2459 INTEL_DEVID(dev) == 0x1921 || \
2460 INTEL_DEVID(dev) == 0x1926)
2461#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2462 INTEL_DEVID(dev) == 0x1915 || \
2463 INTEL_DEVID(dev) == 0x191E)
b833d685 2464#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2465
e90a21d4
HN
2466#define SKL_REVID_A0 (0x0)
2467#define SKL_REVID_B0 (0x1)
2468#define SKL_REVID_C0 (0x2)
2469#define SKL_REVID_D0 (0x3)
8bc0ccf6 2470#define SKL_REVID_E0 (0x4)
b88baa2a 2471#define SKL_REVID_F0 (0x5)
e90a21d4 2472
6c74c87f
NH
2473#define BXT_REVID_A0 (0x0)
2474#define BXT_REVID_B0 (0x3)
2475#define BXT_REVID_C0 (0x6)
2476
85436696
JB
2477/*
2478 * The genX designation typically refers to the render engine, so render
2479 * capability related checks should use IS_GEN, while display and other checks
2480 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2481 * chips, etc.).
2482 */
cae5852d
ZN
2483#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2484#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2485#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2486#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2487#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2488#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2489#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2490#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2491
73ae478c
BW
2492#define RENDER_RING (1<<RCS)
2493#define BSD_RING (1<<VCS)
2494#define BLT_RING (1<<BCS)
2495#define VEBOX_RING (1<<VECS)
845f74a7 2496#define BSD2_RING (1<<VCS2)
63c42e56 2497#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2498#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2499#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2500#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2501#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2502#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2503 __I915__(dev)->ellc_size)
cae5852d
ZN
2504#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2505
254f965c 2506#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2507#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2508#define USES_PPGTT(dev) (i915.enable_ppgtt)
2509#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2510
05394f39 2511#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2512#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2513
b45305fc
DV
2514/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2515#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2516/*
2517 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2518 * even when in MSI mode. This results in spurious interrupt warnings if the
2519 * legacy irq no. is shared with another device. The kernel then disables that
2520 * interrupt source and so prevents the other device from working properly.
2521 */
2522#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2523#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2524
cae5852d
ZN
2525/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2526 * rows, which changed the alignment requirements and fence programming.
2527 */
2528#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2529 IS_I915GM(dev)))
cae5852d
ZN
2530#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2531#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2532
2533#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2534#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2535#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2536
dbf7786e 2537#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2538
0c9b3715
JN
2539#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2540 INTEL_INFO(dev)->gen >= 9)
2541
dd93be58 2542#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2543#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2544#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2545 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2546 IS_SKYLAKE(dev))
6157d3c8 2547#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2548 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2549 IS_SKYLAKE(dev))
58abf1da
RV
2550#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2551#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2552
eb805623
DV
2553#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2554
a9ed33ca
AJ
2555#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2556 INTEL_INFO(dev)->gen >= 8)
2557
97d3308a 2558#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
430b7ad5 2559 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
97d3308a 2560
17a303ec
PZ
2561#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2562#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2563#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2564#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2565#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2566#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2567#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2568#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2569
f2fbc690 2570#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2571#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2572#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2573#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2574#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2575#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2576#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2577
5fafe292
SJ
2578#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2579
040d2baa
BW
2580/* DPF == dynamic parity feature */
2581#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2582#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2583
c8735b0c 2584#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2585#define GEN9_FREQ_SCALER 3
c8735b0c 2586
05394f39
CW
2587#include "i915_trace.h"
2588
baa70943 2589extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2590extern int i915_max_ioctl;
2591
fc49b3da
ID
2592extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2593extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2594
d330a953
JN
2595/* i915_params.c */
2596struct i915_params {
2597 int modeset;
2598 int panel_ignore_lid;
d330a953 2599 int semaphores;
d330a953
JN
2600 int lvds_channel_mode;
2601 int panel_use_ssc;
2602 int vbt_sdvo_panel_type;
2603 int enable_rc6;
2604 int enable_fbc;
d330a953 2605 int enable_ppgtt;
127f1003 2606 int enable_execlists;
d330a953
JN
2607 int enable_psr;
2608 unsigned int preliminary_hw_support;
2609 int disable_power_well;
2610 int enable_ips;
e5aa6541 2611 int invert_brightness;
351e3db2 2612 int enable_cmd_parser;
e5aa6541
DL
2613 /* leave bools at the end to not create holes */
2614 bool enable_hangcheck;
2615 bool fastboot;
d330a953 2616 bool prefault_disable;
5bedeb2d 2617 bool load_detect_test;
d330a953 2618 bool reset;
a0bae57f 2619 bool disable_display;
7a10dfa6 2620 bool disable_vtd_wa;
63dc0449
AD
2621 bool enable_guc_submission;
2622 int guc_log_level;
84c33a64 2623 int use_mmio_flip;
48572edd 2624 int mmio_debug;
e2c719b7 2625 bool verbose_state_checks;
9e458034 2626 int edp_vswing;
d330a953
JN
2627};
2628extern struct i915_params i915 __read_mostly;
2629
1da177e4 2630 /* i915_dma.c */
22eae947 2631extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2632extern int i915_driver_unload(struct drm_device *);
2885f6ac 2633extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2634extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2635extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2636 struct drm_file *file);
673a394b 2637extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2638 struct drm_file *file);
c43b5634 2639#ifdef CONFIG_COMPAT
0d6aa60b
DA
2640extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2641 unsigned long arg);
c43b5634 2642#endif
8e96d9c4 2643extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2644extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2645extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2646extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2647extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2648extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2649extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2650int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
eb805623 2651void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2652
77913b39
JN
2653/* intel_hotplug.c */
2654void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2655void intel_hpd_init(struct drm_i915_private *dev_priv);
2656void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2657void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2658bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2659
1da177e4 2660/* i915_irq.c */
10cd45b6 2661void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2662__printf(3, 4)
2663void i915_handle_error(struct drm_device *dev, bool wedged,
2664 const char *fmt, ...);
1da177e4 2665
b963291c 2666extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2667int intel_irq_install(struct drm_i915_private *dev_priv);
2668void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2669
2670extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2671extern void intel_uncore_early_sanitize(struct drm_device *dev,
2672 bool restore_forcewake);
907b28c5 2673extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2674extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2675extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2676extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2677const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2678void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2679 enum forcewake_domains domains);
59bad947 2680void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2681 enum forcewake_domains domains);
a6111f7b
CW
2682/* Like above but the caller must manage the uncore.lock itself.
2683 * Must be used with I915_READ_FW and friends.
2684 */
2685void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2686 enum forcewake_domains domains);
2687void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2688 enum forcewake_domains domains);
59bad947 2689void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2690static inline bool intel_vgpu_active(struct drm_device *dev)
2691{
2692 return to_i915(dev)->vgpu.active;
2693}
b1f14ad0 2694
7c463586 2695void
50227e1c 2696i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2697 u32 status_mask);
7c463586
KP
2698
2699void
50227e1c 2700i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2701 u32 status_mask);
7c463586 2702
f8b79e58
ID
2703void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2704void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2705void
2706ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2707void
2708ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2709void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2710 uint32_t interrupt_mask,
2711 uint32_t enabled_irq_mask);
2712#define ibx_enable_display_interrupt(dev_priv, bits) \
2713 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2714#define ibx_disable_display_interrupt(dev_priv, bits) \
2715 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2716
673a394b 2717/* i915_gem.c */
673a394b
EA
2718int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2719 struct drm_file *file_priv);
2720int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2721 struct drm_file *file_priv);
2722int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2723 struct drm_file *file_priv);
2724int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2725 struct drm_file *file_priv);
de151cf6
JB
2726int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2727 struct drm_file *file_priv);
673a394b
EA
2728int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2729 struct drm_file *file_priv);
2730int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2731 struct drm_file *file_priv);
ba8b7ccb 2732void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2733 struct drm_i915_gem_request *req);
adeca76d 2734void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2735int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2736 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2737 struct list_head *vmas);
673a394b
EA
2738int i915_gem_execbuffer(struct drm_device *dev, void *data,
2739 struct drm_file *file_priv);
76446cac
JB
2740int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2741 struct drm_file *file_priv);
673a394b
EA
2742int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2743 struct drm_file *file_priv);
199adf40
BW
2744int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2745 struct drm_file *file);
2746int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2747 struct drm_file *file);
673a394b
EA
2748int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2749 struct drm_file *file_priv);
3ef94daa
CW
2750int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2751 struct drm_file *file_priv);
673a394b
EA
2752int i915_gem_set_tiling(struct drm_device *dev, void *data,
2753 struct drm_file *file_priv);
2754int i915_gem_get_tiling(struct drm_device *dev, void *data,
2755 struct drm_file *file_priv);
5cc9ed4b
CW
2756int i915_gem_init_userptr(struct drm_device *dev);
2757int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2758 struct drm_file *file);
5a125c3c
EA
2759int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2760 struct drm_file *file_priv);
23ba4fd0
BW
2761int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2762 struct drm_file *file_priv);
673a394b 2763void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2764void *i915_gem_object_alloc(struct drm_device *dev);
2765void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2766void i915_gem_object_init(struct drm_i915_gem_object *obj,
2767 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2768struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2769 size_t size);
ea70299d
DG
2770struct drm_i915_gem_object *i915_gem_object_create_from_data(
2771 struct drm_device *dev, const void *data, size_t size);
7e0d96bc
BW
2772void i915_init_vm(struct drm_i915_private *dev_priv,
2773 struct i915_address_space *vm);
673a394b 2774void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2775void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2776
0875546c
DV
2777/* Flags used by pin/bind&friends. */
2778#define PIN_MAPPABLE (1<<0)
2779#define PIN_NONBLOCK (1<<1)
2780#define PIN_GLOBAL (1<<2)
2781#define PIN_OFFSET_BIAS (1<<3)
2782#define PIN_USER (1<<4)
2783#define PIN_UPDATE (1<<5)
d23db88c 2784#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2785int __must_check
2786i915_gem_object_pin(struct drm_i915_gem_object *obj,
2787 struct i915_address_space *vm,
2788 uint32_t alignment,
2789 uint64_t flags);
2790int __must_check
2791i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2792 const struct i915_ggtt_view *view,
2793 uint32_t alignment,
2794 uint64_t flags);
fe14d5f4
TU
2795
2796int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2797 u32 flags);
07fe0b12 2798int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2799int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2800void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2801void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2802
4c914c0c
BV
2803int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2804 int *needs_clflush);
2805
37e680a1 2806int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2807
2808static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2809{
ee286370
CW
2810 return sg->length >> PAGE_SHIFT;
2811}
67d5a50c 2812
ee286370
CW
2813static inline struct page *
2814i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2815{
ee286370
CW
2816 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2817 return NULL;
67d5a50c 2818
ee286370
CW
2819 if (n < obj->get_page.last) {
2820 obj->get_page.sg = obj->pages->sgl;
2821 obj->get_page.last = 0;
2822 }
67d5a50c 2823
ee286370
CW
2824 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2825 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2826 if (unlikely(sg_is_chain(obj->get_page.sg)))
2827 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2828 }
67d5a50c 2829
ee286370 2830 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2831}
ee286370 2832
a5570178
CW
2833static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2834{
2835 BUG_ON(obj->pages == NULL);
2836 obj->pages_pin_count++;
2837}
2838static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2839{
2840 BUG_ON(obj->pages_pin_count == 0);
2841 obj->pages_pin_count--;
2842}
2843
54cf91dc 2844int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2845int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2846 struct intel_engine_cs *to,
2847 struct drm_i915_gem_request **to_req);
e2d05a8b 2848void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2849 struct drm_i915_gem_request *req);
ff72145b
DA
2850int i915_gem_dumb_create(struct drm_file *file_priv,
2851 struct drm_device *dev,
2852 struct drm_mode_create_dumb *args);
da6b51d0
DA
2853int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2854 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2855/**
2856 * Returns true if seq1 is later than seq2.
2857 */
2858static inline bool
2859i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2860{
2861 return (int32_t)(seq1 - seq2) >= 0;
2862}
2863
1b5a433a
JH
2864static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2865 bool lazy_coherency)
2866{
2867 u32 seqno;
2868
2869 BUG_ON(req == NULL);
2870
2871 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2872
2873 return i915_seqno_passed(seqno, req->seqno);
2874}
2875
fca26bb4
MK
2876int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2877int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2878
8d9fc7fd 2879struct drm_i915_gem_request *
a4872ba6 2880i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2881
b29c19b6 2882bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2883void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2884int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2885 bool interruptible);
84c33a64 2886
1f83fee0
DV
2887static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2888{
2889 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2890 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2891}
2892
2893static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2894{
2ac0f450
MK
2895 return atomic_read(&error->reset_counter) & I915_WEDGED;
2896}
2897
2898static inline u32 i915_reset_count(struct i915_gpu_error *error)
2899{
2900 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2901}
a71d8d94 2902
88b4aa87
MK
2903static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2904{
2905 return dev_priv->gpu_error.stop_rings == 0 ||
2906 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2907}
2908
2909static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2910{
2911 return dev_priv->gpu_error.stop_rings == 0 ||
2912 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2913}
2914
069efc1d 2915void i915_gem_reset(struct drm_device *dev);
000433b6 2916bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2917int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2918int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2919int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2920int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2921void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2922void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2923int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2924int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2925void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2926 struct drm_i915_gem_object *batch_obj,
2927 bool flush_caches);
75289874 2928#define i915_add_request(req) \
fcfa423c 2929 __i915_add_request(req, NULL, true)
75289874 2930#define i915_add_request_no_flush(req) \
fcfa423c 2931 __i915_add_request(req, NULL, false)
9c654818 2932int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2933 unsigned reset_counter,
2934 bool interruptible,
2935 s64 *timeout,
2e1b8730 2936 struct intel_rps_client *rps);
a4b3a571 2937int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2938int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2939int __must_check
2e2f351d
CW
2940i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2941 bool readonly);
2942int __must_check
2021746e
CW
2943i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2944 bool write);
2945int __must_check
dabdfe02
CW
2946i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2947int __must_check
2da3b9b9
CW
2948i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2949 u32 alignment,
e6617330 2950 struct intel_engine_cs *pipelined,
91af127f 2951 struct drm_i915_gem_request **pipelined_request,
e6617330
TU
2952 const struct i915_ggtt_view *view);
2953void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2954 const struct i915_ggtt_view *view);
00731155 2955int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2956 int align);
b29c19b6 2957int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2958void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2959
0fa87796
ID
2960uint32_t
2961i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2962uint32_t
d865110c
ID
2963i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2964 int tiling_mode, bool fenced);
467cffba 2965
e4ffd173
CW
2966int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2967 enum i915_cache_level cache_level);
2968
1286ff73
DV
2969struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2970 struct dma_buf *dma_buf);
2971
2972struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2973 struct drm_gem_object *gem_obj, int flags);
2974
ec7adb6e
JL
2975unsigned long
2976i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2977 const struct i915_ggtt_view *view);
ec7adb6e
JL
2978unsigned long
2979i915_gem_obj_offset(struct drm_i915_gem_object *o,
2980 struct i915_address_space *vm);
2981static inline unsigned long
2982i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2983{
9abc4648 2984 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2985}
ec7adb6e 2986
a70a3148 2987bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2988bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2989 const struct i915_ggtt_view *view);
a70a3148 2990bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2991 struct i915_address_space *vm);
fe14d5f4 2992
a70a3148
BW
2993unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2994 struct i915_address_space *vm);
fe14d5f4 2995struct i915_vma *
ec7adb6e
JL
2996i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2997 struct i915_address_space *vm);
2998struct i915_vma *
2999i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3000 const struct i915_ggtt_view *view);
fe14d5f4 3001
accfef2e
BW
3002struct i915_vma *
3003i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3004 struct i915_address_space *vm);
3005struct i915_vma *
3006i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3007 const struct i915_ggtt_view *view);
5c2abbea 3008
ec7adb6e
JL
3009static inline struct i915_vma *
3010i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3011{
3012 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3013}
ec7adb6e 3014bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3015
a70a3148 3016/* Some GGTT VM helpers */
5dc383b0 3017#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3018 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3019static inline bool i915_is_ggtt(struct i915_address_space *vm)
3020{
3021 struct i915_address_space *ggtt =
3022 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3023 return vm == ggtt;
3024}
3025
841cd773
DV
3026static inline struct i915_hw_ppgtt *
3027i915_vm_to_ppgtt(struct i915_address_space *vm)
3028{
3029 WARN_ON(i915_is_ggtt(vm));
3030
3031 return container_of(vm, struct i915_hw_ppgtt, base);
3032}
3033
3034
a70a3148
BW
3035static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3036{
9abc4648 3037 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3038}
3039
3040static inline unsigned long
3041i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3042{
5dc383b0 3043 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3044}
c37e2204
BW
3045
3046static inline int __must_check
3047i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3048 uint32_t alignment,
1ec9e26d 3049 unsigned flags)
c37e2204 3050{
5dc383b0
DV
3051 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3052 alignment, flags | PIN_GLOBAL);
c37e2204 3053}
a70a3148 3054
b287110e
DV
3055static inline int
3056i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3057{
3058 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3059}
3060
e6617330
TU
3061void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3062 const struct i915_ggtt_view *view);
3063static inline void
3064i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3065{
3066 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3067}
b287110e 3068
41a36b73
DV
3069/* i915_gem_fence.c */
3070int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3071int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3072
3073bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3074void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3075
3076void i915_gem_restore_fences(struct drm_device *dev);
3077
7f96ecaf
DV
3078void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3079void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3080void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3081
254f965c 3082/* i915_gem_context.c */
8245be31 3083int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3084void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3085void i915_gem_context_reset(struct drm_device *dev);
e422b888 3086int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3087int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3088void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3089int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3090struct intel_context *
41bde553 3091i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3092void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3093struct drm_i915_gem_object *
3094i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3095static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3096{
691e6415 3097 kref_get(&ctx->ref);
dce3271b
MK
3098}
3099
273497e5 3100static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3101{
691e6415 3102 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3103}
3104
273497e5 3105static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3106{
821d66dd 3107 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3108}
3109
84624813
BW
3110int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3111 struct drm_file *file);
3112int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3113 struct drm_file *file);
c9dc0f35
CW
3114int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3115 struct drm_file *file_priv);
3116int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3117 struct drm_file *file_priv);
1286ff73 3118
679845ed
BW
3119/* i915_gem_evict.c */
3120int __must_check i915_gem_evict_something(struct drm_device *dev,
3121 struct i915_address_space *vm,
3122 int min_size,
3123 unsigned alignment,
3124 unsigned cache_level,
d23db88c
CW
3125 unsigned long start,
3126 unsigned long end,
1ec9e26d 3127 unsigned flags);
679845ed
BW
3128int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3129int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3130
0260c420 3131/* belongs in i915_gem_gtt.h */
d09105c6 3132static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3133{
3134 if (INTEL_INFO(dev)->gen < 6)
3135 intel_gtt_chipset_flush();
3136}
246cbfb5 3137
9797fbfb 3138/* i915_gem_stolen.c */
d713fd49
PZ
3139int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3140 struct drm_mm_node *node, u64 size,
3141 unsigned alignment);
3142void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3143 struct drm_mm_node *node);
9797fbfb
CW
3144int i915_gem_init_stolen(struct drm_device *dev);
3145void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3146struct drm_i915_gem_object *
3147i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3148struct drm_i915_gem_object *
3149i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3150 u32 stolen_offset,
3151 u32 gtt_offset,
3152 u32 size);
9797fbfb 3153
be6a0376
DV
3154/* i915_gem_shrinker.c */
3155unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3156 long target,
3157 unsigned flags);
3158#define I915_SHRINK_PURGEABLE 0x1
3159#define I915_SHRINK_UNBOUND 0x2
3160#define I915_SHRINK_BOUND 0x4
3161unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3162void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3163
3164
673a394b 3165/* i915_gem_tiling.c */
2c1792a1 3166static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3167{
50227e1c 3168 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3169
3170 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3171 obj->tiling_mode != I915_TILING_NONE;
3172}
3173
673a394b 3174/* i915_gem_debug.c */
23bc5982
CW
3175#if WATCH_LISTS
3176int i915_verify_lists(struct drm_device *dev);
673a394b 3177#else
23bc5982 3178#define i915_verify_lists(dev) 0
673a394b 3179#endif
1da177e4 3180
2017263e 3181/* i915_debugfs.c */
27c202ad
BG
3182int i915_debugfs_init(struct drm_minor *minor);
3183void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3184#ifdef CONFIG_DEBUG_FS
249e87de 3185int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3186void intel_display_crc_init(struct drm_device *dev);
3187#else
101057fa
DV
3188static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3189{ return 0; }
f8c168fa 3190static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3191#endif
84734a04
MK
3192
3193/* i915_gpu_error.c */
edc3d884
MK
3194__printf(2, 3)
3195void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3196int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3197 const struct i915_error_state_file_priv *error);
4dc955f7 3198int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3199 struct drm_i915_private *i915,
4dc955f7
MK
3200 size_t count, loff_t pos);
3201static inline void i915_error_state_buf_release(
3202 struct drm_i915_error_state_buf *eb)
3203{
3204 kfree(eb->buf);
3205}
58174462
MK
3206void i915_capture_error_state(struct drm_device *dev, bool wedge,
3207 const char *error_msg);
84734a04
MK
3208void i915_error_state_get(struct drm_device *dev,
3209 struct i915_error_state_file_priv *error_priv);
3210void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3211void i915_destroy_error_state(struct drm_device *dev);
3212
3213void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3214const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3215
351e3db2 3216/* i915_cmd_parser.c */
d728c8ef 3217int i915_cmd_parser_get_version(void);
a4872ba6
OM
3218int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3219void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3220bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3221int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3222 struct drm_i915_gem_object *batch_obj,
78a42377 3223 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3224 u32 batch_start_offset,
b9ffd80e 3225 u32 batch_len,
351e3db2
BV
3226 bool is_master);
3227
317c35d1
JB
3228/* i915_suspend.c */
3229extern int i915_save_state(struct drm_device *dev);
3230extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3231
0136db58
BW
3232/* i915_sysfs.c */
3233void i915_setup_sysfs(struct drm_device *dev_priv);
3234void i915_teardown_sysfs(struct drm_device *dev_priv);
3235
f899fc64
CW
3236/* intel_i2c.c */
3237extern int intel_setup_gmbus(struct drm_device *dev);
3238extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3239extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3240 unsigned int pin);
3bd7d909 3241
0184df46
JN
3242extern struct i2c_adapter *
3243intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3244extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3245extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3246static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3247{
3248 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3249}
f899fc64
CW
3250extern void intel_i2c_reset(struct drm_device *dev);
3251
3b617967 3252/* intel_opregion.c */
44834a67 3253#ifdef CONFIG_ACPI
27d50c82 3254extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3255extern void intel_opregion_init(struct drm_device *dev);
3256extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3257extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3258extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3259 bool enable);
ecbc5cf3
JN
3260extern int intel_opregion_notify_adapter(struct drm_device *dev,
3261 pci_power_t state);
65e082c9 3262#else
27d50c82 3263static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3264static inline void intel_opregion_init(struct drm_device *dev) { return; }
3265static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3266static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3267static inline int
3268intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3269{
3270 return 0;
3271}
ecbc5cf3
JN
3272static inline int
3273intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3274{
3275 return 0;
3276}
65e082c9 3277#endif
8ee1c3db 3278
723bfd70
JB
3279/* intel_acpi.c */
3280#ifdef CONFIG_ACPI
3281extern void intel_register_dsm_handler(void);
3282extern void intel_unregister_dsm_handler(void);
3283#else
3284static inline void intel_register_dsm_handler(void) { return; }
3285static inline void intel_unregister_dsm_handler(void) { return; }
3286#endif /* CONFIG_ACPI */
3287
79e53945 3288/* modesetting */
f817586c 3289extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3290extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3291extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3292extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3293extern void intel_connector_unregister(struct intel_connector *);
28d52043 3294extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3295extern void intel_display_resume(struct drm_device *dev);
44cec740 3296extern void i915_redisable_vga(struct drm_device *dev);
04098753 3297extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3298extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3299extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3300extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3301extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3302 bool enable);
0206e353
AJ
3303extern void intel_detect_pch(struct drm_device *dev);
3304extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3305extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3306
2911a35b 3307extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3308int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3309 struct drm_file *file);
b6359918
MK
3310int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3311 struct drm_file *file);
575155a9 3312
6ef3d427
CW
3313/* overlay */
3314extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3315extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3316 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3317
3318extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3319extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3320 struct drm_device *dev,
3321 struct intel_display_error_state *error);
6ef3d427 3322
151a49d0
TR
3323int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3324int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3325
3326/* intel_sideband.c */
707b6e3d
D
3327u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3328void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3329u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3330u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3331void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3332u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3333void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3334u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3335void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3336u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3337void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3338u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3339void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3340u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3341void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3342u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3343 enum intel_sbi_destination destination);
3344void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3345 enum intel_sbi_destination destination);
e9fe51c6
SK
3346u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3347void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3348
616bc820
VS
3349int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3350int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3351
0b274481
BW
3352#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3353#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3354
3355#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3356#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3357#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3358#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3359
3360#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3361#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3362#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3363#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3364
698b3135
CW
3365/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3366 * will be implemented using 2 32-bit writes in an arbitrary order with
3367 * an arbitrary delay between them. This can cause the hardware to
3368 * act upon the intermediate value, possibly leading to corruption and
3369 * machine death. You have been warned.
3370 */
0b274481
BW
3371#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3372#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3373
50877445
CW
3374#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3375 u32 upper = I915_READ(upper_reg); \
3376 u32 lower = I915_READ(lower_reg); \
3377 u32 tmp = I915_READ(upper_reg); \
3378 if (upper != tmp) { \
3379 upper = tmp; \
3380 lower = I915_READ(lower_reg); \
3381 WARN_ON(I915_READ(upper_reg) != upper); \
3382 } \
3383 (u64)upper << 32 | lower; })
3384
cae5852d
ZN
3385#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3386#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3387
a6111f7b
CW
3388/* These are untraced mmio-accessors that are only valid to be used inside
3389 * criticial sections inside IRQ handlers where forcewake is explicitly
3390 * controlled.
3391 * Think twice, and think again, before using these.
3392 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3393 * intel_uncore_forcewake_irqunlock().
3394 */
3395#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3396#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3397#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3398
55bc60db
VS
3399/* "Broadcast RGB" property */
3400#define INTEL_BROADCAST_RGB_AUTO 0
3401#define INTEL_BROADCAST_RGB_FULL 1
3402#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3403
766aa1c4
VS
3404static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3405{
92e23b99 3406 if (IS_VALLEYVIEW(dev))
766aa1c4 3407 return VLV_VGACNTRL;
92e23b99
SJ
3408 else if (INTEL_INFO(dev)->gen >= 5)
3409 return CPU_VGACNTRL;
766aa1c4
VS
3410 else
3411 return VGACNTRL;
3412}
3413
2bb4629a
VS
3414static inline void __user *to_user_ptr(u64 address)
3415{
3416 return (void __user *)(uintptr_t)address;
3417}
3418
df97729f
ID
3419static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3420{
3421 unsigned long j = msecs_to_jiffies(m);
3422
3423 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3424}
3425
7bd0e226
DV
3426static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3427{
3428 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3429}
3430
df97729f
ID
3431static inline unsigned long
3432timespec_to_jiffies_timeout(const struct timespec *value)
3433{
3434 unsigned long j = timespec_to_jiffies(value);
3435
3436 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3437}
3438
dce56b3c
PZ
3439/*
3440 * If you need to wait X milliseconds between events A and B, but event B
3441 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3442 * when event A happened, then just before event B you call this function and
3443 * pass the timestamp as the first argument, and X as the second argument.
3444 */
3445static inline void
3446wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3447{
ec5e0cfb 3448 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3449
3450 /*
3451 * Don't re-read the value of "jiffies" every time since it may change
3452 * behind our back and break the math.
3453 */
3454 tmp_jiffies = jiffies;
3455 target_jiffies = timestamp_jiffies +
3456 msecs_to_jiffies_timeout(to_wait_ms);
3457
3458 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3459 remaining_jiffies = target_jiffies - tmp_jiffies;
3460 while (remaining_jiffies)
3461 remaining_jiffies =
3462 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3463 }
3464}
3465
581c26e8
JH
3466static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3467 struct drm_i915_gem_request *req)
3468{
3469 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3470 i915_gem_request_assign(&ring->trace_irq_req, req);
3471}
3472
1da177e4 3473#endif