]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Limit VF cache invalidate workaround usage to gen9
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
585fb111 37#include "i915_reg.h"
79e53945 38#include "intel_bios.h"
8187a2b7 39#include "intel_ringbuffer.h"
b20385f1 40#include "intel_lrc.h"
0260c420 41#include "i915_gem_gtt.h"
564ddb2f 42#include "i915_gem_render_state.h"
0839ccb8 43#include <linux/io-mapping.h>
f899fc64 44#include <linux/i2c.h>
c167a6fc 45#include <linux/i2c-algo-bit.h>
0ade6386 46#include <drm/intel-gtt.h>
ba8286fa 47#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 48#include <drm/drm_gem.h>
aaa6fd2a 49#include <linux/backlight.h>
5cc9ed4b 50#include <linux/hashtable.h>
2911a35b 51#include <linux/intel-iommu.h>
742cbee8 52#include <linux/kref.h>
9ee32fea 53#include <linux/pm_qos.h>
33a732f4 54#include "intel_guc.h"
585fb111 55
1da177e4
LT
56/* General customization:
57 */
58
1da177e4
LT
59#define DRIVER_NAME "i915"
60#define DRIVER_DESC "Intel Graphics"
7447a2b2 61#define DRIVER_DATE "20151218"
1da177e4 62
c883ef1b 63#undef WARN_ON
5f77eeb0
DV
64/* Many gcc seem to no see through this and fall over :( */
65#if 0
66#define WARN_ON(x) ({ \
67 bool __i915_warn_cond = (x); \
68 if (__builtin_constant_p(__i915_warn_cond)) \
69 BUILD_BUG_ON(__i915_warn_cond); \
70 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
71#else
4eee4920 72#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
5f77eeb0
DV
73#endif
74
cd9bfacb 75#undef WARN_ON_ONCE
4eee4920 76#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
cd9bfacb 77
5f77eeb0
DV
78#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
79 (long) (x), __func__);
c883ef1b 80
e2c719b7
RC
81/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
82 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
83 * which may not necessarily be a user visible problem. This will either
84 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
85 * enable distros and users to tailor their preferred amount of i915 abrt
86 * spam.
87 */
88#define I915_STATE_WARN(condition, format...) ({ \
89 int __ret_warn_on = !!(condition); \
90 if (unlikely(__ret_warn_on)) { \
91 if (i915.verbose_state_checks) \
2f3408c7 92 WARN(1, format); \
e2c719b7
RC
93 else \
94 DRM_ERROR(format); \
95 } \
96 unlikely(__ret_warn_on); \
97})
98
99#define I915_STATE_WARN_ON(condition) ({ \
100 int __ret_warn_on = !!(condition); \
101 if (unlikely(__ret_warn_on)) { \
102 if (i915.verbose_state_checks) \
2f3408c7 103 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
104 else \
105 DRM_ERROR("WARN_ON(" #condition ")\n"); \
106 } \
107 unlikely(__ret_warn_on); \
108})
c883ef1b 109
42a8ca4c
JN
110static inline const char *yesno(bool v)
111{
112 return v ? "yes" : "no";
113}
114
317c35d1 115enum pipe {
752aa88a 116 INVALID_PIPE = -1,
317c35d1
JB
117 PIPE_A = 0,
118 PIPE_B,
9db4a9c7 119 PIPE_C,
a57c774a
AK
120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
317c35d1 122};
9db4a9c7 123#define pipe_name(p) ((p) + 'A')
317c35d1 124
a5c961d1
PZ
125enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
a57c774a
AK
129 TRANSCODER_EDP,
130 I915_MAX_TRANSCODERS
a5c961d1
PZ
131};
132#define transcoder_name(t) ((t) + 'A')
133
84139d1e 134/*
31409e97
MR
135 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
136 * number of planes per CRTC. Not all platforms really have this many planes,
137 * which means some arrays of size I915_MAX_PLANES may have unused entries
138 * between the topmost sprite plane and the cursor plane.
84139d1e 139 */
80824003
JB
140enum plane {
141 PLANE_A = 0,
142 PLANE_B,
9db4a9c7 143 PLANE_C,
31409e97
MR
144 PLANE_CURSOR,
145 I915_MAX_PLANES,
80824003 146};
9db4a9c7 147#define plane_name(p) ((p) + 'A')
52440211 148
d615a166 149#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 150
2b139522
ED
151enum port {
152 PORT_A = 0,
153 PORT_B,
154 PORT_C,
155 PORT_D,
156 PORT_E,
157 I915_MAX_PORTS
158};
159#define port_name(p) ((p) + 'A')
160
a09caddd 161#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
162
163enum dpio_channel {
164 DPIO_CH0,
165 DPIO_CH1
166};
167
168enum dpio_phy {
169 DPIO_PHY0,
170 DPIO_PHY1
171};
172
b97186f0
PZ
173enum intel_display_power_domain {
174 POWER_DOMAIN_PIPE_A,
175 POWER_DOMAIN_PIPE_B,
176 POWER_DOMAIN_PIPE_C,
177 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
179 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
180 POWER_DOMAIN_TRANSCODER_A,
181 POWER_DOMAIN_TRANSCODER_B,
182 POWER_DOMAIN_TRANSCODER_C,
f52e353e 183 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
184 POWER_DOMAIN_PORT_DDI_A_LANES,
185 POWER_DOMAIN_PORT_DDI_B_LANES,
186 POWER_DOMAIN_PORT_DDI_C_LANES,
187 POWER_DOMAIN_PORT_DDI_D_LANES,
188 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
189 POWER_DOMAIN_PORT_DSI,
190 POWER_DOMAIN_PORT_CRT,
191 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 192 POWER_DOMAIN_VGA,
fbeeaa23 193 POWER_DOMAIN_AUDIO,
bd2bb1b9 194 POWER_DOMAIN_PLLS,
1407121a
S
195 POWER_DOMAIN_AUX_A,
196 POWER_DOMAIN_AUX_B,
197 POWER_DOMAIN_AUX_C,
198 POWER_DOMAIN_AUX_D,
f0ab43e6 199 POWER_DOMAIN_GMBUS,
dfa57627 200 POWER_DOMAIN_MODESET,
baa70707 201 POWER_DOMAIN_INIT,
bddc7645
ID
202
203 POWER_DOMAIN_NUM,
b97186f0
PZ
204};
205
206#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
207#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
208 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
209#define POWER_DOMAIN_TRANSCODER(tran) \
210 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
211 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 212
1d843f9d
EE
213enum hpd_pin {
214 HPD_NONE = 0,
1d843f9d
EE
215 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
216 HPD_CRT,
217 HPD_SDVO_B,
218 HPD_SDVO_C,
cc24fcdc 219 HPD_PORT_A,
1d843f9d
EE
220 HPD_PORT_B,
221 HPD_PORT_C,
222 HPD_PORT_D,
26951caf 223 HPD_PORT_E,
1d843f9d
EE
224 HPD_NUM_PINS
225};
226
c91711f9
JN
227#define for_each_hpd_pin(__pin) \
228 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
229
5fcece80
JN
230struct i915_hotplug {
231 struct work_struct hotplug_work;
232
233 struct {
234 unsigned long last_jiffies;
235 int count;
236 enum {
237 HPD_ENABLED = 0,
238 HPD_DISABLED = 1,
239 HPD_MARK_DISABLED = 2
240 } state;
241 } stats[HPD_NUM_PINS];
242 u32 event_bits;
243 struct delayed_work reenable_work;
244
245 struct intel_digital_port *irq_port[I915_MAX_PORTS];
246 u32 long_port_mask;
247 u32 short_port_mask;
248 struct work_struct dig_port_work;
249
250 /*
251 * if we get a HPD irq from DP and a HPD irq from non-DP
252 * the non-DP HPD could block the workqueue on a mode config
253 * mutex getting, that userspace may have taken. However
254 * userspace is waiting on the DP workqueue to run which is
255 * blocked behind the non-DP one.
256 */
257 struct workqueue_struct *dp_wq;
258};
259
2a2d5482
CW
260#define I915_GEM_GPU_DOMAINS \
261 (I915_GEM_DOMAIN_RENDER | \
262 I915_GEM_DOMAIN_SAMPLER | \
263 I915_GEM_DOMAIN_COMMAND | \
264 I915_GEM_DOMAIN_INSTRUCTION | \
265 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 266
055e393f
DL
267#define for_each_pipe(__dev_priv, __p) \
268 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
269#define for_each_plane(__dev_priv, __pipe, __p) \
270 for ((__p) = 0; \
271 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
272 (__p)++)
3bdcfc0c
DL
273#define for_each_sprite(__dev_priv, __p, __s) \
274 for ((__s) = 0; \
275 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
276 (__s)++)
9db4a9c7 277
d79b814d
DL
278#define for_each_crtc(dev, crtc) \
279 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
280
27321ae8
ML
281#define for_each_intel_plane(dev, intel_plane) \
282 list_for_each_entry(intel_plane, \
283 &dev->mode_config.plane_list, \
284 base.head)
285
262cd2e1
VS
286#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
287 list_for_each_entry(intel_plane, \
288 &(dev)->mode_config.plane_list, \
289 base.head) \
95150bdf 290 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 291
d063ae48
DL
292#define for_each_intel_crtc(dev, intel_crtc) \
293 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
294
b2784e15
DL
295#define for_each_intel_encoder(dev, intel_encoder) \
296 list_for_each_entry(intel_encoder, \
297 &(dev)->mode_config.encoder_list, \
298 base.head)
299
3a3371ff
ACO
300#define for_each_intel_connector(dev, intel_connector) \
301 list_for_each_entry(intel_connector, \
302 &dev->mode_config.connector_list, \
303 base.head)
304
6c2b7c12
DV
305#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
306 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 307 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 308
53f5e3ca
JB
309#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
310 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 311 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 312
b04c5bd6
BF
313#define for_each_power_domain(domain, mask) \
314 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 315 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 316
e7b903d2 317struct drm_i915_private;
ad46cb53 318struct i915_mm_struct;
5cc9ed4b 319struct i915_mmu_object;
e7b903d2 320
a6f766f3
CW
321struct drm_i915_file_private {
322 struct drm_i915_private *dev_priv;
323 struct drm_file *file;
324
325 struct {
326 spinlock_t lock;
327 struct list_head request_list;
d0bc54f2
CW
328/* 20ms is a fairly arbitrary limit (greater than the average frame time)
329 * chosen to prevent the CPU getting more than a frame ahead of the GPU
330 * (when using lax throttling for the frontbuffer). We also use it to
331 * offer free GPU waitboosts for severely congested workloads.
332 */
333#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
334 } mm;
335 struct idr context_idr;
336
2e1b8730
CW
337 struct intel_rps_client {
338 struct list_head link;
339 unsigned boosts;
340 } rps;
a6f766f3 341
2e1b8730 342 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
343};
344
46edb027
DV
345enum intel_dpll_id {
346 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
347 /* real shared dpll ids must be >= 0 */
9cd86933
DV
348 DPLL_ID_PCH_PLL_A = 0,
349 DPLL_ID_PCH_PLL_B = 1,
429d47d5 350 /* hsw/bdw */
9cd86933
DV
351 DPLL_ID_WRPLL1 = 0,
352 DPLL_ID_WRPLL2 = 1,
00490c22
ML
353 DPLL_ID_SPLL = 2,
354
429d47d5
S
355 /* skl */
356 DPLL_ID_SKL_DPLL1 = 0,
357 DPLL_ID_SKL_DPLL2 = 1,
358 DPLL_ID_SKL_DPLL3 = 2,
46edb027 359};
429d47d5 360#define I915_NUM_PLLS 3
46edb027 361
5358901f 362struct intel_dpll_hw_state {
dcfc3552 363 /* i9xx, pch plls */
66e985c0 364 uint32_t dpll;
8bcc2795 365 uint32_t dpll_md;
66e985c0
DV
366 uint32_t fp0;
367 uint32_t fp1;
dcfc3552
DL
368
369 /* hsw, bdw */
d452c5b6 370 uint32_t wrpll;
00490c22 371 uint32_t spll;
d1a2dc78
S
372
373 /* skl */
374 /*
375 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 376 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
377 * the register. This allows us to easily compare the state to share
378 * the DPLL.
379 */
380 uint32_t ctrl1;
381 /* HDMI only, 0 when used for DP */
382 uint32_t cfgcr1, cfgcr2;
dfb82408
S
383
384 /* bxt */
05712c15
ID
385 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
386 pcsdw12;
5358901f
DV
387};
388
3e369b76 389struct intel_shared_dpll_config {
1e6f2ddc 390 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
391 struct intel_dpll_hw_state hw_state;
392};
393
394struct intel_shared_dpll {
395 struct intel_shared_dpll_config config;
8bd31e67 396
ee7b9f93
JB
397 int active; /* count of number of active CRTCs (i.e. DPMS on) */
398 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
399 const char *name;
400 /* should match the index in the dev_priv->shared_dplls array */
401 enum intel_dpll_id id;
96f6128c
DV
402 /* The mode_set hook is optional and should be used together with the
403 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
404 void (*mode_set)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
e7b903d2
DV
406 void (*enable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
408 void (*disable)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll);
5358901f
DV
410 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
411 struct intel_shared_dpll *pll,
412 struct intel_dpll_hw_state *hw_state);
ee7b9f93 413};
ee7b9f93 414
429d47d5
S
415#define SKL_DPLL0 0
416#define SKL_DPLL1 1
417#define SKL_DPLL2 2
418#define SKL_DPLL3 3
419
e69d0bc1
DV
420/* Used by dp and fdi links */
421struct intel_link_m_n {
422 uint32_t tu;
423 uint32_t gmch_m;
424 uint32_t gmch_n;
425 uint32_t link_m;
426 uint32_t link_n;
427};
428
429void intel_link_compute_m_n(int bpp, int nlanes,
430 int pixel_clock, int link_clock,
431 struct intel_link_m_n *m_n);
432
1da177e4
LT
433/* Interface history:
434 *
435 * 1.1: Original.
0d6aa60b
DA
436 * 1.2: Add Power Management
437 * 1.3: Add vblank support
de227f5f 438 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 439 * 1.5: Add vblank pipe configuration
2228ed67
MD
440 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
441 * - Support vertical blank on secondary display pipe
1da177e4
LT
442 */
443#define DRIVER_MAJOR 1
2228ed67 444#define DRIVER_MINOR 6
1da177e4
LT
445#define DRIVER_PATCHLEVEL 0
446
23bc5982 447#define WATCH_LISTS 0
673a394b 448
0a3e67a4
JB
449struct opregion_header;
450struct opregion_acpi;
451struct opregion_swsci;
452struct opregion_asle;
453
8ee1c3db 454struct intel_opregion {
115719fc
WD
455 struct opregion_header *header;
456 struct opregion_acpi *acpi;
457 struct opregion_swsci *swsci;
ebde53c7
JN
458 u32 swsci_gbda_sub_functions;
459 u32 swsci_sbcb_sub_functions;
115719fc 460 struct opregion_asle *asle;
04ebaadb 461 void *rvda;
82730385 462 const void *vbt;
ada8f955 463 u32 vbt_size;
115719fc 464 u32 *lid_state;
91a60f20 465 struct work_struct asle_work;
8ee1c3db 466};
44834a67 467#define OPREGION_SIZE (8*1024)
8ee1c3db 468
6ef3d427
CW
469struct intel_overlay;
470struct intel_overlay_error_state;
471
de151cf6 472#define I915_FENCE_REG_NONE -1
42b5aeab
VS
473#define I915_MAX_NUM_FENCES 32
474/* 32 fences + sign bit for FENCE_REG_NONE */
475#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
476
477struct drm_i915_fence_reg {
007cc8ac 478 struct list_head lru_list;
caea7476 479 struct drm_i915_gem_object *obj;
1690e1eb 480 int pin_count;
de151cf6 481};
7c1c2871 482
9b9d172d 483struct sdvo_device_mapping {
e957d772 484 u8 initialized;
9b9d172d 485 u8 dvo_port;
486 u8 slave_addr;
487 u8 dvo_wiring;
e957d772 488 u8 i2c_pin;
b1083333 489 u8 ddc_pin;
9b9d172d 490};
491
c4a1d9e4
CW
492struct intel_display_error_state;
493
63eeaf38 494struct drm_i915_error_state {
742cbee8 495 struct kref ref;
585b0288
BW
496 struct timeval time;
497
cb383002 498 char error_msg[128];
eb5be9d0 499 int iommu;
48b031e3 500 u32 reset_count;
62d5d69b 501 u32 suspend_count;
cb383002 502
585b0288 503 /* Generic register state */
63eeaf38
JB
504 u32 eir;
505 u32 pgtbl_er;
be998e2e 506 u32 ier;
885ea5a8 507 u32 gtier[4];
b9a3906b 508 u32 ccid;
0f3b6849
CW
509 u32 derrmr;
510 u32 forcewake;
585b0288
BW
511 u32 error; /* gen6+ */
512 u32 err_int; /* gen7 */
6c826f34
MK
513 u32 fault_data0; /* gen8, gen9 */
514 u32 fault_data1; /* gen8, gen9 */
585b0288 515 u32 done_reg;
91ec5d11
BW
516 u32 gac_eco;
517 u32 gam_ecochk;
518 u32 gab_ctl;
519 u32 gfx_mode;
585b0288 520 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
521 u64 fence[I915_MAX_NUM_FENCES];
522 struct intel_overlay_error_state *overlay;
523 struct intel_display_error_state *display;
0ca36d78 524 struct drm_i915_error_object *semaphore_obj;
585b0288 525
52d39a21 526 struct drm_i915_error_ring {
372fbb8e 527 bool valid;
362b8af7
BW
528 /* Software tracked state */
529 bool waiting;
530 int hangcheck_score;
531 enum intel_ring_hangcheck_action hangcheck_action;
532 int num_requests;
533
534 /* our own tracking of ring head and tail */
535 u32 cpu_ring_head;
536 u32 cpu_ring_tail;
537
538 u32 semaphore_seqno[I915_NUM_RINGS - 1];
539
540 /* Register state */
94f8cf10 541 u32 start;
362b8af7
BW
542 u32 tail;
543 u32 head;
544 u32 ctl;
545 u32 hws;
546 u32 ipeir;
547 u32 ipehr;
548 u32 instdone;
362b8af7
BW
549 u32 bbstate;
550 u32 instpm;
551 u32 instps;
552 u32 seqno;
553 u64 bbaddr;
50877445 554 u64 acthd;
362b8af7 555 u32 fault_reg;
13ffadd1 556 u64 faddr;
362b8af7
BW
557 u32 rc_psmi; /* sleep state */
558 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
559
52d39a21
CW
560 struct drm_i915_error_object {
561 int page_count;
e1f12325 562 u64 gtt_offset;
52d39a21 563 u32 *pages[0];
ab0e7ff9 564 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 565
52d39a21
CW
566 struct drm_i915_error_request {
567 long jiffies;
568 u32 seqno;
ee4f42b1 569 u32 tail;
52d39a21 570 } *requests;
6c7a01ec
BW
571
572 struct {
573 u32 gfx_mode;
574 union {
575 u64 pdp[4];
576 u32 pp_dir_base;
577 };
578 } vm_info;
ab0e7ff9
CW
579
580 pid_t pid;
581 char comm[TASK_COMM_LEN];
52d39a21 582 } ring[I915_NUM_RINGS];
3a448734 583
9df30794 584 struct drm_i915_error_buffer {
a779e5ab 585 u32 size;
9df30794 586 u32 name;
b4716185 587 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 588 u64 gtt_offset;
9df30794
CW
589 u32 read_domains;
590 u32 write_domain;
4b9de737 591 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
592 s32 pinned:2;
593 u32 tiling:2;
594 u32 dirty:1;
595 u32 purgeable:1;
5cc9ed4b 596 u32 userptr:1;
5d1333fc 597 s32 ring:4;
f56383cb 598 u32 cache_level:3;
95f5301d 599 } **active_bo, **pinned_bo;
6c7a01ec 600
95f5301d 601 u32 *active_bo_count, *pinned_bo_count;
3a448734 602 u32 vm_count;
63eeaf38
JB
603};
604
7bd688cd 605struct intel_connector;
820d2d77 606struct intel_encoder;
5cec258b 607struct intel_crtc_state;
5724dbd1 608struct intel_initial_plane_config;
0e8ffe1b 609struct intel_crtc;
ee9300bb
DV
610struct intel_limit;
611struct dpll;
b8cecdf5 612
e70236a8 613struct drm_i915_display_funcs {
e70236a8
JB
614 int (*get_display_clock_speed)(struct drm_device *dev);
615 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
616 /**
617 * find_dpll() - Find the best values for the PLL
618 * @limit: limits for the PLL
619 * @crtc: current CRTC
620 * @target: target frequency in kHz
621 * @refclk: reference clock frequency in kHz
622 * @match_clock: if provided, @best_clock P divider must
623 * match the P divider from @match_clock
624 * used for LVDS downclocking
625 * @best_clock: best PLL values found
626 *
627 * Returns true on success, false on failure.
628 */
629 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 630 struct intel_crtc_state *crtc_state,
ee9300bb
DV
631 int target, int refclk,
632 struct dpll *match_clock,
633 struct dpll *best_clock);
86c8bbbe
MR
634 int (*compute_pipe_wm)(struct intel_crtc *crtc,
635 struct drm_atomic_state *state);
46ba614c 636 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
637 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
638 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
639 /* Returns the active state of the crtc, and if the crtc is active,
640 * fills out the pipe-config with the hw state. */
641 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 642 struct intel_crtc_state *);
5724dbd1
DL
643 void (*get_initial_plane_config)(struct intel_crtc *,
644 struct intel_initial_plane_config *);
190f68c5
ACO
645 int (*crtc_compute_clock)(struct intel_crtc *crtc,
646 struct intel_crtc_state *crtc_state);
76e5a89c
DV
647 void (*crtc_enable)(struct drm_crtc *crtc);
648 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
649 void (*audio_codec_enable)(struct drm_connector *connector,
650 struct intel_encoder *encoder,
5e7234c9 651 const struct drm_display_mode *adjusted_mode);
69bfe1a9 652 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 653 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 654 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
655 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
656 struct drm_framebuffer *fb,
ed8d1975 657 struct drm_i915_gem_object *obj,
6258fbe2 658 struct drm_i915_gem_request *req,
ed8d1975 659 uint32_t flags);
29b9bde6
DV
660 void (*update_primary_plane)(struct drm_crtc *crtc,
661 struct drm_framebuffer *fb,
662 int x, int y);
20afbda2 663 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
664 /* clock updates for mode set */
665 /* cursor updates */
666 /* render clock increase/decrease */
667 /* display clock increase/decrease */
668 /* pll clock increase/decrease */
e70236a8
JB
669};
670
48c1026a
MK
671enum forcewake_domain_id {
672 FW_DOMAIN_ID_RENDER = 0,
673 FW_DOMAIN_ID_BLITTER,
674 FW_DOMAIN_ID_MEDIA,
675
676 FW_DOMAIN_ID_COUNT
677};
678
679enum forcewake_domains {
680 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
681 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
682 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
683 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
684 FORCEWAKE_BLITTER |
685 FORCEWAKE_MEDIA)
686};
687
907b28c5 688struct intel_uncore_funcs {
c8d9a590 689 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 690 enum forcewake_domains domains);
c8d9a590 691 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 692 enum forcewake_domains domains);
0b274481 693
f0f59a00
VS
694 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
695 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
696 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
697 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 698
f0f59a00 699 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 700 uint8_t val, bool trace);
f0f59a00 701 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 702 uint16_t val, bool trace);
f0f59a00 703 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 704 uint32_t val, bool trace);
f0f59a00 705 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 706 uint64_t val, bool trace);
990bbdad
CW
707};
708
907b28c5
CW
709struct intel_uncore {
710 spinlock_t lock; /** lock is also taken in irq contexts. */
711
712 struct intel_uncore_funcs funcs;
713
714 unsigned fifo_count;
48c1026a 715 enum forcewake_domains fw_domains;
b2cff0db
CW
716
717 struct intel_uncore_forcewake_domain {
718 struct drm_i915_private *i915;
48c1026a 719 enum forcewake_domain_id id;
b2cff0db
CW
720 unsigned wake_count;
721 struct timer_list timer;
f0f59a00 722 i915_reg_t reg_set;
05a2fb15
MK
723 u32 val_set;
724 u32 val_clear;
f0f59a00
VS
725 i915_reg_t reg_ack;
726 i915_reg_t reg_post;
05a2fb15 727 u32 val_reset;
b2cff0db 728 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
729};
730
731/* Iterate over initialised fw domains */
732#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
733 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
734 (i__) < FW_DOMAIN_ID_COUNT; \
735 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 736 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
737
738#define for_each_fw_domain(domain__, dev_priv__, i__) \
739 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 740
b6e7d894
DL
741#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
742#define CSR_VERSION_MAJOR(version) ((version) >> 16)
743#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
744
eb805623 745struct intel_csr {
8144ac59 746 struct work_struct work;
eb805623 747 const char *fw_path;
a7f749f9 748 uint32_t *dmc_payload;
eb805623 749 uint32_t dmc_fw_size;
b6e7d894 750 uint32_t version;
eb805623 751 uint32_t mmio_count;
f0f59a00 752 i915_reg_t mmioaddr[8];
eb805623
DV
753 uint32_t mmiodata[8];
754};
755
79fc46df
DL
756#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
757 func(is_mobile) sep \
758 func(is_i85x) sep \
759 func(is_i915g) sep \
760 func(is_i945gm) sep \
761 func(is_g33) sep \
762 func(need_gfx_hws) sep \
763 func(is_g4x) sep \
764 func(is_pineview) sep \
765 func(is_broadwater) sep \
766 func(is_crestline) sep \
767 func(is_ivybridge) sep \
768 func(is_valleyview) sep \
666a4537 769 func(is_cherryview) sep \
79fc46df 770 func(is_haswell) sep \
7201c0b3 771 func(is_skylake) sep \
7526ac19 772 func(is_broxton) sep \
ef11bdb3 773 func(is_kabylake) sep \
b833d685 774 func(is_preliminary) sep \
79fc46df
DL
775 func(has_fbc) sep \
776 func(has_pipe_cxsr) sep \
777 func(has_hotplug) sep \
778 func(cursor_needs_physical) sep \
779 func(has_overlay) sep \
780 func(overlay_needs_physical) sep \
781 func(supports_tv) sep \
dd93be58 782 func(has_llc) sep \
30568c45
DL
783 func(has_ddi) sep \
784 func(has_fpga_dbg)
c96ea64e 785
a587f779
DL
786#define DEFINE_FLAG(name) u8 name:1
787#define SEP_SEMICOLON ;
c96ea64e 788
cfdf1fa2 789struct intel_device_info {
10fce67a 790 u32 display_mmio_offset;
87f1f465 791 u16 device_id;
7eb552ae 792 u8 num_pipes:3;
d615a166 793 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 794 u8 gen;
73ae478c 795 u8 ring_mask; /* Rings supported by the HW */
a587f779 796 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
797 /* Register offsets for the various display pipes and transcoders */
798 int pipe_offsets[I915_MAX_TRANSCODERS];
799 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 800 int palette_offsets[I915_MAX_PIPES];
5efb3e28 801 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
802
803 /* Slice/subslice/EU info */
804 u8 slice_total;
805 u8 subslice_total;
806 u8 subslice_per_slice;
807 u8 eu_total;
808 u8 eu_per_subslice;
b7668791
DL
809 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
810 u8 subslice_7eu[3];
3873218f
JM
811 u8 has_slice_pg:1;
812 u8 has_subslice_pg:1;
813 u8 has_eu_pg:1;
cfdf1fa2
KH
814};
815
a587f779
DL
816#undef DEFINE_FLAG
817#undef SEP_SEMICOLON
818
7faf1ab2
DV
819enum i915_cache_level {
820 I915_CACHE_NONE = 0,
350ec881
CW
821 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
822 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
823 caches, eg sampler/render caches, and the
824 large Last-Level-Cache. LLC is coherent with
825 the CPU, but L3 is only visible to the GPU. */
651d794f 826 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
827};
828
e59ec13d
MK
829struct i915_ctx_hang_stats {
830 /* This context had batch pending when hang was declared */
831 unsigned batch_pending;
832
833 /* This context had batch active when hang was declared */
834 unsigned batch_active;
be62acb4
MK
835
836 /* Time when this context was last blamed for a GPU reset */
837 unsigned long guilty_ts;
838
676fa572
CW
839 /* If the contexts causes a second GPU hang within this time,
840 * it is permanently banned from submitting any more work.
841 */
842 unsigned long ban_period_seconds;
843
be62acb4
MK
844 /* This context is banned to submit more work */
845 bool banned;
e59ec13d 846};
40521054
BW
847
848/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 849#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
850
851#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
852/**
853 * struct intel_context - as the name implies, represents a context.
854 * @ref: reference count.
855 * @user_handle: userspace tracking identity for this context.
856 * @remap_slice: l3 row remapping information.
b1b38278
DW
857 * @flags: context specific flags:
858 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
859 * @file_priv: filp associated with this context (NULL for global default
860 * context).
861 * @hang_stats: information about the role of this context in possible GPU
862 * hangs.
7df113e4 863 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
864 * @legacy_hw_ctx: render context backing object and whether it is correctly
865 * initialized (legacy ring submission mechanism only).
866 * @link: link in the global list of contexts.
867 *
868 * Contexts are memory images used by the hardware to store copies of their
869 * internal state.
870 */
273497e5 871struct intel_context {
dce3271b 872 struct kref ref;
821d66dd 873 int user_handle;
3ccfd19d 874 uint8_t remap_slice;
9ea4feec 875 struct drm_i915_private *i915;
b1b38278 876 int flags;
40521054 877 struct drm_i915_file_private *file_priv;
e59ec13d 878 struct i915_ctx_hang_stats hang_stats;
ae6c4806 879 struct i915_hw_ppgtt *ppgtt;
a33afea5 880
c9e003af 881 /* Legacy ring buffer submission */
ea0c76f8
OM
882 struct {
883 struct drm_i915_gem_object *rcs_state;
884 bool initialized;
885 } legacy_hw_ctx;
886
c9e003af
OM
887 /* Execlists */
888 struct {
889 struct drm_i915_gem_object *state;
84c2377f 890 struct intel_ringbuffer *ringbuf;
a7cbedec 891 int pin_count;
c9e003af
OM
892 } engine[I915_NUM_RINGS];
893
a33afea5 894 struct list_head link;
40521054
BW
895};
896
a4001f1b
PZ
897enum fb_op_origin {
898 ORIGIN_GTT,
899 ORIGIN_CPU,
900 ORIGIN_CS,
901 ORIGIN_FLIP,
74b4ea1e 902 ORIGIN_DIRTYFB,
a4001f1b
PZ
903};
904
5c3fe8b0 905struct i915_fbc {
25ad93fd
PZ
906 /* This is always the inner lock when overlapping with struct_mutex and
907 * it's the outer lock when overlapping with stolen_lock. */
908 struct mutex lock;
5e59f717 909 unsigned threshold;
5c3fe8b0 910 unsigned int fb_id;
dbef0f15
PZ
911 unsigned int possible_framebuffer_bits;
912 unsigned int busy_bits;
e35fef21 913 struct intel_crtc *crtc;
5c3fe8b0
BW
914 int y;
915
c4213885 916 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
917 struct drm_mm_node *compressed_llb;
918
da46f936
RV
919 bool false_color;
920
d029bcad 921 bool enabled;
0e631adc 922 bool active;
9adccc60 923
5c3fe8b0 924 struct intel_fbc_work {
128d7356
PZ
925 bool scheduled;
926 struct work_struct work;
5c3fe8b0 927 struct drm_framebuffer *fb;
128d7356
PZ
928 unsigned long enable_jiffies;
929 } work;
5c3fe8b0 930
bf6189c6 931 const char *no_fbc_reason;
ff2a3117 932
0e631adc
PZ
933 bool (*is_active)(struct drm_i915_private *dev_priv);
934 void (*activate)(struct intel_crtc *crtc);
935 void (*deactivate)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
936};
937
96178eeb
VK
938/**
939 * HIGH_RR is the highest eDP panel refresh rate read from EDID
940 * LOW_RR is the lowest eDP panel refresh rate found from EDID
941 * parsing for same resolution.
942 */
943enum drrs_refresh_rate_type {
944 DRRS_HIGH_RR,
945 DRRS_LOW_RR,
946 DRRS_MAX_RR, /* RR count */
947};
948
949enum drrs_support_type {
950 DRRS_NOT_SUPPORTED = 0,
951 STATIC_DRRS_SUPPORT = 1,
952 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
953};
954
2807cf69 955struct intel_dp;
96178eeb
VK
956struct i915_drrs {
957 struct mutex mutex;
958 struct delayed_work work;
959 struct intel_dp *dp;
960 unsigned busy_frontbuffer_bits;
961 enum drrs_refresh_rate_type refresh_rate_type;
962 enum drrs_support_type type;
963};
964
a031d709 965struct i915_psr {
f0355c4a 966 struct mutex lock;
a031d709
RV
967 bool sink_support;
968 bool source_ok;
2807cf69 969 struct intel_dp *enabled;
7c8f8a70
RV
970 bool active;
971 struct delayed_work work;
9ca15301 972 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
973 bool psr2_support;
974 bool aux_frame_sync;
3f51e471 975};
5c3fe8b0 976
3bad0781 977enum intel_pch {
f0350830 978 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
979 PCH_IBX, /* Ibexpeak PCH */
980 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 981 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 982 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 983 PCH_NOP,
3bad0781
ZW
984};
985
988d6ee8
PZ
986enum intel_sbi_destination {
987 SBI_ICLK,
988 SBI_MPHY,
989};
990
b690e96c 991#define QUIRK_PIPEA_FORCE (1<<0)
435793df 992#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 993#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 994#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 995#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 996#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 997
8be48d92 998struct intel_fbdev;
1630fe75 999struct intel_fbc_work;
38651674 1000
c2b9152f
DV
1001struct intel_gmbus {
1002 struct i2c_adapter adapter;
f2ce9faf 1003 u32 force_bit;
c2b9152f 1004 u32 reg0;
f0f59a00 1005 i915_reg_t gpio_reg;
c167a6fc 1006 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1007 struct drm_i915_private *dev_priv;
1008};
1009
f4c956ad 1010struct i915_suspend_saved_registers {
e948e994 1011 u32 saveDSPARB;
ba8bbcf6 1012 u32 saveLVDS;
585fb111
JB
1013 u32 savePP_ON_DELAYS;
1014 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1015 u32 savePP_ON;
1016 u32 savePP_OFF;
1017 u32 savePP_CONTROL;
585fb111 1018 u32 savePP_DIVISOR;
ba8bbcf6 1019 u32 saveFBC_CONTROL;
1f84e550 1020 u32 saveCACHE_MODE_0;
1f84e550 1021 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1022 u32 saveSWF0[16];
1023 u32 saveSWF1[16];
85fa792b 1024 u32 saveSWF3[3];
4b9de737 1025 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1026 u32 savePCH_PORT_HOTPLUG;
9f49c376 1027 u16 saveGCDGMBUS;
f4c956ad 1028};
c85aa885 1029
ddeea5b0
ID
1030struct vlv_s0ix_state {
1031 /* GAM */
1032 u32 wr_watermark;
1033 u32 gfx_prio_ctrl;
1034 u32 arb_mode;
1035 u32 gfx_pend_tlb0;
1036 u32 gfx_pend_tlb1;
1037 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1038 u32 media_max_req_count;
1039 u32 gfx_max_req_count;
1040 u32 render_hwsp;
1041 u32 ecochk;
1042 u32 bsd_hwsp;
1043 u32 blt_hwsp;
1044 u32 tlb_rd_addr;
1045
1046 /* MBC */
1047 u32 g3dctl;
1048 u32 gsckgctl;
1049 u32 mbctl;
1050
1051 /* GCP */
1052 u32 ucgctl1;
1053 u32 ucgctl3;
1054 u32 rcgctl1;
1055 u32 rcgctl2;
1056 u32 rstctl;
1057 u32 misccpctl;
1058
1059 /* GPM */
1060 u32 gfxpause;
1061 u32 rpdeuhwtc;
1062 u32 rpdeuc;
1063 u32 ecobus;
1064 u32 pwrdwnupctl;
1065 u32 rp_down_timeout;
1066 u32 rp_deucsw;
1067 u32 rcubmabdtmr;
1068 u32 rcedata;
1069 u32 spare2gh;
1070
1071 /* Display 1 CZ domain */
1072 u32 gt_imr;
1073 u32 gt_ier;
1074 u32 pm_imr;
1075 u32 pm_ier;
1076 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1077
1078 /* GT SA CZ domain */
1079 u32 tilectl;
1080 u32 gt_fifoctl;
1081 u32 gtlc_wake_ctrl;
1082 u32 gtlc_survive;
1083 u32 pmwgicz;
1084
1085 /* Display 2 CZ domain */
1086 u32 gu_ctl0;
1087 u32 gu_ctl1;
9c25210f 1088 u32 pcbr;
ddeea5b0
ID
1089 u32 clock_gate_dis2;
1090};
1091
bf225f20
CW
1092struct intel_rps_ei {
1093 u32 cz_clock;
1094 u32 render_c0;
1095 u32 media_c0;
31685c25
D
1096};
1097
c85aa885 1098struct intel_gen6_power_mgmt {
d4d70aa5
ID
1099 /*
1100 * work, interrupts_enabled and pm_iir are protected by
1101 * dev_priv->irq_lock
1102 */
c85aa885 1103 struct work_struct work;
d4d70aa5 1104 bool interrupts_enabled;
c85aa885 1105 u32 pm_iir;
59cdb63d 1106
b39fb297
BW
1107 /* Frequencies are stored in potentially platform dependent multiples.
1108 * In other words, *_freq needs to be multiplied by X to be interesting.
1109 * Soft limits are those which are used for the dynamic reclocking done
1110 * by the driver (raise frequencies under heavy loads, and lower for
1111 * lighter loads). Hard limits are those imposed by the hardware.
1112 *
1113 * A distinction is made for overclocking, which is never enabled by
1114 * default, and is considered to be above the hard limit if it's
1115 * possible at all.
1116 */
1117 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1118 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1119 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1120 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1121 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1122 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1123 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1124 u8 rp1_freq; /* "less than" RP0 power/freqency */
1125 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1126
8fb55197
CW
1127 u8 up_threshold; /* Current %busy required to uplock */
1128 u8 down_threshold; /* Current %busy required to downclock */
1129
dd75fdc8
CW
1130 int last_adj;
1131 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1132
8d3afd7d
CW
1133 spinlock_t client_lock;
1134 struct list_head clients;
1135 bool client_boost;
1136
c0951f0c 1137 bool enabled;
1a01ab3b 1138 struct delayed_work delayed_resume_work;
1854d5ca 1139 unsigned boosts;
4fc688ce 1140
2e1b8730 1141 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1142
bf225f20
CW
1143 /* manual wa residency calculations */
1144 struct intel_rps_ei up_ei, down_ei;
1145
4fc688ce
JB
1146 /*
1147 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1148 * Must be taken after struct_mutex if nested. Note that
1149 * this lock may be held for long periods of time when
1150 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1151 */
1152 struct mutex hw_lock;
c85aa885
DV
1153};
1154
1a240d4d
DV
1155/* defined intel_pm.c */
1156extern spinlock_t mchdev_lock;
1157
c85aa885
DV
1158struct intel_ilk_power_mgmt {
1159 u8 cur_delay;
1160 u8 min_delay;
1161 u8 max_delay;
1162 u8 fmax;
1163 u8 fstart;
1164
1165 u64 last_count1;
1166 unsigned long last_time1;
1167 unsigned long chipset_power;
1168 u64 last_count2;
5ed0bdf2 1169 u64 last_time2;
c85aa885
DV
1170 unsigned long gfx_power;
1171 u8 corr;
1172
1173 int c_m;
1174 int r_t;
1175};
1176
c6cb582e
ID
1177struct drm_i915_private;
1178struct i915_power_well;
1179
1180struct i915_power_well_ops {
1181 /*
1182 * Synchronize the well's hw state to match the current sw state, for
1183 * example enable/disable it based on the current refcount. Called
1184 * during driver init and resume time, possibly after first calling
1185 * the enable/disable handlers.
1186 */
1187 void (*sync_hw)(struct drm_i915_private *dev_priv,
1188 struct i915_power_well *power_well);
1189 /*
1190 * Enable the well and resources that depend on it (for example
1191 * interrupts located on the well). Called after the 0->1 refcount
1192 * transition.
1193 */
1194 void (*enable)(struct drm_i915_private *dev_priv,
1195 struct i915_power_well *power_well);
1196 /*
1197 * Disable the well and resources that depend on it. Called after
1198 * the 1->0 refcount transition.
1199 */
1200 void (*disable)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202 /* Returns the hw enabled state. */
1203 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1204 struct i915_power_well *power_well);
1205};
1206
a38911a3
WX
1207/* Power well structure for haswell */
1208struct i915_power_well {
c1ca727f 1209 const char *name;
6f3ef5dd 1210 bool always_on;
a38911a3
WX
1211 /* power well enable/disable usage count */
1212 int count;
bfafe93a
ID
1213 /* cached hw enabled state */
1214 bool hw_enabled;
c1ca727f 1215 unsigned long domains;
77961eb9 1216 unsigned long data;
c6cb582e 1217 const struct i915_power_well_ops *ops;
a38911a3
WX
1218};
1219
83c00f55 1220struct i915_power_domains {
baa70707
ID
1221 /*
1222 * Power wells needed for initialization at driver init and suspend
1223 * time are on. They are kept on until after the first modeset.
1224 */
1225 bool init_power_on;
0d116a29 1226 bool initializing;
c1ca727f 1227 int power_well_count;
baa70707 1228
83c00f55 1229 struct mutex lock;
1da51581 1230 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1231 struct i915_power_well *power_wells;
83c00f55
ID
1232};
1233
35a85ac6 1234#define MAX_L3_SLICES 2
a4da4fa4 1235struct intel_l3_parity {
35a85ac6 1236 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1237 struct work_struct error_work;
35a85ac6 1238 int which_slice;
a4da4fa4
DV
1239};
1240
4b5aed62 1241struct i915_gem_mm {
4b5aed62
DV
1242 /** Memory allocator for GTT stolen memory */
1243 struct drm_mm stolen;
92e97d2f
PZ
1244 /** Protects the usage of the GTT stolen memory allocator. This is
1245 * always the inner lock when overlapping with struct_mutex. */
1246 struct mutex stolen_lock;
1247
4b5aed62
DV
1248 /** List of all objects in gtt_space. Used to restore gtt
1249 * mappings on resume */
1250 struct list_head bound_list;
1251 /**
1252 * List of objects which are not bound to the GTT (thus
1253 * are idle and not used by the GPU) but still have
1254 * (presumably uncached) pages still attached.
1255 */
1256 struct list_head unbound_list;
1257
1258 /** Usable portion of the GTT for GEM */
1259 unsigned long stolen_base; /* limited to low memory (32-bit) */
1260
4b5aed62
DV
1261 /** PPGTT used for aliasing the PPGTT with the GTT */
1262 struct i915_hw_ppgtt *aliasing_ppgtt;
1263
2cfcd32a 1264 struct notifier_block oom_notifier;
ceabbba5 1265 struct shrinker shrinker;
4b5aed62
DV
1266 bool shrinker_no_lock_stealing;
1267
4b5aed62
DV
1268 /** LRU list of objects with fence regs on them. */
1269 struct list_head fence_list;
1270
1271 /**
1272 * We leave the user IRQ off as much as possible,
1273 * but this means that requests will finish and never
1274 * be retired once the system goes idle. Set a timer to
1275 * fire periodically while the ring is running. When it
1276 * fires, go retire requests.
1277 */
1278 struct delayed_work retire_work;
1279
b29c19b6
CW
1280 /**
1281 * When we detect an idle GPU, we want to turn on
1282 * powersaving features. So once we see that there
1283 * are no more requests outstanding and no more
1284 * arrive within a small period of time, we fire
1285 * off the idle_work.
1286 */
1287 struct delayed_work idle_work;
1288
4b5aed62
DV
1289 /**
1290 * Are we in a non-interruptible section of code like
1291 * modesetting?
1292 */
1293 bool interruptible;
1294
f62a0076
CW
1295 /**
1296 * Is the GPU currently considered idle, or busy executing userspace
1297 * requests? Whilst idle, we attempt to power down the hardware and
1298 * display clocks. In order to reduce the effect on performance, there
1299 * is a slight delay before we do so.
1300 */
1301 bool busy;
1302
bdf1e7e3
DV
1303 /* the indicator for dispatch video commands on two BSD rings */
1304 int bsd_ring_dispatch_index;
1305
4b5aed62
DV
1306 /** Bit 6 swizzling required for X tiling */
1307 uint32_t bit_6_swizzle_x;
1308 /** Bit 6 swizzling required for Y tiling */
1309 uint32_t bit_6_swizzle_y;
1310
4b5aed62 1311 /* accounting, useful for userland debugging */
c20e8355 1312 spinlock_t object_stat_lock;
4b5aed62
DV
1313 size_t object_memory;
1314 u32 object_count;
1315};
1316
edc3d884 1317struct drm_i915_error_state_buf {
0a4cd7c8 1318 struct drm_i915_private *i915;
edc3d884
MK
1319 unsigned bytes;
1320 unsigned size;
1321 int err;
1322 u8 *buf;
1323 loff_t start;
1324 loff_t pos;
1325};
1326
fc16b48b
MK
1327struct i915_error_state_file_priv {
1328 struct drm_device *dev;
1329 struct drm_i915_error_state *error;
1330};
1331
99584db3
DV
1332struct i915_gpu_error {
1333 /* For hangcheck timer */
1334#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1335#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1336 /* Hang gpu twice in this window and your context gets banned */
1337#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1338
737b1506
CW
1339 struct workqueue_struct *hangcheck_wq;
1340 struct delayed_work hangcheck_work;
99584db3
DV
1341
1342 /* For reset and error_state handling. */
1343 spinlock_t lock;
1344 /* Protected by the above dev->gpu_error.lock. */
1345 struct drm_i915_error_state *first_error;
094f9a54
CW
1346
1347 unsigned long missed_irq_rings;
1348
1f83fee0 1349 /**
2ac0f450 1350 * State variable controlling the reset flow and count
1f83fee0 1351 *
2ac0f450
MK
1352 * This is a counter which gets incremented when reset is triggered,
1353 * and again when reset has been handled. So odd values (lowest bit set)
1354 * means that reset is in progress and even values that
1355 * (reset_counter >> 1):th reset was successfully completed.
1356 *
1357 * If reset is not completed succesfully, the I915_WEDGE bit is
1358 * set meaning that hardware is terminally sour and there is no
1359 * recovery. All waiters on the reset_queue will be woken when
1360 * that happens.
1361 *
1362 * This counter is used by the wait_seqno code to notice that reset
1363 * event happened and it needs to restart the entire ioctl (since most
1364 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1365 *
1366 * This is important for lock-free wait paths, where no contended lock
1367 * naturally enforces the correct ordering between the bail-out of the
1368 * waiter and the gpu reset work code.
1f83fee0
DV
1369 */
1370 atomic_t reset_counter;
1371
1f83fee0 1372#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1373#define I915_WEDGED (1 << 31)
1f83fee0
DV
1374
1375 /**
1376 * Waitqueue to signal when the reset has completed. Used by clients
1377 * that wait for dev_priv->mm.wedged to settle.
1378 */
1379 wait_queue_head_t reset_queue;
33196ded 1380
88b4aa87
MK
1381 /* Userspace knobs for gpu hang simulation;
1382 * combines both a ring mask, and extra flags
1383 */
1384 u32 stop_rings;
1385#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1386#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1387
1388 /* For missed irq/seqno simulation. */
1389 unsigned int test_irq_rings;
6689c167
MA
1390
1391 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1392 bool reload_in_reset;
99584db3
DV
1393};
1394
b8efb17b
ZR
1395enum modeset_restore {
1396 MODESET_ON_LID_OPEN,
1397 MODESET_DONE,
1398 MODESET_SUSPENDED,
1399};
1400
500ea70d
RV
1401#define DP_AUX_A 0x40
1402#define DP_AUX_B 0x10
1403#define DP_AUX_C 0x20
1404#define DP_AUX_D 0x30
1405
11c1b657
XZ
1406#define DDC_PIN_B 0x05
1407#define DDC_PIN_C 0x04
1408#define DDC_PIN_D 0x06
1409
6acab15a 1410struct ddi_vbt_port_info {
ce4dd49e
DL
1411 /*
1412 * This is an index in the HDMI/DVI DDI buffer translation table.
1413 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1414 * populate this field.
1415 */
1416#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1417 uint8_t hdmi_level_shift;
311a2094
PZ
1418
1419 uint8_t supports_dvi:1;
1420 uint8_t supports_hdmi:1;
1421 uint8_t supports_dp:1;
500ea70d
RV
1422
1423 uint8_t alternate_aux_channel;
11c1b657 1424 uint8_t alternate_ddc_pin;
75067dde
AK
1425
1426 uint8_t dp_boost_level;
1427 uint8_t hdmi_boost_level;
6acab15a
PZ
1428};
1429
bfd7ebda
RV
1430enum psr_lines_to_wait {
1431 PSR_0_LINES_TO_WAIT = 0,
1432 PSR_1_LINE_TO_WAIT,
1433 PSR_4_LINES_TO_WAIT,
1434 PSR_8_LINES_TO_WAIT
83a7280e
PB
1435};
1436
41aa3448
RV
1437struct intel_vbt_data {
1438 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1439 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1440
1441 /* Feature bits */
1442 unsigned int int_tv_support:1;
1443 unsigned int lvds_dither:1;
1444 unsigned int lvds_vbt:1;
1445 unsigned int int_crt_support:1;
1446 unsigned int lvds_use_ssc:1;
1447 unsigned int display_clock_mode:1;
1448 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1449 unsigned int has_mipi:1;
41aa3448
RV
1450 int lvds_ssc_freq;
1451 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1452
83a7280e
PB
1453 enum drrs_support_type drrs_type;
1454
41aa3448
RV
1455 /* eDP */
1456 int edp_rate;
1457 int edp_lanes;
1458 int edp_preemphasis;
1459 int edp_vswing;
1460 bool edp_initialized;
1461 bool edp_support;
1462 int edp_bpp;
1463 struct edp_power_seq edp_pps;
1464
bfd7ebda
RV
1465 struct {
1466 bool full_link;
1467 bool require_aux_wakeup;
1468 int idle_frames;
1469 enum psr_lines_to_wait lines_to_wait;
1470 int tp1_wakeup_time;
1471 int tp2_tp3_wakeup_time;
1472 } psr;
1473
f00076d2
JN
1474 struct {
1475 u16 pwm_freq_hz;
39fbc9c8 1476 bool present;
f00076d2 1477 bool active_low_pwm;
1de6068e 1478 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1479 } backlight;
1480
d17c5443
SK
1481 /* MIPI DSI */
1482 struct {
3e6bd011 1483 u16 port;
d17c5443 1484 u16 panel_id;
d3b542fc
SK
1485 struct mipi_config *config;
1486 struct mipi_pps_data *pps;
1487 u8 seq_version;
1488 u32 size;
1489 u8 *data;
1490 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1491 } dsi;
1492
41aa3448
RV
1493 int crt_ddc_pin;
1494
1495 int child_dev_num;
768f69c9 1496 union child_device_config *child_dev;
6acab15a
PZ
1497
1498 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1499};
1500
77c122bc
VS
1501enum intel_ddb_partitioning {
1502 INTEL_DDB_PART_1_2,
1503 INTEL_DDB_PART_5_6, /* IVB+ */
1504};
1505
1fd527cc
VS
1506struct intel_wm_level {
1507 bool enable;
1508 uint32_t pri_val;
1509 uint32_t spr_val;
1510 uint32_t cur_val;
1511 uint32_t fbc_val;
1512};
1513
820c1980 1514struct ilk_wm_values {
609cedef
VS
1515 uint32_t wm_pipe[3];
1516 uint32_t wm_lp[3];
1517 uint32_t wm_lp_spr[3];
1518 uint32_t wm_linetime[3];
1519 bool enable_fbc_wm;
1520 enum intel_ddb_partitioning partitioning;
1521};
1522
262cd2e1
VS
1523struct vlv_pipe_wm {
1524 uint16_t primary;
1525 uint16_t sprite[2];
1526 uint8_t cursor;
1527};
ae80152d 1528
262cd2e1
VS
1529struct vlv_sr_wm {
1530 uint16_t plane;
1531 uint8_t cursor;
1532};
ae80152d 1533
262cd2e1
VS
1534struct vlv_wm_values {
1535 struct vlv_pipe_wm pipe[3];
1536 struct vlv_sr_wm sr;
0018fda1
VS
1537 struct {
1538 uint8_t cursor;
1539 uint8_t sprite[2];
1540 uint8_t primary;
1541 } ddl[3];
6eb1a681
VS
1542 uint8_t level;
1543 bool cxsr;
0018fda1
VS
1544};
1545
c193924e 1546struct skl_ddb_entry {
16160e3d 1547 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1548};
1549
1550static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1551{
16160e3d 1552 return entry->end - entry->start;
c193924e
DL
1553}
1554
08db6652
DL
1555static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1556 const struct skl_ddb_entry *e2)
1557{
1558 if (e1->start == e2->start && e1->end == e2->end)
1559 return true;
1560
1561 return false;
1562}
1563
c193924e 1564struct skl_ddb_allocation {
34bb56af 1565 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1566 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1567 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1568};
1569
2ac96d2a
PB
1570struct skl_wm_values {
1571 bool dirty[I915_MAX_PIPES];
c193924e 1572 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1573 uint32_t wm_linetime[I915_MAX_PIPES];
1574 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1575 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1576};
1577
1578struct skl_wm_level {
1579 bool plane_en[I915_MAX_PLANES];
1580 uint16_t plane_res_b[I915_MAX_PLANES];
1581 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1582};
1583
c67a470b 1584/*
765dab67
PZ
1585 * This struct helps tracking the state needed for runtime PM, which puts the
1586 * device in PCI D3 state. Notice that when this happens, nothing on the
1587 * graphics device works, even register access, so we don't get interrupts nor
1588 * anything else.
c67a470b 1589 *
765dab67
PZ
1590 * Every piece of our code that needs to actually touch the hardware needs to
1591 * either call intel_runtime_pm_get or call intel_display_power_get with the
1592 * appropriate power domain.
a8a8bd54 1593 *
765dab67
PZ
1594 * Our driver uses the autosuspend delay feature, which means we'll only really
1595 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1596 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1597 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1598 *
1599 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1600 * goes back to false exactly before we reenable the IRQs. We use this variable
1601 * to check if someone is trying to enable/disable IRQs while they're supposed
1602 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1603 * case it happens.
c67a470b 1604 *
765dab67 1605 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1606 */
5d584b2e 1607struct i915_runtime_pm {
1f814dac 1608 atomic_t wakeref_count;
2b19efeb 1609 atomic_t atomic_seq;
5d584b2e 1610 bool suspended;
2aeb7d3a 1611 bool irqs_enabled;
c67a470b
PZ
1612};
1613
926321d5
DV
1614enum intel_pipe_crc_source {
1615 INTEL_PIPE_CRC_SOURCE_NONE,
1616 INTEL_PIPE_CRC_SOURCE_PLANE1,
1617 INTEL_PIPE_CRC_SOURCE_PLANE2,
1618 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1619 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1620 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1621 INTEL_PIPE_CRC_SOURCE_TV,
1622 INTEL_PIPE_CRC_SOURCE_DP_B,
1623 INTEL_PIPE_CRC_SOURCE_DP_C,
1624 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1625 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1626 INTEL_PIPE_CRC_SOURCE_MAX,
1627};
1628
8bf1e9f1 1629struct intel_pipe_crc_entry {
ac2300d4 1630 uint32_t frame;
8bf1e9f1
SH
1631 uint32_t crc[5];
1632};
1633
b2c88f5b 1634#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1635struct intel_pipe_crc {
d538bbdf
DL
1636 spinlock_t lock;
1637 bool opened; /* exclusive access to the result file */
e5f75aca 1638 struct intel_pipe_crc_entry *entries;
926321d5 1639 enum intel_pipe_crc_source source;
d538bbdf 1640 int head, tail;
07144428 1641 wait_queue_head_t wq;
8bf1e9f1
SH
1642};
1643
f99d7069
DV
1644struct i915_frontbuffer_tracking {
1645 struct mutex lock;
1646
1647 /*
1648 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1649 * scheduled flips.
1650 */
1651 unsigned busy_bits;
1652 unsigned flip_bits;
1653};
1654
7225342a 1655struct i915_wa_reg {
f0f59a00 1656 i915_reg_t addr;
7225342a
MK
1657 u32 value;
1658 /* bitmask representing WA bits */
1659 u32 mask;
1660};
1661
1662#define I915_MAX_WA_REGS 16
1663
1664struct i915_workarounds {
1665 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1666 u32 count;
1667};
1668
cf9d2890
YZ
1669struct i915_virtual_gpu {
1670 bool active;
1671};
1672
5f19e2bf
JH
1673struct i915_execbuffer_params {
1674 struct drm_device *dev;
1675 struct drm_file *file;
1676 uint32_t dispatch_flags;
1677 uint32_t args_batch_start_offset;
af98714e 1678 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1679 struct intel_engine_cs *ring;
1680 struct drm_i915_gem_object *batch_obj;
1681 struct intel_context *ctx;
6a6ae79a 1682 struct drm_i915_gem_request *request;
5f19e2bf
JH
1683};
1684
aa363136
MR
1685/* used in computing the new watermarks state */
1686struct intel_wm_config {
1687 unsigned int num_pipes_active;
1688 bool sprites_enabled;
1689 bool sprites_scaled;
1690};
1691
77fec556 1692struct drm_i915_private {
f4c956ad 1693 struct drm_device *dev;
efab6d8d 1694 struct kmem_cache *objects;
e20d2ab7 1695 struct kmem_cache *vmas;
efab6d8d 1696 struct kmem_cache *requests;
f4c956ad 1697
5c969aa7 1698 const struct intel_device_info info;
f4c956ad
DV
1699
1700 int relative_constants_mode;
1701
1702 void __iomem *regs;
1703
907b28c5 1704 struct intel_uncore uncore;
f4c956ad 1705
cf9d2890
YZ
1706 struct i915_virtual_gpu vgpu;
1707
33a732f4
AD
1708 struct intel_guc guc;
1709
eb805623
DV
1710 struct intel_csr csr;
1711
5ea6e5e3 1712 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1713
f4c956ad
DV
1714 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1715 * controller on different i2c buses. */
1716 struct mutex gmbus_mutex;
1717
1718 /**
1719 * Base address of the gmbus and gpio block.
1720 */
1721 uint32_t gpio_mmio_base;
1722
b6fdd0f2
SS
1723 /* MMIO base address for MIPI regs */
1724 uint32_t mipi_mmio_base;
1725
443a389f
VS
1726 uint32_t psr_mmio_base;
1727
28c70f16
DV
1728 wait_queue_head_t gmbus_wait_queue;
1729
f4c956ad 1730 struct pci_dev *bridge_dev;
a4872ba6 1731 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1732 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1733 uint32_t last_seqno, next_seqno;
f4c956ad 1734
ba8286fa 1735 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1736 struct resource mch_res;
1737
f4c956ad
DV
1738 /* protects the irq masks */
1739 spinlock_t irq_lock;
1740
84c33a64
SG
1741 /* protects the mmio flip data */
1742 spinlock_t mmio_flip_lock;
1743
f8b79e58
ID
1744 bool display_irqs_enabled;
1745
9ee32fea
DV
1746 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1747 struct pm_qos_request pm_qos;
1748
a580516d
VS
1749 /* Sideband mailbox protection */
1750 struct mutex sb_lock;
f4c956ad
DV
1751
1752 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1753 union {
1754 u32 irq_mask;
1755 u32 de_irq_mask[I915_MAX_PIPES];
1756 };
f4c956ad 1757 u32 gt_irq_mask;
605cd25b 1758 u32 pm_irq_mask;
a6706b45 1759 u32 pm_rps_events;
91d181dd 1760 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1761
5fcece80 1762 struct i915_hotplug hotplug;
5c3fe8b0 1763 struct i915_fbc fbc;
439d7ac0 1764 struct i915_drrs drrs;
f4c956ad 1765 struct intel_opregion opregion;
41aa3448 1766 struct intel_vbt_data vbt;
f4c956ad 1767
d9ceb816
JB
1768 bool preserve_bios_swizzle;
1769
f4c956ad
DV
1770 /* overlay */
1771 struct intel_overlay *overlay;
f4c956ad 1772
58c68779 1773 /* backlight registers and fields in struct intel_panel */
07f11d49 1774 struct mutex backlight_lock;
31ad8ec6 1775
f4c956ad 1776 /* LVDS info */
f4c956ad
DV
1777 bool no_aux_handshake;
1778
e39b999a
VS
1779 /* protects panel power sequencer state */
1780 struct mutex pps_mutex;
1781
f4c956ad 1782 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1783 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1784
1785 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1786 unsigned int skl_boot_cdclk;
44913155 1787 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1788 unsigned int max_dotclk_freq;
6bcda4f0 1789 unsigned int hpll_freq;
bfa7df01 1790 unsigned int czclk_freq;
f4c956ad 1791
645416f5
DV
1792 /**
1793 * wq - Driver workqueue for GEM.
1794 *
1795 * NOTE: Work items scheduled here are not allowed to grab any modeset
1796 * locks, for otherwise the flushing done in the pageflip code will
1797 * result in deadlocks.
1798 */
f4c956ad
DV
1799 struct workqueue_struct *wq;
1800
1801 /* Display functions */
1802 struct drm_i915_display_funcs display;
1803
1804 /* PCH chipset type */
1805 enum intel_pch pch_type;
17a303ec 1806 unsigned short pch_id;
f4c956ad
DV
1807
1808 unsigned long quirks;
1809
b8efb17b
ZR
1810 enum modeset_restore modeset_restore;
1811 struct mutex modeset_restore_lock;
673a394b 1812
a7bbbd63 1813 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1814 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1815
4b5aed62 1816 struct i915_gem_mm mm;
ad46cb53
CW
1817 DECLARE_HASHTABLE(mm_structs, 7);
1818 struct mutex mm_lock;
8781342d 1819
8781342d
DV
1820 /* Kernel Modesetting */
1821
9b9d172d 1822 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1823
76c4ac04
DL
1824 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1825 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1826 wait_queue_head_t pending_flip_queue;
1827
c4597872
DV
1828#ifdef CONFIG_DEBUG_FS
1829 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1830#endif
1831
e72f9fbf
DV
1832 int num_shared_dpll;
1833 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1834 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1835
7225342a 1836 struct i915_workarounds workarounds;
888b5995 1837
652c393a
JB
1838 /* Reclocking support */
1839 bool render_reclock_avail;
f99d7069
DV
1840
1841 struct i915_frontbuffer_tracking fb_tracking;
1842
652c393a 1843 u16 orig_clock;
f97108d1 1844
c4804411 1845 bool mchbar_need_disable;
f97108d1 1846
a4da4fa4
DV
1847 struct intel_l3_parity l3_parity;
1848
59124506
BW
1849 /* Cannot be determined by PCIID. You must always read a register. */
1850 size_t ellc_size;
1851
c6a828d3 1852 /* gen6+ rps state */
c85aa885 1853 struct intel_gen6_power_mgmt rps;
c6a828d3 1854
20e4d407
DV
1855 /* ilk-only ips/rps state. Everything in here is protected by the global
1856 * mchdev_lock in intel_pm.c */
c85aa885 1857 struct intel_ilk_power_mgmt ips;
b5e50c3f 1858
83c00f55 1859 struct i915_power_domains power_domains;
a38911a3 1860
a031d709 1861 struct i915_psr psr;
3f51e471 1862
99584db3 1863 struct i915_gpu_error gpu_error;
ae681d96 1864
c9cddffc
JB
1865 struct drm_i915_gem_object *vlv_pctx;
1866
0695726e 1867#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1868 /* list of fbdev register on this device */
1869 struct intel_fbdev *fbdev;
82e3b8c1 1870 struct work_struct fbdev_suspend_work;
4520f53a 1871#endif
e953fd7b
CW
1872
1873 struct drm_property *broadcast_rgb_property;
3f43c48d 1874 struct drm_property *force_audio_property;
e3689190 1875
58fddc28 1876 /* hda/i915 audio component */
51e1d83c 1877 struct i915_audio_component *audio_component;
58fddc28 1878 bool audio_component_registered;
4a21ef7d
LY
1879 /**
1880 * av_mutex - mutex for audio/video sync
1881 *
1882 */
1883 struct mutex av_mutex;
58fddc28 1884
254f965c 1885 uint32_t hw_context_size;
a33afea5 1886 struct list_head context_list;
f4c956ad 1887
3e68320e 1888 u32 fdi_rx_config;
68d18ad7 1889
70722468
VS
1890 u32 chv_phy_control;
1891
842f1c8b 1892 u32 suspend_count;
bc87229f 1893 bool suspended_to_idle;
f4c956ad 1894 struct i915_suspend_saved_registers regfile;
ddeea5b0 1895 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1896
53615a5e
VS
1897 struct {
1898 /*
1899 * Raw watermark latency values:
1900 * in 0.1us units for WM0,
1901 * in 0.5us units for WM1+.
1902 */
1903 /* primary */
1904 uint16_t pri_latency[5];
1905 /* sprite */
1906 uint16_t spr_latency[5];
1907 /* cursor */
1908 uint16_t cur_latency[5];
2af30a5c
PB
1909 /*
1910 * Raw watermark memory latency values
1911 * for SKL for all 8 levels
1912 * in 1us units.
1913 */
1914 uint16_t skl_latency[8];
609cedef 1915
aa363136
MR
1916 /* Committed wm config */
1917 struct intel_wm_config config;
1918
2d41c0b5
PB
1919 /*
1920 * The skl_wm_values structure is a bit too big for stack
1921 * allocation, so we keep the staging struct where we store
1922 * intermediate results here instead.
1923 */
1924 struct skl_wm_values skl_results;
1925
609cedef 1926 /* current hardware state */
2d41c0b5
PB
1927 union {
1928 struct ilk_wm_values hw;
1929 struct skl_wm_values skl_hw;
0018fda1 1930 struct vlv_wm_values vlv;
2d41c0b5 1931 };
58590c14
VS
1932
1933 uint8_t max_level;
53615a5e
VS
1934 } wm;
1935
8a187455
PZ
1936 struct i915_runtime_pm pm;
1937
a83014d3
OM
1938 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1939 struct {
5f19e2bf 1940 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1941 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1942 struct list_head *vmas);
a83014d3
OM
1943 int (*init_rings)(struct drm_device *dev);
1944 void (*cleanup_ring)(struct intel_engine_cs *ring);
1945 void (*stop_ring)(struct intel_engine_cs *ring);
1946 } gt;
1947
9e458034
SJ
1948 bool edp_low_vswing;
1949
3be60de9
VS
1950 /* perform PHY state sanity checks? */
1951 bool chv_phy_assert[2];
1952
0bdf5a05
TI
1953 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1954
bdf1e7e3
DV
1955 /*
1956 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1957 * will be rejected. Instead look for a better place.
1958 */
77fec556 1959};
1da177e4 1960
2c1792a1
CW
1961static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1962{
1963 return dev->dev_private;
1964}
1965
888d0d42
ID
1966static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1967{
1968 return to_i915(dev_get_drvdata(dev));
1969}
1970
33a732f4
AD
1971static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1972{
1973 return container_of(guc, struct drm_i915_private, guc);
1974}
1975
b4519513
CW
1976/* Iterate over initialised rings */
1977#define for_each_ring(ring__, dev_priv__, i__) \
1978 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
95150bdf 1979 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
b4519513 1980
b1d7e4b4
WF
1981enum hdmi_force_audio {
1982 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1983 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1984 HDMI_AUDIO_AUTO, /* trust EDID */
1985 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1986};
1987
190d6cd5 1988#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1989
37e680a1
CW
1990struct drm_i915_gem_object_ops {
1991 /* Interface between the GEM object and its backing storage.
1992 * get_pages() is called once prior to the use of the associated set
1993 * of pages before to binding them into the GTT, and put_pages() is
1994 * called after we no longer need them. As we expect there to be
1995 * associated cost with migrating pages between the backing storage
1996 * and making them available for the GPU (e.g. clflush), we may hold
1997 * onto the pages after they are no longer referenced by the GPU
1998 * in case they may be used again shortly (for example migrating the
1999 * pages to a different memory domain within the GTT). put_pages()
2000 * will therefore most likely be called when the object itself is
2001 * being released or under memory pressure (where we attempt to
2002 * reap pages for the shrinker).
2003 */
2004 int (*get_pages)(struct drm_i915_gem_object *);
2005 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2006 int (*dmabuf_export)(struct drm_i915_gem_object *);
2007 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2008};
2009
a071fa00
DV
2010/*
2011 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2012 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2013 * doesn't mean that the hw necessarily already scans it out, but that any
2014 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2015 *
2016 * We have one bit per pipe and per scanout plane type.
2017 */
d1b9d039
SAK
2018#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2019#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2020#define INTEL_FRONTBUFFER_BITS \
2021 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2022#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2023 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2024#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2025 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2026#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2027 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2028#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2029 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2030#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2031 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2032
673a394b 2033struct drm_i915_gem_object {
c397b908 2034 struct drm_gem_object base;
673a394b 2035
37e680a1
CW
2036 const struct drm_i915_gem_object_ops *ops;
2037
2f633156
BW
2038 /** List of VMAs backed by this object */
2039 struct list_head vma_list;
2040
c1ad11fc
CW
2041 /** Stolen memory for this object, instead of being backed by shmem. */
2042 struct drm_mm_node *stolen;
35c20a60 2043 struct list_head global_list;
673a394b 2044
b4716185 2045 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2046 /** Used in execbuf to temporarily hold a ref */
2047 struct list_head obj_exec_link;
673a394b 2048
8d9d5744 2049 struct list_head batch_pool_link;
493018dc 2050
673a394b 2051 /**
65ce3027
CW
2052 * This is set if the object is on the active lists (has pending
2053 * rendering and so a non-zero seqno), and is not set if it i s on
2054 * inactive (ready to be unbound) list.
673a394b 2055 */
b4716185 2056 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2057
2058 /**
2059 * This is set if the object has been written to since last bound
2060 * to the GTT
2061 */
0206e353 2062 unsigned int dirty:1;
778c3544
DV
2063
2064 /**
2065 * Fence register bits (if any) for this object. Will be set
2066 * as needed when mapped into the GTT.
2067 * Protected by dev->struct_mutex.
778c3544 2068 */
4b9de737 2069 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2070
778c3544
DV
2071 /**
2072 * Advice: are the backing pages purgeable?
2073 */
0206e353 2074 unsigned int madv:2;
778c3544 2075
778c3544
DV
2076 /**
2077 * Current tiling mode for the object.
2078 */
0206e353 2079 unsigned int tiling_mode:2;
5d82e3e6
CW
2080 /**
2081 * Whether the tiling parameters for the currently associated fence
2082 * register have changed. Note that for the purposes of tracking
2083 * tiling changes we also treat the unfenced register, the register
2084 * slot that the object occupies whilst it executes a fenced
2085 * command (such as BLT on gen2/3), as a "fence".
2086 */
2087 unsigned int fence_dirty:1;
778c3544 2088
75e9e915
DV
2089 /**
2090 * Is the object at the current location in the gtt mappable and
2091 * fenceable? Used to avoid costly recalculations.
2092 */
0206e353 2093 unsigned int map_and_fenceable:1;
75e9e915 2094
fb7d516a
DV
2095 /**
2096 * Whether the current gtt mapping needs to be mappable (and isn't just
2097 * mappable by accident). Track pin and fault separate for a more
2098 * accurate mappable working set.
2099 */
0206e353 2100 unsigned int fault_mappable:1;
fb7d516a 2101
24f3a8cf
AG
2102 /*
2103 * Is the object to be mapped as read-only to the GPU
2104 * Only honoured if hardware has relevant pte bit
2105 */
2106 unsigned long gt_ro:1;
651d794f 2107 unsigned int cache_level:3;
0f71979a 2108 unsigned int cache_dirty:1;
93dfb40c 2109
a071fa00
DV
2110 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2111
8a0c39b1
TU
2112 unsigned int pin_display;
2113
9da3da66 2114 struct sg_table *pages;
a5570178 2115 int pages_pin_count;
ee286370
CW
2116 struct get_page {
2117 struct scatterlist *sg;
2118 int last;
2119 } get_page;
673a394b 2120
1286ff73 2121 /* prime dma-buf support */
9a70cc2a
DA
2122 void *dma_buf_vmapping;
2123 int vmapping_count;
2124
b4716185
CW
2125 /** Breadcrumb of last rendering to the buffer.
2126 * There can only be one writer, but we allow for multiple readers.
2127 * If there is a writer that necessarily implies that all other
2128 * read requests are complete - but we may only be lazily clearing
2129 * the read requests. A read request is naturally the most recent
2130 * request on a ring, so we may have two different write and read
2131 * requests on one ring where the write request is older than the
2132 * read request. This allows for the CPU to read from an active
2133 * buffer by only waiting for the write to complete.
2134 * */
2135 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2136 struct drm_i915_gem_request *last_write_req;
caea7476 2137 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2138 struct drm_i915_gem_request *last_fenced_req;
673a394b 2139
778c3544 2140 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2141 uint32_t stride;
673a394b 2142
80075d49
DV
2143 /** References from framebuffers, locks out tiling changes. */
2144 unsigned long framebuffer_references;
2145
280b713b 2146 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2147 unsigned long *bit_17;
280b713b 2148
5cc9ed4b 2149 union {
6a2c4232
CW
2150 /** for phy allocated objects */
2151 struct drm_dma_handle *phys_handle;
2152
5cc9ed4b
CW
2153 struct i915_gem_userptr {
2154 uintptr_t ptr;
2155 unsigned read_only :1;
2156 unsigned workers :4;
2157#define I915_GEM_USERPTR_MAX_WORKERS 15
2158
ad46cb53
CW
2159 struct i915_mm_struct *mm;
2160 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2161 struct work_struct *work;
2162 } userptr;
2163 };
2164};
62b8b215 2165#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2166
a071fa00
DV
2167void i915_gem_track_fb(struct drm_i915_gem_object *old,
2168 struct drm_i915_gem_object *new,
2169 unsigned frontbuffer_bits);
2170
673a394b
EA
2171/**
2172 * Request queue structure.
2173 *
2174 * The request queue allows us to note sequence numbers that have been emitted
2175 * and may be associated with active buffers to be retired.
2176 *
97b2a6a1
JH
2177 * By keeping this list, we can avoid having to do questionable sequence
2178 * number comparisons on buffer last_read|write_seqno. It also allows an
2179 * emission time to be associated with the request for tracking how far ahead
2180 * of the GPU the submission is.
b3a38998
NH
2181 *
2182 * The requests are reference counted, so upon creation they should have an
2183 * initial reference taken using kref_init
673a394b
EA
2184 */
2185struct drm_i915_gem_request {
abfe262a
JH
2186 struct kref ref;
2187
852835f3 2188 /** On Which ring this request was generated */
efab6d8d 2189 struct drm_i915_private *i915;
a4872ba6 2190 struct intel_engine_cs *ring;
852835f3 2191
821485dc
CW
2192 /** GEM sequence number associated with the previous request,
2193 * when the HWS breadcrumb is equal to this the GPU is processing
2194 * this request.
2195 */
2196 u32 previous_seqno;
2197
2198 /** GEM sequence number associated with this request,
2199 * when the HWS breadcrumb is equal or greater than this the GPU
2200 * has finished processing this request.
2201 */
2202 u32 seqno;
673a394b 2203
7d736f4f
MK
2204 /** Position in the ringbuffer of the start of the request */
2205 u32 head;
2206
72f95afa
NH
2207 /**
2208 * Position in the ringbuffer of the start of the postfix.
2209 * This is required to calculate the maximum available ringbuffer
2210 * space without overwriting the postfix.
2211 */
2212 u32 postfix;
2213
2214 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2215 u32 tail;
2216
b3a38998 2217 /**
a8c6ecb3 2218 * Context and ring buffer related to this request
b3a38998
NH
2219 * Contexts are refcounted, so when this request is associated with a
2220 * context, we must increment the context's refcount, to guarantee that
2221 * it persists while any request is linked to it. Requests themselves
2222 * are also refcounted, so the request will only be freed when the last
2223 * reference to it is dismissed, and the code in
2224 * i915_gem_request_free() will then decrement the refcount on the
2225 * context.
2226 */
273497e5 2227 struct intel_context *ctx;
98e1bd4a 2228 struct intel_ringbuffer *ringbuf;
0e50e96b 2229
dc4be607
JH
2230 /** Batch buffer related to this request if any (used for
2231 error state dump only) */
7d736f4f
MK
2232 struct drm_i915_gem_object *batch_obj;
2233
673a394b
EA
2234 /** Time at which this request was emitted, in jiffies. */
2235 unsigned long emitted_jiffies;
2236
b962442e 2237 /** global list entry for this request */
673a394b 2238 struct list_head list;
b962442e 2239
f787a5f5 2240 struct drm_i915_file_private *file_priv;
b962442e
EA
2241 /** file_priv list entry for this request */
2242 struct list_head client_list;
67e2937b 2243
071c92de
MK
2244 /** process identifier submitting this request */
2245 struct pid *pid;
2246
6d3d8274
NH
2247 /**
2248 * The ELSP only accepts two elements at a time, so we queue
2249 * context/tail pairs on a given queue (ring->execlist_queue) until the
2250 * hardware is available. The queue serves a double purpose: we also use
2251 * it to keep track of the up to 2 contexts currently in the hardware
2252 * (usually one in execution and the other queued up by the GPU): We
2253 * only remove elements from the head of the queue when the hardware
2254 * informs us that an element has been completed.
2255 *
2256 * All accesses to the queue are mediated by a spinlock
2257 * (ring->execlist_lock).
2258 */
2259
2260 /** Execlist link in the submission queue.*/
2261 struct list_head execlist_link;
2262
2263 /** Execlists no. of times this request has been sent to the ELSP */
2264 int elsp_submitted;
2265
673a394b
EA
2266};
2267
6689cb2b 2268int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2269 struct intel_context *ctx,
2270 struct drm_i915_gem_request **req_out);
29b1b415 2271void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2272void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2273int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2274 struct drm_file *file);
abfe262a 2275
b793a00a
JH
2276static inline uint32_t
2277i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2278{
2279 return req ? req->seqno : 0;
2280}
2281
2282static inline struct intel_engine_cs *
2283i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2284{
2285 return req ? req->ring : NULL;
2286}
2287
b2cfe0ab 2288static inline struct drm_i915_gem_request *
abfe262a
JH
2289i915_gem_request_reference(struct drm_i915_gem_request *req)
2290{
b2cfe0ab
CW
2291 if (req)
2292 kref_get(&req->ref);
2293 return req;
abfe262a
JH
2294}
2295
2296static inline void
2297i915_gem_request_unreference(struct drm_i915_gem_request *req)
2298{
f245860e 2299 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2300 kref_put(&req->ref, i915_gem_request_free);
2301}
2302
41037f9f
CW
2303static inline void
2304i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2305{
b833bb61
ML
2306 struct drm_device *dev;
2307
2308 if (!req)
2309 return;
41037f9f 2310
b833bb61
ML
2311 dev = req->ring->dev;
2312 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2313 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2314}
2315
abfe262a
JH
2316static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2317 struct drm_i915_gem_request *src)
2318{
2319 if (src)
2320 i915_gem_request_reference(src);
2321
2322 if (*pdst)
2323 i915_gem_request_unreference(*pdst);
2324
2325 *pdst = src;
2326}
2327
1b5a433a
JH
2328/*
2329 * XXX: i915_gem_request_completed should be here but currently needs the
2330 * definition of i915_seqno_passed() which is below. It will be moved in
2331 * a later patch when the call to i915_seqno_passed() is obsoleted...
2332 */
2333
351e3db2
BV
2334/*
2335 * A command that requires special handling by the command parser.
2336 */
2337struct drm_i915_cmd_descriptor {
2338 /*
2339 * Flags describing how the command parser processes the command.
2340 *
2341 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2342 * a length mask if not set
2343 * CMD_DESC_SKIP: The command is allowed but does not follow the
2344 * standard length encoding for the opcode range in
2345 * which it falls
2346 * CMD_DESC_REJECT: The command is never allowed
2347 * CMD_DESC_REGISTER: The command should be checked against the
2348 * register whitelist for the appropriate ring
2349 * CMD_DESC_MASTER: The command is allowed if the submitting process
2350 * is the DRM master
2351 */
2352 u32 flags;
2353#define CMD_DESC_FIXED (1<<0)
2354#define CMD_DESC_SKIP (1<<1)
2355#define CMD_DESC_REJECT (1<<2)
2356#define CMD_DESC_REGISTER (1<<3)
2357#define CMD_DESC_BITMASK (1<<4)
2358#define CMD_DESC_MASTER (1<<5)
2359
2360 /*
2361 * The command's unique identification bits and the bitmask to get them.
2362 * This isn't strictly the opcode field as defined in the spec and may
2363 * also include type, subtype, and/or subop fields.
2364 */
2365 struct {
2366 u32 value;
2367 u32 mask;
2368 } cmd;
2369
2370 /*
2371 * The command's length. The command is either fixed length (i.e. does
2372 * not include a length field) or has a length field mask. The flag
2373 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2374 * a length mask. All command entries in a command table must include
2375 * length information.
2376 */
2377 union {
2378 u32 fixed;
2379 u32 mask;
2380 } length;
2381
2382 /*
2383 * Describes where to find a register address in the command to check
2384 * against the ring's register whitelist. Only valid if flags has the
2385 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2386 *
2387 * A non-zero step value implies that the command may access multiple
2388 * registers in sequence (e.g. LRI), in that case step gives the
2389 * distance in dwords between individual offset fields.
351e3db2
BV
2390 */
2391 struct {
2392 u32 offset;
2393 u32 mask;
6a65c5b9 2394 u32 step;
351e3db2
BV
2395 } reg;
2396
2397#define MAX_CMD_DESC_BITMASKS 3
2398 /*
2399 * Describes command checks where a particular dword is masked and
2400 * compared against an expected value. If the command does not match
2401 * the expected value, the parser rejects it. Only valid if flags has
2402 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2403 * are valid.
d4d48035
BV
2404 *
2405 * If the check specifies a non-zero condition_mask then the parser
2406 * only performs the check when the bits specified by condition_mask
2407 * are non-zero.
351e3db2
BV
2408 */
2409 struct {
2410 u32 offset;
2411 u32 mask;
2412 u32 expected;
d4d48035
BV
2413 u32 condition_offset;
2414 u32 condition_mask;
351e3db2
BV
2415 } bits[MAX_CMD_DESC_BITMASKS];
2416};
2417
2418/*
2419 * A table of commands requiring special handling by the command parser.
2420 *
2421 * Each ring has an array of tables. Each table consists of an array of command
2422 * descriptors, which must be sorted with command opcodes in ascending order.
2423 */
2424struct drm_i915_cmd_table {
2425 const struct drm_i915_cmd_descriptor *table;
2426 int count;
2427};
2428
dbbe9127 2429/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2430#define __I915__(p) ({ \
2431 struct drm_i915_private *__p; \
2432 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2433 __p = (struct drm_i915_private *)p; \
2434 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2435 __p = to_i915((struct drm_device *)p); \
2436 else \
2437 BUILD_BUG(); \
2438 __p; \
2439})
dbbe9127 2440#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2441#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2442#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2443
e87a005d
JN
2444#define REVID_FOREVER 0xff
2445/*
2446 * Return true if revision is in range [since,until] inclusive.
2447 *
2448 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2449 */
2450#define IS_REVID(p, since, until) \
2451 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2452
87f1f465
CW
2453#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2454#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2455#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2456#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2457#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2458#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2459#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2460#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2461#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2462#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2463#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2464#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2465#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2466#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2467#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2468#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2469#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2470#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2471#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2472 INTEL_DEVID(dev) == 0x0152 || \
2473 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2474#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2475#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2476#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2477#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2478#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2479#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2480#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2481#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2482#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2483 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2484#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2485 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2486 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2487 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2488/* ULX machines are also considered ULT. */
2489#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2490 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2491#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2492 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2493#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2494 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2495#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2496 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2497/* ULX machines are also considered ULT. */
87f1f465
CW
2498#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2499 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2500#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2501 INTEL_DEVID(dev) == 0x1913 || \
2502 INTEL_DEVID(dev) == 0x1916 || \
2503 INTEL_DEVID(dev) == 0x1921 || \
2504 INTEL_DEVID(dev) == 0x1926)
2505#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2506 INTEL_DEVID(dev) == 0x1915 || \
2507 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2508#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2509 INTEL_DEVID(dev) == 0x5913 || \
2510 INTEL_DEVID(dev) == 0x5916 || \
2511 INTEL_DEVID(dev) == 0x5921 || \
2512 INTEL_DEVID(dev) == 0x5926)
2513#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2514 INTEL_DEVID(dev) == 0x5915 || \
2515 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2516#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2517 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2518#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2519 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2520
b833d685 2521#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2522
ef712bb4
JN
2523#define SKL_REVID_A0 0x0
2524#define SKL_REVID_B0 0x1
2525#define SKL_REVID_C0 0x2
2526#define SKL_REVID_D0 0x3
2527#define SKL_REVID_E0 0x4
2528#define SKL_REVID_F0 0x5
2529
e87a005d
JN
2530#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2531
ef712bb4 2532#define BXT_REVID_A0 0x0
fffda3f4 2533#define BXT_REVID_A1 0x1
ef712bb4
JN
2534#define BXT_REVID_B0 0x3
2535#define BXT_REVID_C0 0x9
6c74c87f 2536
e87a005d
JN
2537#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2538
85436696
JB
2539/*
2540 * The genX designation typically refers to the render engine, so render
2541 * capability related checks should use IS_GEN, while display and other checks
2542 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2543 * chips, etc.).
2544 */
cae5852d
ZN
2545#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2546#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2547#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2548#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2549#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2550#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2551#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2552#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2553
73ae478c
BW
2554#define RENDER_RING (1<<RCS)
2555#define BSD_RING (1<<VCS)
2556#define BLT_RING (1<<BCS)
2557#define VEBOX_RING (1<<VECS)
845f74a7 2558#define BSD2_RING (1<<VCS2)
63c42e56 2559#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2560#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2561#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2562#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2563#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2564#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2565 __I915__(dev)->ellc_size)
cae5852d
ZN
2566#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2567
254f965c 2568#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2569#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2570#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2571#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2572#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2573
05394f39 2574#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2575#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2576
b45305fc
DV
2577/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2578#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2579
2580/* WaRsDisableCoarsePowerGating:skl,bxt */
2581#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2582 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2583 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2584/*
2585 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2586 * even when in MSI mode. This results in spurious interrupt warnings if the
2587 * legacy irq no. is shared with another device. The kernel then disables that
2588 * interrupt source and so prevents the other device from working properly.
2589 */
2590#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2591#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2592
cae5852d
ZN
2593/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2594 * rows, which changed the alignment requirements and fence programming.
2595 */
2596#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2597 IS_I915GM(dev)))
cae5852d
ZN
2598#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2599#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2600
2601#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2602#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2603#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2604
dbf7786e 2605#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2606
0c9b3715
JN
2607#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2608 INTEL_INFO(dev)->gen >= 9)
2609
dd93be58 2610#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2611#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2612#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2613 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2614 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2615#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2616 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2617 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2618 IS_KABYLAKE(dev))
58abf1da
RV
2619#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2620#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2621
7b403ffb 2622#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2623
2b81b844
RV
2624#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2625#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2626
a9ed33ca
AJ
2627#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2628 INTEL_INFO(dev)->gen >= 8)
2629
97d3308a 2630#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2631 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2632 !IS_BROXTON(dev))
97d3308a 2633
17a303ec
PZ
2634#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2635#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2636#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2637#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2638#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2639#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2640#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2641#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2642#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2643#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2644
f2fbc690 2645#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2646#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2647#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2648#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2649#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2650#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2651#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2652#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2653#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2654
666a4537
WB
2655#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2656 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2657
040d2baa
BW
2658/* DPF == dynamic parity feature */
2659#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2660#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2661
c8735b0c 2662#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2663#define GEN9_FREQ_SCALER 3
c8735b0c 2664
05394f39
CW
2665#include "i915_trace.h"
2666
baa70943 2667extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2668extern int i915_max_ioctl;
2669
1751fcf9
ML
2670extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2671extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2672
d330a953
JN
2673/* i915_params.c */
2674struct i915_params {
2675 int modeset;
2676 int panel_ignore_lid;
d330a953 2677 int semaphores;
d330a953
JN
2678 int lvds_channel_mode;
2679 int panel_use_ssc;
2680 int vbt_sdvo_panel_type;
2681 int enable_rc6;
443646c7 2682 int enable_dc;
d330a953 2683 int enable_fbc;
d330a953 2684 int enable_ppgtt;
127f1003 2685 int enable_execlists;
d330a953
JN
2686 int enable_psr;
2687 unsigned int preliminary_hw_support;
2688 int disable_power_well;
2689 int enable_ips;
e5aa6541 2690 int invert_brightness;
351e3db2 2691 int enable_cmd_parser;
e5aa6541
DL
2692 /* leave bools at the end to not create holes */
2693 bool enable_hangcheck;
73831236 2694 bool fastboot;
d330a953 2695 bool prefault_disable;
5bedeb2d 2696 bool load_detect_test;
d330a953 2697 bool reset;
a0bae57f 2698 bool disable_display;
7a10dfa6 2699 bool disable_vtd_wa;
63dc0449
AD
2700 bool enable_guc_submission;
2701 int guc_log_level;
84c33a64 2702 int use_mmio_flip;
48572edd 2703 int mmio_debug;
e2c719b7 2704 bool verbose_state_checks;
c5b852f3 2705 bool nuclear_pageflip;
9e458034 2706 int edp_vswing;
d330a953
JN
2707};
2708extern struct i915_params i915 __read_mostly;
2709
1da177e4 2710 /* i915_dma.c */
22eae947 2711extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2712extern int i915_driver_unload(struct drm_device *);
2885f6ac 2713extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2714extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2715extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2716 struct drm_file *file);
673a394b 2717extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2718 struct drm_file *file);
c43b5634 2719#ifdef CONFIG_COMPAT
0d6aa60b
DA
2720extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2721 unsigned long arg);
c43b5634 2722#endif
8e96d9c4 2723extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2724extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2725extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2726extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2727extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2728extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2729extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2730int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2731
77913b39
JN
2732/* intel_hotplug.c */
2733void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2734void intel_hpd_init(struct drm_i915_private *dev_priv);
2735void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2736void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2737bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2738
1da177e4 2739/* i915_irq.c */
10cd45b6 2740void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2741__printf(3, 4)
2742void i915_handle_error(struct drm_device *dev, bool wedged,
2743 const char *fmt, ...);
1da177e4 2744
b963291c 2745extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2746int intel_irq_install(struct drm_i915_private *dev_priv);
2747void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2748
2749extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2750extern void intel_uncore_early_sanitize(struct drm_device *dev,
2751 bool restore_forcewake);
907b28c5 2752extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2753extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2754extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2755extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2756const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2757void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2758 enum forcewake_domains domains);
59bad947 2759void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2760 enum forcewake_domains domains);
a6111f7b
CW
2761/* Like above but the caller must manage the uncore.lock itself.
2762 * Must be used with I915_READ_FW and friends.
2763 */
2764void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2765 enum forcewake_domains domains);
2766void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2767 enum forcewake_domains domains);
59bad947 2768void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2769static inline bool intel_vgpu_active(struct drm_device *dev)
2770{
2771 return to_i915(dev)->vgpu.active;
2772}
b1f14ad0 2773
7c463586 2774void
50227e1c 2775i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2776 u32 status_mask);
7c463586
KP
2777
2778void
50227e1c 2779i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2780 u32 status_mask);
7c463586 2781
f8b79e58
ID
2782void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2783void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2784void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2785 uint32_t mask,
2786 uint32_t bits);
fbdedaea
VS
2787void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2788 uint32_t interrupt_mask,
2789 uint32_t enabled_irq_mask);
2790static inline void
2791ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2792{
2793 ilk_update_display_irq(dev_priv, bits, bits);
2794}
2795static inline void
2796ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2797{
2798 ilk_update_display_irq(dev_priv, bits, 0);
2799}
013d3752
VS
2800void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2801 enum pipe pipe,
2802 uint32_t interrupt_mask,
2803 uint32_t enabled_irq_mask);
2804static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2805 enum pipe pipe, uint32_t bits)
2806{
2807 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2808}
2809static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2810 enum pipe pipe, uint32_t bits)
2811{
2812 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2813}
47339cd9
DV
2814void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2815 uint32_t interrupt_mask,
2816 uint32_t enabled_irq_mask);
14443261
VS
2817static inline void
2818ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2819{
2820 ibx_display_interrupt_update(dev_priv, bits, bits);
2821}
2822static inline void
2823ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2824{
2825 ibx_display_interrupt_update(dev_priv, bits, 0);
2826}
2827
f8b79e58 2828
673a394b 2829/* i915_gem.c */
673a394b
EA
2830int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2831 struct drm_file *file_priv);
2832int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2833 struct drm_file *file_priv);
2834int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2835 struct drm_file *file_priv);
2836int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2837 struct drm_file *file_priv);
de151cf6
JB
2838int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2839 struct drm_file *file_priv);
673a394b
EA
2840int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2841 struct drm_file *file_priv);
2842int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2843 struct drm_file *file_priv);
ba8b7ccb 2844void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2845 struct drm_i915_gem_request *req);
adeca76d 2846void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2847int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2848 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2849 struct list_head *vmas);
673a394b
EA
2850int i915_gem_execbuffer(struct drm_device *dev, void *data,
2851 struct drm_file *file_priv);
76446cac
JB
2852int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2853 struct drm_file *file_priv);
673a394b
EA
2854int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2855 struct drm_file *file_priv);
199adf40
BW
2856int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2857 struct drm_file *file);
2858int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2859 struct drm_file *file);
673a394b
EA
2860int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2861 struct drm_file *file_priv);
3ef94daa
CW
2862int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
673a394b
EA
2864int i915_gem_set_tiling(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
2866int i915_gem_get_tiling(struct drm_device *dev, void *data,
2867 struct drm_file *file_priv);
5cc9ed4b
CW
2868int i915_gem_init_userptr(struct drm_device *dev);
2869int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2870 struct drm_file *file);
5a125c3c
EA
2871int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2872 struct drm_file *file_priv);
23ba4fd0
BW
2873int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2874 struct drm_file *file_priv);
673a394b 2875void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2876void *i915_gem_object_alloc(struct drm_device *dev);
2877void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2878void i915_gem_object_init(struct drm_i915_gem_object *obj,
2879 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2880struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2881 size_t size);
ea70299d
DG
2882struct drm_i915_gem_object *i915_gem_object_create_from_data(
2883 struct drm_device *dev, const void *data, size_t size);
673a394b 2884void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2885void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2886
0875546c
DV
2887/* Flags used by pin/bind&friends. */
2888#define PIN_MAPPABLE (1<<0)
2889#define PIN_NONBLOCK (1<<1)
2890#define PIN_GLOBAL (1<<2)
2891#define PIN_OFFSET_BIAS (1<<3)
2892#define PIN_USER (1<<4)
2893#define PIN_UPDATE (1<<5)
101b506a
MT
2894#define PIN_ZONE_4G (1<<6)
2895#define PIN_HIGH (1<<7)
506a8e87 2896#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2897#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2898int __must_check
2899i915_gem_object_pin(struct drm_i915_gem_object *obj,
2900 struct i915_address_space *vm,
2901 uint32_t alignment,
2902 uint64_t flags);
2903int __must_check
2904i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2905 const struct i915_ggtt_view *view,
2906 uint32_t alignment,
2907 uint64_t flags);
fe14d5f4
TU
2908
2909int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2910 u32 flags);
d0710abb 2911void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2912int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2913/*
2914 * BEWARE: Do not use the function below unless you can _absolutely_
2915 * _guarantee_ VMA in question is _not in use_ anywhere.
2916 */
2917int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2918int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2919void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2920void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2921
4c914c0c
BV
2922int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2923 int *needs_clflush);
2924
37e680a1 2925int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2926
2927static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2928{
ee286370
CW
2929 return sg->length >> PAGE_SHIFT;
2930}
67d5a50c 2931
033908ae
DG
2932struct page *
2933i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2934
ee286370
CW
2935static inline struct page *
2936i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2937{
ee286370
CW
2938 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2939 return NULL;
67d5a50c 2940
ee286370
CW
2941 if (n < obj->get_page.last) {
2942 obj->get_page.sg = obj->pages->sgl;
2943 obj->get_page.last = 0;
2944 }
67d5a50c 2945
ee286370
CW
2946 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2947 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2948 if (unlikely(sg_is_chain(obj->get_page.sg)))
2949 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2950 }
67d5a50c 2951
ee286370 2952 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2953}
ee286370 2954
a5570178
CW
2955static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2956{
2957 BUG_ON(obj->pages == NULL);
2958 obj->pages_pin_count++;
2959}
2960static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2961{
2962 BUG_ON(obj->pages_pin_count == 0);
2963 obj->pages_pin_count--;
2964}
2965
54cf91dc 2966int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2967int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2968 struct intel_engine_cs *to,
2969 struct drm_i915_gem_request **to_req);
e2d05a8b 2970void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2971 struct drm_i915_gem_request *req);
ff72145b
DA
2972int i915_gem_dumb_create(struct drm_file *file_priv,
2973 struct drm_device *dev,
2974 struct drm_mode_create_dumb *args);
da6b51d0
DA
2975int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2976 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2977/**
2978 * Returns true if seq1 is later than seq2.
2979 */
2980static inline bool
2981i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2982{
2983 return (int32_t)(seq1 - seq2) >= 0;
2984}
2985
821485dc
CW
2986static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2987 bool lazy_coherency)
2988{
2989 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2990 return i915_seqno_passed(seqno, req->previous_seqno);
2991}
2992
1b5a433a
JH
2993static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2994 bool lazy_coherency)
2995{
821485dc 2996 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
1b5a433a
JH
2997 return i915_seqno_passed(seqno, req->seqno);
2998}
2999
fca26bb4
MK
3000int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3001int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3002
8d9fc7fd 3003struct drm_i915_gem_request *
a4872ba6 3004i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 3005
b29c19b6 3006bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 3007void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 3008int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 3009 bool interruptible);
84c33a64 3010
1f83fee0
DV
3011static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3012{
3013 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 3014 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
3015}
3016
3017static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3018{
2ac0f450
MK
3019 return atomic_read(&error->reset_counter) & I915_WEDGED;
3020}
3021
3022static inline u32 i915_reset_count(struct i915_gpu_error *error)
3023{
3024 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3025}
a71d8d94 3026
88b4aa87
MK
3027static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3028{
3029 return dev_priv->gpu_error.stop_rings == 0 ||
3030 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3031}
3032
3033static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3034{
3035 return dev_priv->gpu_error.stop_rings == 0 ||
3036 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3037}
3038
069efc1d 3039void i915_gem_reset(struct drm_device *dev);
000433b6 3040bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3041int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 3042int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 3043int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3044int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3045void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 3046void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 3047int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3048int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3049void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3050 struct drm_i915_gem_object *batch_obj,
3051 bool flush_caches);
75289874 3052#define i915_add_request(req) \
fcfa423c 3053 __i915_add_request(req, NULL, true)
75289874 3054#define i915_add_request_no_flush(req) \
fcfa423c 3055 __i915_add_request(req, NULL, false)
9c654818 3056int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3057 unsigned reset_counter,
3058 bool interruptible,
3059 s64 *timeout,
2e1b8730 3060 struct intel_rps_client *rps);
a4b3a571 3061int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3062int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3063int __must_check
2e2f351d
CW
3064i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3065 bool readonly);
3066int __must_check
2021746e
CW
3067i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3068 bool write);
3069int __must_check
dabdfe02
CW
3070i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3071int __must_check
2da3b9b9
CW
3072i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3073 u32 alignment,
e6617330
TU
3074 const struct i915_ggtt_view *view);
3075void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3076 const struct i915_ggtt_view *view);
00731155 3077int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3078 int align);
b29c19b6 3079int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3080void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3081
0fa87796
ID
3082uint32_t
3083i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3084uint32_t
d865110c
ID
3085i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3086 int tiling_mode, bool fenced);
467cffba 3087
e4ffd173
CW
3088int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3089 enum i915_cache_level cache_level);
3090
1286ff73
DV
3091struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3092 struct dma_buf *dma_buf);
3093
3094struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3095 struct drm_gem_object *gem_obj, int flags);
3096
088e0df4
MT
3097u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3098 const struct i915_ggtt_view *view);
3099u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3100 struct i915_address_space *vm);
3101static inline u64
ec7adb6e 3102i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3103{
9abc4648 3104 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3105}
ec7adb6e 3106
a70a3148 3107bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3108bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3109 const struct i915_ggtt_view *view);
a70a3148 3110bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3111 struct i915_address_space *vm);
fe14d5f4 3112
a70a3148
BW
3113unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3114 struct i915_address_space *vm);
fe14d5f4 3115struct i915_vma *
ec7adb6e
JL
3116i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3117 struct i915_address_space *vm);
3118struct i915_vma *
3119i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3120 const struct i915_ggtt_view *view);
fe14d5f4 3121
accfef2e
BW
3122struct i915_vma *
3123i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3124 struct i915_address_space *vm);
3125struct i915_vma *
3126i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3127 const struct i915_ggtt_view *view);
5c2abbea 3128
ec7adb6e
JL
3129static inline struct i915_vma *
3130i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3131{
3132 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3133}
ec7adb6e 3134bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3135
a70a3148 3136/* Some GGTT VM helpers */
5dc383b0 3137#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3138 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3139static inline bool i915_is_ggtt(struct i915_address_space *vm)
3140{
3141 struct i915_address_space *ggtt =
3142 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3143 return vm == ggtt;
3144}
3145
841cd773
DV
3146static inline struct i915_hw_ppgtt *
3147i915_vm_to_ppgtt(struct i915_address_space *vm)
3148{
3149 WARN_ON(i915_is_ggtt(vm));
3150
3151 return container_of(vm, struct i915_hw_ppgtt, base);
3152}
3153
3154
a70a3148
BW
3155static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3156{
9abc4648 3157 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3158}
3159
3160static inline unsigned long
3161i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3162{
5dc383b0 3163 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3164}
c37e2204
BW
3165
3166static inline int __must_check
3167i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3168 uint32_t alignment,
1ec9e26d 3169 unsigned flags)
c37e2204 3170{
5dc383b0
DV
3171 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3172 alignment, flags | PIN_GLOBAL);
c37e2204 3173}
a70a3148 3174
b287110e
DV
3175static inline int
3176i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3177{
3178 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3179}
3180
e6617330
TU
3181void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3182 const struct i915_ggtt_view *view);
3183static inline void
3184i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3185{
3186 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3187}
b287110e 3188
41a36b73
DV
3189/* i915_gem_fence.c */
3190int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3191int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3192
3193bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3194void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3195
3196void i915_gem_restore_fences(struct drm_device *dev);
3197
7f96ecaf
DV
3198void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3199void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3200void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3201
254f965c 3202/* i915_gem_context.c */
8245be31 3203int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3204void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3205void i915_gem_context_reset(struct drm_device *dev);
e422b888 3206int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3207int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3208void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3209int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3210struct intel_context *
41bde553 3211i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3212void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3213struct drm_i915_gem_object *
3214i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3215static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3216{
691e6415 3217 kref_get(&ctx->ref);
dce3271b
MK
3218}
3219
273497e5 3220static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3221{
691e6415 3222 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3223}
3224
273497e5 3225static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3226{
821d66dd 3227 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3228}
3229
84624813
BW
3230int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3231 struct drm_file *file);
3232int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3233 struct drm_file *file);
c9dc0f35
CW
3234int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3235 struct drm_file *file_priv);
3236int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3237 struct drm_file *file_priv);
1286ff73 3238
679845ed
BW
3239/* i915_gem_evict.c */
3240int __must_check i915_gem_evict_something(struct drm_device *dev,
3241 struct i915_address_space *vm,
3242 int min_size,
3243 unsigned alignment,
3244 unsigned cache_level,
d23db88c
CW
3245 unsigned long start,
3246 unsigned long end,
1ec9e26d 3247 unsigned flags);
506a8e87 3248int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3249int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3250
0260c420 3251/* belongs in i915_gem_gtt.h */
d09105c6 3252static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3253{
3254 if (INTEL_INFO(dev)->gen < 6)
3255 intel_gtt_chipset_flush();
3256}
246cbfb5 3257
9797fbfb 3258/* i915_gem_stolen.c */
d713fd49
PZ
3259int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3260 struct drm_mm_node *node, u64 size,
3261 unsigned alignment);
a9da512b
PZ
3262int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3263 struct drm_mm_node *node, u64 size,
3264 unsigned alignment, u64 start,
3265 u64 end);
d713fd49
PZ
3266void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3267 struct drm_mm_node *node);
9797fbfb
CW
3268int i915_gem_init_stolen(struct drm_device *dev);
3269void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3270struct drm_i915_gem_object *
3271i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3272struct drm_i915_gem_object *
3273i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3274 u32 stolen_offset,
3275 u32 gtt_offset,
3276 u32 size);
9797fbfb 3277
be6a0376
DV
3278/* i915_gem_shrinker.c */
3279unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3280 unsigned long target,
be6a0376
DV
3281 unsigned flags);
3282#define I915_SHRINK_PURGEABLE 0x1
3283#define I915_SHRINK_UNBOUND 0x2
3284#define I915_SHRINK_BOUND 0x4
5763ff04 3285#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3286unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3287void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3288
3289
673a394b 3290/* i915_gem_tiling.c */
2c1792a1 3291static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3292{
50227e1c 3293 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3294
3295 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3296 obj->tiling_mode != I915_TILING_NONE;
3297}
3298
673a394b 3299/* i915_gem_debug.c */
23bc5982
CW
3300#if WATCH_LISTS
3301int i915_verify_lists(struct drm_device *dev);
673a394b 3302#else
23bc5982 3303#define i915_verify_lists(dev) 0
673a394b 3304#endif
1da177e4 3305
2017263e 3306/* i915_debugfs.c */
27c202ad
BG
3307int i915_debugfs_init(struct drm_minor *minor);
3308void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3309#ifdef CONFIG_DEBUG_FS
249e87de 3310int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3311void intel_display_crc_init(struct drm_device *dev);
3312#else
101057fa
DV
3313static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3314{ return 0; }
f8c168fa 3315static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3316#endif
84734a04
MK
3317
3318/* i915_gpu_error.c */
edc3d884
MK
3319__printf(2, 3)
3320void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3321int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3322 const struct i915_error_state_file_priv *error);
4dc955f7 3323int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3324 struct drm_i915_private *i915,
4dc955f7
MK
3325 size_t count, loff_t pos);
3326static inline void i915_error_state_buf_release(
3327 struct drm_i915_error_state_buf *eb)
3328{
3329 kfree(eb->buf);
3330}
58174462
MK
3331void i915_capture_error_state(struct drm_device *dev, bool wedge,
3332 const char *error_msg);
84734a04
MK
3333void i915_error_state_get(struct drm_device *dev,
3334 struct i915_error_state_file_priv *error_priv);
3335void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3336void i915_destroy_error_state(struct drm_device *dev);
3337
3338void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3339const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3340
351e3db2 3341/* i915_cmd_parser.c */
d728c8ef 3342int i915_cmd_parser_get_version(void);
a4872ba6
OM
3343int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3344void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3345bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3346int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3347 struct drm_i915_gem_object *batch_obj,
78a42377 3348 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3349 u32 batch_start_offset,
b9ffd80e 3350 u32 batch_len,
351e3db2
BV
3351 bool is_master);
3352
317c35d1
JB
3353/* i915_suspend.c */
3354extern int i915_save_state(struct drm_device *dev);
3355extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3356
0136db58
BW
3357/* i915_sysfs.c */
3358void i915_setup_sysfs(struct drm_device *dev_priv);
3359void i915_teardown_sysfs(struct drm_device *dev_priv);
3360
f899fc64
CW
3361/* intel_i2c.c */
3362extern int intel_setup_gmbus(struct drm_device *dev);
3363extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3364extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3365 unsigned int pin);
3bd7d909 3366
0184df46
JN
3367extern struct i2c_adapter *
3368intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3369extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3370extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3371static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3372{
3373 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3374}
f899fc64
CW
3375extern void intel_i2c_reset(struct drm_device *dev);
3376
8b8e1a89 3377/* intel_bios.c */
98f3a1dc 3378int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3379bool intel_bios_is_valid_vbt(const void *buf, size_t size);
8b8e1a89 3380
3b617967 3381/* intel_opregion.c */
44834a67 3382#ifdef CONFIG_ACPI
27d50c82 3383extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3384extern void intel_opregion_init(struct drm_device *dev);
3385extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3386extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3387extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3388 bool enable);
ecbc5cf3
JN
3389extern int intel_opregion_notify_adapter(struct drm_device *dev,
3390 pci_power_t state);
65e082c9 3391#else
27d50c82 3392static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3393static inline void intel_opregion_init(struct drm_device *dev) { return; }
3394static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3395static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3396static inline int
3397intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3398{
3399 return 0;
3400}
ecbc5cf3
JN
3401static inline int
3402intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3403{
3404 return 0;
3405}
65e082c9 3406#endif
8ee1c3db 3407
723bfd70
JB
3408/* intel_acpi.c */
3409#ifdef CONFIG_ACPI
3410extern void intel_register_dsm_handler(void);
3411extern void intel_unregister_dsm_handler(void);
3412#else
3413static inline void intel_register_dsm_handler(void) { return; }
3414static inline void intel_unregister_dsm_handler(void) { return; }
3415#endif /* CONFIG_ACPI */
3416
79e53945 3417/* modesetting */
f817586c 3418extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3419extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3420extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3421extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3422extern void intel_connector_unregister(struct intel_connector *);
28d52043 3423extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3424extern void intel_display_resume(struct drm_device *dev);
44cec740 3425extern void i915_redisable_vga(struct drm_device *dev);
04098753 3426extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3427extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3428extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3429extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3430extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3431 bool enable);
0206e353 3432extern void intel_detect_pch(struct drm_device *dev);
0136db58 3433extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3434
2911a35b 3435extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3436int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3437 struct drm_file *file);
b6359918
MK
3438int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3439 struct drm_file *file);
575155a9 3440
6ef3d427
CW
3441/* overlay */
3442extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3443extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3444 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3445
3446extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3447extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3448 struct drm_device *dev,
3449 struct intel_display_error_state *error);
6ef3d427 3450
151a49d0
TR
3451int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3452int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3453
3454/* intel_sideband.c */
707b6e3d
D
3455u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3456void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3457u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3458u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3459void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3460u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3461void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3462u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3463void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3464u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3465void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3466u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3467void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3468u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3469void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3470u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3471 enum intel_sbi_destination destination);
3472void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3473 enum intel_sbi_destination destination);
e9fe51c6
SK
3474u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3475void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3476
616bc820
VS
3477int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3478int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3479
0b274481
BW
3480#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3481#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3482
3483#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3484#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3485#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3486#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3487
3488#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3489#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3490#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3491#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3492
698b3135
CW
3493/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3494 * will be implemented using 2 32-bit writes in an arbitrary order with
3495 * an arbitrary delay between them. This can cause the hardware to
3496 * act upon the intermediate value, possibly leading to corruption and
3497 * machine death. You have been warned.
3498 */
0b274481
BW
3499#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3500#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3501
50877445 3502#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3503 u32 upper, lower, old_upper, loop = 0; \
3504 upper = I915_READ(upper_reg); \
ee0a227b 3505 do { \
acd29f7b 3506 old_upper = upper; \
ee0a227b 3507 lower = I915_READ(lower_reg); \
acd29f7b
CW
3508 upper = I915_READ(upper_reg); \
3509 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3510 (u64)upper << 32 | lower; })
50877445 3511
cae5852d
ZN
3512#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3513#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3514
75aa3f63
VS
3515#define __raw_read(x, s) \
3516static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3517 i915_reg_t reg) \
75aa3f63 3518{ \
f0f59a00 3519 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3520}
3521
3522#define __raw_write(x, s) \
3523static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3524 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3525{ \
f0f59a00 3526 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3527}
3528__raw_read(8, b)
3529__raw_read(16, w)
3530__raw_read(32, l)
3531__raw_read(64, q)
3532
3533__raw_write(8, b)
3534__raw_write(16, w)
3535__raw_write(32, l)
3536__raw_write(64, q)
3537
3538#undef __raw_read
3539#undef __raw_write
3540
a6111f7b
CW
3541/* These are untraced mmio-accessors that are only valid to be used inside
3542 * criticial sections inside IRQ handlers where forcewake is explicitly
3543 * controlled.
3544 * Think twice, and think again, before using these.
3545 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3546 * intel_uncore_forcewake_irqunlock().
3547 */
75aa3f63
VS
3548#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3549#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3550#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3551
55bc60db
VS
3552/* "Broadcast RGB" property */
3553#define INTEL_BROADCAST_RGB_AUTO 0
3554#define INTEL_BROADCAST_RGB_FULL 1
3555#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3556
f0f59a00 3557static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3558{
666a4537 3559 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3560 return VLV_VGACNTRL;
92e23b99
SJ
3561 else if (INTEL_INFO(dev)->gen >= 5)
3562 return CPU_VGACNTRL;
766aa1c4
VS
3563 else
3564 return VGACNTRL;
3565}
3566
2bb4629a
VS
3567static inline void __user *to_user_ptr(u64 address)
3568{
3569 return (void __user *)(uintptr_t)address;
3570}
3571
df97729f
ID
3572static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3573{
3574 unsigned long j = msecs_to_jiffies(m);
3575
3576 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3577}
3578
7bd0e226
DV
3579static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3580{
3581 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3582}
3583
df97729f
ID
3584static inline unsigned long
3585timespec_to_jiffies_timeout(const struct timespec *value)
3586{
3587 unsigned long j = timespec_to_jiffies(value);
3588
3589 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3590}
3591
dce56b3c
PZ
3592/*
3593 * If you need to wait X milliseconds between events A and B, but event B
3594 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3595 * when event A happened, then just before event B you call this function and
3596 * pass the timestamp as the first argument, and X as the second argument.
3597 */
3598static inline void
3599wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3600{
ec5e0cfb 3601 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3602
3603 /*
3604 * Don't re-read the value of "jiffies" every time since it may change
3605 * behind our back and break the math.
3606 */
3607 tmp_jiffies = jiffies;
3608 target_jiffies = timestamp_jiffies +
3609 msecs_to_jiffies_timeout(to_wait_ms);
3610
3611 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3612 remaining_jiffies = target_jiffies - tmp_jiffies;
3613 while (remaining_jiffies)
3614 remaining_jiffies =
3615 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3616 }
3617}
3618
581c26e8
JH
3619static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3620 struct drm_i915_gem_request *req)
3621{
3622 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3623 i915_gem_request_assign(&ring->trace_irq_req, req);
3624}
3625
1da177e4 3626#endif