]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: don't disable FBC for pipe A when flipping pipe B
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
5d8a0d0b 59#define DRIVER_DATE "20150731"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
1d843f9d
EE
209 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
210 HPD_CRT,
211 HPD_SDVO_B,
212 HPD_SDVO_C,
cc24fcdc 213 HPD_PORT_A,
1d843f9d
EE
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
c91711f9
JN
220#define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
5fcece80
JN
223struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251};
252
2a2d5482
CW
253#define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 259
055e393f
DL
260#define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
262#define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
3bdcfc0c
DL
266#define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
9db4a9c7 270
d79b814d
DL
271#define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
27321ae8
ML
274#define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
262cd2e1
VS
279#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &(dev)->mode_config.plane_list, \
282 base.head) \
283 if ((intel_plane)->pipe == (intel_crtc)->pipe)
284
d063ae48
DL
285#define for_each_intel_crtc(dev, intel_crtc) \
286 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
287
b2784e15
DL
288#define for_each_intel_encoder(dev, intel_encoder) \
289 list_for_each_entry(intel_encoder, \
290 &(dev)->mode_config.encoder_list, \
291 base.head)
292
3a3371ff
ACO
293#define for_each_intel_connector(dev, intel_connector) \
294 list_for_each_entry(intel_connector, \
295 &dev->mode_config.connector_list, \
296 base.head)
297
6c2b7c12
DV
298#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
299 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
300 if ((intel_encoder)->base.crtc == (__crtc))
301
53f5e3ca
JB
302#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
303 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
304 if ((intel_connector)->base.encoder == (__encoder))
305
b04c5bd6
BF
306#define for_each_power_domain(domain, mask) \
307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
308 if ((1 << (domain)) & (mask))
309
e7b903d2 310struct drm_i915_private;
ad46cb53 311struct i915_mm_struct;
5cc9ed4b 312struct i915_mmu_object;
e7b903d2 313
a6f766f3
CW
314struct drm_i915_file_private {
315 struct drm_i915_private *dev_priv;
316 struct drm_file *file;
317
318 struct {
319 spinlock_t lock;
320 struct list_head request_list;
d0bc54f2
CW
321/* 20ms is a fairly arbitrary limit (greater than the average frame time)
322 * chosen to prevent the CPU getting more than a frame ahead of the GPU
323 * (when using lax throttling for the frontbuffer). We also use it to
324 * offer free GPU waitboosts for severely congested workloads.
325 */
326#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
327 } mm;
328 struct idr context_idr;
329
2e1b8730
CW
330 struct intel_rps_client {
331 struct list_head link;
332 unsigned boosts;
333 } rps;
a6f766f3 334
2e1b8730 335 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
336};
337
46edb027
DV
338enum intel_dpll_id {
339 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
340 /* real shared dpll ids must be >= 0 */
9cd86933
DV
341 DPLL_ID_PCH_PLL_A = 0,
342 DPLL_ID_PCH_PLL_B = 1,
429d47d5 343 /* hsw/bdw */
9cd86933
DV
344 DPLL_ID_WRPLL1 = 0,
345 DPLL_ID_WRPLL2 = 1,
429d47d5
S
346 /* skl */
347 DPLL_ID_SKL_DPLL1 = 0,
348 DPLL_ID_SKL_DPLL2 = 1,
349 DPLL_ID_SKL_DPLL3 = 2,
46edb027 350};
429d47d5 351#define I915_NUM_PLLS 3
46edb027 352
5358901f 353struct intel_dpll_hw_state {
dcfc3552 354 /* i9xx, pch plls */
66e985c0 355 uint32_t dpll;
8bcc2795 356 uint32_t dpll_md;
66e985c0
DV
357 uint32_t fp0;
358 uint32_t fp1;
dcfc3552
DL
359
360 /* hsw, bdw */
d452c5b6 361 uint32_t wrpll;
d1a2dc78
S
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 366 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
dfb82408
S
373
374 /* bxt */
05712c15
ID
375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
5358901f
DV
377};
378
3e369b76 379struct intel_shared_dpll_config {
1e6f2ddc 380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
381 struct intel_dpll_hw_state hw_state;
382};
383
384struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
8bd31e67 386
ee7b9f93
JB
387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
96f6128c
DV
392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
e7b903d2
DV
396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
5358901f
DV
400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
ee7b9f93 403};
ee7b9f93 404
429d47d5
S
405#define SKL_DPLL0 0
406#define SKL_DPLL1 1
407#define SKL_DPLL2 2
408#define SKL_DPLL3 3
409
e69d0bc1
DV
410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
1da177e4
LT
423/* Interface history:
424 *
425 * 1.1: Original.
0d6aa60b
DA
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
de227f5f 428 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 429 * 1.5: Add vblank pipe configuration
2228ed67
MD
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
1da177e4
LT
432 */
433#define DRIVER_MAJOR 1
2228ed67 434#define DRIVER_MINOR 6
1da177e4
LT
435#define DRIVER_PATCHLEVEL 0
436
23bc5982 437#define WATCH_LISTS 0
673a394b 438
0a3e67a4
JB
439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
8ee1c3db 444struct intel_opregion {
5bc4418b
BW
445 struct opregion_header __iomem *header;
446 struct opregion_acpi __iomem *acpi;
447 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
450 struct opregion_asle __iomem *asle;
451 void __iomem *vbt;
01fe9dbd 452 u32 __iomem *lid_state;
91a60f20 453 struct work_struct asle_work;
8ee1c3db 454};
44834a67 455#define OPREGION_SIZE (8*1024)
8ee1c3db 456
6ef3d427
CW
457struct intel_overlay;
458struct intel_overlay_error_state;
459
de151cf6 460#define I915_FENCE_REG_NONE -1
42b5aeab
VS
461#define I915_MAX_NUM_FENCES 32
462/* 32 fences + sign bit for FENCE_REG_NONE */
463#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
464
465struct drm_i915_fence_reg {
007cc8ac 466 struct list_head lru_list;
caea7476 467 struct drm_i915_gem_object *obj;
1690e1eb 468 int pin_count;
de151cf6 469};
7c1c2871 470
9b9d172d 471struct sdvo_device_mapping {
e957d772 472 u8 initialized;
9b9d172d 473 u8 dvo_port;
474 u8 slave_addr;
475 u8 dvo_wiring;
e957d772 476 u8 i2c_pin;
b1083333 477 u8 ddc_pin;
9b9d172d 478};
479
c4a1d9e4
CW
480struct intel_display_error_state;
481
63eeaf38 482struct drm_i915_error_state {
742cbee8 483 struct kref ref;
585b0288
BW
484 struct timeval time;
485
cb383002 486 char error_msg[128];
48b031e3 487 u32 reset_count;
62d5d69b 488 u32 suspend_count;
cb383002 489
585b0288 490 /* Generic register state */
63eeaf38
JB
491 u32 eir;
492 u32 pgtbl_er;
be998e2e 493 u32 ier;
885ea5a8 494 u32 gtier[4];
b9a3906b 495 u32 ccid;
0f3b6849
CW
496 u32 derrmr;
497 u32 forcewake;
585b0288
BW
498 u32 error; /* gen6+ */
499 u32 err_int; /* gen7 */
6c826f34
MK
500 u32 fault_data0; /* gen8, gen9 */
501 u32 fault_data1; /* gen8, gen9 */
585b0288 502 u32 done_reg;
91ec5d11
BW
503 u32 gac_eco;
504 u32 gam_ecochk;
505 u32 gab_ctl;
506 u32 gfx_mode;
585b0288 507 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
508 u64 fence[I915_MAX_NUM_FENCES];
509 struct intel_overlay_error_state *overlay;
510 struct intel_display_error_state *display;
0ca36d78 511 struct drm_i915_error_object *semaphore_obj;
585b0288 512
52d39a21 513 struct drm_i915_error_ring {
372fbb8e 514 bool valid;
362b8af7
BW
515 /* Software tracked state */
516 bool waiting;
517 int hangcheck_score;
518 enum intel_ring_hangcheck_action hangcheck_action;
519 int num_requests;
520
521 /* our own tracking of ring head and tail */
522 u32 cpu_ring_head;
523 u32 cpu_ring_tail;
524
525 u32 semaphore_seqno[I915_NUM_RINGS - 1];
526
527 /* Register state */
94f8cf10 528 u32 start;
362b8af7
BW
529 u32 tail;
530 u32 head;
531 u32 ctl;
532 u32 hws;
533 u32 ipeir;
534 u32 ipehr;
535 u32 instdone;
362b8af7
BW
536 u32 bbstate;
537 u32 instpm;
538 u32 instps;
539 u32 seqno;
540 u64 bbaddr;
50877445 541 u64 acthd;
362b8af7 542 u32 fault_reg;
13ffadd1 543 u64 faddr;
362b8af7
BW
544 u32 rc_psmi; /* sleep state */
545 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
546
52d39a21
CW
547 struct drm_i915_error_object {
548 int page_count;
549 u32 gtt_offset;
550 u32 *pages[0];
ab0e7ff9 551 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 552
52d39a21
CW
553 struct drm_i915_error_request {
554 long jiffies;
555 u32 seqno;
ee4f42b1 556 u32 tail;
52d39a21 557 } *requests;
6c7a01ec
BW
558
559 struct {
560 u32 gfx_mode;
561 union {
562 u64 pdp[4];
563 u32 pp_dir_base;
564 };
565 } vm_info;
ab0e7ff9
CW
566
567 pid_t pid;
568 char comm[TASK_COMM_LEN];
52d39a21 569 } ring[I915_NUM_RINGS];
3a448734 570
9df30794 571 struct drm_i915_error_buffer {
a779e5ab 572 u32 size;
9df30794 573 u32 name;
b4716185 574 u32 rseqno[I915_NUM_RINGS], wseqno;
9df30794
CW
575 u32 gtt_offset;
576 u32 read_domains;
577 u32 write_domain;
4b9de737 578 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
579 s32 pinned:2;
580 u32 tiling:2;
581 u32 dirty:1;
582 u32 purgeable:1;
5cc9ed4b 583 u32 userptr:1;
5d1333fc 584 s32 ring:4;
f56383cb 585 u32 cache_level:3;
95f5301d 586 } **active_bo, **pinned_bo;
6c7a01ec 587
95f5301d 588 u32 *active_bo_count, *pinned_bo_count;
3a448734 589 u32 vm_count;
63eeaf38
JB
590};
591
7bd688cd 592struct intel_connector;
820d2d77 593struct intel_encoder;
5cec258b 594struct intel_crtc_state;
5724dbd1 595struct intel_initial_plane_config;
0e8ffe1b 596struct intel_crtc;
ee9300bb
DV
597struct intel_limit;
598struct dpll;
b8cecdf5 599
e70236a8 600struct drm_i915_display_funcs {
e70236a8
JB
601 int (*get_display_clock_speed)(struct drm_device *dev);
602 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
603 /**
604 * find_dpll() - Find the best values for the PLL
605 * @limit: limits for the PLL
606 * @crtc: current CRTC
607 * @target: target frequency in kHz
608 * @refclk: reference clock frequency in kHz
609 * @match_clock: if provided, @best_clock P divider must
610 * match the P divider from @match_clock
611 * used for LVDS downclocking
612 * @best_clock: best PLL values found
613 *
614 * Returns true on success, false on failure.
615 */
616 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 617 struct intel_crtc_state *crtc_state,
ee9300bb
DV
618 int target, int refclk,
619 struct dpll *match_clock,
620 struct dpll *best_clock);
46ba614c 621 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
622 void (*update_sprite_wm)(struct drm_plane *plane,
623 struct drm_crtc *crtc,
ed57cb8a
DL
624 uint32_t sprite_width, uint32_t sprite_height,
625 int pixel_size, bool enable, bool scaled);
27c329ed
ML
626 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
627 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
628 /* Returns the active state of the crtc, and if the crtc is active,
629 * fills out the pipe-config with the hw state. */
630 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 631 struct intel_crtc_state *);
5724dbd1
DL
632 void (*get_initial_plane_config)(struct intel_crtc *,
633 struct intel_initial_plane_config *);
190f68c5
ACO
634 int (*crtc_compute_clock)(struct intel_crtc *crtc,
635 struct intel_crtc_state *crtc_state);
76e5a89c
DV
636 void (*crtc_enable)(struct drm_crtc *crtc);
637 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
638 void (*audio_codec_enable)(struct drm_connector *connector,
639 struct intel_encoder *encoder,
640 struct drm_display_mode *mode);
641 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 642 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 643 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
644 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
645 struct drm_framebuffer *fb,
ed8d1975 646 struct drm_i915_gem_object *obj,
6258fbe2 647 struct drm_i915_gem_request *req,
ed8d1975 648 uint32_t flags);
29b9bde6
DV
649 void (*update_primary_plane)(struct drm_crtc *crtc,
650 struct drm_framebuffer *fb,
651 int x, int y);
20afbda2 652 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
653 /* clock updates for mode set */
654 /* cursor updates */
655 /* render clock increase/decrease */
656 /* display clock increase/decrease */
657 /* pll clock increase/decrease */
7bd688cd 658
6517d273 659 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
660 uint32_t (*get_backlight)(struct intel_connector *connector);
661 void (*set_backlight)(struct intel_connector *connector,
662 uint32_t level);
663 void (*disable_backlight)(struct intel_connector *connector);
664 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
665};
666
48c1026a
MK
667enum forcewake_domain_id {
668 FW_DOMAIN_ID_RENDER = 0,
669 FW_DOMAIN_ID_BLITTER,
670 FW_DOMAIN_ID_MEDIA,
671
672 FW_DOMAIN_ID_COUNT
673};
674
675enum forcewake_domains {
676 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
677 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
678 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
679 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
680 FORCEWAKE_BLITTER |
681 FORCEWAKE_MEDIA)
682};
683
907b28c5 684struct intel_uncore_funcs {
c8d9a590 685 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 686 enum forcewake_domains domains);
c8d9a590 687 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 688 enum forcewake_domains domains);
0b274481
BW
689
690 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694
695 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
696 uint8_t val, bool trace);
697 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
698 uint16_t val, bool trace);
699 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
700 uint32_t val, bool trace);
701 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
702 uint64_t val, bool trace);
990bbdad
CW
703};
704
907b28c5
CW
705struct intel_uncore {
706 spinlock_t lock; /** lock is also taken in irq contexts. */
707
708 struct intel_uncore_funcs funcs;
709
710 unsigned fifo_count;
48c1026a 711 enum forcewake_domains fw_domains;
b2cff0db
CW
712
713 struct intel_uncore_forcewake_domain {
714 struct drm_i915_private *i915;
48c1026a 715 enum forcewake_domain_id id;
b2cff0db
CW
716 unsigned wake_count;
717 struct timer_list timer;
05a2fb15
MK
718 u32 reg_set;
719 u32 val_set;
720 u32 val_clear;
721 u32 reg_ack;
722 u32 reg_post;
723 u32 val_reset;
b2cff0db 724 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
725};
726
727/* Iterate over initialised fw domains */
728#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
729 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
730 (i__) < FW_DOMAIN_ID_COUNT; \
731 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
732 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
733
734#define for_each_fw_domain(domain__, dev_priv__, i__) \
735 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 736
dc174300
SS
737enum csr_state {
738 FW_UNINITIALIZED = 0,
739 FW_LOADED,
740 FW_FAILED
741};
742
eb805623
DV
743struct intel_csr {
744 const char *fw_path;
745 __be32 *dmc_payload;
746 uint32_t dmc_fw_size;
747 uint32_t mmio_count;
748 uint32_t mmioaddr[8];
749 uint32_t mmiodata[8];
dc174300 750 enum csr_state state;
eb805623
DV
751};
752
79fc46df
DL
753#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
754 func(is_mobile) sep \
755 func(is_i85x) sep \
756 func(is_i915g) sep \
757 func(is_i945gm) sep \
758 func(is_g33) sep \
759 func(need_gfx_hws) sep \
760 func(is_g4x) sep \
761 func(is_pineview) sep \
762 func(is_broadwater) sep \
763 func(is_crestline) sep \
764 func(is_ivybridge) sep \
765 func(is_valleyview) sep \
766 func(is_haswell) sep \
7201c0b3 767 func(is_skylake) sep \
b833d685 768 func(is_preliminary) sep \
79fc46df
DL
769 func(has_fbc) sep \
770 func(has_pipe_cxsr) sep \
771 func(has_hotplug) sep \
772 func(cursor_needs_physical) sep \
773 func(has_overlay) sep \
774 func(overlay_needs_physical) sep \
775 func(supports_tv) sep \
dd93be58 776 func(has_llc) sep \
30568c45
DL
777 func(has_ddi) sep \
778 func(has_fpga_dbg)
c96ea64e 779
a587f779
DL
780#define DEFINE_FLAG(name) u8 name:1
781#define SEP_SEMICOLON ;
c96ea64e 782
cfdf1fa2 783struct intel_device_info {
10fce67a 784 u32 display_mmio_offset;
87f1f465 785 u16 device_id;
7eb552ae 786 u8 num_pipes:3;
d615a166 787 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 788 u8 gen;
73ae478c 789 u8 ring_mask; /* Rings supported by the HW */
a587f779 790 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
791 /* Register offsets for the various display pipes and transcoders */
792 int pipe_offsets[I915_MAX_TRANSCODERS];
793 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 794 int palette_offsets[I915_MAX_PIPES];
5efb3e28 795 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
796
797 /* Slice/subslice/EU info */
798 u8 slice_total;
799 u8 subslice_total;
800 u8 subslice_per_slice;
801 u8 eu_total;
802 u8 eu_per_subslice;
b7668791
DL
803 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
804 u8 subslice_7eu[3];
3873218f
JM
805 u8 has_slice_pg:1;
806 u8 has_subslice_pg:1;
807 u8 has_eu_pg:1;
cfdf1fa2
KH
808};
809
a587f779
DL
810#undef DEFINE_FLAG
811#undef SEP_SEMICOLON
812
7faf1ab2
DV
813enum i915_cache_level {
814 I915_CACHE_NONE = 0,
350ec881
CW
815 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
816 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
817 caches, eg sampler/render caches, and the
818 large Last-Level-Cache. LLC is coherent with
819 the CPU, but L3 is only visible to the GPU. */
651d794f 820 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
821};
822
e59ec13d
MK
823struct i915_ctx_hang_stats {
824 /* This context had batch pending when hang was declared */
825 unsigned batch_pending;
826
827 /* This context had batch active when hang was declared */
828 unsigned batch_active;
be62acb4
MK
829
830 /* Time when this context was last blamed for a GPU reset */
831 unsigned long guilty_ts;
832
676fa572
CW
833 /* If the contexts causes a second GPU hang within this time,
834 * it is permanently banned from submitting any more work.
835 */
836 unsigned long ban_period_seconds;
837
be62acb4
MK
838 /* This context is banned to submit more work */
839 bool banned;
e59ec13d 840};
40521054
BW
841
842/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 843#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
844
845#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
846/**
847 * struct intel_context - as the name implies, represents a context.
848 * @ref: reference count.
849 * @user_handle: userspace tracking identity for this context.
850 * @remap_slice: l3 row remapping information.
b1b38278
DW
851 * @flags: context specific flags:
852 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
853 * @file_priv: filp associated with this context (NULL for global default
854 * context).
855 * @hang_stats: information about the role of this context in possible GPU
856 * hangs.
7df113e4 857 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
858 * @legacy_hw_ctx: render context backing object and whether it is correctly
859 * initialized (legacy ring submission mechanism only).
860 * @link: link in the global list of contexts.
861 *
862 * Contexts are memory images used by the hardware to store copies of their
863 * internal state.
864 */
273497e5 865struct intel_context {
dce3271b 866 struct kref ref;
821d66dd 867 int user_handle;
3ccfd19d 868 uint8_t remap_slice;
9ea4feec 869 struct drm_i915_private *i915;
b1b38278 870 int flags;
40521054 871 struct drm_i915_file_private *file_priv;
e59ec13d 872 struct i915_ctx_hang_stats hang_stats;
ae6c4806 873 struct i915_hw_ppgtt *ppgtt;
a33afea5 874
c9e003af 875 /* Legacy ring buffer submission */
ea0c76f8
OM
876 struct {
877 struct drm_i915_gem_object *rcs_state;
878 bool initialized;
879 } legacy_hw_ctx;
880
c9e003af 881 /* Execlists */
564ddb2f 882 bool rcs_initialized;
c9e003af
OM
883 struct {
884 struct drm_i915_gem_object *state;
84c2377f 885 struct intel_ringbuffer *ringbuf;
a7cbedec 886 int pin_count;
c9e003af
OM
887 } engine[I915_NUM_RINGS];
888
a33afea5 889 struct list_head link;
40521054
BW
890};
891
a4001f1b
PZ
892enum fb_op_origin {
893 ORIGIN_GTT,
894 ORIGIN_CPU,
895 ORIGIN_CS,
896 ORIGIN_FLIP,
897};
898
5c3fe8b0 899struct i915_fbc {
25ad93fd
PZ
900 /* This is always the inner lock when overlapping with struct_mutex and
901 * it's the outer lock when overlapping with stolen_lock. */
902 struct mutex lock;
60ee5cd2 903 unsigned long uncompressed_size;
5e59f717 904 unsigned threshold;
5c3fe8b0 905 unsigned int fb_id;
dbef0f15
PZ
906 unsigned int possible_framebuffer_bits;
907 unsigned int busy_bits;
e35fef21 908 struct intel_crtc *crtc;
5c3fe8b0
BW
909 int y;
910
c4213885 911 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
912 struct drm_mm_node *compressed_llb;
913
da46f936
RV
914 bool false_color;
915
9adccc60
PZ
916 /* Tracks whether the HW is actually enabled, not whether the feature is
917 * possible. */
918 bool enabled;
919
5c3fe8b0
BW
920 struct intel_fbc_work {
921 struct delayed_work work;
220285f2 922 struct intel_crtc *crtc;
5c3fe8b0 923 struct drm_framebuffer *fb;
5c3fe8b0
BW
924 } *fbc_work;
925
29ebf90f
CW
926 enum no_fbc_reason {
927 FBC_OK, /* FBC is enabled */
928 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
929 FBC_NO_OUTPUT, /* no outputs enabled to compress */
930 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
931 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
932 FBC_MODE_TOO_LARGE, /* mode too large for compression */
933 FBC_BAD_PLANE, /* fbc not supported on plane */
934 FBC_NOT_TILED, /* buffer not tiled */
935 FBC_MULTIPLE_PIPES, /* more than one pipe active */
936 FBC_MODULE_PARAM,
937 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
87f5ff01 938 FBC_ROTATION, /* rotation is not supported */
89351085 939 FBC_IN_DBG_MASTER, /* kernel debugger is active */
5c3fe8b0 940 } no_fbc_reason;
ff2a3117 941
7733b49b 942 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
220285f2 943 void (*enable_fbc)(struct intel_crtc *crtc);
7733b49b 944 void (*disable_fbc)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
945};
946
96178eeb
VK
947/**
948 * HIGH_RR is the highest eDP panel refresh rate read from EDID
949 * LOW_RR is the lowest eDP panel refresh rate found from EDID
950 * parsing for same resolution.
951 */
952enum drrs_refresh_rate_type {
953 DRRS_HIGH_RR,
954 DRRS_LOW_RR,
955 DRRS_MAX_RR, /* RR count */
956};
957
958enum drrs_support_type {
959 DRRS_NOT_SUPPORTED = 0,
960 STATIC_DRRS_SUPPORT = 1,
961 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
962};
963
2807cf69 964struct intel_dp;
96178eeb
VK
965struct i915_drrs {
966 struct mutex mutex;
967 struct delayed_work work;
968 struct intel_dp *dp;
969 unsigned busy_frontbuffer_bits;
970 enum drrs_refresh_rate_type refresh_rate_type;
971 enum drrs_support_type type;
972};
973
a031d709 974struct i915_psr {
f0355c4a 975 struct mutex lock;
a031d709
RV
976 bool sink_support;
977 bool source_ok;
2807cf69 978 struct intel_dp *enabled;
7c8f8a70
RV
979 bool active;
980 struct delayed_work work;
9ca15301 981 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
982 bool psr2_support;
983 bool aux_frame_sync;
3f51e471 984};
5c3fe8b0 985
3bad0781 986enum intel_pch {
f0350830 987 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
988 PCH_IBX, /* Ibexpeak PCH */
989 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 990 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 991 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 992 PCH_NOP,
3bad0781
ZW
993};
994
988d6ee8
PZ
995enum intel_sbi_destination {
996 SBI_ICLK,
997 SBI_MPHY,
998};
999
b690e96c 1000#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1001#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1002#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1003#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1004#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1005#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1006
8be48d92 1007struct intel_fbdev;
1630fe75 1008struct intel_fbc_work;
38651674 1009
c2b9152f
DV
1010struct intel_gmbus {
1011 struct i2c_adapter adapter;
f2ce9faf 1012 u32 force_bit;
c2b9152f 1013 u32 reg0;
36c785f0 1014 u32 gpio_reg;
c167a6fc 1015 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1016 struct drm_i915_private *dev_priv;
1017};
1018
f4c956ad 1019struct i915_suspend_saved_registers {
e948e994 1020 u32 saveDSPARB;
ba8bbcf6 1021 u32 saveLVDS;
585fb111
JB
1022 u32 savePP_ON_DELAYS;
1023 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1024 u32 savePP_ON;
1025 u32 savePP_OFF;
1026 u32 savePP_CONTROL;
585fb111 1027 u32 savePP_DIVISOR;
ba8bbcf6 1028 u32 saveFBC_CONTROL;
1f84e550 1029 u32 saveCACHE_MODE_0;
1f84e550 1030 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1031 u32 saveSWF0[16];
1032 u32 saveSWF1[16];
1033 u32 saveSWF2[3];
4b9de737 1034 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1035 u32 savePCH_PORT_HOTPLUG;
9f49c376 1036 u16 saveGCDGMBUS;
f4c956ad 1037};
c85aa885 1038
ddeea5b0
ID
1039struct vlv_s0ix_state {
1040 /* GAM */
1041 u32 wr_watermark;
1042 u32 gfx_prio_ctrl;
1043 u32 arb_mode;
1044 u32 gfx_pend_tlb0;
1045 u32 gfx_pend_tlb1;
1046 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1047 u32 media_max_req_count;
1048 u32 gfx_max_req_count;
1049 u32 render_hwsp;
1050 u32 ecochk;
1051 u32 bsd_hwsp;
1052 u32 blt_hwsp;
1053 u32 tlb_rd_addr;
1054
1055 /* MBC */
1056 u32 g3dctl;
1057 u32 gsckgctl;
1058 u32 mbctl;
1059
1060 /* GCP */
1061 u32 ucgctl1;
1062 u32 ucgctl3;
1063 u32 rcgctl1;
1064 u32 rcgctl2;
1065 u32 rstctl;
1066 u32 misccpctl;
1067
1068 /* GPM */
1069 u32 gfxpause;
1070 u32 rpdeuhwtc;
1071 u32 rpdeuc;
1072 u32 ecobus;
1073 u32 pwrdwnupctl;
1074 u32 rp_down_timeout;
1075 u32 rp_deucsw;
1076 u32 rcubmabdtmr;
1077 u32 rcedata;
1078 u32 spare2gh;
1079
1080 /* Display 1 CZ domain */
1081 u32 gt_imr;
1082 u32 gt_ier;
1083 u32 pm_imr;
1084 u32 pm_ier;
1085 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1086
1087 /* GT SA CZ domain */
1088 u32 tilectl;
1089 u32 gt_fifoctl;
1090 u32 gtlc_wake_ctrl;
1091 u32 gtlc_survive;
1092 u32 pmwgicz;
1093
1094 /* Display 2 CZ domain */
1095 u32 gu_ctl0;
1096 u32 gu_ctl1;
9c25210f 1097 u32 pcbr;
ddeea5b0
ID
1098 u32 clock_gate_dis2;
1099};
1100
bf225f20
CW
1101struct intel_rps_ei {
1102 u32 cz_clock;
1103 u32 render_c0;
1104 u32 media_c0;
31685c25
D
1105};
1106
c85aa885 1107struct intel_gen6_power_mgmt {
d4d70aa5
ID
1108 /*
1109 * work, interrupts_enabled and pm_iir are protected by
1110 * dev_priv->irq_lock
1111 */
c85aa885 1112 struct work_struct work;
d4d70aa5 1113 bool interrupts_enabled;
c85aa885 1114 u32 pm_iir;
59cdb63d 1115
b39fb297
BW
1116 /* Frequencies are stored in potentially platform dependent multiples.
1117 * In other words, *_freq needs to be multiplied by X to be interesting.
1118 * Soft limits are those which are used for the dynamic reclocking done
1119 * by the driver (raise frequencies under heavy loads, and lower for
1120 * lighter loads). Hard limits are those imposed by the hardware.
1121 *
1122 * A distinction is made for overclocking, which is never enabled by
1123 * default, and is considered to be above the hard limit if it's
1124 * possible at all.
1125 */
1126 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1127 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1128 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1129 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1130 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1131 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1132 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1133 u8 rp1_freq; /* "less than" RP0 power/freqency */
1134 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1135 u32 cz_freq;
1a01ab3b 1136
8fb55197
CW
1137 u8 up_threshold; /* Current %busy required to uplock */
1138 u8 down_threshold; /* Current %busy required to downclock */
1139
dd75fdc8
CW
1140 int last_adj;
1141 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1142
8d3afd7d
CW
1143 spinlock_t client_lock;
1144 struct list_head clients;
1145 bool client_boost;
1146
c0951f0c 1147 bool enabled;
1a01ab3b 1148 struct delayed_work delayed_resume_work;
1854d5ca 1149 unsigned boosts;
4fc688ce 1150
2e1b8730 1151 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1152
bf225f20
CW
1153 /* manual wa residency calculations */
1154 struct intel_rps_ei up_ei, down_ei;
1155
4fc688ce
JB
1156 /*
1157 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1158 * Must be taken after struct_mutex if nested. Note that
1159 * this lock may be held for long periods of time when
1160 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1161 */
1162 struct mutex hw_lock;
c85aa885
DV
1163};
1164
1a240d4d
DV
1165/* defined intel_pm.c */
1166extern spinlock_t mchdev_lock;
1167
c85aa885
DV
1168struct intel_ilk_power_mgmt {
1169 u8 cur_delay;
1170 u8 min_delay;
1171 u8 max_delay;
1172 u8 fmax;
1173 u8 fstart;
1174
1175 u64 last_count1;
1176 unsigned long last_time1;
1177 unsigned long chipset_power;
1178 u64 last_count2;
5ed0bdf2 1179 u64 last_time2;
c85aa885
DV
1180 unsigned long gfx_power;
1181 u8 corr;
1182
1183 int c_m;
1184 int r_t;
1185};
1186
c6cb582e
ID
1187struct drm_i915_private;
1188struct i915_power_well;
1189
1190struct i915_power_well_ops {
1191 /*
1192 * Synchronize the well's hw state to match the current sw state, for
1193 * example enable/disable it based on the current refcount. Called
1194 * during driver init and resume time, possibly after first calling
1195 * the enable/disable handlers.
1196 */
1197 void (*sync_hw)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /*
1200 * Enable the well and resources that depend on it (for example
1201 * interrupts located on the well). Called after the 0->1 refcount
1202 * transition.
1203 */
1204 void (*enable)(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well);
1206 /*
1207 * Disable the well and resources that depend on it. Called after
1208 * the 1->0 refcount transition.
1209 */
1210 void (*disable)(struct drm_i915_private *dev_priv,
1211 struct i915_power_well *power_well);
1212 /* Returns the hw enabled state. */
1213 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1214 struct i915_power_well *power_well);
1215};
1216
a38911a3
WX
1217/* Power well structure for haswell */
1218struct i915_power_well {
c1ca727f 1219 const char *name;
6f3ef5dd 1220 bool always_on;
a38911a3
WX
1221 /* power well enable/disable usage count */
1222 int count;
bfafe93a
ID
1223 /* cached hw enabled state */
1224 bool hw_enabled;
c1ca727f 1225 unsigned long domains;
77961eb9 1226 unsigned long data;
c6cb582e 1227 const struct i915_power_well_ops *ops;
a38911a3
WX
1228};
1229
83c00f55 1230struct i915_power_domains {
baa70707
ID
1231 /*
1232 * Power wells needed for initialization at driver init and suspend
1233 * time are on. They are kept on until after the first modeset.
1234 */
1235 bool init_power_on;
0d116a29 1236 bool initializing;
c1ca727f 1237 int power_well_count;
baa70707 1238
83c00f55 1239 struct mutex lock;
1da51581 1240 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1241 struct i915_power_well *power_wells;
83c00f55
ID
1242};
1243
35a85ac6 1244#define MAX_L3_SLICES 2
a4da4fa4 1245struct intel_l3_parity {
35a85ac6 1246 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1247 struct work_struct error_work;
35a85ac6 1248 int which_slice;
a4da4fa4
DV
1249};
1250
4b5aed62 1251struct i915_gem_mm {
4b5aed62
DV
1252 /** Memory allocator for GTT stolen memory */
1253 struct drm_mm stolen;
92e97d2f
PZ
1254 /** Protects the usage of the GTT stolen memory allocator. This is
1255 * always the inner lock when overlapping with struct_mutex. */
1256 struct mutex stolen_lock;
1257
4b5aed62
DV
1258 /** List of all objects in gtt_space. Used to restore gtt
1259 * mappings on resume */
1260 struct list_head bound_list;
1261 /**
1262 * List of objects which are not bound to the GTT (thus
1263 * are idle and not used by the GPU) but still have
1264 * (presumably uncached) pages still attached.
1265 */
1266 struct list_head unbound_list;
1267
1268 /** Usable portion of the GTT for GEM */
1269 unsigned long stolen_base; /* limited to low memory (32-bit) */
1270
4b5aed62
DV
1271 /** PPGTT used for aliasing the PPGTT with the GTT */
1272 struct i915_hw_ppgtt *aliasing_ppgtt;
1273
2cfcd32a 1274 struct notifier_block oom_notifier;
ceabbba5 1275 struct shrinker shrinker;
4b5aed62
DV
1276 bool shrinker_no_lock_stealing;
1277
4b5aed62
DV
1278 /** LRU list of objects with fence regs on them. */
1279 struct list_head fence_list;
1280
1281 /**
1282 * We leave the user IRQ off as much as possible,
1283 * but this means that requests will finish and never
1284 * be retired once the system goes idle. Set a timer to
1285 * fire periodically while the ring is running. When it
1286 * fires, go retire requests.
1287 */
1288 struct delayed_work retire_work;
1289
b29c19b6
CW
1290 /**
1291 * When we detect an idle GPU, we want to turn on
1292 * powersaving features. So once we see that there
1293 * are no more requests outstanding and no more
1294 * arrive within a small period of time, we fire
1295 * off the idle_work.
1296 */
1297 struct delayed_work idle_work;
1298
4b5aed62
DV
1299 /**
1300 * Are we in a non-interruptible section of code like
1301 * modesetting?
1302 */
1303 bool interruptible;
1304
f62a0076
CW
1305 /**
1306 * Is the GPU currently considered idle, or busy executing userspace
1307 * requests? Whilst idle, we attempt to power down the hardware and
1308 * display clocks. In order to reduce the effect on performance, there
1309 * is a slight delay before we do so.
1310 */
1311 bool busy;
1312
bdf1e7e3
DV
1313 /* the indicator for dispatch video commands on two BSD rings */
1314 int bsd_ring_dispatch_index;
1315
4b5aed62
DV
1316 /** Bit 6 swizzling required for X tiling */
1317 uint32_t bit_6_swizzle_x;
1318 /** Bit 6 swizzling required for Y tiling */
1319 uint32_t bit_6_swizzle_y;
1320
4b5aed62 1321 /* accounting, useful for userland debugging */
c20e8355 1322 spinlock_t object_stat_lock;
4b5aed62
DV
1323 size_t object_memory;
1324 u32 object_count;
1325};
1326
edc3d884 1327struct drm_i915_error_state_buf {
0a4cd7c8 1328 struct drm_i915_private *i915;
edc3d884
MK
1329 unsigned bytes;
1330 unsigned size;
1331 int err;
1332 u8 *buf;
1333 loff_t start;
1334 loff_t pos;
1335};
1336
fc16b48b
MK
1337struct i915_error_state_file_priv {
1338 struct drm_device *dev;
1339 struct drm_i915_error_state *error;
1340};
1341
99584db3
DV
1342struct i915_gpu_error {
1343 /* For hangcheck timer */
1344#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1345#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1346 /* Hang gpu twice in this window and your context gets banned */
1347#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1348
737b1506
CW
1349 struct workqueue_struct *hangcheck_wq;
1350 struct delayed_work hangcheck_work;
99584db3
DV
1351
1352 /* For reset and error_state handling. */
1353 spinlock_t lock;
1354 /* Protected by the above dev->gpu_error.lock. */
1355 struct drm_i915_error_state *first_error;
094f9a54
CW
1356
1357 unsigned long missed_irq_rings;
1358
1f83fee0 1359 /**
2ac0f450 1360 * State variable controlling the reset flow and count
1f83fee0 1361 *
2ac0f450
MK
1362 * This is a counter which gets incremented when reset is triggered,
1363 * and again when reset has been handled. So odd values (lowest bit set)
1364 * means that reset is in progress and even values that
1365 * (reset_counter >> 1):th reset was successfully completed.
1366 *
1367 * If reset is not completed succesfully, the I915_WEDGE bit is
1368 * set meaning that hardware is terminally sour and there is no
1369 * recovery. All waiters on the reset_queue will be woken when
1370 * that happens.
1371 *
1372 * This counter is used by the wait_seqno code to notice that reset
1373 * event happened and it needs to restart the entire ioctl (since most
1374 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1375 *
1376 * This is important for lock-free wait paths, where no contended lock
1377 * naturally enforces the correct ordering between the bail-out of the
1378 * waiter and the gpu reset work code.
1f83fee0
DV
1379 */
1380 atomic_t reset_counter;
1381
1f83fee0 1382#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1383#define I915_WEDGED (1 << 31)
1f83fee0
DV
1384
1385 /**
1386 * Waitqueue to signal when the reset has completed. Used by clients
1387 * that wait for dev_priv->mm.wedged to settle.
1388 */
1389 wait_queue_head_t reset_queue;
33196ded 1390
88b4aa87
MK
1391 /* Userspace knobs for gpu hang simulation;
1392 * combines both a ring mask, and extra flags
1393 */
1394 u32 stop_rings;
1395#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1396#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1397
1398 /* For missed irq/seqno simulation. */
1399 unsigned int test_irq_rings;
6689c167
MA
1400
1401 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1402 bool reload_in_reset;
99584db3
DV
1403};
1404
b8efb17b
ZR
1405enum modeset_restore {
1406 MODESET_ON_LID_OPEN,
1407 MODESET_DONE,
1408 MODESET_SUSPENDED,
1409};
1410
6acab15a 1411struct ddi_vbt_port_info {
ce4dd49e
DL
1412 /*
1413 * This is an index in the HDMI/DVI DDI buffer translation table.
1414 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1415 * populate this field.
1416 */
1417#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1418 uint8_t hdmi_level_shift;
311a2094
PZ
1419
1420 uint8_t supports_dvi:1;
1421 uint8_t supports_hdmi:1;
1422 uint8_t supports_dp:1;
6acab15a
PZ
1423};
1424
bfd7ebda
RV
1425enum psr_lines_to_wait {
1426 PSR_0_LINES_TO_WAIT = 0,
1427 PSR_1_LINE_TO_WAIT,
1428 PSR_4_LINES_TO_WAIT,
1429 PSR_8_LINES_TO_WAIT
83a7280e
PB
1430};
1431
41aa3448
RV
1432struct intel_vbt_data {
1433 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1434 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1435
1436 /* Feature bits */
1437 unsigned int int_tv_support:1;
1438 unsigned int lvds_dither:1;
1439 unsigned int lvds_vbt:1;
1440 unsigned int int_crt_support:1;
1441 unsigned int lvds_use_ssc:1;
1442 unsigned int display_clock_mode:1;
1443 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1444 unsigned int has_mipi:1;
41aa3448
RV
1445 int lvds_ssc_freq;
1446 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1447
83a7280e
PB
1448 enum drrs_support_type drrs_type;
1449
41aa3448
RV
1450 /* eDP */
1451 int edp_rate;
1452 int edp_lanes;
1453 int edp_preemphasis;
1454 int edp_vswing;
1455 bool edp_initialized;
1456 bool edp_support;
1457 int edp_bpp;
1458 struct edp_power_seq edp_pps;
1459
bfd7ebda
RV
1460 struct {
1461 bool full_link;
1462 bool require_aux_wakeup;
1463 int idle_frames;
1464 enum psr_lines_to_wait lines_to_wait;
1465 int tp1_wakeup_time;
1466 int tp2_tp3_wakeup_time;
1467 } psr;
1468
f00076d2
JN
1469 struct {
1470 u16 pwm_freq_hz;
39fbc9c8 1471 bool present;
f00076d2 1472 bool active_low_pwm;
1de6068e 1473 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1474 } backlight;
1475
d17c5443
SK
1476 /* MIPI DSI */
1477 struct {
3e6bd011 1478 u16 port;
d17c5443 1479 u16 panel_id;
d3b542fc
SK
1480 struct mipi_config *config;
1481 struct mipi_pps_data *pps;
1482 u8 seq_version;
1483 u32 size;
1484 u8 *data;
1485 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1486 } dsi;
1487
41aa3448
RV
1488 int crt_ddc_pin;
1489
1490 int child_dev_num;
768f69c9 1491 union child_device_config *child_dev;
6acab15a
PZ
1492
1493 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1494};
1495
77c122bc
VS
1496enum intel_ddb_partitioning {
1497 INTEL_DDB_PART_1_2,
1498 INTEL_DDB_PART_5_6, /* IVB+ */
1499};
1500
1fd527cc
VS
1501struct intel_wm_level {
1502 bool enable;
1503 uint32_t pri_val;
1504 uint32_t spr_val;
1505 uint32_t cur_val;
1506 uint32_t fbc_val;
1507};
1508
820c1980 1509struct ilk_wm_values {
609cedef
VS
1510 uint32_t wm_pipe[3];
1511 uint32_t wm_lp[3];
1512 uint32_t wm_lp_spr[3];
1513 uint32_t wm_linetime[3];
1514 bool enable_fbc_wm;
1515 enum intel_ddb_partitioning partitioning;
1516};
1517
262cd2e1
VS
1518struct vlv_pipe_wm {
1519 uint16_t primary;
1520 uint16_t sprite[2];
1521 uint8_t cursor;
1522};
ae80152d 1523
262cd2e1
VS
1524struct vlv_sr_wm {
1525 uint16_t plane;
1526 uint8_t cursor;
1527};
ae80152d 1528
262cd2e1
VS
1529struct vlv_wm_values {
1530 struct vlv_pipe_wm pipe[3];
1531 struct vlv_sr_wm sr;
0018fda1
VS
1532 struct {
1533 uint8_t cursor;
1534 uint8_t sprite[2];
1535 uint8_t primary;
1536 } ddl[3];
6eb1a681
VS
1537 uint8_t level;
1538 bool cxsr;
0018fda1
VS
1539};
1540
c193924e 1541struct skl_ddb_entry {
16160e3d 1542 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1543};
1544
1545static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1546{
16160e3d 1547 return entry->end - entry->start;
c193924e
DL
1548}
1549
08db6652
DL
1550static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1551 const struct skl_ddb_entry *e2)
1552{
1553 if (e1->start == e2->start && e1->end == e2->end)
1554 return true;
1555
1556 return false;
1557}
1558
c193924e 1559struct skl_ddb_allocation {
34bb56af 1560 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1561 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1562 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1563 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1564};
1565
2ac96d2a
PB
1566struct skl_wm_values {
1567 bool dirty[I915_MAX_PIPES];
c193924e 1568 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1569 uint32_t wm_linetime[I915_MAX_PIPES];
1570 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1571 uint32_t cursor[I915_MAX_PIPES][8];
1572 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1573 uint32_t cursor_trans[I915_MAX_PIPES];
1574};
1575
1576struct skl_wm_level {
1577 bool plane_en[I915_MAX_PLANES];
b99f58da 1578 bool cursor_en;
2ac96d2a
PB
1579 uint16_t plane_res_b[I915_MAX_PLANES];
1580 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1581 uint16_t cursor_res_b;
1582 uint8_t cursor_res_l;
1583};
1584
c67a470b 1585/*
765dab67
PZ
1586 * This struct helps tracking the state needed for runtime PM, which puts the
1587 * device in PCI D3 state. Notice that when this happens, nothing on the
1588 * graphics device works, even register access, so we don't get interrupts nor
1589 * anything else.
c67a470b 1590 *
765dab67
PZ
1591 * Every piece of our code that needs to actually touch the hardware needs to
1592 * either call intel_runtime_pm_get or call intel_display_power_get with the
1593 * appropriate power domain.
a8a8bd54 1594 *
765dab67
PZ
1595 * Our driver uses the autosuspend delay feature, which means we'll only really
1596 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1597 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1598 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1599 *
1600 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1601 * goes back to false exactly before we reenable the IRQs. We use this variable
1602 * to check if someone is trying to enable/disable IRQs while they're supposed
1603 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1604 * case it happens.
c67a470b 1605 *
765dab67 1606 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1607 */
5d584b2e
PZ
1608struct i915_runtime_pm {
1609 bool suspended;
2aeb7d3a 1610 bool irqs_enabled;
c67a470b
PZ
1611};
1612
926321d5
DV
1613enum intel_pipe_crc_source {
1614 INTEL_PIPE_CRC_SOURCE_NONE,
1615 INTEL_PIPE_CRC_SOURCE_PLANE1,
1616 INTEL_PIPE_CRC_SOURCE_PLANE2,
1617 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1618 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1619 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1620 INTEL_PIPE_CRC_SOURCE_TV,
1621 INTEL_PIPE_CRC_SOURCE_DP_B,
1622 INTEL_PIPE_CRC_SOURCE_DP_C,
1623 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1624 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1625 INTEL_PIPE_CRC_SOURCE_MAX,
1626};
1627
8bf1e9f1 1628struct intel_pipe_crc_entry {
ac2300d4 1629 uint32_t frame;
8bf1e9f1
SH
1630 uint32_t crc[5];
1631};
1632
b2c88f5b 1633#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1634struct intel_pipe_crc {
d538bbdf
DL
1635 spinlock_t lock;
1636 bool opened; /* exclusive access to the result file */
e5f75aca 1637 struct intel_pipe_crc_entry *entries;
926321d5 1638 enum intel_pipe_crc_source source;
d538bbdf 1639 int head, tail;
07144428 1640 wait_queue_head_t wq;
8bf1e9f1
SH
1641};
1642
f99d7069
DV
1643struct i915_frontbuffer_tracking {
1644 struct mutex lock;
1645
1646 /*
1647 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1648 * scheduled flips.
1649 */
1650 unsigned busy_bits;
1651 unsigned flip_bits;
1652};
1653
7225342a
MK
1654struct i915_wa_reg {
1655 u32 addr;
1656 u32 value;
1657 /* bitmask representing WA bits */
1658 u32 mask;
1659};
1660
1661#define I915_MAX_WA_REGS 16
1662
1663struct i915_workarounds {
1664 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1665 u32 count;
1666};
1667
cf9d2890
YZ
1668struct i915_virtual_gpu {
1669 bool active;
1670};
1671
5f19e2bf
JH
1672struct i915_execbuffer_params {
1673 struct drm_device *dev;
1674 struct drm_file *file;
1675 uint32_t dispatch_flags;
1676 uint32_t args_batch_start_offset;
1677 uint32_t batch_obj_vm_offset;
1678 struct intel_engine_cs *ring;
1679 struct drm_i915_gem_object *batch_obj;
1680 struct intel_context *ctx;
6a6ae79a 1681 struct drm_i915_gem_request *request;
5f19e2bf
JH
1682};
1683
77fec556 1684struct drm_i915_private {
f4c956ad 1685 struct drm_device *dev;
efab6d8d 1686 struct kmem_cache *objects;
e20d2ab7 1687 struct kmem_cache *vmas;
efab6d8d 1688 struct kmem_cache *requests;
f4c956ad 1689
5c969aa7 1690 const struct intel_device_info info;
f4c956ad
DV
1691
1692 int relative_constants_mode;
1693
1694 void __iomem *regs;
1695
907b28c5 1696 struct intel_uncore uncore;
f4c956ad 1697
cf9d2890
YZ
1698 struct i915_virtual_gpu vgpu;
1699
eb805623
DV
1700 struct intel_csr csr;
1701
1702 /* Display CSR-related protection */
1703 struct mutex csr_lock;
1704
5ea6e5e3 1705 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1706
f4c956ad
DV
1707 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1708 * controller on different i2c buses. */
1709 struct mutex gmbus_mutex;
1710
1711 /**
1712 * Base address of the gmbus and gpio block.
1713 */
1714 uint32_t gpio_mmio_base;
1715
b6fdd0f2
SS
1716 /* MMIO base address for MIPI regs */
1717 uint32_t mipi_mmio_base;
1718
28c70f16
DV
1719 wait_queue_head_t gmbus_wait_queue;
1720
f4c956ad 1721 struct pci_dev *bridge_dev;
a4872ba6 1722 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1723 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1724 uint32_t last_seqno, next_seqno;
f4c956ad 1725
ba8286fa 1726 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1727 struct resource mch_res;
1728
f4c956ad
DV
1729 /* protects the irq masks */
1730 spinlock_t irq_lock;
1731
84c33a64
SG
1732 /* protects the mmio flip data */
1733 spinlock_t mmio_flip_lock;
1734
f8b79e58
ID
1735 bool display_irqs_enabled;
1736
9ee32fea
DV
1737 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1738 struct pm_qos_request pm_qos;
1739
a580516d
VS
1740 /* Sideband mailbox protection */
1741 struct mutex sb_lock;
f4c956ad
DV
1742
1743 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1744 union {
1745 u32 irq_mask;
1746 u32 de_irq_mask[I915_MAX_PIPES];
1747 };
f4c956ad 1748 u32 gt_irq_mask;
605cd25b 1749 u32 pm_irq_mask;
a6706b45 1750 u32 pm_rps_events;
91d181dd 1751 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1752
5fcece80 1753 struct i915_hotplug hotplug;
5c3fe8b0 1754 struct i915_fbc fbc;
439d7ac0 1755 struct i915_drrs drrs;
f4c956ad 1756 struct intel_opregion opregion;
41aa3448 1757 struct intel_vbt_data vbt;
f4c956ad 1758
d9ceb816
JB
1759 bool preserve_bios_swizzle;
1760
f4c956ad
DV
1761 /* overlay */
1762 struct intel_overlay *overlay;
f4c956ad 1763
58c68779 1764 /* backlight registers and fields in struct intel_panel */
07f11d49 1765 struct mutex backlight_lock;
31ad8ec6 1766
f4c956ad 1767 /* LVDS info */
f4c956ad
DV
1768 bool no_aux_handshake;
1769
e39b999a
VS
1770 /* protects panel power sequencer state */
1771 struct mutex pps_mutex;
1772
f4c956ad
DV
1773 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1774 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1775 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1776
1777 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1778 unsigned int skl_boot_cdclk;
44913155 1779 unsigned int cdclk_freq, max_cdclk_freq;
6bcda4f0 1780 unsigned int hpll_freq;
f4c956ad 1781
645416f5
DV
1782 /**
1783 * wq - Driver workqueue for GEM.
1784 *
1785 * NOTE: Work items scheduled here are not allowed to grab any modeset
1786 * locks, for otherwise the flushing done in the pageflip code will
1787 * result in deadlocks.
1788 */
f4c956ad
DV
1789 struct workqueue_struct *wq;
1790
1791 /* Display functions */
1792 struct drm_i915_display_funcs display;
1793
1794 /* PCH chipset type */
1795 enum intel_pch pch_type;
17a303ec 1796 unsigned short pch_id;
f4c956ad
DV
1797
1798 unsigned long quirks;
1799
b8efb17b
ZR
1800 enum modeset_restore modeset_restore;
1801 struct mutex modeset_restore_lock;
673a394b 1802
a7bbbd63 1803 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1804 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1805
4b5aed62 1806 struct i915_gem_mm mm;
ad46cb53
CW
1807 DECLARE_HASHTABLE(mm_structs, 7);
1808 struct mutex mm_lock;
8781342d 1809
8781342d
DV
1810 /* Kernel Modesetting */
1811
9b9d172d 1812 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1813
76c4ac04
DL
1814 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1815 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1816 wait_queue_head_t pending_flip_queue;
1817
c4597872
DV
1818#ifdef CONFIG_DEBUG_FS
1819 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1820#endif
1821
e72f9fbf
DV
1822 int num_shared_dpll;
1823 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1824 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1825
7225342a 1826 struct i915_workarounds workarounds;
888b5995 1827
652c393a
JB
1828 /* Reclocking support */
1829 bool render_reclock_avail;
f99d7069
DV
1830
1831 struct i915_frontbuffer_tracking fb_tracking;
1832
652c393a 1833 u16 orig_clock;
f97108d1 1834
c4804411 1835 bool mchbar_need_disable;
f97108d1 1836
a4da4fa4
DV
1837 struct intel_l3_parity l3_parity;
1838
59124506
BW
1839 /* Cannot be determined by PCIID. You must always read a register. */
1840 size_t ellc_size;
1841
c6a828d3 1842 /* gen6+ rps state */
c85aa885 1843 struct intel_gen6_power_mgmt rps;
c6a828d3 1844
20e4d407
DV
1845 /* ilk-only ips/rps state. Everything in here is protected by the global
1846 * mchdev_lock in intel_pm.c */
c85aa885 1847 struct intel_ilk_power_mgmt ips;
b5e50c3f 1848
83c00f55 1849 struct i915_power_domains power_domains;
a38911a3 1850
a031d709 1851 struct i915_psr psr;
3f51e471 1852
99584db3 1853 struct i915_gpu_error gpu_error;
ae681d96 1854
c9cddffc
JB
1855 struct drm_i915_gem_object *vlv_pctx;
1856
4520f53a 1857#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1858 /* list of fbdev register on this device */
1859 struct intel_fbdev *fbdev;
82e3b8c1 1860 struct work_struct fbdev_suspend_work;
4520f53a 1861#endif
e953fd7b
CW
1862
1863 struct drm_property *broadcast_rgb_property;
3f43c48d 1864 struct drm_property *force_audio_property;
e3689190 1865
58fddc28
ID
1866 /* hda/i915 audio component */
1867 bool audio_component_registered;
1868
254f965c 1869 uint32_t hw_context_size;
a33afea5 1870 struct list_head context_list;
f4c956ad 1871
3e68320e 1872 u32 fdi_rx_config;
68d18ad7 1873
70722468
VS
1874 u32 chv_phy_control;
1875
842f1c8b 1876 u32 suspend_count;
f4c956ad 1877 struct i915_suspend_saved_registers regfile;
ddeea5b0 1878 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1879
53615a5e
VS
1880 struct {
1881 /*
1882 * Raw watermark latency values:
1883 * in 0.1us units for WM0,
1884 * in 0.5us units for WM1+.
1885 */
1886 /* primary */
1887 uint16_t pri_latency[5];
1888 /* sprite */
1889 uint16_t spr_latency[5];
1890 /* cursor */
1891 uint16_t cur_latency[5];
2af30a5c
PB
1892 /*
1893 * Raw watermark memory latency values
1894 * for SKL for all 8 levels
1895 * in 1us units.
1896 */
1897 uint16_t skl_latency[8];
609cedef 1898
2d41c0b5
PB
1899 /*
1900 * The skl_wm_values structure is a bit too big for stack
1901 * allocation, so we keep the staging struct where we store
1902 * intermediate results here instead.
1903 */
1904 struct skl_wm_values skl_results;
1905
609cedef 1906 /* current hardware state */
2d41c0b5
PB
1907 union {
1908 struct ilk_wm_values hw;
1909 struct skl_wm_values skl_hw;
0018fda1 1910 struct vlv_wm_values vlv;
2d41c0b5 1911 };
53615a5e
VS
1912 } wm;
1913
8a187455
PZ
1914 struct i915_runtime_pm pm;
1915
a83014d3
OM
1916 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1917 struct {
5f19e2bf 1918 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1919 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1920 struct list_head *vmas);
a83014d3
OM
1921 int (*init_rings)(struct drm_device *dev);
1922 void (*cleanup_ring)(struct intel_engine_cs *ring);
1923 void (*stop_ring)(struct intel_engine_cs *ring);
1924 } gt;
1925
9e458034
SJ
1926 bool edp_low_vswing;
1927
bdf1e7e3
DV
1928 /*
1929 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1930 * will be rejected. Instead look for a better place.
1931 */
77fec556 1932};
1da177e4 1933
2c1792a1
CW
1934static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1935{
1936 return dev->dev_private;
1937}
1938
888d0d42
ID
1939static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1940{
1941 return to_i915(dev_get_drvdata(dev));
1942}
1943
b4519513
CW
1944/* Iterate over initialised rings */
1945#define for_each_ring(ring__, dev_priv__, i__) \
1946 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1947 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1948
b1d7e4b4
WF
1949enum hdmi_force_audio {
1950 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1951 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1952 HDMI_AUDIO_AUTO, /* trust EDID */
1953 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1954};
1955
190d6cd5 1956#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1957
37e680a1
CW
1958struct drm_i915_gem_object_ops {
1959 /* Interface between the GEM object and its backing storage.
1960 * get_pages() is called once prior to the use of the associated set
1961 * of pages before to binding them into the GTT, and put_pages() is
1962 * called after we no longer need them. As we expect there to be
1963 * associated cost with migrating pages between the backing storage
1964 * and making them available for the GPU (e.g. clflush), we may hold
1965 * onto the pages after they are no longer referenced by the GPU
1966 * in case they may be used again shortly (for example migrating the
1967 * pages to a different memory domain within the GTT). put_pages()
1968 * will therefore most likely be called when the object itself is
1969 * being released or under memory pressure (where we attempt to
1970 * reap pages for the shrinker).
1971 */
1972 int (*get_pages)(struct drm_i915_gem_object *);
1973 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1974 int (*dmabuf_export)(struct drm_i915_gem_object *);
1975 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1976};
1977
a071fa00
DV
1978/*
1979 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1980 * considered to be the frontbuffer for the given plane interface-vise. This
1981 * doesn't mean that the hw necessarily already scans it out, but that any
1982 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1983 *
1984 * We have one bit per pipe and per scanout plane type.
1985 */
1986#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1987#define INTEL_FRONTBUFFER_BITS \
1988 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1989#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1990 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1991#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1992 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1993#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1994 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1995#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1996 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1997#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1998 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1999
673a394b 2000struct drm_i915_gem_object {
c397b908 2001 struct drm_gem_object base;
673a394b 2002
37e680a1
CW
2003 const struct drm_i915_gem_object_ops *ops;
2004
2f633156
BW
2005 /** List of VMAs backed by this object */
2006 struct list_head vma_list;
2007
c1ad11fc
CW
2008 /** Stolen memory for this object, instead of being backed by shmem. */
2009 struct drm_mm_node *stolen;
35c20a60 2010 struct list_head global_list;
673a394b 2011
b4716185 2012 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2013 /** Used in execbuf to temporarily hold a ref */
2014 struct list_head obj_exec_link;
673a394b 2015
8d9d5744 2016 struct list_head batch_pool_link;
493018dc 2017
673a394b 2018 /**
65ce3027
CW
2019 * This is set if the object is on the active lists (has pending
2020 * rendering and so a non-zero seqno), and is not set if it i s on
2021 * inactive (ready to be unbound) list.
673a394b 2022 */
b4716185 2023 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2024
2025 /**
2026 * This is set if the object has been written to since last bound
2027 * to the GTT
2028 */
0206e353 2029 unsigned int dirty:1;
778c3544
DV
2030
2031 /**
2032 * Fence register bits (if any) for this object. Will be set
2033 * as needed when mapped into the GTT.
2034 * Protected by dev->struct_mutex.
778c3544 2035 */
4b9de737 2036 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2037
778c3544
DV
2038 /**
2039 * Advice: are the backing pages purgeable?
2040 */
0206e353 2041 unsigned int madv:2;
778c3544 2042
778c3544
DV
2043 /**
2044 * Current tiling mode for the object.
2045 */
0206e353 2046 unsigned int tiling_mode:2;
5d82e3e6
CW
2047 /**
2048 * Whether the tiling parameters for the currently associated fence
2049 * register have changed. Note that for the purposes of tracking
2050 * tiling changes we also treat the unfenced register, the register
2051 * slot that the object occupies whilst it executes a fenced
2052 * command (such as BLT on gen2/3), as a "fence".
2053 */
2054 unsigned int fence_dirty:1;
778c3544 2055
75e9e915
DV
2056 /**
2057 * Is the object at the current location in the gtt mappable and
2058 * fenceable? Used to avoid costly recalculations.
2059 */
0206e353 2060 unsigned int map_and_fenceable:1;
75e9e915 2061
fb7d516a
DV
2062 /**
2063 * Whether the current gtt mapping needs to be mappable (and isn't just
2064 * mappable by accident). Track pin and fault separate for a more
2065 * accurate mappable working set.
2066 */
0206e353 2067 unsigned int fault_mappable:1;
fb7d516a 2068
24f3a8cf
AG
2069 /*
2070 * Is the object to be mapped as read-only to the GPU
2071 * Only honoured if hardware has relevant pte bit
2072 */
2073 unsigned long gt_ro:1;
651d794f 2074 unsigned int cache_level:3;
0f71979a 2075 unsigned int cache_dirty:1;
93dfb40c 2076
a071fa00
DV
2077 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2078
8a0c39b1
TU
2079 unsigned int pin_display;
2080
9da3da66 2081 struct sg_table *pages;
a5570178 2082 int pages_pin_count;
ee286370
CW
2083 struct get_page {
2084 struct scatterlist *sg;
2085 int last;
2086 } get_page;
673a394b 2087
1286ff73 2088 /* prime dma-buf support */
9a70cc2a
DA
2089 void *dma_buf_vmapping;
2090 int vmapping_count;
2091
b4716185
CW
2092 /** Breadcrumb of last rendering to the buffer.
2093 * There can only be one writer, but we allow for multiple readers.
2094 * If there is a writer that necessarily implies that all other
2095 * read requests are complete - but we may only be lazily clearing
2096 * the read requests. A read request is naturally the most recent
2097 * request on a ring, so we may have two different write and read
2098 * requests on one ring where the write request is older than the
2099 * read request. This allows for the CPU to read from an active
2100 * buffer by only waiting for the write to complete.
2101 * */
2102 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2103 struct drm_i915_gem_request *last_write_req;
caea7476 2104 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2105 struct drm_i915_gem_request *last_fenced_req;
673a394b 2106
778c3544 2107 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2108 uint32_t stride;
673a394b 2109
80075d49
DV
2110 /** References from framebuffers, locks out tiling changes. */
2111 unsigned long framebuffer_references;
2112
280b713b 2113 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2114 unsigned long *bit_17;
280b713b 2115
5cc9ed4b 2116 union {
6a2c4232
CW
2117 /** for phy allocated objects */
2118 struct drm_dma_handle *phys_handle;
2119
5cc9ed4b
CW
2120 struct i915_gem_userptr {
2121 uintptr_t ptr;
2122 unsigned read_only :1;
2123 unsigned workers :4;
2124#define I915_GEM_USERPTR_MAX_WORKERS 15
2125
ad46cb53
CW
2126 struct i915_mm_struct *mm;
2127 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2128 struct work_struct *work;
2129 } userptr;
2130 };
2131};
62b8b215 2132#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2133
a071fa00
DV
2134void i915_gem_track_fb(struct drm_i915_gem_object *old,
2135 struct drm_i915_gem_object *new,
2136 unsigned frontbuffer_bits);
2137
673a394b
EA
2138/**
2139 * Request queue structure.
2140 *
2141 * The request queue allows us to note sequence numbers that have been emitted
2142 * and may be associated with active buffers to be retired.
2143 *
97b2a6a1
JH
2144 * By keeping this list, we can avoid having to do questionable sequence
2145 * number comparisons on buffer last_read|write_seqno. It also allows an
2146 * emission time to be associated with the request for tracking how far ahead
2147 * of the GPU the submission is.
b3a38998
NH
2148 *
2149 * The requests are reference counted, so upon creation they should have an
2150 * initial reference taken using kref_init
673a394b
EA
2151 */
2152struct drm_i915_gem_request {
abfe262a
JH
2153 struct kref ref;
2154
852835f3 2155 /** On Which ring this request was generated */
efab6d8d 2156 struct drm_i915_private *i915;
a4872ba6 2157 struct intel_engine_cs *ring;
852835f3 2158
673a394b
EA
2159 /** GEM sequence number associated with this request. */
2160 uint32_t seqno;
2161
7d736f4f
MK
2162 /** Position in the ringbuffer of the start of the request */
2163 u32 head;
2164
72f95afa
NH
2165 /**
2166 * Position in the ringbuffer of the start of the postfix.
2167 * This is required to calculate the maximum available ringbuffer
2168 * space without overwriting the postfix.
2169 */
2170 u32 postfix;
2171
2172 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2173 u32 tail;
2174
b3a38998 2175 /**
a8c6ecb3 2176 * Context and ring buffer related to this request
b3a38998
NH
2177 * Contexts are refcounted, so when this request is associated with a
2178 * context, we must increment the context's refcount, to guarantee that
2179 * it persists while any request is linked to it. Requests themselves
2180 * are also refcounted, so the request will only be freed when the last
2181 * reference to it is dismissed, and the code in
2182 * i915_gem_request_free() will then decrement the refcount on the
2183 * context.
2184 */
273497e5 2185 struct intel_context *ctx;
98e1bd4a 2186 struct intel_ringbuffer *ringbuf;
0e50e96b 2187
dc4be607
JH
2188 /** Batch buffer related to this request if any (used for
2189 error state dump only) */
7d736f4f
MK
2190 struct drm_i915_gem_object *batch_obj;
2191
673a394b
EA
2192 /** Time at which this request was emitted, in jiffies. */
2193 unsigned long emitted_jiffies;
2194
b962442e 2195 /** global list entry for this request */
673a394b 2196 struct list_head list;
b962442e 2197
f787a5f5 2198 struct drm_i915_file_private *file_priv;
b962442e
EA
2199 /** file_priv list entry for this request */
2200 struct list_head client_list;
67e2937b 2201
071c92de
MK
2202 /** process identifier submitting this request */
2203 struct pid *pid;
2204
6d3d8274
NH
2205 /**
2206 * The ELSP only accepts two elements at a time, so we queue
2207 * context/tail pairs on a given queue (ring->execlist_queue) until the
2208 * hardware is available. The queue serves a double purpose: we also use
2209 * it to keep track of the up to 2 contexts currently in the hardware
2210 * (usually one in execution and the other queued up by the GPU): We
2211 * only remove elements from the head of the queue when the hardware
2212 * informs us that an element has been completed.
2213 *
2214 * All accesses to the queue are mediated by a spinlock
2215 * (ring->execlist_lock).
2216 */
2217
2218 /** Execlist link in the submission queue.*/
2219 struct list_head execlist_link;
2220
2221 /** Execlists no. of times this request has been sent to the ELSP */
2222 int elsp_submitted;
2223
673a394b
EA
2224};
2225
6689cb2b 2226int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2227 struct intel_context *ctx,
2228 struct drm_i915_gem_request **req_out);
29b1b415 2229void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2230void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2231int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2232 struct drm_file *file);
abfe262a 2233
b793a00a
JH
2234static inline uint32_t
2235i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2236{
2237 return req ? req->seqno : 0;
2238}
2239
2240static inline struct intel_engine_cs *
2241i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2242{
2243 return req ? req->ring : NULL;
2244}
2245
b2cfe0ab 2246static inline struct drm_i915_gem_request *
abfe262a
JH
2247i915_gem_request_reference(struct drm_i915_gem_request *req)
2248{
b2cfe0ab
CW
2249 if (req)
2250 kref_get(&req->ref);
2251 return req;
abfe262a
JH
2252}
2253
2254static inline void
2255i915_gem_request_unreference(struct drm_i915_gem_request *req)
2256{
f245860e 2257 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2258 kref_put(&req->ref, i915_gem_request_free);
2259}
2260
41037f9f
CW
2261static inline void
2262i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2263{
b833bb61
ML
2264 struct drm_device *dev;
2265
2266 if (!req)
2267 return;
41037f9f 2268
b833bb61
ML
2269 dev = req->ring->dev;
2270 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2271 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2272}
2273
abfe262a
JH
2274static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2275 struct drm_i915_gem_request *src)
2276{
2277 if (src)
2278 i915_gem_request_reference(src);
2279
2280 if (*pdst)
2281 i915_gem_request_unreference(*pdst);
2282
2283 *pdst = src;
2284}
2285
1b5a433a
JH
2286/*
2287 * XXX: i915_gem_request_completed should be here but currently needs the
2288 * definition of i915_seqno_passed() which is below. It will be moved in
2289 * a later patch when the call to i915_seqno_passed() is obsoleted...
2290 */
2291
351e3db2
BV
2292/*
2293 * A command that requires special handling by the command parser.
2294 */
2295struct drm_i915_cmd_descriptor {
2296 /*
2297 * Flags describing how the command parser processes the command.
2298 *
2299 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2300 * a length mask if not set
2301 * CMD_DESC_SKIP: The command is allowed but does not follow the
2302 * standard length encoding for the opcode range in
2303 * which it falls
2304 * CMD_DESC_REJECT: The command is never allowed
2305 * CMD_DESC_REGISTER: The command should be checked against the
2306 * register whitelist for the appropriate ring
2307 * CMD_DESC_MASTER: The command is allowed if the submitting process
2308 * is the DRM master
2309 */
2310 u32 flags;
2311#define CMD_DESC_FIXED (1<<0)
2312#define CMD_DESC_SKIP (1<<1)
2313#define CMD_DESC_REJECT (1<<2)
2314#define CMD_DESC_REGISTER (1<<3)
2315#define CMD_DESC_BITMASK (1<<4)
2316#define CMD_DESC_MASTER (1<<5)
2317
2318 /*
2319 * The command's unique identification bits and the bitmask to get them.
2320 * This isn't strictly the opcode field as defined in the spec and may
2321 * also include type, subtype, and/or subop fields.
2322 */
2323 struct {
2324 u32 value;
2325 u32 mask;
2326 } cmd;
2327
2328 /*
2329 * The command's length. The command is either fixed length (i.e. does
2330 * not include a length field) or has a length field mask. The flag
2331 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2332 * a length mask. All command entries in a command table must include
2333 * length information.
2334 */
2335 union {
2336 u32 fixed;
2337 u32 mask;
2338 } length;
2339
2340 /*
2341 * Describes where to find a register address in the command to check
2342 * against the ring's register whitelist. Only valid if flags has the
2343 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2344 *
2345 * A non-zero step value implies that the command may access multiple
2346 * registers in sequence (e.g. LRI), in that case step gives the
2347 * distance in dwords between individual offset fields.
351e3db2
BV
2348 */
2349 struct {
2350 u32 offset;
2351 u32 mask;
6a65c5b9 2352 u32 step;
351e3db2
BV
2353 } reg;
2354
2355#define MAX_CMD_DESC_BITMASKS 3
2356 /*
2357 * Describes command checks where a particular dword is masked and
2358 * compared against an expected value. If the command does not match
2359 * the expected value, the parser rejects it. Only valid if flags has
2360 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2361 * are valid.
d4d48035
BV
2362 *
2363 * If the check specifies a non-zero condition_mask then the parser
2364 * only performs the check when the bits specified by condition_mask
2365 * are non-zero.
351e3db2
BV
2366 */
2367 struct {
2368 u32 offset;
2369 u32 mask;
2370 u32 expected;
d4d48035
BV
2371 u32 condition_offset;
2372 u32 condition_mask;
351e3db2
BV
2373 } bits[MAX_CMD_DESC_BITMASKS];
2374};
2375
2376/*
2377 * A table of commands requiring special handling by the command parser.
2378 *
2379 * Each ring has an array of tables. Each table consists of an array of command
2380 * descriptors, which must be sorted with command opcodes in ascending order.
2381 */
2382struct drm_i915_cmd_table {
2383 const struct drm_i915_cmd_descriptor *table;
2384 int count;
2385};
2386
dbbe9127 2387/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2388#define __I915__(p) ({ \
2389 struct drm_i915_private *__p; \
2390 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2391 __p = (struct drm_i915_private *)p; \
2392 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2393 __p = to_i915((struct drm_device *)p); \
2394 else \
2395 BUILD_BUG(); \
2396 __p; \
2397})
dbbe9127 2398#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2399#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2400#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2401
87f1f465
CW
2402#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2403#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2404#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2405#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2406#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2407#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2408#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2409#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2410#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2411#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2412#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2413#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2414#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2415#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2416#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2417#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2418#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2419#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2420#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2421 INTEL_DEVID(dev) == 0x0152 || \
2422 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2423#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2424#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2425#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2426#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2427#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2428#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2429#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2430#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2431 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2432#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2433 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2434 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2435 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2436/* ULX machines are also considered ULT. */
2437#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2438 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2439#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2440 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2441#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2442 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2443#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2444 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2445/* ULX machines are also considered ULT. */
87f1f465
CW
2446#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2447 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2448#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2449 INTEL_DEVID(dev) == 0x1913 || \
2450 INTEL_DEVID(dev) == 0x1916 || \
2451 INTEL_DEVID(dev) == 0x1921 || \
2452 INTEL_DEVID(dev) == 0x1926)
2453#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2454 INTEL_DEVID(dev) == 0x1915 || \
2455 INTEL_DEVID(dev) == 0x191E)
b833d685 2456#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2457
e90a21d4
HN
2458#define SKL_REVID_A0 (0x0)
2459#define SKL_REVID_B0 (0x1)
2460#define SKL_REVID_C0 (0x2)
2461#define SKL_REVID_D0 (0x3)
8bc0ccf6 2462#define SKL_REVID_E0 (0x4)
b88baa2a 2463#define SKL_REVID_F0 (0x5)
e90a21d4 2464
6c74c87f
NH
2465#define BXT_REVID_A0 (0x0)
2466#define BXT_REVID_B0 (0x3)
2467#define BXT_REVID_C0 (0x6)
2468
85436696
JB
2469/*
2470 * The genX designation typically refers to the render engine, so render
2471 * capability related checks should use IS_GEN, while display and other checks
2472 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2473 * chips, etc.).
2474 */
cae5852d
ZN
2475#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2476#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2477#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2478#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2479#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2480#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2481#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2482#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2483
73ae478c
BW
2484#define RENDER_RING (1<<RCS)
2485#define BSD_RING (1<<VCS)
2486#define BLT_RING (1<<BCS)
2487#define VEBOX_RING (1<<VECS)
845f74a7 2488#define BSD2_RING (1<<VCS2)
63c42e56 2489#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2490#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2491#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2492#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2493#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2494#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2495 __I915__(dev)->ellc_size)
cae5852d
ZN
2496#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2497
254f965c 2498#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2499#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2500#define USES_PPGTT(dev) (i915.enable_ppgtt)
2501#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2502
05394f39 2503#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2504#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2505
b45305fc
DV
2506/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2507#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2508/*
2509 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2510 * even when in MSI mode. This results in spurious interrupt warnings if the
2511 * legacy irq no. is shared with another device. The kernel then disables that
2512 * interrupt source and so prevents the other device from working properly.
2513 */
2514#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2515#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2516
cae5852d
ZN
2517/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2518 * rows, which changed the alignment requirements and fence programming.
2519 */
2520#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2521 IS_I915GM(dev)))
cae5852d
ZN
2522#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2523#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2524
2525#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2526#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2527#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2528
dbf7786e 2529#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2530
0c9b3715
JN
2531#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2532 INTEL_INFO(dev)->gen >= 9)
2533
dd93be58 2534#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2535#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2536#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2537 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2538 IS_SKYLAKE(dev))
6157d3c8 2539#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2540 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2541 IS_SKYLAKE(dev))
58abf1da
RV
2542#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2543#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2544
eb805623
DV
2545#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2546
a9ed33ca
AJ
2547#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2548 INTEL_INFO(dev)->gen >= 8)
2549
97d3308a 2550#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
430b7ad5 2551 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
97d3308a 2552
17a303ec
PZ
2553#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2554#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2555#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2556#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2557#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2558#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2559#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2560#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2561
f2fbc690 2562#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2563#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2564#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2565#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2566#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2567#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2568#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2569
5fafe292
SJ
2570#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2571
040d2baa
BW
2572/* DPF == dynamic parity feature */
2573#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2574#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2575
c8735b0c 2576#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2577#define GEN9_FREQ_SCALER 3
c8735b0c 2578
05394f39
CW
2579#include "i915_trace.h"
2580
baa70943 2581extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2582extern int i915_max_ioctl;
2583
fc49b3da
ID
2584extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2585extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2586
d330a953
JN
2587/* i915_params.c */
2588struct i915_params {
2589 int modeset;
2590 int panel_ignore_lid;
d330a953 2591 int semaphores;
d330a953
JN
2592 int lvds_channel_mode;
2593 int panel_use_ssc;
2594 int vbt_sdvo_panel_type;
2595 int enable_rc6;
2596 int enable_fbc;
d330a953 2597 int enable_ppgtt;
127f1003 2598 int enable_execlists;
d330a953
JN
2599 int enable_psr;
2600 unsigned int preliminary_hw_support;
2601 int disable_power_well;
2602 int enable_ips;
e5aa6541 2603 int invert_brightness;
351e3db2 2604 int enable_cmd_parser;
e5aa6541
DL
2605 /* leave bools at the end to not create holes */
2606 bool enable_hangcheck;
2607 bool fastboot;
d330a953 2608 bool prefault_disable;
5bedeb2d 2609 bool load_detect_test;
d330a953 2610 bool reset;
a0bae57f 2611 bool disable_display;
7a10dfa6 2612 bool disable_vtd_wa;
63dc0449
AD
2613 bool enable_guc_submission;
2614 int guc_log_level;
84c33a64 2615 int use_mmio_flip;
48572edd 2616 int mmio_debug;
e2c719b7 2617 bool verbose_state_checks;
9e458034 2618 int edp_vswing;
d330a953
JN
2619};
2620extern struct i915_params i915 __read_mostly;
2621
1da177e4 2622 /* i915_dma.c */
22eae947 2623extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2624extern int i915_driver_unload(struct drm_device *);
2885f6ac 2625extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2626extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2627extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2628 struct drm_file *file);
673a394b 2629extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2630 struct drm_file *file);
c43b5634 2631#ifdef CONFIG_COMPAT
0d6aa60b
DA
2632extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2633 unsigned long arg);
c43b5634 2634#endif
8e96d9c4 2635extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2636extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2637extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2638extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2639extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2640extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2641extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2642int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
eb805623 2643void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2644
77913b39
JN
2645/* intel_hotplug.c */
2646void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2647void intel_hpd_init(struct drm_i915_private *dev_priv);
2648void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2649void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2650bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2651
1da177e4 2652/* i915_irq.c */
10cd45b6 2653void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2654__printf(3, 4)
2655void i915_handle_error(struct drm_device *dev, bool wedged,
2656 const char *fmt, ...);
1da177e4 2657
b963291c 2658extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2659int intel_irq_install(struct drm_i915_private *dev_priv);
2660void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2661
2662extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2663extern void intel_uncore_early_sanitize(struct drm_device *dev,
2664 bool restore_forcewake);
907b28c5 2665extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2666extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2667extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2668extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2669const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2670void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2671 enum forcewake_domains domains);
59bad947 2672void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2673 enum forcewake_domains domains);
a6111f7b
CW
2674/* Like above but the caller must manage the uncore.lock itself.
2675 * Must be used with I915_READ_FW and friends.
2676 */
2677void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2678 enum forcewake_domains domains);
2679void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2680 enum forcewake_domains domains);
59bad947 2681void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2682static inline bool intel_vgpu_active(struct drm_device *dev)
2683{
2684 return to_i915(dev)->vgpu.active;
2685}
b1f14ad0 2686
7c463586 2687void
50227e1c 2688i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2689 u32 status_mask);
7c463586
KP
2690
2691void
50227e1c 2692i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2693 u32 status_mask);
7c463586 2694
f8b79e58
ID
2695void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2696void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2697void
2698ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2699void
2700ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2701void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2702 uint32_t interrupt_mask,
2703 uint32_t enabled_irq_mask);
2704#define ibx_enable_display_interrupt(dev_priv, bits) \
2705 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2706#define ibx_disable_display_interrupt(dev_priv, bits) \
2707 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2708
673a394b 2709/* i915_gem.c */
673a394b
EA
2710int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2711 struct drm_file *file_priv);
2712int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2713 struct drm_file *file_priv);
2714int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2715 struct drm_file *file_priv);
2716int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2717 struct drm_file *file_priv);
de151cf6
JB
2718int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2719 struct drm_file *file_priv);
673a394b
EA
2720int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2721 struct drm_file *file_priv);
2722int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2723 struct drm_file *file_priv);
ba8b7ccb 2724void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2725 struct drm_i915_gem_request *req);
adeca76d 2726void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2727int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2728 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2729 struct list_head *vmas);
673a394b
EA
2730int i915_gem_execbuffer(struct drm_device *dev, void *data,
2731 struct drm_file *file_priv);
76446cac
JB
2732int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2733 struct drm_file *file_priv);
673a394b
EA
2734int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2735 struct drm_file *file_priv);
199adf40
BW
2736int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2737 struct drm_file *file);
2738int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2739 struct drm_file *file);
673a394b
EA
2740int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2741 struct drm_file *file_priv);
3ef94daa
CW
2742int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2743 struct drm_file *file_priv);
673a394b
EA
2744int i915_gem_set_tiling(struct drm_device *dev, void *data,
2745 struct drm_file *file_priv);
2746int i915_gem_get_tiling(struct drm_device *dev, void *data,
2747 struct drm_file *file_priv);
5cc9ed4b
CW
2748int i915_gem_init_userptr(struct drm_device *dev);
2749int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2750 struct drm_file *file);
5a125c3c
EA
2751int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2752 struct drm_file *file_priv);
23ba4fd0
BW
2753int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2754 struct drm_file *file_priv);
673a394b 2755void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2756void *i915_gem_object_alloc(struct drm_device *dev);
2757void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2758void i915_gem_object_init(struct drm_i915_gem_object *obj,
2759 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2760struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2761 size_t size);
ea70299d
DG
2762struct drm_i915_gem_object *i915_gem_object_create_from_data(
2763 struct drm_device *dev, const void *data, size_t size);
7e0d96bc
BW
2764void i915_init_vm(struct drm_i915_private *dev_priv,
2765 struct i915_address_space *vm);
673a394b 2766void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2767void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2768
0875546c
DV
2769/* Flags used by pin/bind&friends. */
2770#define PIN_MAPPABLE (1<<0)
2771#define PIN_NONBLOCK (1<<1)
2772#define PIN_GLOBAL (1<<2)
2773#define PIN_OFFSET_BIAS (1<<3)
2774#define PIN_USER (1<<4)
2775#define PIN_UPDATE (1<<5)
d23db88c 2776#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2777int __must_check
2778i915_gem_object_pin(struct drm_i915_gem_object *obj,
2779 struct i915_address_space *vm,
2780 uint32_t alignment,
2781 uint64_t flags);
2782int __must_check
2783i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2784 const struct i915_ggtt_view *view,
2785 uint32_t alignment,
2786 uint64_t flags);
fe14d5f4
TU
2787
2788int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2789 u32 flags);
07fe0b12 2790int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2791int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2792void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2793void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2794
4c914c0c
BV
2795int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2796 int *needs_clflush);
2797
37e680a1 2798int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2799
2800static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2801{
ee286370
CW
2802 return sg->length >> PAGE_SHIFT;
2803}
67d5a50c 2804
ee286370
CW
2805static inline struct page *
2806i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2807{
ee286370
CW
2808 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2809 return NULL;
67d5a50c 2810
ee286370
CW
2811 if (n < obj->get_page.last) {
2812 obj->get_page.sg = obj->pages->sgl;
2813 obj->get_page.last = 0;
2814 }
67d5a50c 2815
ee286370
CW
2816 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2817 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2818 if (unlikely(sg_is_chain(obj->get_page.sg)))
2819 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2820 }
67d5a50c 2821
ee286370 2822 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2823}
ee286370 2824
a5570178
CW
2825static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2826{
2827 BUG_ON(obj->pages == NULL);
2828 obj->pages_pin_count++;
2829}
2830static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2831{
2832 BUG_ON(obj->pages_pin_count == 0);
2833 obj->pages_pin_count--;
2834}
2835
54cf91dc 2836int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2837int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2838 struct intel_engine_cs *to,
2839 struct drm_i915_gem_request **to_req);
e2d05a8b 2840void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2841 struct drm_i915_gem_request *req);
ff72145b
DA
2842int i915_gem_dumb_create(struct drm_file *file_priv,
2843 struct drm_device *dev,
2844 struct drm_mode_create_dumb *args);
da6b51d0
DA
2845int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2846 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2847/**
2848 * Returns true if seq1 is later than seq2.
2849 */
2850static inline bool
2851i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2852{
2853 return (int32_t)(seq1 - seq2) >= 0;
2854}
2855
1b5a433a
JH
2856static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2857 bool lazy_coherency)
2858{
2859 u32 seqno;
2860
2861 BUG_ON(req == NULL);
2862
2863 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2864
2865 return i915_seqno_passed(seqno, req->seqno);
2866}
2867
fca26bb4
MK
2868int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2869int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2870
8d9fc7fd 2871struct drm_i915_gem_request *
a4872ba6 2872i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2873
b29c19b6 2874bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2875void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2876int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2877 bool interruptible);
84c33a64 2878
1f83fee0
DV
2879static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2880{
2881 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2882 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2883}
2884
2885static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2886{
2ac0f450
MK
2887 return atomic_read(&error->reset_counter) & I915_WEDGED;
2888}
2889
2890static inline u32 i915_reset_count(struct i915_gpu_error *error)
2891{
2892 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2893}
a71d8d94 2894
88b4aa87
MK
2895static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2896{
2897 return dev_priv->gpu_error.stop_rings == 0 ||
2898 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2899}
2900
2901static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2902{
2903 return dev_priv->gpu_error.stop_rings == 0 ||
2904 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2905}
2906
069efc1d 2907void i915_gem_reset(struct drm_device *dev);
000433b6 2908bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2909int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2910int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2911int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2912int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2913void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2914void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2915int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2916int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2917void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2918 struct drm_i915_gem_object *batch_obj,
2919 bool flush_caches);
75289874 2920#define i915_add_request(req) \
fcfa423c 2921 __i915_add_request(req, NULL, true)
75289874 2922#define i915_add_request_no_flush(req) \
fcfa423c 2923 __i915_add_request(req, NULL, false)
9c654818 2924int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2925 unsigned reset_counter,
2926 bool interruptible,
2927 s64 *timeout,
2e1b8730 2928 struct intel_rps_client *rps);
a4b3a571 2929int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2930int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2931int __must_check
2e2f351d
CW
2932i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2933 bool readonly);
2934int __must_check
2021746e
CW
2935i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2936 bool write);
2937int __must_check
dabdfe02
CW
2938i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2939int __must_check
2da3b9b9
CW
2940i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2941 u32 alignment,
e6617330 2942 struct intel_engine_cs *pipelined,
91af127f 2943 struct drm_i915_gem_request **pipelined_request,
e6617330
TU
2944 const struct i915_ggtt_view *view);
2945void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2946 const struct i915_ggtt_view *view);
00731155 2947int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2948 int align);
b29c19b6 2949int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2950void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2951
0fa87796
ID
2952uint32_t
2953i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2954uint32_t
d865110c
ID
2955i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2956 int tiling_mode, bool fenced);
467cffba 2957
e4ffd173
CW
2958int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2959 enum i915_cache_level cache_level);
2960
1286ff73
DV
2961struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2962 struct dma_buf *dma_buf);
2963
2964struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2965 struct drm_gem_object *gem_obj, int flags);
2966
ec7adb6e
JL
2967unsigned long
2968i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2969 const struct i915_ggtt_view *view);
ec7adb6e
JL
2970unsigned long
2971i915_gem_obj_offset(struct drm_i915_gem_object *o,
2972 struct i915_address_space *vm);
2973static inline unsigned long
2974i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2975{
9abc4648 2976 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2977}
ec7adb6e 2978
a70a3148 2979bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2980bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2981 const struct i915_ggtt_view *view);
a70a3148 2982bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2983 struct i915_address_space *vm);
fe14d5f4 2984
a70a3148
BW
2985unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2986 struct i915_address_space *vm);
fe14d5f4 2987struct i915_vma *
ec7adb6e
JL
2988i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2989 struct i915_address_space *vm);
2990struct i915_vma *
2991i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2992 const struct i915_ggtt_view *view);
fe14d5f4 2993
accfef2e
BW
2994struct i915_vma *
2995i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2996 struct i915_address_space *vm);
2997struct i915_vma *
2998i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2999 const struct i915_ggtt_view *view);
5c2abbea 3000
ec7adb6e
JL
3001static inline struct i915_vma *
3002i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3003{
3004 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3005}
ec7adb6e 3006bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3007
a70a3148 3008/* Some GGTT VM helpers */
5dc383b0 3009#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3010 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3011static inline bool i915_is_ggtt(struct i915_address_space *vm)
3012{
3013 struct i915_address_space *ggtt =
3014 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3015 return vm == ggtt;
3016}
3017
841cd773
DV
3018static inline struct i915_hw_ppgtt *
3019i915_vm_to_ppgtt(struct i915_address_space *vm)
3020{
3021 WARN_ON(i915_is_ggtt(vm));
3022
3023 return container_of(vm, struct i915_hw_ppgtt, base);
3024}
3025
3026
a70a3148
BW
3027static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3028{
9abc4648 3029 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3030}
3031
3032static inline unsigned long
3033i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3034{
5dc383b0 3035 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3036}
c37e2204
BW
3037
3038static inline int __must_check
3039i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3040 uint32_t alignment,
1ec9e26d 3041 unsigned flags)
c37e2204 3042{
5dc383b0
DV
3043 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3044 alignment, flags | PIN_GLOBAL);
c37e2204 3045}
a70a3148 3046
b287110e
DV
3047static inline int
3048i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3049{
3050 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3051}
3052
e6617330
TU
3053void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3054 const struct i915_ggtt_view *view);
3055static inline void
3056i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3057{
3058 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3059}
b287110e 3060
41a36b73
DV
3061/* i915_gem_fence.c */
3062int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3063int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3064
3065bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3066void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3067
3068void i915_gem_restore_fences(struct drm_device *dev);
3069
7f96ecaf
DV
3070void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3071void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3072void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3073
254f965c 3074/* i915_gem_context.c */
8245be31 3075int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3076void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3077void i915_gem_context_reset(struct drm_device *dev);
e422b888 3078int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3079int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3080void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3081int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3082struct intel_context *
41bde553 3083i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3084void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3085struct drm_i915_gem_object *
3086i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3087static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3088{
691e6415 3089 kref_get(&ctx->ref);
dce3271b
MK
3090}
3091
273497e5 3092static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3093{
691e6415 3094 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3095}
3096
273497e5 3097static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3098{
821d66dd 3099 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3100}
3101
84624813
BW
3102int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3103 struct drm_file *file);
3104int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3105 struct drm_file *file);
c9dc0f35
CW
3106int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3107 struct drm_file *file_priv);
3108int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
1286ff73 3110
679845ed
BW
3111/* i915_gem_evict.c */
3112int __must_check i915_gem_evict_something(struct drm_device *dev,
3113 struct i915_address_space *vm,
3114 int min_size,
3115 unsigned alignment,
3116 unsigned cache_level,
d23db88c
CW
3117 unsigned long start,
3118 unsigned long end,
1ec9e26d 3119 unsigned flags);
679845ed
BW
3120int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3121int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3122
0260c420 3123/* belongs in i915_gem_gtt.h */
d09105c6 3124static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3125{
3126 if (INTEL_INFO(dev)->gen < 6)
3127 intel_gtt_chipset_flush();
3128}
246cbfb5 3129
9797fbfb 3130/* i915_gem_stolen.c */
d713fd49
PZ
3131int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3132 struct drm_mm_node *node, u64 size,
3133 unsigned alignment);
3134void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3135 struct drm_mm_node *node);
9797fbfb
CW
3136int i915_gem_init_stolen(struct drm_device *dev);
3137void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3138struct drm_i915_gem_object *
3139i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3140struct drm_i915_gem_object *
3141i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3142 u32 stolen_offset,
3143 u32 gtt_offset,
3144 u32 size);
9797fbfb 3145
be6a0376
DV
3146/* i915_gem_shrinker.c */
3147unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3148 long target,
3149 unsigned flags);
3150#define I915_SHRINK_PURGEABLE 0x1
3151#define I915_SHRINK_UNBOUND 0x2
3152#define I915_SHRINK_BOUND 0x4
3153unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3154void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3155
3156
673a394b 3157/* i915_gem_tiling.c */
2c1792a1 3158static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3159{
50227e1c 3160 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3161
3162 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3163 obj->tiling_mode != I915_TILING_NONE;
3164}
3165
673a394b 3166/* i915_gem_debug.c */
23bc5982
CW
3167#if WATCH_LISTS
3168int i915_verify_lists(struct drm_device *dev);
673a394b 3169#else
23bc5982 3170#define i915_verify_lists(dev) 0
673a394b 3171#endif
1da177e4 3172
2017263e 3173/* i915_debugfs.c */
27c202ad
BG
3174int i915_debugfs_init(struct drm_minor *minor);
3175void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3176#ifdef CONFIG_DEBUG_FS
249e87de 3177int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3178void intel_display_crc_init(struct drm_device *dev);
3179#else
101057fa
DV
3180static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3181{ return 0; }
f8c168fa 3182static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3183#endif
84734a04
MK
3184
3185/* i915_gpu_error.c */
edc3d884
MK
3186__printf(2, 3)
3187void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3188int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3189 const struct i915_error_state_file_priv *error);
4dc955f7 3190int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3191 struct drm_i915_private *i915,
4dc955f7
MK
3192 size_t count, loff_t pos);
3193static inline void i915_error_state_buf_release(
3194 struct drm_i915_error_state_buf *eb)
3195{
3196 kfree(eb->buf);
3197}
58174462
MK
3198void i915_capture_error_state(struct drm_device *dev, bool wedge,
3199 const char *error_msg);
84734a04
MK
3200void i915_error_state_get(struct drm_device *dev,
3201 struct i915_error_state_file_priv *error_priv);
3202void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3203void i915_destroy_error_state(struct drm_device *dev);
3204
3205void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3206const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3207
351e3db2 3208/* i915_cmd_parser.c */
d728c8ef 3209int i915_cmd_parser_get_version(void);
a4872ba6
OM
3210int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3211void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3212bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3213int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3214 struct drm_i915_gem_object *batch_obj,
78a42377 3215 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3216 u32 batch_start_offset,
b9ffd80e 3217 u32 batch_len,
351e3db2
BV
3218 bool is_master);
3219
317c35d1
JB
3220/* i915_suspend.c */
3221extern int i915_save_state(struct drm_device *dev);
3222extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3223
0136db58
BW
3224/* i915_sysfs.c */
3225void i915_setup_sysfs(struct drm_device *dev_priv);
3226void i915_teardown_sysfs(struct drm_device *dev_priv);
3227
f899fc64
CW
3228/* intel_i2c.c */
3229extern int intel_setup_gmbus(struct drm_device *dev);
3230extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3231extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3232 unsigned int pin);
3bd7d909 3233
0184df46
JN
3234extern struct i2c_adapter *
3235intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3236extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3237extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3238static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3239{
3240 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3241}
f899fc64
CW
3242extern void intel_i2c_reset(struct drm_device *dev);
3243
3b617967 3244/* intel_opregion.c */
44834a67 3245#ifdef CONFIG_ACPI
27d50c82 3246extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3247extern void intel_opregion_init(struct drm_device *dev);
3248extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3249extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3250extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3251 bool enable);
ecbc5cf3
JN
3252extern int intel_opregion_notify_adapter(struct drm_device *dev,
3253 pci_power_t state);
65e082c9 3254#else
27d50c82 3255static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3256static inline void intel_opregion_init(struct drm_device *dev) { return; }
3257static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3258static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3259static inline int
3260intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3261{
3262 return 0;
3263}
ecbc5cf3
JN
3264static inline int
3265intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3266{
3267 return 0;
3268}
65e082c9 3269#endif
8ee1c3db 3270
723bfd70
JB
3271/* intel_acpi.c */
3272#ifdef CONFIG_ACPI
3273extern void intel_register_dsm_handler(void);
3274extern void intel_unregister_dsm_handler(void);
3275#else
3276static inline void intel_register_dsm_handler(void) { return; }
3277static inline void intel_unregister_dsm_handler(void) { return; }
3278#endif /* CONFIG_ACPI */
3279
79e53945 3280/* modesetting */
f817586c 3281extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3282extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3283extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3284extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3285extern void intel_connector_unregister(struct intel_connector *);
28d52043 3286extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3287extern void intel_display_resume(struct drm_device *dev);
44cec740 3288extern void i915_redisable_vga(struct drm_device *dev);
04098753 3289extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3290extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3291extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3292extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3293extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3294 bool enable);
0206e353
AJ
3295extern void intel_detect_pch(struct drm_device *dev);
3296extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3297extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3298
2911a35b 3299extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3300int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3301 struct drm_file *file);
b6359918
MK
3302int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3303 struct drm_file *file);
575155a9 3304
6ef3d427
CW
3305/* overlay */
3306extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3307extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3308 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3309
3310extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3311extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3312 struct drm_device *dev,
3313 struct intel_display_error_state *error);
6ef3d427 3314
151a49d0
TR
3315int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3316int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3317
3318/* intel_sideband.c */
707b6e3d
D
3319u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3320void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3321u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3322u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3323void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3324u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3325void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3326u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3327void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3328u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3329void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3330u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3331void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3332u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3333void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3334u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3335 enum intel_sbi_destination destination);
3336void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3337 enum intel_sbi_destination destination);
e9fe51c6
SK
3338u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3339void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3340
616bc820
VS
3341int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3342int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3343
0b274481
BW
3344#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3345#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3346
3347#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3348#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3349#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3350#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3351
3352#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3353#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3354#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3355#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3356
698b3135
CW
3357/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3358 * will be implemented using 2 32-bit writes in an arbitrary order with
3359 * an arbitrary delay between them. This can cause the hardware to
3360 * act upon the intermediate value, possibly leading to corruption and
3361 * machine death. You have been warned.
3362 */
0b274481
BW
3363#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3364#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3365
50877445
CW
3366#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3367 u32 upper = I915_READ(upper_reg); \
3368 u32 lower = I915_READ(lower_reg); \
3369 u32 tmp = I915_READ(upper_reg); \
3370 if (upper != tmp) { \
3371 upper = tmp; \
3372 lower = I915_READ(lower_reg); \
3373 WARN_ON(I915_READ(upper_reg) != upper); \
3374 } \
3375 (u64)upper << 32 | lower; })
3376
cae5852d
ZN
3377#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3378#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3379
a6111f7b
CW
3380/* These are untraced mmio-accessors that are only valid to be used inside
3381 * criticial sections inside IRQ handlers where forcewake is explicitly
3382 * controlled.
3383 * Think twice, and think again, before using these.
3384 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3385 * intel_uncore_forcewake_irqunlock().
3386 */
3387#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3388#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3389#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3390
55bc60db
VS
3391/* "Broadcast RGB" property */
3392#define INTEL_BROADCAST_RGB_AUTO 0
3393#define INTEL_BROADCAST_RGB_FULL 1
3394#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3395
766aa1c4
VS
3396static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3397{
92e23b99 3398 if (IS_VALLEYVIEW(dev))
766aa1c4 3399 return VLV_VGACNTRL;
92e23b99
SJ
3400 else if (INTEL_INFO(dev)->gen >= 5)
3401 return CPU_VGACNTRL;
766aa1c4
VS
3402 else
3403 return VGACNTRL;
3404}
3405
2bb4629a
VS
3406static inline void __user *to_user_ptr(u64 address)
3407{
3408 return (void __user *)(uintptr_t)address;
3409}
3410
df97729f
ID
3411static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3412{
3413 unsigned long j = msecs_to_jiffies(m);
3414
3415 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3416}
3417
7bd0e226
DV
3418static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3419{
3420 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3421}
3422
df97729f
ID
3423static inline unsigned long
3424timespec_to_jiffies_timeout(const struct timespec *value)
3425{
3426 unsigned long j = timespec_to_jiffies(value);
3427
3428 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3429}
3430
dce56b3c
PZ
3431/*
3432 * If you need to wait X milliseconds between events A and B, but event B
3433 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3434 * when event A happened, then just before event B you call this function and
3435 * pass the timestamp as the first argument, and X as the second argument.
3436 */
3437static inline void
3438wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3439{
ec5e0cfb 3440 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3441
3442 /*
3443 * Don't re-read the value of "jiffies" every time since it may change
3444 * behind our back and break the math.
3445 */
3446 tmp_jiffies = jiffies;
3447 target_jiffies = timestamp_jiffies +
3448 msecs_to_jiffies_timeout(to_wait_ms);
3449
3450 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3451 remaining_jiffies = target_jiffies - tmp_jiffies;
3452 while (remaining_jiffies)
3453 remaining_jiffies =
3454 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3455 }
3456}
3457
581c26e8
JH
3458static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3459 struct drm_i915_gem_request *req)
3460{
3461 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3462 i915_gem_request_assign(&ring->trace_irq_req, req);
3463}
3464
1da177e4 3465#endif