]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Do not acquire crtc state to check clock during modeset, v4.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
585fb111 56
1da177e4
LT
57/* General customization:
58 */
59
1da177e4
LT
60#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
7447a2b2 62#define DRIVER_DATE "20151218"
1da177e4 63
c883ef1b 64#undef WARN_ON
5f77eeb0
DV
65/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
152b2262 73#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
74#endif
75
cd9bfacb 76#undef WARN_ON_ONCE
152b2262 77#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 78
5f77eeb0
DV
79#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
c883ef1b 81
e2c719b7
RC
82/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
32753cb8
JL
91 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 93 DRM_ERROR(format); \
e2c719b7
RC
94 unlikely(__ret_warn_on); \
95})
96
152b2262
JL
97#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 99
42a8ca4c
JN
100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
317c35d1 105enum pipe {
752aa88a 106 INVALID_PIPE = -1,
317c35d1
JB
107 PIPE_A = 0,
108 PIPE_B,
9db4a9c7 109 PIPE_C,
a57c774a
AK
110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
317c35d1 112};
9db4a9c7 113#define pipe_name(p) ((p) + 'A')
317c35d1 114
a5c961d1
PZ
115enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
a57c774a
AK
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
a5c961d1
PZ
121};
122#define transcoder_name(t) ((t) + 'A')
123
84139d1e 124/*
31409e97
MR
125 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
126 * number of planes per CRTC. Not all platforms really have this many planes,
127 * which means some arrays of size I915_MAX_PLANES may have unused entries
128 * between the topmost sprite plane and the cursor plane.
84139d1e 129 */
80824003
JB
130enum plane {
131 PLANE_A = 0,
132 PLANE_B,
9db4a9c7 133 PLANE_C,
31409e97
MR
134 PLANE_CURSOR,
135 I915_MAX_PLANES,
80824003 136};
9db4a9c7 137#define plane_name(p) ((p) + 'A')
52440211 138
d615a166 139#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 140
2b139522
ED
141enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148};
149#define port_name(p) ((p) + 'A')
150
a09caddd 151#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
152
153enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156};
157
158enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161};
162
b97186f0
PZ
163enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
f52e353e 173 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
174 POWER_DOMAIN_PORT_DDI_A_LANES,
175 POWER_DOMAIN_PORT_DDI_B_LANES,
176 POWER_DOMAIN_PORT_DDI_C_LANES,
177 POWER_DOMAIN_PORT_DDI_D_LANES,
178 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
179 POWER_DOMAIN_PORT_DSI,
180 POWER_DOMAIN_PORT_CRT,
181 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 182 POWER_DOMAIN_VGA,
fbeeaa23 183 POWER_DOMAIN_AUDIO,
bd2bb1b9 184 POWER_DOMAIN_PLLS,
1407121a
S
185 POWER_DOMAIN_AUX_A,
186 POWER_DOMAIN_AUX_B,
187 POWER_DOMAIN_AUX_C,
188 POWER_DOMAIN_AUX_D,
f0ab43e6 189 POWER_DOMAIN_GMBUS,
dfa57627 190 POWER_DOMAIN_MODESET,
baa70707 191 POWER_DOMAIN_INIT,
bddc7645
ID
192
193 POWER_DOMAIN_NUM,
b97186f0
PZ
194};
195
196#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
197#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
198 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
199#define POWER_DOMAIN_TRANSCODER(tran) \
200 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
201 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 202
1d843f9d
EE
203enum hpd_pin {
204 HPD_NONE = 0,
1d843f9d
EE
205 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
206 HPD_CRT,
207 HPD_SDVO_B,
208 HPD_SDVO_C,
cc24fcdc 209 HPD_PORT_A,
1d843f9d
EE
210 HPD_PORT_B,
211 HPD_PORT_C,
212 HPD_PORT_D,
26951caf 213 HPD_PORT_E,
1d843f9d
EE
214 HPD_NUM_PINS
215};
216
c91711f9
JN
217#define for_each_hpd_pin(__pin) \
218 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
219
5fcece80
JN
220struct i915_hotplug {
221 struct work_struct hotplug_work;
222
223 struct {
224 unsigned long last_jiffies;
225 int count;
226 enum {
227 HPD_ENABLED = 0,
228 HPD_DISABLED = 1,
229 HPD_MARK_DISABLED = 2
230 } state;
231 } stats[HPD_NUM_PINS];
232 u32 event_bits;
233 struct delayed_work reenable_work;
234
235 struct intel_digital_port *irq_port[I915_MAX_PORTS];
236 u32 long_port_mask;
237 u32 short_port_mask;
238 struct work_struct dig_port_work;
239
240 /*
241 * if we get a HPD irq from DP and a HPD irq from non-DP
242 * the non-DP HPD could block the workqueue on a mode config
243 * mutex getting, that userspace may have taken. However
244 * userspace is waiting on the DP workqueue to run which is
245 * blocked behind the non-DP one.
246 */
247 struct workqueue_struct *dp_wq;
248};
249
2a2d5482
CW
250#define I915_GEM_GPU_DOMAINS \
251 (I915_GEM_DOMAIN_RENDER | \
252 I915_GEM_DOMAIN_SAMPLER | \
253 I915_GEM_DOMAIN_COMMAND | \
254 I915_GEM_DOMAIN_INSTRUCTION | \
255 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 256
055e393f
DL
257#define for_each_pipe(__dev_priv, __p) \
258 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
259#define for_each_plane(__dev_priv, __pipe, __p) \
260 for ((__p) = 0; \
261 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
262 (__p)++)
3bdcfc0c
DL
263#define for_each_sprite(__dev_priv, __p, __s) \
264 for ((__s) = 0; \
265 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
266 (__s)++)
9db4a9c7 267
d79b814d
DL
268#define for_each_crtc(dev, crtc) \
269 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
270
27321ae8
ML
271#define for_each_intel_plane(dev, intel_plane) \
272 list_for_each_entry(intel_plane, \
273 &dev->mode_config.plane_list, \
274 base.head)
275
262cd2e1
VS
276#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
277 list_for_each_entry(intel_plane, \
278 &(dev)->mode_config.plane_list, \
279 base.head) \
95150bdf 280 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 281
d063ae48
DL
282#define for_each_intel_crtc(dev, intel_crtc) \
283 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
284
b2784e15
DL
285#define for_each_intel_encoder(dev, intel_encoder) \
286 list_for_each_entry(intel_encoder, \
287 &(dev)->mode_config.encoder_list, \
288 base.head)
289
3a3371ff
ACO
290#define for_each_intel_connector(dev, intel_connector) \
291 list_for_each_entry(intel_connector, \
292 &dev->mode_config.connector_list, \
293 base.head)
294
6c2b7c12
DV
295#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
296 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 297 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 298
53f5e3ca
JB
299#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
300 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 301 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 302
b04c5bd6
BF
303#define for_each_power_domain(domain, mask) \
304 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 305 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 306
e7b903d2 307struct drm_i915_private;
ad46cb53 308struct i915_mm_struct;
5cc9ed4b 309struct i915_mmu_object;
e7b903d2 310
a6f766f3
CW
311struct drm_i915_file_private {
312 struct drm_i915_private *dev_priv;
313 struct drm_file *file;
314
315 struct {
316 spinlock_t lock;
317 struct list_head request_list;
d0bc54f2
CW
318/* 20ms is a fairly arbitrary limit (greater than the average frame time)
319 * chosen to prevent the CPU getting more than a frame ahead of the GPU
320 * (when using lax throttling for the frontbuffer). We also use it to
321 * offer free GPU waitboosts for severely congested workloads.
322 */
323#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
324 } mm;
325 struct idr context_idr;
326
2e1b8730
CW
327 struct intel_rps_client {
328 struct list_head link;
329 unsigned boosts;
330 } rps;
a6f766f3 331
2e1b8730 332 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
333};
334
46edb027
DV
335enum intel_dpll_id {
336 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
337 /* real shared dpll ids must be >= 0 */
9cd86933
DV
338 DPLL_ID_PCH_PLL_A = 0,
339 DPLL_ID_PCH_PLL_B = 1,
429d47d5 340 /* hsw/bdw */
9cd86933
DV
341 DPLL_ID_WRPLL1 = 0,
342 DPLL_ID_WRPLL2 = 1,
00490c22
ML
343 DPLL_ID_SPLL = 2,
344
429d47d5
S
345 /* skl */
346 DPLL_ID_SKL_DPLL1 = 0,
347 DPLL_ID_SKL_DPLL2 = 1,
348 DPLL_ID_SKL_DPLL3 = 2,
46edb027 349};
429d47d5 350#define I915_NUM_PLLS 3
46edb027 351
5358901f 352struct intel_dpll_hw_state {
dcfc3552 353 /* i9xx, pch plls */
66e985c0 354 uint32_t dpll;
8bcc2795 355 uint32_t dpll_md;
66e985c0
DV
356 uint32_t fp0;
357 uint32_t fp1;
dcfc3552
DL
358
359 /* hsw, bdw */
d452c5b6 360 uint32_t wrpll;
00490c22 361 uint32_t spll;
d1a2dc78
S
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 366 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
dfb82408
S
373
374 /* bxt */
05712c15
ID
375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
5358901f
DV
377};
378
3e369b76 379struct intel_shared_dpll_config {
1e6f2ddc 380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
381 struct intel_dpll_hw_state hw_state;
382};
383
384struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
8bd31e67 386
ee7b9f93
JB
387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
96f6128c
DV
392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
e7b903d2
DV
396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
5358901f
DV
400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
ee7b9f93 403};
ee7b9f93 404
429d47d5
S
405#define SKL_DPLL0 0
406#define SKL_DPLL1 1
407#define SKL_DPLL2 2
408#define SKL_DPLL3 3
409
e69d0bc1
DV
410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
1da177e4
LT
423/* Interface history:
424 *
425 * 1.1: Original.
0d6aa60b
DA
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
de227f5f 428 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 429 * 1.5: Add vblank pipe configuration
2228ed67
MD
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
1da177e4
LT
432 */
433#define DRIVER_MAJOR 1
2228ed67 434#define DRIVER_MINOR 6
1da177e4
LT
435#define DRIVER_PATCHLEVEL 0
436
23bc5982 437#define WATCH_LISTS 0
673a394b 438
0a3e67a4
JB
439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
8ee1c3db 444struct intel_opregion {
115719fc
WD
445 struct opregion_header *header;
446 struct opregion_acpi *acpi;
447 struct opregion_swsci *swsci;
ebde53c7
JN
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
115719fc 450 struct opregion_asle *asle;
04ebaadb 451 void *rvda;
82730385 452 const void *vbt;
ada8f955 453 u32 vbt_size;
115719fc 454 u32 *lid_state;
91a60f20 455 struct work_struct asle_work;
8ee1c3db 456};
44834a67 457#define OPREGION_SIZE (8*1024)
8ee1c3db 458
6ef3d427
CW
459struct intel_overlay;
460struct intel_overlay_error_state;
461
de151cf6 462#define I915_FENCE_REG_NONE -1
42b5aeab
VS
463#define I915_MAX_NUM_FENCES 32
464/* 32 fences + sign bit for FENCE_REG_NONE */
465#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
466
467struct drm_i915_fence_reg {
007cc8ac 468 struct list_head lru_list;
caea7476 469 struct drm_i915_gem_object *obj;
1690e1eb 470 int pin_count;
de151cf6 471};
7c1c2871 472
9b9d172d 473struct sdvo_device_mapping {
e957d772 474 u8 initialized;
9b9d172d 475 u8 dvo_port;
476 u8 slave_addr;
477 u8 dvo_wiring;
e957d772 478 u8 i2c_pin;
b1083333 479 u8 ddc_pin;
9b9d172d 480};
481
c4a1d9e4
CW
482struct intel_display_error_state;
483
63eeaf38 484struct drm_i915_error_state {
742cbee8 485 struct kref ref;
585b0288
BW
486 struct timeval time;
487
cb383002 488 char error_msg[128];
eb5be9d0 489 int iommu;
48b031e3 490 u32 reset_count;
62d5d69b 491 u32 suspend_count;
cb383002 492
585b0288 493 /* Generic register state */
63eeaf38
JB
494 u32 eir;
495 u32 pgtbl_er;
be998e2e 496 u32 ier;
885ea5a8 497 u32 gtier[4];
b9a3906b 498 u32 ccid;
0f3b6849
CW
499 u32 derrmr;
500 u32 forcewake;
585b0288
BW
501 u32 error; /* gen6+ */
502 u32 err_int; /* gen7 */
6c826f34
MK
503 u32 fault_data0; /* gen8, gen9 */
504 u32 fault_data1; /* gen8, gen9 */
585b0288 505 u32 done_reg;
91ec5d11
BW
506 u32 gac_eco;
507 u32 gam_ecochk;
508 u32 gab_ctl;
509 u32 gfx_mode;
585b0288 510 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
511 u64 fence[I915_MAX_NUM_FENCES];
512 struct intel_overlay_error_state *overlay;
513 struct intel_display_error_state *display;
0ca36d78 514 struct drm_i915_error_object *semaphore_obj;
585b0288 515
52d39a21 516 struct drm_i915_error_ring {
372fbb8e 517 bool valid;
362b8af7
BW
518 /* Software tracked state */
519 bool waiting;
520 int hangcheck_score;
521 enum intel_ring_hangcheck_action hangcheck_action;
522 int num_requests;
523
524 /* our own tracking of ring head and tail */
525 u32 cpu_ring_head;
526 u32 cpu_ring_tail;
527
528 u32 semaphore_seqno[I915_NUM_RINGS - 1];
529
530 /* Register state */
94f8cf10 531 u32 start;
362b8af7
BW
532 u32 tail;
533 u32 head;
534 u32 ctl;
535 u32 hws;
536 u32 ipeir;
537 u32 ipehr;
538 u32 instdone;
362b8af7
BW
539 u32 bbstate;
540 u32 instpm;
541 u32 instps;
542 u32 seqno;
543 u64 bbaddr;
50877445 544 u64 acthd;
362b8af7 545 u32 fault_reg;
13ffadd1 546 u64 faddr;
362b8af7
BW
547 u32 rc_psmi; /* sleep state */
548 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
549
52d39a21
CW
550 struct drm_i915_error_object {
551 int page_count;
e1f12325 552 u64 gtt_offset;
52d39a21 553 u32 *pages[0];
ab0e7ff9 554 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 555
52d39a21
CW
556 struct drm_i915_error_request {
557 long jiffies;
558 u32 seqno;
ee4f42b1 559 u32 tail;
52d39a21 560 } *requests;
6c7a01ec
BW
561
562 struct {
563 u32 gfx_mode;
564 union {
565 u64 pdp[4];
566 u32 pp_dir_base;
567 };
568 } vm_info;
ab0e7ff9
CW
569
570 pid_t pid;
571 char comm[TASK_COMM_LEN];
52d39a21 572 } ring[I915_NUM_RINGS];
3a448734 573
9df30794 574 struct drm_i915_error_buffer {
a779e5ab 575 u32 size;
9df30794 576 u32 name;
b4716185 577 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 578 u64 gtt_offset;
9df30794
CW
579 u32 read_domains;
580 u32 write_domain;
4b9de737 581 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
582 s32 pinned:2;
583 u32 tiling:2;
584 u32 dirty:1;
585 u32 purgeable:1;
5cc9ed4b 586 u32 userptr:1;
5d1333fc 587 s32 ring:4;
f56383cb 588 u32 cache_level:3;
95f5301d 589 } **active_bo, **pinned_bo;
6c7a01ec 590
95f5301d 591 u32 *active_bo_count, *pinned_bo_count;
3a448734 592 u32 vm_count;
63eeaf38
JB
593};
594
7bd688cd 595struct intel_connector;
820d2d77 596struct intel_encoder;
5cec258b 597struct intel_crtc_state;
5724dbd1 598struct intel_initial_plane_config;
0e8ffe1b 599struct intel_crtc;
ee9300bb
DV
600struct intel_limit;
601struct dpll;
b8cecdf5 602
e70236a8 603struct drm_i915_display_funcs {
e70236a8
JB
604 int (*get_display_clock_speed)(struct drm_device *dev);
605 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
606 /**
607 * find_dpll() - Find the best values for the PLL
608 * @limit: limits for the PLL
609 * @crtc: current CRTC
610 * @target: target frequency in kHz
611 * @refclk: reference clock frequency in kHz
612 * @match_clock: if provided, @best_clock P divider must
613 * match the P divider from @match_clock
614 * used for LVDS downclocking
615 * @best_clock: best PLL values found
616 *
617 * Returns true on success, false on failure.
618 */
619 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 620 struct intel_crtc_state *crtc_state,
ee9300bb
DV
621 int target, int refclk,
622 struct dpll *match_clock,
623 struct dpll *best_clock);
86c8bbbe
MR
624 int (*compute_pipe_wm)(struct intel_crtc *crtc,
625 struct drm_atomic_state *state);
46ba614c 626 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
627 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
628 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
629 /* Returns the active state of the crtc, and if the crtc is active,
630 * fills out the pipe-config with the hw state. */
631 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 632 struct intel_crtc_state *);
5724dbd1
DL
633 void (*get_initial_plane_config)(struct intel_crtc *,
634 struct intel_initial_plane_config *);
190f68c5
ACO
635 int (*crtc_compute_clock)(struct intel_crtc *crtc,
636 struct intel_crtc_state *crtc_state);
76e5a89c
DV
637 void (*crtc_enable)(struct drm_crtc *crtc);
638 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
639 void (*audio_codec_enable)(struct drm_connector *connector,
640 struct intel_encoder *encoder,
5e7234c9 641 const struct drm_display_mode *adjusted_mode);
69bfe1a9 642 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 643 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 644 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
645 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
646 struct drm_framebuffer *fb,
ed8d1975 647 struct drm_i915_gem_object *obj,
6258fbe2 648 struct drm_i915_gem_request *req,
ed8d1975 649 uint32_t flags);
29b9bde6
DV
650 void (*update_primary_plane)(struct drm_crtc *crtc,
651 struct drm_framebuffer *fb,
652 int x, int y);
20afbda2 653 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
654 /* clock updates for mode set */
655 /* cursor updates */
656 /* render clock increase/decrease */
657 /* display clock increase/decrease */
658 /* pll clock increase/decrease */
e70236a8
JB
659};
660
48c1026a
MK
661enum forcewake_domain_id {
662 FW_DOMAIN_ID_RENDER = 0,
663 FW_DOMAIN_ID_BLITTER,
664 FW_DOMAIN_ID_MEDIA,
665
666 FW_DOMAIN_ID_COUNT
667};
668
669enum forcewake_domains {
670 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
671 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
672 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
673 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
674 FORCEWAKE_BLITTER |
675 FORCEWAKE_MEDIA)
676};
677
907b28c5 678struct intel_uncore_funcs {
c8d9a590 679 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 680 enum forcewake_domains domains);
c8d9a590 681 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 682 enum forcewake_domains domains);
0b274481 683
f0f59a00
VS
684 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
685 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
686 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
687 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 688
f0f59a00 689 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 690 uint8_t val, bool trace);
f0f59a00 691 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 692 uint16_t val, bool trace);
f0f59a00 693 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 694 uint32_t val, bool trace);
f0f59a00 695 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 696 uint64_t val, bool trace);
990bbdad
CW
697};
698
907b28c5
CW
699struct intel_uncore {
700 spinlock_t lock; /** lock is also taken in irq contexts. */
701
702 struct intel_uncore_funcs funcs;
703
704 unsigned fifo_count;
48c1026a 705 enum forcewake_domains fw_domains;
b2cff0db
CW
706
707 struct intel_uncore_forcewake_domain {
708 struct drm_i915_private *i915;
48c1026a 709 enum forcewake_domain_id id;
b2cff0db
CW
710 unsigned wake_count;
711 struct timer_list timer;
f0f59a00 712 i915_reg_t reg_set;
05a2fb15
MK
713 u32 val_set;
714 u32 val_clear;
f0f59a00
VS
715 i915_reg_t reg_ack;
716 i915_reg_t reg_post;
05a2fb15 717 u32 val_reset;
b2cff0db 718 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
719};
720
721/* Iterate over initialised fw domains */
722#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
723 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
724 (i__) < FW_DOMAIN_ID_COUNT; \
725 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 726 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
727
728#define for_each_fw_domain(domain__, dev_priv__, i__) \
729 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 730
b6e7d894
DL
731#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
732#define CSR_VERSION_MAJOR(version) ((version) >> 16)
733#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
734
eb805623 735struct intel_csr {
8144ac59 736 struct work_struct work;
eb805623 737 const char *fw_path;
a7f749f9 738 uint32_t *dmc_payload;
eb805623 739 uint32_t dmc_fw_size;
b6e7d894 740 uint32_t version;
eb805623 741 uint32_t mmio_count;
f0f59a00 742 i915_reg_t mmioaddr[8];
eb805623
DV
743 uint32_t mmiodata[8];
744};
745
79fc46df
DL
746#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
747 func(is_mobile) sep \
748 func(is_i85x) sep \
749 func(is_i915g) sep \
750 func(is_i945gm) sep \
751 func(is_g33) sep \
752 func(need_gfx_hws) sep \
753 func(is_g4x) sep \
754 func(is_pineview) sep \
755 func(is_broadwater) sep \
756 func(is_crestline) sep \
757 func(is_ivybridge) sep \
758 func(is_valleyview) sep \
666a4537 759 func(is_cherryview) sep \
79fc46df 760 func(is_haswell) sep \
7201c0b3 761 func(is_skylake) sep \
7526ac19 762 func(is_broxton) sep \
ef11bdb3 763 func(is_kabylake) sep \
b833d685 764 func(is_preliminary) sep \
79fc46df
DL
765 func(has_fbc) sep \
766 func(has_pipe_cxsr) sep \
767 func(has_hotplug) sep \
768 func(cursor_needs_physical) sep \
769 func(has_overlay) sep \
770 func(overlay_needs_physical) sep \
771 func(supports_tv) sep \
dd93be58 772 func(has_llc) sep \
30568c45
DL
773 func(has_ddi) sep \
774 func(has_fpga_dbg)
c96ea64e 775
a587f779
DL
776#define DEFINE_FLAG(name) u8 name:1
777#define SEP_SEMICOLON ;
c96ea64e 778
cfdf1fa2 779struct intel_device_info {
10fce67a 780 u32 display_mmio_offset;
87f1f465 781 u16 device_id;
7eb552ae 782 u8 num_pipes:3;
d615a166 783 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 784 u8 gen;
73ae478c 785 u8 ring_mask; /* Rings supported by the HW */
a587f779 786 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
787 /* Register offsets for the various display pipes and transcoders */
788 int pipe_offsets[I915_MAX_TRANSCODERS];
789 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 790 int palette_offsets[I915_MAX_PIPES];
5efb3e28 791 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
792
793 /* Slice/subslice/EU info */
794 u8 slice_total;
795 u8 subslice_total;
796 u8 subslice_per_slice;
797 u8 eu_total;
798 u8 eu_per_subslice;
b7668791
DL
799 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
800 u8 subslice_7eu[3];
3873218f
JM
801 u8 has_slice_pg:1;
802 u8 has_subslice_pg:1;
803 u8 has_eu_pg:1;
cfdf1fa2
KH
804};
805
a587f779
DL
806#undef DEFINE_FLAG
807#undef SEP_SEMICOLON
808
7faf1ab2
DV
809enum i915_cache_level {
810 I915_CACHE_NONE = 0,
350ec881
CW
811 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
812 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
813 caches, eg sampler/render caches, and the
814 large Last-Level-Cache. LLC is coherent with
815 the CPU, but L3 is only visible to the GPU. */
651d794f 816 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
817};
818
e59ec13d
MK
819struct i915_ctx_hang_stats {
820 /* This context had batch pending when hang was declared */
821 unsigned batch_pending;
822
823 /* This context had batch active when hang was declared */
824 unsigned batch_active;
be62acb4
MK
825
826 /* Time when this context was last blamed for a GPU reset */
827 unsigned long guilty_ts;
828
676fa572
CW
829 /* If the contexts causes a second GPU hang within this time,
830 * it is permanently banned from submitting any more work.
831 */
832 unsigned long ban_period_seconds;
833
be62acb4
MK
834 /* This context is banned to submit more work */
835 bool banned;
e59ec13d 836};
40521054
BW
837
838/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 839#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
840
841#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
842/**
843 * struct intel_context - as the name implies, represents a context.
844 * @ref: reference count.
845 * @user_handle: userspace tracking identity for this context.
846 * @remap_slice: l3 row remapping information.
b1b38278
DW
847 * @flags: context specific flags:
848 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
849 * @file_priv: filp associated with this context (NULL for global default
850 * context).
851 * @hang_stats: information about the role of this context in possible GPU
852 * hangs.
7df113e4 853 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
854 * @legacy_hw_ctx: render context backing object and whether it is correctly
855 * initialized (legacy ring submission mechanism only).
856 * @link: link in the global list of contexts.
857 *
858 * Contexts are memory images used by the hardware to store copies of their
859 * internal state.
860 */
273497e5 861struct intel_context {
dce3271b 862 struct kref ref;
821d66dd 863 int user_handle;
3ccfd19d 864 uint8_t remap_slice;
9ea4feec 865 struct drm_i915_private *i915;
b1b38278 866 int flags;
40521054 867 struct drm_i915_file_private *file_priv;
e59ec13d 868 struct i915_ctx_hang_stats hang_stats;
ae6c4806 869 struct i915_hw_ppgtt *ppgtt;
a33afea5 870
c9e003af 871 /* Legacy ring buffer submission */
ea0c76f8
OM
872 struct {
873 struct drm_i915_gem_object *rcs_state;
874 bool initialized;
875 } legacy_hw_ctx;
876
c9e003af
OM
877 /* Execlists */
878 struct {
879 struct drm_i915_gem_object *state;
84c2377f 880 struct intel_ringbuffer *ringbuf;
a7cbedec 881 int pin_count;
c9e003af
OM
882 } engine[I915_NUM_RINGS];
883
a33afea5 884 struct list_head link;
40521054
BW
885};
886
a4001f1b
PZ
887enum fb_op_origin {
888 ORIGIN_GTT,
889 ORIGIN_CPU,
890 ORIGIN_CS,
891 ORIGIN_FLIP,
74b4ea1e 892 ORIGIN_DIRTYFB,
a4001f1b
PZ
893};
894
5c3fe8b0 895struct i915_fbc {
25ad93fd
PZ
896 /* This is always the inner lock when overlapping with struct_mutex and
897 * it's the outer lock when overlapping with stolen_lock. */
898 struct mutex lock;
5e59f717 899 unsigned threshold;
5c3fe8b0 900 unsigned int fb_id;
dbef0f15
PZ
901 unsigned int possible_framebuffer_bits;
902 unsigned int busy_bits;
e35fef21 903 struct intel_crtc *crtc;
5c3fe8b0
BW
904 int y;
905
c4213885 906 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
907 struct drm_mm_node *compressed_llb;
908
da46f936
RV
909 bool false_color;
910
d029bcad 911 bool enabled;
0e631adc 912 bool active;
9adccc60 913
5c3fe8b0 914 struct intel_fbc_work {
128d7356
PZ
915 bool scheduled;
916 struct work_struct work;
5c3fe8b0 917 struct drm_framebuffer *fb;
128d7356
PZ
918 unsigned long enable_jiffies;
919 } work;
5c3fe8b0 920
bf6189c6 921 const char *no_fbc_reason;
ff2a3117 922
0e631adc
PZ
923 bool (*is_active)(struct drm_i915_private *dev_priv);
924 void (*activate)(struct intel_crtc *crtc);
925 void (*deactivate)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
926};
927
96178eeb
VK
928/**
929 * HIGH_RR is the highest eDP panel refresh rate read from EDID
930 * LOW_RR is the lowest eDP panel refresh rate found from EDID
931 * parsing for same resolution.
932 */
933enum drrs_refresh_rate_type {
934 DRRS_HIGH_RR,
935 DRRS_LOW_RR,
936 DRRS_MAX_RR, /* RR count */
937};
938
939enum drrs_support_type {
940 DRRS_NOT_SUPPORTED = 0,
941 STATIC_DRRS_SUPPORT = 1,
942 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
943};
944
2807cf69 945struct intel_dp;
96178eeb
VK
946struct i915_drrs {
947 struct mutex mutex;
948 struct delayed_work work;
949 struct intel_dp *dp;
950 unsigned busy_frontbuffer_bits;
951 enum drrs_refresh_rate_type refresh_rate_type;
952 enum drrs_support_type type;
953};
954
a031d709 955struct i915_psr {
f0355c4a 956 struct mutex lock;
a031d709
RV
957 bool sink_support;
958 bool source_ok;
2807cf69 959 struct intel_dp *enabled;
7c8f8a70
RV
960 bool active;
961 struct delayed_work work;
9ca15301 962 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
963 bool psr2_support;
964 bool aux_frame_sync;
3f51e471 965};
5c3fe8b0 966
3bad0781 967enum intel_pch {
f0350830 968 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
969 PCH_IBX, /* Ibexpeak PCH */
970 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 971 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 972 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 973 PCH_NOP,
3bad0781
ZW
974};
975
988d6ee8
PZ
976enum intel_sbi_destination {
977 SBI_ICLK,
978 SBI_MPHY,
979};
980
b690e96c 981#define QUIRK_PIPEA_FORCE (1<<0)
435793df 982#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 983#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 984#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 985#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 986#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 987
8be48d92 988struct intel_fbdev;
1630fe75 989struct intel_fbc_work;
38651674 990
c2b9152f
DV
991struct intel_gmbus {
992 struct i2c_adapter adapter;
f2ce9faf 993 u32 force_bit;
c2b9152f 994 u32 reg0;
f0f59a00 995 i915_reg_t gpio_reg;
c167a6fc 996 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
997 struct drm_i915_private *dev_priv;
998};
999
f4c956ad 1000struct i915_suspend_saved_registers {
e948e994 1001 u32 saveDSPARB;
ba8bbcf6 1002 u32 saveLVDS;
585fb111
JB
1003 u32 savePP_ON_DELAYS;
1004 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1005 u32 savePP_ON;
1006 u32 savePP_OFF;
1007 u32 savePP_CONTROL;
585fb111 1008 u32 savePP_DIVISOR;
ba8bbcf6 1009 u32 saveFBC_CONTROL;
1f84e550 1010 u32 saveCACHE_MODE_0;
1f84e550 1011 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1012 u32 saveSWF0[16];
1013 u32 saveSWF1[16];
85fa792b 1014 u32 saveSWF3[3];
4b9de737 1015 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1016 u32 savePCH_PORT_HOTPLUG;
9f49c376 1017 u16 saveGCDGMBUS;
f4c956ad 1018};
c85aa885 1019
ddeea5b0
ID
1020struct vlv_s0ix_state {
1021 /* GAM */
1022 u32 wr_watermark;
1023 u32 gfx_prio_ctrl;
1024 u32 arb_mode;
1025 u32 gfx_pend_tlb0;
1026 u32 gfx_pend_tlb1;
1027 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1028 u32 media_max_req_count;
1029 u32 gfx_max_req_count;
1030 u32 render_hwsp;
1031 u32 ecochk;
1032 u32 bsd_hwsp;
1033 u32 blt_hwsp;
1034 u32 tlb_rd_addr;
1035
1036 /* MBC */
1037 u32 g3dctl;
1038 u32 gsckgctl;
1039 u32 mbctl;
1040
1041 /* GCP */
1042 u32 ucgctl1;
1043 u32 ucgctl3;
1044 u32 rcgctl1;
1045 u32 rcgctl2;
1046 u32 rstctl;
1047 u32 misccpctl;
1048
1049 /* GPM */
1050 u32 gfxpause;
1051 u32 rpdeuhwtc;
1052 u32 rpdeuc;
1053 u32 ecobus;
1054 u32 pwrdwnupctl;
1055 u32 rp_down_timeout;
1056 u32 rp_deucsw;
1057 u32 rcubmabdtmr;
1058 u32 rcedata;
1059 u32 spare2gh;
1060
1061 /* Display 1 CZ domain */
1062 u32 gt_imr;
1063 u32 gt_ier;
1064 u32 pm_imr;
1065 u32 pm_ier;
1066 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1067
1068 /* GT SA CZ domain */
1069 u32 tilectl;
1070 u32 gt_fifoctl;
1071 u32 gtlc_wake_ctrl;
1072 u32 gtlc_survive;
1073 u32 pmwgicz;
1074
1075 /* Display 2 CZ domain */
1076 u32 gu_ctl0;
1077 u32 gu_ctl1;
9c25210f 1078 u32 pcbr;
ddeea5b0
ID
1079 u32 clock_gate_dis2;
1080};
1081
bf225f20
CW
1082struct intel_rps_ei {
1083 u32 cz_clock;
1084 u32 render_c0;
1085 u32 media_c0;
31685c25
D
1086};
1087
c85aa885 1088struct intel_gen6_power_mgmt {
d4d70aa5
ID
1089 /*
1090 * work, interrupts_enabled and pm_iir are protected by
1091 * dev_priv->irq_lock
1092 */
c85aa885 1093 struct work_struct work;
d4d70aa5 1094 bool interrupts_enabled;
c85aa885 1095 u32 pm_iir;
59cdb63d 1096
b39fb297
BW
1097 /* Frequencies are stored in potentially platform dependent multiples.
1098 * In other words, *_freq needs to be multiplied by X to be interesting.
1099 * Soft limits are those which are used for the dynamic reclocking done
1100 * by the driver (raise frequencies under heavy loads, and lower for
1101 * lighter loads). Hard limits are those imposed by the hardware.
1102 *
1103 * A distinction is made for overclocking, which is never enabled by
1104 * default, and is considered to be above the hard limit if it's
1105 * possible at all.
1106 */
1107 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1108 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1109 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1110 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1111 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1112 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1113 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1114 u8 rp1_freq; /* "less than" RP0 power/freqency */
1115 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1116
8fb55197
CW
1117 u8 up_threshold; /* Current %busy required to uplock */
1118 u8 down_threshold; /* Current %busy required to downclock */
1119
dd75fdc8
CW
1120 int last_adj;
1121 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1122
8d3afd7d
CW
1123 spinlock_t client_lock;
1124 struct list_head clients;
1125 bool client_boost;
1126
c0951f0c 1127 bool enabled;
1a01ab3b 1128 struct delayed_work delayed_resume_work;
1854d5ca 1129 unsigned boosts;
4fc688ce 1130
2e1b8730 1131 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1132
bf225f20
CW
1133 /* manual wa residency calculations */
1134 struct intel_rps_ei up_ei, down_ei;
1135
4fc688ce
JB
1136 /*
1137 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1138 * Must be taken after struct_mutex if nested. Note that
1139 * this lock may be held for long periods of time when
1140 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1141 */
1142 struct mutex hw_lock;
c85aa885
DV
1143};
1144
1a240d4d
DV
1145/* defined intel_pm.c */
1146extern spinlock_t mchdev_lock;
1147
c85aa885
DV
1148struct intel_ilk_power_mgmt {
1149 u8 cur_delay;
1150 u8 min_delay;
1151 u8 max_delay;
1152 u8 fmax;
1153 u8 fstart;
1154
1155 u64 last_count1;
1156 unsigned long last_time1;
1157 unsigned long chipset_power;
1158 u64 last_count2;
5ed0bdf2 1159 u64 last_time2;
c85aa885
DV
1160 unsigned long gfx_power;
1161 u8 corr;
1162
1163 int c_m;
1164 int r_t;
1165};
1166
c6cb582e
ID
1167struct drm_i915_private;
1168struct i915_power_well;
1169
1170struct i915_power_well_ops {
1171 /*
1172 * Synchronize the well's hw state to match the current sw state, for
1173 * example enable/disable it based on the current refcount. Called
1174 * during driver init and resume time, possibly after first calling
1175 * the enable/disable handlers.
1176 */
1177 void (*sync_hw)(struct drm_i915_private *dev_priv,
1178 struct i915_power_well *power_well);
1179 /*
1180 * Enable the well and resources that depend on it (for example
1181 * interrupts located on the well). Called after the 0->1 refcount
1182 * transition.
1183 */
1184 void (*enable)(struct drm_i915_private *dev_priv,
1185 struct i915_power_well *power_well);
1186 /*
1187 * Disable the well and resources that depend on it. Called after
1188 * the 1->0 refcount transition.
1189 */
1190 void (*disable)(struct drm_i915_private *dev_priv,
1191 struct i915_power_well *power_well);
1192 /* Returns the hw enabled state. */
1193 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1194 struct i915_power_well *power_well);
1195};
1196
a38911a3
WX
1197/* Power well structure for haswell */
1198struct i915_power_well {
c1ca727f 1199 const char *name;
6f3ef5dd 1200 bool always_on;
a38911a3
WX
1201 /* power well enable/disable usage count */
1202 int count;
bfafe93a
ID
1203 /* cached hw enabled state */
1204 bool hw_enabled;
c1ca727f 1205 unsigned long domains;
77961eb9 1206 unsigned long data;
c6cb582e 1207 const struct i915_power_well_ops *ops;
a38911a3
WX
1208};
1209
83c00f55 1210struct i915_power_domains {
baa70707
ID
1211 /*
1212 * Power wells needed for initialization at driver init and suspend
1213 * time are on. They are kept on until after the first modeset.
1214 */
1215 bool init_power_on;
0d116a29 1216 bool initializing;
c1ca727f 1217 int power_well_count;
baa70707 1218
83c00f55 1219 struct mutex lock;
1da51581 1220 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1221 struct i915_power_well *power_wells;
83c00f55
ID
1222};
1223
35a85ac6 1224#define MAX_L3_SLICES 2
a4da4fa4 1225struct intel_l3_parity {
35a85ac6 1226 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1227 struct work_struct error_work;
35a85ac6 1228 int which_slice;
a4da4fa4
DV
1229};
1230
4b5aed62 1231struct i915_gem_mm {
4b5aed62
DV
1232 /** Memory allocator for GTT stolen memory */
1233 struct drm_mm stolen;
92e97d2f
PZ
1234 /** Protects the usage of the GTT stolen memory allocator. This is
1235 * always the inner lock when overlapping with struct_mutex. */
1236 struct mutex stolen_lock;
1237
4b5aed62
DV
1238 /** List of all objects in gtt_space. Used to restore gtt
1239 * mappings on resume */
1240 struct list_head bound_list;
1241 /**
1242 * List of objects which are not bound to the GTT (thus
1243 * are idle and not used by the GPU) but still have
1244 * (presumably uncached) pages still attached.
1245 */
1246 struct list_head unbound_list;
1247
1248 /** Usable portion of the GTT for GEM */
1249 unsigned long stolen_base; /* limited to low memory (32-bit) */
1250
4b5aed62
DV
1251 /** PPGTT used for aliasing the PPGTT with the GTT */
1252 struct i915_hw_ppgtt *aliasing_ppgtt;
1253
2cfcd32a 1254 struct notifier_block oom_notifier;
ceabbba5 1255 struct shrinker shrinker;
4b5aed62
DV
1256 bool shrinker_no_lock_stealing;
1257
4b5aed62
DV
1258 /** LRU list of objects with fence regs on them. */
1259 struct list_head fence_list;
1260
1261 /**
1262 * We leave the user IRQ off as much as possible,
1263 * but this means that requests will finish and never
1264 * be retired once the system goes idle. Set a timer to
1265 * fire periodically while the ring is running. When it
1266 * fires, go retire requests.
1267 */
1268 struct delayed_work retire_work;
1269
b29c19b6
CW
1270 /**
1271 * When we detect an idle GPU, we want to turn on
1272 * powersaving features. So once we see that there
1273 * are no more requests outstanding and no more
1274 * arrive within a small period of time, we fire
1275 * off the idle_work.
1276 */
1277 struct delayed_work idle_work;
1278
4b5aed62
DV
1279 /**
1280 * Are we in a non-interruptible section of code like
1281 * modesetting?
1282 */
1283 bool interruptible;
1284
f62a0076
CW
1285 /**
1286 * Is the GPU currently considered idle, or busy executing userspace
1287 * requests? Whilst idle, we attempt to power down the hardware and
1288 * display clocks. In order to reduce the effect on performance, there
1289 * is a slight delay before we do so.
1290 */
1291 bool busy;
1292
bdf1e7e3
DV
1293 /* the indicator for dispatch video commands on two BSD rings */
1294 int bsd_ring_dispatch_index;
1295
4b5aed62
DV
1296 /** Bit 6 swizzling required for X tiling */
1297 uint32_t bit_6_swizzle_x;
1298 /** Bit 6 swizzling required for Y tiling */
1299 uint32_t bit_6_swizzle_y;
1300
4b5aed62 1301 /* accounting, useful for userland debugging */
c20e8355 1302 spinlock_t object_stat_lock;
4b5aed62
DV
1303 size_t object_memory;
1304 u32 object_count;
1305};
1306
edc3d884 1307struct drm_i915_error_state_buf {
0a4cd7c8 1308 struct drm_i915_private *i915;
edc3d884
MK
1309 unsigned bytes;
1310 unsigned size;
1311 int err;
1312 u8 *buf;
1313 loff_t start;
1314 loff_t pos;
1315};
1316
fc16b48b
MK
1317struct i915_error_state_file_priv {
1318 struct drm_device *dev;
1319 struct drm_i915_error_state *error;
1320};
1321
99584db3
DV
1322struct i915_gpu_error {
1323 /* For hangcheck timer */
1324#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1325#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1326 /* Hang gpu twice in this window and your context gets banned */
1327#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1328
737b1506
CW
1329 struct workqueue_struct *hangcheck_wq;
1330 struct delayed_work hangcheck_work;
99584db3
DV
1331
1332 /* For reset and error_state handling. */
1333 spinlock_t lock;
1334 /* Protected by the above dev->gpu_error.lock. */
1335 struct drm_i915_error_state *first_error;
094f9a54
CW
1336
1337 unsigned long missed_irq_rings;
1338
1f83fee0 1339 /**
2ac0f450 1340 * State variable controlling the reset flow and count
1f83fee0 1341 *
2ac0f450
MK
1342 * This is a counter which gets incremented when reset is triggered,
1343 * and again when reset has been handled. So odd values (lowest bit set)
1344 * means that reset is in progress and even values that
1345 * (reset_counter >> 1):th reset was successfully completed.
1346 *
1347 * If reset is not completed succesfully, the I915_WEDGE bit is
1348 * set meaning that hardware is terminally sour and there is no
1349 * recovery. All waiters on the reset_queue will be woken when
1350 * that happens.
1351 *
1352 * This counter is used by the wait_seqno code to notice that reset
1353 * event happened and it needs to restart the entire ioctl (since most
1354 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1355 *
1356 * This is important for lock-free wait paths, where no contended lock
1357 * naturally enforces the correct ordering between the bail-out of the
1358 * waiter and the gpu reset work code.
1f83fee0
DV
1359 */
1360 atomic_t reset_counter;
1361
1f83fee0 1362#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1363#define I915_WEDGED (1 << 31)
1f83fee0
DV
1364
1365 /**
1366 * Waitqueue to signal when the reset has completed. Used by clients
1367 * that wait for dev_priv->mm.wedged to settle.
1368 */
1369 wait_queue_head_t reset_queue;
33196ded 1370
88b4aa87
MK
1371 /* Userspace knobs for gpu hang simulation;
1372 * combines both a ring mask, and extra flags
1373 */
1374 u32 stop_rings;
1375#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1376#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1377
1378 /* For missed irq/seqno simulation. */
1379 unsigned int test_irq_rings;
6689c167
MA
1380
1381 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1382 bool reload_in_reset;
99584db3
DV
1383};
1384
b8efb17b
ZR
1385enum modeset_restore {
1386 MODESET_ON_LID_OPEN,
1387 MODESET_DONE,
1388 MODESET_SUSPENDED,
1389};
1390
500ea70d
RV
1391#define DP_AUX_A 0x40
1392#define DP_AUX_B 0x10
1393#define DP_AUX_C 0x20
1394#define DP_AUX_D 0x30
1395
11c1b657
XZ
1396#define DDC_PIN_B 0x05
1397#define DDC_PIN_C 0x04
1398#define DDC_PIN_D 0x06
1399
6acab15a 1400struct ddi_vbt_port_info {
ce4dd49e
DL
1401 /*
1402 * This is an index in the HDMI/DVI DDI buffer translation table.
1403 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1404 * populate this field.
1405 */
1406#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1407 uint8_t hdmi_level_shift;
311a2094
PZ
1408
1409 uint8_t supports_dvi:1;
1410 uint8_t supports_hdmi:1;
1411 uint8_t supports_dp:1;
500ea70d
RV
1412
1413 uint8_t alternate_aux_channel;
11c1b657 1414 uint8_t alternate_ddc_pin;
75067dde
AK
1415
1416 uint8_t dp_boost_level;
1417 uint8_t hdmi_boost_level;
6acab15a
PZ
1418};
1419
bfd7ebda
RV
1420enum psr_lines_to_wait {
1421 PSR_0_LINES_TO_WAIT = 0,
1422 PSR_1_LINE_TO_WAIT,
1423 PSR_4_LINES_TO_WAIT,
1424 PSR_8_LINES_TO_WAIT
83a7280e
PB
1425};
1426
41aa3448
RV
1427struct intel_vbt_data {
1428 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1429 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1430
1431 /* Feature bits */
1432 unsigned int int_tv_support:1;
1433 unsigned int lvds_dither:1;
1434 unsigned int lvds_vbt:1;
1435 unsigned int int_crt_support:1;
1436 unsigned int lvds_use_ssc:1;
1437 unsigned int display_clock_mode:1;
1438 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1439 unsigned int has_mipi:1;
41aa3448
RV
1440 int lvds_ssc_freq;
1441 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1442
83a7280e
PB
1443 enum drrs_support_type drrs_type;
1444
41aa3448
RV
1445 /* eDP */
1446 int edp_rate;
1447 int edp_lanes;
1448 int edp_preemphasis;
1449 int edp_vswing;
1450 bool edp_initialized;
1451 bool edp_support;
1452 int edp_bpp;
1453 struct edp_power_seq edp_pps;
1454
bfd7ebda
RV
1455 struct {
1456 bool full_link;
1457 bool require_aux_wakeup;
1458 int idle_frames;
1459 enum psr_lines_to_wait lines_to_wait;
1460 int tp1_wakeup_time;
1461 int tp2_tp3_wakeup_time;
1462 } psr;
1463
f00076d2
JN
1464 struct {
1465 u16 pwm_freq_hz;
39fbc9c8 1466 bool present;
f00076d2 1467 bool active_low_pwm;
1de6068e 1468 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1469 } backlight;
1470
d17c5443
SK
1471 /* MIPI DSI */
1472 struct {
3e6bd011 1473 u16 port;
d17c5443 1474 u16 panel_id;
d3b542fc
SK
1475 struct mipi_config *config;
1476 struct mipi_pps_data *pps;
1477 u8 seq_version;
1478 u32 size;
1479 u8 *data;
1480 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1481 } dsi;
1482
41aa3448
RV
1483 int crt_ddc_pin;
1484
1485 int child_dev_num;
768f69c9 1486 union child_device_config *child_dev;
6acab15a
PZ
1487
1488 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1489};
1490
77c122bc
VS
1491enum intel_ddb_partitioning {
1492 INTEL_DDB_PART_1_2,
1493 INTEL_DDB_PART_5_6, /* IVB+ */
1494};
1495
1fd527cc
VS
1496struct intel_wm_level {
1497 bool enable;
1498 uint32_t pri_val;
1499 uint32_t spr_val;
1500 uint32_t cur_val;
1501 uint32_t fbc_val;
1502};
1503
820c1980 1504struct ilk_wm_values {
609cedef
VS
1505 uint32_t wm_pipe[3];
1506 uint32_t wm_lp[3];
1507 uint32_t wm_lp_spr[3];
1508 uint32_t wm_linetime[3];
1509 bool enable_fbc_wm;
1510 enum intel_ddb_partitioning partitioning;
1511};
1512
262cd2e1
VS
1513struct vlv_pipe_wm {
1514 uint16_t primary;
1515 uint16_t sprite[2];
1516 uint8_t cursor;
1517};
ae80152d 1518
262cd2e1
VS
1519struct vlv_sr_wm {
1520 uint16_t plane;
1521 uint8_t cursor;
1522};
ae80152d 1523
262cd2e1
VS
1524struct vlv_wm_values {
1525 struct vlv_pipe_wm pipe[3];
1526 struct vlv_sr_wm sr;
0018fda1
VS
1527 struct {
1528 uint8_t cursor;
1529 uint8_t sprite[2];
1530 uint8_t primary;
1531 } ddl[3];
6eb1a681
VS
1532 uint8_t level;
1533 bool cxsr;
0018fda1
VS
1534};
1535
c193924e 1536struct skl_ddb_entry {
16160e3d 1537 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1538};
1539
1540static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1541{
16160e3d 1542 return entry->end - entry->start;
c193924e
DL
1543}
1544
08db6652
DL
1545static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1546 const struct skl_ddb_entry *e2)
1547{
1548 if (e1->start == e2->start && e1->end == e2->end)
1549 return true;
1550
1551 return false;
1552}
1553
c193924e 1554struct skl_ddb_allocation {
34bb56af 1555 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1556 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1557 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1558};
1559
2ac96d2a
PB
1560struct skl_wm_values {
1561 bool dirty[I915_MAX_PIPES];
c193924e 1562 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1563 uint32_t wm_linetime[I915_MAX_PIPES];
1564 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1565 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1566};
1567
1568struct skl_wm_level {
1569 bool plane_en[I915_MAX_PLANES];
1570 uint16_t plane_res_b[I915_MAX_PLANES];
1571 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1572};
1573
c67a470b 1574/*
765dab67
PZ
1575 * This struct helps tracking the state needed for runtime PM, which puts the
1576 * device in PCI D3 state. Notice that when this happens, nothing on the
1577 * graphics device works, even register access, so we don't get interrupts nor
1578 * anything else.
c67a470b 1579 *
765dab67
PZ
1580 * Every piece of our code that needs to actually touch the hardware needs to
1581 * either call intel_runtime_pm_get or call intel_display_power_get with the
1582 * appropriate power domain.
a8a8bd54 1583 *
765dab67
PZ
1584 * Our driver uses the autosuspend delay feature, which means we'll only really
1585 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1586 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1587 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1588 *
1589 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1590 * goes back to false exactly before we reenable the IRQs. We use this variable
1591 * to check if someone is trying to enable/disable IRQs while they're supposed
1592 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1593 * case it happens.
c67a470b 1594 *
765dab67 1595 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1596 */
5d584b2e 1597struct i915_runtime_pm {
1f814dac 1598 atomic_t wakeref_count;
2b19efeb 1599 atomic_t atomic_seq;
5d584b2e 1600 bool suspended;
2aeb7d3a 1601 bool irqs_enabled;
c67a470b
PZ
1602};
1603
926321d5
DV
1604enum intel_pipe_crc_source {
1605 INTEL_PIPE_CRC_SOURCE_NONE,
1606 INTEL_PIPE_CRC_SOURCE_PLANE1,
1607 INTEL_PIPE_CRC_SOURCE_PLANE2,
1608 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1609 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1610 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1611 INTEL_PIPE_CRC_SOURCE_TV,
1612 INTEL_PIPE_CRC_SOURCE_DP_B,
1613 INTEL_PIPE_CRC_SOURCE_DP_C,
1614 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1615 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1616 INTEL_PIPE_CRC_SOURCE_MAX,
1617};
1618
8bf1e9f1 1619struct intel_pipe_crc_entry {
ac2300d4 1620 uint32_t frame;
8bf1e9f1
SH
1621 uint32_t crc[5];
1622};
1623
b2c88f5b 1624#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1625struct intel_pipe_crc {
d538bbdf
DL
1626 spinlock_t lock;
1627 bool opened; /* exclusive access to the result file */
e5f75aca 1628 struct intel_pipe_crc_entry *entries;
926321d5 1629 enum intel_pipe_crc_source source;
d538bbdf 1630 int head, tail;
07144428 1631 wait_queue_head_t wq;
8bf1e9f1
SH
1632};
1633
f99d7069
DV
1634struct i915_frontbuffer_tracking {
1635 struct mutex lock;
1636
1637 /*
1638 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1639 * scheduled flips.
1640 */
1641 unsigned busy_bits;
1642 unsigned flip_bits;
1643};
1644
7225342a 1645struct i915_wa_reg {
f0f59a00 1646 i915_reg_t addr;
7225342a
MK
1647 u32 value;
1648 /* bitmask representing WA bits */
1649 u32 mask;
1650};
1651
1652#define I915_MAX_WA_REGS 16
1653
1654struct i915_workarounds {
1655 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1656 u32 count;
1657};
1658
cf9d2890
YZ
1659struct i915_virtual_gpu {
1660 bool active;
1661};
1662
5f19e2bf
JH
1663struct i915_execbuffer_params {
1664 struct drm_device *dev;
1665 struct drm_file *file;
1666 uint32_t dispatch_flags;
1667 uint32_t args_batch_start_offset;
af98714e 1668 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1669 struct intel_engine_cs *ring;
1670 struct drm_i915_gem_object *batch_obj;
1671 struct intel_context *ctx;
6a6ae79a 1672 struct drm_i915_gem_request *request;
5f19e2bf
JH
1673};
1674
aa363136
MR
1675/* used in computing the new watermarks state */
1676struct intel_wm_config {
1677 unsigned int num_pipes_active;
1678 bool sprites_enabled;
1679 bool sprites_scaled;
1680};
1681
77fec556 1682struct drm_i915_private {
f4c956ad 1683 struct drm_device *dev;
efab6d8d 1684 struct kmem_cache *objects;
e20d2ab7 1685 struct kmem_cache *vmas;
efab6d8d 1686 struct kmem_cache *requests;
f4c956ad 1687
5c969aa7 1688 const struct intel_device_info info;
f4c956ad
DV
1689
1690 int relative_constants_mode;
1691
1692 void __iomem *regs;
1693
907b28c5 1694 struct intel_uncore uncore;
f4c956ad 1695
cf9d2890
YZ
1696 struct i915_virtual_gpu vgpu;
1697
33a732f4
AD
1698 struct intel_guc guc;
1699
eb805623
DV
1700 struct intel_csr csr;
1701
5ea6e5e3 1702 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1703
f4c956ad
DV
1704 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1705 * controller on different i2c buses. */
1706 struct mutex gmbus_mutex;
1707
1708 /**
1709 * Base address of the gmbus and gpio block.
1710 */
1711 uint32_t gpio_mmio_base;
1712
b6fdd0f2
SS
1713 /* MMIO base address for MIPI regs */
1714 uint32_t mipi_mmio_base;
1715
443a389f
VS
1716 uint32_t psr_mmio_base;
1717
28c70f16
DV
1718 wait_queue_head_t gmbus_wait_queue;
1719
f4c956ad 1720 struct pci_dev *bridge_dev;
a4872ba6 1721 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1722 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1723 uint32_t last_seqno, next_seqno;
f4c956ad 1724
ba8286fa 1725 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1726 struct resource mch_res;
1727
f4c956ad
DV
1728 /* protects the irq masks */
1729 spinlock_t irq_lock;
1730
84c33a64
SG
1731 /* protects the mmio flip data */
1732 spinlock_t mmio_flip_lock;
1733
f8b79e58
ID
1734 bool display_irqs_enabled;
1735
9ee32fea
DV
1736 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1737 struct pm_qos_request pm_qos;
1738
a580516d
VS
1739 /* Sideband mailbox protection */
1740 struct mutex sb_lock;
f4c956ad
DV
1741
1742 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1743 union {
1744 u32 irq_mask;
1745 u32 de_irq_mask[I915_MAX_PIPES];
1746 };
f4c956ad 1747 u32 gt_irq_mask;
605cd25b 1748 u32 pm_irq_mask;
a6706b45 1749 u32 pm_rps_events;
91d181dd 1750 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1751
5fcece80 1752 struct i915_hotplug hotplug;
5c3fe8b0 1753 struct i915_fbc fbc;
439d7ac0 1754 struct i915_drrs drrs;
f4c956ad 1755 struct intel_opregion opregion;
41aa3448 1756 struct intel_vbt_data vbt;
f4c956ad 1757
d9ceb816
JB
1758 bool preserve_bios_swizzle;
1759
f4c956ad
DV
1760 /* overlay */
1761 struct intel_overlay *overlay;
f4c956ad 1762
58c68779 1763 /* backlight registers and fields in struct intel_panel */
07f11d49 1764 struct mutex backlight_lock;
31ad8ec6 1765
f4c956ad 1766 /* LVDS info */
f4c956ad
DV
1767 bool no_aux_handshake;
1768
e39b999a
VS
1769 /* protects panel power sequencer state */
1770 struct mutex pps_mutex;
1771
f4c956ad 1772 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1773 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1774
1775 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1776 unsigned int skl_boot_cdclk;
44913155 1777 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1778 unsigned int max_dotclk_freq;
6bcda4f0 1779 unsigned int hpll_freq;
bfa7df01 1780 unsigned int czclk_freq;
f4c956ad 1781
645416f5
DV
1782 /**
1783 * wq - Driver workqueue for GEM.
1784 *
1785 * NOTE: Work items scheduled here are not allowed to grab any modeset
1786 * locks, for otherwise the flushing done in the pageflip code will
1787 * result in deadlocks.
1788 */
f4c956ad
DV
1789 struct workqueue_struct *wq;
1790
1791 /* Display functions */
1792 struct drm_i915_display_funcs display;
1793
1794 /* PCH chipset type */
1795 enum intel_pch pch_type;
17a303ec 1796 unsigned short pch_id;
f4c956ad
DV
1797
1798 unsigned long quirks;
1799
b8efb17b
ZR
1800 enum modeset_restore modeset_restore;
1801 struct mutex modeset_restore_lock;
673a394b 1802
a7bbbd63 1803 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1804 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1805
4b5aed62 1806 struct i915_gem_mm mm;
ad46cb53
CW
1807 DECLARE_HASHTABLE(mm_structs, 7);
1808 struct mutex mm_lock;
8781342d 1809
8781342d
DV
1810 /* Kernel Modesetting */
1811
9b9d172d 1812 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1813
76c4ac04
DL
1814 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1815 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1816 wait_queue_head_t pending_flip_queue;
1817
c4597872
DV
1818#ifdef CONFIG_DEBUG_FS
1819 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1820#endif
1821
565602d7 1822 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1823 int num_shared_dpll;
1824 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
565602d7
ML
1825
1826 unsigned int active_crtcs;
1827 unsigned int min_pixclk[I915_MAX_PIPES];
1828
e4607fcf 1829 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1830
7225342a 1831 struct i915_workarounds workarounds;
888b5995 1832
652c393a
JB
1833 /* Reclocking support */
1834 bool render_reclock_avail;
f99d7069
DV
1835
1836 struct i915_frontbuffer_tracking fb_tracking;
1837
652c393a 1838 u16 orig_clock;
f97108d1 1839
c4804411 1840 bool mchbar_need_disable;
f97108d1 1841
a4da4fa4
DV
1842 struct intel_l3_parity l3_parity;
1843
59124506
BW
1844 /* Cannot be determined by PCIID. You must always read a register. */
1845 size_t ellc_size;
1846
c6a828d3 1847 /* gen6+ rps state */
c85aa885 1848 struct intel_gen6_power_mgmt rps;
c6a828d3 1849
20e4d407
DV
1850 /* ilk-only ips/rps state. Everything in here is protected by the global
1851 * mchdev_lock in intel_pm.c */
c85aa885 1852 struct intel_ilk_power_mgmt ips;
b5e50c3f 1853
83c00f55 1854 struct i915_power_domains power_domains;
a38911a3 1855
a031d709 1856 struct i915_psr psr;
3f51e471 1857
99584db3 1858 struct i915_gpu_error gpu_error;
ae681d96 1859
c9cddffc
JB
1860 struct drm_i915_gem_object *vlv_pctx;
1861
0695726e 1862#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1863 /* list of fbdev register on this device */
1864 struct intel_fbdev *fbdev;
82e3b8c1 1865 struct work_struct fbdev_suspend_work;
4520f53a 1866#endif
e953fd7b
CW
1867
1868 struct drm_property *broadcast_rgb_property;
3f43c48d 1869 struct drm_property *force_audio_property;
e3689190 1870
58fddc28 1871 /* hda/i915 audio component */
51e1d83c 1872 struct i915_audio_component *audio_component;
58fddc28 1873 bool audio_component_registered;
4a21ef7d
LY
1874 /**
1875 * av_mutex - mutex for audio/video sync
1876 *
1877 */
1878 struct mutex av_mutex;
58fddc28 1879
254f965c 1880 uint32_t hw_context_size;
a33afea5 1881 struct list_head context_list;
f4c956ad 1882
3e68320e 1883 u32 fdi_rx_config;
68d18ad7 1884
70722468
VS
1885 u32 chv_phy_control;
1886
842f1c8b 1887 u32 suspend_count;
bc87229f 1888 bool suspended_to_idle;
f4c956ad 1889 struct i915_suspend_saved_registers regfile;
ddeea5b0 1890 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1891
53615a5e
VS
1892 struct {
1893 /*
1894 * Raw watermark latency values:
1895 * in 0.1us units for WM0,
1896 * in 0.5us units for WM1+.
1897 */
1898 /* primary */
1899 uint16_t pri_latency[5];
1900 /* sprite */
1901 uint16_t spr_latency[5];
1902 /* cursor */
1903 uint16_t cur_latency[5];
2af30a5c
PB
1904 /*
1905 * Raw watermark memory latency values
1906 * for SKL for all 8 levels
1907 * in 1us units.
1908 */
1909 uint16_t skl_latency[8];
609cedef 1910
aa363136
MR
1911 /* Committed wm config */
1912 struct intel_wm_config config;
1913
2d41c0b5
PB
1914 /*
1915 * The skl_wm_values structure is a bit too big for stack
1916 * allocation, so we keep the staging struct where we store
1917 * intermediate results here instead.
1918 */
1919 struct skl_wm_values skl_results;
1920
609cedef 1921 /* current hardware state */
2d41c0b5
PB
1922 union {
1923 struct ilk_wm_values hw;
1924 struct skl_wm_values skl_hw;
0018fda1 1925 struct vlv_wm_values vlv;
2d41c0b5 1926 };
58590c14
VS
1927
1928 uint8_t max_level;
53615a5e
VS
1929 } wm;
1930
8a187455
PZ
1931 struct i915_runtime_pm pm;
1932
a83014d3
OM
1933 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1934 struct {
5f19e2bf 1935 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1936 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1937 struct list_head *vmas);
a83014d3
OM
1938 int (*init_rings)(struct drm_device *dev);
1939 void (*cleanup_ring)(struct intel_engine_cs *ring);
1940 void (*stop_ring)(struct intel_engine_cs *ring);
1941 } gt;
1942
9e458034
SJ
1943 bool edp_low_vswing;
1944
3be60de9
VS
1945 /* perform PHY state sanity checks? */
1946 bool chv_phy_assert[2];
1947
0bdf5a05
TI
1948 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1949
bdf1e7e3
DV
1950 /*
1951 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1952 * will be rejected. Instead look for a better place.
1953 */
77fec556 1954};
1da177e4 1955
2c1792a1
CW
1956static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1957{
1958 return dev->dev_private;
1959}
1960
888d0d42
ID
1961static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1962{
1963 return to_i915(dev_get_drvdata(dev));
1964}
1965
33a732f4
AD
1966static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1967{
1968 return container_of(guc, struct drm_i915_private, guc);
1969}
1970
b4519513
CW
1971/* Iterate over initialised rings */
1972#define for_each_ring(ring__, dev_priv__, i__) \
1973 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
95150bdf 1974 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
b4519513 1975
b1d7e4b4
WF
1976enum hdmi_force_audio {
1977 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1978 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1979 HDMI_AUDIO_AUTO, /* trust EDID */
1980 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1981};
1982
190d6cd5 1983#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1984
37e680a1
CW
1985struct drm_i915_gem_object_ops {
1986 /* Interface between the GEM object and its backing storage.
1987 * get_pages() is called once prior to the use of the associated set
1988 * of pages before to binding them into the GTT, and put_pages() is
1989 * called after we no longer need them. As we expect there to be
1990 * associated cost with migrating pages between the backing storage
1991 * and making them available for the GPU (e.g. clflush), we may hold
1992 * onto the pages after they are no longer referenced by the GPU
1993 * in case they may be used again shortly (for example migrating the
1994 * pages to a different memory domain within the GTT). put_pages()
1995 * will therefore most likely be called when the object itself is
1996 * being released or under memory pressure (where we attempt to
1997 * reap pages for the shrinker).
1998 */
1999 int (*get_pages)(struct drm_i915_gem_object *);
2000 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2001 int (*dmabuf_export)(struct drm_i915_gem_object *);
2002 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2003};
2004
a071fa00
DV
2005/*
2006 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2007 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2008 * doesn't mean that the hw necessarily already scans it out, but that any
2009 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2010 *
2011 * We have one bit per pipe and per scanout plane type.
2012 */
d1b9d039
SAK
2013#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2014#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2015#define INTEL_FRONTBUFFER_BITS \
2016 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2017#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2018 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2019#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2020 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2021#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2022 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2023#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2024 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2025#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2026 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2027
673a394b 2028struct drm_i915_gem_object {
c397b908 2029 struct drm_gem_object base;
673a394b 2030
37e680a1
CW
2031 const struct drm_i915_gem_object_ops *ops;
2032
2f633156
BW
2033 /** List of VMAs backed by this object */
2034 struct list_head vma_list;
2035
c1ad11fc
CW
2036 /** Stolen memory for this object, instead of being backed by shmem. */
2037 struct drm_mm_node *stolen;
35c20a60 2038 struct list_head global_list;
673a394b 2039
b4716185 2040 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2041 /** Used in execbuf to temporarily hold a ref */
2042 struct list_head obj_exec_link;
673a394b 2043
8d9d5744 2044 struct list_head batch_pool_link;
493018dc 2045
673a394b 2046 /**
65ce3027
CW
2047 * This is set if the object is on the active lists (has pending
2048 * rendering and so a non-zero seqno), and is not set if it i s on
2049 * inactive (ready to be unbound) list.
673a394b 2050 */
b4716185 2051 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2052
2053 /**
2054 * This is set if the object has been written to since last bound
2055 * to the GTT
2056 */
0206e353 2057 unsigned int dirty:1;
778c3544
DV
2058
2059 /**
2060 * Fence register bits (if any) for this object. Will be set
2061 * as needed when mapped into the GTT.
2062 * Protected by dev->struct_mutex.
778c3544 2063 */
4b9de737 2064 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2065
778c3544
DV
2066 /**
2067 * Advice: are the backing pages purgeable?
2068 */
0206e353 2069 unsigned int madv:2;
778c3544 2070
778c3544
DV
2071 /**
2072 * Current tiling mode for the object.
2073 */
0206e353 2074 unsigned int tiling_mode:2;
5d82e3e6
CW
2075 /**
2076 * Whether the tiling parameters for the currently associated fence
2077 * register have changed. Note that for the purposes of tracking
2078 * tiling changes we also treat the unfenced register, the register
2079 * slot that the object occupies whilst it executes a fenced
2080 * command (such as BLT on gen2/3), as a "fence".
2081 */
2082 unsigned int fence_dirty:1;
778c3544 2083
75e9e915
DV
2084 /**
2085 * Is the object at the current location in the gtt mappable and
2086 * fenceable? Used to avoid costly recalculations.
2087 */
0206e353 2088 unsigned int map_and_fenceable:1;
75e9e915 2089
fb7d516a
DV
2090 /**
2091 * Whether the current gtt mapping needs to be mappable (and isn't just
2092 * mappable by accident). Track pin and fault separate for a more
2093 * accurate mappable working set.
2094 */
0206e353 2095 unsigned int fault_mappable:1;
fb7d516a 2096
24f3a8cf
AG
2097 /*
2098 * Is the object to be mapped as read-only to the GPU
2099 * Only honoured if hardware has relevant pte bit
2100 */
2101 unsigned long gt_ro:1;
651d794f 2102 unsigned int cache_level:3;
0f71979a 2103 unsigned int cache_dirty:1;
93dfb40c 2104
a071fa00
DV
2105 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2106
8a0c39b1
TU
2107 unsigned int pin_display;
2108
9da3da66 2109 struct sg_table *pages;
a5570178 2110 int pages_pin_count;
ee286370
CW
2111 struct get_page {
2112 struct scatterlist *sg;
2113 int last;
2114 } get_page;
673a394b 2115
1286ff73 2116 /* prime dma-buf support */
9a70cc2a
DA
2117 void *dma_buf_vmapping;
2118 int vmapping_count;
2119
b4716185
CW
2120 /** Breadcrumb of last rendering to the buffer.
2121 * There can only be one writer, but we allow for multiple readers.
2122 * If there is a writer that necessarily implies that all other
2123 * read requests are complete - but we may only be lazily clearing
2124 * the read requests. A read request is naturally the most recent
2125 * request on a ring, so we may have two different write and read
2126 * requests on one ring where the write request is older than the
2127 * read request. This allows for the CPU to read from an active
2128 * buffer by only waiting for the write to complete.
2129 * */
2130 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2131 struct drm_i915_gem_request *last_write_req;
caea7476 2132 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2133 struct drm_i915_gem_request *last_fenced_req;
673a394b 2134
778c3544 2135 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2136 uint32_t stride;
673a394b 2137
80075d49
DV
2138 /** References from framebuffers, locks out tiling changes. */
2139 unsigned long framebuffer_references;
2140
280b713b 2141 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2142 unsigned long *bit_17;
280b713b 2143
5cc9ed4b 2144 union {
6a2c4232
CW
2145 /** for phy allocated objects */
2146 struct drm_dma_handle *phys_handle;
2147
5cc9ed4b
CW
2148 struct i915_gem_userptr {
2149 uintptr_t ptr;
2150 unsigned read_only :1;
2151 unsigned workers :4;
2152#define I915_GEM_USERPTR_MAX_WORKERS 15
2153
ad46cb53
CW
2154 struct i915_mm_struct *mm;
2155 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2156 struct work_struct *work;
2157 } userptr;
2158 };
2159};
62b8b215 2160#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2161
a071fa00
DV
2162void i915_gem_track_fb(struct drm_i915_gem_object *old,
2163 struct drm_i915_gem_object *new,
2164 unsigned frontbuffer_bits);
2165
673a394b
EA
2166/**
2167 * Request queue structure.
2168 *
2169 * The request queue allows us to note sequence numbers that have been emitted
2170 * and may be associated with active buffers to be retired.
2171 *
97b2a6a1
JH
2172 * By keeping this list, we can avoid having to do questionable sequence
2173 * number comparisons on buffer last_read|write_seqno. It also allows an
2174 * emission time to be associated with the request for tracking how far ahead
2175 * of the GPU the submission is.
b3a38998
NH
2176 *
2177 * The requests are reference counted, so upon creation they should have an
2178 * initial reference taken using kref_init
673a394b
EA
2179 */
2180struct drm_i915_gem_request {
abfe262a
JH
2181 struct kref ref;
2182
852835f3 2183 /** On Which ring this request was generated */
efab6d8d 2184 struct drm_i915_private *i915;
a4872ba6 2185 struct intel_engine_cs *ring;
852835f3 2186
821485dc
CW
2187 /** GEM sequence number associated with the previous request,
2188 * when the HWS breadcrumb is equal to this the GPU is processing
2189 * this request.
2190 */
2191 u32 previous_seqno;
2192
2193 /** GEM sequence number associated with this request,
2194 * when the HWS breadcrumb is equal or greater than this the GPU
2195 * has finished processing this request.
2196 */
2197 u32 seqno;
673a394b 2198
7d736f4f
MK
2199 /** Position in the ringbuffer of the start of the request */
2200 u32 head;
2201
72f95afa
NH
2202 /**
2203 * Position in the ringbuffer of the start of the postfix.
2204 * This is required to calculate the maximum available ringbuffer
2205 * space without overwriting the postfix.
2206 */
2207 u32 postfix;
2208
2209 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2210 u32 tail;
2211
b3a38998 2212 /**
a8c6ecb3 2213 * Context and ring buffer related to this request
b3a38998
NH
2214 * Contexts are refcounted, so when this request is associated with a
2215 * context, we must increment the context's refcount, to guarantee that
2216 * it persists while any request is linked to it. Requests themselves
2217 * are also refcounted, so the request will only be freed when the last
2218 * reference to it is dismissed, and the code in
2219 * i915_gem_request_free() will then decrement the refcount on the
2220 * context.
2221 */
273497e5 2222 struct intel_context *ctx;
98e1bd4a 2223 struct intel_ringbuffer *ringbuf;
0e50e96b 2224
dc4be607
JH
2225 /** Batch buffer related to this request if any (used for
2226 error state dump only) */
7d736f4f
MK
2227 struct drm_i915_gem_object *batch_obj;
2228
673a394b
EA
2229 /** Time at which this request was emitted, in jiffies. */
2230 unsigned long emitted_jiffies;
2231
b962442e 2232 /** global list entry for this request */
673a394b 2233 struct list_head list;
b962442e 2234
f787a5f5 2235 struct drm_i915_file_private *file_priv;
b962442e
EA
2236 /** file_priv list entry for this request */
2237 struct list_head client_list;
67e2937b 2238
071c92de
MK
2239 /** process identifier submitting this request */
2240 struct pid *pid;
2241
6d3d8274
NH
2242 /**
2243 * The ELSP only accepts two elements at a time, so we queue
2244 * context/tail pairs on a given queue (ring->execlist_queue) until the
2245 * hardware is available. The queue serves a double purpose: we also use
2246 * it to keep track of the up to 2 contexts currently in the hardware
2247 * (usually one in execution and the other queued up by the GPU): We
2248 * only remove elements from the head of the queue when the hardware
2249 * informs us that an element has been completed.
2250 *
2251 * All accesses to the queue are mediated by a spinlock
2252 * (ring->execlist_lock).
2253 */
2254
2255 /** Execlist link in the submission queue.*/
2256 struct list_head execlist_link;
2257
2258 /** Execlists no. of times this request has been sent to the ELSP */
2259 int elsp_submitted;
2260
673a394b
EA
2261};
2262
6689cb2b 2263int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2264 struct intel_context *ctx,
2265 struct drm_i915_gem_request **req_out);
29b1b415 2266void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2267void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2268int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2269 struct drm_file *file);
abfe262a 2270
b793a00a
JH
2271static inline uint32_t
2272i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2273{
2274 return req ? req->seqno : 0;
2275}
2276
2277static inline struct intel_engine_cs *
2278i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2279{
2280 return req ? req->ring : NULL;
2281}
2282
b2cfe0ab 2283static inline struct drm_i915_gem_request *
abfe262a
JH
2284i915_gem_request_reference(struct drm_i915_gem_request *req)
2285{
b2cfe0ab
CW
2286 if (req)
2287 kref_get(&req->ref);
2288 return req;
abfe262a
JH
2289}
2290
2291static inline void
2292i915_gem_request_unreference(struct drm_i915_gem_request *req)
2293{
f245860e 2294 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2295 kref_put(&req->ref, i915_gem_request_free);
2296}
2297
41037f9f
CW
2298static inline void
2299i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2300{
b833bb61
ML
2301 struct drm_device *dev;
2302
2303 if (!req)
2304 return;
41037f9f 2305
b833bb61
ML
2306 dev = req->ring->dev;
2307 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2308 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2309}
2310
abfe262a
JH
2311static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2312 struct drm_i915_gem_request *src)
2313{
2314 if (src)
2315 i915_gem_request_reference(src);
2316
2317 if (*pdst)
2318 i915_gem_request_unreference(*pdst);
2319
2320 *pdst = src;
2321}
2322
1b5a433a
JH
2323/*
2324 * XXX: i915_gem_request_completed should be here but currently needs the
2325 * definition of i915_seqno_passed() which is below. It will be moved in
2326 * a later patch when the call to i915_seqno_passed() is obsoleted...
2327 */
2328
351e3db2
BV
2329/*
2330 * A command that requires special handling by the command parser.
2331 */
2332struct drm_i915_cmd_descriptor {
2333 /*
2334 * Flags describing how the command parser processes the command.
2335 *
2336 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2337 * a length mask if not set
2338 * CMD_DESC_SKIP: The command is allowed but does not follow the
2339 * standard length encoding for the opcode range in
2340 * which it falls
2341 * CMD_DESC_REJECT: The command is never allowed
2342 * CMD_DESC_REGISTER: The command should be checked against the
2343 * register whitelist for the appropriate ring
2344 * CMD_DESC_MASTER: The command is allowed if the submitting process
2345 * is the DRM master
2346 */
2347 u32 flags;
2348#define CMD_DESC_FIXED (1<<0)
2349#define CMD_DESC_SKIP (1<<1)
2350#define CMD_DESC_REJECT (1<<2)
2351#define CMD_DESC_REGISTER (1<<3)
2352#define CMD_DESC_BITMASK (1<<4)
2353#define CMD_DESC_MASTER (1<<5)
2354
2355 /*
2356 * The command's unique identification bits and the bitmask to get them.
2357 * This isn't strictly the opcode field as defined in the spec and may
2358 * also include type, subtype, and/or subop fields.
2359 */
2360 struct {
2361 u32 value;
2362 u32 mask;
2363 } cmd;
2364
2365 /*
2366 * The command's length. The command is either fixed length (i.e. does
2367 * not include a length field) or has a length field mask. The flag
2368 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2369 * a length mask. All command entries in a command table must include
2370 * length information.
2371 */
2372 union {
2373 u32 fixed;
2374 u32 mask;
2375 } length;
2376
2377 /*
2378 * Describes where to find a register address in the command to check
2379 * against the ring's register whitelist. Only valid if flags has the
2380 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2381 *
2382 * A non-zero step value implies that the command may access multiple
2383 * registers in sequence (e.g. LRI), in that case step gives the
2384 * distance in dwords between individual offset fields.
351e3db2
BV
2385 */
2386 struct {
2387 u32 offset;
2388 u32 mask;
6a65c5b9 2389 u32 step;
351e3db2
BV
2390 } reg;
2391
2392#define MAX_CMD_DESC_BITMASKS 3
2393 /*
2394 * Describes command checks where a particular dword is masked and
2395 * compared against an expected value. If the command does not match
2396 * the expected value, the parser rejects it. Only valid if flags has
2397 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2398 * are valid.
d4d48035
BV
2399 *
2400 * If the check specifies a non-zero condition_mask then the parser
2401 * only performs the check when the bits specified by condition_mask
2402 * are non-zero.
351e3db2
BV
2403 */
2404 struct {
2405 u32 offset;
2406 u32 mask;
2407 u32 expected;
d4d48035
BV
2408 u32 condition_offset;
2409 u32 condition_mask;
351e3db2
BV
2410 } bits[MAX_CMD_DESC_BITMASKS];
2411};
2412
2413/*
2414 * A table of commands requiring special handling by the command parser.
2415 *
2416 * Each ring has an array of tables. Each table consists of an array of command
2417 * descriptors, which must be sorted with command opcodes in ascending order.
2418 */
2419struct drm_i915_cmd_table {
2420 const struct drm_i915_cmd_descriptor *table;
2421 int count;
2422};
2423
dbbe9127 2424/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2425#define __I915__(p) ({ \
2426 struct drm_i915_private *__p; \
2427 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2428 __p = (struct drm_i915_private *)p; \
2429 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2430 __p = to_i915((struct drm_device *)p); \
2431 else \
2432 BUILD_BUG(); \
2433 __p; \
2434})
dbbe9127 2435#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2436#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2437#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2438
e87a005d
JN
2439#define REVID_FOREVER 0xff
2440/*
2441 * Return true if revision is in range [since,until] inclusive.
2442 *
2443 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2444 */
2445#define IS_REVID(p, since, until) \
2446 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2447
87f1f465
CW
2448#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2449#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2450#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2451#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2452#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2453#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2454#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2455#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2456#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2457#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2458#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2459#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2460#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2461#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2462#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2463#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2464#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2465#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2466#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2467 INTEL_DEVID(dev) == 0x0152 || \
2468 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2469#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2470#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2471#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2472#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2473#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2474#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2475#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2476#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2477#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2478 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2479#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2480 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2481 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2482 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2483/* ULX machines are also considered ULT. */
2484#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2485 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2486#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2487 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2488#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2489 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2490#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2491 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2492/* ULX machines are also considered ULT. */
87f1f465
CW
2493#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2494 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2495#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2496 INTEL_DEVID(dev) == 0x1913 || \
2497 INTEL_DEVID(dev) == 0x1916 || \
2498 INTEL_DEVID(dev) == 0x1921 || \
2499 INTEL_DEVID(dev) == 0x1926)
2500#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2501 INTEL_DEVID(dev) == 0x1915 || \
2502 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2503#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2504 INTEL_DEVID(dev) == 0x5913 || \
2505 INTEL_DEVID(dev) == 0x5916 || \
2506 INTEL_DEVID(dev) == 0x5921 || \
2507 INTEL_DEVID(dev) == 0x5926)
2508#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2509 INTEL_DEVID(dev) == 0x5915 || \
2510 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2511#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2512 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2513#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2514 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2515
b833d685 2516#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2517
ef712bb4
JN
2518#define SKL_REVID_A0 0x0
2519#define SKL_REVID_B0 0x1
2520#define SKL_REVID_C0 0x2
2521#define SKL_REVID_D0 0x3
2522#define SKL_REVID_E0 0x4
2523#define SKL_REVID_F0 0x5
2524
e87a005d
JN
2525#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2526
ef712bb4 2527#define BXT_REVID_A0 0x0
fffda3f4 2528#define BXT_REVID_A1 0x1
ef712bb4
JN
2529#define BXT_REVID_B0 0x3
2530#define BXT_REVID_C0 0x9
6c74c87f 2531
e87a005d
JN
2532#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2533
85436696
JB
2534/*
2535 * The genX designation typically refers to the render engine, so render
2536 * capability related checks should use IS_GEN, while display and other checks
2537 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2538 * chips, etc.).
2539 */
cae5852d
ZN
2540#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2541#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2542#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2543#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2544#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2545#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2546#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2547#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2548
73ae478c
BW
2549#define RENDER_RING (1<<RCS)
2550#define BSD_RING (1<<VCS)
2551#define BLT_RING (1<<BCS)
2552#define VEBOX_RING (1<<VECS)
845f74a7 2553#define BSD2_RING (1<<VCS2)
63c42e56 2554#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2555#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2556#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2557#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2558#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2559#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2560 __I915__(dev)->ellc_size)
cae5852d
ZN
2561#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2562
254f965c 2563#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2564#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2565#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2566#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2567#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2568
05394f39 2569#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2570#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2571
b45305fc
DV
2572/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2573#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2574
2575/* WaRsDisableCoarsePowerGating:skl,bxt */
2576#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2577 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2578 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2579/*
2580 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2581 * even when in MSI mode. This results in spurious interrupt warnings if the
2582 * legacy irq no. is shared with another device. The kernel then disables that
2583 * interrupt source and so prevents the other device from working properly.
2584 */
2585#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2586#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2587
cae5852d
ZN
2588/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2589 * rows, which changed the alignment requirements and fence programming.
2590 */
2591#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2592 IS_I915GM(dev)))
cae5852d
ZN
2593#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2594#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2595
2596#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2597#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2598#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2599
dbf7786e 2600#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2601
0c9b3715
JN
2602#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2603 INTEL_INFO(dev)->gen >= 9)
2604
dd93be58 2605#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2606#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2607#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2608 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2609 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2610#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2611 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2612 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2613 IS_KABYLAKE(dev))
58abf1da
RV
2614#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2615#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2616
7b403ffb 2617#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2618
2b81b844
RV
2619#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2620#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2621
a9ed33ca
AJ
2622#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2623 INTEL_INFO(dev)->gen >= 8)
2624
97d3308a 2625#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2626 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2627 !IS_BROXTON(dev))
97d3308a 2628
17a303ec
PZ
2629#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2630#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2631#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2632#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2633#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2634#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2635#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2636#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2637#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2638#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2639
f2fbc690 2640#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2641#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2642#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2643#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2644#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2645#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2646#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2647#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2648#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2649
666a4537
WB
2650#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2651 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2652
040d2baa
BW
2653/* DPF == dynamic parity feature */
2654#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2655#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2656
c8735b0c 2657#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2658#define GEN9_FREQ_SCALER 3
c8735b0c 2659
05394f39
CW
2660#include "i915_trace.h"
2661
baa70943 2662extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2663extern int i915_max_ioctl;
2664
1751fcf9
ML
2665extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2666extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2667
c838d719 2668/* i915_dma.c */
22eae947 2669extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2670extern int i915_driver_unload(struct drm_device *);
2885f6ac 2671extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2672extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2673extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2674 struct drm_file *file);
673a394b 2675extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2676 struct drm_file *file);
c43b5634 2677#ifdef CONFIG_COMPAT
0d6aa60b
DA
2678extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2679 unsigned long arg);
c43b5634 2680#endif
8e96d9c4 2681extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2682extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2683extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2684extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2685extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2686extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2687extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2688int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2689
77913b39
JN
2690/* intel_hotplug.c */
2691void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2692void intel_hpd_init(struct drm_i915_private *dev_priv);
2693void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2694void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2695bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2696
1da177e4 2697/* i915_irq.c */
10cd45b6 2698void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2699__printf(3, 4)
2700void i915_handle_error(struct drm_device *dev, bool wedged,
2701 const char *fmt, ...);
1da177e4 2702
b963291c 2703extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2704int intel_irq_install(struct drm_i915_private *dev_priv);
2705void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2706
2707extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2708extern void intel_uncore_early_sanitize(struct drm_device *dev,
2709 bool restore_forcewake);
907b28c5 2710extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2711extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2712extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2713extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2714const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2715void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2716 enum forcewake_domains domains);
59bad947 2717void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2718 enum forcewake_domains domains);
a6111f7b
CW
2719/* Like above but the caller must manage the uncore.lock itself.
2720 * Must be used with I915_READ_FW and friends.
2721 */
2722void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2723 enum forcewake_domains domains);
2724void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2725 enum forcewake_domains domains);
59bad947 2726void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2727static inline bool intel_vgpu_active(struct drm_device *dev)
2728{
2729 return to_i915(dev)->vgpu.active;
2730}
b1f14ad0 2731
7c463586 2732void
50227e1c 2733i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2734 u32 status_mask);
7c463586
KP
2735
2736void
50227e1c 2737i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2738 u32 status_mask);
7c463586 2739
f8b79e58
ID
2740void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2741void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2742void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2743 uint32_t mask,
2744 uint32_t bits);
fbdedaea
VS
2745void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2746 uint32_t interrupt_mask,
2747 uint32_t enabled_irq_mask);
2748static inline void
2749ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2750{
2751 ilk_update_display_irq(dev_priv, bits, bits);
2752}
2753static inline void
2754ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2755{
2756 ilk_update_display_irq(dev_priv, bits, 0);
2757}
013d3752
VS
2758void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2759 enum pipe pipe,
2760 uint32_t interrupt_mask,
2761 uint32_t enabled_irq_mask);
2762static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2763 enum pipe pipe, uint32_t bits)
2764{
2765 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2766}
2767static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2768 enum pipe pipe, uint32_t bits)
2769{
2770 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2771}
47339cd9
DV
2772void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2773 uint32_t interrupt_mask,
2774 uint32_t enabled_irq_mask);
14443261
VS
2775static inline void
2776ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2777{
2778 ibx_display_interrupt_update(dev_priv, bits, bits);
2779}
2780static inline void
2781ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2782{
2783 ibx_display_interrupt_update(dev_priv, bits, 0);
2784}
2785
f8b79e58 2786
673a394b 2787/* i915_gem.c */
673a394b
EA
2788int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file_priv);
2790int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
2792int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2793 struct drm_file *file_priv);
2794int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2795 struct drm_file *file_priv);
de151cf6
JB
2796int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2797 struct drm_file *file_priv);
673a394b
EA
2798int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2799 struct drm_file *file_priv);
2800int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file_priv);
ba8b7ccb 2802void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2803 struct drm_i915_gem_request *req);
adeca76d 2804void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2805int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2806 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2807 struct list_head *vmas);
673a394b
EA
2808int i915_gem_execbuffer(struct drm_device *dev, void *data,
2809 struct drm_file *file_priv);
76446cac
JB
2810int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2811 struct drm_file *file_priv);
673a394b
EA
2812int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2813 struct drm_file *file_priv);
199adf40
BW
2814int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2815 struct drm_file *file);
2816int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2817 struct drm_file *file);
673a394b
EA
2818int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2819 struct drm_file *file_priv);
3ef94daa
CW
2820int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2821 struct drm_file *file_priv);
673a394b
EA
2822int i915_gem_set_tiling(struct drm_device *dev, void *data,
2823 struct drm_file *file_priv);
2824int i915_gem_get_tiling(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
5cc9ed4b
CW
2826int i915_gem_init_userptr(struct drm_device *dev);
2827int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2828 struct drm_file *file);
5a125c3c
EA
2829int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2830 struct drm_file *file_priv);
23ba4fd0
BW
2831int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2832 struct drm_file *file_priv);
673a394b 2833void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2834void *i915_gem_object_alloc(struct drm_device *dev);
2835void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2836void i915_gem_object_init(struct drm_i915_gem_object *obj,
2837 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2838struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2839 size_t size);
ea70299d
DG
2840struct drm_i915_gem_object *i915_gem_object_create_from_data(
2841 struct drm_device *dev, const void *data, size_t size);
673a394b 2842void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2843void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2844
0875546c
DV
2845/* Flags used by pin/bind&friends. */
2846#define PIN_MAPPABLE (1<<0)
2847#define PIN_NONBLOCK (1<<1)
2848#define PIN_GLOBAL (1<<2)
2849#define PIN_OFFSET_BIAS (1<<3)
2850#define PIN_USER (1<<4)
2851#define PIN_UPDATE (1<<5)
101b506a
MT
2852#define PIN_ZONE_4G (1<<6)
2853#define PIN_HIGH (1<<7)
506a8e87 2854#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2855#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2856int __must_check
2857i915_gem_object_pin(struct drm_i915_gem_object *obj,
2858 struct i915_address_space *vm,
2859 uint32_t alignment,
2860 uint64_t flags);
2861int __must_check
2862i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2863 const struct i915_ggtt_view *view,
2864 uint32_t alignment,
2865 uint64_t flags);
fe14d5f4
TU
2866
2867int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2868 u32 flags);
d0710abb 2869void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2870int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2871/*
2872 * BEWARE: Do not use the function below unless you can _absolutely_
2873 * _guarantee_ VMA in question is _not in use_ anywhere.
2874 */
2875int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2876int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2877void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2878void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2879
4c914c0c
BV
2880int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2881 int *needs_clflush);
2882
37e680a1 2883int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2884
2885static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2886{
ee286370
CW
2887 return sg->length >> PAGE_SHIFT;
2888}
67d5a50c 2889
033908ae
DG
2890struct page *
2891i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2892
ee286370
CW
2893static inline struct page *
2894i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2895{
ee286370
CW
2896 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2897 return NULL;
67d5a50c 2898
ee286370
CW
2899 if (n < obj->get_page.last) {
2900 obj->get_page.sg = obj->pages->sgl;
2901 obj->get_page.last = 0;
2902 }
67d5a50c 2903
ee286370
CW
2904 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2905 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2906 if (unlikely(sg_is_chain(obj->get_page.sg)))
2907 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2908 }
67d5a50c 2909
ee286370 2910 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2911}
ee286370 2912
a5570178
CW
2913static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2914{
2915 BUG_ON(obj->pages == NULL);
2916 obj->pages_pin_count++;
2917}
2918static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2919{
2920 BUG_ON(obj->pages_pin_count == 0);
2921 obj->pages_pin_count--;
2922}
2923
54cf91dc 2924int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2925int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2926 struct intel_engine_cs *to,
2927 struct drm_i915_gem_request **to_req);
e2d05a8b 2928void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2929 struct drm_i915_gem_request *req);
ff72145b
DA
2930int i915_gem_dumb_create(struct drm_file *file_priv,
2931 struct drm_device *dev,
2932 struct drm_mode_create_dumb *args);
da6b51d0
DA
2933int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2934 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2935/**
2936 * Returns true if seq1 is later than seq2.
2937 */
2938static inline bool
2939i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2940{
2941 return (int32_t)(seq1 - seq2) >= 0;
2942}
2943
821485dc
CW
2944static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2945 bool lazy_coherency)
2946{
2947 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2948 return i915_seqno_passed(seqno, req->previous_seqno);
2949}
2950
1b5a433a
JH
2951static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2952 bool lazy_coherency)
2953{
821485dc 2954 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
1b5a433a
JH
2955 return i915_seqno_passed(seqno, req->seqno);
2956}
2957
fca26bb4
MK
2958int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2959int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2960
8d9fc7fd 2961struct drm_i915_gem_request *
a4872ba6 2962i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2963
b29c19b6 2964bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2965void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2966int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2967 bool interruptible);
84c33a64 2968
1f83fee0
DV
2969static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2970{
2971 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2972 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2973}
2974
2975static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2976{
2ac0f450
MK
2977 return atomic_read(&error->reset_counter) & I915_WEDGED;
2978}
2979
2980static inline u32 i915_reset_count(struct i915_gpu_error *error)
2981{
2982 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2983}
a71d8d94 2984
88b4aa87
MK
2985static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2986{
2987 return dev_priv->gpu_error.stop_rings == 0 ||
2988 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2989}
2990
2991static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2992{
2993 return dev_priv->gpu_error.stop_rings == 0 ||
2994 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2995}
2996
069efc1d 2997void i915_gem_reset(struct drm_device *dev);
000433b6 2998bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2999int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 3000int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 3001int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3002int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3003void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 3004void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 3005int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3006int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3007void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3008 struct drm_i915_gem_object *batch_obj,
3009 bool flush_caches);
75289874 3010#define i915_add_request(req) \
fcfa423c 3011 __i915_add_request(req, NULL, true)
75289874 3012#define i915_add_request_no_flush(req) \
fcfa423c 3013 __i915_add_request(req, NULL, false)
9c654818 3014int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3015 unsigned reset_counter,
3016 bool interruptible,
3017 s64 *timeout,
2e1b8730 3018 struct intel_rps_client *rps);
a4b3a571 3019int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3020int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3021int __must_check
2e2f351d
CW
3022i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3023 bool readonly);
3024int __must_check
2021746e
CW
3025i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3026 bool write);
3027int __must_check
dabdfe02
CW
3028i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3029int __must_check
2da3b9b9
CW
3030i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3031 u32 alignment,
e6617330
TU
3032 const struct i915_ggtt_view *view);
3033void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3034 const struct i915_ggtt_view *view);
00731155 3035int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3036 int align);
b29c19b6 3037int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3038void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3039
0fa87796
ID
3040uint32_t
3041i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3042uint32_t
d865110c
ID
3043i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3044 int tiling_mode, bool fenced);
467cffba 3045
e4ffd173
CW
3046int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3047 enum i915_cache_level cache_level);
3048
1286ff73
DV
3049struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3050 struct dma_buf *dma_buf);
3051
3052struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3053 struct drm_gem_object *gem_obj, int flags);
3054
088e0df4
MT
3055u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3056 const struct i915_ggtt_view *view);
3057u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3058 struct i915_address_space *vm);
3059static inline u64
ec7adb6e 3060i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3061{
9abc4648 3062 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3063}
ec7adb6e 3064
a70a3148 3065bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3066bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3067 const struct i915_ggtt_view *view);
a70a3148 3068bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3069 struct i915_address_space *vm);
fe14d5f4 3070
a70a3148
BW
3071unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3072 struct i915_address_space *vm);
fe14d5f4 3073struct i915_vma *
ec7adb6e
JL
3074i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3075 struct i915_address_space *vm);
3076struct i915_vma *
3077i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3078 const struct i915_ggtt_view *view);
fe14d5f4 3079
accfef2e
BW
3080struct i915_vma *
3081i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3082 struct i915_address_space *vm);
3083struct i915_vma *
3084i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3085 const struct i915_ggtt_view *view);
5c2abbea 3086
ec7adb6e
JL
3087static inline struct i915_vma *
3088i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3089{
3090 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3091}
ec7adb6e 3092bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3093
a70a3148 3094/* Some GGTT VM helpers */
5dc383b0 3095#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3096 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3097static inline bool i915_is_ggtt(struct i915_address_space *vm)
3098{
3099 struct i915_address_space *ggtt =
3100 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3101 return vm == ggtt;
3102}
3103
841cd773
DV
3104static inline struct i915_hw_ppgtt *
3105i915_vm_to_ppgtt(struct i915_address_space *vm)
3106{
3107 WARN_ON(i915_is_ggtt(vm));
3108
3109 return container_of(vm, struct i915_hw_ppgtt, base);
3110}
3111
3112
a70a3148
BW
3113static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3114{
9abc4648 3115 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3116}
3117
3118static inline unsigned long
3119i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3120{
5dc383b0 3121 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3122}
c37e2204
BW
3123
3124static inline int __must_check
3125i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3126 uint32_t alignment,
1ec9e26d 3127 unsigned flags)
c37e2204 3128{
5dc383b0
DV
3129 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3130 alignment, flags | PIN_GLOBAL);
c37e2204 3131}
a70a3148 3132
b287110e
DV
3133static inline int
3134i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3135{
3136 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3137}
3138
e6617330
TU
3139void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3140 const struct i915_ggtt_view *view);
3141static inline void
3142i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3143{
3144 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3145}
b287110e 3146
41a36b73
DV
3147/* i915_gem_fence.c */
3148int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3149int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3150
3151bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3152void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3153
3154void i915_gem_restore_fences(struct drm_device *dev);
3155
7f96ecaf
DV
3156void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3157void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3158void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3159
254f965c 3160/* i915_gem_context.c */
8245be31 3161int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3162void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3163void i915_gem_context_reset(struct drm_device *dev);
e422b888 3164int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3165int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3166void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3167int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3168struct intel_context *
41bde553 3169i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3170void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3171struct drm_i915_gem_object *
3172i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3173static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3174{
691e6415 3175 kref_get(&ctx->ref);
dce3271b
MK
3176}
3177
273497e5 3178static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3179{
691e6415 3180 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3181}
3182
273497e5 3183static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3184{
821d66dd 3185 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3186}
3187
84624813
BW
3188int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3189 struct drm_file *file);
3190int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3191 struct drm_file *file);
c9dc0f35
CW
3192int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3193 struct drm_file *file_priv);
3194int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3195 struct drm_file *file_priv);
1286ff73 3196
679845ed
BW
3197/* i915_gem_evict.c */
3198int __must_check i915_gem_evict_something(struct drm_device *dev,
3199 struct i915_address_space *vm,
3200 int min_size,
3201 unsigned alignment,
3202 unsigned cache_level,
d23db88c
CW
3203 unsigned long start,
3204 unsigned long end,
1ec9e26d 3205 unsigned flags);
506a8e87 3206int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3207int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3208
0260c420 3209/* belongs in i915_gem_gtt.h */
d09105c6 3210static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3211{
3212 if (INTEL_INFO(dev)->gen < 6)
3213 intel_gtt_chipset_flush();
3214}
246cbfb5 3215
9797fbfb 3216/* i915_gem_stolen.c */
d713fd49
PZ
3217int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3218 struct drm_mm_node *node, u64 size,
3219 unsigned alignment);
a9da512b
PZ
3220int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3221 struct drm_mm_node *node, u64 size,
3222 unsigned alignment, u64 start,
3223 u64 end);
d713fd49
PZ
3224void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3225 struct drm_mm_node *node);
9797fbfb
CW
3226int i915_gem_init_stolen(struct drm_device *dev);
3227void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3228struct drm_i915_gem_object *
3229i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3230struct drm_i915_gem_object *
3231i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3232 u32 stolen_offset,
3233 u32 gtt_offset,
3234 u32 size);
9797fbfb 3235
be6a0376
DV
3236/* i915_gem_shrinker.c */
3237unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3238 unsigned long target,
be6a0376
DV
3239 unsigned flags);
3240#define I915_SHRINK_PURGEABLE 0x1
3241#define I915_SHRINK_UNBOUND 0x2
3242#define I915_SHRINK_BOUND 0x4
5763ff04 3243#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3244unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3245void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3246
3247
673a394b 3248/* i915_gem_tiling.c */
2c1792a1 3249static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3250{
50227e1c 3251 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3252
3253 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3254 obj->tiling_mode != I915_TILING_NONE;
3255}
3256
673a394b 3257/* i915_gem_debug.c */
23bc5982
CW
3258#if WATCH_LISTS
3259int i915_verify_lists(struct drm_device *dev);
673a394b 3260#else
23bc5982 3261#define i915_verify_lists(dev) 0
673a394b 3262#endif
1da177e4 3263
2017263e 3264/* i915_debugfs.c */
27c202ad
BG
3265int i915_debugfs_init(struct drm_minor *minor);
3266void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3267#ifdef CONFIG_DEBUG_FS
249e87de 3268int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3269void intel_display_crc_init(struct drm_device *dev);
3270#else
101057fa
DV
3271static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3272{ return 0; }
f8c168fa 3273static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3274#endif
84734a04
MK
3275
3276/* i915_gpu_error.c */
edc3d884
MK
3277__printf(2, 3)
3278void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3279int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3280 const struct i915_error_state_file_priv *error);
4dc955f7 3281int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3282 struct drm_i915_private *i915,
4dc955f7
MK
3283 size_t count, loff_t pos);
3284static inline void i915_error_state_buf_release(
3285 struct drm_i915_error_state_buf *eb)
3286{
3287 kfree(eb->buf);
3288}
58174462
MK
3289void i915_capture_error_state(struct drm_device *dev, bool wedge,
3290 const char *error_msg);
84734a04
MK
3291void i915_error_state_get(struct drm_device *dev,
3292 struct i915_error_state_file_priv *error_priv);
3293void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3294void i915_destroy_error_state(struct drm_device *dev);
3295
3296void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3297const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3298
351e3db2 3299/* i915_cmd_parser.c */
d728c8ef 3300int i915_cmd_parser_get_version(void);
a4872ba6
OM
3301int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3302void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3303bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3304int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3305 struct drm_i915_gem_object *batch_obj,
78a42377 3306 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3307 u32 batch_start_offset,
b9ffd80e 3308 u32 batch_len,
351e3db2
BV
3309 bool is_master);
3310
317c35d1
JB
3311/* i915_suspend.c */
3312extern int i915_save_state(struct drm_device *dev);
3313extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3314
0136db58
BW
3315/* i915_sysfs.c */
3316void i915_setup_sysfs(struct drm_device *dev_priv);
3317void i915_teardown_sysfs(struct drm_device *dev_priv);
3318
f899fc64
CW
3319/* intel_i2c.c */
3320extern int intel_setup_gmbus(struct drm_device *dev);
3321extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3322extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3323 unsigned int pin);
3bd7d909 3324
0184df46
JN
3325extern struct i2c_adapter *
3326intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3327extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3328extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3329static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3330{
3331 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3332}
f899fc64
CW
3333extern void intel_i2c_reset(struct drm_device *dev);
3334
8b8e1a89 3335/* intel_bios.c */
98f3a1dc 3336int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3337bool intel_bios_is_valid_vbt(const void *buf, size_t size);
8b8e1a89 3338
3b617967 3339/* intel_opregion.c */
44834a67 3340#ifdef CONFIG_ACPI
27d50c82 3341extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3342extern void intel_opregion_init(struct drm_device *dev);
3343extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3344extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3345extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3346 bool enable);
ecbc5cf3
JN
3347extern int intel_opregion_notify_adapter(struct drm_device *dev,
3348 pci_power_t state);
65e082c9 3349#else
27d50c82 3350static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3351static inline void intel_opregion_init(struct drm_device *dev) { return; }
3352static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3353static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3354static inline int
3355intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3356{
3357 return 0;
3358}
ecbc5cf3
JN
3359static inline int
3360intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3361{
3362 return 0;
3363}
65e082c9 3364#endif
8ee1c3db 3365
723bfd70
JB
3366/* intel_acpi.c */
3367#ifdef CONFIG_ACPI
3368extern void intel_register_dsm_handler(void);
3369extern void intel_unregister_dsm_handler(void);
3370#else
3371static inline void intel_register_dsm_handler(void) { return; }
3372static inline void intel_unregister_dsm_handler(void) { return; }
3373#endif /* CONFIG_ACPI */
3374
79e53945 3375/* modesetting */
f817586c 3376extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3377extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3378extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3379extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3380extern void intel_connector_unregister(struct intel_connector *);
28d52043 3381extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3382extern void intel_display_resume(struct drm_device *dev);
44cec740 3383extern void i915_redisable_vga(struct drm_device *dev);
04098753 3384extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3385extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3386extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3387extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3388extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3389 bool enable);
0206e353 3390extern void intel_detect_pch(struct drm_device *dev);
0136db58 3391extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3392
2911a35b 3393extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3394int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3395 struct drm_file *file);
b6359918
MK
3396int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3397 struct drm_file *file);
575155a9 3398
6ef3d427
CW
3399/* overlay */
3400extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3401extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3402 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3403
3404extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3405extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3406 struct drm_device *dev,
3407 struct intel_display_error_state *error);
6ef3d427 3408
151a49d0
TR
3409int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3410int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3411
3412/* intel_sideband.c */
707b6e3d
D
3413u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3414void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3415u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3416u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3417void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3418u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3419void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3420u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3421void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3422u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3423void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3424u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3425void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3426u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3427void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3428u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3429 enum intel_sbi_destination destination);
3430void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3431 enum intel_sbi_destination destination);
e9fe51c6
SK
3432u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3433void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3434
616bc820
VS
3435int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3436int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3437
0b274481
BW
3438#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3439#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3440
3441#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3442#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3443#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3444#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3445
3446#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3447#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3448#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3449#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3450
698b3135
CW
3451/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3452 * will be implemented using 2 32-bit writes in an arbitrary order with
3453 * an arbitrary delay between them. This can cause the hardware to
3454 * act upon the intermediate value, possibly leading to corruption and
3455 * machine death. You have been warned.
3456 */
0b274481
BW
3457#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3458#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3459
50877445 3460#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3461 u32 upper, lower, old_upper, loop = 0; \
3462 upper = I915_READ(upper_reg); \
ee0a227b 3463 do { \
acd29f7b 3464 old_upper = upper; \
ee0a227b 3465 lower = I915_READ(lower_reg); \
acd29f7b
CW
3466 upper = I915_READ(upper_reg); \
3467 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3468 (u64)upper << 32 | lower; })
50877445 3469
cae5852d
ZN
3470#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3471#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3472
75aa3f63
VS
3473#define __raw_read(x, s) \
3474static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3475 i915_reg_t reg) \
75aa3f63 3476{ \
f0f59a00 3477 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3478}
3479
3480#define __raw_write(x, s) \
3481static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3482 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3483{ \
f0f59a00 3484 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3485}
3486__raw_read(8, b)
3487__raw_read(16, w)
3488__raw_read(32, l)
3489__raw_read(64, q)
3490
3491__raw_write(8, b)
3492__raw_write(16, w)
3493__raw_write(32, l)
3494__raw_write(64, q)
3495
3496#undef __raw_read
3497#undef __raw_write
3498
a6111f7b
CW
3499/* These are untraced mmio-accessors that are only valid to be used inside
3500 * criticial sections inside IRQ handlers where forcewake is explicitly
3501 * controlled.
3502 * Think twice, and think again, before using these.
3503 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3504 * intel_uncore_forcewake_irqunlock().
3505 */
75aa3f63
VS
3506#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3507#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3508#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3509
55bc60db
VS
3510/* "Broadcast RGB" property */
3511#define INTEL_BROADCAST_RGB_AUTO 0
3512#define INTEL_BROADCAST_RGB_FULL 1
3513#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3514
f0f59a00 3515static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3516{
666a4537 3517 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3518 return VLV_VGACNTRL;
92e23b99
SJ
3519 else if (INTEL_INFO(dev)->gen >= 5)
3520 return CPU_VGACNTRL;
766aa1c4
VS
3521 else
3522 return VGACNTRL;
3523}
3524
2bb4629a
VS
3525static inline void __user *to_user_ptr(u64 address)
3526{
3527 return (void __user *)(uintptr_t)address;
3528}
3529
df97729f
ID
3530static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3531{
3532 unsigned long j = msecs_to_jiffies(m);
3533
3534 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3535}
3536
7bd0e226
DV
3537static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3538{
3539 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3540}
3541
df97729f
ID
3542static inline unsigned long
3543timespec_to_jiffies_timeout(const struct timespec *value)
3544{
3545 unsigned long j = timespec_to_jiffies(value);
3546
3547 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3548}
3549
dce56b3c
PZ
3550/*
3551 * If you need to wait X milliseconds between events A and B, but event B
3552 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3553 * when event A happened, then just before event B you call this function and
3554 * pass the timestamp as the first argument, and X as the second argument.
3555 */
3556static inline void
3557wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3558{
ec5e0cfb 3559 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3560
3561 /*
3562 * Don't re-read the value of "jiffies" every time since it may change
3563 * behind our back and break the math.
3564 */
3565 tmp_jiffies = jiffies;
3566 target_jiffies = timestamp_jiffies +
3567 msecs_to_jiffies_timeout(to_wait_ms);
3568
3569 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3570 remaining_jiffies = target_jiffies - tmp_jiffies;
3571 while (remaining_jiffies)
3572 remaining_jiffies =
3573 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3574 }
3575}
3576
581c26e8
JH
3577static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3578 struct drm_i915_gem_request *req)
3579{
3580 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3581 i915_gem_request_assign(&ring->trace_irq_req, req);
3582}
3583
1da177e4 3584#endif