]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Do not hardcode s_max, ss_max and eu_mask for BXT
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
33a732f4 53#include "intel_guc.h"
585fb111 54
1da177e4
LT
55/* General customization:
56 */
57
1da177e4
LT
58#define DRIVER_NAME "i915"
59#define DRIVER_DESC "Intel Graphics"
fd1ee4cc 60#define DRIVER_DATE "20150911"
1da177e4 61
c883ef1b 62#undef WARN_ON
5f77eeb0
DV
63/* Many gcc seem to no see through this and fall over :( */
64#if 0
65#define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70#else
4eee4920 71#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
5f77eeb0
DV
72#endif
73
cd9bfacb 74#undef WARN_ON_ONCE
4eee4920 75#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
cd9bfacb 76
5f77eeb0
DV
77#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
c883ef1b 79
e2c719b7
RC
80/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87#define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
2f3408c7 91 WARN(1, format); \
e2c719b7
RC
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96})
97
98#define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
2f3408c7 102 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107})
c883ef1b 108
42a8ca4c
JN
109static inline const char *yesno(bool v)
110{
111 return v ? "yes" : "no";
112}
113
317c35d1 114enum pipe {
752aa88a 115 INVALID_PIPE = -1,
317c35d1
JB
116 PIPE_A = 0,
117 PIPE_B,
9db4a9c7 118 PIPE_C,
a57c774a
AK
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
317c35d1 121};
9db4a9c7 122#define pipe_name(p) ((p) + 'A')
317c35d1 123
a5c961d1
PZ
124enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
a57c774a
AK
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
a5c961d1
PZ
130};
131#define transcoder_name(t) ((t) + 'A')
132
84139d1e
DL
133/*
134 * This is the maximum (across all platforms) number of planes (primary +
135 * sprites) that can be active at the same time on one pipe.
136 *
137 * This value doesn't count the cursor plane.
138 */
8232edb5 139#define I915_MAX_PLANES 4
84139d1e 140
80824003
JB
141enum plane {
142 PLANE_A = 0,
143 PLANE_B,
9db4a9c7 144 PLANE_C,
80824003 145};
9db4a9c7 146#define plane_name(p) ((p) + 'A')
52440211 147
d615a166 148#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 149
2b139522
ED
150enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157};
158#define port_name(p) ((p) + 'A')
159
a09caddd 160#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
161
162enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165};
166
167enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170};
171
b97186f0
PZ
172enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
f52e353e 182 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
d8e19f99 191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
319be8ae
ID
192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 195 POWER_DOMAIN_VGA,
fbeeaa23 196 POWER_DOMAIN_AUDIO,
bd2bb1b9 197 POWER_DOMAIN_PLLS,
1407121a
S
198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
baa70707 202 POWER_DOMAIN_INIT,
bddc7645
ID
203
204 POWER_DOMAIN_NUM,
b97186f0
PZ
205};
206
207#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
210#define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 213
1d843f9d
EE
214enum hpd_pin {
215 HPD_NONE = 0,
1d843f9d
EE
216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
cc24fcdc 220 HPD_PORT_A,
1d843f9d
EE
221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
26951caf 224 HPD_PORT_E,
1d843f9d
EE
225 HPD_NUM_PINS
226};
227
c91711f9
JN
228#define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
5fcece80
JN
231struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259};
260
2a2d5482
CW
261#define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 267
055e393f
DL
268#define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
270#define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
3bdcfc0c
DL
274#define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
9db4a9c7 278
d79b814d
DL
279#define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
27321ae8
ML
282#define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
262cd2e1
VS
287#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
d063ae48
DL
293#define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
b2784e15
DL
296#define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
3a3371ff
ACO
301#define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
6c2b7c12
DV
306#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
53f5e3ca
JB
310#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
b04c5bd6
BF
314#define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
e7b903d2 318struct drm_i915_private;
ad46cb53 319struct i915_mm_struct;
5cc9ed4b 320struct i915_mmu_object;
e7b903d2 321
a6f766f3
CW
322struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
d0bc54f2
CW
329/* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
335 } mm;
336 struct idr context_idr;
337
2e1b8730
CW
338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
a6f766f3 342
2e1b8730 343 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
344};
345
46edb027
DV
346enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
9cd86933
DV
349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
429d47d5 351 /* hsw/bdw */
9cd86933
DV
352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
429d47d5
S
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
46edb027 358};
429d47d5 359#define I915_NUM_PLLS 3
46edb027 360
5358901f 361struct intel_dpll_hw_state {
dcfc3552 362 /* i9xx, pch plls */
66e985c0 363 uint32_t dpll;
8bcc2795 364 uint32_t dpll_md;
66e985c0
DV
365 uint32_t fp0;
366 uint32_t fp1;
dcfc3552
DL
367
368 /* hsw, bdw */
d452c5b6 369 uint32_t wrpll;
d1a2dc78
S
370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 374 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
dfb82408
S
381
382 /* bxt */
05712c15
ID
383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
5358901f
DV
385};
386
3e369b76 387struct intel_shared_dpll_config {
1e6f2ddc 388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
389 struct intel_dpll_hw_state hw_state;
390};
391
392struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
8bd31e67 394
ee7b9f93
JB
395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
96f6128c
DV
400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
e7b903d2
DV
404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
5358901f
DV
408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
ee7b9f93 411};
ee7b9f93 412
429d47d5
S
413#define SKL_DPLL0 0
414#define SKL_DPLL1 1
415#define SKL_DPLL2 2
416#define SKL_DPLL3 3
417
e69d0bc1
DV
418/* Used by dp and fdi links */
419struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425};
426
427void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
1da177e4
LT
431/* Interface history:
432 *
433 * 1.1: Original.
0d6aa60b
DA
434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
de227f5f 436 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 437 * 1.5: Add vblank pipe configuration
2228ed67
MD
438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
1da177e4
LT
440 */
441#define DRIVER_MAJOR 1
2228ed67 442#define DRIVER_MINOR 6
1da177e4
LT
443#define DRIVER_PATCHLEVEL 0
444
23bc5982 445#define WATCH_LISTS 0
673a394b 446
0a3e67a4
JB
447struct opregion_header;
448struct opregion_acpi;
449struct opregion_swsci;
450struct opregion_asle;
451
8ee1c3db 452struct intel_opregion {
5bc4418b
BW
453 struct opregion_header __iomem *header;
454 struct opregion_acpi __iomem *acpi;
455 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
458 struct opregion_asle __iomem *asle;
459 void __iomem *vbt;
01fe9dbd 460 u32 __iomem *lid_state;
91a60f20 461 struct work_struct asle_work;
8ee1c3db 462};
44834a67 463#define OPREGION_SIZE (8*1024)
8ee1c3db 464
6ef3d427
CW
465struct intel_overlay;
466struct intel_overlay_error_state;
467
de151cf6 468#define I915_FENCE_REG_NONE -1
42b5aeab
VS
469#define I915_MAX_NUM_FENCES 32
470/* 32 fences + sign bit for FENCE_REG_NONE */
471#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
472
473struct drm_i915_fence_reg {
007cc8ac 474 struct list_head lru_list;
caea7476 475 struct drm_i915_gem_object *obj;
1690e1eb 476 int pin_count;
de151cf6 477};
7c1c2871 478
9b9d172d 479struct sdvo_device_mapping {
e957d772 480 u8 initialized;
9b9d172d 481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
e957d772 484 u8 i2c_pin;
b1083333 485 u8 ddc_pin;
9b9d172d 486};
487
c4a1d9e4
CW
488struct intel_display_error_state;
489
63eeaf38 490struct drm_i915_error_state {
742cbee8 491 struct kref ref;
585b0288
BW
492 struct timeval time;
493
cb383002 494 char error_msg[128];
eb5be9d0 495 int iommu;
48b031e3 496 u32 reset_count;
62d5d69b 497 u32 suspend_count;
cb383002 498
585b0288 499 /* Generic register state */
63eeaf38
JB
500 u32 eir;
501 u32 pgtbl_er;
be998e2e 502 u32 ier;
885ea5a8 503 u32 gtier[4];
b9a3906b 504 u32 ccid;
0f3b6849
CW
505 u32 derrmr;
506 u32 forcewake;
585b0288
BW
507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
6c826f34
MK
509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
585b0288 511 u32 done_reg;
91ec5d11
BW
512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
585b0288 516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
0ca36d78 520 struct drm_i915_error_object *semaphore_obj;
585b0288 521
52d39a21 522 struct drm_i915_error_ring {
372fbb8e 523 bool valid;
362b8af7
BW
524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
94f8cf10 537 u32 start;
362b8af7
BW
538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
362b8af7
BW
545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
50877445 550 u64 acthd;
362b8af7 551 u32 fault_reg;
13ffadd1 552 u64 faddr;
362b8af7
BW
553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
52d39a21
CW
556 struct drm_i915_error_object {
557 int page_count;
e1f12325 558 u64 gtt_offset;
52d39a21 559 u32 *pages[0];
ab0e7ff9 560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 561
52d39a21
CW
562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
ee4f42b1 565 u32 tail;
52d39a21 566 } *requests;
6c7a01ec
BW
567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
ab0e7ff9
CW
575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
52d39a21 578 } ring[I915_NUM_RINGS];
3a448734 579
9df30794 580 struct drm_i915_error_buffer {
a779e5ab 581 u32 size;
9df30794 582 u32 name;
b4716185 583 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 584 u64 gtt_offset;
9df30794
CW
585 u32 read_domains;
586 u32 write_domain;
4b9de737 587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
5cc9ed4b 592 u32 userptr:1;
5d1333fc 593 s32 ring:4;
f56383cb 594 u32 cache_level:3;
95f5301d 595 } **active_bo, **pinned_bo;
6c7a01ec 596
95f5301d 597 u32 *active_bo_count, *pinned_bo_count;
3a448734 598 u32 vm_count;
63eeaf38
JB
599};
600
7bd688cd 601struct intel_connector;
820d2d77 602struct intel_encoder;
5cec258b 603struct intel_crtc_state;
5724dbd1 604struct intel_initial_plane_config;
0e8ffe1b 605struct intel_crtc;
ee9300bb
DV
606struct intel_limit;
607struct dpll;
b8cecdf5 608
e70236a8 609struct drm_i915_display_funcs {
e70236a8
JB
610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 626 struct intel_crtc_state *crtc_state,
ee9300bb
DV
627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
46ba614c 630 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
631 void (*update_sprite_wm)(struct drm_plane *plane,
632 struct drm_crtc *crtc,
ed57cb8a
DL
633 uint32_t sprite_width, uint32_t sprite_height,
634 int pixel_size, bool enable, bool scaled);
27c329ed
ML
635 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
636 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
637 /* Returns the active state of the crtc, and if the crtc is active,
638 * fills out the pipe-config with the hw state. */
639 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 640 struct intel_crtc_state *);
5724dbd1
DL
641 void (*get_initial_plane_config)(struct intel_crtc *,
642 struct intel_initial_plane_config *);
190f68c5
ACO
643 int (*crtc_compute_clock)(struct intel_crtc *crtc,
644 struct intel_crtc_state *crtc_state);
76e5a89c
DV
645 void (*crtc_enable)(struct drm_crtc *crtc);
646 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
647 void (*audio_codec_enable)(struct drm_connector *connector,
648 struct intel_encoder *encoder,
649 struct drm_display_mode *mode);
650 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 651 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 652 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
653 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
654 struct drm_framebuffer *fb,
ed8d1975 655 struct drm_i915_gem_object *obj,
6258fbe2 656 struct drm_i915_gem_request *req,
ed8d1975 657 uint32_t flags);
29b9bde6
DV
658 void (*update_primary_plane)(struct drm_crtc *crtc,
659 struct drm_framebuffer *fb,
660 int x, int y);
20afbda2 661 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
662 /* clock updates for mode set */
663 /* cursor updates */
664 /* render clock increase/decrease */
665 /* display clock increase/decrease */
666 /* pll clock increase/decrease */
7bd688cd 667
6517d273 668 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
669 uint32_t (*get_backlight)(struct intel_connector *connector);
670 void (*set_backlight)(struct intel_connector *connector,
671 uint32_t level);
672 void (*disable_backlight)(struct intel_connector *connector);
673 void (*enable_backlight)(struct intel_connector *connector);
aa17cdb4
JN
674 uint32_t (*backlight_hz_to_pwm)(struct intel_connector *connector,
675 uint32_t hz);
e70236a8
JB
676};
677
48c1026a
MK
678enum forcewake_domain_id {
679 FW_DOMAIN_ID_RENDER = 0,
680 FW_DOMAIN_ID_BLITTER,
681 FW_DOMAIN_ID_MEDIA,
682
683 FW_DOMAIN_ID_COUNT
684};
685
686enum forcewake_domains {
687 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
688 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
689 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
690 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
691 FORCEWAKE_BLITTER |
692 FORCEWAKE_MEDIA)
693};
694
907b28c5 695struct intel_uncore_funcs {
c8d9a590 696 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 697 enum forcewake_domains domains);
c8d9a590 698 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 699 enum forcewake_domains domains);
0b274481
BW
700
701 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
702 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
703 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
704 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
705
706 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
707 uint8_t val, bool trace);
708 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
709 uint16_t val, bool trace);
710 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
711 uint32_t val, bool trace);
712 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
713 uint64_t val, bool trace);
990bbdad
CW
714};
715
907b28c5
CW
716struct intel_uncore {
717 spinlock_t lock; /** lock is also taken in irq contexts. */
718
719 struct intel_uncore_funcs funcs;
720
721 unsigned fifo_count;
48c1026a 722 enum forcewake_domains fw_domains;
b2cff0db
CW
723
724 struct intel_uncore_forcewake_domain {
725 struct drm_i915_private *i915;
48c1026a 726 enum forcewake_domain_id id;
b2cff0db
CW
727 unsigned wake_count;
728 struct timer_list timer;
05a2fb15
MK
729 u32 reg_set;
730 u32 val_set;
731 u32 val_clear;
732 u32 reg_ack;
733 u32 reg_post;
734 u32 val_reset;
b2cff0db 735 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
736};
737
738/* Iterate over initialised fw domains */
739#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
740 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
741 (i__) < FW_DOMAIN_ID_COUNT; \
742 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
743 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
744
745#define for_each_fw_domain(domain__, dev_priv__, i__) \
746 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 747
dc174300
SS
748enum csr_state {
749 FW_UNINITIALIZED = 0,
750 FW_LOADED,
751 FW_FAILED
752};
753
eb805623
DV
754struct intel_csr {
755 const char *fw_path;
a7f749f9 756 uint32_t *dmc_payload;
eb805623
DV
757 uint32_t dmc_fw_size;
758 uint32_t mmio_count;
759 uint32_t mmioaddr[8];
760 uint32_t mmiodata[8];
dc174300 761 enum csr_state state;
eb805623
DV
762};
763
79fc46df
DL
764#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
765 func(is_mobile) sep \
766 func(is_i85x) sep \
767 func(is_i915g) sep \
768 func(is_i945gm) sep \
769 func(is_g33) sep \
770 func(need_gfx_hws) sep \
771 func(is_g4x) sep \
772 func(is_pineview) sep \
773 func(is_broadwater) sep \
774 func(is_crestline) sep \
775 func(is_ivybridge) sep \
776 func(is_valleyview) sep \
777 func(is_haswell) sep \
7201c0b3 778 func(is_skylake) sep \
b833d685 779 func(is_preliminary) sep \
79fc46df
DL
780 func(has_fbc) sep \
781 func(has_pipe_cxsr) sep \
782 func(has_hotplug) sep \
783 func(cursor_needs_physical) sep \
784 func(has_overlay) sep \
785 func(overlay_needs_physical) sep \
786 func(supports_tv) sep \
dd93be58 787 func(has_llc) sep \
30568c45
DL
788 func(has_ddi) sep \
789 func(has_fpga_dbg)
c96ea64e 790
a587f779
DL
791#define DEFINE_FLAG(name) u8 name:1
792#define SEP_SEMICOLON ;
c96ea64e 793
cfdf1fa2 794struct intel_device_info {
10fce67a 795 u32 display_mmio_offset;
87f1f465 796 u16 device_id;
7eb552ae 797 u8 num_pipes:3;
d615a166 798 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 799 u8 gen;
73ae478c 800 u8 ring_mask; /* Rings supported by the HW */
a587f779 801 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
802 /* Register offsets for the various display pipes and transcoders */
803 int pipe_offsets[I915_MAX_TRANSCODERS];
804 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 805 int palette_offsets[I915_MAX_PIPES];
5efb3e28 806 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
807
808 /* Slice/subslice/EU info */
809 u8 slice_total;
810 u8 subslice_total;
811 u8 subslice_per_slice;
812 u8 eu_total;
813 u8 eu_per_subslice;
b7668791
DL
814 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
815 u8 subslice_7eu[3];
3873218f
JM
816 u8 has_slice_pg:1;
817 u8 has_subslice_pg:1;
818 u8 has_eu_pg:1;
cfdf1fa2
KH
819};
820
a587f779
DL
821#undef DEFINE_FLAG
822#undef SEP_SEMICOLON
823
7faf1ab2
DV
824enum i915_cache_level {
825 I915_CACHE_NONE = 0,
350ec881
CW
826 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
827 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
828 caches, eg sampler/render caches, and the
829 large Last-Level-Cache. LLC is coherent with
830 the CPU, but L3 is only visible to the GPU. */
651d794f 831 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
832};
833
e59ec13d
MK
834struct i915_ctx_hang_stats {
835 /* This context had batch pending when hang was declared */
836 unsigned batch_pending;
837
838 /* This context had batch active when hang was declared */
839 unsigned batch_active;
be62acb4
MK
840
841 /* Time when this context was last blamed for a GPU reset */
842 unsigned long guilty_ts;
843
676fa572
CW
844 /* If the contexts causes a second GPU hang within this time,
845 * it is permanently banned from submitting any more work.
846 */
847 unsigned long ban_period_seconds;
848
be62acb4
MK
849 /* This context is banned to submit more work */
850 bool banned;
e59ec13d 851};
40521054
BW
852
853/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 854#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
855
856#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
857/**
858 * struct intel_context - as the name implies, represents a context.
859 * @ref: reference count.
860 * @user_handle: userspace tracking identity for this context.
861 * @remap_slice: l3 row remapping information.
b1b38278
DW
862 * @flags: context specific flags:
863 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
864 * @file_priv: filp associated with this context (NULL for global default
865 * context).
866 * @hang_stats: information about the role of this context in possible GPU
867 * hangs.
7df113e4 868 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
869 * @legacy_hw_ctx: render context backing object and whether it is correctly
870 * initialized (legacy ring submission mechanism only).
871 * @link: link in the global list of contexts.
872 *
873 * Contexts are memory images used by the hardware to store copies of their
874 * internal state.
875 */
273497e5 876struct intel_context {
dce3271b 877 struct kref ref;
821d66dd 878 int user_handle;
3ccfd19d 879 uint8_t remap_slice;
9ea4feec 880 struct drm_i915_private *i915;
b1b38278 881 int flags;
40521054 882 struct drm_i915_file_private *file_priv;
e59ec13d 883 struct i915_ctx_hang_stats hang_stats;
ae6c4806 884 struct i915_hw_ppgtt *ppgtt;
a33afea5 885
c9e003af 886 /* Legacy ring buffer submission */
ea0c76f8
OM
887 struct {
888 struct drm_i915_gem_object *rcs_state;
889 bool initialized;
890 } legacy_hw_ctx;
891
c9e003af
OM
892 /* Execlists */
893 struct {
894 struct drm_i915_gem_object *state;
84c2377f 895 struct intel_ringbuffer *ringbuf;
a7cbedec 896 int pin_count;
c9e003af
OM
897 } engine[I915_NUM_RINGS];
898
a33afea5 899 struct list_head link;
40521054
BW
900};
901
a4001f1b
PZ
902enum fb_op_origin {
903 ORIGIN_GTT,
904 ORIGIN_CPU,
905 ORIGIN_CS,
906 ORIGIN_FLIP,
74b4ea1e 907 ORIGIN_DIRTYFB,
a4001f1b
PZ
908};
909
5c3fe8b0 910struct i915_fbc {
25ad93fd
PZ
911 /* This is always the inner lock when overlapping with struct_mutex and
912 * it's the outer lock when overlapping with stolen_lock. */
913 struct mutex lock;
60ee5cd2 914 unsigned long uncompressed_size;
5e59f717 915 unsigned threshold;
5c3fe8b0 916 unsigned int fb_id;
dbef0f15
PZ
917 unsigned int possible_framebuffer_bits;
918 unsigned int busy_bits;
e35fef21 919 struct intel_crtc *crtc;
5c3fe8b0
BW
920 int y;
921
c4213885 922 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
923 struct drm_mm_node *compressed_llb;
924
da46f936
RV
925 bool false_color;
926
9adccc60
PZ
927 /* Tracks whether the HW is actually enabled, not whether the feature is
928 * possible. */
929 bool enabled;
930
5c3fe8b0
BW
931 struct intel_fbc_work {
932 struct delayed_work work;
220285f2 933 struct intel_crtc *crtc;
5c3fe8b0 934 struct drm_framebuffer *fb;
5c3fe8b0
BW
935 } *fbc_work;
936
29ebf90f
CW
937 enum no_fbc_reason {
938 FBC_OK, /* FBC is enabled */
939 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
940 FBC_NO_OUTPUT, /* no outputs enabled to compress */
941 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
942 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
943 FBC_MODE_TOO_LARGE, /* mode too large for compression */
944 FBC_BAD_PLANE, /* fbc not supported on plane */
945 FBC_NOT_TILED, /* buffer not tiled */
946 FBC_MULTIPLE_PIPES, /* more than one pipe active */
947 FBC_MODULE_PARAM,
948 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
87f5ff01 949 FBC_ROTATION, /* rotation is not supported */
89351085 950 FBC_IN_DBG_MASTER, /* kernel debugger is active */
adf70c65 951 FBC_BAD_STRIDE, /* stride is not supported */
7b24c9a6 952 FBC_PIXEL_RATE, /* pixel rate is too big */
b9e831dc 953 FBC_PIXEL_FORMAT /* pixel format is invalid */
5c3fe8b0 954 } no_fbc_reason;
ff2a3117 955
7733b49b 956 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
220285f2 957 void (*enable_fbc)(struct intel_crtc *crtc);
7733b49b 958 void (*disable_fbc)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
959};
960
96178eeb
VK
961/**
962 * HIGH_RR is the highest eDP panel refresh rate read from EDID
963 * LOW_RR is the lowest eDP panel refresh rate found from EDID
964 * parsing for same resolution.
965 */
966enum drrs_refresh_rate_type {
967 DRRS_HIGH_RR,
968 DRRS_LOW_RR,
969 DRRS_MAX_RR, /* RR count */
970};
971
972enum drrs_support_type {
973 DRRS_NOT_SUPPORTED = 0,
974 STATIC_DRRS_SUPPORT = 1,
975 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
976};
977
2807cf69 978struct intel_dp;
96178eeb
VK
979struct i915_drrs {
980 struct mutex mutex;
981 struct delayed_work work;
982 struct intel_dp *dp;
983 unsigned busy_frontbuffer_bits;
984 enum drrs_refresh_rate_type refresh_rate_type;
985 enum drrs_support_type type;
986};
987
a031d709 988struct i915_psr {
f0355c4a 989 struct mutex lock;
a031d709
RV
990 bool sink_support;
991 bool source_ok;
2807cf69 992 struct intel_dp *enabled;
7c8f8a70
RV
993 bool active;
994 struct delayed_work work;
9ca15301 995 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
996 bool psr2_support;
997 bool aux_frame_sync;
3f51e471 998};
5c3fe8b0 999
3bad0781 1000enum intel_pch {
f0350830 1001 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1002 PCH_IBX, /* Ibexpeak PCH */
1003 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1004 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1005 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1006 PCH_NOP,
3bad0781
ZW
1007};
1008
988d6ee8
PZ
1009enum intel_sbi_destination {
1010 SBI_ICLK,
1011 SBI_MPHY,
1012};
1013
b690e96c 1014#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1015#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1016#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1017#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1018#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1019#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1020
8be48d92 1021struct intel_fbdev;
1630fe75 1022struct intel_fbc_work;
38651674 1023
c2b9152f
DV
1024struct intel_gmbus {
1025 struct i2c_adapter adapter;
f2ce9faf 1026 u32 force_bit;
c2b9152f 1027 u32 reg0;
36c785f0 1028 u32 gpio_reg;
c167a6fc 1029 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1030 struct drm_i915_private *dev_priv;
1031};
1032
f4c956ad 1033struct i915_suspend_saved_registers {
e948e994 1034 u32 saveDSPARB;
ba8bbcf6 1035 u32 saveLVDS;
585fb111
JB
1036 u32 savePP_ON_DELAYS;
1037 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1038 u32 savePP_ON;
1039 u32 savePP_OFF;
1040 u32 savePP_CONTROL;
585fb111 1041 u32 savePP_DIVISOR;
ba8bbcf6 1042 u32 saveFBC_CONTROL;
1f84e550 1043 u32 saveCACHE_MODE_0;
1f84e550 1044 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1045 u32 saveSWF0[16];
1046 u32 saveSWF1[16];
1047 u32 saveSWF2[3];
4b9de737 1048 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1049 u32 savePCH_PORT_HOTPLUG;
9f49c376 1050 u16 saveGCDGMBUS;
f4c956ad 1051};
c85aa885 1052
ddeea5b0
ID
1053struct vlv_s0ix_state {
1054 /* GAM */
1055 u32 wr_watermark;
1056 u32 gfx_prio_ctrl;
1057 u32 arb_mode;
1058 u32 gfx_pend_tlb0;
1059 u32 gfx_pend_tlb1;
1060 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1061 u32 media_max_req_count;
1062 u32 gfx_max_req_count;
1063 u32 render_hwsp;
1064 u32 ecochk;
1065 u32 bsd_hwsp;
1066 u32 blt_hwsp;
1067 u32 tlb_rd_addr;
1068
1069 /* MBC */
1070 u32 g3dctl;
1071 u32 gsckgctl;
1072 u32 mbctl;
1073
1074 /* GCP */
1075 u32 ucgctl1;
1076 u32 ucgctl3;
1077 u32 rcgctl1;
1078 u32 rcgctl2;
1079 u32 rstctl;
1080 u32 misccpctl;
1081
1082 /* GPM */
1083 u32 gfxpause;
1084 u32 rpdeuhwtc;
1085 u32 rpdeuc;
1086 u32 ecobus;
1087 u32 pwrdwnupctl;
1088 u32 rp_down_timeout;
1089 u32 rp_deucsw;
1090 u32 rcubmabdtmr;
1091 u32 rcedata;
1092 u32 spare2gh;
1093
1094 /* Display 1 CZ domain */
1095 u32 gt_imr;
1096 u32 gt_ier;
1097 u32 pm_imr;
1098 u32 pm_ier;
1099 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1100
1101 /* GT SA CZ domain */
1102 u32 tilectl;
1103 u32 gt_fifoctl;
1104 u32 gtlc_wake_ctrl;
1105 u32 gtlc_survive;
1106 u32 pmwgicz;
1107
1108 /* Display 2 CZ domain */
1109 u32 gu_ctl0;
1110 u32 gu_ctl1;
9c25210f 1111 u32 pcbr;
ddeea5b0
ID
1112 u32 clock_gate_dis2;
1113};
1114
bf225f20
CW
1115struct intel_rps_ei {
1116 u32 cz_clock;
1117 u32 render_c0;
1118 u32 media_c0;
31685c25
D
1119};
1120
c85aa885 1121struct intel_gen6_power_mgmt {
d4d70aa5
ID
1122 /*
1123 * work, interrupts_enabled and pm_iir are protected by
1124 * dev_priv->irq_lock
1125 */
c85aa885 1126 struct work_struct work;
d4d70aa5 1127 bool interrupts_enabled;
c85aa885 1128 u32 pm_iir;
59cdb63d 1129
b39fb297
BW
1130 /* Frequencies are stored in potentially platform dependent multiples.
1131 * In other words, *_freq needs to be multiplied by X to be interesting.
1132 * Soft limits are those which are used for the dynamic reclocking done
1133 * by the driver (raise frequencies under heavy loads, and lower for
1134 * lighter loads). Hard limits are those imposed by the hardware.
1135 *
1136 * A distinction is made for overclocking, which is never enabled by
1137 * default, and is considered to be above the hard limit if it's
1138 * possible at all.
1139 */
1140 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1141 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1142 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1143 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1144 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1145 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1146 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1147 u8 rp1_freq; /* "less than" RP0 power/freqency */
1148 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1149 u32 cz_freq;
1a01ab3b 1150
8fb55197
CW
1151 u8 up_threshold; /* Current %busy required to uplock */
1152 u8 down_threshold; /* Current %busy required to downclock */
1153
dd75fdc8
CW
1154 int last_adj;
1155 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1156
8d3afd7d
CW
1157 spinlock_t client_lock;
1158 struct list_head clients;
1159 bool client_boost;
1160
c0951f0c 1161 bool enabled;
1a01ab3b 1162 struct delayed_work delayed_resume_work;
1854d5ca 1163 unsigned boosts;
4fc688ce 1164
2e1b8730 1165 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1166
bf225f20
CW
1167 /* manual wa residency calculations */
1168 struct intel_rps_ei up_ei, down_ei;
1169
4fc688ce
JB
1170 /*
1171 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1172 * Must be taken after struct_mutex if nested. Note that
1173 * this lock may be held for long periods of time when
1174 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1175 */
1176 struct mutex hw_lock;
c85aa885
DV
1177};
1178
1a240d4d
DV
1179/* defined intel_pm.c */
1180extern spinlock_t mchdev_lock;
1181
c85aa885
DV
1182struct intel_ilk_power_mgmt {
1183 u8 cur_delay;
1184 u8 min_delay;
1185 u8 max_delay;
1186 u8 fmax;
1187 u8 fstart;
1188
1189 u64 last_count1;
1190 unsigned long last_time1;
1191 unsigned long chipset_power;
1192 u64 last_count2;
5ed0bdf2 1193 u64 last_time2;
c85aa885
DV
1194 unsigned long gfx_power;
1195 u8 corr;
1196
1197 int c_m;
1198 int r_t;
1199};
1200
c6cb582e
ID
1201struct drm_i915_private;
1202struct i915_power_well;
1203
1204struct i915_power_well_ops {
1205 /*
1206 * Synchronize the well's hw state to match the current sw state, for
1207 * example enable/disable it based on the current refcount. Called
1208 * during driver init and resume time, possibly after first calling
1209 * the enable/disable handlers.
1210 */
1211 void (*sync_hw)(struct drm_i915_private *dev_priv,
1212 struct i915_power_well *power_well);
1213 /*
1214 * Enable the well and resources that depend on it (for example
1215 * interrupts located on the well). Called after the 0->1 refcount
1216 * transition.
1217 */
1218 void (*enable)(struct drm_i915_private *dev_priv,
1219 struct i915_power_well *power_well);
1220 /*
1221 * Disable the well and resources that depend on it. Called after
1222 * the 1->0 refcount transition.
1223 */
1224 void (*disable)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 /* Returns the hw enabled state. */
1227 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1228 struct i915_power_well *power_well);
1229};
1230
a38911a3
WX
1231/* Power well structure for haswell */
1232struct i915_power_well {
c1ca727f 1233 const char *name;
6f3ef5dd 1234 bool always_on;
a38911a3
WX
1235 /* power well enable/disable usage count */
1236 int count;
bfafe93a
ID
1237 /* cached hw enabled state */
1238 bool hw_enabled;
c1ca727f 1239 unsigned long domains;
77961eb9 1240 unsigned long data;
c6cb582e 1241 const struct i915_power_well_ops *ops;
a38911a3
WX
1242};
1243
83c00f55 1244struct i915_power_domains {
baa70707
ID
1245 /*
1246 * Power wells needed for initialization at driver init and suspend
1247 * time are on. They are kept on until after the first modeset.
1248 */
1249 bool init_power_on;
0d116a29 1250 bool initializing;
c1ca727f 1251 int power_well_count;
baa70707 1252
83c00f55 1253 struct mutex lock;
1da51581 1254 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1255 struct i915_power_well *power_wells;
83c00f55
ID
1256};
1257
35a85ac6 1258#define MAX_L3_SLICES 2
a4da4fa4 1259struct intel_l3_parity {
35a85ac6 1260 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1261 struct work_struct error_work;
35a85ac6 1262 int which_slice;
a4da4fa4
DV
1263};
1264
4b5aed62 1265struct i915_gem_mm {
4b5aed62
DV
1266 /** Memory allocator for GTT stolen memory */
1267 struct drm_mm stolen;
92e97d2f
PZ
1268 /** Protects the usage of the GTT stolen memory allocator. This is
1269 * always the inner lock when overlapping with struct_mutex. */
1270 struct mutex stolen_lock;
1271
4b5aed62
DV
1272 /** List of all objects in gtt_space. Used to restore gtt
1273 * mappings on resume */
1274 struct list_head bound_list;
1275 /**
1276 * List of objects which are not bound to the GTT (thus
1277 * are idle and not used by the GPU) but still have
1278 * (presumably uncached) pages still attached.
1279 */
1280 struct list_head unbound_list;
1281
1282 /** Usable portion of the GTT for GEM */
1283 unsigned long stolen_base; /* limited to low memory (32-bit) */
1284
4b5aed62
DV
1285 /** PPGTT used for aliasing the PPGTT with the GTT */
1286 struct i915_hw_ppgtt *aliasing_ppgtt;
1287
2cfcd32a 1288 struct notifier_block oom_notifier;
ceabbba5 1289 struct shrinker shrinker;
4b5aed62
DV
1290 bool shrinker_no_lock_stealing;
1291
4b5aed62
DV
1292 /** LRU list of objects with fence regs on them. */
1293 struct list_head fence_list;
1294
1295 /**
1296 * We leave the user IRQ off as much as possible,
1297 * but this means that requests will finish and never
1298 * be retired once the system goes idle. Set a timer to
1299 * fire periodically while the ring is running. When it
1300 * fires, go retire requests.
1301 */
1302 struct delayed_work retire_work;
1303
b29c19b6
CW
1304 /**
1305 * When we detect an idle GPU, we want to turn on
1306 * powersaving features. So once we see that there
1307 * are no more requests outstanding and no more
1308 * arrive within a small period of time, we fire
1309 * off the idle_work.
1310 */
1311 struct delayed_work idle_work;
1312
4b5aed62
DV
1313 /**
1314 * Are we in a non-interruptible section of code like
1315 * modesetting?
1316 */
1317 bool interruptible;
1318
f62a0076
CW
1319 /**
1320 * Is the GPU currently considered idle, or busy executing userspace
1321 * requests? Whilst idle, we attempt to power down the hardware and
1322 * display clocks. In order to reduce the effect on performance, there
1323 * is a slight delay before we do so.
1324 */
1325 bool busy;
1326
bdf1e7e3
DV
1327 /* the indicator for dispatch video commands on two BSD rings */
1328 int bsd_ring_dispatch_index;
1329
4b5aed62
DV
1330 /** Bit 6 swizzling required for X tiling */
1331 uint32_t bit_6_swizzle_x;
1332 /** Bit 6 swizzling required for Y tiling */
1333 uint32_t bit_6_swizzle_y;
1334
4b5aed62 1335 /* accounting, useful for userland debugging */
c20e8355 1336 spinlock_t object_stat_lock;
4b5aed62
DV
1337 size_t object_memory;
1338 u32 object_count;
1339};
1340
edc3d884 1341struct drm_i915_error_state_buf {
0a4cd7c8 1342 struct drm_i915_private *i915;
edc3d884
MK
1343 unsigned bytes;
1344 unsigned size;
1345 int err;
1346 u8 *buf;
1347 loff_t start;
1348 loff_t pos;
1349};
1350
fc16b48b
MK
1351struct i915_error_state_file_priv {
1352 struct drm_device *dev;
1353 struct drm_i915_error_state *error;
1354};
1355
99584db3
DV
1356struct i915_gpu_error {
1357 /* For hangcheck timer */
1358#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1359#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1360 /* Hang gpu twice in this window and your context gets banned */
1361#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1362
737b1506
CW
1363 struct workqueue_struct *hangcheck_wq;
1364 struct delayed_work hangcheck_work;
99584db3
DV
1365
1366 /* For reset and error_state handling. */
1367 spinlock_t lock;
1368 /* Protected by the above dev->gpu_error.lock. */
1369 struct drm_i915_error_state *first_error;
094f9a54
CW
1370
1371 unsigned long missed_irq_rings;
1372
1f83fee0 1373 /**
2ac0f450 1374 * State variable controlling the reset flow and count
1f83fee0 1375 *
2ac0f450
MK
1376 * This is a counter which gets incremented when reset is triggered,
1377 * and again when reset has been handled. So odd values (lowest bit set)
1378 * means that reset is in progress and even values that
1379 * (reset_counter >> 1):th reset was successfully completed.
1380 *
1381 * If reset is not completed succesfully, the I915_WEDGE bit is
1382 * set meaning that hardware is terminally sour and there is no
1383 * recovery. All waiters on the reset_queue will be woken when
1384 * that happens.
1385 *
1386 * This counter is used by the wait_seqno code to notice that reset
1387 * event happened and it needs to restart the entire ioctl (since most
1388 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1389 *
1390 * This is important for lock-free wait paths, where no contended lock
1391 * naturally enforces the correct ordering between the bail-out of the
1392 * waiter and the gpu reset work code.
1f83fee0
DV
1393 */
1394 atomic_t reset_counter;
1395
1f83fee0 1396#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1397#define I915_WEDGED (1 << 31)
1f83fee0
DV
1398
1399 /**
1400 * Waitqueue to signal when the reset has completed. Used by clients
1401 * that wait for dev_priv->mm.wedged to settle.
1402 */
1403 wait_queue_head_t reset_queue;
33196ded 1404
88b4aa87
MK
1405 /* Userspace knobs for gpu hang simulation;
1406 * combines both a ring mask, and extra flags
1407 */
1408 u32 stop_rings;
1409#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1410#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1411
1412 /* For missed irq/seqno simulation. */
1413 unsigned int test_irq_rings;
6689c167
MA
1414
1415 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1416 bool reload_in_reset;
99584db3
DV
1417};
1418
b8efb17b
ZR
1419enum modeset_restore {
1420 MODESET_ON_LID_OPEN,
1421 MODESET_DONE,
1422 MODESET_SUSPENDED,
1423};
1424
500ea70d
RV
1425#define DP_AUX_A 0x40
1426#define DP_AUX_B 0x10
1427#define DP_AUX_C 0x20
1428#define DP_AUX_D 0x30
1429
11c1b657
XZ
1430#define DDC_PIN_B 0x05
1431#define DDC_PIN_C 0x04
1432#define DDC_PIN_D 0x06
1433
6acab15a 1434struct ddi_vbt_port_info {
ce4dd49e
DL
1435 /*
1436 * This is an index in the HDMI/DVI DDI buffer translation table.
1437 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1438 * populate this field.
1439 */
1440#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1441 uint8_t hdmi_level_shift;
311a2094
PZ
1442
1443 uint8_t supports_dvi:1;
1444 uint8_t supports_hdmi:1;
1445 uint8_t supports_dp:1;
500ea70d
RV
1446
1447 uint8_t alternate_aux_channel;
11c1b657 1448 uint8_t alternate_ddc_pin;
75067dde
AK
1449
1450 uint8_t dp_boost_level;
1451 uint8_t hdmi_boost_level;
6acab15a
PZ
1452};
1453
bfd7ebda
RV
1454enum psr_lines_to_wait {
1455 PSR_0_LINES_TO_WAIT = 0,
1456 PSR_1_LINE_TO_WAIT,
1457 PSR_4_LINES_TO_WAIT,
1458 PSR_8_LINES_TO_WAIT
83a7280e
PB
1459};
1460
41aa3448
RV
1461struct intel_vbt_data {
1462 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1463 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1464
1465 /* Feature bits */
1466 unsigned int int_tv_support:1;
1467 unsigned int lvds_dither:1;
1468 unsigned int lvds_vbt:1;
1469 unsigned int int_crt_support:1;
1470 unsigned int lvds_use_ssc:1;
1471 unsigned int display_clock_mode:1;
1472 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1473 unsigned int has_mipi:1;
41aa3448
RV
1474 int lvds_ssc_freq;
1475 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1476
83a7280e
PB
1477 enum drrs_support_type drrs_type;
1478
41aa3448
RV
1479 /* eDP */
1480 int edp_rate;
1481 int edp_lanes;
1482 int edp_preemphasis;
1483 int edp_vswing;
1484 bool edp_initialized;
1485 bool edp_support;
1486 int edp_bpp;
1487 struct edp_power_seq edp_pps;
1488
bfd7ebda
RV
1489 struct {
1490 bool full_link;
1491 bool require_aux_wakeup;
1492 int idle_frames;
1493 enum psr_lines_to_wait lines_to_wait;
1494 int tp1_wakeup_time;
1495 int tp2_tp3_wakeup_time;
1496 } psr;
1497
f00076d2
JN
1498 struct {
1499 u16 pwm_freq_hz;
39fbc9c8 1500 bool present;
f00076d2 1501 bool active_low_pwm;
1de6068e 1502 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1503 } backlight;
1504
d17c5443
SK
1505 /* MIPI DSI */
1506 struct {
3e6bd011 1507 u16 port;
d17c5443 1508 u16 panel_id;
d3b542fc
SK
1509 struct mipi_config *config;
1510 struct mipi_pps_data *pps;
1511 u8 seq_version;
1512 u32 size;
1513 u8 *data;
1514 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1515 } dsi;
1516
41aa3448
RV
1517 int crt_ddc_pin;
1518
1519 int child_dev_num;
768f69c9 1520 union child_device_config *child_dev;
6acab15a
PZ
1521
1522 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1523};
1524
77c122bc
VS
1525enum intel_ddb_partitioning {
1526 INTEL_DDB_PART_1_2,
1527 INTEL_DDB_PART_5_6, /* IVB+ */
1528};
1529
1fd527cc
VS
1530struct intel_wm_level {
1531 bool enable;
1532 uint32_t pri_val;
1533 uint32_t spr_val;
1534 uint32_t cur_val;
1535 uint32_t fbc_val;
1536};
1537
820c1980 1538struct ilk_wm_values {
609cedef
VS
1539 uint32_t wm_pipe[3];
1540 uint32_t wm_lp[3];
1541 uint32_t wm_lp_spr[3];
1542 uint32_t wm_linetime[3];
1543 bool enable_fbc_wm;
1544 enum intel_ddb_partitioning partitioning;
1545};
1546
262cd2e1
VS
1547struct vlv_pipe_wm {
1548 uint16_t primary;
1549 uint16_t sprite[2];
1550 uint8_t cursor;
1551};
ae80152d 1552
262cd2e1
VS
1553struct vlv_sr_wm {
1554 uint16_t plane;
1555 uint8_t cursor;
1556};
ae80152d 1557
262cd2e1
VS
1558struct vlv_wm_values {
1559 struct vlv_pipe_wm pipe[3];
1560 struct vlv_sr_wm sr;
0018fda1
VS
1561 struct {
1562 uint8_t cursor;
1563 uint8_t sprite[2];
1564 uint8_t primary;
1565 } ddl[3];
6eb1a681
VS
1566 uint8_t level;
1567 bool cxsr;
0018fda1
VS
1568};
1569
c193924e 1570struct skl_ddb_entry {
16160e3d 1571 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1572};
1573
1574static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1575{
16160e3d 1576 return entry->end - entry->start;
c193924e
DL
1577}
1578
08db6652
DL
1579static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1580 const struct skl_ddb_entry *e2)
1581{
1582 if (e1->start == e2->start && e1->end == e2->end)
1583 return true;
1584
1585 return false;
1586}
1587
c193924e 1588struct skl_ddb_allocation {
34bb56af 1589 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1590 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1591 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1592 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1593};
1594
2ac96d2a
PB
1595struct skl_wm_values {
1596 bool dirty[I915_MAX_PIPES];
c193924e 1597 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1598 uint32_t wm_linetime[I915_MAX_PIPES];
1599 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1600 uint32_t cursor[I915_MAX_PIPES][8];
1601 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1602 uint32_t cursor_trans[I915_MAX_PIPES];
1603};
1604
1605struct skl_wm_level {
1606 bool plane_en[I915_MAX_PLANES];
b99f58da 1607 bool cursor_en;
2ac96d2a
PB
1608 uint16_t plane_res_b[I915_MAX_PLANES];
1609 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1610 uint16_t cursor_res_b;
1611 uint8_t cursor_res_l;
1612};
1613
c67a470b 1614/*
765dab67
PZ
1615 * This struct helps tracking the state needed for runtime PM, which puts the
1616 * device in PCI D3 state. Notice that when this happens, nothing on the
1617 * graphics device works, even register access, so we don't get interrupts nor
1618 * anything else.
c67a470b 1619 *
765dab67
PZ
1620 * Every piece of our code that needs to actually touch the hardware needs to
1621 * either call intel_runtime_pm_get or call intel_display_power_get with the
1622 * appropriate power domain.
a8a8bd54 1623 *
765dab67
PZ
1624 * Our driver uses the autosuspend delay feature, which means we'll only really
1625 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1626 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1627 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1628 *
1629 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1630 * goes back to false exactly before we reenable the IRQs. We use this variable
1631 * to check if someone is trying to enable/disable IRQs while they're supposed
1632 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1633 * case it happens.
c67a470b 1634 *
765dab67 1635 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1636 */
5d584b2e
PZ
1637struct i915_runtime_pm {
1638 bool suspended;
2aeb7d3a 1639 bool irqs_enabled;
c67a470b
PZ
1640};
1641
926321d5
DV
1642enum intel_pipe_crc_source {
1643 INTEL_PIPE_CRC_SOURCE_NONE,
1644 INTEL_PIPE_CRC_SOURCE_PLANE1,
1645 INTEL_PIPE_CRC_SOURCE_PLANE2,
1646 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1647 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1648 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1649 INTEL_PIPE_CRC_SOURCE_TV,
1650 INTEL_PIPE_CRC_SOURCE_DP_B,
1651 INTEL_PIPE_CRC_SOURCE_DP_C,
1652 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1653 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1654 INTEL_PIPE_CRC_SOURCE_MAX,
1655};
1656
8bf1e9f1 1657struct intel_pipe_crc_entry {
ac2300d4 1658 uint32_t frame;
8bf1e9f1
SH
1659 uint32_t crc[5];
1660};
1661
b2c88f5b 1662#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1663struct intel_pipe_crc {
d538bbdf
DL
1664 spinlock_t lock;
1665 bool opened; /* exclusive access to the result file */
e5f75aca 1666 struct intel_pipe_crc_entry *entries;
926321d5 1667 enum intel_pipe_crc_source source;
d538bbdf 1668 int head, tail;
07144428 1669 wait_queue_head_t wq;
8bf1e9f1
SH
1670};
1671
f99d7069
DV
1672struct i915_frontbuffer_tracking {
1673 struct mutex lock;
1674
1675 /*
1676 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1677 * scheduled flips.
1678 */
1679 unsigned busy_bits;
1680 unsigned flip_bits;
1681};
1682
7225342a
MK
1683struct i915_wa_reg {
1684 u32 addr;
1685 u32 value;
1686 /* bitmask representing WA bits */
1687 u32 mask;
1688};
1689
1690#define I915_MAX_WA_REGS 16
1691
1692struct i915_workarounds {
1693 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1694 u32 count;
1695};
1696
cf9d2890
YZ
1697struct i915_virtual_gpu {
1698 bool active;
1699};
1700
5f19e2bf
JH
1701struct i915_execbuffer_params {
1702 struct drm_device *dev;
1703 struct drm_file *file;
1704 uint32_t dispatch_flags;
1705 uint32_t args_batch_start_offset;
af98714e 1706 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1707 struct intel_engine_cs *ring;
1708 struct drm_i915_gem_object *batch_obj;
1709 struct intel_context *ctx;
6a6ae79a 1710 struct drm_i915_gem_request *request;
5f19e2bf
JH
1711};
1712
77fec556 1713struct drm_i915_private {
f4c956ad 1714 struct drm_device *dev;
efab6d8d 1715 struct kmem_cache *objects;
e20d2ab7 1716 struct kmem_cache *vmas;
efab6d8d 1717 struct kmem_cache *requests;
f4c956ad 1718
5c969aa7 1719 const struct intel_device_info info;
f4c956ad
DV
1720
1721 int relative_constants_mode;
1722
1723 void __iomem *regs;
1724
907b28c5 1725 struct intel_uncore uncore;
f4c956ad 1726
cf9d2890
YZ
1727 struct i915_virtual_gpu vgpu;
1728
33a732f4
AD
1729 struct intel_guc guc;
1730
eb805623
DV
1731 struct intel_csr csr;
1732
1733 /* Display CSR-related protection */
1734 struct mutex csr_lock;
1735
5ea6e5e3 1736 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1737
f4c956ad
DV
1738 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1739 * controller on different i2c buses. */
1740 struct mutex gmbus_mutex;
1741
1742 /**
1743 * Base address of the gmbus and gpio block.
1744 */
1745 uint32_t gpio_mmio_base;
1746
b6fdd0f2
SS
1747 /* MMIO base address for MIPI regs */
1748 uint32_t mipi_mmio_base;
1749
28c70f16
DV
1750 wait_queue_head_t gmbus_wait_queue;
1751
f4c956ad 1752 struct pci_dev *bridge_dev;
a4872ba6 1753 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1754 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1755 uint32_t last_seqno, next_seqno;
f4c956ad 1756
ba8286fa 1757 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1758 struct resource mch_res;
1759
f4c956ad
DV
1760 /* protects the irq masks */
1761 spinlock_t irq_lock;
1762
84c33a64
SG
1763 /* protects the mmio flip data */
1764 spinlock_t mmio_flip_lock;
1765
f8b79e58
ID
1766 bool display_irqs_enabled;
1767
9ee32fea
DV
1768 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1769 struct pm_qos_request pm_qos;
1770
a580516d
VS
1771 /* Sideband mailbox protection */
1772 struct mutex sb_lock;
f4c956ad
DV
1773
1774 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1775 union {
1776 u32 irq_mask;
1777 u32 de_irq_mask[I915_MAX_PIPES];
1778 };
f4c956ad 1779 u32 gt_irq_mask;
605cd25b 1780 u32 pm_irq_mask;
a6706b45 1781 u32 pm_rps_events;
91d181dd 1782 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1783
5fcece80 1784 struct i915_hotplug hotplug;
5c3fe8b0 1785 struct i915_fbc fbc;
439d7ac0 1786 struct i915_drrs drrs;
f4c956ad 1787 struct intel_opregion opregion;
41aa3448 1788 struct intel_vbt_data vbt;
f4c956ad 1789
d9ceb816
JB
1790 bool preserve_bios_swizzle;
1791
f4c956ad
DV
1792 /* overlay */
1793 struct intel_overlay *overlay;
f4c956ad 1794
58c68779 1795 /* backlight registers and fields in struct intel_panel */
07f11d49 1796 struct mutex backlight_lock;
31ad8ec6 1797
f4c956ad 1798 /* LVDS info */
f4c956ad
DV
1799 bool no_aux_handshake;
1800
e39b999a
VS
1801 /* protects panel power sequencer state */
1802 struct mutex pps_mutex;
1803
f4c956ad
DV
1804 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1805 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1806 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1807
1808 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1809 unsigned int skl_boot_cdclk;
44913155 1810 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1811 unsigned int max_dotclk_freq;
6bcda4f0 1812 unsigned int hpll_freq;
f4c956ad 1813
645416f5
DV
1814 /**
1815 * wq - Driver workqueue for GEM.
1816 *
1817 * NOTE: Work items scheduled here are not allowed to grab any modeset
1818 * locks, for otherwise the flushing done in the pageflip code will
1819 * result in deadlocks.
1820 */
f4c956ad
DV
1821 struct workqueue_struct *wq;
1822
1823 /* Display functions */
1824 struct drm_i915_display_funcs display;
1825
1826 /* PCH chipset type */
1827 enum intel_pch pch_type;
17a303ec 1828 unsigned short pch_id;
f4c956ad
DV
1829
1830 unsigned long quirks;
1831
b8efb17b
ZR
1832 enum modeset_restore modeset_restore;
1833 struct mutex modeset_restore_lock;
673a394b 1834
a7bbbd63 1835 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1836 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1837
4b5aed62 1838 struct i915_gem_mm mm;
ad46cb53
CW
1839 DECLARE_HASHTABLE(mm_structs, 7);
1840 struct mutex mm_lock;
8781342d 1841
8781342d
DV
1842 /* Kernel Modesetting */
1843
9b9d172d 1844 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1845
76c4ac04
DL
1846 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1847 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1848 wait_queue_head_t pending_flip_queue;
1849
c4597872
DV
1850#ifdef CONFIG_DEBUG_FS
1851 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1852#endif
1853
e72f9fbf
DV
1854 int num_shared_dpll;
1855 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1856 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1857
7225342a 1858 struct i915_workarounds workarounds;
888b5995 1859
652c393a
JB
1860 /* Reclocking support */
1861 bool render_reclock_avail;
f99d7069
DV
1862
1863 struct i915_frontbuffer_tracking fb_tracking;
1864
652c393a 1865 u16 orig_clock;
f97108d1 1866
c4804411 1867 bool mchbar_need_disable;
f97108d1 1868
a4da4fa4
DV
1869 struct intel_l3_parity l3_parity;
1870
59124506
BW
1871 /* Cannot be determined by PCIID. You must always read a register. */
1872 size_t ellc_size;
1873
c6a828d3 1874 /* gen6+ rps state */
c85aa885 1875 struct intel_gen6_power_mgmt rps;
c6a828d3 1876
20e4d407
DV
1877 /* ilk-only ips/rps state. Everything in here is protected by the global
1878 * mchdev_lock in intel_pm.c */
c85aa885 1879 struct intel_ilk_power_mgmt ips;
b5e50c3f 1880
83c00f55 1881 struct i915_power_domains power_domains;
a38911a3 1882
a031d709 1883 struct i915_psr psr;
3f51e471 1884
99584db3 1885 struct i915_gpu_error gpu_error;
ae681d96 1886
c9cddffc
JB
1887 struct drm_i915_gem_object *vlv_pctx;
1888
0695726e 1889#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1890 /* list of fbdev register on this device */
1891 struct intel_fbdev *fbdev;
82e3b8c1 1892 struct work_struct fbdev_suspend_work;
4520f53a 1893#endif
e953fd7b
CW
1894
1895 struct drm_property *broadcast_rgb_property;
3f43c48d 1896 struct drm_property *force_audio_property;
e3689190 1897
58fddc28
ID
1898 /* hda/i915 audio component */
1899 bool audio_component_registered;
1900
254f965c 1901 uint32_t hw_context_size;
a33afea5 1902 struct list_head context_list;
f4c956ad 1903
3e68320e 1904 u32 fdi_rx_config;
68d18ad7 1905
70722468
VS
1906 u32 chv_phy_control;
1907
842f1c8b 1908 u32 suspend_count;
f4c956ad 1909 struct i915_suspend_saved_registers regfile;
ddeea5b0 1910 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1911
53615a5e
VS
1912 struct {
1913 /*
1914 * Raw watermark latency values:
1915 * in 0.1us units for WM0,
1916 * in 0.5us units for WM1+.
1917 */
1918 /* primary */
1919 uint16_t pri_latency[5];
1920 /* sprite */
1921 uint16_t spr_latency[5];
1922 /* cursor */
1923 uint16_t cur_latency[5];
2af30a5c
PB
1924 /*
1925 * Raw watermark memory latency values
1926 * for SKL for all 8 levels
1927 * in 1us units.
1928 */
1929 uint16_t skl_latency[8];
609cedef 1930
2d41c0b5
PB
1931 /*
1932 * The skl_wm_values structure is a bit too big for stack
1933 * allocation, so we keep the staging struct where we store
1934 * intermediate results here instead.
1935 */
1936 struct skl_wm_values skl_results;
1937
609cedef 1938 /* current hardware state */
2d41c0b5
PB
1939 union {
1940 struct ilk_wm_values hw;
1941 struct skl_wm_values skl_hw;
0018fda1 1942 struct vlv_wm_values vlv;
2d41c0b5 1943 };
53615a5e
VS
1944 } wm;
1945
8a187455
PZ
1946 struct i915_runtime_pm pm;
1947
a83014d3
OM
1948 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1949 struct {
5f19e2bf 1950 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1951 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1952 struct list_head *vmas);
a83014d3
OM
1953 int (*init_rings)(struct drm_device *dev);
1954 void (*cleanup_ring)(struct intel_engine_cs *ring);
1955 void (*stop_ring)(struct intel_engine_cs *ring);
1956 } gt;
1957
9e458034
SJ
1958 bool edp_low_vswing;
1959
bdf1e7e3
DV
1960 /*
1961 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1962 * will be rejected. Instead look for a better place.
1963 */
77fec556 1964};
1da177e4 1965
2c1792a1
CW
1966static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1967{
1968 return dev->dev_private;
1969}
1970
888d0d42
ID
1971static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1972{
1973 return to_i915(dev_get_drvdata(dev));
1974}
1975
33a732f4
AD
1976static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1977{
1978 return container_of(guc, struct drm_i915_private, guc);
1979}
1980
b4519513
CW
1981/* Iterate over initialised rings */
1982#define for_each_ring(ring__, dev_priv__, i__) \
1983 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1984 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1985
b1d7e4b4
WF
1986enum hdmi_force_audio {
1987 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1988 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1989 HDMI_AUDIO_AUTO, /* trust EDID */
1990 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1991};
1992
190d6cd5 1993#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1994
37e680a1
CW
1995struct drm_i915_gem_object_ops {
1996 /* Interface between the GEM object and its backing storage.
1997 * get_pages() is called once prior to the use of the associated set
1998 * of pages before to binding them into the GTT, and put_pages() is
1999 * called after we no longer need them. As we expect there to be
2000 * associated cost with migrating pages between the backing storage
2001 * and making them available for the GPU (e.g. clflush), we may hold
2002 * onto the pages after they are no longer referenced by the GPU
2003 * in case they may be used again shortly (for example migrating the
2004 * pages to a different memory domain within the GTT). put_pages()
2005 * will therefore most likely be called when the object itself is
2006 * being released or under memory pressure (where we attempt to
2007 * reap pages for the shrinker).
2008 */
2009 int (*get_pages)(struct drm_i915_gem_object *);
2010 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2011 int (*dmabuf_export)(struct drm_i915_gem_object *);
2012 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2013};
2014
a071fa00
DV
2015/*
2016 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2017 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2018 * doesn't mean that the hw necessarily already scans it out, but that any
2019 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2020 *
2021 * We have one bit per pipe and per scanout plane type.
2022 */
d1b9d039
SAK
2023#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2024#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2025#define INTEL_FRONTBUFFER_BITS \
2026 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2027#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2028 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2029#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2030 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2031#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2032 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2033#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2034 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2035#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2036 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2037
673a394b 2038struct drm_i915_gem_object {
c397b908 2039 struct drm_gem_object base;
673a394b 2040
37e680a1
CW
2041 const struct drm_i915_gem_object_ops *ops;
2042
2f633156
BW
2043 /** List of VMAs backed by this object */
2044 struct list_head vma_list;
2045
c1ad11fc
CW
2046 /** Stolen memory for this object, instead of being backed by shmem. */
2047 struct drm_mm_node *stolen;
35c20a60 2048 struct list_head global_list;
673a394b 2049
b4716185 2050 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2051 /** Used in execbuf to temporarily hold a ref */
2052 struct list_head obj_exec_link;
673a394b 2053
8d9d5744 2054 struct list_head batch_pool_link;
493018dc 2055
673a394b 2056 /**
65ce3027
CW
2057 * This is set if the object is on the active lists (has pending
2058 * rendering and so a non-zero seqno), and is not set if it i s on
2059 * inactive (ready to be unbound) list.
673a394b 2060 */
b4716185 2061 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2062
2063 /**
2064 * This is set if the object has been written to since last bound
2065 * to the GTT
2066 */
0206e353 2067 unsigned int dirty:1;
778c3544
DV
2068
2069 /**
2070 * Fence register bits (if any) for this object. Will be set
2071 * as needed when mapped into the GTT.
2072 * Protected by dev->struct_mutex.
778c3544 2073 */
4b9de737 2074 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2075
778c3544
DV
2076 /**
2077 * Advice: are the backing pages purgeable?
2078 */
0206e353 2079 unsigned int madv:2;
778c3544 2080
778c3544
DV
2081 /**
2082 * Current tiling mode for the object.
2083 */
0206e353 2084 unsigned int tiling_mode:2;
5d82e3e6
CW
2085 /**
2086 * Whether the tiling parameters for the currently associated fence
2087 * register have changed. Note that for the purposes of tracking
2088 * tiling changes we also treat the unfenced register, the register
2089 * slot that the object occupies whilst it executes a fenced
2090 * command (such as BLT on gen2/3), as a "fence".
2091 */
2092 unsigned int fence_dirty:1;
778c3544 2093
75e9e915
DV
2094 /**
2095 * Is the object at the current location in the gtt mappable and
2096 * fenceable? Used to avoid costly recalculations.
2097 */
0206e353 2098 unsigned int map_and_fenceable:1;
75e9e915 2099
fb7d516a
DV
2100 /**
2101 * Whether the current gtt mapping needs to be mappable (and isn't just
2102 * mappable by accident). Track pin and fault separate for a more
2103 * accurate mappable working set.
2104 */
0206e353 2105 unsigned int fault_mappable:1;
fb7d516a 2106
24f3a8cf
AG
2107 /*
2108 * Is the object to be mapped as read-only to the GPU
2109 * Only honoured if hardware has relevant pte bit
2110 */
2111 unsigned long gt_ro:1;
651d794f 2112 unsigned int cache_level:3;
0f71979a 2113 unsigned int cache_dirty:1;
93dfb40c 2114
a071fa00
DV
2115 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2116
8a0c39b1
TU
2117 unsigned int pin_display;
2118
9da3da66 2119 struct sg_table *pages;
a5570178 2120 int pages_pin_count;
ee286370
CW
2121 struct get_page {
2122 struct scatterlist *sg;
2123 int last;
2124 } get_page;
673a394b 2125
1286ff73 2126 /* prime dma-buf support */
9a70cc2a
DA
2127 void *dma_buf_vmapping;
2128 int vmapping_count;
2129
b4716185
CW
2130 /** Breadcrumb of last rendering to the buffer.
2131 * There can only be one writer, but we allow for multiple readers.
2132 * If there is a writer that necessarily implies that all other
2133 * read requests are complete - but we may only be lazily clearing
2134 * the read requests. A read request is naturally the most recent
2135 * request on a ring, so we may have two different write and read
2136 * requests on one ring where the write request is older than the
2137 * read request. This allows for the CPU to read from an active
2138 * buffer by only waiting for the write to complete.
2139 * */
2140 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2141 struct drm_i915_gem_request *last_write_req;
caea7476 2142 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2143 struct drm_i915_gem_request *last_fenced_req;
673a394b 2144
778c3544 2145 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2146 uint32_t stride;
673a394b 2147
80075d49
DV
2148 /** References from framebuffers, locks out tiling changes. */
2149 unsigned long framebuffer_references;
2150
280b713b 2151 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2152 unsigned long *bit_17;
280b713b 2153
5cc9ed4b 2154 union {
6a2c4232
CW
2155 /** for phy allocated objects */
2156 struct drm_dma_handle *phys_handle;
2157
5cc9ed4b
CW
2158 struct i915_gem_userptr {
2159 uintptr_t ptr;
2160 unsigned read_only :1;
2161 unsigned workers :4;
2162#define I915_GEM_USERPTR_MAX_WORKERS 15
2163
ad46cb53
CW
2164 struct i915_mm_struct *mm;
2165 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2166 struct work_struct *work;
2167 } userptr;
2168 };
2169};
62b8b215 2170#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2171
a071fa00
DV
2172void i915_gem_track_fb(struct drm_i915_gem_object *old,
2173 struct drm_i915_gem_object *new,
2174 unsigned frontbuffer_bits);
2175
673a394b
EA
2176/**
2177 * Request queue structure.
2178 *
2179 * The request queue allows us to note sequence numbers that have been emitted
2180 * and may be associated with active buffers to be retired.
2181 *
97b2a6a1
JH
2182 * By keeping this list, we can avoid having to do questionable sequence
2183 * number comparisons on buffer last_read|write_seqno. It also allows an
2184 * emission time to be associated with the request for tracking how far ahead
2185 * of the GPU the submission is.
b3a38998
NH
2186 *
2187 * The requests are reference counted, so upon creation they should have an
2188 * initial reference taken using kref_init
673a394b
EA
2189 */
2190struct drm_i915_gem_request {
abfe262a
JH
2191 struct kref ref;
2192
852835f3 2193 /** On Which ring this request was generated */
efab6d8d 2194 struct drm_i915_private *i915;
a4872ba6 2195 struct intel_engine_cs *ring;
852835f3 2196
673a394b
EA
2197 /** GEM sequence number associated with this request. */
2198 uint32_t seqno;
2199
7d736f4f
MK
2200 /** Position in the ringbuffer of the start of the request */
2201 u32 head;
2202
72f95afa
NH
2203 /**
2204 * Position in the ringbuffer of the start of the postfix.
2205 * This is required to calculate the maximum available ringbuffer
2206 * space without overwriting the postfix.
2207 */
2208 u32 postfix;
2209
2210 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2211 u32 tail;
2212
b3a38998 2213 /**
a8c6ecb3 2214 * Context and ring buffer related to this request
b3a38998
NH
2215 * Contexts are refcounted, so when this request is associated with a
2216 * context, we must increment the context's refcount, to guarantee that
2217 * it persists while any request is linked to it. Requests themselves
2218 * are also refcounted, so the request will only be freed when the last
2219 * reference to it is dismissed, and the code in
2220 * i915_gem_request_free() will then decrement the refcount on the
2221 * context.
2222 */
273497e5 2223 struct intel_context *ctx;
98e1bd4a 2224 struct intel_ringbuffer *ringbuf;
0e50e96b 2225
dc4be607
JH
2226 /** Batch buffer related to this request if any (used for
2227 error state dump only) */
7d736f4f
MK
2228 struct drm_i915_gem_object *batch_obj;
2229
673a394b
EA
2230 /** Time at which this request was emitted, in jiffies. */
2231 unsigned long emitted_jiffies;
2232
b962442e 2233 /** global list entry for this request */
673a394b 2234 struct list_head list;
b962442e 2235
f787a5f5 2236 struct drm_i915_file_private *file_priv;
b962442e
EA
2237 /** file_priv list entry for this request */
2238 struct list_head client_list;
67e2937b 2239
071c92de
MK
2240 /** process identifier submitting this request */
2241 struct pid *pid;
2242
6d3d8274
NH
2243 /**
2244 * The ELSP only accepts two elements at a time, so we queue
2245 * context/tail pairs on a given queue (ring->execlist_queue) until the
2246 * hardware is available. The queue serves a double purpose: we also use
2247 * it to keep track of the up to 2 contexts currently in the hardware
2248 * (usually one in execution and the other queued up by the GPU): We
2249 * only remove elements from the head of the queue when the hardware
2250 * informs us that an element has been completed.
2251 *
2252 * All accesses to the queue are mediated by a spinlock
2253 * (ring->execlist_lock).
2254 */
2255
2256 /** Execlist link in the submission queue.*/
2257 struct list_head execlist_link;
2258
2259 /** Execlists no. of times this request has been sent to the ELSP */
2260 int elsp_submitted;
2261
673a394b
EA
2262};
2263
6689cb2b 2264int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2265 struct intel_context *ctx,
2266 struct drm_i915_gem_request **req_out);
29b1b415 2267void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2268void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2269int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2270 struct drm_file *file);
abfe262a 2271
b793a00a
JH
2272static inline uint32_t
2273i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2274{
2275 return req ? req->seqno : 0;
2276}
2277
2278static inline struct intel_engine_cs *
2279i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2280{
2281 return req ? req->ring : NULL;
2282}
2283
b2cfe0ab 2284static inline struct drm_i915_gem_request *
abfe262a
JH
2285i915_gem_request_reference(struct drm_i915_gem_request *req)
2286{
b2cfe0ab
CW
2287 if (req)
2288 kref_get(&req->ref);
2289 return req;
abfe262a
JH
2290}
2291
2292static inline void
2293i915_gem_request_unreference(struct drm_i915_gem_request *req)
2294{
f245860e 2295 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2296 kref_put(&req->ref, i915_gem_request_free);
2297}
2298
41037f9f
CW
2299static inline void
2300i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2301{
b833bb61
ML
2302 struct drm_device *dev;
2303
2304 if (!req)
2305 return;
41037f9f 2306
b833bb61
ML
2307 dev = req->ring->dev;
2308 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2309 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2310}
2311
abfe262a
JH
2312static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2313 struct drm_i915_gem_request *src)
2314{
2315 if (src)
2316 i915_gem_request_reference(src);
2317
2318 if (*pdst)
2319 i915_gem_request_unreference(*pdst);
2320
2321 *pdst = src;
2322}
2323
1b5a433a
JH
2324/*
2325 * XXX: i915_gem_request_completed should be here but currently needs the
2326 * definition of i915_seqno_passed() which is below. It will be moved in
2327 * a later patch when the call to i915_seqno_passed() is obsoleted...
2328 */
2329
351e3db2
BV
2330/*
2331 * A command that requires special handling by the command parser.
2332 */
2333struct drm_i915_cmd_descriptor {
2334 /*
2335 * Flags describing how the command parser processes the command.
2336 *
2337 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2338 * a length mask if not set
2339 * CMD_DESC_SKIP: The command is allowed but does not follow the
2340 * standard length encoding for the opcode range in
2341 * which it falls
2342 * CMD_DESC_REJECT: The command is never allowed
2343 * CMD_DESC_REGISTER: The command should be checked against the
2344 * register whitelist for the appropriate ring
2345 * CMD_DESC_MASTER: The command is allowed if the submitting process
2346 * is the DRM master
2347 */
2348 u32 flags;
2349#define CMD_DESC_FIXED (1<<0)
2350#define CMD_DESC_SKIP (1<<1)
2351#define CMD_DESC_REJECT (1<<2)
2352#define CMD_DESC_REGISTER (1<<3)
2353#define CMD_DESC_BITMASK (1<<4)
2354#define CMD_DESC_MASTER (1<<5)
2355
2356 /*
2357 * The command's unique identification bits and the bitmask to get them.
2358 * This isn't strictly the opcode field as defined in the spec and may
2359 * also include type, subtype, and/or subop fields.
2360 */
2361 struct {
2362 u32 value;
2363 u32 mask;
2364 } cmd;
2365
2366 /*
2367 * The command's length. The command is either fixed length (i.e. does
2368 * not include a length field) or has a length field mask. The flag
2369 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2370 * a length mask. All command entries in a command table must include
2371 * length information.
2372 */
2373 union {
2374 u32 fixed;
2375 u32 mask;
2376 } length;
2377
2378 /*
2379 * Describes where to find a register address in the command to check
2380 * against the ring's register whitelist. Only valid if flags has the
2381 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2382 *
2383 * A non-zero step value implies that the command may access multiple
2384 * registers in sequence (e.g. LRI), in that case step gives the
2385 * distance in dwords between individual offset fields.
351e3db2
BV
2386 */
2387 struct {
2388 u32 offset;
2389 u32 mask;
6a65c5b9 2390 u32 step;
351e3db2
BV
2391 } reg;
2392
2393#define MAX_CMD_DESC_BITMASKS 3
2394 /*
2395 * Describes command checks where a particular dword is masked and
2396 * compared against an expected value. If the command does not match
2397 * the expected value, the parser rejects it. Only valid if flags has
2398 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2399 * are valid.
d4d48035
BV
2400 *
2401 * If the check specifies a non-zero condition_mask then the parser
2402 * only performs the check when the bits specified by condition_mask
2403 * are non-zero.
351e3db2
BV
2404 */
2405 struct {
2406 u32 offset;
2407 u32 mask;
2408 u32 expected;
d4d48035
BV
2409 u32 condition_offset;
2410 u32 condition_mask;
351e3db2
BV
2411 } bits[MAX_CMD_DESC_BITMASKS];
2412};
2413
2414/*
2415 * A table of commands requiring special handling by the command parser.
2416 *
2417 * Each ring has an array of tables. Each table consists of an array of command
2418 * descriptors, which must be sorted with command opcodes in ascending order.
2419 */
2420struct drm_i915_cmd_table {
2421 const struct drm_i915_cmd_descriptor *table;
2422 int count;
2423};
2424
dbbe9127 2425/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2426#define __I915__(p) ({ \
2427 struct drm_i915_private *__p; \
2428 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2429 __p = (struct drm_i915_private *)p; \
2430 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2431 __p = to_i915((struct drm_device *)p); \
2432 else \
2433 BUILD_BUG(); \
2434 __p; \
2435})
dbbe9127 2436#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2437#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2438#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2439
87f1f465
CW
2440#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2441#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2442#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2443#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2444#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2445#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2446#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2447#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2448#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2449#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2450#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2451#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2452#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2453#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2454#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2455#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2456#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2457#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2458#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2459 INTEL_DEVID(dev) == 0x0152 || \
2460 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2461#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2462#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2463#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2464#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2465#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2466#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2467#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2468#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2469 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2470#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2471 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2472 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2473 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2474/* ULX machines are also considered ULT. */
2475#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2476 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2477#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2478 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2479#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2480 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2481#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2482 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2483/* ULX machines are also considered ULT. */
87f1f465
CW
2484#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2485 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2486#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2487 INTEL_DEVID(dev) == 0x1913 || \
2488 INTEL_DEVID(dev) == 0x1916 || \
2489 INTEL_DEVID(dev) == 0x1921 || \
2490 INTEL_DEVID(dev) == 0x1926)
2491#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2492 INTEL_DEVID(dev) == 0x1915 || \
2493 INTEL_DEVID(dev) == 0x191E)
7a58bad0
SAK
2494#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2495 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2496#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2497 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2498
b833d685 2499#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2500
e90a21d4
HN
2501#define SKL_REVID_A0 (0x0)
2502#define SKL_REVID_B0 (0x1)
2503#define SKL_REVID_C0 (0x2)
2504#define SKL_REVID_D0 (0x3)
8bc0ccf6 2505#define SKL_REVID_E0 (0x4)
b88baa2a 2506#define SKL_REVID_F0 (0x5)
e90a21d4 2507
6c74c87f
NH
2508#define BXT_REVID_A0 (0x0)
2509#define BXT_REVID_B0 (0x3)
2510#define BXT_REVID_C0 (0x6)
2511
85436696
JB
2512/*
2513 * The genX designation typically refers to the render engine, so render
2514 * capability related checks should use IS_GEN, while display and other checks
2515 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2516 * chips, etc.).
2517 */
cae5852d
ZN
2518#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2519#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2520#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2521#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2522#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2523#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2524#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2525#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2526
73ae478c
BW
2527#define RENDER_RING (1<<RCS)
2528#define BSD_RING (1<<VCS)
2529#define BLT_RING (1<<BCS)
2530#define VEBOX_RING (1<<VECS)
845f74a7 2531#define BSD2_RING (1<<VCS2)
63c42e56 2532#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2533#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2534#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2535#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2536#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2537#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2538 __I915__(dev)->ellc_size)
cae5852d
ZN
2539#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2540
254f965c 2541#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2542#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2543#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2544#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2545#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2546
05394f39 2547#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2548#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2549
b45305fc
DV
2550/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2551#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2552/*
2553 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2554 * even when in MSI mode. This results in spurious interrupt warnings if the
2555 * legacy irq no. is shared with another device. The kernel then disables that
2556 * interrupt source and so prevents the other device from working properly.
2557 */
2558#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2559#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2560
cae5852d
ZN
2561/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2562 * rows, which changed the alignment requirements and fence programming.
2563 */
2564#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2565 IS_I915GM(dev)))
cae5852d
ZN
2566#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2567#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2568
2569#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2570#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2571#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2572
dbf7786e 2573#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2574
0c9b3715
JN
2575#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2576 INTEL_INFO(dev)->gen >= 9)
2577
dd93be58 2578#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2579#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2580#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2581 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2582 IS_SKYLAKE(dev))
6157d3c8 2583#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2584 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2585 IS_SKYLAKE(dev))
58abf1da
RV
2586#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2587#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2588
7b403ffb 2589#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2590
33a732f4
AD
2591#define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2592#define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2593
a9ed33ca
AJ
2594#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2595 INTEL_INFO(dev)->gen >= 8)
2596
97d3308a 2597#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
430b7ad5 2598 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
97d3308a 2599
17a303ec
PZ
2600#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2601#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2602#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2603#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2604#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2605#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2606#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2607#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2608
f2fbc690 2609#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2610#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2611#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2612#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
cae5852d
ZN
2613#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2614#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2615#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2616#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2617
5fafe292
SJ
2618#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2619
040d2baa
BW
2620/* DPF == dynamic parity feature */
2621#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2622#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2623
c8735b0c 2624#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2625#define GEN9_FREQ_SCALER 3
c8735b0c 2626
05394f39
CW
2627#include "i915_trace.h"
2628
baa70943 2629extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2630extern int i915_max_ioctl;
2631
1751fcf9
ML
2632extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2633extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2634
d330a953
JN
2635/* i915_params.c */
2636struct i915_params {
2637 int modeset;
2638 int panel_ignore_lid;
d330a953 2639 int semaphores;
d330a953
JN
2640 int lvds_channel_mode;
2641 int panel_use_ssc;
2642 int vbt_sdvo_panel_type;
2643 int enable_rc6;
2644 int enable_fbc;
d330a953 2645 int enable_ppgtt;
127f1003 2646 int enable_execlists;
d330a953
JN
2647 int enable_psr;
2648 unsigned int preliminary_hw_support;
2649 int disable_power_well;
2650 int enable_ips;
e5aa6541 2651 int invert_brightness;
351e3db2 2652 int enable_cmd_parser;
e5aa6541
DL
2653 /* leave bools at the end to not create holes */
2654 bool enable_hangcheck;
d330a953 2655 bool prefault_disable;
5bedeb2d 2656 bool load_detect_test;
d330a953 2657 bool reset;
a0bae57f 2658 bool disable_display;
7a10dfa6 2659 bool disable_vtd_wa;
63dc0449
AD
2660 bool enable_guc_submission;
2661 int guc_log_level;
84c33a64 2662 int use_mmio_flip;
48572edd 2663 int mmio_debug;
e2c719b7 2664 bool verbose_state_checks;
c5b852f3 2665 bool nuclear_pageflip;
9e458034 2666 int edp_vswing;
d330a953
JN
2667};
2668extern struct i915_params i915 __read_mostly;
2669
1da177e4 2670 /* i915_dma.c */
22eae947 2671extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2672extern int i915_driver_unload(struct drm_device *);
2885f6ac 2673extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2674extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2675extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2676 struct drm_file *file);
673a394b 2677extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2678 struct drm_file *file);
c43b5634 2679#ifdef CONFIG_COMPAT
0d6aa60b
DA
2680extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2681 unsigned long arg);
c43b5634 2682#endif
8e96d9c4 2683extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2684extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2685extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2686extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2687extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2688extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2689extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2690int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
eb805623 2691void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2692
77913b39
JN
2693/* intel_hotplug.c */
2694void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2695void intel_hpd_init(struct drm_i915_private *dev_priv);
2696void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2697void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2698bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2699
1da177e4 2700/* i915_irq.c */
10cd45b6 2701void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2702__printf(3, 4)
2703void i915_handle_error(struct drm_device *dev, bool wedged,
2704 const char *fmt, ...);
1da177e4 2705
b963291c 2706extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2707int intel_irq_install(struct drm_i915_private *dev_priv);
2708void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2709
2710extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2711extern void intel_uncore_early_sanitize(struct drm_device *dev,
2712 bool restore_forcewake);
907b28c5 2713extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2714extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2715extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2716extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2717const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2718void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2719 enum forcewake_domains domains);
59bad947 2720void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2721 enum forcewake_domains domains);
a6111f7b
CW
2722/* Like above but the caller must manage the uncore.lock itself.
2723 * Must be used with I915_READ_FW and friends.
2724 */
2725void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2726 enum forcewake_domains domains);
2727void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2728 enum forcewake_domains domains);
59bad947 2729void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2730static inline bool intel_vgpu_active(struct drm_device *dev)
2731{
2732 return to_i915(dev)->vgpu.active;
2733}
b1f14ad0 2734
7c463586 2735void
50227e1c 2736i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2737 u32 status_mask);
7c463586
KP
2738
2739void
50227e1c 2740i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2741 u32 status_mask);
7c463586 2742
f8b79e58
ID
2743void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2744void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2745void
2746ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2747void
2748ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2749void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2750 uint32_t interrupt_mask,
2751 uint32_t enabled_irq_mask);
2752#define ibx_enable_display_interrupt(dev_priv, bits) \
2753 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2754#define ibx_disable_display_interrupt(dev_priv, bits) \
2755 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2756
673a394b 2757/* i915_gem.c */
673a394b
EA
2758int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2759 struct drm_file *file_priv);
2760int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2761 struct drm_file *file_priv);
2762int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file_priv);
2764int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
de151cf6
JB
2766int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
673a394b
EA
2768int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2769 struct drm_file *file_priv);
2770int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2771 struct drm_file *file_priv);
ba8b7ccb 2772void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2773 struct drm_i915_gem_request *req);
adeca76d 2774void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2775int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2776 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2777 struct list_head *vmas);
673a394b
EA
2778int i915_gem_execbuffer(struct drm_device *dev, void *data,
2779 struct drm_file *file_priv);
76446cac
JB
2780int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2781 struct drm_file *file_priv);
673a394b
EA
2782int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2783 struct drm_file *file_priv);
199adf40
BW
2784int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file);
2786int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file);
673a394b
EA
2788int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file_priv);
3ef94daa
CW
2790int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
673a394b
EA
2792int i915_gem_set_tiling(struct drm_device *dev, void *data,
2793 struct drm_file *file_priv);
2794int i915_gem_get_tiling(struct drm_device *dev, void *data,
2795 struct drm_file *file_priv);
5cc9ed4b
CW
2796int i915_gem_init_userptr(struct drm_device *dev);
2797int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2798 struct drm_file *file);
5a125c3c
EA
2799int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2800 struct drm_file *file_priv);
23ba4fd0
BW
2801int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2802 struct drm_file *file_priv);
673a394b 2803void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2804void *i915_gem_object_alloc(struct drm_device *dev);
2805void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2806void i915_gem_object_init(struct drm_i915_gem_object *obj,
2807 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2808struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2809 size_t size);
ea70299d
DG
2810struct drm_i915_gem_object *i915_gem_object_create_from_data(
2811 struct drm_device *dev, const void *data, size_t size);
673a394b 2812void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2813void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2814
0875546c
DV
2815/* Flags used by pin/bind&friends. */
2816#define PIN_MAPPABLE (1<<0)
2817#define PIN_NONBLOCK (1<<1)
2818#define PIN_GLOBAL (1<<2)
2819#define PIN_OFFSET_BIAS (1<<3)
2820#define PIN_USER (1<<4)
2821#define PIN_UPDATE (1<<5)
d23db88c 2822#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2823int __must_check
2824i915_gem_object_pin(struct drm_i915_gem_object *obj,
2825 struct i915_address_space *vm,
2826 uint32_t alignment,
2827 uint64_t flags);
2828int __must_check
2829i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2830 const struct i915_ggtt_view *view,
2831 uint32_t alignment,
2832 uint64_t flags);
fe14d5f4
TU
2833
2834int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2835 u32 flags);
07fe0b12 2836int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2837int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2838void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2839void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2840
4c914c0c
BV
2841int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2842 int *needs_clflush);
2843
37e680a1 2844int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2845
2846static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2847{
ee286370
CW
2848 return sg->length >> PAGE_SHIFT;
2849}
67d5a50c 2850
ee286370
CW
2851static inline struct page *
2852i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2853{
ee286370
CW
2854 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2855 return NULL;
67d5a50c 2856
ee286370
CW
2857 if (n < obj->get_page.last) {
2858 obj->get_page.sg = obj->pages->sgl;
2859 obj->get_page.last = 0;
2860 }
67d5a50c 2861
ee286370
CW
2862 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2863 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2864 if (unlikely(sg_is_chain(obj->get_page.sg)))
2865 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2866 }
67d5a50c 2867
ee286370 2868 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2869}
ee286370 2870
a5570178
CW
2871static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2872{
2873 BUG_ON(obj->pages == NULL);
2874 obj->pages_pin_count++;
2875}
2876static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2877{
2878 BUG_ON(obj->pages_pin_count == 0);
2879 obj->pages_pin_count--;
2880}
2881
54cf91dc 2882int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2883int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2884 struct intel_engine_cs *to,
2885 struct drm_i915_gem_request **to_req);
e2d05a8b 2886void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2887 struct drm_i915_gem_request *req);
ff72145b
DA
2888int i915_gem_dumb_create(struct drm_file *file_priv,
2889 struct drm_device *dev,
2890 struct drm_mode_create_dumb *args);
da6b51d0
DA
2891int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2892 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2893/**
2894 * Returns true if seq1 is later than seq2.
2895 */
2896static inline bool
2897i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2898{
2899 return (int32_t)(seq1 - seq2) >= 0;
2900}
2901
1b5a433a
JH
2902static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2903 bool lazy_coherency)
2904{
2905 u32 seqno;
2906
2907 BUG_ON(req == NULL);
2908
2909 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2910
2911 return i915_seqno_passed(seqno, req->seqno);
2912}
2913
fca26bb4
MK
2914int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2915int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2916
8d9fc7fd 2917struct drm_i915_gem_request *
a4872ba6 2918i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2919
b29c19b6 2920bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2921void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2922int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2923 bool interruptible);
84c33a64 2924
1f83fee0
DV
2925static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2926{
2927 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2928 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2929}
2930
2931static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2932{
2ac0f450
MK
2933 return atomic_read(&error->reset_counter) & I915_WEDGED;
2934}
2935
2936static inline u32 i915_reset_count(struct i915_gpu_error *error)
2937{
2938 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2939}
a71d8d94 2940
88b4aa87
MK
2941static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2942{
2943 return dev_priv->gpu_error.stop_rings == 0 ||
2944 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2945}
2946
2947static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2948{
2949 return dev_priv->gpu_error.stop_rings == 0 ||
2950 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2951}
2952
069efc1d 2953void i915_gem_reset(struct drm_device *dev);
000433b6 2954bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2955int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2956int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2957int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2958int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2959void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2960void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2961int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2962int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2963void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2964 struct drm_i915_gem_object *batch_obj,
2965 bool flush_caches);
75289874 2966#define i915_add_request(req) \
fcfa423c 2967 __i915_add_request(req, NULL, true)
75289874 2968#define i915_add_request_no_flush(req) \
fcfa423c 2969 __i915_add_request(req, NULL, false)
9c654818 2970int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2971 unsigned reset_counter,
2972 bool interruptible,
2973 s64 *timeout,
2e1b8730 2974 struct intel_rps_client *rps);
a4b3a571 2975int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2976int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2977int __must_check
2e2f351d
CW
2978i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2979 bool readonly);
2980int __must_check
2021746e
CW
2981i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2982 bool write);
2983int __must_check
dabdfe02
CW
2984i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2985int __must_check
2da3b9b9
CW
2986i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2987 u32 alignment,
e6617330 2988 struct intel_engine_cs *pipelined,
91af127f 2989 struct drm_i915_gem_request **pipelined_request,
e6617330
TU
2990 const struct i915_ggtt_view *view);
2991void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2992 const struct i915_ggtt_view *view);
00731155 2993int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2994 int align);
b29c19b6 2995int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2996void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2997
0fa87796
ID
2998uint32_t
2999i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3000uint32_t
d865110c
ID
3001i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3002 int tiling_mode, bool fenced);
467cffba 3003
e4ffd173
CW
3004int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3005 enum i915_cache_level cache_level);
3006
1286ff73
DV
3007struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3008 struct dma_buf *dma_buf);
3009
3010struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3011 struct drm_gem_object *gem_obj, int flags);
3012
088e0df4
MT
3013u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3014 const struct i915_ggtt_view *view);
3015u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3016 struct i915_address_space *vm);
3017static inline u64
ec7adb6e 3018i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3019{
9abc4648 3020 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3021}
ec7adb6e 3022
a70a3148 3023bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3024bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3025 const struct i915_ggtt_view *view);
a70a3148 3026bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3027 struct i915_address_space *vm);
fe14d5f4 3028
a70a3148
BW
3029unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3030 struct i915_address_space *vm);
fe14d5f4 3031struct i915_vma *
ec7adb6e
JL
3032i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3033 struct i915_address_space *vm);
3034struct i915_vma *
3035i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3036 const struct i915_ggtt_view *view);
fe14d5f4 3037
accfef2e
BW
3038struct i915_vma *
3039i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3040 struct i915_address_space *vm);
3041struct i915_vma *
3042i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3043 const struct i915_ggtt_view *view);
5c2abbea 3044
ec7adb6e
JL
3045static inline struct i915_vma *
3046i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3047{
3048 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3049}
ec7adb6e 3050bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3051
a70a3148 3052/* Some GGTT VM helpers */
5dc383b0 3053#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3054 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3055static inline bool i915_is_ggtt(struct i915_address_space *vm)
3056{
3057 struct i915_address_space *ggtt =
3058 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3059 return vm == ggtt;
3060}
3061
841cd773
DV
3062static inline struct i915_hw_ppgtt *
3063i915_vm_to_ppgtt(struct i915_address_space *vm)
3064{
3065 WARN_ON(i915_is_ggtt(vm));
3066
3067 return container_of(vm, struct i915_hw_ppgtt, base);
3068}
3069
3070
a70a3148
BW
3071static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3072{
9abc4648 3073 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3074}
3075
3076static inline unsigned long
3077i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3078{
5dc383b0 3079 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3080}
c37e2204
BW
3081
3082static inline int __must_check
3083i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3084 uint32_t alignment,
1ec9e26d 3085 unsigned flags)
c37e2204 3086{
5dc383b0
DV
3087 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3088 alignment, flags | PIN_GLOBAL);
c37e2204 3089}
a70a3148 3090
b287110e
DV
3091static inline int
3092i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3093{
3094 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3095}
3096
e6617330
TU
3097void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3098 const struct i915_ggtt_view *view);
3099static inline void
3100i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3101{
3102 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3103}
b287110e 3104
41a36b73
DV
3105/* i915_gem_fence.c */
3106int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3107int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3108
3109bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3110void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3111
3112void i915_gem_restore_fences(struct drm_device *dev);
3113
7f96ecaf
DV
3114void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3115void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3116void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3117
254f965c 3118/* i915_gem_context.c */
8245be31 3119int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3120void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3121void i915_gem_context_reset(struct drm_device *dev);
e422b888 3122int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3123int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3124void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3125int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3126struct intel_context *
41bde553 3127i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3128void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3129struct drm_i915_gem_object *
3130i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3131static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3132{
691e6415 3133 kref_get(&ctx->ref);
dce3271b
MK
3134}
3135
273497e5 3136static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3137{
691e6415 3138 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3139}
3140
273497e5 3141static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3142{
821d66dd 3143 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3144}
3145
84624813
BW
3146int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3147 struct drm_file *file);
3148int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3149 struct drm_file *file);
c9dc0f35
CW
3150int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3151 struct drm_file *file_priv);
3152int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3153 struct drm_file *file_priv);
1286ff73 3154
679845ed
BW
3155/* i915_gem_evict.c */
3156int __must_check i915_gem_evict_something(struct drm_device *dev,
3157 struct i915_address_space *vm,
3158 int min_size,
3159 unsigned alignment,
3160 unsigned cache_level,
d23db88c
CW
3161 unsigned long start,
3162 unsigned long end,
1ec9e26d 3163 unsigned flags);
679845ed
BW
3164int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3165int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3166
0260c420 3167/* belongs in i915_gem_gtt.h */
d09105c6 3168static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3169{
3170 if (INTEL_INFO(dev)->gen < 6)
3171 intel_gtt_chipset_flush();
3172}
246cbfb5 3173
9797fbfb 3174/* i915_gem_stolen.c */
d713fd49
PZ
3175int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3176 struct drm_mm_node *node, u64 size,
3177 unsigned alignment);
a9da512b
PZ
3178int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3179 struct drm_mm_node *node, u64 size,
3180 unsigned alignment, u64 start,
3181 u64 end);
d713fd49
PZ
3182void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3183 struct drm_mm_node *node);
9797fbfb
CW
3184int i915_gem_init_stolen(struct drm_device *dev);
3185void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3186struct drm_i915_gem_object *
3187i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3188struct drm_i915_gem_object *
3189i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3190 u32 stolen_offset,
3191 u32 gtt_offset,
3192 u32 size);
9797fbfb 3193
be6a0376
DV
3194/* i915_gem_shrinker.c */
3195unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3196 long target,
3197 unsigned flags);
3198#define I915_SHRINK_PURGEABLE 0x1
3199#define I915_SHRINK_UNBOUND 0x2
3200#define I915_SHRINK_BOUND 0x4
3201unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3202void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3203
3204
673a394b 3205/* i915_gem_tiling.c */
2c1792a1 3206static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3207{
50227e1c 3208 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3209
3210 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3211 obj->tiling_mode != I915_TILING_NONE;
3212}
3213
673a394b 3214/* i915_gem_debug.c */
23bc5982
CW
3215#if WATCH_LISTS
3216int i915_verify_lists(struct drm_device *dev);
673a394b 3217#else
23bc5982 3218#define i915_verify_lists(dev) 0
673a394b 3219#endif
1da177e4 3220
2017263e 3221/* i915_debugfs.c */
27c202ad
BG
3222int i915_debugfs_init(struct drm_minor *minor);
3223void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3224#ifdef CONFIG_DEBUG_FS
249e87de 3225int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3226void intel_display_crc_init(struct drm_device *dev);
3227#else
101057fa
DV
3228static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3229{ return 0; }
f8c168fa 3230static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3231#endif
84734a04
MK
3232
3233/* i915_gpu_error.c */
edc3d884
MK
3234__printf(2, 3)
3235void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3236int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3237 const struct i915_error_state_file_priv *error);
4dc955f7 3238int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3239 struct drm_i915_private *i915,
4dc955f7
MK
3240 size_t count, loff_t pos);
3241static inline void i915_error_state_buf_release(
3242 struct drm_i915_error_state_buf *eb)
3243{
3244 kfree(eb->buf);
3245}
58174462
MK
3246void i915_capture_error_state(struct drm_device *dev, bool wedge,
3247 const char *error_msg);
84734a04
MK
3248void i915_error_state_get(struct drm_device *dev,
3249 struct i915_error_state_file_priv *error_priv);
3250void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3251void i915_destroy_error_state(struct drm_device *dev);
3252
3253void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3254const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3255
351e3db2 3256/* i915_cmd_parser.c */
d728c8ef 3257int i915_cmd_parser_get_version(void);
a4872ba6
OM
3258int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3259void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3260bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3261int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3262 struct drm_i915_gem_object *batch_obj,
78a42377 3263 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3264 u32 batch_start_offset,
b9ffd80e 3265 u32 batch_len,
351e3db2
BV
3266 bool is_master);
3267
317c35d1
JB
3268/* i915_suspend.c */
3269extern int i915_save_state(struct drm_device *dev);
3270extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3271
0136db58
BW
3272/* i915_sysfs.c */
3273void i915_setup_sysfs(struct drm_device *dev_priv);
3274void i915_teardown_sysfs(struct drm_device *dev_priv);
3275
f899fc64
CW
3276/* intel_i2c.c */
3277extern int intel_setup_gmbus(struct drm_device *dev);
3278extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3279extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3280 unsigned int pin);
3bd7d909 3281
0184df46
JN
3282extern struct i2c_adapter *
3283intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3284extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3285extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3286static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3287{
3288 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3289}
f899fc64
CW
3290extern void intel_i2c_reset(struct drm_device *dev);
3291
3b617967 3292/* intel_opregion.c */
44834a67 3293#ifdef CONFIG_ACPI
27d50c82 3294extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3295extern void intel_opregion_init(struct drm_device *dev);
3296extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3297extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3298extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3299 bool enable);
ecbc5cf3
JN
3300extern int intel_opregion_notify_adapter(struct drm_device *dev,
3301 pci_power_t state);
65e082c9 3302#else
27d50c82 3303static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3304static inline void intel_opregion_init(struct drm_device *dev) { return; }
3305static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3306static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3307static inline int
3308intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3309{
3310 return 0;
3311}
ecbc5cf3
JN
3312static inline int
3313intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3314{
3315 return 0;
3316}
65e082c9 3317#endif
8ee1c3db 3318
723bfd70
JB
3319/* intel_acpi.c */
3320#ifdef CONFIG_ACPI
3321extern void intel_register_dsm_handler(void);
3322extern void intel_unregister_dsm_handler(void);
3323#else
3324static inline void intel_register_dsm_handler(void) { return; }
3325static inline void intel_unregister_dsm_handler(void) { return; }
3326#endif /* CONFIG_ACPI */
3327
79e53945 3328/* modesetting */
f817586c 3329extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3330extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3331extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3332extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3333extern void intel_connector_unregister(struct intel_connector *);
28d52043 3334extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3335extern void intel_display_resume(struct drm_device *dev);
44cec740 3336extern void i915_redisable_vga(struct drm_device *dev);
04098753 3337extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3338extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3339extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3340extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3341extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3342 bool enable);
0206e353
AJ
3343extern void intel_detect_pch(struct drm_device *dev);
3344extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3345extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3346
2911a35b 3347extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3348int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3349 struct drm_file *file);
b6359918
MK
3350int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3351 struct drm_file *file);
575155a9 3352
6ef3d427
CW
3353/* overlay */
3354extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3355extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3356 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3357
3358extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3359extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3360 struct drm_device *dev,
3361 struct intel_display_error_state *error);
6ef3d427 3362
151a49d0
TR
3363int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3364int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3365
3366/* intel_sideband.c */
707b6e3d
D
3367u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3368void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3369u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3370u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3371void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3372u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3373void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3374u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3375void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3376u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3377void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3378u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3379void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3380u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3381void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3382u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3383 enum intel_sbi_destination destination);
3384void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3385 enum intel_sbi_destination destination);
e9fe51c6
SK
3386u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3387void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3388
616bc820
VS
3389int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3390int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3391
0b274481
BW
3392#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3393#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3394
3395#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3396#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3397#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3398#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3399
3400#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3401#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3402#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3403#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3404
698b3135
CW
3405/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3406 * will be implemented using 2 32-bit writes in an arbitrary order with
3407 * an arbitrary delay between them. This can cause the hardware to
3408 * act upon the intermediate value, possibly leading to corruption and
3409 * machine death. You have been warned.
3410 */
0b274481
BW
3411#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3412#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3413
50877445 3414#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
ee0a227b
CW
3415 u32 upper, lower, tmp; \
3416 tmp = I915_READ(upper_reg); \
3417 do { \
3418 upper = tmp; \
3419 lower = I915_READ(lower_reg); \
3420 tmp = I915_READ(upper_reg); \
3421 } while (upper != tmp); \
3422 (u64)upper << 32 | lower; })
50877445 3423
cae5852d
ZN
3424#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3425#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3426
a6111f7b
CW
3427/* These are untraced mmio-accessors that are only valid to be used inside
3428 * criticial sections inside IRQ handlers where forcewake is explicitly
3429 * controlled.
3430 * Think twice, and think again, before using these.
3431 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3432 * intel_uncore_forcewake_irqunlock().
3433 */
3434#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3435#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3436#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3437
55bc60db
VS
3438/* "Broadcast RGB" property */
3439#define INTEL_BROADCAST_RGB_AUTO 0
3440#define INTEL_BROADCAST_RGB_FULL 1
3441#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3442
766aa1c4
VS
3443static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3444{
92e23b99 3445 if (IS_VALLEYVIEW(dev))
766aa1c4 3446 return VLV_VGACNTRL;
92e23b99
SJ
3447 else if (INTEL_INFO(dev)->gen >= 5)
3448 return CPU_VGACNTRL;
766aa1c4
VS
3449 else
3450 return VGACNTRL;
3451}
3452
2bb4629a
VS
3453static inline void __user *to_user_ptr(u64 address)
3454{
3455 return (void __user *)(uintptr_t)address;
3456}
3457
df97729f
ID
3458static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3459{
3460 unsigned long j = msecs_to_jiffies(m);
3461
3462 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3463}
3464
7bd0e226
DV
3465static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3466{
3467 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3468}
3469
df97729f
ID
3470static inline unsigned long
3471timespec_to_jiffies_timeout(const struct timespec *value)
3472{
3473 unsigned long j = timespec_to_jiffies(value);
3474
3475 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3476}
3477
dce56b3c
PZ
3478/*
3479 * If you need to wait X milliseconds between events A and B, but event B
3480 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3481 * when event A happened, then just before event B you call this function and
3482 * pass the timestamp as the first argument, and X as the second argument.
3483 */
3484static inline void
3485wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3486{
ec5e0cfb 3487 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3488
3489 /*
3490 * Don't re-read the value of "jiffies" every time since it may change
3491 * behind our back and break the math.
3492 */
3493 tmp_jiffies = jiffies;
3494 target_jiffies = timestamp_jiffies +
3495 msecs_to_jiffies_timeout(to_wait_ms);
3496
3497 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3498 remaining_jiffies = target_jiffies - tmp_jiffies;
3499 while (remaining_jiffies)
3500 remaining_jiffies =
3501 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3502 }
3503}
3504
581c26e8
JH
3505static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3506 struct drm_i915_gem_request *req)
3507{
3508 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3509 i915_gem_request_assign(&ring->trace_irq_req, req);
3510}
3511
1da177e4 3512#endif