]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Update to post-reset execlist queue clean-up
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
33a732f4 53#include "intel_guc.h"
585fb111 54
1da177e4
LT
55/* General customization:
56 */
57
1da177e4
LT
58#define DRIVER_NAME "i915"
59#define DRIVER_DESC "Intel Graphics"
03a97d82 60#define DRIVER_DATE "20151204"
1da177e4 61
c883ef1b 62#undef WARN_ON
5f77eeb0
DV
63/* Many gcc seem to no see through this and fall over :( */
64#if 0
65#define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70#else
4eee4920 71#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
5f77eeb0
DV
72#endif
73
cd9bfacb 74#undef WARN_ON_ONCE
4eee4920 75#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
cd9bfacb 76
5f77eeb0
DV
77#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
c883ef1b 79
e2c719b7
RC
80/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87#define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
2f3408c7 91 WARN(1, format); \
e2c719b7
RC
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96})
97
98#define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
2f3408c7 102 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107})
c883ef1b 108
42a8ca4c
JN
109static inline const char *yesno(bool v)
110{
111 return v ? "yes" : "no";
112}
113
317c35d1 114enum pipe {
752aa88a 115 INVALID_PIPE = -1,
317c35d1
JB
116 PIPE_A = 0,
117 PIPE_B,
9db4a9c7 118 PIPE_C,
a57c774a
AK
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
317c35d1 121};
9db4a9c7 122#define pipe_name(p) ((p) + 'A')
317c35d1 123
a5c961d1
PZ
124enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
a57c774a
AK
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
a5c961d1
PZ
130};
131#define transcoder_name(t) ((t) + 'A')
132
84139d1e 133/*
31409e97
MR
134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
84139d1e 138 */
80824003
JB
139enum plane {
140 PLANE_A = 0,
141 PLANE_B,
9db4a9c7 142 PLANE_C,
31409e97
MR
143 PLANE_CURSOR,
144 I915_MAX_PLANES,
80824003 145};
9db4a9c7 146#define plane_name(p) ((p) + 'A')
52440211 147
d615a166 148#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 149
2b139522
ED
150enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157};
158#define port_name(p) ((p) + 'A')
159
a09caddd 160#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
161
162enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165};
166
167enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170};
171
b97186f0
PZ
172enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
f52e353e 182 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
183 POWER_DOMAIN_PORT_DDI_A_LANES,
184 POWER_DOMAIN_PORT_DDI_B_LANES,
185 POWER_DOMAIN_PORT_DDI_C_LANES,
186 POWER_DOMAIN_PORT_DDI_D_LANES,
187 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
188 POWER_DOMAIN_PORT_DSI,
189 POWER_DOMAIN_PORT_CRT,
190 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 191 POWER_DOMAIN_VGA,
fbeeaa23 192 POWER_DOMAIN_AUDIO,
bd2bb1b9 193 POWER_DOMAIN_PLLS,
1407121a
S
194 POWER_DOMAIN_AUX_A,
195 POWER_DOMAIN_AUX_B,
196 POWER_DOMAIN_AUX_C,
197 POWER_DOMAIN_AUX_D,
f0ab43e6 198 POWER_DOMAIN_GMBUS,
dfa57627 199 POWER_DOMAIN_MODESET,
baa70707 200 POWER_DOMAIN_INIT,
bddc7645
ID
201
202 POWER_DOMAIN_NUM,
b97186f0
PZ
203};
204
205#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
206#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
207 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
208#define POWER_DOMAIN_TRANSCODER(tran) \
209 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
210 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 211
1d843f9d
EE
212enum hpd_pin {
213 HPD_NONE = 0,
1d843f9d
EE
214 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
215 HPD_CRT,
216 HPD_SDVO_B,
217 HPD_SDVO_C,
cc24fcdc 218 HPD_PORT_A,
1d843f9d
EE
219 HPD_PORT_B,
220 HPD_PORT_C,
221 HPD_PORT_D,
26951caf 222 HPD_PORT_E,
1d843f9d
EE
223 HPD_NUM_PINS
224};
225
c91711f9
JN
226#define for_each_hpd_pin(__pin) \
227 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
228
5fcece80
JN
229struct i915_hotplug {
230 struct work_struct hotplug_work;
231
232 struct {
233 unsigned long last_jiffies;
234 int count;
235 enum {
236 HPD_ENABLED = 0,
237 HPD_DISABLED = 1,
238 HPD_MARK_DISABLED = 2
239 } state;
240 } stats[HPD_NUM_PINS];
241 u32 event_bits;
242 struct delayed_work reenable_work;
243
244 struct intel_digital_port *irq_port[I915_MAX_PORTS];
245 u32 long_port_mask;
246 u32 short_port_mask;
247 struct work_struct dig_port_work;
248
249 /*
250 * if we get a HPD irq from DP and a HPD irq from non-DP
251 * the non-DP HPD could block the workqueue on a mode config
252 * mutex getting, that userspace may have taken. However
253 * userspace is waiting on the DP workqueue to run which is
254 * blocked behind the non-DP one.
255 */
256 struct workqueue_struct *dp_wq;
257};
258
2a2d5482
CW
259#define I915_GEM_GPU_DOMAINS \
260 (I915_GEM_DOMAIN_RENDER | \
261 I915_GEM_DOMAIN_SAMPLER | \
262 I915_GEM_DOMAIN_COMMAND | \
263 I915_GEM_DOMAIN_INSTRUCTION | \
264 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 265
055e393f
DL
266#define for_each_pipe(__dev_priv, __p) \
267 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
268#define for_each_plane(__dev_priv, __pipe, __p) \
269 for ((__p) = 0; \
270 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
271 (__p)++)
3bdcfc0c
DL
272#define for_each_sprite(__dev_priv, __p, __s) \
273 for ((__s) = 0; \
274 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
275 (__s)++)
9db4a9c7 276
d79b814d
DL
277#define for_each_crtc(dev, crtc) \
278 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
279
27321ae8
ML
280#define for_each_intel_plane(dev, intel_plane) \
281 list_for_each_entry(intel_plane, \
282 &dev->mode_config.plane_list, \
283 base.head)
284
262cd2e1
VS
285#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
286 list_for_each_entry(intel_plane, \
287 &(dev)->mode_config.plane_list, \
288 base.head) \
289 if ((intel_plane)->pipe == (intel_crtc)->pipe)
290
d063ae48
DL
291#define for_each_intel_crtc(dev, intel_crtc) \
292 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
293
b2784e15
DL
294#define for_each_intel_encoder(dev, intel_encoder) \
295 list_for_each_entry(intel_encoder, \
296 &(dev)->mode_config.encoder_list, \
297 base.head)
298
3a3371ff
ACO
299#define for_each_intel_connector(dev, intel_connector) \
300 list_for_each_entry(intel_connector, \
301 &dev->mode_config.connector_list, \
302 base.head)
303
6c2b7c12
DV
304#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
305 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
306 if ((intel_encoder)->base.crtc == (__crtc))
307
53f5e3ca
JB
308#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
309 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
310 if ((intel_connector)->base.encoder == (__encoder))
311
b04c5bd6
BF
312#define for_each_power_domain(domain, mask) \
313 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
314 if ((1 << (domain)) & (mask))
315
e7b903d2 316struct drm_i915_private;
ad46cb53 317struct i915_mm_struct;
5cc9ed4b 318struct i915_mmu_object;
e7b903d2 319
a6f766f3
CW
320struct drm_i915_file_private {
321 struct drm_i915_private *dev_priv;
322 struct drm_file *file;
323
324 struct {
325 spinlock_t lock;
326 struct list_head request_list;
d0bc54f2
CW
327/* 20ms is a fairly arbitrary limit (greater than the average frame time)
328 * chosen to prevent the CPU getting more than a frame ahead of the GPU
329 * (when using lax throttling for the frontbuffer). We also use it to
330 * offer free GPU waitboosts for severely congested workloads.
331 */
332#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
333 } mm;
334 struct idr context_idr;
335
2e1b8730
CW
336 struct intel_rps_client {
337 struct list_head link;
338 unsigned boosts;
339 } rps;
a6f766f3 340
2e1b8730 341 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
342};
343
46edb027
DV
344enum intel_dpll_id {
345 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
346 /* real shared dpll ids must be >= 0 */
9cd86933
DV
347 DPLL_ID_PCH_PLL_A = 0,
348 DPLL_ID_PCH_PLL_B = 1,
429d47d5 349 /* hsw/bdw */
9cd86933
DV
350 DPLL_ID_WRPLL1 = 0,
351 DPLL_ID_WRPLL2 = 1,
00490c22
ML
352 DPLL_ID_SPLL = 2,
353
429d47d5
S
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
46edb027 358};
429d47d5 359#define I915_NUM_PLLS 3
46edb027 360
5358901f 361struct intel_dpll_hw_state {
dcfc3552 362 /* i9xx, pch plls */
66e985c0 363 uint32_t dpll;
8bcc2795 364 uint32_t dpll_md;
66e985c0
DV
365 uint32_t fp0;
366 uint32_t fp1;
dcfc3552
DL
367
368 /* hsw, bdw */
d452c5b6 369 uint32_t wrpll;
00490c22 370 uint32_t spll;
d1a2dc78
S
371
372 /* skl */
373 /*
374 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 375 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
376 * the register. This allows us to easily compare the state to share
377 * the DPLL.
378 */
379 uint32_t ctrl1;
380 /* HDMI only, 0 when used for DP */
381 uint32_t cfgcr1, cfgcr2;
dfb82408
S
382
383 /* bxt */
05712c15
ID
384 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
385 pcsdw12;
5358901f
DV
386};
387
3e369b76 388struct intel_shared_dpll_config {
1e6f2ddc 389 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
390 struct intel_dpll_hw_state hw_state;
391};
392
393struct intel_shared_dpll {
394 struct intel_shared_dpll_config config;
8bd31e67 395
ee7b9f93
JB
396 int active; /* count of number of active CRTCs (i.e. DPMS on) */
397 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
398 const char *name;
399 /* should match the index in the dev_priv->shared_dplls array */
400 enum intel_dpll_id id;
96f6128c
DV
401 /* The mode_set hook is optional and should be used together with the
402 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
403 void (*mode_set)(struct drm_i915_private *dev_priv,
404 struct intel_shared_dpll *pll);
e7b903d2
DV
405 void (*enable)(struct drm_i915_private *dev_priv,
406 struct intel_shared_dpll *pll);
407 void (*disable)(struct drm_i915_private *dev_priv,
408 struct intel_shared_dpll *pll);
5358901f
DV
409 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
410 struct intel_shared_dpll *pll,
411 struct intel_dpll_hw_state *hw_state);
ee7b9f93 412};
ee7b9f93 413
429d47d5
S
414#define SKL_DPLL0 0
415#define SKL_DPLL1 1
416#define SKL_DPLL2 2
417#define SKL_DPLL3 3
418
e69d0bc1
DV
419/* Used by dp and fdi links */
420struct intel_link_m_n {
421 uint32_t tu;
422 uint32_t gmch_m;
423 uint32_t gmch_n;
424 uint32_t link_m;
425 uint32_t link_n;
426};
427
428void intel_link_compute_m_n(int bpp, int nlanes,
429 int pixel_clock, int link_clock,
430 struct intel_link_m_n *m_n);
431
1da177e4
LT
432/* Interface history:
433 *
434 * 1.1: Original.
0d6aa60b
DA
435 * 1.2: Add Power Management
436 * 1.3: Add vblank support
de227f5f 437 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 438 * 1.5: Add vblank pipe configuration
2228ed67
MD
439 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
440 * - Support vertical blank on secondary display pipe
1da177e4
LT
441 */
442#define DRIVER_MAJOR 1
2228ed67 443#define DRIVER_MINOR 6
1da177e4
LT
444#define DRIVER_PATCHLEVEL 0
445
23bc5982 446#define WATCH_LISTS 0
673a394b 447
0a3e67a4
JB
448struct opregion_header;
449struct opregion_acpi;
450struct opregion_swsci;
451struct opregion_asle;
452
8ee1c3db 453struct intel_opregion {
115719fc
WD
454 struct opregion_header *header;
455 struct opregion_acpi *acpi;
456 struct opregion_swsci *swsci;
ebde53c7
JN
457 u32 swsci_gbda_sub_functions;
458 u32 swsci_sbcb_sub_functions;
115719fc
WD
459 struct opregion_asle *asle;
460 void *vbt;
461 u32 *lid_state;
91a60f20 462 struct work_struct asle_work;
8ee1c3db 463};
44834a67 464#define OPREGION_SIZE (8*1024)
8ee1c3db 465
6ef3d427
CW
466struct intel_overlay;
467struct intel_overlay_error_state;
468
de151cf6 469#define I915_FENCE_REG_NONE -1
42b5aeab
VS
470#define I915_MAX_NUM_FENCES 32
471/* 32 fences + sign bit for FENCE_REG_NONE */
472#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
473
474struct drm_i915_fence_reg {
007cc8ac 475 struct list_head lru_list;
caea7476 476 struct drm_i915_gem_object *obj;
1690e1eb 477 int pin_count;
de151cf6 478};
7c1c2871 479
9b9d172d 480struct sdvo_device_mapping {
e957d772 481 u8 initialized;
9b9d172d 482 u8 dvo_port;
483 u8 slave_addr;
484 u8 dvo_wiring;
e957d772 485 u8 i2c_pin;
b1083333 486 u8 ddc_pin;
9b9d172d 487};
488
c4a1d9e4
CW
489struct intel_display_error_state;
490
63eeaf38 491struct drm_i915_error_state {
742cbee8 492 struct kref ref;
585b0288
BW
493 struct timeval time;
494
cb383002 495 char error_msg[128];
eb5be9d0 496 int iommu;
48b031e3 497 u32 reset_count;
62d5d69b 498 u32 suspend_count;
cb383002 499
585b0288 500 /* Generic register state */
63eeaf38
JB
501 u32 eir;
502 u32 pgtbl_er;
be998e2e 503 u32 ier;
885ea5a8 504 u32 gtier[4];
b9a3906b 505 u32 ccid;
0f3b6849
CW
506 u32 derrmr;
507 u32 forcewake;
585b0288
BW
508 u32 error; /* gen6+ */
509 u32 err_int; /* gen7 */
6c826f34
MK
510 u32 fault_data0; /* gen8, gen9 */
511 u32 fault_data1; /* gen8, gen9 */
585b0288 512 u32 done_reg;
91ec5d11
BW
513 u32 gac_eco;
514 u32 gam_ecochk;
515 u32 gab_ctl;
516 u32 gfx_mode;
585b0288 517 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
518 u64 fence[I915_MAX_NUM_FENCES];
519 struct intel_overlay_error_state *overlay;
520 struct intel_display_error_state *display;
0ca36d78 521 struct drm_i915_error_object *semaphore_obj;
585b0288 522
52d39a21 523 struct drm_i915_error_ring {
372fbb8e 524 bool valid;
362b8af7
BW
525 /* Software tracked state */
526 bool waiting;
527 int hangcheck_score;
528 enum intel_ring_hangcheck_action hangcheck_action;
529 int num_requests;
530
531 /* our own tracking of ring head and tail */
532 u32 cpu_ring_head;
533 u32 cpu_ring_tail;
534
535 u32 semaphore_seqno[I915_NUM_RINGS - 1];
536
537 /* Register state */
94f8cf10 538 u32 start;
362b8af7
BW
539 u32 tail;
540 u32 head;
541 u32 ctl;
542 u32 hws;
543 u32 ipeir;
544 u32 ipehr;
545 u32 instdone;
362b8af7
BW
546 u32 bbstate;
547 u32 instpm;
548 u32 instps;
549 u32 seqno;
550 u64 bbaddr;
50877445 551 u64 acthd;
362b8af7 552 u32 fault_reg;
13ffadd1 553 u64 faddr;
362b8af7
BW
554 u32 rc_psmi; /* sleep state */
555 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
556
52d39a21
CW
557 struct drm_i915_error_object {
558 int page_count;
e1f12325 559 u64 gtt_offset;
52d39a21 560 u32 *pages[0];
ab0e7ff9 561 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 562
52d39a21
CW
563 struct drm_i915_error_request {
564 long jiffies;
565 u32 seqno;
ee4f42b1 566 u32 tail;
52d39a21 567 } *requests;
6c7a01ec
BW
568
569 struct {
570 u32 gfx_mode;
571 union {
572 u64 pdp[4];
573 u32 pp_dir_base;
574 };
575 } vm_info;
ab0e7ff9
CW
576
577 pid_t pid;
578 char comm[TASK_COMM_LEN];
52d39a21 579 } ring[I915_NUM_RINGS];
3a448734 580
9df30794 581 struct drm_i915_error_buffer {
a779e5ab 582 u32 size;
9df30794 583 u32 name;
b4716185 584 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 585 u64 gtt_offset;
9df30794
CW
586 u32 read_domains;
587 u32 write_domain;
4b9de737 588 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
589 s32 pinned:2;
590 u32 tiling:2;
591 u32 dirty:1;
592 u32 purgeable:1;
5cc9ed4b 593 u32 userptr:1;
5d1333fc 594 s32 ring:4;
f56383cb 595 u32 cache_level:3;
95f5301d 596 } **active_bo, **pinned_bo;
6c7a01ec 597
95f5301d 598 u32 *active_bo_count, *pinned_bo_count;
3a448734 599 u32 vm_count;
63eeaf38
JB
600};
601
7bd688cd 602struct intel_connector;
820d2d77 603struct intel_encoder;
5cec258b 604struct intel_crtc_state;
5724dbd1 605struct intel_initial_plane_config;
0e8ffe1b 606struct intel_crtc;
ee9300bb
DV
607struct intel_limit;
608struct dpll;
b8cecdf5 609
e70236a8 610struct drm_i915_display_funcs {
e70236a8
JB
611 int (*get_display_clock_speed)(struct drm_device *dev);
612 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
613 /**
614 * find_dpll() - Find the best values for the PLL
615 * @limit: limits for the PLL
616 * @crtc: current CRTC
617 * @target: target frequency in kHz
618 * @refclk: reference clock frequency in kHz
619 * @match_clock: if provided, @best_clock P divider must
620 * match the P divider from @match_clock
621 * used for LVDS downclocking
622 * @best_clock: best PLL values found
623 *
624 * Returns true on success, false on failure.
625 */
626 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 627 struct intel_crtc_state *crtc_state,
ee9300bb
DV
628 int target, int refclk,
629 struct dpll *match_clock,
630 struct dpll *best_clock);
86c8bbbe
MR
631 int (*compute_pipe_wm)(struct intel_crtc *crtc,
632 struct drm_atomic_state *state);
46ba614c 633 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
634 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
635 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
636 /* Returns the active state of the crtc, and if the crtc is active,
637 * fills out the pipe-config with the hw state. */
638 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 639 struct intel_crtc_state *);
5724dbd1
DL
640 void (*get_initial_plane_config)(struct intel_crtc *,
641 struct intel_initial_plane_config *);
190f68c5
ACO
642 int (*crtc_compute_clock)(struct intel_crtc *crtc,
643 struct intel_crtc_state *crtc_state);
76e5a89c
DV
644 void (*crtc_enable)(struct drm_crtc *crtc);
645 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
646 void (*audio_codec_enable)(struct drm_connector *connector,
647 struct intel_encoder *encoder,
5e7234c9 648 const struct drm_display_mode *adjusted_mode);
69bfe1a9 649 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 650 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 651 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
652 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
653 struct drm_framebuffer *fb,
ed8d1975 654 struct drm_i915_gem_object *obj,
6258fbe2 655 struct drm_i915_gem_request *req,
ed8d1975 656 uint32_t flags);
29b9bde6
DV
657 void (*update_primary_plane)(struct drm_crtc *crtc,
658 struct drm_framebuffer *fb,
659 int x, int y);
20afbda2 660 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
661 /* clock updates for mode set */
662 /* cursor updates */
663 /* render clock increase/decrease */
664 /* display clock increase/decrease */
665 /* pll clock increase/decrease */
e70236a8
JB
666};
667
48c1026a
MK
668enum forcewake_domain_id {
669 FW_DOMAIN_ID_RENDER = 0,
670 FW_DOMAIN_ID_BLITTER,
671 FW_DOMAIN_ID_MEDIA,
672
673 FW_DOMAIN_ID_COUNT
674};
675
676enum forcewake_domains {
677 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
678 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
679 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
680 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
681 FORCEWAKE_BLITTER |
682 FORCEWAKE_MEDIA)
683};
684
907b28c5 685struct intel_uncore_funcs {
c8d9a590 686 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 687 enum forcewake_domains domains);
c8d9a590 688 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 689 enum forcewake_domains domains);
0b274481 690
f0f59a00
VS
691 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
692 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
693 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
694 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 695
f0f59a00 696 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 697 uint8_t val, bool trace);
f0f59a00 698 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 699 uint16_t val, bool trace);
f0f59a00 700 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 701 uint32_t val, bool trace);
f0f59a00 702 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 703 uint64_t val, bool trace);
990bbdad
CW
704};
705
907b28c5
CW
706struct intel_uncore {
707 spinlock_t lock; /** lock is also taken in irq contexts. */
708
709 struct intel_uncore_funcs funcs;
710
711 unsigned fifo_count;
48c1026a 712 enum forcewake_domains fw_domains;
b2cff0db
CW
713
714 struct intel_uncore_forcewake_domain {
715 struct drm_i915_private *i915;
48c1026a 716 enum forcewake_domain_id id;
b2cff0db
CW
717 unsigned wake_count;
718 struct timer_list timer;
f0f59a00 719 i915_reg_t reg_set;
05a2fb15
MK
720 u32 val_set;
721 u32 val_clear;
f0f59a00
VS
722 i915_reg_t reg_ack;
723 i915_reg_t reg_post;
05a2fb15 724 u32 val_reset;
b2cff0db 725 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
726};
727
728/* Iterate over initialised fw domains */
729#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
730 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
731 (i__) < FW_DOMAIN_ID_COUNT; \
732 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
733 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
734
735#define for_each_fw_domain(domain__, dev_priv__, i__) \
736 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 737
b6e7d894
DL
738#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
739#define CSR_VERSION_MAJOR(version) ((version) >> 16)
740#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
741
eb805623 742struct intel_csr {
8144ac59 743 struct work_struct work;
eb805623 744 const char *fw_path;
a7f749f9 745 uint32_t *dmc_payload;
eb805623 746 uint32_t dmc_fw_size;
b6e7d894 747 uint32_t version;
eb805623 748 uint32_t mmio_count;
f0f59a00 749 i915_reg_t mmioaddr[8];
eb805623
DV
750 uint32_t mmiodata[8];
751};
752
79fc46df
DL
753#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
754 func(is_mobile) sep \
755 func(is_i85x) sep \
756 func(is_i915g) sep \
757 func(is_i945gm) sep \
758 func(is_g33) sep \
759 func(need_gfx_hws) sep \
760 func(is_g4x) sep \
761 func(is_pineview) sep \
762 func(is_broadwater) sep \
763 func(is_crestline) sep \
764 func(is_ivybridge) sep \
765 func(is_valleyview) sep \
666a4537 766 func(is_cherryview) sep \
79fc46df 767 func(is_haswell) sep \
7201c0b3 768 func(is_skylake) sep \
7526ac19 769 func(is_broxton) sep \
ef11bdb3 770 func(is_kabylake) sep \
b833d685 771 func(is_preliminary) sep \
79fc46df
DL
772 func(has_fbc) sep \
773 func(has_pipe_cxsr) sep \
774 func(has_hotplug) sep \
775 func(cursor_needs_physical) sep \
776 func(has_overlay) sep \
777 func(overlay_needs_physical) sep \
778 func(supports_tv) sep \
dd93be58 779 func(has_llc) sep \
30568c45
DL
780 func(has_ddi) sep \
781 func(has_fpga_dbg)
c96ea64e 782
a587f779
DL
783#define DEFINE_FLAG(name) u8 name:1
784#define SEP_SEMICOLON ;
c96ea64e 785
cfdf1fa2 786struct intel_device_info {
10fce67a 787 u32 display_mmio_offset;
87f1f465 788 u16 device_id;
7eb552ae 789 u8 num_pipes:3;
d615a166 790 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 791 u8 gen;
73ae478c 792 u8 ring_mask; /* Rings supported by the HW */
a587f779 793 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
794 /* Register offsets for the various display pipes and transcoders */
795 int pipe_offsets[I915_MAX_TRANSCODERS];
796 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 797 int palette_offsets[I915_MAX_PIPES];
5efb3e28 798 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
799
800 /* Slice/subslice/EU info */
801 u8 slice_total;
802 u8 subslice_total;
803 u8 subslice_per_slice;
804 u8 eu_total;
805 u8 eu_per_subslice;
b7668791
DL
806 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
807 u8 subslice_7eu[3];
3873218f
JM
808 u8 has_slice_pg:1;
809 u8 has_subslice_pg:1;
810 u8 has_eu_pg:1;
cfdf1fa2
KH
811};
812
a587f779
DL
813#undef DEFINE_FLAG
814#undef SEP_SEMICOLON
815
7faf1ab2
DV
816enum i915_cache_level {
817 I915_CACHE_NONE = 0,
350ec881
CW
818 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
819 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
820 caches, eg sampler/render caches, and the
821 large Last-Level-Cache. LLC is coherent with
822 the CPU, but L3 is only visible to the GPU. */
651d794f 823 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
824};
825
e59ec13d
MK
826struct i915_ctx_hang_stats {
827 /* This context had batch pending when hang was declared */
828 unsigned batch_pending;
829
830 /* This context had batch active when hang was declared */
831 unsigned batch_active;
be62acb4
MK
832
833 /* Time when this context was last blamed for a GPU reset */
834 unsigned long guilty_ts;
835
676fa572
CW
836 /* If the contexts causes a second GPU hang within this time,
837 * it is permanently banned from submitting any more work.
838 */
839 unsigned long ban_period_seconds;
840
be62acb4
MK
841 /* This context is banned to submit more work */
842 bool banned;
e59ec13d 843};
40521054
BW
844
845/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 846#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
847
848#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
849/**
850 * struct intel_context - as the name implies, represents a context.
851 * @ref: reference count.
852 * @user_handle: userspace tracking identity for this context.
853 * @remap_slice: l3 row remapping information.
b1b38278
DW
854 * @flags: context specific flags:
855 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
856 * @file_priv: filp associated with this context (NULL for global default
857 * context).
858 * @hang_stats: information about the role of this context in possible GPU
859 * hangs.
7df113e4 860 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
861 * @legacy_hw_ctx: render context backing object and whether it is correctly
862 * initialized (legacy ring submission mechanism only).
863 * @link: link in the global list of contexts.
864 *
865 * Contexts are memory images used by the hardware to store copies of their
866 * internal state.
867 */
273497e5 868struct intel_context {
dce3271b 869 struct kref ref;
821d66dd 870 int user_handle;
3ccfd19d 871 uint8_t remap_slice;
9ea4feec 872 struct drm_i915_private *i915;
b1b38278 873 int flags;
40521054 874 struct drm_i915_file_private *file_priv;
e59ec13d 875 struct i915_ctx_hang_stats hang_stats;
ae6c4806 876 struct i915_hw_ppgtt *ppgtt;
a33afea5 877
c9e003af 878 /* Legacy ring buffer submission */
ea0c76f8
OM
879 struct {
880 struct drm_i915_gem_object *rcs_state;
881 bool initialized;
882 } legacy_hw_ctx;
883
c9e003af
OM
884 /* Execlists */
885 struct {
886 struct drm_i915_gem_object *state;
84c2377f 887 struct intel_ringbuffer *ringbuf;
a7cbedec 888 int pin_count;
c9e003af
OM
889 } engine[I915_NUM_RINGS];
890
a33afea5 891 struct list_head link;
40521054
BW
892};
893
a4001f1b
PZ
894enum fb_op_origin {
895 ORIGIN_GTT,
896 ORIGIN_CPU,
897 ORIGIN_CS,
898 ORIGIN_FLIP,
74b4ea1e 899 ORIGIN_DIRTYFB,
a4001f1b
PZ
900};
901
5c3fe8b0 902struct i915_fbc {
25ad93fd
PZ
903 /* This is always the inner lock when overlapping with struct_mutex and
904 * it's the outer lock when overlapping with stolen_lock. */
905 struct mutex lock;
5e59f717 906 unsigned threshold;
5c3fe8b0 907 unsigned int fb_id;
dbef0f15
PZ
908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
e35fef21 910 struct intel_crtc *crtc;
5c3fe8b0
BW
911 int y;
912
c4213885 913 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
914 struct drm_mm_node *compressed_llb;
915
da46f936
RV
916 bool false_color;
917
d029bcad 918 bool enabled;
0e631adc 919 bool active;
9adccc60 920
5c3fe8b0 921 struct intel_fbc_work {
128d7356
PZ
922 bool scheduled;
923 struct work_struct work;
5c3fe8b0 924 struct drm_framebuffer *fb;
128d7356
PZ
925 unsigned long enable_jiffies;
926 } work;
5c3fe8b0 927
bf6189c6 928 const char *no_fbc_reason;
ff2a3117 929
0e631adc
PZ
930 bool (*is_active)(struct drm_i915_private *dev_priv);
931 void (*activate)(struct intel_crtc *crtc);
932 void (*deactivate)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
933};
934
96178eeb
VK
935/**
936 * HIGH_RR is the highest eDP panel refresh rate read from EDID
937 * LOW_RR is the lowest eDP panel refresh rate found from EDID
938 * parsing for same resolution.
939 */
940enum drrs_refresh_rate_type {
941 DRRS_HIGH_RR,
942 DRRS_LOW_RR,
943 DRRS_MAX_RR, /* RR count */
944};
945
946enum drrs_support_type {
947 DRRS_NOT_SUPPORTED = 0,
948 STATIC_DRRS_SUPPORT = 1,
949 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
950};
951
2807cf69 952struct intel_dp;
96178eeb
VK
953struct i915_drrs {
954 struct mutex mutex;
955 struct delayed_work work;
956 struct intel_dp *dp;
957 unsigned busy_frontbuffer_bits;
958 enum drrs_refresh_rate_type refresh_rate_type;
959 enum drrs_support_type type;
960};
961
a031d709 962struct i915_psr {
f0355c4a 963 struct mutex lock;
a031d709
RV
964 bool sink_support;
965 bool source_ok;
2807cf69 966 struct intel_dp *enabled;
7c8f8a70
RV
967 bool active;
968 struct delayed_work work;
9ca15301 969 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
970 bool psr2_support;
971 bool aux_frame_sync;
3f51e471 972};
5c3fe8b0 973
3bad0781 974enum intel_pch {
f0350830 975 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
976 PCH_IBX, /* Ibexpeak PCH */
977 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 978 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 979 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 980 PCH_NOP,
3bad0781
ZW
981};
982
988d6ee8
PZ
983enum intel_sbi_destination {
984 SBI_ICLK,
985 SBI_MPHY,
986};
987
b690e96c 988#define QUIRK_PIPEA_FORCE (1<<0)
435793df 989#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 990#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 991#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 992#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 993#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 994
8be48d92 995struct intel_fbdev;
1630fe75 996struct intel_fbc_work;
38651674 997
c2b9152f
DV
998struct intel_gmbus {
999 struct i2c_adapter adapter;
f2ce9faf 1000 u32 force_bit;
c2b9152f 1001 u32 reg0;
f0f59a00 1002 i915_reg_t gpio_reg;
c167a6fc 1003 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1004 struct drm_i915_private *dev_priv;
1005};
1006
f4c956ad 1007struct i915_suspend_saved_registers {
e948e994 1008 u32 saveDSPARB;
ba8bbcf6 1009 u32 saveLVDS;
585fb111
JB
1010 u32 savePP_ON_DELAYS;
1011 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1012 u32 savePP_ON;
1013 u32 savePP_OFF;
1014 u32 savePP_CONTROL;
585fb111 1015 u32 savePP_DIVISOR;
ba8bbcf6 1016 u32 saveFBC_CONTROL;
1f84e550 1017 u32 saveCACHE_MODE_0;
1f84e550 1018 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1019 u32 saveSWF0[16];
1020 u32 saveSWF1[16];
85fa792b 1021 u32 saveSWF3[3];
4b9de737 1022 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1023 u32 savePCH_PORT_HOTPLUG;
9f49c376 1024 u16 saveGCDGMBUS;
f4c956ad 1025};
c85aa885 1026
ddeea5b0
ID
1027struct vlv_s0ix_state {
1028 /* GAM */
1029 u32 wr_watermark;
1030 u32 gfx_prio_ctrl;
1031 u32 arb_mode;
1032 u32 gfx_pend_tlb0;
1033 u32 gfx_pend_tlb1;
1034 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1035 u32 media_max_req_count;
1036 u32 gfx_max_req_count;
1037 u32 render_hwsp;
1038 u32 ecochk;
1039 u32 bsd_hwsp;
1040 u32 blt_hwsp;
1041 u32 tlb_rd_addr;
1042
1043 /* MBC */
1044 u32 g3dctl;
1045 u32 gsckgctl;
1046 u32 mbctl;
1047
1048 /* GCP */
1049 u32 ucgctl1;
1050 u32 ucgctl3;
1051 u32 rcgctl1;
1052 u32 rcgctl2;
1053 u32 rstctl;
1054 u32 misccpctl;
1055
1056 /* GPM */
1057 u32 gfxpause;
1058 u32 rpdeuhwtc;
1059 u32 rpdeuc;
1060 u32 ecobus;
1061 u32 pwrdwnupctl;
1062 u32 rp_down_timeout;
1063 u32 rp_deucsw;
1064 u32 rcubmabdtmr;
1065 u32 rcedata;
1066 u32 spare2gh;
1067
1068 /* Display 1 CZ domain */
1069 u32 gt_imr;
1070 u32 gt_ier;
1071 u32 pm_imr;
1072 u32 pm_ier;
1073 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1074
1075 /* GT SA CZ domain */
1076 u32 tilectl;
1077 u32 gt_fifoctl;
1078 u32 gtlc_wake_ctrl;
1079 u32 gtlc_survive;
1080 u32 pmwgicz;
1081
1082 /* Display 2 CZ domain */
1083 u32 gu_ctl0;
1084 u32 gu_ctl1;
9c25210f 1085 u32 pcbr;
ddeea5b0
ID
1086 u32 clock_gate_dis2;
1087};
1088
bf225f20
CW
1089struct intel_rps_ei {
1090 u32 cz_clock;
1091 u32 render_c0;
1092 u32 media_c0;
31685c25
D
1093};
1094
c85aa885 1095struct intel_gen6_power_mgmt {
d4d70aa5
ID
1096 /*
1097 * work, interrupts_enabled and pm_iir are protected by
1098 * dev_priv->irq_lock
1099 */
c85aa885 1100 struct work_struct work;
d4d70aa5 1101 bool interrupts_enabled;
c85aa885 1102 u32 pm_iir;
59cdb63d 1103
b39fb297
BW
1104 /* Frequencies are stored in potentially platform dependent multiples.
1105 * In other words, *_freq needs to be multiplied by X to be interesting.
1106 * Soft limits are those which are used for the dynamic reclocking done
1107 * by the driver (raise frequencies under heavy loads, and lower for
1108 * lighter loads). Hard limits are those imposed by the hardware.
1109 *
1110 * A distinction is made for overclocking, which is never enabled by
1111 * default, and is considered to be above the hard limit if it's
1112 * possible at all.
1113 */
1114 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1115 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1116 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1117 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1118 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1119 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1120 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1121 u8 rp1_freq; /* "less than" RP0 power/freqency */
1122 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1123
8fb55197
CW
1124 u8 up_threshold; /* Current %busy required to uplock */
1125 u8 down_threshold; /* Current %busy required to downclock */
1126
dd75fdc8
CW
1127 int last_adj;
1128 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1129
8d3afd7d
CW
1130 spinlock_t client_lock;
1131 struct list_head clients;
1132 bool client_boost;
1133
c0951f0c 1134 bool enabled;
1a01ab3b 1135 struct delayed_work delayed_resume_work;
1854d5ca 1136 unsigned boosts;
4fc688ce 1137
2e1b8730 1138 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1139
bf225f20
CW
1140 /* manual wa residency calculations */
1141 struct intel_rps_ei up_ei, down_ei;
1142
4fc688ce
JB
1143 /*
1144 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1145 * Must be taken after struct_mutex if nested. Note that
1146 * this lock may be held for long periods of time when
1147 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1148 */
1149 struct mutex hw_lock;
c85aa885
DV
1150};
1151
1a240d4d
DV
1152/* defined intel_pm.c */
1153extern spinlock_t mchdev_lock;
1154
c85aa885
DV
1155struct intel_ilk_power_mgmt {
1156 u8 cur_delay;
1157 u8 min_delay;
1158 u8 max_delay;
1159 u8 fmax;
1160 u8 fstart;
1161
1162 u64 last_count1;
1163 unsigned long last_time1;
1164 unsigned long chipset_power;
1165 u64 last_count2;
5ed0bdf2 1166 u64 last_time2;
c85aa885
DV
1167 unsigned long gfx_power;
1168 u8 corr;
1169
1170 int c_m;
1171 int r_t;
1172};
1173
c6cb582e
ID
1174struct drm_i915_private;
1175struct i915_power_well;
1176
1177struct i915_power_well_ops {
1178 /*
1179 * Synchronize the well's hw state to match the current sw state, for
1180 * example enable/disable it based on the current refcount. Called
1181 * during driver init and resume time, possibly after first calling
1182 * the enable/disable handlers.
1183 */
1184 void (*sync_hw)(struct drm_i915_private *dev_priv,
1185 struct i915_power_well *power_well);
1186 /*
1187 * Enable the well and resources that depend on it (for example
1188 * interrupts located on the well). Called after the 0->1 refcount
1189 * transition.
1190 */
1191 void (*enable)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193 /*
1194 * Disable the well and resources that depend on it. Called after
1195 * the 1->0 refcount transition.
1196 */
1197 void (*disable)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /* Returns the hw enabled state. */
1200 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202};
1203
a38911a3
WX
1204/* Power well structure for haswell */
1205struct i915_power_well {
c1ca727f 1206 const char *name;
6f3ef5dd 1207 bool always_on;
a38911a3
WX
1208 /* power well enable/disable usage count */
1209 int count;
bfafe93a
ID
1210 /* cached hw enabled state */
1211 bool hw_enabled;
c1ca727f 1212 unsigned long domains;
77961eb9 1213 unsigned long data;
c6cb582e 1214 const struct i915_power_well_ops *ops;
a38911a3
WX
1215};
1216
83c00f55 1217struct i915_power_domains {
baa70707
ID
1218 /*
1219 * Power wells needed for initialization at driver init and suspend
1220 * time are on. They are kept on until after the first modeset.
1221 */
1222 bool init_power_on;
0d116a29 1223 bool initializing;
c1ca727f 1224 int power_well_count;
baa70707 1225
83c00f55 1226 struct mutex lock;
1da51581 1227 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1228 struct i915_power_well *power_wells;
83c00f55
ID
1229};
1230
35a85ac6 1231#define MAX_L3_SLICES 2
a4da4fa4 1232struct intel_l3_parity {
35a85ac6 1233 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1234 struct work_struct error_work;
35a85ac6 1235 int which_slice;
a4da4fa4
DV
1236};
1237
4b5aed62 1238struct i915_gem_mm {
4b5aed62
DV
1239 /** Memory allocator for GTT stolen memory */
1240 struct drm_mm stolen;
92e97d2f
PZ
1241 /** Protects the usage of the GTT stolen memory allocator. This is
1242 * always the inner lock when overlapping with struct_mutex. */
1243 struct mutex stolen_lock;
1244
4b5aed62
DV
1245 /** List of all objects in gtt_space. Used to restore gtt
1246 * mappings on resume */
1247 struct list_head bound_list;
1248 /**
1249 * List of objects which are not bound to the GTT (thus
1250 * are idle and not used by the GPU) but still have
1251 * (presumably uncached) pages still attached.
1252 */
1253 struct list_head unbound_list;
1254
1255 /** Usable portion of the GTT for GEM */
1256 unsigned long stolen_base; /* limited to low memory (32-bit) */
1257
4b5aed62
DV
1258 /** PPGTT used for aliasing the PPGTT with the GTT */
1259 struct i915_hw_ppgtt *aliasing_ppgtt;
1260
2cfcd32a 1261 struct notifier_block oom_notifier;
ceabbba5 1262 struct shrinker shrinker;
4b5aed62
DV
1263 bool shrinker_no_lock_stealing;
1264
4b5aed62
DV
1265 /** LRU list of objects with fence regs on them. */
1266 struct list_head fence_list;
1267
1268 /**
1269 * We leave the user IRQ off as much as possible,
1270 * but this means that requests will finish and never
1271 * be retired once the system goes idle. Set a timer to
1272 * fire periodically while the ring is running. When it
1273 * fires, go retire requests.
1274 */
1275 struct delayed_work retire_work;
1276
b29c19b6
CW
1277 /**
1278 * When we detect an idle GPU, we want to turn on
1279 * powersaving features. So once we see that there
1280 * are no more requests outstanding and no more
1281 * arrive within a small period of time, we fire
1282 * off the idle_work.
1283 */
1284 struct delayed_work idle_work;
1285
4b5aed62
DV
1286 /**
1287 * Are we in a non-interruptible section of code like
1288 * modesetting?
1289 */
1290 bool interruptible;
1291
f62a0076
CW
1292 /**
1293 * Is the GPU currently considered idle, or busy executing userspace
1294 * requests? Whilst idle, we attempt to power down the hardware and
1295 * display clocks. In order to reduce the effect on performance, there
1296 * is a slight delay before we do so.
1297 */
1298 bool busy;
1299
bdf1e7e3
DV
1300 /* the indicator for dispatch video commands on two BSD rings */
1301 int bsd_ring_dispatch_index;
1302
4b5aed62
DV
1303 /** Bit 6 swizzling required for X tiling */
1304 uint32_t bit_6_swizzle_x;
1305 /** Bit 6 swizzling required for Y tiling */
1306 uint32_t bit_6_swizzle_y;
1307
4b5aed62 1308 /* accounting, useful for userland debugging */
c20e8355 1309 spinlock_t object_stat_lock;
4b5aed62
DV
1310 size_t object_memory;
1311 u32 object_count;
1312};
1313
edc3d884 1314struct drm_i915_error_state_buf {
0a4cd7c8 1315 struct drm_i915_private *i915;
edc3d884
MK
1316 unsigned bytes;
1317 unsigned size;
1318 int err;
1319 u8 *buf;
1320 loff_t start;
1321 loff_t pos;
1322};
1323
fc16b48b
MK
1324struct i915_error_state_file_priv {
1325 struct drm_device *dev;
1326 struct drm_i915_error_state *error;
1327};
1328
99584db3
DV
1329struct i915_gpu_error {
1330 /* For hangcheck timer */
1331#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1332#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1333 /* Hang gpu twice in this window and your context gets banned */
1334#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1335
737b1506
CW
1336 struct workqueue_struct *hangcheck_wq;
1337 struct delayed_work hangcheck_work;
99584db3
DV
1338
1339 /* For reset and error_state handling. */
1340 spinlock_t lock;
1341 /* Protected by the above dev->gpu_error.lock. */
1342 struct drm_i915_error_state *first_error;
094f9a54
CW
1343
1344 unsigned long missed_irq_rings;
1345
1f83fee0 1346 /**
2ac0f450 1347 * State variable controlling the reset flow and count
1f83fee0 1348 *
2ac0f450
MK
1349 * This is a counter which gets incremented when reset is triggered,
1350 * and again when reset has been handled. So odd values (lowest bit set)
1351 * means that reset is in progress and even values that
1352 * (reset_counter >> 1):th reset was successfully completed.
1353 *
1354 * If reset is not completed succesfully, the I915_WEDGE bit is
1355 * set meaning that hardware is terminally sour and there is no
1356 * recovery. All waiters on the reset_queue will be woken when
1357 * that happens.
1358 *
1359 * This counter is used by the wait_seqno code to notice that reset
1360 * event happened and it needs to restart the entire ioctl (since most
1361 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1362 *
1363 * This is important for lock-free wait paths, where no contended lock
1364 * naturally enforces the correct ordering between the bail-out of the
1365 * waiter and the gpu reset work code.
1f83fee0
DV
1366 */
1367 atomic_t reset_counter;
1368
1f83fee0 1369#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1370#define I915_WEDGED (1 << 31)
1f83fee0
DV
1371
1372 /**
1373 * Waitqueue to signal when the reset has completed. Used by clients
1374 * that wait for dev_priv->mm.wedged to settle.
1375 */
1376 wait_queue_head_t reset_queue;
33196ded 1377
88b4aa87
MK
1378 /* Userspace knobs for gpu hang simulation;
1379 * combines both a ring mask, and extra flags
1380 */
1381 u32 stop_rings;
1382#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1383#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1384
1385 /* For missed irq/seqno simulation. */
1386 unsigned int test_irq_rings;
6689c167
MA
1387
1388 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1389 bool reload_in_reset;
99584db3
DV
1390};
1391
b8efb17b
ZR
1392enum modeset_restore {
1393 MODESET_ON_LID_OPEN,
1394 MODESET_DONE,
1395 MODESET_SUSPENDED,
1396};
1397
500ea70d
RV
1398#define DP_AUX_A 0x40
1399#define DP_AUX_B 0x10
1400#define DP_AUX_C 0x20
1401#define DP_AUX_D 0x30
1402
11c1b657
XZ
1403#define DDC_PIN_B 0x05
1404#define DDC_PIN_C 0x04
1405#define DDC_PIN_D 0x06
1406
6acab15a 1407struct ddi_vbt_port_info {
ce4dd49e
DL
1408 /*
1409 * This is an index in the HDMI/DVI DDI buffer translation table.
1410 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1411 * populate this field.
1412 */
1413#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1414 uint8_t hdmi_level_shift;
311a2094
PZ
1415
1416 uint8_t supports_dvi:1;
1417 uint8_t supports_hdmi:1;
1418 uint8_t supports_dp:1;
500ea70d
RV
1419
1420 uint8_t alternate_aux_channel;
11c1b657 1421 uint8_t alternate_ddc_pin;
75067dde
AK
1422
1423 uint8_t dp_boost_level;
1424 uint8_t hdmi_boost_level;
6acab15a
PZ
1425};
1426
bfd7ebda
RV
1427enum psr_lines_to_wait {
1428 PSR_0_LINES_TO_WAIT = 0,
1429 PSR_1_LINE_TO_WAIT,
1430 PSR_4_LINES_TO_WAIT,
1431 PSR_8_LINES_TO_WAIT
83a7280e
PB
1432};
1433
41aa3448
RV
1434struct intel_vbt_data {
1435 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1436 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1437
1438 /* Feature bits */
1439 unsigned int int_tv_support:1;
1440 unsigned int lvds_dither:1;
1441 unsigned int lvds_vbt:1;
1442 unsigned int int_crt_support:1;
1443 unsigned int lvds_use_ssc:1;
1444 unsigned int display_clock_mode:1;
1445 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1446 unsigned int has_mipi:1;
41aa3448
RV
1447 int lvds_ssc_freq;
1448 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1449
83a7280e
PB
1450 enum drrs_support_type drrs_type;
1451
41aa3448
RV
1452 /* eDP */
1453 int edp_rate;
1454 int edp_lanes;
1455 int edp_preemphasis;
1456 int edp_vswing;
1457 bool edp_initialized;
1458 bool edp_support;
1459 int edp_bpp;
1460 struct edp_power_seq edp_pps;
1461
bfd7ebda
RV
1462 struct {
1463 bool full_link;
1464 bool require_aux_wakeup;
1465 int idle_frames;
1466 enum psr_lines_to_wait lines_to_wait;
1467 int tp1_wakeup_time;
1468 int tp2_tp3_wakeup_time;
1469 } psr;
1470
f00076d2
JN
1471 struct {
1472 u16 pwm_freq_hz;
39fbc9c8 1473 bool present;
f00076d2 1474 bool active_low_pwm;
1de6068e 1475 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1476 } backlight;
1477
d17c5443
SK
1478 /* MIPI DSI */
1479 struct {
3e6bd011 1480 u16 port;
d17c5443 1481 u16 panel_id;
d3b542fc
SK
1482 struct mipi_config *config;
1483 struct mipi_pps_data *pps;
1484 u8 seq_version;
1485 u32 size;
1486 u8 *data;
1487 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1488 } dsi;
1489
41aa3448
RV
1490 int crt_ddc_pin;
1491
1492 int child_dev_num;
768f69c9 1493 union child_device_config *child_dev;
6acab15a
PZ
1494
1495 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1496};
1497
77c122bc
VS
1498enum intel_ddb_partitioning {
1499 INTEL_DDB_PART_1_2,
1500 INTEL_DDB_PART_5_6, /* IVB+ */
1501};
1502
1fd527cc
VS
1503struct intel_wm_level {
1504 bool enable;
1505 uint32_t pri_val;
1506 uint32_t spr_val;
1507 uint32_t cur_val;
1508 uint32_t fbc_val;
1509};
1510
820c1980 1511struct ilk_wm_values {
609cedef
VS
1512 uint32_t wm_pipe[3];
1513 uint32_t wm_lp[3];
1514 uint32_t wm_lp_spr[3];
1515 uint32_t wm_linetime[3];
1516 bool enable_fbc_wm;
1517 enum intel_ddb_partitioning partitioning;
1518};
1519
262cd2e1
VS
1520struct vlv_pipe_wm {
1521 uint16_t primary;
1522 uint16_t sprite[2];
1523 uint8_t cursor;
1524};
ae80152d 1525
262cd2e1
VS
1526struct vlv_sr_wm {
1527 uint16_t plane;
1528 uint8_t cursor;
1529};
ae80152d 1530
262cd2e1
VS
1531struct vlv_wm_values {
1532 struct vlv_pipe_wm pipe[3];
1533 struct vlv_sr_wm sr;
0018fda1
VS
1534 struct {
1535 uint8_t cursor;
1536 uint8_t sprite[2];
1537 uint8_t primary;
1538 } ddl[3];
6eb1a681
VS
1539 uint8_t level;
1540 bool cxsr;
0018fda1
VS
1541};
1542
c193924e 1543struct skl_ddb_entry {
16160e3d 1544 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1545};
1546
1547static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1548{
16160e3d 1549 return entry->end - entry->start;
c193924e
DL
1550}
1551
08db6652
DL
1552static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1553 const struct skl_ddb_entry *e2)
1554{
1555 if (e1->start == e2->start && e1->end == e2->end)
1556 return true;
1557
1558 return false;
1559}
1560
c193924e 1561struct skl_ddb_allocation {
34bb56af 1562 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1563 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1564 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1565};
1566
2ac96d2a
PB
1567struct skl_wm_values {
1568 bool dirty[I915_MAX_PIPES];
c193924e 1569 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1570 uint32_t wm_linetime[I915_MAX_PIPES];
1571 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1572 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1573};
1574
1575struct skl_wm_level {
1576 bool plane_en[I915_MAX_PLANES];
1577 uint16_t plane_res_b[I915_MAX_PLANES];
1578 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1579};
1580
c67a470b 1581/*
765dab67
PZ
1582 * This struct helps tracking the state needed for runtime PM, which puts the
1583 * device in PCI D3 state. Notice that when this happens, nothing on the
1584 * graphics device works, even register access, so we don't get interrupts nor
1585 * anything else.
c67a470b 1586 *
765dab67
PZ
1587 * Every piece of our code that needs to actually touch the hardware needs to
1588 * either call intel_runtime_pm_get or call intel_display_power_get with the
1589 * appropriate power domain.
a8a8bd54 1590 *
765dab67
PZ
1591 * Our driver uses the autosuspend delay feature, which means we'll only really
1592 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1593 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1594 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1595 *
1596 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1597 * goes back to false exactly before we reenable the IRQs. We use this variable
1598 * to check if someone is trying to enable/disable IRQs while they're supposed
1599 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1600 * case it happens.
c67a470b 1601 *
765dab67 1602 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1603 */
5d584b2e
PZ
1604struct i915_runtime_pm {
1605 bool suspended;
2aeb7d3a 1606 bool irqs_enabled;
c67a470b
PZ
1607};
1608
926321d5
DV
1609enum intel_pipe_crc_source {
1610 INTEL_PIPE_CRC_SOURCE_NONE,
1611 INTEL_PIPE_CRC_SOURCE_PLANE1,
1612 INTEL_PIPE_CRC_SOURCE_PLANE2,
1613 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1614 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1615 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1616 INTEL_PIPE_CRC_SOURCE_TV,
1617 INTEL_PIPE_CRC_SOURCE_DP_B,
1618 INTEL_PIPE_CRC_SOURCE_DP_C,
1619 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1620 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1621 INTEL_PIPE_CRC_SOURCE_MAX,
1622};
1623
8bf1e9f1 1624struct intel_pipe_crc_entry {
ac2300d4 1625 uint32_t frame;
8bf1e9f1
SH
1626 uint32_t crc[5];
1627};
1628
b2c88f5b 1629#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1630struct intel_pipe_crc {
d538bbdf
DL
1631 spinlock_t lock;
1632 bool opened; /* exclusive access to the result file */
e5f75aca 1633 struct intel_pipe_crc_entry *entries;
926321d5 1634 enum intel_pipe_crc_source source;
d538bbdf 1635 int head, tail;
07144428 1636 wait_queue_head_t wq;
8bf1e9f1
SH
1637};
1638
f99d7069
DV
1639struct i915_frontbuffer_tracking {
1640 struct mutex lock;
1641
1642 /*
1643 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1644 * scheduled flips.
1645 */
1646 unsigned busy_bits;
1647 unsigned flip_bits;
1648};
1649
7225342a 1650struct i915_wa_reg {
f0f59a00 1651 i915_reg_t addr;
7225342a
MK
1652 u32 value;
1653 /* bitmask representing WA bits */
1654 u32 mask;
1655};
1656
1657#define I915_MAX_WA_REGS 16
1658
1659struct i915_workarounds {
1660 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1661 u32 count;
1662};
1663
cf9d2890
YZ
1664struct i915_virtual_gpu {
1665 bool active;
1666};
1667
5f19e2bf
JH
1668struct i915_execbuffer_params {
1669 struct drm_device *dev;
1670 struct drm_file *file;
1671 uint32_t dispatch_flags;
1672 uint32_t args_batch_start_offset;
af98714e 1673 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1674 struct intel_engine_cs *ring;
1675 struct drm_i915_gem_object *batch_obj;
1676 struct intel_context *ctx;
6a6ae79a 1677 struct drm_i915_gem_request *request;
5f19e2bf
JH
1678};
1679
aa363136
MR
1680/* used in computing the new watermarks state */
1681struct intel_wm_config {
1682 unsigned int num_pipes_active;
1683 bool sprites_enabled;
1684 bool sprites_scaled;
1685};
1686
77fec556 1687struct drm_i915_private {
f4c956ad 1688 struct drm_device *dev;
efab6d8d 1689 struct kmem_cache *objects;
e20d2ab7 1690 struct kmem_cache *vmas;
efab6d8d 1691 struct kmem_cache *requests;
f4c956ad 1692
5c969aa7 1693 const struct intel_device_info info;
f4c956ad
DV
1694
1695 int relative_constants_mode;
1696
1697 void __iomem *regs;
1698
907b28c5 1699 struct intel_uncore uncore;
f4c956ad 1700
cf9d2890
YZ
1701 struct i915_virtual_gpu vgpu;
1702
33a732f4
AD
1703 struct intel_guc guc;
1704
eb805623
DV
1705 struct intel_csr csr;
1706
5ea6e5e3 1707 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1708
f4c956ad
DV
1709 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1710 * controller on different i2c buses. */
1711 struct mutex gmbus_mutex;
1712
1713 /**
1714 * Base address of the gmbus and gpio block.
1715 */
1716 uint32_t gpio_mmio_base;
1717
b6fdd0f2
SS
1718 /* MMIO base address for MIPI regs */
1719 uint32_t mipi_mmio_base;
1720
443a389f
VS
1721 uint32_t psr_mmio_base;
1722
28c70f16
DV
1723 wait_queue_head_t gmbus_wait_queue;
1724
f4c956ad 1725 struct pci_dev *bridge_dev;
a4872ba6 1726 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1727 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1728 uint32_t last_seqno, next_seqno;
f4c956ad 1729
ba8286fa 1730 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1731 struct resource mch_res;
1732
f4c956ad
DV
1733 /* protects the irq masks */
1734 spinlock_t irq_lock;
1735
84c33a64
SG
1736 /* protects the mmio flip data */
1737 spinlock_t mmio_flip_lock;
1738
f8b79e58
ID
1739 bool display_irqs_enabled;
1740
9ee32fea
DV
1741 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1742 struct pm_qos_request pm_qos;
1743
a580516d
VS
1744 /* Sideband mailbox protection */
1745 struct mutex sb_lock;
f4c956ad
DV
1746
1747 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1748 union {
1749 u32 irq_mask;
1750 u32 de_irq_mask[I915_MAX_PIPES];
1751 };
f4c956ad 1752 u32 gt_irq_mask;
605cd25b 1753 u32 pm_irq_mask;
a6706b45 1754 u32 pm_rps_events;
91d181dd 1755 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1756
5fcece80 1757 struct i915_hotplug hotplug;
5c3fe8b0 1758 struct i915_fbc fbc;
439d7ac0 1759 struct i915_drrs drrs;
f4c956ad 1760 struct intel_opregion opregion;
41aa3448 1761 struct intel_vbt_data vbt;
f4c956ad 1762
d9ceb816
JB
1763 bool preserve_bios_swizzle;
1764
f4c956ad
DV
1765 /* overlay */
1766 struct intel_overlay *overlay;
f4c956ad 1767
58c68779 1768 /* backlight registers and fields in struct intel_panel */
07f11d49 1769 struct mutex backlight_lock;
31ad8ec6 1770
f4c956ad 1771 /* LVDS info */
f4c956ad
DV
1772 bool no_aux_handshake;
1773
e39b999a
VS
1774 /* protects panel power sequencer state */
1775 struct mutex pps_mutex;
1776
f4c956ad 1777 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1778 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1779
1780 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1781 unsigned int skl_boot_cdclk;
44913155 1782 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1783 unsigned int max_dotclk_freq;
6bcda4f0 1784 unsigned int hpll_freq;
bfa7df01 1785 unsigned int czclk_freq;
f4c956ad 1786
645416f5
DV
1787 /**
1788 * wq - Driver workqueue for GEM.
1789 *
1790 * NOTE: Work items scheduled here are not allowed to grab any modeset
1791 * locks, for otherwise the flushing done in the pageflip code will
1792 * result in deadlocks.
1793 */
f4c956ad
DV
1794 struct workqueue_struct *wq;
1795
1796 /* Display functions */
1797 struct drm_i915_display_funcs display;
1798
1799 /* PCH chipset type */
1800 enum intel_pch pch_type;
17a303ec 1801 unsigned short pch_id;
f4c956ad
DV
1802
1803 unsigned long quirks;
1804
b8efb17b
ZR
1805 enum modeset_restore modeset_restore;
1806 struct mutex modeset_restore_lock;
673a394b 1807
a7bbbd63 1808 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1809 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1810
4b5aed62 1811 struct i915_gem_mm mm;
ad46cb53
CW
1812 DECLARE_HASHTABLE(mm_structs, 7);
1813 struct mutex mm_lock;
8781342d 1814
8781342d
DV
1815 /* Kernel Modesetting */
1816
9b9d172d 1817 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1818
76c4ac04
DL
1819 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1820 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1821 wait_queue_head_t pending_flip_queue;
1822
c4597872
DV
1823#ifdef CONFIG_DEBUG_FS
1824 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1825#endif
1826
e72f9fbf
DV
1827 int num_shared_dpll;
1828 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1829 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1830
7225342a 1831 struct i915_workarounds workarounds;
888b5995 1832
652c393a
JB
1833 /* Reclocking support */
1834 bool render_reclock_avail;
f99d7069
DV
1835
1836 struct i915_frontbuffer_tracking fb_tracking;
1837
652c393a 1838 u16 orig_clock;
f97108d1 1839
c4804411 1840 bool mchbar_need_disable;
f97108d1 1841
a4da4fa4
DV
1842 struct intel_l3_parity l3_parity;
1843
59124506
BW
1844 /* Cannot be determined by PCIID. You must always read a register. */
1845 size_t ellc_size;
1846
c6a828d3 1847 /* gen6+ rps state */
c85aa885 1848 struct intel_gen6_power_mgmt rps;
c6a828d3 1849
20e4d407
DV
1850 /* ilk-only ips/rps state. Everything in here is protected by the global
1851 * mchdev_lock in intel_pm.c */
c85aa885 1852 struct intel_ilk_power_mgmt ips;
b5e50c3f 1853
83c00f55 1854 struct i915_power_domains power_domains;
a38911a3 1855
a031d709 1856 struct i915_psr psr;
3f51e471 1857
99584db3 1858 struct i915_gpu_error gpu_error;
ae681d96 1859
c9cddffc
JB
1860 struct drm_i915_gem_object *vlv_pctx;
1861
0695726e 1862#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1863 /* list of fbdev register on this device */
1864 struct intel_fbdev *fbdev;
82e3b8c1 1865 struct work_struct fbdev_suspend_work;
4520f53a 1866#endif
e953fd7b
CW
1867
1868 struct drm_property *broadcast_rgb_property;
3f43c48d 1869 struct drm_property *force_audio_property;
e3689190 1870
58fddc28 1871 /* hda/i915 audio component */
51e1d83c 1872 struct i915_audio_component *audio_component;
58fddc28 1873 bool audio_component_registered;
4a21ef7d
LY
1874 /**
1875 * av_mutex - mutex for audio/video sync
1876 *
1877 */
1878 struct mutex av_mutex;
58fddc28 1879
254f965c 1880 uint32_t hw_context_size;
a33afea5 1881 struct list_head context_list;
f4c956ad 1882
3e68320e 1883 u32 fdi_rx_config;
68d18ad7 1884
70722468
VS
1885 u32 chv_phy_control;
1886
842f1c8b 1887 u32 suspend_count;
bc87229f 1888 bool suspended_to_idle;
f4c956ad 1889 struct i915_suspend_saved_registers regfile;
ddeea5b0 1890 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1891
53615a5e
VS
1892 struct {
1893 /*
1894 * Raw watermark latency values:
1895 * in 0.1us units for WM0,
1896 * in 0.5us units for WM1+.
1897 */
1898 /* primary */
1899 uint16_t pri_latency[5];
1900 /* sprite */
1901 uint16_t spr_latency[5];
1902 /* cursor */
1903 uint16_t cur_latency[5];
2af30a5c
PB
1904 /*
1905 * Raw watermark memory latency values
1906 * for SKL for all 8 levels
1907 * in 1us units.
1908 */
1909 uint16_t skl_latency[8];
609cedef 1910
aa363136
MR
1911 /* Committed wm config */
1912 struct intel_wm_config config;
1913
2d41c0b5
PB
1914 /*
1915 * The skl_wm_values structure is a bit too big for stack
1916 * allocation, so we keep the staging struct where we store
1917 * intermediate results here instead.
1918 */
1919 struct skl_wm_values skl_results;
1920
609cedef 1921 /* current hardware state */
2d41c0b5
PB
1922 union {
1923 struct ilk_wm_values hw;
1924 struct skl_wm_values skl_hw;
0018fda1 1925 struct vlv_wm_values vlv;
2d41c0b5 1926 };
58590c14
VS
1927
1928 uint8_t max_level;
53615a5e
VS
1929 } wm;
1930
8a187455
PZ
1931 struct i915_runtime_pm pm;
1932
a83014d3
OM
1933 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1934 struct {
5f19e2bf 1935 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1936 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1937 struct list_head *vmas);
a83014d3
OM
1938 int (*init_rings)(struct drm_device *dev);
1939 void (*cleanup_ring)(struct intel_engine_cs *ring);
1940 void (*stop_ring)(struct intel_engine_cs *ring);
1941 } gt;
1942
9e458034
SJ
1943 bool edp_low_vswing;
1944
3be60de9
VS
1945 /* perform PHY state sanity checks? */
1946 bool chv_phy_assert[2];
1947
bdf1e7e3
DV
1948 /*
1949 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1950 * will be rejected. Instead look for a better place.
1951 */
77fec556 1952};
1da177e4 1953
2c1792a1
CW
1954static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1955{
1956 return dev->dev_private;
1957}
1958
888d0d42
ID
1959static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1960{
1961 return to_i915(dev_get_drvdata(dev));
1962}
1963
33a732f4
AD
1964static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1965{
1966 return container_of(guc, struct drm_i915_private, guc);
1967}
1968
b4519513
CW
1969/* Iterate over initialised rings */
1970#define for_each_ring(ring__, dev_priv__, i__) \
1971 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1972 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1973
b1d7e4b4
WF
1974enum hdmi_force_audio {
1975 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1976 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1977 HDMI_AUDIO_AUTO, /* trust EDID */
1978 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1979};
1980
190d6cd5 1981#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1982
37e680a1
CW
1983struct drm_i915_gem_object_ops {
1984 /* Interface between the GEM object and its backing storage.
1985 * get_pages() is called once prior to the use of the associated set
1986 * of pages before to binding them into the GTT, and put_pages() is
1987 * called after we no longer need them. As we expect there to be
1988 * associated cost with migrating pages between the backing storage
1989 * and making them available for the GPU (e.g. clflush), we may hold
1990 * onto the pages after they are no longer referenced by the GPU
1991 * in case they may be used again shortly (for example migrating the
1992 * pages to a different memory domain within the GTT). put_pages()
1993 * will therefore most likely be called when the object itself is
1994 * being released or under memory pressure (where we attempt to
1995 * reap pages for the shrinker).
1996 */
1997 int (*get_pages)(struct drm_i915_gem_object *);
1998 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1999 int (*dmabuf_export)(struct drm_i915_gem_object *);
2000 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2001};
2002
a071fa00
DV
2003/*
2004 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2005 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2006 * doesn't mean that the hw necessarily already scans it out, but that any
2007 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2008 *
2009 * We have one bit per pipe and per scanout plane type.
2010 */
d1b9d039
SAK
2011#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2012#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2013#define INTEL_FRONTBUFFER_BITS \
2014 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2015#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2016 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2017#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2018 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2019#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2020 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2021#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2022 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2023#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2024 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2025
673a394b 2026struct drm_i915_gem_object {
c397b908 2027 struct drm_gem_object base;
673a394b 2028
37e680a1
CW
2029 const struct drm_i915_gem_object_ops *ops;
2030
2f633156
BW
2031 /** List of VMAs backed by this object */
2032 struct list_head vma_list;
2033
c1ad11fc
CW
2034 /** Stolen memory for this object, instead of being backed by shmem. */
2035 struct drm_mm_node *stolen;
35c20a60 2036 struct list_head global_list;
673a394b 2037
b4716185 2038 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2039 /** Used in execbuf to temporarily hold a ref */
2040 struct list_head obj_exec_link;
673a394b 2041
8d9d5744 2042 struct list_head batch_pool_link;
493018dc 2043
673a394b 2044 /**
65ce3027
CW
2045 * This is set if the object is on the active lists (has pending
2046 * rendering and so a non-zero seqno), and is not set if it i s on
2047 * inactive (ready to be unbound) list.
673a394b 2048 */
b4716185 2049 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2050
2051 /**
2052 * This is set if the object has been written to since last bound
2053 * to the GTT
2054 */
0206e353 2055 unsigned int dirty:1;
778c3544
DV
2056
2057 /**
2058 * Fence register bits (if any) for this object. Will be set
2059 * as needed when mapped into the GTT.
2060 * Protected by dev->struct_mutex.
778c3544 2061 */
4b9de737 2062 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2063
778c3544
DV
2064 /**
2065 * Advice: are the backing pages purgeable?
2066 */
0206e353 2067 unsigned int madv:2;
778c3544 2068
778c3544
DV
2069 /**
2070 * Current tiling mode for the object.
2071 */
0206e353 2072 unsigned int tiling_mode:2;
5d82e3e6
CW
2073 /**
2074 * Whether the tiling parameters for the currently associated fence
2075 * register have changed. Note that for the purposes of tracking
2076 * tiling changes we also treat the unfenced register, the register
2077 * slot that the object occupies whilst it executes a fenced
2078 * command (such as BLT on gen2/3), as a "fence".
2079 */
2080 unsigned int fence_dirty:1;
778c3544 2081
75e9e915
DV
2082 /**
2083 * Is the object at the current location in the gtt mappable and
2084 * fenceable? Used to avoid costly recalculations.
2085 */
0206e353 2086 unsigned int map_and_fenceable:1;
75e9e915 2087
fb7d516a
DV
2088 /**
2089 * Whether the current gtt mapping needs to be mappable (and isn't just
2090 * mappable by accident). Track pin and fault separate for a more
2091 * accurate mappable working set.
2092 */
0206e353 2093 unsigned int fault_mappable:1;
fb7d516a 2094
24f3a8cf
AG
2095 /*
2096 * Is the object to be mapped as read-only to the GPU
2097 * Only honoured if hardware has relevant pte bit
2098 */
2099 unsigned long gt_ro:1;
651d794f 2100 unsigned int cache_level:3;
0f71979a 2101 unsigned int cache_dirty:1;
93dfb40c 2102
a071fa00
DV
2103 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2104
8a0c39b1
TU
2105 unsigned int pin_display;
2106
9da3da66 2107 struct sg_table *pages;
a5570178 2108 int pages_pin_count;
ee286370
CW
2109 struct get_page {
2110 struct scatterlist *sg;
2111 int last;
2112 } get_page;
673a394b 2113
1286ff73 2114 /* prime dma-buf support */
9a70cc2a
DA
2115 void *dma_buf_vmapping;
2116 int vmapping_count;
2117
b4716185
CW
2118 /** Breadcrumb of last rendering to the buffer.
2119 * There can only be one writer, but we allow for multiple readers.
2120 * If there is a writer that necessarily implies that all other
2121 * read requests are complete - but we may only be lazily clearing
2122 * the read requests. A read request is naturally the most recent
2123 * request on a ring, so we may have two different write and read
2124 * requests on one ring where the write request is older than the
2125 * read request. This allows for the CPU to read from an active
2126 * buffer by only waiting for the write to complete.
2127 * */
2128 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2129 struct drm_i915_gem_request *last_write_req;
caea7476 2130 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2131 struct drm_i915_gem_request *last_fenced_req;
673a394b 2132
778c3544 2133 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2134 uint32_t stride;
673a394b 2135
80075d49
DV
2136 /** References from framebuffers, locks out tiling changes. */
2137 unsigned long framebuffer_references;
2138
280b713b 2139 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2140 unsigned long *bit_17;
280b713b 2141
5cc9ed4b 2142 union {
6a2c4232
CW
2143 /** for phy allocated objects */
2144 struct drm_dma_handle *phys_handle;
2145
5cc9ed4b
CW
2146 struct i915_gem_userptr {
2147 uintptr_t ptr;
2148 unsigned read_only :1;
2149 unsigned workers :4;
2150#define I915_GEM_USERPTR_MAX_WORKERS 15
2151
ad46cb53
CW
2152 struct i915_mm_struct *mm;
2153 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2154 struct work_struct *work;
2155 } userptr;
2156 };
2157};
62b8b215 2158#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2159
a071fa00
DV
2160void i915_gem_track_fb(struct drm_i915_gem_object *old,
2161 struct drm_i915_gem_object *new,
2162 unsigned frontbuffer_bits);
2163
673a394b
EA
2164/**
2165 * Request queue structure.
2166 *
2167 * The request queue allows us to note sequence numbers that have been emitted
2168 * and may be associated with active buffers to be retired.
2169 *
97b2a6a1
JH
2170 * By keeping this list, we can avoid having to do questionable sequence
2171 * number comparisons on buffer last_read|write_seqno. It also allows an
2172 * emission time to be associated with the request for tracking how far ahead
2173 * of the GPU the submission is.
b3a38998
NH
2174 *
2175 * The requests are reference counted, so upon creation they should have an
2176 * initial reference taken using kref_init
673a394b
EA
2177 */
2178struct drm_i915_gem_request {
abfe262a
JH
2179 struct kref ref;
2180
852835f3 2181 /** On Which ring this request was generated */
efab6d8d 2182 struct drm_i915_private *i915;
a4872ba6 2183 struct intel_engine_cs *ring;
852835f3 2184
673a394b
EA
2185 /** GEM sequence number associated with this request. */
2186 uint32_t seqno;
2187
7d736f4f
MK
2188 /** Position in the ringbuffer of the start of the request */
2189 u32 head;
2190
72f95afa
NH
2191 /**
2192 * Position in the ringbuffer of the start of the postfix.
2193 * This is required to calculate the maximum available ringbuffer
2194 * space without overwriting the postfix.
2195 */
2196 u32 postfix;
2197
2198 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2199 u32 tail;
2200
b3a38998 2201 /**
a8c6ecb3 2202 * Context and ring buffer related to this request
b3a38998
NH
2203 * Contexts are refcounted, so when this request is associated with a
2204 * context, we must increment the context's refcount, to guarantee that
2205 * it persists while any request is linked to it. Requests themselves
2206 * are also refcounted, so the request will only be freed when the last
2207 * reference to it is dismissed, and the code in
2208 * i915_gem_request_free() will then decrement the refcount on the
2209 * context.
2210 */
273497e5 2211 struct intel_context *ctx;
98e1bd4a 2212 struct intel_ringbuffer *ringbuf;
0e50e96b 2213
dc4be607
JH
2214 /** Batch buffer related to this request if any (used for
2215 error state dump only) */
7d736f4f
MK
2216 struct drm_i915_gem_object *batch_obj;
2217
673a394b
EA
2218 /** Time at which this request was emitted, in jiffies. */
2219 unsigned long emitted_jiffies;
2220
b962442e 2221 /** global list entry for this request */
673a394b 2222 struct list_head list;
b962442e 2223
f787a5f5 2224 struct drm_i915_file_private *file_priv;
b962442e
EA
2225 /** file_priv list entry for this request */
2226 struct list_head client_list;
67e2937b 2227
071c92de
MK
2228 /** process identifier submitting this request */
2229 struct pid *pid;
2230
6d3d8274
NH
2231 /**
2232 * The ELSP only accepts two elements at a time, so we queue
2233 * context/tail pairs on a given queue (ring->execlist_queue) until the
2234 * hardware is available. The queue serves a double purpose: we also use
2235 * it to keep track of the up to 2 contexts currently in the hardware
2236 * (usually one in execution and the other queued up by the GPU): We
2237 * only remove elements from the head of the queue when the hardware
2238 * informs us that an element has been completed.
2239 *
2240 * All accesses to the queue are mediated by a spinlock
2241 * (ring->execlist_lock).
2242 */
2243
2244 /** Execlist link in the submission queue.*/
2245 struct list_head execlist_link;
2246
2247 /** Execlists no. of times this request has been sent to the ELSP */
2248 int elsp_submitted;
2249
673a394b
EA
2250};
2251
6689cb2b 2252int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2253 struct intel_context *ctx,
2254 struct drm_i915_gem_request **req_out);
29b1b415 2255void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2256void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2257int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2258 struct drm_file *file);
abfe262a 2259
b793a00a
JH
2260static inline uint32_t
2261i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2262{
2263 return req ? req->seqno : 0;
2264}
2265
2266static inline struct intel_engine_cs *
2267i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2268{
2269 return req ? req->ring : NULL;
2270}
2271
b2cfe0ab 2272static inline struct drm_i915_gem_request *
abfe262a
JH
2273i915_gem_request_reference(struct drm_i915_gem_request *req)
2274{
b2cfe0ab
CW
2275 if (req)
2276 kref_get(&req->ref);
2277 return req;
abfe262a
JH
2278}
2279
2280static inline void
2281i915_gem_request_unreference(struct drm_i915_gem_request *req)
2282{
f245860e 2283 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2284 kref_put(&req->ref, i915_gem_request_free);
2285}
2286
41037f9f
CW
2287static inline void
2288i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2289{
b833bb61
ML
2290 struct drm_device *dev;
2291
2292 if (!req)
2293 return;
41037f9f 2294
b833bb61
ML
2295 dev = req->ring->dev;
2296 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2297 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2298}
2299
abfe262a
JH
2300static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2301 struct drm_i915_gem_request *src)
2302{
2303 if (src)
2304 i915_gem_request_reference(src);
2305
2306 if (*pdst)
2307 i915_gem_request_unreference(*pdst);
2308
2309 *pdst = src;
2310}
2311
1b5a433a
JH
2312/*
2313 * XXX: i915_gem_request_completed should be here but currently needs the
2314 * definition of i915_seqno_passed() which is below. It will be moved in
2315 * a later patch when the call to i915_seqno_passed() is obsoleted...
2316 */
2317
351e3db2
BV
2318/*
2319 * A command that requires special handling by the command parser.
2320 */
2321struct drm_i915_cmd_descriptor {
2322 /*
2323 * Flags describing how the command parser processes the command.
2324 *
2325 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2326 * a length mask if not set
2327 * CMD_DESC_SKIP: The command is allowed but does not follow the
2328 * standard length encoding for the opcode range in
2329 * which it falls
2330 * CMD_DESC_REJECT: The command is never allowed
2331 * CMD_DESC_REGISTER: The command should be checked against the
2332 * register whitelist for the appropriate ring
2333 * CMD_DESC_MASTER: The command is allowed if the submitting process
2334 * is the DRM master
2335 */
2336 u32 flags;
2337#define CMD_DESC_FIXED (1<<0)
2338#define CMD_DESC_SKIP (1<<1)
2339#define CMD_DESC_REJECT (1<<2)
2340#define CMD_DESC_REGISTER (1<<3)
2341#define CMD_DESC_BITMASK (1<<4)
2342#define CMD_DESC_MASTER (1<<5)
2343
2344 /*
2345 * The command's unique identification bits and the bitmask to get them.
2346 * This isn't strictly the opcode field as defined in the spec and may
2347 * also include type, subtype, and/or subop fields.
2348 */
2349 struct {
2350 u32 value;
2351 u32 mask;
2352 } cmd;
2353
2354 /*
2355 * The command's length. The command is either fixed length (i.e. does
2356 * not include a length field) or has a length field mask. The flag
2357 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2358 * a length mask. All command entries in a command table must include
2359 * length information.
2360 */
2361 union {
2362 u32 fixed;
2363 u32 mask;
2364 } length;
2365
2366 /*
2367 * Describes where to find a register address in the command to check
2368 * against the ring's register whitelist. Only valid if flags has the
2369 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2370 *
2371 * A non-zero step value implies that the command may access multiple
2372 * registers in sequence (e.g. LRI), in that case step gives the
2373 * distance in dwords between individual offset fields.
351e3db2
BV
2374 */
2375 struct {
2376 u32 offset;
2377 u32 mask;
6a65c5b9 2378 u32 step;
351e3db2
BV
2379 } reg;
2380
2381#define MAX_CMD_DESC_BITMASKS 3
2382 /*
2383 * Describes command checks where a particular dword is masked and
2384 * compared against an expected value. If the command does not match
2385 * the expected value, the parser rejects it. Only valid if flags has
2386 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2387 * are valid.
d4d48035
BV
2388 *
2389 * If the check specifies a non-zero condition_mask then the parser
2390 * only performs the check when the bits specified by condition_mask
2391 * are non-zero.
351e3db2
BV
2392 */
2393 struct {
2394 u32 offset;
2395 u32 mask;
2396 u32 expected;
d4d48035
BV
2397 u32 condition_offset;
2398 u32 condition_mask;
351e3db2
BV
2399 } bits[MAX_CMD_DESC_BITMASKS];
2400};
2401
2402/*
2403 * A table of commands requiring special handling by the command parser.
2404 *
2405 * Each ring has an array of tables. Each table consists of an array of command
2406 * descriptors, which must be sorted with command opcodes in ascending order.
2407 */
2408struct drm_i915_cmd_table {
2409 const struct drm_i915_cmd_descriptor *table;
2410 int count;
2411};
2412
dbbe9127 2413/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2414#define __I915__(p) ({ \
2415 struct drm_i915_private *__p; \
2416 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2417 __p = (struct drm_i915_private *)p; \
2418 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2419 __p = to_i915((struct drm_device *)p); \
2420 else \
2421 BUILD_BUG(); \
2422 __p; \
2423})
dbbe9127 2424#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2425#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2426#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2427
e87a005d
JN
2428#define REVID_FOREVER 0xff
2429/*
2430 * Return true if revision is in range [since,until] inclusive.
2431 *
2432 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2433 */
2434#define IS_REVID(p, since, until) \
2435 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2436
87f1f465
CW
2437#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2438#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2439#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2440#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2441#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2442#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2443#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2444#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2445#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2446#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2447#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2448#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2449#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2450#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2451#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2452#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2453#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2454#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2455#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2456 INTEL_DEVID(dev) == 0x0152 || \
2457 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2458#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2459#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2460#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2461#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2462#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2463#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2464#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2465#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2466#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2467 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2468#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2469 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2470 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2471 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2472/* ULX machines are also considered ULT. */
2473#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2474 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2475#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2476 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2477#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2478 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2479#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2480 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2481/* ULX machines are also considered ULT. */
87f1f465
CW
2482#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2483 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2484#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2485 INTEL_DEVID(dev) == 0x1913 || \
2486 INTEL_DEVID(dev) == 0x1916 || \
2487 INTEL_DEVID(dev) == 0x1921 || \
2488 INTEL_DEVID(dev) == 0x1926)
2489#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2490 INTEL_DEVID(dev) == 0x1915 || \
2491 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2492#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2493 INTEL_DEVID(dev) == 0x5913 || \
2494 INTEL_DEVID(dev) == 0x5916 || \
2495 INTEL_DEVID(dev) == 0x5921 || \
2496 INTEL_DEVID(dev) == 0x5926)
2497#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2498 INTEL_DEVID(dev) == 0x5915 || \
2499 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2500#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2501 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2502#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2503 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2504
b833d685 2505#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2506
ef712bb4
JN
2507#define SKL_REVID_A0 0x0
2508#define SKL_REVID_B0 0x1
2509#define SKL_REVID_C0 0x2
2510#define SKL_REVID_D0 0x3
2511#define SKL_REVID_E0 0x4
2512#define SKL_REVID_F0 0x5
2513
e87a005d
JN
2514#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2515
ef712bb4 2516#define BXT_REVID_A0 0x0
fffda3f4 2517#define BXT_REVID_A1 0x1
ef712bb4
JN
2518#define BXT_REVID_B0 0x3
2519#define BXT_REVID_C0 0x9
6c74c87f 2520
e87a005d
JN
2521#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2522
85436696
JB
2523/*
2524 * The genX designation typically refers to the render engine, so render
2525 * capability related checks should use IS_GEN, while display and other checks
2526 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2527 * chips, etc.).
2528 */
cae5852d
ZN
2529#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2530#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2531#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2532#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2533#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2534#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2535#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2536#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2537
73ae478c
BW
2538#define RENDER_RING (1<<RCS)
2539#define BSD_RING (1<<VCS)
2540#define BLT_RING (1<<BCS)
2541#define VEBOX_RING (1<<VECS)
845f74a7 2542#define BSD2_RING (1<<VCS2)
63c42e56 2543#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2544#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2545#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2546#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2547#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2548#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2549 __I915__(dev)->ellc_size)
cae5852d
ZN
2550#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2551
254f965c 2552#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2553#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2554#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2555#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2556#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2557
05394f39 2558#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2559#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2560
b45305fc
DV
2561/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2562#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2563/*
2564 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2565 * even when in MSI mode. This results in spurious interrupt warnings if the
2566 * legacy irq no. is shared with another device. The kernel then disables that
2567 * interrupt source and so prevents the other device from working properly.
2568 */
2569#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2570#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2571
cae5852d
ZN
2572/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2573 * rows, which changed the alignment requirements and fence programming.
2574 */
2575#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2576 IS_I915GM(dev)))
cae5852d
ZN
2577#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2578#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2579
2580#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2581#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2582#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2583
dbf7786e 2584#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2585
0c9b3715
JN
2586#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2587 INTEL_INFO(dev)->gen >= 9)
2588
dd93be58 2589#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2590#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2591#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2592 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2593 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2594#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2595 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2596 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2597 IS_KABYLAKE(dev))
58abf1da
RV
2598#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2599#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2600
7b403ffb 2601#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2602
2b81b844
RV
2603#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2604#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2605
a9ed33ca
AJ
2606#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2607 INTEL_INFO(dev)->gen >= 8)
2608
97d3308a 2609#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2610 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2611 !IS_BROXTON(dev))
97d3308a 2612
17a303ec
PZ
2613#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2614#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2615#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2616#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2617#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2618#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2619#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2620#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2621#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2622#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2623
f2fbc690 2624#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2625#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2626#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2627#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2628#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2629#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2630#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2631#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2632#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2633
666a4537
WB
2634#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2635 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2636
040d2baa
BW
2637/* DPF == dynamic parity feature */
2638#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2639#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2640
c8735b0c 2641#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2642#define GEN9_FREQ_SCALER 3
c8735b0c 2643
05394f39
CW
2644#include "i915_trace.h"
2645
baa70943 2646extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2647extern int i915_max_ioctl;
2648
1751fcf9
ML
2649extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2650extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2651
d330a953
JN
2652/* i915_params.c */
2653struct i915_params {
2654 int modeset;
2655 int panel_ignore_lid;
d330a953 2656 int semaphores;
d330a953
JN
2657 int lvds_channel_mode;
2658 int panel_use_ssc;
2659 int vbt_sdvo_panel_type;
2660 int enable_rc6;
443646c7 2661 int enable_dc;
d330a953 2662 int enable_fbc;
d330a953 2663 int enable_ppgtt;
127f1003 2664 int enable_execlists;
d330a953
JN
2665 int enable_psr;
2666 unsigned int preliminary_hw_support;
2667 int disable_power_well;
2668 int enable_ips;
e5aa6541 2669 int invert_brightness;
351e3db2 2670 int enable_cmd_parser;
e5aa6541
DL
2671 /* leave bools at the end to not create holes */
2672 bool enable_hangcheck;
73831236 2673 bool fastboot;
d330a953 2674 bool prefault_disable;
5bedeb2d 2675 bool load_detect_test;
d330a953 2676 bool reset;
a0bae57f 2677 bool disable_display;
7a10dfa6 2678 bool disable_vtd_wa;
63dc0449
AD
2679 bool enable_guc_submission;
2680 int guc_log_level;
84c33a64 2681 int use_mmio_flip;
48572edd 2682 int mmio_debug;
e2c719b7 2683 bool verbose_state_checks;
c5b852f3 2684 bool nuclear_pageflip;
9e458034 2685 int edp_vswing;
d330a953
JN
2686};
2687extern struct i915_params i915 __read_mostly;
2688
1da177e4 2689 /* i915_dma.c */
22eae947 2690extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2691extern int i915_driver_unload(struct drm_device *);
2885f6ac 2692extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2693extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2694extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2695 struct drm_file *file);
673a394b 2696extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2697 struct drm_file *file);
c43b5634 2698#ifdef CONFIG_COMPAT
0d6aa60b
DA
2699extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2700 unsigned long arg);
c43b5634 2701#endif
8e96d9c4 2702extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2703extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2704extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2705extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2706extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2707extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2708extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2709int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2710
77913b39
JN
2711/* intel_hotplug.c */
2712void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2713void intel_hpd_init(struct drm_i915_private *dev_priv);
2714void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2715void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2716bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2717
1da177e4 2718/* i915_irq.c */
10cd45b6 2719void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2720__printf(3, 4)
2721void i915_handle_error(struct drm_device *dev, bool wedged,
2722 const char *fmt, ...);
1da177e4 2723
b963291c 2724extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2725int intel_irq_install(struct drm_i915_private *dev_priv);
2726void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2727
2728extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2729extern void intel_uncore_early_sanitize(struct drm_device *dev,
2730 bool restore_forcewake);
907b28c5 2731extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2732extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2733extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2734extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2735const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2736void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2737 enum forcewake_domains domains);
59bad947 2738void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2739 enum forcewake_domains domains);
a6111f7b
CW
2740/* Like above but the caller must manage the uncore.lock itself.
2741 * Must be used with I915_READ_FW and friends.
2742 */
2743void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2744 enum forcewake_domains domains);
2745void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2746 enum forcewake_domains domains);
59bad947 2747void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2748static inline bool intel_vgpu_active(struct drm_device *dev)
2749{
2750 return to_i915(dev)->vgpu.active;
2751}
b1f14ad0 2752
7c463586 2753void
50227e1c 2754i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2755 u32 status_mask);
7c463586
KP
2756
2757void
50227e1c 2758i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2759 u32 status_mask);
7c463586 2760
f8b79e58
ID
2761void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2762void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2763void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2764 uint32_t mask,
2765 uint32_t bits);
fbdedaea
VS
2766void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2767 uint32_t interrupt_mask,
2768 uint32_t enabled_irq_mask);
2769static inline void
2770ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2771{
2772 ilk_update_display_irq(dev_priv, bits, bits);
2773}
2774static inline void
2775ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2776{
2777 ilk_update_display_irq(dev_priv, bits, 0);
2778}
013d3752
VS
2779void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2780 enum pipe pipe,
2781 uint32_t interrupt_mask,
2782 uint32_t enabled_irq_mask);
2783static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2784 enum pipe pipe, uint32_t bits)
2785{
2786 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2787}
2788static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2789 enum pipe pipe, uint32_t bits)
2790{
2791 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2792}
47339cd9
DV
2793void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2794 uint32_t interrupt_mask,
2795 uint32_t enabled_irq_mask);
14443261
VS
2796static inline void
2797ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2798{
2799 ibx_display_interrupt_update(dev_priv, bits, bits);
2800}
2801static inline void
2802ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2803{
2804 ibx_display_interrupt_update(dev_priv, bits, 0);
2805}
2806
f8b79e58 2807
673a394b 2808/* i915_gem.c */
673a394b
EA
2809int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2810 struct drm_file *file_priv);
2811int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2812 struct drm_file *file_priv);
2813int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2814 struct drm_file *file_priv);
2815int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file_priv);
de151cf6
JB
2817int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2818 struct drm_file *file_priv);
673a394b
EA
2819int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
2821int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2822 struct drm_file *file_priv);
ba8b7ccb 2823void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2824 struct drm_i915_gem_request *req);
adeca76d 2825void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2826int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2827 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2828 struct list_head *vmas);
673a394b
EA
2829int i915_gem_execbuffer(struct drm_device *dev, void *data,
2830 struct drm_file *file_priv);
76446cac
JB
2831int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2832 struct drm_file *file_priv);
673a394b
EA
2833int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2834 struct drm_file *file_priv);
199adf40
BW
2835int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2836 struct drm_file *file);
2837int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file);
673a394b
EA
2839int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file_priv);
3ef94daa
CW
2841int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
673a394b
EA
2843int i915_gem_set_tiling(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
2845int i915_gem_get_tiling(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
5cc9ed4b
CW
2847int i915_gem_init_userptr(struct drm_device *dev);
2848int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2849 struct drm_file *file);
5a125c3c
EA
2850int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file_priv);
23ba4fd0
BW
2852int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2853 struct drm_file *file_priv);
673a394b 2854void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2855void *i915_gem_object_alloc(struct drm_device *dev);
2856void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2857void i915_gem_object_init(struct drm_i915_gem_object *obj,
2858 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2859struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2860 size_t size);
ea70299d
DG
2861struct drm_i915_gem_object *i915_gem_object_create_from_data(
2862 struct drm_device *dev, const void *data, size_t size);
673a394b 2863void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2864void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2865
0875546c
DV
2866/* Flags used by pin/bind&friends. */
2867#define PIN_MAPPABLE (1<<0)
2868#define PIN_NONBLOCK (1<<1)
2869#define PIN_GLOBAL (1<<2)
2870#define PIN_OFFSET_BIAS (1<<3)
2871#define PIN_USER (1<<4)
2872#define PIN_UPDATE (1<<5)
101b506a
MT
2873#define PIN_ZONE_4G (1<<6)
2874#define PIN_HIGH (1<<7)
506a8e87 2875#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2876#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2877int __must_check
2878i915_gem_object_pin(struct drm_i915_gem_object *obj,
2879 struct i915_address_space *vm,
2880 uint32_t alignment,
2881 uint64_t flags);
2882int __must_check
2883i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2884 const struct i915_ggtt_view *view,
2885 uint32_t alignment,
2886 uint64_t flags);
fe14d5f4
TU
2887
2888int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2889 u32 flags);
07fe0b12 2890int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2891/*
2892 * BEWARE: Do not use the function below unless you can _absolutely_
2893 * _guarantee_ VMA in question is _not in use_ anywhere.
2894 */
2895int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2896int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2897void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2898void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2899
4c914c0c
BV
2900int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2901 int *needs_clflush);
2902
37e680a1 2903int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2904
2905static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2906{
ee286370
CW
2907 return sg->length >> PAGE_SHIFT;
2908}
67d5a50c 2909
ee286370
CW
2910static inline struct page *
2911i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2912{
ee286370
CW
2913 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2914 return NULL;
67d5a50c 2915
ee286370
CW
2916 if (n < obj->get_page.last) {
2917 obj->get_page.sg = obj->pages->sgl;
2918 obj->get_page.last = 0;
2919 }
67d5a50c 2920
ee286370
CW
2921 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2922 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2923 if (unlikely(sg_is_chain(obj->get_page.sg)))
2924 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2925 }
67d5a50c 2926
ee286370 2927 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2928}
ee286370 2929
a5570178
CW
2930static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2931{
2932 BUG_ON(obj->pages == NULL);
2933 obj->pages_pin_count++;
2934}
2935static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2936{
2937 BUG_ON(obj->pages_pin_count == 0);
2938 obj->pages_pin_count--;
2939}
2940
54cf91dc 2941int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2942int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2943 struct intel_engine_cs *to,
2944 struct drm_i915_gem_request **to_req);
e2d05a8b 2945void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2946 struct drm_i915_gem_request *req);
ff72145b
DA
2947int i915_gem_dumb_create(struct drm_file *file_priv,
2948 struct drm_device *dev,
2949 struct drm_mode_create_dumb *args);
da6b51d0
DA
2950int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2951 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2952/**
2953 * Returns true if seq1 is later than seq2.
2954 */
2955static inline bool
2956i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2957{
2958 return (int32_t)(seq1 - seq2) >= 0;
2959}
2960
1b5a433a
JH
2961static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2962 bool lazy_coherency)
2963{
2964 u32 seqno;
2965
2966 BUG_ON(req == NULL);
2967
2968 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2969
2970 return i915_seqno_passed(seqno, req->seqno);
2971}
2972
fca26bb4
MK
2973int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2974int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2975
8d9fc7fd 2976struct drm_i915_gem_request *
a4872ba6 2977i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2978
b29c19b6 2979bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2980void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2981int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2982 bool interruptible);
84c33a64 2983
1f83fee0
DV
2984static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2985{
2986 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2987 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2988}
2989
2990static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2991{
2ac0f450
MK
2992 return atomic_read(&error->reset_counter) & I915_WEDGED;
2993}
2994
2995static inline u32 i915_reset_count(struct i915_gpu_error *error)
2996{
2997 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2998}
a71d8d94 2999
88b4aa87
MK
3000static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3001{
3002 return dev_priv->gpu_error.stop_rings == 0 ||
3003 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3004}
3005
3006static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3007{
3008 return dev_priv->gpu_error.stop_rings == 0 ||
3009 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3010}
3011
069efc1d 3012void i915_gem_reset(struct drm_device *dev);
000433b6 3013bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3014int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 3015int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 3016int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3017int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3018void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 3019void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 3020int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3021int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3022void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3023 struct drm_i915_gem_object *batch_obj,
3024 bool flush_caches);
75289874 3025#define i915_add_request(req) \
fcfa423c 3026 __i915_add_request(req, NULL, true)
75289874 3027#define i915_add_request_no_flush(req) \
fcfa423c 3028 __i915_add_request(req, NULL, false)
9c654818 3029int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3030 unsigned reset_counter,
3031 bool interruptible,
3032 s64 *timeout,
2e1b8730 3033 struct intel_rps_client *rps);
a4b3a571 3034int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3035int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3036int __must_check
2e2f351d
CW
3037i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3038 bool readonly);
3039int __must_check
2021746e
CW
3040i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3041 bool write);
3042int __must_check
dabdfe02
CW
3043i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3044int __must_check
2da3b9b9
CW
3045i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3046 u32 alignment,
e6617330
TU
3047 const struct i915_ggtt_view *view);
3048void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3049 const struct i915_ggtt_view *view);
00731155 3050int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3051 int align);
b29c19b6 3052int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3053void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3054
0fa87796
ID
3055uint32_t
3056i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3057uint32_t
d865110c
ID
3058i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3059 int tiling_mode, bool fenced);
467cffba 3060
e4ffd173
CW
3061int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3062 enum i915_cache_level cache_level);
3063
1286ff73
DV
3064struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3065 struct dma_buf *dma_buf);
3066
3067struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3068 struct drm_gem_object *gem_obj, int flags);
3069
088e0df4
MT
3070u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3071 const struct i915_ggtt_view *view);
3072u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3073 struct i915_address_space *vm);
3074static inline u64
ec7adb6e 3075i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3076{
9abc4648 3077 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3078}
ec7adb6e 3079
a70a3148 3080bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3081bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3082 const struct i915_ggtt_view *view);
a70a3148 3083bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3084 struct i915_address_space *vm);
fe14d5f4 3085
a70a3148
BW
3086unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3087 struct i915_address_space *vm);
fe14d5f4 3088struct i915_vma *
ec7adb6e
JL
3089i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3090 struct i915_address_space *vm);
3091struct i915_vma *
3092i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3093 const struct i915_ggtt_view *view);
fe14d5f4 3094
accfef2e
BW
3095struct i915_vma *
3096i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3097 struct i915_address_space *vm);
3098struct i915_vma *
3099i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3100 const struct i915_ggtt_view *view);
5c2abbea 3101
ec7adb6e
JL
3102static inline struct i915_vma *
3103i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3104{
3105 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3106}
ec7adb6e 3107bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3108
a70a3148 3109/* Some GGTT VM helpers */
5dc383b0 3110#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3111 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3112static inline bool i915_is_ggtt(struct i915_address_space *vm)
3113{
3114 struct i915_address_space *ggtt =
3115 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3116 return vm == ggtt;
3117}
3118
841cd773
DV
3119static inline struct i915_hw_ppgtt *
3120i915_vm_to_ppgtt(struct i915_address_space *vm)
3121{
3122 WARN_ON(i915_is_ggtt(vm));
3123
3124 return container_of(vm, struct i915_hw_ppgtt, base);
3125}
3126
3127
a70a3148
BW
3128static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3129{
9abc4648 3130 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3131}
3132
3133static inline unsigned long
3134i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3135{
5dc383b0 3136 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3137}
c37e2204
BW
3138
3139static inline int __must_check
3140i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3141 uint32_t alignment,
1ec9e26d 3142 unsigned flags)
c37e2204 3143{
5dc383b0
DV
3144 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3145 alignment, flags | PIN_GLOBAL);
c37e2204 3146}
a70a3148 3147
b287110e
DV
3148static inline int
3149i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3150{
3151 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3152}
3153
e6617330
TU
3154void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3155 const struct i915_ggtt_view *view);
3156static inline void
3157i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3158{
3159 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3160}
b287110e 3161
41a36b73
DV
3162/* i915_gem_fence.c */
3163int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3164int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3165
3166bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3167void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3168
3169void i915_gem_restore_fences(struct drm_device *dev);
3170
7f96ecaf
DV
3171void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3172void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3173void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3174
254f965c 3175/* i915_gem_context.c */
8245be31 3176int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3177void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3178void i915_gem_context_reset(struct drm_device *dev);
e422b888 3179int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3180int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3181void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3182int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3183struct intel_context *
41bde553 3184i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3185void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3186struct drm_i915_gem_object *
3187i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3188static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3189{
691e6415 3190 kref_get(&ctx->ref);
dce3271b
MK
3191}
3192
273497e5 3193static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3194{
691e6415 3195 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3196}
3197
273497e5 3198static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3199{
821d66dd 3200 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3201}
3202
84624813
BW
3203int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3204 struct drm_file *file);
3205int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3206 struct drm_file *file);
c9dc0f35
CW
3207int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file_priv);
3209int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3210 struct drm_file *file_priv);
1286ff73 3211
679845ed
BW
3212/* i915_gem_evict.c */
3213int __must_check i915_gem_evict_something(struct drm_device *dev,
3214 struct i915_address_space *vm,
3215 int min_size,
3216 unsigned alignment,
3217 unsigned cache_level,
d23db88c
CW
3218 unsigned long start,
3219 unsigned long end,
1ec9e26d 3220 unsigned flags);
506a8e87 3221int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3222int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3223
0260c420 3224/* belongs in i915_gem_gtt.h */
d09105c6 3225static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3226{
3227 if (INTEL_INFO(dev)->gen < 6)
3228 intel_gtt_chipset_flush();
3229}
246cbfb5 3230
9797fbfb 3231/* i915_gem_stolen.c */
d713fd49
PZ
3232int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3233 struct drm_mm_node *node, u64 size,
3234 unsigned alignment);
a9da512b
PZ
3235int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3236 struct drm_mm_node *node, u64 size,
3237 unsigned alignment, u64 start,
3238 u64 end);
d713fd49
PZ
3239void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3240 struct drm_mm_node *node);
9797fbfb
CW
3241int i915_gem_init_stolen(struct drm_device *dev);
3242void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3243struct drm_i915_gem_object *
3244i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3245struct drm_i915_gem_object *
3246i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3247 u32 stolen_offset,
3248 u32 gtt_offset,
3249 u32 size);
9797fbfb 3250
be6a0376
DV
3251/* i915_gem_shrinker.c */
3252unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3253 unsigned long target,
be6a0376
DV
3254 unsigned flags);
3255#define I915_SHRINK_PURGEABLE 0x1
3256#define I915_SHRINK_UNBOUND 0x2
3257#define I915_SHRINK_BOUND 0x4
5763ff04 3258#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3259unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3260void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3261
3262
673a394b 3263/* i915_gem_tiling.c */
2c1792a1 3264static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3265{
50227e1c 3266 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3267
3268 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3269 obj->tiling_mode != I915_TILING_NONE;
3270}
3271
673a394b 3272/* i915_gem_debug.c */
23bc5982
CW
3273#if WATCH_LISTS
3274int i915_verify_lists(struct drm_device *dev);
673a394b 3275#else
23bc5982 3276#define i915_verify_lists(dev) 0
673a394b 3277#endif
1da177e4 3278
2017263e 3279/* i915_debugfs.c */
27c202ad
BG
3280int i915_debugfs_init(struct drm_minor *minor);
3281void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3282#ifdef CONFIG_DEBUG_FS
249e87de 3283int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3284void intel_display_crc_init(struct drm_device *dev);
3285#else
101057fa
DV
3286static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3287{ return 0; }
f8c168fa 3288static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3289#endif
84734a04
MK
3290
3291/* i915_gpu_error.c */
edc3d884
MK
3292__printf(2, 3)
3293void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3294int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3295 const struct i915_error_state_file_priv *error);
4dc955f7 3296int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3297 struct drm_i915_private *i915,
4dc955f7
MK
3298 size_t count, loff_t pos);
3299static inline void i915_error_state_buf_release(
3300 struct drm_i915_error_state_buf *eb)
3301{
3302 kfree(eb->buf);
3303}
58174462
MK
3304void i915_capture_error_state(struct drm_device *dev, bool wedge,
3305 const char *error_msg);
84734a04
MK
3306void i915_error_state_get(struct drm_device *dev,
3307 struct i915_error_state_file_priv *error_priv);
3308void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3309void i915_destroy_error_state(struct drm_device *dev);
3310
3311void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3312const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3313
351e3db2 3314/* i915_cmd_parser.c */
d728c8ef 3315int i915_cmd_parser_get_version(void);
a4872ba6
OM
3316int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3317void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3318bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3319int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3320 struct drm_i915_gem_object *batch_obj,
78a42377 3321 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3322 u32 batch_start_offset,
b9ffd80e 3323 u32 batch_len,
351e3db2
BV
3324 bool is_master);
3325
317c35d1
JB
3326/* i915_suspend.c */
3327extern int i915_save_state(struct drm_device *dev);
3328extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3329
0136db58
BW
3330/* i915_sysfs.c */
3331void i915_setup_sysfs(struct drm_device *dev_priv);
3332void i915_teardown_sysfs(struct drm_device *dev_priv);
3333
f899fc64
CW
3334/* intel_i2c.c */
3335extern int intel_setup_gmbus(struct drm_device *dev);
3336extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3337extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3338 unsigned int pin);
3bd7d909 3339
0184df46
JN
3340extern struct i2c_adapter *
3341intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3342extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3343extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3344static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3345{
3346 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3347}
f899fc64
CW
3348extern void intel_i2c_reset(struct drm_device *dev);
3349
3b617967 3350/* intel_opregion.c */
44834a67 3351#ifdef CONFIG_ACPI
27d50c82 3352extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3353extern void intel_opregion_init(struct drm_device *dev);
3354extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3355extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3356extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3357 bool enable);
ecbc5cf3
JN
3358extern int intel_opregion_notify_adapter(struct drm_device *dev,
3359 pci_power_t state);
65e082c9 3360#else
27d50c82 3361static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3362static inline void intel_opregion_init(struct drm_device *dev) { return; }
3363static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3364static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3365static inline int
3366intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3367{
3368 return 0;
3369}
ecbc5cf3
JN
3370static inline int
3371intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3372{
3373 return 0;
3374}
65e082c9 3375#endif
8ee1c3db 3376
723bfd70
JB
3377/* intel_acpi.c */
3378#ifdef CONFIG_ACPI
3379extern void intel_register_dsm_handler(void);
3380extern void intel_unregister_dsm_handler(void);
3381#else
3382static inline void intel_register_dsm_handler(void) { return; }
3383static inline void intel_unregister_dsm_handler(void) { return; }
3384#endif /* CONFIG_ACPI */
3385
79e53945 3386/* modesetting */
f817586c 3387extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3388extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3389extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3390extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3391extern void intel_connector_unregister(struct intel_connector *);
28d52043 3392extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3393extern void intel_display_resume(struct drm_device *dev);
44cec740 3394extern void i915_redisable_vga(struct drm_device *dev);
04098753 3395extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3396extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3397extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3398extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3399extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3400 bool enable);
0206e353 3401extern void intel_detect_pch(struct drm_device *dev);
0136db58 3402extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3403
2911a35b 3404extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3405int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3406 struct drm_file *file);
b6359918
MK
3407int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3408 struct drm_file *file);
575155a9 3409
6ef3d427
CW
3410/* overlay */
3411extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3412extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3413 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3414
3415extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3416extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3417 struct drm_device *dev,
3418 struct intel_display_error_state *error);
6ef3d427 3419
151a49d0
TR
3420int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3421int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3422
3423/* intel_sideband.c */
707b6e3d
D
3424u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3425void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3426u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3427u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3428void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3429u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3430void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3431u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3432void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3433u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3434void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3435u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3436void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3437u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3438void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3439u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3440 enum intel_sbi_destination destination);
3441void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3442 enum intel_sbi_destination destination);
e9fe51c6
SK
3443u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3444void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3445
616bc820
VS
3446int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3447int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3448
0b274481
BW
3449#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3450#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3451
3452#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3453#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3454#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3455#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3456
3457#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3458#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3459#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3460#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3461
698b3135
CW
3462/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3463 * will be implemented using 2 32-bit writes in an arbitrary order with
3464 * an arbitrary delay between them. This can cause the hardware to
3465 * act upon the intermediate value, possibly leading to corruption and
3466 * machine death. You have been warned.
3467 */
0b274481
BW
3468#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3469#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3470
50877445 3471#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3472 u32 upper, lower, old_upper, loop = 0; \
3473 upper = I915_READ(upper_reg); \
ee0a227b 3474 do { \
acd29f7b 3475 old_upper = upper; \
ee0a227b 3476 lower = I915_READ(lower_reg); \
acd29f7b
CW
3477 upper = I915_READ(upper_reg); \
3478 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3479 (u64)upper << 32 | lower; })
50877445 3480
cae5852d
ZN
3481#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3482#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3483
75aa3f63
VS
3484#define __raw_read(x, s) \
3485static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3486 i915_reg_t reg) \
75aa3f63 3487{ \
f0f59a00 3488 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3489}
3490
3491#define __raw_write(x, s) \
3492static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3493 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3494{ \
f0f59a00 3495 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3496}
3497__raw_read(8, b)
3498__raw_read(16, w)
3499__raw_read(32, l)
3500__raw_read(64, q)
3501
3502__raw_write(8, b)
3503__raw_write(16, w)
3504__raw_write(32, l)
3505__raw_write(64, q)
3506
3507#undef __raw_read
3508#undef __raw_write
3509
a6111f7b
CW
3510/* These are untraced mmio-accessors that are only valid to be used inside
3511 * criticial sections inside IRQ handlers where forcewake is explicitly
3512 * controlled.
3513 * Think twice, and think again, before using these.
3514 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3515 * intel_uncore_forcewake_irqunlock().
3516 */
75aa3f63
VS
3517#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3518#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3519#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3520
55bc60db
VS
3521/* "Broadcast RGB" property */
3522#define INTEL_BROADCAST_RGB_AUTO 0
3523#define INTEL_BROADCAST_RGB_FULL 1
3524#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3525
f0f59a00 3526static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3527{
666a4537 3528 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3529 return VLV_VGACNTRL;
92e23b99
SJ
3530 else if (INTEL_INFO(dev)->gen >= 5)
3531 return CPU_VGACNTRL;
766aa1c4
VS
3532 else
3533 return VGACNTRL;
3534}
3535
2bb4629a
VS
3536static inline void __user *to_user_ptr(u64 address)
3537{
3538 return (void __user *)(uintptr_t)address;
3539}
3540
df97729f
ID
3541static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3542{
3543 unsigned long j = msecs_to_jiffies(m);
3544
3545 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3546}
3547
7bd0e226
DV
3548static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3549{
3550 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3551}
3552
df97729f
ID
3553static inline unsigned long
3554timespec_to_jiffies_timeout(const struct timespec *value)
3555{
3556 unsigned long j = timespec_to_jiffies(value);
3557
3558 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3559}
3560
dce56b3c
PZ
3561/*
3562 * If you need to wait X milliseconds between events A and B, but event B
3563 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3564 * when event A happened, then just before event B you call this function and
3565 * pass the timestamp as the first argument, and X as the second argument.
3566 */
3567static inline void
3568wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3569{
ec5e0cfb 3570 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3571
3572 /*
3573 * Don't re-read the value of "jiffies" every time since it may change
3574 * behind our back and break the math.
3575 */
3576 tmp_jiffies = jiffies;
3577 target_jiffies = timestamp_jiffies +
3578 msecs_to_jiffies_timeout(to_wait_ms);
3579
3580 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3581 remaining_jiffies = target_jiffies - tmp_jiffies;
3582 while (remaining_jiffies)
3583 remaining_jiffies =
3584 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3585 }
3586}
3587
581c26e8
JH
3588static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3589 struct drm_i915_gem_request *req)
3590{
3591 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3592 i915_gem_request_assign(&ring->trace_irq_req, req);
3593}
3594
1da177e4 3595#endif