]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/skl: Buffer translation improvements
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
fbb35c19 59#define DRIVER_DATE "20150619"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
c91711f9
JN
220#define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
5fcece80
JN
223struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251};
252
2a2d5482
CW
253#define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 259
055e393f
DL
260#define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
262#define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
3bdcfc0c
DL
266#define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
9db4a9c7 270
d79b814d
DL
271#define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
27321ae8
ML
274#define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
262cd2e1
VS
279#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &(dev)->mode_config.plane_list, \
282 base.head) \
283 if ((intel_plane)->pipe == (intel_crtc)->pipe)
284
d063ae48
DL
285#define for_each_intel_crtc(dev, intel_crtc) \
286 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
287
b2784e15
DL
288#define for_each_intel_encoder(dev, intel_encoder) \
289 list_for_each_entry(intel_encoder, \
290 &(dev)->mode_config.encoder_list, \
291 base.head)
292
3a3371ff
ACO
293#define for_each_intel_connector(dev, intel_connector) \
294 list_for_each_entry(intel_connector, \
295 &dev->mode_config.connector_list, \
296 base.head)
297
6c2b7c12
DV
298#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
299 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
300 if ((intel_encoder)->base.crtc == (__crtc))
301
53f5e3ca
JB
302#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
303 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
304 if ((intel_connector)->base.encoder == (__encoder))
305
b04c5bd6
BF
306#define for_each_power_domain(domain, mask) \
307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
308 if ((1 << (domain)) & (mask))
309
e7b903d2 310struct drm_i915_private;
ad46cb53 311struct i915_mm_struct;
5cc9ed4b 312struct i915_mmu_object;
e7b903d2 313
a6f766f3
CW
314struct drm_i915_file_private {
315 struct drm_i915_private *dev_priv;
316 struct drm_file *file;
317
318 struct {
319 spinlock_t lock;
320 struct list_head request_list;
d0bc54f2
CW
321/* 20ms is a fairly arbitrary limit (greater than the average frame time)
322 * chosen to prevent the CPU getting more than a frame ahead of the GPU
323 * (when using lax throttling for the frontbuffer). We also use it to
324 * offer free GPU waitboosts for severely congested workloads.
325 */
326#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
327 } mm;
328 struct idr context_idr;
329
2e1b8730
CW
330 struct intel_rps_client {
331 struct list_head link;
332 unsigned boosts;
333 } rps;
a6f766f3 334
2e1b8730 335 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
336};
337
46edb027
DV
338enum intel_dpll_id {
339 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
340 /* real shared dpll ids must be >= 0 */
9cd86933
DV
341 DPLL_ID_PCH_PLL_A = 0,
342 DPLL_ID_PCH_PLL_B = 1,
429d47d5 343 /* hsw/bdw */
9cd86933
DV
344 DPLL_ID_WRPLL1 = 0,
345 DPLL_ID_WRPLL2 = 1,
429d47d5
S
346 /* skl */
347 DPLL_ID_SKL_DPLL1 = 0,
348 DPLL_ID_SKL_DPLL2 = 1,
349 DPLL_ID_SKL_DPLL3 = 2,
46edb027 350};
429d47d5 351#define I915_NUM_PLLS 3
46edb027 352
5358901f 353struct intel_dpll_hw_state {
dcfc3552 354 /* i9xx, pch plls */
66e985c0 355 uint32_t dpll;
8bcc2795 356 uint32_t dpll_md;
66e985c0
DV
357 uint32_t fp0;
358 uint32_t fp1;
dcfc3552
DL
359
360 /* hsw, bdw */
d452c5b6 361 uint32_t wrpll;
d1a2dc78
S
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 366 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
dfb82408
S
373
374 /* bxt */
b6dc71f3 375 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pll10, pcsdw12;
5358901f
DV
376};
377
3e369b76 378struct intel_shared_dpll_config {
1e6f2ddc 379 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
380 struct intel_dpll_hw_state hw_state;
381};
382
383struct intel_shared_dpll {
384 struct intel_shared_dpll_config config;
8bd31e67 385
ee7b9f93
JB
386 int active; /* count of number of active CRTCs (i.e. DPMS on) */
387 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
388 const char *name;
389 /* should match the index in the dev_priv->shared_dplls array */
390 enum intel_dpll_id id;
96f6128c
DV
391 /* The mode_set hook is optional and should be used together with the
392 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
393 void (*mode_set)(struct drm_i915_private *dev_priv,
394 struct intel_shared_dpll *pll);
e7b903d2
DV
395 void (*enable)(struct drm_i915_private *dev_priv,
396 struct intel_shared_dpll *pll);
397 void (*disable)(struct drm_i915_private *dev_priv,
398 struct intel_shared_dpll *pll);
5358901f
DV
399 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
400 struct intel_shared_dpll *pll,
401 struct intel_dpll_hw_state *hw_state);
ee7b9f93 402};
ee7b9f93 403
429d47d5
S
404#define SKL_DPLL0 0
405#define SKL_DPLL1 1
406#define SKL_DPLL2 2
407#define SKL_DPLL3 3
408
e69d0bc1
DV
409/* Used by dp and fdi links */
410struct intel_link_m_n {
411 uint32_t tu;
412 uint32_t gmch_m;
413 uint32_t gmch_n;
414 uint32_t link_m;
415 uint32_t link_n;
416};
417
418void intel_link_compute_m_n(int bpp, int nlanes,
419 int pixel_clock, int link_clock,
420 struct intel_link_m_n *m_n);
421
1da177e4
LT
422/* Interface history:
423 *
424 * 1.1: Original.
0d6aa60b
DA
425 * 1.2: Add Power Management
426 * 1.3: Add vblank support
de227f5f 427 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 428 * 1.5: Add vblank pipe configuration
2228ed67
MD
429 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
430 * - Support vertical blank on secondary display pipe
1da177e4
LT
431 */
432#define DRIVER_MAJOR 1
2228ed67 433#define DRIVER_MINOR 6
1da177e4
LT
434#define DRIVER_PATCHLEVEL 0
435
23bc5982 436#define WATCH_LISTS 0
673a394b 437
0a3e67a4
JB
438struct opregion_header;
439struct opregion_acpi;
440struct opregion_swsci;
441struct opregion_asle;
442
8ee1c3db 443struct intel_opregion {
5bc4418b
BW
444 struct opregion_header __iomem *header;
445 struct opregion_acpi __iomem *acpi;
446 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
447 u32 swsci_gbda_sub_functions;
448 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
449 struct opregion_asle __iomem *asle;
450 void __iomem *vbt;
01fe9dbd 451 u32 __iomem *lid_state;
91a60f20 452 struct work_struct asle_work;
8ee1c3db 453};
44834a67 454#define OPREGION_SIZE (8*1024)
8ee1c3db 455
6ef3d427
CW
456struct intel_overlay;
457struct intel_overlay_error_state;
458
de151cf6 459#define I915_FENCE_REG_NONE -1
42b5aeab
VS
460#define I915_MAX_NUM_FENCES 32
461/* 32 fences + sign bit for FENCE_REG_NONE */
462#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
463
464struct drm_i915_fence_reg {
007cc8ac 465 struct list_head lru_list;
caea7476 466 struct drm_i915_gem_object *obj;
1690e1eb 467 int pin_count;
de151cf6 468};
7c1c2871 469
9b9d172d 470struct sdvo_device_mapping {
e957d772 471 u8 initialized;
9b9d172d 472 u8 dvo_port;
473 u8 slave_addr;
474 u8 dvo_wiring;
e957d772 475 u8 i2c_pin;
b1083333 476 u8 ddc_pin;
9b9d172d 477};
478
c4a1d9e4
CW
479struct intel_display_error_state;
480
63eeaf38 481struct drm_i915_error_state {
742cbee8 482 struct kref ref;
585b0288
BW
483 struct timeval time;
484
cb383002 485 char error_msg[128];
48b031e3 486 u32 reset_count;
62d5d69b 487 u32 suspend_count;
cb383002 488
585b0288 489 /* Generic register state */
63eeaf38
JB
490 u32 eir;
491 u32 pgtbl_er;
be998e2e 492 u32 ier;
885ea5a8 493 u32 gtier[4];
b9a3906b 494 u32 ccid;
0f3b6849
CW
495 u32 derrmr;
496 u32 forcewake;
585b0288
BW
497 u32 error; /* gen6+ */
498 u32 err_int; /* gen7 */
6c826f34
MK
499 u32 fault_data0; /* gen8, gen9 */
500 u32 fault_data1; /* gen8, gen9 */
585b0288 501 u32 done_reg;
91ec5d11
BW
502 u32 gac_eco;
503 u32 gam_ecochk;
504 u32 gab_ctl;
505 u32 gfx_mode;
585b0288 506 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
507 u64 fence[I915_MAX_NUM_FENCES];
508 struct intel_overlay_error_state *overlay;
509 struct intel_display_error_state *display;
0ca36d78 510 struct drm_i915_error_object *semaphore_obj;
585b0288 511
52d39a21 512 struct drm_i915_error_ring {
372fbb8e 513 bool valid;
362b8af7
BW
514 /* Software tracked state */
515 bool waiting;
516 int hangcheck_score;
517 enum intel_ring_hangcheck_action hangcheck_action;
518 int num_requests;
519
520 /* our own tracking of ring head and tail */
521 u32 cpu_ring_head;
522 u32 cpu_ring_tail;
523
524 u32 semaphore_seqno[I915_NUM_RINGS - 1];
525
526 /* Register state */
94f8cf10 527 u32 start;
362b8af7
BW
528 u32 tail;
529 u32 head;
530 u32 ctl;
531 u32 hws;
532 u32 ipeir;
533 u32 ipehr;
534 u32 instdone;
362b8af7
BW
535 u32 bbstate;
536 u32 instpm;
537 u32 instps;
538 u32 seqno;
539 u64 bbaddr;
50877445 540 u64 acthd;
362b8af7 541 u32 fault_reg;
13ffadd1 542 u64 faddr;
362b8af7
BW
543 u32 rc_psmi; /* sleep state */
544 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
545
52d39a21
CW
546 struct drm_i915_error_object {
547 int page_count;
548 u32 gtt_offset;
549 u32 *pages[0];
ab0e7ff9 550 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 551
52d39a21
CW
552 struct drm_i915_error_request {
553 long jiffies;
554 u32 seqno;
ee4f42b1 555 u32 tail;
52d39a21 556 } *requests;
6c7a01ec
BW
557
558 struct {
559 u32 gfx_mode;
560 union {
561 u64 pdp[4];
562 u32 pp_dir_base;
563 };
564 } vm_info;
ab0e7ff9
CW
565
566 pid_t pid;
567 char comm[TASK_COMM_LEN];
52d39a21 568 } ring[I915_NUM_RINGS];
3a448734 569
9df30794 570 struct drm_i915_error_buffer {
a779e5ab 571 u32 size;
9df30794 572 u32 name;
b4716185 573 u32 rseqno[I915_NUM_RINGS], wseqno;
9df30794
CW
574 u32 gtt_offset;
575 u32 read_domains;
576 u32 write_domain;
4b9de737 577 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
578 s32 pinned:2;
579 u32 tiling:2;
580 u32 dirty:1;
581 u32 purgeable:1;
5cc9ed4b 582 u32 userptr:1;
5d1333fc 583 s32 ring:4;
f56383cb 584 u32 cache_level:3;
95f5301d 585 } **active_bo, **pinned_bo;
6c7a01ec 586
95f5301d 587 u32 *active_bo_count, *pinned_bo_count;
3a448734 588 u32 vm_count;
63eeaf38
JB
589};
590
7bd688cd 591struct intel_connector;
820d2d77 592struct intel_encoder;
5cec258b 593struct intel_crtc_state;
5724dbd1 594struct intel_initial_plane_config;
0e8ffe1b 595struct intel_crtc;
ee9300bb
DV
596struct intel_limit;
597struct dpll;
b8cecdf5 598
e70236a8 599struct drm_i915_display_funcs {
ee5382ae 600 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 601 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
602 void (*disable_fbc)(struct drm_device *dev);
603 int (*get_display_clock_speed)(struct drm_device *dev);
604 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
605 /**
606 * find_dpll() - Find the best values for the PLL
607 * @limit: limits for the PLL
608 * @crtc: current CRTC
609 * @target: target frequency in kHz
610 * @refclk: reference clock frequency in kHz
611 * @match_clock: if provided, @best_clock P divider must
612 * match the P divider from @match_clock
613 * used for LVDS downclocking
614 * @best_clock: best PLL values found
615 *
616 * Returns true on success, false on failure.
617 */
618 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 619 struct intel_crtc_state *crtc_state,
ee9300bb
DV
620 int target, int refclk,
621 struct dpll *match_clock,
622 struct dpll *best_clock);
46ba614c 623 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
624 void (*update_sprite_wm)(struct drm_plane *plane,
625 struct drm_crtc *crtc,
ed57cb8a
DL
626 uint32_t sprite_width, uint32_t sprite_height,
627 int pixel_size, bool enable, bool scaled);
27c329ed
ML
628 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
629 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
630 /* Returns the active state of the crtc, and if the crtc is active,
631 * fills out the pipe-config with the hw state. */
632 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 633 struct intel_crtc_state *);
5724dbd1
DL
634 void (*get_initial_plane_config)(struct intel_crtc *,
635 struct intel_initial_plane_config *);
190f68c5
ACO
636 int (*crtc_compute_clock)(struct intel_crtc *crtc,
637 struct intel_crtc_state *crtc_state);
76e5a89c
DV
638 void (*crtc_enable)(struct drm_crtc *crtc);
639 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
640 void (*audio_codec_enable)(struct drm_connector *connector,
641 struct intel_encoder *encoder,
642 struct drm_display_mode *mode);
643 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 644 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 645 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
646 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
647 struct drm_framebuffer *fb,
ed8d1975 648 struct drm_i915_gem_object *obj,
6258fbe2 649 struct drm_i915_gem_request *req,
ed8d1975 650 uint32_t flags);
29b9bde6
DV
651 void (*update_primary_plane)(struct drm_crtc *crtc,
652 struct drm_framebuffer *fb,
653 int x, int y);
20afbda2 654 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
655 /* clock updates for mode set */
656 /* cursor updates */
657 /* render clock increase/decrease */
658 /* display clock increase/decrease */
659 /* pll clock increase/decrease */
7bd688cd 660
6517d273 661 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
662 uint32_t (*get_backlight)(struct intel_connector *connector);
663 void (*set_backlight)(struct intel_connector *connector,
664 uint32_t level);
665 void (*disable_backlight)(struct intel_connector *connector);
666 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
667};
668
48c1026a
MK
669enum forcewake_domain_id {
670 FW_DOMAIN_ID_RENDER = 0,
671 FW_DOMAIN_ID_BLITTER,
672 FW_DOMAIN_ID_MEDIA,
673
674 FW_DOMAIN_ID_COUNT
675};
676
677enum forcewake_domains {
678 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
679 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
680 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
681 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
682 FORCEWAKE_BLITTER |
683 FORCEWAKE_MEDIA)
684};
685
907b28c5 686struct intel_uncore_funcs {
c8d9a590 687 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 688 enum forcewake_domains domains);
c8d9a590 689 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 690 enum forcewake_domains domains);
0b274481
BW
691
692 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
695 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
696
697 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
698 uint8_t val, bool trace);
699 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
700 uint16_t val, bool trace);
701 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
702 uint32_t val, bool trace);
703 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
704 uint64_t val, bool trace);
990bbdad
CW
705};
706
907b28c5
CW
707struct intel_uncore {
708 spinlock_t lock; /** lock is also taken in irq contexts. */
709
710 struct intel_uncore_funcs funcs;
711
712 unsigned fifo_count;
48c1026a 713 enum forcewake_domains fw_domains;
b2cff0db
CW
714
715 struct intel_uncore_forcewake_domain {
716 struct drm_i915_private *i915;
48c1026a 717 enum forcewake_domain_id id;
b2cff0db
CW
718 unsigned wake_count;
719 struct timer_list timer;
05a2fb15
MK
720 u32 reg_set;
721 u32 val_set;
722 u32 val_clear;
723 u32 reg_ack;
724 u32 reg_post;
725 u32 val_reset;
b2cff0db 726 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
727};
728
729/* Iterate over initialised fw domains */
730#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
731 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
732 (i__) < FW_DOMAIN_ID_COUNT; \
733 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
734 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
735
736#define for_each_fw_domain(domain__, dev_priv__, i__) \
737 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 738
dc174300
SS
739enum csr_state {
740 FW_UNINITIALIZED = 0,
741 FW_LOADED,
742 FW_FAILED
743};
744
eb805623
DV
745struct intel_csr {
746 const char *fw_path;
747 __be32 *dmc_payload;
748 uint32_t dmc_fw_size;
749 uint32_t mmio_count;
750 uint32_t mmioaddr[8];
751 uint32_t mmiodata[8];
dc174300 752 enum csr_state state;
eb805623
DV
753};
754
79fc46df
DL
755#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
756 func(is_mobile) sep \
757 func(is_i85x) sep \
758 func(is_i915g) sep \
759 func(is_i945gm) sep \
760 func(is_g33) sep \
761 func(need_gfx_hws) sep \
762 func(is_g4x) sep \
763 func(is_pineview) sep \
764 func(is_broadwater) sep \
765 func(is_crestline) sep \
766 func(is_ivybridge) sep \
767 func(is_valleyview) sep \
768 func(is_haswell) sep \
7201c0b3 769 func(is_skylake) sep \
b833d685 770 func(is_preliminary) sep \
79fc46df
DL
771 func(has_fbc) sep \
772 func(has_pipe_cxsr) sep \
773 func(has_hotplug) sep \
774 func(cursor_needs_physical) sep \
775 func(has_overlay) sep \
776 func(overlay_needs_physical) sep \
777 func(supports_tv) sep \
dd93be58 778 func(has_llc) sep \
30568c45
DL
779 func(has_ddi) sep \
780 func(has_fpga_dbg)
c96ea64e 781
a587f779
DL
782#define DEFINE_FLAG(name) u8 name:1
783#define SEP_SEMICOLON ;
c96ea64e 784
cfdf1fa2 785struct intel_device_info {
10fce67a 786 u32 display_mmio_offset;
87f1f465 787 u16 device_id;
7eb552ae 788 u8 num_pipes:3;
d615a166 789 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 790 u8 gen;
73ae478c 791 u8 ring_mask; /* Rings supported by the HW */
a587f779 792 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
793 /* Register offsets for the various display pipes and transcoders */
794 int pipe_offsets[I915_MAX_TRANSCODERS];
795 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 796 int palette_offsets[I915_MAX_PIPES];
5efb3e28 797 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
798
799 /* Slice/subslice/EU info */
800 u8 slice_total;
801 u8 subslice_total;
802 u8 subslice_per_slice;
803 u8 eu_total;
804 u8 eu_per_subslice;
b7668791
DL
805 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
806 u8 subslice_7eu[3];
3873218f
JM
807 u8 has_slice_pg:1;
808 u8 has_subslice_pg:1;
809 u8 has_eu_pg:1;
cfdf1fa2
KH
810};
811
a587f779
DL
812#undef DEFINE_FLAG
813#undef SEP_SEMICOLON
814
7faf1ab2
DV
815enum i915_cache_level {
816 I915_CACHE_NONE = 0,
350ec881
CW
817 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
818 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
819 caches, eg sampler/render caches, and the
820 large Last-Level-Cache. LLC is coherent with
821 the CPU, but L3 is only visible to the GPU. */
651d794f 822 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
823};
824
e59ec13d
MK
825struct i915_ctx_hang_stats {
826 /* This context had batch pending when hang was declared */
827 unsigned batch_pending;
828
829 /* This context had batch active when hang was declared */
830 unsigned batch_active;
be62acb4
MK
831
832 /* Time when this context was last blamed for a GPU reset */
833 unsigned long guilty_ts;
834
676fa572
CW
835 /* If the contexts causes a second GPU hang within this time,
836 * it is permanently banned from submitting any more work.
837 */
838 unsigned long ban_period_seconds;
839
be62acb4
MK
840 /* This context is banned to submit more work */
841 bool banned;
e59ec13d 842};
40521054
BW
843
844/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 845#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
846
847#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
848/**
849 * struct intel_context - as the name implies, represents a context.
850 * @ref: reference count.
851 * @user_handle: userspace tracking identity for this context.
852 * @remap_slice: l3 row remapping information.
b1b38278
DW
853 * @flags: context specific flags:
854 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
855 * @file_priv: filp associated with this context (NULL for global default
856 * context).
857 * @hang_stats: information about the role of this context in possible GPU
858 * hangs.
7df113e4 859 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
860 * @legacy_hw_ctx: render context backing object and whether it is correctly
861 * initialized (legacy ring submission mechanism only).
862 * @link: link in the global list of contexts.
863 *
864 * Contexts are memory images used by the hardware to store copies of their
865 * internal state.
866 */
273497e5 867struct intel_context {
dce3271b 868 struct kref ref;
821d66dd 869 int user_handle;
3ccfd19d 870 uint8_t remap_slice;
b1b38278 871 int flags;
40521054 872 struct drm_i915_file_private *file_priv;
e59ec13d 873 struct i915_ctx_hang_stats hang_stats;
ae6c4806 874 struct i915_hw_ppgtt *ppgtt;
a33afea5 875
c9e003af 876 /* Legacy ring buffer submission */
ea0c76f8
OM
877 struct {
878 struct drm_i915_gem_object *rcs_state;
879 bool initialized;
880 } legacy_hw_ctx;
881
c9e003af 882 /* Execlists */
564ddb2f 883 bool rcs_initialized;
c9e003af
OM
884 struct {
885 struct drm_i915_gem_object *state;
84c2377f 886 struct intel_ringbuffer *ringbuf;
a7cbedec 887 int pin_count;
c9e003af
OM
888 } engine[I915_NUM_RINGS];
889
a33afea5 890 struct list_head link;
40521054
BW
891};
892
a4001f1b
PZ
893enum fb_op_origin {
894 ORIGIN_GTT,
895 ORIGIN_CPU,
896 ORIGIN_CS,
897 ORIGIN_FLIP,
898};
899
5c3fe8b0 900struct i915_fbc {
60ee5cd2 901 unsigned long uncompressed_size;
5e59f717 902 unsigned threshold;
5c3fe8b0 903 unsigned int fb_id;
dbef0f15
PZ
904 unsigned int possible_framebuffer_bits;
905 unsigned int busy_bits;
e35fef21 906 struct intel_crtc *crtc;
5c3fe8b0
BW
907 int y;
908
c4213885 909 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
910 struct drm_mm_node *compressed_llb;
911
da46f936
RV
912 bool false_color;
913
9adccc60
PZ
914 /* Tracks whether the HW is actually enabled, not whether the feature is
915 * possible. */
916 bool enabled;
917
5c3fe8b0
BW
918 struct intel_fbc_work {
919 struct delayed_work work;
920 struct drm_crtc *crtc;
921 struct drm_framebuffer *fb;
5c3fe8b0
BW
922 } *fbc_work;
923
29ebf90f
CW
924 enum no_fbc_reason {
925 FBC_OK, /* FBC is enabled */
926 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
927 FBC_NO_OUTPUT, /* no outputs enabled to compress */
928 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
929 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
930 FBC_MODE_TOO_LARGE, /* mode too large for compression */
931 FBC_BAD_PLANE, /* fbc not supported on plane */
932 FBC_NOT_TILED, /* buffer not tiled */
933 FBC_MULTIPLE_PIPES, /* more than one pipe active */
934 FBC_MODULE_PARAM,
935 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
87f5ff01 936 FBC_ROTATION, /* rotation is not supported */
5c3fe8b0 937 } no_fbc_reason;
b5e50c3f
JB
938};
939
96178eeb
VK
940/**
941 * HIGH_RR is the highest eDP panel refresh rate read from EDID
942 * LOW_RR is the lowest eDP panel refresh rate found from EDID
943 * parsing for same resolution.
944 */
945enum drrs_refresh_rate_type {
946 DRRS_HIGH_RR,
947 DRRS_LOW_RR,
948 DRRS_MAX_RR, /* RR count */
949};
950
951enum drrs_support_type {
952 DRRS_NOT_SUPPORTED = 0,
953 STATIC_DRRS_SUPPORT = 1,
954 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
955};
956
2807cf69 957struct intel_dp;
96178eeb
VK
958struct i915_drrs {
959 struct mutex mutex;
960 struct delayed_work work;
961 struct intel_dp *dp;
962 unsigned busy_frontbuffer_bits;
963 enum drrs_refresh_rate_type refresh_rate_type;
964 enum drrs_support_type type;
965};
966
a031d709 967struct i915_psr {
f0355c4a 968 struct mutex lock;
a031d709
RV
969 bool sink_support;
970 bool source_ok;
2807cf69 971 struct intel_dp *enabled;
7c8f8a70
RV
972 bool active;
973 struct delayed_work work;
9ca15301 974 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
975 bool psr2_support;
976 bool aux_frame_sync;
3f51e471 977};
5c3fe8b0 978
3bad0781 979enum intel_pch {
f0350830 980 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
981 PCH_IBX, /* Ibexpeak PCH */
982 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 983 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 984 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 985 PCH_NOP,
3bad0781
ZW
986};
987
988d6ee8
PZ
988enum intel_sbi_destination {
989 SBI_ICLK,
990 SBI_MPHY,
991};
992
b690e96c 993#define QUIRK_PIPEA_FORCE (1<<0)
435793df 994#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 995#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 996#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 997#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 998#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 999
8be48d92 1000struct intel_fbdev;
1630fe75 1001struct intel_fbc_work;
38651674 1002
c2b9152f
DV
1003struct intel_gmbus {
1004 struct i2c_adapter adapter;
f2ce9faf 1005 u32 force_bit;
c2b9152f 1006 u32 reg0;
36c785f0 1007 u32 gpio_reg;
c167a6fc 1008 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1009 struct drm_i915_private *dev_priv;
1010};
1011
f4c956ad 1012struct i915_suspend_saved_registers {
e948e994 1013 u32 saveDSPARB;
ba8bbcf6 1014 u32 saveLVDS;
585fb111
JB
1015 u32 savePP_ON_DELAYS;
1016 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1017 u32 savePP_ON;
1018 u32 savePP_OFF;
1019 u32 savePP_CONTROL;
585fb111 1020 u32 savePP_DIVISOR;
ba8bbcf6 1021 u32 saveFBC_CONTROL;
1f84e550 1022 u32 saveCACHE_MODE_0;
1f84e550 1023 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1024 u32 saveSWF0[16];
1025 u32 saveSWF1[16];
1026 u32 saveSWF2[3];
4b9de737 1027 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1028 u32 savePCH_PORT_HOTPLUG;
9f49c376 1029 u16 saveGCDGMBUS;
f4c956ad 1030};
c85aa885 1031
ddeea5b0
ID
1032struct vlv_s0ix_state {
1033 /* GAM */
1034 u32 wr_watermark;
1035 u32 gfx_prio_ctrl;
1036 u32 arb_mode;
1037 u32 gfx_pend_tlb0;
1038 u32 gfx_pend_tlb1;
1039 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1040 u32 media_max_req_count;
1041 u32 gfx_max_req_count;
1042 u32 render_hwsp;
1043 u32 ecochk;
1044 u32 bsd_hwsp;
1045 u32 blt_hwsp;
1046 u32 tlb_rd_addr;
1047
1048 /* MBC */
1049 u32 g3dctl;
1050 u32 gsckgctl;
1051 u32 mbctl;
1052
1053 /* GCP */
1054 u32 ucgctl1;
1055 u32 ucgctl3;
1056 u32 rcgctl1;
1057 u32 rcgctl2;
1058 u32 rstctl;
1059 u32 misccpctl;
1060
1061 /* GPM */
1062 u32 gfxpause;
1063 u32 rpdeuhwtc;
1064 u32 rpdeuc;
1065 u32 ecobus;
1066 u32 pwrdwnupctl;
1067 u32 rp_down_timeout;
1068 u32 rp_deucsw;
1069 u32 rcubmabdtmr;
1070 u32 rcedata;
1071 u32 spare2gh;
1072
1073 /* Display 1 CZ domain */
1074 u32 gt_imr;
1075 u32 gt_ier;
1076 u32 pm_imr;
1077 u32 pm_ier;
1078 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1079
1080 /* GT SA CZ domain */
1081 u32 tilectl;
1082 u32 gt_fifoctl;
1083 u32 gtlc_wake_ctrl;
1084 u32 gtlc_survive;
1085 u32 pmwgicz;
1086
1087 /* Display 2 CZ domain */
1088 u32 gu_ctl0;
1089 u32 gu_ctl1;
9c25210f 1090 u32 pcbr;
ddeea5b0
ID
1091 u32 clock_gate_dis2;
1092};
1093
bf225f20
CW
1094struct intel_rps_ei {
1095 u32 cz_clock;
1096 u32 render_c0;
1097 u32 media_c0;
31685c25
D
1098};
1099
c85aa885 1100struct intel_gen6_power_mgmt {
d4d70aa5
ID
1101 /*
1102 * work, interrupts_enabled and pm_iir are protected by
1103 * dev_priv->irq_lock
1104 */
c85aa885 1105 struct work_struct work;
d4d70aa5 1106 bool interrupts_enabled;
c85aa885 1107 u32 pm_iir;
59cdb63d 1108
b39fb297
BW
1109 /* Frequencies are stored in potentially platform dependent multiples.
1110 * In other words, *_freq needs to be multiplied by X to be interesting.
1111 * Soft limits are those which are used for the dynamic reclocking done
1112 * by the driver (raise frequencies under heavy loads, and lower for
1113 * lighter loads). Hard limits are those imposed by the hardware.
1114 *
1115 * A distinction is made for overclocking, which is never enabled by
1116 * default, and is considered to be above the hard limit if it's
1117 * possible at all.
1118 */
1119 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1120 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1121 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1122 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1123 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1124 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1125 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1126 u8 rp1_freq; /* "less than" RP0 power/freqency */
1127 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1128 u32 cz_freq;
1a01ab3b 1129
8fb55197
CW
1130 u8 up_threshold; /* Current %busy required to uplock */
1131 u8 down_threshold; /* Current %busy required to downclock */
1132
dd75fdc8
CW
1133 int last_adj;
1134 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1135
8d3afd7d
CW
1136 spinlock_t client_lock;
1137 struct list_head clients;
1138 bool client_boost;
1139
c0951f0c 1140 bool enabled;
1a01ab3b 1141 struct delayed_work delayed_resume_work;
1854d5ca 1142 unsigned boosts;
4fc688ce 1143
2e1b8730 1144 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1145
bf225f20
CW
1146 /* manual wa residency calculations */
1147 struct intel_rps_ei up_ei, down_ei;
1148
4fc688ce
JB
1149 /*
1150 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1151 * Must be taken after struct_mutex if nested. Note that
1152 * this lock may be held for long periods of time when
1153 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1154 */
1155 struct mutex hw_lock;
c85aa885
DV
1156};
1157
1a240d4d
DV
1158/* defined intel_pm.c */
1159extern spinlock_t mchdev_lock;
1160
c85aa885
DV
1161struct intel_ilk_power_mgmt {
1162 u8 cur_delay;
1163 u8 min_delay;
1164 u8 max_delay;
1165 u8 fmax;
1166 u8 fstart;
1167
1168 u64 last_count1;
1169 unsigned long last_time1;
1170 unsigned long chipset_power;
1171 u64 last_count2;
5ed0bdf2 1172 u64 last_time2;
c85aa885
DV
1173 unsigned long gfx_power;
1174 u8 corr;
1175
1176 int c_m;
1177 int r_t;
1178};
1179
c6cb582e
ID
1180struct drm_i915_private;
1181struct i915_power_well;
1182
1183struct i915_power_well_ops {
1184 /*
1185 * Synchronize the well's hw state to match the current sw state, for
1186 * example enable/disable it based on the current refcount. Called
1187 * during driver init and resume time, possibly after first calling
1188 * the enable/disable handlers.
1189 */
1190 void (*sync_hw)(struct drm_i915_private *dev_priv,
1191 struct i915_power_well *power_well);
1192 /*
1193 * Enable the well and resources that depend on it (for example
1194 * interrupts located on the well). Called after the 0->1 refcount
1195 * transition.
1196 */
1197 void (*enable)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /*
1200 * Disable the well and resources that depend on it. Called after
1201 * the 1->0 refcount transition.
1202 */
1203 void (*disable)(struct drm_i915_private *dev_priv,
1204 struct i915_power_well *power_well);
1205 /* Returns the hw enabled state. */
1206 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1207 struct i915_power_well *power_well);
1208};
1209
a38911a3
WX
1210/* Power well structure for haswell */
1211struct i915_power_well {
c1ca727f 1212 const char *name;
6f3ef5dd 1213 bool always_on;
a38911a3
WX
1214 /* power well enable/disable usage count */
1215 int count;
bfafe93a
ID
1216 /* cached hw enabled state */
1217 bool hw_enabled;
c1ca727f 1218 unsigned long domains;
77961eb9 1219 unsigned long data;
c6cb582e 1220 const struct i915_power_well_ops *ops;
a38911a3
WX
1221};
1222
83c00f55 1223struct i915_power_domains {
baa70707
ID
1224 /*
1225 * Power wells needed for initialization at driver init and suspend
1226 * time are on. They are kept on until after the first modeset.
1227 */
1228 bool init_power_on;
0d116a29 1229 bool initializing;
c1ca727f 1230 int power_well_count;
baa70707 1231
83c00f55 1232 struct mutex lock;
1da51581 1233 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1234 struct i915_power_well *power_wells;
83c00f55
ID
1235};
1236
35a85ac6 1237#define MAX_L3_SLICES 2
a4da4fa4 1238struct intel_l3_parity {
35a85ac6 1239 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1240 struct work_struct error_work;
35a85ac6 1241 int which_slice;
a4da4fa4
DV
1242};
1243
4b5aed62 1244struct i915_gem_mm {
4b5aed62
DV
1245 /** Memory allocator for GTT stolen memory */
1246 struct drm_mm stolen;
4b5aed62
DV
1247 /** List of all objects in gtt_space. Used to restore gtt
1248 * mappings on resume */
1249 struct list_head bound_list;
1250 /**
1251 * List of objects which are not bound to the GTT (thus
1252 * are idle and not used by the GPU) but still have
1253 * (presumably uncached) pages still attached.
1254 */
1255 struct list_head unbound_list;
1256
1257 /** Usable portion of the GTT for GEM */
1258 unsigned long stolen_base; /* limited to low memory (32-bit) */
1259
4b5aed62
DV
1260 /** PPGTT used for aliasing the PPGTT with the GTT */
1261 struct i915_hw_ppgtt *aliasing_ppgtt;
1262
2cfcd32a 1263 struct notifier_block oom_notifier;
ceabbba5 1264 struct shrinker shrinker;
4b5aed62
DV
1265 bool shrinker_no_lock_stealing;
1266
4b5aed62
DV
1267 /** LRU list of objects with fence regs on them. */
1268 struct list_head fence_list;
1269
1270 /**
1271 * We leave the user IRQ off as much as possible,
1272 * but this means that requests will finish and never
1273 * be retired once the system goes idle. Set a timer to
1274 * fire periodically while the ring is running. When it
1275 * fires, go retire requests.
1276 */
1277 struct delayed_work retire_work;
1278
b29c19b6
CW
1279 /**
1280 * When we detect an idle GPU, we want to turn on
1281 * powersaving features. So once we see that there
1282 * are no more requests outstanding and no more
1283 * arrive within a small period of time, we fire
1284 * off the idle_work.
1285 */
1286 struct delayed_work idle_work;
1287
4b5aed62
DV
1288 /**
1289 * Are we in a non-interruptible section of code like
1290 * modesetting?
1291 */
1292 bool interruptible;
1293
f62a0076
CW
1294 /**
1295 * Is the GPU currently considered idle, or busy executing userspace
1296 * requests? Whilst idle, we attempt to power down the hardware and
1297 * display clocks. In order to reduce the effect on performance, there
1298 * is a slight delay before we do so.
1299 */
1300 bool busy;
1301
bdf1e7e3
DV
1302 /* the indicator for dispatch video commands on two BSD rings */
1303 int bsd_ring_dispatch_index;
1304
4b5aed62
DV
1305 /** Bit 6 swizzling required for X tiling */
1306 uint32_t bit_6_swizzle_x;
1307 /** Bit 6 swizzling required for Y tiling */
1308 uint32_t bit_6_swizzle_y;
1309
4b5aed62 1310 /* accounting, useful for userland debugging */
c20e8355 1311 spinlock_t object_stat_lock;
4b5aed62
DV
1312 size_t object_memory;
1313 u32 object_count;
1314};
1315
edc3d884 1316struct drm_i915_error_state_buf {
0a4cd7c8 1317 struct drm_i915_private *i915;
edc3d884
MK
1318 unsigned bytes;
1319 unsigned size;
1320 int err;
1321 u8 *buf;
1322 loff_t start;
1323 loff_t pos;
1324};
1325
fc16b48b
MK
1326struct i915_error_state_file_priv {
1327 struct drm_device *dev;
1328 struct drm_i915_error_state *error;
1329};
1330
99584db3
DV
1331struct i915_gpu_error {
1332 /* For hangcheck timer */
1333#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1334#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1335 /* Hang gpu twice in this window and your context gets banned */
1336#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1337
737b1506
CW
1338 struct workqueue_struct *hangcheck_wq;
1339 struct delayed_work hangcheck_work;
99584db3
DV
1340
1341 /* For reset and error_state handling. */
1342 spinlock_t lock;
1343 /* Protected by the above dev->gpu_error.lock. */
1344 struct drm_i915_error_state *first_error;
094f9a54
CW
1345
1346 unsigned long missed_irq_rings;
1347
1f83fee0 1348 /**
2ac0f450 1349 * State variable controlling the reset flow and count
1f83fee0 1350 *
2ac0f450
MK
1351 * This is a counter which gets incremented when reset is triggered,
1352 * and again when reset has been handled. So odd values (lowest bit set)
1353 * means that reset is in progress and even values that
1354 * (reset_counter >> 1):th reset was successfully completed.
1355 *
1356 * If reset is not completed succesfully, the I915_WEDGE bit is
1357 * set meaning that hardware is terminally sour and there is no
1358 * recovery. All waiters on the reset_queue will be woken when
1359 * that happens.
1360 *
1361 * This counter is used by the wait_seqno code to notice that reset
1362 * event happened and it needs to restart the entire ioctl (since most
1363 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1364 *
1365 * This is important for lock-free wait paths, where no contended lock
1366 * naturally enforces the correct ordering between the bail-out of the
1367 * waiter and the gpu reset work code.
1f83fee0
DV
1368 */
1369 atomic_t reset_counter;
1370
1f83fee0 1371#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1372#define I915_WEDGED (1 << 31)
1f83fee0
DV
1373
1374 /**
1375 * Waitqueue to signal when the reset has completed. Used by clients
1376 * that wait for dev_priv->mm.wedged to settle.
1377 */
1378 wait_queue_head_t reset_queue;
33196ded 1379
88b4aa87
MK
1380 /* Userspace knobs for gpu hang simulation;
1381 * combines both a ring mask, and extra flags
1382 */
1383 u32 stop_rings;
1384#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1385#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1386
1387 /* For missed irq/seqno simulation. */
1388 unsigned int test_irq_rings;
6689c167
MA
1389
1390 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1391 bool reload_in_reset;
99584db3
DV
1392};
1393
b8efb17b
ZR
1394enum modeset_restore {
1395 MODESET_ON_LID_OPEN,
1396 MODESET_DONE,
1397 MODESET_SUSPENDED,
1398};
1399
6acab15a 1400struct ddi_vbt_port_info {
ce4dd49e
DL
1401 /*
1402 * This is an index in the HDMI/DVI DDI buffer translation table.
1403 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1404 * populate this field.
1405 */
1406#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1407 uint8_t hdmi_level_shift;
311a2094
PZ
1408
1409 uint8_t supports_dvi:1;
1410 uint8_t supports_hdmi:1;
1411 uint8_t supports_dp:1;
6acab15a
PZ
1412};
1413
bfd7ebda
RV
1414enum psr_lines_to_wait {
1415 PSR_0_LINES_TO_WAIT = 0,
1416 PSR_1_LINE_TO_WAIT,
1417 PSR_4_LINES_TO_WAIT,
1418 PSR_8_LINES_TO_WAIT
83a7280e
PB
1419};
1420
41aa3448
RV
1421struct intel_vbt_data {
1422 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1423 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1424
1425 /* Feature bits */
1426 unsigned int int_tv_support:1;
1427 unsigned int lvds_dither:1;
1428 unsigned int lvds_vbt:1;
1429 unsigned int int_crt_support:1;
1430 unsigned int lvds_use_ssc:1;
1431 unsigned int display_clock_mode:1;
1432 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1433 unsigned int has_mipi:1;
41aa3448
RV
1434 int lvds_ssc_freq;
1435 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1436
83a7280e
PB
1437 enum drrs_support_type drrs_type;
1438
41aa3448
RV
1439 /* eDP */
1440 int edp_rate;
1441 int edp_lanes;
1442 int edp_preemphasis;
1443 int edp_vswing;
1444 bool edp_initialized;
1445 bool edp_support;
1446 int edp_bpp;
1447 struct edp_power_seq edp_pps;
1448
bfd7ebda
RV
1449 struct {
1450 bool full_link;
1451 bool require_aux_wakeup;
1452 int idle_frames;
1453 enum psr_lines_to_wait lines_to_wait;
1454 int tp1_wakeup_time;
1455 int tp2_tp3_wakeup_time;
1456 } psr;
1457
f00076d2
JN
1458 struct {
1459 u16 pwm_freq_hz;
39fbc9c8 1460 bool present;
f00076d2 1461 bool active_low_pwm;
1de6068e 1462 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1463 } backlight;
1464
d17c5443
SK
1465 /* MIPI DSI */
1466 struct {
3e6bd011 1467 u16 port;
d17c5443 1468 u16 panel_id;
d3b542fc
SK
1469 struct mipi_config *config;
1470 struct mipi_pps_data *pps;
1471 u8 seq_version;
1472 u32 size;
1473 u8 *data;
1474 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1475 } dsi;
1476
41aa3448
RV
1477 int crt_ddc_pin;
1478
1479 int child_dev_num;
768f69c9 1480 union child_device_config *child_dev;
6acab15a
PZ
1481
1482 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1483};
1484
77c122bc
VS
1485enum intel_ddb_partitioning {
1486 INTEL_DDB_PART_1_2,
1487 INTEL_DDB_PART_5_6, /* IVB+ */
1488};
1489
1fd527cc
VS
1490struct intel_wm_level {
1491 bool enable;
1492 uint32_t pri_val;
1493 uint32_t spr_val;
1494 uint32_t cur_val;
1495 uint32_t fbc_val;
1496};
1497
820c1980 1498struct ilk_wm_values {
609cedef
VS
1499 uint32_t wm_pipe[3];
1500 uint32_t wm_lp[3];
1501 uint32_t wm_lp_spr[3];
1502 uint32_t wm_linetime[3];
1503 bool enable_fbc_wm;
1504 enum intel_ddb_partitioning partitioning;
1505};
1506
262cd2e1
VS
1507struct vlv_pipe_wm {
1508 uint16_t primary;
1509 uint16_t sprite[2];
1510 uint8_t cursor;
1511};
ae80152d 1512
262cd2e1
VS
1513struct vlv_sr_wm {
1514 uint16_t plane;
1515 uint8_t cursor;
1516};
ae80152d 1517
262cd2e1
VS
1518struct vlv_wm_values {
1519 struct vlv_pipe_wm pipe[3];
1520 struct vlv_sr_wm sr;
0018fda1
VS
1521 struct {
1522 uint8_t cursor;
1523 uint8_t sprite[2];
1524 uint8_t primary;
1525 } ddl[3];
6eb1a681
VS
1526 uint8_t level;
1527 bool cxsr;
0018fda1
VS
1528};
1529
c193924e 1530struct skl_ddb_entry {
16160e3d 1531 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1532};
1533
1534static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1535{
16160e3d 1536 return entry->end - entry->start;
c193924e
DL
1537}
1538
08db6652
DL
1539static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1540 const struct skl_ddb_entry *e2)
1541{
1542 if (e1->start == e2->start && e1->end == e2->end)
1543 return true;
1544
1545 return false;
1546}
1547
c193924e 1548struct skl_ddb_allocation {
34bb56af 1549 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1550 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1551 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1552 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1553};
1554
2ac96d2a
PB
1555struct skl_wm_values {
1556 bool dirty[I915_MAX_PIPES];
c193924e 1557 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1558 uint32_t wm_linetime[I915_MAX_PIPES];
1559 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1560 uint32_t cursor[I915_MAX_PIPES][8];
1561 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1562 uint32_t cursor_trans[I915_MAX_PIPES];
1563};
1564
1565struct skl_wm_level {
1566 bool plane_en[I915_MAX_PLANES];
b99f58da 1567 bool cursor_en;
2ac96d2a
PB
1568 uint16_t plane_res_b[I915_MAX_PLANES];
1569 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1570 uint16_t cursor_res_b;
1571 uint8_t cursor_res_l;
1572};
1573
c67a470b 1574/*
765dab67
PZ
1575 * This struct helps tracking the state needed for runtime PM, which puts the
1576 * device in PCI D3 state. Notice that when this happens, nothing on the
1577 * graphics device works, even register access, so we don't get interrupts nor
1578 * anything else.
c67a470b 1579 *
765dab67
PZ
1580 * Every piece of our code that needs to actually touch the hardware needs to
1581 * either call intel_runtime_pm_get or call intel_display_power_get with the
1582 * appropriate power domain.
a8a8bd54 1583 *
765dab67
PZ
1584 * Our driver uses the autosuspend delay feature, which means we'll only really
1585 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1586 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1587 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1588 *
1589 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1590 * goes back to false exactly before we reenable the IRQs. We use this variable
1591 * to check if someone is trying to enable/disable IRQs while they're supposed
1592 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1593 * case it happens.
c67a470b 1594 *
765dab67 1595 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1596 */
5d584b2e
PZ
1597struct i915_runtime_pm {
1598 bool suspended;
2aeb7d3a 1599 bool irqs_enabled;
c67a470b
PZ
1600};
1601
926321d5
DV
1602enum intel_pipe_crc_source {
1603 INTEL_PIPE_CRC_SOURCE_NONE,
1604 INTEL_PIPE_CRC_SOURCE_PLANE1,
1605 INTEL_PIPE_CRC_SOURCE_PLANE2,
1606 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1607 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1608 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1609 INTEL_PIPE_CRC_SOURCE_TV,
1610 INTEL_PIPE_CRC_SOURCE_DP_B,
1611 INTEL_PIPE_CRC_SOURCE_DP_C,
1612 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1613 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1614 INTEL_PIPE_CRC_SOURCE_MAX,
1615};
1616
8bf1e9f1 1617struct intel_pipe_crc_entry {
ac2300d4 1618 uint32_t frame;
8bf1e9f1
SH
1619 uint32_t crc[5];
1620};
1621
b2c88f5b 1622#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1623struct intel_pipe_crc {
d538bbdf
DL
1624 spinlock_t lock;
1625 bool opened; /* exclusive access to the result file */
e5f75aca 1626 struct intel_pipe_crc_entry *entries;
926321d5 1627 enum intel_pipe_crc_source source;
d538bbdf 1628 int head, tail;
07144428 1629 wait_queue_head_t wq;
8bf1e9f1
SH
1630};
1631
f99d7069
DV
1632struct i915_frontbuffer_tracking {
1633 struct mutex lock;
1634
1635 /*
1636 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1637 * scheduled flips.
1638 */
1639 unsigned busy_bits;
1640 unsigned flip_bits;
1641};
1642
7225342a
MK
1643struct i915_wa_reg {
1644 u32 addr;
1645 u32 value;
1646 /* bitmask representing WA bits */
1647 u32 mask;
1648};
1649
1650#define I915_MAX_WA_REGS 16
1651
1652struct i915_workarounds {
1653 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1654 u32 count;
1655};
1656
cf9d2890
YZ
1657struct i915_virtual_gpu {
1658 bool active;
1659};
1660
5f19e2bf
JH
1661struct i915_execbuffer_params {
1662 struct drm_device *dev;
1663 struct drm_file *file;
1664 uint32_t dispatch_flags;
1665 uint32_t args_batch_start_offset;
1666 uint32_t batch_obj_vm_offset;
1667 struct intel_engine_cs *ring;
1668 struct drm_i915_gem_object *batch_obj;
1669 struct intel_context *ctx;
6a6ae79a 1670 struct drm_i915_gem_request *request;
5f19e2bf
JH
1671};
1672
77fec556 1673struct drm_i915_private {
f4c956ad 1674 struct drm_device *dev;
efab6d8d 1675 struct kmem_cache *objects;
e20d2ab7 1676 struct kmem_cache *vmas;
efab6d8d 1677 struct kmem_cache *requests;
f4c956ad 1678
5c969aa7 1679 const struct intel_device_info info;
f4c956ad
DV
1680
1681 int relative_constants_mode;
1682
1683 void __iomem *regs;
1684
907b28c5 1685 struct intel_uncore uncore;
f4c956ad 1686
cf9d2890
YZ
1687 struct i915_virtual_gpu vgpu;
1688
eb805623
DV
1689 struct intel_csr csr;
1690
1691 /* Display CSR-related protection */
1692 struct mutex csr_lock;
1693
5ea6e5e3 1694 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1695
f4c956ad
DV
1696 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1697 * controller on different i2c buses. */
1698 struct mutex gmbus_mutex;
1699
1700 /**
1701 * Base address of the gmbus and gpio block.
1702 */
1703 uint32_t gpio_mmio_base;
1704
b6fdd0f2
SS
1705 /* MMIO base address for MIPI regs */
1706 uint32_t mipi_mmio_base;
1707
28c70f16
DV
1708 wait_queue_head_t gmbus_wait_queue;
1709
f4c956ad 1710 struct pci_dev *bridge_dev;
a4872ba6 1711 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1712 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1713 uint32_t last_seqno, next_seqno;
f4c956ad 1714
ba8286fa 1715 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1716 struct resource mch_res;
1717
f4c956ad
DV
1718 /* protects the irq masks */
1719 spinlock_t irq_lock;
1720
84c33a64
SG
1721 /* protects the mmio flip data */
1722 spinlock_t mmio_flip_lock;
1723
f8b79e58
ID
1724 bool display_irqs_enabled;
1725
9ee32fea
DV
1726 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1727 struct pm_qos_request pm_qos;
1728
a580516d
VS
1729 /* Sideband mailbox protection */
1730 struct mutex sb_lock;
f4c956ad
DV
1731
1732 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1733 union {
1734 u32 irq_mask;
1735 u32 de_irq_mask[I915_MAX_PIPES];
1736 };
f4c956ad 1737 u32 gt_irq_mask;
605cd25b 1738 u32 pm_irq_mask;
a6706b45 1739 u32 pm_rps_events;
91d181dd 1740 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1741
5fcece80 1742 struct i915_hotplug hotplug;
5c3fe8b0 1743 struct i915_fbc fbc;
439d7ac0 1744 struct i915_drrs drrs;
f4c956ad 1745 struct intel_opregion opregion;
41aa3448 1746 struct intel_vbt_data vbt;
f4c956ad 1747
d9ceb816
JB
1748 bool preserve_bios_swizzle;
1749
f4c956ad
DV
1750 /* overlay */
1751 struct intel_overlay *overlay;
f4c956ad 1752
58c68779 1753 /* backlight registers and fields in struct intel_panel */
07f11d49 1754 struct mutex backlight_lock;
31ad8ec6 1755
f4c956ad 1756 /* LVDS info */
f4c956ad
DV
1757 bool no_aux_handshake;
1758
e39b999a
VS
1759 /* protects panel power sequencer state */
1760 struct mutex pps_mutex;
1761
f4c956ad
DV
1762 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1763 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1764 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1765
1766 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1767 unsigned int skl_boot_cdclk;
44913155 1768 unsigned int cdclk_freq, max_cdclk_freq;
6bcda4f0 1769 unsigned int hpll_freq;
f4c956ad 1770
645416f5
DV
1771 /**
1772 * wq - Driver workqueue for GEM.
1773 *
1774 * NOTE: Work items scheduled here are not allowed to grab any modeset
1775 * locks, for otherwise the flushing done in the pageflip code will
1776 * result in deadlocks.
1777 */
f4c956ad
DV
1778 struct workqueue_struct *wq;
1779
1780 /* Display functions */
1781 struct drm_i915_display_funcs display;
1782
1783 /* PCH chipset type */
1784 enum intel_pch pch_type;
17a303ec 1785 unsigned short pch_id;
f4c956ad
DV
1786
1787 unsigned long quirks;
1788
b8efb17b
ZR
1789 enum modeset_restore modeset_restore;
1790 struct mutex modeset_restore_lock;
673a394b 1791
a7bbbd63 1792 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1793 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1794
4b5aed62 1795 struct i915_gem_mm mm;
ad46cb53
CW
1796 DECLARE_HASHTABLE(mm_structs, 7);
1797 struct mutex mm_lock;
8781342d 1798
8781342d
DV
1799 /* Kernel Modesetting */
1800
9b9d172d 1801 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1802
76c4ac04
DL
1803 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1804 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1805 wait_queue_head_t pending_flip_queue;
1806
c4597872
DV
1807#ifdef CONFIG_DEBUG_FS
1808 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1809#endif
1810
e72f9fbf
DV
1811 int num_shared_dpll;
1812 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1813 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1814
7225342a 1815 struct i915_workarounds workarounds;
888b5995 1816
652c393a
JB
1817 /* Reclocking support */
1818 bool render_reclock_avail;
f99d7069
DV
1819
1820 struct i915_frontbuffer_tracking fb_tracking;
1821
652c393a 1822 u16 orig_clock;
f97108d1 1823
c4804411 1824 bool mchbar_need_disable;
f97108d1 1825
a4da4fa4
DV
1826 struct intel_l3_parity l3_parity;
1827
59124506
BW
1828 /* Cannot be determined by PCIID. You must always read a register. */
1829 size_t ellc_size;
1830
c6a828d3 1831 /* gen6+ rps state */
c85aa885 1832 struct intel_gen6_power_mgmt rps;
c6a828d3 1833
20e4d407
DV
1834 /* ilk-only ips/rps state. Everything in here is protected by the global
1835 * mchdev_lock in intel_pm.c */
c85aa885 1836 struct intel_ilk_power_mgmt ips;
b5e50c3f 1837
83c00f55 1838 struct i915_power_domains power_domains;
a38911a3 1839
a031d709 1840 struct i915_psr psr;
3f51e471 1841
99584db3 1842 struct i915_gpu_error gpu_error;
ae681d96 1843
c9cddffc
JB
1844 struct drm_i915_gem_object *vlv_pctx;
1845
4520f53a 1846#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1847 /* list of fbdev register on this device */
1848 struct intel_fbdev *fbdev;
82e3b8c1 1849 struct work_struct fbdev_suspend_work;
4520f53a 1850#endif
e953fd7b
CW
1851
1852 struct drm_property *broadcast_rgb_property;
3f43c48d 1853 struct drm_property *force_audio_property;
e3689190 1854
58fddc28
ID
1855 /* hda/i915 audio component */
1856 bool audio_component_registered;
1857
254f965c 1858 uint32_t hw_context_size;
a33afea5 1859 struct list_head context_list;
f4c956ad 1860
3e68320e 1861 u32 fdi_rx_config;
68d18ad7 1862
70722468
VS
1863 u32 chv_phy_control;
1864
842f1c8b 1865 u32 suspend_count;
f4c956ad 1866 struct i915_suspend_saved_registers regfile;
ddeea5b0 1867 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1868
53615a5e
VS
1869 struct {
1870 /*
1871 * Raw watermark latency values:
1872 * in 0.1us units for WM0,
1873 * in 0.5us units for WM1+.
1874 */
1875 /* primary */
1876 uint16_t pri_latency[5];
1877 /* sprite */
1878 uint16_t spr_latency[5];
1879 /* cursor */
1880 uint16_t cur_latency[5];
2af30a5c
PB
1881 /*
1882 * Raw watermark memory latency values
1883 * for SKL for all 8 levels
1884 * in 1us units.
1885 */
1886 uint16_t skl_latency[8];
609cedef 1887
2d41c0b5
PB
1888 /*
1889 * The skl_wm_values structure is a bit too big for stack
1890 * allocation, so we keep the staging struct where we store
1891 * intermediate results here instead.
1892 */
1893 struct skl_wm_values skl_results;
1894
609cedef 1895 /* current hardware state */
2d41c0b5
PB
1896 union {
1897 struct ilk_wm_values hw;
1898 struct skl_wm_values skl_hw;
0018fda1 1899 struct vlv_wm_values vlv;
2d41c0b5 1900 };
53615a5e
VS
1901 } wm;
1902
8a187455
PZ
1903 struct i915_runtime_pm pm;
1904
a83014d3
OM
1905 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1906 struct {
5f19e2bf 1907 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1908 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1909 struct list_head *vmas);
a83014d3
OM
1910 int (*init_rings)(struct drm_device *dev);
1911 void (*cleanup_ring)(struct intel_engine_cs *ring);
1912 void (*stop_ring)(struct intel_engine_cs *ring);
1913 } gt;
1914
9e458034
SJ
1915 bool edp_low_vswing;
1916
bdf1e7e3
DV
1917 /*
1918 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1919 * will be rejected. Instead look for a better place.
1920 */
77fec556 1921};
1da177e4 1922
2c1792a1
CW
1923static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1924{
1925 return dev->dev_private;
1926}
1927
888d0d42
ID
1928static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1929{
1930 return to_i915(dev_get_drvdata(dev));
1931}
1932
b4519513
CW
1933/* Iterate over initialised rings */
1934#define for_each_ring(ring__, dev_priv__, i__) \
1935 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1936 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1937
b1d7e4b4
WF
1938enum hdmi_force_audio {
1939 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1940 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1941 HDMI_AUDIO_AUTO, /* trust EDID */
1942 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1943};
1944
190d6cd5 1945#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1946
37e680a1
CW
1947struct drm_i915_gem_object_ops {
1948 /* Interface between the GEM object and its backing storage.
1949 * get_pages() is called once prior to the use of the associated set
1950 * of pages before to binding them into the GTT, and put_pages() is
1951 * called after we no longer need them. As we expect there to be
1952 * associated cost with migrating pages between the backing storage
1953 * and making them available for the GPU (e.g. clflush), we may hold
1954 * onto the pages after they are no longer referenced by the GPU
1955 * in case they may be used again shortly (for example migrating the
1956 * pages to a different memory domain within the GTT). put_pages()
1957 * will therefore most likely be called when the object itself is
1958 * being released or under memory pressure (where we attempt to
1959 * reap pages for the shrinker).
1960 */
1961 int (*get_pages)(struct drm_i915_gem_object *);
1962 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1963 int (*dmabuf_export)(struct drm_i915_gem_object *);
1964 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1965};
1966
a071fa00
DV
1967/*
1968 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1969 * considered to be the frontbuffer for the given plane interface-vise. This
1970 * doesn't mean that the hw necessarily already scans it out, but that any
1971 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1972 *
1973 * We have one bit per pipe and per scanout plane type.
1974 */
1975#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1976#define INTEL_FRONTBUFFER_BITS \
1977 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1978#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1979 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1980#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1981 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1982#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1983 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1984#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1985 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1986#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1987 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1988
673a394b 1989struct drm_i915_gem_object {
c397b908 1990 struct drm_gem_object base;
673a394b 1991
37e680a1
CW
1992 const struct drm_i915_gem_object_ops *ops;
1993
2f633156
BW
1994 /** List of VMAs backed by this object */
1995 struct list_head vma_list;
1996
c1ad11fc
CW
1997 /** Stolen memory for this object, instead of being backed by shmem. */
1998 struct drm_mm_node *stolen;
35c20a60 1999 struct list_head global_list;
673a394b 2000
b4716185 2001 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2002 /** Used in execbuf to temporarily hold a ref */
2003 struct list_head obj_exec_link;
673a394b 2004
8d9d5744 2005 struct list_head batch_pool_link;
493018dc 2006
673a394b 2007 /**
65ce3027
CW
2008 * This is set if the object is on the active lists (has pending
2009 * rendering and so a non-zero seqno), and is not set if it i s on
2010 * inactive (ready to be unbound) list.
673a394b 2011 */
b4716185 2012 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2013
2014 /**
2015 * This is set if the object has been written to since last bound
2016 * to the GTT
2017 */
0206e353 2018 unsigned int dirty:1;
778c3544
DV
2019
2020 /**
2021 * Fence register bits (if any) for this object. Will be set
2022 * as needed when mapped into the GTT.
2023 * Protected by dev->struct_mutex.
778c3544 2024 */
4b9de737 2025 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2026
778c3544
DV
2027 /**
2028 * Advice: are the backing pages purgeable?
2029 */
0206e353 2030 unsigned int madv:2;
778c3544 2031
778c3544
DV
2032 /**
2033 * Current tiling mode for the object.
2034 */
0206e353 2035 unsigned int tiling_mode:2;
5d82e3e6
CW
2036 /**
2037 * Whether the tiling parameters for the currently associated fence
2038 * register have changed. Note that for the purposes of tracking
2039 * tiling changes we also treat the unfenced register, the register
2040 * slot that the object occupies whilst it executes a fenced
2041 * command (such as BLT on gen2/3), as a "fence".
2042 */
2043 unsigned int fence_dirty:1;
778c3544 2044
75e9e915
DV
2045 /**
2046 * Is the object at the current location in the gtt mappable and
2047 * fenceable? Used to avoid costly recalculations.
2048 */
0206e353 2049 unsigned int map_and_fenceable:1;
75e9e915 2050
fb7d516a
DV
2051 /**
2052 * Whether the current gtt mapping needs to be mappable (and isn't just
2053 * mappable by accident). Track pin and fault separate for a more
2054 * accurate mappable working set.
2055 */
0206e353 2056 unsigned int fault_mappable:1;
fb7d516a 2057
24f3a8cf
AG
2058 /*
2059 * Is the object to be mapped as read-only to the GPU
2060 * Only honoured if hardware has relevant pte bit
2061 */
2062 unsigned long gt_ro:1;
651d794f 2063 unsigned int cache_level:3;
0f71979a 2064 unsigned int cache_dirty:1;
93dfb40c 2065
9da3da66 2066 unsigned int has_dma_mapping:1;
7bddb01f 2067
a071fa00
DV
2068 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2069
8a0c39b1
TU
2070 unsigned int pin_display;
2071
9da3da66 2072 struct sg_table *pages;
a5570178 2073 int pages_pin_count;
ee286370
CW
2074 struct get_page {
2075 struct scatterlist *sg;
2076 int last;
2077 } get_page;
673a394b 2078
1286ff73 2079 /* prime dma-buf support */
9a70cc2a
DA
2080 void *dma_buf_vmapping;
2081 int vmapping_count;
2082
b4716185
CW
2083 /** Breadcrumb of last rendering to the buffer.
2084 * There can only be one writer, but we allow for multiple readers.
2085 * If there is a writer that necessarily implies that all other
2086 * read requests are complete - but we may only be lazily clearing
2087 * the read requests. A read request is naturally the most recent
2088 * request on a ring, so we may have two different write and read
2089 * requests on one ring where the write request is older than the
2090 * read request. This allows for the CPU to read from an active
2091 * buffer by only waiting for the write to complete.
2092 * */
2093 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2094 struct drm_i915_gem_request *last_write_req;
caea7476 2095 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2096 struct drm_i915_gem_request *last_fenced_req;
673a394b 2097
778c3544 2098 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2099 uint32_t stride;
673a394b 2100
80075d49
DV
2101 /** References from framebuffers, locks out tiling changes. */
2102 unsigned long framebuffer_references;
2103
280b713b 2104 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2105 unsigned long *bit_17;
280b713b 2106
5cc9ed4b 2107 union {
6a2c4232
CW
2108 /** for phy allocated objects */
2109 struct drm_dma_handle *phys_handle;
2110
5cc9ed4b
CW
2111 struct i915_gem_userptr {
2112 uintptr_t ptr;
2113 unsigned read_only :1;
2114 unsigned workers :4;
2115#define I915_GEM_USERPTR_MAX_WORKERS 15
2116
ad46cb53
CW
2117 struct i915_mm_struct *mm;
2118 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2119 struct work_struct *work;
2120 } userptr;
2121 };
2122};
62b8b215 2123#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2124
a071fa00
DV
2125void i915_gem_track_fb(struct drm_i915_gem_object *old,
2126 struct drm_i915_gem_object *new,
2127 unsigned frontbuffer_bits);
2128
673a394b
EA
2129/**
2130 * Request queue structure.
2131 *
2132 * The request queue allows us to note sequence numbers that have been emitted
2133 * and may be associated with active buffers to be retired.
2134 *
97b2a6a1
JH
2135 * By keeping this list, we can avoid having to do questionable sequence
2136 * number comparisons on buffer last_read|write_seqno. It also allows an
2137 * emission time to be associated with the request for tracking how far ahead
2138 * of the GPU the submission is.
b3a38998
NH
2139 *
2140 * The requests are reference counted, so upon creation they should have an
2141 * initial reference taken using kref_init
673a394b
EA
2142 */
2143struct drm_i915_gem_request {
abfe262a
JH
2144 struct kref ref;
2145
852835f3 2146 /** On Which ring this request was generated */
efab6d8d 2147 struct drm_i915_private *i915;
a4872ba6 2148 struct intel_engine_cs *ring;
852835f3 2149
673a394b
EA
2150 /** GEM sequence number associated with this request. */
2151 uint32_t seqno;
2152
7d736f4f
MK
2153 /** Position in the ringbuffer of the start of the request */
2154 u32 head;
2155
72f95afa
NH
2156 /**
2157 * Position in the ringbuffer of the start of the postfix.
2158 * This is required to calculate the maximum available ringbuffer
2159 * space without overwriting the postfix.
2160 */
2161 u32 postfix;
2162
2163 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2164 u32 tail;
2165
b3a38998 2166 /**
a8c6ecb3 2167 * Context and ring buffer related to this request
b3a38998
NH
2168 * Contexts are refcounted, so when this request is associated with a
2169 * context, we must increment the context's refcount, to guarantee that
2170 * it persists while any request is linked to it. Requests themselves
2171 * are also refcounted, so the request will only be freed when the last
2172 * reference to it is dismissed, and the code in
2173 * i915_gem_request_free() will then decrement the refcount on the
2174 * context.
2175 */
273497e5 2176 struct intel_context *ctx;
98e1bd4a 2177 struct intel_ringbuffer *ringbuf;
0e50e96b 2178
dc4be607
JH
2179 /** Batch buffer related to this request if any (used for
2180 error state dump only) */
7d736f4f
MK
2181 struct drm_i915_gem_object *batch_obj;
2182
673a394b
EA
2183 /** Time at which this request was emitted, in jiffies. */
2184 unsigned long emitted_jiffies;
2185
b962442e 2186 /** global list entry for this request */
673a394b 2187 struct list_head list;
b962442e 2188
f787a5f5 2189 struct drm_i915_file_private *file_priv;
b962442e
EA
2190 /** file_priv list entry for this request */
2191 struct list_head client_list;
67e2937b 2192
071c92de
MK
2193 /** process identifier submitting this request */
2194 struct pid *pid;
2195
6d3d8274
NH
2196 /**
2197 * The ELSP only accepts two elements at a time, so we queue
2198 * context/tail pairs on a given queue (ring->execlist_queue) until the
2199 * hardware is available. The queue serves a double purpose: we also use
2200 * it to keep track of the up to 2 contexts currently in the hardware
2201 * (usually one in execution and the other queued up by the GPU): We
2202 * only remove elements from the head of the queue when the hardware
2203 * informs us that an element has been completed.
2204 *
2205 * All accesses to the queue are mediated by a spinlock
2206 * (ring->execlist_lock).
2207 */
2208
2209 /** Execlist link in the submission queue.*/
2210 struct list_head execlist_link;
2211
2212 /** Execlists no. of times this request has been sent to the ELSP */
2213 int elsp_submitted;
2214
673a394b
EA
2215};
2216
6689cb2b 2217int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2218 struct intel_context *ctx,
2219 struct drm_i915_gem_request **req_out);
29b1b415 2220void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2221void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2222int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2223 struct drm_file *file);
abfe262a 2224
b793a00a
JH
2225static inline uint32_t
2226i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2227{
2228 return req ? req->seqno : 0;
2229}
2230
2231static inline struct intel_engine_cs *
2232i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2233{
2234 return req ? req->ring : NULL;
2235}
2236
b2cfe0ab 2237static inline struct drm_i915_gem_request *
abfe262a
JH
2238i915_gem_request_reference(struct drm_i915_gem_request *req)
2239{
b2cfe0ab
CW
2240 if (req)
2241 kref_get(&req->ref);
2242 return req;
abfe262a
JH
2243}
2244
2245static inline void
2246i915_gem_request_unreference(struct drm_i915_gem_request *req)
2247{
f245860e 2248 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2249 kref_put(&req->ref, i915_gem_request_free);
2250}
2251
41037f9f
CW
2252static inline void
2253i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2254{
b833bb61
ML
2255 struct drm_device *dev;
2256
2257 if (!req)
2258 return;
41037f9f 2259
b833bb61
ML
2260 dev = req->ring->dev;
2261 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2262 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2263}
2264
abfe262a
JH
2265static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2266 struct drm_i915_gem_request *src)
2267{
2268 if (src)
2269 i915_gem_request_reference(src);
2270
2271 if (*pdst)
2272 i915_gem_request_unreference(*pdst);
2273
2274 *pdst = src;
2275}
2276
1b5a433a
JH
2277/*
2278 * XXX: i915_gem_request_completed should be here but currently needs the
2279 * definition of i915_seqno_passed() which is below. It will be moved in
2280 * a later patch when the call to i915_seqno_passed() is obsoleted...
2281 */
2282
351e3db2
BV
2283/*
2284 * A command that requires special handling by the command parser.
2285 */
2286struct drm_i915_cmd_descriptor {
2287 /*
2288 * Flags describing how the command parser processes the command.
2289 *
2290 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2291 * a length mask if not set
2292 * CMD_DESC_SKIP: The command is allowed but does not follow the
2293 * standard length encoding for the opcode range in
2294 * which it falls
2295 * CMD_DESC_REJECT: The command is never allowed
2296 * CMD_DESC_REGISTER: The command should be checked against the
2297 * register whitelist for the appropriate ring
2298 * CMD_DESC_MASTER: The command is allowed if the submitting process
2299 * is the DRM master
2300 */
2301 u32 flags;
2302#define CMD_DESC_FIXED (1<<0)
2303#define CMD_DESC_SKIP (1<<1)
2304#define CMD_DESC_REJECT (1<<2)
2305#define CMD_DESC_REGISTER (1<<3)
2306#define CMD_DESC_BITMASK (1<<4)
2307#define CMD_DESC_MASTER (1<<5)
2308
2309 /*
2310 * The command's unique identification bits and the bitmask to get them.
2311 * This isn't strictly the opcode field as defined in the spec and may
2312 * also include type, subtype, and/or subop fields.
2313 */
2314 struct {
2315 u32 value;
2316 u32 mask;
2317 } cmd;
2318
2319 /*
2320 * The command's length. The command is either fixed length (i.e. does
2321 * not include a length field) or has a length field mask. The flag
2322 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2323 * a length mask. All command entries in a command table must include
2324 * length information.
2325 */
2326 union {
2327 u32 fixed;
2328 u32 mask;
2329 } length;
2330
2331 /*
2332 * Describes where to find a register address in the command to check
2333 * against the ring's register whitelist. Only valid if flags has the
2334 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2335 *
2336 * A non-zero step value implies that the command may access multiple
2337 * registers in sequence (e.g. LRI), in that case step gives the
2338 * distance in dwords between individual offset fields.
351e3db2
BV
2339 */
2340 struct {
2341 u32 offset;
2342 u32 mask;
6a65c5b9 2343 u32 step;
351e3db2
BV
2344 } reg;
2345
2346#define MAX_CMD_DESC_BITMASKS 3
2347 /*
2348 * Describes command checks where a particular dword is masked and
2349 * compared against an expected value. If the command does not match
2350 * the expected value, the parser rejects it. Only valid if flags has
2351 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2352 * are valid.
d4d48035
BV
2353 *
2354 * If the check specifies a non-zero condition_mask then the parser
2355 * only performs the check when the bits specified by condition_mask
2356 * are non-zero.
351e3db2
BV
2357 */
2358 struct {
2359 u32 offset;
2360 u32 mask;
2361 u32 expected;
d4d48035
BV
2362 u32 condition_offset;
2363 u32 condition_mask;
351e3db2
BV
2364 } bits[MAX_CMD_DESC_BITMASKS];
2365};
2366
2367/*
2368 * A table of commands requiring special handling by the command parser.
2369 *
2370 * Each ring has an array of tables. Each table consists of an array of command
2371 * descriptors, which must be sorted with command opcodes in ascending order.
2372 */
2373struct drm_i915_cmd_table {
2374 const struct drm_i915_cmd_descriptor *table;
2375 int count;
2376};
2377
dbbe9127 2378/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2379#define __I915__(p) ({ \
2380 struct drm_i915_private *__p; \
2381 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2382 __p = (struct drm_i915_private *)p; \
2383 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2384 __p = to_i915((struct drm_device *)p); \
2385 else \
2386 BUILD_BUG(); \
2387 __p; \
2388})
dbbe9127 2389#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2390#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2391#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2392
87f1f465
CW
2393#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2394#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2395#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2396#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2397#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2398#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2399#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2400#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2401#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2402#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2403#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2404#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2405#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2406#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2407#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2408#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2409#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2410#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2411#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2412 INTEL_DEVID(dev) == 0x0152 || \
2413 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2414#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2415#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2416#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2417#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2418#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2419#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2420#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2421#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2422 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2423#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2424 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2425 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2426 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2427/* ULX machines are also considered ULT. */
2428#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2429 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2430#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2431 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2432#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2433 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2434#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2435 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2436/* ULX machines are also considered ULT. */
87f1f465
CW
2437#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2438 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2439#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2440 INTEL_DEVID(dev) == 0x1913 || \
2441 INTEL_DEVID(dev) == 0x1916 || \
2442 INTEL_DEVID(dev) == 0x1921 || \
2443 INTEL_DEVID(dev) == 0x1926)
2444#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2445 INTEL_DEVID(dev) == 0x1915 || \
2446 INTEL_DEVID(dev) == 0x191E)
b833d685 2447#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2448
e90a21d4
HN
2449#define SKL_REVID_A0 (0x0)
2450#define SKL_REVID_B0 (0x1)
2451#define SKL_REVID_C0 (0x2)
2452#define SKL_REVID_D0 (0x3)
8bc0ccf6 2453#define SKL_REVID_E0 (0x4)
b88baa2a 2454#define SKL_REVID_F0 (0x5)
e90a21d4 2455
6c74c87f
NH
2456#define BXT_REVID_A0 (0x0)
2457#define BXT_REVID_B0 (0x3)
2458#define BXT_REVID_C0 (0x6)
2459
85436696
JB
2460/*
2461 * The genX designation typically refers to the render engine, so render
2462 * capability related checks should use IS_GEN, while display and other checks
2463 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2464 * chips, etc.).
2465 */
cae5852d
ZN
2466#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2467#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2468#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2469#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2470#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2471#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2472#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2473#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2474
73ae478c
BW
2475#define RENDER_RING (1<<RCS)
2476#define BSD_RING (1<<VCS)
2477#define BLT_RING (1<<BCS)
2478#define VEBOX_RING (1<<VECS)
845f74a7 2479#define BSD2_RING (1<<VCS2)
63c42e56 2480#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2481#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2482#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2483#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2484#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2485#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2486 __I915__(dev)->ellc_size)
cae5852d
ZN
2487#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2488
254f965c 2489#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2490#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2491#define USES_PPGTT(dev) (i915.enable_ppgtt)
2492#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2493
05394f39 2494#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2495#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2496
b45305fc
DV
2497/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2498#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2499/*
2500 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2501 * even when in MSI mode. This results in spurious interrupt warnings if the
2502 * legacy irq no. is shared with another device. The kernel then disables that
2503 * interrupt source and so prevents the other device from working properly.
2504 */
2505#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2506#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2507
cae5852d
ZN
2508/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2509 * rows, which changed the alignment requirements and fence programming.
2510 */
2511#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2512 IS_I915GM(dev)))
2513#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2514#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2515#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2516#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2517#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2518
2519#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2520#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2521#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2522
dbf7786e 2523#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2524
0c9b3715
JN
2525#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2526 INTEL_INFO(dev)->gen >= 9)
2527
dd93be58 2528#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2529#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2530#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2531 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2532 IS_SKYLAKE(dev))
6157d3c8 2533#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2534 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2535 IS_SKYLAKE(dev))
58abf1da
RV
2536#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2537#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2538
eb805623
DV
2539#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2540
17a303ec
PZ
2541#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2542#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2543#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2544#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2545#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2546#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2547#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2548#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2549
f2fbc690 2550#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2551#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2552#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2553#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2554#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2555#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2556#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2557
5fafe292
SJ
2558#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2559
040d2baa
BW
2560/* DPF == dynamic parity feature */
2561#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2562#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2563
c8735b0c 2564#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2565#define GEN9_FREQ_SCALER 3
c8735b0c 2566
05394f39
CW
2567#include "i915_trace.h"
2568
baa70943 2569extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2570extern int i915_max_ioctl;
2571
fc49b3da
ID
2572extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2573extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2574
d330a953
JN
2575/* i915_params.c */
2576struct i915_params {
2577 int modeset;
2578 int panel_ignore_lid;
d330a953 2579 int semaphores;
d330a953
JN
2580 int lvds_channel_mode;
2581 int panel_use_ssc;
2582 int vbt_sdvo_panel_type;
2583 int enable_rc6;
2584 int enable_fbc;
d330a953 2585 int enable_ppgtt;
127f1003 2586 int enable_execlists;
d330a953
JN
2587 int enable_psr;
2588 unsigned int preliminary_hw_support;
2589 int disable_power_well;
2590 int enable_ips;
e5aa6541 2591 int invert_brightness;
351e3db2 2592 int enable_cmd_parser;
e5aa6541
DL
2593 /* leave bools at the end to not create holes */
2594 bool enable_hangcheck;
2595 bool fastboot;
d330a953 2596 bool prefault_disable;
5bedeb2d 2597 bool load_detect_test;
d330a953 2598 bool reset;
a0bae57f 2599 bool disable_display;
7a10dfa6 2600 bool disable_vtd_wa;
84c33a64 2601 int use_mmio_flip;
48572edd 2602 int mmio_debug;
e2c719b7 2603 bool verbose_state_checks;
b2e7723b 2604 bool nuclear_pageflip;
9e458034 2605 int edp_vswing;
d330a953
JN
2606};
2607extern struct i915_params i915 __read_mostly;
2608
1da177e4 2609 /* i915_dma.c */
22eae947 2610extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2611extern int i915_driver_unload(struct drm_device *);
2885f6ac 2612extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2613extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2614extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2615 struct drm_file *file);
673a394b 2616extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2617 struct drm_file *file);
84b1fd10 2618extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2619#ifdef CONFIG_COMPAT
0d6aa60b
DA
2620extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2621 unsigned long arg);
c43b5634 2622#endif
8e96d9c4 2623extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2624extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2625extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2626extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2627extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2628extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2629extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2630int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
eb805623 2631void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2632
77913b39
JN
2633/* intel_hotplug.c */
2634void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2635void intel_hpd_init(struct drm_i915_private *dev_priv);
2636void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2637void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2638enum port intel_hpd_pin_to_port(enum hpd_pin pin);
2639
1da177e4 2640/* i915_irq.c */
10cd45b6 2641void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2642__printf(3, 4)
2643void i915_handle_error(struct drm_device *dev, bool wedged,
2644 const char *fmt, ...);
1da177e4 2645
b963291c 2646extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2647int intel_irq_install(struct drm_i915_private *dev_priv);
2648void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2649
2650extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2651extern void intel_uncore_early_sanitize(struct drm_device *dev,
2652 bool restore_forcewake);
907b28c5 2653extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2654extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2655extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2656extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2657const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2658void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2659 enum forcewake_domains domains);
59bad947 2660void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2661 enum forcewake_domains domains);
a6111f7b
CW
2662/* Like above but the caller must manage the uncore.lock itself.
2663 * Must be used with I915_READ_FW and friends.
2664 */
2665void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2666 enum forcewake_domains domains);
2667void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2668 enum forcewake_domains domains);
59bad947 2669void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2670static inline bool intel_vgpu_active(struct drm_device *dev)
2671{
2672 return to_i915(dev)->vgpu.active;
2673}
b1f14ad0 2674
7c463586 2675void
50227e1c 2676i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2677 u32 status_mask);
7c463586
KP
2678
2679void
50227e1c 2680i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2681 u32 status_mask);
7c463586 2682
f8b79e58
ID
2683void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2684void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2685void
2686ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2687void
2688ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2689void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2690 uint32_t interrupt_mask,
2691 uint32_t enabled_irq_mask);
2692#define ibx_enable_display_interrupt(dev_priv, bits) \
2693 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2694#define ibx_disable_display_interrupt(dev_priv, bits) \
2695 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2696
673a394b 2697/* i915_gem.c */
673a394b
EA
2698int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2699 struct drm_file *file_priv);
2700int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2701 struct drm_file *file_priv);
2702int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2703 struct drm_file *file_priv);
2704int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2705 struct drm_file *file_priv);
de151cf6
JB
2706int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2707 struct drm_file *file_priv);
673a394b
EA
2708int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2709 struct drm_file *file_priv);
2710int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2711 struct drm_file *file_priv);
ba8b7ccb 2712void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2713 struct drm_i915_gem_request *req);
adeca76d 2714void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2715int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2716 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2717 struct list_head *vmas);
673a394b
EA
2718int i915_gem_execbuffer(struct drm_device *dev, void *data,
2719 struct drm_file *file_priv);
76446cac
JB
2720int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2721 struct drm_file *file_priv);
673a394b
EA
2722int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2723 struct drm_file *file_priv);
199adf40
BW
2724int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2725 struct drm_file *file);
2726int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2727 struct drm_file *file);
673a394b
EA
2728int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2729 struct drm_file *file_priv);
3ef94daa
CW
2730int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2731 struct drm_file *file_priv);
673a394b
EA
2732int i915_gem_set_tiling(struct drm_device *dev, void *data,
2733 struct drm_file *file_priv);
2734int i915_gem_get_tiling(struct drm_device *dev, void *data,
2735 struct drm_file *file_priv);
5cc9ed4b
CW
2736int i915_gem_init_userptr(struct drm_device *dev);
2737int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2738 struct drm_file *file);
5a125c3c
EA
2739int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2740 struct drm_file *file_priv);
23ba4fd0
BW
2741int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2742 struct drm_file *file_priv);
673a394b 2743void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2744void *i915_gem_object_alloc(struct drm_device *dev);
2745void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2746void i915_gem_object_init(struct drm_i915_gem_object *obj,
2747 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2748struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2749 size_t size);
7e0d96bc
BW
2750void i915_init_vm(struct drm_i915_private *dev_priv,
2751 struct i915_address_space *vm);
673a394b 2752void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2753void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2754
0875546c
DV
2755/* Flags used by pin/bind&friends. */
2756#define PIN_MAPPABLE (1<<0)
2757#define PIN_NONBLOCK (1<<1)
2758#define PIN_GLOBAL (1<<2)
2759#define PIN_OFFSET_BIAS (1<<3)
2760#define PIN_USER (1<<4)
2761#define PIN_UPDATE (1<<5)
d23db88c 2762#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2763int __must_check
2764i915_gem_object_pin(struct drm_i915_gem_object *obj,
2765 struct i915_address_space *vm,
2766 uint32_t alignment,
2767 uint64_t flags);
2768int __must_check
2769i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2770 const struct i915_ggtt_view *view,
2771 uint32_t alignment,
2772 uint64_t flags);
fe14d5f4
TU
2773
2774int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2775 u32 flags);
07fe0b12 2776int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2777int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2778void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2779void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2780
4c914c0c
BV
2781int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2782 int *needs_clflush);
2783
37e680a1 2784int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2785
2786static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2787{
ee286370
CW
2788 return sg->length >> PAGE_SHIFT;
2789}
67d5a50c 2790
ee286370
CW
2791static inline struct page *
2792i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2793{
ee286370
CW
2794 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2795 return NULL;
67d5a50c 2796
ee286370
CW
2797 if (n < obj->get_page.last) {
2798 obj->get_page.sg = obj->pages->sgl;
2799 obj->get_page.last = 0;
2800 }
67d5a50c 2801
ee286370
CW
2802 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2803 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2804 if (unlikely(sg_is_chain(obj->get_page.sg)))
2805 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2806 }
67d5a50c 2807
ee286370 2808 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2809}
ee286370 2810
a5570178
CW
2811static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2812{
2813 BUG_ON(obj->pages == NULL);
2814 obj->pages_pin_count++;
2815}
2816static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2817{
2818 BUG_ON(obj->pages_pin_count == 0);
2819 obj->pages_pin_count--;
2820}
2821
54cf91dc 2822int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2823int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2824 struct intel_engine_cs *to,
2825 struct drm_i915_gem_request **to_req);
e2d05a8b 2826void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2827 struct drm_i915_gem_request *req);
ff72145b
DA
2828int i915_gem_dumb_create(struct drm_file *file_priv,
2829 struct drm_device *dev,
2830 struct drm_mode_create_dumb *args);
da6b51d0
DA
2831int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2832 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2833/**
2834 * Returns true if seq1 is later than seq2.
2835 */
2836static inline bool
2837i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2838{
2839 return (int32_t)(seq1 - seq2) >= 0;
2840}
2841
1b5a433a
JH
2842static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2843 bool lazy_coherency)
2844{
2845 u32 seqno;
2846
2847 BUG_ON(req == NULL);
2848
2849 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2850
2851 return i915_seqno_passed(seqno, req->seqno);
2852}
2853
fca26bb4
MK
2854int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2855int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2856int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2857int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2858
d8ffa60b
DV
2859bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2860void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2861
8d9fc7fd 2862struct drm_i915_gem_request *
a4872ba6 2863i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2864
b29c19b6 2865bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2866void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2867int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2868 bool interruptible);
84c33a64 2869
1f83fee0
DV
2870static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2871{
2872 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2873 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2874}
2875
2876static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2877{
2ac0f450
MK
2878 return atomic_read(&error->reset_counter) & I915_WEDGED;
2879}
2880
2881static inline u32 i915_reset_count(struct i915_gpu_error *error)
2882{
2883 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2884}
a71d8d94 2885
88b4aa87
MK
2886static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2887{
2888 return dev_priv->gpu_error.stop_rings == 0 ||
2889 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2890}
2891
2892static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2893{
2894 return dev_priv->gpu_error.stop_rings == 0 ||
2895 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2896}
2897
069efc1d 2898void i915_gem_reset(struct drm_device *dev);
000433b6 2899bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2900int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2901int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2902int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2903int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2904void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2905void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2906int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2907int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2908void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2909 struct drm_i915_gem_object *batch_obj,
2910 bool flush_caches);
75289874 2911#define i915_add_request(req) \
fcfa423c 2912 __i915_add_request(req, NULL, true)
75289874 2913#define i915_add_request_no_flush(req) \
fcfa423c 2914 __i915_add_request(req, NULL, false)
9c654818 2915int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2916 unsigned reset_counter,
2917 bool interruptible,
2918 s64 *timeout,
2e1b8730 2919 struct intel_rps_client *rps);
a4b3a571 2920int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2921int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2922int __must_check
2e2f351d
CW
2923i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2924 bool readonly);
2925int __must_check
2021746e
CW
2926i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2927 bool write);
2928int __must_check
dabdfe02
CW
2929i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2930int __must_check
2da3b9b9
CW
2931i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2932 u32 alignment,
e6617330 2933 struct intel_engine_cs *pipelined,
91af127f 2934 struct drm_i915_gem_request **pipelined_request,
e6617330
TU
2935 const struct i915_ggtt_view *view);
2936void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2937 const struct i915_ggtt_view *view);
00731155 2938int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2939 int align);
b29c19b6 2940int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2941void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2942
0fa87796
ID
2943uint32_t
2944i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2945uint32_t
d865110c
ID
2946i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2947 int tiling_mode, bool fenced);
467cffba 2948
e4ffd173
CW
2949int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2950 enum i915_cache_level cache_level);
2951
1286ff73
DV
2952struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2953 struct dma_buf *dma_buf);
2954
2955struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2956 struct drm_gem_object *gem_obj, int flags);
2957
19b2dbde
CW
2958void i915_gem_restore_fences(struct drm_device *dev);
2959
ec7adb6e
JL
2960unsigned long
2961i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2962 const struct i915_ggtt_view *view);
ec7adb6e
JL
2963unsigned long
2964i915_gem_obj_offset(struct drm_i915_gem_object *o,
2965 struct i915_address_space *vm);
2966static inline unsigned long
2967i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2968{
9abc4648 2969 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2970}
ec7adb6e 2971
a70a3148 2972bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2973bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2974 const struct i915_ggtt_view *view);
a70a3148 2975bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2976 struct i915_address_space *vm);
fe14d5f4 2977
a70a3148
BW
2978unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2979 struct i915_address_space *vm);
fe14d5f4 2980struct i915_vma *
ec7adb6e
JL
2981i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2982 struct i915_address_space *vm);
2983struct i915_vma *
2984i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2985 const struct i915_ggtt_view *view);
fe14d5f4 2986
accfef2e
BW
2987struct i915_vma *
2988i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2989 struct i915_address_space *vm);
2990struct i915_vma *
2991i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2992 const struct i915_ggtt_view *view);
5c2abbea 2993
ec7adb6e
JL
2994static inline struct i915_vma *
2995i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2996{
2997 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2998}
ec7adb6e 2999bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3000
a70a3148 3001/* Some GGTT VM helpers */
5dc383b0 3002#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3003 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3004static inline bool i915_is_ggtt(struct i915_address_space *vm)
3005{
3006 struct i915_address_space *ggtt =
3007 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3008 return vm == ggtt;
3009}
3010
841cd773
DV
3011static inline struct i915_hw_ppgtt *
3012i915_vm_to_ppgtt(struct i915_address_space *vm)
3013{
3014 WARN_ON(i915_is_ggtt(vm));
3015
3016 return container_of(vm, struct i915_hw_ppgtt, base);
3017}
3018
3019
a70a3148
BW
3020static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3021{
9abc4648 3022 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3023}
3024
3025static inline unsigned long
3026i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3027{
5dc383b0 3028 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3029}
c37e2204
BW
3030
3031static inline int __must_check
3032i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3033 uint32_t alignment,
1ec9e26d 3034 unsigned flags)
c37e2204 3035{
5dc383b0
DV
3036 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3037 alignment, flags | PIN_GLOBAL);
c37e2204 3038}
a70a3148 3039
b287110e
DV
3040static inline int
3041i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3042{
3043 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3044}
3045
e6617330
TU
3046void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3047 const struct i915_ggtt_view *view);
3048static inline void
3049i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3050{
3051 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3052}
b287110e 3053
254f965c 3054/* i915_gem_context.c */
8245be31 3055int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3056void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3057void i915_gem_context_reset(struct drm_device *dev);
e422b888 3058int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3059int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3060void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3061int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3062struct intel_context *
41bde553 3063i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3064void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3065struct drm_i915_gem_object *
3066i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3067static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3068{
691e6415 3069 kref_get(&ctx->ref);
dce3271b
MK
3070}
3071
273497e5 3072static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3073{
691e6415 3074 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3075}
3076
273497e5 3077static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3078{
821d66dd 3079 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3080}
3081
84624813
BW
3082int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3083 struct drm_file *file);
3084int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3085 struct drm_file *file);
c9dc0f35
CW
3086int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file_priv);
3088int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
1286ff73 3090
679845ed
BW
3091/* i915_gem_evict.c */
3092int __must_check i915_gem_evict_something(struct drm_device *dev,
3093 struct i915_address_space *vm,
3094 int min_size,
3095 unsigned alignment,
3096 unsigned cache_level,
d23db88c
CW
3097 unsigned long start,
3098 unsigned long end,
1ec9e26d 3099 unsigned flags);
679845ed
BW
3100int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3101int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3102
0260c420 3103/* belongs in i915_gem_gtt.h */
d09105c6 3104static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3105{
3106 if (INTEL_INFO(dev)->gen < 6)
3107 intel_gtt_chipset_flush();
3108}
246cbfb5 3109
9797fbfb
CW
3110/* i915_gem_stolen.c */
3111int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3112int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3113void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3114void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3115struct drm_i915_gem_object *
3116i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3117struct drm_i915_gem_object *
3118i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3119 u32 stolen_offset,
3120 u32 gtt_offset,
3121 u32 size);
9797fbfb 3122
be6a0376
DV
3123/* i915_gem_shrinker.c */
3124unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3125 long target,
3126 unsigned flags);
3127#define I915_SHRINK_PURGEABLE 0x1
3128#define I915_SHRINK_UNBOUND 0x2
3129#define I915_SHRINK_BOUND 0x4
3130unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3131void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3132
3133
673a394b 3134/* i915_gem_tiling.c */
2c1792a1 3135static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3136{
50227e1c 3137 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3138
3139 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3140 obj->tiling_mode != I915_TILING_NONE;
3141}
3142
673a394b 3143void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3144void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3145void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3146
3147/* i915_gem_debug.c */
23bc5982
CW
3148#if WATCH_LISTS
3149int i915_verify_lists(struct drm_device *dev);
673a394b 3150#else
23bc5982 3151#define i915_verify_lists(dev) 0
673a394b 3152#endif
1da177e4 3153
2017263e 3154/* i915_debugfs.c */
27c202ad
BG
3155int i915_debugfs_init(struct drm_minor *minor);
3156void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3157#ifdef CONFIG_DEBUG_FS
249e87de 3158int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3159void intel_display_crc_init(struct drm_device *dev);
3160#else
249e87de 3161static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
f8c168fa 3162static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3163#endif
84734a04
MK
3164
3165/* i915_gpu_error.c */
edc3d884
MK
3166__printf(2, 3)
3167void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3168int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3169 const struct i915_error_state_file_priv *error);
4dc955f7 3170int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3171 struct drm_i915_private *i915,
4dc955f7
MK
3172 size_t count, loff_t pos);
3173static inline void i915_error_state_buf_release(
3174 struct drm_i915_error_state_buf *eb)
3175{
3176 kfree(eb->buf);
3177}
58174462
MK
3178void i915_capture_error_state(struct drm_device *dev, bool wedge,
3179 const char *error_msg);
84734a04
MK
3180void i915_error_state_get(struct drm_device *dev,
3181 struct i915_error_state_file_priv *error_priv);
3182void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3183void i915_destroy_error_state(struct drm_device *dev);
3184
3185void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3186const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3187
351e3db2 3188/* i915_cmd_parser.c */
d728c8ef 3189int i915_cmd_parser_get_version(void);
a4872ba6
OM
3190int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3191void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3192bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3193int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3194 struct drm_i915_gem_object *batch_obj,
78a42377 3195 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3196 u32 batch_start_offset,
b9ffd80e 3197 u32 batch_len,
351e3db2
BV
3198 bool is_master);
3199
317c35d1
JB
3200/* i915_suspend.c */
3201extern int i915_save_state(struct drm_device *dev);
3202extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3203
0136db58
BW
3204/* i915_sysfs.c */
3205void i915_setup_sysfs(struct drm_device *dev_priv);
3206void i915_teardown_sysfs(struct drm_device *dev_priv);
3207
f899fc64
CW
3208/* intel_i2c.c */
3209extern int intel_setup_gmbus(struct drm_device *dev);
3210extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3211extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3212 unsigned int pin);
3bd7d909 3213
0184df46
JN
3214extern struct i2c_adapter *
3215intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3216extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3217extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3218static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3219{
3220 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3221}
f899fc64
CW
3222extern void intel_i2c_reset(struct drm_device *dev);
3223
3b617967 3224/* intel_opregion.c */
44834a67 3225#ifdef CONFIG_ACPI
27d50c82 3226extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3227extern void intel_opregion_init(struct drm_device *dev);
3228extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3229extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3230extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3231 bool enable);
ecbc5cf3
JN
3232extern int intel_opregion_notify_adapter(struct drm_device *dev,
3233 pci_power_t state);
65e082c9 3234#else
27d50c82 3235static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3236static inline void intel_opregion_init(struct drm_device *dev) { return; }
3237static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3238static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3239static inline int
3240intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3241{
3242 return 0;
3243}
ecbc5cf3
JN
3244static inline int
3245intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3246{
3247 return 0;
3248}
65e082c9 3249#endif
8ee1c3db 3250
723bfd70
JB
3251/* intel_acpi.c */
3252#ifdef CONFIG_ACPI
3253extern void intel_register_dsm_handler(void);
3254extern void intel_unregister_dsm_handler(void);
3255#else
3256static inline void intel_register_dsm_handler(void) { return; }
3257static inline void intel_unregister_dsm_handler(void) { return; }
3258#endif /* CONFIG_ACPI */
3259
79e53945 3260/* modesetting */
f817586c 3261extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3262extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3263extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3264extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3265extern void intel_connector_unregister(struct intel_connector *);
28d52043 3266extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3267extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3268 bool force_restore);
44cec740 3269extern void i915_redisable_vga(struct drm_device *dev);
04098753 3270extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3271extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3272extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3273extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3274extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3275 bool enable);
0206e353
AJ
3276extern void intel_detect_pch(struct drm_device *dev);
3277extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3278extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3279
2911a35b 3280extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3281int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3282 struct drm_file *file);
b6359918
MK
3283int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3284 struct drm_file *file);
575155a9 3285
6ef3d427
CW
3286/* overlay */
3287extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3288extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3289 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3290
3291extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3292extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3293 struct drm_device *dev,
3294 struct intel_display_error_state *error);
6ef3d427 3295
151a49d0
TR
3296int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3297int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3298
3299/* intel_sideband.c */
707b6e3d
D
3300u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3301void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3302u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3303u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3304void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3305u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3306void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3307u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3308void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3309u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3310void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3311u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3312void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3313u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3314void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3315u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3316 enum intel_sbi_destination destination);
3317void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3318 enum intel_sbi_destination destination);
e9fe51c6
SK
3319u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3320void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3321
616bc820
VS
3322int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3323int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3324
0b274481
BW
3325#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3326#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3327
3328#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3329#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3330#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3331#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3332
3333#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3334#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3335#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3336#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3337
698b3135
CW
3338/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3339 * will be implemented using 2 32-bit writes in an arbitrary order with
3340 * an arbitrary delay between them. This can cause the hardware to
3341 * act upon the intermediate value, possibly leading to corruption and
3342 * machine death. You have been warned.
3343 */
0b274481
BW
3344#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3345#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3346
50877445
CW
3347#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3348 u32 upper = I915_READ(upper_reg); \
3349 u32 lower = I915_READ(lower_reg); \
3350 u32 tmp = I915_READ(upper_reg); \
3351 if (upper != tmp) { \
3352 upper = tmp; \
3353 lower = I915_READ(lower_reg); \
3354 WARN_ON(I915_READ(upper_reg) != upper); \
3355 } \
3356 (u64)upper << 32 | lower; })
3357
cae5852d
ZN
3358#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3359#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3360
a6111f7b
CW
3361/* These are untraced mmio-accessors that are only valid to be used inside
3362 * criticial sections inside IRQ handlers where forcewake is explicitly
3363 * controlled.
3364 * Think twice, and think again, before using these.
3365 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3366 * intel_uncore_forcewake_irqunlock().
3367 */
3368#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3369#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3370#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3371
55bc60db
VS
3372/* "Broadcast RGB" property */
3373#define INTEL_BROADCAST_RGB_AUTO 0
3374#define INTEL_BROADCAST_RGB_FULL 1
3375#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3376
766aa1c4
VS
3377static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3378{
92e23b99 3379 if (IS_VALLEYVIEW(dev))
766aa1c4 3380 return VLV_VGACNTRL;
92e23b99
SJ
3381 else if (INTEL_INFO(dev)->gen >= 5)
3382 return CPU_VGACNTRL;
766aa1c4
VS
3383 else
3384 return VGACNTRL;
3385}
3386
2bb4629a
VS
3387static inline void __user *to_user_ptr(u64 address)
3388{
3389 return (void __user *)(uintptr_t)address;
3390}
3391
df97729f
ID
3392static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3393{
3394 unsigned long j = msecs_to_jiffies(m);
3395
3396 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3397}
3398
7bd0e226
DV
3399static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3400{
3401 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3402}
3403
df97729f
ID
3404static inline unsigned long
3405timespec_to_jiffies_timeout(const struct timespec *value)
3406{
3407 unsigned long j = timespec_to_jiffies(value);
3408
3409 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3410}
3411
dce56b3c
PZ
3412/*
3413 * If you need to wait X milliseconds between events A and B, but event B
3414 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3415 * when event A happened, then just before event B you call this function and
3416 * pass the timestamp as the first argument, and X as the second argument.
3417 */
3418static inline void
3419wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3420{
ec5e0cfb 3421 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3422
3423 /*
3424 * Don't re-read the value of "jiffies" every time since it may change
3425 * behind our back and break the math.
3426 */
3427 tmp_jiffies = jiffies;
3428 target_jiffies = timestamp_jiffies +
3429 msecs_to_jiffies_timeout(to_wait_ms);
3430
3431 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3432 remaining_jiffies = target_jiffies - tmp_jiffies;
3433 while (remaining_jiffies)
3434 remaining_jiffies =
3435 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3436 }
3437}
3438
581c26e8
JH
3439static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3440 struct drm_i915_gem_request *req)
3441{
3442 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3443 i915_gem_request_assign(&ring->trace_irq_req, req);
3444}
3445
1da177e4 3446#endif