]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: s/PIPE_FRMCOUNT_GM45/PIPE_FRMCOUNT_G4X/ etc.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
33a732f4 53#include "intel_guc.h"
585fb111 54
1da177e4
LT
55/* General customization:
56 */
57
1da177e4
LT
58#define DRIVER_NAME "i915"
59#define DRIVER_DESC "Intel Graphics"
80bea189 60#define DRIVER_DATE "20151010"
1da177e4 61
c883ef1b 62#undef WARN_ON
5f77eeb0
DV
63/* Many gcc seem to no see through this and fall over :( */
64#if 0
65#define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70#else
4eee4920 71#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
5f77eeb0
DV
72#endif
73
cd9bfacb 74#undef WARN_ON_ONCE
4eee4920 75#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
cd9bfacb 76
5f77eeb0
DV
77#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
c883ef1b 79
e2c719b7
RC
80/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87#define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
2f3408c7 91 WARN(1, format); \
e2c719b7
RC
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96})
97
98#define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
2f3408c7 102 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107})
c883ef1b 108
42a8ca4c
JN
109static inline const char *yesno(bool v)
110{
111 return v ? "yes" : "no";
112}
113
317c35d1 114enum pipe {
752aa88a 115 INVALID_PIPE = -1,
317c35d1
JB
116 PIPE_A = 0,
117 PIPE_B,
9db4a9c7 118 PIPE_C,
a57c774a
AK
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
317c35d1 121};
9db4a9c7 122#define pipe_name(p) ((p) + 'A')
317c35d1 123
a5c961d1
PZ
124enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
a57c774a
AK
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
a5c961d1
PZ
130};
131#define transcoder_name(t) ((t) + 'A')
132
84139d1e 133/*
31409e97
MR
134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
84139d1e 138 */
80824003
JB
139enum plane {
140 PLANE_A = 0,
141 PLANE_B,
9db4a9c7 142 PLANE_C,
31409e97
MR
143 PLANE_CURSOR,
144 I915_MAX_PLANES,
80824003 145};
9db4a9c7 146#define plane_name(p) ((p) + 'A')
52440211 147
d615a166 148#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 149
2b139522
ED
150enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157};
158#define port_name(p) ((p) + 'A')
159
a09caddd 160#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
161
162enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165};
166
167enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170};
171
b97186f0
PZ
172enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
f52e353e 182 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
d8e19f99 191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
319be8ae
ID
192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 195 POWER_DOMAIN_VGA,
fbeeaa23 196 POWER_DOMAIN_AUDIO,
bd2bb1b9 197 POWER_DOMAIN_PLLS,
1407121a
S
198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
baa70707 202 POWER_DOMAIN_INIT,
bddc7645
ID
203
204 POWER_DOMAIN_NUM,
b97186f0
PZ
205};
206
207#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
210#define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 213
1d843f9d
EE
214enum hpd_pin {
215 HPD_NONE = 0,
1d843f9d
EE
216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
cc24fcdc 220 HPD_PORT_A,
1d843f9d
EE
221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
26951caf 224 HPD_PORT_E,
1d843f9d
EE
225 HPD_NUM_PINS
226};
227
c91711f9
JN
228#define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
5fcece80
JN
231struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259};
260
2a2d5482
CW
261#define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 267
055e393f
DL
268#define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
270#define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
3bdcfc0c
DL
274#define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
9db4a9c7 278
d79b814d
DL
279#define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
27321ae8
ML
282#define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
262cd2e1
VS
287#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
d063ae48
DL
293#define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
b2784e15
DL
296#define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
3a3371ff
ACO
301#define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
6c2b7c12
DV
306#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
53f5e3ca
JB
310#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
b04c5bd6
BF
314#define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
e7b903d2 318struct drm_i915_private;
ad46cb53 319struct i915_mm_struct;
5cc9ed4b 320struct i915_mmu_object;
e7b903d2 321
a6f766f3
CW
322struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
d0bc54f2
CW
329/* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
335 } mm;
336 struct idr context_idr;
337
2e1b8730
CW
338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
a6f766f3 342
2e1b8730 343 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
344};
345
46edb027
DV
346enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
9cd86933
DV
349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
429d47d5 351 /* hsw/bdw */
9cd86933
DV
352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
429d47d5
S
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
46edb027 358};
429d47d5 359#define I915_NUM_PLLS 3
46edb027 360
5358901f 361struct intel_dpll_hw_state {
dcfc3552 362 /* i9xx, pch plls */
66e985c0 363 uint32_t dpll;
8bcc2795 364 uint32_t dpll_md;
66e985c0
DV
365 uint32_t fp0;
366 uint32_t fp1;
dcfc3552
DL
367
368 /* hsw, bdw */
d452c5b6 369 uint32_t wrpll;
d1a2dc78
S
370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 374 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
dfb82408
S
381
382 /* bxt */
05712c15
ID
383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
5358901f
DV
385};
386
3e369b76 387struct intel_shared_dpll_config {
1e6f2ddc 388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
389 struct intel_dpll_hw_state hw_state;
390};
391
392struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
8bd31e67 394
ee7b9f93
JB
395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
96f6128c
DV
400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
e7b903d2
DV
404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
5358901f
DV
408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
ee7b9f93 411};
ee7b9f93 412
429d47d5
S
413#define SKL_DPLL0 0
414#define SKL_DPLL1 1
415#define SKL_DPLL2 2
416#define SKL_DPLL3 3
417
e69d0bc1
DV
418/* Used by dp and fdi links */
419struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425};
426
427void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
1da177e4
LT
431/* Interface history:
432 *
433 * 1.1: Original.
0d6aa60b
DA
434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
de227f5f 436 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 437 * 1.5: Add vblank pipe configuration
2228ed67
MD
438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
1da177e4
LT
440 */
441#define DRIVER_MAJOR 1
2228ed67 442#define DRIVER_MINOR 6
1da177e4
LT
443#define DRIVER_PATCHLEVEL 0
444
23bc5982 445#define WATCH_LISTS 0
673a394b 446
0a3e67a4
JB
447struct opregion_header;
448struct opregion_acpi;
449struct opregion_swsci;
450struct opregion_asle;
451
8ee1c3db 452struct intel_opregion {
115719fc
WD
453 struct opregion_header *header;
454 struct opregion_acpi *acpi;
455 struct opregion_swsci *swsci;
ebde53c7
JN
456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
115719fc
WD
458 struct opregion_asle *asle;
459 void *vbt;
460 u32 *lid_state;
91a60f20 461 struct work_struct asle_work;
8ee1c3db 462};
44834a67 463#define OPREGION_SIZE (8*1024)
8ee1c3db 464
6ef3d427
CW
465struct intel_overlay;
466struct intel_overlay_error_state;
467
de151cf6 468#define I915_FENCE_REG_NONE -1
42b5aeab
VS
469#define I915_MAX_NUM_FENCES 32
470/* 32 fences + sign bit for FENCE_REG_NONE */
471#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
472
473struct drm_i915_fence_reg {
007cc8ac 474 struct list_head lru_list;
caea7476 475 struct drm_i915_gem_object *obj;
1690e1eb 476 int pin_count;
de151cf6 477};
7c1c2871 478
9b9d172d 479struct sdvo_device_mapping {
e957d772 480 u8 initialized;
9b9d172d 481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
e957d772 484 u8 i2c_pin;
b1083333 485 u8 ddc_pin;
9b9d172d 486};
487
c4a1d9e4
CW
488struct intel_display_error_state;
489
63eeaf38 490struct drm_i915_error_state {
742cbee8 491 struct kref ref;
585b0288
BW
492 struct timeval time;
493
cb383002 494 char error_msg[128];
eb5be9d0 495 int iommu;
48b031e3 496 u32 reset_count;
62d5d69b 497 u32 suspend_count;
cb383002 498
585b0288 499 /* Generic register state */
63eeaf38
JB
500 u32 eir;
501 u32 pgtbl_er;
be998e2e 502 u32 ier;
885ea5a8 503 u32 gtier[4];
b9a3906b 504 u32 ccid;
0f3b6849
CW
505 u32 derrmr;
506 u32 forcewake;
585b0288
BW
507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
6c826f34
MK
509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
585b0288 511 u32 done_reg;
91ec5d11
BW
512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
585b0288 516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
0ca36d78 520 struct drm_i915_error_object *semaphore_obj;
585b0288 521
52d39a21 522 struct drm_i915_error_ring {
372fbb8e 523 bool valid;
362b8af7
BW
524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
94f8cf10 537 u32 start;
362b8af7
BW
538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
362b8af7
BW
545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
50877445 550 u64 acthd;
362b8af7 551 u32 fault_reg;
13ffadd1 552 u64 faddr;
362b8af7
BW
553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
52d39a21
CW
556 struct drm_i915_error_object {
557 int page_count;
e1f12325 558 u64 gtt_offset;
52d39a21 559 u32 *pages[0];
ab0e7ff9 560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 561
52d39a21
CW
562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
ee4f42b1 565 u32 tail;
52d39a21 566 } *requests;
6c7a01ec
BW
567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
ab0e7ff9
CW
575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
52d39a21 578 } ring[I915_NUM_RINGS];
3a448734 579
9df30794 580 struct drm_i915_error_buffer {
a779e5ab 581 u32 size;
9df30794 582 u32 name;
b4716185 583 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 584 u64 gtt_offset;
9df30794
CW
585 u32 read_domains;
586 u32 write_domain;
4b9de737 587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
5cc9ed4b 592 u32 userptr:1;
5d1333fc 593 s32 ring:4;
f56383cb 594 u32 cache_level:3;
95f5301d 595 } **active_bo, **pinned_bo;
6c7a01ec 596
95f5301d 597 u32 *active_bo_count, *pinned_bo_count;
3a448734 598 u32 vm_count;
63eeaf38
JB
599};
600
7bd688cd 601struct intel_connector;
820d2d77 602struct intel_encoder;
5cec258b 603struct intel_crtc_state;
5724dbd1 604struct intel_initial_plane_config;
0e8ffe1b 605struct intel_crtc;
ee9300bb
DV
606struct intel_limit;
607struct dpll;
b8cecdf5 608
e70236a8 609struct drm_i915_display_funcs {
e70236a8
JB
610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 626 struct intel_crtc_state *crtc_state,
ee9300bb
DV
627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
46ba614c 630 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
631 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
632 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
633 /* Returns the active state of the crtc, and if the crtc is active,
634 * fills out the pipe-config with the hw state. */
635 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 636 struct intel_crtc_state *);
5724dbd1
DL
637 void (*get_initial_plane_config)(struct intel_crtc *,
638 struct intel_initial_plane_config *);
190f68c5
ACO
639 int (*crtc_compute_clock)(struct intel_crtc *crtc,
640 struct intel_crtc_state *crtc_state);
76e5a89c
DV
641 void (*crtc_enable)(struct drm_crtc *crtc);
642 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
643 void (*audio_codec_enable)(struct drm_connector *connector,
644 struct intel_encoder *encoder,
5e7234c9 645 const struct drm_display_mode *adjusted_mode);
69bfe1a9 646 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 647 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 648 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
649 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
650 struct drm_framebuffer *fb,
ed8d1975 651 struct drm_i915_gem_object *obj,
6258fbe2 652 struct drm_i915_gem_request *req,
ed8d1975 653 uint32_t flags);
29b9bde6
DV
654 void (*update_primary_plane)(struct drm_crtc *crtc,
655 struct drm_framebuffer *fb,
656 int x, int y);
20afbda2 657 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
658 /* clock updates for mode set */
659 /* cursor updates */
660 /* render clock increase/decrease */
661 /* display clock increase/decrease */
662 /* pll clock increase/decrease */
e70236a8
JB
663};
664
48c1026a
MK
665enum forcewake_domain_id {
666 FW_DOMAIN_ID_RENDER = 0,
667 FW_DOMAIN_ID_BLITTER,
668 FW_DOMAIN_ID_MEDIA,
669
670 FW_DOMAIN_ID_COUNT
671};
672
673enum forcewake_domains {
674 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
675 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
676 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
677 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
678 FORCEWAKE_BLITTER |
679 FORCEWAKE_MEDIA)
680};
681
907b28c5 682struct intel_uncore_funcs {
c8d9a590 683 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 684 enum forcewake_domains domains);
c8d9a590 685 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 686 enum forcewake_domains domains);
0b274481
BW
687
688 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
689 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
690 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692
693 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
694 uint8_t val, bool trace);
695 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
696 uint16_t val, bool trace);
697 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
698 uint32_t val, bool trace);
699 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
700 uint64_t val, bool trace);
990bbdad
CW
701};
702
907b28c5
CW
703struct intel_uncore {
704 spinlock_t lock; /** lock is also taken in irq contexts. */
705
706 struct intel_uncore_funcs funcs;
707
708 unsigned fifo_count;
48c1026a 709 enum forcewake_domains fw_domains;
b2cff0db
CW
710
711 struct intel_uncore_forcewake_domain {
712 struct drm_i915_private *i915;
48c1026a 713 enum forcewake_domain_id id;
b2cff0db
CW
714 unsigned wake_count;
715 struct timer_list timer;
05a2fb15
MK
716 u32 reg_set;
717 u32 val_set;
718 u32 val_clear;
719 u32 reg_ack;
720 u32 reg_post;
721 u32 val_reset;
b2cff0db 722 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
723};
724
725/* Iterate over initialised fw domains */
726#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
727 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
728 (i__) < FW_DOMAIN_ID_COUNT; \
729 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
730 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
731
732#define for_each_fw_domain(domain__, dev_priv__, i__) \
733 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 734
dc174300
SS
735enum csr_state {
736 FW_UNINITIALIZED = 0,
737 FW_LOADED,
738 FW_FAILED
739};
740
eb805623
DV
741struct intel_csr {
742 const char *fw_path;
a7f749f9 743 uint32_t *dmc_payload;
eb805623
DV
744 uint32_t dmc_fw_size;
745 uint32_t mmio_count;
746 uint32_t mmioaddr[8];
747 uint32_t mmiodata[8];
dc174300 748 enum csr_state state;
eb805623
DV
749};
750
79fc46df
DL
751#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
752 func(is_mobile) sep \
753 func(is_i85x) sep \
754 func(is_i915g) sep \
755 func(is_i945gm) sep \
756 func(is_g33) sep \
757 func(need_gfx_hws) sep \
758 func(is_g4x) sep \
759 func(is_pineview) sep \
760 func(is_broadwater) sep \
761 func(is_crestline) sep \
762 func(is_ivybridge) sep \
763 func(is_valleyview) sep \
764 func(is_haswell) sep \
7201c0b3 765 func(is_skylake) sep \
b833d685 766 func(is_preliminary) sep \
79fc46df
DL
767 func(has_fbc) sep \
768 func(has_pipe_cxsr) sep \
769 func(has_hotplug) sep \
770 func(cursor_needs_physical) sep \
771 func(has_overlay) sep \
772 func(overlay_needs_physical) sep \
773 func(supports_tv) sep \
dd93be58 774 func(has_llc) sep \
30568c45
DL
775 func(has_ddi) sep \
776 func(has_fpga_dbg)
c96ea64e 777
a587f779
DL
778#define DEFINE_FLAG(name) u8 name:1
779#define SEP_SEMICOLON ;
c96ea64e 780
cfdf1fa2 781struct intel_device_info {
10fce67a 782 u32 display_mmio_offset;
87f1f465 783 u16 device_id;
7eb552ae 784 u8 num_pipes:3;
d615a166 785 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 786 u8 gen;
73ae478c 787 u8 ring_mask; /* Rings supported by the HW */
a587f779 788 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
789 /* Register offsets for the various display pipes and transcoders */
790 int pipe_offsets[I915_MAX_TRANSCODERS];
791 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 792 int palette_offsets[I915_MAX_PIPES];
5efb3e28 793 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
794
795 /* Slice/subslice/EU info */
796 u8 slice_total;
797 u8 subslice_total;
798 u8 subslice_per_slice;
799 u8 eu_total;
800 u8 eu_per_subslice;
b7668791
DL
801 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
802 u8 subslice_7eu[3];
3873218f
JM
803 u8 has_slice_pg:1;
804 u8 has_subslice_pg:1;
805 u8 has_eu_pg:1;
cfdf1fa2
KH
806};
807
a587f779
DL
808#undef DEFINE_FLAG
809#undef SEP_SEMICOLON
810
7faf1ab2
DV
811enum i915_cache_level {
812 I915_CACHE_NONE = 0,
350ec881
CW
813 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
814 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
815 caches, eg sampler/render caches, and the
816 large Last-Level-Cache. LLC is coherent with
817 the CPU, but L3 is only visible to the GPU. */
651d794f 818 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
819};
820
e59ec13d
MK
821struct i915_ctx_hang_stats {
822 /* This context had batch pending when hang was declared */
823 unsigned batch_pending;
824
825 /* This context had batch active when hang was declared */
826 unsigned batch_active;
be62acb4
MK
827
828 /* Time when this context was last blamed for a GPU reset */
829 unsigned long guilty_ts;
830
676fa572
CW
831 /* If the contexts causes a second GPU hang within this time,
832 * it is permanently banned from submitting any more work.
833 */
834 unsigned long ban_period_seconds;
835
be62acb4
MK
836 /* This context is banned to submit more work */
837 bool banned;
e59ec13d 838};
40521054
BW
839
840/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 841#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
842
843#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
844/**
845 * struct intel_context - as the name implies, represents a context.
846 * @ref: reference count.
847 * @user_handle: userspace tracking identity for this context.
848 * @remap_slice: l3 row remapping information.
b1b38278
DW
849 * @flags: context specific flags:
850 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
851 * @file_priv: filp associated with this context (NULL for global default
852 * context).
853 * @hang_stats: information about the role of this context in possible GPU
854 * hangs.
7df113e4 855 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
856 * @legacy_hw_ctx: render context backing object and whether it is correctly
857 * initialized (legacy ring submission mechanism only).
858 * @link: link in the global list of contexts.
859 *
860 * Contexts are memory images used by the hardware to store copies of their
861 * internal state.
862 */
273497e5 863struct intel_context {
dce3271b 864 struct kref ref;
821d66dd 865 int user_handle;
3ccfd19d 866 uint8_t remap_slice;
9ea4feec 867 struct drm_i915_private *i915;
b1b38278 868 int flags;
40521054 869 struct drm_i915_file_private *file_priv;
e59ec13d 870 struct i915_ctx_hang_stats hang_stats;
ae6c4806 871 struct i915_hw_ppgtt *ppgtt;
a33afea5 872
c9e003af 873 /* Legacy ring buffer submission */
ea0c76f8
OM
874 struct {
875 struct drm_i915_gem_object *rcs_state;
876 bool initialized;
877 } legacy_hw_ctx;
878
c9e003af
OM
879 /* Execlists */
880 struct {
881 struct drm_i915_gem_object *state;
84c2377f 882 struct intel_ringbuffer *ringbuf;
a7cbedec 883 int pin_count;
c9e003af
OM
884 } engine[I915_NUM_RINGS];
885
a33afea5 886 struct list_head link;
40521054
BW
887};
888
a4001f1b
PZ
889enum fb_op_origin {
890 ORIGIN_GTT,
891 ORIGIN_CPU,
892 ORIGIN_CS,
893 ORIGIN_FLIP,
74b4ea1e 894 ORIGIN_DIRTYFB,
a4001f1b
PZ
895};
896
5c3fe8b0 897struct i915_fbc {
25ad93fd
PZ
898 /* This is always the inner lock when overlapping with struct_mutex and
899 * it's the outer lock when overlapping with stolen_lock. */
900 struct mutex lock;
60ee5cd2 901 unsigned long uncompressed_size;
5e59f717 902 unsigned threshold;
5c3fe8b0 903 unsigned int fb_id;
dbef0f15
PZ
904 unsigned int possible_framebuffer_bits;
905 unsigned int busy_bits;
e35fef21 906 struct intel_crtc *crtc;
5c3fe8b0
BW
907 int y;
908
c4213885 909 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
910 struct drm_mm_node *compressed_llb;
911
da46f936
RV
912 bool false_color;
913
9adccc60
PZ
914 /* Tracks whether the HW is actually enabled, not whether the feature is
915 * possible. */
916 bool enabled;
917
5c3fe8b0
BW
918 struct intel_fbc_work {
919 struct delayed_work work;
220285f2 920 struct intel_crtc *crtc;
5c3fe8b0 921 struct drm_framebuffer *fb;
5c3fe8b0
BW
922 } *fbc_work;
923
29ebf90f
CW
924 enum no_fbc_reason {
925 FBC_OK, /* FBC is enabled */
926 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
927 FBC_NO_OUTPUT, /* no outputs enabled to compress */
928 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
929 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
930 FBC_MODE_TOO_LARGE, /* mode too large for compression */
931 FBC_BAD_PLANE, /* fbc not supported on plane */
932 FBC_NOT_TILED, /* buffer not tiled */
933 FBC_MULTIPLE_PIPES, /* more than one pipe active */
934 FBC_MODULE_PARAM,
935 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
87f5ff01 936 FBC_ROTATION, /* rotation is not supported */
89351085 937 FBC_IN_DBG_MASTER, /* kernel debugger is active */
adf70c65 938 FBC_BAD_STRIDE, /* stride is not supported */
7b24c9a6 939 FBC_PIXEL_RATE, /* pixel rate is too big */
b9e831dc 940 FBC_PIXEL_FORMAT /* pixel format is invalid */
5c3fe8b0 941 } no_fbc_reason;
ff2a3117 942
7733b49b 943 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
220285f2 944 void (*enable_fbc)(struct intel_crtc *crtc);
7733b49b 945 void (*disable_fbc)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
946};
947
96178eeb
VK
948/**
949 * HIGH_RR is the highest eDP panel refresh rate read from EDID
950 * LOW_RR is the lowest eDP panel refresh rate found from EDID
951 * parsing for same resolution.
952 */
953enum drrs_refresh_rate_type {
954 DRRS_HIGH_RR,
955 DRRS_LOW_RR,
956 DRRS_MAX_RR, /* RR count */
957};
958
959enum drrs_support_type {
960 DRRS_NOT_SUPPORTED = 0,
961 STATIC_DRRS_SUPPORT = 1,
962 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
963};
964
2807cf69 965struct intel_dp;
96178eeb
VK
966struct i915_drrs {
967 struct mutex mutex;
968 struct delayed_work work;
969 struct intel_dp *dp;
970 unsigned busy_frontbuffer_bits;
971 enum drrs_refresh_rate_type refresh_rate_type;
972 enum drrs_support_type type;
973};
974
a031d709 975struct i915_psr {
f0355c4a 976 struct mutex lock;
a031d709
RV
977 bool sink_support;
978 bool source_ok;
2807cf69 979 struct intel_dp *enabled;
7c8f8a70
RV
980 bool active;
981 struct delayed_work work;
9ca15301 982 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
983 bool psr2_support;
984 bool aux_frame_sync;
3f51e471 985};
5c3fe8b0 986
3bad0781 987enum intel_pch {
f0350830 988 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
989 PCH_IBX, /* Ibexpeak PCH */
990 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 991 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 992 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 993 PCH_NOP,
3bad0781
ZW
994};
995
988d6ee8
PZ
996enum intel_sbi_destination {
997 SBI_ICLK,
998 SBI_MPHY,
999};
1000
b690e96c 1001#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1002#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1003#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1004#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1005#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1006#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1007
8be48d92 1008struct intel_fbdev;
1630fe75 1009struct intel_fbc_work;
38651674 1010
c2b9152f
DV
1011struct intel_gmbus {
1012 struct i2c_adapter adapter;
f2ce9faf 1013 u32 force_bit;
c2b9152f 1014 u32 reg0;
36c785f0 1015 u32 gpio_reg;
c167a6fc 1016 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1017 struct drm_i915_private *dev_priv;
1018};
1019
f4c956ad 1020struct i915_suspend_saved_registers {
e948e994 1021 u32 saveDSPARB;
ba8bbcf6 1022 u32 saveLVDS;
585fb111
JB
1023 u32 savePP_ON_DELAYS;
1024 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1025 u32 savePP_ON;
1026 u32 savePP_OFF;
1027 u32 savePP_CONTROL;
585fb111 1028 u32 savePP_DIVISOR;
ba8bbcf6 1029 u32 saveFBC_CONTROL;
1f84e550 1030 u32 saveCACHE_MODE_0;
1f84e550 1031 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1032 u32 saveSWF0[16];
1033 u32 saveSWF1[16];
1034 u32 saveSWF2[3];
4b9de737 1035 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1036 u32 savePCH_PORT_HOTPLUG;
9f49c376 1037 u16 saveGCDGMBUS;
f4c956ad 1038};
c85aa885 1039
ddeea5b0
ID
1040struct vlv_s0ix_state {
1041 /* GAM */
1042 u32 wr_watermark;
1043 u32 gfx_prio_ctrl;
1044 u32 arb_mode;
1045 u32 gfx_pend_tlb0;
1046 u32 gfx_pend_tlb1;
1047 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1048 u32 media_max_req_count;
1049 u32 gfx_max_req_count;
1050 u32 render_hwsp;
1051 u32 ecochk;
1052 u32 bsd_hwsp;
1053 u32 blt_hwsp;
1054 u32 tlb_rd_addr;
1055
1056 /* MBC */
1057 u32 g3dctl;
1058 u32 gsckgctl;
1059 u32 mbctl;
1060
1061 /* GCP */
1062 u32 ucgctl1;
1063 u32 ucgctl3;
1064 u32 rcgctl1;
1065 u32 rcgctl2;
1066 u32 rstctl;
1067 u32 misccpctl;
1068
1069 /* GPM */
1070 u32 gfxpause;
1071 u32 rpdeuhwtc;
1072 u32 rpdeuc;
1073 u32 ecobus;
1074 u32 pwrdwnupctl;
1075 u32 rp_down_timeout;
1076 u32 rp_deucsw;
1077 u32 rcubmabdtmr;
1078 u32 rcedata;
1079 u32 spare2gh;
1080
1081 /* Display 1 CZ domain */
1082 u32 gt_imr;
1083 u32 gt_ier;
1084 u32 pm_imr;
1085 u32 pm_ier;
1086 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1087
1088 /* GT SA CZ domain */
1089 u32 tilectl;
1090 u32 gt_fifoctl;
1091 u32 gtlc_wake_ctrl;
1092 u32 gtlc_survive;
1093 u32 pmwgicz;
1094
1095 /* Display 2 CZ domain */
1096 u32 gu_ctl0;
1097 u32 gu_ctl1;
9c25210f 1098 u32 pcbr;
ddeea5b0
ID
1099 u32 clock_gate_dis2;
1100};
1101
bf225f20
CW
1102struct intel_rps_ei {
1103 u32 cz_clock;
1104 u32 render_c0;
1105 u32 media_c0;
31685c25
D
1106};
1107
c85aa885 1108struct intel_gen6_power_mgmt {
d4d70aa5
ID
1109 /*
1110 * work, interrupts_enabled and pm_iir are protected by
1111 * dev_priv->irq_lock
1112 */
c85aa885 1113 struct work_struct work;
d4d70aa5 1114 bool interrupts_enabled;
c85aa885 1115 u32 pm_iir;
59cdb63d 1116
b39fb297
BW
1117 /* Frequencies are stored in potentially platform dependent multiples.
1118 * In other words, *_freq needs to be multiplied by X to be interesting.
1119 * Soft limits are those which are used for the dynamic reclocking done
1120 * by the driver (raise frequencies under heavy loads, and lower for
1121 * lighter loads). Hard limits are those imposed by the hardware.
1122 *
1123 * A distinction is made for overclocking, which is never enabled by
1124 * default, and is considered to be above the hard limit if it's
1125 * possible at all.
1126 */
1127 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1128 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1129 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1130 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1131 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1132 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1133 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1134 u8 rp1_freq; /* "less than" RP0 power/freqency */
1135 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1136
8fb55197
CW
1137 u8 up_threshold; /* Current %busy required to uplock */
1138 u8 down_threshold; /* Current %busy required to downclock */
1139
dd75fdc8
CW
1140 int last_adj;
1141 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1142
8d3afd7d
CW
1143 spinlock_t client_lock;
1144 struct list_head clients;
1145 bool client_boost;
1146
c0951f0c 1147 bool enabled;
1a01ab3b 1148 struct delayed_work delayed_resume_work;
1854d5ca 1149 unsigned boosts;
4fc688ce 1150
2e1b8730 1151 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1152
bf225f20
CW
1153 /* manual wa residency calculations */
1154 struct intel_rps_ei up_ei, down_ei;
1155
4fc688ce
JB
1156 /*
1157 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1158 * Must be taken after struct_mutex if nested. Note that
1159 * this lock may be held for long periods of time when
1160 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1161 */
1162 struct mutex hw_lock;
c85aa885
DV
1163};
1164
1a240d4d
DV
1165/* defined intel_pm.c */
1166extern spinlock_t mchdev_lock;
1167
c85aa885
DV
1168struct intel_ilk_power_mgmt {
1169 u8 cur_delay;
1170 u8 min_delay;
1171 u8 max_delay;
1172 u8 fmax;
1173 u8 fstart;
1174
1175 u64 last_count1;
1176 unsigned long last_time1;
1177 unsigned long chipset_power;
1178 u64 last_count2;
5ed0bdf2 1179 u64 last_time2;
c85aa885
DV
1180 unsigned long gfx_power;
1181 u8 corr;
1182
1183 int c_m;
1184 int r_t;
1185};
1186
c6cb582e
ID
1187struct drm_i915_private;
1188struct i915_power_well;
1189
1190struct i915_power_well_ops {
1191 /*
1192 * Synchronize the well's hw state to match the current sw state, for
1193 * example enable/disable it based on the current refcount. Called
1194 * during driver init and resume time, possibly after first calling
1195 * the enable/disable handlers.
1196 */
1197 void (*sync_hw)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /*
1200 * Enable the well and resources that depend on it (for example
1201 * interrupts located on the well). Called after the 0->1 refcount
1202 * transition.
1203 */
1204 void (*enable)(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well);
1206 /*
1207 * Disable the well and resources that depend on it. Called after
1208 * the 1->0 refcount transition.
1209 */
1210 void (*disable)(struct drm_i915_private *dev_priv,
1211 struct i915_power_well *power_well);
1212 /* Returns the hw enabled state. */
1213 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1214 struct i915_power_well *power_well);
1215};
1216
a38911a3
WX
1217/* Power well structure for haswell */
1218struct i915_power_well {
c1ca727f 1219 const char *name;
6f3ef5dd 1220 bool always_on;
a38911a3
WX
1221 /* power well enable/disable usage count */
1222 int count;
bfafe93a
ID
1223 /* cached hw enabled state */
1224 bool hw_enabled;
c1ca727f 1225 unsigned long domains;
77961eb9 1226 unsigned long data;
c6cb582e 1227 const struct i915_power_well_ops *ops;
a38911a3
WX
1228};
1229
83c00f55 1230struct i915_power_domains {
baa70707
ID
1231 /*
1232 * Power wells needed for initialization at driver init and suspend
1233 * time are on. They are kept on until after the first modeset.
1234 */
1235 bool init_power_on;
0d116a29 1236 bool initializing;
c1ca727f 1237 int power_well_count;
baa70707 1238
83c00f55 1239 struct mutex lock;
1da51581 1240 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1241 struct i915_power_well *power_wells;
83c00f55
ID
1242};
1243
35a85ac6 1244#define MAX_L3_SLICES 2
a4da4fa4 1245struct intel_l3_parity {
35a85ac6 1246 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1247 struct work_struct error_work;
35a85ac6 1248 int which_slice;
a4da4fa4
DV
1249};
1250
4b5aed62 1251struct i915_gem_mm {
4b5aed62
DV
1252 /** Memory allocator for GTT stolen memory */
1253 struct drm_mm stolen;
92e97d2f
PZ
1254 /** Protects the usage of the GTT stolen memory allocator. This is
1255 * always the inner lock when overlapping with struct_mutex. */
1256 struct mutex stolen_lock;
1257
4b5aed62
DV
1258 /** List of all objects in gtt_space. Used to restore gtt
1259 * mappings on resume */
1260 struct list_head bound_list;
1261 /**
1262 * List of objects which are not bound to the GTT (thus
1263 * are idle and not used by the GPU) but still have
1264 * (presumably uncached) pages still attached.
1265 */
1266 struct list_head unbound_list;
1267
1268 /** Usable portion of the GTT for GEM */
1269 unsigned long stolen_base; /* limited to low memory (32-bit) */
1270
4b5aed62
DV
1271 /** PPGTT used for aliasing the PPGTT with the GTT */
1272 struct i915_hw_ppgtt *aliasing_ppgtt;
1273
2cfcd32a 1274 struct notifier_block oom_notifier;
ceabbba5 1275 struct shrinker shrinker;
4b5aed62
DV
1276 bool shrinker_no_lock_stealing;
1277
4b5aed62
DV
1278 /** LRU list of objects with fence regs on them. */
1279 struct list_head fence_list;
1280
1281 /**
1282 * We leave the user IRQ off as much as possible,
1283 * but this means that requests will finish and never
1284 * be retired once the system goes idle. Set a timer to
1285 * fire periodically while the ring is running. When it
1286 * fires, go retire requests.
1287 */
1288 struct delayed_work retire_work;
1289
b29c19b6
CW
1290 /**
1291 * When we detect an idle GPU, we want to turn on
1292 * powersaving features. So once we see that there
1293 * are no more requests outstanding and no more
1294 * arrive within a small period of time, we fire
1295 * off the idle_work.
1296 */
1297 struct delayed_work idle_work;
1298
4b5aed62
DV
1299 /**
1300 * Are we in a non-interruptible section of code like
1301 * modesetting?
1302 */
1303 bool interruptible;
1304
f62a0076
CW
1305 /**
1306 * Is the GPU currently considered idle, or busy executing userspace
1307 * requests? Whilst idle, we attempt to power down the hardware and
1308 * display clocks. In order to reduce the effect on performance, there
1309 * is a slight delay before we do so.
1310 */
1311 bool busy;
1312
bdf1e7e3
DV
1313 /* the indicator for dispatch video commands on two BSD rings */
1314 int bsd_ring_dispatch_index;
1315
4b5aed62
DV
1316 /** Bit 6 swizzling required for X tiling */
1317 uint32_t bit_6_swizzle_x;
1318 /** Bit 6 swizzling required for Y tiling */
1319 uint32_t bit_6_swizzle_y;
1320
4b5aed62 1321 /* accounting, useful for userland debugging */
c20e8355 1322 spinlock_t object_stat_lock;
4b5aed62
DV
1323 size_t object_memory;
1324 u32 object_count;
1325};
1326
edc3d884 1327struct drm_i915_error_state_buf {
0a4cd7c8 1328 struct drm_i915_private *i915;
edc3d884
MK
1329 unsigned bytes;
1330 unsigned size;
1331 int err;
1332 u8 *buf;
1333 loff_t start;
1334 loff_t pos;
1335};
1336
fc16b48b
MK
1337struct i915_error_state_file_priv {
1338 struct drm_device *dev;
1339 struct drm_i915_error_state *error;
1340};
1341
99584db3
DV
1342struct i915_gpu_error {
1343 /* For hangcheck timer */
1344#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1345#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1346 /* Hang gpu twice in this window and your context gets banned */
1347#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1348
737b1506
CW
1349 struct workqueue_struct *hangcheck_wq;
1350 struct delayed_work hangcheck_work;
99584db3
DV
1351
1352 /* For reset and error_state handling. */
1353 spinlock_t lock;
1354 /* Protected by the above dev->gpu_error.lock. */
1355 struct drm_i915_error_state *first_error;
094f9a54
CW
1356
1357 unsigned long missed_irq_rings;
1358
1f83fee0 1359 /**
2ac0f450 1360 * State variable controlling the reset flow and count
1f83fee0 1361 *
2ac0f450
MK
1362 * This is a counter which gets incremented when reset is triggered,
1363 * and again when reset has been handled. So odd values (lowest bit set)
1364 * means that reset is in progress and even values that
1365 * (reset_counter >> 1):th reset was successfully completed.
1366 *
1367 * If reset is not completed succesfully, the I915_WEDGE bit is
1368 * set meaning that hardware is terminally sour and there is no
1369 * recovery. All waiters on the reset_queue will be woken when
1370 * that happens.
1371 *
1372 * This counter is used by the wait_seqno code to notice that reset
1373 * event happened and it needs to restart the entire ioctl (since most
1374 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1375 *
1376 * This is important for lock-free wait paths, where no contended lock
1377 * naturally enforces the correct ordering between the bail-out of the
1378 * waiter and the gpu reset work code.
1f83fee0
DV
1379 */
1380 atomic_t reset_counter;
1381
1f83fee0 1382#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1383#define I915_WEDGED (1 << 31)
1f83fee0
DV
1384
1385 /**
1386 * Waitqueue to signal when the reset has completed. Used by clients
1387 * that wait for dev_priv->mm.wedged to settle.
1388 */
1389 wait_queue_head_t reset_queue;
33196ded 1390
88b4aa87
MK
1391 /* Userspace knobs for gpu hang simulation;
1392 * combines both a ring mask, and extra flags
1393 */
1394 u32 stop_rings;
1395#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1396#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1397
1398 /* For missed irq/seqno simulation. */
1399 unsigned int test_irq_rings;
6689c167
MA
1400
1401 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1402 bool reload_in_reset;
99584db3
DV
1403};
1404
b8efb17b
ZR
1405enum modeset_restore {
1406 MODESET_ON_LID_OPEN,
1407 MODESET_DONE,
1408 MODESET_SUSPENDED,
1409};
1410
500ea70d
RV
1411#define DP_AUX_A 0x40
1412#define DP_AUX_B 0x10
1413#define DP_AUX_C 0x20
1414#define DP_AUX_D 0x30
1415
11c1b657
XZ
1416#define DDC_PIN_B 0x05
1417#define DDC_PIN_C 0x04
1418#define DDC_PIN_D 0x06
1419
6acab15a 1420struct ddi_vbt_port_info {
ce4dd49e
DL
1421 /*
1422 * This is an index in the HDMI/DVI DDI buffer translation table.
1423 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1424 * populate this field.
1425 */
1426#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1427 uint8_t hdmi_level_shift;
311a2094
PZ
1428
1429 uint8_t supports_dvi:1;
1430 uint8_t supports_hdmi:1;
1431 uint8_t supports_dp:1;
500ea70d
RV
1432
1433 uint8_t alternate_aux_channel;
11c1b657 1434 uint8_t alternate_ddc_pin;
75067dde
AK
1435
1436 uint8_t dp_boost_level;
1437 uint8_t hdmi_boost_level;
6acab15a
PZ
1438};
1439
bfd7ebda
RV
1440enum psr_lines_to_wait {
1441 PSR_0_LINES_TO_WAIT = 0,
1442 PSR_1_LINE_TO_WAIT,
1443 PSR_4_LINES_TO_WAIT,
1444 PSR_8_LINES_TO_WAIT
83a7280e
PB
1445};
1446
41aa3448
RV
1447struct intel_vbt_data {
1448 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1449 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1450
1451 /* Feature bits */
1452 unsigned int int_tv_support:1;
1453 unsigned int lvds_dither:1;
1454 unsigned int lvds_vbt:1;
1455 unsigned int int_crt_support:1;
1456 unsigned int lvds_use_ssc:1;
1457 unsigned int display_clock_mode:1;
1458 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1459 unsigned int has_mipi:1;
41aa3448
RV
1460 int lvds_ssc_freq;
1461 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1462
83a7280e
PB
1463 enum drrs_support_type drrs_type;
1464
41aa3448
RV
1465 /* eDP */
1466 int edp_rate;
1467 int edp_lanes;
1468 int edp_preemphasis;
1469 int edp_vswing;
1470 bool edp_initialized;
1471 bool edp_support;
1472 int edp_bpp;
1473 struct edp_power_seq edp_pps;
1474
bfd7ebda
RV
1475 struct {
1476 bool full_link;
1477 bool require_aux_wakeup;
1478 int idle_frames;
1479 enum psr_lines_to_wait lines_to_wait;
1480 int tp1_wakeup_time;
1481 int tp2_tp3_wakeup_time;
1482 } psr;
1483
f00076d2
JN
1484 struct {
1485 u16 pwm_freq_hz;
39fbc9c8 1486 bool present;
f00076d2 1487 bool active_low_pwm;
1de6068e 1488 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1489 } backlight;
1490
d17c5443
SK
1491 /* MIPI DSI */
1492 struct {
3e6bd011 1493 u16 port;
d17c5443 1494 u16 panel_id;
d3b542fc
SK
1495 struct mipi_config *config;
1496 struct mipi_pps_data *pps;
1497 u8 seq_version;
1498 u32 size;
1499 u8 *data;
1500 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1501 } dsi;
1502
41aa3448
RV
1503 int crt_ddc_pin;
1504
1505 int child_dev_num;
768f69c9 1506 union child_device_config *child_dev;
6acab15a
PZ
1507
1508 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1509};
1510
77c122bc
VS
1511enum intel_ddb_partitioning {
1512 INTEL_DDB_PART_1_2,
1513 INTEL_DDB_PART_5_6, /* IVB+ */
1514};
1515
1fd527cc
VS
1516struct intel_wm_level {
1517 bool enable;
1518 uint32_t pri_val;
1519 uint32_t spr_val;
1520 uint32_t cur_val;
1521 uint32_t fbc_val;
1522};
1523
820c1980 1524struct ilk_wm_values {
609cedef
VS
1525 uint32_t wm_pipe[3];
1526 uint32_t wm_lp[3];
1527 uint32_t wm_lp_spr[3];
1528 uint32_t wm_linetime[3];
1529 bool enable_fbc_wm;
1530 enum intel_ddb_partitioning partitioning;
1531};
1532
262cd2e1
VS
1533struct vlv_pipe_wm {
1534 uint16_t primary;
1535 uint16_t sprite[2];
1536 uint8_t cursor;
1537};
ae80152d 1538
262cd2e1
VS
1539struct vlv_sr_wm {
1540 uint16_t plane;
1541 uint8_t cursor;
1542};
ae80152d 1543
262cd2e1
VS
1544struct vlv_wm_values {
1545 struct vlv_pipe_wm pipe[3];
1546 struct vlv_sr_wm sr;
0018fda1
VS
1547 struct {
1548 uint8_t cursor;
1549 uint8_t sprite[2];
1550 uint8_t primary;
1551 } ddl[3];
6eb1a681
VS
1552 uint8_t level;
1553 bool cxsr;
0018fda1
VS
1554};
1555
c193924e 1556struct skl_ddb_entry {
16160e3d 1557 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1558};
1559
1560static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1561{
16160e3d 1562 return entry->end - entry->start;
c193924e
DL
1563}
1564
08db6652
DL
1565static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1566 const struct skl_ddb_entry *e2)
1567{
1568 if (e1->start == e2->start && e1->end == e2->end)
1569 return true;
1570
1571 return false;
1572}
1573
c193924e 1574struct skl_ddb_allocation {
34bb56af 1575 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1576 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1577 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1578};
1579
2ac96d2a
PB
1580struct skl_wm_values {
1581 bool dirty[I915_MAX_PIPES];
c193924e 1582 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1583 uint32_t wm_linetime[I915_MAX_PIPES];
1584 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1585 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1586};
1587
1588struct skl_wm_level {
1589 bool plane_en[I915_MAX_PLANES];
1590 uint16_t plane_res_b[I915_MAX_PLANES];
1591 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1592};
1593
c67a470b 1594/*
765dab67
PZ
1595 * This struct helps tracking the state needed for runtime PM, which puts the
1596 * device in PCI D3 state. Notice that when this happens, nothing on the
1597 * graphics device works, even register access, so we don't get interrupts nor
1598 * anything else.
c67a470b 1599 *
765dab67
PZ
1600 * Every piece of our code that needs to actually touch the hardware needs to
1601 * either call intel_runtime_pm_get or call intel_display_power_get with the
1602 * appropriate power domain.
a8a8bd54 1603 *
765dab67
PZ
1604 * Our driver uses the autosuspend delay feature, which means we'll only really
1605 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1606 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1607 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1608 *
1609 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1610 * goes back to false exactly before we reenable the IRQs. We use this variable
1611 * to check if someone is trying to enable/disable IRQs while they're supposed
1612 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1613 * case it happens.
c67a470b 1614 *
765dab67 1615 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1616 */
5d584b2e
PZ
1617struct i915_runtime_pm {
1618 bool suspended;
2aeb7d3a 1619 bool irqs_enabled;
c67a470b
PZ
1620};
1621
926321d5
DV
1622enum intel_pipe_crc_source {
1623 INTEL_PIPE_CRC_SOURCE_NONE,
1624 INTEL_PIPE_CRC_SOURCE_PLANE1,
1625 INTEL_PIPE_CRC_SOURCE_PLANE2,
1626 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1627 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1628 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1629 INTEL_PIPE_CRC_SOURCE_TV,
1630 INTEL_PIPE_CRC_SOURCE_DP_B,
1631 INTEL_PIPE_CRC_SOURCE_DP_C,
1632 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1633 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1634 INTEL_PIPE_CRC_SOURCE_MAX,
1635};
1636
8bf1e9f1 1637struct intel_pipe_crc_entry {
ac2300d4 1638 uint32_t frame;
8bf1e9f1
SH
1639 uint32_t crc[5];
1640};
1641
b2c88f5b 1642#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1643struct intel_pipe_crc {
d538bbdf
DL
1644 spinlock_t lock;
1645 bool opened; /* exclusive access to the result file */
e5f75aca 1646 struct intel_pipe_crc_entry *entries;
926321d5 1647 enum intel_pipe_crc_source source;
d538bbdf 1648 int head, tail;
07144428 1649 wait_queue_head_t wq;
8bf1e9f1
SH
1650};
1651
f99d7069
DV
1652struct i915_frontbuffer_tracking {
1653 struct mutex lock;
1654
1655 /*
1656 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1657 * scheduled flips.
1658 */
1659 unsigned busy_bits;
1660 unsigned flip_bits;
1661};
1662
7225342a
MK
1663struct i915_wa_reg {
1664 u32 addr;
1665 u32 value;
1666 /* bitmask representing WA bits */
1667 u32 mask;
1668};
1669
1670#define I915_MAX_WA_REGS 16
1671
1672struct i915_workarounds {
1673 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1674 u32 count;
1675};
1676
cf9d2890
YZ
1677struct i915_virtual_gpu {
1678 bool active;
1679};
1680
5f19e2bf
JH
1681struct i915_execbuffer_params {
1682 struct drm_device *dev;
1683 struct drm_file *file;
1684 uint32_t dispatch_flags;
1685 uint32_t args_batch_start_offset;
af98714e 1686 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1687 struct intel_engine_cs *ring;
1688 struct drm_i915_gem_object *batch_obj;
1689 struct intel_context *ctx;
6a6ae79a 1690 struct drm_i915_gem_request *request;
5f19e2bf
JH
1691};
1692
77fec556 1693struct drm_i915_private {
f4c956ad 1694 struct drm_device *dev;
efab6d8d 1695 struct kmem_cache *objects;
e20d2ab7 1696 struct kmem_cache *vmas;
efab6d8d 1697 struct kmem_cache *requests;
f4c956ad 1698
5c969aa7 1699 const struct intel_device_info info;
f4c956ad
DV
1700
1701 int relative_constants_mode;
1702
1703 void __iomem *regs;
1704
907b28c5 1705 struct intel_uncore uncore;
f4c956ad 1706
cf9d2890
YZ
1707 struct i915_virtual_gpu vgpu;
1708
33a732f4
AD
1709 struct intel_guc guc;
1710
eb805623
DV
1711 struct intel_csr csr;
1712
1713 /* Display CSR-related protection */
1714 struct mutex csr_lock;
1715
5ea6e5e3 1716 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1717
f4c956ad
DV
1718 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1719 * controller on different i2c buses. */
1720 struct mutex gmbus_mutex;
1721
1722 /**
1723 * Base address of the gmbus and gpio block.
1724 */
1725 uint32_t gpio_mmio_base;
1726
b6fdd0f2
SS
1727 /* MMIO base address for MIPI regs */
1728 uint32_t mipi_mmio_base;
1729
28c70f16
DV
1730 wait_queue_head_t gmbus_wait_queue;
1731
f4c956ad 1732 struct pci_dev *bridge_dev;
a4872ba6 1733 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1734 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1735 uint32_t last_seqno, next_seqno;
f4c956ad 1736
ba8286fa 1737 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1738 struct resource mch_res;
1739
f4c956ad
DV
1740 /* protects the irq masks */
1741 spinlock_t irq_lock;
1742
84c33a64
SG
1743 /* protects the mmio flip data */
1744 spinlock_t mmio_flip_lock;
1745
f8b79e58
ID
1746 bool display_irqs_enabled;
1747
9ee32fea
DV
1748 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1749 struct pm_qos_request pm_qos;
1750
a580516d
VS
1751 /* Sideband mailbox protection */
1752 struct mutex sb_lock;
f4c956ad
DV
1753
1754 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1755 union {
1756 u32 irq_mask;
1757 u32 de_irq_mask[I915_MAX_PIPES];
1758 };
f4c956ad 1759 u32 gt_irq_mask;
605cd25b 1760 u32 pm_irq_mask;
a6706b45 1761 u32 pm_rps_events;
91d181dd 1762 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1763
5fcece80 1764 struct i915_hotplug hotplug;
5c3fe8b0 1765 struct i915_fbc fbc;
439d7ac0 1766 struct i915_drrs drrs;
f4c956ad 1767 struct intel_opregion opregion;
41aa3448 1768 struct intel_vbt_data vbt;
f4c956ad 1769
d9ceb816
JB
1770 bool preserve_bios_swizzle;
1771
f4c956ad
DV
1772 /* overlay */
1773 struct intel_overlay *overlay;
f4c956ad 1774
58c68779 1775 /* backlight registers and fields in struct intel_panel */
07f11d49 1776 struct mutex backlight_lock;
31ad8ec6 1777
f4c956ad 1778 /* LVDS info */
f4c956ad
DV
1779 bool no_aux_handshake;
1780
e39b999a
VS
1781 /* protects panel power sequencer state */
1782 struct mutex pps_mutex;
1783
f4c956ad
DV
1784 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1785 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1786 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1787
1788 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1789 unsigned int skl_boot_cdclk;
44913155 1790 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1791 unsigned int max_dotclk_freq;
6bcda4f0 1792 unsigned int hpll_freq;
bfa7df01 1793 unsigned int czclk_freq;
f4c956ad 1794
645416f5
DV
1795 /**
1796 * wq - Driver workqueue for GEM.
1797 *
1798 * NOTE: Work items scheduled here are not allowed to grab any modeset
1799 * locks, for otherwise the flushing done in the pageflip code will
1800 * result in deadlocks.
1801 */
f4c956ad
DV
1802 struct workqueue_struct *wq;
1803
1804 /* Display functions */
1805 struct drm_i915_display_funcs display;
1806
1807 /* PCH chipset type */
1808 enum intel_pch pch_type;
17a303ec 1809 unsigned short pch_id;
f4c956ad
DV
1810
1811 unsigned long quirks;
1812
b8efb17b
ZR
1813 enum modeset_restore modeset_restore;
1814 struct mutex modeset_restore_lock;
673a394b 1815
a7bbbd63 1816 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1817 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1818
4b5aed62 1819 struct i915_gem_mm mm;
ad46cb53
CW
1820 DECLARE_HASHTABLE(mm_structs, 7);
1821 struct mutex mm_lock;
8781342d 1822
8781342d
DV
1823 /* Kernel Modesetting */
1824
9b9d172d 1825 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1826
76c4ac04
DL
1827 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1828 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1829 wait_queue_head_t pending_flip_queue;
1830
c4597872
DV
1831#ifdef CONFIG_DEBUG_FS
1832 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1833#endif
1834
e72f9fbf
DV
1835 int num_shared_dpll;
1836 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1837 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1838
7225342a 1839 struct i915_workarounds workarounds;
888b5995 1840
652c393a
JB
1841 /* Reclocking support */
1842 bool render_reclock_avail;
f99d7069
DV
1843
1844 struct i915_frontbuffer_tracking fb_tracking;
1845
652c393a 1846 u16 orig_clock;
f97108d1 1847
c4804411 1848 bool mchbar_need_disable;
f97108d1 1849
a4da4fa4
DV
1850 struct intel_l3_parity l3_parity;
1851
59124506
BW
1852 /* Cannot be determined by PCIID. You must always read a register. */
1853 size_t ellc_size;
1854
c6a828d3 1855 /* gen6+ rps state */
c85aa885 1856 struct intel_gen6_power_mgmt rps;
c6a828d3 1857
20e4d407
DV
1858 /* ilk-only ips/rps state. Everything in here is protected by the global
1859 * mchdev_lock in intel_pm.c */
c85aa885 1860 struct intel_ilk_power_mgmt ips;
b5e50c3f 1861
83c00f55 1862 struct i915_power_domains power_domains;
a38911a3 1863
a031d709 1864 struct i915_psr psr;
3f51e471 1865
99584db3 1866 struct i915_gpu_error gpu_error;
ae681d96 1867
c9cddffc
JB
1868 struct drm_i915_gem_object *vlv_pctx;
1869
0695726e 1870#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1871 /* list of fbdev register on this device */
1872 struct intel_fbdev *fbdev;
82e3b8c1 1873 struct work_struct fbdev_suspend_work;
4520f53a 1874#endif
e953fd7b
CW
1875
1876 struct drm_property *broadcast_rgb_property;
3f43c48d 1877 struct drm_property *force_audio_property;
e3689190 1878
58fddc28 1879 /* hda/i915 audio component */
51e1d83c 1880 struct i915_audio_component *audio_component;
58fddc28 1881 bool audio_component_registered;
4a21ef7d
LY
1882 /**
1883 * av_mutex - mutex for audio/video sync
1884 *
1885 */
1886 struct mutex av_mutex;
58fddc28 1887
254f965c 1888 uint32_t hw_context_size;
a33afea5 1889 struct list_head context_list;
f4c956ad 1890
3e68320e 1891 u32 fdi_rx_config;
68d18ad7 1892
70722468
VS
1893 u32 chv_phy_control;
1894
842f1c8b 1895 u32 suspend_count;
f4c956ad 1896 struct i915_suspend_saved_registers regfile;
ddeea5b0 1897 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1898
53615a5e
VS
1899 struct {
1900 /*
1901 * Raw watermark latency values:
1902 * in 0.1us units for WM0,
1903 * in 0.5us units for WM1+.
1904 */
1905 /* primary */
1906 uint16_t pri_latency[5];
1907 /* sprite */
1908 uint16_t spr_latency[5];
1909 /* cursor */
1910 uint16_t cur_latency[5];
2af30a5c
PB
1911 /*
1912 * Raw watermark memory latency values
1913 * for SKL for all 8 levels
1914 * in 1us units.
1915 */
1916 uint16_t skl_latency[8];
609cedef 1917
2d41c0b5
PB
1918 /*
1919 * The skl_wm_values structure is a bit too big for stack
1920 * allocation, so we keep the staging struct where we store
1921 * intermediate results here instead.
1922 */
1923 struct skl_wm_values skl_results;
1924
609cedef 1925 /* current hardware state */
2d41c0b5
PB
1926 union {
1927 struct ilk_wm_values hw;
1928 struct skl_wm_values skl_hw;
0018fda1 1929 struct vlv_wm_values vlv;
2d41c0b5 1930 };
58590c14
VS
1931
1932 uint8_t max_level;
53615a5e
VS
1933 } wm;
1934
8a187455
PZ
1935 struct i915_runtime_pm pm;
1936
a83014d3
OM
1937 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1938 struct {
5f19e2bf 1939 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1940 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1941 struct list_head *vmas);
a83014d3
OM
1942 int (*init_rings)(struct drm_device *dev);
1943 void (*cleanup_ring)(struct intel_engine_cs *ring);
1944 void (*stop_ring)(struct intel_engine_cs *ring);
1945 } gt;
1946
9e458034
SJ
1947 bool edp_low_vswing;
1948
3be60de9
VS
1949 /* perform PHY state sanity checks? */
1950 bool chv_phy_assert[2];
1951
bdf1e7e3
DV
1952 /*
1953 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1954 * will be rejected. Instead look for a better place.
1955 */
77fec556 1956};
1da177e4 1957
2c1792a1
CW
1958static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1959{
1960 return dev->dev_private;
1961}
1962
888d0d42
ID
1963static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1964{
1965 return to_i915(dev_get_drvdata(dev));
1966}
1967
33a732f4
AD
1968static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1969{
1970 return container_of(guc, struct drm_i915_private, guc);
1971}
1972
b4519513
CW
1973/* Iterate over initialised rings */
1974#define for_each_ring(ring__, dev_priv__, i__) \
1975 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1976 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1977
b1d7e4b4
WF
1978enum hdmi_force_audio {
1979 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1980 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1981 HDMI_AUDIO_AUTO, /* trust EDID */
1982 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1983};
1984
190d6cd5 1985#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1986
37e680a1
CW
1987struct drm_i915_gem_object_ops {
1988 /* Interface between the GEM object and its backing storage.
1989 * get_pages() is called once prior to the use of the associated set
1990 * of pages before to binding them into the GTT, and put_pages() is
1991 * called after we no longer need them. As we expect there to be
1992 * associated cost with migrating pages between the backing storage
1993 * and making them available for the GPU (e.g. clflush), we may hold
1994 * onto the pages after they are no longer referenced by the GPU
1995 * in case they may be used again shortly (for example migrating the
1996 * pages to a different memory domain within the GTT). put_pages()
1997 * will therefore most likely be called when the object itself is
1998 * being released or under memory pressure (where we attempt to
1999 * reap pages for the shrinker).
2000 */
2001 int (*get_pages)(struct drm_i915_gem_object *);
2002 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2003 int (*dmabuf_export)(struct drm_i915_gem_object *);
2004 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2005};
2006
a071fa00
DV
2007/*
2008 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2009 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2010 * doesn't mean that the hw necessarily already scans it out, but that any
2011 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2012 *
2013 * We have one bit per pipe and per scanout plane type.
2014 */
d1b9d039
SAK
2015#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2016#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2017#define INTEL_FRONTBUFFER_BITS \
2018 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2019#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2020 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2021#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2022 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2023#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2024 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2025#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2026 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2027#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2028 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2029
673a394b 2030struct drm_i915_gem_object {
c397b908 2031 struct drm_gem_object base;
673a394b 2032
37e680a1
CW
2033 const struct drm_i915_gem_object_ops *ops;
2034
2f633156
BW
2035 /** List of VMAs backed by this object */
2036 struct list_head vma_list;
2037
c1ad11fc
CW
2038 /** Stolen memory for this object, instead of being backed by shmem. */
2039 struct drm_mm_node *stolen;
35c20a60 2040 struct list_head global_list;
673a394b 2041
b4716185 2042 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2043 /** Used in execbuf to temporarily hold a ref */
2044 struct list_head obj_exec_link;
673a394b 2045
8d9d5744 2046 struct list_head batch_pool_link;
493018dc 2047
673a394b 2048 /**
65ce3027
CW
2049 * This is set if the object is on the active lists (has pending
2050 * rendering and so a non-zero seqno), and is not set if it i s on
2051 * inactive (ready to be unbound) list.
673a394b 2052 */
b4716185 2053 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2054
2055 /**
2056 * This is set if the object has been written to since last bound
2057 * to the GTT
2058 */
0206e353 2059 unsigned int dirty:1;
778c3544
DV
2060
2061 /**
2062 * Fence register bits (if any) for this object. Will be set
2063 * as needed when mapped into the GTT.
2064 * Protected by dev->struct_mutex.
778c3544 2065 */
4b9de737 2066 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2067
778c3544
DV
2068 /**
2069 * Advice: are the backing pages purgeable?
2070 */
0206e353 2071 unsigned int madv:2;
778c3544 2072
778c3544
DV
2073 /**
2074 * Current tiling mode for the object.
2075 */
0206e353 2076 unsigned int tiling_mode:2;
5d82e3e6
CW
2077 /**
2078 * Whether the tiling parameters for the currently associated fence
2079 * register have changed. Note that for the purposes of tracking
2080 * tiling changes we also treat the unfenced register, the register
2081 * slot that the object occupies whilst it executes a fenced
2082 * command (such as BLT on gen2/3), as a "fence".
2083 */
2084 unsigned int fence_dirty:1;
778c3544 2085
75e9e915
DV
2086 /**
2087 * Is the object at the current location in the gtt mappable and
2088 * fenceable? Used to avoid costly recalculations.
2089 */
0206e353 2090 unsigned int map_and_fenceable:1;
75e9e915 2091
fb7d516a
DV
2092 /**
2093 * Whether the current gtt mapping needs to be mappable (and isn't just
2094 * mappable by accident). Track pin and fault separate for a more
2095 * accurate mappable working set.
2096 */
0206e353 2097 unsigned int fault_mappable:1;
fb7d516a 2098
24f3a8cf
AG
2099 /*
2100 * Is the object to be mapped as read-only to the GPU
2101 * Only honoured if hardware has relevant pte bit
2102 */
2103 unsigned long gt_ro:1;
651d794f 2104 unsigned int cache_level:3;
0f71979a 2105 unsigned int cache_dirty:1;
93dfb40c 2106
a071fa00
DV
2107 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2108
8a0c39b1
TU
2109 unsigned int pin_display;
2110
9da3da66 2111 struct sg_table *pages;
a5570178 2112 int pages_pin_count;
ee286370
CW
2113 struct get_page {
2114 struct scatterlist *sg;
2115 int last;
2116 } get_page;
673a394b 2117
1286ff73 2118 /* prime dma-buf support */
9a70cc2a
DA
2119 void *dma_buf_vmapping;
2120 int vmapping_count;
2121
b4716185
CW
2122 /** Breadcrumb of last rendering to the buffer.
2123 * There can only be one writer, but we allow for multiple readers.
2124 * If there is a writer that necessarily implies that all other
2125 * read requests are complete - but we may only be lazily clearing
2126 * the read requests. A read request is naturally the most recent
2127 * request on a ring, so we may have two different write and read
2128 * requests on one ring where the write request is older than the
2129 * read request. This allows for the CPU to read from an active
2130 * buffer by only waiting for the write to complete.
2131 * */
2132 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2133 struct drm_i915_gem_request *last_write_req;
caea7476 2134 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2135 struct drm_i915_gem_request *last_fenced_req;
673a394b 2136
778c3544 2137 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2138 uint32_t stride;
673a394b 2139
80075d49
DV
2140 /** References from framebuffers, locks out tiling changes. */
2141 unsigned long framebuffer_references;
2142
280b713b 2143 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2144 unsigned long *bit_17;
280b713b 2145
5cc9ed4b 2146 union {
6a2c4232
CW
2147 /** for phy allocated objects */
2148 struct drm_dma_handle *phys_handle;
2149
5cc9ed4b
CW
2150 struct i915_gem_userptr {
2151 uintptr_t ptr;
2152 unsigned read_only :1;
2153 unsigned workers :4;
2154#define I915_GEM_USERPTR_MAX_WORKERS 15
2155
ad46cb53
CW
2156 struct i915_mm_struct *mm;
2157 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2158 struct work_struct *work;
2159 } userptr;
2160 };
2161};
62b8b215 2162#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2163
a071fa00
DV
2164void i915_gem_track_fb(struct drm_i915_gem_object *old,
2165 struct drm_i915_gem_object *new,
2166 unsigned frontbuffer_bits);
2167
673a394b
EA
2168/**
2169 * Request queue structure.
2170 *
2171 * The request queue allows us to note sequence numbers that have been emitted
2172 * and may be associated with active buffers to be retired.
2173 *
97b2a6a1
JH
2174 * By keeping this list, we can avoid having to do questionable sequence
2175 * number comparisons on buffer last_read|write_seqno. It also allows an
2176 * emission time to be associated with the request for tracking how far ahead
2177 * of the GPU the submission is.
b3a38998
NH
2178 *
2179 * The requests are reference counted, so upon creation they should have an
2180 * initial reference taken using kref_init
673a394b
EA
2181 */
2182struct drm_i915_gem_request {
abfe262a
JH
2183 struct kref ref;
2184
852835f3 2185 /** On Which ring this request was generated */
efab6d8d 2186 struct drm_i915_private *i915;
a4872ba6 2187 struct intel_engine_cs *ring;
852835f3 2188
673a394b
EA
2189 /** GEM sequence number associated with this request. */
2190 uint32_t seqno;
2191
7d736f4f
MK
2192 /** Position in the ringbuffer of the start of the request */
2193 u32 head;
2194
72f95afa
NH
2195 /**
2196 * Position in the ringbuffer of the start of the postfix.
2197 * This is required to calculate the maximum available ringbuffer
2198 * space without overwriting the postfix.
2199 */
2200 u32 postfix;
2201
2202 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2203 u32 tail;
2204
b3a38998 2205 /**
a8c6ecb3 2206 * Context and ring buffer related to this request
b3a38998
NH
2207 * Contexts are refcounted, so when this request is associated with a
2208 * context, we must increment the context's refcount, to guarantee that
2209 * it persists while any request is linked to it. Requests themselves
2210 * are also refcounted, so the request will only be freed when the last
2211 * reference to it is dismissed, and the code in
2212 * i915_gem_request_free() will then decrement the refcount on the
2213 * context.
2214 */
273497e5 2215 struct intel_context *ctx;
98e1bd4a 2216 struct intel_ringbuffer *ringbuf;
0e50e96b 2217
dc4be607
JH
2218 /** Batch buffer related to this request if any (used for
2219 error state dump only) */
7d736f4f
MK
2220 struct drm_i915_gem_object *batch_obj;
2221
673a394b
EA
2222 /** Time at which this request was emitted, in jiffies. */
2223 unsigned long emitted_jiffies;
2224
b962442e 2225 /** global list entry for this request */
673a394b 2226 struct list_head list;
b962442e 2227
f787a5f5 2228 struct drm_i915_file_private *file_priv;
b962442e
EA
2229 /** file_priv list entry for this request */
2230 struct list_head client_list;
67e2937b 2231
071c92de
MK
2232 /** process identifier submitting this request */
2233 struct pid *pid;
2234
6d3d8274
NH
2235 /**
2236 * The ELSP only accepts two elements at a time, so we queue
2237 * context/tail pairs on a given queue (ring->execlist_queue) until the
2238 * hardware is available. The queue serves a double purpose: we also use
2239 * it to keep track of the up to 2 contexts currently in the hardware
2240 * (usually one in execution and the other queued up by the GPU): We
2241 * only remove elements from the head of the queue when the hardware
2242 * informs us that an element has been completed.
2243 *
2244 * All accesses to the queue are mediated by a spinlock
2245 * (ring->execlist_lock).
2246 */
2247
2248 /** Execlist link in the submission queue.*/
2249 struct list_head execlist_link;
2250
2251 /** Execlists no. of times this request has been sent to the ELSP */
2252 int elsp_submitted;
2253
673a394b
EA
2254};
2255
6689cb2b 2256int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2257 struct intel_context *ctx,
2258 struct drm_i915_gem_request **req_out);
29b1b415 2259void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2260void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2261int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2262 struct drm_file *file);
abfe262a 2263
b793a00a
JH
2264static inline uint32_t
2265i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2266{
2267 return req ? req->seqno : 0;
2268}
2269
2270static inline struct intel_engine_cs *
2271i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2272{
2273 return req ? req->ring : NULL;
2274}
2275
b2cfe0ab 2276static inline struct drm_i915_gem_request *
abfe262a
JH
2277i915_gem_request_reference(struct drm_i915_gem_request *req)
2278{
b2cfe0ab
CW
2279 if (req)
2280 kref_get(&req->ref);
2281 return req;
abfe262a
JH
2282}
2283
2284static inline void
2285i915_gem_request_unreference(struct drm_i915_gem_request *req)
2286{
f245860e 2287 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2288 kref_put(&req->ref, i915_gem_request_free);
2289}
2290
41037f9f
CW
2291static inline void
2292i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2293{
b833bb61
ML
2294 struct drm_device *dev;
2295
2296 if (!req)
2297 return;
41037f9f 2298
b833bb61
ML
2299 dev = req->ring->dev;
2300 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2301 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2302}
2303
abfe262a
JH
2304static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2305 struct drm_i915_gem_request *src)
2306{
2307 if (src)
2308 i915_gem_request_reference(src);
2309
2310 if (*pdst)
2311 i915_gem_request_unreference(*pdst);
2312
2313 *pdst = src;
2314}
2315
1b5a433a
JH
2316/*
2317 * XXX: i915_gem_request_completed should be here but currently needs the
2318 * definition of i915_seqno_passed() which is below. It will be moved in
2319 * a later patch when the call to i915_seqno_passed() is obsoleted...
2320 */
2321
351e3db2
BV
2322/*
2323 * A command that requires special handling by the command parser.
2324 */
2325struct drm_i915_cmd_descriptor {
2326 /*
2327 * Flags describing how the command parser processes the command.
2328 *
2329 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2330 * a length mask if not set
2331 * CMD_DESC_SKIP: The command is allowed but does not follow the
2332 * standard length encoding for the opcode range in
2333 * which it falls
2334 * CMD_DESC_REJECT: The command is never allowed
2335 * CMD_DESC_REGISTER: The command should be checked against the
2336 * register whitelist for the appropriate ring
2337 * CMD_DESC_MASTER: The command is allowed if the submitting process
2338 * is the DRM master
2339 */
2340 u32 flags;
2341#define CMD_DESC_FIXED (1<<0)
2342#define CMD_DESC_SKIP (1<<1)
2343#define CMD_DESC_REJECT (1<<2)
2344#define CMD_DESC_REGISTER (1<<3)
2345#define CMD_DESC_BITMASK (1<<4)
2346#define CMD_DESC_MASTER (1<<5)
2347
2348 /*
2349 * The command's unique identification bits and the bitmask to get them.
2350 * This isn't strictly the opcode field as defined in the spec and may
2351 * also include type, subtype, and/or subop fields.
2352 */
2353 struct {
2354 u32 value;
2355 u32 mask;
2356 } cmd;
2357
2358 /*
2359 * The command's length. The command is either fixed length (i.e. does
2360 * not include a length field) or has a length field mask. The flag
2361 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2362 * a length mask. All command entries in a command table must include
2363 * length information.
2364 */
2365 union {
2366 u32 fixed;
2367 u32 mask;
2368 } length;
2369
2370 /*
2371 * Describes where to find a register address in the command to check
2372 * against the ring's register whitelist. Only valid if flags has the
2373 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2374 *
2375 * A non-zero step value implies that the command may access multiple
2376 * registers in sequence (e.g. LRI), in that case step gives the
2377 * distance in dwords between individual offset fields.
351e3db2
BV
2378 */
2379 struct {
2380 u32 offset;
2381 u32 mask;
6a65c5b9 2382 u32 step;
351e3db2
BV
2383 } reg;
2384
2385#define MAX_CMD_DESC_BITMASKS 3
2386 /*
2387 * Describes command checks where a particular dword is masked and
2388 * compared against an expected value. If the command does not match
2389 * the expected value, the parser rejects it. Only valid if flags has
2390 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2391 * are valid.
d4d48035
BV
2392 *
2393 * If the check specifies a non-zero condition_mask then the parser
2394 * only performs the check when the bits specified by condition_mask
2395 * are non-zero.
351e3db2
BV
2396 */
2397 struct {
2398 u32 offset;
2399 u32 mask;
2400 u32 expected;
d4d48035
BV
2401 u32 condition_offset;
2402 u32 condition_mask;
351e3db2
BV
2403 } bits[MAX_CMD_DESC_BITMASKS];
2404};
2405
2406/*
2407 * A table of commands requiring special handling by the command parser.
2408 *
2409 * Each ring has an array of tables. Each table consists of an array of command
2410 * descriptors, which must be sorted with command opcodes in ascending order.
2411 */
2412struct drm_i915_cmd_table {
2413 const struct drm_i915_cmd_descriptor *table;
2414 int count;
2415};
2416
dbbe9127 2417/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2418#define __I915__(p) ({ \
2419 struct drm_i915_private *__p; \
2420 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2421 __p = (struct drm_i915_private *)p; \
2422 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2423 __p = to_i915((struct drm_device *)p); \
2424 else \
2425 BUILD_BUG(); \
2426 __p; \
2427})
dbbe9127 2428#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2429#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2430#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2431
87f1f465
CW
2432#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2433#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2434#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2435#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2436#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2437#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2438#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2439#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2440#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2441#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2442#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2443#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2444#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2445#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2446#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2447#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2448#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2449#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2450#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2451 INTEL_DEVID(dev) == 0x0152 || \
2452 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2453#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2454#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2455#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2456#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2457#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2458#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2459#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2460#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2461 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2462#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2463 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2464 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2465 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2466/* ULX machines are also considered ULT. */
2467#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2468 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2469#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2470 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2471#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2472 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2473#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2474 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2475/* ULX machines are also considered ULT. */
87f1f465
CW
2476#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2477 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2478#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2479 INTEL_DEVID(dev) == 0x1913 || \
2480 INTEL_DEVID(dev) == 0x1916 || \
2481 INTEL_DEVID(dev) == 0x1921 || \
2482 INTEL_DEVID(dev) == 0x1926)
2483#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2484 INTEL_DEVID(dev) == 0x1915 || \
2485 INTEL_DEVID(dev) == 0x191E)
7a58bad0
SAK
2486#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2487 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2488#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2489 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2490
b833d685 2491#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2492
e90a21d4
HN
2493#define SKL_REVID_A0 (0x0)
2494#define SKL_REVID_B0 (0x1)
2495#define SKL_REVID_C0 (0x2)
2496#define SKL_REVID_D0 (0x3)
8bc0ccf6 2497#define SKL_REVID_E0 (0x4)
b88baa2a 2498#define SKL_REVID_F0 (0x5)
e90a21d4 2499
6c74c87f
NH
2500#define BXT_REVID_A0 (0x0)
2501#define BXT_REVID_B0 (0x3)
5ca4163a 2502#define BXT_REVID_C0 (0x9)
6c74c87f 2503
85436696
JB
2504/*
2505 * The genX designation typically refers to the render engine, so render
2506 * capability related checks should use IS_GEN, while display and other checks
2507 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2508 * chips, etc.).
2509 */
cae5852d
ZN
2510#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2511#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2512#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2513#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2514#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2515#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2516#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2517#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2518
73ae478c
BW
2519#define RENDER_RING (1<<RCS)
2520#define BSD_RING (1<<VCS)
2521#define BLT_RING (1<<BCS)
2522#define VEBOX_RING (1<<VECS)
845f74a7 2523#define BSD2_RING (1<<VCS2)
63c42e56 2524#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2525#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2526#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2527#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2528#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2529#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2530 __I915__(dev)->ellc_size)
cae5852d
ZN
2531#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2532
254f965c 2533#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2534#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2535#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2536#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2537#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2538
05394f39 2539#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2540#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2541
b45305fc
DV
2542/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2543#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2544/*
2545 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2546 * even when in MSI mode. This results in spurious interrupt warnings if the
2547 * legacy irq no. is shared with another device. The kernel then disables that
2548 * interrupt source and so prevents the other device from working properly.
2549 */
2550#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2551#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2552
cae5852d
ZN
2553/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2554 * rows, which changed the alignment requirements and fence programming.
2555 */
2556#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2557 IS_I915GM(dev)))
cae5852d
ZN
2558#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2559#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2560
2561#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2562#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2563#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2564
dbf7786e 2565#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2566
0c9b3715
JN
2567#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2568 INTEL_INFO(dev)->gen >= 9)
2569
dd93be58 2570#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2571#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2572#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2573 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2574 IS_SKYLAKE(dev))
6157d3c8 2575#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2576 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2577 IS_SKYLAKE(dev))
58abf1da
RV
2578#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2579#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2580
7b403ffb 2581#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2582
33a732f4
AD
2583#define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2584#define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2585
a9ed33ca
AJ
2586#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2587 INTEL_INFO(dev)->gen >= 8)
2588
97d3308a 2589#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
430b7ad5 2590 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
97d3308a 2591
17a303ec
PZ
2592#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2593#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2594#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2595#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2596#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2597#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2598#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2599#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2600#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
17a303ec 2601
f2fbc690 2602#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2603#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2604#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2605#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
cae5852d
ZN
2606#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2607#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2608#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2609#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2610
5fafe292
SJ
2611#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2612
040d2baa
BW
2613/* DPF == dynamic parity feature */
2614#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2615#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2616
c8735b0c 2617#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2618#define GEN9_FREQ_SCALER 3
c8735b0c 2619
05394f39
CW
2620#include "i915_trace.h"
2621
baa70943 2622extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2623extern int i915_max_ioctl;
2624
1751fcf9
ML
2625extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2626extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2627
d330a953
JN
2628/* i915_params.c */
2629struct i915_params {
2630 int modeset;
2631 int panel_ignore_lid;
d330a953 2632 int semaphores;
d330a953
JN
2633 int lvds_channel_mode;
2634 int panel_use_ssc;
2635 int vbt_sdvo_panel_type;
2636 int enable_rc6;
2637 int enable_fbc;
d330a953 2638 int enable_ppgtt;
127f1003 2639 int enable_execlists;
d330a953
JN
2640 int enable_psr;
2641 unsigned int preliminary_hw_support;
2642 int disable_power_well;
2643 int enable_ips;
e5aa6541 2644 int invert_brightness;
351e3db2 2645 int enable_cmd_parser;
e5aa6541
DL
2646 /* leave bools at the end to not create holes */
2647 bool enable_hangcheck;
d330a953 2648 bool prefault_disable;
5bedeb2d 2649 bool load_detect_test;
d330a953 2650 bool reset;
a0bae57f 2651 bool disable_display;
7a10dfa6 2652 bool disable_vtd_wa;
63dc0449
AD
2653 bool enable_guc_submission;
2654 int guc_log_level;
84c33a64 2655 int use_mmio_flip;
48572edd 2656 int mmio_debug;
e2c719b7 2657 bool verbose_state_checks;
c5b852f3 2658 bool nuclear_pageflip;
9e458034 2659 int edp_vswing;
d330a953
JN
2660};
2661extern struct i915_params i915 __read_mostly;
2662
1da177e4 2663 /* i915_dma.c */
22eae947 2664extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2665extern int i915_driver_unload(struct drm_device *);
2885f6ac 2666extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2667extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2668extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2669 struct drm_file *file);
673a394b 2670extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2671 struct drm_file *file);
c43b5634 2672#ifdef CONFIG_COMPAT
0d6aa60b
DA
2673extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2674 unsigned long arg);
c43b5634 2675#endif
8e96d9c4 2676extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2677extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2678extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2679extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2680extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2681extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2682extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2683int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
eb805623 2684void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2685
77913b39
JN
2686/* intel_hotplug.c */
2687void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2688void intel_hpd_init(struct drm_i915_private *dev_priv);
2689void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2690void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2691bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2692
1da177e4 2693/* i915_irq.c */
10cd45b6 2694void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2695__printf(3, 4)
2696void i915_handle_error(struct drm_device *dev, bool wedged,
2697 const char *fmt, ...);
1da177e4 2698
b963291c 2699extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2700int intel_irq_install(struct drm_i915_private *dev_priv);
2701void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2702
2703extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2704extern void intel_uncore_early_sanitize(struct drm_device *dev,
2705 bool restore_forcewake);
907b28c5 2706extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2707extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2708extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2709extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2710const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2711void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2712 enum forcewake_domains domains);
59bad947 2713void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2714 enum forcewake_domains domains);
a6111f7b
CW
2715/* Like above but the caller must manage the uncore.lock itself.
2716 * Must be used with I915_READ_FW and friends.
2717 */
2718void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2719 enum forcewake_domains domains);
2720void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2721 enum forcewake_domains domains);
59bad947 2722void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2723static inline bool intel_vgpu_active(struct drm_device *dev)
2724{
2725 return to_i915(dev)->vgpu.active;
2726}
b1f14ad0 2727
7c463586 2728void
50227e1c 2729i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2730 u32 status_mask);
7c463586
KP
2731
2732void
50227e1c 2733i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2734 u32 status_mask);
7c463586 2735
f8b79e58
ID
2736void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2737void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2738void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2739 uint32_t mask,
2740 uint32_t bits);
47339cd9
DV
2741void
2742ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2743void
2744ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2745void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2746 uint32_t interrupt_mask,
2747 uint32_t enabled_irq_mask);
2748#define ibx_enable_display_interrupt(dev_priv, bits) \
2749 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2750#define ibx_disable_display_interrupt(dev_priv, bits) \
2751 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2752
673a394b 2753/* i915_gem.c */
673a394b
EA
2754int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2755 struct drm_file *file_priv);
2756int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2757 struct drm_file *file_priv);
2758int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2759 struct drm_file *file_priv);
2760int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2761 struct drm_file *file_priv);
de151cf6
JB
2762int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file_priv);
673a394b
EA
2764int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
2766int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
ba8b7ccb 2768void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2769 struct drm_i915_gem_request *req);
adeca76d 2770void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2771int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2772 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2773 struct list_head *vmas);
673a394b
EA
2774int i915_gem_execbuffer(struct drm_device *dev, void *data,
2775 struct drm_file *file_priv);
76446cac
JB
2776int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2777 struct drm_file *file_priv);
673a394b
EA
2778int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2779 struct drm_file *file_priv);
199adf40
BW
2780int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2781 struct drm_file *file);
2782int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2783 struct drm_file *file);
673a394b
EA
2784int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file_priv);
3ef94daa
CW
2786int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file_priv);
673a394b
EA
2788int i915_gem_set_tiling(struct drm_device *dev, void *data,
2789 struct drm_file *file_priv);
2790int i915_gem_get_tiling(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
5cc9ed4b
CW
2792int i915_gem_init_userptr(struct drm_device *dev);
2793int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2794 struct drm_file *file);
5a125c3c
EA
2795int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2796 struct drm_file *file_priv);
23ba4fd0
BW
2797int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2798 struct drm_file *file_priv);
673a394b 2799void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2800void *i915_gem_object_alloc(struct drm_device *dev);
2801void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2802void i915_gem_object_init(struct drm_i915_gem_object *obj,
2803 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2804struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2805 size_t size);
ea70299d
DG
2806struct drm_i915_gem_object *i915_gem_object_create_from_data(
2807 struct drm_device *dev, const void *data, size_t size);
673a394b 2808void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2809void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2810
0875546c
DV
2811/* Flags used by pin/bind&friends. */
2812#define PIN_MAPPABLE (1<<0)
2813#define PIN_NONBLOCK (1<<1)
2814#define PIN_GLOBAL (1<<2)
2815#define PIN_OFFSET_BIAS (1<<3)
2816#define PIN_USER (1<<4)
2817#define PIN_UPDATE (1<<5)
101b506a
MT
2818#define PIN_ZONE_4G (1<<6)
2819#define PIN_HIGH (1<<7)
d23db88c 2820#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2821int __must_check
2822i915_gem_object_pin(struct drm_i915_gem_object *obj,
2823 struct i915_address_space *vm,
2824 uint32_t alignment,
2825 uint64_t flags);
2826int __must_check
2827i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2828 const struct i915_ggtt_view *view,
2829 uint32_t alignment,
2830 uint64_t flags);
fe14d5f4
TU
2831
2832int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2833 u32 flags);
07fe0b12 2834int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2835/*
2836 * BEWARE: Do not use the function below unless you can _absolutely_
2837 * _guarantee_ VMA in question is _not in use_ anywhere.
2838 */
2839int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2840int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2841void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2842void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2843
4c914c0c
BV
2844int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2845 int *needs_clflush);
2846
37e680a1 2847int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2848
2849static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2850{
ee286370
CW
2851 return sg->length >> PAGE_SHIFT;
2852}
67d5a50c 2853
ee286370
CW
2854static inline struct page *
2855i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2856{
ee286370
CW
2857 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2858 return NULL;
67d5a50c 2859
ee286370
CW
2860 if (n < obj->get_page.last) {
2861 obj->get_page.sg = obj->pages->sgl;
2862 obj->get_page.last = 0;
2863 }
67d5a50c 2864
ee286370
CW
2865 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2866 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2867 if (unlikely(sg_is_chain(obj->get_page.sg)))
2868 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2869 }
67d5a50c 2870
ee286370 2871 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2872}
ee286370 2873
a5570178
CW
2874static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2875{
2876 BUG_ON(obj->pages == NULL);
2877 obj->pages_pin_count++;
2878}
2879static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2880{
2881 BUG_ON(obj->pages_pin_count == 0);
2882 obj->pages_pin_count--;
2883}
2884
54cf91dc 2885int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2886int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2887 struct intel_engine_cs *to,
2888 struct drm_i915_gem_request **to_req);
e2d05a8b 2889void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2890 struct drm_i915_gem_request *req);
ff72145b
DA
2891int i915_gem_dumb_create(struct drm_file *file_priv,
2892 struct drm_device *dev,
2893 struct drm_mode_create_dumb *args);
da6b51d0
DA
2894int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2895 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2896/**
2897 * Returns true if seq1 is later than seq2.
2898 */
2899static inline bool
2900i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2901{
2902 return (int32_t)(seq1 - seq2) >= 0;
2903}
2904
1b5a433a
JH
2905static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2906 bool lazy_coherency)
2907{
2908 u32 seqno;
2909
2910 BUG_ON(req == NULL);
2911
2912 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2913
2914 return i915_seqno_passed(seqno, req->seqno);
2915}
2916
fca26bb4
MK
2917int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2918int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2919
8d9fc7fd 2920struct drm_i915_gem_request *
a4872ba6 2921i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2922
b29c19b6 2923bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2924void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2925int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2926 bool interruptible);
84c33a64 2927
1f83fee0
DV
2928static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2929{
2930 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2931 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2932}
2933
2934static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2935{
2ac0f450
MK
2936 return atomic_read(&error->reset_counter) & I915_WEDGED;
2937}
2938
2939static inline u32 i915_reset_count(struct i915_gpu_error *error)
2940{
2941 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2942}
a71d8d94 2943
88b4aa87
MK
2944static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2945{
2946 return dev_priv->gpu_error.stop_rings == 0 ||
2947 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2948}
2949
2950static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2951{
2952 return dev_priv->gpu_error.stop_rings == 0 ||
2953 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2954}
2955
069efc1d 2956void i915_gem_reset(struct drm_device *dev);
000433b6 2957bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2958int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2959int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2960int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2961int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2962void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2963void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2964int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2965int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2966void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2967 struct drm_i915_gem_object *batch_obj,
2968 bool flush_caches);
75289874 2969#define i915_add_request(req) \
fcfa423c 2970 __i915_add_request(req, NULL, true)
75289874 2971#define i915_add_request_no_flush(req) \
fcfa423c 2972 __i915_add_request(req, NULL, false)
9c654818 2973int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2974 unsigned reset_counter,
2975 bool interruptible,
2976 s64 *timeout,
2e1b8730 2977 struct intel_rps_client *rps);
a4b3a571 2978int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2979int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2980int __must_check
2e2f351d
CW
2981i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2982 bool readonly);
2983int __must_check
2021746e
CW
2984i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2985 bool write);
2986int __must_check
dabdfe02
CW
2987i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2988int __must_check
2da3b9b9
CW
2989i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2990 u32 alignment,
e6617330 2991 struct intel_engine_cs *pipelined,
91af127f 2992 struct drm_i915_gem_request **pipelined_request,
e6617330
TU
2993 const struct i915_ggtt_view *view);
2994void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2995 const struct i915_ggtt_view *view);
00731155 2996int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2997 int align);
b29c19b6 2998int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2999void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3000
0fa87796
ID
3001uint32_t
3002i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3003uint32_t
d865110c
ID
3004i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3005 int tiling_mode, bool fenced);
467cffba 3006
e4ffd173
CW
3007int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3008 enum i915_cache_level cache_level);
3009
1286ff73
DV
3010struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3011 struct dma_buf *dma_buf);
3012
3013struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3014 struct drm_gem_object *gem_obj, int flags);
3015
088e0df4
MT
3016u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3017 const struct i915_ggtt_view *view);
3018u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3019 struct i915_address_space *vm);
3020static inline u64
ec7adb6e 3021i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3022{
9abc4648 3023 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3024}
ec7adb6e 3025
a70a3148 3026bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3027bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3028 const struct i915_ggtt_view *view);
a70a3148 3029bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3030 struct i915_address_space *vm);
fe14d5f4 3031
a70a3148
BW
3032unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3033 struct i915_address_space *vm);
fe14d5f4 3034struct i915_vma *
ec7adb6e
JL
3035i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3036 struct i915_address_space *vm);
3037struct i915_vma *
3038i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3039 const struct i915_ggtt_view *view);
fe14d5f4 3040
accfef2e
BW
3041struct i915_vma *
3042i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3043 struct i915_address_space *vm);
3044struct i915_vma *
3045i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3046 const struct i915_ggtt_view *view);
5c2abbea 3047
ec7adb6e
JL
3048static inline struct i915_vma *
3049i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3050{
3051 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3052}
ec7adb6e 3053bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3054
a70a3148 3055/* Some GGTT VM helpers */
5dc383b0 3056#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3057 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3058static inline bool i915_is_ggtt(struct i915_address_space *vm)
3059{
3060 struct i915_address_space *ggtt =
3061 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3062 return vm == ggtt;
3063}
3064
841cd773
DV
3065static inline struct i915_hw_ppgtt *
3066i915_vm_to_ppgtt(struct i915_address_space *vm)
3067{
3068 WARN_ON(i915_is_ggtt(vm));
3069
3070 return container_of(vm, struct i915_hw_ppgtt, base);
3071}
3072
3073
a70a3148
BW
3074static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3075{
9abc4648 3076 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3077}
3078
3079static inline unsigned long
3080i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3081{
5dc383b0 3082 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3083}
c37e2204
BW
3084
3085static inline int __must_check
3086i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3087 uint32_t alignment,
1ec9e26d 3088 unsigned flags)
c37e2204 3089{
5dc383b0
DV
3090 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3091 alignment, flags | PIN_GLOBAL);
c37e2204 3092}
a70a3148 3093
b287110e
DV
3094static inline int
3095i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3096{
3097 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3098}
3099
e6617330
TU
3100void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3101 const struct i915_ggtt_view *view);
3102static inline void
3103i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3104{
3105 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3106}
b287110e 3107
41a36b73
DV
3108/* i915_gem_fence.c */
3109int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3110int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3111
3112bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3113void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3114
3115void i915_gem_restore_fences(struct drm_device *dev);
3116
7f96ecaf
DV
3117void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3118void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3119void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3120
254f965c 3121/* i915_gem_context.c */
8245be31 3122int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3123void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3124void i915_gem_context_reset(struct drm_device *dev);
e422b888 3125int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3126int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3127void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3128int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3129struct intel_context *
41bde553 3130i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3131void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3132struct drm_i915_gem_object *
3133i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3134static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3135{
691e6415 3136 kref_get(&ctx->ref);
dce3271b
MK
3137}
3138
273497e5 3139static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3140{
691e6415 3141 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3142}
3143
273497e5 3144static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3145{
821d66dd 3146 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3147}
3148
84624813
BW
3149int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file);
3151int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file);
c9dc0f35
CW
3153int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3154 struct drm_file *file_priv);
3155int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
1286ff73 3157
679845ed
BW
3158/* i915_gem_evict.c */
3159int __must_check i915_gem_evict_something(struct drm_device *dev,
3160 struct i915_address_space *vm,
3161 int min_size,
3162 unsigned alignment,
3163 unsigned cache_level,
d23db88c
CW
3164 unsigned long start,
3165 unsigned long end,
1ec9e26d 3166 unsigned flags);
679845ed 3167int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3168
0260c420 3169/* belongs in i915_gem_gtt.h */
d09105c6 3170static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3171{
3172 if (INTEL_INFO(dev)->gen < 6)
3173 intel_gtt_chipset_flush();
3174}
246cbfb5 3175
9797fbfb 3176/* i915_gem_stolen.c */
d713fd49
PZ
3177int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3178 struct drm_mm_node *node, u64 size,
3179 unsigned alignment);
a9da512b
PZ
3180int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3181 struct drm_mm_node *node, u64 size,
3182 unsigned alignment, u64 start,
3183 u64 end);
d713fd49
PZ
3184void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3185 struct drm_mm_node *node);
9797fbfb
CW
3186int i915_gem_init_stolen(struct drm_device *dev);
3187void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3188struct drm_i915_gem_object *
3189i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3190struct drm_i915_gem_object *
3191i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3192 u32 stolen_offset,
3193 u32 gtt_offset,
3194 u32 size);
9797fbfb 3195
be6a0376
DV
3196/* i915_gem_shrinker.c */
3197unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3198 unsigned long target,
be6a0376
DV
3199 unsigned flags);
3200#define I915_SHRINK_PURGEABLE 0x1
3201#define I915_SHRINK_UNBOUND 0x2
3202#define I915_SHRINK_BOUND 0x4
5763ff04 3203#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3204unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3205void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3206
3207
673a394b 3208/* i915_gem_tiling.c */
2c1792a1 3209static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3210{
50227e1c 3211 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3212
3213 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3214 obj->tiling_mode != I915_TILING_NONE;
3215}
3216
673a394b 3217/* i915_gem_debug.c */
23bc5982
CW
3218#if WATCH_LISTS
3219int i915_verify_lists(struct drm_device *dev);
673a394b 3220#else
23bc5982 3221#define i915_verify_lists(dev) 0
673a394b 3222#endif
1da177e4 3223
2017263e 3224/* i915_debugfs.c */
27c202ad
BG
3225int i915_debugfs_init(struct drm_minor *minor);
3226void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3227#ifdef CONFIG_DEBUG_FS
249e87de 3228int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3229void intel_display_crc_init(struct drm_device *dev);
3230#else
101057fa
DV
3231static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3232{ return 0; }
f8c168fa 3233static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3234#endif
84734a04
MK
3235
3236/* i915_gpu_error.c */
edc3d884
MK
3237__printf(2, 3)
3238void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3239int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3240 const struct i915_error_state_file_priv *error);
4dc955f7 3241int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3242 struct drm_i915_private *i915,
4dc955f7
MK
3243 size_t count, loff_t pos);
3244static inline void i915_error_state_buf_release(
3245 struct drm_i915_error_state_buf *eb)
3246{
3247 kfree(eb->buf);
3248}
58174462
MK
3249void i915_capture_error_state(struct drm_device *dev, bool wedge,
3250 const char *error_msg);
84734a04
MK
3251void i915_error_state_get(struct drm_device *dev,
3252 struct i915_error_state_file_priv *error_priv);
3253void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3254void i915_destroy_error_state(struct drm_device *dev);
3255
3256void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3257const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3258
351e3db2 3259/* i915_cmd_parser.c */
d728c8ef 3260int i915_cmd_parser_get_version(void);
a4872ba6
OM
3261int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3262void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3263bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3264int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3265 struct drm_i915_gem_object *batch_obj,
78a42377 3266 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3267 u32 batch_start_offset,
b9ffd80e 3268 u32 batch_len,
351e3db2
BV
3269 bool is_master);
3270
317c35d1
JB
3271/* i915_suspend.c */
3272extern int i915_save_state(struct drm_device *dev);
3273extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3274
0136db58
BW
3275/* i915_sysfs.c */
3276void i915_setup_sysfs(struct drm_device *dev_priv);
3277void i915_teardown_sysfs(struct drm_device *dev_priv);
3278
f899fc64
CW
3279/* intel_i2c.c */
3280extern int intel_setup_gmbus(struct drm_device *dev);
3281extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3282extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3283 unsigned int pin);
3bd7d909 3284
0184df46
JN
3285extern struct i2c_adapter *
3286intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3287extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3288extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3289static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3290{
3291 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3292}
f899fc64
CW
3293extern void intel_i2c_reset(struct drm_device *dev);
3294
3b617967 3295/* intel_opregion.c */
44834a67 3296#ifdef CONFIG_ACPI
27d50c82 3297extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3298extern void intel_opregion_init(struct drm_device *dev);
3299extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3300extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3301extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3302 bool enable);
ecbc5cf3
JN
3303extern int intel_opregion_notify_adapter(struct drm_device *dev,
3304 pci_power_t state);
65e082c9 3305#else
27d50c82 3306static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3307static inline void intel_opregion_init(struct drm_device *dev) { return; }
3308static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3309static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3310static inline int
3311intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3312{
3313 return 0;
3314}
ecbc5cf3
JN
3315static inline int
3316intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3317{
3318 return 0;
3319}
65e082c9 3320#endif
8ee1c3db 3321
723bfd70
JB
3322/* intel_acpi.c */
3323#ifdef CONFIG_ACPI
3324extern void intel_register_dsm_handler(void);
3325extern void intel_unregister_dsm_handler(void);
3326#else
3327static inline void intel_register_dsm_handler(void) { return; }
3328static inline void intel_unregister_dsm_handler(void) { return; }
3329#endif /* CONFIG_ACPI */
3330
79e53945 3331/* modesetting */
f817586c 3332extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3333extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3334extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3335extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3336extern void intel_connector_unregister(struct intel_connector *);
28d52043 3337extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3338extern void intel_display_resume(struct drm_device *dev);
44cec740 3339extern void i915_redisable_vga(struct drm_device *dev);
04098753 3340extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3341extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3342extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3343extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3344extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3345 bool enable);
0206e353
AJ
3346extern void intel_detect_pch(struct drm_device *dev);
3347extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3348extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3349
2911a35b 3350extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3351int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3352 struct drm_file *file);
b6359918
MK
3353int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3354 struct drm_file *file);
575155a9 3355
6ef3d427
CW
3356/* overlay */
3357extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3358extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3359 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3360
3361extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3362extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3363 struct drm_device *dev,
3364 struct intel_display_error_state *error);
6ef3d427 3365
151a49d0
TR
3366int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3367int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3368
3369/* intel_sideband.c */
707b6e3d
D
3370u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3371void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3372u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3373u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3374void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3375u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3376void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3377u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3378void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3379u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3380void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3381u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3382void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3383u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3384void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3385u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3386 enum intel_sbi_destination destination);
3387void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3388 enum intel_sbi_destination destination);
e9fe51c6
SK
3389u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3390void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3391
616bc820
VS
3392int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3393int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3394
0b274481
BW
3395#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3396#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3397
3398#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3399#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3400#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3401#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3402
3403#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3404#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3405#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3406#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3407
698b3135
CW
3408/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3409 * will be implemented using 2 32-bit writes in an arbitrary order with
3410 * an arbitrary delay between them. This can cause the hardware to
3411 * act upon the intermediate value, possibly leading to corruption and
3412 * machine death. You have been warned.
3413 */
0b274481
BW
3414#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3415#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3416
50877445 3417#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3418 u32 upper, lower, old_upper, loop = 0; \
3419 upper = I915_READ(upper_reg); \
ee0a227b 3420 do { \
acd29f7b 3421 old_upper = upper; \
ee0a227b 3422 lower = I915_READ(lower_reg); \
acd29f7b
CW
3423 upper = I915_READ(upper_reg); \
3424 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3425 (u64)upper << 32 | lower; })
50877445 3426
cae5852d
ZN
3427#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3428#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3429
a6111f7b
CW
3430/* These are untraced mmio-accessors that are only valid to be used inside
3431 * criticial sections inside IRQ handlers where forcewake is explicitly
3432 * controlled.
3433 * Think twice, and think again, before using these.
3434 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3435 * intel_uncore_forcewake_irqunlock().
3436 */
3437#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3438#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3439#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3440
55bc60db
VS
3441/* "Broadcast RGB" property */
3442#define INTEL_BROADCAST_RGB_AUTO 0
3443#define INTEL_BROADCAST_RGB_FULL 1
3444#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3445
766aa1c4
VS
3446static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3447{
92e23b99 3448 if (IS_VALLEYVIEW(dev))
766aa1c4 3449 return VLV_VGACNTRL;
92e23b99
SJ
3450 else if (INTEL_INFO(dev)->gen >= 5)
3451 return CPU_VGACNTRL;
766aa1c4
VS
3452 else
3453 return VGACNTRL;
3454}
3455
2bb4629a
VS
3456static inline void __user *to_user_ptr(u64 address)
3457{
3458 return (void __user *)(uintptr_t)address;
3459}
3460
df97729f
ID
3461static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3462{
3463 unsigned long j = msecs_to_jiffies(m);
3464
3465 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3466}
3467
7bd0e226
DV
3468static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3469{
3470 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3471}
3472
df97729f
ID
3473static inline unsigned long
3474timespec_to_jiffies_timeout(const struct timespec *value)
3475{
3476 unsigned long j = timespec_to_jiffies(value);
3477
3478 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3479}
3480
dce56b3c
PZ
3481/*
3482 * If you need to wait X milliseconds between events A and B, but event B
3483 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3484 * when event A happened, then just before event B you call this function and
3485 * pass the timestamp as the first argument, and X as the second argument.
3486 */
3487static inline void
3488wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3489{
ec5e0cfb 3490 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3491
3492 /*
3493 * Don't re-read the value of "jiffies" every time since it may change
3494 * behind our back and break the math.
3495 */
3496 tmp_jiffies = jiffies;
3497 target_jiffies = timestamp_jiffies +
3498 msecs_to_jiffies_timeout(to_wait_ms);
3499
3500 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3501 remaining_jiffies = target_jiffies - tmp_jiffies;
3502 while (remaining_jiffies)
3503 remaining_jiffies =
3504 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3505 }
3506}
3507
581c26e8
JH
3508static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3509 struct drm_i915_gem_request *req)
3510{
3511 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3512 i915_gem_request_assign(&ring->trace_irq_req, req);
3513}
3514
1da177e4 3515#endif