]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/Include/Chipset/AArch64.h
ArmPlatformPkg/ArmJunoPkg : Use FdtPlatformDxe driver to install the FDT
[mirror_edk2.git] / ArmPkg / Include / Chipset / AArch64.h
CommitLineData
25402f5d
HL
1/** @file\r
2\r
3 Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>\r
b7dd4dbd 4 Copyright (c) 2011 - 2014, ARM Ltd. All rights reserved.<BR>\r
25402f5d
HL
5\r
6 This program and the accompanying materials\r
7 are licensed and made available under the terms and conditions of the BSD License\r
8 which accompanies this distribution. The full text of the license may be found at\r
9 http://opensource.org/licenses/bsd-license.php\r
10\r
11 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13\r
14**/\r
15\r
16#ifndef __AARCH64_H__\r
17#define __AARCH64_H__\r
18\r
19#include <Chipset/AArch64Mmu.h>\r
20#include <Chipset/ArmArchTimer.h>\r
21\r
22// ARM Interrupt ID in Exception Table\r
23#define ARM_ARCH_EXCEPTION_IRQ EXCEPT_AARCH64_IRQ\r
24\r
25// CPACR - Coprocessor Access Control Register definitions\r
26#define CPACR_TTA_EN (1UL << 28)\r
27#define CPACR_FPEN_EL1 (1UL << 20)\r
28#define CPACR_FPEN_FULL (3UL << 20)\r
29#define CPACR_CP_FULL_ACCESS 0x300000\r
30\r
31// Coprocessor Trap Register (CPTR)\r
32#define AARCH64_CPTR_TFP (1 << 10)\r
33\r
34// ID_AA64PFR0 - AArch64 Processor Feature Register 0 definitions\r
35#define AARCH64_PFR0_FP (0xF << 16)\r
27331bff 36#define AARCH64_PFR0_GIC (0xF << 24)\r
25402f5d 37\r
25402f5d
HL
38// SCR - Secure Configuration Register definitions\r
39#define SCR_NS (1 << 0)\r
40#define SCR_IRQ (1 << 1)\r
41#define SCR_FIQ (1 << 2)\r
42#define SCR_EA (1 << 3)\r
43#define SCR_FW (1 << 4)\r
44#define SCR_AW (1 << 5)\r
45\r
46// MIDR - Main ID Register definitions\r
47#define ARM_CPU_TYPE_MASK 0xFFF\r
48#define ARM_CPU_TYPE_AEMv8 0xD0F\r
b7dd4dbd
OM
49#define ARM_CPU_TYPE_A53 0xD03\r
50#define ARM_CPU_TYPE_A57 0xD07\r
25402f5d
HL
51#define ARM_CPU_TYPE_A15 0xC0F\r
52#define ARM_CPU_TYPE_A9 0xC09\r
53#define ARM_CPU_TYPE_A5 0xC05\r
54\r
b7dd4dbd
OM
55#define ARM_CPU_REV_MASK ((0xF << 20) | (0xF) )\r
56#define ARM_CPU_REV(rn, pn) ((((rn) & 0xF) << 20) | ((pn) & 0xF))\r
57\r
25402f5d 58// Hypervisor Configuration Register\r
6a44c227
OM
59#define ARM_HCR_FMO BIT3\r
60#define ARM_HCR_IMO BIT4\r
61#define ARM_HCR_AMO BIT5\r
62#define ARM_HCR_TSC BIT19\r
63#define ARM_HCR_TGE BIT27\r
25402f5d 64\r
f3c5066f
OM
65// Exception Syndrome Register\r
66#define AARCH64_ESR_EC(Ecr) ((0x3F << 26) & (Ecr))\r
67#define AARCH64_ESR_ISS(Ecr) ((0x1FFFFFF) & (Ecr))\r
68\r
69#define AARCH64_ESR_EC_SMC32 (0x13 << 26)\r
70#define AARCH64_ESR_EC_SMC64 (0x17 << 26)\r
71\r
25402f5d
HL
72// AArch64 Exception Level\r
73#define AARCH64_EL3 0xC\r
74#define AARCH64_EL2 0x8\r
75#define AARCH64_EL1 0x4\r
76\r
7e119c67
OM
77// Saved Program Status Register definitions\r
78#define SPSR_A BIT8\r
79#define SPSR_I BIT7\r
80#define SPSR_F BIT6\r
81\r
82#define SPSR_AARCH32 BIT4\r
83\r
84#define SPSR_AARCH32_MODE_USER 0x0\r
85#define SPSR_AARCH32_MODE_FIQ 0x1\r
86#define SPSR_AARCH32_MODE_IRQ 0x2\r
87#define SPSR_AARCH32_MODE_SVC 0x3\r
88#define SPSR_AARCH32_MODE_ABORT 0x7\r
89#define SPSR_AARCH32_MODE_UNDEF 0xB\r
90#define SPSR_AARCH32_MODE_SYS 0xF\r
91\r
92// Counter-timer Hypervisor Control register definitions\r
93#define CNTHCTL_EL2_EL1PCTEN BIT0\r
94#define CNTHCTL_EL2_EL1PCEN BIT1\r
95\r
25402f5d
HL
96#define ARM_VECTOR_TABLE_ALIGNMENT ((1 << 11)-1)\r
97\r
98VOID\r
99EFIAPI\r
100ArmEnableSWPInstruction (\r
101 VOID\r
102 );\r
103\r
104UINTN\r
105EFIAPI\r
106ArmReadCbar (\r
107 VOID\r
108 );\r
109\r
110UINTN\r
111EFIAPI\r
112ArmReadTpidrurw (\r
113 VOID\r
114 );\r
115\r
116VOID\r
117EFIAPI\r
118ArmWriteTpidrurw (\r
119 UINTN Value\r
120 );\r
121\r
25402f5d
HL
122UINTN\r
123EFIAPI\r
124ArmGetTCR (\r
125 VOID\r
126 );\r
127\r
128VOID\r
129EFIAPI\r
130ArmSetTCR (\r
131 UINTN Value\r
132 );\r
133\r
134UINTN\r
135EFIAPI\r
136ArmGetMAIR (\r
137 VOID\r
138 );\r
139\r
140VOID\r
141EFIAPI\r
142ArmSetMAIR (\r
143 UINTN Value\r
144 );\r
145\r
146VOID\r
147EFIAPI\r
148ArmDisableAlignmentCheck (\r
149 VOID\r
150 );\r
151\r
25402f5d
HL
152VOID\r
153EFIAPI\r
154ArmEnableAlignmentCheck (\r
155 VOID\r
156 );\r
157\r
158VOID\r
159EFIAPI\r
160ArmDisableAllExceptions (\r
161 VOID\r
162 );\r
163\r
164VOID\r
165ArmWriteHcr (\r
166 IN UINTN Hcr\r
167 );\r
168\r
169UINTN\r
170ArmReadCurrentEL (\r
171 VOID\r
172 );\r
173\r
174UINT64\r
175PageAttributeToGcdAttribute (\r
176 IN UINT64 PageAttributes\r
177 );\r
178\r
179UINT64\r
180GcdAttributeToPageAttribute (\r
181 IN UINT64 GcdAttributes\r
182 );\r
183\r
d6dc67ba
OM
184UINTN\r
185ArmWriteCptr (\r
186 IN UINT64 Cptr\r
187 );\r
188\r
25402f5d 189#endif // __AARCH64_H__\r