]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Pci/SdMmcPciHcDxe/SdMmcPciHci.c
NetworkPkg/IpSecDxe: Add check to avoid possible divide by zero
[mirror_edk2.git] / MdeModulePkg / Bus / Pci / SdMmcPciHcDxe / SdMmcPciHci.c
CommitLineData
48555339
FT
1/** @file\r
2 This driver is used to manage SD/MMC PCI host controllers which are compliance\r
3 with SD Host Controller Simplified Specification version 3.00.\r
4\r
5 It would expose EFI_SD_MMC_PASS_THRU_PROTOCOL for upper layer use.\r
6\r
7 Copyright (c) 2015 - 2016, Intel Corporation. All rights reserved.<BR>\r
8 This program and the accompanying materials\r
9 are licensed and made available under the terms and conditions of the BSD License\r
10 which accompanies this distribution. The full text of the license may be found at\r
11 http://opensource.org/licenses/bsd-license.php\r
12\r
13 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
14 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
15\r
16**/\r
17\r
18#include "SdMmcPciHcDxe.h"\r
19\r
20/**\r
21 Dump the content of SD/MMC host controller's Capability Register.\r
22\r
23 @param[in] Slot The slot number of the SD card to send the command to.\r
24 @param[in] Capability The buffer to store the capability data.\r
25\r
26**/\r
27VOID\r
28DumpCapabilityReg (\r
29 IN UINT8 Slot,\r
30 IN SD_MMC_HC_SLOT_CAP *Capability\r
31 )\r
32{\r
33 //\r
34 // Dump Capability Data\r
35 //\r
e27ccaba
FT
36 DEBUG ((DEBUG_INFO, " == Slot [%d] Capability is 0x%x ==\n", Slot, Capability));\r
37 DEBUG ((DEBUG_INFO, " Timeout Clk Freq %d%a\n", Capability->TimeoutFreq, (Capability->TimeoutUnit) ? "MHz" : "KHz"));\r
38 DEBUG ((DEBUG_INFO, " Base Clk Freq %dMHz\n", Capability->BaseClkFreq));\r
39 DEBUG ((DEBUG_INFO, " Max Blk Len %dbytes\n", 512 * (1 << Capability->MaxBlkLen)));\r
40 DEBUG ((DEBUG_INFO, " 8-bit Support %a\n", Capability->BusWidth8 ? "TRUE" : "FALSE"));\r
41 DEBUG ((DEBUG_INFO, " ADMA2 Support %a\n", Capability->Adma2 ? "TRUE" : "FALSE"));\r
42 DEBUG ((DEBUG_INFO, " HighSpeed Support %a\n", Capability->HighSpeed ? "TRUE" : "FALSE"));\r
43 DEBUG ((DEBUG_INFO, " SDMA Support %a\n", Capability->Sdma ? "TRUE" : "FALSE"));\r
44 DEBUG ((DEBUG_INFO, " Suspend/Resume %a\n", Capability->SuspRes ? "TRUE" : "FALSE"));\r
45 DEBUG ((DEBUG_INFO, " Voltage 3.3 %a\n", Capability->Voltage33 ? "TRUE" : "FALSE"));\r
46 DEBUG ((DEBUG_INFO, " Voltage 3.0 %a\n", Capability->Voltage30 ? "TRUE" : "FALSE"));\r
47 DEBUG ((DEBUG_INFO, " Voltage 1.8 %a\n", Capability->Voltage18 ? "TRUE" : "FALSE"));\r
48 DEBUG ((DEBUG_INFO, " 64-bit Sys Bus %a\n", Capability->SysBus64 ? "TRUE" : "FALSE"));\r
49 DEBUG ((DEBUG_INFO, " Async Interrupt %a\n", Capability->AsyncInt ? "TRUE" : "FALSE"));\r
50 DEBUG ((DEBUG_INFO, " SlotType "));\r
48555339 51 if (Capability->SlotType == 0x00) {\r
e27ccaba 52 DEBUG ((DEBUG_INFO, "%a\n", "Removable Slot"));\r
48555339 53 } else if (Capability->SlotType == 0x01) {\r
e27ccaba 54 DEBUG ((DEBUG_INFO, "%a\n", "Embedded Slot"));\r
48555339 55 } else if (Capability->SlotType == 0x02) {\r
e27ccaba 56 DEBUG ((DEBUG_INFO, "%a\n", "Shared Bus Slot"));\r
48555339 57 } else {\r
e27ccaba 58 DEBUG ((DEBUG_INFO, "%a\n", "Reserved"));\r
48555339 59 }\r
e27ccaba
FT
60 DEBUG ((DEBUG_INFO, " SDR50 Support %a\n", Capability->Sdr50 ? "TRUE" : "FALSE"));\r
61 DEBUG ((DEBUG_INFO, " SDR104 Support %a\n", Capability->Sdr104 ? "TRUE" : "FALSE"));\r
62 DEBUG ((DEBUG_INFO, " DDR50 Support %a\n", Capability->Ddr50 ? "TRUE" : "FALSE"));\r
63 DEBUG ((DEBUG_INFO, " Driver Type A %a\n", Capability->DriverTypeA ? "TRUE" : "FALSE"));\r
64 DEBUG ((DEBUG_INFO, " Driver Type C %a\n", Capability->DriverTypeC ? "TRUE" : "FALSE"));\r
65 DEBUG ((DEBUG_INFO, " Driver Type D %a\n", Capability->DriverTypeD ? "TRUE" : "FALSE"));\r
66 DEBUG ((DEBUG_INFO, " Driver Type 4 %a\n", Capability->DriverType4 ? "TRUE" : "FALSE"));\r
48555339 67 if (Capability->TimerCount == 0) {\r
e27ccaba 68 DEBUG ((DEBUG_INFO, " Retuning TimerCnt Disabled\n", 2 * (Capability->TimerCount - 1)));\r
48555339 69 } else {\r
e27ccaba 70 DEBUG ((DEBUG_INFO, " Retuning TimerCnt %dseconds\n", 2 * (Capability->TimerCount - 1)));\r
48555339 71 }\r
e27ccaba
FT
72 DEBUG ((DEBUG_INFO, " SDR50 Tuning %a\n", Capability->TuningSDR50 ? "TRUE" : "FALSE"));\r
73 DEBUG ((DEBUG_INFO, " Retuning Mode Mode %d\n", Capability->RetuningMod + 1));\r
74 DEBUG ((DEBUG_INFO, " Clock Multiplier M = %d\n", Capability->ClkMultiplier + 1));\r
75 DEBUG ((DEBUG_INFO, " HS 400 %a\n", Capability->Hs400 ? "TRUE" : "FALSE"));\r
48555339
FT
76 return;\r
77}\r
78\r
79/**\r
80 Read SlotInfo register from SD/MMC host controller pci config space.\r
81\r
82 @param[in] PciIo The PCI IO protocol instance.\r
83 @param[out] FirstBar The buffer to store the first BAR value.\r
84 @param[out] SlotNum The buffer to store the supported slot number.\r
85\r
86 @retval EFI_SUCCESS The operation succeeds.\r
87 @retval Others The operation fails.\r
88\r
89**/\r
90EFI_STATUS\r
91EFIAPI\r
92SdMmcHcGetSlotInfo (\r
93 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
94 OUT UINT8 *FirstBar,\r
95 OUT UINT8 *SlotNum\r
96 )\r
97{\r
98 EFI_STATUS Status;\r
99 SD_MMC_HC_SLOT_INFO SlotInfo;\r
100\r
101 Status = PciIo->Pci.Read (\r
102 PciIo,\r
103 EfiPciIoWidthUint8,\r
104 SD_MMC_HC_SLOT_OFFSET,\r
105 sizeof (SlotInfo),\r
106 &SlotInfo\r
107 );\r
108 if (EFI_ERROR (Status)) {\r
109 return Status;\r
110 }\r
111\r
112 *FirstBar = SlotInfo.FirstBar;\r
113 *SlotNum = SlotInfo.SlotNum + 1;\r
114 ASSERT ((*FirstBar + *SlotNum) < SD_MMC_HC_MAX_SLOT);\r
115 return EFI_SUCCESS;\r
116}\r
117\r
118/**\r
119 Read/Write specified SD/MMC host controller mmio register.\r
120\r
121 @param[in] PciIo The PCI IO protocol instance.\r
122 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
123 header to use as the base address for the memory\r
124 operation to perform.\r
125 @param[in] Offset The offset within the selected BAR to start the\r
126 memory operation.\r
127 @param[in] Read A boolean to indicate it's read or write operation.\r
128 @param[in] Count The width of the mmio register in bytes.\r
129 Must be 1, 2 , 4 or 8 bytes.\r
130 @param[in, out] Data For read operations, the destination buffer to store\r
131 the results. For write operations, the source buffer\r
132 to write data from. The caller is responsible for\r
133 having ownership of the data buffer and ensuring its\r
134 size not less than Count bytes.\r
135\r
136 @retval EFI_INVALID_PARAMETER The PciIo or Data is NULL or the Count is not valid.\r
137 @retval EFI_SUCCESS The read/write operation succeeds.\r
138 @retval Others The read/write operation fails.\r
139\r
140**/\r
141EFI_STATUS\r
142EFIAPI\r
143SdMmcHcRwMmio (\r
144 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
145 IN UINT8 BarIndex,\r
146 IN UINT32 Offset,\r
147 IN BOOLEAN Read,\r
148 IN UINT8 Count,\r
149 IN OUT VOID *Data\r
150 )\r
151{\r
152 EFI_STATUS Status;\r
153\r
154 if ((PciIo == NULL) || (Data == NULL)) {\r
155 return EFI_INVALID_PARAMETER;\r
156 }\r
157\r
158 if ((Count != 1) && (Count != 2) && (Count != 4) && (Count != 8)) {\r
159 return EFI_INVALID_PARAMETER;\r
160 }\r
161\r
162 if (Read) {\r
163 Status = PciIo->Mem.Read (\r
164 PciIo,\r
165 EfiPciIoWidthUint8,\r
166 BarIndex,\r
167 (UINT64) Offset,\r
168 Count,\r
169 Data\r
170 );\r
171 } else {\r
172 Status = PciIo->Mem.Write (\r
173 PciIo,\r
174 EfiPciIoWidthUint8,\r
175 BarIndex,\r
176 (UINT64) Offset,\r
177 Count,\r
178 Data\r
179 );\r
180 }\r
181\r
182 return Status;\r
183}\r
184\r
185/**\r
186 Do OR operation with the value of the specified SD/MMC host controller mmio register.\r
187\r
188 @param[in] PciIo The PCI IO protocol instance.\r
189 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
190 header to use as the base address for the memory\r
191 operation to perform.\r
192 @param[in] Offset The offset within the selected BAR to start the\r
193 memory operation.\r
194 @param[in] Count The width of the mmio register in bytes.\r
195 Must be 1, 2 , 4 or 8 bytes.\r
196 @param[in] OrData The pointer to the data used to do OR operation.\r
197 The caller is responsible for having ownership of\r
198 the data buffer and ensuring its size not less than\r
199 Count bytes.\r
200\r
201 @retval EFI_INVALID_PARAMETER The PciIo or OrData is NULL or the Count is not valid.\r
202 @retval EFI_SUCCESS The OR operation succeeds.\r
203 @retval Others The OR operation fails.\r
204\r
205**/\r
206EFI_STATUS\r
207EFIAPI\r
208SdMmcHcOrMmio (\r
209 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
210 IN UINT8 BarIndex,\r
211 IN UINT32 Offset,\r
212 IN UINT8 Count,\r
213 IN VOID *OrData\r
214 )\r
215{\r
216 EFI_STATUS Status;\r
217 UINT64 Data;\r
218 UINT64 Or;\r
219\r
220 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Data);\r
221 if (EFI_ERROR (Status)) {\r
222 return Status;\r
223 }\r
224\r
225 if (Count == 1) {\r
226 Or = *(UINT8*) OrData;\r
227 } else if (Count == 2) {\r
228 Or = *(UINT16*) OrData;\r
229 } else if (Count == 4) {\r
230 Or = *(UINT32*) OrData;\r
231 } else if (Count == 8) {\r
232 Or = *(UINT64*) OrData;\r
233 } else {\r
234 return EFI_INVALID_PARAMETER;\r
235 }\r
236\r
237 Data |= Or;\r
238 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, FALSE, Count, &Data);\r
239\r
240 return Status;\r
241}\r
242\r
243/**\r
244 Do AND operation with the value of the specified SD/MMC host controller mmio register.\r
245\r
246 @param[in] PciIo The PCI IO protocol instance.\r
247 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
248 header to use as the base address for the memory\r
249 operation to perform.\r
250 @param[in] Offset The offset within the selected BAR to start the\r
251 memory operation.\r
252 @param[in] Count The width of the mmio register in bytes.\r
253 Must be 1, 2 , 4 or 8 bytes.\r
254 @param[in] AndData The pointer to the data used to do AND operation.\r
255 The caller is responsible for having ownership of\r
256 the data buffer and ensuring its size not less than\r
257 Count bytes.\r
258\r
259 @retval EFI_INVALID_PARAMETER The PciIo or AndData is NULL or the Count is not valid.\r
260 @retval EFI_SUCCESS The AND operation succeeds.\r
261 @retval Others The AND operation fails.\r
262\r
263**/\r
264EFI_STATUS\r
265EFIAPI\r
266SdMmcHcAndMmio (\r
267 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
268 IN UINT8 BarIndex,\r
269 IN UINT32 Offset,\r
270 IN UINT8 Count,\r
271 IN VOID *AndData\r
272 )\r
273{\r
274 EFI_STATUS Status;\r
275 UINT64 Data;\r
276 UINT64 And;\r
277\r
278 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Data);\r
279 if (EFI_ERROR (Status)) {\r
280 return Status;\r
281 }\r
282\r
283 if (Count == 1) {\r
284 And = *(UINT8*) AndData;\r
285 } else if (Count == 2) {\r
286 And = *(UINT16*) AndData;\r
287 } else if (Count == 4) {\r
288 And = *(UINT32*) AndData;\r
289 } else if (Count == 8) {\r
290 And = *(UINT64*) AndData;\r
291 } else {\r
292 return EFI_INVALID_PARAMETER;\r
293 }\r
294\r
295 Data &= And;\r
296 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, FALSE, Count, &Data);\r
297\r
298 return Status;\r
299}\r
300\r
301/**\r
302 Wait for the value of the specified MMIO register set to the test value.\r
303\r
304 @param[in] PciIo The PCI IO protocol instance.\r
305 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
306 header to use as the base address for the memory\r
307 operation to perform.\r
308 @param[in] Offset The offset within the selected BAR to start the\r
309 memory operation.\r
310 @param[in] Count The width of the mmio register in bytes.\r
311 Must be 1, 2, 4 or 8 bytes.\r
312 @param[in] MaskValue The mask value of memory.\r
313 @param[in] TestValue The test value of memory.\r
314\r
315 @retval EFI_NOT_READY The MMIO register hasn't set to the expected value.\r
316 @retval EFI_SUCCESS The MMIO register has expected value.\r
317 @retval Others The MMIO operation fails.\r
318\r
319**/\r
320EFI_STATUS\r
321EFIAPI\r
322SdMmcHcCheckMmioSet (\r
323 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
324 IN UINT8 BarIndex,\r
325 IN UINT32 Offset,\r
326 IN UINT8 Count,\r
327 IN UINT64 MaskValue,\r
328 IN UINT64 TestValue\r
329 )\r
330{\r
331 EFI_STATUS Status;\r
332 UINT64 Value;\r
333\r
334 //\r
335 // Access PCI MMIO space to see if the value is the tested one.\r
336 //\r
337 Value = 0;\r
338 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Value);\r
339 if (EFI_ERROR (Status)) {\r
340 return Status;\r
341 }\r
342\r
343 Value &= MaskValue;\r
344\r
345 if (Value == TestValue) {\r
346 return EFI_SUCCESS;\r
347 }\r
348\r
349 return EFI_NOT_READY;\r
350}\r
351\r
352/**\r
353 Wait for the value of the specified MMIO register set to the test value.\r
354\r
355 @param[in] PciIo The PCI IO protocol instance.\r
356 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
357 header to use as the base address for the memory\r
358 operation to perform.\r
359 @param[in] Offset The offset within the selected BAR to start the\r
360 memory operation.\r
361 @param[in] Count The width of the mmio register in bytes.\r
362 Must be 1, 2, 4 or 8 bytes.\r
363 @param[in] MaskValue The mask value of memory.\r
364 @param[in] TestValue The test value of memory.\r
365 @param[in] Timeout The time out value for wait memory set, uses 1\r
366 microsecond as a unit.\r
367\r
368 @retval EFI_TIMEOUT The MMIO register hasn't expected value in timeout\r
369 range.\r
370 @retval EFI_SUCCESS The MMIO register has expected value.\r
371 @retval Others The MMIO operation fails.\r
372\r
373**/\r
374EFI_STATUS\r
375EFIAPI\r
376SdMmcHcWaitMmioSet (\r
377 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
378 IN UINT8 BarIndex,\r
379 IN UINT32 Offset,\r
380 IN UINT8 Count,\r
381 IN UINT64 MaskValue,\r
382 IN UINT64 TestValue,\r
383 IN UINT64 Timeout\r
384 )\r
385{\r
386 EFI_STATUS Status;\r
387 BOOLEAN InfiniteWait;\r
388\r
389 if (Timeout == 0) {\r
390 InfiniteWait = TRUE;\r
391 } else {\r
392 InfiniteWait = FALSE;\r
393 }\r
394\r
395 while (InfiniteWait || (Timeout > 0)) {\r
396 Status = SdMmcHcCheckMmioSet (\r
397 PciIo,\r
398 BarIndex,\r
399 Offset,\r
400 Count,\r
401 MaskValue,\r
402 TestValue\r
403 );\r
404 if (Status != EFI_NOT_READY) {\r
405 return Status;\r
406 }\r
407\r
408 //\r
409 // Stall for 1 microsecond.\r
410 //\r
411 gBS->Stall (1);\r
412\r
413 Timeout--;\r
414 }\r
415\r
416 return EFI_TIMEOUT;\r
417}\r
418\r
419/**\r
420 Software reset the specified SD/MMC host controller and enable all interrupts.\r
421\r
422 @param[in] PciIo The PCI IO protocol instance.\r
423 @param[in] Slot The slot number of the SD card to send the command to.\r
424\r
425 @retval EFI_SUCCESS The software reset executes successfully.\r
426 @retval Others The software reset fails.\r
427\r
428**/\r
429EFI_STATUS\r
430SdMmcHcReset (\r
431 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
432 IN UINT8 Slot\r
433 )\r
434{\r
435 EFI_STATUS Status;\r
436 UINT8 SwReset;\r
437\r
438 SwReset = 0xFF;\r
439 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_SW_RST, FALSE, sizeof (SwReset), &SwReset);\r
440\r
441 if (EFI_ERROR (Status)) {\r
e27ccaba 442 DEBUG ((DEBUG_ERROR, "SdMmcHcReset: write full 1 fails: %r\n", Status));\r
48555339
FT
443 return Status;\r
444 }\r
445\r
446 Status = SdMmcHcWaitMmioSet (\r
447 PciIo,\r
448 Slot,\r
449 SD_MMC_HC_SW_RST,\r
450 sizeof (SwReset),\r
451 0xFF,\r
452 0x00,\r
453 SD_MMC_HC_GENERIC_TIMEOUT\r
454 );\r
455 if (EFI_ERROR (Status)) {\r
e27ccaba 456 DEBUG ((DEBUG_INFO, "SdMmcHcReset: reset done with %r\n", Status));\r
48555339
FT
457 return Status;\r
458 }\r
459 //\r
460 // Enable all interrupt after reset all.\r
461 //\r
462 Status = SdMmcHcEnableInterrupt (PciIo, Slot);\r
463\r
464 return Status;\r
465}\r
466\r
467/**\r
468 Set all interrupt status bits in Normal and Error Interrupt Status Enable\r
469 register.\r
470\r
471 @param[in] PciIo The PCI IO protocol instance.\r
472 @param[in] Slot The slot number of the SD card to send the command to.\r
473\r
474 @retval EFI_SUCCESS The operation executes successfully.\r
475 @retval Others The operation fails.\r
476\r
477**/\r
478EFI_STATUS\r
479SdMmcHcEnableInterrupt (\r
480 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
481 IN UINT8 Slot\r
482 )\r
483{\r
484 EFI_STATUS Status;\r
485 UINT16 IntStatus;\r
486\r
487 //\r
488 // Enable all bits in Error Interrupt Status Enable Register\r
489 //\r
490 IntStatus = 0xFFFF;\r
491 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_ERR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
492 if (EFI_ERROR (Status)) {\r
493 return Status;\r
494 }\r
495 //\r
496 // Enable all bits in Normal Interrupt Status Enable Register\r
497 //\r
498 IntStatus = 0xFFFF;\r
499 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
500\r
501 return Status;\r
502}\r
503\r
504/**\r
505 Get the capability data from the specified slot.\r
506\r
507 @param[in] PciIo The PCI IO protocol instance.\r
508 @param[in] Slot The slot number of the SD card to send the command to.\r
509 @param[out] Capability The buffer to store the capability data.\r
510\r
511 @retval EFI_SUCCESS The operation executes successfully.\r
512 @retval Others The operation fails.\r
513\r
514**/\r
515EFI_STATUS\r
516SdMmcHcGetCapability (\r
517 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
518 IN UINT8 Slot,\r
519 OUT SD_MMC_HC_SLOT_CAP *Capability\r
520 )\r
521{\r
522 EFI_STATUS Status;\r
523 UINT64 Cap;\r
524\r
525 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CAP, TRUE, sizeof (Cap), &Cap);\r
526 if (EFI_ERROR (Status)) {\r
527 return Status;\r
528 }\r
529\r
530 CopyMem (Capability, &Cap, sizeof (Cap));\r
531\r
532 return EFI_SUCCESS;\r
533}\r
534\r
535/**\r
536 Get the maximum current capability data from the specified slot.\r
537\r
538 @param[in] PciIo The PCI IO protocol instance.\r
539 @param[in] Slot The slot number of the SD card to send the command to.\r
540 @param[out] MaxCurrent The buffer to store the maximum current capability data.\r
541\r
542 @retval EFI_SUCCESS The operation executes successfully.\r
543 @retval Others The operation fails.\r
544\r
545**/\r
546EFI_STATUS\r
547SdMmcHcGetMaxCurrent (\r
548 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
549 IN UINT8 Slot,\r
550 OUT UINT64 *MaxCurrent\r
551 )\r
552{\r
553 EFI_STATUS Status;\r
554\r
555 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_MAX_CURRENT_CAP, TRUE, sizeof (UINT64), MaxCurrent);\r
556\r
557 return Status;\r
558}\r
559\r
560/**\r
561 Detect whether there is a SD/MMC card attached at the specified SD/MMC host controller\r
562 slot.\r
563\r
564 Refer to SD Host Controller Simplified spec 3.0 Section 3.1 for details.\r
565\r
566 @param[in] PciIo The PCI IO protocol instance.\r
567 @param[in] Slot The slot number of the SD card to send the command to.\r
568 @param[out] MediaPresent The pointer to the media present boolean value.\r
569\r
570 @retval EFI_SUCCESS There is no media change happened.\r
571 @retval EFI_MEDIA_CHANGED There is media change happened.\r
572 @retval Others The detection fails.\r
573\r
574**/\r
575EFI_STATUS\r
576SdMmcHcCardDetect (\r
577 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
578 IN UINT8 Slot,\r
579 OUT BOOLEAN *MediaPresent\r
580 )\r
581{\r
582 EFI_STATUS Status;\r
583 UINT16 Data;\r
584 UINT32 PresentState;\r
585\r
2e9107b8
FT
586 //\r
587 // Check Present State Register to see if there is a card presented.\r
588 //\r
589 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
590 if (EFI_ERROR (Status)) {\r
591 return Status;\r
592 }\r
593\r
594 if ((PresentState & BIT16) != 0) {\r
595 *MediaPresent = TRUE;\r
596 } else {\r
597 *MediaPresent = FALSE;\r
598 }\r
599\r
48555339
FT
600 //\r
601 // Check Normal Interrupt Status Register\r
602 //\r
603 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS, TRUE, sizeof (Data), &Data);\r
604 if (EFI_ERROR (Status)) {\r
605 return Status;\r
606 }\r
607\r
608 if ((Data & (BIT6 | BIT7)) != 0) {\r
609 //\r
610 // Clear BIT6 and BIT7 by writing 1 to these two bits if set.\r
611 //\r
612 Data &= BIT6 | BIT7;\r
613 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (Data), &Data);\r
614 if (EFI_ERROR (Status)) {\r
615 return Status;\r
616 }\r
617\r
48555339
FT
618 return EFI_MEDIA_CHANGED;\r
619 }\r
620\r
621 return EFI_SUCCESS;\r
622}\r
623\r
624/**\r
625 Stop SD/MMC card clock.\r
626\r
627 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.2 for details.\r
628\r
629 @param[in] PciIo The PCI IO protocol instance.\r
630 @param[in] Slot The slot number of the SD card to send the command to.\r
631\r
632 @retval EFI_SUCCESS Succeed to stop SD/MMC clock.\r
633 @retval Others Fail to stop SD/MMC clock.\r
634\r
635**/\r
636EFI_STATUS\r
637SdMmcHcStopClock (\r
638 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
639 IN UINT8 Slot\r
640 )\r
641{\r
642 EFI_STATUS Status;\r
643 UINT32 PresentState;\r
644 UINT16 ClockCtrl;\r
645\r
646 //\r
647 // Ensure no SD transactions are occurring on the SD Bus by\r
648 // waiting for Command Inhibit (DAT) and Command Inhibit (CMD)\r
649 // in the Present State register to be 0.\r
650 //\r
651 Status = SdMmcHcWaitMmioSet (\r
652 PciIo,\r
653 Slot,\r
654 SD_MMC_HC_PRESENT_STATE,\r
655 sizeof (PresentState),\r
656 BIT0 | BIT1,\r
657 0,\r
658 SD_MMC_HC_GENERIC_TIMEOUT\r
659 );\r
660 if (EFI_ERROR (Status)) {\r
661 return Status;\r
662 }\r
663\r
664 //\r
665 // Set SD Clock Enable in the Clock Control register to 0\r
666 //\r
667 ClockCtrl = (UINT16)~BIT2;\r
668 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
669\r
670 return Status;\r
671}\r
672\r
673/**\r
674 SD/MMC card clock supply.\r
675\r
676 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.1 for details.\r
677\r
678 @param[in] PciIo The PCI IO protocol instance.\r
679 @param[in] Slot The slot number of the SD card to send the command to.\r
680 @param[in] ClockFreq The max clock frequency to be set. The unit is KHz.\r
681 @param[in] Capability The capability of the slot.\r
682\r
683 @retval EFI_SUCCESS The clock is supplied successfully.\r
684 @retval Others The clock isn't supplied successfully.\r
685\r
686**/\r
687EFI_STATUS\r
688SdMmcHcClockSupply (\r
689 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
690 IN UINT8 Slot,\r
691 IN UINT64 ClockFreq,\r
692 IN SD_MMC_HC_SLOT_CAP Capability\r
693 )\r
694{\r
695 EFI_STATUS Status;\r
696 UINT32 BaseClkFreq;\r
697 UINT32 SettingFreq;\r
698 UINT32 Divisor;\r
699 UINT32 Remainder;\r
700 UINT16 ControllerVer;\r
701 UINT16 ClockCtrl;\r
702\r
703 //\r
704 // Calculate a divisor for SD clock frequency\r
705 //\r
706 ASSERT (Capability.BaseClkFreq != 0);\r
707\r
708 BaseClkFreq = Capability.BaseClkFreq;\r
cb9cb9e2 709 if (ClockFreq == 0) {\r
48555339
FT
710 return EFI_INVALID_PARAMETER;\r
711 }\r
cb9cb9e2
FT
712\r
713 if (ClockFreq > (BaseClkFreq * 1000)) {\r
714 ClockFreq = BaseClkFreq * 1000;\r
715 }\r
716\r
48555339
FT
717 //\r
718 // Calculate the divisor of base frequency.\r
719 //\r
720 Divisor = 0;\r
721 SettingFreq = BaseClkFreq * 1000;\r
722 while (ClockFreq < SettingFreq) {\r
723 Divisor++;\r
724\r
725 SettingFreq = (BaseClkFreq * 1000) / (2 * Divisor);\r
726 Remainder = (BaseClkFreq * 1000) % (2 * Divisor);\r
727 if ((ClockFreq == SettingFreq) && (Remainder == 0)) {\r
728 break;\r
729 }\r
730 if ((ClockFreq == SettingFreq) && (Remainder != 0)) {\r
731 SettingFreq ++;\r
732 }\r
733 }\r
734\r
e27ccaba 735 DEBUG ((DEBUG_INFO, "BaseClkFreq %dMHz Divisor %d ClockFreq %dKhz\n", BaseClkFreq, Divisor, ClockFreq));\r
48555339
FT
736\r
737 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CTRL_VER, TRUE, sizeof (ControllerVer), &ControllerVer);\r
738 if (EFI_ERROR (Status)) {\r
739 return Status;\r
740 }\r
741 //\r
742 // Set SDCLK Frequency Select and Internal Clock Enable fields in Clock Control register.\r
743 //\r
744 if ((ControllerVer & 0xFF) == 2) {\r
745 ASSERT (Divisor <= 0x3FF);\r
746 ClockCtrl = ((Divisor & 0xFF) << 8) | ((Divisor & 0x300) >> 2);\r
747 } else if (((ControllerVer & 0xFF) == 0) || ((ControllerVer & 0xFF) == 1)) {\r
748 //\r
749 // Only the most significant bit can be used as divisor.\r
750 //\r
751 if (((Divisor - 1) & Divisor) != 0) {\r
752 Divisor = 1 << (HighBitSet32 (Divisor) + 1);\r
753 }\r
754 ASSERT (Divisor <= 0x80);\r
755 ClockCtrl = (Divisor & 0xFF) << 8;\r
756 } else {\r
e27ccaba 757 DEBUG ((DEBUG_ERROR, "Unknown SD Host Controller Spec version [0x%x]!!!\n", ControllerVer));\r
48555339
FT
758 return EFI_UNSUPPORTED;\r
759 }\r
760\r
761 //\r
762 // Stop bus clock at first\r
763 //\r
764 Status = SdMmcHcStopClock (PciIo, Slot);\r
765 if (EFI_ERROR (Status)) {\r
766 return Status;\r
767 }\r
768\r
769 //\r
770 // Supply clock frequency with specified divisor\r
771 //\r
772 ClockCtrl |= BIT0;\r
773 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, FALSE, sizeof (ClockCtrl), &ClockCtrl);\r
774 if (EFI_ERROR (Status)) {\r
e27ccaba 775 DEBUG ((DEBUG_ERROR, "Set SDCLK Frequency Select and Internal Clock Enable fields fails\n"));\r
48555339
FT
776 return Status;\r
777 }\r
778\r
779 //\r
780 // Wait Internal Clock Stable in the Clock Control register to be 1\r
781 //\r
782 Status = SdMmcHcWaitMmioSet (\r
783 PciIo,\r
784 Slot,\r
785 SD_MMC_HC_CLOCK_CTRL,\r
786 sizeof (ClockCtrl),\r
787 BIT1,\r
788 BIT1,\r
789 SD_MMC_HC_GENERIC_TIMEOUT\r
790 );\r
791 if (EFI_ERROR (Status)) {\r
792 return Status;\r
793 }\r
794\r
795 //\r
796 // Set SD Clock Enable in the Clock Control register to 1\r
797 //\r
798 ClockCtrl = BIT2;\r
799 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
800\r
801 return Status;\r
802}\r
803\r
804/**\r
805 SD/MMC bus power control.\r
806\r
807 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
808\r
809 @param[in] PciIo The PCI IO protocol instance.\r
810 @param[in] Slot The slot number of the SD card to send the command to.\r
811 @param[in] PowerCtrl The value setting to the power control register.\r
812\r
813 @retval TRUE There is a SD/MMC card attached.\r
814 @retval FALSE There is no a SD/MMC card attached.\r
815\r
816**/\r
817EFI_STATUS\r
818SdMmcHcPowerControl (\r
819 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
820 IN UINT8 Slot,\r
821 IN UINT8 PowerCtrl\r
822 )\r
823{\r
824 EFI_STATUS Status;\r
825\r
826 //\r
827 // Clr SD Bus Power\r
828 //\r
829 PowerCtrl &= (UINT8)~BIT0;\r
830 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
831 if (EFI_ERROR (Status)) {\r
832 return Status;\r
833 }\r
834\r
835 //\r
836 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
837 //\r
838 PowerCtrl |= BIT0;\r
839 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
840\r
841 return Status;\r
842}\r
843\r
844/**\r
845 Set the SD/MMC bus width.\r
846\r
847 Refer to SD Host Controller Simplified spec 3.0 Section 3.4 for details.\r
848\r
849 @param[in] PciIo The PCI IO protocol instance.\r
850 @param[in] Slot The slot number of the SD card to send the command to.\r
851 @param[in] BusWidth The bus width used by the SD/MMC device, it must be 1, 4 or 8.\r
852\r
853 @retval EFI_SUCCESS The bus width is set successfully.\r
854 @retval Others The bus width isn't set successfully.\r
855\r
856**/\r
857EFI_STATUS\r
858SdMmcHcSetBusWidth (\r
859 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
860 IN UINT8 Slot,\r
861 IN UINT16 BusWidth\r
862 )\r
863{\r
864 EFI_STATUS Status;\r
865 UINT8 HostCtrl1;\r
866\r
867 if (BusWidth == 1) {\r
868 HostCtrl1 = (UINT8)~(BIT5 | BIT1);\r
869 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
870 } else if (BusWidth == 4) {\r
871 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
872 if (EFI_ERROR (Status)) {\r
873 return Status;\r
874 }\r
875 HostCtrl1 |= BIT1;\r
876 HostCtrl1 &= (UINT8)~BIT5;\r
877 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
878 } else if (BusWidth == 8) {\r
879 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
880 if (EFI_ERROR (Status)) {\r
881 return Status;\r
882 }\r
883 HostCtrl1 &= (UINT8)~BIT1;\r
884 HostCtrl1 |= BIT5;\r
885 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
886 } else {\r
887 ASSERT (FALSE);\r
888 return EFI_INVALID_PARAMETER;\r
889 }\r
890\r
891 return Status;\r
892}\r
893\r
894/**\r
895 Supply SD/MMC card with lowest clock frequency at initialization.\r
896\r
897 @param[in] PciIo The PCI IO protocol instance.\r
898 @param[in] Slot The slot number of the SD card to send the command to.\r
899 @param[in] Capability The capability of the slot.\r
900\r
901 @retval EFI_SUCCESS The clock is supplied successfully.\r
902 @retval Others The clock isn't supplied successfully.\r
903\r
904**/\r
905EFI_STATUS\r
906SdMmcHcInitClockFreq (\r
907 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
908 IN UINT8 Slot,\r
909 IN SD_MMC_HC_SLOT_CAP Capability\r
910 )\r
911{\r
912 EFI_STATUS Status;\r
913 UINT32 InitFreq;\r
914\r
915 //\r
916 // Calculate a divisor for SD clock frequency\r
917 //\r
918 if (Capability.BaseClkFreq == 0) {\r
919 //\r
920 // Don't support get Base Clock Frequency information via another method\r
921 //\r
922 return EFI_UNSUPPORTED;\r
923 }\r
924 //\r
925 // Supply 400KHz clock frequency at initialization phase.\r
926 //\r
927 InitFreq = 400;\r
928 Status = SdMmcHcClockSupply (PciIo, Slot, InitFreq, Capability);\r
929 return Status;\r
930}\r
931\r
932/**\r
933 Supply SD/MMC card with maximum voltage at initialization.\r
934\r
935 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
936\r
937 @param[in] PciIo The PCI IO protocol instance.\r
938 @param[in] Slot The slot number of the SD card to send the command to.\r
939 @param[in] Capability The capability of the slot.\r
940\r
941 @retval EFI_SUCCESS The voltage is supplied successfully.\r
942 @retval Others The voltage isn't supplied successfully.\r
943\r
944**/\r
945EFI_STATUS\r
946SdMmcHcInitPowerVoltage (\r
947 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
948 IN UINT8 Slot,\r
949 IN SD_MMC_HC_SLOT_CAP Capability\r
950 )\r
951{\r
952 EFI_STATUS Status;\r
953 UINT8 MaxVoltage;\r
954 UINT8 HostCtrl2;\r
955\r
956 //\r
957 // Calculate supported maximum voltage according to SD Bus Voltage Select\r
958 //\r
959 if (Capability.Voltage33 != 0) {\r
960 //\r
961 // Support 3.3V\r
962 //\r
963 MaxVoltage = 0x0E;\r
964 } else if (Capability.Voltage30 != 0) {\r
965 //\r
966 // Support 3.0V\r
967 //\r
968 MaxVoltage = 0x0C;\r
969 } else if (Capability.Voltage18 != 0) {\r
970 //\r
971 // Support 1.8V\r
972 //\r
973 MaxVoltage = 0x0A;\r
974 HostCtrl2 = BIT3;\r
975 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
976 gBS->Stall (5000);\r
977 if (EFI_ERROR (Status)) {\r
978 return Status;\r
979 }\r
980 } else {\r
981 ASSERT (FALSE);\r
982 return EFI_DEVICE_ERROR;\r
983 }\r
984\r
985 //\r
986 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
987 //\r
988 Status = SdMmcHcPowerControl (PciIo, Slot, MaxVoltage);\r
989\r
990 return Status;\r
991}\r
992\r
993/**\r
994 Initialize the Timeout Control register with most conservative value at initialization.\r
995\r
996 Refer to SD Host Controller Simplified spec 3.0 Section 2.2.15 for details.\r
997\r
998 @param[in] PciIo The PCI IO protocol instance.\r
999 @param[in] Slot The slot number of the SD card to send the command to.\r
1000\r
1001 @retval EFI_SUCCESS The timeout control register is configured successfully.\r
1002 @retval Others The timeout control register isn't configured successfully.\r
1003\r
1004**/\r
1005EFI_STATUS\r
1006SdMmcHcInitTimeoutCtrl (\r
1007 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1008 IN UINT8 Slot\r
1009 )\r
1010{\r
1011 EFI_STATUS Status;\r
1012 UINT8 Timeout;\r
1013\r
1014 Timeout = 0x0E;\r
1015 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_TIMEOUT_CTRL, FALSE, sizeof (Timeout), &Timeout);\r
1016\r
1017 return Status;\r
1018}\r
1019\r
1020/**\r
1021 Initial SD/MMC host controller with lowest clock frequency, max power and max timeout value\r
1022 at initialization.\r
1023\r
1024 @param[in] PciIo The PCI IO protocol instance.\r
1025 @param[in] Slot The slot number of the SD card to send the command to.\r
1026 @param[in] Capability The capability of the slot.\r
1027\r
1028 @retval EFI_SUCCESS The host controller is initialized successfully.\r
1029 @retval Others The host controller isn't initialized successfully.\r
1030\r
1031**/\r
1032EFI_STATUS\r
1033SdMmcHcInitHost (\r
1034 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1035 IN UINT8 Slot,\r
1036 IN SD_MMC_HC_SLOT_CAP Capability\r
1037 )\r
1038{\r
1039 EFI_STATUS Status;\r
1040\r
1041 Status = SdMmcHcInitClockFreq (PciIo, Slot, Capability);\r
1042 if (EFI_ERROR (Status)) {\r
1043 return Status;\r
1044 }\r
1045\r
1046 Status = SdMmcHcInitPowerVoltage (PciIo, Slot, Capability);\r
1047 if (EFI_ERROR (Status)) {\r
1048 return Status;\r
1049 }\r
1050\r
1051 Status = SdMmcHcInitTimeoutCtrl (PciIo, Slot);\r
1052 return Status;\r
1053}\r
1054\r
1055/**\r
1056 Turn on/off LED.\r
1057\r
1058 @param[in] PciIo The PCI IO protocol instance.\r
1059 @param[in] Slot The slot number of the SD card to send the command to.\r
1060 @param[in] On The boolean to turn on/off LED.\r
1061\r
1062 @retval EFI_SUCCESS The LED is turned on/off successfully.\r
1063 @retval Others The LED isn't turned on/off successfully.\r
1064\r
1065**/\r
1066EFI_STATUS\r
1067SdMmcHcLedOnOff (\r
1068 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1069 IN UINT8 Slot,\r
1070 IN BOOLEAN On\r
1071 )\r
1072{\r
1073 EFI_STATUS Status;\r
1074 UINT8 HostCtrl1;\r
1075\r
1076 if (On) {\r
1077 HostCtrl1 = BIT0;\r
1078 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1079 } else {\r
1080 HostCtrl1 = (UINT8)~BIT0;\r
1081 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1082 }\r
1083\r
1084 return Status;\r
1085}\r
1086\r
1087/**\r
1088 Build ADMA descriptor table for transfer.\r
1089\r
1090 Refer to SD Host Controller Simplified spec 3.0 Section 1.13 for details.\r
1091\r
1092 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1093\r
1094 @retval EFI_SUCCESS The ADMA descriptor table is created successfully.\r
1095 @retval Others The ADMA descriptor table isn't created successfully.\r
1096\r
1097**/\r
1098EFI_STATUS\r
1099BuildAdmaDescTable (\r
1100 IN SD_MMC_HC_TRB *Trb\r
1101 )\r
1102{\r
1103 EFI_PHYSICAL_ADDRESS Data;\r
1104 UINT64 DataLen;\r
1105 UINT64 Entries;\r
1106 UINT32 Index;\r
1107 UINT64 Remaining;\r
1108 UINT32 Address;\r
1109 UINTN TableSize;\r
1110 EFI_PCI_IO_PROTOCOL *PciIo;\r
1111 EFI_STATUS Status;\r
1112 UINTN Bytes;\r
1113\r
1114 Data = Trb->DataPhy;\r
1115 DataLen = Trb->DataLen;\r
1116 PciIo = Trb->Private->PciIo;\r
1117 //\r
1118 // Only support 32bit ADMA Descriptor Table\r
1119 //\r
1120 if ((Data >= 0x100000000ul) || ((Data + DataLen) > 0x100000000ul)) {\r
1121 return EFI_INVALID_PARAMETER;\r
1122 }\r
1123 //\r
1124 // Address field shall be set on 32-bit boundary (Lower 2-bit is always set to 0)\r
1125 // for 32-bit address descriptor table.\r
1126 //\r
1127 if ((Data & (BIT0 | BIT1)) != 0) {\r
e27ccaba 1128 DEBUG ((DEBUG_INFO, "The buffer [0x%x] to construct ADMA desc is not aligned to 4 bytes boundary!\n", Data));\r
48555339
FT
1129 }\r
1130\r
1131 Entries = DivU64x32 ((DataLen + ADMA_MAX_DATA_PER_LINE - 1), ADMA_MAX_DATA_PER_LINE);\r
1132 TableSize = (UINTN)MultU64x32 (Entries, sizeof (SD_MMC_HC_ADMA_DESC_LINE));\r
1133 Trb->AdmaPages = (UINT32)EFI_SIZE_TO_PAGES (TableSize);\r
1134 Status = PciIo->AllocateBuffer (\r
1135 PciIo,\r
1136 AllocateAnyPages,\r
1137 EfiBootServicesData,\r
1138 EFI_SIZE_TO_PAGES (TableSize),\r
1139 (VOID **)&Trb->AdmaDesc,\r
1140 0\r
1141 );\r
1142 if (EFI_ERROR (Status)) {\r
1143 return EFI_OUT_OF_RESOURCES;\r
1144 }\r
1145 ZeroMem (Trb->AdmaDesc, TableSize);\r
1146 Bytes = TableSize;\r
1147 Status = PciIo->Map (\r
1148 PciIo,\r
1149 EfiPciIoOperationBusMasterCommonBuffer,\r
1150 Trb->AdmaDesc,\r
1151 &Bytes,\r
1152 &Trb->AdmaDescPhy,\r
1153 &Trb->AdmaMap\r
1154 );\r
1155\r
1156 if (EFI_ERROR (Status) || (Bytes != TableSize)) {\r
1157 //\r
1158 // Map error or unable to map the whole RFis buffer into a contiguous region.\r
1159 //\r
1160 PciIo->FreeBuffer (\r
1161 PciIo,\r
1162 EFI_SIZE_TO_PAGES (TableSize),\r
1163 Trb->AdmaDesc\r
1164 );\r
1165 return EFI_OUT_OF_RESOURCES;\r
1166 }\r
1167\r
1168 if ((UINT64)(UINTN)Trb->AdmaDescPhy > 0x100000000ul) {\r
1169 //\r
1170 // The ADMA doesn't support 64bit addressing.\r
1171 //\r
1172 PciIo->Unmap (\r
1173 PciIo,\r
1174 Trb->AdmaMap\r
1175 );\r
1176 PciIo->FreeBuffer (\r
1177 PciIo,\r
1178 EFI_SIZE_TO_PAGES (TableSize),\r
1179 Trb->AdmaDesc\r
1180 );\r
1181 return EFI_DEVICE_ERROR;\r
1182 }\r
1183\r
1184 Remaining = DataLen;\r
1185 Address = (UINT32)Data;\r
1186 for (Index = 0; Index < Entries; Index++) {\r
1187 if (Remaining <= ADMA_MAX_DATA_PER_LINE) {\r
1188 Trb->AdmaDesc[Index].Valid = 1;\r
1189 Trb->AdmaDesc[Index].Act = 2;\r
1190 Trb->AdmaDesc[Index].Length = (UINT16)Remaining;\r
1191 Trb->AdmaDesc[Index].Address = Address;\r
1192 break;\r
1193 } else {\r
1194 Trb->AdmaDesc[Index].Valid = 1;\r
1195 Trb->AdmaDesc[Index].Act = 2;\r
1196 Trb->AdmaDesc[Index].Length = 0;\r
1197 Trb->AdmaDesc[Index].Address = Address;\r
1198 }\r
1199\r
1200 Remaining -= ADMA_MAX_DATA_PER_LINE;\r
1201 Address += ADMA_MAX_DATA_PER_LINE;\r
1202 }\r
1203\r
1204 //\r
1205 // Set the last descriptor line as end of descriptor table\r
1206 //\r
1207 Trb->AdmaDesc[Index].End = 1;\r
1208 return EFI_SUCCESS;\r
1209}\r
1210\r
1211/**\r
1212 Create a new TRB for the SD/MMC cmd request.\r
1213\r
1214 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1215 @param[in] Slot The slot number of the SD card to send the command to.\r
1216 @param[in] Packet A pointer to the SD command data structure.\r
1217 @param[in] Event If Event is NULL, blocking I/O is performed. If Event is\r
1218 not NULL, then nonblocking I/O is performed, and Event\r
1219 will be signaled when the Packet completes.\r
1220\r
1221 @return Created Trb or NULL.\r
1222\r
1223**/\r
1224SD_MMC_HC_TRB *\r
1225SdMmcCreateTrb (\r
1226 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1227 IN UINT8 Slot,\r
1228 IN EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet,\r
1229 IN EFI_EVENT Event\r
1230 )\r
1231{\r
1232 SD_MMC_HC_TRB *Trb;\r
1233 EFI_STATUS Status;\r
1234 EFI_TPL OldTpl;\r
1235 EFI_PCI_IO_PROTOCOL_OPERATION Flag;\r
1236 EFI_PCI_IO_PROTOCOL *PciIo;\r
1237 UINTN MapLength;\r
1238\r
1239 Trb = AllocateZeroPool (sizeof (SD_MMC_HC_TRB));\r
1240 if (Trb == NULL) {\r
1241 return NULL;\r
1242 }\r
1243\r
1244 Trb->Signature = SD_MMC_HC_TRB_SIG;\r
1245 Trb->Slot = Slot;\r
1246 Trb->BlockSize = 0x200;\r
1247 Trb->Packet = Packet;\r
1248 Trb->Event = Event;\r
1249 Trb->Started = FALSE;\r
1250 Trb->Timeout = Packet->Timeout;\r
1251 Trb->Private = Private;\r
1252\r
1253 if ((Packet->InTransferLength != 0) && (Packet->InDataBuffer != NULL)) {\r
1254 Trb->Data = Packet->InDataBuffer;\r
1255 Trb->DataLen = Packet->InTransferLength;\r
1256 Trb->Read = TRUE;\r
1257 } else if ((Packet->OutTransferLength != 0) && (Packet->OutDataBuffer != NULL)) {\r
1258 Trb->Data = Packet->OutDataBuffer;\r
1259 Trb->DataLen = Packet->OutTransferLength;\r
1260 Trb->Read = FALSE;\r
1261 } else if ((Packet->InTransferLength == 0) && (Packet->OutTransferLength == 0)) {\r
1262 Trb->Data = NULL;\r
1263 Trb->DataLen = 0;\r
1264 } else {\r
1265 goto Error;\r
1266 }\r
1267\r
e7e89b08
FT
1268 if (Trb->DataLen < Trb->BlockSize) {\r
1269 Trb->BlockSize = (UINT16)Trb->DataLen;\r
1270 }\r
1271\r
1272 if (((Private->Slot[Trb->Slot].CardType == EmmcCardType) &&\r
1273 (Packet->SdMmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK)) ||\r
1274 ((Private->Slot[Trb->Slot].CardType == SdCardType) &&\r
1275 (Packet->SdMmcCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK))) {\r
1276 Trb->Mode = SdMmcPioMode;\r
48555339 1277 } else {\r
e7e89b08
FT
1278 if (Trb->Read) {\r
1279 Flag = EfiPciIoOperationBusMasterWrite;\r
1280 } else {\r
1281 Flag = EfiPciIoOperationBusMasterRead;\r
48555339 1282 }\r
48555339 1283\r
e7e89b08
FT
1284 PciIo = Private->PciIo;\r
1285 if (Trb->DataLen != 0) {\r
1286 MapLength = Trb->DataLen;\r
1287 Status = PciIo->Map (\r
1288 PciIo,\r
1289 Flag,\r
1290 Trb->Data,\r
1291 &MapLength,\r
1292 &Trb->DataPhy,\r
1293 &Trb->DataMap\r
1294 );\r
1295 if (EFI_ERROR (Status) || (Trb->DataLen != MapLength)) {\r
1296 Status = EFI_BAD_BUFFER_SIZE;\r
1297 goto Error;\r
1298 }\r
48555339 1299 }\r
48555339 1300\r
e7e89b08
FT
1301 if (Trb->DataLen == 0) {\r
1302 Trb->Mode = SdMmcNoData;\r
1303 } else if (Private->Capability[Slot].Adma2 != 0) {\r
1304 Trb->Mode = SdMmcAdmaMode;\r
1305 Status = BuildAdmaDescTable (Trb);\r
1306 if (EFI_ERROR (Status)) {\r
1307 PciIo->Unmap (PciIo, Trb->DataMap);\r
1308 goto Error;\r
1309 }\r
1310 } else if (Private->Capability[Slot].Sdma != 0) {\r
1311 Trb->Mode = SdMmcSdmaMode;\r
1312 } else {\r
1313 Trb->Mode = SdMmcPioMode;\r
48555339 1314 }\r
48555339
FT
1315 }\r
1316\r
1317 if (Event != NULL) {\r
3b1d8241 1318 OldTpl = gBS->RaiseTPL (TPL_NOTIFY);\r
48555339
FT
1319 InsertTailList (&Private->Queue, &Trb->TrbList);\r
1320 gBS->RestoreTPL (OldTpl);\r
1321 }\r
1322\r
1323 return Trb;\r
1324\r
1325Error:\r
1326 SdMmcFreeTrb (Trb);\r
1327 return NULL;\r
1328}\r
1329\r
1330/**\r
1331 Free the resource used by the TRB.\r
1332\r
1333 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1334\r
1335**/\r
1336VOID\r
1337SdMmcFreeTrb (\r
1338 IN SD_MMC_HC_TRB *Trb\r
1339 )\r
1340{\r
1341 EFI_PCI_IO_PROTOCOL *PciIo;\r
1342\r
1343 PciIo = Trb->Private->PciIo;\r
1344\r
1345 if (Trb->AdmaMap != NULL) {\r
1346 PciIo->Unmap (\r
1347 PciIo,\r
1348 Trb->AdmaMap\r
1349 );\r
1350 }\r
1351 if (Trb->AdmaDesc != NULL) {\r
1352 PciIo->FreeBuffer (\r
1353 PciIo,\r
1354 Trb->AdmaPages,\r
1355 Trb->AdmaDesc\r
1356 );\r
1357 }\r
1358 if (Trb->DataMap != NULL) {\r
1359 PciIo->Unmap (\r
1360 PciIo,\r
1361 Trb->DataMap\r
1362 );\r
1363 }\r
1364 FreePool (Trb);\r
1365 return;\r
1366}\r
1367\r
1368/**\r
1369 Check if the env is ready for execute specified TRB.\r
1370\r
1371 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1372 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1373\r
1374 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1375 @retval EFI_NOT_READY The env is not ready for TRB execution.\r
1376 @retval Others Some erros happen.\r
1377\r
1378**/\r
1379EFI_STATUS\r
1380SdMmcCheckTrbEnv (\r
1381 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1382 IN SD_MMC_HC_TRB *Trb\r
1383 )\r
1384{\r
1385 EFI_STATUS Status;\r
1386 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1387 EFI_PCI_IO_PROTOCOL *PciIo;\r
1388 UINT32 PresentState;\r
1389\r
1390 Packet = Trb->Packet;\r
1391\r
1392 if ((Packet->SdMmcCmdBlk->CommandType == SdMmcCommandTypeAdtc) ||\r
1393 (Packet->SdMmcCmdBlk->ResponseType == SdMmcResponseTypeR1b) ||\r
1394 (Packet->SdMmcCmdBlk->ResponseType == SdMmcResponseTypeR5b)) {\r
1395 //\r
1396 // Wait Command Inhibit (CMD) and Command Inhibit (DAT) in\r
1397 // the Present State register to be 0\r
1398 //\r
1399 PresentState = BIT0 | BIT1;\r
48555339
FT
1400 } else {\r
1401 //\r
1402 // Wait Command Inhibit (CMD) in the Present State register\r
1403 // to be 0\r
1404 //\r
1405 PresentState = BIT0;\r
1406 }\r
1407\r
1408 PciIo = Private->PciIo;\r
1409 Status = SdMmcHcCheckMmioSet (\r
1410 PciIo,\r
1411 Trb->Slot,\r
1412 SD_MMC_HC_PRESENT_STATE,\r
1413 sizeof (PresentState),\r
1414 PresentState,\r
1415 0\r
1416 );\r
1417\r
1418 return Status;\r
1419}\r
1420\r
1421/**\r
1422 Wait for the env to be ready for execute specified TRB.\r
1423\r
1424 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1425 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1426\r
1427 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1428 @retval EFI_TIMEOUT The env is not ready for TRB execution in time.\r
1429 @retval Others Some erros happen.\r
1430\r
1431**/\r
1432EFI_STATUS\r
1433SdMmcWaitTrbEnv (\r
1434 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1435 IN SD_MMC_HC_TRB *Trb\r
1436 )\r
1437{\r
1438 EFI_STATUS Status;\r
1439 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1440 UINT64 Timeout;\r
1441 BOOLEAN InfiniteWait;\r
1442\r
1443 //\r
1444 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1445 //\r
1446 Packet = Trb->Packet;\r
1447 Timeout = Packet->Timeout;\r
1448 if (Timeout == 0) {\r
1449 InfiniteWait = TRUE;\r
1450 } else {\r
1451 InfiniteWait = FALSE;\r
1452 }\r
1453\r
1454 while (InfiniteWait || (Timeout > 0)) {\r
1455 //\r
1456 // Check Trb execution result by reading Normal Interrupt Status register.\r
1457 //\r
1458 Status = SdMmcCheckTrbEnv (Private, Trb);\r
1459 if (Status != EFI_NOT_READY) {\r
1460 return Status;\r
1461 }\r
1462 //\r
1463 // Stall for 1 microsecond.\r
1464 //\r
1465 gBS->Stall (1);\r
1466\r
1467 Timeout--;\r
1468 }\r
1469\r
1470 return EFI_TIMEOUT;\r
1471}\r
1472\r
1473/**\r
1474 Execute the specified TRB.\r
1475\r
1476 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1477 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1478\r
1479 @retval EFI_SUCCESS The TRB is sent to host controller successfully.\r
1480 @retval Others Some erros happen when sending this request to the host controller.\r
1481\r
1482**/\r
1483EFI_STATUS\r
1484SdMmcExecTrb (\r
1485 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1486 IN SD_MMC_HC_TRB *Trb\r
1487 )\r
1488{\r
1489 EFI_STATUS Status;\r
1490 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1491 EFI_PCI_IO_PROTOCOL *PciIo;\r
1492 UINT16 Cmd;\r
1493 UINT16 IntStatus;\r
1494 UINT32 Argument;\r
1495 UINT16 BlkCount;\r
1496 UINT16 BlkSize;\r
1497 UINT16 TransMode;\r
1498 UINT8 HostCtrl1;\r
1499 UINT32 SdmaAddr;\r
1500 UINT64 AdmaAddr;\r
1501\r
1502 Packet = Trb->Packet;\r
1503 PciIo = Trb->Private->PciIo;\r
1504 //\r
1505 // Clear all bits in Error Interrupt Status Register\r
1506 //\r
1507 IntStatus = 0xFFFF;\r
1508 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ERR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1509 if (EFI_ERROR (Status)) {\r
1510 return Status;\r
1511 }\r
1512 //\r
1513 // Clear all bits in Normal Interrupt Status Register excepts for Card Removal & Card Insertion bits.\r
1514 //\r
1515 IntStatus = 0xFF3F;\r
1516 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1517 if (EFI_ERROR (Status)) {\r
1518 return Status;\r
1519 }\r
1520 //\r
1521 // Set Host Control 1 register DMA Select field\r
1522 //\r
1523 if (Trb->Mode == SdMmcAdmaMode) {\r
1524 HostCtrl1 = BIT4;\r
1525 Status = SdMmcHcOrMmio (PciIo, Trb->Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1526 if (EFI_ERROR (Status)) {\r
1527 return Status;\r
1528 }\r
1529 }\r
1530\r
1531 SdMmcHcLedOnOff (PciIo, Trb->Slot, TRUE);\r
1532\r
1533 if (Trb->Mode == SdMmcSdmaMode) {\r
1534 if ((UINT64)(UINTN)Trb->DataPhy >= 0x100000000ul) {\r
1535 return EFI_INVALID_PARAMETER;\r
1536 }\r
1537\r
1538 SdmaAddr = (UINT32)(UINTN)Trb->DataPhy;\r
1539 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_SDMA_ADDR, FALSE, sizeof (SdmaAddr), &SdmaAddr);\r
1540 if (EFI_ERROR (Status)) {\r
1541 return Status;\r
1542 }\r
1543 } else if (Trb->Mode == SdMmcAdmaMode) {\r
1544 AdmaAddr = (UINT64)(UINTN)Trb->AdmaDescPhy;\r
1545 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ADMA_SYS_ADDR, FALSE, sizeof (AdmaAddr), &AdmaAddr);\r
1546 if (EFI_ERROR (Status)) {\r
1547 return Status;\r
1548 }\r
1549 }\r
1550\r
1551 BlkSize = Trb->BlockSize;\r
1552 if (Trb->Mode == SdMmcSdmaMode) {\r
1553 //\r
1554 // Set SDMA boundary to be 512K bytes.\r
1555 //\r
1556 BlkSize |= 0x7000;\r
1557 }\r
1558\r
1559 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_BLK_SIZE, FALSE, sizeof (BlkSize), &BlkSize);\r
1560 if (EFI_ERROR (Status)) {\r
1561 return Status;\r
1562 }\r
1563\r
e7e89b08
FT
1564 BlkCount = 0;\r
1565 if (Trb->Mode != SdMmcNoData) {\r
1566 //\r
1567 // Calcuate Block Count.\r
1568 //\r
1569 BlkCount = (UINT16)(Trb->DataLen / Trb->BlockSize);\r
1570 }\r
48555339
FT
1571 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_BLK_COUNT, FALSE, sizeof (BlkCount), &BlkCount);\r
1572 if (EFI_ERROR (Status)) {\r
1573 return Status;\r
1574 }\r
1575\r
1576 Argument = Packet->SdMmcCmdBlk->CommandArgument;\r
1577 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ARG1, FALSE, sizeof (Argument), &Argument);\r
1578 if (EFI_ERROR (Status)) {\r
1579 return Status;\r
1580 }\r
1581\r
1582 TransMode = 0;\r
1583 if (Trb->Mode != SdMmcNoData) {\r
1584 if (Trb->Mode != SdMmcPioMode) {\r
1585 TransMode |= BIT0;\r
1586 }\r
1587 if (Trb->Read) {\r
1588 TransMode |= BIT4;\r
1589 }\r
e7e89b08 1590 if (BlkCount > 1) {\r
48555339
FT
1591 TransMode |= BIT5 | BIT1;\r
1592 }\r
1593 //\r
1594 // Only SD memory card needs to use AUTO CMD12 feature.\r
1595 //\r
1596 if (Private->Slot[Trb->Slot].CardType == SdCardType) {\r
1597 if (BlkCount > 1) {\r
1598 TransMode |= BIT2;\r
1599 }\r
1600 }\r
1601 }\r
1602\r
1603 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_TRANS_MOD, FALSE, sizeof (TransMode), &TransMode);\r
1604 if (EFI_ERROR (Status)) {\r
1605 return Status;\r
1606 }\r
1607\r
1608 Cmd = (UINT16)LShiftU64(Packet->SdMmcCmdBlk->CommandIndex, 8);\r
1609 if (Packet->SdMmcCmdBlk->CommandType == SdMmcCommandTypeAdtc) {\r
1610 Cmd |= BIT5;\r
1611 }\r
1612 //\r
1613 // Convert ResponseType to value\r
1614 //\r
1615 if (Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeBc) {\r
1616 switch (Packet->SdMmcCmdBlk->ResponseType) {\r
1617 case SdMmcResponseTypeR1:\r
1618 case SdMmcResponseTypeR5:\r
1619 case SdMmcResponseTypeR6:\r
1620 case SdMmcResponseTypeR7:\r
1621 Cmd |= (BIT1 | BIT3 | BIT4);\r
1622 break;\r
1623 case SdMmcResponseTypeR2:\r
1624 Cmd |= (BIT0 | BIT3);\r
1625 break;\r
1626 case SdMmcResponseTypeR3:\r
1627 case SdMmcResponseTypeR4:\r
1628 Cmd |= BIT1;\r
1629 break;\r
1630 case SdMmcResponseTypeR1b:\r
1631 case SdMmcResponseTypeR5b:\r
1632 Cmd |= (BIT0 | BIT1 | BIT3 | BIT4);\r
1633 break;\r
1634 default:\r
1635 ASSERT (FALSE);\r
1636 break;\r
1637 }\r
1638 }\r
1639 //\r
1640 // Execute cmd\r
1641 //\r
1642 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_COMMAND, FALSE, sizeof (Cmd), &Cmd);\r
1643 return Status;\r
1644}\r
1645\r
1646/**\r
1647 Check the TRB execution result.\r
1648\r
1649 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1650 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1651\r
1652 @retval EFI_SUCCESS The TRB is executed successfully.\r
1653 @retval EFI_NOT_READY The TRB is not completed for execution.\r
1654 @retval Others Some erros happen when executing this request.\r
1655\r
1656**/\r
1657EFI_STATUS\r
1658SdMmcCheckTrbResult (\r
1659 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1660 IN SD_MMC_HC_TRB *Trb\r
1661 )\r
1662{\r
1663 EFI_STATUS Status;\r
1664 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1665 UINT16 IntStatus;\r
1666 UINT32 Response[4];\r
1667 UINT32 SdmaAddr;\r
1668 UINT8 Index;\r
1669 UINT8 SwReset;\r
e7e89b08 1670 UINT32 PioLength;\r
48555339
FT
1671\r
1672 SwReset = 0;\r
1673 Packet = Trb->Packet;\r
1674 //\r
1675 // Check Trb execution result by reading Normal Interrupt Status register.\r
1676 //\r
1677 Status = SdMmcHcRwMmio (\r
1678 Private->PciIo,\r
1679 Trb->Slot,\r
1680 SD_MMC_HC_NOR_INT_STS,\r
1681 TRUE,\r
1682 sizeof (IntStatus),\r
1683 &IntStatus\r
1684 );\r
1685 if (EFI_ERROR (Status)) {\r
1686 goto Done;\r
1687 }\r
1688 //\r
1689 // Check Transfer Complete bit is set or not.\r
1690 //\r
1691 if ((IntStatus & BIT1) == BIT1) {\r
1692 if ((IntStatus & BIT15) == BIT15) {\r
1693 //\r
1694 // Read Error Interrupt Status register to check if the error is\r
1695 // Data Timeout Error.\r
1696 // If yes, treat it as success as Transfer Complete has higher\r
1697 // priority than Data Timeout Error.\r
1698 //\r
1699 Status = SdMmcHcRwMmio (\r
1700 Private->PciIo,\r
1701 Trb->Slot,\r
1702 SD_MMC_HC_ERR_INT_STS,\r
1703 TRUE,\r
1704 sizeof (IntStatus),\r
1705 &IntStatus\r
1706 );\r
1707 if (!EFI_ERROR (Status)) {\r
1708 if ((IntStatus & BIT4) == BIT4) {\r
1709 Status = EFI_SUCCESS;\r
1710 } else {\r
1711 Status = EFI_DEVICE_ERROR;\r
1712 }\r
1713 }\r
1714 }\r
1715\r
1716 goto Done;\r
1717 }\r
1718 //\r
1719 // Check if there is a error happened during cmd execution.\r
1720 // If yes, then do error recovery procedure to follow SD Host Controller\r
1721 // Simplified Spec 3.0 section 3.10.1.\r
1722 //\r
1723 if ((IntStatus & BIT15) == BIT15) {\r
1724 Status = SdMmcHcRwMmio (\r
1725 Private->PciIo,\r
1726 Trb->Slot,\r
1727 SD_MMC_HC_ERR_INT_STS,\r
1728 TRUE,\r
1729 sizeof (IntStatus),\r
1730 &IntStatus\r
1731 );\r
1732 if (EFI_ERROR (Status)) {\r
1733 goto Done;\r
1734 }\r
1735 if ((IntStatus & 0x0F) != 0) {\r
1736 SwReset |= BIT1;\r
1737 }\r
1738 if ((IntStatus & 0xF0) != 0) {\r
1739 SwReset |= BIT2;\r
1740 }\r
1741\r
1742 Status = SdMmcHcRwMmio (\r
1743 Private->PciIo,\r
1744 Trb->Slot,\r
1745 SD_MMC_HC_SW_RST,\r
1746 FALSE,\r
1747 sizeof (SwReset),\r
1748 &SwReset\r
1749 );\r
1750 if (EFI_ERROR (Status)) {\r
1751 goto Done;\r
1752 }\r
1753 Status = SdMmcHcWaitMmioSet (\r
1754 Private->PciIo,\r
1755 Trb->Slot,\r
1756 SD_MMC_HC_SW_RST,\r
1757 sizeof (SwReset),\r
1758 0xFF,\r
1759 0,\r
1760 SD_MMC_HC_GENERIC_TIMEOUT\r
1761 );\r
1762 if (EFI_ERROR (Status)) {\r
1763 goto Done;\r
1764 }\r
1765\r
1766 Status = EFI_DEVICE_ERROR;\r
1767 goto Done;\r
1768 }\r
1769 //\r
1770 // Check if DMA interrupt is signalled for the SDMA transfer.\r
1771 //\r
1772 if ((Trb->Mode == SdMmcSdmaMode) && ((IntStatus & BIT3) == BIT3)) {\r
1773 //\r
1774 // Clear DMA interrupt bit.\r
1775 //\r
1776 IntStatus = BIT3;\r
1777 Status = SdMmcHcRwMmio (\r
1778 Private->PciIo,\r
1779 Trb->Slot,\r
1780 SD_MMC_HC_NOR_INT_STS,\r
1781 FALSE,\r
1782 sizeof (IntStatus),\r
1783 &IntStatus\r
1784 );\r
1785 if (EFI_ERROR (Status)) {\r
1786 goto Done;\r
1787 }\r
1788 //\r
1789 // Update SDMA Address register.\r
1790 //\r
1791 SdmaAddr = SD_MMC_SDMA_ROUND_UP ((UINT32)(UINTN)Trb->DataPhy, SD_MMC_SDMA_BOUNDARY);\r
1792 Status = SdMmcHcRwMmio (\r
1793 Private->PciIo,\r
1794 Trb->Slot,\r
1795 SD_MMC_HC_SDMA_ADDR,\r
1796 FALSE,\r
1797 sizeof (UINT32),\r
1798 &SdmaAddr\r
1799 );\r
1800 if (EFI_ERROR (Status)) {\r
1801 goto Done;\r
1802 }\r
1803 Trb->DataPhy = (UINT32)(UINTN)SdmaAddr;\r
1804 }\r
1805\r
1806 if ((Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeAdtc) &&\r
1807 (Packet->SdMmcCmdBlk->ResponseType != SdMmcResponseTypeR1b) &&\r
1808 (Packet->SdMmcCmdBlk->ResponseType != SdMmcResponseTypeR5b)) {\r
1809 if ((IntStatus & BIT0) == BIT0) {\r
1810 Status = EFI_SUCCESS;\r
1811 goto Done;\r
1812 }\r
1813 }\r
1814\r
1815 if (((Private->Slot[Trb->Slot].CardType == EmmcCardType) &&\r
1816 (Packet->SdMmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK)) ||\r
1817 ((Private->Slot[Trb->Slot].CardType == SdCardType) &&\r
1818 (Packet->SdMmcCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK))) {\r
1819 //\r
e7e89b08
FT
1820 // When performing tuning procedure (Execute Tuning is set to 1) through PIO mode,\r
1821 // wait Buffer Read Ready bit of Normal Interrupt Status Register to be 1.\r
1822 // Refer to SD Host Controller Simplified Specification 3.0 figure 2-29 for details.\r
48555339 1823 //\r
e7e89b08
FT
1824 if ((IntStatus & BIT5) == BIT5) {\r
1825 //\r
1826 // Clear Buffer Read Ready interrupt at first.\r
1827 //\r
1828 IntStatus = BIT5;\r
1829 SdMmcHcRwMmio (Private->PciIo, Trb->Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1830 //\r
1831 // Read data out from Buffer Port register\r
1832 //\r
1833 for (PioLength = 0; PioLength < Trb->DataLen; PioLength += 4) {\r
1834 SdMmcHcRwMmio (Private->PciIo, Trb->Slot, SD_MMC_HC_BUF_DAT_PORT, TRUE, 4, (UINT8*)Trb->Data + PioLength);\r
1835 }\r
1836 Status = EFI_SUCCESS;\r
1837 goto Done;\r
1838 }\r
48555339
FT
1839 }\r
1840\r
1841 Status = EFI_NOT_READY;\r
1842Done:\r
1843 //\r
1844 // Get response data when the cmd is executed successfully.\r
1845 //\r
1846 if (!EFI_ERROR (Status)) {\r
1847 if (Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeBc) {\r
1848 for (Index = 0; Index < 4; Index++) {\r
1849 Status = SdMmcHcRwMmio (\r
1850 Private->PciIo,\r
1851 Trb->Slot,\r
1852 SD_MMC_HC_RESPONSE + Index * 4,\r
1853 TRUE,\r
1854 sizeof (UINT32),\r
1855 &Response[Index]\r
1856 );\r
1857 if (EFI_ERROR (Status)) {\r
1858 SdMmcHcLedOnOff (Private->PciIo, Trb->Slot, FALSE);\r
1859 return Status;\r
1860 }\r
1861 }\r
1862 CopyMem (Packet->SdMmcStatusBlk, Response, sizeof (Response));\r
1863 }\r
1864 }\r
1865\r
1866 if (Status != EFI_NOT_READY) {\r
1867 SdMmcHcLedOnOff (Private->PciIo, Trb->Slot, FALSE);\r
1868 }\r
1869\r
1870 return Status;\r
1871}\r
1872\r
1873/**\r
1874 Wait for the TRB execution result.\r
1875\r
1876 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1877 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1878\r
1879 @retval EFI_SUCCESS The TRB is executed successfully.\r
1880 @retval Others Some erros happen when executing this request.\r
1881\r
1882**/\r
1883EFI_STATUS\r
1884SdMmcWaitTrbResult (\r
1885 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1886 IN SD_MMC_HC_TRB *Trb\r
1887 )\r
1888{\r
1889 EFI_STATUS Status;\r
1890 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1891 UINT64 Timeout;\r
1892 BOOLEAN InfiniteWait;\r
1893\r
1894 Packet = Trb->Packet;\r
1895 //\r
1896 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1897 //\r
1898 Timeout = Packet->Timeout;\r
1899 if (Timeout == 0) {\r
1900 InfiniteWait = TRUE;\r
1901 } else {\r
1902 InfiniteWait = FALSE;\r
1903 }\r
1904\r
1905 while (InfiniteWait || (Timeout > 0)) {\r
1906 //\r
1907 // Check Trb execution result by reading Normal Interrupt Status register.\r
1908 //\r
1909 Status = SdMmcCheckTrbResult (Private, Trb);\r
1910 if (Status != EFI_NOT_READY) {\r
1911 return Status;\r
1912 }\r
1913 //\r
1914 // Stall for 1 microsecond.\r
1915 //\r
1916 gBS->Stall (1);\r
1917\r
1918 Timeout--;\r
1919 }\r
1920\r
1921 return EFI_TIMEOUT;\r
1922}\r
1923\r