]> git.proxmox.com Git - mirror_edk2.git/blob - ArmPkg/ArmPkg.dec
ArmPkg/Include: Add ArmSvcLib header file.
[mirror_edk2.git] / ArmPkg / ArmPkg.dec
1 #/** @file
2 # ARM processor package.
3 #
4 # Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>
5 # Copyright (c) 2011 - 2017, ARM Limited. All rights reserved.
6 #
7 # This program and the accompanying materials
8 # are licensed and made available under the terms and conditions of the BSD License
9 # which accompanies this distribution. The full text of the license may be found at
10 # http://opensource.org/licenses/bsd-license.php
11 #
12 # THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
13 # WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
14 #
15 #**/
16
17 [Defines]
18 DEC_SPECIFICATION = 0x00010005
19 PACKAGE_NAME = ArmPkg
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F
21 PACKAGE_VERSION = 0.1
22
23 ################################################################################
24 #
25 # Include Section - list of Include Paths that are provided by this package.
26 # Comments are used for Keywords and Module Types.
27 #
28 # Supported Module Types:
29 # BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION
30 #
31 ################################################################################
32 [Includes.common]
33 Include # Root include for the package
34
35 [LibraryClasses.common]
36 ArmLib|Include/Library/ArmLib.h
37 ArmMmuLib|Include/Library/ArmMmuLib.h
38 SemihostLib|Include/Library/Semihosting.h
39 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h
40 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h
41 ArmGicArchLib|Include/Library/ArmGicArchLib.h
42 ArmSvcLib|Include/Library/ArmSvcLib.h
43
44 [Guids.common]
45 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }
46
47 ## ARM MPCore table
48 # Include/Guid/ArmMpCoreInfo.h
49 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }
50
51 [Ppis]
52 ## Include/Ppi/ArmMpCoreInfo.h
53 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }
54
55 [PcdsFeatureFlag.common]
56 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001
57
58 # On ARM Architecture with the Security Extension, the address for the
59 # Vector Table can be mapped anywhere in the memory map. It means we can
60 # point the Exception Vector Table to its location in CpuDxe.
61 # By default we copy the Vector Table at PcdGet64(PcdCpuVectorBaseAddress)
62 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022
63 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before
64 # it has been configured by the CPU DXE
65 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032
66
67 # Define if the spin-table mechanism is used by the secondary cores when booting
68 # Linux (instead of PSCI)
69 gArmTokenSpaceGuid.PcdArmLinuxSpinTable|FALSE|BOOLEAN|0x00000033
70
71 # Define if the GICv3 controller should use the GICv2 legacy
72 gArmTokenSpaceGuid.PcdArmGicV3WithV2Legacy|FALSE|BOOLEAN|0x00000042
73
74 [PcdsFeatureFlag.ARM]
75 # Whether to map normal memory as non-shareable. FALSE is the safe choice, but
76 # TRUE may be appropriate to fix performance problems if you don't care about
77 # hardware coherency (i.e., no virtualization or cache coherent DMA)
78 gArmTokenSpaceGuid.PcdNormalMemoryNonshareableOverride|FALSE|BOOLEAN|0x00000043
79
80 [PcdsFixedAtBuild.common]
81 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006
82
83 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.
84 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.
85 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024
86
87 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT64|0x00000004
88 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005
89
90 #
91 # ARM Secure Firmware PCDs
92 #
93 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT64|0x00000015
94 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016
95 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT64|0x0000002F
96 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030
97
98 #
99 # ARM Hypervisor Firmware PCDs
100 #
101 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A
102 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B
103 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C
104 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D
105
106 # Use ClusterId + CoreId to identify the PrimaryCore
107 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031
108 # The Primary Core is ClusterId[0] & CoreId[0]
109 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037
110
111 #
112 # ARM L2x0 PCDs
113 #
114 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B
115
116 #
117 # BdsLib
118 #
119 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory
120 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F
121 # Maximum file size for TFTP servers that do not support 'tsize' extension
122 gArmTokenSpaceGuid.PcdMaxTftpFileSize|0x01000000|UINT32|0x00000000
123
124 #
125 # ARM Normal (or Non Secure) Firmware PCDs
126 #
127 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C
128 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E
129
130 #
131 # Value to add to a host address to obtain a device address, using
132 # unsigned 64-bit integer arithmetic on both ARM and AArch64. This
133 # means we can rely on truncation on overflow to specify negative
134 # offsets.
135 #
136 gArmTokenSpaceGuid.PcdArmDmaDeviceOffset|0x0|UINT64|0x0000044
137
138 [PcdsFixedAtBuild.common, PcdsPatchableInModule.common]
139 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT64|0x0000002B
140 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT64|0x0000002D
141
142 [PcdsFixedAtBuild.ARM]
143 #
144 # ARM Security Extension
145 #
146
147 # Secure Configuration Register
148 # - BIT0 : NS - Non Secure bit
149 # - BIT1 : IRQ Handler
150 # - BIT2 : FIQ Handler
151 # - BIT3 : EA - External Abort
152 # - BIT4 : FW - F bit writable
153 # - BIT5 : AW - A bit writable
154 # - BIT6 : nET - Not Early Termination
155 # - BIT7 : SCD - Secure Monitor Call Disable
156 # - BIT8 : HCE - Hyp Call enable
157 # - BIT9 : SIF - Secure Instruction Fetch
158 # 0x31 = NS | EA | FW
159 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038
160
161 # By default we do not do a transition to non-secure mode
162 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E
163
164 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory
165 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020
166
167 # If the fixed FDT address is not available, then it should be loaded below the kernel.
168 # The recommendation from the Linux kernel is to have the FDT below 16KB.
169 # (see the kernel doc: Documentation/arm/Booting)
170 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023
171 # The FDT blob must be loaded at a 64bit aligned address.
172 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026
173
174 # Non Secure Access Control Register
175 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality
176 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31
177 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable
178 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable
179 # 0xC00 = cp10 | cp11
180 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039
181
182 [PcdsFixedAtBuild.AARCH64]
183 #
184 # AArch64 Security Extension
185 #
186
187 # Secure Configuration Register
188 # - BIT0 : NS - Non Secure bit
189 # - BIT1 : IRQ Handler
190 # - BIT2 : FIQ Handler
191 # - BIT3 : EA - External Abort
192 # - BIT4 : FW - F bit writable
193 # - BIT5 : AW - A bit writable
194 # - BIT6 : nET - Not Early Termination
195 # - BIT7 : SCD - Secure Monitor Call Disable
196 # - BIT8 : HCE - Hyp Call enable
197 # - BIT9 : SIF - Secure Instruction Fetch
198 # - BIT10: RW - Register width control for lower exception levels
199 # - BIT11: SIF - Enables Secure EL1 access to EL1 Architectural Timer
200 # - BIT12: TWI - Trap WFI
201 # - BIT13: TWE - Trap WFE
202 # 0x501 = NS | HCE | RW
203 gArmTokenSpaceGuid.PcdArmScr|0x501|UINT32|0x00000038
204
205 # By default we do transition to EL2 non-secure mode with Stack for EL2.
206 # Mode Description Bits
207 # NS EL2 SP2 all interrupts disabled = 0x3c9
208 # NS EL1 SP1 all interrupts disabled = 0x3c5
209 # Other modes include using SP0 or switching to Aarch32, but these are
210 # not currently supported.
211 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x3c9|UINT32|0x0000003E
212 # If the fixed FDT address is not available, then it should be loaded above the kernel.
213 # The recommendation from the AArch64 Linux kernel is to have the FDT below 512MB.
214 # (see the kernel doc: Documentation/arm64/booting.txt)
215 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x20000000|UINT32|0x00000023
216 # The FDT blob must be loaded at a 2MB aligned address.
217 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x00200000|UINT32|0x00000026
218
219
220 #
221 # These PCDs are also defined as 'PcdsDynamic' or 'PcdsPatchableInModule' to be
222 # redefined when using UEFI in a context of virtual machine.
223 #
224 [PcdsFixedAtBuild.common, PcdsDynamic.common, PcdsPatchableInModule.common]
225
226 # System Memory (DRAM): These PCDs define the region of in-built system memory
227 # Some platforms can get DRAM extensions, these additional regions will be declared
228 # to UEFI by ArmPlatformLib
229 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT64|0x00000029
230 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT64|0x0000002A
231
232 [PcdsFixedAtBuild.common, PcdsDynamic.common]
233 #
234 # ARM Architectural Timer
235 #
236 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034
237
238 # ARM Architectural Timer Interrupt(GIC PPI) numbers
239 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035
240 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036
241 gArmTokenSpaceGuid.PcdArmArchTimerHypIntrNum|26|UINT32|0x00000040
242 gArmTokenSpaceGuid.PcdArmArchTimerVirtIntrNum|27|UINT32|0x00000041
243
244 #
245 # ARM Generic Watchdog
246 #
247
248 gArmTokenSpaceGuid.PcdGenericWatchdogControlBase|0x2A440000|UINT64|0x00000007
249 gArmTokenSpaceGuid.PcdGenericWatchdogRefreshBase|0x2A450000|UINT64|0x00000008
250 gArmTokenSpaceGuid.PcdGenericWatchdogEl2IntrNum|93|UINT32|0x00000009
251
252 #
253 # ARM Generic Interrupt Controller
254 #
255 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT64|0x0000000C
256 # Base address for the GIC Redistributor region that contains the boot CPU
257 gArmTokenSpaceGuid.PcdGicRedistributorsBase|0|UINT64|0x0000000E
258 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT64|0x0000000D
259 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025
260
261 #
262 # Bases, sizes and translation offsets of IO and MMIO spaces, respectively.
263 # Note that "IO" is just another MMIO range that simulates IO space; there
264 # are no special instructions to access it.
265 #
266 # The base addresses PcdPciIoBase, PcdPciMmio32Base and PcdPciMmio64Base are
267 # specific to their containing address spaces. In order to get the physical
268 # address for the CPU, for a given access, the respective translation value
269 # has to be added.
270 #
271 # The translations always have to be initialized like this, using UINT64:
272 #
273 # UINT64 IoCpuBase; // mapping target in 64-bit cpu-physical space
274 # UINT64 Mmio32CpuBase; // mapping target in 64-bit cpu-physical space
275 # UINT64 Mmio64CpuBase; // mapping target in 64-bit cpu-physical space
276 #
277 # PcdPciIoTranslation = IoCpuBase - PcdPciIoBase;
278 # PcdPciMmio32Translation = Mmio32CpuBase - (UINT64)PcdPciMmio32Base;
279 # PcdPciMmio64Translation = Mmio64CpuBase - PcdPciMmio64Base;
280 #
281 # because (a) the target address space (ie. the cpu-physical space) is
282 # 64-bit, and (b) the translation values are meant as offsets for *modular*
283 # arithmetic.
284 #
285 # Accordingly, the translation itself needs to be implemented as:
286 #
287 # UINT64 UntranslatedIoAddress; // input parameter
288 # UINT32 UntranslatedMmio32Address; // input parameter
289 # UINT64 UntranslatedMmio64Address; // input parameter
290 #
291 # UINT64 TranslatedIoAddress; // output parameter
292 # UINT64 TranslatedMmio32Address; // output parameter
293 # UINT64 TranslatedMmio64Address; // output parameter
294 #
295 # TranslatedIoAddress = UntranslatedIoAddress +
296 # PcdPciIoTranslation;
297 # TranslatedMmio32Address = (UINT64)UntranslatedMmio32Address +
298 # PcdPciMmio32Translation;
299 # TranslatedMmio64Address = UntranslatedMmio64Address +
300 # PcdPciMmio64Translation;
301 #
302 # The modular arithmetic performed in UINT64 ensures that the translation
303 # works correctly regardless of the relation between IoCpuBase and
304 # PcdPciIoBase, Mmio32CpuBase and PcdPciMmio32Base, and Mmio64CpuBase and
305 # PcdPciMmio64Base.
306 #
307 gArmTokenSpaceGuid.PcdPciIoBase|0x0|UINT64|0x00000050
308 gArmTokenSpaceGuid.PcdPciIoSize|0x0|UINT64|0x00000051
309 gArmTokenSpaceGuid.PcdPciIoTranslation|0x0|UINT64|0x00000052
310 gArmTokenSpaceGuid.PcdPciMmio32Base|0x0|UINT32|0x00000053
311 gArmTokenSpaceGuid.PcdPciMmio32Size|0x0|UINT32|0x00000054
312 gArmTokenSpaceGuid.PcdPciMmio32Translation|0x0|UINT64|0x00000055
313 gArmTokenSpaceGuid.PcdPciMmio64Base|0x0|UINT64|0x00000056
314 gArmTokenSpaceGuid.PcdPciMmio64Size|0x0|UINT64|0x00000057
315 gArmTokenSpaceGuid.PcdPciMmio64Translation|0x0|UINT64|0x00000058
316
317 #
318 # Inclusive range of allowed PCI buses.
319 #
320 gArmTokenSpaceGuid.PcdPciBusMin|0x0|UINT32|0x00000059
321 gArmTokenSpaceGuid.PcdPciBusMax|0x0|UINT32|0x0000005A