]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sun4u.c
pci: fold BAR mapping function into its caller
[mirror_qemu.git] / hw / sun4u.c
CommitLineData
3475187d 1/*
c7ba218d 2 * QEMU Sun4u/Sun4v System Emulator
5fafdf24 3 *
3475187d 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
3475187d
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
18e08a55 26#include "apb_pci.h"
87ecb68b
PB
27#include "pc.h"
28#include "nvram.h"
29#include "fdc.h"
30#include "net.h"
31#include "qemu-timer.h"
32#include "sysemu.h"
33#include "boards.h"
d2c63fc1 34#include "firmware_abi.h"
3cce6243 35#include "fw_cfg.h"
1baffa46 36#include "sysbus.h"
977e1244 37#include "ide.h"
ca20cf32
BS
38#include "loader.h"
39#include "elf.h"
2446333c 40#include "blockdev.h"
3475187d 41
9d926598 42//#define DEBUG_IRQ
b430a225 43//#define DEBUG_EBUS
8f4efc55 44//#define DEBUG_TIMER
9d926598
BS
45
46#ifdef DEBUG_IRQ
b430a225 47#define CPUIRQ_DPRINTF(fmt, ...) \
001faf32 48 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
9d926598 49#else
b430a225
BS
50#define CPUIRQ_DPRINTF(fmt, ...)
51#endif
52
53#ifdef DEBUG_EBUS
54#define EBUS_DPRINTF(fmt, ...) \
55 do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
56#else
57#define EBUS_DPRINTF(fmt, ...)
9d926598
BS
58#endif
59
8f4efc55
IK
60#ifdef DEBUG_TIMER
61#define TIMER_DPRINTF(fmt, ...) \
62 do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
63#else
64#define TIMER_DPRINTF(fmt, ...)
65#endif
66
83469015
FB
67#define KERNEL_LOAD_ADDR 0x00404000
68#define CMDLINE_ADDR 0x003ff000
69#define INITRD_LOAD_ADDR 0x00300000
ac2e9d66 70#define PROM_SIZE_MAX (4 * 1024 * 1024)
f930d07e 71#define PROM_VADDR 0x000ffd00000ULL
83469015 72#define APB_SPECIAL_BASE 0x1fe00000000ULL
f930d07e 73#define APB_MEM_BASE 0x1ff00000000ULL
d63baf92 74#define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL)
f930d07e 75#define PROM_FILENAME "openbios-sparc64"
83469015 76#define NVRAM_SIZE 0x2000
e4bcb14c 77#define MAX_IDE_BUS 2
3cce6243 78#define BIOS_CFG_IOPORT 0x510
7589690c
BS
79#define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
80#define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
81#define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
3475187d 82
9d926598
BS
83#define MAX_PILS 16
84
8fa211e8
BS
85#define TICK_MAX 0x7fffffffffffffffULL
86
c7ba218d
BS
87struct hwdef {
88 const char * const default_cpu_model;
905fdcb5 89 uint16_t machine_id;
e87231d4
BS
90 uint64_t prom_addr;
91 uint64_t console_serial_base;
c7ba218d
BS
92};
93
c5e6fb7e
AK
94typedef struct EbusState {
95 PCIDevice pci_dev;
96 MemoryRegion bar0;
97 MemoryRegion bar1;
98} EbusState;
99
3475187d
FB
100int DMA_get_channel_mode (int nchan)
101{
102 return 0;
103}
104int DMA_read_memory (int nchan, void *buf, int pos, int size)
105{
106 return 0;
107}
108int DMA_write_memory (int nchan, void *buf, int pos, int size)
109{
110 return 0;
111}
112void DMA_hold_DREQ (int nchan) {}
113void DMA_release_DREQ (int nchan) {}
114void DMA_schedule(int nchan) {}
4556bd8b
BS
115
116void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
117{
118}
119
3475187d
FB
120void DMA_register_channel (int nchan,
121 DMA_transfer_handler transfer_handler,
122 void *opaque)
123{
124}
125
513f789f 126static int fw_cfg_boot_set(void *opaque, const char *boot_device)
81864572 127{
513f789f 128 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
129 return 0;
130}
131
43a34704
BS
132static int sun4u_NVRAM_set_params(M48t59State *nvram, uint16_t NVRAM_size,
133 const char *arch, ram_addr_t RAM_size,
134 const char *boot_devices,
135 uint32_t kernel_image, uint32_t kernel_size,
136 const char *cmdline,
137 uint32_t initrd_image, uint32_t initrd_size,
138 uint32_t NVRAM_image,
139 int width, int height, int depth,
140 const uint8_t *macaddr)
83469015 141{
66508601
BS
142 unsigned int i;
143 uint32_t start, end;
d2c63fc1 144 uint8_t image[0x1ff0];
d2c63fc1
BS
145 struct OpenBIOS_nvpart_v1 *part_header;
146
147 memset(image, '\0', sizeof(image));
148
513f789f 149 start = 0;
83469015 150
66508601
BS
151 // OpenBIOS nvram variables
152 // Variable partition
d2c63fc1
BS
153 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
154 part_header->signature = OPENBIOS_PART_SYSTEM;
363a37d5 155 pstrcpy(part_header->name, sizeof(part_header->name), "system");
66508601 156
d2c63fc1 157 end = start + sizeof(struct OpenBIOS_nvpart_v1);
66508601 158 for (i = 0; i < nb_prom_envs; i++)
d2c63fc1
BS
159 end = OpenBIOS_set_var(image, end, prom_envs[i]);
160
161 // End marker
162 image[end++] = '\0';
66508601 163
66508601 164 end = start + ((end - start + 15) & ~15);
d2c63fc1 165 OpenBIOS_finish_partition(part_header, end - start);
66508601
BS
166
167 // free partition
168 start = end;
d2c63fc1
BS
169 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
170 part_header->signature = OPENBIOS_PART_FREE;
363a37d5 171 pstrcpy(part_header->name, sizeof(part_header->name), "free");
66508601
BS
172
173 end = 0x1fd0;
d2c63fc1
BS
174 OpenBIOS_finish_partition(part_header, end - start);
175
0d31cb99
BS
176 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
177
d2c63fc1
BS
178 for (i = 0; i < sizeof(image); i++)
179 m48t59_write(nvram, i, image[i]);
66508601 180
83469015 181 return 0;
3475187d 182}
636aa70a
BS
183static unsigned long sun4u_load_kernel(const char *kernel_filename,
184 const char *initrd_filename,
c227f099 185 ram_addr_t RAM_size, long *initrd_size)
636aa70a
BS
186{
187 int linux_boot;
188 unsigned int i;
189 long kernel_size;
6908d9ce 190 uint8_t *ptr;
636aa70a
BS
191
192 linux_boot = (kernel_filename != NULL);
193
194 kernel_size = 0;
195 if (linux_boot) {
ca20cf32
BS
196 int bswap_needed;
197
198#ifdef BSWAP_NEEDED
199 bswap_needed = 1;
200#else
201 bswap_needed = 0;
202#endif
409dbce5
AJ
203 kernel_size = load_elf(kernel_filename, NULL, NULL, NULL,
204 NULL, NULL, 1, ELF_MACHINE, 0);
636aa70a
BS
205 if (kernel_size < 0)
206 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
207 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
208 TARGET_PAGE_SIZE);
636aa70a
BS
209 if (kernel_size < 0)
210 kernel_size = load_image_targphys(kernel_filename,
211 KERNEL_LOAD_ADDR,
212 RAM_size - KERNEL_LOAD_ADDR);
213 if (kernel_size < 0) {
214 fprintf(stderr, "qemu: could not load kernel '%s'\n",
215 kernel_filename);
216 exit(1);
217 }
218
219 /* load initrd */
220 *initrd_size = 0;
221 if (initrd_filename) {
222 *initrd_size = load_image_targphys(initrd_filename,
223 INITRD_LOAD_ADDR,
224 RAM_size - INITRD_LOAD_ADDR);
225 if (*initrd_size < 0) {
226 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
227 initrd_filename);
228 exit(1);
229 }
230 }
231 if (*initrd_size > 0) {
232 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
6908d9ce
BS
233 ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
234 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
235 stl_p(ptr + 24, INITRD_LOAD_ADDR + KERNEL_LOAD_ADDR - 0x4000);
236 stl_p(ptr + 28, *initrd_size);
636aa70a
BS
237 break;
238 }
239 }
240 }
241 }
242 return kernel_size;
243}
3475187d 244
b4950060 245void pic_info(Monitor *mon)
3475187d
FB
246{
247}
248
b4950060 249void irq_info(Monitor *mon)
3475187d
FB
250{
251}
252
9d926598
BS
253void cpu_check_irqs(CPUState *env)
254{
d532b26c
IK
255 uint32_t pil = env->pil_in |
256 (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
257
258 /* check if TM or SM in SOFTINT are set
259 setting these also causes interrupt 14 */
260 if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
261 pil |= 1 << 14;
262 }
263
264 if (!pil) {
265 if (env->interrupt_request & CPU_INTERRUPT_HARD) {
266 CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
267 env->interrupt_index);
268 env->interrupt_index = 0;
269 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
270 }
271 return;
272 }
273
274 if (cpu_interrupts_enabled(env)) {
9d926598 275
9d926598
BS
276 unsigned int i;
277
d532b26c 278 for (i = 15; i > env->psrpil; i--) {
9d926598
BS
279 if (pil & (1 << i)) {
280 int old_interrupt = env->interrupt_index;
d532b26c
IK
281 int new_interrupt = TT_EXTINT | i;
282
283 if (env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt) {
284 CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
285 "current %x >= pending %x\n",
286 env->tl, cpu_tsptr(env)->tt, new_interrupt);
287 } else if (old_interrupt != new_interrupt) {
288 env->interrupt_index = new_interrupt;
289 CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i,
290 old_interrupt, new_interrupt);
9d926598
BS
291 cpu_interrupt(env, CPU_INTERRUPT_HARD);
292 }
293 break;
294 }
295 }
d532b26c
IK
296 } else {
297 CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
298 "current interrupt %x\n",
299 pil, env->pil_in, env->softint, env->interrupt_index);
9d926598
BS
300 }
301}
302
8f4efc55
IK
303static void cpu_kick_irq(CPUState *env)
304{
305 env->halted = 0;
306 cpu_check_irqs(env);
94ad5b00 307 qemu_cpu_kick(env);
8f4efc55
IK
308}
309
9d926598
BS
310static void cpu_set_irq(void *opaque, int irq, int level)
311{
312 CPUState *env = opaque;
313
314 if (level) {
b430a225 315 CPUIRQ_DPRINTF("Raise CPU IRQ %d\n", irq);
9d926598 316 env->pil_in |= 1 << irq;
94ad5b00 317 cpu_kick_irq(env);
9d926598 318 } else {
b430a225 319 CPUIRQ_DPRINTF("Lower CPU IRQ %d\n", irq);
9d926598
BS
320 env->pil_in &= ~(1 << irq);
321 cpu_check_irqs(env);
322 }
323}
324
e87231d4
BS
325typedef struct ResetData {
326 CPUState *env;
44a99354 327 uint64_t prom_addr;
e87231d4
BS
328} ResetData;
329
8f4efc55
IK
330void cpu_put_timer(QEMUFile *f, CPUTimer *s)
331{
332 qemu_put_be32s(f, &s->frequency);
333 qemu_put_be32s(f, &s->disabled);
334 qemu_put_be64s(f, &s->disabled_mask);
335 qemu_put_sbe64s(f, &s->clock_offset);
336
337 qemu_put_timer(f, s->qtimer);
338}
339
340void cpu_get_timer(QEMUFile *f, CPUTimer *s)
341{
342 qemu_get_be32s(f, &s->frequency);
343 qemu_get_be32s(f, &s->disabled);
344 qemu_get_be64s(f, &s->disabled_mask);
345 qemu_get_sbe64s(f, &s->clock_offset);
346
347 qemu_get_timer(f, s->qtimer);
348}
349
350static CPUTimer* cpu_timer_create(const char* name, CPUState *env,
351 QEMUBHFunc *cb, uint32_t frequency,
352 uint64_t disabled_mask)
353{
354 CPUTimer *timer = qemu_mallocz(sizeof (CPUTimer));
355
356 timer->name = name;
357 timer->frequency = frequency;
358 timer->disabled_mask = disabled_mask;
359
360 timer->disabled = 1;
74475455 361 timer->clock_offset = qemu_get_clock_ns(vm_clock);
8f4efc55 362
74475455 363 timer->qtimer = qemu_new_timer_ns(vm_clock, cb, env);
8f4efc55
IK
364
365 return timer;
366}
367
368static void cpu_timer_reset(CPUTimer *timer)
369{
370 timer->disabled = 1;
74475455 371 timer->clock_offset = qemu_get_clock_ns(vm_clock);
8f4efc55
IK
372
373 qemu_del_timer(timer->qtimer);
374}
375
c68ea704
FB
376static void main_cpu_reset(void *opaque)
377{
e87231d4
BS
378 ResetData *s = (ResetData *)opaque;
379 CPUState *env = s->env;
44a99354 380 static unsigned int nr_resets;
20c9f095 381
c68ea704 382 cpu_reset(env);
8f4efc55
IK
383
384 cpu_timer_reset(env->tick);
385 cpu_timer_reset(env->stick);
386 cpu_timer_reset(env->hstick);
387
e87231d4
BS
388 env->gregs[1] = 0; // Memory start
389 env->gregs[2] = ram_size; // Memory size
390 env->gregs[3] = 0; // Machine description XXX
44a99354
BS
391 if (nr_resets++ == 0) {
392 /* Power on reset */
393 env->pc = s->prom_addr + 0x20ULL;
394 } else {
395 env->pc = s->prom_addr + 0x40ULL;
396 }
e87231d4 397 env->npc = env->pc + 4;
20c9f095
BS
398}
399
22548760 400static void tick_irq(void *opaque)
20c9f095
BS
401{
402 CPUState *env = opaque;
403
8f4efc55
IK
404 CPUTimer* timer = env->tick;
405
406 if (timer->disabled) {
407 CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
408 return;
409 } else {
410 CPUIRQ_DPRINTF("tick: fire\n");
8fa211e8 411 }
8f4efc55
IK
412
413 env->softint |= SOFTINT_TIMER;
414 cpu_kick_irq(env);
20c9f095
BS
415}
416
22548760 417static void stick_irq(void *opaque)
20c9f095
BS
418{
419 CPUState *env = opaque;
420
8f4efc55
IK
421 CPUTimer* timer = env->stick;
422
423 if (timer->disabled) {
424 CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
425 return;
426 } else {
427 CPUIRQ_DPRINTF("stick: fire\n");
8fa211e8 428 }
8f4efc55
IK
429
430 env->softint |= SOFTINT_STIMER;
431 cpu_kick_irq(env);
20c9f095
BS
432}
433
22548760 434static void hstick_irq(void *opaque)
20c9f095
BS
435{
436 CPUState *env = opaque;
437
8f4efc55
IK
438 CPUTimer* timer = env->hstick;
439
440 if (timer->disabled) {
441 CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
442 return;
443 } else {
444 CPUIRQ_DPRINTF("hstick: fire\n");
8fa211e8 445 }
8f4efc55
IK
446
447 env->softint |= SOFTINT_STIMER;
448 cpu_kick_irq(env);
449}
450
451static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency)
452{
453 return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency);
454}
455
456static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency)
457{
458 return muldiv64(timer_ticks, frequency, get_ticks_per_sec());
c68ea704
FB
459}
460
8f4efc55 461void cpu_tick_set_count(CPUTimer *timer, uint64_t count)
f4b1a842 462{
8f4efc55
IK
463 uint64_t real_count = count & ~timer->disabled_mask;
464 uint64_t disabled_bit = count & timer->disabled_mask;
465
74475455 466 int64_t vm_clock_offset = qemu_get_clock_ns(vm_clock) -
8f4efc55
IK
467 cpu_to_timer_ticks(real_count, timer->frequency);
468
469 TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n",
470 timer->name, real_count,
471 timer->disabled?"disabled":"enabled", timer);
472
473 timer->disabled = disabled_bit ? 1 : 0;
474 timer->clock_offset = vm_clock_offset;
f4b1a842
BS
475}
476
8f4efc55 477uint64_t cpu_tick_get_count(CPUTimer *timer)
f4b1a842 478{
8f4efc55 479 uint64_t real_count = timer_to_cpu_ticks(
74475455 480 qemu_get_clock_ns(vm_clock) - timer->clock_offset,
8f4efc55
IK
481 timer->frequency);
482
483 TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n",
484 timer->name, real_count,
485 timer->disabled?"disabled":"enabled", timer);
486
487 if (timer->disabled)
488 real_count |= timer->disabled_mask;
489
490 return real_count;
f4b1a842
BS
491}
492
8f4efc55 493void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit)
f4b1a842 494{
74475455 495 int64_t now = qemu_get_clock_ns(vm_clock);
8f4efc55
IK
496
497 uint64_t real_limit = limit & ~timer->disabled_mask;
498 timer->disabled = (limit & timer->disabled_mask) ? 1 : 0;
499
500 int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) +
501 timer->clock_offset;
502
503 if (expires < now) {
504 expires = now + 1;
505 }
506
507 TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
508 "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
509 timer->name, real_limit,
510 timer->disabled?"disabled":"enabled",
511 timer, limit,
512 timer_to_cpu_ticks(now - timer->clock_offset,
513 timer->frequency),
514 timer_to_cpu_ticks(expires - now, timer->frequency));
515
516 if (!real_limit) {
517 TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
518 timer->name);
519 qemu_del_timer(timer->qtimer);
520 } else if (timer->disabled) {
521 qemu_del_timer(timer->qtimer);
522 } else {
523 qemu_mod_timer(timer->qtimer, expires);
524 }
f4b1a842
BS
525}
526
1387fe4a
BS
527static void dummy_isa_irq_handler(void *opaque, int n, int level)
528{
529}
530
c190ea07
BS
531/* EBUS (Eight bit bus) bridge */
532static void
533pci_ebus_init(PCIBus *bus, int devfn)
534{
1387fe4a
BS
535 qemu_irq *isa_irq;
536
53e3c4f9 537 pci_create_simple(bus, devfn, "ebus");
1387fe4a
BS
538 isa_irq = qemu_allocate_irqs(dummy_isa_irq_handler, NULL, 16);
539 isa_bus_irqs(isa_irq);
53e3c4f9 540}
c190ea07 541
81a322d4 542static int
c5e6fb7e 543pci_ebus_init1(PCIDevice *pci_dev)
53e3c4f9 544{
c5e6fb7e
AK
545 EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
546
547 isa_bus_new(&pci_dev->qdev);
548
549 pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
550 pci_dev->config[0x05] = 0x00;
551 pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
552 pci_dev->config[0x07] = 0x03; // status = medium devsel
553 pci_dev->config[0x09] = 0x00; // programming i/f
554 pci_dev->config[0x0D] = 0x0a; // latency_timer
555
556 isa_mmio_setup(&s->bar0, 0x1000000);
557 pci_register_bar_region(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY,
558 &s->bar0);
559 isa_mmio_setup(&s->bar1, 0x800000);
560 pci_register_bar_region(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY,
561 &s->bar1);
81a322d4 562 return 0;
c190ea07
BS
563}
564
53e3c4f9
BS
565static PCIDeviceInfo ebus_info = {
566 .qdev.name = "ebus",
c5e6fb7e 567 .qdev.size = sizeof(EbusState),
53e3c4f9 568 .init = pci_ebus_init1,
e8b36ba9
IY
569 .vendor_id = PCI_VENDOR_ID_SUN,
570 .device_id = PCI_DEVICE_ID_SUN_EBUS,
571 .revision = 0x01,
572 .class_id = PCI_CLASS_BRIDGE_OTHER,
53e3c4f9
BS
573};
574
575static void pci_ebus_register(void)
576{
577 pci_qdev_register(&ebus_info);
578}
579
580device_init(pci_ebus_register);
581
409dbce5
AJ
582static uint64_t translate_prom_address(void *opaque, uint64_t addr)
583{
584 target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque;
585 return addr + *base_addr - PROM_VADDR;
586}
587
1baffa46 588/* Boot PROM (OpenBIOS) */
c227f099 589static void prom_init(target_phys_addr_t addr, const char *bios_name)
1baffa46
BS
590{
591 DeviceState *dev;
592 SysBusDevice *s;
593 char *filename;
594 int ret;
595
596 dev = qdev_create(NULL, "openprom");
e23a1b33 597 qdev_init_nofail(dev);
1baffa46
BS
598 s = sysbus_from_qdev(dev);
599
600 sysbus_mmio_map(s, 0, addr);
601
602 /* load boot prom */
603 if (bios_name == NULL) {
604 bios_name = PROM_FILENAME;
605 }
606 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
607 if (filename) {
409dbce5
AJ
608 ret = load_elf(filename, translate_prom_address, &addr,
609 NULL, NULL, NULL, 1, ELF_MACHINE, 0);
1baffa46
BS
610 if (ret < 0 || ret > PROM_SIZE_MAX) {
611 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
612 }
613 qemu_free(filename);
614 } else {
615 ret = -1;
616 }
617 if (ret < 0 || ret > PROM_SIZE_MAX) {
618 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
619 exit(1);
620 }
621}
622
81a322d4 623static int prom_init1(SysBusDevice *dev)
1baffa46 624{
c227f099 625 ram_addr_t prom_offset;
1baffa46 626
1724f049 627 prom_offset = qemu_ram_alloc(NULL, "sun4u.prom", PROM_SIZE_MAX);
1baffa46 628 sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
81a322d4 629 return 0;
1baffa46
BS
630}
631
632static SysBusDeviceInfo prom_info = {
633 .init = prom_init1,
634 .qdev.name = "openprom",
635 .qdev.size = sizeof(SysBusDevice),
636 .qdev.props = (Property[]) {
637 {/* end of property list */}
638 }
639};
640
641static void prom_register_devices(void)
642{
643 sysbus_register_withprop(&prom_info);
644}
645
646device_init(prom_register_devices);
647
bda42033
BS
648
649typedef struct RamDevice
650{
651 SysBusDevice busdev;
04843626 652 uint64_t size;
bda42033
BS
653} RamDevice;
654
655/* System RAM */
81a322d4 656static int ram_init1(SysBusDevice *dev)
bda42033 657{
c227f099 658 ram_addr_t RAM_size, ram_offset;
bda42033
BS
659 RamDevice *d = FROM_SYSBUS(RamDevice, dev);
660
661 RAM_size = d->size;
662
1724f049 663 ram_offset = qemu_ram_alloc(NULL, "sun4u.ram", RAM_size);
bda42033 664 sysbus_init_mmio(dev, RAM_size, ram_offset);
81a322d4 665 return 0;
bda42033
BS
666}
667
c227f099 668static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size)
bda42033
BS
669{
670 DeviceState *dev;
671 SysBusDevice *s;
672 RamDevice *d;
673
674 /* allocate RAM */
675 dev = qdev_create(NULL, "memory");
676 s = sysbus_from_qdev(dev);
677
678 d = FROM_SYSBUS(RamDevice, s);
679 d->size = RAM_size;
e23a1b33 680 qdev_init_nofail(dev);
bda42033
BS
681
682 sysbus_mmio_map(s, 0, addr);
683}
684
685static SysBusDeviceInfo ram_info = {
686 .init = ram_init1,
687 .qdev.name = "memory",
688 .qdev.size = sizeof(RamDevice),
689 .qdev.props = (Property[]) {
32a7ee98
GH
690 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
691 DEFINE_PROP_END_OF_LIST(),
bda42033
BS
692 }
693};
694
695static void ram_register_devices(void)
696{
697 sysbus_register_withprop(&ram_info);
698}
699
700device_init(ram_register_devices);
701
7b833f5b 702static CPUState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
3475187d 703{
c68ea704 704 CPUState *env;
e87231d4 705 ResetData *reset_info;
3475187d 706
8f4efc55
IK
707 uint32_t tick_frequency = 100*1000000;
708 uint32_t stick_frequency = 100*1000000;
709 uint32_t hstick_frequency = 100*1000000;
710
c7ba218d
BS
711 if (!cpu_model)
712 cpu_model = hwdef->default_cpu_model;
aaed909a
FB
713 env = cpu_init(cpu_model);
714 if (!env) {
62724a37
BS
715 fprintf(stderr, "Unable to find Sparc CPU definition\n");
716 exit(1);
717 }
20c9f095 718
8f4efc55
IK
719 env->tick = cpu_timer_create("tick", env, tick_irq,
720 tick_frequency, TICK_NPT_MASK);
721
722 env->stick = cpu_timer_create("stick", env, stick_irq,
723 stick_frequency, TICK_INT_DIS);
20c9f095 724
8f4efc55
IK
725 env->hstick = cpu_timer_create("hstick", env, hstick_irq,
726 hstick_frequency, TICK_INT_DIS);
e87231d4
BS
727
728 reset_info = qemu_mallocz(sizeof(ResetData));
729 reset_info->env = env;
44a99354 730 reset_info->prom_addr = hwdef->prom_addr;
a08d4367 731 qemu_register_reset(main_cpu_reset, reset_info);
c68ea704 732
7b833f5b
BS
733 return env;
734}
735
c227f099 736static void sun4uv_init(ram_addr_t RAM_size,
7b833f5b
BS
737 const char *boot_devices,
738 const char *kernel_filename, const char *kernel_cmdline,
739 const char *initrd_filename, const char *cpu_model,
740 const struct hwdef *hwdef)
741{
742 CPUState *env;
43a34704 743 M48t59State *nvram;
7b833f5b
BS
744 unsigned int i;
745 long initrd_size, kernel_size;
746 PCIBus *pci_bus, *pci_bus2, *pci_bus3;
747 qemu_irq *irq;
f455e98c 748 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
fd8014e1 749 DriveInfo *fd[MAX_FD];
7b833f5b
BS
750 void *fw_cfg;
751
7b833f5b
BS
752 /* init CPUs */
753 env = cpu_devinit(cpu_model, hwdef);
754
bda42033
BS
755 /* set up devices */
756 ram_init(0, RAM_size);
3475187d 757
1baffa46 758 prom_init(hwdef->prom_addr, bios_name);
3475187d 759
7d55273f
IK
760
761 irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
762 pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, irq, &pci_bus2,
c190ea07 763 &pci_bus3);
d63baf92 764 isa_mem_base = APB_PCI_IO_BASE;
78895427 765 pci_vga_init(pci_bus);
83469015 766
c190ea07
BS
767 // XXX Should be pci_bus3
768 pci_ebus_init(pci_bus, -1);
769
e87231d4
BS
770 i = 0;
771 if (hwdef->console_serial_base) {
772 serial_mm_init(hwdef->console_serial_base, 0, NULL, 115200,
2d48377a 773 serial_hds[i], 1, 1);
e87231d4
BS
774 i++;
775 }
776 for(; i < MAX_SERIAL_PORTS; i++) {
83469015 777 if (serial_hds[i]) {
ac0be998 778 serial_isa_init(i, serial_hds[i]);
83469015
FB
779 }
780 }
781
782 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
783 if (parallel_hds[i]) {
021f0674 784 parallel_init(i, parallel_hds[i]);
83469015
FB
785 }
786 }
787
cb457d76 788 for(i = 0; i < nb_nics; i++)
07caea31 789 pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
83469015 790
75717903 791 ide_drive_get(hd, MAX_IDE_BUS);
e4bcb14c 792
3b898dda
BS
793 pci_cmd646_ide_init(pci_bus, hd, 1);
794
2e15e23b 795 isa_create_simple("i8042");
e4bcb14c 796 for(i = 0; i < MAX_FD; i++) {
fd8014e1 797 fd[i] = drive_get(IF_FLOPPY, 0, i);
e4bcb14c 798 }
86c86157 799 fdctrl_init_isa(fd);
f80237d4 800 nvram = m48t59_init_isa(0x0074, NVRAM_SIZE, 59);
636aa70a
BS
801
802 initrd_size = 0;
803 kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename,
804 ram_size, &initrd_size);
805
22548760 806 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
0d31cb99
BS
807 KERNEL_LOAD_ADDR, kernel_size,
808 kernel_cmdline,
809 INITRD_LOAD_ADDR, initrd_size,
810 /* XXX: need an option to load a NVRAM image */
811 0,
812 graphic_width, graphic_height, graphic_depth,
813 (uint8_t *)&nd_table[0].macaddr);
83469015 814
3cce6243
BS
815 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
816 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
817 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
818 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
513f789f
BS
819 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
820 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
821 if (kernel_cmdline) {
9c9b0512
BS
822 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
823 strlen(kernel_cmdline) + 1);
6bb4ca57
BS
824 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
825 (uint8_t*)strdup(kernel_cmdline),
826 strlen(kernel_cmdline) + 1);
513f789f 827 } else {
9c9b0512 828 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f
BS
829 }
830 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
831 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
832 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]);
7589690c
BS
833
834 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
835 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
836 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
837
513f789f 838 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
3475187d
FB
839}
840
905fdcb5
BS
841enum {
842 sun4u_id = 0,
843 sun4v_id = 64,
e87231d4 844 niagara_id,
905fdcb5
BS
845};
846
c7ba218d
BS
847static const struct hwdef hwdefs[] = {
848 /* Sun4u generic PC-like machine */
849 {
5910b047 850 .default_cpu_model = "TI UltraSparc IIi",
905fdcb5 851 .machine_id = sun4u_id,
e87231d4
BS
852 .prom_addr = 0x1fff0000000ULL,
853 .console_serial_base = 0,
c7ba218d
BS
854 },
855 /* Sun4v generic PC-like machine */
856 {
857 .default_cpu_model = "Sun UltraSparc T1",
905fdcb5 858 .machine_id = sun4v_id,
e87231d4
BS
859 .prom_addr = 0x1fff0000000ULL,
860 .console_serial_base = 0,
861 },
862 /* Sun4v generic Niagara machine */
863 {
864 .default_cpu_model = "Sun UltraSparc T1",
865 .machine_id = niagara_id,
866 .prom_addr = 0xfff0000000ULL,
867 .console_serial_base = 0xfff0c2c000ULL,
c7ba218d
BS
868 },
869};
870
871/* Sun4u hardware initialisation */
c227f099 872static void sun4u_init(ram_addr_t RAM_size,
3023f332 873 const char *boot_devices,
c7ba218d
BS
874 const char *kernel_filename, const char *kernel_cmdline,
875 const char *initrd_filename, const char *cpu_model)
876{
fbe1b595 877 sun4uv_init(RAM_size, boot_devices, kernel_filename,
c7ba218d
BS
878 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
879}
880
881/* Sun4v hardware initialisation */
c227f099 882static void sun4v_init(ram_addr_t RAM_size,
3023f332 883 const char *boot_devices,
c7ba218d
BS
884 const char *kernel_filename, const char *kernel_cmdline,
885 const char *initrd_filename, const char *cpu_model)
886{
fbe1b595 887 sun4uv_init(RAM_size, boot_devices, kernel_filename,
c7ba218d
BS
888 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
889}
890
e87231d4 891/* Niagara hardware initialisation */
c227f099 892static void niagara_init(ram_addr_t RAM_size,
3023f332 893 const char *boot_devices,
e87231d4
BS
894 const char *kernel_filename, const char *kernel_cmdline,
895 const char *initrd_filename, const char *cpu_model)
896{
fbe1b595 897 sun4uv_init(RAM_size, boot_devices, kernel_filename,
e87231d4
BS
898 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
899}
900
f80f9ec9 901static QEMUMachine sun4u_machine = {
66de733b
BS
902 .name = "sun4u",
903 .desc = "Sun4u platform",
904 .init = sun4u_init,
1bcee014 905 .max_cpus = 1, // XXX for now
0c257437 906 .is_default = 1,
3475187d 907};
c7ba218d 908
f80f9ec9 909static QEMUMachine sun4v_machine = {
66de733b
BS
910 .name = "sun4v",
911 .desc = "Sun4v platform",
912 .init = sun4v_init,
1bcee014 913 .max_cpus = 1, // XXX for now
c7ba218d 914};
e87231d4 915
f80f9ec9 916static QEMUMachine niagara_machine = {
e87231d4
BS
917 .name = "Niagara",
918 .desc = "Sun4v platform, Niagara",
919 .init = niagara_init,
1bcee014 920 .max_cpus = 1, // XXX for now
e87231d4 921};
f80f9ec9
AL
922
923static void sun4u_machine_init(void)
924{
925 qemu_register_machine(&sun4u_machine);
926 qemu_register_machine(&sun4v_machine);
927 qemu_register_machine(&niagara_machine);
928}
929
930machine_init(sun4u_machine_init);