]> git.proxmox.com Git - mirror_qemu.git/blame - softmmu/memory.c
hostmem-file: add offset option
[mirror_qemu.git] / softmmu / memory.c
CommitLineData
093bc2cd
AK
1/*
2 * Physical memory management
3 *
4 * Copyright 2011 Red Hat, Inc. and/or its affiliates
5 *
6 * Authors:
7 * Avi Kivity <avi@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
6b620ca3
PB
12 * Contributions after 2012-01-13 are licensed under the terms of the
13 * GNU GPL, version 2 or (at your option) any later version.
093bc2cd
AK
14 */
15
d38ea87a 16#include "qemu/osdep.h"
21786c7e 17#include "qemu/log.h"
da34e65c 18#include "qapi/error.h"
022c62cb 19#include "exec/memory.h"
409ddd01 20#include "qapi/visitor.h"
1de7afc9 21#include "qemu/bitops.h"
8c56c1a5 22#include "qemu/error-report.h"
db725815 23#include "qemu/main-loop.h"
b6b71cb5 24#include "qemu/qemu-print.h"
2c9b15ca 25#include "qom/object.h"
8b7a5507 26#include "trace.h"
093bc2cd 27
022c62cb 28#include "exec/memory-internal.h"
220c3ebd 29#include "exec/ram_addr.h"
8c56c1a5 30#include "sysemu/kvm.h"
54d31236 31#include "sysemu/runstate.h"
14a48c1d 32#include "sysemu/tcg.h"
940e43aa 33#include "qemu/accel.h"
8072aae3 34#include "hw/boards.h"
b08199c6 35#include "migration/vmstate.h"
baa44bce 36#include "exec/address-spaces.h"
67d95c15 37
d197063f
PB
38//#define DEBUG_UNASSIGNED
39
22bde714
JK
40static unsigned memory_region_transaction_depth;
41static bool memory_region_update_pending;
4dc56152 42static bool ioeventfd_update_pending;
63b41db4 43unsigned int global_dirty_tracking;
7664e80c 44
eae3eb3e 45static QTAILQ_HEAD(, MemoryListener) memory_listeners
72e22d2f 46 = QTAILQ_HEAD_INITIALIZER(memory_listeners);
4ef4db86 47
0d673e36
AK
48static QTAILQ_HEAD(, AddressSpace) address_spaces
49 = QTAILQ_HEAD_INITIALIZER(address_spaces);
50
967dc9b1
AK
51static GHashTable *flat_views;
52
093bc2cd
AK
53typedef struct AddrRange AddrRange;
54
8417cebf 55/*
c9cdaa3a 56 * Note that signed integers are needed for negative offsetting in aliases
8417cebf
AK
57 * (large MemoryRegion::alias_offset).
58 */
093bc2cd 59struct AddrRange {
08dafab4
AK
60 Int128 start;
61 Int128 size;
093bc2cd
AK
62};
63
08dafab4 64static AddrRange addrrange_make(Int128 start, Int128 size)
093bc2cd
AK
65{
66 return (AddrRange) { start, size };
67}
68
69static bool addrrange_equal(AddrRange r1, AddrRange r2)
70{
08dafab4 71 return int128_eq(r1.start, r2.start) && int128_eq(r1.size, r2.size);
093bc2cd
AK
72}
73
08dafab4 74static Int128 addrrange_end(AddrRange r)
093bc2cd 75{
08dafab4 76 return int128_add(r.start, r.size);
093bc2cd
AK
77}
78
08dafab4 79static AddrRange addrrange_shift(AddrRange range, Int128 delta)
093bc2cd 80{
08dafab4 81 int128_addto(&range.start, delta);
093bc2cd
AK
82 return range;
83}
84
08dafab4
AK
85static bool addrrange_contains(AddrRange range, Int128 addr)
86{
87 return int128_ge(addr, range.start)
88 && int128_lt(addr, addrrange_end(range));
89}
90
093bc2cd
AK
91static bool addrrange_intersects(AddrRange r1, AddrRange r2)
92{
08dafab4
AK
93 return addrrange_contains(r1, r2.start)
94 || addrrange_contains(r2, r1.start);
093bc2cd
AK
95}
96
97static AddrRange addrrange_intersection(AddrRange r1, AddrRange r2)
98{
08dafab4
AK
99 Int128 start = int128_max(r1.start, r2.start);
100 Int128 end = int128_min(addrrange_end(r1), addrrange_end(r2));
101 return addrrange_make(start, int128_sub(end, start));
093bc2cd
AK
102}
103
0e0d36b4
AK
104enum ListenerDirection { Forward, Reverse };
105
7376e582 106#define MEMORY_LISTENER_CALL_GLOBAL(_callback, _direction, _args...) \
0e0d36b4
AK
107 do { \
108 MemoryListener *_listener; \
109 \
110 switch (_direction) { \
111 case Forward: \
112 QTAILQ_FOREACH(_listener, &memory_listeners, link) { \
975aefe0
AK
113 if (_listener->_callback) { \
114 _listener->_callback(_listener, ##_args); \
115 } \
0e0d36b4
AK
116 } \
117 break; \
118 case Reverse: \
eae3eb3e 119 QTAILQ_FOREACH_REVERSE(_listener, &memory_listeners, link) { \
975aefe0
AK
120 if (_listener->_callback) { \
121 _listener->_callback(_listener, ##_args); \
122 } \
0e0d36b4
AK
123 } \
124 break; \
125 default: \
126 abort(); \
127 } \
128 } while (0)
129
9a54635d 130#define MEMORY_LISTENER_CALL(_as, _callback, _direction, _section, _args...) \
7376e582
AK
131 do { \
132 MemoryListener *_listener; \
133 \
134 switch (_direction) { \
135 case Forward: \
eae3eb3e 136 QTAILQ_FOREACH(_listener, &(_as)->listeners, link_as) { \
9a54635d 137 if (_listener->_callback) { \
7376e582
AK
138 _listener->_callback(_listener, _section, ##_args); \
139 } \
140 } \
141 break; \
142 case Reverse: \
eae3eb3e 143 QTAILQ_FOREACH_REVERSE(_listener, &(_as)->listeners, link_as) { \
9a54635d 144 if (_listener->_callback) { \
7376e582
AK
145 _listener->_callback(_listener, _section, ##_args); \
146 } \
147 } \
148 break; \
149 default: \
150 abort(); \
151 } \
152 } while (0)
153
dfde4e6e 154/* No need to ref/unref .mr, the FlatRange keeps it alive. */
b2dfd71c 155#define MEMORY_LISTENER_UPDATE_REGION(fr, as, dir, callback, _args...) \
9c1f8f44 156 do { \
16620684
AK
157 MemoryRegionSection mrs = section_from_flat_range(fr, \
158 address_space_to_flatview(as)); \
9a54635d 159 MEMORY_LISTENER_CALL(as, callback, dir, &mrs, ##_args); \
9c1f8f44 160 } while(0)
0e0d36b4 161
093bc2cd
AK
162struct CoalescedMemoryRange {
163 AddrRange addr;
164 QTAILQ_ENTRY(CoalescedMemoryRange) link;
165};
166
3e9d69e7
AK
167struct MemoryRegionIoeventfd {
168 AddrRange addr;
169 bool match_data;
170 uint64_t data;
753d5e14 171 EventNotifier *e;
3e9d69e7
AK
172};
173
73bb753d
TB
174static bool memory_region_ioeventfd_before(MemoryRegionIoeventfd *a,
175 MemoryRegionIoeventfd *b)
3e9d69e7 176{
73bb753d 177 if (int128_lt(a->addr.start, b->addr.start)) {
3e9d69e7 178 return true;
73bb753d 179 } else if (int128_gt(a->addr.start, b->addr.start)) {
3e9d69e7 180 return false;
73bb753d 181 } else if (int128_lt(a->addr.size, b->addr.size)) {
3e9d69e7 182 return true;
73bb753d 183 } else if (int128_gt(a->addr.size, b->addr.size)) {
3e9d69e7 184 return false;
73bb753d 185 } else if (a->match_data < b->match_data) {
3e9d69e7 186 return true;
73bb753d 187 } else if (a->match_data > b->match_data) {
3e9d69e7 188 return false;
73bb753d
TB
189 } else if (a->match_data) {
190 if (a->data < b->data) {
3e9d69e7 191 return true;
73bb753d 192 } else if (a->data > b->data) {
3e9d69e7
AK
193 return false;
194 }
195 }
73bb753d 196 if (a->e < b->e) {
3e9d69e7 197 return true;
73bb753d 198 } else if (a->e > b->e) {
3e9d69e7
AK
199 return false;
200 }
201 return false;
202}
203
73bb753d
TB
204static bool memory_region_ioeventfd_equal(MemoryRegionIoeventfd *a,
205 MemoryRegionIoeventfd *b)
3e9d69e7 206{
e6ffd757
EA
207 if (int128_eq(a->addr.start, b->addr.start) &&
208 (!int128_nz(a->addr.size) || !int128_nz(b->addr.size) ||
209 (int128_eq(a->addr.size, b->addr.size) &&
210 (a->match_data == b->match_data) &&
211 ((a->match_data && (a->data == b->data)) || !a->match_data) &&
212 (a->e == b->e))))
213 return true;
214
215 return false;
3e9d69e7
AK
216}
217
093bc2cd
AK
218/* Range of memory in the global map. Addresses are absolute. */
219struct FlatRange {
220 MemoryRegion *mr;
a8170e5e 221 hwaddr offset_in_region;
093bc2cd 222 AddrRange addr;
5a583347 223 uint8_t dirty_log_mask;
b138e654 224 bool romd_mode;
fb1cd6f9 225 bool readonly;
c26763f8 226 bool nonvolatile;
093bc2cd
AK
227};
228
093bc2cd
AK
229#define FOR_EACH_FLAT_RANGE(var, view) \
230 for (var = (view)->ranges; var < (view)->ranges + (view)->nr; ++var)
231
9c1f8f44 232static inline MemoryRegionSection
16620684 233section_from_flat_range(FlatRange *fr, FlatView *fv)
9c1f8f44
PB
234{
235 return (MemoryRegionSection) {
236 .mr = fr->mr,
16620684 237 .fv = fv,
9c1f8f44
PB
238 .offset_within_region = fr->offset_in_region,
239 .size = fr->addr.size,
240 .offset_within_address_space = int128_get64(fr->addr.start),
241 .readonly = fr->readonly,
c26763f8 242 .nonvolatile = fr->nonvolatile,
9c1f8f44
PB
243 };
244}
245
093bc2cd
AK
246static bool flatrange_equal(FlatRange *a, FlatRange *b)
247{
248 return a->mr == b->mr
249 && addrrange_equal(a->addr, b->addr)
d0a9b5bc 250 && a->offset_in_region == b->offset_in_region
b138e654 251 && a->romd_mode == b->romd_mode
c26763f8
MAL
252 && a->readonly == b->readonly
253 && a->nonvolatile == b->nonvolatile;
093bc2cd
AK
254}
255
89c177bb 256static FlatView *flatview_new(MemoryRegion *mr_root)
093bc2cd 257{
cc94cd6d
AK
258 FlatView *view;
259
260 view = g_new0(FlatView, 1);
856d7245 261 view->ref = 1;
89c177bb
AK
262 view->root = mr_root;
263 memory_region_ref(mr_root);
02d9651d 264 trace_flatview_new(view, mr_root);
cc94cd6d
AK
265
266 return view;
093bc2cd
AK
267}
268
269/* Insert a range into a given position. Caller is responsible for maintaining
270 * sorting order.
271 */
272static void flatview_insert(FlatView *view, unsigned pos, FlatRange *range)
273{
274 if (view->nr == view->nr_allocated) {
275 view->nr_allocated = MAX(2 * view->nr, 10);
7267c094 276 view->ranges = g_realloc(view->ranges,
093bc2cd
AK
277 view->nr_allocated * sizeof(*view->ranges));
278 }
279 memmove(view->ranges + pos + 1, view->ranges + pos,
280 (view->nr - pos) * sizeof(FlatRange));
281 view->ranges[pos] = *range;
dfde4e6e 282 memory_region_ref(range->mr);
093bc2cd
AK
283 ++view->nr;
284}
285
286static void flatview_destroy(FlatView *view)
287{
dfde4e6e
PB
288 int i;
289
02d9651d 290 trace_flatview_destroy(view, view->root);
66a6df1d
AK
291 if (view->dispatch) {
292 address_space_dispatch_free(view->dispatch);
293 }
dfde4e6e
PB
294 for (i = 0; i < view->nr; i++) {
295 memory_region_unref(view->ranges[i].mr);
296 }
7267c094 297 g_free(view->ranges);
89c177bb 298 memory_region_unref(view->root);
a9a0c06d 299 g_free(view);
093bc2cd
AK
300}
301
447b0d0b 302static bool flatview_ref(FlatView *view)
856d7245 303{
d73415a3 304 return qatomic_fetch_inc_nonzero(&view->ref) > 0;
856d7245
PB
305}
306
48564041 307void flatview_unref(FlatView *view)
856d7245 308{
d73415a3 309 if (qatomic_fetch_dec(&view->ref) == 1) {
02d9651d 310 trace_flatview_destroy_rcu(view, view->root);
092aa2fc 311 assert(view->root);
66a6df1d 312 call_rcu(view, flatview_destroy, rcu);
856d7245
PB
313 }
314}
315
3d8e6bf9
AK
316static bool can_merge(FlatRange *r1, FlatRange *r2)
317{
08dafab4 318 return int128_eq(addrrange_end(r1->addr), r2->addr.start)
3d8e6bf9 319 && r1->mr == r2->mr
08dafab4
AK
320 && int128_eq(int128_add(int128_make64(r1->offset_in_region),
321 r1->addr.size),
322 int128_make64(r2->offset_in_region))
d0a9b5bc 323 && r1->dirty_log_mask == r2->dirty_log_mask
b138e654 324 && r1->romd_mode == r2->romd_mode
c26763f8
MAL
325 && r1->readonly == r2->readonly
326 && r1->nonvolatile == r2->nonvolatile;
3d8e6bf9
AK
327}
328
8508e024 329/* Attempt to simplify a view by merging adjacent ranges */
3d8e6bf9
AK
330static void flatview_simplify(FlatView *view)
331{
838ec117 332 unsigned i, j, k;
3d8e6bf9
AK
333
334 i = 0;
335 while (i < view->nr) {
336 j = i + 1;
337 while (j < view->nr
338 && can_merge(&view->ranges[j-1], &view->ranges[j])) {
08dafab4 339 int128_addto(&view->ranges[i].addr.size, view->ranges[j].addr.size);
3d8e6bf9
AK
340 ++j;
341 }
342 ++i;
838ec117
KW
343 for (k = i; k < j; k++) {
344 memory_region_unref(view->ranges[k].mr);
345 }
3d8e6bf9
AK
346 memmove(&view->ranges[i], &view->ranges[j],
347 (view->nr - j) * sizeof(view->ranges[j]));
348 view->nr -= j - i;
349 }
350}
351
e7342aa3
PB
352static bool memory_region_big_endian(MemoryRegion *mr)
353{
ee3eb3a7 354#if TARGET_BIG_ENDIAN
e7342aa3
PB
355 return mr->ops->endianness != DEVICE_LITTLE_ENDIAN;
356#else
357 return mr->ops->endianness == DEVICE_BIG_ENDIAN;
358#endif
359}
360
9bf825bf 361static void adjust_endianness(MemoryRegion *mr, uint64_t *data, MemOp op)
e11ef3d1 362{
9bf825bf
TN
363 if ((op & MO_BSWAP) != devend_memop(mr->ops->endianness)) {
364 switch (op & MO_SIZE) {
365 case MO_8:
e11ef3d1 366 break;
9bf825bf 367 case MO_16:
e11ef3d1
PB
368 *data = bswap16(*data);
369 break;
9bf825bf 370 case MO_32:
e11ef3d1
PB
371 *data = bswap32(*data);
372 break;
9bf825bf 373 case MO_64:
e11ef3d1
PB
374 *data = bswap64(*data);
375 break;
376 default:
9bf825bf 377 g_assert_not_reached();
e11ef3d1
PB
378 }
379 }
380}
381
3c754a93 382static inline void memory_region_shift_read_access(uint64_t *value,
98f52cdb 383 signed shift,
3c754a93
PMD
384 uint64_t mask,
385 uint64_t tmp)
386{
98f52cdb
PMD
387 if (shift >= 0) {
388 *value |= (tmp & mask) << shift;
389 } else {
390 *value |= (tmp & mask) >> -shift;
391 }
3c754a93
PMD
392}
393
394static inline uint64_t memory_region_shift_write_access(uint64_t *value,
98f52cdb 395 signed shift,
3c754a93
PMD
396 uint64_t mask)
397{
98f52cdb
PMD
398 uint64_t tmp;
399
400 if (shift >= 0) {
401 tmp = (*value >> shift) & mask;
402 } else {
403 tmp = (*value << -shift) & mask;
404 }
405
406 return tmp;
3c754a93
PMD
407}
408
4779dc1d
HB
409static hwaddr memory_region_to_absolute_addr(MemoryRegion *mr, hwaddr offset)
410{
411 MemoryRegion *root;
412 hwaddr abs_addr = offset;
413
414 abs_addr += mr->addr;
415 for (root = mr; root->container; ) {
416 root = root->container;
417 abs_addr += root->addr;
418 }
419
420 return abs_addr;
421}
422
5a68be94
HB
423static int get_cpu_index(void)
424{
425 if (current_cpu) {
426 return current_cpu->cpu_index;
427 }
428 return -1;
429}
430
cc05c43a 431static MemTxResult memory_region_read_accessor(MemoryRegion *mr,
ce5d2f33
PB
432 hwaddr addr,
433 uint64_t *value,
434 unsigned size,
98f52cdb 435 signed shift,
cc05c43a
PM
436 uint64_t mask,
437 MemTxAttrs attrs)
ce5d2f33 438{
ce5d2f33
PB
439 uint64_t tmp;
440
cc05c43a 441 tmp = mr->ops->read(mr->opaque, addr, size);
23d92d68 442 if (mr->subpage) {
5a68be94 443 trace_memory_region_subpage_read(get_cpu_index(), mr, addr, tmp, size);
380ea843 444 } else if (trace_event_get_state_backends(TRACE_MEMORY_REGION_OPS_READ)) {
4779dc1d 445 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
9bb54054
PMD
446 trace_memory_region_ops_read(get_cpu_index(), mr, abs_addr, tmp, size,
447 memory_region_name(mr));
23d92d68 448 }
3c754a93 449 memory_region_shift_read_access(value, shift, mask, tmp);
cc05c43a 450 return MEMTX_OK;
ce5d2f33
PB
451}
452
cc05c43a
PM
453static MemTxResult memory_region_read_with_attrs_accessor(MemoryRegion *mr,
454 hwaddr addr,
455 uint64_t *value,
456 unsigned size,
98f52cdb 457 signed shift,
cc05c43a
PM
458 uint64_t mask,
459 MemTxAttrs attrs)
164a4dcd 460{
cc05c43a
PM
461 uint64_t tmp = 0;
462 MemTxResult r;
164a4dcd 463
cc05c43a 464 r = mr->ops->read_with_attrs(mr->opaque, addr, &tmp, size, attrs);
23d92d68 465 if (mr->subpage) {
5a68be94 466 trace_memory_region_subpage_read(get_cpu_index(), mr, addr, tmp, size);
380ea843 467 } else if (trace_event_get_state_backends(TRACE_MEMORY_REGION_OPS_READ)) {
4779dc1d 468 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
9bb54054
PMD
469 trace_memory_region_ops_read(get_cpu_index(), mr, abs_addr, tmp, size,
470 memory_region_name(mr));
23d92d68 471 }
3c754a93 472 memory_region_shift_read_access(value, shift, mask, tmp);
cc05c43a 473 return r;
164a4dcd
AK
474}
475
cc05c43a
PM
476static MemTxResult memory_region_write_accessor(MemoryRegion *mr,
477 hwaddr addr,
478 uint64_t *value,
479 unsigned size,
98f52cdb 480 signed shift,
cc05c43a
PM
481 uint64_t mask,
482 MemTxAttrs attrs)
164a4dcd 483{
3c754a93 484 uint64_t tmp = memory_region_shift_write_access(value, shift, mask);
164a4dcd 485
23d92d68 486 if (mr->subpage) {
5a68be94 487 trace_memory_region_subpage_write(get_cpu_index(), mr, addr, tmp, size);
380ea843 488 } else if (trace_event_get_state_backends(TRACE_MEMORY_REGION_OPS_WRITE)) {
4779dc1d 489 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
9bb54054
PMD
490 trace_memory_region_ops_write(get_cpu_index(), mr, abs_addr, tmp, size,
491 memory_region_name(mr));
23d92d68 492 }
164a4dcd 493 mr->ops->write(mr->opaque, addr, tmp, size);
cc05c43a 494 return MEMTX_OK;
164a4dcd
AK
495}
496
cc05c43a
PM
497static MemTxResult memory_region_write_with_attrs_accessor(MemoryRegion *mr,
498 hwaddr addr,
499 uint64_t *value,
500 unsigned size,
98f52cdb 501 signed shift,
cc05c43a
PM
502 uint64_t mask,
503 MemTxAttrs attrs)
504{
3c754a93 505 uint64_t tmp = memory_region_shift_write_access(value, shift, mask);
cc05c43a 506
23d92d68 507 if (mr->subpage) {
5a68be94 508 trace_memory_region_subpage_write(get_cpu_index(), mr, addr, tmp, size);
380ea843 509 } else if (trace_event_get_state_backends(TRACE_MEMORY_REGION_OPS_WRITE)) {
4779dc1d 510 hwaddr abs_addr = memory_region_to_absolute_addr(mr, addr);
9bb54054
PMD
511 trace_memory_region_ops_write(get_cpu_index(), mr, abs_addr, tmp, size,
512 memory_region_name(mr));
23d92d68 513 }
cc05c43a
PM
514 return mr->ops->write_with_attrs(mr->opaque, addr, tmp, size, attrs);
515}
516
517static MemTxResult access_with_adjusted_size(hwaddr addr,
164a4dcd
AK
518 uint64_t *value,
519 unsigned size,
520 unsigned access_size_min,
521 unsigned access_size_max,
05e015f7
KF
522 MemTxResult (*access_fn)
523 (MemoryRegion *mr,
524 hwaddr addr,
525 uint64_t *value,
526 unsigned size,
98f52cdb 527 signed shift,
05e015f7
KF
528 uint64_t mask,
529 MemTxAttrs attrs),
cc05c43a
PM
530 MemoryRegion *mr,
531 MemTxAttrs attrs)
164a4dcd
AK
532{
533 uint64_t access_mask;
534 unsigned access_size;
535 unsigned i;
cc05c43a 536 MemTxResult r = MEMTX_OK;
3884bf64 537 bool reentrancy_guard_applied = false;
164a4dcd
AK
538
539 if (!access_size_min) {
540 access_size_min = 1;
541 }
542 if (!access_size_max) {
543 access_size_max = 4;
544 }
ce5d2f33 545
a2e1753b
AB
546 /* Do not allow more than one simultaneous access to a device's IO Regions */
547 if (mr->dev && !mr->disable_reentrancy_guard &&
548 !mr->ram_device && !mr->ram && !mr->rom_device && !mr->readonly) {
549 if (mr->dev->mem_reentrancy_guard.engaged_in_io) {
550 warn_report_once("Blocked re-entrant IO on MemoryRegion: "
551 "%s at addr: 0x%" HWADDR_PRIX,
552 memory_region_name(mr), addr);
553 return MEMTX_ACCESS_ERROR;
554 }
555 mr->dev->mem_reentrancy_guard.engaged_in_io = true;
3884bf64 556 reentrancy_guard_applied = true;
a2e1753b
AB
557 }
558
ce5d2f33 559 /* FIXME: support unaligned access? */
164a4dcd 560 access_size = MAX(MIN(size, access_size_max), access_size_min);
36960b4d 561 access_mask = MAKE_64BIT_MASK(0, access_size * 8);
e7342aa3
PB
562 if (memory_region_big_endian(mr)) {
563 for (i = 0; i < size; i += access_size) {
05e015f7 564 r |= access_fn(mr, addr + i, value, access_size,
cc05c43a 565 (size - access_size - i) * 8, access_mask, attrs);
e7342aa3
PB
566 }
567 } else {
568 for (i = 0; i < size; i += access_size) {
05e015f7 569 r |= access_fn(mr, addr + i, value, access_size, i * 8,
cc05c43a 570 access_mask, attrs);
e7342aa3 571 }
164a4dcd 572 }
3884bf64 573 if (mr->dev && reentrancy_guard_applied) {
a2e1753b
AB
574 mr->dev->mem_reentrancy_guard.engaged_in_io = false;
575 }
cc05c43a 576 return r;
164a4dcd
AK
577}
578
e2177955
AK
579static AddressSpace *memory_region_to_address_space(MemoryRegion *mr)
580{
0d673e36
AK
581 AddressSpace *as;
582
feca4ac1
PB
583 while (mr->container) {
584 mr = mr->container;
e2177955 585 }
0d673e36
AK
586 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
587 if (mr == as->root) {
588 return as;
589 }
e2177955 590 }
eed2bacf 591 return NULL;
e2177955
AK
592}
593
093bc2cd
AK
594/* Render a memory region into the global view. Ranges in @view obscure
595 * ranges in @mr.
596 */
597static void render_memory_region(FlatView *view,
598 MemoryRegion *mr,
08dafab4 599 Int128 base,
fb1cd6f9 600 AddrRange clip,
c26763f8
MAL
601 bool readonly,
602 bool nonvolatile)
093bc2cd
AK
603{
604 MemoryRegion *subregion;
605 unsigned i;
a8170e5e 606 hwaddr offset_in_region;
08dafab4
AK
607 Int128 remain;
608 Int128 now;
093bc2cd
AK
609 FlatRange fr;
610 AddrRange tmp;
611
6bba19ba
AK
612 if (!mr->enabled) {
613 return;
614 }
615
08dafab4 616 int128_addto(&base, int128_make64(mr->addr));
fb1cd6f9 617 readonly |= mr->readonly;
c26763f8 618 nonvolatile |= mr->nonvolatile;
093bc2cd
AK
619
620 tmp = addrrange_make(base, mr->size);
621
622 if (!addrrange_intersects(tmp, clip)) {
623 return;
624 }
625
626 clip = addrrange_intersection(tmp, clip);
627
628 if (mr->alias) {
08dafab4
AK
629 int128_subfrom(&base, int128_make64(mr->alias->addr));
630 int128_subfrom(&base, int128_make64(mr->alias_offset));
c26763f8
MAL
631 render_memory_region(view, mr->alias, base, clip,
632 readonly, nonvolatile);
093bc2cd
AK
633 return;
634 }
635
636 /* Render subregions in priority order. */
637 QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) {
c26763f8
MAL
638 render_memory_region(view, subregion, base, clip,
639 readonly, nonvolatile);
093bc2cd
AK
640 }
641
14a3c10a 642 if (!mr->terminates) {
093bc2cd
AK
643 return;
644 }
645
08dafab4 646 offset_in_region = int128_get64(int128_sub(clip.start, base));
093bc2cd
AK
647 base = clip.start;
648 remain = clip.size;
649
2eb74e1a 650 fr.mr = mr;
6f6a5ef3 651 fr.dirty_log_mask = memory_region_get_dirty_log_mask(mr);
b138e654 652 fr.romd_mode = mr->romd_mode;
2eb74e1a 653 fr.readonly = readonly;
c26763f8 654 fr.nonvolatile = nonvolatile;
2eb74e1a 655
093bc2cd 656 /* Render the region itself into any gaps left by the current view. */
08dafab4
AK
657 for (i = 0; i < view->nr && int128_nz(remain); ++i) {
658 if (int128_ge(base, addrrange_end(view->ranges[i].addr))) {
093bc2cd
AK
659 continue;
660 }
08dafab4
AK
661 if (int128_lt(base, view->ranges[i].addr.start)) {
662 now = int128_min(remain,
663 int128_sub(view->ranges[i].addr.start, base));
093bc2cd
AK
664 fr.offset_in_region = offset_in_region;
665 fr.addr = addrrange_make(base, now);
666 flatview_insert(view, i, &fr);
667 ++i;
08dafab4
AK
668 int128_addto(&base, now);
669 offset_in_region += int128_get64(now);
670 int128_subfrom(&remain, now);
093bc2cd 671 }
d26a8cae
AK
672 now = int128_sub(int128_min(int128_add(base, remain),
673 addrrange_end(view->ranges[i].addr)),
674 base);
675 int128_addto(&base, now);
676 offset_in_region += int128_get64(now);
677 int128_subfrom(&remain, now);
093bc2cd 678 }
08dafab4 679 if (int128_nz(remain)) {
093bc2cd
AK
680 fr.offset_in_region = offset_in_region;
681 fr.addr = addrrange_make(base, remain);
682 flatview_insert(view, i, &fr);
683 }
684}
685
fb5ef4ee
AB
686void flatview_for_each_range(FlatView *fv, flatview_cb cb , void *opaque)
687{
688 FlatRange *fr;
689
690 assert(fv);
691 assert(cb);
692
693 FOR_EACH_FLAT_RANGE(fr, fv) {
b3566001
PM
694 if (cb(fr->addr.start, fr->addr.size, fr->mr,
695 fr->offset_in_region, opaque)) {
fb5ef4ee 696 break;
b3566001 697 }
fb5ef4ee
AB
698 }
699}
700
89c177bb
AK
701static MemoryRegion *memory_region_get_flatview_root(MemoryRegion *mr)
702{
e673ba9a
PB
703 while (mr->enabled) {
704 if (mr->alias) {
705 if (!mr->alias_offset && int128_ge(mr->size, mr->alias->size)) {
706 /* The alias is included in its entirety. Use it as
707 * the "real" root, so that we can share more FlatViews.
708 */
709 mr = mr->alias;
710 continue;
711 }
712 } else if (!mr->terminates) {
713 unsigned int found = 0;
714 MemoryRegion *child, *next = NULL;
715 QTAILQ_FOREACH(child, &mr->subregions, subregions_link) {
716 if (child->enabled) {
717 if (++found > 1) {
718 next = NULL;
719 break;
720 }
721 if (!child->addr && int128_ge(mr->size, child->size)) {
722 /* A child is included in its entirety. If it's the only
723 * enabled one, use it in the hope of finding an alias down the
724 * way. This will also let us share FlatViews.
725 */
726 next = child;
727 }
728 }
729 }
092aa2fc
AK
730 if (found == 0) {
731 return NULL;
732 }
e673ba9a
PB
733 if (next) {
734 mr = next;
735 continue;
736 }
737 }
738
092aa2fc 739 return mr;
89c177bb
AK
740 }
741
092aa2fc 742 return NULL;
89c177bb
AK
743}
744
093bc2cd 745/* Render a memory topology into a list of disjoint absolute ranges. */
a9a0c06d 746static FlatView *generate_memory_topology(MemoryRegion *mr)
093bc2cd 747{
9bf561e3 748 int i;
a9a0c06d 749 FlatView *view;
093bc2cd 750
89c177bb 751 view = flatview_new(mr);
093bc2cd 752
83f3c251 753 if (mr) {
a9a0c06d 754 render_memory_region(view, mr, int128_zero(),
c26763f8
MAL
755 addrrange_make(int128_zero(), int128_2_64()),
756 false, false);
83f3c251 757 }
a9a0c06d 758 flatview_simplify(view);
093bc2cd 759
9bf561e3
AK
760 view->dispatch = address_space_dispatch_new(view);
761 for (i = 0; i < view->nr; i++) {
762 MemoryRegionSection mrs =
763 section_from_flat_range(&view->ranges[i], view);
764 flatview_add_to_dispatch(view, &mrs);
765 }
766 address_space_dispatch_compact(view->dispatch);
967dc9b1 767 g_hash_table_replace(flat_views, mr, view);
9bf561e3 768
093bc2cd
AK
769 return view;
770}
771
3e9d69e7
AK
772static void address_space_add_del_ioeventfds(AddressSpace *as,
773 MemoryRegionIoeventfd *fds_new,
774 unsigned fds_new_nb,
775 MemoryRegionIoeventfd *fds_old,
776 unsigned fds_old_nb)
777{
778 unsigned iold, inew;
80a1ea37
AK
779 MemoryRegionIoeventfd *fd;
780 MemoryRegionSection section;
3e9d69e7
AK
781
782 /* Generate a symmetric difference of the old and new fd sets, adding
783 * and deleting as necessary.
784 */
785
786 iold = inew = 0;
787 while (iold < fds_old_nb || inew < fds_new_nb) {
788 if (iold < fds_old_nb
789 && (inew == fds_new_nb
73bb753d
TB
790 || memory_region_ioeventfd_before(&fds_old[iold],
791 &fds_new[inew]))) {
80a1ea37
AK
792 fd = &fds_old[iold];
793 section = (MemoryRegionSection) {
16620684 794 .fv = address_space_to_flatview(as),
80a1ea37 795 .offset_within_address_space = int128_get64(fd->addr.start),
052e87b0 796 .size = fd->addr.size,
80a1ea37 797 };
9a54635d 798 MEMORY_LISTENER_CALL(as, eventfd_del, Forward, &section,
753d5e14 799 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
800 ++iold;
801 } else if (inew < fds_new_nb
802 && (iold == fds_old_nb
73bb753d
TB
803 || memory_region_ioeventfd_before(&fds_new[inew],
804 &fds_old[iold]))) {
80a1ea37
AK
805 fd = &fds_new[inew];
806 section = (MemoryRegionSection) {
16620684 807 .fv = address_space_to_flatview(as),
80a1ea37 808 .offset_within_address_space = int128_get64(fd->addr.start),
052e87b0 809 .size = fd->addr.size,
80a1ea37 810 };
9a54635d 811 MEMORY_LISTENER_CALL(as, eventfd_add, Reverse, &section,
753d5e14 812 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
813 ++inew;
814 } else {
815 ++iold;
816 ++inew;
817 }
818 }
819}
820
48564041 821FlatView *address_space_get_flatview(AddressSpace *as)
856d7245
PB
822{
823 FlatView *view;
824
694ea274 825 RCU_READ_LOCK_GUARD();
447b0d0b 826 do {
16620684 827 view = address_space_to_flatview(as);
447b0d0b
PB
828 /* If somebody has replaced as->current_map concurrently,
829 * flatview_ref returns false.
830 */
831 } while (!flatview_ref(view));
856d7245
PB
832 return view;
833}
834
3e9d69e7
AK
835static void address_space_update_ioeventfds(AddressSpace *as)
836{
99e86347 837 FlatView *view;
3e9d69e7
AK
838 FlatRange *fr;
839 unsigned ioeventfd_nb = 0;
920d557e
SH
840 unsigned ioeventfd_max;
841 MemoryRegionIoeventfd *ioeventfds;
3e9d69e7
AK
842 AddrRange tmp;
843 unsigned i;
844
920d557e
SH
845 /*
846 * It is likely that the number of ioeventfds hasn't changed much, so use
847 * the previous size as the starting value, with some headroom to avoid
848 * gratuitous reallocations.
849 */
850 ioeventfd_max = QEMU_ALIGN_UP(as->ioeventfd_nb, 4);
851 ioeventfds = g_new(MemoryRegionIoeventfd, ioeventfd_max);
852
856d7245 853 view = address_space_get_flatview(as);
99e86347 854 FOR_EACH_FLAT_RANGE(fr, view) {
3e9d69e7
AK
855 for (i = 0; i < fr->mr->ioeventfd_nb; ++i) {
856 tmp = addrrange_shift(fr->mr->ioeventfds[i].addr,
08dafab4
AK
857 int128_sub(fr->addr.start,
858 int128_make64(fr->offset_in_region)));
3e9d69e7
AK
859 if (addrrange_intersects(fr->addr, tmp)) {
860 ++ioeventfd_nb;
920d557e
SH
861 if (ioeventfd_nb > ioeventfd_max) {
862 ioeventfd_max = MAX(ioeventfd_max * 2, 4);
863 ioeventfds = g_realloc(ioeventfds,
864 ioeventfd_max * sizeof(*ioeventfds));
865 }
3e9d69e7
AK
866 ioeventfds[ioeventfd_nb-1] = fr->mr->ioeventfds[i];
867 ioeventfds[ioeventfd_nb-1].addr = tmp;
868 }
869 }
870 }
871
872 address_space_add_del_ioeventfds(as, ioeventfds, ioeventfd_nb,
873 as->ioeventfds, as->ioeventfd_nb);
874
7267c094 875 g_free(as->ioeventfds);
3e9d69e7
AK
876 as->ioeventfds = ioeventfds;
877 as->ioeventfd_nb = ioeventfd_nb;
856d7245 878 flatview_unref(view);
3e9d69e7
AK
879}
880
23f1174a
PX
881/*
882 * Notify the memory listeners about the coalesced IO change events of
883 * range `cmr'. Only the part that has intersection of the specified
884 * FlatRange will be sent.
885 */
886static void flat_range_coalesced_io_notify(FlatRange *fr, AddressSpace *as,
887 CoalescedMemoryRange *cmr, bool add)
888{
889 AddrRange tmp;
890
891 tmp = addrrange_shift(cmr->addr,
892 int128_sub(fr->addr.start,
893 int128_make64(fr->offset_in_region)));
894 if (!addrrange_intersects(tmp, fr->addr)) {
895 return;
896 }
897 tmp = addrrange_intersection(tmp, fr->addr);
898
899 if (add) {
900 MEMORY_LISTENER_UPDATE_REGION(fr, as, Forward, coalesced_io_add,
901 int128_get64(tmp.start),
902 int128_get64(tmp.size));
903 } else {
904 MEMORY_LISTENER_UPDATE_REGION(fr, as, Reverse, coalesced_io_del,
905 int128_get64(tmp.start),
906 int128_get64(tmp.size));
907 }
908}
909
909bf763
PB
910static void flat_range_coalesced_io_del(FlatRange *fr, AddressSpace *as)
911{
23f1174a
PX
912 CoalescedMemoryRange *cmr;
913
23f1174a
PX
914 QTAILQ_FOREACH(cmr, &fr->mr->coalesced, link) {
915 flat_range_coalesced_io_notify(fr, as, cmr, false);
916 }
909bf763
PB
917}
918
919static void flat_range_coalesced_io_add(FlatRange *fr, AddressSpace *as)
920{
921 MemoryRegion *mr = fr->mr;
922 CoalescedMemoryRange *cmr;
909bf763 923
1f7af804
PB
924 if (QTAILQ_EMPTY(&mr->coalesced)) {
925 return;
926 }
927
909bf763 928 QTAILQ_FOREACH(cmr, &mr->coalesced, link) {
23f1174a 929 flat_range_coalesced_io_notify(fr, as, cmr, true);
909bf763
PB
930 }
931}
932
b8af1afb 933static void address_space_update_topology_pass(AddressSpace *as,
a9a0c06d
PB
934 const FlatView *old_view,
935 const FlatView *new_view,
b8af1afb 936 bool adding)
093bc2cd 937{
093bc2cd
AK
938 unsigned iold, inew;
939 FlatRange *frold, *frnew;
093bc2cd
AK
940
941 /* Generate a symmetric difference of the old and new memory maps.
942 * Kill ranges in the old map, and instantiate ranges in the new map.
943 */
944 iold = inew = 0;
a9a0c06d
PB
945 while (iold < old_view->nr || inew < new_view->nr) {
946 if (iold < old_view->nr) {
947 frold = &old_view->ranges[iold];
093bc2cd
AK
948 } else {
949 frold = NULL;
950 }
a9a0c06d
PB
951 if (inew < new_view->nr) {
952 frnew = &new_view->ranges[inew];
093bc2cd
AK
953 } else {
954 frnew = NULL;
955 }
956
957 if (frold
958 && (!frnew
08dafab4
AK
959 || int128_lt(frold->addr.start, frnew->addr.start)
960 || (int128_eq(frold->addr.start, frnew->addr.start)
093bc2cd 961 && !flatrange_equal(frold, frnew)))) {
41a6e477 962 /* In old but not in new, or in both but attributes changed. */
093bc2cd 963
b8af1afb 964 if (!adding) {
3ac7d43a 965 flat_range_coalesced_io_del(frold, as);
72e22d2f 966 MEMORY_LISTENER_UPDATE_REGION(frold, as, Reverse, region_del);
b8af1afb
AK
967 }
968
093bc2cd
AK
969 ++iold;
970 } else if (frold && frnew && flatrange_equal(frold, frnew)) {
41a6e477 971 /* In both and unchanged (except logging may have changed) */
093bc2cd 972
4f826024 973 if (adding) {
50c1e149 974 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_nop);
b2dfd71c
PB
975 if (frnew->dirty_log_mask & ~frold->dirty_log_mask) {
976 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, log_start,
977 frold->dirty_log_mask,
978 frnew->dirty_log_mask);
979 }
980 if (frold->dirty_log_mask & ~frnew->dirty_log_mask) {
981 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Reverse, log_stop,
982 frold->dirty_log_mask,
983 frnew->dirty_log_mask);
b8af1afb 984 }
5a583347
AK
985 }
986
093bc2cd
AK
987 ++iold;
988 ++inew;
093bc2cd
AK
989 } else {
990 /* In new */
991
b8af1afb 992 if (adding) {
72e22d2f 993 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_add);
3ac7d43a 994 flat_range_coalesced_io_add(frnew, as);
b8af1afb
AK
995 }
996
093bc2cd
AK
997 ++inew;
998 }
999 }
b8af1afb
AK
1000}
1001
967dc9b1
AK
1002static void flatviews_init(void)
1003{
092aa2fc
AK
1004 static FlatView *empty_view;
1005
967dc9b1
AK
1006 if (flat_views) {
1007 return;
1008 }
1009
1010 flat_views = g_hash_table_new_full(g_direct_hash, g_direct_equal, NULL,
1011 (GDestroyNotify) flatview_unref);
092aa2fc
AK
1012 if (!empty_view) {
1013 empty_view = generate_memory_topology(NULL);
1014 /* We keep it alive forever in the global variable. */
1015 flatview_ref(empty_view);
1016 } else {
1017 g_hash_table_replace(flat_views, NULL, empty_view);
1018 flatview_ref(empty_view);
1019 }
967dc9b1
AK
1020}
1021
1022static void flatviews_reset(void)
1023{
1024 AddressSpace *as;
1025
1026 if (flat_views) {
1027 g_hash_table_unref(flat_views);
1028 flat_views = NULL;
1029 }
1030 flatviews_init();
1031
1032 /* Render unique FVs */
1033 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
1034 MemoryRegion *physmr = memory_region_get_flatview_root(as->root);
1035
1036 if (g_hash_table_lookup(flat_views, physmr)) {
1037 continue;
1038 }
1039
1040 generate_memory_topology(physmr);
1041 }
1042}
1043
1044static void address_space_set_flatview(AddressSpace *as)
b8af1afb 1045{
67ace39b 1046 FlatView *old_view = address_space_to_flatview(as);
967dc9b1
AK
1047 MemoryRegion *physmr = memory_region_get_flatview_root(as->root);
1048 FlatView *new_view = g_hash_table_lookup(flat_views, physmr);
1049
1050 assert(new_view);
1051
67ace39b
AK
1052 if (old_view == new_view) {
1053 return;
1054 }
1055
1056 if (old_view) {
1057 flatview_ref(old_view);
1058 }
1059
967dc9b1 1060 flatview_ref(new_view);
9a62e24f
AK
1061
1062 if (!QTAILQ_EMPTY(&as->listeners)) {
67ace39b
AK
1063 FlatView tmpview = { .nr = 0 }, *old_view2 = old_view;
1064
1065 if (!old_view2) {
1066 old_view2 = &tmpview;
1067 }
1068 address_space_update_topology_pass(as, old_view2, new_view, false);
1069 address_space_update_topology_pass(as, old_view2, new_view, true);
9a62e24f 1070 }
b8af1afb 1071
374f2981 1072 /* Writes are protected by the BQL. */
d73415a3 1073 qatomic_rcu_set(&as->current_map, new_view);
67ace39b
AK
1074 if (old_view) {
1075 flatview_unref(old_view);
1076 }
856d7245
PB
1077
1078 /* Note that all the old MemoryRegions are still alive up to this
1079 * point. This relieves most MemoryListeners from the need to
1080 * ref/unref the MemoryRegions they get---unless they use them
1081 * outside the iothread mutex, in which case precise reference
1082 * counting is necessary.
1083 */
67ace39b
AK
1084 if (old_view) {
1085 flatview_unref(old_view);
1086 }
093bc2cd
AK
1087}
1088
202fc01b
AK
1089static void address_space_update_topology(AddressSpace *as)
1090{
1091 MemoryRegion *physmr = memory_region_get_flatview_root(as->root);
1092
1093 flatviews_init();
1094 if (!g_hash_table_lookup(flat_views, physmr)) {
1095 generate_memory_topology(physmr);
1096 }
1097 address_space_set_flatview(as);
1098}
1099
4ef4db86
AK
1100void memory_region_transaction_begin(void)
1101{
bb880ded 1102 qemu_flush_coalesced_mmio_buffer();
4ef4db86
AK
1103 ++memory_region_transaction_depth;
1104}
1105
1106void memory_region_transaction_commit(void)
1107{
0d673e36
AK
1108 AddressSpace *as;
1109
4ef4db86 1110 assert(memory_region_transaction_depth);
8d04fb55
JK
1111 assert(qemu_mutex_iothread_locked());
1112
4ef4db86 1113 --memory_region_transaction_depth;
4dc56152
GA
1114 if (!memory_region_transaction_depth) {
1115 if (memory_region_update_pending) {
967dc9b1
AK
1116 flatviews_reset();
1117
4dc56152 1118 MEMORY_LISTENER_CALL_GLOBAL(begin, Forward);
02e2b95f 1119
4dc56152 1120 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
967dc9b1 1121 address_space_set_flatview(as);
02218487 1122 address_space_update_ioeventfds(as);
4dc56152 1123 }
ade9c1aa 1124 memory_region_update_pending = false;
0b152095 1125 ioeventfd_update_pending = false;
4dc56152
GA
1126 MEMORY_LISTENER_CALL_GLOBAL(commit, Forward);
1127 } else if (ioeventfd_update_pending) {
1128 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
1129 address_space_update_ioeventfds(as);
1130 }
ade9c1aa 1131 ioeventfd_update_pending = false;
4dc56152 1132 }
4dc56152 1133 }
4ef4db86
AK
1134}
1135
545e92e0
AK
1136static void memory_region_destructor_none(MemoryRegion *mr)
1137{
1138}
1139
1140static void memory_region_destructor_ram(MemoryRegion *mr)
1141{
f1060c55 1142 qemu_ram_free(mr->ram_block);
545e92e0
AK
1143}
1144
b4fefef9
PC
1145static bool memory_region_need_escape(char c)
1146{
1147 return c == '/' || c == '[' || c == '\\' || c == ']';
1148}
1149
1150static char *memory_region_escape_name(const char *name)
1151{
1152 const char *p;
1153 char *escaped, *q;
1154 uint8_t c;
1155 size_t bytes = 0;
1156
1157 for (p = name; *p; p++) {
1158 bytes += memory_region_need_escape(*p) ? 4 : 1;
1159 }
1160 if (bytes == p - name) {
1161 return g_memdup(name, bytes + 1);
1162 }
1163
1164 escaped = g_malloc(bytes + 1);
1165 for (p = name, q = escaped; *p; p++) {
1166 c = *p;
1167 if (unlikely(memory_region_need_escape(c))) {
1168 *q++ = '\\';
1169 *q++ = 'x';
1170 *q++ = "0123456789abcdef"[c >> 4];
1171 c = "0123456789abcdef"[c & 15];
1172 }
1173 *q++ = c;
1174 }
1175 *q = 0;
1176 return escaped;
1177}
1178
3df9d748
AK
1179static void memory_region_do_init(MemoryRegion *mr,
1180 Object *owner,
1181 const char *name,
1182 uint64_t size)
093bc2cd 1183{
08dafab4
AK
1184 mr->size = int128_make64(size);
1185 if (size == UINT64_MAX) {
1186 mr->size = int128_2_64();
1187 }
302fa283 1188 mr->name = g_strdup(name);
612263cf 1189 mr->owner = owner;
a2e1753b 1190 mr->dev = (DeviceState *) object_dynamic_cast(mr->owner, TYPE_DEVICE);
58eaa217 1191 mr->ram_block = NULL;
b4fefef9
PC
1192
1193 if (name) {
843ef73a
PC
1194 char *escaped_name = memory_region_escape_name(name);
1195 char *name_array = g_strdup_printf("%s[*]", escaped_name);
612263cf
PB
1196
1197 if (!owner) {
1198 owner = container_get(qdev_get_machine(), "/unattached");
1199 }
1200
d2623129 1201 object_property_add_child(owner, name_array, OBJECT(mr));
b4fefef9 1202 object_unref(OBJECT(mr));
843ef73a
PC
1203 g_free(name_array);
1204 g_free(escaped_name);
b4fefef9
PC
1205 }
1206}
1207
3df9d748
AK
1208void memory_region_init(MemoryRegion *mr,
1209 Object *owner,
1210 const char *name,
1211 uint64_t size)
1212{
1213 object_initialize(mr, sizeof(*mr), TYPE_MEMORY_REGION);
1214 memory_region_do_init(mr, owner, name, size);
1215}
1216
d7bce999
EB
1217static void memory_region_get_container(Object *obj, Visitor *v,
1218 const char *name, void *opaque,
1219 Error **errp)
409ddd01
PC
1220{
1221 MemoryRegion *mr = MEMORY_REGION(obj);
ddfb0baa 1222 char *path = (char *)"";
409ddd01
PC
1223
1224 if (mr->container) {
1225 path = object_get_canonical_path(OBJECT(mr->container));
1226 }
51e72bc1 1227 visit_type_str(v, name, &path, errp);
409ddd01
PC
1228 if (mr->container) {
1229 g_free(path);
1230 }
1231}
1232
1233static Object *memory_region_resolve_container(Object *obj, void *opaque,
1234 const char *part)
1235{
1236 MemoryRegion *mr = MEMORY_REGION(obj);
1237
1238 return OBJECT(mr->container);
1239}
1240
d7bce999
EB
1241static void memory_region_get_priority(Object *obj, Visitor *v,
1242 const char *name, void *opaque,
1243 Error **errp)
d33382da
PC
1244{
1245 MemoryRegion *mr = MEMORY_REGION(obj);
1246 int32_t value = mr->priority;
1247
51e72bc1 1248 visit_type_int32(v, name, &value, errp);
d33382da
PC
1249}
1250
d7bce999
EB
1251static void memory_region_get_size(Object *obj, Visitor *v, const char *name,
1252 void *opaque, Error **errp)
52aef7bb
PC
1253{
1254 MemoryRegion *mr = MEMORY_REGION(obj);
1255 uint64_t value = memory_region_size(mr);
1256
51e72bc1 1257 visit_type_uint64(v, name, &value, errp);
52aef7bb
PC
1258}
1259
b4fefef9
PC
1260static void memory_region_initfn(Object *obj)
1261{
1262 MemoryRegion *mr = MEMORY_REGION(obj);
409ddd01 1263 ObjectProperty *op;
b4fefef9
PC
1264
1265 mr->ops = &unassigned_mem_ops;
6bba19ba 1266 mr->enabled = true;
5f9a5ea1 1267 mr->romd_mode = true;
545e92e0 1268 mr->destructor = memory_region_destructor_none;
093bc2cd 1269 QTAILQ_INIT(&mr->subregions);
093bc2cd 1270 QTAILQ_INIT(&mr->coalesced);
409ddd01
PC
1271
1272 op = object_property_add(OBJECT(mr), "container",
1273 "link<" TYPE_MEMORY_REGION ">",
1274 memory_region_get_container,
1275 NULL, /* memory_region_set_container */
d2623129 1276 NULL, NULL);
409ddd01
PC
1277 op->resolve = memory_region_resolve_container;
1278
64a7b8de 1279 object_property_add_uint64_ptr(OBJECT(mr), "addr",
d2623129 1280 &mr->addr, OBJ_PROP_FLAG_READ);
d33382da
PC
1281 object_property_add(OBJECT(mr), "priority", "uint32",
1282 memory_region_get_priority,
1283 NULL, /* memory_region_set_priority */
d2623129 1284 NULL, NULL);
52aef7bb
PC
1285 object_property_add(OBJECT(mr), "size", "uint64",
1286 memory_region_get_size,
1287 NULL, /* memory_region_set_size, */
d2623129 1288 NULL, NULL);
093bc2cd
AK
1289}
1290
3df9d748
AK
1291static void iommu_memory_region_initfn(Object *obj)
1292{
1293 MemoryRegion *mr = MEMORY_REGION(obj);
1294
1295 mr->is_iommu = true;
1296}
1297
b018ddf6
PB
1298static uint64_t unassigned_mem_read(void *opaque, hwaddr addr,
1299 unsigned size)
1300{
1301#ifdef DEBUG_UNASSIGNED
883f2c59 1302 printf("Unassigned mem read " HWADDR_FMT_plx "\n", addr);
b018ddf6 1303#endif
68a7439a 1304 return 0;
b018ddf6
PB
1305}
1306
1307static void unassigned_mem_write(void *opaque, hwaddr addr,
1308 uint64_t val, unsigned size)
1309{
1310#ifdef DEBUG_UNASSIGNED
883f2c59 1311 printf("Unassigned mem write " HWADDR_FMT_plx " = 0x%"PRIx64"\n", addr, val);
b018ddf6 1312#endif
b018ddf6
PB
1313}
1314
d197063f 1315static bool unassigned_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
1316 unsigned size, bool is_write,
1317 MemTxAttrs attrs)
d197063f
PB
1318{
1319 return false;
1320}
1321
1322const MemoryRegionOps unassigned_mem_ops = {
1323 .valid.accepts = unassigned_mem_accepts,
1324 .endianness = DEVICE_NATIVE_ENDIAN,
1325};
1326
4a2e242b
AW
1327static uint64_t memory_region_ram_device_read(void *opaque,
1328 hwaddr addr, unsigned size)
1329{
1330 MemoryRegion *mr = opaque;
1331 uint64_t data = (uint64_t)~0;
1332
1333 switch (size) {
1334 case 1:
1335 data = *(uint8_t *)(mr->ram_block->host + addr);
1336 break;
1337 case 2:
1338 data = *(uint16_t *)(mr->ram_block->host + addr);
1339 break;
1340 case 4:
1341 data = *(uint32_t *)(mr->ram_block->host + addr);
1342 break;
1343 case 8:
1344 data = *(uint64_t *)(mr->ram_block->host + addr);
1345 break;
1346 }
1347
1348 trace_memory_region_ram_device_read(get_cpu_index(), mr, addr, data, size);
1349
1350 return data;
1351}
1352
1353static void memory_region_ram_device_write(void *opaque, hwaddr addr,
1354 uint64_t data, unsigned size)
1355{
1356 MemoryRegion *mr = opaque;
1357
1358 trace_memory_region_ram_device_write(get_cpu_index(), mr, addr, data, size);
1359
1360 switch (size) {
1361 case 1:
1362 *(uint8_t *)(mr->ram_block->host + addr) = (uint8_t)data;
1363 break;
1364 case 2:
1365 *(uint16_t *)(mr->ram_block->host + addr) = (uint16_t)data;
1366 break;
1367 case 4:
1368 *(uint32_t *)(mr->ram_block->host + addr) = (uint32_t)data;
1369 break;
1370 case 8:
1371 *(uint64_t *)(mr->ram_block->host + addr) = data;
1372 break;
1373 }
1374}
1375
1376static const MemoryRegionOps ram_device_mem_ops = {
1377 .read = memory_region_ram_device_read,
1378 .write = memory_region_ram_device_write,
c99a29e7 1379 .endianness = DEVICE_HOST_ENDIAN,
4a2e242b
AW
1380 .valid = {
1381 .min_access_size = 1,
1382 .max_access_size = 8,
1383 .unaligned = true,
1384 },
1385 .impl = {
1386 .min_access_size = 1,
1387 .max_access_size = 8,
1388 .unaligned = true,
1389 },
1390};
1391
d2702032
PB
1392bool memory_region_access_valid(MemoryRegion *mr,
1393 hwaddr addr,
1394 unsigned size,
6d7b9a6c
PM
1395 bool is_write,
1396 MemTxAttrs attrs)
093bc2cd 1397{
5d971f9e
MT
1398 if (mr->ops->valid.accepts
1399 && !mr->ops->valid.accepts(mr->opaque, addr, size, is_write, attrs)) {
7a7142f0
BZ
1400 qemu_log_mask(LOG_GUEST_ERROR, "Invalid %s at addr 0x%" HWADDR_PRIX
1401 ", size %u, region '%s', reason: rejected\n",
1402 is_write ? "write" : "read",
21786c7e 1403 addr, size, memory_region_name(mr));
093bc2cd
AK
1404 return false;
1405 }
1406
5d971f9e 1407 if (!mr->ops->valid.unaligned && (addr & (size - 1))) {
7a7142f0
BZ
1408 qemu_log_mask(LOG_GUEST_ERROR, "Invalid %s at addr 0x%" HWADDR_PRIX
1409 ", size %u, region '%s', reason: unaligned\n",
1410 is_write ? "write" : "read",
21786c7e 1411 addr, size, memory_region_name(mr));
5d971f9e 1412 return false;
a014ed07
PB
1413 }
1414
5d971f9e 1415 /* Treat zero as compatibility all valid */
a014ed07 1416 if (!mr->ops->valid.max_access_size) {
5d971f9e 1417 return true;
a014ed07
PB
1418 }
1419
5d971f9e
MT
1420 if (size > mr->ops->valid.max_access_size
1421 || size < mr->ops->valid.min_access_size) {
7a7142f0
BZ
1422 qemu_log_mask(LOG_GUEST_ERROR, "Invalid %s at addr 0x%" HWADDR_PRIX
1423 ", size %u, region '%s', reason: invalid size "
1424 "(min:%u max:%u)\n",
1425 is_write ? "write" : "read",
21786c7e
PMD
1426 addr, size, memory_region_name(mr),
1427 mr->ops->valid.min_access_size,
1428 mr->ops->valid.max_access_size);
5d971f9e 1429 return false;
093bc2cd
AK
1430 }
1431 return true;
1432}
1433
cc05c43a
PM
1434static MemTxResult memory_region_dispatch_read1(MemoryRegion *mr,
1435 hwaddr addr,
1436 uint64_t *pval,
1437 unsigned size,
1438 MemTxAttrs attrs)
093bc2cd 1439{
cc05c43a 1440 *pval = 0;
093bc2cd 1441
ce5d2f33 1442 if (mr->ops->read) {
cc05c43a
PM
1443 return access_with_adjusted_size(addr, pval, size,
1444 mr->ops->impl.min_access_size,
1445 mr->ops->impl.max_access_size,
1446 memory_region_read_accessor,
1447 mr, attrs);
62a0db94 1448 } else {
cc05c43a
PM
1449 return access_with_adjusted_size(addr, pval, size,
1450 mr->ops->impl.min_access_size,
1451 mr->ops->impl.max_access_size,
1452 memory_region_read_with_attrs_accessor,
1453 mr, attrs);
74901c3b 1454 }
093bc2cd
AK
1455}
1456
3b643495
PM
1457MemTxResult memory_region_dispatch_read(MemoryRegion *mr,
1458 hwaddr addr,
1459 uint64_t *pval,
e67c9046 1460 MemOp op,
3b643495 1461 MemTxAttrs attrs)
a621f38d 1462{
e67c9046 1463 unsigned size = memop_size(op);
cc05c43a
PM
1464 MemTxResult r;
1465
1a59bdba
PMD
1466 if (mr->alias) {
1467 return memory_region_dispatch_read(mr->alias,
1468 mr->alias_offset + addr,
1469 pval, op, attrs);
1470 }
6d7b9a6c 1471 if (!memory_region_access_valid(mr, addr, size, false, attrs)) {
791af8c8 1472 *pval = unassigned_mem_read(mr, addr, size);
cc05c43a 1473 return MEMTX_DECODE_ERROR;
791af8c8 1474 }
a621f38d 1475
cc05c43a 1476 r = memory_region_dispatch_read1(mr, addr, pval, size, attrs);
9bf825bf 1477 adjust_endianness(mr, pval, op);
cc05c43a 1478 return r;
a621f38d 1479}
093bc2cd 1480
8c56c1a5
PF
1481/* Return true if an eventfd was signalled */
1482static bool memory_region_dispatch_write_eventfds(MemoryRegion *mr,
1483 hwaddr addr,
1484 uint64_t data,
1485 unsigned size,
1486 MemTxAttrs attrs)
1487{
1488 MemoryRegionIoeventfd ioeventfd = {
1489 .addr = addrrange_make(int128_make64(addr), int128_make64(size)),
1490 .data = data,
1491 };
1492 unsigned i;
1493
1494 for (i = 0; i < mr->ioeventfd_nb; i++) {
1495 ioeventfd.match_data = mr->ioeventfds[i].match_data;
1496 ioeventfd.e = mr->ioeventfds[i].e;
1497
73bb753d 1498 if (memory_region_ioeventfd_equal(&ioeventfd, &mr->ioeventfds[i])) {
8c56c1a5
PF
1499 event_notifier_set(ioeventfd.e);
1500 return true;
1501 }
1502 }
1503
1504 return false;
1505}
1506
3b643495
PM
1507MemTxResult memory_region_dispatch_write(MemoryRegion *mr,
1508 hwaddr addr,
1509 uint64_t data,
e67c9046 1510 MemOp op,
3b643495 1511 MemTxAttrs attrs)
a621f38d 1512{
e67c9046
TN
1513 unsigned size = memop_size(op);
1514
1a59bdba
PMD
1515 if (mr->alias) {
1516 return memory_region_dispatch_write(mr->alias,
1517 mr->alias_offset + addr,
1518 data, op, attrs);
1519 }
6d7b9a6c 1520 if (!memory_region_access_valid(mr, addr, size, true, attrs)) {
b018ddf6 1521 unassigned_mem_write(mr, addr, data, size);
cc05c43a 1522 return MEMTX_DECODE_ERROR;
093bc2cd
AK
1523 }
1524
9bf825bf 1525 adjust_endianness(mr, &data, op);
a621f38d 1526
8c56c1a5
PF
1527 if ((!kvm_eventfds_enabled()) &&
1528 memory_region_dispatch_write_eventfds(mr, addr, data, size, attrs)) {
1529 return MEMTX_OK;
1530 }
1531
ce5d2f33 1532 if (mr->ops->write) {
cc05c43a
PM
1533 return access_with_adjusted_size(addr, &data, size,
1534 mr->ops->impl.min_access_size,
1535 mr->ops->impl.max_access_size,
1536 memory_region_write_accessor, mr,
1537 attrs);
62a0db94 1538 } else {
cc05c43a
PM
1539 return
1540 access_with_adjusted_size(addr, &data, size,
1541 mr->ops->impl.min_access_size,
1542 mr->ops->impl.max_access_size,
1543 memory_region_write_with_attrs_accessor,
1544 mr, attrs);
74901c3b 1545 }
093bc2cd
AK
1546}
1547
093bc2cd 1548void memory_region_init_io(MemoryRegion *mr,
2c9b15ca 1549 Object *owner,
093bc2cd
AK
1550 const MemoryRegionOps *ops,
1551 void *opaque,
1552 const char *name,
1553 uint64_t size)
1554{
2c9b15ca 1555 memory_region_init(mr, owner, name, size);
6d6d2abf 1556 mr->ops = ops ? ops : &unassigned_mem_ops;
093bc2cd 1557 mr->opaque = opaque;
14a3c10a 1558 mr->terminates = true;
093bc2cd
AK
1559}
1560
1cfe48c1
PM
1561void memory_region_init_ram_nomigrate(MemoryRegion *mr,
1562 Object *owner,
1563 const char *name,
1564 uint64_t size,
1565 Error **errp)
06329cce 1566{
7f863cba 1567 memory_region_init_ram_flags_nomigrate(mr, owner, name, size, 0, errp);
06329cce
MA
1568}
1569
7f863cba
DH
1570void memory_region_init_ram_flags_nomigrate(MemoryRegion *mr,
1571 Object *owner,
1572 const char *name,
1573 uint64_t size,
1574 uint32_t ram_flags,
1575 Error **errp)
093bc2cd 1576{
1cd3d492 1577 Error *err = NULL;
2c9b15ca 1578 memory_region_init(mr, owner, name, size);
8ea9252a 1579 mr->ram = true;
14a3c10a 1580 mr->terminates = true;
545e92e0 1581 mr->destructor = memory_region_destructor_ram;
ebef62d0 1582 mr->ram_block = qemu_ram_alloc(size, ram_flags, mr, &err);
1cd3d492
IM
1583 if (err) {
1584 mr->size = int128_zero();
1585 object_unparent(OBJECT(mr));
1586 error_propagate(errp, err);
1587 }
0b183fc8
PB
1588}
1589
60786ef3
MT
1590void memory_region_init_resizeable_ram(MemoryRegion *mr,
1591 Object *owner,
1592 const char *name,
1593 uint64_t size,
1594 uint64_t max_size,
1595 void (*resized)(const char*,
1596 uint64_t length,
1597 void *host),
1598 Error **errp)
1599{
1cd3d492 1600 Error *err = NULL;
60786ef3
MT
1601 memory_region_init(mr, owner, name, size);
1602 mr->ram = true;
1603 mr->terminates = true;
1604 mr->destructor = memory_region_destructor_ram;
8e41fb63 1605 mr->ram_block = qemu_ram_alloc_resizeable(size, max_size, resized,
1cd3d492 1606 mr, &err);
1cd3d492
IM
1607 if (err) {
1608 mr->size = int128_zero();
1609 object_unparent(OBJECT(mr));
1610 error_propagate(errp, err);
1611 }
60786ef3
MT
1612}
1613
d5dbde46 1614#ifdef CONFIG_POSIX
0b183fc8 1615void memory_region_init_ram_from_file(MemoryRegion *mr,
d32335e8 1616 Object *owner,
0b183fc8
PB
1617 const char *name,
1618 uint64_t size,
98376843 1619 uint64_t align,
cbfc0171 1620 uint32_t ram_flags,
7f56e740 1621 const char *path,
4b870dc4 1622 ram_addr_t offset,
369d6dc4 1623 bool readonly,
7f56e740 1624 Error **errp)
0b183fc8 1625{
1cd3d492 1626 Error *err = NULL;
0b183fc8
PB
1627 memory_region_init(mr, owner, name, size);
1628 mr->ram = true;
369d6dc4 1629 mr->readonly = readonly;
0b183fc8
PB
1630 mr->terminates = true;
1631 mr->destructor = memory_region_destructor_ram;
98376843 1632 mr->align = align;
369d6dc4 1633 mr->ram_block = qemu_ram_alloc_from_file(size, mr, ram_flags, path,
4b870dc4 1634 offset, readonly, &err);
1cd3d492
IM
1635 if (err) {
1636 mr->size = int128_zero();
1637 object_unparent(OBJECT(mr));
1638 error_propagate(errp, err);
1639 }
093bc2cd 1640}
fea617c5
MAL
1641
1642void memory_region_init_ram_from_fd(MemoryRegion *mr,
d32335e8 1643 Object *owner,
fea617c5
MAL
1644 const char *name,
1645 uint64_t size,
d5015b80 1646 uint32_t ram_flags,
fea617c5 1647 int fd,
44a4ff31 1648 ram_addr_t offset,
fea617c5
MAL
1649 Error **errp)
1650{
1cd3d492 1651 Error *err = NULL;
fea617c5
MAL
1652 memory_region_init(mr, owner, name, size);
1653 mr->ram = true;
1654 mr->terminates = true;
1655 mr->destructor = memory_region_destructor_ram;
d5015b80
DH
1656 mr->ram_block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, offset,
1657 false, &err);
1cd3d492
IM
1658 if (err) {
1659 mr->size = int128_zero();
1660 object_unparent(OBJECT(mr));
1661 error_propagate(errp, err);
1662 }
fea617c5 1663}
0b183fc8 1664#endif
093bc2cd
AK
1665
1666void memory_region_init_ram_ptr(MemoryRegion *mr,
2c9b15ca 1667 Object *owner,
093bc2cd
AK
1668 const char *name,
1669 uint64_t size,
1670 void *ptr)
1671{
2c9b15ca 1672 memory_region_init(mr, owner, name, size);
8ea9252a 1673 mr->ram = true;
14a3c10a 1674 mr->terminates = true;
fc3e7665 1675 mr->destructor = memory_region_destructor_ram;
ef701d7b
HT
1676
1677 /* qemu_ram_alloc_from_ptr cannot fail with ptr != NULL. */
1678 assert(ptr != NULL);
8e41fb63 1679 mr->ram_block = qemu_ram_alloc_from_ptr(size, ptr, mr, &error_fatal);
093bc2cd
AK
1680}
1681
21e00fa5
AW
1682void memory_region_init_ram_device_ptr(MemoryRegion *mr,
1683 Object *owner,
1684 const char *name,
1685 uint64_t size,
1686 void *ptr)
e4dc3f59 1687{
2ddb89b0
BS
1688 memory_region_init(mr, owner, name, size);
1689 mr->ram = true;
1690 mr->terminates = true;
21e00fa5 1691 mr->ram_device = true;
4a2e242b
AW
1692 mr->ops = &ram_device_mem_ops;
1693 mr->opaque = mr;
2ddb89b0 1694 mr->destructor = memory_region_destructor_ram;
0a2949e0 1695
2ddb89b0
BS
1696 /* qemu_ram_alloc_from_ptr cannot fail with ptr != NULL. */
1697 assert(ptr != NULL);
1698 mr->ram_block = qemu_ram_alloc_from_ptr(size, ptr, mr, &error_fatal);
e4dc3f59
ND
1699}
1700
093bc2cd 1701void memory_region_init_alias(MemoryRegion *mr,
2c9b15ca 1702 Object *owner,
093bc2cd
AK
1703 const char *name,
1704 MemoryRegion *orig,
a8170e5e 1705 hwaddr offset,
093bc2cd
AK
1706 uint64_t size)
1707{
2c9b15ca 1708 memory_region_init(mr, owner, name, size);
093bc2cd
AK
1709 mr->alias = orig;
1710 mr->alias_offset = offset;
1711}
1712
b59821a9 1713void memory_region_init_rom_nomigrate(MemoryRegion *mr,
d32335e8 1714 Object *owner,
b59821a9
PM
1715 const char *name,
1716 uint64_t size,
1717 Error **errp)
a1777f7f 1718{
7f863cba 1719 memory_region_init_ram_flags_nomigrate(mr, owner, name, size, 0, errp);
a1777f7f 1720 mr->readonly = true;
a1777f7f
PM
1721}
1722
b59821a9
PM
1723void memory_region_init_rom_device_nomigrate(MemoryRegion *mr,
1724 Object *owner,
1725 const MemoryRegionOps *ops,
1726 void *opaque,
1727 const char *name,
1728 uint64_t size,
1729 Error **errp)
d0a9b5bc 1730{
1cd3d492 1731 Error *err = NULL;
39e0b03d 1732 assert(ops);
2c9b15ca 1733 memory_region_init(mr, owner, name, size);
7bc2b9cd 1734 mr->ops = ops;
75f5941c 1735 mr->opaque = opaque;
d0a9b5bc 1736 mr->terminates = true;
75c578dc 1737 mr->rom_device = true;
58268c8d 1738 mr->destructor = memory_region_destructor_ram;
ebef62d0 1739 mr->ram_block = qemu_ram_alloc(size, 0, mr, &err);
1cd3d492
IM
1740 if (err) {
1741 mr->size = int128_zero();
1742 object_unparent(OBJECT(mr));
1743 error_propagate(errp, err);
1744 }
d0a9b5bc
AK
1745}
1746
1221a474
AK
1747void memory_region_init_iommu(void *_iommu_mr,
1748 size_t instance_size,
1749 const char *mrtypename,
2c9b15ca 1750 Object *owner,
30951157
AK
1751 const char *name,
1752 uint64_t size)
1753{
1221a474 1754 struct IOMMUMemoryRegion *iommu_mr;
3df9d748
AK
1755 struct MemoryRegion *mr;
1756
1221a474
AK
1757 object_initialize(_iommu_mr, instance_size, mrtypename);
1758 mr = MEMORY_REGION(_iommu_mr);
3df9d748
AK
1759 memory_region_do_init(mr, owner, name, size);
1760 iommu_mr = IOMMU_MEMORY_REGION(mr);
30951157 1761 mr->terminates = true; /* then re-forwards */
3df9d748
AK
1762 QLIST_INIT(&iommu_mr->iommu_notify);
1763 iommu_mr->iommu_notify_flags = IOMMU_NOTIFIER_NONE;
30951157
AK
1764}
1765
b4fefef9 1766static void memory_region_finalize(Object *obj)
093bc2cd 1767{
b4fefef9
PC
1768 MemoryRegion *mr = MEMORY_REGION(obj);
1769
2e2b8eb7
PB
1770 assert(!mr->container);
1771
1772 /* We know the region is not visible in any address space (it
1773 * does not have a container and cannot be a root either because
1774 * it has no references, so we can blindly clear mr->enabled.
1775 * memory_region_set_enabled instead could trigger a transaction
1776 * and cause an infinite loop.
1777 */
1778 mr->enabled = false;
1779 memory_region_transaction_begin();
1780 while (!QTAILQ_EMPTY(&mr->subregions)) {
1781 MemoryRegion *subregion = QTAILQ_FIRST(&mr->subregions);
1782 memory_region_del_subregion(mr, subregion);
1783 }
1784 memory_region_transaction_commit();
1785
545e92e0 1786 mr->destructor(mr);
093bc2cd 1787 memory_region_clear_coalescing(mr);
302fa283 1788 g_free((char *)mr->name);
7267c094 1789 g_free(mr->ioeventfds);
093bc2cd
AK
1790}
1791
803c0816
PB
1792Object *memory_region_owner(MemoryRegion *mr)
1793{
22a893e4
PB
1794 Object *obj = OBJECT(mr);
1795 return obj->parent;
803c0816
PB
1796}
1797
46637be2
PB
1798void memory_region_ref(MemoryRegion *mr)
1799{
22a893e4
PB
1800 /* MMIO callbacks most likely will access data that belongs
1801 * to the owner, hence the need to ref/unref the owner whenever
1802 * the memory region is in use.
1803 *
1804 * The memory region is a child of its owner. As long as the
1805 * owner doesn't call unparent itself on the memory region,
1806 * ref-ing the owner will also keep the memory region alive.
612263cf
PB
1807 * Memory regions without an owner are supposed to never go away;
1808 * we do not ref/unref them because it slows down DMA sensibly.
22a893e4 1809 */
612263cf
PB
1810 if (mr && mr->owner) {
1811 object_ref(mr->owner);
46637be2
PB
1812 }
1813}
1814
1815void memory_region_unref(MemoryRegion *mr)
1816{
612263cf
PB
1817 if (mr && mr->owner) {
1818 object_unref(mr->owner);
46637be2
PB
1819 }
1820}
1821
093bc2cd
AK
1822uint64_t memory_region_size(MemoryRegion *mr)
1823{
08dafab4
AK
1824 if (int128_eq(mr->size, int128_2_64())) {
1825 return UINT64_MAX;
1826 }
1827 return int128_get64(mr->size);
093bc2cd
AK
1828}
1829
5d546d4b 1830const char *memory_region_name(const MemoryRegion *mr)
8991c79b 1831{
d1dd32af
PC
1832 if (!mr->name) {
1833 ((MemoryRegion *)mr)->name =
7a309cc9 1834 g_strdup(object_get_canonical_path_component(OBJECT(mr)));
d1dd32af 1835 }
302fa283 1836 return mr->name;
8991c79b
AK
1837}
1838
21e00fa5 1839bool memory_region_is_ram_device(MemoryRegion *mr)
e4dc3f59 1840{
21e00fa5 1841 return mr->ram_device;
e4dc3f59
ND
1842}
1843
56918a12
SC
1844bool memory_region_is_protected(MemoryRegion *mr)
1845{
1846 return mr->ram && (mr->ram_block->flags & RAM_PROTECTED);
1847}
1848
2d1a35be 1849uint8_t memory_region_get_dirty_log_mask(MemoryRegion *mr)
55043ba3 1850{
6f6a5ef3 1851 uint8_t mask = mr->dirty_log_mask;
1370d61a
ZY
1852 RAMBlock *rb = mr->ram_block;
1853
63b41db4 1854 if (global_dirty_tracking && ((rb && qemu_ram_is_migratable(rb)) ||
1370d61a 1855 memory_region_is_iommu(mr))) {
6f6a5ef3
PB
1856 mask |= (1 << DIRTY_MEMORY_MIGRATION);
1857 }
0a2949e0
PB
1858
1859 if (tcg_enabled() && rb) {
1860 /* TCG only cares about dirty memory logging for RAM, not IOMMU. */
1861 mask |= (1 << DIRTY_MEMORY_CODE);
1862 }
6f6a5ef3 1863 return mask;
55043ba3
AK
1864}
1865
2d1a35be
PB
1866bool memory_region_is_logging(MemoryRegion *mr, uint8_t client)
1867{
1868 return memory_region_get_dirty_log_mask(mr) & (1 << client);
1869}
1870
549d4005
EA
1871static int memory_region_update_iommu_notify_flags(IOMMUMemoryRegion *iommu_mr,
1872 Error **errp)
5bf3d319
PX
1873{
1874 IOMMUNotifierFlag flags = IOMMU_NOTIFIER_NONE;
1875 IOMMUNotifier *iommu_notifier;
1221a474 1876 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
549d4005 1877 int ret = 0;
5bf3d319 1878
3df9d748 1879 IOMMU_NOTIFIER_FOREACH(iommu_notifier, iommu_mr) {
5bf3d319
PX
1880 flags |= iommu_notifier->notifier_flags;
1881 }
1882
1221a474 1883 if (flags != iommu_mr->iommu_notify_flags && imrc->notify_flag_changed) {
549d4005
EA
1884 ret = imrc->notify_flag_changed(iommu_mr,
1885 iommu_mr->iommu_notify_flags,
1886 flags, errp);
5bf3d319
PX
1887 }
1888
549d4005
EA
1889 if (!ret) {
1890 iommu_mr->iommu_notify_flags = flags;
1891 }
1892 return ret;
5bf3d319
PX
1893}
1894
457f8cbb
BB
1895int memory_region_iommu_set_page_size_mask(IOMMUMemoryRegion *iommu_mr,
1896 uint64_t page_size_mask,
1897 Error **errp)
1898{
1899 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
1900 int ret = 0;
1901
1902 if (imrc->iommu_set_page_size_mask) {
1903 ret = imrc->iommu_set_page_size_mask(iommu_mr, page_size_mask, errp);
1904 }
1905 return ret;
1906}
1907
549d4005
EA
1908int memory_region_register_iommu_notifier(MemoryRegion *mr,
1909 IOMMUNotifier *n, Error **errp)
06866575 1910{
3df9d748 1911 IOMMUMemoryRegion *iommu_mr;
549d4005 1912 int ret;
3df9d748 1913
efcd38c5 1914 if (mr->alias) {
549d4005 1915 return memory_region_register_iommu_notifier(mr->alias, n, errp);
efcd38c5
JW
1916 }
1917
cdb30812 1918 /* We need to register for at least one bitfield */
3df9d748 1919 iommu_mr = IOMMU_MEMORY_REGION(mr);
cdb30812 1920 assert(n->notifier_flags != IOMMU_NOTIFIER_NONE);
698feb5e 1921 assert(n->start <= n->end);
cb1efcf4
PM
1922 assert(n->iommu_idx >= 0 &&
1923 n->iommu_idx < memory_region_iommu_num_indexes(iommu_mr));
1924
3df9d748 1925 QLIST_INSERT_HEAD(&iommu_mr->iommu_notify, n, node);
549d4005
EA
1926 ret = memory_region_update_iommu_notify_flags(iommu_mr, errp);
1927 if (ret) {
1928 QLIST_REMOVE(n, node);
1929 }
1930 return ret;
06866575
DG
1931}
1932
3df9d748 1933uint64_t memory_region_iommu_get_min_page_size(IOMMUMemoryRegion *iommu_mr)
a788f227 1934{
1221a474
AK
1935 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
1936
1937 if (imrc->get_min_page_size) {
1938 return imrc->get_min_page_size(iommu_mr);
f682e9c2
AK
1939 }
1940 return TARGET_PAGE_SIZE;
1941}
1942
3df9d748 1943void memory_region_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
f682e9c2 1944{
b1ab8f9c 1945 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
1221a474 1946 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
f682e9c2 1947 hwaddr addr, granularity;
a788f227
DG
1948 IOMMUTLBEntry iotlb;
1949
faa362e3 1950 /* If the IOMMU has its own replay callback, override */
1221a474
AK
1951 if (imrc->replay) {
1952 imrc->replay(iommu_mr, n);
faa362e3
PX
1953 return;
1954 }
1955
3df9d748 1956 granularity = memory_region_iommu_get_min_page_size(iommu_mr);
f682e9c2 1957
b1ab8f9c 1958 for (addr = 0; addr < memory_region_size(mr); addr += granularity) {
2c91bcf2 1959 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, n->iommu_idx);
a788f227
DG
1960 if (iotlb.perm != IOMMU_NONE) {
1961 n->notify(n, &iotlb);
1962 }
1963
1964 /* if (2^64 - MR size) < granularity, it's possible to get an
1965 * infinite loop here. This should catch such a wraparound */
1966 if ((addr + granularity) < addr) {
1967 break;
1968 }
1969 }
1970}
1971
cdb30812
PX
1972void memory_region_unregister_iommu_notifier(MemoryRegion *mr,
1973 IOMMUNotifier *n)
06866575 1974{
3df9d748
AK
1975 IOMMUMemoryRegion *iommu_mr;
1976
efcd38c5
JW
1977 if (mr->alias) {
1978 memory_region_unregister_iommu_notifier(mr->alias, n);
1979 return;
1980 }
cdb30812 1981 QLIST_REMOVE(n, node);
3df9d748 1982 iommu_mr = IOMMU_MEMORY_REGION(mr);
549d4005 1983 memory_region_update_iommu_notify_flags(iommu_mr, NULL);
06866575
DG
1984}
1985
3b5ebf85 1986void memory_region_notify_iommu_one(IOMMUNotifier *notifier,
5039caf3 1987 IOMMUTLBEvent *event)
06866575 1988{
5039caf3 1989 IOMMUTLBEntry *entry = &event->entry;
03c7140c 1990 hwaddr entry_end = entry->iova + entry->addr_mask;
1804857f 1991 IOMMUTLBEntry tmp = *entry;
cdb30812 1992
5039caf3
EP
1993 if (event->type == IOMMU_NOTIFIER_UNMAP) {
1994 assert(entry->perm == IOMMU_NONE);
1995 }
1996
bd2bfa4c
PX
1997 /*
1998 * Skip the notification if the notification does not overlap
1999 * with registered range.
2000 */
03c7140c 2001 if (notifier->start > entry_end || notifier->end < entry->iova) {
bd2bfa4c
PX
2002 return;
2003 }
cdb30812 2004
1804857f
EP
2005 if (notifier->notifier_flags & IOMMU_NOTIFIER_DEVIOTLB_UNMAP) {
2006 /* Crop (iova, addr_mask) to range */
2007 tmp.iova = MAX(tmp.iova, notifier->start);
2008 tmp.addr_mask = MIN(entry_end, notifier->end) - tmp.iova;
2009 } else {
2010 assert(entry->iova >= notifier->start && entry_end <= notifier->end);
2011 }
03c7140c 2012
5039caf3 2013 if (event->type & notifier->notifier_flags) {
1804857f 2014 notifier->notify(notifier, &tmp);
bd2bfa4c
PX
2015 }
2016}
2017
afa55c6e 2018void memory_region_unmap_iommu_notifier_range(IOMMUNotifier *notifier)
7caebbf9
JW
2019{
2020 IOMMUTLBEvent event;
2021
2022 event.type = IOMMU_NOTIFIER_UNMAP;
2023 event.entry.target_as = &address_space_memory;
afa55c6e 2024 event.entry.iova = notifier->start;
7caebbf9 2025 event.entry.perm = IOMMU_NONE;
afa55c6e 2026 event.entry.addr_mask = notifier->end - notifier->start;
7caebbf9 2027
afa55c6e 2028 memory_region_notify_iommu_one(notifier, &event);
7caebbf9
JW
2029}
2030
3df9d748 2031void memory_region_notify_iommu(IOMMUMemoryRegion *iommu_mr,
cb1efcf4 2032 int iommu_idx,
5039caf3 2033 IOMMUTLBEvent event)
bd2bfa4c
PX
2034{
2035 IOMMUNotifier *iommu_notifier;
2036
3df9d748 2037 assert(memory_region_is_iommu(MEMORY_REGION(iommu_mr)));
bd2bfa4c 2038
3df9d748 2039 IOMMU_NOTIFIER_FOREACH(iommu_notifier, iommu_mr) {
cb1efcf4 2040 if (iommu_notifier->iommu_idx == iommu_idx) {
5039caf3 2041 memory_region_notify_iommu_one(iommu_notifier, &event);
cb1efcf4 2042 }
cdb30812 2043 }
06866575
DG
2044}
2045
f1334de6
AK
2046int memory_region_iommu_get_attr(IOMMUMemoryRegion *iommu_mr,
2047 enum IOMMUMemoryRegionAttr attr,
2048 void *data)
2049{
2050 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
2051
2052 if (!imrc->get_attr) {
2053 return -EINVAL;
2054 }
2055
2056 return imrc->get_attr(iommu_mr, attr, data);
2057}
2058
21f40209
PM
2059int memory_region_iommu_attrs_to_index(IOMMUMemoryRegion *iommu_mr,
2060 MemTxAttrs attrs)
2061{
2062 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
2063
2064 if (!imrc->attrs_to_index) {
2065 return 0;
2066 }
2067
2068 return imrc->attrs_to_index(iommu_mr, attrs);
2069}
2070
2071int memory_region_iommu_num_indexes(IOMMUMemoryRegion *iommu_mr)
2072{
2073 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_GET_CLASS(iommu_mr);
2074
2075 if (!imrc->num_indexes) {
2076 return 1;
2077 }
2078
2079 return imrc->num_indexes(iommu_mr);
2080}
2081
8947d7fc
DH
2082RamDiscardManager *memory_region_get_ram_discard_manager(MemoryRegion *mr)
2083{
2084 if (!memory_region_is_mapped(mr) || !memory_region_is_ram(mr)) {
2085 return NULL;
2086 }
2087 return mr->rdm;
2088}
2089
2090void memory_region_set_ram_discard_manager(MemoryRegion *mr,
2091 RamDiscardManager *rdm)
2092{
2093 g_assert(memory_region_is_ram(mr) && !memory_region_is_mapped(mr));
2094 g_assert(!rdm || !mr->rdm);
2095 mr->rdm = rdm;
2096}
2097
2098uint64_t ram_discard_manager_get_min_granularity(const RamDiscardManager *rdm,
2099 const MemoryRegion *mr)
2100{
2101 RamDiscardManagerClass *rdmc = RAM_DISCARD_MANAGER_GET_CLASS(rdm);
2102
2103 g_assert(rdmc->get_min_granularity);
2104 return rdmc->get_min_granularity(rdm, mr);
2105}
2106
2107bool ram_discard_manager_is_populated(const RamDiscardManager *rdm,
2108 const MemoryRegionSection *section)
2109{
2110 RamDiscardManagerClass *rdmc = RAM_DISCARD_MANAGER_GET_CLASS(rdm);
2111
2112 g_assert(rdmc->is_populated);
2113 return rdmc->is_populated(rdm, section);
2114}
2115
2116int ram_discard_manager_replay_populated(const RamDiscardManager *rdm,
2117 MemoryRegionSection *section,
2118 ReplayRamPopulate replay_fn,
2119 void *opaque)
2120{
2121 RamDiscardManagerClass *rdmc = RAM_DISCARD_MANAGER_GET_CLASS(rdm);
2122
2123 g_assert(rdmc->replay_populated);
2124 return rdmc->replay_populated(rdm, section, replay_fn, opaque);
2125}
2126
adaf9d92
DH
2127void ram_discard_manager_replay_discarded(const RamDiscardManager *rdm,
2128 MemoryRegionSection *section,
2129 ReplayRamDiscard replay_fn,
2130 void *opaque)
2131{
2132 RamDiscardManagerClass *rdmc = RAM_DISCARD_MANAGER_GET_CLASS(rdm);
2133
2134 g_assert(rdmc->replay_discarded);
2135 rdmc->replay_discarded(rdm, section, replay_fn, opaque);
2136}
2137
8947d7fc
DH
2138void ram_discard_manager_register_listener(RamDiscardManager *rdm,
2139 RamDiscardListener *rdl,
2140 MemoryRegionSection *section)
2141{
2142 RamDiscardManagerClass *rdmc = RAM_DISCARD_MANAGER_GET_CLASS(rdm);
2143
2144 g_assert(rdmc->register_listener);
2145 rdmc->register_listener(rdm, rdl, section);
2146}
2147
2148void ram_discard_manager_unregister_listener(RamDiscardManager *rdm,
2149 RamDiscardListener *rdl)
2150{
2151 RamDiscardManagerClass *rdmc = RAM_DISCARD_MANAGER_GET_CLASS(rdm);
2152
2153 g_assert(rdmc->unregister_listener);
2154 rdmc->unregister_listener(rdm, rdl);
2155}
2156
baa44bce
CL
2157/* Called with rcu_read_lock held. */
2158bool memory_get_xlat_addr(IOMMUTLBEntry *iotlb, void **vaddr,
2159 ram_addr_t *ram_addr, bool *read_only,
2160 bool *mr_has_discard_manager)
2161{
2162 MemoryRegion *mr;
2163 hwaddr xlat;
2164 hwaddr len = iotlb->addr_mask + 1;
2165 bool writable = iotlb->perm & IOMMU_WO;
2166
2167 if (mr_has_discard_manager) {
2168 *mr_has_discard_manager = false;
2169 }
2170 /*
2171 * The IOMMU TLB entry we have just covers translation through
2172 * this IOMMU to its immediate target. We need to translate
2173 * it the rest of the way through to memory.
2174 */
2175 mr = address_space_translate(&address_space_memory, iotlb->translated_addr,
2176 &xlat, &len, writable, MEMTXATTRS_UNSPECIFIED);
2177 if (!memory_region_is_ram(mr)) {
2178 error_report("iommu map to non memory area %" HWADDR_PRIx "", xlat);
2179 return false;
2180 } else if (memory_region_has_ram_discard_manager(mr)) {
2181 RamDiscardManager *rdm = memory_region_get_ram_discard_manager(mr);
2182 MemoryRegionSection tmp = {
2183 .mr = mr,
2184 .offset_within_region = xlat,
2185 .size = int128_make64(len),
2186 };
2187 if (mr_has_discard_manager) {
2188 *mr_has_discard_manager = true;
2189 }
2190 /*
2191 * Malicious VMs can map memory into the IOMMU, which is expected
2192 * to remain discarded. vfio will pin all pages, populating memory.
2193 * Disallow that. vmstate priorities make sure any RamDiscardManager
2194 * were already restored before IOMMUs are restored.
2195 */
2196 if (!ram_discard_manager_is_populated(rdm, &tmp)) {
2197 error_report("iommu map to discarded memory (e.g., unplugged via"
2198 " virtio-mem): %" HWADDR_PRIx "",
2199 iotlb->translated_addr);
2200 return false;
2201 }
2202 }
2203
2204 /*
2205 * Translation truncates length to the IOMMU page size,
2206 * check that it did not truncate too much.
2207 */
2208 if (len & iotlb->addr_mask) {
2209 error_report("iommu has granularity incompatible with target AS");
2210 return false;
2211 }
2212
2213 if (vaddr) {
2214 *vaddr = memory_region_get_ram_ptr(mr) + xlat;
2215 }
2216
2217 if (ram_addr) {
2218 *ram_addr = memory_region_get_ram_addr(mr) + xlat;
2219 }
2220
2221 if (read_only) {
2222 *read_only = !writable || mr->readonly;
2223 }
2224
2225 return true;
2226}
2227
093bc2cd
AK
2228void memory_region_set_log(MemoryRegion *mr, bool log, unsigned client)
2229{
5a583347 2230 uint8_t mask = 1 << client;
deb809ed 2231 uint8_t old_logging;
5a583347 2232
dbddac6d 2233 assert(client == DIRTY_MEMORY_VGA);
deb809ed
PB
2234 old_logging = mr->vga_logging_count;
2235 mr->vga_logging_count += log ? 1 : -1;
2236 if (!!old_logging == !!mr->vga_logging_count) {
2237 return;
2238 }
2239
59023ef4 2240 memory_region_transaction_begin();
5a583347 2241 mr->dirty_log_mask = (mr->dirty_log_mask & ~mask) | (log * mask);
22bde714 2242 memory_region_update_pending |= mr->enabled;
59023ef4 2243 memory_region_transaction_commit();
093bc2cd
AK
2244}
2245
a8170e5e
AK
2246void memory_region_set_dirty(MemoryRegion *mr, hwaddr addr,
2247 hwaddr size)
093bc2cd 2248{
8e41fb63
FZ
2249 assert(mr->ram_block);
2250 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
2251 size,
58d2707e 2252 memory_region_get_dirty_log_mask(mr));
093bc2cd
AK
2253}
2254
b87eaa9b
PX
2255/*
2256 * If memory region `mr' is NULL, do global sync. Otherwise, sync
2257 * dirty bitmap for the specified memory region.
2258 */
1e493be5 2259static void memory_region_sync_dirty_bitmap(MemoryRegion *mr, bool last_stage)
093bc2cd 2260{
0a752eee 2261 MemoryListener *listener;
0d673e36 2262 AddressSpace *as;
0a752eee 2263 FlatView *view;
5a583347
AK
2264 FlatRange *fr;
2265
0a752eee
PB
2266 /* If the same address space has multiple log_sync listeners, we
2267 * visit that address space's FlatView multiple times. But because
2268 * log_sync listeners are rare, it's still cheaper than walking each
2269 * address space once.
2270 */
2271 QTAILQ_FOREACH(listener, &memory_listeners, link) {
b87eaa9b
PX
2272 if (listener->log_sync) {
2273 as = listener->address_space;
2274 view = address_space_get_flatview(as);
2275 FOR_EACH_FLAT_RANGE(fr, view) {
2276 if (fr->dirty_log_mask && (!mr || fr->mr == mr)) {
2277 MemoryRegionSection mrs = section_from_flat_range(fr, view);
2278 listener->log_sync(listener, &mrs);
2279 }
0d673e36 2280 }
b87eaa9b 2281 flatview_unref(view);
fcb3ab34 2282 trace_memory_region_sync_dirty(mr ? mr->name : "(all)", listener->name, 0);
b87eaa9b
PX
2283 } else if (listener->log_sync_global) {
2284 /*
2285 * No matter whether MR is specified, what we can do here
2286 * is to do a global sync, because we are not capable to
2287 * sync in a finer granularity.
2288 */
1e493be5 2289 listener->log_sync_global(listener, last_stage);
fcb3ab34 2290 trace_memory_region_sync_dirty(mr ? mr->name : "(all)", listener->name, 1);
5a583347
AK
2291 }
2292 }
093bc2cd
AK
2293}
2294
077874e0
PX
2295void memory_region_clear_dirty_bitmap(MemoryRegion *mr, hwaddr start,
2296 hwaddr len)
2297{
2298 MemoryRegionSection mrs;
2299 MemoryListener *listener;
2300 AddressSpace *as;
2301 FlatView *view;
2302 FlatRange *fr;
2303 hwaddr sec_start, sec_end, sec_size;
2304
2305 QTAILQ_FOREACH(listener, &memory_listeners, link) {
2306 if (!listener->log_clear) {
2307 continue;
2308 }
2309 as = listener->address_space;
2310 view = address_space_get_flatview(as);
2311 FOR_EACH_FLAT_RANGE(fr, view) {
2312 if (!fr->dirty_log_mask || fr->mr != mr) {
2313 /*
2314 * Clear dirty bitmap operation only applies to those
2315 * regions whose dirty logging is at least enabled
2316 */
2317 continue;
2318 }
2319
2320 mrs = section_from_flat_range(fr, view);
2321
2322 sec_start = MAX(mrs.offset_within_region, start);
2323 sec_end = mrs.offset_within_region + int128_get64(mrs.size);
2324 sec_end = MIN(sec_end, start + len);
2325
2326 if (sec_start >= sec_end) {
2327 /*
2328 * If this memory region section has no intersection
2329 * with the requested range, skip.
2330 */
2331 continue;
2332 }
2333
2334 /* Valid case; shrink the section if needed */
2335 mrs.offset_within_address_space +=
2336 sec_start - mrs.offset_within_region;
2337 mrs.offset_within_region = sec_start;
2338 sec_size = sec_end - sec_start;
2339 mrs.size = int128_make64(sec_size);
2340 listener->log_clear(listener, &mrs);
2341 }
2342 flatview_unref(view);
2343 }
2344}
2345
0fe1eca7
PB
2346DirtyBitmapSnapshot *memory_region_snapshot_and_clear_dirty(MemoryRegion *mr,
2347 hwaddr addr,
2348 hwaddr size,
2349 unsigned client)
2350{
9458a9a1 2351 DirtyBitmapSnapshot *snapshot;
0fe1eca7 2352 assert(mr->ram_block);
1e493be5 2353 memory_region_sync_dirty_bitmap(mr, false);
9458a9a1
PB
2354 snapshot = cpu_physical_memory_snapshot_and_clear_dirty(mr, addr, size, client);
2355 memory_global_after_dirty_log_sync();
2356 return snapshot;
0fe1eca7
PB
2357}
2358
2359bool memory_region_snapshot_get_dirty(MemoryRegion *mr, DirtyBitmapSnapshot *snap,
2360 hwaddr addr, hwaddr size)
2361{
2362 assert(mr->ram_block);
2363 return cpu_physical_memory_snapshot_get_dirty(snap,
2364 memory_region_get_ram_addr(mr) + addr, size);
2365}
2366
093bc2cd
AK
2367void memory_region_set_readonly(MemoryRegion *mr, bool readonly)
2368{
fb1cd6f9 2369 if (mr->readonly != readonly) {
59023ef4 2370 memory_region_transaction_begin();
fb1cd6f9 2371 mr->readonly = readonly;
22bde714 2372 memory_region_update_pending |= mr->enabled;
59023ef4 2373 memory_region_transaction_commit();
fb1cd6f9 2374 }
093bc2cd
AK
2375}
2376
c26763f8
MAL
2377void memory_region_set_nonvolatile(MemoryRegion *mr, bool nonvolatile)
2378{
2379 if (mr->nonvolatile != nonvolatile) {
2380 memory_region_transaction_begin();
2381 mr->nonvolatile = nonvolatile;
2382 memory_region_update_pending |= mr->enabled;
2383 memory_region_transaction_commit();
2384 }
2385}
2386
5f9a5ea1 2387void memory_region_rom_device_set_romd(MemoryRegion *mr, bool romd_mode)
d0a9b5bc 2388{
5f9a5ea1 2389 if (mr->romd_mode != romd_mode) {
59023ef4 2390 memory_region_transaction_begin();
5f9a5ea1 2391 mr->romd_mode = romd_mode;
22bde714 2392 memory_region_update_pending |= mr->enabled;
59023ef4 2393 memory_region_transaction_commit();
d0a9b5bc
AK
2394 }
2395}
2396
a8170e5e
AK
2397void memory_region_reset_dirty(MemoryRegion *mr, hwaddr addr,
2398 hwaddr size, unsigned client)
093bc2cd 2399{
8e41fb63
FZ
2400 assert(mr->ram_block);
2401 cpu_physical_memory_test_and_clear_dirty(
2402 memory_region_get_ram_addr(mr) + addr, size, client);
093bc2cd
AK
2403}
2404
a35ba7be
PB
2405int memory_region_get_fd(MemoryRegion *mr)
2406{
694ea274 2407 RCU_READ_LOCK_GUARD();
4ff87573
PB
2408 while (mr->alias) {
2409 mr = mr->alias;
a35ba7be 2410 }
66997c42 2411 return mr->ram_block->fd;
4ff87573 2412}
a35ba7be 2413
093bc2cd
AK
2414void *memory_region_get_ram_ptr(MemoryRegion *mr)
2415{
49b24afc 2416 uint64_t offset = 0;
093bc2cd 2417
694ea274 2418 RCU_READ_LOCK_GUARD();
49b24afc
PB
2419 while (mr->alias) {
2420 offset += mr->alias_offset;
2421 mr = mr->alias;
2422 }
8e41fb63 2423 assert(mr->ram_block);
66997c42 2424 return qemu_map_ram_ptr(mr->ram_block, offset);
093bc2cd
AK
2425}
2426
07bdaa41
PB
2427MemoryRegion *memory_region_from_host(void *ptr, ram_addr_t *offset)
2428{
2429 RAMBlock *block;
2430
2431 block = qemu_ram_block_from_host(ptr, false, offset);
2432 if (!block) {
2433 return NULL;
2434 }
2435
2436 return block->mr;
2437}
2438
7ebb2745
FZ
2439ram_addr_t memory_region_get_ram_addr(MemoryRegion *mr)
2440{
2441 return mr->ram_block ? mr->ram_block->offset : RAM_ADDR_INVALID;
2442}
2443
37d7c084
PB
2444void memory_region_ram_resize(MemoryRegion *mr, ram_addr_t newsize, Error **errp)
2445{
8e41fb63 2446 assert(mr->ram_block);
37d7c084 2447
fa53a0e5 2448 qemu_ram_resize(mr->ram_block, newsize, errp);
37d7c084
PB
2449}
2450
9ecc996a
PMD
2451void memory_region_msync(MemoryRegion *mr, hwaddr addr, hwaddr size)
2452{
2453 if (mr->ram_block) {
ab7e41e6 2454 qemu_ram_msync(mr->ram_block, addr, size);
9ecc996a
PMD
2455 }
2456}
61c490e2 2457
4dfe59d1 2458void memory_region_writeback(MemoryRegion *mr, hwaddr addr, hwaddr size)
61c490e2
BM
2459{
2460 /*
2461 * Might be extended case needed to cover
2462 * different types of memory regions
2463 */
9ecc996a
PMD
2464 if (mr->dirty_log_mask) {
2465 memory_region_msync(mr, addr, size);
61c490e2
BM
2466 }
2467}
2468
b960fc17
PX
2469/*
2470 * Call proper memory listeners about the change on the newly
2471 * added/removed CoalescedMemoryRange.
2472 */
2473static void memory_region_update_coalesced_range(MemoryRegion *mr,
2474 CoalescedMemoryRange *cmr,
2475 bool add)
093bc2cd 2476{
b960fc17 2477 AddressSpace *as;
99e86347 2478 FlatView *view;
093bc2cd 2479 FlatRange *fr;
093bc2cd 2480
0d673e36 2481 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
b960fc17
PX
2482 view = address_space_get_flatview(as);
2483 FOR_EACH_FLAT_RANGE(fr, view) {
2484 if (fr->mr == mr) {
2485 flat_range_coalesced_io_notify(fr, as, cmr, add);
2486 }
2487 }
2488 flatview_unref(view);
0d673e36
AK
2489 }
2490}
2491
093bc2cd
AK
2492void memory_region_set_coalescing(MemoryRegion *mr)
2493{
2494 memory_region_clear_coalescing(mr);
08dafab4 2495 memory_region_add_coalescing(mr, 0, int128_get64(mr->size));
093bc2cd
AK
2496}
2497
2498void memory_region_add_coalescing(MemoryRegion *mr,
a8170e5e 2499 hwaddr offset,
093bc2cd
AK
2500 uint64_t size)
2501{
7267c094 2502 CoalescedMemoryRange *cmr = g_malloc(sizeof(*cmr));
093bc2cd 2503
08dafab4 2504 cmr->addr = addrrange_make(int128_make64(offset), int128_make64(size));
093bc2cd 2505 QTAILQ_INSERT_TAIL(&mr->coalesced, cmr, link);
b960fc17 2506 memory_region_update_coalesced_range(mr, cmr, true);
d410515e 2507 memory_region_set_flush_coalesced(mr);
093bc2cd
AK
2508}
2509
2510void memory_region_clear_coalescing(MemoryRegion *mr)
2511{
2512 CoalescedMemoryRange *cmr;
9c1aa1c2
PX
2513
2514 if (QTAILQ_EMPTY(&mr->coalesced)) {
2515 return;
2516 }
093bc2cd 2517
d410515e
JK
2518 qemu_flush_coalesced_mmio_buffer();
2519 mr->flush_coalesced_mmio = false;
2520
093bc2cd
AK
2521 while (!QTAILQ_EMPTY(&mr->coalesced)) {
2522 cmr = QTAILQ_FIRST(&mr->coalesced);
2523 QTAILQ_REMOVE(&mr->coalesced, cmr, link);
b960fc17 2524 memory_region_update_coalesced_range(mr, cmr, false);
7267c094 2525 g_free(cmr);
ab5b3db5 2526 }
093bc2cd
AK
2527}
2528
d410515e
JK
2529void memory_region_set_flush_coalesced(MemoryRegion *mr)
2530{
2531 mr->flush_coalesced_mmio = true;
2532}
2533
2534void memory_region_clear_flush_coalesced(MemoryRegion *mr)
2535{
2536 qemu_flush_coalesced_mmio_buffer();
2537 if (QTAILQ_EMPTY(&mr->coalesced)) {
2538 mr->flush_coalesced_mmio = false;
2539 }
2540}
2541
8c56c1a5
PF
2542static bool userspace_eventfd_warning;
2543
3e9d69e7 2544void memory_region_add_eventfd(MemoryRegion *mr,
a8170e5e 2545 hwaddr addr,
3e9d69e7
AK
2546 unsigned size,
2547 bool match_data,
2548 uint64_t data,
753d5e14 2549 EventNotifier *e)
3e9d69e7
AK
2550{
2551 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
2552 .addr.start = int128_make64(addr),
2553 .addr.size = int128_make64(size),
3e9d69e7
AK
2554 .match_data = match_data,
2555 .data = data,
753d5e14 2556 .e = e,
3e9d69e7
AK
2557 };
2558 unsigned i;
2559
8c56c1a5
PF
2560 if (kvm_enabled() && (!(kvm_eventfds_enabled() ||
2561 userspace_eventfd_warning))) {
2562 userspace_eventfd_warning = true;
2563 error_report("Using eventfd without MMIO binding in KVM. "
2564 "Suboptimal performance expected");
2565 }
2566
b8aecea2 2567 if (size) {
9bf825bf 2568 adjust_endianness(mr, &mrfd.data, size_memop(size) | MO_TE);
b8aecea2 2569 }
59023ef4 2570 memory_region_transaction_begin();
3e9d69e7 2571 for (i = 0; i < mr->ioeventfd_nb; ++i) {
73bb753d 2572 if (memory_region_ioeventfd_before(&mrfd, &mr->ioeventfds[i])) {
3e9d69e7
AK
2573 break;
2574 }
2575 }
2576 ++mr->ioeventfd_nb;
7267c094 2577 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7
AK
2578 sizeof(*mr->ioeventfds) * mr->ioeventfd_nb);
2579 memmove(&mr->ioeventfds[i+1], &mr->ioeventfds[i],
2580 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb-1 - i));
2581 mr->ioeventfds[i] = mrfd;
4dc56152 2582 ioeventfd_update_pending |= mr->enabled;
59023ef4 2583 memory_region_transaction_commit();
3e9d69e7
AK
2584}
2585
2586void memory_region_del_eventfd(MemoryRegion *mr,
a8170e5e 2587 hwaddr addr,
3e9d69e7
AK
2588 unsigned size,
2589 bool match_data,
2590 uint64_t data,
753d5e14 2591 EventNotifier *e)
3e9d69e7
AK
2592{
2593 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
2594 .addr.start = int128_make64(addr),
2595 .addr.size = int128_make64(size),
3e9d69e7
AK
2596 .match_data = match_data,
2597 .data = data,
753d5e14 2598 .e = e,
3e9d69e7
AK
2599 };
2600 unsigned i;
2601
b8aecea2 2602 if (size) {
9bf825bf 2603 adjust_endianness(mr, &mrfd.data, size_memop(size) | MO_TE);
b8aecea2 2604 }
59023ef4 2605 memory_region_transaction_begin();
3e9d69e7 2606 for (i = 0; i < mr->ioeventfd_nb; ++i) {
73bb753d 2607 if (memory_region_ioeventfd_equal(&mrfd, &mr->ioeventfds[i])) {
3e9d69e7
AK
2608 break;
2609 }
2610 }
2611 assert(i != mr->ioeventfd_nb);
2612 memmove(&mr->ioeventfds[i], &mr->ioeventfds[i+1],
2613 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb - (i+1)));
2614 --mr->ioeventfd_nb;
7267c094 2615 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7 2616 sizeof(*mr->ioeventfds)*mr->ioeventfd_nb + 1);
4dc56152 2617 ioeventfd_update_pending |= mr->enabled;
59023ef4 2618 memory_region_transaction_commit();
3e9d69e7
AK
2619}
2620
feca4ac1 2621static void memory_region_update_container_subregions(MemoryRegion *subregion)
093bc2cd 2622{
feca4ac1 2623 MemoryRegion *mr = subregion->container;
093bc2cd
AK
2624 MemoryRegion *other;
2625
59023ef4
JK
2626 memory_region_transaction_begin();
2627
dfde4e6e 2628 memory_region_ref(subregion);
093bc2cd
AK
2629 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
2630 if (subregion->priority >= other->priority) {
2631 QTAILQ_INSERT_BEFORE(other, subregion, subregions_link);
2632 goto done;
2633 }
2634 }
2635 QTAILQ_INSERT_TAIL(&mr->subregions, subregion, subregions_link);
2636done:
22bde714 2637 memory_region_update_pending |= mr->enabled && subregion->enabled;
59023ef4 2638 memory_region_transaction_commit();
093bc2cd
AK
2639}
2640
0598701a
PC
2641static void memory_region_add_subregion_common(MemoryRegion *mr,
2642 hwaddr offset,
2643 MemoryRegion *subregion)
2644{
5ead6218
DH
2645 MemoryRegion *alias;
2646
feca4ac1
PB
2647 assert(!subregion->container);
2648 subregion->container = mr;
5ead6218
DH
2649 for (alias = subregion->alias; alias; alias = alias->alias) {
2650 alias->mapped_via_alias++;
2651 }
0598701a 2652 subregion->addr = offset;
feca4ac1 2653 memory_region_update_container_subregions(subregion);
0598701a 2654}
093bc2cd
AK
2655
2656void memory_region_add_subregion(MemoryRegion *mr,
a8170e5e 2657 hwaddr offset,
093bc2cd
AK
2658 MemoryRegion *subregion)
2659{
093bc2cd
AK
2660 subregion->priority = 0;
2661 memory_region_add_subregion_common(mr, offset, subregion);
2662}
2663
2664void memory_region_add_subregion_overlap(MemoryRegion *mr,
a8170e5e 2665 hwaddr offset,
093bc2cd 2666 MemoryRegion *subregion,
a1ff8ae0 2667 int priority)
093bc2cd 2668{
093bc2cd
AK
2669 subregion->priority = priority;
2670 memory_region_add_subregion_common(mr, offset, subregion);
2671}
2672
2673void memory_region_del_subregion(MemoryRegion *mr,
2674 MemoryRegion *subregion)
2675{
5ead6218
DH
2676 MemoryRegion *alias;
2677
59023ef4 2678 memory_region_transaction_begin();
feca4ac1
PB
2679 assert(subregion->container == mr);
2680 subregion->container = NULL;
5ead6218
DH
2681 for (alias = subregion->alias; alias; alias = alias->alias) {
2682 alias->mapped_via_alias--;
2683 assert(alias->mapped_via_alias >= 0);
2684 }
093bc2cd 2685 QTAILQ_REMOVE(&mr->subregions, subregion, subregions_link);
dfde4e6e 2686 memory_region_unref(subregion);
22bde714 2687 memory_region_update_pending |= mr->enabled && subregion->enabled;
59023ef4 2688 memory_region_transaction_commit();
6bba19ba
AK
2689}
2690
2691void memory_region_set_enabled(MemoryRegion *mr, bool enabled)
2692{
2693 if (enabled == mr->enabled) {
2694 return;
2695 }
59023ef4 2696 memory_region_transaction_begin();
6bba19ba 2697 mr->enabled = enabled;
22bde714 2698 memory_region_update_pending = true;
59023ef4 2699 memory_region_transaction_commit();
093bc2cd 2700}
1c0ffa58 2701
e7af4c67
MT
2702void memory_region_set_size(MemoryRegion *mr, uint64_t size)
2703{
2704 Int128 s = int128_make64(size);
2705
2706 if (size == UINT64_MAX) {
2707 s = int128_2_64();
2708 }
2709 if (int128_eq(s, mr->size)) {
2710 return;
2711 }
2712 memory_region_transaction_begin();
2713 mr->size = s;
2714 memory_region_update_pending = true;
2715 memory_region_transaction_commit();
2716}
2717
67891b8a 2718static void memory_region_readd_subregion(MemoryRegion *mr)
2282e1af 2719{
feca4ac1 2720 MemoryRegion *container = mr->container;
2282e1af 2721
feca4ac1 2722 if (container) {
67891b8a
PC
2723 memory_region_transaction_begin();
2724 memory_region_ref(mr);
feca4ac1 2725 memory_region_del_subregion(container, mr);
a8749d7c 2726 memory_region_add_subregion_common(container, mr->addr, mr);
67891b8a
PC
2727 memory_region_unref(mr);
2728 memory_region_transaction_commit();
2282e1af 2729 }
67891b8a 2730}
2282e1af 2731
67891b8a
PC
2732void memory_region_set_address(MemoryRegion *mr, hwaddr addr)
2733{
2734 if (addr != mr->addr) {
2735 mr->addr = addr;
2736 memory_region_readd_subregion(mr);
2737 }
2282e1af
AK
2738}
2739
a8170e5e 2740void memory_region_set_alias_offset(MemoryRegion *mr, hwaddr offset)
4703359e 2741{
4703359e 2742 assert(mr->alias);
4703359e 2743
59023ef4 2744 if (offset == mr->alias_offset) {
4703359e
AK
2745 return;
2746 }
2747
59023ef4
JK
2748 memory_region_transaction_begin();
2749 mr->alias_offset = offset;
22bde714 2750 memory_region_update_pending |= mr->enabled;
59023ef4 2751 memory_region_transaction_commit();
4703359e
AK
2752}
2753
a2b257d6
IM
2754uint64_t memory_region_get_alignment(const MemoryRegion *mr)
2755{
2756 return mr->align;
2757}
2758
e2177955
AK
2759static int cmp_flatrange_addr(const void *addr_, const void *fr_)
2760{
2761 const AddrRange *addr = addr_;
2762 const FlatRange *fr = fr_;
2763
2764 if (int128_le(addrrange_end(*addr), fr->addr.start)) {
2765 return -1;
2766 } else if (int128_ge(addr->start, addrrange_end(fr->addr))) {
2767 return 1;
2768 }
2769 return 0;
2770}
2771
99e86347 2772static FlatRange *flatview_lookup(FlatView *view, AddrRange addr)
e2177955 2773{
99e86347 2774 return bsearch(&addr, view->ranges, view->nr,
e2177955
AK
2775 sizeof(FlatRange), cmp_flatrange_addr);
2776}
2777
eed2bacf
IM
2778bool memory_region_is_mapped(MemoryRegion *mr)
2779{
5ead6218 2780 return !!mr->container || mr->mapped_via_alias;
eed2bacf
IM
2781}
2782
c6742b14
PB
2783/* Same as memory_region_find, but it does not add a reference to the
2784 * returned region. It must be called from an RCU critical section.
2785 */
2786static MemoryRegionSection memory_region_find_rcu(MemoryRegion *mr,
2787 hwaddr addr, uint64_t size)
e2177955 2788{
052e87b0 2789 MemoryRegionSection ret = { .mr = NULL };
73034e9e
PB
2790 MemoryRegion *root;
2791 AddressSpace *as;
2792 AddrRange range;
99e86347 2793 FlatView *view;
73034e9e
PB
2794 FlatRange *fr;
2795
2796 addr += mr->addr;
feca4ac1
PB
2797 for (root = mr; root->container; ) {
2798 root = root->container;
73034e9e
PB
2799 addr += root->addr;
2800 }
e2177955 2801
73034e9e 2802 as = memory_region_to_address_space(root);
eed2bacf
IM
2803 if (!as) {
2804 return ret;
2805 }
73034e9e 2806 range = addrrange_make(int128_make64(addr), int128_make64(size));
99e86347 2807
16620684 2808 view = address_space_to_flatview(as);
99e86347 2809 fr = flatview_lookup(view, range);
e2177955 2810 if (!fr) {
c6742b14 2811 return ret;
e2177955
AK
2812 }
2813
99e86347 2814 while (fr > view->ranges && addrrange_intersects(fr[-1].addr, range)) {
e2177955
AK
2815 --fr;
2816 }
2817
2818 ret.mr = fr->mr;
16620684 2819 ret.fv = view;
e2177955
AK
2820 range = addrrange_intersection(range, fr->addr);
2821 ret.offset_within_region = fr->offset_in_region;
2822 ret.offset_within_region += int128_get64(int128_sub(range.start,
2823 fr->addr.start));
052e87b0 2824 ret.size = range.size;
e2177955 2825 ret.offset_within_address_space = int128_get64(range.start);
7a8499e8 2826 ret.readonly = fr->readonly;
c26763f8 2827 ret.nonvolatile = fr->nonvolatile;
c6742b14
PB
2828 return ret;
2829}
2830
2831MemoryRegionSection memory_region_find(MemoryRegion *mr,
2832 hwaddr addr, uint64_t size)
2833{
2834 MemoryRegionSection ret;
694ea274 2835 RCU_READ_LOCK_GUARD();
c6742b14
PB
2836 ret = memory_region_find_rcu(mr, addr, size);
2837 if (ret.mr) {
2838 memory_region_ref(ret.mr);
2839 }
e2177955
AK
2840 return ret;
2841}
2842
22843838
DH
2843MemoryRegionSection *memory_region_section_new_copy(MemoryRegionSection *s)
2844{
2845 MemoryRegionSection *tmp = g_new(MemoryRegionSection, 1);
2846
2847 *tmp = *s;
2848 if (tmp->mr) {
2849 memory_region_ref(tmp->mr);
2850 }
2851 if (tmp->fv) {
2852 bool ret = flatview_ref(tmp->fv);
2853
2854 g_assert(ret);
2855 }
2856 return tmp;
2857}
2858
2859void memory_region_section_free_copy(MemoryRegionSection *s)
2860{
2861 if (s->fv) {
2862 flatview_unref(s->fv);
2863 }
2864 if (s->mr) {
2865 memory_region_unref(s->mr);
2866 }
2867 g_free(s);
2868}
2869
c6742b14
PB
2870bool memory_region_present(MemoryRegion *container, hwaddr addr)
2871{
2872 MemoryRegion *mr;
2873
694ea274 2874 RCU_READ_LOCK_GUARD();
c6742b14 2875 mr = memory_region_find_rcu(container, addr, 1).mr;
c6742b14
PB
2876 return mr && mr != container;
2877}
2878
1e493be5 2879void memory_global_dirty_log_sync(bool last_stage)
86e775c6 2880{
1e493be5 2881 memory_region_sync_dirty_bitmap(NULL, last_stage);
7664e80c
AK
2882}
2883
9458a9a1
PB
2884void memory_global_after_dirty_log_sync(void)
2885{
2886 MEMORY_LISTENER_CALL_GLOBAL(log_global_after_sync, Forward);
2887}
2888
a5c90c61
PX
2889/*
2890 * Dirty track stop flags that are postponed due to VM being stopped. Should
2891 * only be used within vmstate_change hook.
2892 */
2893static unsigned int postponed_stop_flags;
19310760 2894static VMChangeStateEntry *vmstate_change;
a5c90c61 2895static void memory_global_dirty_log_stop_postponed_run(void);
19310760 2896
63b41db4 2897void memory_global_dirty_log_start(unsigned int flags)
7664e80c 2898{
a5c90c61
PX
2899 unsigned int old_flags;
2900
2901 assert(flags && !(flags & (~GLOBAL_DIRTY_MASK)));
7b0538ed 2902
19310760 2903 if (vmstate_change) {
a5c90c61
PX
2904 /* If there is postponed stop(), operate on it first */
2905 postponed_stop_flags &= ~flags;
2906 memory_global_dirty_log_stop_postponed_run();
19310760
JZ
2907 }
2908
a5c90c61
PX
2909 flags &= ~global_dirty_tracking;
2910 if (!flags) {
2911 return;
2912 }
2913
2914 old_flags = global_dirty_tracking;
63b41db4 2915 global_dirty_tracking |= flags;
63b41db4 2916 trace_global_dirty_changed(global_dirty_tracking);
6f6a5ef3 2917
7b0538ed
PX
2918 if (!old_flags) {
2919 MEMORY_LISTENER_CALL_GLOBAL(log_global_start, Forward);
2920 memory_region_transaction_begin();
2921 memory_region_update_pending = true;
2922 memory_region_transaction_commit();
2923 }
7664e80c
AK
2924}
2925
63b41db4 2926static void memory_global_dirty_log_do_stop(unsigned int flags)
7664e80c 2927{
63b41db4
HH
2928 assert(flags && !(flags & (~GLOBAL_DIRTY_MASK)));
2929 assert((global_dirty_tracking & flags) == flags);
2930 global_dirty_tracking &= ~flags;
2931
2932 trace_global_dirty_changed(global_dirty_tracking);
6f6a5ef3 2933
7b0538ed
PX
2934 if (!global_dirty_tracking) {
2935 memory_region_transaction_begin();
2936 memory_region_update_pending = true;
2937 memory_region_transaction_commit();
2938 MEMORY_LISTENER_CALL_GLOBAL(log_global_stop, Reverse);
2939 }
7664e80c
AK
2940}
2941
a5c90c61
PX
2942/*
2943 * Execute the postponed dirty log stop operations if there is, then reset
2944 * everything (including the flags and the vmstate change hook).
2945 */
2946static void memory_global_dirty_log_stop_postponed_run(void)
2947{
2948 /* This must be called with the vmstate handler registered */
2949 assert(vmstate_change);
2950
2951 /* Note: postponed_stop_flags can be cleared in log start routine */
2952 if (postponed_stop_flags) {
2953 memory_global_dirty_log_do_stop(postponed_stop_flags);
2954 postponed_stop_flags = 0;
2955 }
2956
2957 qemu_del_vm_change_state_handler(vmstate_change);
2958 vmstate_change = NULL;
2959}
2960
538f0497 2961static void memory_vm_change_state_handler(void *opaque, bool running,
19310760
JZ
2962 RunState state)
2963{
2964 if (running) {
a5c90c61 2965 memory_global_dirty_log_stop_postponed_run();
19310760
JZ
2966 }
2967}
2968
63b41db4 2969void memory_global_dirty_log_stop(unsigned int flags)
19310760
JZ
2970{
2971 if (!runstate_is_running()) {
a5c90c61 2972 /* Postpone the dirty log stop, e.g., to when VM starts again */
19310760 2973 if (vmstate_change) {
a5c90c61
PX
2974 /* Batch with previous postponed flags */
2975 postponed_stop_flags |= flags;
2976 } else {
2977 postponed_stop_flags = flags;
2978 vmstate_change = qemu_add_vm_change_state_handler(
2979 memory_vm_change_state_handler, NULL);
19310760 2980 }
19310760
JZ
2981 return;
2982 }
2983
63b41db4 2984 memory_global_dirty_log_do_stop(flags);
19310760
JZ
2985}
2986
7664e80c
AK
2987static void listener_add_address_space(MemoryListener *listener,
2988 AddressSpace *as)
2989{
99e86347 2990 FlatView *view;
7664e80c
AK
2991 FlatRange *fr;
2992
680a4783
PB
2993 if (listener->begin) {
2994 listener->begin(listener);
2995 }
63b41db4 2996 if (global_dirty_tracking) {
975aefe0
AK
2997 if (listener->log_global_start) {
2998 listener->log_global_start(listener);
2999 }
7664e80c 3000 }
975aefe0 3001
856d7245 3002 view = address_space_get_flatview(as);
99e86347 3003 FOR_EACH_FLAT_RANGE(fr, view) {
279836f8
DH
3004 MemoryRegionSection section = section_from_flat_range(fr, view);
3005
975aefe0
AK
3006 if (listener->region_add) {
3007 listener->region_add(listener, &section);
3008 }
ae990e6c
DH
3009 if (fr->dirty_log_mask && listener->log_start) {
3010 listener->log_start(listener, &section, 0, fr->dirty_log_mask);
3011 }
7664e80c 3012 }
680a4783
PB
3013 if (listener->commit) {
3014 listener->commit(listener);
3015 }
856d7245 3016 flatview_unref(view);
7664e80c
AK
3017}
3018
d25836ca
PX
3019static void listener_del_address_space(MemoryListener *listener,
3020 AddressSpace *as)
3021{
3022 FlatView *view;
3023 FlatRange *fr;
3024
3025 if (listener->begin) {
3026 listener->begin(listener);
3027 }
3028 view = address_space_get_flatview(as);
3029 FOR_EACH_FLAT_RANGE(fr, view) {
3030 MemoryRegionSection section = section_from_flat_range(fr, view);
3031
3032 if (fr->dirty_log_mask && listener->log_stop) {
3033 listener->log_stop(listener, &section, fr->dirty_log_mask, 0);
3034 }
3035 if (listener->region_del) {
3036 listener->region_del(listener, &section);
3037 }
3038 }
3039 if (listener->commit) {
3040 listener->commit(listener);
3041 }
3042 flatview_unref(view);
3043}
3044
d45fa784 3045void memory_listener_register(MemoryListener *listener, AddressSpace *as)
7664e80c 3046{
72e22d2f
AK
3047 MemoryListener *other = NULL;
3048
b87eaa9b
PX
3049 /* Only one of them can be defined for a listener */
3050 assert(!(listener->log_sync && listener->log_sync_global));
3051
d45fa784 3052 listener->address_space = as;
72e22d2f 3053 if (QTAILQ_EMPTY(&memory_listeners)
eae3eb3e 3054 || listener->priority >= QTAILQ_LAST(&memory_listeners)->priority) {
72e22d2f
AK
3055 QTAILQ_INSERT_TAIL(&memory_listeners, listener, link);
3056 } else {
3057 QTAILQ_FOREACH(other, &memory_listeners, link) {
3058 if (listener->priority < other->priority) {
3059 break;
3060 }
3061 }
3062 QTAILQ_INSERT_BEFORE(other, listener, link);
3063 }
0d673e36 3064
9a54635d 3065 if (QTAILQ_EMPTY(&as->listeners)
eae3eb3e 3066 || listener->priority >= QTAILQ_LAST(&as->listeners)->priority) {
9a54635d
PB
3067 QTAILQ_INSERT_TAIL(&as->listeners, listener, link_as);
3068 } else {
3069 QTAILQ_FOREACH(other, &as->listeners, link_as) {
3070 if (listener->priority < other->priority) {
3071 break;
3072 }
3073 }
3074 QTAILQ_INSERT_BEFORE(other, listener, link_as);
3075 }
3076
d45fa784 3077 listener_add_address_space(listener, as);
7664e80c
AK
3078}
3079
3080void memory_listener_unregister(MemoryListener *listener)
3081{
1d8280c1
PB
3082 if (!listener->address_space) {
3083 return;
3084 }
3085
d25836ca 3086 listener_del_address_space(listener, listener->address_space);
72e22d2f 3087 QTAILQ_REMOVE(&memory_listeners, listener, link);
9a54635d 3088 QTAILQ_REMOVE(&listener->address_space->listeners, listener, link_as);
1d8280c1 3089 listener->address_space = NULL;
86e775c6 3090}
e2177955 3091
a2166410
GK
3092void address_space_remove_listeners(AddressSpace *as)
3093{
3094 while (!QTAILQ_EMPTY(&as->listeners)) {
3095 memory_listener_unregister(QTAILQ_FIRST(&as->listeners));
3096 }
3097}
3098
7dca8043 3099void address_space_init(AddressSpace *as, MemoryRegion *root, const char *name)
1c0ffa58 3100{
ac95190e 3101 memory_region_ref(root);
8786db7c 3102 as->root = root;
67ace39b 3103 as->current_map = NULL;
4c19eb72
AK
3104 as->ioeventfd_nb = 0;
3105 as->ioeventfds = NULL;
9a54635d 3106 QTAILQ_INIT(&as->listeners);
0d673e36 3107 QTAILQ_INSERT_TAIL(&address_spaces, as, address_spaces_link);
7dca8043 3108 as->name = g_strdup(name ? name : "anonymous");
202fc01b
AK
3109 address_space_update_topology(as);
3110 address_space_update_ioeventfds(as);
1c0ffa58 3111}
658b2224 3112
374f2981 3113static void do_address_space_destroy(AddressSpace *as)
83f3c251 3114{
9a54635d 3115 assert(QTAILQ_EMPTY(&as->listeners));
078c44f4 3116
856d7245 3117 flatview_unref(as->current_map);
7dca8043 3118 g_free(as->name);
4c19eb72 3119 g_free(as->ioeventfds);
ac95190e 3120 memory_region_unref(as->root);
83f3c251
AK
3121}
3122
374f2981
PB
3123void address_space_destroy(AddressSpace *as)
3124{
ac95190e
PB
3125 MemoryRegion *root = as->root;
3126
374f2981
PB
3127 /* Flush out anything from MemoryListeners listening in on this */
3128 memory_region_transaction_begin();
3129 as->root = NULL;
3130 memory_region_transaction_commit();
3131 QTAILQ_REMOVE(&address_spaces, as, address_spaces_link);
3132
3133 /* At this point, as->dispatch and as->current_map are dummy
3134 * entries that the guest should never use. Wait for the old
3135 * values to expire before freeing the data.
3136 */
ac95190e 3137 as->root = root;
374f2981
PB
3138 call_rcu(as, do_address_space_destroy, rcu);
3139}
3140
4e831901
PX
3141static const char *memory_region_type(MemoryRegion *mr)
3142{
39fa93c4
PMD
3143 if (mr->alias) {
3144 return memory_region_type(mr->alias);
3145 }
4e831901
PX
3146 if (memory_region_is_ram_device(mr)) {
3147 return "ramd";
3148 } else if (memory_region_is_romd(mr)) {
3149 return "romd";
3150 } else if (memory_region_is_rom(mr)) {
3151 return "rom";
3152 } else if (memory_region_is_ram(mr)) {
3153 return "ram";
3154 } else {
3155 return "i/o";
3156 }
3157}
3158
314e2987
BS
3159typedef struct MemoryRegionList MemoryRegionList;
3160
3161struct MemoryRegionList {
3162 const MemoryRegion *mr;
a16878d2 3163 QTAILQ_ENTRY(MemoryRegionList) mrqueue;
314e2987
BS
3164};
3165
b58deb34 3166typedef QTAILQ_HEAD(, MemoryRegionList) MemoryRegionListHead;
314e2987 3167
4e831901
PX
3168#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
3169 int128_sub((size), int128_one())) : 0)
3170#define MTREE_INDENT " "
3171
b6b71cb5 3172static void mtree_expand_owner(const char *label, Object *obj)
fc051ae6
AK
3173{
3174 DeviceState *dev = (DeviceState *) object_dynamic_cast(obj, TYPE_DEVICE);
3175
b6b71cb5 3176 qemu_printf(" %s:{%s", label, dev ? "dev" : "obj");
fc051ae6 3177 if (dev && dev->id) {
b6b71cb5 3178 qemu_printf(" id=%s", dev->id);
fc051ae6 3179 } else {
ddfb0baa 3180 char *canonical_path = object_get_canonical_path(obj);
fc051ae6 3181 if (canonical_path) {
b6b71cb5 3182 qemu_printf(" path=%s", canonical_path);
fc051ae6
AK
3183 g_free(canonical_path);
3184 } else {
b6b71cb5 3185 qemu_printf(" type=%s", object_get_typename(obj));
fc051ae6
AK
3186 }
3187 }
b6b71cb5 3188 qemu_printf("}");
fc051ae6
AK
3189}
3190
b6b71cb5 3191static void mtree_print_mr_owner(const MemoryRegion *mr)
fc051ae6
AK
3192{
3193 Object *owner = mr->owner;
3194 Object *parent = memory_region_owner((MemoryRegion *)mr);
3195
3196 if (!owner && !parent) {
b6b71cb5 3197 qemu_printf(" orphan");
fc051ae6
AK
3198 return;
3199 }
3200 if (owner) {
b6b71cb5 3201 mtree_expand_owner("owner", owner);
fc051ae6
AK
3202 }
3203 if (parent && parent != owner) {
b6b71cb5 3204 mtree_expand_owner("parent", parent);
fc051ae6
AK
3205 }
3206}
3207
b6b71cb5 3208static void mtree_print_mr(const MemoryRegion *mr, unsigned int level,
a8170e5e 3209 hwaddr base,
fc051ae6 3210 MemoryRegionListHead *alias_print_queue,
2261d393 3211 bool owner, bool display_disabled)
314e2987 3212{
9479c57a
JK
3213 MemoryRegionList *new_ml, *ml, *next_ml;
3214 MemoryRegionListHead submr_print_queue;
314e2987
BS
3215 const MemoryRegion *submr;
3216 unsigned int i;
b31f8412 3217 hwaddr cur_start, cur_end;
314e2987 3218
f8a9f720 3219 if (!mr) {
314e2987
BS
3220 return;
3221 }
3222
b31f8412
PX
3223 cur_start = base + mr->addr;
3224 cur_end = cur_start + MR_SIZE(mr->size);
3225
3226 /*
3227 * Try to detect overflow of memory region. This should never
3228 * happen normally. When it happens, we dump something to warn the
3229 * user who is observing this.
3230 */
3231 if (cur_start < base || cur_end < cur_start) {
b6b71cb5 3232 qemu_printf("[DETECTED OVERFLOW!] ");
b31f8412
PX
3233 }
3234
314e2987
BS
3235 if (mr->alias) {
3236 MemoryRegionList *ml;
3237 bool found = false;
3238
3239 /* check if the alias is already in the queue */
a16878d2 3240 QTAILQ_FOREACH(ml, alias_print_queue, mrqueue) {
f54bb15f 3241 if (ml->mr == mr->alias) {
314e2987
BS
3242 found = true;
3243 }
3244 }
3245
3246 if (!found) {
3247 ml = g_new(MemoryRegionList, 1);
3248 ml->mr = mr->alias;
a16878d2 3249 QTAILQ_INSERT_TAIL(alias_print_queue, ml, mrqueue);
314e2987 3250 }
2261d393
PMD
3251 if (mr->enabled || display_disabled) {
3252 for (i = 0; i < level; i++) {
3253 qemu_printf(MTREE_INDENT);
3254 }
883f2c59
PMD
3255 qemu_printf(HWADDR_FMT_plx "-" HWADDR_FMT_plx
3256 " (prio %d, %s%s): alias %s @%s " HWADDR_FMT_plx
3257 "-" HWADDR_FMT_plx "%s",
2261d393
PMD
3258 cur_start, cur_end,
3259 mr->priority,
3260 mr->nonvolatile ? "nv-" : "",
3261 memory_region_type((MemoryRegion *)mr),
3262 memory_region_name(mr),
3263 memory_region_name(mr->alias),
3264 mr->alias_offset,
3265 mr->alias_offset + MR_SIZE(mr->size),
3266 mr->enabled ? "" : " [disabled]");
3267 if (owner) {
3268 mtree_print_mr_owner(mr);
3269 }
3270 qemu_printf("\n");
fc051ae6 3271 }
314e2987 3272 } else {
2261d393
PMD
3273 if (mr->enabled || display_disabled) {
3274 for (i = 0; i < level; i++) {
3275 qemu_printf(MTREE_INDENT);
3276 }
883f2c59 3277 qemu_printf(HWADDR_FMT_plx "-" HWADDR_FMT_plx
2261d393
PMD
3278 " (prio %d, %s%s): %s%s",
3279 cur_start, cur_end,
3280 mr->priority,
3281 mr->nonvolatile ? "nv-" : "",
3282 memory_region_type((MemoryRegion *)mr),
3283 memory_region_name(mr),
3284 mr->enabled ? "" : " [disabled]");
3285 if (owner) {
3286 mtree_print_mr_owner(mr);
3287 }
3288 qemu_printf("\n");
fc051ae6 3289 }
314e2987 3290 }
9479c57a
JK
3291
3292 QTAILQ_INIT(&submr_print_queue);
3293
314e2987 3294 QTAILQ_FOREACH(submr, &mr->subregions, subregions_link) {
9479c57a
JK
3295 new_ml = g_new(MemoryRegionList, 1);
3296 new_ml->mr = submr;
a16878d2 3297 QTAILQ_FOREACH(ml, &submr_print_queue, mrqueue) {
9479c57a
JK
3298 if (new_ml->mr->addr < ml->mr->addr ||
3299 (new_ml->mr->addr == ml->mr->addr &&
3300 new_ml->mr->priority > ml->mr->priority)) {
a16878d2 3301 QTAILQ_INSERT_BEFORE(ml, new_ml, mrqueue);
9479c57a
JK
3302 new_ml = NULL;
3303 break;
3304 }
3305 }
3306 if (new_ml) {
a16878d2 3307 QTAILQ_INSERT_TAIL(&submr_print_queue, new_ml, mrqueue);
9479c57a
JK
3308 }
3309 }
3310
a16878d2 3311 QTAILQ_FOREACH(ml, &submr_print_queue, mrqueue) {
b6b71cb5 3312 mtree_print_mr(ml->mr, level + 1, cur_start,
2261d393 3313 alias_print_queue, owner, display_disabled);
9479c57a
JK
3314 }
3315
a16878d2 3316 QTAILQ_FOREACH_SAFE(ml, &submr_print_queue, mrqueue, next_ml) {
9479c57a 3317 g_free(ml);
314e2987
BS
3318 }
3319}
3320
5e8fd947 3321struct FlatViewInfo {
5e8fd947
AK
3322 int counter;
3323 bool dispatch_tree;
fc051ae6 3324 bool owner;
8072aae3 3325 AccelClass *ac;
5e8fd947
AK
3326};
3327
3328static void mtree_print_flatview(gpointer key, gpointer value,
3329 gpointer user_data)
57bb40c9 3330{
5e8fd947
AK
3331 FlatView *view = key;
3332 GArray *fv_address_spaces = value;
3333 struct FlatViewInfo *fvi = user_data;
57bb40c9
PX
3334 FlatRange *range = &view->ranges[0];
3335 MemoryRegion *mr;
3336 int n = view->nr;
5e8fd947
AK
3337 int i;
3338 AddressSpace *as;
3339
b6b71cb5 3340 qemu_printf("FlatView #%d\n", fvi->counter);
5e8fd947
AK
3341 ++fvi->counter;
3342
3343 for (i = 0; i < fv_address_spaces->len; ++i) {
3344 as = g_array_index(fv_address_spaces, AddressSpace*, i);
b6b71cb5
MA
3345 qemu_printf(" AS \"%s\", root: %s",
3346 as->name, memory_region_name(as->root));
5e8fd947 3347 if (as->root->alias) {
b6b71cb5 3348 qemu_printf(", alias %s", memory_region_name(as->root->alias));
5e8fd947 3349 }
b6b71cb5 3350 qemu_printf("\n");
5e8fd947
AK
3351 }
3352
b6b71cb5 3353 qemu_printf(" Root memory region: %s\n",
5e8fd947 3354 view->root ? memory_region_name(view->root) : "(none)");
57bb40c9
PX
3355
3356 if (n <= 0) {
b6b71cb5 3357 qemu_printf(MTREE_INDENT "No rendered FlatView\n\n");
57bb40c9
PX
3358 return;
3359 }
3360
3361 while (n--) {
3362 mr = range->mr;
377a07aa 3363 if (range->offset_in_region) {
883f2c59
PMD
3364 qemu_printf(MTREE_INDENT HWADDR_FMT_plx "-" HWADDR_FMT_plx
3365 " (prio %d, %s%s): %s @" HWADDR_FMT_plx,
b6b71cb5
MA
3366 int128_get64(range->addr.start),
3367 int128_get64(range->addr.start)
3368 + MR_SIZE(range->addr.size),
3369 mr->priority,
3370 range->nonvolatile ? "nv-" : "",
3371 range->readonly ? "rom" : memory_region_type(mr),
3372 memory_region_name(mr),
3373 range->offset_in_region);
377a07aa 3374 } else {
883f2c59 3375 qemu_printf(MTREE_INDENT HWADDR_FMT_plx "-" HWADDR_FMT_plx
b6b71cb5
MA
3376 " (prio %d, %s%s): %s",
3377 int128_get64(range->addr.start),
3378 int128_get64(range->addr.start)
3379 + MR_SIZE(range->addr.size),
3380 mr->priority,
3381 range->nonvolatile ? "nv-" : "",
3382 range->readonly ? "rom" : memory_region_type(mr),
3383 memory_region_name(mr));
377a07aa 3384 }
fc051ae6 3385 if (fvi->owner) {
b6b71cb5 3386 mtree_print_mr_owner(mr);
fc051ae6 3387 }
8072aae3
AK
3388
3389 if (fvi->ac) {
3390 for (i = 0; i < fv_address_spaces->len; ++i) {
3391 as = g_array_index(fv_address_spaces, AddressSpace*, i);
3392 if (fvi->ac->has_memory(current_machine, as,
3393 int128_get64(range->addr.start),
3394 MR_SIZE(range->addr.size) + 1)) {
53b62bec 3395 qemu_printf(" %s", fvi->ac->name);
8072aae3
AK
3396 }
3397 }
3398 }
b6b71cb5 3399 qemu_printf("\n");
57bb40c9
PX
3400 range++;
3401 }
3402
5e8fd947
AK
3403#if !defined(CONFIG_USER_ONLY)
3404 if (fvi->dispatch_tree && view->root) {
b6b71cb5 3405 mtree_print_dispatch(view->dispatch, view->root);
5e8fd947
AK
3406 }
3407#endif
3408
b6b71cb5 3409 qemu_printf("\n");
5e8fd947
AK
3410}
3411
3412static gboolean mtree_info_flatview_free(gpointer key, gpointer value,
3413 gpointer user_data)
3414{
3415 FlatView *view = key;
3416 GArray *fv_address_spaces = value;
3417
3418 g_array_unref(fv_address_spaces);
57bb40c9 3419 flatview_unref(view);
5e8fd947
AK
3420
3421 return true;
57bb40c9
PX
3422}
3423
670c0780 3424static void mtree_info_flatview(bool dispatch_tree, bool owner)
314e2987 3425{
670c0780
PMD
3426 struct FlatViewInfo fvi = {
3427 .counter = 0,
3428 .dispatch_tree = dispatch_tree,
3429 .owner = owner,
3430 };
0d673e36 3431 AddressSpace *as;
670c0780
PMD
3432 FlatView *view;
3433 GArray *fv_address_spaces;
3434 GHashTable *views = g_hash_table_new(g_direct_hash, g_direct_equal);
3435 AccelClass *ac = ACCEL_GET_CLASS(current_accel());
314e2987 3436
670c0780
PMD
3437 if (ac->has_memory) {
3438 fvi.ac = ac;
3439 }
5e8fd947 3440
670c0780
PMD
3441 /* Gather all FVs in one table */
3442 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
3443 view = address_space_get_flatview(as);
5e8fd947 3444
670c0780
PMD
3445 fv_address_spaces = g_hash_table_lookup(views, view);
3446 if (!fv_address_spaces) {
3447 fv_address_spaces = g_array_new(false, false, sizeof(as));
3448 g_hash_table_insert(views, view, fv_address_spaces);
57bb40c9 3449 }
5e8fd947 3450
670c0780
PMD
3451 g_array_append_val(fv_address_spaces, as);
3452 }
5e8fd947 3453
670c0780
PMD
3454 /* Print */
3455 g_hash_table_foreach(views, mtree_print_flatview, &fvi);
5e8fd947 3456
670c0780
PMD
3457 /* Free */
3458 g_hash_table_foreach_remove(views, mtree_info_flatview_free, 0);
3459 g_hash_table_unref(views);
3460}
3461
7bdbf99a
PMD
3462struct AddressSpaceInfo {
3463 MemoryRegionListHead *ml_head;
3464 bool owner;
3465 bool disabled;
3466};
3467
3468/* Returns negative value if a < b; zero if a = b; positive value if a > b. */
3469static gint address_space_compare_name(gconstpointer a, gconstpointer b)
3470{
3471 const AddressSpace *as_a = a;
3472 const AddressSpace *as_b = b;
3473
3474 return g_strcmp0(as_a->name, as_b->name);
3475}
3476
3477static void mtree_print_as_name(gpointer data, gpointer user_data)
3478{
3479 AddressSpace *as = data;
3480
3481 qemu_printf("address-space: %s\n", as->name);
3482}
3483
3484static void mtree_print_as(gpointer key, gpointer value, gpointer user_data)
3485{
3486 MemoryRegion *mr = key;
3487 GSList *as_same_root_mr_list = value;
3488 struct AddressSpaceInfo *asi = user_data;
3489
3490 g_slist_foreach(as_same_root_mr_list, mtree_print_as_name, NULL);
3491 mtree_print_mr(mr, 1, 0, asi->ml_head, asi->owner, asi->disabled);
3492 qemu_printf("\n");
3493}
3494
3495static gboolean mtree_info_as_free(gpointer key, gpointer value,
3496 gpointer user_data)
3497{
3498 GSList *as_same_root_mr_list = value;
3499
3500 g_slist_free(as_same_root_mr_list);
3501
3502 return true;
3503}
3504
670c0780
PMD
3505static void mtree_info_as(bool dispatch_tree, bool owner, bool disabled)
3506{
3507 MemoryRegionListHead ml_head;
3508 MemoryRegionList *ml, *ml2;
3509 AddressSpace *as;
7bdbf99a
PMD
3510 GHashTable *views = g_hash_table_new(g_direct_hash, g_direct_equal);
3511 GSList *as_same_root_mr_list;
3512 struct AddressSpaceInfo asi = {
3513 .ml_head = &ml_head,
3514 .owner = owner,
3515 .disabled = disabled,
3516 };
57bb40c9 3517
314e2987
BS
3518 QTAILQ_INIT(&ml_head);
3519
0d673e36 3520 QTAILQ_FOREACH(as, &address_spaces, address_spaces_link) {
7bdbf99a
PMD
3521 /* Create hashtable, key=AS root MR, value = list of AS */
3522 as_same_root_mr_list = g_hash_table_lookup(views, as->root);
3523 as_same_root_mr_list = g_slist_insert_sorted(as_same_root_mr_list, as,
3524 address_space_compare_name);
3525 g_hash_table_insert(views, as->root, as_same_root_mr_list);
b9f9be88
BS
3526 }
3527
7bdbf99a
PMD
3528 /* print address spaces */
3529 g_hash_table_foreach(views, mtree_print_as, &asi);
3530 g_hash_table_foreach_remove(views, mtree_info_as_free, 0);
3531 g_hash_table_unref(views);
3532
314e2987 3533 /* print aliased regions */
a16878d2 3534 QTAILQ_FOREACH(ml, &ml_head, mrqueue) {
b6b71cb5 3535 qemu_printf("memory-region: %s\n", memory_region_name(ml->mr));
2261d393 3536 mtree_print_mr(ml->mr, 1, 0, &ml_head, owner, disabled);
b6b71cb5 3537 qemu_printf("\n");
314e2987
BS
3538 }
3539
a16878d2 3540 QTAILQ_FOREACH_SAFE(ml, &ml_head, mrqueue, ml2) {
88365e47 3541 g_free(ml);
314e2987 3542 }
314e2987 3543}
b4fefef9 3544
670c0780
PMD
3545void mtree_info(bool flatview, bool dispatch_tree, bool owner, bool disabled)
3546{
3547 if (flatview) {
3548 mtree_info_flatview(dispatch_tree, owner);
3549 } else {
3550 mtree_info_as(dispatch_tree, owner, disabled);
3551 }
3552}
3553
b08199c6 3554void memory_region_init_ram(MemoryRegion *mr,
d32335e8 3555 Object *owner,
b08199c6
PM
3556 const char *name,
3557 uint64_t size,
3558 Error **errp)
3559{
3560 DeviceState *owner_dev;
3561 Error *err = NULL;
3562
3563 memory_region_init_ram_nomigrate(mr, owner, name, size, &err);
3564 if (err) {
3565 error_propagate(errp, err);
3566 return;
3567 }
3568 /* This will assert if owner is neither NULL nor a DeviceState.
3569 * We only want the owner here for the purposes of defining a
3570 * unique name for migration. TODO: Ideally we should implement
3571 * a naming scheme for Objects which are not DeviceStates, in
3572 * which case we can relax this restriction.
3573 */
3574 owner_dev = DEVICE(owner);
3575 vmstate_register_ram(mr, owner_dev);
3576}
3577
3578void memory_region_init_rom(MemoryRegion *mr,
d32335e8 3579 Object *owner,
b08199c6
PM
3580 const char *name,
3581 uint64_t size,
3582 Error **errp)
3583{
3584 DeviceState *owner_dev;
3585 Error *err = NULL;
3586
3587 memory_region_init_rom_nomigrate(mr, owner, name, size, &err);
3588 if (err) {
3589 error_propagate(errp, err);
3590 return;
3591 }
3592 /* This will assert if owner is neither NULL nor a DeviceState.
3593 * We only want the owner here for the purposes of defining a
3594 * unique name for migration. TODO: Ideally we should implement
3595 * a naming scheme for Objects which are not DeviceStates, in
3596 * which case we can relax this restriction.
3597 */
3598 owner_dev = DEVICE(owner);
3599 vmstate_register_ram(mr, owner_dev);
3600}
3601
3602void memory_region_init_rom_device(MemoryRegion *mr,
d32335e8 3603 Object *owner,
b08199c6
PM
3604 const MemoryRegionOps *ops,
3605 void *opaque,
3606 const char *name,
3607 uint64_t size,
3608 Error **errp)
3609{
3610 DeviceState *owner_dev;
3611 Error *err = NULL;
3612
3613 memory_region_init_rom_device_nomigrate(mr, owner, ops, opaque,
3614 name, size, &err);
3615 if (err) {
3616 error_propagate(errp, err);
3617 return;
3618 }
3619 /* This will assert if owner is neither NULL nor a DeviceState.
3620 * We only want the owner here for the purposes of defining a
3621 * unique name for migration. TODO: Ideally we should implement
3622 * a naming scheme for Objects which are not DeviceStates, in
3623 * which case we can relax this restriction.
3624 */
3625 owner_dev = DEVICE(owner);
3626 vmstate_register_ram(mr, owner_dev);
3627}
3628
e7d3222e
AB
3629/*
3630 * Support softmmu builds with CONFIG_FUZZ using a weak symbol and a stub for
3631 * the fuzz_dma_read_cb callback
3632 */
3633#ifdef CONFIG_FUZZ
3634void __attribute__((weak)) fuzz_dma_read_cb(size_t addr,
3635 size_t len,
fc1c8344 3636 MemoryRegion *mr)
e7d3222e
AB
3637{
3638}
3639#endif
3640
b4fefef9
PC
3641static const TypeInfo memory_region_info = {
3642 .parent = TYPE_OBJECT,
3643 .name = TYPE_MEMORY_REGION,
1b53ecd9 3644 .class_size = sizeof(MemoryRegionClass),
b4fefef9
PC
3645 .instance_size = sizeof(MemoryRegion),
3646 .instance_init = memory_region_initfn,
3647 .instance_finalize = memory_region_finalize,
3648};
3649
3df9d748
AK
3650static const TypeInfo iommu_memory_region_info = {
3651 .parent = TYPE_MEMORY_REGION,
3652 .name = TYPE_IOMMU_MEMORY_REGION,
1221a474 3653 .class_size = sizeof(IOMMUMemoryRegionClass),
3df9d748
AK
3654 .instance_size = sizeof(IOMMUMemoryRegion),
3655 .instance_init = iommu_memory_region_initfn,
1221a474 3656 .abstract = true,
3df9d748
AK
3657};
3658
8947d7fc
DH
3659static const TypeInfo ram_discard_manager_info = {
3660 .parent = TYPE_INTERFACE,
3661 .name = TYPE_RAM_DISCARD_MANAGER,
3662 .class_size = sizeof(RamDiscardManagerClass),
3663};
3664
b4fefef9
PC
3665static void memory_register_types(void)
3666{
3667 type_register_static(&memory_region_info);
3df9d748 3668 type_register_static(&iommu_memory_region_info);
8947d7fc 3669 type_register_static(&ram_discard_manager_info);
b4fefef9
PC
3670}
3671
3672type_init(memory_register_types)