]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/kvm/vmx.c
KVM: Portability: Move kvm{pic,ioapic} accesors to x86 specific code
[mirror_ubuntu-artful-kernel.git] / drivers / kvm / vmx.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
8 *
9 * Authors:
10 * Avi Kivity <avi@qumranet.com>
11 * Yaniv Kamay <yaniv@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
17
18#include "kvm.h"
34c16eec 19#include "x86.h"
e7d5d76c 20#include "x86_emulate.h"
85f455f7 21#include "irq.h"
6aa8b732 22#include "vmx.h"
e495606d
AK
23#include "segment_descriptor.h"
24
6aa8b732 25#include <linux/module.h>
9d8f549d 26#include <linux/kernel.h>
6aa8b732
AK
27#include <linux/mm.h>
28#include <linux/highmem.h>
e8edc6e0 29#include <linux/sched.h>
c7addb90 30#include <linux/moduleparam.h>
e495606d 31
6aa8b732 32#include <asm/io.h>
3b3be0d1 33#include <asm/desc.h>
6aa8b732 34
6aa8b732
AK
35MODULE_AUTHOR("Qumranet");
36MODULE_LICENSE("GPL");
37
c7addb90
AK
38static int bypass_guest_pf = 1;
39module_param(bypass_guest_pf, bool, 0);
40
a2fa3e9f
GH
41struct vmcs {
42 u32 revision_id;
43 u32 abort;
44 char data[0];
45};
46
47struct vcpu_vmx {
fb3f0f51 48 struct kvm_vcpu vcpu;
a2fa3e9f 49 int launched;
29bd8a78 50 u8 fail;
1155f76a 51 u32 idt_vectoring_info;
a2fa3e9f
GH
52 struct kvm_msr_entry *guest_msrs;
53 struct kvm_msr_entry *host_msrs;
54 int nmsrs;
55 int save_nmsrs;
56 int msr_offset_efer;
57#ifdef CONFIG_X86_64
58 int msr_offset_kernel_gs_base;
59#endif
60 struct vmcs *vmcs;
61 struct {
62 int loaded;
63 u16 fs_sel, gs_sel, ldt_sel;
152d3f2f
LV
64 int gs_ldt_reload_needed;
65 int fs_reload_needed;
51c6cf66 66 int guest_efer_loaded;
d77c26fc 67 } host_state;
9c8cba37
AK
68 struct {
69 struct {
70 bool pending;
71 u8 vector;
72 unsigned rip;
73 } irq;
74 } rmode;
a2fa3e9f
GH
75};
76
77static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
78{
fb3f0f51 79 return container_of(vcpu, struct vcpu_vmx, vcpu);
a2fa3e9f
GH
80}
81
75880a01
AK
82static int init_rmode_tss(struct kvm *kvm);
83
6aa8b732
AK
84static DEFINE_PER_CPU(struct vmcs *, vmxarea);
85static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
86
fdef3ad1
HQ
87static struct page *vmx_io_bitmap_a;
88static struct page *vmx_io_bitmap_b;
89
1c3d14fe 90static struct vmcs_config {
6aa8b732
AK
91 int size;
92 int order;
93 u32 revision_id;
1c3d14fe
YS
94 u32 pin_based_exec_ctrl;
95 u32 cpu_based_exec_ctrl;
f78e0e2e 96 u32 cpu_based_2nd_exec_ctrl;
1c3d14fe
YS
97 u32 vmexit_ctrl;
98 u32 vmentry_ctrl;
99} vmcs_config;
6aa8b732
AK
100
101#define VMX_SEGMENT_FIELD(seg) \
102 [VCPU_SREG_##seg] = { \
103 .selector = GUEST_##seg##_SELECTOR, \
104 .base = GUEST_##seg##_BASE, \
105 .limit = GUEST_##seg##_LIMIT, \
106 .ar_bytes = GUEST_##seg##_AR_BYTES, \
107 }
108
109static struct kvm_vmx_segment_field {
110 unsigned selector;
111 unsigned base;
112 unsigned limit;
113 unsigned ar_bytes;
114} kvm_vmx_segment_fields[] = {
115 VMX_SEGMENT_FIELD(CS),
116 VMX_SEGMENT_FIELD(DS),
117 VMX_SEGMENT_FIELD(ES),
118 VMX_SEGMENT_FIELD(FS),
119 VMX_SEGMENT_FIELD(GS),
120 VMX_SEGMENT_FIELD(SS),
121 VMX_SEGMENT_FIELD(TR),
122 VMX_SEGMENT_FIELD(LDTR),
123};
124
4d56c8a7
AK
125/*
126 * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
127 * away by decrementing the array size.
128 */
6aa8b732 129static const u32 vmx_msr_index[] = {
05b3e0c2 130#ifdef CONFIG_X86_64
6aa8b732
AK
131 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
132#endif
133 MSR_EFER, MSR_K6_STAR,
134};
9d8f549d 135#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
6aa8b732 136
a2fa3e9f
GH
137static void load_msrs(struct kvm_msr_entry *e, int n)
138{
139 int i;
140
141 for (i = 0; i < n; ++i)
142 wrmsrl(e[i].index, e[i].data);
143}
144
145static void save_msrs(struct kvm_msr_entry *e, int n)
146{
147 int i;
148
149 for (i = 0; i < n; ++i)
150 rdmsrl(e[i].index, e[i].data);
151}
152
6aa8b732
AK
153static inline int is_page_fault(u32 intr_info)
154{
155 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
156 INTR_INFO_VALID_MASK)) ==
157 (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
158}
159
2ab455cc
AL
160static inline int is_no_device(u32 intr_info)
161{
162 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
163 INTR_INFO_VALID_MASK)) ==
164 (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
165}
166
7aa81cc0
AL
167static inline int is_invalid_opcode(u32 intr_info)
168{
169 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
170 INTR_INFO_VALID_MASK)) ==
171 (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
172}
173
6aa8b732
AK
174static inline int is_external_interrupt(u32 intr_info)
175{
176 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
177 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
178}
179
6e5d865c
YS
180static inline int cpu_has_vmx_tpr_shadow(void)
181{
182 return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
183}
184
185static inline int vm_need_tpr_shadow(struct kvm *kvm)
186{
187 return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
188}
189
f78e0e2e
SY
190static inline int cpu_has_secondary_exec_ctrls(void)
191{
192 return (vmcs_config.cpu_based_exec_ctrl &
193 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
194}
195
f78e0e2e
SY
196static inline int cpu_has_vmx_virtualize_apic_accesses(void)
197{
198 return (vmcs_config.cpu_based_2nd_exec_ctrl &
199 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
200}
201
202static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
203{
204 return ((cpu_has_vmx_virtualize_apic_accesses()) &&
205 (irqchip_in_kernel(kvm)));
206}
207
8b9cf98c 208static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
7725f0ba
AK
209{
210 int i;
211
a2fa3e9f
GH
212 for (i = 0; i < vmx->nmsrs; ++i)
213 if (vmx->guest_msrs[i].index == msr)
a75beee6
ED
214 return i;
215 return -1;
216}
217
8b9cf98c 218static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
a75beee6
ED
219{
220 int i;
221
8b9cf98c 222 i = __find_msr_index(vmx, msr);
a75beee6 223 if (i >= 0)
a2fa3e9f 224 return &vmx->guest_msrs[i];
8b6d44c7 225 return NULL;
7725f0ba
AK
226}
227
6aa8b732
AK
228static void vmcs_clear(struct vmcs *vmcs)
229{
230 u64 phys_addr = __pa(vmcs);
231 u8 error;
232
233 asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
234 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
235 : "cc", "memory");
236 if (error)
237 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
238 vmcs, phys_addr);
239}
240
241static void __vcpu_clear(void *arg)
242{
8b9cf98c 243 struct vcpu_vmx *vmx = arg;
d3b2c338 244 int cpu = raw_smp_processor_id();
6aa8b732 245
8b9cf98c 246 if (vmx->vcpu.cpu == cpu)
a2fa3e9f
GH
247 vmcs_clear(vmx->vmcs);
248 if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
6aa8b732 249 per_cpu(current_vmcs, cpu) = NULL;
8b9cf98c 250 rdtscll(vmx->vcpu.host_tsc);
6aa8b732
AK
251}
252
8b9cf98c 253static void vcpu_clear(struct vcpu_vmx *vmx)
8d0be2b3 254{
eae5ecb5
AK
255 if (vmx->vcpu.cpu == -1)
256 return;
f566e09f 257 smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 0, 1);
8b9cf98c 258 vmx->launched = 0;
8d0be2b3
AK
259}
260
6aa8b732
AK
261static unsigned long vmcs_readl(unsigned long field)
262{
263 unsigned long value;
264
265 asm volatile (ASM_VMX_VMREAD_RDX_RAX
266 : "=a"(value) : "d"(field) : "cc");
267 return value;
268}
269
270static u16 vmcs_read16(unsigned long field)
271{
272 return vmcs_readl(field);
273}
274
275static u32 vmcs_read32(unsigned long field)
276{
277 return vmcs_readl(field);
278}
279
280static u64 vmcs_read64(unsigned long field)
281{
05b3e0c2 282#ifdef CONFIG_X86_64
6aa8b732
AK
283 return vmcs_readl(field);
284#else
285 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
286#endif
287}
288
e52de1b8
AK
289static noinline void vmwrite_error(unsigned long field, unsigned long value)
290{
291 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
292 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
293 dump_stack();
294}
295
6aa8b732
AK
296static void vmcs_writel(unsigned long field, unsigned long value)
297{
298 u8 error;
299
300 asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
d77c26fc 301 : "=q"(error) : "a"(value), "d"(field) : "cc");
e52de1b8
AK
302 if (unlikely(error))
303 vmwrite_error(field, value);
6aa8b732
AK
304}
305
306static void vmcs_write16(unsigned long field, u16 value)
307{
308 vmcs_writel(field, value);
309}
310
311static void vmcs_write32(unsigned long field, u32 value)
312{
313 vmcs_writel(field, value);
314}
315
316static void vmcs_write64(unsigned long field, u64 value)
317{
05b3e0c2 318#ifdef CONFIG_X86_64
6aa8b732
AK
319 vmcs_writel(field, value);
320#else
321 vmcs_writel(field, value);
322 asm volatile ("");
323 vmcs_writel(field+1, value >> 32);
324#endif
325}
326
2ab455cc
AL
327static void vmcs_clear_bits(unsigned long field, u32 mask)
328{
329 vmcs_writel(field, vmcs_readl(field) & ~mask);
330}
331
332static void vmcs_set_bits(unsigned long field, u32 mask)
333{
334 vmcs_writel(field, vmcs_readl(field) | mask);
335}
336
abd3f2d6
AK
337static void update_exception_bitmap(struct kvm_vcpu *vcpu)
338{
339 u32 eb;
340
7aa81cc0 341 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
abd3f2d6
AK
342 if (!vcpu->fpu_active)
343 eb |= 1u << NM_VECTOR;
344 if (vcpu->guest_debug.enabled)
345 eb |= 1u << 1;
346 if (vcpu->rmode.active)
347 eb = ~0;
348 vmcs_write32(EXCEPTION_BITMAP, eb);
349}
350
33ed6329
AK
351static void reload_tss(void)
352{
353#ifndef CONFIG_X86_64
354
355 /*
356 * VT restores TR but not its size. Useless.
357 */
358 struct descriptor_table gdt;
359 struct segment_descriptor *descs;
360
361 get_gdt(&gdt);
362 descs = (void *)gdt.base;
363 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
364 load_TR_desc();
365#endif
366}
367
8b9cf98c 368static void load_transition_efer(struct vcpu_vmx *vmx)
2cc51560 369{
a2fa3e9f 370 int efer_offset = vmx->msr_offset_efer;
51c6cf66
AK
371 u64 host_efer = vmx->host_msrs[efer_offset].data;
372 u64 guest_efer = vmx->guest_msrs[efer_offset].data;
373 u64 ignore_bits;
374
375 if (efer_offset < 0)
376 return;
377 /*
378 * NX is emulated; LMA and LME handled by hardware; SCE meaninless
379 * outside long mode
380 */
381 ignore_bits = EFER_NX | EFER_SCE;
382#ifdef CONFIG_X86_64
383 ignore_bits |= EFER_LMA | EFER_LME;
384 /* SCE is meaningful only in long mode on Intel */
385 if (guest_efer & EFER_LMA)
386 ignore_bits &= ~(u64)EFER_SCE;
387#endif
388 if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
389 return;
2cc51560 390
51c6cf66
AK
391 vmx->host_state.guest_efer_loaded = 1;
392 guest_efer &= ~ignore_bits;
393 guest_efer |= host_efer & ignore_bits;
394 wrmsrl(MSR_EFER, guest_efer);
8b9cf98c 395 vmx->vcpu.stat.efer_reload++;
2cc51560
ED
396}
397
51c6cf66
AK
398static void reload_host_efer(struct vcpu_vmx *vmx)
399{
400 if (vmx->host_state.guest_efer_loaded) {
401 vmx->host_state.guest_efer_loaded = 0;
402 load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
403 }
404}
405
04d2cc77 406static void vmx_save_host_state(struct kvm_vcpu *vcpu)
33ed6329 407{
04d2cc77
AK
408 struct vcpu_vmx *vmx = to_vmx(vcpu);
409
a2fa3e9f 410 if (vmx->host_state.loaded)
33ed6329
AK
411 return;
412
a2fa3e9f 413 vmx->host_state.loaded = 1;
33ed6329
AK
414 /*
415 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
416 * allow segment selectors with cpl > 0 or ti == 1.
417 */
a2fa3e9f 418 vmx->host_state.ldt_sel = read_ldt();
152d3f2f 419 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
a2fa3e9f 420 vmx->host_state.fs_sel = read_fs();
152d3f2f 421 if (!(vmx->host_state.fs_sel & 7)) {
a2fa3e9f 422 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
152d3f2f
LV
423 vmx->host_state.fs_reload_needed = 0;
424 } else {
33ed6329 425 vmcs_write16(HOST_FS_SELECTOR, 0);
152d3f2f 426 vmx->host_state.fs_reload_needed = 1;
33ed6329 427 }
a2fa3e9f
GH
428 vmx->host_state.gs_sel = read_gs();
429 if (!(vmx->host_state.gs_sel & 7))
430 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
33ed6329
AK
431 else {
432 vmcs_write16(HOST_GS_SELECTOR, 0);
152d3f2f 433 vmx->host_state.gs_ldt_reload_needed = 1;
33ed6329
AK
434 }
435
436#ifdef CONFIG_X86_64
437 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
438 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
439#else
a2fa3e9f
GH
440 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
441 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
33ed6329 442#endif
707c0874
AK
443
444#ifdef CONFIG_X86_64
d77c26fc 445 if (is_long_mode(&vmx->vcpu))
a2fa3e9f
GH
446 save_msrs(vmx->host_msrs +
447 vmx->msr_offset_kernel_gs_base, 1);
d77c26fc 448
707c0874 449#endif
a2fa3e9f 450 load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
51c6cf66 451 load_transition_efer(vmx);
33ed6329
AK
452}
453
8b9cf98c 454static void vmx_load_host_state(struct vcpu_vmx *vmx)
33ed6329 455{
15ad7146 456 unsigned long flags;
33ed6329 457
a2fa3e9f 458 if (!vmx->host_state.loaded)
33ed6329
AK
459 return;
460
e1beb1d3 461 ++vmx->vcpu.stat.host_state_reload;
a2fa3e9f 462 vmx->host_state.loaded = 0;
152d3f2f 463 if (vmx->host_state.fs_reload_needed)
a2fa3e9f 464 load_fs(vmx->host_state.fs_sel);
152d3f2f
LV
465 if (vmx->host_state.gs_ldt_reload_needed) {
466 load_ldt(vmx->host_state.ldt_sel);
33ed6329
AK
467 /*
468 * If we have to reload gs, we must take care to
469 * preserve our gs base.
470 */
15ad7146 471 local_irq_save(flags);
a2fa3e9f 472 load_gs(vmx->host_state.gs_sel);
33ed6329
AK
473#ifdef CONFIG_X86_64
474 wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
475#endif
15ad7146 476 local_irq_restore(flags);
33ed6329 477 }
152d3f2f 478 reload_tss();
a2fa3e9f
GH
479 save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
480 load_msrs(vmx->host_msrs, vmx->save_nmsrs);
51c6cf66 481 reload_host_efer(vmx);
33ed6329
AK
482}
483
6aa8b732
AK
484/*
485 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
486 * vcpu mutex is already taken.
487 */
15ad7146 488static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 489{
a2fa3e9f
GH
490 struct vcpu_vmx *vmx = to_vmx(vcpu);
491 u64 phys_addr = __pa(vmx->vmcs);
7700270e 492 u64 tsc_this, delta;
6aa8b732 493
a3d7f85f 494 if (vcpu->cpu != cpu) {
8b9cf98c 495 vcpu_clear(vmx);
a3d7f85f
ED
496 kvm_migrate_apic_timer(vcpu);
497 }
6aa8b732 498
a2fa3e9f 499 if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
6aa8b732
AK
500 u8 error;
501
a2fa3e9f 502 per_cpu(current_vmcs, cpu) = vmx->vmcs;
6aa8b732
AK
503 asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
504 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
505 : "cc");
506 if (error)
507 printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
a2fa3e9f 508 vmx->vmcs, phys_addr);
6aa8b732
AK
509 }
510
511 if (vcpu->cpu != cpu) {
512 struct descriptor_table dt;
513 unsigned long sysenter_esp;
514
515 vcpu->cpu = cpu;
516 /*
517 * Linux uses per-cpu TSS and GDT, so set these when switching
518 * processors.
519 */
520 vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
521 get_gdt(&dt);
522 vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
523
524 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
525 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
7700270e
AK
526
527 /*
528 * Make sure the time stamp counter is monotonous.
529 */
530 rdtscll(tsc_this);
531 delta = vcpu->host_tsc - tsc_this;
532 vmcs_write64(TSC_OFFSET, vmcs_read64(TSC_OFFSET) + delta);
6aa8b732 533 }
6aa8b732
AK
534}
535
536static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
537{
8b9cf98c 538 vmx_load_host_state(to_vmx(vcpu));
6aa8b732
AK
539}
540
5fd86fcf
AK
541static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
542{
543 if (vcpu->fpu_active)
544 return;
545 vcpu->fpu_active = 1;
707d92fa
RR
546 vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
547 if (vcpu->cr0 & X86_CR0_TS)
548 vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
5fd86fcf
AK
549 update_exception_bitmap(vcpu);
550}
551
552static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
553{
554 if (!vcpu->fpu_active)
555 return;
556 vcpu->fpu_active = 0;
707d92fa 557 vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
5fd86fcf
AK
558 update_exception_bitmap(vcpu);
559}
560
774c47f1
AK
561static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
562{
8b9cf98c 563 vcpu_clear(to_vmx(vcpu));
774c47f1
AK
564}
565
6aa8b732
AK
566static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
567{
568 return vmcs_readl(GUEST_RFLAGS);
569}
570
571static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
572{
78f78268 573 if (vcpu->rmode.active)
053de044 574 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
575 vmcs_writel(GUEST_RFLAGS, rflags);
576}
577
578static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
579{
580 unsigned long rip;
581 u32 interruptibility;
582
583 rip = vmcs_readl(GUEST_RIP);
584 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
585 vmcs_writel(GUEST_RIP, rip);
586
587 /*
588 * We emulated an instruction, so temporary interrupt blocking
589 * should be removed, if set.
590 */
591 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
592 if (interruptibility & 3)
593 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
594 interruptibility & ~3);
c1150d8c 595 vcpu->interrupt_window_open = 1;
6aa8b732
AK
596}
597
298101da
AK
598static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
599 bool has_error_code, u32 error_code)
600{
601 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
602 nr | INTR_TYPE_EXCEPTION
603 | (has_error_code ? INTR_INFO_DELIEVER_CODE_MASK : 0)
604 | INTR_INFO_VALID_MASK);
605 if (has_error_code)
606 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
607}
608
609static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
610{
611 struct vcpu_vmx *vmx = to_vmx(vcpu);
612
613 return !(vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
614}
615
a75beee6
ED
616/*
617 * Swap MSR entry in host/guest MSR entry array.
618 */
54e11fa1 619#ifdef CONFIG_X86_64
8b9cf98c 620static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
a75beee6 621{
a2fa3e9f
GH
622 struct kvm_msr_entry tmp;
623
624 tmp = vmx->guest_msrs[to];
625 vmx->guest_msrs[to] = vmx->guest_msrs[from];
626 vmx->guest_msrs[from] = tmp;
627 tmp = vmx->host_msrs[to];
628 vmx->host_msrs[to] = vmx->host_msrs[from];
629 vmx->host_msrs[from] = tmp;
a75beee6 630}
54e11fa1 631#endif
a75beee6 632
e38aea3e
AK
633/*
634 * Set up the vmcs to automatically save and restore system
635 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
636 * mode, as fiddling with msrs is very expensive.
637 */
8b9cf98c 638static void setup_msrs(struct vcpu_vmx *vmx)
e38aea3e 639{
2cc51560 640 int save_nmsrs;
e38aea3e 641
a75beee6
ED
642 save_nmsrs = 0;
643#ifdef CONFIG_X86_64
8b9cf98c 644 if (is_long_mode(&vmx->vcpu)) {
2cc51560
ED
645 int index;
646
8b9cf98c 647 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
a75beee6 648 if (index >= 0)
8b9cf98c
RR
649 move_msr_up(vmx, index, save_nmsrs++);
650 index = __find_msr_index(vmx, MSR_LSTAR);
a75beee6 651 if (index >= 0)
8b9cf98c
RR
652 move_msr_up(vmx, index, save_nmsrs++);
653 index = __find_msr_index(vmx, MSR_CSTAR);
a75beee6 654 if (index >= 0)
8b9cf98c
RR
655 move_msr_up(vmx, index, save_nmsrs++);
656 index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
a75beee6 657 if (index >= 0)
8b9cf98c 658 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
659 /*
660 * MSR_K6_STAR is only needed on long mode guests, and only
661 * if efer.sce is enabled.
662 */
8b9cf98c
RR
663 index = __find_msr_index(vmx, MSR_K6_STAR);
664 if ((index >= 0) && (vmx->vcpu.shadow_efer & EFER_SCE))
665 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
666 }
667#endif
a2fa3e9f 668 vmx->save_nmsrs = save_nmsrs;
e38aea3e 669
4d56c8a7 670#ifdef CONFIG_X86_64
a2fa3e9f 671 vmx->msr_offset_kernel_gs_base =
8b9cf98c 672 __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
4d56c8a7 673#endif
8b9cf98c 674 vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
e38aea3e
AK
675}
676
6aa8b732
AK
677/*
678 * reads and returns guest's timestamp counter "register"
679 * guest_tsc = host_tsc + tsc_offset -- 21.3
680 */
681static u64 guest_read_tsc(void)
682{
683 u64 host_tsc, tsc_offset;
684
685 rdtscll(host_tsc);
686 tsc_offset = vmcs_read64(TSC_OFFSET);
687 return host_tsc + tsc_offset;
688}
689
690/*
691 * writes 'guest_tsc' into guest's timestamp counter "register"
692 * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
693 */
694static void guest_write_tsc(u64 guest_tsc)
695{
696 u64 host_tsc;
697
698 rdtscll(host_tsc);
699 vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
700}
701
6aa8b732
AK
702/*
703 * Reads an msr value (of 'msr_index') into 'pdata'.
704 * Returns 0 on success, non-0 otherwise.
705 * Assumes vcpu_load() was already called.
706 */
707static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
708{
709 u64 data;
a2fa3e9f 710 struct kvm_msr_entry *msr;
6aa8b732
AK
711
712 if (!pdata) {
713 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
714 return -EINVAL;
715 }
716
717 switch (msr_index) {
05b3e0c2 718#ifdef CONFIG_X86_64
6aa8b732
AK
719 case MSR_FS_BASE:
720 data = vmcs_readl(GUEST_FS_BASE);
721 break;
722 case MSR_GS_BASE:
723 data = vmcs_readl(GUEST_GS_BASE);
724 break;
725 case MSR_EFER:
3bab1f5d 726 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
727#endif
728 case MSR_IA32_TIME_STAMP_COUNTER:
729 data = guest_read_tsc();
730 break;
731 case MSR_IA32_SYSENTER_CS:
732 data = vmcs_read32(GUEST_SYSENTER_CS);
733 break;
734 case MSR_IA32_SYSENTER_EIP:
f5b42c33 735 data = vmcs_readl(GUEST_SYSENTER_EIP);
6aa8b732
AK
736 break;
737 case MSR_IA32_SYSENTER_ESP:
f5b42c33 738 data = vmcs_readl(GUEST_SYSENTER_ESP);
6aa8b732 739 break;
6aa8b732 740 default:
8b9cf98c 741 msr = find_msr_entry(to_vmx(vcpu), msr_index);
3bab1f5d
AK
742 if (msr) {
743 data = msr->data;
744 break;
6aa8b732 745 }
3bab1f5d 746 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
747 }
748
749 *pdata = data;
750 return 0;
751}
752
753/*
754 * Writes msr value into into the appropriate "register".
755 * Returns 0 on success, non-0 otherwise.
756 * Assumes vcpu_load() was already called.
757 */
758static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
759{
a2fa3e9f
GH
760 struct vcpu_vmx *vmx = to_vmx(vcpu);
761 struct kvm_msr_entry *msr;
2cc51560
ED
762 int ret = 0;
763
6aa8b732 764 switch (msr_index) {
05b3e0c2 765#ifdef CONFIG_X86_64
3bab1f5d 766 case MSR_EFER:
2cc51560 767 ret = kvm_set_msr_common(vcpu, msr_index, data);
51c6cf66
AK
768 if (vmx->host_state.loaded) {
769 reload_host_efer(vmx);
8b9cf98c 770 load_transition_efer(vmx);
51c6cf66 771 }
2cc51560 772 break;
6aa8b732
AK
773 case MSR_FS_BASE:
774 vmcs_writel(GUEST_FS_BASE, data);
775 break;
776 case MSR_GS_BASE:
777 vmcs_writel(GUEST_GS_BASE, data);
778 break;
779#endif
780 case MSR_IA32_SYSENTER_CS:
781 vmcs_write32(GUEST_SYSENTER_CS, data);
782 break;
783 case MSR_IA32_SYSENTER_EIP:
f5b42c33 784 vmcs_writel(GUEST_SYSENTER_EIP, data);
6aa8b732
AK
785 break;
786 case MSR_IA32_SYSENTER_ESP:
f5b42c33 787 vmcs_writel(GUEST_SYSENTER_ESP, data);
6aa8b732 788 break;
d27d4aca 789 case MSR_IA32_TIME_STAMP_COUNTER:
6aa8b732
AK
790 guest_write_tsc(data);
791 break;
6aa8b732 792 default:
8b9cf98c 793 msr = find_msr_entry(vmx, msr_index);
3bab1f5d
AK
794 if (msr) {
795 msr->data = data;
a2fa3e9f
GH
796 if (vmx->host_state.loaded)
797 load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
3bab1f5d 798 break;
6aa8b732 799 }
2cc51560 800 ret = kvm_set_msr_common(vcpu, msr_index, data);
6aa8b732
AK
801 }
802
2cc51560 803 return ret;
6aa8b732
AK
804}
805
806/*
807 * Sync the rsp and rip registers into the vcpu structure. This allows
808 * registers to be accessed by indexing vcpu->regs.
809 */
810static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
811{
812 vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
813 vcpu->rip = vmcs_readl(GUEST_RIP);
814}
815
816/*
817 * Syncs rsp and rip back into the vmcs. Should be called after possible
818 * modification.
819 */
820static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
821{
822 vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
823 vmcs_writel(GUEST_RIP, vcpu->rip);
824}
825
826static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
827{
828 unsigned long dr7 = 0x400;
6aa8b732
AK
829 int old_singlestep;
830
6aa8b732
AK
831 old_singlestep = vcpu->guest_debug.singlestep;
832
833 vcpu->guest_debug.enabled = dbg->enabled;
834 if (vcpu->guest_debug.enabled) {
835 int i;
836
837 dr7 |= 0x200; /* exact */
838 for (i = 0; i < 4; ++i) {
839 if (!dbg->breakpoints[i].enabled)
840 continue;
841 vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
842 dr7 |= 2 << (i*2); /* global enable */
843 dr7 |= 0 << (i*4+16); /* execution breakpoint */
844 }
845
6aa8b732 846 vcpu->guest_debug.singlestep = dbg->singlestep;
abd3f2d6 847 } else
6aa8b732 848 vcpu->guest_debug.singlestep = 0;
6aa8b732
AK
849
850 if (old_singlestep && !vcpu->guest_debug.singlestep) {
851 unsigned long flags;
852
853 flags = vmcs_readl(GUEST_RFLAGS);
854 flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
855 vmcs_writel(GUEST_RFLAGS, flags);
856 }
857
abd3f2d6 858 update_exception_bitmap(vcpu);
6aa8b732
AK
859 vmcs_writel(GUEST_DR7, dr7);
860
861 return 0;
862}
863
2a8067f1
ED
864static int vmx_get_irq(struct kvm_vcpu *vcpu)
865{
1155f76a 866 struct vcpu_vmx *vmx = to_vmx(vcpu);
2a8067f1
ED
867 u32 idtv_info_field;
868
1155f76a 869 idtv_info_field = vmx->idt_vectoring_info;
2a8067f1
ED
870 if (idtv_info_field & INTR_INFO_VALID_MASK) {
871 if (is_external_interrupt(idtv_info_field))
872 return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
873 else
d77c26fc 874 printk(KERN_DEBUG "pending exception: not handled yet\n");
2a8067f1
ED
875 }
876 return -1;
877}
878
6aa8b732
AK
879static __init int cpu_has_kvm_support(void)
880{
881 unsigned long ecx = cpuid_ecx(1);
882 return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
883}
884
885static __init int vmx_disabled_by_bios(void)
886{
887 u64 msr;
888
889 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
62b3ffb8
YS
890 return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
891 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
892 == MSR_IA32_FEATURE_CONTROL_LOCKED;
893 /* locked but not enabled */
6aa8b732
AK
894}
895
774c47f1 896static void hardware_enable(void *garbage)
6aa8b732
AK
897{
898 int cpu = raw_smp_processor_id();
899 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
900 u64 old;
901
902 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
62b3ffb8
YS
903 if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
904 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
905 != (MSR_IA32_FEATURE_CONTROL_LOCKED |
906 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
6aa8b732 907 /* enable and lock */
62b3ffb8
YS
908 wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
909 MSR_IA32_FEATURE_CONTROL_LOCKED |
910 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
66aee91a 911 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
6aa8b732
AK
912 asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
913 : "memory", "cc");
914}
915
916static void hardware_disable(void *garbage)
917{
918 asm volatile (ASM_VMX_VMXOFF : : : "cc");
919}
920
1c3d14fe 921static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
d77c26fc 922 u32 msr, u32 *result)
1c3d14fe
YS
923{
924 u32 vmx_msr_low, vmx_msr_high;
925 u32 ctl = ctl_min | ctl_opt;
926
927 rdmsr(msr, vmx_msr_low, vmx_msr_high);
928
929 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
930 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
931
932 /* Ensure minimum (required) set of control bits are supported. */
933 if (ctl_min & ~ctl)
002c7f7c 934 return -EIO;
1c3d14fe
YS
935
936 *result = ctl;
937 return 0;
938}
939
002c7f7c 940static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
6aa8b732
AK
941{
942 u32 vmx_msr_low, vmx_msr_high;
1c3d14fe
YS
943 u32 min, opt;
944 u32 _pin_based_exec_control = 0;
945 u32 _cpu_based_exec_control = 0;
f78e0e2e 946 u32 _cpu_based_2nd_exec_control = 0;
1c3d14fe
YS
947 u32 _vmexit_control = 0;
948 u32 _vmentry_control = 0;
949
950 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
951 opt = 0;
952 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
953 &_pin_based_exec_control) < 0)
002c7f7c 954 return -EIO;
1c3d14fe
YS
955
956 min = CPU_BASED_HLT_EXITING |
957#ifdef CONFIG_X86_64
958 CPU_BASED_CR8_LOAD_EXITING |
959 CPU_BASED_CR8_STORE_EXITING |
960#endif
961 CPU_BASED_USE_IO_BITMAPS |
962 CPU_BASED_MOV_DR_EXITING |
963 CPU_BASED_USE_TSC_OFFSETING;
f78e0e2e
SY
964 opt = CPU_BASED_TPR_SHADOW |
965 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1c3d14fe
YS
966 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
967 &_cpu_based_exec_control) < 0)
002c7f7c 968 return -EIO;
6e5d865c
YS
969#ifdef CONFIG_X86_64
970 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
971 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
972 ~CPU_BASED_CR8_STORE_EXITING;
973#endif
f78e0e2e
SY
974 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
975 min = 0;
e5edaa01
ED
976 opt = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
977 SECONDARY_EXEC_WBINVD_EXITING;
f78e0e2e
SY
978 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS2,
979 &_cpu_based_2nd_exec_control) < 0)
980 return -EIO;
981 }
982#ifndef CONFIG_X86_64
983 if (!(_cpu_based_2nd_exec_control &
984 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
985 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
986#endif
1c3d14fe
YS
987
988 min = 0;
989#ifdef CONFIG_X86_64
990 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
991#endif
992 opt = 0;
993 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
994 &_vmexit_control) < 0)
002c7f7c 995 return -EIO;
1c3d14fe
YS
996
997 min = opt = 0;
998 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
999 &_vmentry_control) < 0)
002c7f7c 1000 return -EIO;
6aa8b732 1001
c68876fd 1002 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
1c3d14fe
YS
1003
1004 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
1005 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
002c7f7c 1006 return -EIO;
1c3d14fe
YS
1007
1008#ifdef CONFIG_X86_64
1009 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
1010 if (vmx_msr_high & (1u<<16))
002c7f7c 1011 return -EIO;
1c3d14fe
YS
1012#endif
1013
1014 /* Require Write-Back (WB) memory type for VMCS accesses. */
1015 if (((vmx_msr_high >> 18) & 15) != 6)
002c7f7c 1016 return -EIO;
1c3d14fe 1017
002c7f7c
YS
1018 vmcs_conf->size = vmx_msr_high & 0x1fff;
1019 vmcs_conf->order = get_order(vmcs_config.size);
1020 vmcs_conf->revision_id = vmx_msr_low;
1c3d14fe 1021
002c7f7c
YS
1022 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
1023 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
f78e0e2e 1024 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
002c7f7c
YS
1025 vmcs_conf->vmexit_ctrl = _vmexit_control;
1026 vmcs_conf->vmentry_ctrl = _vmentry_control;
1c3d14fe
YS
1027
1028 return 0;
c68876fd 1029}
6aa8b732
AK
1030
1031static struct vmcs *alloc_vmcs_cpu(int cpu)
1032{
1033 int node = cpu_to_node(cpu);
1034 struct page *pages;
1035 struct vmcs *vmcs;
1036
1c3d14fe 1037 pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
6aa8b732
AK
1038 if (!pages)
1039 return NULL;
1040 vmcs = page_address(pages);
1c3d14fe
YS
1041 memset(vmcs, 0, vmcs_config.size);
1042 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
6aa8b732
AK
1043 return vmcs;
1044}
1045
1046static struct vmcs *alloc_vmcs(void)
1047{
d3b2c338 1048 return alloc_vmcs_cpu(raw_smp_processor_id());
6aa8b732
AK
1049}
1050
1051static void free_vmcs(struct vmcs *vmcs)
1052{
1c3d14fe 1053 free_pages((unsigned long)vmcs, vmcs_config.order);
6aa8b732
AK
1054}
1055
39959588 1056static void free_kvm_area(void)
6aa8b732
AK
1057{
1058 int cpu;
1059
1060 for_each_online_cpu(cpu)
1061 free_vmcs(per_cpu(vmxarea, cpu));
1062}
1063
6aa8b732
AK
1064static __init int alloc_kvm_area(void)
1065{
1066 int cpu;
1067
1068 for_each_online_cpu(cpu) {
1069 struct vmcs *vmcs;
1070
1071 vmcs = alloc_vmcs_cpu(cpu);
1072 if (!vmcs) {
1073 free_kvm_area();
1074 return -ENOMEM;
1075 }
1076
1077 per_cpu(vmxarea, cpu) = vmcs;
1078 }
1079 return 0;
1080}
1081
1082static __init int hardware_setup(void)
1083{
002c7f7c
YS
1084 if (setup_vmcs_config(&vmcs_config) < 0)
1085 return -EIO;
6aa8b732
AK
1086 return alloc_kvm_area();
1087}
1088
1089static __exit void hardware_unsetup(void)
1090{
1091 free_kvm_area();
1092}
1093
6aa8b732
AK
1094static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
1095{
1096 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1097
6af11b9e 1098 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
6aa8b732
AK
1099 vmcs_write16(sf->selector, save->selector);
1100 vmcs_writel(sf->base, save->base);
1101 vmcs_write32(sf->limit, save->limit);
1102 vmcs_write32(sf->ar_bytes, save->ar);
1103 } else {
1104 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
1105 << AR_DPL_SHIFT;
1106 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
1107 }
1108}
1109
1110static void enter_pmode(struct kvm_vcpu *vcpu)
1111{
1112 unsigned long flags;
1113
1114 vcpu->rmode.active = 0;
1115
1116 vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
1117 vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
1118 vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
1119
1120 flags = vmcs_readl(GUEST_RFLAGS);
053de044 1121 flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
6aa8b732
AK
1122 flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
1123 vmcs_writel(GUEST_RFLAGS, flags);
1124
66aee91a
RR
1125 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
1126 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
6aa8b732
AK
1127
1128 update_exception_bitmap(vcpu);
1129
1130 fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
1131 fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
1132 fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
1133 fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
1134
1135 vmcs_write16(GUEST_SS_SELECTOR, 0);
1136 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
1137
1138 vmcs_write16(GUEST_CS_SELECTOR,
1139 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
1140 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1141}
1142
d77c26fc 1143static gva_t rmode_tss_base(struct kvm *kvm)
6aa8b732 1144{
cbc94022
IE
1145 if (!kvm->tss_addr) {
1146 gfn_t base_gfn = kvm->memslots[0].base_gfn +
1147 kvm->memslots[0].npages - 3;
1148 return base_gfn << PAGE_SHIFT;
1149 }
1150 return kvm->tss_addr;
6aa8b732
AK
1151}
1152
1153static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
1154{
1155 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1156
1157 save->selector = vmcs_read16(sf->selector);
1158 save->base = vmcs_readl(sf->base);
1159 save->limit = vmcs_read32(sf->limit);
1160 save->ar = vmcs_read32(sf->ar_bytes);
15b00f32
JK
1161 vmcs_write16(sf->selector, save->base >> 4);
1162 vmcs_write32(sf->base, save->base & 0xfffff);
6aa8b732
AK
1163 vmcs_write32(sf->limit, 0xffff);
1164 vmcs_write32(sf->ar_bytes, 0xf3);
1165}
1166
1167static void enter_rmode(struct kvm_vcpu *vcpu)
1168{
1169 unsigned long flags;
1170
1171 vcpu->rmode.active = 1;
1172
1173 vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
1174 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
1175
1176 vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
1177 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
1178
1179 vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
1180 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1181
1182 flags = vmcs_readl(GUEST_RFLAGS);
053de044 1183 vcpu->rmode.save_iopl = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
6aa8b732 1184
053de044 1185 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
1186
1187 vmcs_writel(GUEST_RFLAGS, flags);
66aee91a 1188 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
6aa8b732
AK
1189 update_exception_bitmap(vcpu);
1190
1191 vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
1192 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
1193 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
1194
1195 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
abacf8df 1196 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
8cb5b033
AK
1197 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
1198 vmcs_writel(GUEST_CS_BASE, 0xf0000);
6aa8b732
AK
1199 vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
1200
1201 fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
1202 fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
1203 fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
1204 fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
75880a01 1205
8668a3c4 1206 kvm_mmu_reset_context(vcpu);
75880a01 1207 init_rmode_tss(vcpu->kvm);
6aa8b732
AK
1208}
1209
05b3e0c2 1210#ifdef CONFIG_X86_64
6aa8b732
AK
1211
1212static void enter_lmode(struct kvm_vcpu *vcpu)
1213{
1214 u32 guest_tr_ar;
1215
1216 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
1217 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
1218 printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
1219 __FUNCTION__);
1220 vmcs_write32(GUEST_TR_AR_BYTES,
1221 (guest_tr_ar & ~AR_TYPE_MASK)
1222 | AR_TYPE_BUSY_64_TSS);
1223 }
1224
1225 vcpu->shadow_efer |= EFER_LMA;
1226
8b9cf98c 1227 find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
6aa8b732
AK
1228 vmcs_write32(VM_ENTRY_CONTROLS,
1229 vmcs_read32(VM_ENTRY_CONTROLS)
1e4e6e00 1230 | VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1231}
1232
1233static void exit_lmode(struct kvm_vcpu *vcpu)
1234{
1235 vcpu->shadow_efer &= ~EFER_LMA;
1236
1237 vmcs_write32(VM_ENTRY_CONTROLS,
1238 vmcs_read32(VM_ENTRY_CONTROLS)
1e4e6e00 1239 & ~VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1240}
1241
1242#endif
1243
25c4c276 1244static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3 1245{
399badf3
AK
1246 vcpu->cr4 &= KVM_GUEST_CR4_MASK;
1247 vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
1248}
1249
6aa8b732
AK
1250static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1251{
5fd86fcf
AK
1252 vmx_fpu_deactivate(vcpu);
1253
707d92fa 1254 if (vcpu->rmode.active && (cr0 & X86_CR0_PE))
6aa8b732
AK
1255 enter_pmode(vcpu);
1256
707d92fa 1257 if (!vcpu->rmode.active && !(cr0 & X86_CR0_PE))
6aa8b732
AK
1258 enter_rmode(vcpu);
1259
05b3e0c2 1260#ifdef CONFIG_X86_64
6aa8b732 1261 if (vcpu->shadow_efer & EFER_LME) {
707d92fa 1262 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
6aa8b732 1263 enter_lmode(vcpu);
707d92fa 1264 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
6aa8b732
AK
1265 exit_lmode(vcpu);
1266 }
1267#endif
1268
1269 vmcs_writel(CR0_READ_SHADOW, cr0);
1270 vmcs_writel(GUEST_CR0,
1271 (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
1272 vcpu->cr0 = cr0;
5fd86fcf 1273
707d92fa 1274 if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
5fd86fcf 1275 vmx_fpu_activate(vcpu);
6aa8b732
AK
1276}
1277
6aa8b732
AK
1278static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
1279{
1280 vmcs_writel(GUEST_CR3, cr3);
707d92fa 1281 if (vcpu->cr0 & X86_CR0_PE)
5fd86fcf 1282 vmx_fpu_deactivate(vcpu);
6aa8b732
AK
1283}
1284
1285static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1286{
1287 vmcs_writel(CR4_READ_SHADOW, cr4);
1288 vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
1289 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
1290 vcpu->cr4 = cr4;
1291}
1292
05b3e0c2 1293#ifdef CONFIG_X86_64
6aa8b732
AK
1294
1295static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
1296{
8b9cf98c
RR
1297 struct vcpu_vmx *vmx = to_vmx(vcpu);
1298 struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
6aa8b732
AK
1299
1300 vcpu->shadow_efer = efer;
1301 if (efer & EFER_LMA) {
1302 vmcs_write32(VM_ENTRY_CONTROLS,
1303 vmcs_read32(VM_ENTRY_CONTROLS) |
1e4e6e00 1304 VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1305 msr->data = efer;
1306
1307 } else {
1308 vmcs_write32(VM_ENTRY_CONTROLS,
1309 vmcs_read32(VM_ENTRY_CONTROLS) &
1e4e6e00 1310 ~VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1311
1312 msr->data = efer & ~EFER_LME;
1313 }
8b9cf98c 1314 setup_msrs(vmx);
6aa8b732
AK
1315}
1316
1317#endif
1318
1319static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1320{
1321 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1322
1323 return vmcs_readl(sf->base);
1324}
1325
1326static void vmx_get_segment(struct kvm_vcpu *vcpu,
1327 struct kvm_segment *var, int seg)
1328{
1329 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1330 u32 ar;
1331
1332 var->base = vmcs_readl(sf->base);
1333 var->limit = vmcs_read32(sf->limit);
1334 var->selector = vmcs_read16(sf->selector);
1335 ar = vmcs_read32(sf->ar_bytes);
1336 if (ar & AR_UNUSABLE_MASK)
1337 ar = 0;
1338 var->type = ar & 15;
1339 var->s = (ar >> 4) & 1;
1340 var->dpl = (ar >> 5) & 3;
1341 var->present = (ar >> 7) & 1;
1342 var->avl = (ar >> 12) & 1;
1343 var->l = (ar >> 13) & 1;
1344 var->db = (ar >> 14) & 1;
1345 var->g = (ar >> 15) & 1;
1346 var->unusable = (ar >> 16) & 1;
1347}
1348
653e3108 1349static u32 vmx_segment_access_rights(struct kvm_segment *var)
6aa8b732 1350{
6aa8b732
AK
1351 u32 ar;
1352
653e3108 1353 if (var->unusable)
6aa8b732
AK
1354 ar = 1 << 16;
1355 else {
1356 ar = var->type & 15;
1357 ar |= (var->s & 1) << 4;
1358 ar |= (var->dpl & 3) << 5;
1359 ar |= (var->present & 1) << 7;
1360 ar |= (var->avl & 1) << 12;
1361 ar |= (var->l & 1) << 13;
1362 ar |= (var->db & 1) << 14;
1363 ar |= (var->g & 1) << 15;
1364 }
f7fbf1fd
UL
1365 if (ar == 0) /* a 0 value means unusable */
1366 ar = AR_UNUSABLE_MASK;
653e3108
AK
1367
1368 return ar;
1369}
1370
1371static void vmx_set_segment(struct kvm_vcpu *vcpu,
1372 struct kvm_segment *var, int seg)
1373{
1374 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1375 u32 ar;
1376
1377 if (vcpu->rmode.active && seg == VCPU_SREG_TR) {
1378 vcpu->rmode.tr.selector = var->selector;
1379 vcpu->rmode.tr.base = var->base;
1380 vcpu->rmode.tr.limit = var->limit;
1381 vcpu->rmode.tr.ar = vmx_segment_access_rights(var);
1382 return;
1383 }
1384 vmcs_writel(sf->base, var->base);
1385 vmcs_write32(sf->limit, var->limit);
1386 vmcs_write16(sf->selector, var->selector);
1387 if (vcpu->rmode.active && var->s) {
1388 /*
1389 * Hack real-mode segments into vm86 compatibility.
1390 */
1391 if (var->base == 0xffff0000 && var->selector == 0xf000)
1392 vmcs_writel(sf->base, 0xf0000);
1393 ar = 0xf3;
1394 } else
1395 ar = vmx_segment_access_rights(var);
6aa8b732
AK
1396 vmcs_write32(sf->ar_bytes, ar);
1397}
1398
6aa8b732
AK
1399static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
1400{
1401 u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
1402
1403 *db = (ar >> 14) & 1;
1404 *l = (ar >> 13) & 1;
1405}
1406
1407static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1408{
1409 dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
1410 dt->base = vmcs_readl(GUEST_IDTR_BASE);
1411}
1412
1413static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1414{
1415 vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
1416 vmcs_writel(GUEST_IDTR_BASE, dt->base);
1417}
1418
1419static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1420{
1421 dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
1422 dt->base = vmcs_readl(GUEST_GDTR_BASE);
1423}
1424
1425static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1426{
1427 vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
1428 vmcs_writel(GUEST_GDTR_BASE, dt->base);
1429}
1430
d77c26fc 1431static int init_rmode_tss(struct kvm *kvm)
6aa8b732 1432{
6aa8b732 1433 gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
195aefde
IE
1434 u16 data = 0;
1435 int r;
6aa8b732 1436
195aefde
IE
1437 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
1438 if (r < 0)
1439 return 0;
1440 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
1441 r = kvm_write_guest_page(kvm, fn++, &data, 0x66, sizeof(u16));
1442 if (r < 0)
1443 return 0;
1444 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
1445 if (r < 0)
1446 return 0;
1447 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
1448 if (r < 0)
1449 return 0;
1450 data = ~0;
1451 r = kvm_write_guest_page(kvm, fn, &data, RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
1452 sizeof(u8));
1453 if (r < 0)
6aa8b732 1454 return 0;
6aa8b732
AK
1455 return 1;
1456}
1457
6aa8b732
AK
1458static void seg_setup(int seg)
1459{
1460 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1461
1462 vmcs_write16(sf->selector, 0);
1463 vmcs_writel(sf->base, 0);
1464 vmcs_write32(sf->limit, 0xffff);
1465 vmcs_write32(sf->ar_bytes, 0x93);
1466}
1467
f78e0e2e
SY
1468static int alloc_apic_access_page(struct kvm *kvm)
1469{
1470 struct kvm_userspace_memory_region kvm_userspace_mem;
1471 int r = 0;
1472
1473 mutex_lock(&kvm->lock);
1474 if (kvm->apic_access_page)
1475 goto out;
1476 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
1477 kvm_userspace_mem.flags = 0;
1478 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
1479 kvm_userspace_mem.memory_size = PAGE_SIZE;
1480 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
1481 if (r)
1482 goto out;
1483 kvm->apic_access_page = gfn_to_page(kvm, 0xfee00);
1484out:
1485 mutex_unlock(&kvm->lock);
1486 return r;
1487}
1488
6aa8b732
AK
1489/*
1490 * Sets up the vmcs for emulated real mode.
1491 */
8b9cf98c 1492static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
6aa8b732
AK
1493{
1494 u32 host_sysenter_cs;
1495 u32 junk;
1496 unsigned long a;
1497 struct descriptor_table dt;
1498 int i;
cd2276a7 1499 unsigned long kvm_vmx_return;
6e5d865c 1500 u32 exec_control;
6aa8b732 1501
6aa8b732 1502 /* I/O */
fdef3ad1
HQ
1503 vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
1504 vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
6aa8b732 1505
6aa8b732
AK
1506 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
1507
6aa8b732 1508 /* Control */
1c3d14fe
YS
1509 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
1510 vmcs_config.pin_based_exec_ctrl);
6e5d865c
YS
1511
1512 exec_control = vmcs_config.cpu_based_exec_ctrl;
1513 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
1514 exec_control &= ~CPU_BASED_TPR_SHADOW;
1515#ifdef CONFIG_X86_64
1516 exec_control |= CPU_BASED_CR8_STORE_EXITING |
1517 CPU_BASED_CR8_LOAD_EXITING;
1518#endif
1519 }
1520 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6aa8b732 1521
83ff3b9d
SY
1522 if (cpu_has_secondary_exec_ctrls()) {
1523 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
1524 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
1525 exec_control &=
1526 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1527 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
1528 }
f78e0e2e 1529
c7addb90
AK
1530 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
1531 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
6aa8b732
AK
1532 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
1533
1534 vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
1535 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
1536 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
1537
1538 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
1539 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
1540 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
1541 vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
1542 vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
1543 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
05b3e0c2 1544#ifdef CONFIG_X86_64
6aa8b732
AK
1545 rdmsrl(MSR_FS_BASE, a);
1546 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
1547 rdmsrl(MSR_GS_BASE, a);
1548 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
1549#else
1550 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
1551 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
1552#endif
1553
1554 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
1555
1556 get_idt(&dt);
1557 vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
1558
d77c26fc 1559 asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
cd2276a7 1560 vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
2cc51560
ED
1561 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
1562 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
1563 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
6aa8b732
AK
1564
1565 rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
1566 vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
1567 rdmsrl(MSR_IA32_SYSENTER_ESP, a);
1568 vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
1569 rdmsrl(MSR_IA32_SYSENTER_EIP, a);
1570 vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
1571
6aa8b732
AK
1572 for (i = 0; i < NR_VMX_MSR; ++i) {
1573 u32 index = vmx_msr_index[i];
1574 u32 data_low, data_high;
1575 u64 data;
a2fa3e9f 1576 int j = vmx->nmsrs;
6aa8b732
AK
1577
1578 if (rdmsr_safe(index, &data_low, &data_high) < 0)
1579 continue;
432bd6cb
AK
1580 if (wrmsr_safe(index, data_low, data_high) < 0)
1581 continue;
6aa8b732 1582 data = data_low | ((u64)data_high << 32);
a2fa3e9f
GH
1583 vmx->host_msrs[j].index = index;
1584 vmx->host_msrs[j].reserved = 0;
1585 vmx->host_msrs[j].data = data;
1586 vmx->guest_msrs[j] = vmx->host_msrs[j];
1587 ++vmx->nmsrs;
6aa8b732 1588 }
6aa8b732 1589
1c3d14fe 1590 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
6aa8b732
AK
1591
1592 /* 22.2.1, 20.8.1 */
1c3d14fe
YS
1593 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
1594
e00c8cf2
AK
1595 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
1596 vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
1597
f78e0e2e
SY
1598 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
1599 if (alloc_apic_access_page(vmx->vcpu.kvm) != 0)
1600 return -ENOMEM;
1601
e00c8cf2
AK
1602 return 0;
1603}
1604
1605static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
1606{
1607 struct vcpu_vmx *vmx = to_vmx(vcpu);
1608 u64 msr;
1609 int ret;
1610
1611 if (!init_rmode_tss(vmx->vcpu.kvm)) {
1612 ret = -ENOMEM;
1613 goto out;
1614 }
1615
1616 vmx->vcpu.rmode.active = 0;
1617
1618 vmx->vcpu.regs[VCPU_REGS_RDX] = get_rdx_init_val();
1619 set_cr8(&vmx->vcpu, 0);
1620 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
1621 if (vmx->vcpu.vcpu_id == 0)
1622 msr |= MSR_IA32_APICBASE_BSP;
1623 kvm_set_apic_base(&vmx->vcpu, msr);
1624
1625 fx_init(&vmx->vcpu);
1626
1627 /*
1628 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
1629 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
1630 */
1631 if (vmx->vcpu.vcpu_id == 0) {
1632 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
1633 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
1634 } else {
1635 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.sipi_vector << 8);
1636 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.sipi_vector << 12);
1637 }
1638 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
1639 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1640
1641 seg_setup(VCPU_SREG_DS);
1642 seg_setup(VCPU_SREG_ES);
1643 seg_setup(VCPU_SREG_FS);
1644 seg_setup(VCPU_SREG_GS);
1645 seg_setup(VCPU_SREG_SS);
1646
1647 vmcs_write16(GUEST_TR_SELECTOR, 0);
1648 vmcs_writel(GUEST_TR_BASE, 0);
1649 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
1650 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1651
1652 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
1653 vmcs_writel(GUEST_LDTR_BASE, 0);
1654 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
1655 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
1656
1657 vmcs_write32(GUEST_SYSENTER_CS, 0);
1658 vmcs_writel(GUEST_SYSENTER_ESP, 0);
1659 vmcs_writel(GUEST_SYSENTER_EIP, 0);
1660
1661 vmcs_writel(GUEST_RFLAGS, 0x02);
1662 if (vmx->vcpu.vcpu_id == 0)
1663 vmcs_writel(GUEST_RIP, 0xfff0);
1664 else
1665 vmcs_writel(GUEST_RIP, 0);
1666 vmcs_writel(GUEST_RSP, 0);
1667
1668 /* todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0 */
1669 vmcs_writel(GUEST_DR7, 0x400);
1670
1671 vmcs_writel(GUEST_GDTR_BASE, 0);
1672 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
1673
1674 vmcs_writel(GUEST_IDTR_BASE, 0);
1675 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
1676
1677 vmcs_write32(GUEST_ACTIVITY_STATE, 0);
1678 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
1679 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
1680
1681 guest_write_tsc(0);
1682
1683 /* Special registers */
1684 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
1685
1686 setup_msrs(vmx);
1687
6aa8b732
AK
1688 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
1689
f78e0e2e
SY
1690 if (cpu_has_vmx_tpr_shadow()) {
1691 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
1692 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
1693 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
1694 page_to_phys(vmx->vcpu.apic->regs_page));
1695 vmcs_write32(TPR_THRESHOLD, 0);
1696 }
1697
1698 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
1699 vmcs_write64(APIC_ACCESS_ADDR,
1700 page_to_phys(vmx->vcpu.kvm->apic_access_page));
6aa8b732 1701
8b9cf98c 1702 vmx->vcpu.cr0 = 0x60000010;
d77c26fc 1703 vmx_set_cr0(&vmx->vcpu, vmx->vcpu.cr0); /* enter rmode */
8b9cf98c 1704 vmx_set_cr4(&vmx->vcpu, 0);
05b3e0c2 1705#ifdef CONFIG_X86_64
8b9cf98c 1706 vmx_set_efer(&vmx->vcpu, 0);
6aa8b732 1707#endif
8b9cf98c
RR
1708 vmx_fpu_activate(&vmx->vcpu);
1709 update_exception_bitmap(&vmx->vcpu);
6aa8b732
AK
1710
1711 return 0;
1712
6aa8b732
AK
1713out:
1714 return ret;
1715}
1716
85f455f7
ED
1717static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
1718{
9c8cba37
AK
1719 struct vcpu_vmx *vmx = to_vmx(vcpu);
1720
85f455f7 1721 if (vcpu->rmode.active) {
9c8cba37
AK
1722 vmx->rmode.irq.pending = true;
1723 vmx->rmode.irq.vector = irq;
1724 vmx->rmode.irq.rip = vmcs_readl(GUEST_RIP);
9c5623e3
AK
1725 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
1726 irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
1727 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
9c8cba37 1728 vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip - 1);
85f455f7
ED
1729 return;
1730 }
1731 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
1732 irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1733}
1734
6aa8b732
AK
1735static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
1736{
1737 int word_index = __ffs(vcpu->irq_summary);
1738 int bit_index = __ffs(vcpu->irq_pending[word_index]);
1739 int irq = word_index * BITS_PER_LONG + bit_index;
1740
1741 clear_bit(bit_index, &vcpu->irq_pending[word_index]);
1742 if (!vcpu->irq_pending[word_index])
1743 clear_bit(word_index, &vcpu->irq_summary);
85f455f7 1744 vmx_inject_irq(vcpu, irq);
6aa8b732
AK
1745}
1746
c1150d8c
DL
1747
1748static void do_interrupt_requests(struct kvm_vcpu *vcpu,
1749 struct kvm_run *kvm_run)
6aa8b732 1750{
c1150d8c
DL
1751 u32 cpu_based_vm_exec_control;
1752
1753 vcpu->interrupt_window_open =
1754 ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
1755 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
1756
1757 if (vcpu->interrupt_window_open &&
1758 vcpu->irq_summary &&
1759 !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
6aa8b732 1760 /*
c1150d8c 1761 * If interrupts enabled, and not blocked by sti or mov ss. Good.
6aa8b732
AK
1762 */
1763 kvm_do_inject_irq(vcpu);
c1150d8c
DL
1764
1765 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
1766 if (!vcpu->interrupt_window_open &&
1767 (vcpu->irq_summary || kvm_run->request_interrupt_window))
6aa8b732
AK
1768 /*
1769 * Interrupts blocked. Wait for unblock.
1770 */
c1150d8c
DL
1771 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
1772 else
1773 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
1774 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6aa8b732
AK
1775}
1776
cbc94022
IE
1777static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
1778{
1779 int ret;
1780 struct kvm_userspace_memory_region tss_mem = {
1781 .slot = 8,
1782 .guest_phys_addr = addr,
1783 .memory_size = PAGE_SIZE * 3,
1784 .flags = 0,
1785 };
1786
1787 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
1788 if (ret)
1789 return ret;
1790 kvm->tss_addr = addr;
1791 return 0;
1792}
1793
6aa8b732
AK
1794static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
1795{
1796 struct kvm_guest_debug *dbg = &vcpu->guest_debug;
1797
1798 set_debugreg(dbg->bp[0], 0);
1799 set_debugreg(dbg->bp[1], 1);
1800 set_debugreg(dbg->bp[2], 2);
1801 set_debugreg(dbg->bp[3], 3);
1802
1803 if (dbg->singlestep) {
1804 unsigned long flags;
1805
1806 flags = vmcs_readl(GUEST_RFLAGS);
1807 flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
1808 vmcs_writel(GUEST_RFLAGS, flags);
1809 }
1810}
1811
1812static int handle_rmode_exception(struct kvm_vcpu *vcpu,
1813 int vec, u32 err_code)
1814{
1815 if (!vcpu->rmode.active)
1816 return 0;
1817
b3f37707
NK
1818 /*
1819 * Instruction with address size override prefix opcode 0x67
1820 * Cause the #SS fault with 0 error code in VM86 mode.
1821 */
1822 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
3427318f 1823 if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
6aa8b732
AK
1824 return 1;
1825 return 0;
1826}
1827
1828static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1829{
1155f76a 1830 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732
AK
1831 u32 intr_info, error_code;
1832 unsigned long cr2, rip;
1833 u32 vect_info;
1834 enum emulation_result er;
1835
1155f76a 1836 vect_info = vmx->idt_vectoring_info;
6aa8b732
AK
1837 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
1838
1839 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
d77c26fc 1840 !is_page_fault(intr_info))
6aa8b732
AK
1841 printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
1842 "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
6aa8b732 1843
85f455f7 1844 if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
6aa8b732
AK
1845 int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
1846 set_bit(irq, vcpu->irq_pending);
1847 set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
1848 }
1849
1b6269db
AK
1850 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
1851 return 1; /* already handled by vmx_vcpu_run() */
2ab455cc
AL
1852
1853 if (is_no_device(intr_info)) {
5fd86fcf 1854 vmx_fpu_activate(vcpu);
2ab455cc
AL
1855 return 1;
1856 }
1857
7aa81cc0 1858 if (is_invalid_opcode(intr_info)) {
3427318f 1859 er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
7aa81cc0 1860 if (er != EMULATE_DONE)
7ee5d940 1861 kvm_queue_exception(vcpu, UD_VECTOR);
7aa81cc0
AL
1862 return 1;
1863 }
1864
6aa8b732
AK
1865 error_code = 0;
1866 rip = vmcs_readl(GUEST_RIP);
1867 if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
1868 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
1869 if (is_page_fault(intr_info)) {
1870 cr2 = vmcs_readl(EXIT_QUALIFICATION);
3067714c 1871 return kvm_mmu_page_fault(vcpu, cr2, error_code);
6aa8b732
AK
1872 }
1873
1874 if (vcpu->rmode.active &&
1875 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
72d6e5a0
AK
1876 error_code)) {
1877 if (vcpu->halt_request) {
1878 vcpu->halt_request = 0;
1879 return kvm_emulate_halt(vcpu);
1880 }
6aa8b732 1881 return 1;
72d6e5a0 1882 }
6aa8b732 1883
d77c26fc
MD
1884 if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) ==
1885 (INTR_TYPE_EXCEPTION | 1)) {
6aa8b732
AK
1886 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1887 return 0;
1888 }
1889 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
1890 kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
1891 kvm_run->ex.error_code = error_code;
1892 return 0;
1893}
1894
1895static int handle_external_interrupt(struct kvm_vcpu *vcpu,
1896 struct kvm_run *kvm_run)
1897{
1165f5fe 1898 ++vcpu->stat.irq_exits;
6aa8b732
AK
1899 return 1;
1900}
1901
988ad74f
AK
1902static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1903{
1904 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1905 return 0;
1906}
6aa8b732 1907
6aa8b732
AK
1908static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1909{
bfdaab09 1910 unsigned long exit_qualification;
039576c0
AK
1911 int size, down, in, string, rep;
1912 unsigned port;
6aa8b732 1913
1165f5fe 1914 ++vcpu->stat.io_exits;
bfdaab09 1915 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
039576c0 1916 string = (exit_qualification & 16) != 0;
e70669ab
LV
1917
1918 if (string) {
3427318f
LV
1919 if (emulate_instruction(vcpu,
1920 kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
e70669ab
LV
1921 return 0;
1922 return 1;
1923 }
1924
1925 size = (exit_qualification & 7) + 1;
1926 in = (exit_qualification & 8) != 0;
039576c0 1927 down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
039576c0
AK
1928 rep = (exit_qualification & 32) != 0;
1929 port = exit_qualification >> 16;
e70669ab 1930
3090dd73 1931 return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
6aa8b732
AK
1932}
1933
102d8325
IM
1934static void
1935vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
1936{
1937 /*
1938 * Patch in the VMCALL instruction:
1939 */
1940 hypercall[0] = 0x0f;
1941 hypercall[1] = 0x01;
1942 hypercall[2] = 0xc1;
102d8325
IM
1943}
1944
6aa8b732
AK
1945static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1946{
bfdaab09 1947 unsigned long exit_qualification;
6aa8b732
AK
1948 int cr;
1949 int reg;
1950
bfdaab09 1951 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6aa8b732
AK
1952 cr = exit_qualification & 15;
1953 reg = (exit_qualification >> 8) & 15;
1954 switch ((exit_qualification >> 4) & 3) {
1955 case 0: /* mov to cr */
1956 switch (cr) {
1957 case 0:
1958 vcpu_load_rsp_rip(vcpu);
1959 set_cr0(vcpu, vcpu->regs[reg]);
1960 skip_emulated_instruction(vcpu);
1961 return 1;
1962 case 3:
1963 vcpu_load_rsp_rip(vcpu);
1964 set_cr3(vcpu, vcpu->regs[reg]);
1965 skip_emulated_instruction(vcpu);
1966 return 1;
1967 case 4:
1968 vcpu_load_rsp_rip(vcpu);
1969 set_cr4(vcpu, vcpu->regs[reg]);
1970 skip_emulated_instruction(vcpu);
1971 return 1;
1972 case 8:
1973 vcpu_load_rsp_rip(vcpu);
1974 set_cr8(vcpu, vcpu->regs[reg]);
1975 skip_emulated_instruction(vcpu);
e5314067
AK
1976 if (irqchip_in_kernel(vcpu->kvm))
1977 return 1;
253abdee
YS
1978 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
1979 return 0;
6aa8b732
AK
1980 };
1981 break;
25c4c276
AL
1982 case 2: /* clts */
1983 vcpu_load_rsp_rip(vcpu);
5fd86fcf 1984 vmx_fpu_deactivate(vcpu);
707d92fa 1985 vcpu->cr0 &= ~X86_CR0_TS;
2ab455cc 1986 vmcs_writel(CR0_READ_SHADOW, vcpu->cr0);
5fd86fcf 1987 vmx_fpu_activate(vcpu);
25c4c276
AL
1988 skip_emulated_instruction(vcpu);
1989 return 1;
6aa8b732
AK
1990 case 1: /*mov from cr*/
1991 switch (cr) {
1992 case 3:
1993 vcpu_load_rsp_rip(vcpu);
1994 vcpu->regs[reg] = vcpu->cr3;
1995 vcpu_put_rsp_rip(vcpu);
1996 skip_emulated_instruction(vcpu);
1997 return 1;
1998 case 8:
6aa8b732 1999 vcpu_load_rsp_rip(vcpu);
7017fc3d 2000 vcpu->regs[reg] = get_cr8(vcpu);
6aa8b732
AK
2001 vcpu_put_rsp_rip(vcpu);
2002 skip_emulated_instruction(vcpu);
2003 return 1;
2004 }
2005 break;
2006 case 3: /* lmsw */
2007 lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
2008
2009 skip_emulated_instruction(vcpu);
2010 return 1;
2011 default:
2012 break;
2013 }
2014 kvm_run->exit_reason = 0;
f0242478 2015 pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
6aa8b732
AK
2016 (int)(exit_qualification >> 4) & 3, cr);
2017 return 0;
2018}
2019
2020static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2021{
bfdaab09 2022 unsigned long exit_qualification;
6aa8b732
AK
2023 unsigned long val;
2024 int dr, reg;
2025
2026 /*
2027 * FIXME: this code assumes the host is debugging the guest.
2028 * need to deal with guest debugging itself too.
2029 */
bfdaab09 2030 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6aa8b732
AK
2031 dr = exit_qualification & 7;
2032 reg = (exit_qualification >> 8) & 15;
2033 vcpu_load_rsp_rip(vcpu);
2034 if (exit_qualification & 16) {
2035 /* mov from dr */
2036 switch (dr) {
2037 case 6:
2038 val = 0xffff0ff0;
2039 break;
2040 case 7:
2041 val = 0x400;
2042 break;
2043 default:
2044 val = 0;
2045 }
2046 vcpu->regs[reg] = val;
2047 } else {
2048 /* mov to dr */
2049 }
2050 vcpu_put_rsp_rip(vcpu);
2051 skip_emulated_instruction(vcpu);
2052 return 1;
2053}
2054
2055static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2056{
06465c5a
AK
2057 kvm_emulate_cpuid(vcpu);
2058 return 1;
6aa8b732
AK
2059}
2060
2061static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2062{
2063 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
2064 u64 data;
2065
2066 if (vmx_get_msr(vcpu, ecx, &data)) {
c1a5d4f9 2067 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
2068 return 1;
2069 }
2070
2071 /* FIXME: handling of bits 32:63 of rax, rdx */
2072 vcpu->regs[VCPU_REGS_RAX] = data & -1u;
2073 vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
2074 skip_emulated_instruction(vcpu);
2075 return 1;
2076}
2077
2078static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2079{
2080 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
2081 u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
2082 | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
2083
2084 if (vmx_set_msr(vcpu, ecx, data) != 0) {
c1a5d4f9 2085 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
2086 return 1;
2087 }
2088
2089 skip_emulated_instruction(vcpu);
2090 return 1;
2091}
2092
6e5d865c
YS
2093static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
2094 struct kvm_run *kvm_run)
2095{
2096 return 1;
2097}
2098
6aa8b732
AK
2099static int handle_interrupt_window(struct kvm_vcpu *vcpu,
2100 struct kvm_run *kvm_run)
2101{
85f455f7
ED
2102 u32 cpu_based_vm_exec_control;
2103
2104 /* clear pending irq */
2105 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2106 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
2107 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
c1150d8c
DL
2108 /*
2109 * If the user space waits to inject interrupts, exit as soon as
2110 * possible
2111 */
2112 if (kvm_run->request_interrupt_window &&
022a9308 2113 !vcpu->irq_summary) {
c1150d8c 2114 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
1165f5fe 2115 ++vcpu->stat.irq_window_exits;
c1150d8c
DL
2116 return 0;
2117 }
6aa8b732
AK
2118 return 1;
2119}
2120
2121static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2122{
2123 skip_emulated_instruction(vcpu);
d3bef15f 2124 return kvm_emulate_halt(vcpu);
6aa8b732
AK
2125}
2126
c21415e8
IM
2127static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2128{
510043da 2129 skip_emulated_instruction(vcpu);
7aa81cc0
AL
2130 kvm_emulate_hypercall(vcpu);
2131 return 1;
c21415e8
IM
2132}
2133
e5edaa01
ED
2134static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2135{
2136 skip_emulated_instruction(vcpu);
2137 /* TODO: Add support for VT-d/pass-through device */
2138 return 1;
2139}
2140
f78e0e2e
SY
2141static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2142{
2143 u64 exit_qualification;
2144 enum emulation_result er;
2145 unsigned long offset;
2146
2147 exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
2148 offset = exit_qualification & 0xffful;
2149
2150 er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
2151
2152 if (er != EMULATE_DONE) {
2153 printk(KERN_ERR
2154 "Fail to handle apic access vmexit! Offset is 0x%lx\n",
2155 offset);
2156 return -ENOTSUPP;
2157 }
2158 return 1;
2159}
2160
6aa8b732
AK
2161/*
2162 * The exit handlers return 1 if the exit was handled fully and guest execution
2163 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
2164 * to be done to userspace and return 0.
2165 */
2166static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
2167 struct kvm_run *kvm_run) = {
2168 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
2169 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
988ad74f 2170 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
6aa8b732 2171 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
6aa8b732
AK
2172 [EXIT_REASON_CR_ACCESS] = handle_cr,
2173 [EXIT_REASON_DR_ACCESS] = handle_dr,
2174 [EXIT_REASON_CPUID] = handle_cpuid,
2175 [EXIT_REASON_MSR_READ] = handle_rdmsr,
2176 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
2177 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
2178 [EXIT_REASON_HLT] = handle_halt,
c21415e8 2179 [EXIT_REASON_VMCALL] = handle_vmcall,
f78e0e2e
SY
2180 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
2181 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
e5edaa01 2182 [EXIT_REASON_WBINVD] = handle_wbinvd,
6aa8b732
AK
2183};
2184
2185static const int kvm_vmx_max_exit_handlers =
50a3485c 2186 ARRAY_SIZE(kvm_vmx_exit_handlers);
6aa8b732
AK
2187
2188/*
2189 * The guest has exited. See if we can fix it or if we need userspace
2190 * assistance.
2191 */
2192static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
2193{
6aa8b732 2194 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
29bd8a78 2195 struct vcpu_vmx *vmx = to_vmx(vcpu);
1155f76a 2196 u32 vectoring_info = vmx->idt_vectoring_info;
29bd8a78
AK
2197
2198 if (unlikely(vmx->fail)) {
2199 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
2200 kvm_run->fail_entry.hardware_entry_failure_reason
2201 = vmcs_read32(VM_INSTRUCTION_ERROR);
2202 return 0;
2203 }
6aa8b732 2204
d77c26fc
MD
2205 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
2206 exit_reason != EXIT_REASON_EXCEPTION_NMI)
6aa8b732
AK
2207 printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
2208 "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
6aa8b732
AK
2209 if (exit_reason < kvm_vmx_max_exit_handlers
2210 && kvm_vmx_exit_handlers[exit_reason])
2211 return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
2212 else {
2213 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
2214 kvm_run->hw.hardware_exit_reason = exit_reason;
2215 }
2216 return 0;
2217}
2218
d9e368d6
AK
2219static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2220{
d9e368d6
AK
2221}
2222
6e5d865c
YS
2223static void update_tpr_threshold(struct kvm_vcpu *vcpu)
2224{
2225 int max_irr, tpr;
2226
2227 if (!vm_need_tpr_shadow(vcpu->kvm))
2228 return;
2229
2230 if (!kvm_lapic_enabled(vcpu) ||
2231 ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
2232 vmcs_write32(TPR_THRESHOLD, 0);
2233 return;
2234 }
2235
2236 tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
2237 vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
2238}
2239
85f455f7
ED
2240static void enable_irq_window(struct kvm_vcpu *vcpu)
2241{
2242 u32 cpu_based_vm_exec_control;
2243
2244 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2245 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
2246 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2247}
2248
2249static void vmx_intr_assist(struct kvm_vcpu *vcpu)
2250{
1155f76a 2251 struct vcpu_vmx *vmx = to_vmx(vcpu);
85f455f7
ED
2252 u32 idtv_info_field, intr_info_field;
2253 int has_ext_irq, interrupt_window_open;
1b9778da 2254 int vector;
85f455f7 2255
6e5d865c
YS
2256 update_tpr_threshold(vcpu);
2257
85f455f7
ED
2258 has_ext_irq = kvm_cpu_has_interrupt(vcpu);
2259 intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
1155f76a 2260 idtv_info_field = vmx->idt_vectoring_info;
85f455f7
ED
2261 if (intr_info_field & INTR_INFO_VALID_MASK) {
2262 if (idtv_info_field & INTR_INFO_VALID_MASK) {
2263 /* TODO: fault when IDT_Vectoring */
2264 printk(KERN_ERR "Fault when IDT_Vectoring\n");
2265 }
2266 if (has_ext_irq)
2267 enable_irq_window(vcpu);
2268 return;
2269 }
2270 if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
9c8cba37
AK
2271 if ((idtv_info_field & VECTORING_INFO_TYPE_MASK)
2272 == INTR_TYPE_EXT_INTR
2273 && vcpu->rmode.active) {
2274 u8 vect = idtv_info_field & VECTORING_INFO_VECTOR_MASK;
2275
2276 vmx_inject_irq(vcpu, vect);
2277 if (unlikely(has_ext_irq))
2278 enable_irq_window(vcpu);
2279 return;
2280 }
2281
85f455f7
ED
2282 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field);
2283 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2284 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
2285
2286 if (unlikely(idtv_info_field & INTR_INFO_DELIEVER_CODE_MASK))
2287 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
2288 vmcs_read32(IDT_VECTORING_ERROR_CODE));
2289 if (unlikely(has_ext_irq))
2290 enable_irq_window(vcpu);
2291 return;
2292 }
2293 if (!has_ext_irq)
2294 return;
2295 interrupt_window_open =
2296 ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
2297 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
1b9778da
ED
2298 if (interrupt_window_open) {
2299 vector = kvm_cpu_get_interrupt(vcpu);
2300 vmx_inject_irq(vcpu, vector);
2301 kvm_timer_intr_post(vcpu, vector);
2302 } else
85f455f7
ED
2303 enable_irq_window(vcpu);
2304}
2305
9c8cba37
AK
2306/*
2307 * Failure to inject an interrupt should give us the information
2308 * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
2309 * when fetching the interrupt redirection bitmap in the real-mode
2310 * tss, this doesn't happen. So we do it ourselves.
2311 */
2312static void fixup_rmode_irq(struct vcpu_vmx *vmx)
2313{
2314 vmx->rmode.irq.pending = 0;
2315 if (vmcs_readl(GUEST_RIP) + 1 != vmx->rmode.irq.rip)
2316 return;
2317 vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip);
2318 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
2319 vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
2320 vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
2321 return;
2322 }
2323 vmx->idt_vectoring_info =
2324 VECTORING_INFO_VALID_MASK
2325 | INTR_TYPE_EXT_INTR
2326 | vmx->rmode.irq.vector;
2327}
2328
04d2cc77 2329static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6aa8b732 2330{
a2fa3e9f 2331 struct vcpu_vmx *vmx = to_vmx(vcpu);
1b6269db 2332 u32 intr_info;
e6adf283
AK
2333
2334 /*
2335 * Loading guest fpu may have cleared host cr0.ts
2336 */
2337 vmcs_writel(HOST_CR0, read_cr0());
2338
d77c26fc 2339 asm(
6aa8b732 2340 /* Store host registers */
05b3e0c2 2341#ifdef CONFIG_X86_64
c2036300 2342 "push %%rdx; push %%rbp;"
6aa8b732 2343 "push %%rcx \n\t"
6aa8b732 2344#else
ff593e5a
LV
2345 "push %%edx; push %%ebp;"
2346 "push %%ecx \n\t"
6aa8b732 2347#endif
c2036300 2348 ASM_VMX_VMWRITE_RSP_RDX "\n\t"
6aa8b732 2349 /* Check if vmlaunch of vmresume is needed */
e08aa78a 2350 "cmpl $0, %c[launched](%0) \n\t"
6aa8b732 2351 /* Load guest registers. Don't clobber flags. */
05b3e0c2 2352#ifdef CONFIG_X86_64
e08aa78a 2353 "mov %c[cr2](%0), %%rax \n\t"
6aa8b732 2354 "mov %%rax, %%cr2 \n\t"
e08aa78a
AK
2355 "mov %c[rax](%0), %%rax \n\t"
2356 "mov %c[rbx](%0), %%rbx \n\t"
2357 "mov %c[rdx](%0), %%rdx \n\t"
2358 "mov %c[rsi](%0), %%rsi \n\t"
2359 "mov %c[rdi](%0), %%rdi \n\t"
2360 "mov %c[rbp](%0), %%rbp \n\t"
2361 "mov %c[r8](%0), %%r8 \n\t"
2362 "mov %c[r9](%0), %%r9 \n\t"
2363 "mov %c[r10](%0), %%r10 \n\t"
2364 "mov %c[r11](%0), %%r11 \n\t"
2365 "mov %c[r12](%0), %%r12 \n\t"
2366 "mov %c[r13](%0), %%r13 \n\t"
2367 "mov %c[r14](%0), %%r14 \n\t"
2368 "mov %c[r15](%0), %%r15 \n\t"
2369 "mov %c[rcx](%0), %%rcx \n\t" /* kills %0 (rcx) */
6aa8b732 2370#else
e08aa78a 2371 "mov %c[cr2](%0), %%eax \n\t"
6aa8b732 2372 "mov %%eax, %%cr2 \n\t"
e08aa78a
AK
2373 "mov %c[rax](%0), %%eax \n\t"
2374 "mov %c[rbx](%0), %%ebx \n\t"
2375 "mov %c[rdx](%0), %%edx \n\t"
2376 "mov %c[rsi](%0), %%esi \n\t"
2377 "mov %c[rdi](%0), %%edi \n\t"
2378 "mov %c[rbp](%0), %%ebp \n\t"
2379 "mov %c[rcx](%0), %%ecx \n\t" /* kills %0 (ecx) */
6aa8b732
AK
2380#endif
2381 /* Enter guest mode */
cd2276a7 2382 "jne .Llaunched \n\t"
6aa8b732 2383 ASM_VMX_VMLAUNCH "\n\t"
cd2276a7
AK
2384 "jmp .Lkvm_vmx_return \n\t"
2385 ".Llaunched: " ASM_VMX_VMRESUME "\n\t"
2386 ".Lkvm_vmx_return: "
6aa8b732 2387 /* Save guest registers, load host registers, keep flags */
05b3e0c2 2388#ifdef CONFIG_X86_64
e08aa78a
AK
2389 "xchg %0, (%%rsp) \n\t"
2390 "mov %%rax, %c[rax](%0) \n\t"
2391 "mov %%rbx, %c[rbx](%0) \n\t"
2392 "pushq (%%rsp); popq %c[rcx](%0) \n\t"
2393 "mov %%rdx, %c[rdx](%0) \n\t"
2394 "mov %%rsi, %c[rsi](%0) \n\t"
2395 "mov %%rdi, %c[rdi](%0) \n\t"
2396 "mov %%rbp, %c[rbp](%0) \n\t"
2397 "mov %%r8, %c[r8](%0) \n\t"
2398 "mov %%r9, %c[r9](%0) \n\t"
2399 "mov %%r10, %c[r10](%0) \n\t"
2400 "mov %%r11, %c[r11](%0) \n\t"
2401 "mov %%r12, %c[r12](%0) \n\t"
2402 "mov %%r13, %c[r13](%0) \n\t"
2403 "mov %%r14, %c[r14](%0) \n\t"
2404 "mov %%r15, %c[r15](%0) \n\t"
6aa8b732 2405 "mov %%cr2, %%rax \n\t"
e08aa78a 2406 "mov %%rax, %c[cr2](%0) \n\t"
6aa8b732 2407
e08aa78a 2408 "pop %%rbp; pop %%rbp; pop %%rdx \n\t"
6aa8b732 2409#else
e08aa78a
AK
2410 "xchg %0, (%%esp) \n\t"
2411 "mov %%eax, %c[rax](%0) \n\t"
2412 "mov %%ebx, %c[rbx](%0) \n\t"
2413 "pushl (%%esp); popl %c[rcx](%0) \n\t"
2414 "mov %%edx, %c[rdx](%0) \n\t"
2415 "mov %%esi, %c[rsi](%0) \n\t"
2416 "mov %%edi, %c[rdi](%0) \n\t"
2417 "mov %%ebp, %c[rbp](%0) \n\t"
6aa8b732 2418 "mov %%cr2, %%eax \n\t"
e08aa78a 2419 "mov %%eax, %c[cr2](%0) \n\t"
6aa8b732 2420
e08aa78a 2421 "pop %%ebp; pop %%ebp; pop %%edx \n\t"
6aa8b732 2422#endif
e08aa78a
AK
2423 "setbe %c[fail](%0) \n\t"
2424 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
2425 [launched]"i"(offsetof(struct vcpu_vmx, launched)),
2426 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
2427 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RAX])),
2428 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RBX])),
2429 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RCX])),
2430 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RDX])),
2431 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RSI])),
2432 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RDI])),
2433 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RBP])),
05b3e0c2 2434#ifdef CONFIG_X86_64
e08aa78a
AK
2435 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R8])),
2436 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R9])),
2437 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R10])),
2438 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R11])),
2439 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R12])),
2440 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R13])),
2441 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R14])),
2442 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R15])),
6aa8b732 2443#endif
e08aa78a 2444 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.cr2))
c2036300
LV
2445 : "cc", "memory"
2446#ifdef CONFIG_X86_64
2447 , "rbx", "rdi", "rsi"
2448 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
ff593e5a
LV
2449#else
2450 , "ebx", "edi", "rsi"
c2036300
LV
2451#endif
2452 );
6aa8b732 2453
1155f76a 2454 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9c8cba37
AK
2455 if (vmx->rmode.irq.pending)
2456 fixup_rmode_irq(vmx);
1155f76a 2457
d77c26fc
MD
2458 vcpu->interrupt_window_open =
2459 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
6aa8b732 2460
d77c26fc 2461 asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
15ad7146 2462 vmx->launched = 1;
1b6269db
AK
2463
2464 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
2465
2466 /* We need to handle NMIs before interrupts are enabled */
2467 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
2468 asm("int $2");
6aa8b732
AK
2469}
2470
6aa8b732
AK
2471static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
2472{
a2fa3e9f
GH
2473 struct vcpu_vmx *vmx = to_vmx(vcpu);
2474
2475 if (vmx->vmcs) {
8b9cf98c 2476 on_each_cpu(__vcpu_clear, vmx, 0, 1);
a2fa3e9f
GH
2477 free_vmcs(vmx->vmcs);
2478 vmx->vmcs = NULL;
6aa8b732
AK
2479 }
2480}
2481
2482static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
2483{
fb3f0f51
RR
2484 struct vcpu_vmx *vmx = to_vmx(vcpu);
2485
6aa8b732 2486 vmx_free_vmcs(vcpu);
fb3f0f51
RR
2487 kfree(vmx->host_msrs);
2488 kfree(vmx->guest_msrs);
2489 kvm_vcpu_uninit(vcpu);
a4770347 2490 kmem_cache_free(kvm_vcpu_cache, vmx);
6aa8b732
AK
2491}
2492
fb3f0f51 2493static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 2494{
fb3f0f51 2495 int err;
c16f862d 2496 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
15ad7146 2497 int cpu;
6aa8b732 2498
a2fa3e9f 2499 if (!vmx)
fb3f0f51
RR
2500 return ERR_PTR(-ENOMEM);
2501
2502 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
2503 if (err)
2504 goto free_vcpu;
965b58a5 2505
a2fa3e9f 2506 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
fb3f0f51
RR
2507 if (!vmx->guest_msrs) {
2508 err = -ENOMEM;
2509 goto uninit_vcpu;
2510 }
965b58a5 2511
a2fa3e9f
GH
2512 vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
2513 if (!vmx->host_msrs)
fb3f0f51 2514 goto free_guest_msrs;
965b58a5 2515
a2fa3e9f
GH
2516 vmx->vmcs = alloc_vmcs();
2517 if (!vmx->vmcs)
fb3f0f51 2518 goto free_msrs;
a2fa3e9f
GH
2519
2520 vmcs_clear(vmx->vmcs);
2521
15ad7146
AK
2522 cpu = get_cpu();
2523 vmx_vcpu_load(&vmx->vcpu, cpu);
8b9cf98c 2524 err = vmx_vcpu_setup(vmx);
fb3f0f51 2525 vmx_vcpu_put(&vmx->vcpu);
15ad7146 2526 put_cpu();
fb3f0f51
RR
2527 if (err)
2528 goto free_vmcs;
2529
2530 return &vmx->vcpu;
2531
2532free_vmcs:
2533 free_vmcs(vmx->vmcs);
2534free_msrs:
2535 kfree(vmx->host_msrs);
2536free_guest_msrs:
2537 kfree(vmx->guest_msrs);
2538uninit_vcpu:
2539 kvm_vcpu_uninit(&vmx->vcpu);
2540free_vcpu:
a4770347 2541 kmem_cache_free(kvm_vcpu_cache, vmx);
fb3f0f51 2542 return ERR_PTR(err);
6aa8b732
AK
2543}
2544
002c7f7c
YS
2545static void __init vmx_check_processor_compat(void *rtn)
2546{
2547 struct vmcs_config vmcs_conf;
2548
2549 *(int *)rtn = 0;
2550 if (setup_vmcs_config(&vmcs_conf) < 0)
2551 *(int *)rtn = -EIO;
2552 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
2553 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
2554 smp_processor_id());
2555 *(int *)rtn = -EIO;
2556 }
2557}
2558
cbdd1bea 2559static struct kvm_x86_ops vmx_x86_ops = {
6aa8b732
AK
2560 .cpu_has_kvm_support = cpu_has_kvm_support,
2561 .disabled_by_bios = vmx_disabled_by_bios,
2562 .hardware_setup = hardware_setup,
2563 .hardware_unsetup = hardware_unsetup,
002c7f7c 2564 .check_processor_compatibility = vmx_check_processor_compat,
6aa8b732
AK
2565 .hardware_enable = hardware_enable,
2566 .hardware_disable = hardware_disable,
2567
2568 .vcpu_create = vmx_create_vcpu,
2569 .vcpu_free = vmx_free_vcpu,
04d2cc77 2570 .vcpu_reset = vmx_vcpu_reset,
6aa8b732 2571
04d2cc77 2572 .prepare_guest_switch = vmx_save_host_state,
6aa8b732
AK
2573 .vcpu_load = vmx_vcpu_load,
2574 .vcpu_put = vmx_vcpu_put,
774c47f1 2575 .vcpu_decache = vmx_vcpu_decache,
6aa8b732
AK
2576
2577 .set_guest_debug = set_guest_debug,
04d2cc77 2578 .guest_debug_pre = kvm_guest_debug_pre,
6aa8b732
AK
2579 .get_msr = vmx_get_msr,
2580 .set_msr = vmx_set_msr,
2581 .get_segment_base = vmx_get_segment_base,
2582 .get_segment = vmx_get_segment,
2583 .set_segment = vmx_set_segment,
6aa8b732 2584 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
25c4c276 2585 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
6aa8b732 2586 .set_cr0 = vmx_set_cr0,
6aa8b732
AK
2587 .set_cr3 = vmx_set_cr3,
2588 .set_cr4 = vmx_set_cr4,
05b3e0c2 2589#ifdef CONFIG_X86_64
6aa8b732
AK
2590 .set_efer = vmx_set_efer,
2591#endif
2592 .get_idt = vmx_get_idt,
2593 .set_idt = vmx_set_idt,
2594 .get_gdt = vmx_get_gdt,
2595 .set_gdt = vmx_set_gdt,
2596 .cache_regs = vcpu_load_rsp_rip,
2597 .decache_regs = vcpu_put_rsp_rip,
2598 .get_rflags = vmx_get_rflags,
2599 .set_rflags = vmx_set_rflags,
2600
2601 .tlb_flush = vmx_flush_tlb,
6aa8b732 2602
6aa8b732 2603 .run = vmx_vcpu_run,
04d2cc77 2604 .handle_exit = kvm_handle_exit,
6aa8b732 2605 .skip_emulated_instruction = skip_emulated_instruction,
102d8325 2606 .patch_hypercall = vmx_patch_hypercall,
2a8067f1
ED
2607 .get_irq = vmx_get_irq,
2608 .set_irq = vmx_inject_irq,
298101da
AK
2609 .queue_exception = vmx_queue_exception,
2610 .exception_injected = vmx_exception_injected,
04d2cc77
AK
2611 .inject_pending_irq = vmx_intr_assist,
2612 .inject_pending_vectors = do_interrupt_requests,
cbc94022
IE
2613
2614 .set_tss_addr = vmx_set_tss_addr,
6aa8b732
AK
2615};
2616
2617static int __init vmx_init(void)
2618{
fdef3ad1
HQ
2619 void *iova;
2620 int r;
2621
2622 vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
2623 if (!vmx_io_bitmap_a)
2624 return -ENOMEM;
2625
2626 vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
2627 if (!vmx_io_bitmap_b) {
2628 r = -ENOMEM;
2629 goto out;
2630 }
2631
2632 /*
2633 * Allow direct access to the PC debug port (it is often used for I/O
2634 * delays, but the vmexits simply slow things down).
2635 */
2636 iova = kmap(vmx_io_bitmap_a);
2637 memset(iova, 0xff, PAGE_SIZE);
2638 clear_bit(0x80, iova);
cd0536d7 2639 kunmap(vmx_io_bitmap_a);
fdef3ad1
HQ
2640
2641 iova = kmap(vmx_io_bitmap_b);
2642 memset(iova, 0xff, PAGE_SIZE);
cd0536d7 2643 kunmap(vmx_io_bitmap_b);
fdef3ad1 2644
cb498ea2 2645 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
fdef3ad1
HQ
2646 if (r)
2647 goto out1;
2648
c7addb90
AK
2649 if (bypass_guest_pf)
2650 kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
2651
fdef3ad1
HQ
2652 return 0;
2653
2654out1:
2655 __free_page(vmx_io_bitmap_b);
2656out:
2657 __free_page(vmx_io_bitmap_a);
2658 return r;
6aa8b732
AK
2659}
2660
2661static void __exit vmx_exit(void)
2662{
fdef3ad1
HQ
2663 __free_page(vmx_io_bitmap_b);
2664 __free_page(vmx_io_bitmap_a);
2665
cb498ea2 2666 kvm_exit();
6aa8b732
AK
2667}
2668
2669module_init(vmx_init)
2670module_exit(vmx_exit)