]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Fix system hang with EI UP masked on Haswell
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
0351b939
TU
50 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
1d5bfac9 54 */
3f177625
TU
55#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
57 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
913d8d11
CW
66 break; \
67 } \
9848de08 68 if ((W) && drm_can_sleep()) { \
3f177625 69 usleep_range((W), (W)*2); \
0cc2764c
BW
70 } else { \
71 cpu_relax(); \
72 } \
913d8d11
CW
73 } \
74 ret__; \
75})
76
3f177625 77#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 78
0351b939
TU
79/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 82#else
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
84#endif
85
18f4b843
TU
86#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
0351b939 91 BUILD_BUG_ON((US) > 50000); \
18f4b843
TU
92 if (!(ATOMIC)) { \
93 preempt_disable(); \
94 cpu = smp_processor_id(); \
95 } \
96 base = local_clock(); \
97 for (;;) { \
98 u64 now = local_clock(); \
99 if (!(ATOMIC)) \
100 preempt_enable(); \
101 if (COND) { \
102 ret = 0; \
103 break; \
104 } \
105 if (now - base >= timeout) { \
106 ret = -ETIMEDOUT; \
0351b939
TU
107 break; \
108 } \
109 cpu_relax(); \
18f4b843
TU
110 if (!(ATOMIC)) { \
111 preempt_disable(); \
112 if (unlikely(cpu != smp_processor_id())) { \
113 timeout -= now - base; \
114 cpu = smp_processor_id(); \
115 base = local_clock(); \
116 } \
117 } \
0351b939 118 } \
18f4b843
TU
119 ret; \
120})
121
122#define wait_for_us(COND, US) \
123({ \
124 int ret__; \
125 BUILD_BUG_ON(!__builtin_constant_p(US)); \
126 if ((US) > 10) \
127 ret__ = _wait_for((COND), (US), 10); \
128 else \
129 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
130 ret__; \
131})
132
18f4b843
TU
133#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
134#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
481b6af3 135
49938ac4
JN
136#define KHz(x) (1000 * (x))
137#define MHz(x) KHz(1000 * (x))
021357ac 138
79e53945
JB
139/*
140 * Display related stuff
141 */
142
143/* store information about an Ixxx DVO */
144/* The i830->i865 use multiple DVOs with multiple i2cs */
145/* the i915, i945 have a single sDVO i2c bus - which is different */
146#define MAX_OUTPUTS 6
147/* maximum connectors per crtcs in the mode set */
79e53945 148
4726e0b0
SK
149/* Maximum cursor sizes */
150#define GEN2_CURSOR_WIDTH 64
151#define GEN2_CURSOR_HEIGHT 64
068be561
DL
152#define MAX_CURSOR_WIDTH 256
153#define MAX_CURSOR_HEIGHT 256
4726e0b0 154
79e53945
JB
155#define INTEL_I2C_BUS_DVO 1
156#define INTEL_I2C_BUS_SDVO 2
157
158/* these are outputs from the chip - integrated only
159 external chips are via DVO or SDVO output */
6847d71b
PZ
160enum intel_output_type {
161 INTEL_OUTPUT_UNUSED = 0,
162 INTEL_OUTPUT_ANALOG = 1,
163 INTEL_OUTPUT_DVO = 2,
164 INTEL_OUTPUT_SDVO = 3,
165 INTEL_OUTPUT_LVDS = 4,
166 INTEL_OUTPUT_TVOUT = 5,
167 INTEL_OUTPUT_HDMI = 6,
cca0502b 168 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
169 INTEL_OUTPUT_EDP = 8,
170 INTEL_OUTPUT_DSI = 9,
171 INTEL_OUTPUT_UNKNOWN = 10,
172 INTEL_OUTPUT_DP_MST = 11,
173};
79e53945
JB
174
175#define INTEL_DVO_CHIP_NONE 0
176#define INTEL_DVO_CHIP_LVDS 1
177#define INTEL_DVO_CHIP_TMDS 2
178#define INTEL_DVO_CHIP_TVOUT 4
179
dfba2e2d
SK
180#define INTEL_DSI_VIDEO_MODE 0
181#define INTEL_DSI_COMMAND_MODE 1
72ffa333 182
79e53945
JB
183struct intel_framebuffer {
184 struct drm_framebuffer base;
05394f39 185 struct drm_i915_gem_object *obj;
2d7a215f 186 struct intel_rotation_info rot_info;
6687c906
VS
187
188 /* for each plane in the normal GTT view */
189 struct {
190 unsigned int x, y;
191 } normal[2];
192 /* for each plane in the rotated GTT view */
193 struct {
194 unsigned int x, y;
195 unsigned int pitch; /* pixels */
196 } rotated[2];
79e53945
JB
197};
198
37811fcc
CW
199struct intel_fbdev {
200 struct drm_fb_helper helper;
8bcd4553 201 struct intel_framebuffer *fb;
058d88c4 202 struct i915_vma *vma;
43cee314 203 async_cookie_t cookie;
d978ef14 204 int preferred_bpp;
37811fcc 205};
79e53945 206
21d40d37 207struct intel_encoder {
4ef69c7a 208 struct drm_encoder base;
9a935856 209
6847d71b 210 enum intel_output_type type;
03cdc1d4 211 enum port port;
bc079e8b 212 unsigned int cloneable;
21d40d37 213 void (*hot_plug)(struct intel_encoder *);
7ae89233 214 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
215 struct intel_crtc_state *,
216 struct drm_connector_state *);
fd6bbda9
ML
217 void (*pre_pll_enable)(struct intel_encoder *,
218 struct intel_crtc_state *,
219 struct drm_connector_state *);
220 void (*pre_enable)(struct intel_encoder *,
221 struct intel_crtc_state *,
222 struct drm_connector_state *);
223 void (*enable)(struct intel_encoder *,
224 struct intel_crtc_state *,
225 struct drm_connector_state *);
226 void (*disable)(struct intel_encoder *,
227 struct intel_crtc_state *,
228 struct drm_connector_state *);
229 void (*post_disable)(struct intel_encoder *,
230 struct intel_crtc_state *,
231 struct drm_connector_state *);
232 void (*post_pll_disable)(struct intel_encoder *,
233 struct intel_crtc_state *,
234 struct drm_connector_state *);
f0947c37
DV
235 /* Read out the current hw state of this connector, returning true if
236 * the encoder is active. If the encoder is enabled it also set the pipe
237 * it is connected to in the pipe parameter. */
238 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 239 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 240 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
241 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
242 * be set correctly before calling this function. */
045ac3b5 243 void (*get_config)(struct intel_encoder *,
5cec258b 244 struct intel_crtc_state *pipe_config);
62b69566
ACO
245 /* Returns a mask of power domains that need to be referenced as part
246 * of the hardware state readout code. */
247 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
248 /*
249 * Called during system suspend after all pending requests for the
250 * encoder are flushed (for example for DP AUX transactions) and
251 * device interrupts are disabled.
252 */
253 void (*suspend)(struct intel_encoder *);
f8aed700 254 int crtc_mask;
1d843f9d 255 enum hpd_pin hpd_pin;
79f255a0 256 enum intel_display_power_domain power_domain;
f1a3acea
PD
257 /* for communication with audio component; protected by av_mutex */
258 const struct drm_connector *audio_connector;
79e53945
JB
259};
260
1d508706 261struct intel_panel {
dd06f90e 262 struct drm_display_mode *fixed_mode;
ec9ed197 263 struct drm_display_mode *downclock_mode;
4d891523 264 int fitting_mode;
58c68779
JN
265
266 /* backlight */
267 struct {
c91c9f32 268 bool present;
58c68779 269 u32 level;
6dda730e 270 u32 min;
7bd688cd 271 u32 max;
58c68779 272 bool enabled;
636baebf
JN
273 bool combination_mode; /* gen 2/4 only */
274 bool active_low_pwm;
32b421e7 275 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
276
277 /* PWM chip */
022e4e52
SK
278 bool util_pin_active_low; /* bxt+ */
279 u8 controller; /* bxt+ only */
b029e66f
SK
280 struct pwm_device *pwm;
281
58c68779 282 struct backlight_device *device;
ab656bb9 283
5507faeb
JN
284 /* Connector and platform specific backlight functions */
285 int (*setup)(struct intel_connector *connector, enum pipe pipe);
286 uint32_t (*get)(struct intel_connector *connector);
287 void (*set)(struct intel_connector *connector, uint32_t level);
288 void (*disable)(struct intel_connector *connector);
289 void (*enable)(struct intel_connector *connector);
290 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
291 uint32_t hz);
292 void (*power)(struct intel_connector *, bool enable);
293 } backlight;
1d508706
JN
294};
295
5daa55eb
ZW
296struct intel_connector {
297 struct drm_connector base;
9a935856
DV
298 /*
299 * The fixed encoder this connector is connected to.
300 */
df0e9248 301 struct intel_encoder *encoder;
9a935856 302
8e1b56a4
JN
303 /* ACPI device id for ACPI and driver cooperation */
304 u32 acpi_device_id;
305
f0947c37
DV
306 /* Reads out the current hw, returning true if the connector is enabled
307 * and active (i.e. dpms ON state). */
308 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
309
310 /* Panel info for eDP and LVDS */
311 struct intel_panel panel;
9cd300e0
JN
312
313 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
314 struct edid *edid;
beb60608 315 struct edid *detect_edid;
821450c6
EE
316
317 /* since POLL and HPD connectors may use the same HPD line keep the native
318 state of connector->polled in case hotplug storm detection changes it */
319 u8 polled;
0e32b39c
DA
320
321 void *port; /* store this opaque as its illegal to dereference it */
322
323 struct intel_dp *mst_port;
9301397a
MN
324
325 /* Work struct to schedule a uevent on link train failure */
326 struct work_struct modeset_retry_work;
5daa55eb
ZW
327};
328
9e2c8475 329struct dpll {
80ad9206
VS
330 /* given values */
331 int n;
332 int m1, m2;
333 int p1, p2;
334 /* derived values */
335 int dot;
336 int vco;
337 int m;
338 int p;
9e2c8475 339};
80ad9206 340
de419ab6
ML
341struct intel_atomic_state {
342 struct drm_atomic_state base;
343
bb0f4aab
VS
344 struct {
345 /*
346 * Logical state of cdclk (used for all scaling, watermark,
347 * etc. calculations and checks). This is computed as if all
348 * enabled crtcs were active.
349 */
350 struct intel_cdclk_state logical;
351
352 /*
353 * Actual state of cdclk, can be different from the logical
354 * state only when all crtc's are DPMS off.
355 */
356 struct intel_cdclk_state actual;
357 } cdclk;
1a617b77 358
565602d7
ML
359 bool dpll_set, modeset;
360
8b4a7d05
MR
361 /*
362 * Does this transaction change the pipes that are active? This mask
363 * tracks which CRTC's have changed their active state at the end of
364 * the transaction (not counting the temporary disable during modesets).
365 * This mask should only be non-zero when intel_state->modeset is true,
366 * but the converse is not necessarily true; simply changing a mode may
367 * not flip the final active status of any CRTC's
368 */
369 unsigned int active_pipe_changes;
370
565602d7
ML
371 unsigned int active_crtcs;
372 unsigned int min_pixclk[I915_MAX_PIPES];
373
2c42e535 374 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
375
376 /*
377 * Current watermarks can't be trusted during hardware readout, so
378 * don't bother calculating intermediate watermarks.
379 */
380 bool skip_intermediate_wm;
98d39494
MR
381
382 /* Gen9+ only */
734fa01f 383 struct skl_wm_values wm_results;
c004a90b
CW
384
385 struct i915_sw_fence commit_ready;
eb955eee
CW
386
387 struct llist_node freed;
de419ab6
ML
388};
389
eeca778a 390struct intel_plane_state {
2b875c22 391 struct drm_plane_state base;
eeca778a 392 struct drm_rect clip;
be1e3415 393 struct i915_vma *vma;
32b7eeec 394
b63a16f6
VS
395 struct {
396 u32 offset;
397 int x, y;
398 } main;
8d970654
VS
399 struct {
400 u32 offset;
401 int x, y;
402 } aux;
b63a16f6 403
a0864d59
VS
404 /* plane control register */
405 u32 ctl;
406
be41e336
CK
407 /*
408 * scaler_id
409 * = -1 : not using a scaler
410 * >= 0 : using a scalers
411 *
412 * plane requiring a scaler:
413 * - During check_plane, its bit is set in
414 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 415 * update_scaler_plane.
be41e336
CK
416 * - scaler_id indicates the scaler it got assigned.
417 *
418 * plane doesn't require a scaler:
419 * - this can happen when scaling is no more required or plane simply
420 * got disabled.
421 * - During check_plane, corresponding bit is reset in
422 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 423 * update_scaler_plane.
be41e336
CK
424 */
425 int scaler_id;
818ed961
ML
426
427 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
428};
429
5724dbd1 430struct intel_initial_plane_config {
2d14030b 431 struct intel_framebuffer *fb;
49af449b 432 unsigned int tiling;
46f297fb
JB
433 int size;
434 u32 base;
435};
436
be41e336
CK
437#define SKL_MIN_SRC_W 8
438#define SKL_MAX_SRC_W 4096
439#define SKL_MIN_SRC_H 8
6156a456 440#define SKL_MAX_SRC_H 4096
be41e336
CK
441#define SKL_MIN_DST_W 8
442#define SKL_MAX_DST_W 4096
443#define SKL_MIN_DST_H 8
6156a456 444#define SKL_MAX_DST_H 4096
be41e336
CK
445
446struct intel_scaler {
be41e336
CK
447 int in_use;
448 uint32_t mode;
449};
450
451struct intel_crtc_scaler_state {
452#define SKL_NUM_SCALERS 2
453 struct intel_scaler scalers[SKL_NUM_SCALERS];
454
455 /*
456 * scaler_users: keeps track of users requesting scalers on this crtc.
457 *
458 * If a bit is set, a user is using a scaler.
459 * Here user can be a plane or crtc as defined below:
460 * bits 0-30 - plane (bit position is index from drm_plane_index)
461 * bit 31 - crtc
462 *
463 * Instead of creating a new index to cover planes and crtc, using
464 * existing drm_plane_index for planes which is well less than 31
465 * planes and bit 31 for crtc. This should be fine to cover all
466 * our platforms.
467 *
468 * intel_atomic_setup_scalers will setup available scalers to users
469 * requesting scalers. It will gracefully fail if request exceeds
470 * avilability.
471 */
472#define SKL_CRTC_INDEX 31
473 unsigned scaler_users;
474
475 /* scaler used by crtc for panel fitting purpose */
476 int scaler_id;
477};
478
1ed51de9
DV
479/* drm_mode->private_flags */
480#define I915_MODE_FLAG_INHERITED 1
481
4e0963c7
MR
482struct intel_pipe_wm {
483 struct intel_wm_level wm[5];
71f0a626 484 struct intel_wm_level raw_wm[5];
4e0963c7
MR
485 uint32_t linetime;
486 bool fbc_wm_enabled;
487 bool pipe_enabled;
488 bool sprites_enabled;
489 bool sprites_scaled;
490};
491
a62163e9 492struct skl_plane_wm {
4e0963c7
MR
493 struct skl_wm_level wm[8];
494 struct skl_wm_level trans_wm;
a62163e9
L
495};
496
497struct skl_pipe_wm {
498 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
499 uint32_t linetime;
500};
501
855c79f5
VS
502enum vlv_wm_level {
503 VLV_WM_LEVEL_PM2,
504 VLV_WM_LEVEL_PM5,
505 VLV_WM_LEVEL_DDR_DVFS,
506 NUM_VLV_WM_LEVELS,
507};
508
509struct vlv_wm_state {
510 struct vlv_pipe_wm wm[NUM_VLV_WM_LEVELS];
511 struct vlv_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 512 uint8_t num_levels;
855c79f5
VS
513 bool cxsr;
514};
515
814e7f0b
VS
516struct vlv_fifo_state {
517 u16 plane[I915_MAX_PLANES];
518};
519
e8f1f02e
MR
520struct intel_crtc_wm_state {
521 union {
522 struct {
523 /*
524 * Intermediate watermarks; these can be
525 * programmed immediately since they satisfy
526 * both the current configuration we're
527 * switching away from and the new
528 * configuration we're switching to.
529 */
530 struct intel_pipe_wm intermediate;
531
532 /*
533 * Optimal watermarks, programmed post-vblank
534 * when this state is committed.
535 */
536 struct intel_pipe_wm optimal;
537 } ilk;
538
539 struct {
540 /* gen9+ only needs 1-step wm programming */
541 struct skl_pipe_wm optimal;
ce0ba283 542 struct skl_ddb_entry ddb;
e8f1f02e 543 } skl;
855c79f5
VS
544
545 struct {
5012e604
VS
546 /* "raw" watermarks (not inverted) */
547 struct vlv_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
548 /* intermediate watermarks (inverted) */
549 struct vlv_wm_state intermediate;
855c79f5
VS
550 /* optimal watermarks (inverted) */
551 struct vlv_wm_state optimal;
814e7f0b
VS
552 /* display FIFO split */
553 struct vlv_fifo_state fifo_state;
855c79f5 554 } vlv;
e8f1f02e
MR
555 };
556
557 /*
558 * Platforms with two-step watermark programming will need to
559 * update watermark programming post-vblank to switch from the
560 * safe intermediate watermarks to the optimal final
561 * watermarks.
562 */
563 bool need_postvbl_update;
564};
565
5cec258b 566struct intel_crtc_state {
2d112de7
ACO
567 struct drm_crtc_state base;
568
bb760063
DV
569 /**
570 * quirks - bitfield with hw state readout quirks
571 *
572 * For various reasons the hw state readout code might not be able to
573 * completely faithfully read out the current state. These cases are
574 * tracked with quirk flags so that fastboot and state checker can act
575 * accordingly.
576 */
9953599b 577#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
578 unsigned long quirks;
579
cd202f69 580 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
581 bool update_pipe; /* can a fast modeset be performed? */
582 bool disable_cxsr;
caed361d 583 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 584 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 585 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 586
37327abd
VS
587 /* Pipe source size (ie. panel fitter input size)
588 * All planes will be positioned inside this space,
589 * and get clipped at the edges. */
590 int pipe_src_w, pipe_src_h;
591
a7d1b3f4
VS
592 /*
593 * Pipe pixel rate, adjusted for
594 * panel fitter/pipe scaler downscaling.
595 */
596 unsigned int pixel_rate;
597
5bfe2ac0
DV
598 /* Whether to set up the PCH/FDI. Note that we never allow sharing
599 * between pch encoders and cpu encoders. */
600 bool has_pch_encoder;
50f3b016 601
e43823ec
JB
602 /* Are we sending infoframes on the attached port */
603 bool has_infoframe;
604
3b117c8f 605 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
606 * pipe on Haswell and later (where we have a special eDP transcoder)
607 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
608 enum transcoder cpu_transcoder;
609
50f3b016
DV
610 /*
611 * Use reduced/limited/broadcast rbg range, compressing from the full
612 * range fed into the crtcs.
613 */
614 bool limited_color_range;
615
253c84c8
VS
616 /* Bitmask of encoder types (enum intel_output_type)
617 * driven by the pipe.
618 */
619 unsigned int output_types;
620
6897b4b5
DV
621 /* Whether we should send NULL infoframes. Required for audio. */
622 bool has_hdmi_sink;
623
9ed109a7
DV
624 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
625 * has_dp_encoder is set. */
626 bool has_audio;
627
d8b32247
DV
628 /*
629 * Enable dithering, used when the selected pipe bpp doesn't match the
630 * plane bpp.
631 */
965e0c48 632 bool dither;
f47709a9 633
611032bf
MN
634 /*
635 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
636 * compliance video pattern tests.
637 * Disable dither only if it is a compliance test request for
638 * 18bpp.
639 */
640 bool dither_force_disable;
641
f47709a9
DV
642 /* Controls for the clock computation, to override various stages. */
643 bool clock_set;
644
09ede541
DV
645 /* SDVO TV has a bunch of special case. To make multifunction encoders
646 * work correctly, we need to track this at runtime.*/
647 bool sdvo_tv_clock;
648
e29c22c0
DV
649 /*
650 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
651 * required. This is set in the 2nd loop of calling encoder's
652 * ->compute_config if the first pick doesn't work out.
653 */
654 bool bw_constrained;
655
f47709a9
DV
656 /* Settings for the intel dpll used on pretty much everything but
657 * haswell. */
80ad9206 658 struct dpll dpll;
f47709a9 659
8106ddbd
ACO
660 /* Selected dpll when shared or NULL. */
661 struct intel_shared_dpll *shared_dpll;
a43f6e0f 662
66e985c0
DV
663 /* Actual register state of the dpll, for shared dpll cross-checking. */
664 struct intel_dpll_hw_state dpll_hw_state;
665
47eacbab
VS
666 /* DSI PLL registers */
667 struct {
668 u32 ctrl, div;
669 } dsi_pll;
670
965e0c48 671 int pipe_bpp;
6cf86a5e 672 struct intel_link_m_n dp_m_n;
ff9a6750 673
439d7ac0
PB
674 /* m2_n2 for eDP downclock */
675 struct intel_link_m_n dp_m2_n2;
f769cd24 676 bool has_drrs;
439d7ac0 677
ff9a6750
DV
678 /*
679 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
680 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
681 * already multiplied by pixel_multiplier.
df92b1e6 682 */
ff9a6750
DV
683 int port_clock;
684
6cc5f341
DV
685 /* Used by SDVO (and if we ever fix it, HDMI). */
686 unsigned pixel_multiplier;
2dd24552 687
90a6b7b0
VS
688 uint8_t lane_count;
689
95a7a2ae
ID
690 /*
691 * Used by platforms having DP/HDMI PHY with programmable lane
692 * latency optimization.
693 */
694 uint8_t lane_lat_optim_mask;
695
2dd24552 696 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
697 struct {
698 u32 control;
699 u32 pgm_ratios;
68fc8742 700 u32 lvds_border_bits;
b074cec8
JB
701 } gmch_pfit;
702
703 /* Panel fitter placement and size for Ironlake+ */
704 struct {
705 u32 pos;
706 u32 size;
fd4daa9c 707 bool enabled;
fabf6e51 708 bool force_thru;
b074cec8 709 } pch_pfit;
33d29b14 710
ca3a0ff8 711 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 712 int fdi_lanes;
ca3a0ff8 713 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
714
715 bool ips_enabled;
cf532bb2 716
f51be2e0
PZ
717 bool enable_fbc;
718
cf532bb2 719 bool double_wide;
0e32b39c 720
0e32b39c 721 int pbn;
be41e336
CK
722
723 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
724
725 /* w/a for waiting 2 vblanks during crtc enable */
726 enum pipe hsw_workaround_pipe;
d21fbe87
MR
727
728 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
729 bool disable_lp_wm;
4e0963c7 730
e8f1f02e 731 struct intel_crtc_wm_state wm;
05dc698c
LL
732
733 /* Gamma mode programmed on the pipe */
734 uint32_t gamma_mode;
e9728bd8
VS
735
736 /* bitmask of visible planes (enum plane_id) */
737 u8 active_planes;
15953637
SS
738
739 /* HDMI scrambling status */
740 bool hdmi_scrambling;
741
742 /* HDMI High TMDS char rate ratio */
743 bool hdmi_high_tmds_clock_ratio;
b8cecdf5
DV
744};
745
79e53945
JB
746struct intel_crtc {
747 struct drm_crtc base;
80824003
JB
748 enum pipe pipe;
749 enum plane plane;
79e53945 750 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
751 /*
752 * Whether the crtc and the connected output pipeline is active. Implies
753 * that crtc->enabled is set, i.e. the current mode configuration has
754 * some outputs connected to this crtc.
08a48469
DV
755 */
756 bool active;
652c393a 757 bool lowfreq_avail;
d97d7b48 758 u8 plane_ids_mask;
d8fc70b7 759 unsigned long long enabled_power_domains;
02e792fb 760 struct intel_overlay *overlay;
5a21b665 761 struct intel_flip_work *flip_work;
cda4b7d3 762
b4a98e57
CW
763 atomic_t unpin_work_count;
764
e506a0c6
DV
765 /* Display surface base address adjustement for pageflips. Note that on
766 * gen4+ this only adjusts up to a tile, offsets within a tile are
767 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 768 u32 dspaddr_offset;
2db3366b
PZ
769 int adjusted_x;
770 int adjusted_y;
e506a0c6 771
cda4b7d3 772 uint32_t cursor_addr;
4b0e333e 773 uint32_t cursor_cntl;
dc41c154 774 uint32_t cursor_size;
4b0e333e 775 uint32_t cursor_base;
4b645f14 776
6e3c9717 777 struct intel_crtc_state *config;
b8cecdf5 778
8af29b0c
CW
779 /* global reset count when the last flip was submitted */
780 unsigned int reset_count;
5a21b665 781
8664281b
PZ
782 /* Access to these should be protected by dev_priv->irq_lock. */
783 bool cpu_fifo_underrun_disabled;
784 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
785
786 /* per-pipe watermark state */
787 struct {
788 /* watermarks currently being used */
4e0963c7
MR
789 union {
790 struct intel_pipe_wm ilk;
7eb4941f 791 struct vlv_wm_state vlv;
4e0963c7 792 } active;
0b2ae6d7 793 } wm;
8d7849db 794
80715b2f 795 int scanline_offset;
32b7eeec 796
eb120ef6
JB
797 struct {
798 unsigned start_vbl_count;
799 ktime_t start_vbl_time;
800 int min_vbl, max_vbl;
801 int scanline_start;
802 } debug;
85a62bf9 803
be41e336
CK
804 /* scalers available on this crtc */
805 int num_scalers;
79e53945
JB
806};
807
b840d907
JB
808struct intel_plane {
809 struct drm_plane base;
b14e5848
VS
810 u8 plane;
811 enum plane_id id;
b840d907 812 enum pipe pipe;
2d354c34 813 bool can_scale;
b840d907 814 int max_downscale;
a9ff8714 815 uint32_t frontbuffer_bit;
526682e9 816
8e7d688b
MR
817 /*
818 * NOTE: Do not place new plane state fields here (e.g., when adding
819 * new plane properties). New runtime state should now be placed in
2fde1391 820 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
821 */
822
b840d907 823 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
824 const struct intel_crtc_state *crtc_state,
825 const struct intel_plane_state *plane_state);
b39d53f6 826 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 827 struct drm_crtc *crtc);
c59cb179 828 int (*check_plane)(struct drm_plane *plane,
061e4b8d 829 struct intel_crtc_state *crtc_state,
c59cb179 830 struct intel_plane_state *state);
b840d907
JB
831};
832
b445e3b0 833struct intel_watermark_params {
ae9400ca
TU
834 u16 fifo_size;
835 u16 max_wm;
836 u8 default_wm;
837 u8 guard_size;
838 u8 cacheline_size;
b445e3b0
ED
839};
840
841struct cxsr_latency {
c13fb778
TU
842 bool is_desktop : 1;
843 bool is_ddr3 : 1;
44a655ca
TU
844 u16 fsb_freq;
845 u16 mem_freq;
846 u16 display_sr;
847 u16 display_hpll_disable;
848 u16 cursor_sr;
849 u16 cursor_hpll_disable;
b445e3b0
ED
850};
851
de419ab6 852#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 853#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 854#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 855#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 856#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 857#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 858#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 859#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 860#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 861
f5bbfca3 862struct intel_hdmi {
f0f59a00 863 i915_reg_t hdmi_reg;
f5bbfca3 864 int ddc_bus;
b1ba124d
VS
865 struct {
866 enum drm_dp_dual_mode_type type;
867 int max_tmds_clock;
868 } dp_dual_mode;
0f2a2a75 869 bool limited_color_range;
55bc60db 870 bool color_range_auto;
f5bbfca3
ED
871 bool has_hdmi_sink;
872 bool has_audio;
873 enum hdmi_force_audio force_audio;
abedc077 874 bool rgb_quant_range_selectable;
94a11ddc 875 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 876 struct intel_connector *attached_connector;
f5bbfca3 877 void (*write_infoframe)(struct drm_encoder *encoder,
ac240288 878 const struct intel_crtc_state *crtc_state,
178f736a 879 enum hdmi_infoframe_type type,
fff63867 880 const void *frame, ssize_t len);
687f4d06 881 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 882 bool enable,
ac240288
ML
883 const struct intel_crtc_state *crtc_state,
884 const struct drm_connector_state *conn_state);
cda0aaaf
VS
885 bool (*infoframe_enabled)(struct drm_encoder *encoder,
886 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
887};
888
0e32b39c 889struct intel_dp_mst_encoder;
b091cd92 890#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 891
fe3cd48d
R
892/*
893 * enum link_m_n_set:
894 * When platform provides two set of M_N registers for dp, we can
895 * program them and switch between them incase of DRRS.
896 * But When only one such register is provided, we have to program the
897 * required divider value on that registers itself based on the DRRS state.
898 *
899 * M1_N1 : Program dp_m_n on M1_N1 registers
900 * dp_m2_n2 on M2_N2 registers (If supported)
901 *
902 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
903 * M2_N2 registers are not supported
904 */
905
906enum link_m_n_set {
907 /* Sets the m1_n1 and m2_n2 */
908 M1_N1 = 0,
909 M2_N2
910};
911
7b3fc170
ID
912struct intel_dp_desc {
913 u8 oui[3];
914 u8 device_id[6];
915 u8 hw_rev;
916 u8 sw_major_rev;
917 u8 sw_minor_rev;
918} __packed;
919
c1617abc
MN
920struct intel_dp_compliance_data {
921 unsigned long edid;
611032bf
MN
922 uint8_t video_pattern;
923 uint16_t hdisplay, vdisplay;
924 uint8_t bpc;
c1617abc
MN
925};
926
927struct intel_dp_compliance {
928 unsigned long test_type;
929 struct intel_dp_compliance_data test_data;
930 bool test_active;
da15f7cb
MN
931 int test_link_rate;
932 u8 test_lane_count;
c1617abc
MN
933};
934
54d63ca6 935struct intel_dp {
f0f59a00
VS
936 i915_reg_t output_reg;
937 i915_reg_t aux_ch_ctl_reg;
938 i915_reg_t aux_ch_data_reg[5];
54d63ca6 939 uint32_t DP;
901c2daf
VS
940 int link_rate;
941 uint8_t lane_count;
30d9aa42 942 uint8_t sink_count;
64ee2fd2 943 bool link_mst;
54d63ca6 944 bool has_audio;
7d23e3c3 945 bool detect_done;
c92bd2fa 946 bool channel_eq_status;
d7e8ef02 947 bool reset_link_params;
54d63ca6 948 enum hdmi_force_audio force_audio;
0f2a2a75 949 bool limited_color_range;
55bc60db 950 bool color_range_auto;
54d63ca6 951 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 952 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 953 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 954 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
955 /* source rates */
956 int num_source_rates;
957 const int *source_rates;
68f357cb
JN
958 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
959 int num_sink_rates;
94ca719e 960 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 961 bool use_rate_select;
975ee5fc
JN
962 /* intersection of source and sink rates */
963 int num_common_rates;
964 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
965 /* Max lane count for the current link */
966 int max_link_lane_count;
967 /* Max rate for the current link */
968 int max_link_rate;
7b3fc170
ID
969 /* sink or branch descriptor */
970 struct intel_dp_desc desc;
9d1a1031 971 struct drm_dp_aux aux;
5432fcaf 972 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
973 uint8_t train_set[4];
974 int panel_power_up_delay;
975 int panel_power_down_delay;
976 int panel_power_cycle_delay;
977 int backlight_on_delay;
978 int backlight_off_delay;
54d63ca6
SK
979 struct delayed_work panel_vdd_work;
980 bool want_panel_vdd;
dce56b3c
PZ
981 unsigned long last_power_on;
982 unsigned long last_backlight_off;
d28d4731 983 ktime_t panel_power_off_time;
5d42f82a 984
01527b31
CT
985 struct notifier_block edp_notifier;
986
a4a5d2f8
VS
987 /*
988 * Pipe whose power sequencer is currently locked into
989 * this port. Only relevant on VLV/CHV.
990 */
991 enum pipe pps_pipe;
9f2bdb00
VS
992 /*
993 * Pipe currently driving the port. Used for preventing
994 * the use of the PPS for any pipe currentrly driving
995 * external DP as that will mess things up on VLV.
996 */
997 enum pipe active_pipe;
78597996
ID
998 /*
999 * Set if the sequencer may be reset due to a power transition,
1000 * requiring a reinitialization. Only relevant on BXT.
1001 */
1002 bool pps_reset;
36b5f425 1003 struct edp_power_seq pps_delays;
a4a5d2f8 1004
0e32b39c
DA
1005 bool can_mst; /* this port supports mst */
1006 bool is_mst;
19e0b4ca 1007 int active_mst_links;
0e32b39c 1008 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1009 struct intel_connector *attached_connector;
ec5b01dd 1010
0e32b39c
DA
1011 /* mst connector list */
1012 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1013 struct drm_dp_mst_topology_mgr mst_mgr;
1014
ec5b01dd 1015 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1016 /*
1017 * This function returns the value we have to program the AUX_CTL
1018 * register with to kick off an AUX transaction.
1019 */
1020 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1021 bool has_aux_irq,
1022 int send_bytes,
1023 uint32_t aux_clock_divider);
ad64217b
ACO
1024
1025 /* This is called before a link training is starterd */
1026 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1027
c5d5ab7a 1028 /* Displayport compliance testing */
c1617abc 1029 struct intel_dp_compliance compliance;
54d63ca6
SK
1030};
1031
dbe9e61b
SS
1032struct intel_lspcon {
1033 bool active;
1034 enum drm_lspcon_mode mode;
dbe9e61b
SS
1035};
1036
da63a9f2
PZ
1037struct intel_digital_port {
1038 struct intel_encoder base;
174edf1f 1039 enum port port;
bcf53de4 1040 u32 saved_port_bits;
da63a9f2
PZ
1041 struct intel_dp dp;
1042 struct intel_hdmi hdmi;
dbe9e61b 1043 struct intel_lspcon lspcon;
b2c5c181 1044 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1045 bool release_cl2_override;
ccb1a831 1046 uint8_t max_lanes;
62b69566 1047 enum intel_display_power_domain ddi_io_power_domain;
da63a9f2
PZ
1048};
1049
0e32b39c
DA
1050struct intel_dp_mst_encoder {
1051 struct intel_encoder base;
1052 enum pipe pipe;
1053 struct intel_digital_port *primary;
0552f765 1054 struct intel_connector *connector;
0e32b39c
DA
1055};
1056
65d64cc5 1057static inline enum dpio_channel
89b667f8
JB
1058vlv_dport_to_channel(struct intel_digital_port *dport)
1059{
1060 switch (dport->port) {
1061 case PORT_B:
00fc31b7 1062 case PORT_D:
e4607fcf 1063 return DPIO_CH0;
89b667f8 1064 case PORT_C:
e4607fcf 1065 return DPIO_CH1;
89b667f8
JB
1066 default:
1067 BUG();
1068 }
1069}
1070
65d64cc5
VS
1071static inline enum dpio_phy
1072vlv_dport_to_phy(struct intel_digital_port *dport)
1073{
1074 switch (dport->port) {
1075 case PORT_B:
1076 case PORT_C:
1077 return DPIO_PHY0;
1078 case PORT_D:
1079 return DPIO_PHY1;
1080 default:
1081 BUG();
1082 }
1083}
1084
1085static inline enum dpio_channel
eb69b0e5
CML
1086vlv_pipe_to_channel(enum pipe pipe)
1087{
1088 switch (pipe) {
1089 case PIPE_A:
1090 case PIPE_C:
1091 return DPIO_CH0;
1092 case PIPE_B:
1093 return DPIO_CH1;
1094 default:
1095 BUG();
1096 }
1097}
1098
e2af48c6 1099static inline struct intel_crtc *
b91eb5cc 1100intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1101{
f875c15a
CW
1102 return dev_priv->pipe_to_crtc_mapping[pipe];
1103}
1104
e2af48c6 1105static inline struct intel_crtc *
b91eb5cc 1106intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1107{
417ae147
CW
1108 return dev_priv->plane_to_crtc_mapping[plane];
1109}
1110
51cbaf01
ML
1111struct intel_flip_work {
1112 struct work_struct unpin_work;
1113 struct work_struct mmio_work;
1114
5a21b665 1115 struct drm_crtc *crtc;
be1e3415 1116 struct i915_vma *old_vma;
5a21b665
DV
1117 struct drm_framebuffer *old_fb;
1118 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1119 struct drm_pending_vblank_event *event;
e7d841ca 1120 atomic_t pending;
5a21b665
DV
1121 u32 flip_count;
1122 u32 gtt_offset;
1123 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1124 u32 flip_queued_vblank;
5a21b665
DV
1125 u32 flip_ready_vblank;
1126 unsigned int rotation;
4e5359cd
SF
1127};
1128
5f1aae65 1129struct intel_load_detect_pipe {
edde3617 1130 struct drm_atomic_state *restore_state;
5f1aae65 1131};
79e53945 1132
5f1aae65
PZ
1133static inline struct intel_encoder *
1134intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1135{
1136 return to_intel_connector(connector)->encoder;
1137}
1138
da63a9f2
PZ
1139static inline struct intel_digital_port *
1140enc_to_dig_port(struct drm_encoder *encoder)
1141{
9a5da00b
ACO
1142 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1143
1144 switch (intel_encoder->type) {
1145 case INTEL_OUTPUT_UNKNOWN:
1146 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1147 case INTEL_OUTPUT_DP:
1148 case INTEL_OUTPUT_EDP:
1149 case INTEL_OUTPUT_HDMI:
1150 return container_of(encoder, struct intel_digital_port,
1151 base.base);
1152 default:
1153 return NULL;
1154 }
9ff8c9ba
ID
1155}
1156
0e32b39c
DA
1157static inline struct intel_dp_mst_encoder *
1158enc_to_mst(struct drm_encoder *encoder)
1159{
1160 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1161}
1162
9ff8c9ba
ID
1163static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1164{
1165 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1166}
1167
1168static inline struct intel_digital_port *
1169dp_to_dig_port(struct intel_dp *intel_dp)
1170{
1171 return container_of(intel_dp, struct intel_digital_port, dp);
1172}
1173
dd75f6dd
ID
1174static inline struct intel_lspcon *
1175dp_to_lspcon(struct intel_dp *intel_dp)
1176{
1177 return &dp_to_dig_port(intel_dp)->lspcon;
1178}
1179
da63a9f2
PZ
1180static inline struct intel_digital_port *
1181hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1182{
1183 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1184}
1185
47339cd9 1186/* intel_fifo_underrun.c */
a72e4c9f 1187bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1188 enum pipe pipe, bool enable);
a72e4c9f 1189bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1190 enum transcoder pch_transcoder,
1191 bool enable);
1f7247c0
DV
1192void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1193 enum pipe pipe);
1194void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1195 enum transcoder pch_transcoder);
aca7b684
VS
1196void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1197void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1198
1199/* i915_irq.c */
480c8033
DV
1200void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1201void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1202void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1203void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1204void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
480c8033
DV
1205void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1206void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1207void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1208void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1209void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1210
1211static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1212 u32 mask)
1213{
1214 return mask & ~i915->rps.pm_intrmsk_mbz;
1215}
1216
b963291c
DV
1217void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1218void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1219static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1220{
1221 /*
1222 * We only use drm_irq_uninstall() at unload and VT switch, so
1223 * this is the only thing we need to check.
1224 */
2aeb7d3a 1225 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1226}
1227
a225f079 1228int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1229void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1230 unsigned int pipe_mask);
aae8ba84
VS
1231void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1232 unsigned int pipe_mask);
26705e20
SAK
1233void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1234void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1235void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1236
5f1aae65 1237/* intel_crt.c */
c39055b0 1238void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1239void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1240
1241/* intel_ddi.c */
b7076546
ML
1242void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1243 struct intel_crtc_state *old_crtc_state,
1244 struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1245void hsw_fdi_link_train(struct intel_crtc *crtc,
1246 const struct intel_crtc_state *crtc_state);
c39055b0 1247void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1248enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1249bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1250void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1251void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1252 enum transcoder cpu_transcoder);
3dc38eea
ACO
1253void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1254void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1255struct intel_encoder *
1256intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1257void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1258void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1259bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1260bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1261 struct intel_crtc *intel_crtc);
87440425 1262void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1263 struct intel_crtc_state *pipe_config);
5f1aae65 1264
0e32b39c 1265void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1266 struct intel_crtc_state *pipe_config);
3dc38eea
ACO
1267void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1268 bool state);
f8896f5d 1269uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1270u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1271
d88c4afd
VS
1272unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1273 int plane, unsigned int height);
b680c37a 1274
7c10a2b5 1275/* intel_audio.c */
88212941 1276void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1277void intel_audio_codec_enable(struct intel_encoder *encoder,
1278 const struct intel_crtc_state *crtc_state,
1279 const struct drm_connector_state *conn_state);
69bfe1a9 1280void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1281void i915_audio_component_init(struct drm_i915_private *dev_priv);
1282void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1283void intel_audio_init(struct drm_i915_private *dev_priv);
1284void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1285
7ff89ca2 1286/* intel_cdclk.c */
e1cd3325
PZ
1287void skl_init_cdclk(struct drm_i915_private *dev_priv);
1288void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1289void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1290void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1291void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1292void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1293void intel_update_cdclk(struct drm_i915_private *dev_priv);
1294void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3
VS
1295bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1296 const struct intel_cdclk_state *b);
b0587e4d
VS
1297void intel_set_cdclk(struct drm_i915_private *dev_priv,
1298 const struct intel_cdclk_state *cdclk_state);
7ff89ca2 1299
b680c37a 1300/* intel_display.c */
65f2130c 1301enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1302void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1303int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1304int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1305 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1306int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1307 const char *name, u32 reg);
b7076546
ML
1308void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1309void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
65a3fea0 1310extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1311void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1312unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1313 const struct intel_plane_state *state,
1314 int plane);
6687c906 1315void intel_add_fb_offsets(int *x, int *y,
2949056c 1316 const struct intel_plane_state *state, int plane);
1663b9d6 1317unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1318bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1319void intel_mark_busy(struct drm_i915_private *dev_priv);
1320void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1321void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1322int intel_display_suspend(struct drm_device *dev);
8090ba8c 1323void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1324void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1325int intel_connector_init(struct intel_connector *);
1326struct intel_connector *intel_connector_alloc(void);
87440425 1327bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1328void intel_connector_attach_encoder(struct intel_connector *connector,
1329 struct intel_encoder *encoder);
87440425
PZ
1330struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1331 struct drm_crtc *crtc);
752aa88a 1332enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1333int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1334 struct drm_file *file_priv);
87440425
PZ
1335enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1336 enum pipe pipe);
2d84d2b3
VS
1337static inline bool
1338intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1339 enum intel_output_type type)
1340{
1341 return crtc_state->output_types & (1 << type);
1342}
37a5650b
VS
1343static inline bool
1344intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1345{
1346 return crtc_state->output_types &
cca0502b 1347 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1348 (1 << INTEL_OUTPUT_DP_MST) |
1349 (1 << INTEL_OUTPUT_EDP));
1350}
4f905cf9 1351static inline void
0f0f74bc 1352intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1353{
0f0f74bc 1354 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1355}
0c241d5b 1356static inline void
0f0f74bc 1357intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1358{
b91eb5cc 1359 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1360
1361 if (crtc->active)
0f0f74bc 1362 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1363}
a2991414
ML
1364
1365u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1366
87440425 1367int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1368void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1369 struct intel_digital_port *dport,
1370 unsigned int expected_mask);
6c5ed5ae
ML
1371int intel_get_load_detect_pipe(struct drm_connector *connector,
1372 struct drm_display_mode *mode,
1373 struct intel_load_detect_pipe *old,
1374 struct drm_modeset_acquire_ctx *ctx);
87440425 1375void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1376 struct intel_load_detect_pipe *old,
1377 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1378struct i915_vma *
1379intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1380void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1381struct drm_framebuffer *
24dbf51a
CW
1382intel_framebuffer_create(struct drm_i915_gem_object *obj,
1383 struct drm_mode_fb_cmd2 *mode_cmd);
5a21b665 1384void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1385void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1386void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1387int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1388 struct drm_plane_state *new_state);
38f3ce3a 1389void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1390 struct drm_plane_state *old_state);
a98b3431
MR
1391int intel_plane_atomic_get_property(struct drm_plane *plane,
1392 const struct drm_plane_state *state,
1393 struct drm_property *property,
1394 uint64_t *val);
1395int intel_plane_atomic_set_property(struct drm_plane *plane,
1396 struct drm_plane_state *state,
1397 struct drm_property *property,
1398 uint64_t val);
da20eabd
ML
1399int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1400 struct drm_plane_state *plane_state);
716c2e55 1401
7abd4b35
ACO
1402void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe);
1404
30ad9814 1405int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1406 const struct dpll *dpll);
30ad9814 1407void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1408int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1409
716c2e55 1410/* modesetting asserts */
b680c37a
DV
1411void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1412 enum pipe pipe);
55607e8a
DV
1413void assert_pll(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, bool state);
1415#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1416#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1417void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1418#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1419#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1420void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1421 enum pipe pipe, bool state);
1422#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1423#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1424void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1425#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1426#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1427u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1428 const struct intel_plane_state *state, int plane);
c033666a
CW
1429void intel_prepare_reset(struct drm_i915_private *dev_priv);
1430void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1431void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1432void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1433void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1434void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1435void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1436void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1437unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1438void skl_enable_dc6(struct drm_i915_private *dev_priv);
1439void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1440void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1441 struct intel_crtc_state *pipe_config);
fe3cd48d 1442void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1443int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1444bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1445 struct dpll *best_clock);
1446int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1447
525b9311 1448bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1449void hsw_enable_ips(struct intel_crtc *crtc);
1450void hsw_disable_ips(struct intel_crtc *crtc);
79f255a0 1451enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1452void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1453 struct intel_crtc_state *pipe_config);
86adf9d7 1454
e435d6e5 1455int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1456int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1457
be1e3415
CW
1458static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1459{
1460 return i915_ggtt_offset(state->vma);
1461}
dedf278c 1462
2e881264
VS
1463u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1464 const struct intel_plane_state *plane_state);
d2196774
VS
1465u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1466 unsigned int rotation);
b63a16f6 1467int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1468int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1469
eb805623 1470/* intel_csr.c */
f4448375 1471void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1472void intel_csr_load_program(struct drm_i915_private *);
f4448375 1473void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1474void intel_csr_ucode_suspend(struct drm_i915_private *);
1475void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1476
5f1aae65 1477/* intel_dp.c */
c39055b0
ACO
1478bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1479 enum port port);
87440425
PZ
1480bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1481 struct intel_connector *intel_connector);
901c2daf 1482void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1483 int link_rate, uint8_t lane_count,
1484 bool link_mst);
fdb14d33
MN
1485int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1486 int link_rate, uint8_t lane_count);
87440425 1487void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1488void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1489void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1490void intel_dp_encoder_reset(struct drm_encoder *encoder);
1491void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1492void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1493int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1494bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1495 struct intel_crtc_state *pipe_config,
1496 struct drm_connector_state *conn_state);
dd11bc10 1497bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1498enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1499 bool long_hpd);
4be73780
DV
1500void intel_edp_backlight_on(struct intel_dp *intel_dp);
1501void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1502void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1503void intel_edp_panel_on(struct intel_dp *intel_dp);
1504void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1505void intel_dp_mst_suspend(struct drm_device *dev);
1506void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1507int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1508int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1509int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1510void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1511void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1512uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1513void intel_plane_destroy(struct drm_plane *plane);
85cb48a1
ML
1514void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1515 struct intel_crtc_state *crtc_state);
1516void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1517 struct intel_crtc_state *crtc_state);
5748b6a1
CW
1518void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1519 unsigned int frontbuffer_bits);
1520void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1521 unsigned int frontbuffer_bits);
0bc12bcb 1522
94223d04
ACO
1523void
1524intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1525 uint8_t dp_train_pat);
1526void
1527intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1528void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1529uint8_t
1530intel_dp_voltage_max(struct intel_dp *intel_dp);
1531uint8_t
1532intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1533void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1534 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1535bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1536bool
1537intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1538
419b1b7a
ACO
1539static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1540{
1541 return ~((1 << lane_count) - 1) & 0xf;
1542}
1543
24e807e7 1544bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
489375c8
ID
1545bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1546 struct intel_dp_desc *desc);
12a47a42 1547bool intel_dp_read_desc(struct intel_dp *intel_dp);
22a2c8e0
DP
1548int intel_dp_link_required(int pixel_clock, int bpp);
1549int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1550bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1551 struct intel_digital_port *port);
24e807e7 1552
e7156c83
YA
1553/* intel_dp_aux_backlight.c */
1554int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1555
0e32b39c
DA
1556/* intel_dp_mst.c */
1557int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1558void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1559/* intel_dsi.c */
c39055b0 1560void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1561
90198355
JN
1562/* intel_dsi_dcs_backlight.c */
1563int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1564
1565/* intel_dvo.c */
c39055b0 1566void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1567/* intel_hotplug.c */
1568void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1569
1570
0632fef6 1571/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1572#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1573extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1574extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1575extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1576extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1577extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1578extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1579#else
1580static inline int intel_fbdev_init(struct drm_device *dev)
1581{
1582 return 0;
1583}
5f1aae65 1584
e00bf696 1585static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1586{
1587}
1588
1589static inline void intel_fbdev_fini(struct drm_device *dev)
1590{
1591}
1592
82e3b8c1 1593static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1594{
1595}
1596
d9c409d6
JN
1597static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1598{
1599}
1600
0632fef6 1601static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1602{
1603}
1604#endif
5f1aae65 1605
7ff0ebcc 1606/* intel_fbc.c */
f51be2e0
PZ
1607void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1608 struct drm_atomic_state *state);
0e631adc 1609bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1610void intel_fbc_pre_update(struct intel_crtc *crtc,
1611 struct intel_crtc_state *crtc_state,
1612 struct intel_plane_state *plane_state);
1eb52238 1613void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1614void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1615void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1616void intel_fbc_enable(struct intel_crtc *crtc,
1617 struct intel_crtc_state *crtc_state,
1618 struct intel_plane_state *plane_state);
c937ab3e
PZ
1619void intel_fbc_disable(struct intel_crtc *crtc);
1620void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1621void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1622 unsigned int frontbuffer_bits,
1623 enum fb_op_origin origin);
1624void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1625 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1626void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1627void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1628
5f1aae65 1629/* intel_hdmi.c */
c39055b0
ACO
1630void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1631 enum port port);
87440425
PZ
1632void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1633 struct intel_connector *intel_connector);
1634struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1635bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1636 struct intel_crtc_state *pipe_config,
1637 struct drm_connector_state *conn_state);
15953637
SS
1638void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1639 struct drm_connector *connector,
1640 bool high_tmds_clock_ratio,
1641 bool scrambling);
b2ccb822 1642void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1643
1644
1645/* intel_lvds.c */
c39055b0 1646void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1647struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1648bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1649
1650
1651/* intel_modes.c */
1652int intel_connector_update_modes(struct drm_connector *connector,
87440425 1653 struct edid *edid);
5f1aae65 1654int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1655void intel_attach_force_audio_property(struct drm_connector *connector);
1656void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1657void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1658
1659
1660/* intel_overlay.c */
1ee8da6d
CW
1661void intel_setup_overlay(struct drm_i915_private *dev_priv);
1662void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1663int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1664int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1665 struct drm_file *file_priv);
1666int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1667 struct drm_file *file_priv);
1362b776 1668void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1669
1670
1671/* intel_panel.c */
87440425 1672int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1673 struct drm_display_mode *fixed_mode,
1674 struct drm_display_mode *downclock_mode);
87440425
PZ
1675void intel_panel_fini(struct intel_panel *panel);
1676void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1677 struct drm_display_mode *adjusted_mode);
1678void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1679 struct intel_crtc_state *pipe_config,
87440425
PZ
1680 int fitting_mode);
1681void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1682 struct intel_crtc_state *pipe_config,
87440425 1683 int fitting_mode);
6dda730e
JN
1684void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1685 u32 level, u32 max);
fda9ee98
CW
1686int intel_panel_setup_backlight(struct drm_connector *connector,
1687 enum pipe pipe);
752aa88a
JB
1688void intel_panel_enable_backlight(struct intel_connector *connector);
1689void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1690void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1691enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1692extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1693 struct drm_i915_private *dev_priv,
ec9ed197
VK
1694 struct drm_display_mode *fixed_mode,
1695 struct drm_connector *connector);
e63d87c0
CW
1696
1697#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1698int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1699void intel_backlight_device_unregister(struct intel_connector *connector);
1700#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1701static int intel_backlight_device_register(struct intel_connector *connector)
1702{
1703 return 0;
1704}
e63d87c0
CW
1705static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1706{
1707}
1708#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1709
5f1aae65 1710
0bc12bcb 1711/* intel_psr.c */
0bc12bcb
RV
1712void intel_psr_enable(struct intel_dp *intel_dp);
1713void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1714void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1715 unsigned frontbuffer_bits);
5748b6a1 1716void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1717 unsigned frontbuffer_bits,
1718 enum fb_op_origin origin);
c39055b0 1719void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1720void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1721 unsigned frontbuffer_bits);
0bc12bcb 1722
9c065a7d
DV
1723/* intel_runtime_pm.c */
1724int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1725void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1726void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1727void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1728void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1729void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1730void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1731void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1732const char *
1733intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1734
f458ebbc
DV
1735bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1736 enum intel_display_power_domain domain);
1737bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1738 enum intel_display_power_domain domain);
9c065a7d
DV
1739void intel_display_power_get(struct drm_i915_private *dev_priv,
1740 enum intel_display_power_domain domain);
09731280
ID
1741bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1742 enum intel_display_power_domain domain);
9c065a7d
DV
1743void intel_display_power_put(struct drm_i915_private *dev_priv,
1744 enum intel_display_power_domain domain);
da5827c3
ID
1745
1746static inline void
1747assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1748{
1749 WARN_ONCE(dev_priv->pm.suspended,
1750 "Device suspended during HW access\n");
1751}
1752
1753static inline void
1754assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1755{
1756 assert_rpm_device_not_suspended(dev_priv);
1f58c8e7
CW
1757 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1758 "RPM wakelock ref not held during HW access");
da5827c3
ID
1759}
1760
1f814dac
ID
1761/**
1762 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1763 * @dev_priv: i915 device instance
1764 *
1765 * This function disable asserts that check if we hold an RPM wakelock
1766 * reference, while keeping the device-not-suspended checks still enabled.
1767 * It's meant to be used only in special circumstances where our rule about
1768 * the wakelock refcount wrt. the device power state doesn't hold. According
1769 * to this rule at any point where we access the HW or want to keep the HW in
1770 * an active state we must hold an RPM wakelock reference acquired via one of
1771 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1772 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1773 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1774 * users should avoid using this function.
1775 *
1776 * Any calls to this function must have a symmetric call to
1777 * enable_rpm_wakeref_asserts().
1778 */
1779static inline void
1780disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1781{
1782 atomic_inc(&dev_priv->pm.wakeref_count);
1783}
1784
1785/**
1786 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1787 * @dev_priv: i915 device instance
1788 *
1789 * This function re-enables the RPM assert checks after disabling them with
1790 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1791 * circumstances otherwise its use should be avoided.
1792 *
1793 * Any calls to this function must have a symmetric call to
1794 * disable_rpm_wakeref_asserts().
1795 */
1796static inline void
1797enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1798{
1799 atomic_dec(&dev_priv->pm.wakeref_count);
1800}
1801
9c065a7d 1802void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1803bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1804void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1805void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1806
d9bc89d9
DV
1807void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1808
e0fce78f
VS
1809void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1810 bool override, unsigned int mask);
b0b33846
VS
1811bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1812 enum dpio_channel ch, bool override);
e0fce78f
VS
1813
1814
5f1aae65 1815/* intel_pm.c */
46f16e63 1816void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1817void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1818int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1819void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1820void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1821void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1822void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1823void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1824void intel_gpu_ips_teardown(void);
dc97997a 1825void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1826void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1827void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1828void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1829void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1830void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1831void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1832void gen6_rps_busy(struct drm_i915_private *dev_priv);
1833void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1834void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1835void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1836 struct intel_rps_client *rps,
1837 unsigned long submitted);
91d14251 1838void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1839void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1840void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1841void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1842void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1843 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1844void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1845 struct skl_pipe_wm *out);
602ae835 1846void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1847bool intel_can_enable_sagv(struct drm_atomic_state *state);
1848int intel_enable_sagv(struct drm_i915_private *dev_priv);
1849int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1850bool skl_wm_level_equals(const struct skl_wm_level *l1,
1851 const struct skl_wm_level *l2);
5eff503b
ML
1852bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1853 const struct skl_ddb_entry *ddb,
1854 int ignore);
ed4a6a7c 1855bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1856int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1857static inline int intel_enable_rc6(void)
1858{
1859 return i915.enable_rc6;
1860}
72662e10 1861
5f1aae65 1862/* intel_sdvo.c */
c39055b0 1863bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1864 i915_reg_t reg, enum port port);
96a02917 1865
2b28bb1b 1866
5f1aae65 1867/* intel_sprite.c */
dfd2e9ab
VS
1868int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1869 int usecs);
580503c7 1870struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1871 enum pipe pipe, int plane);
87440425
PZ
1872int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1873 struct drm_file *file_priv);
34e0adbb 1874void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1875void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1876
1877/* intel_tv.c */
c39055b0 1878void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1879
ea2c67bb 1880/* intel_atomic.c */
2545e4a6
MR
1881int intel_connector_atomic_get_property(struct drm_connector *connector,
1882 const struct drm_connector_state *state,
1883 struct drm_property *property,
1884 uint64_t *val);
1356837e
MR
1885struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1886void intel_crtc_destroy_state(struct drm_crtc *crtc,
1887 struct drm_crtc_state *state);
de419ab6
ML
1888struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1889void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1890
10f81c19
ACO
1891static inline struct intel_crtc_state *
1892intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1893 struct intel_crtc *crtc)
1894{
1895 struct drm_crtc_state *crtc_state;
1896 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1897 if (IS_ERR(crtc_state))
0b6cc188 1898 return ERR_CAST(crtc_state);
10f81c19
ACO
1899
1900 return to_intel_crtc_state(crtc_state);
1901}
e3bddded 1902
ccc24b39
MK
1903static inline struct intel_crtc_state *
1904intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1905 struct intel_crtc *crtc)
1906{
1907 struct drm_crtc_state *crtc_state;
1908
1909 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1910
1911 if (crtc_state)
1912 return to_intel_crtc_state(crtc_state);
1913 else
1914 return NULL;
1915}
1916
e3bddded
ML
1917static inline struct intel_plane_state *
1918intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1919 struct intel_plane *plane)
1920{
1921 struct drm_plane_state *plane_state;
1922
1923 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1924
1925 return to_intel_plane_state(plane_state);
1926}
1927
6ebc6923
ACO
1928int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1929 struct intel_crtc *intel_crtc,
1930 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1931
1932/* intel_atomic_plane.c */
8e7d688b 1933struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1934struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1935void intel_plane_destroy_state(struct drm_plane *plane,
1936 struct drm_plane_state *state);
1937extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
f79f2692
ML
1938int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1939 struct intel_plane_state *intel_state);
ea2c67bb 1940
8563b1e8
LL
1941/* intel_color.c */
1942void intel_color_init(struct drm_crtc *crtc);
82cf435b 1943int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1944void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1945void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1946
dbe9e61b
SS
1947/* intel_lspcon.c */
1948bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1949void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1950void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
1951
1952/* intel_pipe_crc.c */
1953int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
1954#ifdef CONFIG_DEBUG_FS
1955int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1956 size_t *values_cnt);
1957#else
1958#define intel_crtc_set_crc_source NULL
1959#endif
731035fe 1960extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 1961#endif /* __INTEL_DRV_H__ */