]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/gma500: Add compat ioctl
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
9558e74c
DV
73#define DRIVER_DATE "20161024"
74#define DRIVER_TIMESTAMP 1477290335
1da177e4 75
c883ef1b 76#undef WARN_ON
5f77eeb0
DV
77/* Many gcc seem to no see through this and fall over :( */
78#if 0
79#define WARN_ON(x) ({ \
80 bool __i915_warn_cond = (x); \
81 if (__builtin_constant_p(__i915_warn_cond)) \
82 BUILD_BUG_ON(__i915_warn_cond); \
83 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
84#else
152b2262 85#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
86#endif
87
cd9bfacb 88#undef WARN_ON_ONCE
152b2262 89#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 90
5f77eeb0
DV
91#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
92 (long) (x), __func__);
c883ef1b 93
e2c719b7
RC
94/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
95 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
96 * which may not necessarily be a user visible problem. This will either
97 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
98 * enable distros and users to tailor their preferred amount of i915 abrt
99 * spam.
100 */
101#define I915_STATE_WARN(condition, format...) ({ \
102 int __ret_warn_on = !!(condition); \
32753cb8
JL
103 if (unlikely(__ret_warn_on)) \
104 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 105 DRM_ERROR(format); \
e2c719b7
RC
106 unlikely(__ret_warn_on); \
107})
108
152b2262
JL
109#define I915_STATE_WARN_ON(x) \
110 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 111
4fec15d1
ID
112bool __i915_inject_load_failure(const char *func, int line);
113#define i915_inject_load_failure() \
114 __i915_inject_load_failure(__func__, __LINE__)
115
42a8ca4c
JN
116static inline const char *yesno(bool v)
117{
118 return v ? "yes" : "no";
119}
120
87ad3212
JN
121static inline const char *onoff(bool v)
122{
123 return v ? "on" : "off";
124}
125
317c35d1 126enum pipe {
752aa88a 127 INVALID_PIPE = -1,
317c35d1
JB
128 PIPE_A = 0,
129 PIPE_B,
9db4a9c7 130 PIPE_C,
a57c774a
AK
131 _PIPE_EDP,
132 I915_MAX_PIPES = _PIPE_EDP
317c35d1 133};
9db4a9c7 134#define pipe_name(p) ((p) + 'A')
317c35d1 135
a5c961d1
PZ
136enum transcoder {
137 TRANSCODER_A = 0,
138 TRANSCODER_B,
139 TRANSCODER_C,
a57c774a 140 TRANSCODER_EDP,
4d1de975
JN
141 TRANSCODER_DSI_A,
142 TRANSCODER_DSI_C,
a57c774a 143 I915_MAX_TRANSCODERS
a5c961d1 144};
da205630
JN
145
146static inline const char *transcoder_name(enum transcoder transcoder)
147{
148 switch (transcoder) {
149 case TRANSCODER_A:
150 return "A";
151 case TRANSCODER_B:
152 return "B";
153 case TRANSCODER_C:
154 return "C";
155 case TRANSCODER_EDP:
156 return "EDP";
4d1de975
JN
157 case TRANSCODER_DSI_A:
158 return "DSI A";
159 case TRANSCODER_DSI_C:
160 return "DSI C";
da205630
JN
161 default:
162 return "<invalid>";
163 }
164}
a5c961d1 165
4d1de975
JN
166static inline bool transcoder_is_dsi(enum transcoder transcoder)
167{
168 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
169}
170
84139d1e 171/*
31409e97
MR
172 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
173 * number of planes per CRTC. Not all platforms really have this many planes,
174 * which means some arrays of size I915_MAX_PLANES may have unused entries
175 * between the topmost sprite plane and the cursor plane.
84139d1e 176 */
80824003
JB
177enum plane {
178 PLANE_A = 0,
179 PLANE_B,
9db4a9c7 180 PLANE_C,
31409e97
MR
181 PLANE_CURSOR,
182 I915_MAX_PLANES,
80824003 183};
9db4a9c7 184#define plane_name(p) ((p) + 'A')
52440211 185
d615a166 186#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 187
2b139522 188enum port {
03cdc1d4 189 PORT_NONE = -1,
2b139522
ED
190 PORT_A = 0,
191 PORT_B,
192 PORT_C,
193 PORT_D,
194 PORT_E,
195 I915_MAX_PORTS
196};
197#define port_name(p) ((p) + 'A')
198
a09caddd 199#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
200
201enum dpio_channel {
202 DPIO_CH0,
203 DPIO_CH1
204};
205
206enum dpio_phy {
207 DPIO_PHY0,
208 DPIO_PHY1
209};
210
b97186f0
PZ
211enum intel_display_power_domain {
212 POWER_DOMAIN_PIPE_A,
213 POWER_DOMAIN_PIPE_B,
214 POWER_DOMAIN_PIPE_C,
215 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
216 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
217 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
218 POWER_DOMAIN_TRANSCODER_A,
219 POWER_DOMAIN_TRANSCODER_B,
220 POWER_DOMAIN_TRANSCODER_C,
f52e353e 221 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
222 POWER_DOMAIN_TRANSCODER_DSI_A,
223 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
224 POWER_DOMAIN_PORT_DDI_A_LANES,
225 POWER_DOMAIN_PORT_DDI_B_LANES,
226 POWER_DOMAIN_PORT_DDI_C_LANES,
227 POWER_DOMAIN_PORT_DDI_D_LANES,
228 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
229 POWER_DOMAIN_PORT_DSI,
230 POWER_DOMAIN_PORT_CRT,
231 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 232 POWER_DOMAIN_VGA,
fbeeaa23 233 POWER_DOMAIN_AUDIO,
bd2bb1b9 234 POWER_DOMAIN_PLLS,
1407121a
S
235 POWER_DOMAIN_AUX_A,
236 POWER_DOMAIN_AUX_B,
237 POWER_DOMAIN_AUX_C,
238 POWER_DOMAIN_AUX_D,
f0ab43e6 239 POWER_DOMAIN_GMBUS,
dfa57627 240 POWER_DOMAIN_MODESET,
baa70707 241 POWER_DOMAIN_INIT,
bddc7645
ID
242
243 POWER_DOMAIN_NUM,
b97186f0
PZ
244};
245
246#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
247#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
248 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
249#define POWER_DOMAIN_TRANSCODER(tran) \
250 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
251 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 252
1d843f9d
EE
253enum hpd_pin {
254 HPD_NONE = 0,
1d843f9d
EE
255 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
256 HPD_CRT,
257 HPD_SDVO_B,
258 HPD_SDVO_C,
cc24fcdc 259 HPD_PORT_A,
1d843f9d
EE
260 HPD_PORT_B,
261 HPD_PORT_C,
262 HPD_PORT_D,
26951caf 263 HPD_PORT_E,
1d843f9d
EE
264 HPD_NUM_PINS
265};
266
c91711f9
JN
267#define for_each_hpd_pin(__pin) \
268 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
269
5fcece80
JN
270struct i915_hotplug {
271 struct work_struct hotplug_work;
272
273 struct {
274 unsigned long last_jiffies;
275 int count;
276 enum {
277 HPD_ENABLED = 0,
278 HPD_DISABLED = 1,
279 HPD_MARK_DISABLED = 2
280 } state;
281 } stats[HPD_NUM_PINS];
282 u32 event_bits;
283 struct delayed_work reenable_work;
284
285 struct intel_digital_port *irq_port[I915_MAX_PORTS];
286 u32 long_port_mask;
287 u32 short_port_mask;
288 struct work_struct dig_port_work;
289
19625e85
L
290 struct work_struct poll_init_work;
291 bool poll_enabled;
292
5fcece80
JN
293 /*
294 * if we get a HPD irq from DP and a HPD irq from non-DP
295 * the non-DP HPD could block the workqueue on a mode config
296 * mutex getting, that userspace may have taken. However
297 * userspace is waiting on the DP workqueue to run which is
298 * blocked behind the non-DP one.
299 */
300 struct workqueue_struct *dp_wq;
301};
302
2a2d5482
CW
303#define I915_GEM_GPU_DOMAINS \
304 (I915_GEM_DOMAIN_RENDER | \
305 I915_GEM_DOMAIN_SAMPLER | \
306 I915_GEM_DOMAIN_COMMAND | \
307 I915_GEM_DOMAIN_INSTRUCTION | \
308 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 309
055e393f
DL
310#define for_each_pipe(__dev_priv, __p) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
312#define for_each_pipe_masked(__dev_priv, __p, __mask) \
313 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
314 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
315#define for_each_plane(__dev_priv, __pipe, __p) \
316 for ((__p) = 0; \
317 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
318 (__p)++)
3bdcfc0c
DL
319#define for_each_sprite(__dev_priv, __p, __s) \
320 for ((__s) = 0; \
321 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
322 (__s)++)
9db4a9c7 323
c3aeadc8
JN
324#define for_each_port_masked(__port, __ports_mask) \
325 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
326 for_each_if ((__ports_mask) & (1 << (__port)))
327
d79b814d 328#define for_each_crtc(dev, crtc) \
91c8a326 329 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 330
27321ae8
ML
331#define for_each_intel_plane(dev, intel_plane) \
332 list_for_each_entry(intel_plane, \
91c8a326 333 &(dev)->mode_config.plane_list, \
27321ae8
ML
334 base.head)
335
c107acfe 336#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
337 list_for_each_entry(intel_plane, \
338 &(dev)->mode_config.plane_list, \
c107acfe
MR
339 base.head) \
340 for_each_if ((plane_mask) & \
341 (1 << drm_plane_index(&intel_plane->base)))
342
262cd2e1
VS
343#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
344 list_for_each_entry(intel_plane, \
345 &(dev)->mode_config.plane_list, \
346 base.head) \
95150bdf 347 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 348
91c8a326
CW
349#define for_each_intel_crtc(dev, intel_crtc) \
350 list_for_each_entry(intel_crtc, \
351 &(dev)->mode_config.crtc_list, \
352 base.head)
d063ae48 353
91c8a326
CW
354#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
355 list_for_each_entry(intel_crtc, \
356 &(dev)->mode_config.crtc_list, \
357 base.head) \
98d39494
MR
358 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
359
b2784e15
DL
360#define for_each_intel_encoder(dev, intel_encoder) \
361 list_for_each_entry(intel_encoder, \
362 &(dev)->mode_config.encoder_list, \
363 base.head)
364
3a3371ff
ACO
365#define for_each_intel_connector(dev, intel_connector) \
366 list_for_each_entry(intel_connector, \
91c8a326 367 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
368 base.head)
369
6c2b7c12
DV
370#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
371 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 372 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 373
53f5e3ca
JB
374#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
375 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 376 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 377
b04c5bd6
BF
378#define for_each_power_domain(domain, mask) \
379 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 380 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 381
e7b903d2 382struct drm_i915_private;
ad46cb53 383struct i915_mm_struct;
5cc9ed4b 384struct i915_mmu_object;
e7b903d2 385
a6f766f3
CW
386struct drm_i915_file_private {
387 struct drm_i915_private *dev_priv;
388 struct drm_file *file;
389
390 struct {
391 spinlock_t lock;
392 struct list_head request_list;
d0bc54f2
CW
393/* 20ms is a fairly arbitrary limit (greater than the average frame time)
394 * chosen to prevent the CPU getting more than a frame ahead of the GPU
395 * (when using lax throttling for the frontbuffer). We also use it to
396 * offer free GPU waitboosts for severely congested workloads.
397 */
398#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
399 } mm;
400 struct idr context_idr;
401
2e1b8730
CW
402 struct intel_rps_client {
403 struct list_head link;
404 unsigned boosts;
405 } rps;
a6f766f3 406
c80ff16e 407 unsigned int bsd_engine;
a6f766f3
CW
408};
409
e69d0bc1
DV
410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
1da177e4
LT
423/* Interface history:
424 *
425 * 1.1: Original.
0d6aa60b
DA
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
de227f5f 428 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 429 * 1.5: Add vblank pipe configuration
2228ed67
MD
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
1da177e4
LT
432 */
433#define DRIVER_MAJOR 1
2228ed67 434#define DRIVER_MINOR 6
1da177e4
LT
435#define DRIVER_PATCHLEVEL 0
436
0a3e67a4
JB
437struct opregion_header;
438struct opregion_acpi;
439struct opregion_swsci;
440struct opregion_asle;
441
8ee1c3db 442struct intel_opregion {
115719fc
WD
443 struct opregion_header *header;
444 struct opregion_acpi *acpi;
445 struct opregion_swsci *swsci;
ebde53c7
JN
446 u32 swsci_gbda_sub_functions;
447 u32 swsci_sbcb_sub_functions;
115719fc 448 struct opregion_asle *asle;
04ebaadb 449 void *rvda;
82730385 450 const void *vbt;
ada8f955 451 u32 vbt_size;
115719fc 452 u32 *lid_state;
91a60f20 453 struct work_struct asle_work;
8ee1c3db 454};
44834a67 455#define OPREGION_SIZE (8*1024)
8ee1c3db 456
6ef3d427
CW
457struct intel_overlay;
458struct intel_overlay_error_state;
459
de151cf6 460struct drm_i915_fence_reg {
a1e5afbe 461 struct list_head link;
49ef5294
CW
462 struct drm_i915_private *i915;
463 struct i915_vma *vma;
1690e1eb 464 int pin_count;
49ef5294
CW
465 int id;
466 /**
467 * Whether the tiling parameters for the currently
468 * associated fence register have changed. Note that
469 * for the purposes of tracking tiling changes we also
470 * treat the unfenced register, the register slot that
471 * the object occupies whilst it executes a fenced
472 * command (such as BLT on gen2/3), as a "fence".
473 */
474 bool dirty;
de151cf6 475};
7c1c2871 476
9b9d172d 477struct sdvo_device_mapping {
e957d772 478 u8 initialized;
9b9d172d 479 u8 dvo_port;
480 u8 slave_addr;
481 u8 dvo_wiring;
e957d772 482 u8 i2c_pin;
b1083333 483 u8 ddc_pin;
9b9d172d 484};
485
7bd688cd 486struct intel_connector;
820d2d77 487struct intel_encoder;
5cec258b 488struct intel_crtc_state;
5724dbd1 489struct intel_initial_plane_config;
0e8ffe1b 490struct intel_crtc;
ee9300bb
DV
491struct intel_limit;
492struct dpll;
b8cecdf5 493
e70236a8 494struct drm_i915_display_funcs {
e70236a8
JB
495 int (*get_display_clock_speed)(struct drm_device *dev);
496 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 497 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
498 int (*compute_intermediate_wm)(struct drm_device *dev,
499 struct intel_crtc *intel_crtc,
500 struct intel_crtc_state *newstate);
501 void (*initial_watermarks)(struct intel_crtc_state *cstate);
502 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 503 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 504 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
505 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
506 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
507 /* Returns the active state of the crtc, and if the crtc is active,
508 * fills out the pipe-config with the hw state. */
509 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 510 struct intel_crtc_state *);
5724dbd1
DL
511 void (*get_initial_plane_config)(struct intel_crtc *,
512 struct intel_initial_plane_config *);
190f68c5
ACO
513 int (*crtc_compute_clock)(struct intel_crtc *crtc,
514 struct intel_crtc_state *crtc_state);
4a806558
ML
515 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
516 struct drm_atomic_state *old_state);
517 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
518 struct drm_atomic_state *old_state);
896e5bb0
L
519 void (*update_crtcs)(struct drm_atomic_state *state,
520 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
521 void (*audio_codec_enable)(struct drm_connector *connector,
522 struct intel_encoder *encoder,
5e7234c9 523 const struct drm_display_mode *adjusted_mode);
69bfe1a9 524 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 525 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 526 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
527 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
528 struct drm_framebuffer *fb,
529 struct drm_i915_gem_object *obj,
530 struct drm_i915_gem_request *req,
531 uint32_t flags);
91d14251 532 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
533 /* clock updates for mode set */
534 /* cursor updates */
535 /* render clock increase/decrease */
536 /* display clock increase/decrease */
537 /* pll clock increase/decrease */
8563b1e8 538
b95c5321
ML
539 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
540 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
541};
542
48c1026a
MK
543enum forcewake_domain_id {
544 FW_DOMAIN_ID_RENDER = 0,
545 FW_DOMAIN_ID_BLITTER,
546 FW_DOMAIN_ID_MEDIA,
547
548 FW_DOMAIN_ID_COUNT
549};
550
551enum forcewake_domains {
552 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
553 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
554 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
555 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
556 FORCEWAKE_BLITTER |
557 FORCEWAKE_MEDIA)
558};
559
3756685a
TU
560#define FW_REG_READ (1)
561#define FW_REG_WRITE (2)
562
563enum forcewake_domains
564intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
565 i915_reg_t reg, unsigned int op);
566
907b28c5 567struct intel_uncore_funcs {
c8d9a590 568 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 569 enum forcewake_domains domains);
c8d9a590 570 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 571 enum forcewake_domains domains);
0b274481 572
f0f59a00
VS
573 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
575 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
576 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 577
f0f59a00 578 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 579 uint8_t val, bool trace);
f0f59a00 580 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 581 uint16_t val, bool trace);
f0f59a00 582 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 583 uint32_t val, bool trace);
990bbdad
CW
584};
585
15157970
TU
586struct intel_forcewake_range {
587 u32 start;
588 u32 end;
589
590 enum forcewake_domains domains;
591};
592
907b28c5
CW
593struct intel_uncore {
594 spinlock_t lock; /** lock is also taken in irq contexts. */
595
15157970
TU
596 const struct intel_forcewake_range *fw_domains_table;
597 unsigned int fw_domains_table_entries;
598
907b28c5
CW
599 struct intel_uncore_funcs funcs;
600
601 unsigned fifo_count;
003342a5 602
48c1026a 603 enum forcewake_domains fw_domains;
003342a5 604 enum forcewake_domains fw_domains_active;
b2cff0db
CW
605
606 struct intel_uncore_forcewake_domain {
607 struct drm_i915_private *i915;
48c1026a 608 enum forcewake_domain_id id;
33c582c1 609 enum forcewake_domains mask;
b2cff0db 610 unsigned wake_count;
a57a4a67 611 struct hrtimer timer;
f0f59a00 612 i915_reg_t reg_set;
05a2fb15
MK
613 u32 val_set;
614 u32 val_clear;
f0f59a00
VS
615 i915_reg_t reg_ack;
616 i915_reg_t reg_post;
05a2fb15 617 u32 val_reset;
b2cff0db 618 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
619
620 int unclaimed_mmio_check;
b2cff0db
CW
621};
622
623/* Iterate over initialised fw domains */
33c582c1
TU
624#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
625 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
626 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
627 (domain__)++) \
628 for_each_if ((mask__) & (domain__)->mask)
629
630#define for_each_fw_domain(domain__, dev_priv__) \
631 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 632
b6e7d894
DL
633#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
634#define CSR_VERSION_MAJOR(version) ((version) >> 16)
635#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
636
eb805623 637struct intel_csr {
8144ac59 638 struct work_struct work;
eb805623 639 const char *fw_path;
a7f749f9 640 uint32_t *dmc_payload;
eb805623 641 uint32_t dmc_fw_size;
b6e7d894 642 uint32_t version;
eb805623 643 uint32_t mmio_count;
f0f59a00 644 i915_reg_t mmioaddr[8];
eb805623 645 uint32_t mmiodata[8];
832dba88 646 uint32_t dc_state;
a37baf3b 647 uint32_t allowed_dc_mask;
eb805623
DV
648};
649
604db650 650#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 651 /* Keep is_* in chronological order */ \
604db650
JL
652 func(is_mobile); \
653 func(is_i85x); \
654 func(is_i915g); \
655 func(is_i945gm); \
656 func(is_g33); \
604db650
JL
657 func(is_g4x); \
658 func(is_pineview); \
659 func(is_broadwater); \
660 func(is_crestline); \
661 func(is_ivybridge); \
662 func(is_valleyview); \
663 func(is_cherryview); \
664 func(is_haswell); \
665 func(is_broadwell); \
666 func(is_skylake); \
667 func(is_broxton); \
668 func(is_kabylake); \
669 func(is_preliminary); \
566c56a4 670 /* Keep has_* in alphabetical order */ \
604db650 671 func(has_csr); \
566c56a4 672 func(has_ddi); \
604db650 673 func(has_dp_mst); \
566c56a4
JL
674 func(has_fbc); \
675 func(has_fpga_dbg); \
604db650 676 func(has_gmbus_irq); \
604db650
JL
677 func(has_gmch_display); \
678 func(has_guc); \
604db650 679 func(has_hotplug); \
566c56a4
JL
680 func(has_hw_contexts); \
681 func(has_l3_dpf); \
604db650 682 func(has_llc); \
566c56a4
JL
683 func(has_logical_ring_contexts); \
684 func(has_overlay); \
685 func(has_pipe_cxsr); \
686 func(has_pooled_eu); \
687 func(has_psr); \
688 func(has_rc6); \
689 func(has_rc6p); \
690 func(has_resource_streamer); \
691 func(has_runtime_pm); \
604db650 692 func(has_snoop); \
566c56a4
JL
693 func(cursor_needs_physical); \
694 func(hws_needs_physical); \
695 func(overlay_needs_physical); \
696 func(supports_tv)
c96ea64e 697
915490d5 698struct sseu_dev_info {
f08a0c92 699 u8 slice_mask;
57ec171e 700 u8 subslice_mask;
915490d5
ID
701 u8 eu_total;
702 u8 eu_per_subslice;
43b67998
ID
703 u8 min_eu_in_pool;
704 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
705 u8 subslice_7eu[3];
706 u8 has_slice_pg:1;
707 u8 has_subslice_pg:1;
708 u8 has_eu_pg:1;
915490d5
ID
709};
710
57ec171e
ID
711static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
712{
713 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
714}
715
cfdf1fa2 716struct intel_device_info {
10fce67a 717 u32 display_mmio_offset;
87f1f465 718 u16 device_id;
ac208a8b 719 u8 num_pipes;
d615a166 720 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 721 u8 gen;
ae5702d2 722 u16 gen_mask;
73ae478c 723 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 724 u8 num_rings;
604db650
JL
725#define DEFINE_FLAG(name) u8 name:1
726 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
727#undef DEFINE_FLAG
6f3fff60 728 u16 ddb_size; /* in blocks */
a57c774a
AK
729 /* Register offsets for the various display pipes and transcoders */
730 int pipe_offsets[I915_MAX_TRANSCODERS];
731 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 732 int palette_offsets[I915_MAX_PIPES];
5efb3e28 733 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
734
735 /* Slice/subslice/EU info */
43b67998 736 struct sseu_dev_info sseu;
82cf435b
LL
737
738 struct color_luts {
739 u16 degamma_lut_size;
740 u16 gamma_lut_size;
741 } color;
cfdf1fa2
KH
742};
743
2bd160a1
CW
744struct intel_display_error_state;
745
746struct drm_i915_error_state {
747 struct kref ref;
748 struct timeval time;
749
9f267eb8
CW
750 struct drm_i915_private *i915;
751
2bd160a1
CW
752 char error_msg[128];
753 bool simulated;
754 int iommu;
755 u32 reset_count;
756 u32 suspend_count;
757 struct intel_device_info device_info;
758
759 /* Generic register state */
760 u32 eir;
761 u32 pgtbl_er;
762 u32 ier;
763 u32 gtier[4];
764 u32 ccid;
765 u32 derrmr;
766 u32 forcewake;
767 u32 error; /* gen6+ */
768 u32 err_int; /* gen7 */
769 u32 fault_data0; /* gen8, gen9 */
770 u32 fault_data1; /* gen8, gen9 */
771 u32 done_reg;
772 u32 gac_eco;
773 u32 gam_ecochk;
774 u32 gab_ctl;
775 u32 gfx_mode;
d636951e 776
2bd160a1
CW
777 u64 fence[I915_MAX_NUM_FENCES];
778 struct intel_overlay_error_state *overlay;
779 struct intel_display_error_state *display;
51d545d0 780 struct drm_i915_error_object *semaphore;
2bd160a1
CW
781
782 struct drm_i915_error_engine {
783 int engine_id;
784 /* Software tracked state */
785 bool waiting;
786 int num_waiters;
787 int hangcheck_score;
788 enum intel_engine_hangcheck_action hangcheck_action;
789 struct i915_address_space *vm;
790 int num_requests;
791
cdb324bd
CW
792 /* position of active request inside the ring */
793 u32 rq_head, rq_post, rq_tail;
794
2bd160a1
CW
795 /* our own tracking of ring head and tail */
796 u32 cpu_ring_head;
797 u32 cpu_ring_tail;
798
799 u32 last_seqno;
800 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
801
802 /* Register state */
803 u32 start;
804 u32 tail;
805 u32 head;
806 u32 ctl;
21a2c58a 807 u32 mode;
2bd160a1
CW
808 u32 hws;
809 u32 ipeir;
810 u32 ipehr;
2bd160a1
CW
811 u32 bbstate;
812 u32 instpm;
813 u32 instps;
814 u32 seqno;
815 u64 bbaddr;
816 u64 acthd;
817 u32 fault_reg;
818 u64 faddr;
819 u32 rc_psmi; /* sleep state */
820 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 821 struct intel_instdone instdone;
2bd160a1
CW
822
823 struct drm_i915_error_object {
2bd160a1 824 u64 gtt_offset;
03382dfb 825 u64 gtt_size;
0a97015d
CW
826 int page_count;
827 int unused;
2bd160a1
CW
828 u32 *pages[0];
829 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
830
831 struct drm_i915_error_object *wa_ctx;
832
833 struct drm_i915_error_request {
834 long jiffies;
c84455b4 835 pid_t pid;
35ca039e 836 u32 context;
2bd160a1
CW
837 u32 seqno;
838 u32 head;
839 u32 tail;
35ca039e 840 } *requests, execlist[2];
2bd160a1
CW
841
842 struct drm_i915_error_waiter {
843 char comm[TASK_COMM_LEN];
844 pid_t pid;
845 u32 seqno;
846 } *waiters;
847
848 struct {
849 u32 gfx_mode;
850 union {
851 u64 pdp[4];
852 u32 pp_dir_base;
853 };
854 } vm_info;
855
856 pid_t pid;
857 char comm[TASK_COMM_LEN];
858 } engine[I915_NUM_ENGINES];
859
860 struct drm_i915_error_buffer {
861 u32 size;
862 u32 name;
863 u32 rseqno[I915_NUM_ENGINES], wseqno;
864 u64 gtt_offset;
865 u32 read_domains;
866 u32 write_domain;
867 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
868 u32 tiling:2;
869 u32 dirty:1;
870 u32 purgeable:1;
871 u32 userptr:1;
872 s32 engine:4;
873 u32 cache_level:3;
874 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
875 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
876 struct i915_address_space *active_vm[I915_NUM_ENGINES];
877};
878
7faf1ab2
DV
879enum i915_cache_level {
880 I915_CACHE_NONE = 0,
350ec881
CW
881 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
882 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
883 caches, eg sampler/render caches, and the
884 large Last-Level-Cache. LLC is coherent with
885 the CPU, but L3 is only visible to the GPU. */
651d794f 886 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
887};
888
e59ec13d
MK
889struct i915_ctx_hang_stats {
890 /* This context had batch pending when hang was declared */
891 unsigned batch_pending;
892
893 /* This context had batch active when hang was declared */
894 unsigned batch_active;
be62acb4
MK
895
896 /* Time when this context was last blamed for a GPU reset */
897 unsigned long guilty_ts;
898
676fa572
CW
899 /* If the contexts causes a second GPU hang within this time,
900 * it is permanently banned from submitting any more work.
901 */
902 unsigned long ban_period_seconds;
903
be62acb4
MK
904 /* This context is banned to submit more work */
905 bool banned;
e59ec13d 906};
40521054
BW
907
908/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 909#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 910
31b7a88d 911/**
e2efd130 912 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
913 * @ref: reference count.
914 * @user_handle: userspace tracking identity for this context.
915 * @remap_slice: l3 row remapping information.
b1b38278
DW
916 * @flags: context specific flags:
917 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
918 * @file_priv: filp associated with this context (NULL for global default
919 * context).
920 * @hang_stats: information about the role of this context in possible GPU
921 * hangs.
7df113e4 922 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
923 * @legacy_hw_ctx: render context backing object and whether it is correctly
924 * initialized (legacy ring submission mechanism only).
925 * @link: link in the global list of contexts.
926 *
927 * Contexts are memory images used by the hardware to store copies of their
928 * internal state.
929 */
e2efd130 930struct i915_gem_context {
dce3271b 931 struct kref ref;
9ea4feec 932 struct drm_i915_private *i915;
40521054 933 struct drm_i915_file_private *file_priv;
ae6c4806 934 struct i915_hw_ppgtt *ppgtt;
c84455b4 935 struct pid *pid;
a33afea5 936
8d59bc6a
CW
937 struct i915_ctx_hang_stats hang_stats;
938
8d59bc6a 939 unsigned long flags;
bc3d6744
CW
940#define CONTEXT_NO_ZEROMAP BIT(0)
941#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
942
943 /* Unique identifier for this context, used by the hw for tracking */
944 unsigned int hw_id;
8d59bc6a 945 u32 user_handle;
5d1808ec 946
0cb26a8e
CW
947 u32 ggtt_alignment;
948
9021ad03 949 struct intel_context {
bf3783e5 950 struct i915_vma *state;
7e37f889 951 struct intel_ring *ring;
82352e90 952 uint32_t *lrc_reg_state;
8d59bc6a
CW
953 u64 lrc_desc;
954 int pin_count;
24f1d3cc 955 bool initialised;
666796da 956 } engine[I915_NUM_ENGINES];
bcd794c2 957 u32 ring_size;
c01fc532 958 u32 desc_template;
3c7ba635 959 struct atomic_notifier_head status_notifier;
80a9a8db 960 bool execlists_force_single_submission;
c9e003af 961
a33afea5 962 struct list_head link;
8d59bc6a
CW
963
964 u8 remap_slice;
50e046b6 965 bool closed:1;
40521054
BW
966};
967
a4001f1b
PZ
968enum fb_op_origin {
969 ORIGIN_GTT,
970 ORIGIN_CPU,
971 ORIGIN_CS,
972 ORIGIN_FLIP,
74b4ea1e 973 ORIGIN_DIRTYFB,
a4001f1b
PZ
974};
975
ab34a7e8 976struct intel_fbc {
25ad93fd
PZ
977 /* This is always the inner lock when overlapping with struct_mutex and
978 * it's the outer lock when overlapping with stolen_lock. */
979 struct mutex lock;
5e59f717 980 unsigned threshold;
dbef0f15
PZ
981 unsigned int possible_framebuffer_bits;
982 unsigned int busy_bits;
010cf73d 983 unsigned int visible_pipes_mask;
e35fef21 984 struct intel_crtc *crtc;
5c3fe8b0 985
c4213885 986 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
987 struct drm_mm_node *compressed_llb;
988
da46f936
RV
989 bool false_color;
990
d029bcad 991 bool enabled;
0e631adc 992 bool active;
9adccc60 993
61a585d6
PZ
994 bool underrun_detected;
995 struct work_struct underrun_work;
996
aaf78d27
PZ
997 struct intel_fbc_state_cache {
998 struct {
999 unsigned int mode_flags;
1000 uint32_t hsw_bdw_pixel_rate;
1001 } crtc;
1002
1003 struct {
1004 unsigned int rotation;
1005 int src_w;
1006 int src_h;
1007 bool visible;
1008 } plane;
1009
1010 struct {
1011 u64 ilk_ggtt_offset;
aaf78d27
PZ
1012 uint32_t pixel_format;
1013 unsigned int stride;
1014 int fence_reg;
1015 unsigned int tiling_mode;
1016 } fb;
1017 } state_cache;
1018
b183b3f1
PZ
1019 struct intel_fbc_reg_params {
1020 struct {
1021 enum pipe pipe;
1022 enum plane plane;
1023 unsigned int fence_y_offset;
1024 } crtc;
1025
1026 struct {
1027 u64 ggtt_offset;
b183b3f1
PZ
1028 uint32_t pixel_format;
1029 unsigned int stride;
1030 int fence_reg;
1031 } fb;
1032
1033 int cfb_size;
1034 } params;
1035
5c3fe8b0 1036 struct intel_fbc_work {
128d7356 1037 bool scheduled;
ca18d51d 1038 u32 scheduled_vblank;
128d7356 1039 struct work_struct work;
128d7356 1040 } work;
5c3fe8b0 1041
bf6189c6 1042 const char *no_fbc_reason;
b5e50c3f
JB
1043};
1044
96178eeb
VK
1045/**
1046 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1047 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1048 * parsing for same resolution.
1049 */
1050enum drrs_refresh_rate_type {
1051 DRRS_HIGH_RR,
1052 DRRS_LOW_RR,
1053 DRRS_MAX_RR, /* RR count */
1054};
1055
1056enum drrs_support_type {
1057 DRRS_NOT_SUPPORTED = 0,
1058 STATIC_DRRS_SUPPORT = 1,
1059 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1060};
1061
2807cf69 1062struct intel_dp;
96178eeb
VK
1063struct i915_drrs {
1064 struct mutex mutex;
1065 struct delayed_work work;
1066 struct intel_dp *dp;
1067 unsigned busy_frontbuffer_bits;
1068 enum drrs_refresh_rate_type refresh_rate_type;
1069 enum drrs_support_type type;
1070};
1071
a031d709 1072struct i915_psr {
f0355c4a 1073 struct mutex lock;
a031d709
RV
1074 bool sink_support;
1075 bool source_ok;
2807cf69 1076 struct intel_dp *enabled;
7c8f8a70
RV
1077 bool active;
1078 struct delayed_work work;
9ca15301 1079 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1080 bool psr2_support;
1081 bool aux_frame_sync;
60e5ffe3 1082 bool link_standby;
3f51e471 1083};
5c3fe8b0 1084
3bad0781 1085enum intel_pch {
f0350830 1086 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1087 PCH_IBX, /* Ibexpeak PCH */
1088 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1089 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1090 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1091 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1092 PCH_NOP,
3bad0781
ZW
1093};
1094
988d6ee8
PZ
1095enum intel_sbi_destination {
1096 SBI_ICLK,
1097 SBI_MPHY,
1098};
1099
b690e96c 1100#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1101#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1102#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1103#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1104#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1105#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1106
8be48d92 1107struct intel_fbdev;
1630fe75 1108struct intel_fbc_work;
38651674 1109
c2b9152f
DV
1110struct intel_gmbus {
1111 struct i2c_adapter adapter;
3e4d44e0 1112#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1113 u32 force_bit;
c2b9152f 1114 u32 reg0;
f0f59a00 1115 i915_reg_t gpio_reg;
c167a6fc 1116 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1117 struct drm_i915_private *dev_priv;
1118};
1119
f4c956ad 1120struct i915_suspend_saved_registers {
e948e994 1121 u32 saveDSPARB;
ba8bbcf6 1122 u32 saveFBC_CONTROL;
1f84e550 1123 u32 saveCACHE_MODE_0;
1f84e550 1124 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1125 u32 saveSWF0[16];
1126 u32 saveSWF1[16];
85fa792b 1127 u32 saveSWF3[3];
4b9de737 1128 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1129 u32 savePCH_PORT_HOTPLUG;
9f49c376 1130 u16 saveGCDGMBUS;
f4c956ad 1131};
c85aa885 1132
ddeea5b0
ID
1133struct vlv_s0ix_state {
1134 /* GAM */
1135 u32 wr_watermark;
1136 u32 gfx_prio_ctrl;
1137 u32 arb_mode;
1138 u32 gfx_pend_tlb0;
1139 u32 gfx_pend_tlb1;
1140 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1141 u32 media_max_req_count;
1142 u32 gfx_max_req_count;
1143 u32 render_hwsp;
1144 u32 ecochk;
1145 u32 bsd_hwsp;
1146 u32 blt_hwsp;
1147 u32 tlb_rd_addr;
1148
1149 /* MBC */
1150 u32 g3dctl;
1151 u32 gsckgctl;
1152 u32 mbctl;
1153
1154 /* GCP */
1155 u32 ucgctl1;
1156 u32 ucgctl3;
1157 u32 rcgctl1;
1158 u32 rcgctl2;
1159 u32 rstctl;
1160 u32 misccpctl;
1161
1162 /* GPM */
1163 u32 gfxpause;
1164 u32 rpdeuhwtc;
1165 u32 rpdeuc;
1166 u32 ecobus;
1167 u32 pwrdwnupctl;
1168 u32 rp_down_timeout;
1169 u32 rp_deucsw;
1170 u32 rcubmabdtmr;
1171 u32 rcedata;
1172 u32 spare2gh;
1173
1174 /* Display 1 CZ domain */
1175 u32 gt_imr;
1176 u32 gt_ier;
1177 u32 pm_imr;
1178 u32 pm_ier;
1179 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1180
1181 /* GT SA CZ domain */
1182 u32 tilectl;
1183 u32 gt_fifoctl;
1184 u32 gtlc_wake_ctrl;
1185 u32 gtlc_survive;
1186 u32 pmwgicz;
1187
1188 /* Display 2 CZ domain */
1189 u32 gu_ctl0;
1190 u32 gu_ctl1;
9c25210f 1191 u32 pcbr;
ddeea5b0
ID
1192 u32 clock_gate_dis2;
1193};
1194
bf225f20
CW
1195struct intel_rps_ei {
1196 u32 cz_clock;
1197 u32 render_c0;
1198 u32 media_c0;
31685c25
D
1199};
1200
c85aa885 1201struct intel_gen6_power_mgmt {
d4d70aa5
ID
1202 /*
1203 * work, interrupts_enabled and pm_iir are protected by
1204 * dev_priv->irq_lock
1205 */
c85aa885 1206 struct work_struct work;
d4d70aa5 1207 bool interrupts_enabled;
c85aa885 1208 u32 pm_iir;
59cdb63d 1209
b20e3cfe 1210 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1211 u32 pm_intr_keep;
1212
b39fb297
BW
1213 /* Frequencies are stored in potentially platform dependent multiples.
1214 * In other words, *_freq needs to be multiplied by X to be interesting.
1215 * Soft limits are those which are used for the dynamic reclocking done
1216 * by the driver (raise frequencies under heavy loads, and lower for
1217 * lighter loads). Hard limits are those imposed by the hardware.
1218 *
1219 * A distinction is made for overclocking, which is never enabled by
1220 * default, and is considered to be above the hard limit if it's
1221 * possible at all.
1222 */
1223 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1224 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1225 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1226 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1227 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1228 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1229 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1230 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1231 u8 rp1_freq; /* "less than" RP0 power/freqency */
1232 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1233 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1234
8fb55197
CW
1235 u8 up_threshold; /* Current %busy required to uplock */
1236 u8 down_threshold; /* Current %busy required to downclock */
1237
dd75fdc8
CW
1238 int last_adj;
1239 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1240
8d3afd7d
CW
1241 spinlock_t client_lock;
1242 struct list_head clients;
1243 bool client_boost;
1244
c0951f0c 1245 bool enabled;
54b4f68f 1246 struct delayed_work autoenable_work;
1854d5ca 1247 unsigned boosts;
4fc688ce 1248
bf225f20
CW
1249 /* manual wa residency calculations */
1250 struct intel_rps_ei up_ei, down_ei;
1251
4fc688ce
JB
1252 /*
1253 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1254 * Must be taken after struct_mutex if nested. Note that
1255 * this lock may be held for long periods of time when
1256 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1257 */
1258 struct mutex hw_lock;
c85aa885
DV
1259};
1260
1a240d4d
DV
1261/* defined intel_pm.c */
1262extern spinlock_t mchdev_lock;
1263
c85aa885
DV
1264struct intel_ilk_power_mgmt {
1265 u8 cur_delay;
1266 u8 min_delay;
1267 u8 max_delay;
1268 u8 fmax;
1269 u8 fstart;
1270
1271 u64 last_count1;
1272 unsigned long last_time1;
1273 unsigned long chipset_power;
1274 u64 last_count2;
5ed0bdf2 1275 u64 last_time2;
c85aa885
DV
1276 unsigned long gfx_power;
1277 u8 corr;
1278
1279 int c_m;
1280 int r_t;
1281};
1282
c6cb582e
ID
1283struct drm_i915_private;
1284struct i915_power_well;
1285
1286struct i915_power_well_ops {
1287 /*
1288 * Synchronize the well's hw state to match the current sw state, for
1289 * example enable/disable it based on the current refcount. Called
1290 * during driver init and resume time, possibly after first calling
1291 * the enable/disable handlers.
1292 */
1293 void (*sync_hw)(struct drm_i915_private *dev_priv,
1294 struct i915_power_well *power_well);
1295 /*
1296 * Enable the well and resources that depend on it (for example
1297 * interrupts located on the well). Called after the 0->1 refcount
1298 * transition.
1299 */
1300 void (*enable)(struct drm_i915_private *dev_priv,
1301 struct i915_power_well *power_well);
1302 /*
1303 * Disable the well and resources that depend on it. Called after
1304 * the 1->0 refcount transition.
1305 */
1306 void (*disable)(struct drm_i915_private *dev_priv,
1307 struct i915_power_well *power_well);
1308 /* Returns the hw enabled state. */
1309 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1310 struct i915_power_well *power_well);
1311};
1312
a38911a3
WX
1313/* Power well structure for haswell */
1314struct i915_power_well {
c1ca727f 1315 const char *name;
6f3ef5dd 1316 bool always_on;
a38911a3
WX
1317 /* power well enable/disable usage count */
1318 int count;
bfafe93a
ID
1319 /* cached hw enabled state */
1320 bool hw_enabled;
c1ca727f 1321 unsigned long domains;
77961eb9 1322 unsigned long data;
c6cb582e 1323 const struct i915_power_well_ops *ops;
a38911a3
WX
1324};
1325
83c00f55 1326struct i915_power_domains {
baa70707
ID
1327 /*
1328 * Power wells needed for initialization at driver init and suspend
1329 * time are on. They are kept on until after the first modeset.
1330 */
1331 bool init_power_on;
0d116a29 1332 bool initializing;
c1ca727f 1333 int power_well_count;
baa70707 1334
83c00f55 1335 struct mutex lock;
1da51581 1336 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1337 struct i915_power_well *power_wells;
83c00f55
ID
1338};
1339
35a85ac6 1340#define MAX_L3_SLICES 2
a4da4fa4 1341struct intel_l3_parity {
35a85ac6 1342 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1343 struct work_struct error_work;
35a85ac6 1344 int which_slice;
a4da4fa4
DV
1345};
1346
4b5aed62 1347struct i915_gem_mm {
4b5aed62
DV
1348 /** Memory allocator for GTT stolen memory */
1349 struct drm_mm stolen;
92e97d2f
PZ
1350 /** Protects the usage of the GTT stolen memory allocator. This is
1351 * always the inner lock when overlapping with struct_mutex. */
1352 struct mutex stolen_lock;
1353
4b5aed62
DV
1354 /** List of all objects in gtt_space. Used to restore gtt
1355 * mappings on resume */
1356 struct list_head bound_list;
1357 /**
1358 * List of objects which are not bound to the GTT (thus
1359 * are idle and not used by the GPU) but still have
1360 * (presumably uncached) pages still attached.
1361 */
1362 struct list_head unbound_list;
1363
1364 /** Usable portion of the GTT for GEM */
1365 unsigned long stolen_base; /* limited to low memory (32-bit) */
1366
4b5aed62
DV
1367 /** PPGTT used for aliasing the PPGTT with the GTT */
1368 struct i915_hw_ppgtt *aliasing_ppgtt;
1369
2cfcd32a 1370 struct notifier_block oom_notifier;
e87666b5 1371 struct notifier_block vmap_notifier;
ceabbba5 1372 struct shrinker shrinker;
4b5aed62 1373
4b5aed62
DV
1374 /** LRU list of objects with fence regs on them. */
1375 struct list_head fence_list;
1376
4b5aed62
DV
1377 /**
1378 * Are we in a non-interruptible section of code like
1379 * modesetting?
1380 */
1381 bool interruptible;
1382
bdf1e7e3 1383 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1384 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1385
4b5aed62
DV
1386 /** Bit 6 swizzling required for X tiling */
1387 uint32_t bit_6_swizzle_x;
1388 /** Bit 6 swizzling required for Y tiling */
1389 uint32_t bit_6_swizzle_y;
1390
4b5aed62 1391 /* accounting, useful for userland debugging */
c20e8355 1392 spinlock_t object_stat_lock;
3ef7f228 1393 u64 object_memory;
4b5aed62
DV
1394 u32 object_count;
1395};
1396
edc3d884 1397struct drm_i915_error_state_buf {
0a4cd7c8 1398 struct drm_i915_private *i915;
edc3d884
MK
1399 unsigned bytes;
1400 unsigned size;
1401 int err;
1402 u8 *buf;
1403 loff_t start;
1404 loff_t pos;
1405};
1406
fc16b48b
MK
1407struct i915_error_state_file_priv {
1408 struct drm_device *dev;
1409 struct drm_i915_error_state *error;
1410};
1411
99584db3
DV
1412struct i915_gpu_error {
1413 /* For hangcheck timer */
1414#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1415#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1416 /* Hang gpu twice in this window and your context gets banned */
1417#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1418
737b1506 1419 struct delayed_work hangcheck_work;
99584db3
DV
1420
1421 /* For reset and error_state handling. */
1422 spinlock_t lock;
1423 /* Protected by the above dev->gpu_error.lock. */
1424 struct drm_i915_error_state *first_error;
094f9a54
CW
1425
1426 unsigned long missed_irq_rings;
1427
1f83fee0 1428 /**
2ac0f450 1429 * State variable controlling the reset flow and count
1f83fee0 1430 *
2ac0f450 1431 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1432 *
1433 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1434 * meaning that any waiters holding onto the struct_mutex should
1435 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1436 *
1437 * If reset is not completed succesfully, the I915_WEDGE bit is
1438 * set meaning that hardware is terminally sour and there is no
1439 * recovery. All waiters on the reset_queue will be woken when
1440 * that happens.
1441 *
1442 * This counter is used by the wait_seqno code to notice that reset
1443 * event happened and it needs to restart the entire ioctl (since most
1444 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1445 *
1446 * This is important for lock-free wait paths, where no contended lock
1447 * naturally enforces the correct ordering between the bail-out of the
1448 * waiter and the gpu reset work code.
1f83fee0 1449 */
8af29b0c 1450 unsigned long reset_count;
1f83fee0 1451
8af29b0c
CW
1452 unsigned long flags;
1453#define I915_RESET_IN_PROGRESS 0
1454#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1455
1f15b76f
CW
1456 /**
1457 * Waitqueue to signal when a hang is detected. Used to for waiters
1458 * to release the struct_mutex for the reset to procede.
1459 */
1460 wait_queue_head_t wait_queue;
1461
1f83fee0
DV
1462 /**
1463 * Waitqueue to signal when the reset has completed. Used by clients
1464 * that wait for dev_priv->mm.wedged to settle.
1465 */
1466 wait_queue_head_t reset_queue;
33196ded 1467
094f9a54 1468 /* For missed irq/seqno simulation. */
688e6c72 1469 unsigned long test_irq_rings;
99584db3
DV
1470};
1471
b8efb17b
ZR
1472enum modeset_restore {
1473 MODESET_ON_LID_OPEN,
1474 MODESET_DONE,
1475 MODESET_SUSPENDED,
1476};
1477
500ea70d
RV
1478#define DP_AUX_A 0x40
1479#define DP_AUX_B 0x10
1480#define DP_AUX_C 0x20
1481#define DP_AUX_D 0x30
1482
11c1b657
XZ
1483#define DDC_PIN_B 0x05
1484#define DDC_PIN_C 0x04
1485#define DDC_PIN_D 0x06
1486
6acab15a 1487struct ddi_vbt_port_info {
ce4dd49e
DL
1488 /*
1489 * This is an index in the HDMI/DVI DDI buffer translation table.
1490 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1491 * populate this field.
1492 */
1493#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1494 uint8_t hdmi_level_shift;
311a2094
PZ
1495
1496 uint8_t supports_dvi:1;
1497 uint8_t supports_hdmi:1;
1498 uint8_t supports_dp:1;
500ea70d
RV
1499
1500 uint8_t alternate_aux_channel;
11c1b657 1501 uint8_t alternate_ddc_pin;
75067dde
AK
1502
1503 uint8_t dp_boost_level;
1504 uint8_t hdmi_boost_level;
6acab15a
PZ
1505};
1506
bfd7ebda
RV
1507enum psr_lines_to_wait {
1508 PSR_0_LINES_TO_WAIT = 0,
1509 PSR_1_LINE_TO_WAIT,
1510 PSR_4_LINES_TO_WAIT,
1511 PSR_8_LINES_TO_WAIT
83a7280e
PB
1512};
1513
41aa3448
RV
1514struct intel_vbt_data {
1515 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1516 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1517
1518 /* Feature bits */
1519 unsigned int int_tv_support:1;
1520 unsigned int lvds_dither:1;
1521 unsigned int lvds_vbt:1;
1522 unsigned int int_crt_support:1;
1523 unsigned int lvds_use_ssc:1;
1524 unsigned int display_clock_mode:1;
1525 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1526 unsigned int panel_type:4;
41aa3448
RV
1527 int lvds_ssc_freq;
1528 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1529
83a7280e
PB
1530 enum drrs_support_type drrs_type;
1531
6aa23e65
JN
1532 struct {
1533 int rate;
1534 int lanes;
1535 int preemphasis;
1536 int vswing;
06411f08 1537 bool low_vswing;
6aa23e65
JN
1538 bool initialized;
1539 bool support;
1540 int bpp;
1541 struct edp_power_seq pps;
1542 } edp;
41aa3448 1543
bfd7ebda
RV
1544 struct {
1545 bool full_link;
1546 bool require_aux_wakeup;
1547 int idle_frames;
1548 enum psr_lines_to_wait lines_to_wait;
1549 int tp1_wakeup_time;
1550 int tp2_tp3_wakeup_time;
1551 } psr;
1552
f00076d2
JN
1553 struct {
1554 u16 pwm_freq_hz;
39fbc9c8 1555 bool present;
f00076d2 1556 bool active_low_pwm;
1de6068e 1557 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1558 enum intel_backlight_type type;
f00076d2
JN
1559 } backlight;
1560
d17c5443
SK
1561 /* MIPI DSI */
1562 struct {
1563 u16 panel_id;
d3b542fc
SK
1564 struct mipi_config *config;
1565 struct mipi_pps_data *pps;
1566 u8 seq_version;
1567 u32 size;
1568 u8 *data;
8d3ed2f3 1569 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1570 } dsi;
1571
41aa3448
RV
1572 int crt_ddc_pin;
1573
1574 int child_dev_num;
768f69c9 1575 union child_device_config *child_dev;
6acab15a
PZ
1576
1577 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1578 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1579};
1580
77c122bc
VS
1581enum intel_ddb_partitioning {
1582 INTEL_DDB_PART_1_2,
1583 INTEL_DDB_PART_5_6, /* IVB+ */
1584};
1585
1fd527cc
VS
1586struct intel_wm_level {
1587 bool enable;
1588 uint32_t pri_val;
1589 uint32_t spr_val;
1590 uint32_t cur_val;
1591 uint32_t fbc_val;
1592};
1593
820c1980 1594struct ilk_wm_values {
609cedef
VS
1595 uint32_t wm_pipe[3];
1596 uint32_t wm_lp[3];
1597 uint32_t wm_lp_spr[3];
1598 uint32_t wm_linetime[3];
1599 bool enable_fbc_wm;
1600 enum intel_ddb_partitioning partitioning;
1601};
1602
262cd2e1
VS
1603struct vlv_pipe_wm {
1604 uint16_t primary;
1605 uint16_t sprite[2];
1606 uint8_t cursor;
1607};
ae80152d 1608
262cd2e1
VS
1609struct vlv_sr_wm {
1610 uint16_t plane;
1611 uint8_t cursor;
1612};
ae80152d 1613
262cd2e1
VS
1614struct vlv_wm_values {
1615 struct vlv_pipe_wm pipe[3];
1616 struct vlv_sr_wm sr;
0018fda1
VS
1617 struct {
1618 uint8_t cursor;
1619 uint8_t sprite[2];
1620 uint8_t primary;
1621 } ddl[3];
6eb1a681
VS
1622 uint8_t level;
1623 bool cxsr;
0018fda1
VS
1624};
1625
c193924e 1626struct skl_ddb_entry {
16160e3d 1627 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1628};
1629
1630static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1631{
16160e3d 1632 return entry->end - entry->start;
c193924e
DL
1633}
1634
08db6652
DL
1635static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1636 const struct skl_ddb_entry *e2)
1637{
1638 if (e1->start == e2->start && e1->end == e2->end)
1639 return true;
1640
1641 return false;
1642}
1643
c193924e 1644struct skl_ddb_allocation {
2cd601c6 1645 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1646 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1647};
1648
2ac96d2a 1649struct skl_wm_values {
2b4b9f35 1650 unsigned dirty_pipes;
c193924e 1651 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1652};
1653
1654struct skl_wm_level {
a62163e9
L
1655 bool plane_en;
1656 uint16_t plane_res_b;
1657 uint8_t plane_res_l;
2ac96d2a
PB
1658};
1659
c67a470b 1660/*
765dab67
PZ
1661 * This struct helps tracking the state needed for runtime PM, which puts the
1662 * device in PCI D3 state. Notice that when this happens, nothing on the
1663 * graphics device works, even register access, so we don't get interrupts nor
1664 * anything else.
c67a470b 1665 *
765dab67
PZ
1666 * Every piece of our code that needs to actually touch the hardware needs to
1667 * either call intel_runtime_pm_get or call intel_display_power_get with the
1668 * appropriate power domain.
a8a8bd54 1669 *
765dab67
PZ
1670 * Our driver uses the autosuspend delay feature, which means we'll only really
1671 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1672 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1673 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1674 *
1675 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1676 * goes back to false exactly before we reenable the IRQs. We use this variable
1677 * to check if someone is trying to enable/disable IRQs while they're supposed
1678 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1679 * case it happens.
c67a470b 1680 *
765dab67 1681 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1682 */
5d584b2e 1683struct i915_runtime_pm {
1f814dac 1684 atomic_t wakeref_count;
2b19efeb 1685 atomic_t atomic_seq;
5d584b2e 1686 bool suspended;
2aeb7d3a 1687 bool irqs_enabled;
c67a470b
PZ
1688};
1689
926321d5
DV
1690enum intel_pipe_crc_source {
1691 INTEL_PIPE_CRC_SOURCE_NONE,
1692 INTEL_PIPE_CRC_SOURCE_PLANE1,
1693 INTEL_PIPE_CRC_SOURCE_PLANE2,
1694 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1695 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1696 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1697 INTEL_PIPE_CRC_SOURCE_TV,
1698 INTEL_PIPE_CRC_SOURCE_DP_B,
1699 INTEL_PIPE_CRC_SOURCE_DP_C,
1700 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1701 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1702 INTEL_PIPE_CRC_SOURCE_MAX,
1703};
1704
8bf1e9f1 1705struct intel_pipe_crc_entry {
ac2300d4 1706 uint32_t frame;
8bf1e9f1
SH
1707 uint32_t crc[5];
1708};
1709
b2c88f5b 1710#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1711struct intel_pipe_crc {
d538bbdf
DL
1712 spinlock_t lock;
1713 bool opened; /* exclusive access to the result file */
e5f75aca 1714 struct intel_pipe_crc_entry *entries;
926321d5 1715 enum intel_pipe_crc_source source;
d538bbdf 1716 int head, tail;
07144428 1717 wait_queue_head_t wq;
8bf1e9f1
SH
1718};
1719
f99d7069 1720struct i915_frontbuffer_tracking {
b5add959 1721 spinlock_t lock;
f99d7069
DV
1722
1723 /*
1724 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1725 * scheduled flips.
1726 */
1727 unsigned busy_bits;
1728 unsigned flip_bits;
1729};
1730
7225342a 1731struct i915_wa_reg {
f0f59a00 1732 i915_reg_t addr;
7225342a
MK
1733 u32 value;
1734 /* bitmask representing WA bits */
1735 u32 mask;
1736};
1737
33136b06
AS
1738/*
1739 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1740 * allowing it for RCS as we don't foresee any requirement of having
1741 * a whitelist for other engines. When it is really required for
1742 * other engines then the limit need to be increased.
1743 */
1744#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1745
1746struct i915_workarounds {
1747 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1748 u32 count;
666796da 1749 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1750};
1751
cf9d2890
YZ
1752struct i915_virtual_gpu {
1753 bool active;
1754};
1755
aa363136
MR
1756/* used in computing the new watermarks state */
1757struct intel_wm_config {
1758 unsigned int num_pipes_active;
1759 bool sprites_enabled;
1760 bool sprites_scaled;
1761};
1762
77fec556 1763struct drm_i915_private {
8f460e2c
CW
1764 struct drm_device drm;
1765
efab6d8d 1766 struct kmem_cache *objects;
e20d2ab7 1767 struct kmem_cache *vmas;
efab6d8d 1768 struct kmem_cache *requests;
f4c956ad 1769
5c969aa7 1770 const struct intel_device_info info;
f4c956ad
DV
1771
1772 int relative_constants_mode;
1773
1774 void __iomem *regs;
1775
907b28c5 1776 struct intel_uncore uncore;
f4c956ad 1777
cf9d2890
YZ
1778 struct i915_virtual_gpu vgpu;
1779
feddf6e8 1780 struct intel_gvt *gvt;
0ad35fed 1781
33a732f4
AD
1782 struct intel_guc guc;
1783
eb805623
DV
1784 struct intel_csr csr;
1785
5ea6e5e3 1786 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1787
f4c956ad
DV
1788 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1789 * controller on different i2c buses. */
1790 struct mutex gmbus_mutex;
1791
1792 /**
1793 * Base address of the gmbus and gpio block.
1794 */
1795 uint32_t gpio_mmio_base;
1796
b6fdd0f2
SS
1797 /* MMIO base address for MIPI regs */
1798 uint32_t mipi_mmio_base;
1799
443a389f
VS
1800 uint32_t psr_mmio_base;
1801
44cb734c
ID
1802 uint32_t pps_mmio_base;
1803
28c70f16
DV
1804 wait_queue_head_t gmbus_wait_queue;
1805
f4c956ad 1806 struct pci_dev *bridge_dev;
0ca5fa3a 1807 struct i915_gem_context *kernel_context;
3b3f1650 1808 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1809 struct i915_vma *semaphore;
ddf07be7 1810 u32 next_seqno;
f4c956ad 1811
ba8286fa 1812 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1813 struct resource mch_res;
1814
f4c956ad
DV
1815 /* protects the irq masks */
1816 spinlock_t irq_lock;
1817
84c33a64
SG
1818 /* protects the mmio flip data */
1819 spinlock_t mmio_flip_lock;
1820
f8b79e58
ID
1821 bool display_irqs_enabled;
1822
9ee32fea
DV
1823 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1824 struct pm_qos_request pm_qos;
1825
a580516d
VS
1826 /* Sideband mailbox protection */
1827 struct mutex sb_lock;
f4c956ad
DV
1828
1829 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1830 union {
1831 u32 irq_mask;
1832 u32 de_irq_mask[I915_MAX_PIPES];
1833 };
f4c956ad 1834 u32 gt_irq_mask;
605cd25b 1835 u32 pm_irq_mask;
a6706b45 1836 u32 pm_rps_events;
91d181dd 1837 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1838
5fcece80 1839 struct i915_hotplug hotplug;
ab34a7e8 1840 struct intel_fbc fbc;
439d7ac0 1841 struct i915_drrs drrs;
f4c956ad 1842 struct intel_opregion opregion;
41aa3448 1843 struct intel_vbt_data vbt;
f4c956ad 1844
d9ceb816
JB
1845 bool preserve_bios_swizzle;
1846
f4c956ad
DV
1847 /* overlay */
1848 struct intel_overlay *overlay;
f4c956ad 1849
58c68779 1850 /* backlight registers and fields in struct intel_panel */
07f11d49 1851 struct mutex backlight_lock;
31ad8ec6 1852
f4c956ad 1853 /* LVDS info */
f4c956ad
DV
1854 bool no_aux_handshake;
1855
e39b999a
VS
1856 /* protects panel power sequencer state */
1857 struct mutex pps_mutex;
1858
f4c956ad 1859 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1860 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1861
1862 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1863 unsigned int skl_preferred_vco_freq;
1a617b77 1864 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1865 unsigned int max_dotclk_freq;
e7dc33f3 1866 unsigned int rawclk_freq;
6bcda4f0 1867 unsigned int hpll_freq;
bfa7df01 1868 unsigned int czclk_freq;
f4c956ad 1869
63911d72 1870 struct {
709e05c3 1871 unsigned int vco, ref;
63911d72
VS
1872 } cdclk_pll;
1873
645416f5
DV
1874 /**
1875 * wq - Driver workqueue for GEM.
1876 *
1877 * NOTE: Work items scheduled here are not allowed to grab any modeset
1878 * locks, for otherwise the flushing done in the pageflip code will
1879 * result in deadlocks.
1880 */
f4c956ad
DV
1881 struct workqueue_struct *wq;
1882
1883 /* Display functions */
1884 struct drm_i915_display_funcs display;
1885
1886 /* PCH chipset type */
1887 enum intel_pch pch_type;
17a303ec 1888 unsigned short pch_id;
f4c956ad
DV
1889
1890 unsigned long quirks;
1891
b8efb17b
ZR
1892 enum modeset_restore modeset_restore;
1893 struct mutex modeset_restore_lock;
e2c8b870 1894 struct drm_atomic_state *modeset_restore_state;
73974893 1895 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1896
a7bbbd63 1897 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1898 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1899
4b5aed62 1900 struct i915_gem_mm mm;
ad46cb53
CW
1901 DECLARE_HASHTABLE(mm_structs, 7);
1902 struct mutex mm_lock;
8781342d 1903
5d1808ec
CW
1904 /* The hw wants to have a stable context identifier for the lifetime
1905 * of the context (for OA, PASID, faults, etc). This is limited
1906 * in execlists to 21 bits.
1907 */
1908 struct ida context_hw_ida;
1909#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1910
8781342d
DV
1911 /* Kernel Modesetting */
1912
76c4ac04
DL
1913 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1914 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1915 wait_queue_head_t pending_flip_queue;
1916
c4597872
DV
1917#ifdef CONFIG_DEBUG_FS
1918 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1919#endif
1920
565602d7 1921 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1922 int num_shared_dpll;
1923 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1924 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1925
fbf6d879
ML
1926 /*
1927 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1928 * Must be global rather than per dpll, because on some platforms
1929 * plls share registers.
1930 */
1931 struct mutex dpll_lock;
1932
565602d7
ML
1933 unsigned int active_crtcs;
1934 unsigned int min_pixclk[I915_MAX_PIPES];
1935
e4607fcf 1936 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1937
7225342a 1938 struct i915_workarounds workarounds;
888b5995 1939
f99d7069
DV
1940 struct i915_frontbuffer_tracking fb_tracking;
1941
652c393a 1942 u16 orig_clock;
f97108d1 1943
c4804411 1944 bool mchbar_need_disable;
f97108d1 1945
a4da4fa4
DV
1946 struct intel_l3_parity l3_parity;
1947
59124506 1948 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1949 u32 edram_cap;
59124506 1950
c6a828d3 1951 /* gen6+ rps state */
c85aa885 1952 struct intel_gen6_power_mgmt rps;
c6a828d3 1953
20e4d407
DV
1954 /* ilk-only ips/rps state. Everything in here is protected by the global
1955 * mchdev_lock in intel_pm.c */
c85aa885 1956 struct intel_ilk_power_mgmt ips;
b5e50c3f 1957
83c00f55 1958 struct i915_power_domains power_domains;
a38911a3 1959
a031d709 1960 struct i915_psr psr;
3f51e471 1961
99584db3 1962 struct i915_gpu_error gpu_error;
ae681d96 1963
c9cddffc
JB
1964 struct drm_i915_gem_object *vlv_pctx;
1965
0695726e 1966#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1967 /* list of fbdev register on this device */
1968 struct intel_fbdev *fbdev;
82e3b8c1 1969 struct work_struct fbdev_suspend_work;
4520f53a 1970#endif
e953fd7b
CW
1971
1972 struct drm_property *broadcast_rgb_property;
3f43c48d 1973 struct drm_property *force_audio_property;
e3689190 1974
58fddc28 1975 /* hda/i915 audio component */
51e1d83c 1976 struct i915_audio_component *audio_component;
58fddc28 1977 bool audio_component_registered;
4a21ef7d
LY
1978 /**
1979 * av_mutex - mutex for audio/video sync
1980 *
1981 */
1982 struct mutex av_mutex;
58fddc28 1983
254f965c 1984 uint32_t hw_context_size;
a33afea5 1985 struct list_head context_list;
f4c956ad 1986
3e68320e 1987 u32 fdi_rx_config;
68d18ad7 1988
c231775c 1989 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1990 u32 chv_phy_control;
c231775c
VS
1991 /*
1992 * Shadows for CHV DPLL_MD regs to keep the state
1993 * checker somewhat working in the presence hardware
1994 * crappiness (can't read out DPLL_MD for pipes B & C).
1995 */
1996 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1997 u32 bxt_phy_grc;
70722468 1998
842f1c8b 1999 u32 suspend_count;
bc87229f 2000 bool suspended_to_idle;
f4c956ad 2001 struct i915_suspend_saved_registers regfile;
ddeea5b0 2002 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2003
656d1b89 2004 enum {
16dcdc4e
PZ
2005 I915_SAGV_UNKNOWN = 0,
2006 I915_SAGV_DISABLED,
2007 I915_SAGV_ENABLED,
2008 I915_SAGV_NOT_CONTROLLED
2009 } sagv_status;
656d1b89 2010
53615a5e
VS
2011 struct {
2012 /*
2013 * Raw watermark latency values:
2014 * in 0.1us units for WM0,
2015 * in 0.5us units for WM1+.
2016 */
2017 /* primary */
2018 uint16_t pri_latency[5];
2019 /* sprite */
2020 uint16_t spr_latency[5];
2021 /* cursor */
2022 uint16_t cur_latency[5];
2af30a5c
PB
2023 /*
2024 * Raw watermark memory latency values
2025 * for SKL for all 8 levels
2026 * in 1us units.
2027 */
2028 uint16_t skl_latency[8];
609cedef 2029
2d41c0b5
PB
2030 /*
2031 * The skl_wm_values structure is a bit too big for stack
2032 * allocation, so we keep the staging struct where we store
2033 * intermediate results here instead.
2034 */
2035 struct skl_wm_values skl_results;
2036
609cedef 2037 /* current hardware state */
2d41c0b5
PB
2038 union {
2039 struct ilk_wm_values hw;
2040 struct skl_wm_values skl_hw;
0018fda1 2041 struct vlv_wm_values vlv;
2d41c0b5 2042 };
58590c14
VS
2043
2044 uint8_t max_level;
ed4a6a7c
MR
2045
2046 /*
2047 * Should be held around atomic WM register writing; also
2048 * protects * intel_crtc->wm.active and
2049 * cstate->wm.need_postvbl_update.
2050 */
2051 struct mutex wm_mutex;
279e99d7
MR
2052
2053 /*
2054 * Set during HW readout of watermarks/DDB. Some platforms
2055 * need to know when we're still using BIOS-provided values
2056 * (which we don't fully trust).
2057 */
2058 bool distrust_bios_wm;
53615a5e
VS
2059 } wm;
2060
8a187455
PZ
2061 struct i915_runtime_pm pm;
2062
a83014d3
OM
2063 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2064 struct {
821ed7df 2065 void (*resume)(struct drm_i915_private *);
117897f4 2066 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2067
2068 /**
2069 * Is the GPU currently considered idle, or busy executing
2070 * userspace requests? Whilst idle, we allow runtime power
2071 * management to power down the hardware and display clocks.
2072 * In order to reduce the effect on performance, there
2073 * is a slight delay before we do so.
2074 */
2075 unsigned int active_engines;
2076 bool awake;
2077
2078 /**
2079 * We leave the user IRQ off as much as possible,
2080 * but this means that requests will finish and never
2081 * be retired once the system goes idle. Set a timer to
2082 * fire periodically while the ring is running. When it
2083 * fires, go retire requests.
2084 */
2085 struct delayed_work retire_work;
2086
2087 /**
2088 * When we detect an idle GPU, we want to turn on
2089 * powersaving features. So once we see that there
2090 * are no more requests outstanding and no more
2091 * arrive within a small period of time, we fire
2092 * off the idle_work.
2093 */
2094 struct delayed_work idle_work;
a83014d3
OM
2095 } gt;
2096
3be60de9
VS
2097 /* perform PHY state sanity checks? */
2098 bool chv_phy_assert[2];
2099
f9318941
PD
2100 /* Used to save the pipe-to-encoder mapping for audio */
2101 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2102
bdf1e7e3
DV
2103 /*
2104 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2105 * will be rejected. Instead look for a better place.
2106 */
77fec556 2107};
1da177e4 2108
2c1792a1
CW
2109static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2110{
091387c1 2111 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2112}
2113
c49d13ee 2114static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2115{
c49d13ee 2116 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2117}
2118
33a732f4
AD
2119static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2120{
2121 return container_of(guc, struct drm_i915_private, guc);
2122}
2123
b4ac5afc 2124/* Simple iterator over all initialised engines */
3b3f1650
AG
2125#define for_each_engine(engine__, dev_priv__, id__) \
2126 for ((id__) = 0; \
2127 (id__) < I915_NUM_ENGINES; \
2128 (id__)++) \
2129 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2130
bafb0fce
CW
2131#define __mask_next_bit(mask) ({ \
2132 int __idx = ffs(mask) - 1; \
2133 mask &= ~BIT(__idx); \
2134 __idx; \
2135})
2136
c3232b18 2137/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2138#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2139 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2140 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2141
b1d7e4b4
WF
2142enum hdmi_force_audio {
2143 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2144 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2145 HDMI_AUDIO_AUTO, /* trust EDID */
2146 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2147};
2148
190d6cd5 2149#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2150
37e680a1 2151struct drm_i915_gem_object_ops {
de472664
CW
2152 unsigned int flags;
2153#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2154
37e680a1
CW
2155 /* Interface between the GEM object and its backing storage.
2156 * get_pages() is called once prior to the use of the associated set
2157 * of pages before to binding them into the GTT, and put_pages() is
2158 * called after we no longer need them. As we expect there to be
2159 * associated cost with migrating pages between the backing storage
2160 * and making them available for the GPU (e.g. clflush), we may hold
2161 * onto the pages after they are no longer referenced by the GPU
2162 * in case they may be used again shortly (for example migrating the
2163 * pages to a different memory domain within the GTT). put_pages()
2164 * will therefore most likely be called when the object itself is
2165 * being released or under memory pressure (where we attempt to
2166 * reap pages for the shrinker).
2167 */
2168 int (*get_pages)(struct drm_i915_gem_object *);
2169 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2170
5cc9ed4b
CW
2171 int (*dmabuf_export)(struct drm_i915_gem_object *);
2172 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2173};
2174
a071fa00
DV
2175/*
2176 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2177 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2178 * doesn't mean that the hw necessarily already scans it out, but that any
2179 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2180 *
2181 * We have one bit per pipe and per scanout plane type.
2182 */
d1b9d039
SAK
2183#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2184#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2185#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2186 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2187#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2188 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2189#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2190 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2191#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2192 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2193#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2194 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2195
673a394b 2196struct drm_i915_gem_object {
c397b908 2197 struct drm_gem_object base;
673a394b 2198
37e680a1
CW
2199 const struct drm_i915_gem_object_ops *ops;
2200
2f633156
BW
2201 /** List of VMAs backed by this object */
2202 struct list_head vma_list;
2203
c1ad11fc
CW
2204 /** Stolen memory for this object, instead of being backed by shmem. */
2205 struct drm_mm_node *stolen;
35c20a60 2206 struct list_head global_list;
673a394b 2207
b25cb2f8
BW
2208 /** Used in execbuf to temporarily hold a ref */
2209 struct list_head obj_exec_link;
673a394b 2210
8d9d5744 2211 struct list_head batch_pool_link;
493018dc 2212
573adb39 2213 unsigned long flags;
673a394b 2214 /**
65ce3027
CW
2215 * This is set if the object is on the active lists (has pending
2216 * rendering and so a non-zero seqno), and is not set if it i s on
2217 * inactive (ready to be unbound) list.
673a394b 2218 */
573adb39
CW
2219#define I915_BO_ACTIVE_SHIFT 0
2220#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2221#define __I915_BO_ACTIVE(bo) \
2222 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2223
2224 /**
2225 * This is set if the object has been written to since last bound
2226 * to the GTT
2227 */
0206e353 2228 unsigned int dirty:1;
778c3544 2229
778c3544
DV
2230 /**
2231 * Advice: are the backing pages purgeable?
2232 */
0206e353 2233 unsigned int madv:2;
778c3544 2234
fb7d516a
DV
2235 /**
2236 * Whether the current gtt mapping needs to be mappable (and isn't just
2237 * mappable by accident). Track pin and fault separate for a more
2238 * accurate mappable working set.
2239 */
0206e353 2240 unsigned int fault_mappable:1;
fb7d516a 2241
24f3a8cf
AG
2242 /*
2243 * Is the object to be mapped as read-only to the GPU
2244 * Only honoured if hardware has relevant pte bit
2245 */
2246 unsigned long gt_ro:1;
651d794f 2247 unsigned int cache_level:3;
0f71979a 2248 unsigned int cache_dirty:1;
93dfb40c 2249
faf5bf0a 2250 atomic_t frontbuffer_bits;
50349247 2251 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2252
9ad36761 2253 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2254 unsigned int tiling_and_stride;
2255#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2256#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2257#define STRIDE_MASK (~TILING_MASK)
9ad36761 2258
15717de2
CW
2259 /** Count of VMA actually bound by this object */
2260 unsigned int bind_count;
8a0c39b1
TU
2261 unsigned int pin_display;
2262
9da3da66 2263 struct sg_table *pages;
a5570178 2264 int pages_pin_count;
ee286370
CW
2265 struct get_page {
2266 struct scatterlist *sg;
2267 int last;
2268 } get_page;
0a798eb9 2269 void *mapping;
9a70cc2a 2270
b4716185
CW
2271 /** Breadcrumb of last rendering to the buffer.
2272 * There can only be one writer, but we allow for multiple readers.
2273 * If there is a writer that necessarily implies that all other
2274 * read requests are complete - but we may only be lazily clearing
2275 * the read requests. A read request is naturally the most recent
2276 * request on a ring, so we may have two different write and read
2277 * requests on one ring where the write request is older than the
2278 * read request. This allows for the CPU to read from an active
2279 * buffer by only waiting for the write to complete.
381f371b
CW
2280 */
2281 struct i915_gem_active last_read[I915_NUM_ENGINES];
2282 struct i915_gem_active last_write;
673a394b 2283
80075d49
DV
2284 /** References from framebuffers, locks out tiling changes. */
2285 unsigned long framebuffer_references;
2286
280b713b 2287 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2288 unsigned long *bit_17;
280b713b 2289
5f12b80a
CW
2290 struct i915_gem_userptr {
2291 uintptr_t ptr;
2292 unsigned read_only :1;
2293 unsigned workers :4;
5cc9ed4b
CW
2294#define I915_GEM_USERPTR_MAX_WORKERS 15
2295
5f12b80a
CW
2296 struct i915_mm_struct *mm;
2297 struct i915_mmu_object *mmu_object;
2298 struct work_struct *work;
2299 } userptr;
2300
2301 /** for phys allocated objects */
2302 struct drm_dma_handle *phys_handle;
5cc9ed4b 2303};
03ac0642
CW
2304
2305static inline struct drm_i915_gem_object *
2306to_intel_bo(struct drm_gem_object *gem)
2307{
2308 /* Assert that to_intel_bo(NULL) == NULL */
2309 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2310
2311 return container_of(gem, struct drm_i915_gem_object, base);
2312}
2313
2314static inline struct drm_i915_gem_object *
2315i915_gem_object_lookup(struct drm_file *file, u32 handle)
2316{
2317 return to_intel_bo(drm_gem_object_lookup(file, handle));
2318}
2319
2320__deprecated
2321extern struct drm_gem_object *
2322drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2323
25dc556a
CW
2324__attribute__((nonnull))
2325static inline struct drm_i915_gem_object *
2326i915_gem_object_get(struct drm_i915_gem_object *obj)
2327{
2328 drm_gem_object_reference(&obj->base);
2329 return obj;
2330}
2331
2332__deprecated
2333extern void drm_gem_object_reference(struct drm_gem_object *);
2334
f8c417cd
CW
2335__attribute__((nonnull))
2336static inline void
2337i915_gem_object_put(struct drm_i915_gem_object *obj)
2338{
2339 drm_gem_object_unreference(&obj->base);
2340}
2341
2342__deprecated
2343extern void drm_gem_object_unreference(struct drm_gem_object *);
2344
34911fd3
CW
2345__attribute__((nonnull))
2346static inline void
2347i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2348{
2349 drm_gem_object_unreference_unlocked(&obj->base);
2350}
2351
2352__deprecated
2353extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2354
b9bcd14a
CW
2355static inline bool
2356i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2357{
2358 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2359}
2360
573adb39
CW
2361static inline unsigned long
2362i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2363{
2364 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2365}
2366
2367static inline bool
2368i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2369{
2370 return i915_gem_object_get_active(obj);
2371}
2372
2373static inline void
2374i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2375{
2376 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2377}
2378
2379static inline void
2380i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2381{
2382 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2383}
2384
2385static inline bool
2386i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2387 int engine)
2388{
2389 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2390}
2391
3e510a8e
CW
2392static inline unsigned int
2393i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2394{
2395 return obj->tiling_and_stride & TILING_MASK;
2396}
2397
2398static inline bool
2399i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2400{
2401 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2402}
2403
2404static inline unsigned int
2405i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2406{
2407 return obj->tiling_and_stride & STRIDE_MASK;
2408}
2409
624192cf
CW
2410static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2411{
2412 i915_gem_object_get(vma->obj);
2413 return vma;
2414}
2415
2416static inline void i915_vma_put(struct i915_vma *vma)
2417{
2418 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2419 i915_gem_object_put(vma->obj);
2420}
2421
85d1225e
DG
2422/*
2423 * Optimised SGL iterator for GEM objects
2424 */
2425static __always_inline struct sgt_iter {
2426 struct scatterlist *sgp;
2427 union {
2428 unsigned long pfn;
2429 dma_addr_t dma;
2430 };
2431 unsigned int curr;
2432 unsigned int max;
2433} __sgt_iter(struct scatterlist *sgl, bool dma) {
2434 struct sgt_iter s = { .sgp = sgl };
2435
2436 if (s.sgp) {
2437 s.max = s.curr = s.sgp->offset;
2438 s.max += s.sgp->length;
2439 if (dma)
2440 s.dma = sg_dma_address(s.sgp);
2441 else
2442 s.pfn = page_to_pfn(sg_page(s.sgp));
2443 }
2444
2445 return s;
2446}
2447
63d15326
DG
2448/**
2449 * __sg_next - return the next scatterlist entry in a list
2450 * @sg: The current sg entry
2451 *
2452 * Description:
2453 * If the entry is the last, return NULL; otherwise, step to the next
2454 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2455 * otherwise just return the pointer to the current element.
2456 **/
2457static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2458{
2459#ifdef CONFIG_DEBUG_SG
2460 BUG_ON(sg->sg_magic != SG_MAGIC);
2461#endif
2462 return sg_is_last(sg) ? NULL :
2463 likely(!sg_is_chain(++sg)) ? sg :
2464 sg_chain_ptr(sg);
2465}
2466
85d1225e
DG
2467/**
2468 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2469 * @__dmap: DMA address (output)
2470 * @__iter: 'struct sgt_iter' (iterator state, internal)
2471 * @__sgt: sg_table to iterate over (input)
2472 */
2473#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2474 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2475 ((__dmap) = (__iter).dma + (__iter).curr); \
2476 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2477 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2478
2479/**
2480 * for_each_sgt_page - iterate over the pages of the given sg_table
2481 * @__pp: page pointer (output)
2482 * @__iter: 'struct sgt_iter' (iterator state, internal)
2483 * @__sgt: sg_table to iterate over (input)
2484 */
2485#define for_each_sgt_page(__pp, __iter, __sgt) \
2486 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2487 ((__pp) = (__iter).pfn == 0 ? NULL : \
2488 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2489 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2490 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2491
351e3db2
BV
2492/*
2493 * A command that requires special handling by the command parser.
2494 */
2495struct drm_i915_cmd_descriptor {
2496 /*
2497 * Flags describing how the command parser processes the command.
2498 *
2499 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2500 * a length mask if not set
2501 * CMD_DESC_SKIP: The command is allowed but does not follow the
2502 * standard length encoding for the opcode range in
2503 * which it falls
2504 * CMD_DESC_REJECT: The command is never allowed
2505 * CMD_DESC_REGISTER: The command should be checked against the
2506 * register whitelist for the appropriate ring
2507 * CMD_DESC_MASTER: The command is allowed if the submitting process
2508 * is the DRM master
2509 */
2510 u32 flags;
2511#define CMD_DESC_FIXED (1<<0)
2512#define CMD_DESC_SKIP (1<<1)
2513#define CMD_DESC_REJECT (1<<2)
2514#define CMD_DESC_REGISTER (1<<3)
2515#define CMD_DESC_BITMASK (1<<4)
2516#define CMD_DESC_MASTER (1<<5)
2517
2518 /*
2519 * The command's unique identification bits and the bitmask to get them.
2520 * This isn't strictly the opcode field as defined in the spec and may
2521 * also include type, subtype, and/or subop fields.
2522 */
2523 struct {
2524 u32 value;
2525 u32 mask;
2526 } cmd;
2527
2528 /*
2529 * The command's length. The command is either fixed length (i.e. does
2530 * not include a length field) or has a length field mask. The flag
2531 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2532 * a length mask. All command entries in a command table must include
2533 * length information.
2534 */
2535 union {
2536 u32 fixed;
2537 u32 mask;
2538 } length;
2539
2540 /*
2541 * Describes where to find a register address in the command to check
2542 * against the ring's register whitelist. Only valid if flags has the
2543 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2544 *
2545 * A non-zero step value implies that the command may access multiple
2546 * registers in sequence (e.g. LRI), in that case step gives the
2547 * distance in dwords between individual offset fields.
351e3db2
BV
2548 */
2549 struct {
2550 u32 offset;
2551 u32 mask;
6a65c5b9 2552 u32 step;
351e3db2
BV
2553 } reg;
2554
2555#define MAX_CMD_DESC_BITMASKS 3
2556 /*
2557 * Describes command checks where a particular dword is masked and
2558 * compared against an expected value. If the command does not match
2559 * the expected value, the parser rejects it. Only valid if flags has
2560 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2561 * are valid.
d4d48035
BV
2562 *
2563 * If the check specifies a non-zero condition_mask then the parser
2564 * only performs the check when the bits specified by condition_mask
2565 * are non-zero.
351e3db2
BV
2566 */
2567 struct {
2568 u32 offset;
2569 u32 mask;
2570 u32 expected;
d4d48035
BV
2571 u32 condition_offset;
2572 u32 condition_mask;
351e3db2
BV
2573 } bits[MAX_CMD_DESC_BITMASKS];
2574};
2575
2576/*
2577 * A table of commands requiring special handling by the command parser.
2578 *
33a051a5
CW
2579 * Each engine has an array of tables. Each table consists of an array of
2580 * command descriptors, which must be sorted with command opcodes in
2581 * ascending order.
351e3db2
BV
2582 */
2583struct drm_i915_cmd_table {
2584 const struct drm_i915_cmd_descriptor *table;
2585 int count;
2586};
2587
dbbe9127 2588/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2589#define __I915__(p) ({ \
2590 struct drm_i915_private *__p; \
2591 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2592 __p = (struct drm_i915_private *)p; \
2593 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2594 __p = to_i915((struct drm_device *)p); \
2595 else \
2596 BUILD_BUG(); \
2597 __p; \
2598})
351c3b53 2599#define INTEL_INFO(p) (&__I915__(p)->info)
50a0bc90 2600
55b8f2a7 2601#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2602#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2603
e87a005d 2604#define REVID_FOREVER 0xff
091387c1 2605#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2606
2607#define GEN_FOREVER (0)
2608/*
2609 * Returns true if Gen is in inclusive range [Start, End].
2610 *
2611 * Use GEN_FOREVER for unbound start and or end.
2612 */
c1812bdb 2613#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2614 unsigned int __s = (s), __e = (e); \
2615 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2616 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2617 if ((__s) != GEN_FOREVER) \
2618 __s = (s) - 1; \
2619 if ((__e) == GEN_FOREVER) \
2620 __e = BITS_PER_LONG - 1; \
2621 else \
2622 __e = (e) - 1; \
c1812bdb 2623 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2624})
2625
e87a005d
JN
2626/*
2627 * Return true if revision is in range [since,until] inclusive.
2628 *
2629 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2630 */
2631#define IS_REVID(p, since, until) \
2632 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2633
50a0bc90
TU
2634#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2635#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
cae5852d 2636#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
50a0bc90 2637#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
cae5852d 2638#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
50a0bc90
TU
2639#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2640#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
cae5852d
ZN
2641#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2642#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2643#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
50a0bc90 2644#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
9beb5fea 2645#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
50a0bc90
TU
2646#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2647#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
cae5852d
ZN
2648#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2649#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
50a0bc90 2650#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2651#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2652#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2653 INTEL_DEVID(dev_priv) == 0x0152 || \
2654 INTEL_DEVID(dev_priv) == 0x015a)
11a914c2 2655#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
920a14b2 2656#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
772c2a51 2657#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
8652744b 2658#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
d9486e65 2659#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
e2d214ae 2660#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
0853723b 2661#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
cae5852d 2662#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
50a0bc90
TU
2663#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2664 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2665#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2666 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2667 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2668 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2669/* ULX machines are also considered ULT. */
50a0bc90
TU
2670#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2671 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2672#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2673 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2674#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2675 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2676#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2677 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2678/* ULX machines are also considered ULT. */
50a0bc90
TU
2679#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2680 INTEL_DEVID(dev_priv) == 0x0A1E)
2681#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2682 INTEL_DEVID(dev_priv) == 0x1913 || \
2683 INTEL_DEVID(dev_priv) == 0x1916 || \
2684 INTEL_DEVID(dev_priv) == 0x1921 || \
2685 INTEL_DEVID(dev_priv) == 0x1926)
2686#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2687 INTEL_DEVID(dev_priv) == 0x1915 || \
2688 INTEL_DEVID(dev_priv) == 0x191E)
2689#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2690 INTEL_DEVID(dev_priv) == 0x5913 || \
2691 INTEL_DEVID(dev_priv) == 0x5916 || \
2692 INTEL_DEVID(dev_priv) == 0x5921 || \
2693 INTEL_DEVID(dev_priv) == 0x5926)
2694#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2695 INTEL_DEVID(dev_priv) == 0x5915 || \
2696 INTEL_DEVID(dev_priv) == 0x591E)
2697#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2698 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2699#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2700 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2701
b833d685 2702#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2703
ef712bb4
JN
2704#define SKL_REVID_A0 0x0
2705#define SKL_REVID_B0 0x1
2706#define SKL_REVID_C0 0x2
2707#define SKL_REVID_D0 0x3
2708#define SKL_REVID_E0 0x4
2709#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2710#define SKL_REVID_G0 0x6
2711#define SKL_REVID_H0 0x7
ef712bb4 2712
e87a005d
JN
2713#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2714
ef712bb4 2715#define BXT_REVID_A0 0x0
fffda3f4 2716#define BXT_REVID_A1 0x1
ef712bb4
JN
2717#define BXT_REVID_B0 0x3
2718#define BXT_REVID_C0 0x9
6c74c87f 2719
e2d214ae
TU
2720#define IS_BXT_REVID(dev_priv, since, until) \
2721 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2722
c033a37c
MK
2723#define KBL_REVID_A0 0x0
2724#define KBL_REVID_B0 0x1
fe905819
MK
2725#define KBL_REVID_C0 0x2
2726#define KBL_REVID_D0 0x3
2727#define KBL_REVID_E0 0x4
c033a37c 2728
0853723b
TU
2729#define IS_KBL_REVID(dev_priv, since, until) \
2730 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2731
85436696
JB
2732/*
2733 * The genX designation typically refers to the render engine, so render
2734 * capability related checks should use IS_GEN, while display and other checks
2735 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2736 * chips, etc.).
2737 */
5db94019
TU
2738#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2739#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2740#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2741#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2742#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2743#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2744#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2745#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2746
a19d6ff2
TU
2747#define ENGINE_MASK(id) BIT(id)
2748#define RENDER_RING ENGINE_MASK(RCS)
2749#define BSD_RING ENGINE_MASK(VCS)
2750#define BLT_RING ENGINE_MASK(BCS)
2751#define VEBOX_RING ENGINE_MASK(VECS)
2752#define BSD2_RING ENGINE_MASK(VCS2)
2753#define ALL_ENGINES (~0)
2754
2755#define HAS_ENGINE(dev_priv, id) \
af1346a0 2756 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2757
2758#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2759#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2760#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2761#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2762
63c42e56 2763#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2764#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2765#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2766#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2767 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
3177659a 2768#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
cae5852d 2769
e1a52536 2770#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
4586f1d0 2771#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
692ef70c 2772#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2773#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2774#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2775
05394f39 2776#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2777#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2778
b45305fc 2779/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2780#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2781
2782/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2783#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2784 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2785 IS_SKL_GT3(dev_priv) || \
2786 IS_SKL_GT4(dev_priv))
185c66e5 2787
4e6b788c
DV
2788/*
2789 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2790 * even when in MSI mode. This results in spurious interrupt warnings if the
2791 * legacy irq no. is shared with another device. The kernel then disables that
2792 * interrupt source and so prevents the other device from working properly.
2793 */
2794#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b355f109 2795#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
b45305fc 2796
cae5852d
ZN
2797/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2798 * rows, which changed the alignment requirements and fence programming.
2799 */
50a0bc90
TU
2800#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2801 !(IS_I915G(dev_priv) || \
2802 IS_I915GM(dev_priv)))
cae5852d
ZN
2803#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2804#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2805
2806#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2807#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2808#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2809
50a0bc90 2810#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2811
1d3fe53b 2812#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
0c9b3715 2813
4f8036a2 2814#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
30568c45 2815#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
6e3b84d8 2816#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
86f3624b 2817#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
33b5bf82 2818#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
affa9354 2819
3bacde19 2820#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
eb805623 2821
6772ffe0 2822#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
1a3d1898
DG
2823/*
2824 * For now, anything with a GuC requires uCode loading, and then supports
2825 * command submission once loaded. But these are logically independent
2826 * properties, so we have separate macros to test them.
2827 */
3d810fbe 2828#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
1a3d1898
DG
2829#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2830#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2831
53233f08 2832#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
a9ed33ca 2833
33e141ed 2834#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2835
17a303ec
PZ
2836#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2837#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2838#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2839#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2840#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2841#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2842#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2843#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2844#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2845#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2846#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2847#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2848
6e266956
TU
2849#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2850#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2851#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2852#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2853#define HAS_PCH_LPT_LP(dev_priv) \
2854 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2855#define HAS_PCH_LPT_H(dev_priv) \
2856 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2857#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2858#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2859#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2860#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2861
49cff963 2862#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2863
6389dd83
SS
2864#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2865
040d2baa 2866/* DPF == dynamic parity feature */
3c9192bc 2867#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2868#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2869 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2870
c8735b0c 2871#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2872#define GEN9_FREQ_SCALER 3
c8735b0c 2873
05394f39
CW
2874#include "i915_trace.h"
2875
48f112fe
CW
2876static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2877{
2878#ifdef CONFIG_INTEL_IOMMU
2879 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2880 return true;
2881#endif
2882 return false;
2883}
2884
1751fcf9
ML
2885extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2886extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2887
c033666a 2888int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2889 int enable_ppgtt);
0e4ca100 2890
39df9190
CW
2891bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2892
0673ad47 2893/* i915_drv.c */
d15d7538
ID
2894void __printf(3, 4)
2895__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2896 const char *fmt, ...);
2897
2898#define i915_report_error(dev_priv, fmt, ...) \
2899 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2900
c43b5634 2901#ifdef CONFIG_COMPAT
0d6aa60b
DA
2902extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2903 unsigned long arg);
c43b5634 2904#endif
efab0698
JN
2905extern const struct dev_pm_ops i915_pm_ops;
2906
2907extern int i915_driver_load(struct pci_dev *pdev,
2908 const struct pci_device_id *ent);
2909extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2910extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2911extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2912extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2913extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2914extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2915extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2916extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2917extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2918extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2919int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2920
77913b39 2921/* intel_hotplug.c */
91d14251
TU
2922void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2923 u32 pin_mask, u32 long_mask);
77913b39
JN
2924void intel_hpd_init(struct drm_i915_private *dev_priv);
2925void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2926void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2927bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2928bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2929void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2930
1da177e4 2931/* i915_irq.c */
26a02b8f
CW
2932static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2933{
2934 unsigned long delay;
2935
2936 if (unlikely(!i915.enable_hangcheck))
2937 return;
2938
2939 /* Don't continually defer the hangcheck so that it is always run at
2940 * least once after work has been scheduled on any ring. Otherwise,
2941 * we will ignore a hung ring if a second ring is kept busy.
2942 */
2943
2944 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2945 queue_delayed_work(system_long_wq,
2946 &dev_priv->gpu_error.hangcheck_work, delay);
2947}
2948
58174462 2949__printf(3, 4)
c033666a
CW
2950void i915_handle_error(struct drm_i915_private *dev_priv,
2951 u32 engine_mask,
58174462 2952 const char *fmt, ...);
1da177e4 2953
b963291c 2954extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2955int intel_irq_install(struct drm_i915_private *dev_priv);
2956void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2957
dc97997a
CW
2958extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2959extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2960 bool restore_forcewake);
dc97997a 2961extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2962extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2963extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2964extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2965extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2966 bool restore);
48c1026a 2967const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2968void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2969 enum forcewake_domains domains);
59bad947 2970void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2971 enum forcewake_domains domains);
a6111f7b
CW
2972/* Like above but the caller must manage the uncore.lock itself.
2973 * Must be used with I915_READ_FW and friends.
2974 */
2975void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2976 enum forcewake_domains domains);
2977void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2978 enum forcewake_domains domains);
3accaf7e
MK
2979u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2980
59bad947 2981void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2982
1758b90e
CW
2983int intel_wait_for_register(struct drm_i915_private *dev_priv,
2984 i915_reg_t reg,
2985 const u32 mask,
2986 const u32 value,
2987 const unsigned long timeout_ms);
2988int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2989 i915_reg_t reg,
2990 const u32 mask,
2991 const u32 value,
2992 const unsigned long timeout_ms);
2993
0ad35fed
ZW
2994static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2995{
feddf6e8 2996 return dev_priv->gvt;
0ad35fed
ZW
2997}
2998
c033666a 2999static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3000{
c033666a 3001 return dev_priv->vgpu.active;
cf9d2890 3002}
b1f14ad0 3003
7c463586 3004void
50227e1c 3005i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3006 u32 status_mask);
7c463586
KP
3007
3008void
50227e1c 3009i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3010 u32 status_mask);
7c463586 3011
f8b79e58
ID
3012void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3013void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3014void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3015 uint32_t mask,
3016 uint32_t bits);
fbdedaea
VS
3017void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3018 uint32_t interrupt_mask,
3019 uint32_t enabled_irq_mask);
3020static inline void
3021ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3022{
3023 ilk_update_display_irq(dev_priv, bits, bits);
3024}
3025static inline void
3026ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3027{
3028 ilk_update_display_irq(dev_priv, bits, 0);
3029}
013d3752
VS
3030void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3031 enum pipe pipe,
3032 uint32_t interrupt_mask,
3033 uint32_t enabled_irq_mask);
3034static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3035 enum pipe pipe, uint32_t bits)
3036{
3037 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3038}
3039static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3040 enum pipe pipe, uint32_t bits)
3041{
3042 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3043}
47339cd9
DV
3044void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3045 uint32_t interrupt_mask,
3046 uint32_t enabled_irq_mask);
14443261
VS
3047static inline void
3048ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3049{
3050 ibx_display_interrupt_update(dev_priv, bits, bits);
3051}
3052static inline void
3053ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3054{
3055 ibx_display_interrupt_update(dev_priv, bits, 0);
3056}
3057
673a394b 3058/* i915_gem.c */
673a394b
EA
3059int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3060 struct drm_file *file_priv);
3061int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3062 struct drm_file *file_priv);
3063int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3064 struct drm_file *file_priv);
3065int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3066 struct drm_file *file_priv);
de151cf6
JB
3067int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
673a394b
EA
3069int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3070 struct drm_file *file_priv);
3071int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3072 struct drm_file *file_priv);
3073int i915_gem_execbuffer(struct drm_device *dev, void *data,
3074 struct drm_file *file_priv);
76446cac
JB
3075int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3076 struct drm_file *file_priv);
673a394b
EA
3077int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3078 struct drm_file *file_priv);
199adf40
BW
3079int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3080 struct drm_file *file);
3081int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3082 struct drm_file *file);
673a394b
EA
3083int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3084 struct drm_file *file_priv);
3ef94daa
CW
3085int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3086 struct drm_file *file_priv);
673a394b
EA
3087int i915_gem_set_tiling(struct drm_device *dev, void *data,
3088 struct drm_file *file_priv);
3089int i915_gem_get_tiling(struct drm_device *dev, void *data,
3090 struct drm_file *file_priv);
72778cb2 3091void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3092int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3093 struct drm_file *file);
5a125c3c
EA
3094int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
23ba4fd0
BW
3096int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
d64aa096
ID
3098void i915_gem_load_init(struct drm_device *dev);
3099void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3100void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3101int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3102int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3103
42dcedd4
CW
3104void *i915_gem_object_alloc(struct drm_device *dev);
3105void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3106void i915_gem_object_init(struct drm_i915_gem_object *obj,
3107 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3108struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
b4bcbe2a 3109 u64 size);
ea70299d
DG
3110struct drm_i915_gem_object *i915_gem_object_create_from_data(
3111 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3112void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3113void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3114
058d88c4 3115struct i915_vma * __must_check
ec7adb6e
JL
3116i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3117 const struct i915_ggtt_view *view,
91b2db6f 3118 u64 size,
2ffffd0f
CW
3119 u64 alignment,
3120 u64 flags);
fe14d5f4
TU
3121
3122int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3123 u32 flags);
d0710abb 3124void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3125int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3126void i915_vma_close(struct i915_vma *vma);
3127void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3128
3129int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3130int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3131void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3132void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3133
37e680a1 3134int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3135
3136static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3137{
ee286370
CW
3138 return sg->length >> PAGE_SHIFT;
3139}
67d5a50c 3140
033908ae
DG
3141struct page *
3142i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3143
341be1cd
CW
3144static inline dma_addr_t
3145i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3146{
3147 if (n < obj->get_page.last) {
3148 obj->get_page.sg = obj->pages->sgl;
3149 obj->get_page.last = 0;
3150 }
3151
3152 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3153 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3154 if (unlikely(sg_is_chain(obj->get_page.sg)))
3155 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3156 }
3157
3158 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3159}
3160
ee286370
CW
3161static inline struct page *
3162i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3163{
ee286370
CW
3164 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3165 return NULL;
67d5a50c 3166
ee286370
CW
3167 if (n < obj->get_page.last) {
3168 obj->get_page.sg = obj->pages->sgl;
3169 obj->get_page.last = 0;
3170 }
67d5a50c 3171
ee286370
CW
3172 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3173 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3174 if (unlikely(sg_is_chain(obj->get_page.sg)))
3175 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3176 }
67d5a50c 3177
ee286370 3178 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3179}
ee286370 3180
a5570178
CW
3181static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3182{
40fa60c8 3183 GEM_BUG_ON(obj->pages == NULL);
a5570178
CW
3184 obj->pages_pin_count++;
3185}
0a798eb9 3186
a5570178
CW
3187static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3188{
40fa60c8 3189 GEM_BUG_ON(obj->pages_pin_count == 0);
a5570178 3190 obj->pages_pin_count--;
40fa60c8 3191 GEM_BUG_ON(obj->pages_pin_count < obj->bind_count);
a5570178
CW
3192}
3193
d31d7cb1
CW
3194enum i915_map_type {
3195 I915_MAP_WB = 0,
3196 I915_MAP_WC,
3197};
3198
0a798eb9
CW
3199/**
3200 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3201 * @obj - the object to map into kernel address space
d31d7cb1 3202 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3203 *
3204 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3205 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3206 * the kernel address space. Based on the @type of mapping, the PTE will be
3207 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3208 *
8305216f
DG
3209 * The caller must hold the struct_mutex, and is responsible for calling
3210 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3211 *
8305216f
DG
3212 * Returns the pointer through which to access the mapped object, or an
3213 * ERR_PTR() on error.
0a798eb9 3214 */
d31d7cb1
CW
3215void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3216 enum i915_map_type type);
0a798eb9
CW
3217
3218/**
3219 * i915_gem_object_unpin_map - releases an earlier mapping
3220 * @obj - the object to unmap
3221 *
3222 * After pinning the object and mapping its pages, once you are finished
3223 * with your access, call i915_gem_object_unpin_map() to release the pin
3224 * upon the mapping. Once the pin count reaches zero, that mapping may be
3225 * removed.
3226 *
3227 * The caller must hold the struct_mutex.
3228 */
3229static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3230{
3231 lockdep_assert_held(&obj->base.dev->struct_mutex);
3232 i915_gem_object_unpin_pages(obj);
3233}
3234
43394c7d
CW
3235int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3236 unsigned int *needs_clflush);
3237int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3238 unsigned int *needs_clflush);
3239#define CLFLUSH_BEFORE 0x1
3240#define CLFLUSH_AFTER 0x2
3241#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3242
3243static inline void
3244i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3245{
3246 i915_gem_object_unpin_pages(obj);
3247}
3248
54cf91dc 3249int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3250void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3251 struct drm_i915_gem_request *req,
3252 unsigned int flags);
ff72145b
DA
3253int i915_gem_dumb_create(struct drm_file *file_priv,
3254 struct drm_device *dev,
3255 struct drm_mode_create_dumb *args);
da6b51d0
DA
3256int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3257 uint32_t handle, uint64_t *offset);
4cc69075 3258int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3259
3260void i915_gem_track_fb(struct drm_i915_gem_object *old,
3261 struct drm_i915_gem_object *new,
3262 unsigned frontbuffer_bits);
3263
fca26bb4 3264int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3265
8d9fc7fd 3266struct drm_i915_gem_request *
0bc40be8 3267i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3268
67d97da3 3269void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3270
1f83fee0
DV
3271static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3272{
8af29b0c 3273 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3274}
3275
8af29b0c 3276static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3277{
8af29b0c 3278 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3279}
3280
8af29b0c 3281static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3282{
8af29b0c 3283 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3284}
3285
3286static inline u32 i915_reset_count(struct i915_gpu_error *error)
3287{
8af29b0c 3288 return READ_ONCE(error->reset_count);
1f83fee0 3289}
a71d8d94 3290
821ed7df
CW
3291void i915_gem_reset(struct drm_i915_private *dev_priv);
3292void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
000433b6 3293bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3294int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3295int __must_check i915_gem_init_hw(struct drm_device *dev);
3296void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3297void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3298int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3299 unsigned int flags);
45c5f202 3300int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3301void i915_gem_resume(struct drm_device *dev);
de151cf6 3302int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3303int __must_check
2e2f351d
CW
3304i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3305 bool readonly);
3306int __must_check
2021746e
CW
3307i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3308 bool write);
3309int __must_check
dabdfe02 3310i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3311struct i915_vma * __must_check
2da3b9b9
CW
3312i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3313 u32 alignment,
e6617330 3314 const struct i915_ggtt_view *view);
058d88c4 3315void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3316int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3317 int align);
b29c19b6 3318int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3319void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3320
a9f1481f
CW
3321u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3322 int tiling_mode);
3323u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3324 int tiling_mode, bool fenced);
467cffba 3325
e4ffd173
CW
3326int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3327 enum i915_cache_level cache_level);
3328
1286ff73
DV
3329struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3330 struct dma_buf *dma_buf);
3331
3332struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3333 struct drm_gem_object *gem_obj, int flags);
3334
fe14d5f4 3335struct i915_vma *
ec7adb6e 3336i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3337 struct i915_address_space *vm,
3338 const struct i915_ggtt_view *view);
fe14d5f4 3339
accfef2e
BW
3340struct i915_vma *
3341i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3342 struct i915_address_space *vm,
3343 const struct i915_ggtt_view *view);
5c2abbea 3344
841cd773
DV
3345static inline struct i915_hw_ppgtt *
3346i915_vm_to_ppgtt(struct i915_address_space *vm)
3347{
841cd773
DV
3348 return container_of(vm, struct i915_hw_ppgtt, base);
3349}
3350
058d88c4
CW
3351static inline struct i915_vma *
3352i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3353 const struct i915_ggtt_view *view)
a70a3148 3354{
058d88c4 3355 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3356}
3357
058d88c4
CW
3358static inline unsigned long
3359i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3360 const struct i915_ggtt_view *view)
e6617330 3361{
bde13ebd 3362 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3363}
b287110e 3364
41a36b73 3365/* i915_gem_fence.c */
49ef5294
CW
3366int __must_check i915_vma_get_fence(struct i915_vma *vma);
3367int __must_check i915_vma_put_fence(struct i915_vma *vma);
3368
3369/**
3370 * i915_vma_pin_fence - pin fencing state
3371 * @vma: vma to pin fencing for
3372 *
3373 * This pins the fencing state (whether tiled or untiled) to make sure the
3374 * vma (and its object) is ready to be used as a scanout target. Fencing
3375 * status must be synchronize first by calling i915_vma_get_fence():
3376 *
3377 * The resulting fence pin reference must be released again with
3378 * i915_vma_unpin_fence().
3379 *
3380 * Returns:
3381 *
3382 * True if the vma has a fence, false otherwise.
3383 */
3384static inline bool
3385i915_vma_pin_fence(struct i915_vma *vma)
3386{
3387 if (vma->fence) {
3388 vma->fence->pin_count++;
3389 return true;
3390 } else
3391 return false;
3392}
41a36b73 3393
49ef5294
CW
3394/**
3395 * i915_vma_unpin_fence - unpin fencing state
3396 * @vma: vma to unpin fencing for
3397 *
3398 * This releases the fence pin reference acquired through
3399 * i915_vma_pin_fence. It will handle both objects with and without an
3400 * attached fence correctly, callers do not need to distinguish this.
3401 */
3402static inline void
3403i915_vma_unpin_fence(struct i915_vma *vma)
3404{
3405 if (vma->fence) {
3406 GEM_BUG_ON(vma->fence->pin_count <= 0);
3407 vma->fence->pin_count--;
3408 }
3409}
41a36b73
DV
3410
3411void i915_gem_restore_fences(struct drm_device *dev);
3412
7f96ecaf
DV
3413void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3414void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3415void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3416
254f965c 3417/* i915_gem_context.c */
8245be31 3418int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3419void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3420void i915_gem_context_fini(struct drm_device *dev);
e422b888 3421int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3422void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3423int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3424int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3425void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3426struct drm_i915_gem_object *
3427i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3428struct i915_gem_context *
3429i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3430
3431static inline struct i915_gem_context *
3432i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3433{
3434 struct i915_gem_context *ctx;
3435
091387c1 3436 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3437
3438 ctx = idr_find(&file_priv->context_idr, id);
3439 if (!ctx)
3440 return ERR_PTR(-ENOENT);
3441
3442 return ctx;
3443}
3444
9a6feaf0
CW
3445static inline struct i915_gem_context *
3446i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3447{
691e6415 3448 kref_get(&ctx->ref);
9a6feaf0 3449 return ctx;
dce3271b
MK
3450}
3451
9a6feaf0 3452static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3453{
091387c1 3454 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3455 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3456}
3457
e2efd130 3458static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3459{
821d66dd 3460 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3461}
3462
84624813
BW
3463int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3464 struct drm_file *file);
3465int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file);
c9dc0f35
CW
3467int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file_priv);
3469int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3470 struct drm_file *file_priv);
d538704b
CW
3471int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3472 struct drm_file *file);
1286ff73 3473
679845ed 3474/* i915_gem_evict.c */
e522ac23 3475int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3476 u64 min_size, u64 alignment,
679845ed 3477 unsigned cache_level,
2ffffd0f 3478 u64 start, u64 end,
1ec9e26d 3479 unsigned flags);
506a8e87 3480int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3481int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3482
0260c420 3483/* belongs in i915_gem_gtt.h */
c033666a 3484static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3485{
600f4368 3486 wmb();
c033666a 3487 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3488 intel_gtt_chipset_flush();
3489}
246cbfb5 3490
9797fbfb 3491/* i915_gem_stolen.c */
d713fd49
PZ
3492int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3493 struct drm_mm_node *node, u64 size,
3494 unsigned alignment);
a9da512b
PZ
3495int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3496 struct drm_mm_node *node, u64 size,
3497 unsigned alignment, u64 start,
3498 u64 end);
d713fd49
PZ
3499void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3500 struct drm_mm_node *node);
9797fbfb
CW
3501int i915_gem_init_stolen(struct drm_device *dev);
3502void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3503struct drm_i915_gem_object *
3504i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3505struct drm_i915_gem_object *
3506i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3507 u32 stolen_offset,
3508 u32 gtt_offset,
3509 u32 size);
9797fbfb 3510
be6a0376
DV
3511/* i915_gem_shrinker.c */
3512unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3513 unsigned long target,
be6a0376
DV
3514 unsigned flags);
3515#define I915_SHRINK_PURGEABLE 0x1
3516#define I915_SHRINK_UNBOUND 0x2
3517#define I915_SHRINK_BOUND 0x4
5763ff04 3518#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3519#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3520unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3521void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3522void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3523
3524
673a394b 3525/* i915_gem_tiling.c */
2c1792a1 3526static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3527{
091387c1 3528 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3529
3530 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3531 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3532}
3533
2017263e 3534/* i915_debugfs.c */
f8c168fa 3535#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3536int i915_debugfs_register(struct drm_i915_private *dev_priv);
3537void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3538int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3539void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3540#else
8d35acba
CW
3541static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3542static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3543static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3544{ return 0; }
ce5e2ac1 3545static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3546#endif
84734a04
MK
3547
3548/* i915_gpu_error.c */
98a2f411
CW
3549#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3550
edc3d884
MK
3551__printf(2, 3)
3552void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3553int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3554 const struct i915_error_state_file_priv *error);
4dc955f7 3555int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3556 struct drm_i915_private *i915,
4dc955f7
MK
3557 size_t count, loff_t pos);
3558static inline void i915_error_state_buf_release(
3559 struct drm_i915_error_state_buf *eb)
3560{
3561 kfree(eb->buf);
3562}
c033666a
CW
3563void i915_capture_error_state(struct drm_i915_private *dev_priv,
3564 u32 engine_mask,
58174462 3565 const char *error_msg);
84734a04
MK
3566void i915_error_state_get(struct drm_device *dev,
3567 struct i915_error_state_file_priv *error_priv);
3568void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3569void i915_destroy_error_state(struct drm_device *dev);
3570
98a2f411
CW
3571#else
3572
3573static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3574 u32 engine_mask,
3575 const char *error_msg)
3576{
3577}
3578
3579static inline void i915_destroy_error_state(struct drm_device *dev)
3580{
3581}
3582
3583#endif
3584
0a4cd7c8 3585const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3586
351e3db2 3587/* i915_cmd_parser.c */
1ca3712c 3588int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3589void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3590void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3591bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3592int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3593 struct drm_i915_gem_object *batch_obj,
3594 struct drm_i915_gem_object *shadow_batch_obj,
3595 u32 batch_start_offset,
3596 u32 batch_len,
3597 bool is_master);
351e3db2 3598
317c35d1
JB
3599/* i915_suspend.c */
3600extern int i915_save_state(struct drm_device *dev);
3601extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3602
0136db58 3603/* i915_sysfs.c */
694c2828
DW
3604void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3605void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3606
f899fc64
CW
3607/* intel_i2c.c */
3608extern int intel_setup_gmbus(struct drm_device *dev);
3609extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3610extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3611 unsigned int pin);
3bd7d909 3612
0184df46
JN
3613extern struct i2c_adapter *
3614intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3615extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3616extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3617static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3618{
3619 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3620}
f899fc64
CW
3621extern void intel_i2c_reset(struct drm_device *dev);
3622
8b8e1a89 3623/* intel_bios.c */
98f3a1dc 3624int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3625bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3626bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3627bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3628bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3629bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3630bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3631bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3632bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3633 enum port port);
6389dd83
SS
3634bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3635 enum port port);
3636
8b8e1a89 3637
3b617967 3638/* intel_opregion.c */
44834a67 3639#ifdef CONFIG_ACPI
6f9f4b7a 3640extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3641extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3642extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3643extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3644extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3645 bool enable);
6f9f4b7a 3646extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3647 pci_power_t state);
6f9f4b7a 3648extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3649#else
6f9f4b7a 3650static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3651static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3652static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3653static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3654{
3655}
9c4b0a68
JN
3656static inline int
3657intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3658{
3659 return 0;
3660}
ecbc5cf3 3661static inline int
6f9f4b7a 3662intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3663{
3664 return 0;
3665}
6f9f4b7a 3666static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3667{
3668 return -ENODEV;
3669}
65e082c9 3670#endif
8ee1c3db 3671
723bfd70
JB
3672/* intel_acpi.c */
3673#ifdef CONFIG_ACPI
3674extern void intel_register_dsm_handler(void);
3675extern void intel_unregister_dsm_handler(void);
3676#else
3677static inline void intel_register_dsm_handler(void) { return; }
3678static inline void intel_unregister_dsm_handler(void) { return; }
3679#endif /* CONFIG_ACPI */
3680
94b4f3ba
CW
3681/* intel_device_info.c */
3682static inline struct intel_device_info *
3683mkwrite_device_info(struct drm_i915_private *dev_priv)
3684{
3685 return (struct intel_device_info *)&dev_priv->info;
3686}
3687
3688void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3689void intel_device_info_dump(struct drm_i915_private *dev_priv);
3690
79e53945 3691/* modesetting */
f817586c 3692extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3693extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3694extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3695extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3696extern int intel_connector_register(struct drm_connector *);
c191eca1 3697extern void intel_connector_unregister(struct drm_connector *);
28d52043 3698extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3699extern void intel_display_resume(struct drm_device *dev);
44cec740 3700extern void i915_redisable_vga(struct drm_device *dev);
04098753 3701extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3702extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3703extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3704extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3705extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3706 bool enable);
3bad0781 3707
c0c7babc
BW
3708int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3709 struct drm_file *file);
575155a9 3710
6ef3d427 3711/* overlay */
c033666a
CW
3712extern struct intel_overlay_error_state *
3713intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3714extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3715 struct intel_overlay_error_state *error);
c4a1d9e4 3716
c033666a
CW
3717extern struct intel_display_error_state *
3718intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3719extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3720 struct drm_device *dev,
3721 struct intel_display_error_state *error);
6ef3d427 3722
151a49d0
TR
3723int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3724int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3725
3726/* intel_sideband.c */
707b6e3d
D
3727u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3728void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3729u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3730u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3731void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3732u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3733void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3734u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3735void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3736u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3737void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3738u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3739void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3740u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3741 enum intel_sbi_destination destination);
3742void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3743 enum intel_sbi_destination destination);
e9fe51c6
SK
3744u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3745void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3746
b7fa22d8
ACO
3747/* intel_dpio_phy.c */
3748void chv_set_phy_signal_level(struct intel_encoder *encoder,
3749 u32 deemph_reg_value, u32 margin_reg_value,
3750 bool uniq_trans_scale);
844b2f9a
ACO
3751void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3752 bool reset);
419b1b7a 3753void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3754void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3755void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3756void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3757
53d98725
ACO
3758void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3759 u32 demph_reg_value, u32 preemph_reg_value,
3760 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3761void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3762void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3763void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3764
616bc820
VS
3765int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3766int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3767
0b274481
BW
3768#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3769#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3770
3771#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3772#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3773#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3774#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3775
3776#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3777#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3778#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3779#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3780
698b3135
CW
3781/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3782 * will be implemented using 2 32-bit writes in an arbitrary order with
3783 * an arbitrary delay between them. This can cause the hardware to
3784 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3785 * machine death. For this reason we do not support I915_WRITE64, or
3786 * dev_priv->uncore.funcs.mmio_writeq.
3787 *
3788 * When reading a 64-bit value as two 32-bit values, the delay may cause
3789 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3790 * occasionally a 64-bit register does not actualy support a full readq
3791 * and must be read using two 32-bit reads.
3792 *
3793 * You have been warned.
698b3135 3794 */
0b274481 3795#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3796
50877445 3797#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3798 u32 upper, lower, old_upper, loop = 0; \
3799 upper = I915_READ(upper_reg); \
ee0a227b 3800 do { \
acd29f7b 3801 old_upper = upper; \
ee0a227b 3802 lower = I915_READ(lower_reg); \
acd29f7b
CW
3803 upper = I915_READ(upper_reg); \
3804 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3805 (u64)upper << 32 | lower; })
50877445 3806
cae5852d
ZN
3807#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3808#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3809
75aa3f63
VS
3810#define __raw_read(x, s) \
3811static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3812 i915_reg_t reg) \
75aa3f63 3813{ \
f0f59a00 3814 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3815}
3816
3817#define __raw_write(x, s) \
3818static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3819 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3820{ \
f0f59a00 3821 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3822}
3823__raw_read(8, b)
3824__raw_read(16, w)
3825__raw_read(32, l)
3826__raw_read(64, q)
3827
3828__raw_write(8, b)
3829__raw_write(16, w)
3830__raw_write(32, l)
3831__raw_write(64, q)
3832
3833#undef __raw_read
3834#undef __raw_write
3835
a6111f7b 3836/* These are untraced mmio-accessors that are only valid to be used inside
351c3b53 3837 * critical sections inside IRQ handlers where forcewake is explicitly
a6111f7b
CW
3838 * controlled.
3839 * Think twice, and think again, before using these.
3840 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3841 * intel_uncore_forcewake_irqunlock().
3842 */
75aa3f63
VS
3843#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3844#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3845#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3846#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3847
55bc60db
VS
3848/* "Broadcast RGB" property */
3849#define INTEL_BROADCAST_RGB_AUTO 0
3850#define INTEL_BROADCAST_RGB_FULL 1
3851#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3852
920a14b2 3853static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3854{
920a14b2 3855 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3856 return VLV_VGACNTRL;
920a14b2 3857 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3858 return CPU_VGACNTRL;
766aa1c4
VS
3859 else
3860 return VGACNTRL;
3861}
3862
df97729f
ID
3863static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3864{
3865 unsigned long j = msecs_to_jiffies(m);
3866
3867 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3868}
3869
7bd0e226
DV
3870static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3871{
3872 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3873}
3874
df97729f
ID
3875static inline unsigned long
3876timespec_to_jiffies_timeout(const struct timespec *value)
3877{
3878 unsigned long j = timespec_to_jiffies(value);
3879
3880 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3881}
3882
dce56b3c
PZ
3883/*
3884 * If you need to wait X milliseconds between events A and B, but event B
3885 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3886 * when event A happened, then just before event B you call this function and
3887 * pass the timestamp as the first argument, and X as the second argument.
3888 */
3889static inline void
3890wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3891{
ec5e0cfb 3892 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3893
3894 /*
3895 * Don't re-read the value of "jiffies" every time since it may change
3896 * behind our back and break the math.
3897 */
3898 tmp_jiffies = jiffies;
3899 target_jiffies = timestamp_jiffies +
3900 msecs_to_jiffies_timeout(to_wait_ms);
3901
3902 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3903 remaining_jiffies = target_jiffies - tmp_jiffies;
3904 while (remaining_jiffies)
3905 remaining_jiffies =
3906 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3907 }
3908}
221fe799
CW
3909
3910static inline bool
3911__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3912{
f69a02c9
CW
3913 struct intel_engine_cs *engine = req->engine;
3914
7ec2c73b
CW
3915 /* Before we do the heavier coherent read of the seqno,
3916 * check the value (hopefully) in the CPU cacheline.
3917 */
3918 if (i915_gem_request_completed(req))
3919 return true;
3920
688e6c72
CW
3921 /* Ensure our read of the seqno is coherent so that we
3922 * do not "miss an interrupt" (i.e. if this is the last
3923 * request and the seqno write from the GPU is not visible
3924 * by the time the interrupt fires, we will see that the
3925 * request is incomplete and go back to sleep awaiting
3926 * another interrupt that will never come.)
3927 *
3928 * Strictly, we only need to do this once after an interrupt,
3929 * but it is easier and safer to do it every time the waiter
3930 * is woken.
3931 */
3d5564e9 3932 if (engine->irq_seqno_barrier &&
dbd6ef29 3933 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3934 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3935 struct task_struct *tsk;
3936
3d5564e9
CW
3937 /* The ordering of irq_posted versus applying the barrier
3938 * is crucial. The clearing of the current irq_posted must
3939 * be visible before we perform the barrier operation,
3940 * such that if a subsequent interrupt arrives, irq_posted
3941 * is reasserted and our task rewoken (which causes us to
3942 * do another __i915_request_irq_complete() immediately
3943 * and reapply the barrier). Conversely, if the clear
3944 * occurs after the barrier, then an interrupt that arrived
3945 * whilst we waited on the barrier would not trigger a
3946 * barrier on the next pass, and the read may not see the
3947 * seqno update.
3948 */
f69a02c9 3949 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3950
3951 /* If we consume the irq, but we are no longer the bottom-half,
3952 * the real bottom-half may not have serialised their own
3953 * seqno check with the irq-barrier (i.e. may have inspected
3954 * the seqno before we believe it coherent since they see
3955 * irq_posted == false but we are still running).
3956 */
3957 rcu_read_lock();
dbd6ef29 3958 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3959 if (tsk && tsk != current)
3960 /* Note that if the bottom-half is changed as we
3961 * are sending the wake-up, the new bottom-half will
3962 * be woken by whomever made the change. We only have
3963 * to worry about when we steal the irq-posted for
3964 * ourself.
3965 */
3966 wake_up_process(tsk);
3967 rcu_read_unlock();
3968
7ec2c73b
CW
3969 if (i915_gem_request_completed(req))
3970 return true;
3971 }
688e6c72 3972
688e6c72
CW
3973 return false;
3974}
3975
0b1de5d5
CW
3976void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3977bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3978
c58305af
CW
3979/* i915_mm.c */
3980int remap_io_mapping(struct vm_area_struct *vma,
3981 unsigned long addr, unsigned long pfn, unsigned long size,
3982 struct io_mapping *iomap);
3983
4b30cb23
CW
3984#define ptr_mask_bits(ptr) ({ \
3985 unsigned long __v = (unsigned long)(ptr); \
3986 (typeof(ptr))(__v & PAGE_MASK); \
3987})
3988
d31d7cb1
CW
3989#define ptr_unpack_bits(ptr, bits) ({ \
3990 unsigned long __v = (unsigned long)(ptr); \
3991 (bits) = __v & ~PAGE_MASK; \
3992 (typeof(ptr))(__v & PAGE_MASK); \
3993})
3994
3995#define ptr_pack_bits(ptr, bits) \
3996 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3997
78ef2d9a
CW
3998#define fetch_and_zero(ptr) ({ \
3999 typeof(*ptr) __T = *(ptr); \
4000 *(ptr) = (typeof(*ptr))0; \
4001 __T; \
4002})
4003
1da177e4 4004#endif