]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: gvt: Introduce the basic architecture of GVT-g
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
ac7f11c6 55#include "intel_dpll_mgr.h"
e73bdd20
CW
56#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
d501b1d2 60#include "i915_gem.h"
e73bdd20
CW
61#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
585fb111 63
0ad35fed
ZW
64#include "intel_gvt.h"
65
1da177e4
LT
66/* General customization:
67 */
68
1da177e4
LT
69#define DRIVER_NAME "i915"
70#define DRIVER_DESC "Intel Graphics"
1750d59d 71#define DRIVER_DATE "20160606"
1da177e4 72
c883ef1b 73#undef WARN_ON
5f77eeb0
DV
74/* Many gcc seem to no see through this and fall over :( */
75#if 0
76#define WARN_ON(x) ({ \
77 bool __i915_warn_cond = (x); \
78 if (__builtin_constant_p(__i915_warn_cond)) \
79 BUILD_BUG_ON(__i915_warn_cond); \
80 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
81#else
152b2262 82#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
83#endif
84
cd9bfacb 85#undef WARN_ON_ONCE
152b2262 86#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 87
5f77eeb0
DV
88#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
89 (long) (x), __func__);
c883ef1b 90
e2c719b7
RC
91/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
92 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
93 * which may not necessarily be a user visible problem. This will either
94 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
95 * enable distros and users to tailor their preferred amount of i915 abrt
96 * spam.
97 */
98#define I915_STATE_WARN(condition, format...) ({ \
99 int __ret_warn_on = !!(condition); \
32753cb8
JL
100 if (unlikely(__ret_warn_on)) \
101 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 102 DRM_ERROR(format); \
e2c719b7
RC
103 unlikely(__ret_warn_on); \
104})
105
152b2262
JL
106#define I915_STATE_WARN_ON(x) \
107 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 108
4fec15d1
ID
109bool __i915_inject_load_failure(const char *func, int line);
110#define i915_inject_load_failure() \
111 __i915_inject_load_failure(__func__, __LINE__)
112
42a8ca4c
JN
113static inline const char *yesno(bool v)
114{
115 return v ? "yes" : "no";
116}
117
87ad3212
JN
118static inline const char *onoff(bool v)
119{
120 return v ? "on" : "off";
121}
122
317c35d1 123enum pipe {
752aa88a 124 INVALID_PIPE = -1,
317c35d1
JB
125 PIPE_A = 0,
126 PIPE_B,
9db4a9c7 127 PIPE_C,
a57c774a
AK
128 _PIPE_EDP,
129 I915_MAX_PIPES = _PIPE_EDP
317c35d1 130};
9db4a9c7 131#define pipe_name(p) ((p) + 'A')
317c35d1 132
a5c961d1
PZ
133enum transcoder {
134 TRANSCODER_A = 0,
135 TRANSCODER_B,
136 TRANSCODER_C,
a57c774a 137 TRANSCODER_EDP,
4d1de975
JN
138 TRANSCODER_DSI_A,
139 TRANSCODER_DSI_C,
a57c774a 140 I915_MAX_TRANSCODERS
a5c961d1 141};
da205630
JN
142
143static inline const char *transcoder_name(enum transcoder transcoder)
144{
145 switch (transcoder) {
146 case TRANSCODER_A:
147 return "A";
148 case TRANSCODER_B:
149 return "B";
150 case TRANSCODER_C:
151 return "C";
152 case TRANSCODER_EDP:
153 return "EDP";
4d1de975
JN
154 case TRANSCODER_DSI_A:
155 return "DSI A";
156 case TRANSCODER_DSI_C:
157 return "DSI C";
da205630
JN
158 default:
159 return "<invalid>";
160 }
161}
a5c961d1 162
4d1de975
JN
163static inline bool transcoder_is_dsi(enum transcoder transcoder)
164{
165 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
166}
167
84139d1e 168/*
31409e97
MR
169 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
170 * number of planes per CRTC. Not all platforms really have this many planes,
171 * which means some arrays of size I915_MAX_PLANES may have unused entries
172 * between the topmost sprite plane and the cursor plane.
84139d1e 173 */
80824003
JB
174enum plane {
175 PLANE_A = 0,
176 PLANE_B,
9db4a9c7 177 PLANE_C,
31409e97
MR
178 PLANE_CURSOR,
179 I915_MAX_PLANES,
80824003 180};
9db4a9c7 181#define plane_name(p) ((p) + 'A')
52440211 182
d615a166 183#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 184
2b139522
ED
185enum port {
186 PORT_A = 0,
187 PORT_B,
188 PORT_C,
189 PORT_D,
190 PORT_E,
191 I915_MAX_PORTS
192};
193#define port_name(p) ((p) + 'A')
194
a09caddd 195#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
196
197enum dpio_channel {
198 DPIO_CH0,
199 DPIO_CH1
200};
201
202enum dpio_phy {
203 DPIO_PHY0,
204 DPIO_PHY1
205};
206
b97186f0
PZ
207enum intel_display_power_domain {
208 POWER_DOMAIN_PIPE_A,
209 POWER_DOMAIN_PIPE_B,
210 POWER_DOMAIN_PIPE_C,
211 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
212 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
214 POWER_DOMAIN_TRANSCODER_A,
215 POWER_DOMAIN_TRANSCODER_B,
216 POWER_DOMAIN_TRANSCODER_C,
f52e353e 217 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
218 POWER_DOMAIN_TRANSCODER_DSI_A,
219 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
220 POWER_DOMAIN_PORT_DDI_A_LANES,
221 POWER_DOMAIN_PORT_DDI_B_LANES,
222 POWER_DOMAIN_PORT_DDI_C_LANES,
223 POWER_DOMAIN_PORT_DDI_D_LANES,
224 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
225 POWER_DOMAIN_PORT_DSI,
226 POWER_DOMAIN_PORT_CRT,
227 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 228 POWER_DOMAIN_VGA,
fbeeaa23 229 POWER_DOMAIN_AUDIO,
bd2bb1b9 230 POWER_DOMAIN_PLLS,
1407121a
S
231 POWER_DOMAIN_AUX_A,
232 POWER_DOMAIN_AUX_B,
233 POWER_DOMAIN_AUX_C,
234 POWER_DOMAIN_AUX_D,
f0ab43e6 235 POWER_DOMAIN_GMBUS,
dfa57627 236 POWER_DOMAIN_MODESET,
baa70707 237 POWER_DOMAIN_INIT,
bddc7645
ID
238
239 POWER_DOMAIN_NUM,
b97186f0
PZ
240};
241
242#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
243#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
244 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
245#define POWER_DOMAIN_TRANSCODER(tran) \
246 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
247 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 248
1d843f9d
EE
249enum hpd_pin {
250 HPD_NONE = 0,
1d843f9d
EE
251 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
252 HPD_CRT,
253 HPD_SDVO_B,
254 HPD_SDVO_C,
cc24fcdc 255 HPD_PORT_A,
1d843f9d
EE
256 HPD_PORT_B,
257 HPD_PORT_C,
258 HPD_PORT_D,
26951caf 259 HPD_PORT_E,
1d843f9d
EE
260 HPD_NUM_PINS
261};
262
c91711f9
JN
263#define for_each_hpd_pin(__pin) \
264 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
265
5fcece80
JN
266struct i915_hotplug {
267 struct work_struct hotplug_work;
268
269 struct {
270 unsigned long last_jiffies;
271 int count;
272 enum {
273 HPD_ENABLED = 0,
274 HPD_DISABLED = 1,
275 HPD_MARK_DISABLED = 2
276 } state;
277 } stats[HPD_NUM_PINS];
278 u32 event_bits;
279 struct delayed_work reenable_work;
280
281 struct intel_digital_port *irq_port[I915_MAX_PORTS];
282 u32 long_port_mask;
283 u32 short_port_mask;
284 struct work_struct dig_port_work;
285
286 /*
287 * if we get a HPD irq from DP and a HPD irq from non-DP
288 * the non-DP HPD could block the workqueue on a mode config
289 * mutex getting, that userspace may have taken. However
290 * userspace is waiting on the DP workqueue to run which is
291 * blocked behind the non-DP one.
292 */
293 struct workqueue_struct *dp_wq;
294};
295
2a2d5482
CW
296#define I915_GEM_GPU_DOMAINS \
297 (I915_GEM_DOMAIN_RENDER | \
298 I915_GEM_DOMAIN_SAMPLER | \
299 I915_GEM_DOMAIN_COMMAND | \
300 I915_GEM_DOMAIN_INSTRUCTION | \
301 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 302
055e393f
DL
303#define for_each_pipe(__dev_priv, __p) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
305#define for_each_pipe_masked(__dev_priv, __p, __mask) \
306 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
307 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
308#define for_each_plane(__dev_priv, __pipe, __p) \
309 for ((__p) = 0; \
310 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
311 (__p)++)
3bdcfc0c
DL
312#define for_each_sprite(__dev_priv, __p, __s) \
313 for ((__s) = 0; \
314 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
315 (__s)++)
9db4a9c7 316
c3aeadc8
JN
317#define for_each_port_masked(__port, __ports_mask) \
318 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
319 for_each_if ((__ports_mask) & (1 << (__port)))
320
d79b814d
DL
321#define for_each_crtc(dev, crtc) \
322 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
323
27321ae8
ML
324#define for_each_intel_plane(dev, intel_plane) \
325 list_for_each_entry(intel_plane, \
326 &dev->mode_config.plane_list, \
327 base.head)
328
c107acfe
MR
329#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
330 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
331 base.head) \
332 for_each_if ((plane_mask) & \
333 (1 << drm_plane_index(&intel_plane->base)))
334
262cd2e1
VS
335#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
336 list_for_each_entry(intel_plane, \
337 &(dev)->mode_config.plane_list, \
338 base.head) \
95150bdf 339 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 340
d063ae48
DL
341#define for_each_intel_crtc(dev, intel_crtc) \
342 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
343
98d39494
MR
344#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
345 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
346 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
347
b2784e15
DL
348#define for_each_intel_encoder(dev, intel_encoder) \
349 list_for_each_entry(intel_encoder, \
350 &(dev)->mode_config.encoder_list, \
351 base.head)
352
3a3371ff
ACO
353#define for_each_intel_connector(dev, intel_connector) \
354 list_for_each_entry(intel_connector, \
355 &dev->mode_config.connector_list, \
356 base.head)
357
6c2b7c12
DV
358#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
359 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 360 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 361
53f5e3ca
JB
362#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
363 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 364 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 365
b04c5bd6
BF
366#define for_each_power_domain(domain, mask) \
367 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 368 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 369
e7b903d2 370struct drm_i915_private;
ad46cb53 371struct i915_mm_struct;
5cc9ed4b 372struct i915_mmu_object;
e7b903d2 373
a6f766f3
CW
374struct drm_i915_file_private {
375 struct drm_i915_private *dev_priv;
376 struct drm_file *file;
377
378 struct {
379 spinlock_t lock;
380 struct list_head request_list;
d0bc54f2
CW
381/* 20ms is a fairly arbitrary limit (greater than the average frame time)
382 * chosen to prevent the CPU getting more than a frame ahead of the GPU
383 * (when using lax throttling for the frontbuffer). We also use it to
384 * offer free GPU waitboosts for severely congested workloads.
385 */
386#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
387 } mm;
388 struct idr context_idr;
389
2e1b8730
CW
390 struct intel_rps_client {
391 struct list_head link;
392 unsigned boosts;
393 } rps;
a6f766f3 394
de1add36 395 unsigned int bsd_ring;
a6f766f3
CW
396};
397
e69d0bc1
DV
398/* Used by dp and fdi links */
399struct intel_link_m_n {
400 uint32_t tu;
401 uint32_t gmch_m;
402 uint32_t gmch_n;
403 uint32_t link_m;
404 uint32_t link_n;
405};
406
407void intel_link_compute_m_n(int bpp, int nlanes,
408 int pixel_clock, int link_clock,
409 struct intel_link_m_n *m_n);
410
1da177e4
LT
411/* Interface history:
412 *
413 * 1.1: Original.
0d6aa60b
DA
414 * 1.2: Add Power Management
415 * 1.3: Add vblank support
de227f5f 416 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 417 * 1.5: Add vblank pipe configuration
2228ed67
MD
418 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
419 * - Support vertical blank on secondary display pipe
1da177e4
LT
420 */
421#define DRIVER_MAJOR 1
2228ed67 422#define DRIVER_MINOR 6
1da177e4
LT
423#define DRIVER_PATCHLEVEL 0
424
23bc5982 425#define WATCH_LISTS 0
673a394b 426
0a3e67a4
JB
427struct opregion_header;
428struct opregion_acpi;
429struct opregion_swsci;
430struct opregion_asle;
431
8ee1c3db 432struct intel_opregion {
115719fc
WD
433 struct opregion_header *header;
434 struct opregion_acpi *acpi;
435 struct opregion_swsci *swsci;
ebde53c7
JN
436 u32 swsci_gbda_sub_functions;
437 u32 swsci_sbcb_sub_functions;
115719fc 438 struct opregion_asle *asle;
04ebaadb 439 void *rvda;
82730385 440 const void *vbt;
ada8f955 441 u32 vbt_size;
115719fc 442 u32 *lid_state;
91a60f20 443 struct work_struct asle_work;
8ee1c3db 444};
44834a67 445#define OPREGION_SIZE (8*1024)
8ee1c3db 446
6ef3d427
CW
447struct intel_overlay;
448struct intel_overlay_error_state;
449
de151cf6 450#define I915_FENCE_REG_NONE -1
42b5aeab
VS
451#define I915_MAX_NUM_FENCES 32
452/* 32 fences + sign bit for FENCE_REG_NONE */
453#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
454
455struct drm_i915_fence_reg {
007cc8ac 456 struct list_head lru_list;
caea7476 457 struct drm_i915_gem_object *obj;
1690e1eb 458 int pin_count;
de151cf6 459};
7c1c2871 460
9b9d172d 461struct sdvo_device_mapping {
e957d772 462 u8 initialized;
9b9d172d 463 u8 dvo_port;
464 u8 slave_addr;
465 u8 dvo_wiring;
e957d772 466 u8 i2c_pin;
b1083333 467 u8 ddc_pin;
9b9d172d 468};
469
c4a1d9e4
CW
470struct intel_display_error_state;
471
63eeaf38 472struct drm_i915_error_state {
742cbee8 473 struct kref ref;
585b0288
BW
474 struct timeval time;
475
cb383002 476 char error_msg[128];
eb5be9d0 477 int iommu;
48b031e3 478 u32 reset_count;
62d5d69b 479 u32 suspend_count;
cb383002 480
585b0288 481 /* Generic register state */
63eeaf38
JB
482 u32 eir;
483 u32 pgtbl_er;
be998e2e 484 u32 ier;
885ea5a8 485 u32 gtier[4];
b9a3906b 486 u32 ccid;
0f3b6849
CW
487 u32 derrmr;
488 u32 forcewake;
585b0288
BW
489 u32 error; /* gen6+ */
490 u32 err_int; /* gen7 */
6c826f34
MK
491 u32 fault_data0; /* gen8, gen9 */
492 u32 fault_data1; /* gen8, gen9 */
585b0288 493 u32 done_reg;
91ec5d11
BW
494 u32 gac_eco;
495 u32 gam_ecochk;
496 u32 gab_ctl;
497 u32 gfx_mode;
585b0288 498 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
499 u64 fence[I915_MAX_NUM_FENCES];
500 struct intel_overlay_error_state *overlay;
501 struct intel_display_error_state *display;
0ca36d78 502 struct drm_i915_error_object *semaphore_obj;
585b0288 503
52d39a21 504 struct drm_i915_error_ring {
372fbb8e 505 bool valid;
362b8af7
BW
506 /* Software tracked state */
507 bool waiting;
508 int hangcheck_score;
509 enum intel_ring_hangcheck_action hangcheck_action;
510 int num_requests;
511
512 /* our own tracking of ring head and tail */
513 u32 cpu_ring_head;
514 u32 cpu_ring_tail;
515
14fd0d6d 516 u32 last_seqno;
666796da 517 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
518
519 /* Register state */
94f8cf10 520 u32 start;
362b8af7
BW
521 u32 tail;
522 u32 head;
523 u32 ctl;
524 u32 hws;
525 u32 ipeir;
526 u32 ipehr;
527 u32 instdone;
362b8af7
BW
528 u32 bbstate;
529 u32 instpm;
530 u32 instps;
531 u32 seqno;
532 u64 bbaddr;
50877445 533 u64 acthd;
362b8af7 534 u32 fault_reg;
13ffadd1 535 u64 faddr;
362b8af7 536 u32 rc_psmi; /* sleep state */
666796da 537 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 538
52d39a21
CW
539 struct drm_i915_error_object {
540 int page_count;
e1f12325 541 u64 gtt_offset;
52d39a21 542 u32 *pages[0];
ab0e7ff9 543 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 544
f85db059 545 struct drm_i915_error_object *wa_ctx;
546
52d39a21
CW
547 struct drm_i915_error_request {
548 long jiffies;
549 u32 seqno;
ee4f42b1 550 u32 tail;
52d39a21 551 } *requests;
6c7a01ec
BW
552
553 struct {
554 u32 gfx_mode;
555 union {
556 u64 pdp[4];
557 u32 pp_dir_base;
558 };
559 } vm_info;
ab0e7ff9
CW
560
561 pid_t pid;
562 char comm[TASK_COMM_LEN];
666796da 563 } ring[I915_NUM_ENGINES];
3a448734 564
9df30794 565 struct drm_i915_error_buffer {
a779e5ab 566 u32 size;
9df30794 567 u32 name;
666796da 568 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 569 u64 gtt_offset;
9df30794
CW
570 u32 read_domains;
571 u32 write_domain;
4b9de737 572 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
573 s32 pinned:2;
574 u32 tiling:2;
575 u32 dirty:1;
576 u32 purgeable:1;
5cc9ed4b 577 u32 userptr:1;
5d1333fc 578 s32 ring:4;
f56383cb 579 u32 cache_level:3;
95f5301d 580 } **active_bo, **pinned_bo;
6c7a01ec 581
95f5301d 582 u32 *active_bo_count, *pinned_bo_count;
3a448734 583 u32 vm_count;
63eeaf38
JB
584};
585
7bd688cd 586struct intel_connector;
820d2d77 587struct intel_encoder;
5cec258b 588struct intel_crtc_state;
5724dbd1 589struct intel_initial_plane_config;
0e8ffe1b 590struct intel_crtc;
ee9300bb
DV
591struct intel_limit;
592struct dpll;
b8cecdf5 593
e70236a8 594struct drm_i915_display_funcs {
e70236a8
JB
595 int (*get_display_clock_speed)(struct drm_device *dev);
596 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 597 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
598 int (*compute_intermediate_wm)(struct drm_device *dev,
599 struct intel_crtc *intel_crtc,
600 struct intel_crtc_state *newstate);
601 void (*initial_watermarks)(struct intel_crtc_state *cstate);
602 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 603 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 604 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
605 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
606 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
607 /* Returns the active state of the crtc, and if the crtc is active,
608 * fills out the pipe-config with the hw state. */
609 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 610 struct intel_crtc_state *);
5724dbd1
DL
611 void (*get_initial_plane_config)(struct intel_crtc *,
612 struct intel_initial_plane_config *);
190f68c5
ACO
613 int (*crtc_compute_clock)(struct intel_crtc *crtc,
614 struct intel_crtc_state *crtc_state);
76e5a89c
DV
615 void (*crtc_enable)(struct drm_crtc *crtc);
616 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
617 void (*audio_codec_enable)(struct drm_connector *connector,
618 struct intel_encoder *encoder,
5e7234c9 619 const struct drm_display_mode *adjusted_mode);
69bfe1a9 620 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 621 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 622 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
623 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
624 struct drm_framebuffer *fb,
625 struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_request *req,
627 uint32_t flags);
91d14251 628 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
629 /* clock updates for mode set */
630 /* cursor updates */
631 /* render clock increase/decrease */
632 /* display clock increase/decrease */
633 /* pll clock increase/decrease */
8563b1e8 634
b95c5321
ML
635 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
636 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
637};
638
48c1026a
MK
639enum forcewake_domain_id {
640 FW_DOMAIN_ID_RENDER = 0,
641 FW_DOMAIN_ID_BLITTER,
642 FW_DOMAIN_ID_MEDIA,
643
644 FW_DOMAIN_ID_COUNT
645};
646
647enum forcewake_domains {
648 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
649 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
650 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
651 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
652 FORCEWAKE_BLITTER |
653 FORCEWAKE_MEDIA)
654};
655
3756685a
TU
656#define FW_REG_READ (1)
657#define FW_REG_WRITE (2)
658
659enum forcewake_domains
660intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
661 i915_reg_t reg, unsigned int op);
662
907b28c5 663struct intel_uncore_funcs {
c8d9a590 664 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 665 enum forcewake_domains domains);
c8d9a590 666 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 667 enum forcewake_domains domains);
0b274481 668
f0f59a00
VS
669 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
670 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
671 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
672 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 673
f0f59a00 674 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 675 uint8_t val, bool trace);
f0f59a00 676 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 677 uint16_t val, bool trace);
f0f59a00 678 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 679 uint32_t val, bool trace);
f0f59a00 680 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 681 uint64_t val, bool trace);
990bbdad
CW
682};
683
907b28c5
CW
684struct intel_uncore {
685 spinlock_t lock; /** lock is also taken in irq contexts. */
686
687 struct intel_uncore_funcs funcs;
688
689 unsigned fifo_count;
48c1026a 690 enum forcewake_domains fw_domains;
b2cff0db
CW
691
692 struct intel_uncore_forcewake_domain {
693 struct drm_i915_private *i915;
48c1026a 694 enum forcewake_domain_id id;
33c582c1 695 enum forcewake_domains mask;
b2cff0db 696 unsigned wake_count;
a57a4a67 697 struct hrtimer timer;
f0f59a00 698 i915_reg_t reg_set;
05a2fb15
MK
699 u32 val_set;
700 u32 val_clear;
f0f59a00
VS
701 i915_reg_t reg_ack;
702 i915_reg_t reg_post;
05a2fb15 703 u32 val_reset;
b2cff0db 704 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
705
706 int unclaimed_mmio_check;
b2cff0db
CW
707};
708
709/* Iterate over initialised fw domains */
33c582c1
TU
710#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
711 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
712 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
713 (domain__)++) \
714 for_each_if ((mask__) & (domain__)->mask)
715
716#define for_each_fw_domain(domain__, dev_priv__) \
717 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 718
b6e7d894
DL
719#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
720#define CSR_VERSION_MAJOR(version) ((version) >> 16)
721#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
722
eb805623 723struct intel_csr {
8144ac59 724 struct work_struct work;
eb805623 725 const char *fw_path;
a7f749f9 726 uint32_t *dmc_payload;
eb805623 727 uint32_t dmc_fw_size;
b6e7d894 728 uint32_t version;
eb805623 729 uint32_t mmio_count;
f0f59a00 730 i915_reg_t mmioaddr[8];
eb805623 731 uint32_t mmiodata[8];
832dba88 732 uint32_t dc_state;
a37baf3b 733 uint32_t allowed_dc_mask;
eb805623
DV
734};
735
79fc46df
DL
736#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
737 func(is_mobile) sep \
738 func(is_i85x) sep \
739 func(is_i915g) sep \
740 func(is_i945gm) sep \
741 func(is_g33) sep \
742 func(need_gfx_hws) sep \
743 func(is_g4x) sep \
744 func(is_pineview) sep \
745 func(is_broadwater) sep \
746 func(is_crestline) sep \
747 func(is_ivybridge) sep \
748 func(is_valleyview) sep \
666a4537 749 func(is_cherryview) sep \
79fc46df 750 func(is_haswell) sep \
ab0d24ac 751 func(is_broadwell) sep \
7201c0b3 752 func(is_skylake) sep \
7526ac19 753 func(is_broxton) sep \
ef11bdb3 754 func(is_kabylake) sep \
b833d685 755 func(is_preliminary) sep \
79fc46df
DL
756 func(has_fbc) sep \
757 func(has_pipe_cxsr) sep \
758 func(has_hotplug) sep \
759 func(cursor_needs_physical) sep \
760 func(has_overlay) sep \
761 func(overlay_needs_physical) sep \
762 func(supports_tv) sep \
dd93be58 763 func(has_llc) sep \
ca377809 764 func(has_snoop) sep \
30568c45 765 func(has_ddi) sep \
33e141ed 766 func(has_fpga_dbg) sep \
767 func(has_pooled_eu)
c96ea64e 768
a587f779
DL
769#define DEFINE_FLAG(name) u8 name:1
770#define SEP_SEMICOLON ;
c96ea64e 771
cfdf1fa2 772struct intel_device_info {
10fce67a 773 u32 display_mmio_offset;
87f1f465 774 u16 device_id;
ac208a8b 775 u8 num_pipes;
d615a166 776 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 777 u8 gen;
ae5702d2 778 u16 gen_mask;
73ae478c 779 u8 ring_mask; /* Rings supported by the HW */
a587f779 780 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
781 /* Register offsets for the various display pipes and transcoders */
782 int pipe_offsets[I915_MAX_TRANSCODERS];
783 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 784 int palette_offsets[I915_MAX_PIPES];
5efb3e28 785 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
786
787 /* Slice/subslice/EU info */
788 u8 slice_total;
789 u8 subslice_total;
790 u8 subslice_per_slice;
791 u8 eu_total;
792 u8 eu_per_subslice;
33e141ed 793 u8 min_eu_in_pool;
b7668791
DL
794 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
795 u8 subslice_7eu[3];
3873218f
JM
796 u8 has_slice_pg:1;
797 u8 has_subslice_pg:1;
798 u8 has_eu_pg:1;
82cf435b
LL
799
800 struct color_luts {
801 u16 degamma_lut_size;
802 u16 gamma_lut_size;
803 } color;
cfdf1fa2
KH
804};
805
a587f779
DL
806#undef DEFINE_FLAG
807#undef SEP_SEMICOLON
808
7faf1ab2
DV
809enum i915_cache_level {
810 I915_CACHE_NONE = 0,
350ec881
CW
811 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
812 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
813 caches, eg sampler/render caches, and the
814 large Last-Level-Cache. LLC is coherent with
815 the CPU, but L3 is only visible to the GPU. */
651d794f 816 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
817};
818
e59ec13d
MK
819struct i915_ctx_hang_stats {
820 /* This context had batch pending when hang was declared */
821 unsigned batch_pending;
822
823 /* This context had batch active when hang was declared */
824 unsigned batch_active;
be62acb4
MK
825
826 /* Time when this context was last blamed for a GPU reset */
827 unsigned long guilty_ts;
828
676fa572
CW
829 /* If the contexts causes a second GPU hang within this time,
830 * it is permanently banned from submitting any more work.
831 */
832 unsigned long ban_period_seconds;
833
be62acb4
MK
834 /* This context is banned to submit more work */
835 bool banned;
e59ec13d 836};
40521054
BW
837
838/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 839#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 840
31b7a88d 841/**
e2efd130 842 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
843 * @ref: reference count.
844 * @user_handle: userspace tracking identity for this context.
845 * @remap_slice: l3 row remapping information.
b1b38278
DW
846 * @flags: context specific flags:
847 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
848 * @file_priv: filp associated with this context (NULL for global default
849 * context).
850 * @hang_stats: information about the role of this context in possible GPU
851 * hangs.
7df113e4 852 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
853 * @legacy_hw_ctx: render context backing object and whether it is correctly
854 * initialized (legacy ring submission mechanism only).
855 * @link: link in the global list of contexts.
856 *
857 * Contexts are memory images used by the hardware to store copies of their
858 * internal state.
859 */
e2efd130 860struct i915_gem_context {
dce3271b 861 struct kref ref;
9ea4feec 862 struct drm_i915_private *i915;
40521054 863 struct drm_i915_file_private *file_priv;
ae6c4806 864 struct i915_hw_ppgtt *ppgtt;
a33afea5 865
8d59bc6a
CW
866 struct i915_ctx_hang_stats hang_stats;
867
5d1808ec 868 /* Unique identifier for this context, used by the hw for tracking */
8d59bc6a 869 unsigned long flags;
5d1808ec 870 unsigned hw_id;
8d59bc6a
CW
871 u32 user_handle;
872#define CONTEXT_NO_ZEROMAP (1<<0)
5d1808ec 873
9021ad03 874 struct intel_context {
c9e003af 875 struct drm_i915_gem_object *state;
84c2377f 876 struct intel_ringbuffer *ringbuf;
ca82580c 877 struct i915_vma *lrc_vma;
82352e90 878 uint32_t *lrc_reg_state;
8d59bc6a
CW
879 u64 lrc_desc;
880 int pin_count;
24f1d3cc 881 bool initialised;
666796da 882 } engine[I915_NUM_ENGINES];
c9e003af 883
a33afea5 884 struct list_head link;
8d59bc6a
CW
885
886 u8 remap_slice;
40521054
BW
887};
888
a4001f1b
PZ
889enum fb_op_origin {
890 ORIGIN_GTT,
891 ORIGIN_CPU,
892 ORIGIN_CS,
893 ORIGIN_FLIP,
74b4ea1e 894 ORIGIN_DIRTYFB,
a4001f1b
PZ
895};
896
ab34a7e8 897struct intel_fbc {
25ad93fd
PZ
898 /* This is always the inner lock when overlapping with struct_mutex and
899 * it's the outer lock when overlapping with stolen_lock. */
900 struct mutex lock;
5e59f717 901 unsigned threshold;
dbef0f15
PZ
902 unsigned int possible_framebuffer_bits;
903 unsigned int busy_bits;
010cf73d 904 unsigned int visible_pipes_mask;
e35fef21 905 struct intel_crtc *crtc;
5c3fe8b0 906
c4213885 907 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
908 struct drm_mm_node *compressed_llb;
909
da46f936
RV
910 bool false_color;
911
d029bcad 912 bool enabled;
0e631adc 913 bool active;
9adccc60 914
aaf78d27
PZ
915 struct intel_fbc_state_cache {
916 struct {
917 unsigned int mode_flags;
918 uint32_t hsw_bdw_pixel_rate;
919 } crtc;
920
921 struct {
922 unsigned int rotation;
923 int src_w;
924 int src_h;
925 bool visible;
926 } plane;
927
928 struct {
929 u64 ilk_ggtt_offset;
aaf78d27
PZ
930 uint32_t pixel_format;
931 unsigned int stride;
932 int fence_reg;
933 unsigned int tiling_mode;
934 } fb;
935 } state_cache;
936
b183b3f1
PZ
937 struct intel_fbc_reg_params {
938 struct {
939 enum pipe pipe;
940 enum plane plane;
941 unsigned int fence_y_offset;
942 } crtc;
943
944 struct {
945 u64 ggtt_offset;
b183b3f1
PZ
946 uint32_t pixel_format;
947 unsigned int stride;
948 int fence_reg;
949 } fb;
950
951 int cfb_size;
952 } params;
953
5c3fe8b0 954 struct intel_fbc_work {
128d7356 955 bool scheduled;
ca18d51d 956 u32 scheduled_vblank;
128d7356 957 struct work_struct work;
128d7356 958 } work;
5c3fe8b0 959
bf6189c6 960 const char *no_fbc_reason;
b5e50c3f
JB
961};
962
96178eeb
VK
963/**
964 * HIGH_RR is the highest eDP panel refresh rate read from EDID
965 * LOW_RR is the lowest eDP panel refresh rate found from EDID
966 * parsing for same resolution.
967 */
968enum drrs_refresh_rate_type {
969 DRRS_HIGH_RR,
970 DRRS_LOW_RR,
971 DRRS_MAX_RR, /* RR count */
972};
973
974enum drrs_support_type {
975 DRRS_NOT_SUPPORTED = 0,
976 STATIC_DRRS_SUPPORT = 1,
977 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
978};
979
2807cf69 980struct intel_dp;
96178eeb
VK
981struct i915_drrs {
982 struct mutex mutex;
983 struct delayed_work work;
984 struct intel_dp *dp;
985 unsigned busy_frontbuffer_bits;
986 enum drrs_refresh_rate_type refresh_rate_type;
987 enum drrs_support_type type;
988};
989
a031d709 990struct i915_psr {
f0355c4a 991 struct mutex lock;
a031d709
RV
992 bool sink_support;
993 bool source_ok;
2807cf69 994 struct intel_dp *enabled;
7c8f8a70
RV
995 bool active;
996 struct delayed_work work;
9ca15301 997 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
998 bool psr2_support;
999 bool aux_frame_sync;
60e5ffe3 1000 bool link_standby;
3f51e471 1001};
5c3fe8b0 1002
3bad0781 1003enum intel_pch {
f0350830 1004 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1005 PCH_IBX, /* Ibexpeak PCH */
1006 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1007 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1008 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1009 PCH_NOP,
3bad0781
ZW
1010};
1011
988d6ee8
PZ
1012enum intel_sbi_destination {
1013 SBI_ICLK,
1014 SBI_MPHY,
1015};
1016
b690e96c 1017#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1018#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1019#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1020#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1021#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1022#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1023
8be48d92 1024struct intel_fbdev;
1630fe75 1025struct intel_fbc_work;
38651674 1026
c2b9152f
DV
1027struct intel_gmbus {
1028 struct i2c_adapter adapter;
3e4d44e0 1029#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1030 u32 force_bit;
c2b9152f 1031 u32 reg0;
f0f59a00 1032 i915_reg_t gpio_reg;
c167a6fc 1033 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1034 struct drm_i915_private *dev_priv;
1035};
1036
f4c956ad 1037struct i915_suspend_saved_registers {
e948e994 1038 u32 saveDSPARB;
ba8bbcf6 1039 u32 saveLVDS;
585fb111
JB
1040 u32 savePP_ON_DELAYS;
1041 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1042 u32 savePP_ON;
1043 u32 savePP_OFF;
1044 u32 savePP_CONTROL;
585fb111 1045 u32 savePP_DIVISOR;
ba8bbcf6 1046 u32 saveFBC_CONTROL;
1f84e550 1047 u32 saveCACHE_MODE_0;
1f84e550 1048 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1049 u32 saveSWF0[16];
1050 u32 saveSWF1[16];
85fa792b 1051 u32 saveSWF3[3];
4b9de737 1052 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1053 u32 savePCH_PORT_HOTPLUG;
9f49c376 1054 u16 saveGCDGMBUS;
f4c956ad 1055};
c85aa885 1056
ddeea5b0
ID
1057struct vlv_s0ix_state {
1058 /* GAM */
1059 u32 wr_watermark;
1060 u32 gfx_prio_ctrl;
1061 u32 arb_mode;
1062 u32 gfx_pend_tlb0;
1063 u32 gfx_pend_tlb1;
1064 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1065 u32 media_max_req_count;
1066 u32 gfx_max_req_count;
1067 u32 render_hwsp;
1068 u32 ecochk;
1069 u32 bsd_hwsp;
1070 u32 blt_hwsp;
1071 u32 tlb_rd_addr;
1072
1073 /* MBC */
1074 u32 g3dctl;
1075 u32 gsckgctl;
1076 u32 mbctl;
1077
1078 /* GCP */
1079 u32 ucgctl1;
1080 u32 ucgctl3;
1081 u32 rcgctl1;
1082 u32 rcgctl2;
1083 u32 rstctl;
1084 u32 misccpctl;
1085
1086 /* GPM */
1087 u32 gfxpause;
1088 u32 rpdeuhwtc;
1089 u32 rpdeuc;
1090 u32 ecobus;
1091 u32 pwrdwnupctl;
1092 u32 rp_down_timeout;
1093 u32 rp_deucsw;
1094 u32 rcubmabdtmr;
1095 u32 rcedata;
1096 u32 spare2gh;
1097
1098 /* Display 1 CZ domain */
1099 u32 gt_imr;
1100 u32 gt_ier;
1101 u32 pm_imr;
1102 u32 pm_ier;
1103 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1104
1105 /* GT SA CZ domain */
1106 u32 tilectl;
1107 u32 gt_fifoctl;
1108 u32 gtlc_wake_ctrl;
1109 u32 gtlc_survive;
1110 u32 pmwgicz;
1111
1112 /* Display 2 CZ domain */
1113 u32 gu_ctl0;
1114 u32 gu_ctl1;
9c25210f 1115 u32 pcbr;
ddeea5b0
ID
1116 u32 clock_gate_dis2;
1117};
1118
bf225f20
CW
1119struct intel_rps_ei {
1120 u32 cz_clock;
1121 u32 render_c0;
1122 u32 media_c0;
31685c25
D
1123};
1124
c85aa885 1125struct intel_gen6_power_mgmt {
d4d70aa5
ID
1126 /*
1127 * work, interrupts_enabled and pm_iir are protected by
1128 * dev_priv->irq_lock
1129 */
c85aa885 1130 struct work_struct work;
d4d70aa5 1131 bool interrupts_enabled;
c85aa885 1132 u32 pm_iir;
59cdb63d 1133
1800ad25
SAK
1134 u32 pm_intr_keep;
1135
b39fb297
BW
1136 /* Frequencies are stored in potentially platform dependent multiples.
1137 * In other words, *_freq needs to be multiplied by X to be interesting.
1138 * Soft limits are those which are used for the dynamic reclocking done
1139 * by the driver (raise frequencies under heavy loads, and lower for
1140 * lighter loads). Hard limits are those imposed by the hardware.
1141 *
1142 * A distinction is made for overclocking, which is never enabled by
1143 * default, and is considered to be above the hard limit if it's
1144 * possible at all.
1145 */
1146 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1147 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1148 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1149 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1150 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1151 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1152 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1153 u8 rp1_freq; /* "less than" RP0 power/freqency */
1154 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1155 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1156
8fb55197
CW
1157 u8 up_threshold; /* Current %busy required to uplock */
1158 u8 down_threshold; /* Current %busy required to downclock */
1159
dd75fdc8
CW
1160 int last_adj;
1161 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1162
8d3afd7d
CW
1163 spinlock_t client_lock;
1164 struct list_head clients;
1165 bool client_boost;
1166
c0951f0c 1167 bool enabled;
1a01ab3b 1168 struct delayed_work delayed_resume_work;
1854d5ca 1169 unsigned boosts;
4fc688ce 1170
2e1b8730 1171 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1172
bf225f20
CW
1173 /* manual wa residency calculations */
1174 struct intel_rps_ei up_ei, down_ei;
1175
4fc688ce
JB
1176 /*
1177 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1178 * Must be taken after struct_mutex if nested. Note that
1179 * this lock may be held for long periods of time when
1180 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1181 */
1182 struct mutex hw_lock;
c85aa885
DV
1183};
1184
1a240d4d
DV
1185/* defined intel_pm.c */
1186extern spinlock_t mchdev_lock;
1187
c85aa885
DV
1188struct intel_ilk_power_mgmt {
1189 u8 cur_delay;
1190 u8 min_delay;
1191 u8 max_delay;
1192 u8 fmax;
1193 u8 fstart;
1194
1195 u64 last_count1;
1196 unsigned long last_time1;
1197 unsigned long chipset_power;
1198 u64 last_count2;
5ed0bdf2 1199 u64 last_time2;
c85aa885
DV
1200 unsigned long gfx_power;
1201 u8 corr;
1202
1203 int c_m;
1204 int r_t;
1205};
1206
c6cb582e
ID
1207struct drm_i915_private;
1208struct i915_power_well;
1209
1210struct i915_power_well_ops {
1211 /*
1212 * Synchronize the well's hw state to match the current sw state, for
1213 * example enable/disable it based on the current refcount. Called
1214 * during driver init and resume time, possibly after first calling
1215 * the enable/disable handlers.
1216 */
1217 void (*sync_hw)(struct drm_i915_private *dev_priv,
1218 struct i915_power_well *power_well);
1219 /*
1220 * Enable the well and resources that depend on it (for example
1221 * interrupts located on the well). Called after the 0->1 refcount
1222 * transition.
1223 */
1224 void (*enable)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 /*
1227 * Disable the well and resources that depend on it. Called after
1228 * the 1->0 refcount transition.
1229 */
1230 void (*disable)(struct drm_i915_private *dev_priv,
1231 struct i915_power_well *power_well);
1232 /* Returns the hw enabled state. */
1233 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1234 struct i915_power_well *power_well);
1235};
1236
a38911a3
WX
1237/* Power well structure for haswell */
1238struct i915_power_well {
c1ca727f 1239 const char *name;
6f3ef5dd 1240 bool always_on;
a38911a3
WX
1241 /* power well enable/disable usage count */
1242 int count;
bfafe93a
ID
1243 /* cached hw enabled state */
1244 bool hw_enabled;
c1ca727f 1245 unsigned long domains;
77961eb9 1246 unsigned long data;
c6cb582e 1247 const struct i915_power_well_ops *ops;
a38911a3
WX
1248};
1249
83c00f55 1250struct i915_power_domains {
baa70707
ID
1251 /*
1252 * Power wells needed for initialization at driver init and suspend
1253 * time are on. They are kept on until after the first modeset.
1254 */
1255 bool init_power_on;
0d116a29 1256 bool initializing;
c1ca727f 1257 int power_well_count;
baa70707 1258
83c00f55 1259 struct mutex lock;
1da51581 1260 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1261 struct i915_power_well *power_wells;
83c00f55
ID
1262};
1263
35a85ac6 1264#define MAX_L3_SLICES 2
a4da4fa4 1265struct intel_l3_parity {
35a85ac6 1266 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1267 struct work_struct error_work;
35a85ac6 1268 int which_slice;
a4da4fa4
DV
1269};
1270
4b5aed62 1271struct i915_gem_mm {
4b5aed62
DV
1272 /** Memory allocator for GTT stolen memory */
1273 struct drm_mm stolen;
92e97d2f
PZ
1274 /** Protects the usage of the GTT stolen memory allocator. This is
1275 * always the inner lock when overlapping with struct_mutex. */
1276 struct mutex stolen_lock;
1277
4b5aed62
DV
1278 /** List of all objects in gtt_space. Used to restore gtt
1279 * mappings on resume */
1280 struct list_head bound_list;
1281 /**
1282 * List of objects which are not bound to the GTT (thus
1283 * are idle and not used by the GPU) but still have
1284 * (presumably uncached) pages still attached.
1285 */
1286 struct list_head unbound_list;
1287
1288 /** Usable portion of the GTT for GEM */
1289 unsigned long stolen_base; /* limited to low memory (32-bit) */
1290
4b5aed62
DV
1291 /** PPGTT used for aliasing the PPGTT with the GTT */
1292 struct i915_hw_ppgtt *aliasing_ppgtt;
1293
2cfcd32a 1294 struct notifier_block oom_notifier;
e87666b5 1295 struct notifier_block vmap_notifier;
ceabbba5 1296 struct shrinker shrinker;
4b5aed62
DV
1297 bool shrinker_no_lock_stealing;
1298
4b5aed62
DV
1299 /** LRU list of objects with fence regs on them. */
1300 struct list_head fence_list;
1301
1302 /**
1303 * We leave the user IRQ off as much as possible,
1304 * but this means that requests will finish and never
1305 * be retired once the system goes idle. Set a timer to
1306 * fire periodically while the ring is running. When it
1307 * fires, go retire requests.
1308 */
1309 struct delayed_work retire_work;
1310
b29c19b6
CW
1311 /**
1312 * When we detect an idle GPU, we want to turn on
1313 * powersaving features. So once we see that there
1314 * are no more requests outstanding and no more
1315 * arrive within a small period of time, we fire
1316 * off the idle_work.
1317 */
1318 struct delayed_work idle_work;
1319
4b5aed62
DV
1320 /**
1321 * Are we in a non-interruptible section of code like
1322 * modesetting?
1323 */
1324 bool interruptible;
1325
f62a0076
CW
1326 /**
1327 * Is the GPU currently considered idle, or busy executing userspace
1328 * requests? Whilst idle, we attempt to power down the hardware and
1329 * display clocks. In order to reduce the effect on performance, there
1330 * is a slight delay before we do so.
1331 */
1332 bool busy;
1333
bdf1e7e3 1334 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1335 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1336
4b5aed62
DV
1337 /** Bit 6 swizzling required for X tiling */
1338 uint32_t bit_6_swizzle_x;
1339 /** Bit 6 swizzling required for Y tiling */
1340 uint32_t bit_6_swizzle_y;
1341
4b5aed62 1342 /* accounting, useful for userland debugging */
c20e8355 1343 spinlock_t object_stat_lock;
4b5aed62
DV
1344 size_t object_memory;
1345 u32 object_count;
1346};
1347
edc3d884 1348struct drm_i915_error_state_buf {
0a4cd7c8 1349 struct drm_i915_private *i915;
edc3d884
MK
1350 unsigned bytes;
1351 unsigned size;
1352 int err;
1353 u8 *buf;
1354 loff_t start;
1355 loff_t pos;
1356};
1357
fc16b48b
MK
1358struct i915_error_state_file_priv {
1359 struct drm_device *dev;
1360 struct drm_i915_error_state *error;
1361};
1362
99584db3
DV
1363struct i915_gpu_error {
1364 /* For hangcheck timer */
1365#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1366#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1367 /* Hang gpu twice in this window and your context gets banned */
1368#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1369
737b1506
CW
1370 struct workqueue_struct *hangcheck_wq;
1371 struct delayed_work hangcheck_work;
99584db3
DV
1372
1373 /* For reset and error_state handling. */
1374 spinlock_t lock;
1375 /* Protected by the above dev->gpu_error.lock. */
1376 struct drm_i915_error_state *first_error;
094f9a54
CW
1377
1378 unsigned long missed_irq_rings;
1379
1f83fee0 1380 /**
2ac0f450 1381 * State variable controlling the reset flow and count
1f83fee0 1382 *
2ac0f450
MK
1383 * This is a counter which gets incremented when reset is triggered,
1384 * and again when reset has been handled. So odd values (lowest bit set)
1385 * means that reset is in progress and even values that
1386 * (reset_counter >> 1):th reset was successfully completed.
1387 *
1388 * If reset is not completed succesfully, the I915_WEDGE bit is
1389 * set meaning that hardware is terminally sour and there is no
1390 * recovery. All waiters on the reset_queue will be woken when
1391 * that happens.
1392 *
1393 * This counter is used by the wait_seqno code to notice that reset
1394 * event happened and it needs to restart the entire ioctl (since most
1395 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1396 *
1397 * This is important for lock-free wait paths, where no contended lock
1398 * naturally enforces the correct ordering between the bail-out of the
1399 * waiter and the gpu reset work code.
1f83fee0
DV
1400 */
1401 atomic_t reset_counter;
1402
1f83fee0 1403#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1404#define I915_WEDGED (1 << 31)
1f83fee0
DV
1405
1406 /**
1407 * Waitqueue to signal when the reset has completed. Used by clients
1408 * that wait for dev_priv->mm.wedged to settle.
1409 */
1410 wait_queue_head_t reset_queue;
33196ded 1411
88b4aa87
MK
1412 /* Userspace knobs for gpu hang simulation;
1413 * combines both a ring mask, and extra flags
1414 */
1415 u32 stop_rings;
1416#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1417#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1418
1419 /* For missed irq/seqno simulation. */
1420 unsigned int test_irq_rings;
99584db3
DV
1421};
1422
b8efb17b
ZR
1423enum modeset_restore {
1424 MODESET_ON_LID_OPEN,
1425 MODESET_DONE,
1426 MODESET_SUSPENDED,
1427};
1428
500ea70d
RV
1429#define DP_AUX_A 0x40
1430#define DP_AUX_B 0x10
1431#define DP_AUX_C 0x20
1432#define DP_AUX_D 0x30
1433
11c1b657
XZ
1434#define DDC_PIN_B 0x05
1435#define DDC_PIN_C 0x04
1436#define DDC_PIN_D 0x06
1437
6acab15a 1438struct ddi_vbt_port_info {
ce4dd49e
DL
1439 /*
1440 * This is an index in the HDMI/DVI DDI buffer translation table.
1441 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1442 * populate this field.
1443 */
1444#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1445 uint8_t hdmi_level_shift;
311a2094
PZ
1446
1447 uint8_t supports_dvi:1;
1448 uint8_t supports_hdmi:1;
1449 uint8_t supports_dp:1;
500ea70d
RV
1450
1451 uint8_t alternate_aux_channel;
11c1b657 1452 uint8_t alternate_ddc_pin;
75067dde
AK
1453
1454 uint8_t dp_boost_level;
1455 uint8_t hdmi_boost_level;
6acab15a
PZ
1456};
1457
bfd7ebda
RV
1458enum psr_lines_to_wait {
1459 PSR_0_LINES_TO_WAIT = 0,
1460 PSR_1_LINE_TO_WAIT,
1461 PSR_4_LINES_TO_WAIT,
1462 PSR_8_LINES_TO_WAIT
83a7280e
PB
1463};
1464
41aa3448
RV
1465struct intel_vbt_data {
1466 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1467 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1468
1469 /* Feature bits */
1470 unsigned int int_tv_support:1;
1471 unsigned int lvds_dither:1;
1472 unsigned int lvds_vbt:1;
1473 unsigned int int_crt_support:1;
1474 unsigned int lvds_use_ssc:1;
1475 unsigned int display_clock_mode:1;
1476 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1477 unsigned int panel_type:4;
41aa3448
RV
1478 int lvds_ssc_freq;
1479 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1480
83a7280e
PB
1481 enum drrs_support_type drrs_type;
1482
6aa23e65
JN
1483 struct {
1484 int rate;
1485 int lanes;
1486 int preemphasis;
1487 int vswing;
06411f08 1488 bool low_vswing;
6aa23e65
JN
1489 bool initialized;
1490 bool support;
1491 int bpp;
1492 struct edp_power_seq pps;
1493 } edp;
41aa3448 1494
bfd7ebda
RV
1495 struct {
1496 bool full_link;
1497 bool require_aux_wakeup;
1498 int idle_frames;
1499 enum psr_lines_to_wait lines_to_wait;
1500 int tp1_wakeup_time;
1501 int tp2_tp3_wakeup_time;
1502 } psr;
1503
f00076d2
JN
1504 struct {
1505 u16 pwm_freq_hz;
39fbc9c8 1506 bool present;
f00076d2 1507 bool active_low_pwm;
1de6068e 1508 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1509 enum intel_backlight_type type;
f00076d2
JN
1510 } backlight;
1511
d17c5443
SK
1512 /* MIPI DSI */
1513 struct {
1514 u16 panel_id;
d3b542fc
SK
1515 struct mipi_config *config;
1516 struct mipi_pps_data *pps;
1517 u8 seq_version;
1518 u32 size;
1519 u8 *data;
8d3ed2f3 1520 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1521 } dsi;
1522
41aa3448
RV
1523 int crt_ddc_pin;
1524
1525 int child_dev_num;
768f69c9 1526 union child_device_config *child_dev;
6acab15a
PZ
1527
1528 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1529 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1530};
1531
77c122bc
VS
1532enum intel_ddb_partitioning {
1533 INTEL_DDB_PART_1_2,
1534 INTEL_DDB_PART_5_6, /* IVB+ */
1535};
1536
1fd527cc
VS
1537struct intel_wm_level {
1538 bool enable;
1539 uint32_t pri_val;
1540 uint32_t spr_val;
1541 uint32_t cur_val;
1542 uint32_t fbc_val;
1543};
1544
820c1980 1545struct ilk_wm_values {
609cedef
VS
1546 uint32_t wm_pipe[3];
1547 uint32_t wm_lp[3];
1548 uint32_t wm_lp_spr[3];
1549 uint32_t wm_linetime[3];
1550 bool enable_fbc_wm;
1551 enum intel_ddb_partitioning partitioning;
1552};
1553
262cd2e1
VS
1554struct vlv_pipe_wm {
1555 uint16_t primary;
1556 uint16_t sprite[2];
1557 uint8_t cursor;
1558};
ae80152d 1559
262cd2e1
VS
1560struct vlv_sr_wm {
1561 uint16_t plane;
1562 uint8_t cursor;
1563};
ae80152d 1564
262cd2e1
VS
1565struct vlv_wm_values {
1566 struct vlv_pipe_wm pipe[3];
1567 struct vlv_sr_wm sr;
0018fda1
VS
1568 struct {
1569 uint8_t cursor;
1570 uint8_t sprite[2];
1571 uint8_t primary;
1572 } ddl[3];
6eb1a681
VS
1573 uint8_t level;
1574 bool cxsr;
0018fda1
VS
1575};
1576
c193924e 1577struct skl_ddb_entry {
16160e3d 1578 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1579};
1580
1581static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1582{
16160e3d 1583 return entry->end - entry->start;
c193924e
DL
1584}
1585
08db6652
DL
1586static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1587 const struct skl_ddb_entry *e2)
1588{
1589 if (e1->start == e2->start && e1->end == e2->end)
1590 return true;
1591
1592 return false;
1593}
1594
c193924e 1595struct skl_ddb_allocation {
34bb56af 1596 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1597 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1598 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1599};
1600
2ac96d2a 1601struct skl_wm_values {
2b4b9f35 1602 unsigned dirty_pipes;
c193924e 1603 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1604 uint32_t wm_linetime[I915_MAX_PIPES];
1605 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1606 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1607};
1608
1609struct skl_wm_level {
1610 bool plane_en[I915_MAX_PLANES];
1611 uint16_t plane_res_b[I915_MAX_PLANES];
1612 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1613};
1614
c67a470b 1615/*
765dab67
PZ
1616 * This struct helps tracking the state needed for runtime PM, which puts the
1617 * device in PCI D3 state. Notice that when this happens, nothing on the
1618 * graphics device works, even register access, so we don't get interrupts nor
1619 * anything else.
c67a470b 1620 *
765dab67
PZ
1621 * Every piece of our code that needs to actually touch the hardware needs to
1622 * either call intel_runtime_pm_get or call intel_display_power_get with the
1623 * appropriate power domain.
a8a8bd54 1624 *
765dab67
PZ
1625 * Our driver uses the autosuspend delay feature, which means we'll only really
1626 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1627 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1628 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1629 *
1630 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1631 * goes back to false exactly before we reenable the IRQs. We use this variable
1632 * to check if someone is trying to enable/disable IRQs while they're supposed
1633 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1634 * case it happens.
c67a470b 1635 *
765dab67 1636 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1637 */
5d584b2e 1638struct i915_runtime_pm {
1f814dac 1639 atomic_t wakeref_count;
2b19efeb 1640 atomic_t atomic_seq;
5d584b2e 1641 bool suspended;
2aeb7d3a 1642 bool irqs_enabled;
c67a470b
PZ
1643};
1644
926321d5
DV
1645enum intel_pipe_crc_source {
1646 INTEL_PIPE_CRC_SOURCE_NONE,
1647 INTEL_PIPE_CRC_SOURCE_PLANE1,
1648 INTEL_PIPE_CRC_SOURCE_PLANE2,
1649 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1650 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1651 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1652 INTEL_PIPE_CRC_SOURCE_TV,
1653 INTEL_PIPE_CRC_SOURCE_DP_B,
1654 INTEL_PIPE_CRC_SOURCE_DP_C,
1655 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1656 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1657 INTEL_PIPE_CRC_SOURCE_MAX,
1658};
1659
8bf1e9f1 1660struct intel_pipe_crc_entry {
ac2300d4 1661 uint32_t frame;
8bf1e9f1
SH
1662 uint32_t crc[5];
1663};
1664
b2c88f5b 1665#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1666struct intel_pipe_crc {
d538bbdf
DL
1667 spinlock_t lock;
1668 bool opened; /* exclusive access to the result file */
e5f75aca 1669 struct intel_pipe_crc_entry *entries;
926321d5 1670 enum intel_pipe_crc_source source;
d538bbdf 1671 int head, tail;
07144428 1672 wait_queue_head_t wq;
8bf1e9f1
SH
1673};
1674
f99d7069
DV
1675struct i915_frontbuffer_tracking {
1676 struct mutex lock;
1677
1678 /*
1679 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1680 * scheduled flips.
1681 */
1682 unsigned busy_bits;
1683 unsigned flip_bits;
1684};
1685
7225342a 1686struct i915_wa_reg {
f0f59a00 1687 i915_reg_t addr;
7225342a
MK
1688 u32 value;
1689 /* bitmask representing WA bits */
1690 u32 mask;
1691};
1692
33136b06
AS
1693/*
1694 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1695 * allowing it for RCS as we don't foresee any requirement of having
1696 * a whitelist for other engines. When it is really required for
1697 * other engines then the limit need to be increased.
1698 */
1699#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1700
1701struct i915_workarounds {
1702 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1703 u32 count;
666796da 1704 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1705};
1706
cf9d2890
YZ
1707struct i915_virtual_gpu {
1708 bool active;
1709};
1710
5f19e2bf
JH
1711struct i915_execbuffer_params {
1712 struct drm_device *dev;
1713 struct drm_file *file;
1714 uint32_t dispatch_flags;
1715 uint32_t args_batch_start_offset;
af98714e 1716 uint64_t batch_obj_vm_offset;
4a570db5 1717 struct intel_engine_cs *engine;
5f19e2bf 1718 struct drm_i915_gem_object *batch_obj;
e2efd130 1719 struct i915_gem_context *ctx;
6a6ae79a 1720 struct drm_i915_gem_request *request;
5f19e2bf
JH
1721};
1722
aa363136
MR
1723/* used in computing the new watermarks state */
1724struct intel_wm_config {
1725 unsigned int num_pipes_active;
1726 bool sprites_enabled;
1727 bool sprites_scaled;
1728};
1729
77fec556 1730struct drm_i915_private {
f4c956ad 1731 struct drm_device *dev;
efab6d8d 1732 struct kmem_cache *objects;
e20d2ab7 1733 struct kmem_cache *vmas;
efab6d8d 1734 struct kmem_cache *requests;
f4c956ad 1735
5c969aa7 1736 const struct intel_device_info info;
f4c956ad
DV
1737
1738 int relative_constants_mode;
1739
1740 void __iomem *regs;
1741
907b28c5 1742 struct intel_uncore uncore;
f4c956ad 1743
cf9d2890
YZ
1744 struct i915_virtual_gpu vgpu;
1745
0ad35fed
ZW
1746 struct intel_gvt gvt;
1747
33a732f4
AD
1748 struct intel_guc guc;
1749
eb805623
DV
1750 struct intel_csr csr;
1751
5ea6e5e3 1752 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1753
f4c956ad
DV
1754 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1755 * controller on different i2c buses. */
1756 struct mutex gmbus_mutex;
1757
1758 /**
1759 * Base address of the gmbus and gpio block.
1760 */
1761 uint32_t gpio_mmio_base;
1762
b6fdd0f2
SS
1763 /* MMIO base address for MIPI regs */
1764 uint32_t mipi_mmio_base;
1765
443a389f
VS
1766 uint32_t psr_mmio_base;
1767
28c70f16
DV
1768 wait_queue_head_t gmbus_wait_queue;
1769
f4c956ad 1770 struct pci_dev *bridge_dev;
0ca5fa3a 1771 struct i915_gem_context *kernel_context;
666796da 1772 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1773 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1774 uint32_t last_seqno, next_seqno;
f4c956ad 1775
ba8286fa 1776 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1777 struct resource mch_res;
1778
f4c956ad
DV
1779 /* protects the irq masks */
1780 spinlock_t irq_lock;
1781
84c33a64
SG
1782 /* protects the mmio flip data */
1783 spinlock_t mmio_flip_lock;
1784
f8b79e58
ID
1785 bool display_irqs_enabled;
1786
9ee32fea
DV
1787 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1788 struct pm_qos_request pm_qos;
1789
a580516d
VS
1790 /* Sideband mailbox protection */
1791 struct mutex sb_lock;
f4c956ad
DV
1792
1793 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1794 union {
1795 u32 irq_mask;
1796 u32 de_irq_mask[I915_MAX_PIPES];
1797 };
f4c956ad 1798 u32 gt_irq_mask;
605cd25b 1799 u32 pm_irq_mask;
a6706b45 1800 u32 pm_rps_events;
91d181dd 1801 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1802
5fcece80 1803 struct i915_hotplug hotplug;
ab34a7e8 1804 struct intel_fbc fbc;
439d7ac0 1805 struct i915_drrs drrs;
f4c956ad 1806 struct intel_opregion opregion;
41aa3448 1807 struct intel_vbt_data vbt;
f4c956ad 1808
d9ceb816
JB
1809 bool preserve_bios_swizzle;
1810
f4c956ad
DV
1811 /* overlay */
1812 struct intel_overlay *overlay;
f4c956ad 1813
58c68779 1814 /* backlight registers and fields in struct intel_panel */
07f11d49 1815 struct mutex backlight_lock;
31ad8ec6 1816
f4c956ad 1817 /* LVDS info */
f4c956ad
DV
1818 bool no_aux_handshake;
1819
e39b999a
VS
1820 /* protects panel power sequencer state */
1821 struct mutex pps_mutex;
1822
f4c956ad 1823 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1824 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1825
1826 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1827 unsigned int skl_preferred_vco_freq;
1a617b77 1828 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1829 unsigned int max_dotclk_freq;
e7dc33f3 1830 unsigned int rawclk_freq;
6bcda4f0 1831 unsigned int hpll_freq;
bfa7df01 1832 unsigned int czclk_freq;
f4c956ad 1833
63911d72 1834 struct {
709e05c3 1835 unsigned int vco, ref;
63911d72
VS
1836 } cdclk_pll;
1837
645416f5
DV
1838 /**
1839 * wq - Driver workqueue for GEM.
1840 *
1841 * NOTE: Work items scheduled here are not allowed to grab any modeset
1842 * locks, for otherwise the flushing done in the pageflip code will
1843 * result in deadlocks.
1844 */
f4c956ad
DV
1845 struct workqueue_struct *wq;
1846
1847 /* Display functions */
1848 struct drm_i915_display_funcs display;
1849
1850 /* PCH chipset type */
1851 enum intel_pch pch_type;
17a303ec 1852 unsigned short pch_id;
f4c956ad
DV
1853
1854 unsigned long quirks;
1855
b8efb17b
ZR
1856 enum modeset_restore modeset_restore;
1857 struct mutex modeset_restore_lock;
e2c8b870 1858 struct drm_atomic_state *modeset_restore_state;
673a394b 1859
a7bbbd63 1860 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1861 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1862
4b5aed62 1863 struct i915_gem_mm mm;
ad46cb53
CW
1864 DECLARE_HASHTABLE(mm_structs, 7);
1865 struct mutex mm_lock;
8781342d 1866
5d1808ec
CW
1867 /* The hw wants to have a stable context identifier for the lifetime
1868 * of the context (for OA, PASID, faults, etc). This is limited
1869 * in execlists to 21 bits.
1870 */
1871 struct ida context_hw_ida;
1872#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1873
8781342d
DV
1874 /* Kernel Modesetting */
1875
76c4ac04
DL
1876 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1877 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1878 wait_queue_head_t pending_flip_queue;
1879
c4597872
DV
1880#ifdef CONFIG_DEBUG_FS
1881 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1882#endif
1883
565602d7 1884 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1885 int num_shared_dpll;
1886 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1887 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1888
fbf6d879
ML
1889 /*
1890 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1891 * Must be global rather than per dpll, because on some platforms
1892 * plls share registers.
1893 */
1894 struct mutex dpll_lock;
1895
565602d7
ML
1896 unsigned int active_crtcs;
1897 unsigned int min_pixclk[I915_MAX_PIPES];
1898
e4607fcf 1899 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1900
7225342a 1901 struct i915_workarounds workarounds;
888b5995 1902
f99d7069
DV
1903 struct i915_frontbuffer_tracking fb_tracking;
1904
652c393a 1905 u16 orig_clock;
f97108d1 1906
c4804411 1907 bool mchbar_need_disable;
f97108d1 1908
a4da4fa4
DV
1909 struct intel_l3_parity l3_parity;
1910
59124506 1911 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1912 u32 edram_cap;
59124506 1913
c6a828d3 1914 /* gen6+ rps state */
c85aa885 1915 struct intel_gen6_power_mgmt rps;
c6a828d3 1916
20e4d407
DV
1917 /* ilk-only ips/rps state. Everything in here is protected by the global
1918 * mchdev_lock in intel_pm.c */
c85aa885 1919 struct intel_ilk_power_mgmt ips;
b5e50c3f 1920
83c00f55 1921 struct i915_power_domains power_domains;
a38911a3 1922
a031d709 1923 struct i915_psr psr;
3f51e471 1924
99584db3 1925 struct i915_gpu_error gpu_error;
ae681d96 1926
c9cddffc
JB
1927 struct drm_i915_gem_object *vlv_pctx;
1928
0695726e 1929#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1930 /* list of fbdev register on this device */
1931 struct intel_fbdev *fbdev;
82e3b8c1 1932 struct work_struct fbdev_suspend_work;
4520f53a 1933#endif
e953fd7b
CW
1934
1935 struct drm_property *broadcast_rgb_property;
3f43c48d 1936 struct drm_property *force_audio_property;
e3689190 1937
58fddc28 1938 /* hda/i915 audio component */
51e1d83c 1939 struct i915_audio_component *audio_component;
58fddc28 1940 bool audio_component_registered;
4a21ef7d
LY
1941 /**
1942 * av_mutex - mutex for audio/video sync
1943 *
1944 */
1945 struct mutex av_mutex;
58fddc28 1946
254f965c 1947 uint32_t hw_context_size;
a33afea5 1948 struct list_head context_list;
f4c956ad 1949
3e68320e 1950 u32 fdi_rx_config;
68d18ad7 1951
c231775c 1952 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1953 u32 chv_phy_control;
c231775c
VS
1954 /*
1955 * Shadows for CHV DPLL_MD regs to keep the state
1956 * checker somewhat working in the presence hardware
1957 * crappiness (can't read out DPLL_MD for pipes B & C).
1958 */
1959 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1960 u32 bxt_phy_grc;
70722468 1961
842f1c8b 1962 u32 suspend_count;
bc87229f 1963 bool suspended_to_idle;
f4c956ad 1964 struct i915_suspend_saved_registers regfile;
ddeea5b0 1965 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1966
53615a5e
VS
1967 struct {
1968 /*
1969 * Raw watermark latency values:
1970 * in 0.1us units for WM0,
1971 * in 0.5us units for WM1+.
1972 */
1973 /* primary */
1974 uint16_t pri_latency[5];
1975 /* sprite */
1976 uint16_t spr_latency[5];
1977 /* cursor */
1978 uint16_t cur_latency[5];
2af30a5c
PB
1979 /*
1980 * Raw watermark memory latency values
1981 * for SKL for all 8 levels
1982 * in 1us units.
1983 */
1984 uint16_t skl_latency[8];
609cedef 1985
2d41c0b5
PB
1986 /*
1987 * The skl_wm_values structure is a bit too big for stack
1988 * allocation, so we keep the staging struct where we store
1989 * intermediate results here instead.
1990 */
1991 struct skl_wm_values skl_results;
1992
609cedef 1993 /* current hardware state */
2d41c0b5
PB
1994 union {
1995 struct ilk_wm_values hw;
1996 struct skl_wm_values skl_hw;
0018fda1 1997 struct vlv_wm_values vlv;
2d41c0b5 1998 };
58590c14
VS
1999
2000 uint8_t max_level;
ed4a6a7c
MR
2001
2002 /*
2003 * Should be held around atomic WM register writing; also
2004 * protects * intel_crtc->wm.active and
2005 * cstate->wm.need_postvbl_update.
2006 */
2007 struct mutex wm_mutex;
279e99d7
MR
2008
2009 /*
2010 * Set during HW readout of watermarks/DDB. Some platforms
2011 * need to know when we're still using BIOS-provided values
2012 * (which we don't fully trust).
2013 */
2014 bool distrust_bios_wm;
53615a5e
VS
2015 } wm;
2016
8a187455
PZ
2017 struct i915_runtime_pm pm;
2018
a83014d3
OM
2019 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2020 struct {
5f19e2bf 2021 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2022 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2023 struct list_head *vmas);
117897f4
TU
2024 int (*init_engines)(struct drm_device *dev);
2025 void (*cleanup_engine)(struct intel_engine_cs *engine);
2026 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
2027 } gt;
2028
3be60de9
VS
2029 /* perform PHY state sanity checks? */
2030 bool chv_phy_assert[2];
2031
0bdf5a05
TI
2032 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2033
bdf1e7e3
DV
2034 /*
2035 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2036 * will be rejected. Instead look for a better place.
2037 */
77fec556 2038};
1da177e4 2039
2c1792a1
CW
2040static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2041{
2042 return dev->dev_private;
2043}
2044
888d0d42
ID
2045static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2046{
2047 return to_i915(dev_get_drvdata(dev));
2048}
2049
33a732f4
AD
2050static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2051{
2052 return container_of(guc, struct drm_i915_private, guc);
2053}
2054
b4ac5afc
DG
2055/* Simple iterator over all initialised engines */
2056#define for_each_engine(engine__, dev_priv__) \
2057 for ((engine__) = &(dev_priv__)->engine[0]; \
2058 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2059 (engine__)++) \
2060 for_each_if (intel_engine_initialized(engine__))
b4519513 2061
c3232b18
DG
2062/* Iterator with engine_id */
2063#define for_each_engine_id(engine__, dev_priv__, id__) \
2064 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2065 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2066 (engine__)++) \
2067 for_each_if (((id__) = (engine__)->id, \
2068 intel_engine_initialized(engine__)))
2069
2070/* Iterator over subset of engines selected by mask */
ee4b6faf 2071#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2072 for ((engine__) = &(dev_priv__)->engine[0]; \
2073 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2074 (engine__)++) \
2075 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2076 intel_engine_initialized(engine__))
ee4b6faf 2077
b1d7e4b4
WF
2078enum hdmi_force_audio {
2079 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2080 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2081 HDMI_AUDIO_AUTO, /* trust EDID */
2082 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2083};
2084
190d6cd5 2085#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2086
37e680a1 2087struct drm_i915_gem_object_ops {
de472664
CW
2088 unsigned int flags;
2089#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2090
37e680a1
CW
2091 /* Interface between the GEM object and its backing storage.
2092 * get_pages() is called once prior to the use of the associated set
2093 * of pages before to binding them into the GTT, and put_pages() is
2094 * called after we no longer need them. As we expect there to be
2095 * associated cost with migrating pages between the backing storage
2096 * and making them available for the GPU (e.g. clflush), we may hold
2097 * onto the pages after they are no longer referenced by the GPU
2098 * in case they may be used again shortly (for example migrating the
2099 * pages to a different memory domain within the GTT). put_pages()
2100 * will therefore most likely be called when the object itself is
2101 * being released or under memory pressure (where we attempt to
2102 * reap pages for the shrinker).
2103 */
2104 int (*get_pages)(struct drm_i915_gem_object *);
2105 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2106
5cc9ed4b
CW
2107 int (*dmabuf_export)(struct drm_i915_gem_object *);
2108 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2109};
2110
a071fa00
DV
2111/*
2112 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2113 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2114 * doesn't mean that the hw necessarily already scans it out, but that any
2115 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2116 *
2117 * We have one bit per pipe and per scanout plane type.
2118 */
d1b9d039
SAK
2119#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2120#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2121#define INTEL_FRONTBUFFER_BITS \
2122 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2123#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2124 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2125#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2126 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2127#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2128 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2129#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2130 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2131#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2132 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2133
673a394b 2134struct drm_i915_gem_object {
c397b908 2135 struct drm_gem_object base;
673a394b 2136
37e680a1
CW
2137 const struct drm_i915_gem_object_ops *ops;
2138
2f633156
BW
2139 /** List of VMAs backed by this object */
2140 struct list_head vma_list;
2141
c1ad11fc
CW
2142 /** Stolen memory for this object, instead of being backed by shmem. */
2143 struct drm_mm_node *stolen;
35c20a60 2144 struct list_head global_list;
673a394b 2145
117897f4 2146 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2147 /** Used in execbuf to temporarily hold a ref */
2148 struct list_head obj_exec_link;
673a394b 2149
8d9d5744 2150 struct list_head batch_pool_link;
493018dc 2151
673a394b 2152 /**
65ce3027
CW
2153 * This is set if the object is on the active lists (has pending
2154 * rendering and so a non-zero seqno), and is not set if it i s on
2155 * inactive (ready to be unbound) list.
673a394b 2156 */
666796da 2157 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2158
2159 /**
2160 * This is set if the object has been written to since last bound
2161 * to the GTT
2162 */
0206e353 2163 unsigned int dirty:1;
778c3544
DV
2164
2165 /**
2166 * Fence register bits (if any) for this object. Will be set
2167 * as needed when mapped into the GTT.
2168 * Protected by dev->struct_mutex.
778c3544 2169 */
4b9de737 2170 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2171
778c3544
DV
2172 /**
2173 * Advice: are the backing pages purgeable?
2174 */
0206e353 2175 unsigned int madv:2;
778c3544 2176
778c3544
DV
2177 /**
2178 * Current tiling mode for the object.
2179 */
0206e353 2180 unsigned int tiling_mode:2;
5d82e3e6
CW
2181 /**
2182 * Whether the tiling parameters for the currently associated fence
2183 * register have changed. Note that for the purposes of tracking
2184 * tiling changes we also treat the unfenced register, the register
2185 * slot that the object occupies whilst it executes a fenced
2186 * command (such as BLT on gen2/3), as a "fence".
2187 */
2188 unsigned int fence_dirty:1;
778c3544 2189
75e9e915
DV
2190 /**
2191 * Is the object at the current location in the gtt mappable and
2192 * fenceable? Used to avoid costly recalculations.
2193 */
0206e353 2194 unsigned int map_and_fenceable:1;
75e9e915 2195
fb7d516a
DV
2196 /**
2197 * Whether the current gtt mapping needs to be mappable (and isn't just
2198 * mappable by accident). Track pin and fault separate for a more
2199 * accurate mappable working set.
2200 */
0206e353 2201 unsigned int fault_mappable:1;
fb7d516a 2202
24f3a8cf
AG
2203 /*
2204 * Is the object to be mapped as read-only to the GPU
2205 * Only honoured if hardware has relevant pte bit
2206 */
2207 unsigned long gt_ro:1;
651d794f 2208 unsigned int cache_level:3;
0f71979a 2209 unsigned int cache_dirty:1;
93dfb40c 2210
a071fa00
DV
2211 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2212
8a0c39b1
TU
2213 unsigned int pin_display;
2214
9da3da66 2215 struct sg_table *pages;
a5570178 2216 int pages_pin_count;
ee286370
CW
2217 struct get_page {
2218 struct scatterlist *sg;
2219 int last;
2220 } get_page;
0a798eb9 2221 void *mapping;
9a70cc2a 2222
b4716185
CW
2223 /** Breadcrumb of last rendering to the buffer.
2224 * There can only be one writer, but we allow for multiple readers.
2225 * If there is a writer that necessarily implies that all other
2226 * read requests are complete - but we may only be lazily clearing
2227 * the read requests. A read request is naturally the most recent
2228 * request on a ring, so we may have two different write and read
2229 * requests on one ring where the write request is older than the
2230 * read request. This allows for the CPU to read from an active
2231 * buffer by only waiting for the write to complete.
2232 * */
666796da 2233 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2234 struct drm_i915_gem_request *last_write_req;
caea7476 2235 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2236 struct drm_i915_gem_request *last_fenced_req;
673a394b 2237
778c3544 2238 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2239 uint32_t stride;
673a394b 2240
80075d49
DV
2241 /** References from framebuffers, locks out tiling changes. */
2242 unsigned long framebuffer_references;
2243
280b713b 2244 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2245 unsigned long *bit_17;
280b713b 2246
5cc9ed4b 2247 union {
6a2c4232
CW
2248 /** for phy allocated objects */
2249 struct drm_dma_handle *phys_handle;
2250
5cc9ed4b
CW
2251 struct i915_gem_userptr {
2252 uintptr_t ptr;
2253 unsigned read_only :1;
2254 unsigned workers :4;
2255#define I915_GEM_USERPTR_MAX_WORKERS 15
2256
ad46cb53
CW
2257 struct i915_mm_struct *mm;
2258 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2259 struct work_struct *work;
2260 } userptr;
2261 };
2262};
62b8b215 2263#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2264
85d1225e
DG
2265/*
2266 * Optimised SGL iterator for GEM objects
2267 */
2268static __always_inline struct sgt_iter {
2269 struct scatterlist *sgp;
2270 union {
2271 unsigned long pfn;
2272 dma_addr_t dma;
2273 };
2274 unsigned int curr;
2275 unsigned int max;
2276} __sgt_iter(struct scatterlist *sgl, bool dma) {
2277 struct sgt_iter s = { .sgp = sgl };
2278
2279 if (s.sgp) {
2280 s.max = s.curr = s.sgp->offset;
2281 s.max += s.sgp->length;
2282 if (dma)
2283 s.dma = sg_dma_address(s.sgp);
2284 else
2285 s.pfn = page_to_pfn(sg_page(s.sgp));
2286 }
2287
2288 return s;
2289}
2290
63d15326
DG
2291/**
2292 * __sg_next - return the next scatterlist entry in a list
2293 * @sg: The current sg entry
2294 *
2295 * Description:
2296 * If the entry is the last, return NULL; otherwise, step to the next
2297 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2298 * otherwise just return the pointer to the current element.
2299 **/
2300static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2301{
2302#ifdef CONFIG_DEBUG_SG
2303 BUG_ON(sg->sg_magic != SG_MAGIC);
2304#endif
2305 return sg_is_last(sg) ? NULL :
2306 likely(!sg_is_chain(++sg)) ? sg :
2307 sg_chain_ptr(sg);
2308}
2309
85d1225e
DG
2310/**
2311 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2312 * @__dmap: DMA address (output)
2313 * @__iter: 'struct sgt_iter' (iterator state, internal)
2314 * @__sgt: sg_table to iterate over (input)
2315 */
2316#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2317 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2318 ((__dmap) = (__iter).dma + (__iter).curr); \
2319 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2320 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2321
2322/**
2323 * for_each_sgt_page - iterate over the pages of the given sg_table
2324 * @__pp: page pointer (output)
2325 * @__iter: 'struct sgt_iter' (iterator state, internal)
2326 * @__sgt: sg_table to iterate over (input)
2327 */
2328#define for_each_sgt_page(__pp, __iter, __sgt) \
2329 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2330 ((__pp) = (__iter).pfn == 0 ? NULL : \
2331 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2332 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2333 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2334
673a394b
EA
2335/**
2336 * Request queue structure.
2337 *
2338 * The request queue allows us to note sequence numbers that have been emitted
2339 * and may be associated with active buffers to be retired.
2340 *
97b2a6a1
JH
2341 * By keeping this list, we can avoid having to do questionable sequence
2342 * number comparisons on buffer last_read|write_seqno. It also allows an
2343 * emission time to be associated with the request for tracking how far ahead
2344 * of the GPU the submission is.
b3a38998
NH
2345 *
2346 * The requests are reference counted, so upon creation they should have an
2347 * initial reference taken using kref_init
673a394b
EA
2348 */
2349struct drm_i915_gem_request {
abfe262a
JH
2350 struct kref ref;
2351
852835f3 2352 /** On Which ring this request was generated */
efab6d8d 2353 struct drm_i915_private *i915;
4a570db5 2354 struct intel_engine_cs *engine;
299259a3 2355 unsigned reset_counter;
852835f3 2356
821485dc
CW
2357 /** GEM sequence number associated with the previous request,
2358 * when the HWS breadcrumb is equal to this the GPU is processing
2359 * this request.
2360 */
2361 u32 previous_seqno;
2362
2363 /** GEM sequence number associated with this request,
2364 * when the HWS breadcrumb is equal or greater than this the GPU
2365 * has finished processing this request.
2366 */
2367 u32 seqno;
673a394b 2368
7d736f4f
MK
2369 /** Position in the ringbuffer of the start of the request */
2370 u32 head;
2371
72f95afa
NH
2372 /**
2373 * Position in the ringbuffer of the start of the postfix.
2374 * This is required to calculate the maximum available ringbuffer
2375 * space without overwriting the postfix.
2376 */
2377 u32 postfix;
2378
2379 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2380 u32 tail;
2381
0251a963
CW
2382 /** Preallocate space in the ringbuffer for the emitting the request */
2383 u32 reserved_space;
2384
b3a38998 2385 /**
a8c6ecb3 2386 * Context and ring buffer related to this request
b3a38998
NH
2387 * Contexts are refcounted, so when this request is associated with a
2388 * context, we must increment the context's refcount, to guarantee that
2389 * it persists while any request is linked to it. Requests themselves
2390 * are also refcounted, so the request will only be freed when the last
2391 * reference to it is dismissed, and the code in
2392 * i915_gem_request_free() will then decrement the refcount on the
2393 * context.
2394 */
e2efd130 2395 struct i915_gem_context *ctx;
98e1bd4a 2396 struct intel_ringbuffer *ringbuf;
0e50e96b 2397
a16a4052
CW
2398 /**
2399 * Context related to the previous request.
2400 * As the contexts are accessed by the hardware until the switch is
2401 * completed to a new context, the hardware may still be writing
2402 * to the context object after the breadcrumb is visible. We must
2403 * not unpin/unbind/prune that object whilst still active and so
2404 * we keep the previous context pinned until the following (this)
2405 * request is retired.
2406 */
e2efd130 2407 struct i915_gem_context *previous_context;
a16a4052 2408
dc4be607
JH
2409 /** Batch buffer related to this request if any (used for
2410 error state dump only) */
7d736f4f
MK
2411 struct drm_i915_gem_object *batch_obj;
2412
673a394b
EA
2413 /** Time at which this request was emitted, in jiffies. */
2414 unsigned long emitted_jiffies;
2415
b962442e 2416 /** global list entry for this request */
673a394b 2417 struct list_head list;
b962442e 2418
f787a5f5 2419 struct drm_i915_file_private *file_priv;
b962442e
EA
2420 /** file_priv list entry for this request */
2421 struct list_head client_list;
67e2937b 2422
071c92de
MK
2423 /** process identifier submitting this request */
2424 struct pid *pid;
2425
6d3d8274
NH
2426 /**
2427 * The ELSP only accepts two elements at a time, so we queue
2428 * context/tail pairs on a given queue (ring->execlist_queue) until the
2429 * hardware is available. The queue serves a double purpose: we also use
2430 * it to keep track of the up to 2 contexts currently in the hardware
2431 * (usually one in execution and the other queued up by the GPU): We
2432 * only remove elements from the head of the queue when the hardware
2433 * informs us that an element has been completed.
2434 *
2435 * All accesses to the queue are mediated by a spinlock
2436 * (ring->execlist_lock).
2437 */
2438
2439 /** Execlist link in the submission queue.*/
2440 struct list_head execlist_link;
2441
2442 /** Execlists no. of times this request has been sent to the ELSP */
2443 int elsp_submitted;
2444
a3d12761
TU
2445 /** Execlists context hardware id. */
2446 unsigned ctx_hw_id;
673a394b
EA
2447};
2448
26827088
DG
2449struct drm_i915_gem_request * __must_check
2450i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 2451 struct i915_gem_context *ctx);
abfe262a 2452void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2453int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2454 struct drm_file *file);
abfe262a 2455
b793a00a
JH
2456static inline uint32_t
2457i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2458{
2459 return req ? req->seqno : 0;
2460}
2461
2462static inline struct intel_engine_cs *
666796da 2463i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2464{
4a570db5 2465 return req ? req->engine : NULL;
b793a00a
JH
2466}
2467
b2cfe0ab 2468static inline struct drm_i915_gem_request *
abfe262a
JH
2469i915_gem_request_reference(struct drm_i915_gem_request *req)
2470{
b2cfe0ab
CW
2471 if (req)
2472 kref_get(&req->ref);
2473 return req;
abfe262a
JH
2474}
2475
2476static inline void
2477i915_gem_request_unreference(struct drm_i915_gem_request *req)
2478{
2479 kref_put(&req->ref, i915_gem_request_free);
2480}
2481
2482static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2483 struct drm_i915_gem_request *src)
2484{
2485 if (src)
2486 i915_gem_request_reference(src);
2487
2488 if (*pdst)
2489 i915_gem_request_unreference(*pdst);
2490
2491 *pdst = src;
2492}
2493
1b5a433a
JH
2494/*
2495 * XXX: i915_gem_request_completed should be here but currently needs the
2496 * definition of i915_seqno_passed() which is below. It will be moved in
2497 * a later patch when the call to i915_seqno_passed() is obsoleted...
2498 */
2499
351e3db2
BV
2500/*
2501 * A command that requires special handling by the command parser.
2502 */
2503struct drm_i915_cmd_descriptor {
2504 /*
2505 * Flags describing how the command parser processes the command.
2506 *
2507 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2508 * a length mask if not set
2509 * CMD_DESC_SKIP: The command is allowed but does not follow the
2510 * standard length encoding for the opcode range in
2511 * which it falls
2512 * CMD_DESC_REJECT: The command is never allowed
2513 * CMD_DESC_REGISTER: The command should be checked against the
2514 * register whitelist for the appropriate ring
2515 * CMD_DESC_MASTER: The command is allowed if the submitting process
2516 * is the DRM master
2517 */
2518 u32 flags;
2519#define CMD_DESC_FIXED (1<<0)
2520#define CMD_DESC_SKIP (1<<1)
2521#define CMD_DESC_REJECT (1<<2)
2522#define CMD_DESC_REGISTER (1<<3)
2523#define CMD_DESC_BITMASK (1<<4)
2524#define CMD_DESC_MASTER (1<<5)
2525
2526 /*
2527 * The command's unique identification bits and the bitmask to get them.
2528 * This isn't strictly the opcode field as defined in the spec and may
2529 * also include type, subtype, and/or subop fields.
2530 */
2531 struct {
2532 u32 value;
2533 u32 mask;
2534 } cmd;
2535
2536 /*
2537 * The command's length. The command is either fixed length (i.e. does
2538 * not include a length field) or has a length field mask. The flag
2539 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2540 * a length mask. All command entries in a command table must include
2541 * length information.
2542 */
2543 union {
2544 u32 fixed;
2545 u32 mask;
2546 } length;
2547
2548 /*
2549 * Describes where to find a register address in the command to check
2550 * against the ring's register whitelist. Only valid if flags has the
2551 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2552 *
2553 * A non-zero step value implies that the command may access multiple
2554 * registers in sequence (e.g. LRI), in that case step gives the
2555 * distance in dwords between individual offset fields.
351e3db2
BV
2556 */
2557 struct {
2558 u32 offset;
2559 u32 mask;
6a65c5b9 2560 u32 step;
351e3db2
BV
2561 } reg;
2562
2563#define MAX_CMD_DESC_BITMASKS 3
2564 /*
2565 * Describes command checks where a particular dword is masked and
2566 * compared against an expected value. If the command does not match
2567 * the expected value, the parser rejects it. Only valid if flags has
2568 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2569 * are valid.
d4d48035
BV
2570 *
2571 * If the check specifies a non-zero condition_mask then the parser
2572 * only performs the check when the bits specified by condition_mask
2573 * are non-zero.
351e3db2
BV
2574 */
2575 struct {
2576 u32 offset;
2577 u32 mask;
2578 u32 expected;
d4d48035
BV
2579 u32 condition_offset;
2580 u32 condition_mask;
351e3db2
BV
2581 } bits[MAX_CMD_DESC_BITMASKS];
2582};
2583
2584/*
2585 * A table of commands requiring special handling by the command parser.
2586 *
2587 * Each ring has an array of tables. Each table consists of an array of command
2588 * descriptors, which must be sorted with command opcodes in ascending order.
2589 */
2590struct drm_i915_cmd_table {
2591 const struct drm_i915_cmd_descriptor *table;
2592 int count;
2593};
2594
dbbe9127 2595/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2596#define __I915__(p) ({ \
2597 struct drm_i915_private *__p; \
2598 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2599 __p = (struct drm_i915_private *)p; \
2600 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2601 __p = to_i915((struct drm_device *)p); \
2602 else \
2603 BUILD_BUG(); \
2604 __p; \
2605})
dbbe9127 2606#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2607#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2608#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2609
e87a005d 2610#define REVID_FOREVER 0xff
ac657f64
TU
2611#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2612
2613#define GEN_FOREVER (0)
2614/*
2615 * Returns true if Gen is in inclusive range [Start, End].
2616 *
2617 * Use GEN_FOREVER for unbound start and or end.
2618 */
2619#define IS_GEN(p, s, e) ({ \
2620 unsigned int __s = (s), __e = (e); \
2621 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2622 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2623 if ((__s) != GEN_FOREVER) \
2624 __s = (s) - 1; \
2625 if ((__e) == GEN_FOREVER) \
2626 __e = BITS_PER_LONG - 1; \
2627 else \
2628 __e = (e) - 1; \
2629 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2630})
2631
e87a005d
JN
2632/*
2633 * Return true if revision is in range [since,until] inclusive.
2634 *
2635 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2636 */
2637#define IS_REVID(p, since, until) \
2638 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2639
87f1f465
CW
2640#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2641#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2642#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2643#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2644#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2645#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2646#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2647#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2648#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2649#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2650#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2651#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2652#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2653#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2654#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2655#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2656#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2657#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2658#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2659 INTEL_DEVID(dev) == 0x0152 || \
2660 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2661#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2662#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2663#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2664#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2665#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2666#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2667#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2668#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2669#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2670 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2671#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2672 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2673 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2674 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2675/* ULX machines are also considered ULT. */
2676#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2677 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2678#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2679 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2680#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2681 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2682#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2683 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2684/* ULX machines are also considered ULT. */
87f1f465
CW
2685#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2686 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2687#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2688 INTEL_DEVID(dev) == 0x1913 || \
2689 INTEL_DEVID(dev) == 0x1916 || \
2690 INTEL_DEVID(dev) == 0x1921 || \
2691 INTEL_DEVID(dev) == 0x1926)
2692#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2693 INTEL_DEVID(dev) == 0x1915 || \
2694 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2695#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2696 INTEL_DEVID(dev) == 0x5913 || \
2697 INTEL_DEVID(dev) == 0x5916 || \
2698 INTEL_DEVID(dev) == 0x5921 || \
2699 INTEL_DEVID(dev) == 0x5926)
2700#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2701 INTEL_DEVID(dev) == 0x5915 || \
2702 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2703#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2704 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2705#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2706 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2707
b833d685 2708#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2709
ef712bb4
JN
2710#define SKL_REVID_A0 0x0
2711#define SKL_REVID_B0 0x1
2712#define SKL_REVID_C0 0x2
2713#define SKL_REVID_D0 0x3
2714#define SKL_REVID_E0 0x4
2715#define SKL_REVID_F0 0x5
2716
e87a005d
JN
2717#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2718
ef712bb4 2719#define BXT_REVID_A0 0x0
fffda3f4 2720#define BXT_REVID_A1 0x1
ef712bb4
JN
2721#define BXT_REVID_B0 0x3
2722#define BXT_REVID_C0 0x9
6c74c87f 2723
e87a005d
JN
2724#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2725
c033a37c
MK
2726#define KBL_REVID_A0 0x0
2727#define KBL_REVID_B0 0x1
fe905819
MK
2728#define KBL_REVID_C0 0x2
2729#define KBL_REVID_D0 0x3
2730#define KBL_REVID_E0 0x4
c033a37c
MK
2731
2732#define IS_KBL_REVID(p, since, until) \
2733 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2734
85436696
JB
2735/*
2736 * The genX designation typically refers to the render engine, so render
2737 * capability related checks should use IS_GEN, while display and other checks
2738 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2739 * chips, etc.).
2740 */
ae5702d2
TU
2741#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2742#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2743#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2744#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2745#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2746#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2747#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2748#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
cae5852d 2749
73ae478c
BW
2750#define RENDER_RING (1<<RCS)
2751#define BSD_RING (1<<VCS)
2752#define BLT_RING (1<<BCS)
2753#define VEBOX_RING (1<<VECS)
845f74a7 2754#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2755#define ALL_ENGINES (~0)
2756
63c42e56 2757#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2758#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2759#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2760#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2761#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2762#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2763#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2764#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2765 HAS_EDRAM(dev))
cae5852d
ZN
2766#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2767
254f965c 2768#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2769#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2770#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2771#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2772#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2773
05394f39 2774#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2775#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2776
b45305fc
DV
2777/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2778#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2779
2780/* WaRsDisableCoarsePowerGating:skl,bxt */
2781#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
185c66e5
MK
2782 IS_SKL_GT3(dev) || \
2783 IS_SKL_GT4(dev))
2784
4e6b788c
DV
2785/*
2786 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2787 * even when in MSI mode. This results in spurious interrupt warnings if the
2788 * legacy irq no. is shared with another device. The kernel then disables that
2789 * interrupt source and so prevents the other device from working properly.
2790 */
2791#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2792#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2793
cae5852d
ZN
2794/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2795 * rows, which changed the alignment requirements and fence programming.
2796 */
2797#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2798 IS_I915GM(dev)))
cae5852d
ZN
2799#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2800#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2801
2802#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2803#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2804#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2805
dbf7786e 2806#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2807
0c9b3715
JN
2808#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2809 INTEL_INFO(dev)->gen >= 9)
2810
dd93be58 2811#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2812#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2813#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2814 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2815 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2816#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2817 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2818 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2819 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2820#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2821#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2822
7b403ffb 2823#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2824
1a3d1898
DG
2825/*
2826 * For now, anything with a GuC requires uCode loading, and then supports
2827 * command submission once loaded. But these are logically independent
2828 * properties, so we have separate macros to test them.
2829 */
2830#define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2831#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2832#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2833
a9ed33ca
AJ
2834#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2835 INTEL_INFO(dev)->gen >= 8)
2836
97d3308a 2837#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2838 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2839 !IS_BROXTON(dev))
97d3308a 2840
33e141ed 2841#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2842
17a303ec
PZ
2843#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2844#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2845#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2846#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2847#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2848#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2849#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2850#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2851#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2852#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2853#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2854
f2fbc690 2855#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2856#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2857#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2858#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2859#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2860#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2861#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2862#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2863#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2864
666a4537
WB
2865#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2866 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2867
040d2baa
BW
2868/* DPF == dynamic parity feature */
2869#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2870#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2871
c8735b0c 2872#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2873#define GEN9_FREQ_SCALER 3
c8735b0c 2874
05394f39
CW
2875#include "i915_trace.h"
2876
baa70943 2877extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2878extern int i915_max_ioctl;
2879
1751fcf9
ML
2880extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2881extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2882
c033666a
CW
2883int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2884 int enable_ppgtt);
0e4ca100 2885
c838d719 2886/* i915_dma.c */
d15d7538
ID
2887void __printf(3, 4)
2888__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2889 const char *fmt, ...);
2890
2891#define i915_report_error(dev_priv, fmt, ...) \
2892 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2893
22eae947 2894extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2895extern int i915_driver_unload(struct drm_device *);
2885f6ac 2896extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2897extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2898extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2899 struct drm_file *file);
673a394b 2900extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2901 struct drm_file *file);
c43b5634 2902#ifdef CONFIG_COMPAT
0d6aa60b
DA
2903extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2904 unsigned long arg);
c43b5634 2905#endif
dc97997a
CW
2906extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2907extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2908extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2909extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2910extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2911extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2912extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2913extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2914extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2915int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2916
77913b39 2917/* intel_hotplug.c */
91d14251
TU
2918void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2919 u32 pin_mask, u32 long_mask);
77913b39
JN
2920void intel_hpd_init(struct drm_i915_private *dev_priv);
2921void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2922void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2923bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2924
1da177e4 2925/* i915_irq.c */
c033666a 2926void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
58174462 2927__printf(3, 4)
c033666a
CW
2928void i915_handle_error(struct drm_i915_private *dev_priv,
2929 u32 engine_mask,
58174462 2930 const char *fmt, ...);
1da177e4 2931
b963291c 2932extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2933int intel_irq_install(struct drm_i915_private *dev_priv);
2934void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2935
dc97997a
CW
2936extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2937extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2938 bool restore_forcewake);
dc97997a 2939extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2940extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2941extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2942extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2943extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2944 bool restore);
48c1026a 2945const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2946void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2947 enum forcewake_domains domains);
59bad947 2948void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2949 enum forcewake_domains domains);
a6111f7b
CW
2950/* Like above but the caller must manage the uncore.lock itself.
2951 * Must be used with I915_READ_FW and friends.
2952 */
2953void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2954 enum forcewake_domains domains);
2955void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2956 enum forcewake_domains domains);
3accaf7e
MK
2957u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2958
59bad947 2959void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed
ZW
2960
2961static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2962{
2963 return dev_priv->gvt.initialized;
2964}
2965
c033666a 2966static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2967{
c033666a 2968 return dev_priv->vgpu.active;
cf9d2890 2969}
b1f14ad0 2970
7c463586 2971void
50227e1c 2972i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2973 u32 status_mask);
7c463586
KP
2974
2975void
50227e1c 2976i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2977 u32 status_mask);
7c463586 2978
f8b79e58
ID
2979void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2980void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2981void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2982 uint32_t mask,
2983 uint32_t bits);
fbdedaea
VS
2984void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2985 uint32_t interrupt_mask,
2986 uint32_t enabled_irq_mask);
2987static inline void
2988ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2989{
2990 ilk_update_display_irq(dev_priv, bits, bits);
2991}
2992static inline void
2993ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2994{
2995 ilk_update_display_irq(dev_priv, bits, 0);
2996}
013d3752
VS
2997void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2998 enum pipe pipe,
2999 uint32_t interrupt_mask,
3000 uint32_t enabled_irq_mask);
3001static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3002 enum pipe pipe, uint32_t bits)
3003{
3004 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3005}
3006static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3007 enum pipe pipe, uint32_t bits)
3008{
3009 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3010}
47339cd9
DV
3011void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3012 uint32_t interrupt_mask,
3013 uint32_t enabled_irq_mask);
14443261
VS
3014static inline void
3015ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3016{
3017 ibx_display_interrupt_update(dev_priv, bits, bits);
3018}
3019static inline void
3020ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3021{
3022 ibx_display_interrupt_update(dev_priv, bits, 0);
3023}
3024
f8b79e58 3025
673a394b 3026/* i915_gem.c */
673a394b
EA
3027int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
3029int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file_priv);
3031int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file_priv);
3033int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
de151cf6
JB
3035int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
673a394b
EA
3037int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
ba8b7ccb 3041void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 3042 struct drm_i915_gem_request *req);
5f19e2bf 3043int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 3044 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 3045 struct list_head *vmas);
673a394b
EA
3046int i915_gem_execbuffer(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
76446cac
JB
3048int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
673a394b
EA
3050int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3051 struct drm_file *file_priv);
199adf40
BW
3052int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3053 struct drm_file *file);
3054int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3055 struct drm_file *file);
673a394b
EA
3056int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3057 struct drm_file *file_priv);
3ef94daa
CW
3058int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3059 struct drm_file *file_priv);
673a394b
EA
3060int i915_gem_set_tiling(struct drm_device *dev, void *data,
3061 struct drm_file *file_priv);
3062int i915_gem_get_tiling(struct drm_device *dev, void *data,
3063 struct drm_file *file_priv);
72778cb2 3064void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3065int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3066 struct drm_file *file);
5a125c3c
EA
3067int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
23ba4fd0
BW
3069int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3070 struct drm_file *file_priv);
d64aa096
ID
3071void i915_gem_load_init(struct drm_device *dev);
3072void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3073void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3074int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3075
42dcedd4
CW
3076void *i915_gem_object_alloc(struct drm_device *dev);
3077void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3078void i915_gem_object_init(struct drm_i915_gem_object *obj,
3079 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3080struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3081 size_t size);
ea70299d
DG
3082struct drm_i915_gem_object *i915_gem_object_create_from_data(
3083 struct drm_device *dev, const void *data, size_t size);
673a394b 3084void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 3085void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 3086
0875546c
DV
3087/* Flags used by pin/bind&friends. */
3088#define PIN_MAPPABLE (1<<0)
3089#define PIN_NONBLOCK (1<<1)
3090#define PIN_GLOBAL (1<<2)
3091#define PIN_OFFSET_BIAS (1<<3)
3092#define PIN_USER (1<<4)
3093#define PIN_UPDATE (1<<5)
101b506a
MT
3094#define PIN_ZONE_4G (1<<6)
3095#define PIN_HIGH (1<<7)
506a8e87 3096#define PIN_OFFSET_FIXED (1<<8)
d23db88c 3097#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
3098int __must_check
3099i915_gem_object_pin(struct drm_i915_gem_object *obj,
3100 struct i915_address_space *vm,
3101 uint32_t alignment,
3102 uint64_t flags);
3103int __must_check
3104i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3105 const struct i915_ggtt_view *view,
3106 uint32_t alignment,
3107 uint64_t flags);
fe14d5f4
TU
3108
3109int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3110 u32 flags);
d0710abb 3111void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3112int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3113/*
3114 * BEWARE: Do not use the function below unless you can _absolutely_
3115 * _guarantee_ VMA in question is _not in use_ anywhere.
3116 */
3117int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3118int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3119void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3120void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3121
4c914c0c
BV
3122int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3123 int *needs_clflush);
3124
37e680a1 3125int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3126
3127static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3128{
ee286370
CW
3129 return sg->length >> PAGE_SHIFT;
3130}
67d5a50c 3131
033908ae
DG
3132struct page *
3133i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3134
341be1cd
CW
3135static inline dma_addr_t
3136i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3137{
3138 if (n < obj->get_page.last) {
3139 obj->get_page.sg = obj->pages->sgl;
3140 obj->get_page.last = 0;
3141 }
3142
3143 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3144 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3145 if (unlikely(sg_is_chain(obj->get_page.sg)))
3146 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3147 }
3148
3149 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3150}
3151
ee286370
CW
3152static inline struct page *
3153i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3154{
ee286370
CW
3155 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3156 return NULL;
67d5a50c 3157
ee286370
CW
3158 if (n < obj->get_page.last) {
3159 obj->get_page.sg = obj->pages->sgl;
3160 obj->get_page.last = 0;
3161 }
67d5a50c 3162
ee286370
CW
3163 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3164 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3165 if (unlikely(sg_is_chain(obj->get_page.sg)))
3166 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3167 }
67d5a50c 3168
ee286370 3169 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3170}
ee286370 3171
a5570178
CW
3172static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3173{
3174 BUG_ON(obj->pages == NULL);
3175 obj->pages_pin_count++;
3176}
0a798eb9 3177
a5570178
CW
3178static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3179{
3180 BUG_ON(obj->pages_pin_count == 0);
3181 obj->pages_pin_count--;
3182}
3183
0a798eb9
CW
3184/**
3185 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3186 * @obj - the object to map into kernel address space
3187 *
3188 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3189 * pages and then returns a contiguous mapping of the backing storage into
3190 * the kernel address space.
3191 *
8305216f
DG
3192 * The caller must hold the struct_mutex, and is responsible for calling
3193 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3194 *
8305216f
DG
3195 * Returns the pointer through which to access the mapped object, or an
3196 * ERR_PTR() on error.
0a798eb9
CW
3197 */
3198void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3199
3200/**
3201 * i915_gem_object_unpin_map - releases an earlier mapping
3202 * @obj - the object to unmap
3203 *
3204 * After pinning the object and mapping its pages, once you are finished
3205 * with your access, call i915_gem_object_unpin_map() to release the pin
3206 * upon the mapping. Once the pin count reaches zero, that mapping may be
3207 * removed.
3208 *
3209 * The caller must hold the struct_mutex.
3210 */
3211static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3212{
3213 lockdep_assert_held(&obj->base.dev->struct_mutex);
3214 i915_gem_object_unpin_pages(obj);
3215}
3216
54cf91dc 3217int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3218int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3219 struct intel_engine_cs *to,
3220 struct drm_i915_gem_request **to_req);
e2d05a8b 3221void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3222 struct drm_i915_gem_request *req);
ff72145b
DA
3223int i915_gem_dumb_create(struct drm_file *file_priv,
3224 struct drm_device *dev,
3225 struct drm_mode_create_dumb *args);
da6b51d0
DA
3226int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3227 uint32_t handle, uint64_t *offset);
85d1225e
DG
3228
3229void i915_gem_track_fb(struct drm_i915_gem_object *old,
3230 struct drm_i915_gem_object *new,
3231 unsigned frontbuffer_bits);
3232
f787a5f5
CW
3233/**
3234 * Returns true if seq1 is later than seq2.
3235 */
3236static inline bool
3237i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3238{
3239 return (int32_t)(seq1 - seq2) >= 0;
3240}
3241
821485dc
CW
3242static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3243 bool lazy_coherency)
3244{
c04e0f3b
CW
3245 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3246 req->engine->irq_seqno_barrier(req->engine);
3247 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3248 req->previous_seqno);
821485dc
CW
3249}
3250
1b5a433a
JH
3251static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3252 bool lazy_coherency)
3253{
c04e0f3b
CW
3254 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3255 req->engine->irq_seqno_barrier(req->engine);
3256 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3257 req->seqno);
1b5a433a
JH
3258}
3259
c033666a 3260int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3261int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3262
8d9fc7fd 3263struct drm_i915_gem_request *
0bc40be8 3264i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3265
c033666a 3266bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3267void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3268
c19ae989
CW
3269static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3270{
3271 return atomic_read(&error->reset_counter);
3272}
3273
3274static inline bool __i915_reset_in_progress(u32 reset)
3275{
3276 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3277}
3278
3279static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3280{
3281 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3282}
3283
3284static inline bool __i915_terminally_wedged(u32 reset)
3285{
3286 return unlikely(reset & I915_WEDGED);
3287}
3288
1f83fee0
DV
3289static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3290{
c19ae989
CW
3291 return __i915_reset_in_progress(i915_reset_counter(error));
3292}
3293
3294static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3295{
3296 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3297}
3298
3299static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3300{
c19ae989 3301 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3302}
3303
3304static inline u32 i915_reset_count(struct i915_gpu_error *error)
3305{
c19ae989 3306 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3307}
a71d8d94 3308
88b4aa87
MK
3309static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3310{
3311 return dev_priv->gpu_error.stop_rings == 0 ||
3312 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3313}
3314
3315static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3316{
3317 return dev_priv->gpu_error.stop_rings == 0 ||
3318 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3319}
3320
069efc1d 3321void i915_gem_reset(struct drm_device *dev);
000433b6 3322bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3323int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3324int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3325int __must_check i915_gem_init_hw(struct drm_device *dev);
3326void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3327void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3328int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3329int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3330void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3331 struct drm_i915_gem_object *batch_obj,
3332 bool flush_caches);
75289874 3333#define i915_add_request(req) \
fcfa423c 3334 __i915_add_request(req, NULL, true)
75289874 3335#define i915_add_request_no_flush(req) \
fcfa423c 3336 __i915_add_request(req, NULL, false)
9c654818 3337int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3338 bool interruptible,
3339 s64 *timeout,
2e1b8730 3340 struct intel_rps_client *rps);
a4b3a571 3341int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3342int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3343int __must_check
2e2f351d
CW
3344i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3345 bool readonly);
3346int __must_check
2021746e
CW
3347i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3348 bool write);
3349int __must_check
dabdfe02
CW
3350i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3351int __must_check
2da3b9b9
CW
3352i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3353 u32 alignment,
e6617330
TU
3354 const struct i915_ggtt_view *view);
3355void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3356 const struct i915_ggtt_view *view);
00731155 3357int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3358 int align);
b29c19b6 3359int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3360void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3361
0fa87796
ID
3362uint32_t
3363i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3364uint32_t
d865110c
ID
3365i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3366 int tiling_mode, bool fenced);
467cffba 3367
e4ffd173
CW
3368int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3369 enum i915_cache_level cache_level);
3370
1286ff73
DV
3371struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3372 struct dma_buf *dma_buf);
3373
3374struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3375 struct drm_gem_object *gem_obj, int flags);
3376
088e0df4
MT
3377u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3378 const struct i915_ggtt_view *view);
3379u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3380 struct i915_address_space *vm);
3381static inline u64
ec7adb6e 3382i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3383{
9abc4648 3384 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3385}
ec7adb6e 3386
a70a3148 3387bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3388bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3389 const struct i915_ggtt_view *view);
a70a3148 3390bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3391 struct i915_address_space *vm);
fe14d5f4 3392
fe14d5f4 3393struct i915_vma *
ec7adb6e
JL
3394i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3395 struct i915_address_space *vm);
3396struct i915_vma *
3397i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3398 const struct i915_ggtt_view *view);
fe14d5f4 3399
accfef2e
BW
3400struct i915_vma *
3401i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3402 struct i915_address_space *vm);
3403struct i915_vma *
3404i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3405 const struct i915_ggtt_view *view);
5c2abbea 3406
ec7adb6e
JL
3407static inline struct i915_vma *
3408i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3409{
3410 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3411}
ec7adb6e 3412bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3413
a70a3148 3414/* Some GGTT VM helpers */
841cd773
DV
3415static inline struct i915_hw_ppgtt *
3416i915_vm_to_ppgtt(struct i915_address_space *vm)
3417{
841cd773
DV
3418 return container_of(vm, struct i915_hw_ppgtt, base);
3419}
3420
3421
a70a3148
BW
3422static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3423{
9abc4648 3424 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3425}
3426
8da32727
TU
3427unsigned long
3428i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3429
3430static inline int __must_check
3431i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3432 uint32_t alignment,
1ec9e26d 3433 unsigned flags)
c37e2204 3434{
72e96d64
JL
3435 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3436 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3437
3438 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3439 alignment, flags | PIN_GLOBAL);
c37e2204 3440}
a70a3148 3441
e6617330
TU
3442void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3443 const struct i915_ggtt_view *view);
3444static inline void
3445i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3446{
3447 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3448}
b287110e 3449
41a36b73
DV
3450/* i915_gem_fence.c */
3451int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3452int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3453
3454bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3455void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3456
3457void i915_gem_restore_fences(struct drm_device *dev);
3458
7f96ecaf
DV
3459void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3460void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3461void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3462
254f965c 3463/* i915_gem_context.c */
8245be31 3464int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3465void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3466void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3467void i915_gem_context_reset(struct drm_device *dev);
e422b888 3468int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3469void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3470int i915_switch_context(struct drm_i915_gem_request *req);
dce3271b 3471void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3472struct drm_i915_gem_object *
3473i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
ca585b5d
CW
3474
3475static inline struct i915_gem_context *
3476i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3477{
3478 struct i915_gem_context *ctx;
3479
3480 lockdep_assert_held(&file_priv->dev_priv->dev->struct_mutex);
3481
3482 ctx = idr_find(&file_priv->context_idr, id);
3483 if (!ctx)
3484 return ERR_PTR(-ENOENT);
3485
3486 return ctx;
3487}
3488
e2efd130 3489static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
dce3271b 3490{
691e6415 3491 kref_get(&ctx->ref);
dce3271b
MK
3492}
3493
e2efd130 3494static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
dce3271b 3495{
499f2697 3496 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
691e6415 3497 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3498}
3499
e2efd130 3500static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3501{
821d66dd 3502 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3503}
3504
84624813
BW
3505int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3506 struct drm_file *file);
3507int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3508 struct drm_file *file);
c9dc0f35
CW
3509int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3510 struct drm_file *file_priv);
3511int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3512 struct drm_file *file_priv);
d538704b
CW
3513int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3514 struct drm_file *file);
1286ff73 3515
679845ed
BW
3516/* i915_gem_evict.c */
3517int __must_check i915_gem_evict_something(struct drm_device *dev,
3518 struct i915_address_space *vm,
3519 int min_size,
3520 unsigned alignment,
3521 unsigned cache_level,
d23db88c
CW
3522 unsigned long start,
3523 unsigned long end,
1ec9e26d 3524 unsigned flags);
506a8e87 3525int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3526int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3527
0260c420 3528/* belongs in i915_gem_gtt.h */
c033666a 3529static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3530{
c033666a 3531 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3532 intel_gtt_chipset_flush();
3533}
246cbfb5 3534
9797fbfb 3535/* i915_gem_stolen.c */
d713fd49
PZ
3536int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3537 struct drm_mm_node *node, u64 size,
3538 unsigned alignment);
a9da512b
PZ
3539int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3540 struct drm_mm_node *node, u64 size,
3541 unsigned alignment, u64 start,
3542 u64 end);
d713fd49
PZ
3543void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3544 struct drm_mm_node *node);
9797fbfb
CW
3545int i915_gem_init_stolen(struct drm_device *dev);
3546void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3547struct drm_i915_gem_object *
3548i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3549struct drm_i915_gem_object *
3550i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3551 u32 stolen_offset,
3552 u32 gtt_offset,
3553 u32 size);
9797fbfb 3554
be6a0376
DV
3555/* i915_gem_shrinker.c */
3556unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3557 unsigned long target,
be6a0376
DV
3558 unsigned flags);
3559#define I915_SHRINK_PURGEABLE 0x1
3560#define I915_SHRINK_UNBOUND 0x2
3561#define I915_SHRINK_BOUND 0x4
5763ff04 3562#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3563#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3564unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3565void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3566void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3567
3568
673a394b 3569/* i915_gem_tiling.c */
2c1792a1 3570static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3571{
50227e1c 3572 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3573
3574 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3575 obj->tiling_mode != I915_TILING_NONE;
3576}
3577
673a394b 3578/* i915_gem_debug.c */
23bc5982
CW
3579#if WATCH_LISTS
3580int i915_verify_lists(struct drm_device *dev);
673a394b 3581#else
23bc5982 3582#define i915_verify_lists(dev) 0
673a394b 3583#endif
1da177e4 3584
2017263e 3585/* i915_debugfs.c */
27c202ad
BG
3586int i915_debugfs_init(struct drm_minor *minor);
3587void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3588#ifdef CONFIG_DEBUG_FS
249e87de 3589int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3590void intel_display_crc_init(struct drm_device *dev);
3591#else
101057fa
DV
3592static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3593{ return 0; }
f8c168fa 3594static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3595#endif
84734a04
MK
3596
3597/* i915_gpu_error.c */
edc3d884
MK
3598__printf(2, 3)
3599void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3600int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3601 const struct i915_error_state_file_priv *error);
4dc955f7 3602int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3603 struct drm_i915_private *i915,
4dc955f7
MK
3604 size_t count, loff_t pos);
3605static inline void i915_error_state_buf_release(
3606 struct drm_i915_error_state_buf *eb)
3607{
3608 kfree(eb->buf);
3609}
c033666a
CW
3610void i915_capture_error_state(struct drm_i915_private *dev_priv,
3611 u32 engine_mask,
58174462 3612 const char *error_msg);
84734a04
MK
3613void i915_error_state_get(struct drm_device *dev,
3614 struct i915_error_state_file_priv *error_priv);
3615void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3616void i915_destroy_error_state(struct drm_device *dev);
3617
c033666a 3618void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3619const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3620
351e3db2 3621/* i915_cmd_parser.c */
1ca3712c 3622int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3623int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3624void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3625bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3626int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3627 struct drm_i915_gem_object *batch_obj,
78a42377 3628 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3629 u32 batch_start_offset,
b9ffd80e 3630 u32 batch_len,
351e3db2
BV
3631 bool is_master);
3632
317c35d1
JB
3633/* i915_suspend.c */
3634extern int i915_save_state(struct drm_device *dev);
3635extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3636
0136db58
BW
3637/* i915_sysfs.c */
3638void i915_setup_sysfs(struct drm_device *dev_priv);
3639void i915_teardown_sysfs(struct drm_device *dev_priv);
3640
f899fc64
CW
3641/* intel_i2c.c */
3642extern int intel_setup_gmbus(struct drm_device *dev);
3643extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3644extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3645 unsigned int pin);
3bd7d909 3646
0184df46
JN
3647extern struct i2c_adapter *
3648intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3649extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3650extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3651static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3652{
3653 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3654}
f899fc64
CW
3655extern void intel_i2c_reset(struct drm_device *dev);
3656
8b8e1a89 3657/* intel_bios.c */
98f3a1dc 3658int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3659bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3660bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3661bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3662bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3663bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3664bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3665bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3666bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3667 enum port port);
8b8e1a89 3668
3b617967 3669/* intel_opregion.c */
44834a67 3670#ifdef CONFIG_ACPI
6f9f4b7a 3671extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3672extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3673extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3674extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3675extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3676 bool enable);
6f9f4b7a 3677extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3678 pci_power_t state);
6f9f4b7a 3679extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3680#else
6f9f4b7a
CW
3681static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3682static inline void intel_opregion_init(struct drm_i915_private *dev) { }
3683static inline void intel_opregion_fini(struct drm_i915_private *dev) { }
91d14251
TU
3684static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3685{
3686}
9c4b0a68
JN
3687static inline int
3688intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3689{
3690 return 0;
3691}
ecbc5cf3 3692static inline int
6f9f4b7a 3693intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3694{
3695 return 0;
3696}
6f9f4b7a 3697static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3698{
3699 return -ENODEV;
3700}
65e082c9 3701#endif
8ee1c3db 3702
723bfd70
JB
3703/* intel_acpi.c */
3704#ifdef CONFIG_ACPI
3705extern void intel_register_dsm_handler(void);
3706extern void intel_unregister_dsm_handler(void);
3707#else
3708static inline void intel_register_dsm_handler(void) { return; }
3709static inline void intel_unregister_dsm_handler(void) { return; }
3710#endif /* CONFIG_ACPI */
3711
79e53945 3712/* modesetting */
f817586c 3713extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3714extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3715extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3716extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3717extern void intel_connector_unregister(struct intel_connector *);
28d52043 3718extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3719extern void intel_display_resume(struct drm_device *dev);
44cec740 3720extern void i915_redisable_vga(struct drm_device *dev);
04098753 3721extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3722extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3723extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3724extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3725extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3726 bool enable);
0206e353 3727extern void intel_detect_pch(struct drm_device *dev);
3bad0781 3728
c033666a 3729extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3730int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3731 struct drm_file *file);
575155a9 3732
6ef3d427 3733/* overlay */
c033666a
CW
3734extern struct intel_overlay_error_state *
3735intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3736extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3737 struct intel_overlay_error_state *error);
c4a1d9e4 3738
c033666a
CW
3739extern struct intel_display_error_state *
3740intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3741extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3742 struct drm_device *dev,
3743 struct intel_display_error_state *error);
6ef3d427 3744
151a49d0
TR
3745int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3746int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3747
3748/* intel_sideband.c */
707b6e3d
D
3749u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3750void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3751u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3752u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3753void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3754u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3755void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3756u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3757void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3758u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3759void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3760u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3761void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3762u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3763 enum intel_sbi_destination destination);
3764void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3765 enum intel_sbi_destination destination);
e9fe51c6
SK
3766u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3767void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3768
b7fa22d8
ACO
3769/* intel_dpio_phy.c */
3770void chv_set_phy_signal_level(struct intel_encoder *encoder,
3771 u32 deemph_reg_value, u32 margin_reg_value,
3772 bool uniq_trans_scale);
844b2f9a
ACO
3773void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3774 bool reset);
419b1b7a 3775void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3776void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3777void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3778void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3779
53d98725
ACO
3780void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3781 u32 demph_reg_value, u32 preemph_reg_value,
3782 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3783void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3784void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3785void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3786
616bc820
VS
3787int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3788int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3789
0b274481
BW
3790#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3791#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3792
3793#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3794#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3795#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3796#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3797
3798#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3799#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3800#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3801#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3802
698b3135
CW
3803/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3804 * will be implemented using 2 32-bit writes in an arbitrary order with
3805 * an arbitrary delay between them. This can cause the hardware to
3806 * act upon the intermediate value, possibly leading to corruption and
3807 * machine death. You have been warned.
3808 */
0b274481
BW
3809#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3810#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3811
50877445 3812#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3813 u32 upper, lower, old_upper, loop = 0; \
3814 upper = I915_READ(upper_reg); \
ee0a227b 3815 do { \
acd29f7b 3816 old_upper = upper; \
ee0a227b 3817 lower = I915_READ(lower_reg); \
acd29f7b
CW
3818 upper = I915_READ(upper_reg); \
3819 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3820 (u64)upper << 32 | lower; })
50877445 3821
cae5852d
ZN
3822#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3823#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3824
75aa3f63
VS
3825#define __raw_read(x, s) \
3826static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3827 i915_reg_t reg) \
75aa3f63 3828{ \
f0f59a00 3829 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3830}
3831
3832#define __raw_write(x, s) \
3833static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3834 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3835{ \
f0f59a00 3836 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3837}
3838__raw_read(8, b)
3839__raw_read(16, w)
3840__raw_read(32, l)
3841__raw_read(64, q)
3842
3843__raw_write(8, b)
3844__raw_write(16, w)
3845__raw_write(32, l)
3846__raw_write(64, q)
3847
3848#undef __raw_read
3849#undef __raw_write
3850
a6111f7b
CW
3851/* These are untraced mmio-accessors that are only valid to be used inside
3852 * criticial sections inside IRQ handlers where forcewake is explicitly
3853 * controlled.
3854 * Think twice, and think again, before using these.
3855 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3856 * intel_uncore_forcewake_irqunlock().
3857 */
75aa3f63
VS
3858#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3859#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3860#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3861
55bc60db
VS
3862/* "Broadcast RGB" property */
3863#define INTEL_BROADCAST_RGB_AUTO 0
3864#define INTEL_BROADCAST_RGB_FULL 1
3865#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3866
f0f59a00 3867static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3868{
666a4537 3869 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3870 return VLV_VGACNTRL;
92e23b99
SJ
3871 else if (INTEL_INFO(dev)->gen >= 5)
3872 return CPU_VGACNTRL;
766aa1c4
VS
3873 else
3874 return VGACNTRL;
3875}
3876
df97729f
ID
3877static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3878{
3879 unsigned long j = msecs_to_jiffies(m);
3880
3881 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3882}
3883
7bd0e226
DV
3884static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3885{
3886 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3887}
3888
df97729f
ID
3889static inline unsigned long
3890timespec_to_jiffies_timeout(const struct timespec *value)
3891{
3892 unsigned long j = timespec_to_jiffies(value);
3893
3894 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3895}
3896
dce56b3c
PZ
3897/*
3898 * If you need to wait X milliseconds between events A and B, but event B
3899 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3900 * when event A happened, then just before event B you call this function and
3901 * pass the timestamp as the first argument, and X as the second argument.
3902 */
3903static inline void
3904wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3905{
ec5e0cfb 3906 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3907
3908 /*
3909 * Don't re-read the value of "jiffies" every time since it may change
3910 * behind our back and break the math.
3911 */
3912 tmp_jiffies = jiffies;
3913 target_jiffies = timestamp_jiffies +
3914 msecs_to_jiffies_timeout(to_wait_ms);
3915
3916 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3917 remaining_jiffies = target_jiffies - tmp_jiffies;
3918 while (remaining_jiffies)
3919 remaining_jiffies =
3920 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3921 }
3922}
3923
0bc40be8 3924static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3925 struct drm_i915_gem_request *req)
3926{
0bc40be8
TU
3927 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3928 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3929}
3930
1da177e4 3931#endif