]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Remove two sloppy inline functions from .h
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
e73bdd20
CW
58#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
e73bdd20
CW
63#include "i915_gem_gtt.h"
64#include "i915_gem_render_state.h"
05235c53 65#include "i915_gem_request.h"
73cb9701 66#include "i915_gem_timeline.h"
585fb111 67
0ad35fed
ZW
68#include "intel_gvt.h"
69
1da177e4
LT
70/* General customization:
71 */
72
1da177e4
LT
73#define DRIVER_NAME "i915"
74#define DRIVER_DESC "Intel Graphics"
58e197d6
DV
75#define DRIVER_DATE "20161108"
76#define DRIVER_TIMESTAMP 1478587895
1da177e4 77
c883ef1b 78#undef WARN_ON
5f77eeb0
DV
79/* Many gcc seem to no see through this and fall over :( */
80#if 0
81#define WARN_ON(x) ({ \
82 bool __i915_warn_cond = (x); \
83 if (__builtin_constant_p(__i915_warn_cond)) \
84 BUILD_BUG_ON(__i915_warn_cond); \
85 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
86#else
152b2262 87#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
88#endif
89
cd9bfacb 90#undef WARN_ON_ONCE
152b2262 91#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 92
5f77eeb0
DV
93#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
94 (long) (x), __func__);
c883ef1b 95
e2c719b7
RC
96/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
97 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
98 * which may not necessarily be a user visible problem. This will either
99 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
100 * enable distros and users to tailor their preferred amount of i915 abrt
101 * spam.
102 */
103#define I915_STATE_WARN(condition, format...) ({ \
104 int __ret_warn_on = !!(condition); \
32753cb8
JL
105 if (unlikely(__ret_warn_on)) \
106 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 107 DRM_ERROR(format); \
e2c719b7
RC
108 unlikely(__ret_warn_on); \
109})
110
152b2262
JL
111#define I915_STATE_WARN_ON(x) \
112 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 113
4fec15d1
ID
114bool __i915_inject_load_failure(const char *func, int line);
115#define i915_inject_load_failure() \
116 __i915_inject_load_failure(__func__, __LINE__)
117
42a8ca4c
JN
118static inline const char *yesno(bool v)
119{
120 return v ? "yes" : "no";
121}
122
87ad3212
JN
123static inline const char *onoff(bool v)
124{
125 return v ? "on" : "off";
126}
127
317c35d1 128enum pipe {
752aa88a 129 INVALID_PIPE = -1,
317c35d1
JB
130 PIPE_A = 0,
131 PIPE_B,
9db4a9c7 132 PIPE_C,
a57c774a
AK
133 _PIPE_EDP,
134 I915_MAX_PIPES = _PIPE_EDP
317c35d1 135};
9db4a9c7 136#define pipe_name(p) ((p) + 'A')
317c35d1 137
a5c961d1
PZ
138enum transcoder {
139 TRANSCODER_A = 0,
140 TRANSCODER_B,
141 TRANSCODER_C,
a57c774a 142 TRANSCODER_EDP,
4d1de975
JN
143 TRANSCODER_DSI_A,
144 TRANSCODER_DSI_C,
a57c774a 145 I915_MAX_TRANSCODERS
a5c961d1 146};
da205630
JN
147
148static inline const char *transcoder_name(enum transcoder transcoder)
149{
150 switch (transcoder) {
151 case TRANSCODER_A:
152 return "A";
153 case TRANSCODER_B:
154 return "B";
155 case TRANSCODER_C:
156 return "C";
157 case TRANSCODER_EDP:
158 return "EDP";
4d1de975
JN
159 case TRANSCODER_DSI_A:
160 return "DSI A";
161 case TRANSCODER_DSI_C:
162 return "DSI C";
da205630
JN
163 default:
164 return "<invalid>";
165 }
166}
a5c961d1 167
4d1de975
JN
168static inline bool transcoder_is_dsi(enum transcoder transcoder)
169{
170 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
171}
172
84139d1e 173/*
31409e97
MR
174 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
175 * number of planes per CRTC. Not all platforms really have this many planes,
176 * which means some arrays of size I915_MAX_PLANES may have unused entries
177 * between the topmost sprite plane and the cursor plane.
84139d1e 178 */
80824003
JB
179enum plane {
180 PLANE_A = 0,
181 PLANE_B,
9db4a9c7 182 PLANE_C,
31409e97
MR
183 PLANE_CURSOR,
184 I915_MAX_PLANES,
80824003 185};
9db4a9c7 186#define plane_name(p) ((p) + 'A')
52440211 187
580503c7 188#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 189
2b139522 190enum port {
03cdc1d4 191 PORT_NONE = -1,
2b139522
ED
192 PORT_A = 0,
193 PORT_B,
194 PORT_C,
195 PORT_D,
196 PORT_E,
197 I915_MAX_PORTS
198};
199#define port_name(p) ((p) + 'A')
200
a09caddd 201#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
202
203enum dpio_channel {
204 DPIO_CH0,
205 DPIO_CH1
206};
207
208enum dpio_phy {
209 DPIO_PHY0,
210 DPIO_PHY1
211};
212
b97186f0
PZ
213enum intel_display_power_domain {
214 POWER_DOMAIN_PIPE_A,
215 POWER_DOMAIN_PIPE_B,
216 POWER_DOMAIN_PIPE_C,
217 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
218 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
219 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
220 POWER_DOMAIN_TRANSCODER_A,
221 POWER_DOMAIN_TRANSCODER_B,
222 POWER_DOMAIN_TRANSCODER_C,
f52e353e 223 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
224 POWER_DOMAIN_TRANSCODER_DSI_A,
225 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
226 POWER_DOMAIN_PORT_DDI_A_LANES,
227 POWER_DOMAIN_PORT_DDI_B_LANES,
228 POWER_DOMAIN_PORT_DDI_C_LANES,
229 POWER_DOMAIN_PORT_DDI_D_LANES,
230 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
231 POWER_DOMAIN_PORT_DSI,
232 POWER_DOMAIN_PORT_CRT,
233 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 234 POWER_DOMAIN_VGA,
fbeeaa23 235 POWER_DOMAIN_AUDIO,
bd2bb1b9 236 POWER_DOMAIN_PLLS,
1407121a
S
237 POWER_DOMAIN_AUX_A,
238 POWER_DOMAIN_AUX_B,
239 POWER_DOMAIN_AUX_C,
240 POWER_DOMAIN_AUX_D,
f0ab43e6 241 POWER_DOMAIN_GMBUS,
dfa57627 242 POWER_DOMAIN_MODESET,
baa70707 243 POWER_DOMAIN_INIT,
bddc7645
ID
244
245 POWER_DOMAIN_NUM,
b97186f0
PZ
246};
247
248#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
249#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
250 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
251#define POWER_DOMAIN_TRANSCODER(tran) \
252 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
253 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 254
1d843f9d
EE
255enum hpd_pin {
256 HPD_NONE = 0,
1d843f9d
EE
257 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
258 HPD_CRT,
259 HPD_SDVO_B,
260 HPD_SDVO_C,
cc24fcdc 261 HPD_PORT_A,
1d843f9d
EE
262 HPD_PORT_B,
263 HPD_PORT_C,
264 HPD_PORT_D,
26951caf 265 HPD_PORT_E,
1d843f9d
EE
266 HPD_NUM_PINS
267};
268
c91711f9
JN
269#define for_each_hpd_pin(__pin) \
270 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
271
5fcece80
JN
272struct i915_hotplug {
273 struct work_struct hotplug_work;
274
275 struct {
276 unsigned long last_jiffies;
277 int count;
278 enum {
279 HPD_ENABLED = 0,
280 HPD_DISABLED = 1,
281 HPD_MARK_DISABLED = 2
282 } state;
283 } stats[HPD_NUM_PINS];
284 u32 event_bits;
285 struct delayed_work reenable_work;
286
287 struct intel_digital_port *irq_port[I915_MAX_PORTS];
288 u32 long_port_mask;
289 u32 short_port_mask;
290 struct work_struct dig_port_work;
291
19625e85
L
292 struct work_struct poll_init_work;
293 bool poll_enabled;
294
5fcece80
JN
295 /*
296 * if we get a HPD irq from DP and a HPD irq from non-DP
297 * the non-DP HPD could block the workqueue on a mode config
298 * mutex getting, that userspace may have taken. However
299 * userspace is waiting on the DP workqueue to run which is
300 * blocked behind the non-DP one.
301 */
302 struct workqueue_struct *dp_wq;
303};
304
2a2d5482
CW
305#define I915_GEM_GPU_DOMAINS \
306 (I915_GEM_DOMAIN_RENDER | \
307 I915_GEM_DOMAIN_SAMPLER | \
308 I915_GEM_DOMAIN_COMMAND | \
309 I915_GEM_DOMAIN_INSTRUCTION | \
310 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 311
055e393f
DL
312#define for_each_pipe(__dev_priv, __p) \
313 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
314#define for_each_pipe_masked(__dev_priv, __p, __mask) \
315 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
316 for_each_if ((__mask) & (1 << (__p)))
8b364b41 317#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
318 for ((__p) = 0; \
319 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
320 (__p)++)
3bdcfc0c
DL
321#define for_each_sprite(__dev_priv, __p, __s) \
322 for ((__s) = 0; \
323 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
324 (__s)++)
9db4a9c7 325
c3aeadc8
JN
326#define for_each_port_masked(__port, __ports_mask) \
327 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
328 for_each_if ((__ports_mask) & (1 << (__port)))
329
d79b814d 330#define for_each_crtc(dev, crtc) \
91c8a326 331 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 332
27321ae8
ML
333#define for_each_intel_plane(dev, intel_plane) \
334 list_for_each_entry(intel_plane, \
91c8a326 335 &(dev)->mode_config.plane_list, \
27321ae8
ML
336 base.head)
337
c107acfe 338#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
339 list_for_each_entry(intel_plane, \
340 &(dev)->mode_config.plane_list, \
c107acfe
MR
341 base.head) \
342 for_each_if ((plane_mask) & \
343 (1 << drm_plane_index(&intel_plane->base)))
344
262cd2e1
VS
345#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
346 list_for_each_entry(intel_plane, \
347 &(dev)->mode_config.plane_list, \
348 base.head) \
95150bdf 349 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 350
91c8a326
CW
351#define for_each_intel_crtc(dev, intel_crtc) \
352 list_for_each_entry(intel_crtc, \
353 &(dev)->mode_config.crtc_list, \
354 base.head)
d063ae48 355
91c8a326
CW
356#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
357 list_for_each_entry(intel_crtc, \
358 &(dev)->mode_config.crtc_list, \
359 base.head) \
98d39494
MR
360 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
361
b2784e15
DL
362#define for_each_intel_encoder(dev, intel_encoder) \
363 list_for_each_entry(intel_encoder, \
364 &(dev)->mode_config.encoder_list, \
365 base.head)
366
3a3371ff
ACO
367#define for_each_intel_connector(dev, intel_connector) \
368 list_for_each_entry(intel_connector, \
91c8a326 369 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
370 base.head)
371
6c2b7c12
DV
372#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
373 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 374 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 375
53f5e3ca
JB
376#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
377 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 378 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 379
b04c5bd6
BF
380#define for_each_power_domain(domain, mask) \
381 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 382 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 383
e7b903d2 384struct drm_i915_private;
ad46cb53 385struct i915_mm_struct;
5cc9ed4b 386struct i915_mmu_object;
e7b903d2 387
a6f766f3
CW
388struct drm_i915_file_private {
389 struct drm_i915_private *dev_priv;
390 struct drm_file *file;
391
392 struct {
393 spinlock_t lock;
394 struct list_head request_list;
d0bc54f2
CW
395/* 20ms is a fairly arbitrary limit (greater than the average frame time)
396 * chosen to prevent the CPU getting more than a frame ahead of the GPU
397 * (when using lax throttling for the frontbuffer). We also use it to
398 * offer free GPU waitboosts for severely congested workloads.
399 */
400#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
401 } mm;
402 struct idr context_idr;
403
2e1b8730
CW
404 struct intel_rps_client {
405 struct list_head link;
406 unsigned boosts;
407 } rps;
a6f766f3 408
c80ff16e 409 unsigned int bsd_engine;
a6f766f3
CW
410};
411
e69d0bc1
DV
412/* Used by dp and fdi links */
413struct intel_link_m_n {
414 uint32_t tu;
415 uint32_t gmch_m;
416 uint32_t gmch_n;
417 uint32_t link_m;
418 uint32_t link_n;
419};
420
421void intel_link_compute_m_n(int bpp, int nlanes,
422 int pixel_clock, int link_clock,
423 struct intel_link_m_n *m_n);
424
1da177e4
LT
425/* Interface history:
426 *
427 * 1.1: Original.
0d6aa60b
DA
428 * 1.2: Add Power Management
429 * 1.3: Add vblank support
de227f5f 430 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 431 * 1.5: Add vblank pipe configuration
2228ed67
MD
432 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
433 * - Support vertical blank on secondary display pipe
1da177e4
LT
434 */
435#define DRIVER_MAJOR 1
2228ed67 436#define DRIVER_MINOR 6
1da177e4
LT
437#define DRIVER_PATCHLEVEL 0
438
0a3e67a4
JB
439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
8ee1c3db 444struct intel_opregion {
115719fc
WD
445 struct opregion_header *header;
446 struct opregion_acpi *acpi;
447 struct opregion_swsci *swsci;
ebde53c7
JN
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
115719fc 450 struct opregion_asle *asle;
04ebaadb 451 void *rvda;
82730385 452 const void *vbt;
ada8f955 453 u32 vbt_size;
115719fc 454 u32 *lid_state;
91a60f20 455 struct work_struct asle_work;
8ee1c3db 456};
44834a67 457#define OPREGION_SIZE (8*1024)
8ee1c3db 458
6ef3d427
CW
459struct intel_overlay;
460struct intel_overlay_error_state;
461
de151cf6 462struct drm_i915_fence_reg {
a1e5afbe 463 struct list_head link;
49ef5294
CW
464 struct drm_i915_private *i915;
465 struct i915_vma *vma;
1690e1eb 466 int pin_count;
49ef5294
CW
467 int id;
468 /**
469 * Whether the tiling parameters for the currently
470 * associated fence register have changed. Note that
471 * for the purposes of tracking tiling changes we also
472 * treat the unfenced register, the register slot that
473 * the object occupies whilst it executes a fenced
474 * command (such as BLT on gen2/3), as a "fence".
475 */
476 bool dirty;
de151cf6 477};
7c1c2871 478
9b9d172d 479struct sdvo_device_mapping {
e957d772 480 u8 initialized;
9b9d172d 481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
e957d772 484 u8 i2c_pin;
b1083333 485 u8 ddc_pin;
9b9d172d 486};
487
7bd688cd 488struct intel_connector;
820d2d77 489struct intel_encoder;
5cec258b 490struct intel_crtc_state;
5724dbd1 491struct intel_initial_plane_config;
0e8ffe1b 492struct intel_crtc;
ee9300bb
DV
493struct intel_limit;
494struct dpll;
b8cecdf5 495
e70236a8 496struct drm_i915_display_funcs {
1353c4fb 497 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 498 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 499 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
500 int (*compute_intermediate_wm)(struct drm_device *dev,
501 struct intel_crtc *intel_crtc,
502 struct intel_crtc_state *newstate);
503 void (*initial_watermarks)(struct intel_crtc_state *cstate);
504 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 505 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 506 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
507 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
508 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
509 /* Returns the active state of the crtc, and if the crtc is active,
510 * fills out the pipe-config with the hw state. */
511 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 512 struct intel_crtc_state *);
5724dbd1
DL
513 void (*get_initial_plane_config)(struct intel_crtc *,
514 struct intel_initial_plane_config *);
190f68c5
ACO
515 int (*crtc_compute_clock)(struct intel_crtc *crtc,
516 struct intel_crtc_state *crtc_state);
4a806558
ML
517 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
518 struct drm_atomic_state *old_state);
519 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
520 struct drm_atomic_state *old_state);
896e5bb0
L
521 void (*update_crtcs)(struct drm_atomic_state *state,
522 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
523 void (*audio_codec_enable)(struct drm_connector *connector,
524 struct intel_encoder *encoder,
5e7234c9 525 const struct drm_display_mode *adjusted_mode);
69bfe1a9 526 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 527 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 528 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
529 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
530 struct drm_framebuffer *fb,
531 struct drm_i915_gem_object *obj,
532 struct drm_i915_gem_request *req,
533 uint32_t flags);
91d14251 534 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
535 /* clock updates for mode set */
536 /* cursor updates */
537 /* render clock increase/decrease */
538 /* display clock increase/decrease */
539 /* pll clock increase/decrease */
8563b1e8 540
b95c5321
ML
541 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
542 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
543};
544
48c1026a
MK
545enum forcewake_domain_id {
546 FW_DOMAIN_ID_RENDER = 0,
547 FW_DOMAIN_ID_BLITTER,
548 FW_DOMAIN_ID_MEDIA,
549
550 FW_DOMAIN_ID_COUNT
551};
552
553enum forcewake_domains {
554 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
555 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
556 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
557 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
558 FORCEWAKE_BLITTER |
559 FORCEWAKE_MEDIA)
560};
561
3756685a
TU
562#define FW_REG_READ (1)
563#define FW_REG_WRITE (2)
564
565enum forcewake_domains
566intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
567 i915_reg_t reg, unsigned int op);
568
907b28c5 569struct intel_uncore_funcs {
c8d9a590 570 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 571 enum forcewake_domains domains);
c8d9a590 572 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 573 enum forcewake_domains domains);
0b274481 574
f0f59a00
VS
575 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
576 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
577 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
578 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 579
f0f59a00 580 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 581 uint8_t val, bool trace);
f0f59a00 582 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 583 uint16_t val, bool trace);
f0f59a00 584 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 585 uint32_t val, bool trace);
990bbdad
CW
586};
587
15157970
TU
588struct intel_forcewake_range {
589 u32 start;
590 u32 end;
591
592 enum forcewake_domains domains;
593};
594
907b28c5
CW
595struct intel_uncore {
596 spinlock_t lock; /** lock is also taken in irq contexts. */
597
15157970
TU
598 const struct intel_forcewake_range *fw_domains_table;
599 unsigned int fw_domains_table_entries;
600
907b28c5
CW
601 struct intel_uncore_funcs funcs;
602
603 unsigned fifo_count;
003342a5 604
48c1026a 605 enum forcewake_domains fw_domains;
003342a5 606 enum forcewake_domains fw_domains_active;
b2cff0db
CW
607
608 struct intel_uncore_forcewake_domain {
609 struct drm_i915_private *i915;
48c1026a 610 enum forcewake_domain_id id;
33c582c1 611 enum forcewake_domains mask;
b2cff0db 612 unsigned wake_count;
a57a4a67 613 struct hrtimer timer;
f0f59a00 614 i915_reg_t reg_set;
05a2fb15
MK
615 u32 val_set;
616 u32 val_clear;
f0f59a00
VS
617 i915_reg_t reg_ack;
618 i915_reg_t reg_post;
05a2fb15 619 u32 val_reset;
b2cff0db 620 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
621
622 int unclaimed_mmio_check;
b2cff0db
CW
623};
624
625/* Iterate over initialised fw domains */
33c582c1
TU
626#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
627 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
628 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
629 (domain__)++) \
630 for_each_if ((mask__) & (domain__)->mask)
631
632#define for_each_fw_domain(domain__, dev_priv__) \
633 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 634
b6e7d894
DL
635#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
636#define CSR_VERSION_MAJOR(version) ((version) >> 16)
637#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
638
eb805623 639struct intel_csr {
8144ac59 640 struct work_struct work;
eb805623 641 const char *fw_path;
a7f749f9 642 uint32_t *dmc_payload;
eb805623 643 uint32_t dmc_fw_size;
b6e7d894 644 uint32_t version;
eb805623 645 uint32_t mmio_count;
f0f59a00 646 i915_reg_t mmioaddr[8];
eb805623 647 uint32_t mmiodata[8];
832dba88 648 uint32_t dc_state;
a37baf3b 649 uint32_t allowed_dc_mask;
eb805623
DV
650};
651
604db650 652#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 653 /* Keep is_* in chronological order */ \
604db650
JL
654 func(is_mobile); \
655 func(is_i85x); \
656 func(is_i915g); \
657 func(is_i945gm); \
658 func(is_g33); \
604db650
JL
659 func(is_g4x); \
660 func(is_pineview); \
661 func(is_broadwater); \
662 func(is_crestline); \
663 func(is_ivybridge); \
664 func(is_valleyview); \
665 func(is_cherryview); \
666 func(is_haswell); \
667 func(is_broadwell); \
668 func(is_skylake); \
669 func(is_broxton); \
670 func(is_kabylake); \
671 func(is_preliminary); \
566c56a4 672 /* Keep has_* in alphabetical order */ \
dfc5148f 673 func(has_64bit_reloc); \
604db650 674 func(has_csr); \
566c56a4 675 func(has_ddi); \
604db650 676 func(has_dp_mst); \
566c56a4
JL
677 func(has_fbc); \
678 func(has_fpga_dbg); \
604db650 679 func(has_gmbus_irq); \
604db650
JL
680 func(has_gmch_display); \
681 func(has_guc); \
604db650 682 func(has_hotplug); \
566c56a4
JL
683 func(has_hw_contexts); \
684 func(has_l3_dpf); \
604db650 685 func(has_llc); \
566c56a4
JL
686 func(has_logical_ring_contexts); \
687 func(has_overlay); \
688 func(has_pipe_cxsr); \
689 func(has_pooled_eu); \
690 func(has_psr); \
691 func(has_rc6); \
692 func(has_rc6p); \
693 func(has_resource_streamer); \
694 func(has_runtime_pm); \
604db650 695 func(has_snoop); \
566c56a4
JL
696 func(cursor_needs_physical); \
697 func(hws_needs_physical); \
698 func(overlay_needs_physical); \
699 func(supports_tv)
c96ea64e 700
915490d5 701struct sseu_dev_info {
f08a0c92 702 u8 slice_mask;
57ec171e 703 u8 subslice_mask;
915490d5
ID
704 u8 eu_total;
705 u8 eu_per_subslice;
43b67998
ID
706 u8 min_eu_in_pool;
707 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
708 u8 subslice_7eu[3];
709 u8 has_slice_pg:1;
710 u8 has_subslice_pg:1;
711 u8 has_eu_pg:1;
915490d5
ID
712};
713
57ec171e
ID
714static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
715{
716 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
717}
718
cfdf1fa2 719struct intel_device_info {
10fce67a 720 u32 display_mmio_offset;
87f1f465 721 u16 device_id;
ac208a8b 722 u8 num_pipes;
d615a166 723 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 724 u8 gen;
ae5702d2 725 u16 gen_mask;
73ae478c 726 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 727 u8 num_rings;
604db650
JL
728#define DEFINE_FLAG(name) u8 name:1
729 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
730#undef DEFINE_FLAG
6f3fff60 731 u16 ddb_size; /* in blocks */
a57c774a
AK
732 /* Register offsets for the various display pipes and transcoders */
733 int pipe_offsets[I915_MAX_TRANSCODERS];
734 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 735 int palette_offsets[I915_MAX_PIPES];
5efb3e28 736 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
737
738 /* Slice/subslice/EU info */
43b67998 739 struct sseu_dev_info sseu;
82cf435b
LL
740
741 struct color_luts {
742 u16 degamma_lut_size;
743 u16 gamma_lut_size;
744 } color;
cfdf1fa2
KH
745};
746
2bd160a1
CW
747struct intel_display_error_state;
748
749struct drm_i915_error_state {
750 struct kref ref;
751 struct timeval time;
de867c20
CW
752 struct timeval boottime;
753 struct timeval uptime;
2bd160a1 754
9f267eb8
CW
755 struct drm_i915_private *i915;
756
2bd160a1
CW
757 char error_msg[128];
758 bool simulated;
759 int iommu;
760 u32 reset_count;
761 u32 suspend_count;
762 struct intel_device_info device_info;
763
764 /* Generic register state */
765 u32 eir;
766 u32 pgtbl_er;
767 u32 ier;
768 u32 gtier[4];
769 u32 ccid;
770 u32 derrmr;
771 u32 forcewake;
772 u32 error; /* gen6+ */
773 u32 err_int; /* gen7 */
774 u32 fault_data0; /* gen8, gen9 */
775 u32 fault_data1; /* gen8, gen9 */
776 u32 done_reg;
777 u32 gac_eco;
778 u32 gam_ecochk;
779 u32 gab_ctl;
780 u32 gfx_mode;
d636951e 781
2bd160a1
CW
782 u64 fence[I915_MAX_NUM_FENCES];
783 struct intel_overlay_error_state *overlay;
784 struct intel_display_error_state *display;
51d545d0 785 struct drm_i915_error_object *semaphore;
27b85bea 786 struct drm_i915_error_object *guc_log;
2bd160a1
CW
787
788 struct drm_i915_error_engine {
789 int engine_id;
790 /* Software tracked state */
791 bool waiting;
792 int num_waiters;
793 int hangcheck_score;
794 enum intel_engine_hangcheck_action hangcheck_action;
795 struct i915_address_space *vm;
796 int num_requests;
797
cdb324bd
CW
798 /* position of active request inside the ring */
799 u32 rq_head, rq_post, rq_tail;
800
2bd160a1
CW
801 /* our own tracking of ring head and tail */
802 u32 cpu_ring_head;
803 u32 cpu_ring_tail;
804
805 u32 last_seqno;
2bd160a1
CW
806
807 /* Register state */
808 u32 start;
809 u32 tail;
810 u32 head;
811 u32 ctl;
21a2c58a 812 u32 mode;
2bd160a1
CW
813 u32 hws;
814 u32 ipeir;
815 u32 ipehr;
2bd160a1
CW
816 u32 bbstate;
817 u32 instpm;
818 u32 instps;
819 u32 seqno;
820 u64 bbaddr;
821 u64 acthd;
822 u32 fault_reg;
823 u64 faddr;
824 u32 rc_psmi; /* sleep state */
825 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 826 struct intel_instdone instdone;
2bd160a1
CW
827
828 struct drm_i915_error_object {
2bd160a1 829 u64 gtt_offset;
03382dfb 830 u64 gtt_size;
0a97015d
CW
831 int page_count;
832 int unused;
2bd160a1
CW
833 u32 *pages[0];
834 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
835
836 struct drm_i915_error_object *wa_ctx;
837
838 struct drm_i915_error_request {
839 long jiffies;
c84455b4 840 pid_t pid;
35ca039e 841 u32 context;
2bd160a1
CW
842 u32 seqno;
843 u32 head;
844 u32 tail;
35ca039e 845 } *requests, execlist[2];
2bd160a1
CW
846
847 struct drm_i915_error_waiter {
848 char comm[TASK_COMM_LEN];
849 pid_t pid;
850 u32 seqno;
851 } *waiters;
852
853 struct {
854 u32 gfx_mode;
855 union {
856 u64 pdp[4];
857 u32 pp_dir_base;
858 };
859 } vm_info;
860
861 pid_t pid;
862 char comm[TASK_COMM_LEN];
863 } engine[I915_NUM_ENGINES];
864
865 struct drm_i915_error_buffer {
866 u32 size;
867 u32 name;
868 u32 rseqno[I915_NUM_ENGINES], wseqno;
869 u64 gtt_offset;
870 u32 read_domains;
871 u32 write_domain;
872 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
873 u32 tiling:2;
874 u32 dirty:1;
875 u32 purgeable:1;
876 u32 userptr:1;
877 s32 engine:4;
878 u32 cache_level:3;
879 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
880 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
881 struct i915_address_space *active_vm[I915_NUM_ENGINES];
882};
883
7faf1ab2
DV
884enum i915_cache_level {
885 I915_CACHE_NONE = 0,
350ec881
CW
886 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
887 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
888 caches, eg sampler/render caches, and the
889 large Last-Level-Cache. LLC is coherent with
890 the CPU, but L3 is only visible to the GPU. */
651d794f 891 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
892};
893
e59ec13d
MK
894struct i915_ctx_hang_stats {
895 /* This context had batch pending when hang was declared */
896 unsigned batch_pending;
897
898 /* This context had batch active when hang was declared */
899 unsigned batch_active;
be62acb4
MK
900
901 /* Time when this context was last blamed for a GPU reset */
902 unsigned long guilty_ts;
903
676fa572
CW
904 /* If the contexts causes a second GPU hang within this time,
905 * it is permanently banned from submitting any more work.
906 */
907 unsigned long ban_period_seconds;
908
be62acb4
MK
909 /* This context is banned to submit more work */
910 bool banned;
e59ec13d 911};
40521054
BW
912
913/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 914#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 915
31b7a88d 916/**
e2efd130 917 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
918 * @ref: reference count.
919 * @user_handle: userspace tracking identity for this context.
920 * @remap_slice: l3 row remapping information.
b1b38278
DW
921 * @flags: context specific flags:
922 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
923 * @file_priv: filp associated with this context (NULL for global default
924 * context).
925 * @hang_stats: information about the role of this context in possible GPU
926 * hangs.
7df113e4 927 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
928 * @legacy_hw_ctx: render context backing object and whether it is correctly
929 * initialized (legacy ring submission mechanism only).
930 * @link: link in the global list of contexts.
931 *
932 * Contexts are memory images used by the hardware to store copies of their
933 * internal state.
934 */
e2efd130 935struct i915_gem_context {
dce3271b 936 struct kref ref;
9ea4feec 937 struct drm_i915_private *i915;
40521054 938 struct drm_i915_file_private *file_priv;
ae6c4806 939 struct i915_hw_ppgtt *ppgtt;
c84455b4 940 struct pid *pid;
562f5d45 941 const char *name;
a33afea5 942
8d59bc6a
CW
943 struct i915_ctx_hang_stats hang_stats;
944
8d59bc6a 945 unsigned long flags;
bc3d6744
CW
946#define CONTEXT_NO_ZEROMAP BIT(0)
947#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
948
949 /* Unique identifier for this context, used by the hw for tracking */
950 unsigned int hw_id;
8d59bc6a 951 u32 user_handle;
5d1808ec 952
0cb26a8e
CW
953 u32 ggtt_alignment;
954
9021ad03 955 struct intel_context {
bf3783e5 956 struct i915_vma *state;
7e37f889 957 struct intel_ring *ring;
82352e90 958 uint32_t *lrc_reg_state;
8d59bc6a
CW
959 u64 lrc_desc;
960 int pin_count;
24f1d3cc 961 bool initialised;
666796da 962 } engine[I915_NUM_ENGINES];
bcd794c2 963 u32 ring_size;
c01fc532 964 u32 desc_template;
3c7ba635 965 struct atomic_notifier_head status_notifier;
80a9a8db 966 bool execlists_force_single_submission;
c9e003af 967
a33afea5 968 struct list_head link;
8d59bc6a
CW
969
970 u8 remap_slice;
50e046b6 971 bool closed:1;
40521054
BW
972};
973
a4001f1b
PZ
974enum fb_op_origin {
975 ORIGIN_GTT,
976 ORIGIN_CPU,
977 ORIGIN_CS,
978 ORIGIN_FLIP,
74b4ea1e 979 ORIGIN_DIRTYFB,
a4001f1b
PZ
980};
981
ab34a7e8 982struct intel_fbc {
25ad93fd
PZ
983 /* This is always the inner lock when overlapping with struct_mutex and
984 * it's the outer lock when overlapping with stolen_lock. */
985 struct mutex lock;
5e59f717 986 unsigned threshold;
dbef0f15
PZ
987 unsigned int possible_framebuffer_bits;
988 unsigned int busy_bits;
010cf73d 989 unsigned int visible_pipes_mask;
e35fef21 990 struct intel_crtc *crtc;
5c3fe8b0 991
c4213885 992 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
993 struct drm_mm_node *compressed_llb;
994
da46f936
RV
995 bool false_color;
996
d029bcad 997 bool enabled;
0e631adc 998 bool active;
9adccc60 999
61a585d6
PZ
1000 bool underrun_detected;
1001 struct work_struct underrun_work;
1002
aaf78d27
PZ
1003 struct intel_fbc_state_cache {
1004 struct {
1005 unsigned int mode_flags;
1006 uint32_t hsw_bdw_pixel_rate;
1007 } crtc;
1008
1009 struct {
1010 unsigned int rotation;
1011 int src_w;
1012 int src_h;
1013 bool visible;
1014 } plane;
1015
1016 struct {
1017 u64 ilk_ggtt_offset;
aaf78d27
PZ
1018 uint32_t pixel_format;
1019 unsigned int stride;
1020 int fence_reg;
1021 unsigned int tiling_mode;
1022 } fb;
1023 } state_cache;
1024
b183b3f1
PZ
1025 struct intel_fbc_reg_params {
1026 struct {
1027 enum pipe pipe;
1028 enum plane plane;
1029 unsigned int fence_y_offset;
1030 } crtc;
1031
1032 struct {
1033 u64 ggtt_offset;
b183b3f1
PZ
1034 uint32_t pixel_format;
1035 unsigned int stride;
1036 int fence_reg;
1037 } fb;
1038
1039 int cfb_size;
1040 } params;
1041
5c3fe8b0 1042 struct intel_fbc_work {
128d7356 1043 bool scheduled;
ca18d51d 1044 u32 scheduled_vblank;
128d7356 1045 struct work_struct work;
128d7356 1046 } work;
5c3fe8b0 1047
bf6189c6 1048 const char *no_fbc_reason;
b5e50c3f
JB
1049};
1050
96178eeb
VK
1051/**
1052 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1053 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1054 * parsing for same resolution.
1055 */
1056enum drrs_refresh_rate_type {
1057 DRRS_HIGH_RR,
1058 DRRS_LOW_RR,
1059 DRRS_MAX_RR, /* RR count */
1060};
1061
1062enum drrs_support_type {
1063 DRRS_NOT_SUPPORTED = 0,
1064 STATIC_DRRS_SUPPORT = 1,
1065 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1066};
1067
2807cf69 1068struct intel_dp;
96178eeb
VK
1069struct i915_drrs {
1070 struct mutex mutex;
1071 struct delayed_work work;
1072 struct intel_dp *dp;
1073 unsigned busy_frontbuffer_bits;
1074 enum drrs_refresh_rate_type refresh_rate_type;
1075 enum drrs_support_type type;
1076};
1077
a031d709 1078struct i915_psr {
f0355c4a 1079 struct mutex lock;
a031d709
RV
1080 bool sink_support;
1081 bool source_ok;
2807cf69 1082 struct intel_dp *enabled;
7c8f8a70
RV
1083 bool active;
1084 struct delayed_work work;
9ca15301 1085 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1086 bool psr2_support;
1087 bool aux_frame_sync;
60e5ffe3 1088 bool link_standby;
3f51e471 1089};
5c3fe8b0 1090
3bad0781 1091enum intel_pch {
f0350830 1092 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1093 PCH_IBX, /* Ibexpeak PCH */
1094 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1095 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1096 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1097 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1098 PCH_NOP,
3bad0781
ZW
1099};
1100
988d6ee8
PZ
1101enum intel_sbi_destination {
1102 SBI_ICLK,
1103 SBI_MPHY,
1104};
1105
b690e96c 1106#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1107#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1108#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1109#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1110#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1111#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1112
8be48d92 1113struct intel_fbdev;
1630fe75 1114struct intel_fbc_work;
38651674 1115
c2b9152f
DV
1116struct intel_gmbus {
1117 struct i2c_adapter adapter;
3e4d44e0 1118#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1119 u32 force_bit;
c2b9152f 1120 u32 reg0;
f0f59a00 1121 i915_reg_t gpio_reg;
c167a6fc 1122 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1123 struct drm_i915_private *dev_priv;
1124};
1125
f4c956ad 1126struct i915_suspend_saved_registers {
e948e994 1127 u32 saveDSPARB;
ba8bbcf6 1128 u32 saveFBC_CONTROL;
1f84e550 1129 u32 saveCACHE_MODE_0;
1f84e550 1130 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1131 u32 saveSWF0[16];
1132 u32 saveSWF1[16];
85fa792b 1133 u32 saveSWF3[3];
4b9de737 1134 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1135 u32 savePCH_PORT_HOTPLUG;
9f49c376 1136 u16 saveGCDGMBUS;
f4c956ad 1137};
c85aa885 1138
ddeea5b0
ID
1139struct vlv_s0ix_state {
1140 /* GAM */
1141 u32 wr_watermark;
1142 u32 gfx_prio_ctrl;
1143 u32 arb_mode;
1144 u32 gfx_pend_tlb0;
1145 u32 gfx_pend_tlb1;
1146 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1147 u32 media_max_req_count;
1148 u32 gfx_max_req_count;
1149 u32 render_hwsp;
1150 u32 ecochk;
1151 u32 bsd_hwsp;
1152 u32 blt_hwsp;
1153 u32 tlb_rd_addr;
1154
1155 /* MBC */
1156 u32 g3dctl;
1157 u32 gsckgctl;
1158 u32 mbctl;
1159
1160 /* GCP */
1161 u32 ucgctl1;
1162 u32 ucgctl3;
1163 u32 rcgctl1;
1164 u32 rcgctl2;
1165 u32 rstctl;
1166 u32 misccpctl;
1167
1168 /* GPM */
1169 u32 gfxpause;
1170 u32 rpdeuhwtc;
1171 u32 rpdeuc;
1172 u32 ecobus;
1173 u32 pwrdwnupctl;
1174 u32 rp_down_timeout;
1175 u32 rp_deucsw;
1176 u32 rcubmabdtmr;
1177 u32 rcedata;
1178 u32 spare2gh;
1179
1180 /* Display 1 CZ domain */
1181 u32 gt_imr;
1182 u32 gt_ier;
1183 u32 pm_imr;
1184 u32 pm_ier;
1185 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1186
1187 /* GT SA CZ domain */
1188 u32 tilectl;
1189 u32 gt_fifoctl;
1190 u32 gtlc_wake_ctrl;
1191 u32 gtlc_survive;
1192 u32 pmwgicz;
1193
1194 /* Display 2 CZ domain */
1195 u32 gu_ctl0;
1196 u32 gu_ctl1;
9c25210f 1197 u32 pcbr;
ddeea5b0
ID
1198 u32 clock_gate_dis2;
1199};
1200
bf225f20
CW
1201struct intel_rps_ei {
1202 u32 cz_clock;
1203 u32 render_c0;
1204 u32 media_c0;
31685c25
D
1205};
1206
c85aa885 1207struct intel_gen6_power_mgmt {
d4d70aa5
ID
1208 /*
1209 * work, interrupts_enabled and pm_iir are protected by
1210 * dev_priv->irq_lock
1211 */
c85aa885 1212 struct work_struct work;
d4d70aa5 1213 bool interrupts_enabled;
c85aa885 1214 u32 pm_iir;
59cdb63d 1215
b20e3cfe 1216 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1217 u32 pm_intr_keep;
1218
b39fb297
BW
1219 /* Frequencies are stored in potentially platform dependent multiples.
1220 * In other words, *_freq needs to be multiplied by X to be interesting.
1221 * Soft limits are those which are used for the dynamic reclocking done
1222 * by the driver (raise frequencies under heavy loads, and lower for
1223 * lighter loads). Hard limits are those imposed by the hardware.
1224 *
1225 * A distinction is made for overclocking, which is never enabled by
1226 * default, and is considered to be above the hard limit if it's
1227 * possible at all.
1228 */
1229 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1230 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1231 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1232 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1233 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1234 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1235 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1236 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1237 u8 rp1_freq; /* "less than" RP0 power/freqency */
1238 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1239 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1240
8fb55197
CW
1241 u8 up_threshold; /* Current %busy required to uplock */
1242 u8 down_threshold; /* Current %busy required to downclock */
1243
dd75fdc8
CW
1244 int last_adj;
1245 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1246
8d3afd7d
CW
1247 spinlock_t client_lock;
1248 struct list_head clients;
1249 bool client_boost;
1250
c0951f0c 1251 bool enabled;
54b4f68f 1252 struct delayed_work autoenable_work;
1854d5ca 1253 unsigned boosts;
4fc688ce 1254
bf225f20
CW
1255 /* manual wa residency calculations */
1256 struct intel_rps_ei up_ei, down_ei;
1257
4fc688ce
JB
1258 /*
1259 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1260 * Must be taken after struct_mutex if nested. Note that
1261 * this lock may be held for long periods of time when
1262 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1263 */
1264 struct mutex hw_lock;
c85aa885
DV
1265};
1266
1a240d4d
DV
1267/* defined intel_pm.c */
1268extern spinlock_t mchdev_lock;
1269
c85aa885
DV
1270struct intel_ilk_power_mgmt {
1271 u8 cur_delay;
1272 u8 min_delay;
1273 u8 max_delay;
1274 u8 fmax;
1275 u8 fstart;
1276
1277 u64 last_count1;
1278 unsigned long last_time1;
1279 unsigned long chipset_power;
1280 u64 last_count2;
5ed0bdf2 1281 u64 last_time2;
c85aa885
DV
1282 unsigned long gfx_power;
1283 u8 corr;
1284
1285 int c_m;
1286 int r_t;
1287};
1288
c6cb582e
ID
1289struct drm_i915_private;
1290struct i915_power_well;
1291
1292struct i915_power_well_ops {
1293 /*
1294 * Synchronize the well's hw state to match the current sw state, for
1295 * example enable/disable it based on the current refcount. Called
1296 * during driver init and resume time, possibly after first calling
1297 * the enable/disable handlers.
1298 */
1299 void (*sync_hw)(struct drm_i915_private *dev_priv,
1300 struct i915_power_well *power_well);
1301 /*
1302 * Enable the well and resources that depend on it (for example
1303 * interrupts located on the well). Called after the 0->1 refcount
1304 * transition.
1305 */
1306 void (*enable)(struct drm_i915_private *dev_priv,
1307 struct i915_power_well *power_well);
1308 /*
1309 * Disable the well and resources that depend on it. Called after
1310 * the 1->0 refcount transition.
1311 */
1312 void (*disable)(struct drm_i915_private *dev_priv,
1313 struct i915_power_well *power_well);
1314 /* Returns the hw enabled state. */
1315 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1316 struct i915_power_well *power_well);
1317};
1318
a38911a3
WX
1319/* Power well structure for haswell */
1320struct i915_power_well {
c1ca727f 1321 const char *name;
6f3ef5dd 1322 bool always_on;
a38911a3
WX
1323 /* power well enable/disable usage count */
1324 int count;
bfafe93a
ID
1325 /* cached hw enabled state */
1326 bool hw_enabled;
c1ca727f 1327 unsigned long domains;
01c3faa7
ACO
1328 /* unique identifier for this power well */
1329 unsigned long id;
362624c9
ACO
1330 /*
1331 * Arbitraty data associated with this power well. Platform and power
1332 * well specific.
1333 */
1334 unsigned long data;
c6cb582e 1335 const struct i915_power_well_ops *ops;
a38911a3
WX
1336};
1337
83c00f55 1338struct i915_power_domains {
baa70707
ID
1339 /*
1340 * Power wells needed for initialization at driver init and suspend
1341 * time are on. They are kept on until after the first modeset.
1342 */
1343 bool init_power_on;
0d116a29 1344 bool initializing;
c1ca727f 1345 int power_well_count;
baa70707 1346
83c00f55 1347 struct mutex lock;
1da51581 1348 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1349 struct i915_power_well *power_wells;
83c00f55
ID
1350};
1351
35a85ac6 1352#define MAX_L3_SLICES 2
a4da4fa4 1353struct intel_l3_parity {
35a85ac6 1354 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1355 struct work_struct error_work;
35a85ac6 1356 int which_slice;
a4da4fa4
DV
1357};
1358
4b5aed62 1359struct i915_gem_mm {
4b5aed62
DV
1360 /** Memory allocator for GTT stolen memory */
1361 struct drm_mm stolen;
92e97d2f
PZ
1362 /** Protects the usage of the GTT stolen memory allocator. This is
1363 * always the inner lock when overlapping with struct_mutex. */
1364 struct mutex stolen_lock;
1365
4b5aed62
DV
1366 /** List of all objects in gtt_space. Used to restore gtt
1367 * mappings on resume */
1368 struct list_head bound_list;
1369 /**
1370 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1371 * are idle and not used by the GPU). These objects may or may
1372 * not actually have any pages attached.
4b5aed62
DV
1373 */
1374 struct list_head unbound_list;
1375
275f039d
CW
1376 /** List of all objects in gtt_space, currently mmaped by userspace.
1377 * All objects within this list must also be on bound_list.
1378 */
1379 struct list_head userfault_list;
1380
fbbd37b3
CW
1381 /**
1382 * List of objects which are pending destruction.
1383 */
1384 struct llist_head free_list;
1385 struct work_struct free_work;
1386
4b5aed62
DV
1387 /** Usable portion of the GTT for GEM */
1388 unsigned long stolen_base; /* limited to low memory (32-bit) */
1389
4b5aed62
DV
1390 /** PPGTT used for aliasing the PPGTT with the GTT */
1391 struct i915_hw_ppgtt *aliasing_ppgtt;
1392
2cfcd32a 1393 struct notifier_block oom_notifier;
e87666b5 1394 struct notifier_block vmap_notifier;
ceabbba5 1395 struct shrinker shrinker;
4b5aed62 1396
4b5aed62
DV
1397 /** LRU list of objects with fence regs on them. */
1398 struct list_head fence_list;
1399
4b5aed62
DV
1400 /**
1401 * Are we in a non-interruptible section of code like
1402 * modesetting?
1403 */
1404 bool interruptible;
1405
bdf1e7e3 1406 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1407 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1408
4b5aed62
DV
1409 /** Bit 6 swizzling required for X tiling */
1410 uint32_t bit_6_swizzle_x;
1411 /** Bit 6 swizzling required for Y tiling */
1412 uint32_t bit_6_swizzle_y;
1413
4b5aed62 1414 /* accounting, useful for userland debugging */
c20e8355 1415 spinlock_t object_stat_lock;
3ef7f228 1416 u64 object_memory;
4b5aed62
DV
1417 u32 object_count;
1418};
1419
edc3d884 1420struct drm_i915_error_state_buf {
0a4cd7c8 1421 struct drm_i915_private *i915;
edc3d884
MK
1422 unsigned bytes;
1423 unsigned size;
1424 int err;
1425 u8 *buf;
1426 loff_t start;
1427 loff_t pos;
1428};
1429
fc16b48b
MK
1430struct i915_error_state_file_priv {
1431 struct drm_device *dev;
1432 struct drm_i915_error_state *error;
1433};
1434
b52992c0
CW
1435#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1436#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1437
99584db3
DV
1438struct i915_gpu_error {
1439 /* For hangcheck timer */
1440#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1441#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1442 /* Hang gpu twice in this window and your context gets banned */
1443#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1444
737b1506 1445 struct delayed_work hangcheck_work;
99584db3
DV
1446
1447 /* For reset and error_state handling. */
1448 spinlock_t lock;
1449 /* Protected by the above dev->gpu_error.lock. */
1450 struct drm_i915_error_state *first_error;
094f9a54
CW
1451
1452 unsigned long missed_irq_rings;
1453
1f83fee0 1454 /**
2ac0f450 1455 * State variable controlling the reset flow and count
1f83fee0 1456 *
2ac0f450 1457 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1458 *
1459 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1460 * meaning that any waiters holding onto the struct_mutex should
1461 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1462 *
1463 * If reset is not completed succesfully, the I915_WEDGE bit is
1464 * set meaning that hardware is terminally sour and there is no
1465 * recovery. All waiters on the reset_queue will be woken when
1466 * that happens.
1467 *
1468 * This counter is used by the wait_seqno code to notice that reset
1469 * event happened and it needs to restart the entire ioctl (since most
1470 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1471 *
1472 * This is important for lock-free wait paths, where no contended lock
1473 * naturally enforces the correct ordering between the bail-out of the
1474 * waiter and the gpu reset work code.
1f83fee0 1475 */
8af29b0c 1476 unsigned long reset_count;
1f83fee0 1477
8af29b0c
CW
1478 unsigned long flags;
1479#define I915_RESET_IN_PROGRESS 0
1480#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1481
1f15b76f
CW
1482 /**
1483 * Waitqueue to signal when a hang is detected. Used to for waiters
1484 * to release the struct_mutex for the reset to procede.
1485 */
1486 wait_queue_head_t wait_queue;
1487
1f83fee0
DV
1488 /**
1489 * Waitqueue to signal when the reset has completed. Used by clients
1490 * that wait for dev_priv->mm.wedged to settle.
1491 */
1492 wait_queue_head_t reset_queue;
33196ded 1493
094f9a54 1494 /* For missed irq/seqno simulation. */
688e6c72 1495 unsigned long test_irq_rings;
99584db3
DV
1496};
1497
b8efb17b
ZR
1498enum modeset_restore {
1499 MODESET_ON_LID_OPEN,
1500 MODESET_DONE,
1501 MODESET_SUSPENDED,
1502};
1503
500ea70d
RV
1504#define DP_AUX_A 0x40
1505#define DP_AUX_B 0x10
1506#define DP_AUX_C 0x20
1507#define DP_AUX_D 0x30
1508
11c1b657
XZ
1509#define DDC_PIN_B 0x05
1510#define DDC_PIN_C 0x04
1511#define DDC_PIN_D 0x06
1512
6acab15a 1513struct ddi_vbt_port_info {
ce4dd49e
DL
1514 /*
1515 * This is an index in the HDMI/DVI DDI buffer translation table.
1516 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1517 * populate this field.
1518 */
1519#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1520 uint8_t hdmi_level_shift;
311a2094
PZ
1521
1522 uint8_t supports_dvi:1;
1523 uint8_t supports_hdmi:1;
1524 uint8_t supports_dp:1;
500ea70d
RV
1525
1526 uint8_t alternate_aux_channel;
11c1b657 1527 uint8_t alternate_ddc_pin;
75067dde
AK
1528
1529 uint8_t dp_boost_level;
1530 uint8_t hdmi_boost_level;
6acab15a
PZ
1531};
1532
bfd7ebda
RV
1533enum psr_lines_to_wait {
1534 PSR_0_LINES_TO_WAIT = 0,
1535 PSR_1_LINE_TO_WAIT,
1536 PSR_4_LINES_TO_WAIT,
1537 PSR_8_LINES_TO_WAIT
83a7280e
PB
1538};
1539
41aa3448
RV
1540struct intel_vbt_data {
1541 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1542 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1543
1544 /* Feature bits */
1545 unsigned int int_tv_support:1;
1546 unsigned int lvds_dither:1;
1547 unsigned int lvds_vbt:1;
1548 unsigned int int_crt_support:1;
1549 unsigned int lvds_use_ssc:1;
1550 unsigned int display_clock_mode:1;
1551 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1552 unsigned int panel_type:4;
41aa3448
RV
1553 int lvds_ssc_freq;
1554 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1555
83a7280e
PB
1556 enum drrs_support_type drrs_type;
1557
6aa23e65
JN
1558 struct {
1559 int rate;
1560 int lanes;
1561 int preemphasis;
1562 int vswing;
06411f08 1563 bool low_vswing;
6aa23e65
JN
1564 bool initialized;
1565 bool support;
1566 int bpp;
1567 struct edp_power_seq pps;
1568 } edp;
41aa3448 1569
bfd7ebda
RV
1570 struct {
1571 bool full_link;
1572 bool require_aux_wakeup;
1573 int idle_frames;
1574 enum psr_lines_to_wait lines_to_wait;
1575 int tp1_wakeup_time;
1576 int tp2_tp3_wakeup_time;
1577 } psr;
1578
f00076d2
JN
1579 struct {
1580 u16 pwm_freq_hz;
39fbc9c8 1581 bool present;
f00076d2 1582 bool active_low_pwm;
1de6068e 1583 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1584 enum intel_backlight_type type;
f00076d2
JN
1585 } backlight;
1586
d17c5443
SK
1587 /* MIPI DSI */
1588 struct {
1589 u16 panel_id;
d3b542fc
SK
1590 struct mipi_config *config;
1591 struct mipi_pps_data *pps;
1592 u8 seq_version;
1593 u32 size;
1594 u8 *data;
8d3ed2f3 1595 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1596 } dsi;
1597
41aa3448
RV
1598 int crt_ddc_pin;
1599
1600 int child_dev_num;
768f69c9 1601 union child_device_config *child_dev;
6acab15a
PZ
1602
1603 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1604 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1605};
1606
77c122bc
VS
1607enum intel_ddb_partitioning {
1608 INTEL_DDB_PART_1_2,
1609 INTEL_DDB_PART_5_6, /* IVB+ */
1610};
1611
1fd527cc
VS
1612struct intel_wm_level {
1613 bool enable;
1614 uint32_t pri_val;
1615 uint32_t spr_val;
1616 uint32_t cur_val;
1617 uint32_t fbc_val;
1618};
1619
820c1980 1620struct ilk_wm_values {
609cedef
VS
1621 uint32_t wm_pipe[3];
1622 uint32_t wm_lp[3];
1623 uint32_t wm_lp_spr[3];
1624 uint32_t wm_linetime[3];
1625 bool enable_fbc_wm;
1626 enum intel_ddb_partitioning partitioning;
1627};
1628
262cd2e1
VS
1629struct vlv_pipe_wm {
1630 uint16_t primary;
1631 uint16_t sprite[2];
1632 uint8_t cursor;
1633};
ae80152d 1634
262cd2e1
VS
1635struct vlv_sr_wm {
1636 uint16_t plane;
1637 uint8_t cursor;
1638};
ae80152d 1639
262cd2e1
VS
1640struct vlv_wm_values {
1641 struct vlv_pipe_wm pipe[3];
1642 struct vlv_sr_wm sr;
0018fda1
VS
1643 struct {
1644 uint8_t cursor;
1645 uint8_t sprite[2];
1646 uint8_t primary;
1647 } ddl[3];
6eb1a681
VS
1648 uint8_t level;
1649 bool cxsr;
0018fda1
VS
1650};
1651
c193924e 1652struct skl_ddb_entry {
16160e3d 1653 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1654};
1655
1656static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1657{
16160e3d 1658 return entry->end - entry->start;
c193924e
DL
1659}
1660
08db6652
DL
1661static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1662 const struct skl_ddb_entry *e2)
1663{
1664 if (e1->start == e2->start && e1->end == e2->end)
1665 return true;
1666
1667 return false;
1668}
1669
c193924e 1670struct skl_ddb_allocation {
2cd601c6 1671 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1672 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1673};
1674
2ac96d2a 1675struct skl_wm_values {
2b4b9f35 1676 unsigned dirty_pipes;
c193924e 1677 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1678};
1679
1680struct skl_wm_level {
a62163e9
L
1681 bool plane_en;
1682 uint16_t plane_res_b;
1683 uint8_t plane_res_l;
2ac96d2a
PB
1684};
1685
c67a470b 1686/*
765dab67
PZ
1687 * This struct helps tracking the state needed for runtime PM, which puts the
1688 * device in PCI D3 state. Notice that when this happens, nothing on the
1689 * graphics device works, even register access, so we don't get interrupts nor
1690 * anything else.
c67a470b 1691 *
765dab67
PZ
1692 * Every piece of our code that needs to actually touch the hardware needs to
1693 * either call intel_runtime_pm_get or call intel_display_power_get with the
1694 * appropriate power domain.
a8a8bd54 1695 *
765dab67
PZ
1696 * Our driver uses the autosuspend delay feature, which means we'll only really
1697 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1698 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1699 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1700 *
1701 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1702 * goes back to false exactly before we reenable the IRQs. We use this variable
1703 * to check if someone is trying to enable/disable IRQs while they're supposed
1704 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1705 * case it happens.
c67a470b 1706 *
765dab67 1707 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1708 */
5d584b2e 1709struct i915_runtime_pm {
1f814dac 1710 atomic_t wakeref_count;
5d584b2e 1711 bool suspended;
2aeb7d3a 1712 bool irqs_enabled;
c67a470b
PZ
1713};
1714
926321d5
DV
1715enum intel_pipe_crc_source {
1716 INTEL_PIPE_CRC_SOURCE_NONE,
1717 INTEL_PIPE_CRC_SOURCE_PLANE1,
1718 INTEL_PIPE_CRC_SOURCE_PLANE2,
1719 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1720 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1721 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1722 INTEL_PIPE_CRC_SOURCE_TV,
1723 INTEL_PIPE_CRC_SOURCE_DP_B,
1724 INTEL_PIPE_CRC_SOURCE_DP_C,
1725 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1726 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1727 INTEL_PIPE_CRC_SOURCE_MAX,
1728};
1729
8bf1e9f1 1730struct intel_pipe_crc_entry {
ac2300d4 1731 uint32_t frame;
8bf1e9f1
SH
1732 uint32_t crc[5];
1733};
1734
b2c88f5b 1735#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1736struct intel_pipe_crc {
d538bbdf
DL
1737 spinlock_t lock;
1738 bool opened; /* exclusive access to the result file */
e5f75aca 1739 struct intel_pipe_crc_entry *entries;
926321d5 1740 enum intel_pipe_crc_source source;
d538bbdf 1741 int head, tail;
07144428 1742 wait_queue_head_t wq;
8bf1e9f1
SH
1743};
1744
f99d7069 1745struct i915_frontbuffer_tracking {
b5add959 1746 spinlock_t lock;
f99d7069
DV
1747
1748 /*
1749 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1750 * scheduled flips.
1751 */
1752 unsigned busy_bits;
1753 unsigned flip_bits;
1754};
1755
7225342a 1756struct i915_wa_reg {
f0f59a00 1757 i915_reg_t addr;
7225342a
MK
1758 u32 value;
1759 /* bitmask representing WA bits */
1760 u32 mask;
1761};
1762
33136b06
AS
1763/*
1764 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1765 * allowing it for RCS as we don't foresee any requirement of having
1766 * a whitelist for other engines. When it is really required for
1767 * other engines then the limit need to be increased.
1768 */
1769#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1770
1771struct i915_workarounds {
1772 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1773 u32 count;
666796da 1774 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1775};
1776
cf9d2890
YZ
1777struct i915_virtual_gpu {
1778 bool active;
1779};
1780
aa363136
MR
1781/* used in computing the new watermarks state */
1782struct intel_wm_config {
1783 unsigned int num_pipes_active;
1784 bool sprites_enabled;
1785 bool sprites_scaled;
1786};
1787
77fec556 1788struct drm_i915_private {
8f460e2c
CW
1789 struct drm_device drm;
1790
efab6d8d 1791 struct kmem_cache *objects;
e20d2ab7 1792 struct kmem_cache *vmas;
efab6d8d 1793 struct kmem_cache *requests;
f4c956ad 1794
5c969aa7 1795 const struct intel_device_info info;
f4c956ad
DV
1796
1797 int relative_constants_mode;
1798
1799 void __iomem *regs;
1800
907b28c5 1801 struct intel_uncore uncore;
f4c956ad 1802
cf9d2890
YZ
1803 struct i915_virtual_gpu vgpu;
1804
feddf6e8 1805 struct intel_gvt *gvt;
0ad35fed 1806
33a732f4
AD
1807 struct intel_guc guc;
1808
eb805623
DV
1809 struct intel_csr csr;
1810
5ea6e5e3 1811 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1812
f4c956ad
DV
1813 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1814 * controller on different i2c buses. */
1815 struct mutex gmbus_mutex;
1816
1817 /**
1818 * Base address of the gmbus and gpio block.
1819 */
1820 uint32_t gpio_mmio_base;
1821
b6fdd0f2
SS
1822 /* MMIO base address for MIPI regs */
1823 uint32_t mipi_mmio_base;
1824
443a389f
VS
1825 uint32_t psr_mmio_base;
1826
44cb734c
ID
1827 uint32_t pps_mmio_base;
1828
28c70f16
DV
1829 wait_queue_head_t gmbus_wait_queue;
1830
f4c956ad 1831 struct pci_dev *bridge_dev;
0ca5fa3a 1832 struct i915_gem_context *kernel_context;
3b3f1650 1833 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1834 struct i915_vma *semaphore;
f4c956ad 1835
ba8286fa 1836 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1837 struct resource mch_res;
1838
f4c956ad
DV
1839 /* protects the irq masks */
1840 spinlock_t irq_lock;
1841
84c33a64
SG
1842 /* protects the mmio flip data */
1843 spinlock_t mmio_flip_lock;
1844
f8b79e58
ID
1845 bool display_irqs_enabled;
1846
9ee32fea
DV
1847 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1848 struct pm_qos_request pm_qos;
1849
a580516d
VS
1850 /* Sideband mailbox protection */
1851 struct mutex sb_lock;
f4c956ad
DV
1852
1853 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1854 union {
1855 u32 irq_mask;
1856 u32 de_irq_mask[I915_MAX_PIPES];
1857 };
f4c956ad 1858 u32 gt_irq_mask;
f4e9af4f
AG
1859 u32 pm_imr;
1860 u32 pm_ier;
a6706b45 1861 u32 pm_rps_events;
26705e20 1862 u32 pm_guc_events;
91d181dd 1863 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1864
5fcece80 1865 struct i915_hotplug hotplug;
ab34a7e8 1866 struct intel_fbc fbc;
439d7ac0 1867 struct i915_drrs drrs;
f4c956ad 1868 struct intel_opregion opregion;
41aa3448 1869 struct intel_vbt_data vbt;
f4c956ad 1870
d9ceb816
JB
1871 bool preserve_bios_swizzle;
1872
f4c956ad
DV
1873 /* overlay */
1874 struct intel_overlay *overlay;
f4c956ad 1875
58c68779 1876 /* backlight registers and fields in struct intel_panel */
07f11d49 1877 struct mutex backlight_lock;
31ad8ec6 1878
f4c956ad 1879 /* LVDS info */
f4c956ad
DV
1880 bool no_aux_handshake;
1881
e39b999a
VS
1882 /* protects panel power sequencer state */
1883 struct mutex pps_mutex;
1884
f4c956ad 1885 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1886 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1887
1888 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1889 unsigned int skl_preferred_vco_freq;
1a617b77 1890 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1891 unsigned int max_dotclk_freq;
e7dc33f3 1892 unsigned int rawclk_freq;
6bcda4f0 1893 unsigned int hpll_freq;
bfa7df01 1894 unsigned int czclk_freq;
f4c956ad 1895
63911d72 1896 struct {
709e05c3 1897 unsigned int vco, ref;
63911d72
VS
1898 } cdclk_pll;
1899
645416f5
DV
1900 /**
1901 * wq - Driver workqueue for GEM.
1902 *
1903 * NOTE: Work items scheduled here are not allowed to grab any modeset
1904 * locks, for otherwise the flushing done in the pageflip code will
1905 * result in deadlocks.
1906 */
f4c956ad
DV
1907 struct workqueue_struct *wq;
1908
1909 /* Display functions */
1910 struct drm_i915_display_funcs display;
1911
1912 /* PCH chipset type */
1913 enum intel_pch pch_type;
17a303ec 1914 unsigned short pch_id;
f4c956ad
DV
1915
1916 unsigned long quirks;
1917
b8efb17b
ZR
1918 enum modeset_restore modeset_restore;
1919 struct mutex modeset_restore_lock;
e2c8b870 1920 struct drm_atomic_state *modeset_restore_state;
73974893 1921 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1922
a7bbbd63 1923 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1924 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1925
4b5aed62 1926 struct i915_gem_mm mm;
ad46cb53
CW
1927 DECLARE_HASHTABLE(mm_structs, 7);
1928 struct mutex mm_lock;
8781342d 1929
5d1808ec
CW
1930 /* The hw wants to have a stable context identifier for the lifetime
1931 * of the context (for OA, PASID, faults, etc). This is limited
1932 * in execlists to 21 bits.
1933 */
1934 struct ida context_hw_ida;
1935#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1936
8781342d
DV
1937 /* Kernel Modesetting */
1938
e2af48c6
VS
1939 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1940 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1941 wait_queue_head_t pending_flip_queue;
1942
c4597872
DV
1943#ifdef CONFIG_DEBUG_FS
1944 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1945#endif
1946
565602d7 1947 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1948 int num_shared_dpll;
1949 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1950 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1951
fbf6d879
ML
1952 /*
1953 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1954 * Must be global rather than per dpll, because on some platforms
1955 * plls share registers.
1956 */
1957 struct mutex dpll_lock;
1958
565602d7
ML
1959 unsigned int active_crtcs;
1960 unsigned int min_pixclk[I915_MAX_PIPES];
1961
e4607fcf 1962 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1963
7225342a 1964 struct i915_workarounds workarounds;
888b5995 1965
f99d7069
DV
1966 struct i915_frontbuffer_tracking fb_tracking;
1967
652c393a 1968 u16 orig_clock;
f97108d1 1969
c4804411 1970 bool mchbar_need_disable;
f97108d1 1971
a4da4fa4
DV
1972 struct intel_l3_parity l3_parity;
1973
59124506 1974 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1975 u32 edram_cap;
59124506 1976
c6a828d3 1977 /* gen6+ rps state */
c85aa885 1978 struct intel_gen6_power_mgmt rps;
c6a828d3 1979
20e4d407
DV
1980 /* ilk-only ips/rps state. Everything in here is protected by the global
1981 * mchdev_lock in intel_pm.c */
c85aa885 1982 struct intel_ilk_power_mgmt ips;
b5e50c3f 1983
83c00f55 1984 struct i915_power_domains power_domains;
a38911a3 1985
a031d709 1986 struct i915_psr psr;
3f51e471 1987
99584db3 1988 struct i915_gpu_error gpu_error;
ae681d96 1989
c9cddffc
JB
1990 struct drm_i915_gem_object *vlv_pctx;
1991
0695726e 1992#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1993 /* list of fbdev register on this device */
1994 struct intel_fbdev *fbdev;
82e3b8c1 1995 struct work_struct fbdev_suspend_work;
4520f53a 1996#endif
e953fd7b
CW
1997
1998 struct drm_property *broadcast_rgb_property;
3f43c48d 1999 struct drm_property *force_audio_property;
e3689190 2000
58fddc28 2001 /* hda/i915 audio component */
51e1d83c 2002 struct i915_audio_component *audio_component;
58fddc28 2003 bool audio_component_registered;
4a21ef7d
LY
2004 /**
2005 * av_mutex - mutex for audio/video sync
2006 *
2007 */
2008 struct mutex av_mutex;
58fddc28 2009
254f965c 2010 uint32_t hw_context_size;
a33afea5 2011 struct list_head context_list;
f4c956ad 2012
3e68320e 2013 u32 fdi_rx_config;
68d18ad7 2014
c231775c 2015 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2016 u32 chv_phy_control;
c231775c
VS
2017 /*
2018 * Shadows for CHV DPLL_MD regs to keep the state
2019 * checker somewhat working in the presence hardware
2020 * crappiness (can't read out DPLL_MD for pipes B & C).
2021 */
2022 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2023 u32 bxt_phy_grc;
70722468 2024
842f1c8b 2025 u32 suspend_count;
bc87229f 2026 bool suspended_to_idle;
f4c956ad 2027 struct i915_suspend_saved_registers regfile;
ddeea5b0 2028 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2029
656d1b89 2030 enum {
16dcdc4e
PZ
2031 I915_SAGV_UNKNOWN = 0,
2032 I915_SAGV_DISABLED,
2033 I915_SAGV_ENABLED,
2034 I915_SAGV_NOT_CONTROLLED
2035 } sagv_status;
656d1b89 2036
53615a5e
VS
2037 struct {
2038 /*
2039 * Raw watermark latency values:
2040 * in 0.1us units for WM0,
2041 * in 0.5us units for WM1+.
2042 */
2043 /* primary */
2044 uint16_t pri_latency[5];
2045 /* sprite */
2046 uint16_t spr_latency[5];
2047 /* cursor */
2048 uint16_t cur_latency[5];
2af30a5c
PB
2049 /*
2050 * Raw watermark memory latency values
2051 * for SKL for all 8 levels
2052 * in 1us units.
2053 */
2054 uint16_t skl_latency[8];
609cedef 2055
2d41c0b5
PB
2056 /*
2057 * The skl_wm_values structure is a bit too big for stack
2058 * allocation, so we keep the staging struct where we store
2059 * intermediate results here instead.
2060 */
2061 struct skl_wm_values skl_results;
2062
609cedef 2063 /* current hardware state */
2d41c0b5
PB
2064 union {
2065 struct ilk_wm_values hw;
2066 struct skl_wm_values skl_hw;
0018fda1 2067 struct vlv_wm_values vlv;
2d41c0b5 2068 };
58590c14
VS
2069
2070 uint8_t max_level;
ed4a6a7c
MR
2071
2072 /*
2073 * Should be held around atomic WM register writing; also
2074 * protects * intel_crtc->wm.active and
2075 * cstate->wm.need_postvbl_update.
2076 */
2077 struct mutex wm_mutex;
279e99d7
MR
2078
2079 /*
2080 * Set during HW readout of watermarks/DDB. Some platforms
2081 * need to know when we're still using BIOS-provided values
2082 * (which we don't fully trust).
2083 */
2084 bool distrust_bios_wm;
53615a5e
VS
2085 } wm;
2086
8a187455
PZ
2087 struct i915_runtime_pm pm;
2088
a83014d3
OM
2089 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2090 struct {
821ed7df 2091 void (*resume)(struct drm_i915_private *);
117897f4 2092 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2093
73cb9701
CW
2094 struct list_head timelines;
2095 struct i915_gem_timeline global_timeline;
28176ef4 2096 u32 active_requests;
73cb9701 2097
67d97da3
CW
2098 /**
2099 * Is the GPU currently considered idle, or busy executing
2100 * userspace requests? Whilst idle, we allow runtime power
2101 * management to power down the hardware and display clocks.
2102 * In order to reduce the effect on performance, there
2103 * is a slight delay before we do so.
2104 */
67d97da3
CW
2105 bool awake;
2106
2107 /**
2108 * We leave the user IRQ off as much as possible,
2109 * but this means that requests will finish and never
2110 * be retired once the system goes idle. Set a timer to
2111 * fire periodically while the ring is running. When it
2112 * fires, go retire requests.
2113 */
2114 struct delayed_work retire_work;
2115
2116 /**
2117 * When we detect an idle GPU, we want to turn on
2118 * powersaving features. So once we see that there
2119 * are no more requests outstanding and no more
2120 * arrive within a small period of time, we fire
2121 * off the idle_work.
2122 */
2123 struct delayed_work idle_work;
de867c20
CW
2124
2125 ktime_t last_init_time;
a83014d3
OM
2126 } gt;
2127
3be60de9
VS
2128 /* perform PHY state sanity checks? */
2129 bool chv_phy_assert[2];
2130
f9318941
PD
2131 /* Used to save the pipe-to-encoder mapping for audio */
2132 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2133
bdf1e7e3
DV
2134 /*
2135 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2136 * will be rejected. Instead look for a better place.
2137 */
77fec556 2138};
1da177e4 2139
2c1792a1
CW
2140static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2141{
091387c1 2142 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2143}
2144
c49d13ee 2145static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2146{
c49d13ee 2147 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2148}
2149
33a732f4
AD
2150static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2151{
2152 return container_of(guc, struct drm_i915_private, guc);
2153}
2154
b4ac5afc 2155/* Simple iterator over all initialised engines */
3b3f1650
AG
2156#define for_each_engine(engine__, dev_priv__, id__) \
2157 for ((id__) = 0; \
2158 (id__) < I915_NUM_ENGINES; \
2159 (id__)++) \
2160 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2161
bafb0fce
CW
2162#define __mask_next_bit(mask) ({ \
2163 int __idx = ffs(mask) - 1; \
2164 mask &= ~BIT(__idx); \
2165 __idx; \
2166})
2167
c3232b18 2168/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2169#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2170 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2171 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2172
b1d7e4b4
WF
2173enum hdmi_force_audio {
2174 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2175 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2176 HDMI_AUDIO_AUTO, /* trust EDID */
2177 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2178};
2179
190d6cd5 2180#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2181
37e680a1 2182struct drm_i915_gem_object_ops {
de472664
CW
2183 unsigned int flags;
2184#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
3599a91c 2185#define I915_GEM_OBJECT_IS_SHRINKABLE 0x2
de472664 2186
37e680a1
CW
2187 /* Interface between the GEM object and its backing storage.
2188 * get_pages() is called once prior to the use of the associated set
2189 * of pages before to binding them into the GTT, and put_pages() is
2190 * called after we no longer need them. As we expect there to be
2191 * associated cost with migrating pages between the backing storage
2192 * and making them available for the GPU (e.g. clflush), we may hold
2193 * onto the pages after they are no longer referenced by the GPU
2194 * in case they may be used again shortly (for example migrating the
2195 * pages to a different memory domain within the GTT). put_pages()
2196 * will therefore most likely be called when the object itself is
2197 * being released or under memory pressure (where we attempt to
2198 * reap pages for the shrinker).
2199 */
03ac84f1
CW
2200 struct sg_table *(*get_pages)(struct drm_i915_gem_object *);
2201 void (*put_pages)(struct drm_i915_gem_object *, struct sg_table *);
de472664 2202
5cc9ed4b
CW
2203 int (*dmabuf_export)(struct drm_i915_gem_object *);
2204 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2205};
2206
a071fa00
DV
2207/*
2208 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2209 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2210 * doesn't mean that the hw necessarily already scans it out, but that any
2211 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2212 *
2213 * We have one bit per pipe and per scanout plane type.
2214 */
d1b9d039
SAK
2215#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2216#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2217#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2218 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2219#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2220 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2221#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2222 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2223#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2224 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2225#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2226 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2227
673a394b 2228struct drm_i915_gem_object {
c397b908 2229 struct drm_gem_object base;
673a394b 2230
37e680a1
CW
2231 const struct drm_i915_gem_object_ops *ops;
2232
2f633156
BW
2233 /** List of VMAs backed by this object */
2234 struct list_head vma_list;
db6c2b41 2235 struct rb_root vma_tree;
2f633156 2236
c1ad11fc
CW
2237 /** Stolen memory for this object, instead of being backed by shmem. */
2238 struct drm_mm_node *stolen;
56cea323 2239 struct list_head global_link;
fbbd37b3
CW
2240 union {
2241 struct rcu_head rcu;
2242 struct llist_node freed;
2243 };
673a394b 2244
275f039d
CW
2245 /**
2246 * Whether the object is currently in the GGTT mmap.
2247 */
2248 struct list_head userfault_link;
2249
b25cb2f8
BW
2250 /** Used in execbuf to temporarily hold a ref */
2251 struct list_head obj_exec_link;
673a394b 2252
8d9d5744 2253 struct list_head batch_pool_link;
493018dc 2254
573adb39 2255 unsigned long flags;
673a394b 2256
f8a7fde4
CW
2257 /**
2258 * Have we taken a reference for the object for incomplete GPU
2259 * activity?
2260 */
d07f0e59 2261#define I915_BO_ACTIVE_REF 0
f8a7fde4 2262
24f3a8cf
AG
2263 /*
2264 * Is the object to be mapped as read-only to the GPU
2265 * Only honoured if hardware has relevant pte bit
2266 */
2267 unsigned long gt_ro:1;
651d794f 2268 unsigned int cache_level:3;
0f71979a 2269 unsigned int cache_dirty:1;
93dfb40c 2270
faf5bf0a 2271 atomic_t frontbuffer_bits;
50349247 2272 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2273
9ad36761 2274 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2275 unsigned int tiling_and_stride;
2276#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2277#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2278#define STRIDE_MASK (~TILING_MASK)
9ad36761 2279
15717de2
CW
2280 /** Count of VMA actually bound by this object */
2281 unsigned int bind_count;
d07f0e59 2282 unsigned int active_count;
8a0c39b1
TU
2283 unsigned int pin_display;
2284
a4f5ea64 2285 struct {
1233e2db
CW
2286 struct mutex lock; /* protects the pages and their use */
2287 atomic_t pages_pin_count;
a4f5ea64
CW
2288
2289 struct sg_table *pages;
2290 void *mapping;
96d77634 2291
a4f5ea64
CW
2292 struct i915_gem_object_page_iter {
2293 struct scatterlist *sg_pos;
2294 unsigned int sg_idx; /* in pages, but 32bit eek! */
2295
2296 struct radix_tree_root radix;
2297 struct mutex lock; /* protects this cache */
2298 } get_page;
2299
2300 /**
2301 * Advice: are the backing pages purgeable?
2302 */
2303 unsigned int madv:2;
2304
2305 /**
2306 * This is set if the object has been written to since the
2307 * pages were last acquired.
2308 */
2309 bool dirty:1;
bc0629a7
CW
2310
2311 /**
2312 * This is set if the object has been pinned due to unknown
2313 * swizzling.
2314 */
2315 bool quirked:1;
a4f5ea64 2316 } mm;
9a70cc2a 2317
b4716185
CW
2318 /** Breadcrumb of last rendering to the buffer.
2319 * There can only be one writer, but we allow for multiple readers.
2320 * If there is a writer that necessarily implies that all other
2321 * read requests are complete - but we may only be lazily clearing
2322 * the read requests. A read request is naturally the most recent
2323 * request on a ring, so we may have two different write and read
2324 * requests on one ring where the write request is older than the
2325 * read request. This allows for the CPU to read from an active
2326 * buffer by only waiting for the write to complete.
381f371b 2327 */
d07f0e59 2328 struct reservation_object *resv;
673a394b 2329
80075d49
DV
2330 /** References from framebuffers, locks out tiling changes. */
2331 unsigned long framebuffer_references;
2332
280b713b 2333 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2334 unsigned long *bit_17;
280b713b 2335
5f12b80a
CW
2336 struct i915_gem_userptr {
2337 uintptr_t ptr;
2338 unsigned read_only :1;
5cc9ed4b 2339
5f12b80a
CW
2340 struct i915_mm_struct *mm;
2341 struct i915_mmu_object *mmu_object;
2342 struct work_struct *work;
2343 } userptr;
2344
2345 /** for phys allocated objects */
2346 struct drm_dma_handle *phys_handle;
d07f0e59
CW
2347
2348 struct reservation_object __builtin_resv;
5cc9ed4b 2349};
03ac0642
CW
2350
2351static inline struct drm_i915_gem_object *
2352to_intel_bo(struct drm_gem_object *gem)
2353{
2354 /* Assert that to_intel_bo(NULL) == NULL */
2355 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2356
2357 return container_of(gem, struct drm_i915_gem_object, base);
2358}
2359
fbbd37b3
CW
2360/**
2361 * i915_gem_object_lookup_rcu - look up a temporary GEM object from its handle
2362 * @filp: DRM file private date
2363 * @handle: userspace handle
2364 *
2365 * Returns:
2366 *
2367 * A pointer to the object named by the handle if such exists on @filp, NULL
2368 * otherwise. This object is only valid whilst under the RCU read lock, and
2369 * note carefully the object may be in the process of being destroyed.
2370 */
2371static inline struct drm_i915_gem_object *
2372i915_gem_object_lookup_rcu(struct drm_file *file, u32 handle)
2373{
2374#ifdef CONFIG_LOCKDEP
2375 WARN_ON(debug_locks && !lock_is_held(&rcu_lock_map));
2376#endif
2377 return idr_find(&file->object_idr, handle);
2378}
2379
03ac0642
CW
2380static inline struct drm_i915_gem_object *
2381i915_gem_object_lookup(struct drm_file *file, u32 handle)
2382{
fbbd37b3
CW
2383 struct drm_i915_gem_object *obj;
2384
2385 rcu_read_lock();
2386 obj = i915_gem_object_lookup_rcu(file, handle);
2387 if (obj && !kref_get_unless_zero(&obj->base.refcount))
2388 obj = NULL;
2389 rcu_read_unlock();
2390
2391 return obj;
03ac0642
CW
2392}
2393
2394__deprecated
2395extern struct drm_gem_object *
2396drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2397
25dc556a
CW
2398__attribute__((nonnull))
2399static inline struct drm_i915_gem_object *
2400i915_gem_object_get(struct drm_i915_gem_object *obj)
2401{
2402 drm_gem_object_reference(&obj->base);
2403 return obj;
2404}
2405
2406__deprecated
2407extern void drm_gem_object_reference(struct drm_gem_object *);
2408
f8c417cd
CW
2409__attribute__((nonnull))
2410static inline void
2411i915_gem_object_put(struct drm_i915_gem_object *obj)
2412{
f0cd5182 2413 __drm_gem_object_unreference(&obj->base);
f8c417cd
CW
2414}
2415
2416__deprecated
2417extern void drm_gem_object_unreference(struct drm_gem_object *);
2418
34911fd3
CW
2419__deprecated
2420extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2421
03ac84f1
CW
2422static inline bool
2423i915_gem_object_is_dead(const struct drm_i915_gem_object *obj)
2424{
2425 return atomic_read(&obj->base.refcount.refcount) == 0;
2426}
2427
b9bcd14a
CW
2428static inline bool
2429i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2430{
2431 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2432}
2433
3599a91c
TU
2434static inline bool
2435i915_gem_object_is_shrinkable(const struct drm_i915_gem_object *obj)
2436{
2437 return obj->ops->flags & I915_GEM_OBJECT_IS_SHRINKABLE;
2438}
2439
573adb39
CW
2440static inline bool
2441i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2442{
d07f0e59 2443 return obj->active_count;
573adb39
CW
2444}
2445
f8a7fde4
CW
2446static inline bool
2447i915_gem_object_has_active_reference(const struct drm_i915_gem_object *obj)
2448{
2449 return test_bit(I915_BO_ACTIVE_REF, &obj->flags);
2450}
2451
2452static inline void
2453i915_gem_object_set_active_reference(struct drm_i915_gem_object *obj)
2454{
2455 lockdep_assert_held(&obj->base.dev->struct_mutex);
2456 __set_bit(I915_BO_ACTIVE_REF, &obj->flags);
2457}
2458
2459static inline void
2460i915_gem_object_clear_active_reference(struct drm_i915_gem_object *obj)
2461{
2462 lockdep_assert_held(&obj->base.dev->struct_mutex);
2463 __clear_bit(I915_BO_ACTIVE_REF, &obj->flags);
2464}
2465
2466void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj);
2467
3e510a8e
CW
2468static inline unsigned int
2469i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2470{
2471 return obj->tiling_and_stride & TILING_MASK;
2472}
2473
2474static inline bool
2475i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2476{
2477 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2478}
2479
2480static inline unsigned int
2481i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2482{
2483 return obj->tiling_and_stride & STRIDE_MASK;
2484}
2485
d07f0e59
CW
2486static inline struct intel_engine_cs *
2487i915_gem_object_last_write_engine(struct drm_i915_gem_object *obj)
2488{
2489 struct intel_engine_cs *engine = NULL;
2490 struct dma_fence *fence;
2491
2492 rcu_read_lock();
2493 fence = reservation_object_get_excl_rcu(obj->resv);
2494 rcu_read_unlock();
2495
2496 if (fence && dma_fence_is_i915(fence) && !dma_fence_is_signaled(fence))
2497 engine = to_request(fence)->engine;
2498 dma_fence_put(fence);
2499
2500 return engine;
2501}
2502
624192cf
CW
2503static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2504{
2505 i915_gem_object_get(vma->obj);
2506 return vma;
2507}
2508
2509static inline void i915_vma_put(struct i915_vma *vma)
2510{
624192cf
CW
2511 i915_gem_object_put(vma->obj);
2512}
2513
85d1225e
DG
2514/*
2515 * Optimised SGL iterator for GEM objects
2516 */
2517static __always_inline struct sgt_iter {
2518 struct scatterlist *sgp;
2519 union {
2520 unsigned long pfn;
2521 dma_addr_t dma;
2522 };
2523 unsigned int curr;
2524 unsigned int max;
2525} __sgt_iter(struct scatterlist *sgl, bool dma) {
2526 struct sgt_iter s = { .sgp = sgl };
2527
2528 if (s.sgp) {
2529 s.max = s.curr = s.sgp->offset;
2530 s.max += s.sgp->length;
2531 if (dma)
2532 s.dma = sg_dma_address(s.sgp);
2533 else
2534 s.pfn = page_to_pfn(sg_page(s.sgp));
2535 }
2536
2537 return s;
2538}
2539
96d77634
CW
2540static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2541{
2542 ++sg;
2543 if (unlikely(sg_is_chain(sg)))
2544 sg = sg_chain_ptr(sg);
2545 return sg;
2546}
2547
63d15326
DG
2548/**
2549 * __sg_next - return the next scatterlist entry in a list
2550 * @sg: The current sg entry
2551 *
2552 * Description:
2553 * If the entry is the last, return NULL; otherwise, step to the next
2554 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2555 * otherwise just return the pointer to the current element.
2556 **/
2557static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2558{
2559#ifdef CONFIG_DEBUG_SG
2560 BUG_ON(sg->sg_magic != SG_MAGIC);
2561#endif
96d77634 2562 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2563}
2564
85d1225e
DG
2565/**
2566 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2567 * @__dmap: DMA address (output)
2568 * @__iter: 'struct sgt_iter' (iterator state, internal)
2569 * @__sgt: sg_table to iterate over (input)
2570 */
2571#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2572 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2573 ((__dmap) = (__iter).dma + (__iter).curr); \
2574 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2575 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2576
2577/**
2578 * for_each_sgt_page - iterate over the pages of the given sg_table
2579 * @__pp: page pointer (output)
2580 * @__iter: 'struct sgt_iter' (iterator state, internal)
2581 * @__sgt: sg_table to iterate over (input)
2582 */
2583#define for_each_sgt_page(__pp, __iter, __sgt) \
2584 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2585 ((__pp) = (__iter).pfn == 0 ? NULL : \
2586 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2587 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2588 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2589
351e3db2
BV
2590/*
2591 * A command that requires special handling by the command parser.
2592 */
2593struct drm_i915_cmd_descriptor {
2594 /*
2595 * Flags describing how the command parser processes the command.
2596 *
2597 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2598 * a length mask if not set
2599 * CMD_DESC_SKIP: The command is allowed but does not follow the
2600 * standard length encoding for the opcode range in
2601 * which it falls
2602 * CMD_DESC_REJECT: The command is never allowed
2603 * CMD_DESC_REGISTER: The command should be checked against the
2604 * register whitelist for the appropriate ring
2605 * CMD_DESC_MASTER: The command is allowed if the submitting process
2606 * is the DRM master
2607 */
2608 u32 flags;
2609#define CMD_DESC_FIXED (1<<0)
2610#define CMD_DESC_SKIP (1<<1)
2611#define CMD_DESC_REJECT (1<<2)
2612#define CMD_DESC_REGISTER (1<<3)
2613#define CMD_DESC_BITMASK (1<<4)
2614#define CMD_DESC_MASTER (1<<5)
2615
2616 /*
2617 * The command's unique identification bits and the bitmask to get them.
2618 * This isn't strictly the opcode field as defined in the spec and may
2619 * also include type, subtype, and/or subop fields.
2620 */
2621 struct {
2622 u32 value;
2623 u32 mask;
2624 } cmd;
2625
2626 /*
2627 * The command's length. The command is either fixed length (i.e. does
2628 * not include a length field) or has a length field mask. The flag
2629 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2630 * a length mask. All command entries in a command table must include
2631 * length information.
2632 */
2633 union {
2634 u32 fixed;
2635 u32 mask;
2636 } length;
2637
2638 /*
2639 * Describes where to find a register address in the command to check
2640 * against the ring's register whitelist. Only valid if flags has the
2641 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2642 *
2643 * A non-zero step value implies that the command may access multiple
2644 * registers in sequence (e.g. LRI), in that case step gives the
2645 * distance in dwords between individual offset fields.
351e3db2
BV
2646 */
2647 struct {
2648 u32 offset;
2649 u32 mask;
6a65c5b9 2650 u32 step;
351e3db2
BV
2651 } reg;
2652
2653#define MAX_CMD_DESC_BITMASKS 3
2654 /*
2655 * Describes command checks where a particular dword is masked and
2656 * compared against an expected value. If the command does not match
2657 * the expected value, the parser rejects it. Only valid if flags has
2658 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2659 * are valid.
d4d48035
BV
2660 *
2661 * If the check specifies a non-zero condition_mask then the parser
2662 * only performs the check when the bits specified by condition_mask
2663 * are non-zero.
351e3db2
BV
2664 */
2665 struct {
2666 u32 offset;
2667 u32 mask;
2668 u32 expected;
d4d48035
BV
2669 u32 condition_offset;
2670 u32 condition_mask;
351e3db2
BV
2671 } bits[MAX_CMD_DESC_BITMASKS];
2672};
2673
2674/*
2675 * A table of commands requiring special handling by the command parser.
2676 *
33a051a5
CW
2677 * Each engine has an array of tables. Each table consists of an array of
2678 * command descriptors, which must be sorted with command opcodes in
2679 * ascending order.
351e3db2
BV
2680 */
2681struct drm_i915_cmd_table {
2682 const struct drm_i915_cmd_descriptor *table;
2683 int count;
2684};
2685
dbbe9127 2686/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2687#define __I915__(p) ({ \
2688 struct drm_i915_private *__p; \
2689 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2690 __p = (struct drm_i915_private *)p; \
2691 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2692 __p = to_i915((struct drm_device *)p); \
2693 else \
2694 BUILD_BUG(); \
2695 __p; \
2696})
351c3b53 2697#define INTEL_INFO(p) (&__I915__(p)->info)
50a0bc90 2698
55b8f2a7 2699#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2700#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2701
e87a005d 2702#define REVID_FOREVER 0xff
091387c1 2703#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2704
2705#define GEN_FOREVER (0)
2706/*
2707 * Returns true if Gen is in inclusive range [Start, End].
2708 *
2709 * Use GEN_FOREVER for unbound start and or end.
2710 */
c1812bdb 2711#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2712 unsigned int __s = (s), __e = (e); \
2713 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2714 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2715 if ((__s) != GEN_FOREVER) \
2716 __s = (s) - 1; \
2717 if ((__e) == GEN_FOREVER) \
2718 __e = BITS_PER_LONG - 1; \
2719 else \
2720 __e = (e) - 1; \
c1812bdb 2721 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2722})
2723
e87a005d
JN
2724/*
2725 * Return true if revision is in range [since,until] inclusive.
2726 *
2727 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2728 */
2729#define IS_REVID(p, since, until) \
2730 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2731
50a0bc90
TU
2732#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2733#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
a9097be4 2734#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
50a0bc90 2735#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
a9097be4 2736#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
50a0bc90
TU
2737#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2738#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
a9097be4 2739#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
a26e5239
VS
2740#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2741#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
50a0bc90 2742#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
9beb5fea 2743#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
50a0bc90
TU
2744#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2745#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
9b1e14f4 2746#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
a9097be4 2747#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
50a0bc90 2748#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2749#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2750#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2751 INTEL_DEVID(dev_priv) == 0x0152 || \
2752 INTEL_DEVID(dev_priv) == 0x015a)
11a914c2 2753#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
920a14b2 2754#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
772c2a51 2755#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
8652744b 2756#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
d9486e65 2757#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
e2d214ae 2758#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
0853723b 2759#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
646d5772 2760#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2761#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2762 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2763#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2764 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2765 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2766 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2767/* ULX machines are also considered ULT. */
50a0bc90
TU
2768#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2769 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2770#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2771 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2772#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2773 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2774#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2775 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2776/* ULX machines are also considered ULT. */
50a0bc90
TU
2777#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2778 INTEL_DEVID(dev_priv) == 0x0A1E)
2779#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2780 INTEL_DEVID(dev_priv) == 0x1913 || \
2781 INTEL_DEVID(dev_priv) == 0x1916 || \
2782 INTEL_DEVID(dev_priv) == 0x1921 || \
2783 INTEL_DEVID(dev_priv) == 0x1926)
2784#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2785 INTEL_DEVID(dev_priv) == 0x1915 || \
2786 INTEL_DEVID(dev_priv) == 0x191E)
2787#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2788 INTEL_DEVID(dev_priv) == 0x5913 || \
2789 INTEL_DEVID(dev_priv) == 0x5916 || \
2790 INTEL_DEVID(dev_priv) == 0x5921 || \
2791 INTEL_DEVID(dev_priv) == 0x5926)
2792#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2793 INTEL_DEVID(dev_priv) == 0x5915 || \
2794 INTEL_DEVID(dev_priv) == 0x591E)
2795#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2796 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2797#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2798 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2799
b833d685 2800#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2801
ef712bb4
JN
2802#define SKL_REVID_A0 0x0
2803#define SKL_REVID_B0 0x1
2804#define SKL_REVID_C0 0x2
2805#define SKL_REVID_D0 0x3
2806#define SKL_REVID_E0 0x4
2807#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2808#define SKL_REVID_G0 0x6
2809#define SKL_REVID_H0 0x7
ef712bb4 2810
e87a005d
JN
2811#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2812
ef712bb4 2813#define BXT_REVID_A0 0x0
fffda3f4 2814#define BXT_REVID_A1 0x1
ef712bb4
JN
2815#define BXT_REVID_B0 0x3
2816#define BXT_REVID_C0 0x9
6c74c87f 2817
e2d214ae
TU
2818#define IS_BXT_REVID(dev_priv, since, until) \
2819 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2820
c033a37c
MK
2821#define KBL_REVID_A0 0x0
2822#define KBL_REVID_B0 0x1
fe905819
MK
2823#define KBL_REVID_C0 0x2
2824#define KBL_REVID_D0 0x3
2825#define KBL_REVID_E0 0x4
c033a37c 2826
0853723b
TU
2827#define IS_KBL_REVID(dev_priv, since, until) \
2828 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2829
85436696
JB
2830/*
2831 * The genX designation typically refers to the render engine, so render
2832 * capability related checks should use IS_GEN, while display and other checks
2833 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2834 * chips, etc.).
2835 */
5db94019
TU
2836#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2837#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2838#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2839#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2840#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2841#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2842#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2843#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2844
a19d6ff2
TU
2845#define ENGINE_MASK(id) BIT(id)
2846#define RENDER_RING ENGINE_MASK(RCS)
2847#define BSD_RING ENGINE_MASK(VCS)
2848#define BLT_RING ENGINE_MASK(BCS)
2849#define VEBOX_RING ENGINE_MASK(VECS)
2850#define BSD2_RING ENGINE_MASK(VCS2)
2851#define ALL_ENGINES (~0)
2852
2853#define HAS_ENGINE(dev_priv, id) \
af1346a0 2854 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2855
2856#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2857#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2858#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2859#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2860
63c42e56 2861#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2862#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2863#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2864#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2865 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
3177659a 2866#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
cae5852d 2867
e1a52536 2868#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
4586f1d0 2869#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
692ef70c 2870#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2871#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2872#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2873
05394f39 2874#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2875#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2876
b45305fc 2877/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2878#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2879
2880/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2881#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2882 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2883 IS_SKL_GT3(dev_priv) || \
2884 IS_SKL_GT4(dev_priv))
185c66e5 2885
4e6b788c
DV
2886/*
2887 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2888 * even when in MSI mode. This results in spurious interrupt warnings if the
2889 * legacy irq no. is shared with another device. The kernel then disables that
2890 * interrupt source and so prevents the other device from working properly.
2891 */
2892#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b355f109 2893#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
b45305fc 2894
cae5852d
ZN
2895/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2896 * rows, which changed the alignment requirements and fence programming.
2897 */
50a0bc90
TU
2898#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2899 !(IS_I915G(dev_priv) || \
2900 IS_I915GM(dev_priv)))
cae5852d
ZN
2901#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2902#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d 2903
03427fcb 2904#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
cae5852d 2905#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2906#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2907
50a0bc90 2908#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2909
1d3fe53b 2910#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
0c9b3715 2911
4f8036a2 2912#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
30568c45 2913#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
6e3b84d8 2914#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
86f3624b 2915#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
33b5bf82 2916#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
affa9354 2917
3bacde19 2918#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
eb805623 2919
6772ffe0 2920#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2921#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2922
1a3d1898
DG
2923/*
2924 * For now, anything with a GuC requires uCode loading, and then supports
2925 * command submission once loaded. But these are logically independent
2926 * properties, so we have separate macros to test them.
2927 */
3d810fbe 2928#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
1a3d1898
DG
2929#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2930#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2931
53233f08 2932#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
a9ed33ca 2933
33e141ed 2934#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2935
17a303ec
PZ
2936#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2937#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2938#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2939#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2940#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2941#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2942#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2943#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2944#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2945#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2946#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2947#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2948
6e266956
TU
2949#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2950#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2951#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2952#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2953#define HAS_PCH_LPT_LP(dev_priv) \
2954 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2955#define HAS_PCH_LPT_H(dev_priv) \
2956 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2957#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2958#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2959#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2960#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2961
49cff963 2962#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2963
6389dd83
SS
2964#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2965
040d2baa 2966/* DPF == dynamic parity feature */
3c9192bc 2967#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2968#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2969 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2970
c8735b0c 2971#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2972#define GEN9_FREQ_SCALER 3
c8735b0c 2973
05394f39
CW
2974#include "i915_trace.h"
2975
48f112fe
CW
2976static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2977{
2978#ifdef CONFIG_INTEL_IOMMU
2979 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2980 return true;
2981#endif
2982 return false;
2983}
2984
1751fcf9
ML
2985extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2986extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2987
c033666a 2988int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2989 int enable_ppgtt);
0e4ca100 2990
39df9190
CW
2991bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2992
0673ad47 2993/* i915_drv.c */
d15d7538
ID
2994void __printf(3, 4)
2995__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2996 const char *fmt, ...);
2997
2998#define i915_report_error(dev_priv, fmt, ...) \
2999 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3000
c43b5634 3001#ifdef CONFIG_COMPAT
0d6aa60b
DA
3002extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3003 unsigned long arg);
c43b5634 3004#endif
efab0698
JN
3005extern const struct dev_pm_ops i915_pm_ops;
3006
3007extern int i915_driver_load(struct pci_dev *pdev,
3008 const struct pci_device_id *ent);
3009extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3010extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3011extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3012extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 3013extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3014extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3015extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3016extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3017extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3018extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3019extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3020int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3021
77913b39 3022/* intel_hotplug.c */
91d14251
TU
3023void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3024 u32 pin_mask, u32 long_mask);
77913b39
JN
3025void intel_hpd_init(struct drm_i915_private *dev_priv);
3026void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3027void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3028bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3029bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3030void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3031
1da177e4 3032/* i915_irq.c */
26a02b8f
CW
3033static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3034{
3035 unsigned long delay;
3036
3037 if (unlikely(!i915.enable_hangcheck))
3038 return;
3039
3040 /* Don't continually defer the hangcheck so that it is always run at
3041 * least once after work has been scheduled on any ring. Otherwise,
3042 * we will ignore a hung ring if a second ring is kept busy.
3043 */
3044
3045 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3046 queue_delayed_work(system_long_wq,
3047 &dev_priv->gpu_error.hangcheck_work, delay);
3048}
3049
58174462 3050__printf(3, 4)
c033666a
CW
3051void i915_handle_error(struct drm_i915_private *dev_priv,
3052 u32 engine_mask,
58174462 3053 const char *fmt, ...);
1da177e4 3054
b963291c 3055extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3056int intel_irq_install(struct drm_i915_private *dev_priv);
3057void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3058
dc97997a
CW
3059extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3060extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 3061 bool restore_forcewake);
dc97997a 3062extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3063extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3064extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
3065extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3066extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3067 bool restore);
48c1026a 3068const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3069void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3070 enum forcewake_domains domains);
59bad947 3071void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3072 enum forcewake_domains domains);
a6111f7b
CW
3073/* Like above but the caller must manage the uncore.lock itself.
3074 * Must be used with I915_READ_FW and friends.
3075 */
3076void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3077 enum forcewake_domains domains);
3078void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3079 enum forcewake_domains domains);
3accaf7e
MK
3080u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3081
59bad947 3082void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3083
1758b90e
CW
3084int intel_wait_for_register(struct drm_i915_private *dev_priv,
3085 i915_reg_t reg,
3086 const u32 mask,
3087 const u32 value,
3088 const unsigned long timeout_ms);
3089int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3090 i915_reg_t reg,
3091 const u32 mask,
3092 const u32 value,
3093 const unsigned long timeout_ms);
3094
0ad35fed
ZW
3095static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3096{
feddf6e8 3097 return dev_priv->gvt;
0ad35fed
ZW
3098}
3099
c033666a 3100static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3101{
c033666a 3102 return dev_priv->vgpu.active;
cf9d2890 3103}
b1f14ad0 3104
7c463586 3105void
50227e1c 3106i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3107 u32 status_mask);
7c463586
KP
3108
3109void
50227e1c 3110i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3111 u32 status_mask);
7c463586 3112
f8b79e58
ID
3113void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3114void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3115void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3116 uint32_t mask,
3117 uint32_t bits);
fbdedaea
VS
3118void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3119 uint32_t interrupt_mask,
3120 uint32_t enabled_irq_mask);
3121static inline void
3122ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3123{
3124 ilk_update_display_irq(dev_priv, bits, bits);
3125}
3126static inline void
3127ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3128{
3129 ilk_update_display_irq(dev_priv, bits, 0);
3130}
013d3752
VS
3131void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3132 enum pipe pipe,
3133 uint32_t interrupt_mask,
3134 uint32_t enabled_irq_mask);
3135static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3136 enum pipe pipe, uint32_t bits)
3137{
3138 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3139}
3140static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3141 enum pipe pipe, uint32_t bits)
3142{
3143 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3144}
47339cd9
DV
3145void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3146 uint32_t interrupt_mask,
3147 uint32_t enabled_irq_mask);
14443261
VS
3148static inline void
3149ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3150{
3151 ibx_display_interrupt_update(dev_priv, bits, bits);
3152}
3153static inline void
3154ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3155{
3156 ibx_display_interrupt_update(dev_priv, bits, 0);
3157}
3158
673a394b 3159/* i915_gem.c */
673a394b
EA
3160int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3161 struct drm_file *file_priv);
3162int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file_priv);
3164int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file_priv);
3166int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file_priv);
de151cf6
JB
3168int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3169 struct drm_file *file_priv);
673a394b
EA
3170int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3171 struct drm_file *file_priv);
3172int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3173 struct drm_file *file_priv);
3174int i915_gem_execbuffer(struct drm_device *dev, void *data,
3175 struct drm_file *file_priv);
76446cac
JB
3176int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3177 struct drm_file *file_priv);
673a394b
EA
3178int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3179 struct drm_file *file_priv);
199adf40
BW
3180int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3181 struct drm_file *file);
3182int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3183 struct drm_file *file);
673a394b
EA
3184int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3185 struct drm_file *file_priv);
3ef94daa
CW
3186int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3187 struct drm_file *file_priv);
673a394b
EA
3188int i915_gem_set_tiling(struct drm_device *dev, void *data,
3189 struct drm_file *file_priv);
3190int i915_gem_get_tiling(struct drm_device *dev, void *data,
3191 struct drm_file *file_priv);
72778cb2 3192void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3193int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3194 struct drm_file *file);
5a125c3c
EA
3195int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file_priv);
23ba4fd0
BW
3197int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3198 struct drm_file *file_priv);
73cb9701 3199int i915_gem_load_init(struct drm_device *dev);
d64aa096 3200void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3201void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3202int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3203int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3204
42dcedd4
CW
3205void *i915_gem_object_alloc(struct drm_device *dev);
3206void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3207void i915_gem_object_init(struct drm_i915_gem_object *obj,
3208 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3209struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
b4bcbe2a 3210 u64 size);
ea70299d
DG
3211struct drm_i915_gem_object *i915_gem_object_create_from_data(
3212 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3213void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3214void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3215
058d88c4 3216struct i915_vma * __must_check
ec7adb6e
JL
3217i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3218 const struct i915_ggtt_view *view,
91b2db6f 3219 u64 size,
2ffffd0f
CW
3220 u64 alignment,
3221 u64 flags);
fe14d5f4
TU
3222
3223int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3224 u32 flags);
d0710abb 3225void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3226int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3227void i915_vma_close(struct i915_vma *vma);
3228void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3229
3230int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3231void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3232
7c108fd8
CW
3233void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3234
a4f5ea64 3235static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3236{
ee286370
CW
3237 return sg->length >> PAGE_SHIFT;
3238}
67d5a50c 3239
96d77634
CW
3240struct scatterlist *
3241i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3242 unsigned int n, unsigned int *offset);
341be1cd 3243
96d77634
CW
3244struct page *
3245i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3246 unsigned int n);
67d5a50c 3247
96d77634
CW
3248struct page *
3249i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3250 unsigned int n);
67d5a50c 3251
96d77634
CW
3252dma_addr_t
3253i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3254 unsigned long n);
ee286370 3255
03ac84f1
CW
3256void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3257 struct sg_table *pages);
a4f5ea64
CW
3258int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3259
3260static inline int __must_check
3261i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3262{
1233e2db 3263 might_lock(&obj->mm.lock);
a4f5ea64 3264
1233e2db 3265 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3266 return 0;
3267
3268 return __i915_gem_object_get_pages(obj);
3269}
3270
3271static inline void
3272__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3273{
a4f5ea64
CW
3274 GEM_BUG_ON(!obj->mm.pages);
3275
1233e2db 3276 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3277}
3278
3279static inline bool
3280i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3281{
1233e2db 3282 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3283}
3284
3285static inline void
3286__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3287{
a4f5ea64
CW
3288 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3289 GEM_BUG_ON(!obj->mm.pages);
3290
1233e2db
CW
3291 atomic_dec(&obj->mm.pages_pin_count);
3292 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
a5570178 3293}
0a798eb9 3294
1233e2db
CW
3295static inline void
3296i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3297{
a4f5ea64 3298 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3299}
3300
548625ee
CW
3301enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3302 I915_MM_NORMAL = 0,
3303 I915_MM_SHRINKER
3304};
3305
3306void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3307 enum i915_mm_subclass subclass);
03ac84f1 3308void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3309
d31d7cb1
CW
3310enum i915_map_type {
3311 I915_MAP_WB = 0,
3312 I915_MAP_WC,
3313};
3314
0a798eb9
CW
3315/**
3316 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3317 * @obj - the object to map into kernel address space
d31d7cb1 3318 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3319 *
3320 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3321 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3322 * the kernel address space. Based on the @type of mapping, the PTE will be
3323 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3324 *
1233e2db
CW
3325 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3326 * mapping is no longer required.
0a798eb9 3327 *
8305216f
DG
3328 * Returns the pointer through which to access the mapped object, or an
3329 * ERR_PTR() on error.
0a798eb9 3330 */
d31d7cb1
CW
3331void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3332 enum i915_map_type type);
0a798eb9
CW
3333
3334/**
3335 * i915_gem_object_unpin_map - releases an earlier mapping
3336 * @obj - the object to unmap
3337 *
3338 * After pinning the object and mapping its pages, once you are finished
3339 * with your access, call i915_gem_object_unpin_map() to release the pin
3340 * upon the mapping. Once the pin count reaches zero, that mapping may be
3341 * removed.
0a798eb9
CW
3342 */
3343static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3344{
0a798eb9
CW
3345 i915_gem_object_unpin_pages(obj);
3346}
3347
43394c7d
CW
3348int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3349 unsigned int *needs_clflush);
3350int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3351 unsigned int *needs_clflush);
3352#define CLFLUSH_BEFORE 0x1
3353#define CLFLUSH_AFTER 0x2
3354#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3355
3356static inline void
3357i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3358{
3359 i915_gem_object_unpin_pages(obj);
3360}
3361
54cf91dc 3362int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3363void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3364 struct drm_i915_gem_request *req,
3365 unsigned int flags);
ff72145b
DA
3366int i915_gem_dumb_create(struct drm_file *file_priv,
3367 struct drm_device *dev,
3368 struct drm_mode_create_dumb *args);
da6b51d0
DA
3369int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3370 uint32_t handle, uint64_t *offset);
4cc69075 3371int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3372
3373void i915_gem_track_fb(struct drm_i915_gem_object *old,
3374 struct drm_i915_gem_object *new,
3375 unsigned frontbuffer_bits);
3376
73cb9701 3377int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3378
8d9fc7fd 3379struct drm_i915_gem_request *
0bc40be8 3380i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3381
67d97da3 3382void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3383
1f83fee0
DV
3384static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3385{
8af29b0c 3386 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3387}
3388
8af29b0c 3389static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3390{
8af29b0c 3391 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3392}
3393
8af29b0c 3394static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3395{
8af29b0c 3396 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3397}
3398
3399static inline u32 i915_reset_count(struct i915_gpu_error *error)
3400{
8af29b0c 3401 return READ_ONCE(error->reset_count);
1f83fee0 3402}
a71d8d94 3403
821ed7df
CW
3404void i915_gem_reset(struct drm_i915_private *dev_priv);
3405void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
000433b6 3406bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3407int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3408int __must_check i915_gem_init_hw(struct drm_device *dev);
3409void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3410void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3411int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3412 unsigned int flags);
45c5f202 3413int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3414void i915_gem_resume(struct drm_device *dev);
de151cf6 3415int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3416int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3417 unsigned int flags,
3418 long timeout,
3419 struct intel_rps_client *rps);
2e2f351d 3420int __must_check
2021746e
CW
3421i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3422 bool write);
3423int __must_check
dabdfe02 3424i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3425struct i915_vma * __must_check
2da3b9b9
CW
3426i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3427 u32 alignment,
e6617330 3428 const struct i915_ggtt_view *view);
058d88c4 3429void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3430int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3431 int align);
b29c19b6 3432int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3433void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3434
a9f1481f
CW
3435u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3436 int tiling_mode);
3437u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3438 int tiling_mode, bool fenced);
467cffba 3439
e4ffd173
CW
3440int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3441 enum i915_cache_level cache_level);
3442
1286ff73
DV
3443struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3444 struct dma_buf *dma_buf);
3445
3446struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3447 struct drm_gem_object *gem_obj, int flags);
3448
fe14d5f4 3449struct i915_vma *
ec7adb6e 3450i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3451 struct i915_address_space *vm,
3452 const struct i915_ggtt_view *view);
fe14d5f4 3453
accfef2e
BW
3454struct i915_vma *
3455i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3456 struct i915_address_space *vm,
3457 const struct i915_ggtt_view *view);
5c2abbea 3458
841cd773
DV
3459static inline struct i915_hw_ppgtt *
3460i915_vm_to_ppgtt(struct i915_address_space *vm)
3461{
841cd773
DV
3462 return container_of(vm, struct i915_hw_ppgtt, base);
3463}
3464
058d88c4
CW
3465static inline struct i915_vma *
3466i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3467 const struct i915_ggtt_view *view)
a70a3148 3468{
058d88c4 3469 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3470}
3471
058d88c4
CW
3472static inline unsigned long
3473i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3474 const struct i915_ggtt_view *view)
e6617330 3475{
bde13ebd 3476 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3477}
b287110e 3478
41a36b73 3479/* i915_gem_fence.c */
49ef5294
CW
3480int __must_check i915_vma_get_fence(struct i915_vma *vma);
3481int __must_check i915_vma_put_fence(struct i915_vma *vma);
3482
3483/**
3484 * i915_vma_pin_fence - pin fencing state
3485 * @vma: vma to pin fencing for
3486 *
3487 * This pins the fencing state (whether tiled or untiled) to make sure the
3488 * vma (and its object) is ready to be used as a scanout target. Fencing
3489 * status must be synchronize first by calling i915_vma_get_fence():
3490 *
3491 * The resulting fence pin reference must be released again with
3492 * i915_vma_unpin_fence().
3493 *
3494 * Returns:
3495 *
3496 * True if the vma has a fence, false otherwise.
3497 */
3498static inline bool
3499i915_vma_pin_fence(struct i915_vma *vma)
3500{
4c7d62c6 3501 lockdep_assert_held(&vma->vm->dev->struct_mutex);
49ef5294
CW
3502 if (vma->fence) {
3503 vma->fence->pin_count++;
3504 return true;
3505 } else
3506 return false;
3507}
41a36b73 3508
49ef5294
CW
3509/**
3510 * i915_vma_unpin_fence - unpin fencing state
3511 * @vma: vma to unpin fencing for
3512 *
3513 * This releases the fence pin reference acquired through
3514 * i915_vma_pin_fence. It will handle both objects with and without an
3515 * attached fence correctly, callers do not need to distinguish this.
3516 */
3517static inline void
3518i915_vma_unpin_fence(struct i915_vma *vma)
3519{
4c7d62c6 3520 lockdep_assert_held(&vma->vm->dev->struct_mutex);
49ef5294
CW
3521 if (vma->fence) {
3522 GEM_BUG_ON(vma->fence->pin_count <= 0);
3523 vma->fence->pin_count--;
3524 }
3525}
41a36b73
DV
3526
3527void i915_gem_restore_fences(struct drm_device *dev);
3528
7f96ecaf 3529void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
03ac84f1
CW
3530void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3531 struct sg_table *pages);
3532void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3533 struct sg_table *pages);
7f96ecaf 3534
254f965c 3535/* i915_gem_context.c */
8245be31 3536int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3537void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3538void i915_gem_context_fini(struct drm_device *dev);
e422b888 3539int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3540void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3541int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3542int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
07c9a21a
CW
3543struct i915_vma *
3544i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3545 unsigned int flags);
dce3271b 3546void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3547struct drm_i915_gem_object *
3548i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3549struct i915_gem_context *
3550i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3551
3552static inline struct i915_gem_context *
3553i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3554{
3555 struct i915_gem_context *ctx;
3556
091387c1 3557 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3558
3559 ctx = idr_find(&file_priv->context_idr, id);
3560 if (!ctx)
3561 return ERR_PTR(-ENOENT);
3562
3563 return ctx;
3564}
3565
9a6feaf0
CW
3566static inline struct i915_gem_context *
3567i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3568{
691e6415 3569 kref_get(&ctx->ref);
9a6feaf0 3570 return ctx;
dce3271b
MK
3571}
3572
9a6feaf0 3573static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3574{
091387c1 3575 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3576 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3577}
3578
80b204bc
CW
3579static inline struct intel_timeline *
3580i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3581 struct intel_engine_cs *engine)
3582{
3583 struct i915_address_space *vm;
3584
3585 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3586 return &vm->timeline.engine[engine->id];
3587}
3588
e2efd130 3589static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3590{
821d66dd 3591 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3592}
3593
84624813
BW
3594int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3595 struct drm_file *file);
3596int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3597 struct drm_file *file);
c9dc0f35
CW
3598int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3599 struct drm_file *file_priv);
3600int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3601 struct drm_file *file_priv);
d538704b
CW
3602int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3603 struct drm_file *file);
1286ff73 3604
679845ed 3605/* i915_gem_evict.c */
e522ac23 3606int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3607 u64 min_size, u64 alignment,
679845ed 3608 unsigned cache_level,
2ffffd0f 3609 u64 start, u64 end,
1ec9e26d 3610 unsigned flags);
506a8e87 3611int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3612int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3613
0260c420 3614/* belongs in i915_gem_gtt.h */
c033666a 3615static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3616{
600f4368 3617 wmb();
c033666a 3618 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3619 intel_gtt_chipset_flush();
3620}
246cbfb5 3621
9797fbfb 3622/* i915_gem_stolen.c */
d713fd49
PZ
3623int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3624 struct drm_mm_node *node, u64 size,
3625 unsigned alignment);
a9da512b
PZ
3626int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3627 struct drm_mm_node *node, u64 size,
3628 unsigned alignment, u64 start,
3629 u64 end);
d713fd49
PZ
3630void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3631 struct drm_mm_node *node);
9797fbfb
CW
3632int i915_gem_init_stolen(struct drm_device *dev);
3633void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3634struct drm_i915_gem_object *
3635i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3636struct drm_i915_gem_object *
3637i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3638 u32 stolen_offset,
3639 u32 gtt_offset,
3640 u32 size);
9797fbfb 3641
920cf419
CW
3642/* i915_gem_internal.c */
3643struct drm_i915_gem_object *
3644i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3645 unsigned int size);
3646
be6a0376
DV
3647/* i915_gem_shrinker.c */
3648unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3649 unsigned long target,
be6a0376
DV
3650 unsigned flags);
3651#define I915_SHRINK_PURGEABLE 0x1
3652#define I915_SHRINK_UNBOUND 0x2
3653#define I915_SHRINK_BOUND 0x4
5763ff04 3654#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3655#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3656unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3657void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3658void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3659
3660
673a394b 3661/* i915_gem_tiling.c */
2c1792a1 3662static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3663{
091387c1 3664 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3665
3666 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3667 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3668}
3669
2017263e 3670/* i915_debugfs.c */
f8c168fa 3671#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3672int i915_debugfs_register(struct drm_i915_private *dev_priv);
3673void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3674int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3675void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3676#else
8d35acba
CW
3677static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3678static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3679static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3680{ return 0; }
ce5e2ac1 3681static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3682#endif
84734a04
MK
3683
3684/* i915_gpu_error.c */
98a2f411
CW
3685#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3686
edc3d884
MK
3687__printf(2, 3)
3688void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3689int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3690 const struct i915_error_state_file_priv *error);
4dc955f7 3691int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3692 struct drm_i915_private *i915,
4dc955f7
MK
3693 size_t count, loff_t pos);
3694static inline void i915_error_state_buf_release(
3695 struct drm_i915_error_state_buf *eb)
3696{
3697 kfree(eb->buf);
3698}
c033666a
CW
3699void i915_capture_error_state(struct drm_i915_private *dev_priv,
3700 u32 engine_mask,
58174462 3701 const char *error_msg);
84734a04
MK
3702void i915_error_state_get(struct drm_device *dev,
3703 struct i915_error_state_file_priv *error_priv);
3704void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3705void i915_destroy_error_state(struct drm_device *dev);
3706
98a2f411
CW
3707#else
3708
3709static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3710 u32 engine_mask,
3711 const char *error_msg)
3712{
3713}
3714
3715static inline void i915_destroy_error_state(struct drm_device *dev)
3716{
3717}
3718
3719#endif
3720
0a4cd7c8 3721const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3722
351e3db2 3723/* i915_cmd_parser.c */
1ca3712c 3724int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3725void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3726void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3727bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3728int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3729 struct drm_i915_gem_object *batch_obj,
3730 struct drm_i915_gem_object *shadow_batch_obj,
3731 u32 batch_start_offset,
3732 u32 batch_len,
3733 bool is_master);
351e3db2 3734
317c35d1
JB
3735/* i915_suspend.c */
3736extern int i915_save_state(struct drm_device *dev);
3737extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3738
0136db58 3739/* i915_sysfs.c */
694c2828
DW
3740void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3741void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3742
f899fc64
CW
3743/* intel_i2c.c */
3744extern int intel_setup_gmbus(struct drm_device *dev);
3745extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3746extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3747 unsigned int pin);
3bd7d909 3748
0184df46
JN
3749extern struct i2c_adapter *
3750intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3751extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3752extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3753static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3754{
3755 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3756}
f899fc64
CW
3757extern void intel_i2c_reset(struct drm_device *dev);
3758
8b8e1a89 3759/* intel_bios.c */
98f3a1dc 3760int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3761bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3762bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3763bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3764bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3765bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3766bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3767bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3768bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3769 enum port port);
6389dd83
SS
3770bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3771 enum port port);
3772
8b8e1a89 3773
3b617967 3774/* intel_opregion.c */
44834a67 3775#ifdef CONFIG_ACPI
6f9f4b7a 3776extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3777extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3778extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3779extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3780extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3781 bool enable);
6f9f4b7a 3782extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3783 pci_power_t state);
6f9f4b7a 3784extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3785#else
6f9f4b7a 3786static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3787static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3788static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3789static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3790{
3791}
9c4b0a68
JN
3792static inline int
3793intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3794{
3795 return 0;
3796}
ecbc5cf3 3797static inline int
6f9f4b7a 3798intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3799{
3800 return 0;
3801}
6f9f4b7a 3802static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3803{
3804 return -ENODEV;
3805}
65e082c9 3806#endif
8ee1c3db 3807
723bfd70
JB
3808/* intel_acpi.c */
3809#ifdef CONFIG_ACPI
3810extern void intel_register_dsm_handler(void);
3811extern void intel_unregister_dsm_handler(void);
3812#else
3813static inline void intel_register_dsm_handler(void) { return; }
3814static inline void intel_unregister_dsm_handler(void) { return; }
3815#endif /* CONFIG_ACPI */
3816
94b4f3ba
CW
3817/* intel_device_info.c */
3818static inline struct intel_device_info *
3819mkwrite_device_info(struct drm_i915_private *dev_priv)
3820{
3821 return (struct intel_device_info *)&dev_priv->info;
3822}
3823
3824void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3825void intel_device_info_dump(struct drm_i915_private *dev_priv);
3826
79e53945 3827/* modesetting */
f817586c 3828extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3829extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3830extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3831extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3832extern int intel_connector_register(struct drm_connector *);
c191eca1 3833extern void intel_connector_unregister(struct drm_connector *);
28d52043 3834extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3835extern void intel_display_resume(struct drm_device *dev);
44cec740 3836extern void i915_redisable_vga(struct drm_device *dev);
04098753 3837extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3838extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3839extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3840extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3841extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3842 bool enable);
3bad0781 3843
c0c7babc
BW
3844int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3845 struct drm_file *file);
575155a9 3846
6ef3d427 3847/* overlay */
c033666a
CW
3848extern struct intel_overlay_error_state *
3849intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3850extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3851 struct intel_overlay_error_state *error);
c4a1d9e4 3852
c033666a
CW
3853extern struct intel_display_error_state *
3854intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3855extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3856 struct drm_device *dev,
3857 struct intel_display_error_state *error);
6ef3d427 3858
151a49d0
TR
3859int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3860int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3861
3862/* intel_sideband.c */
707b6e3d
D
3863u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3864void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3865u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3866u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3867void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3868u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3869void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3870u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3871void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3872u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3873void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3874u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3875void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3876u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3877 enum intel_sbi_destination destination);
3878void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3879 enum intel_sbi_destination destination);
e9fe51c6
SK
3880u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3881void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3882
b7fa22d8 3883/* intel_dpio_phy.c */
ed37892e
ACO
3884void bxt_port_to_phy_channel(enum port port,
3885 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3886void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3887 enum port port, u32 margin, u32 scale,
3888 u32 enable, u32 deemphasis);
47a6bc61
ACO
3889void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3890void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3891bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3892 enum dpio_phy phy);
3893bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3894 enum dpio_phy phy);
3895uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3896 uint8_t lane_count);
3897void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3898 uint8_t lane_lat_optim_mask);
3899uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3900
b7fa22d8
ACO
3901void chv_set_phy_signal_level(struct intel_encoder *encoder,
3902 u32 deemph_reg_value, u32 margin_reg_value,
3903 bool uniq_trans_scale);
844b2f9a
ACO
3904void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3905 bool reset);
419b1b7a 3906void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3907void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3908void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3909void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3910
53d98725
ACO
3911void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3912 u32 demph_reg_value, u32 preemph_reg_value,
3913 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3914void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3915void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3916void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3917
616bc820
VS
3918int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3919int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3920
0b274481
BW
3921#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3922#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3923
3924#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3925#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3926#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3927#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3928
3929#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3930#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3931#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3932#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3933
698b3135
CW
3934/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3935 * will be implemented using 2 32-bit writes in an arbitrary order with
3936 * an arbitrary delay between them. This can cause the hardware to
3937 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3938 * machine death. For this reason we do not support I915_WRITE64, or
3939 * dev_priv->uncore.funcs.mmio_writeq.
3940 *
3941 * When reading a 64-bit value as two 32-bit values, the delay may cause
3942 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3943 * occasionally a 64-bit register does not actualy support a full readq
3944 * and must be read using two 32-bit reads.
3945 *
3946 * You have been warned.
698b3135 3947 */
0b274481 3948#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3949
50877445 3950#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3951 u32 upper, lower, old_upper, loop = 0; \
3952 upper = I915_READ(upper_reg); \
ee0a227b 3953 do { \
acd29f7b 3954 old_upper = upper; \
ee0a227b 3955 lower = I915_READ(lower_reg); \
acd29f7b
CW
3956 upper = I915_READ(upper_reg); \
3957 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3958 (u64)upper << 32 | lower; })
50877445 3959
cae5852d
ZN
3960#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3961#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3962
75aa3f63
VS
3963#define __raw_read(x, s) \
3964static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3965 i915_reg_t reg) \
75aa3f63 3966{ \
f0f59a00 3967 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3968}
3969
3970#define __raw_write(x, s) \
3971static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3972 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3973{ \
f0f59a00 3974 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3975}
3976__raw_read(8, b)
3977__raw_read(16, w)
3978__raw_read(32, l)
3979__raw_read(64, q)
3980
3981__raw_write(8, b)
3982__raw_write(16, w)
3983__raw_write(32, l)
3984__raw_write(64, q)
3985
3986#undef __raw_read
3987#undef __raw_write
3988
a6111f7b 3989/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3990 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3991 * controlled.
aafee2eb 3992 *
a6111f7b 3993 * Think twice, and think again, before using these.
aafee2eb
AH
3994 *
3995 * As an example, these accessors can possibly be used between:
3996 *
3997 * spin_lock_irq(&dev_priv->uncore.lock);
3998 * intel_uncore_forcewake_get__locked();
3999 *
4000 * and
4001 *
4002 * intel_uncore_forcewake_put__locked();
4003 * spin_unlock_irq(&dev_priv->uncore.lock);
4004 *
4005 *
4006 * Note: some registers may not need forcewake held, so
4007 * intel_uncore_forcewake_{get,put} can be omitted, see
4008 * intel_uncore_forcewake_for_reg().
4009 *
4010 * Certain architectures will die if the same cacheline is concurrently accessed
4011 * by different clients (e.g. on Ivybridge). Access to registers should
4012 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4013 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4014 */
75aa3f63
VS
4015#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4016#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4017#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4018#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4019
55bc60db
VS
4020/* "Broadcast RGB" property */
4021#define INTEL_BROADCAST_RGB_AUTO 0
4022#define INTEL_BROADCAST_RGB_FULL 1
4023#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4024
920a14b2 4025static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4026{
920a14b2 4027 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4028 return VLV_VGACNTRL;
920a14b2 4029 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4030 return CPU_VGACNTRL;
766aa1c4
VS
4031 else
4032 return VGACNTRL;
4033}
4034
df97729f
ID
4035static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4036{
4037 unsigned long j = msecs_to_jiffies(m);
4038
4039 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4040}
4041
7bd0e226
DV
4042static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4043{
4044 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4045}
4046
df97729f
ID
4047static inline unsigned long
4048timespec_to_jiffies_timeout(const struct timespec *value)
4049{
4050 unsigned long j = timespec_to_jiffies(value);
4051
4052 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4053}
4054
dce56b3c
PZ
4055/*
4056 * If you need to wait X milliseconds between events A and B, but event B
4057 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4058 * when event A happened, then just before event B you call this function and
4059 * pass the timestamp as the first argument, and X as the second argument.
4060 */
4061static inline void
4062wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4063{
ec5e0cfb 4064 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4065
4066 /*
4067 * Don't re-read the value of "jiffies" every time since it may change
4068 * behind our back and break the math.
4069 */
4070 tmp_jiffies = jiffies;
4071 target_jiffies = timestamp_jiffies +
4072 msecs_to_jiffies_timeout(to_wait_ms);
4073
4074 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4075 remaining_jiffies = target_jiffies - tmp_jiffies;
4076 while (remaining_jiffies)
4077 remaining_jiffies =
4078 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4079 }
4080}
221fe799
CW
4081
4082static inline bool
4083__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 4084{
f69a02c9
CW
4085 struct intel_engine_cs *engine = req->engine;
4086
7ec2c73b
CW
4087 /* Before we do the heavier coherent read of the seqno,
4088 * check the value (hopefully) in the CPU cacheline.
4089 */
65e4760e 4090 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4091 return true;
4092
688e6c72
CW
4093 /* Ensure our read of the seqno is coherent so that we
4094 * do not "miss an interrupt" (i.e. if this is the last
4095 * request and the seqno write from the GPU is not visible
4096 * by the time the interrupt fires, we will see that the
4097 * request is incomplete and go back to sleep awaiting
4098 * another interrupt that will never come.)
4099 *
4100 * Strictly, we only need to do this once after an interrupt,
4101 * but it is easier and safer to do it every time the waiter
4102 * is woken.
4103 */
3d5564e9 4104 if (engine->irq_seqno_barrier &&
dbd6ef29 4105 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 4106 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
4107 struct task_struct *tsk;
4108
3d5564e9
CW
4109 /* The ordering of irq_posted versus applying the barrier
4110 * is crucial. The clearing of the current irq_posted must
4111 * be visible before we perform the barrier operation,
4112 * such that if a subsequent interrupt arrives, irq_posted
4113 * is reasserted and our task rewoken (which causes us to
4114 * do another __i915_request_irq_complete() immediately
4115 * and reapply the barrier). Conversely, if the clear
4116 * occurs after the barrier, then an interrupt that arrived
4117 * whilst we waited on the barrier would not trigger a
4118 * barrier on the next pass, and the read may not see the
4119 * seqno update.
4120 */
f69a02c9 4121 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4122
4123 /* If we consume the irq, but we are no longer the bottom-half,
4124 * the real bottom-half may not have serialised their own
4125 * seqno check with the irq-barrier (i.e. may have inspected
4126 * the seqno before we believe it coherent since they see
4127 * irq_posted == false but we are still running).
4128 */
4129 rcu_read_lock();
dbd6ef29 4130 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
4131 if (tsk && tsk != current)
4132 /* Note that if the bottom-half is changed as we
4133 * are sending the wake-up, the new bottom-half will
4134 * be woken by whomever made the change. We only have
4135 * to worry about when we steal the irq-posted for
4136 * ourself.
4137 */
4138 wake_up_process(tsk);
4139 rcu_read_unlock();
4140
65e4760e 4141 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4142 return true;
4143 }
688e6c72 4144
688e6c72
CW
4145 return false;
4146}
4147
0b1de5d5
CW
4148void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4149bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4150
c58305af
CW
4151/* i915_mm.c */
4152int remap_io_mapping(struct vm_area_struct *vma,
4153 unsigned long addr, unsigned long pfn, unsigned long size,
4154 struct io_mapping *iomap);
4155
4b30cb23
CW
4156#define ptr_mask_bits(ptr) ({ \
4157 unsigned long __v = (unsigned long)(ptr); \
4158 (typeof(ptr))(__v & PAGE_MASK); \
4159})
4160
d31d7cb1
CW
4161#define ptr_unpack_bits(ptr, bits) ({ \
4162 unsigned long __v = (unsigned long)(ptr); \
4163 (bits) = __v & ~PAGE_MASK; \
4164 (typeof(ptr))(__v & PAGE_MASK); \
4165})
4166
4167#define ptr_pack_bits(ptr, bits) \
4168 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4169
78ef2d9a
CW
4170#define fetch_and_zero(ptr) ({ \
4171 typeof(*ptr) __T = *(ptr); \
4172 *(ptr) = (typeof(*ptr))0; \
4173 __T; \
4174})
4175
1da177e4 4176#endif