]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add distrust_bios_wm flag to dev_priv (v2)
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
ac7f11c6 55#include "intel_dpll_mgr.h"
e73bdd20
CW
56#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
d501b1d2 60#include "i915_gem.h"
e73bdd20
CW
61#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
585fb111 63
1da177e4
LT
64/* General customization:
65 */
66
1da177e4
LT
67#define DRIVER_NAME "i915"
68#define DRIVER_DESC "Intel Graphics"
2a55135c 69#define DRIVER_DATE "20160508"
1da177e4 70
c883ef1b 71#undef WARN_ON
5f77eeb0
DV
72/* Many gcc seem to no see through this and fall over :( */
73#if 0
74#define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79#else
152b2262 80#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
81#endif
82
cd9bfacb 83#undef WARN_ON_ONCE
152b2262 84#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 85
5f77eeb0
DV
86#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
c883ef1b 88
e2c719b7
RC
89/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
32753cb8
JL
98 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 100 DRM_ERROR(format); \
e2c719b7
RC
101 unlikely(__ret_warn_on); \
102})
103
152b2262
JL
104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 106
4fec15d1
ID
107bool __i915_inject_load_failure(const char *func, int line);
108#define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
42a8ca4c
JN
111static inline const char *yesno(bool v)
112{
113 return v ? "yes" : "no";
114}
115
87ad3212
JN
116static inline const char *onoff(bool v)
117{
118 return v ? "on" : "off";
119}
120
317c35d1 121enum pipe {
752aa88a 122 INVALID_PIPE = -1,
317c35d1
JB
123 PIPE_A = 0,
124 PIPE_B,
9db4a9c7 125 PIPE_C,
a57c774a
AK
126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
317c35d1 128};
9db4a9c7 129#define pipe_name(p) ((p) + 'A')
317c35d1 130
a5c961d1
PZ
131enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
a57c774a 135 TRANSCODER_EDP,
4d1de975
JN
136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
a57c774a 138 I915_MAX_TRANSCODERS
a5c961d1 139};
da205630
JN
140
141static inline const char *transcoder_name(enum transcoder transcoder)
142{
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
4d1de975
JN
152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
da205630
JN
156 default:
157 return "<invalid>";
158 }
159}
a5c961d1 160
4d1de975
JN
161static inline bool transcoder_is_dsi(enum transcoder transcoder)
162{
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164}
165
84139d1e 166/*
31409e97
MR
167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
84139d1e 171 */
80824003
JB
172enum plane {
173 PLANE_A = 0,
174 PLANE_B,
9db4a9c7 175 PLANE_C,
31409e97
MR
176 PLANE_CURSOR,
177 I915_MAX_PLANES,
80824003 178};
9db4a9c7 179#define plane_name(p) ((p) + 'A')
52440211 180
d615a166 181#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 182
2b139522
ED
183enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190};
191#define port_name(p) ((p) + 'A')
192
a09caddd 193#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
194
195enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198};
199
200enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203};
204
b97186f0
PZ
205enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
f52e353e 215 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 226 POWER_DOMAIN_VGA,
fbeeaa23 227 POWER_DOMAIN_AUDIO,
bd2bb1b9 228 POWER_DOMAIN_PLLS,
1407121a
S
229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
f0ab43e6 233 POWER_DOMAIN_GMBUS,
dfa57627 234 POWER_DOMAIN_MODESET,
baa70707 235 POWER_DOMAIN_INIT,
bddc7645
ID
236
237 POWER_DOMAIN_NUM,
b97186f0
PZ
238};
239
240#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
243#define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 246
1d843f9d
EE
247enum hpd_pin {
248 HPD_NONE = 0,
1d843f9d
EE
249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
cc24fcdc 253 HPD_PORT_A,
1d843f9d
EE
254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
26951caf 257 HPD_PORT_E,
1d843f9d
EE
258 HPD_NUM_PINS
259};
260
c91711f9
JN
261#define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
5fcece80
JN
264struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292};
293
2a2d5482
CW
294#define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 300
055e393f
DL
301#define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
303#define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
306#define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
3bdcfc0c
DL
310#define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
9db4a9c7 314
c3aeadc8
JN
315#define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
d79b814d
DL
319#define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
27321ae8
ML
322#define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
c107acfe
MR
327#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
328 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
329 base.head) \
330 for_each_if ((plane_mask) & \
331 (1 << drm_plane_index(&intel_plane->base)))
332
262cd2e1
VS
333#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
334 list_for_each_entry(intel_plane, \
335 &(dev)->mode_config.plane_list, \
336 base.head) \
95150bdf 337 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 338
d063ae48
DL
339#define for_each_intel_crtc(dev, intel_crtc) \
340 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
341
b2784e15
DL
342#define for_each_intel_encoder(dev, intel_encoder) \
343 list_for_each_entry(intel_encoder, \
344 &(dev)->mode_config.encoder_list, \
345 base.head)
346
3a3371ff
ACO
347#define for_each_intel_connector(dev, intel_connector) \
348 list_for_each_entry(intel_connector, \
349 &dev->mode_config.connector_list, \
350 base.head)
351
6c2b7c12
DV
352#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
353 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 354 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 355
53f5e3ca
JB
356#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
357 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 358 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 359
b04c5bd6
BF
360#define for_each_power_domain(domain, mask) \
361 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 362 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 363
e7b903d2 364struct drm_i915_private;
ad46cb53 365struct i915_mm_struct;
5cc9ed4b 366struct i915_mmu_object;
e7b903d2 367
a6f766f3
CW
368struct drm_i915_file_private {
369 struct drm_i915_private *dev_priv;
370 struct drm_file *file;
371
372 struct {
373 spinlock_t lock;
374 struct list_head request_list;
d0bc54f2
CW
375/* 20ms is a fairly arbitrary limit (greater than the average frame time)
376 * chosen to prevent the CPU getting more than a frame ahead of the GPU
377 * (when using lax throttling for the frontbuffer). We also use it to
378 * offer free GPU waitboosts for severely congested workloads.
379 */
380#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
381 } mm;
382 struct idr context_idr;
383
2e1b8730
CW
384 struct intel_rps_client {
385 struct list_head link;
386 unsigned boosts;
387 } rps;
a6f766f3 388
de1add36 389 unsigned int bsd_ring;
a6f766f3
CW
390};
391
e69d0bc1
DV
392/* Used by dp and fdi links */
393struct intel_link_m_n {
394 uint32_t tu;
395 uint32_t gmch_m;
396 uint32_t gmch_n;
397 uint32_t link_m;
398 uint32_t link_n;
399};
400
401void intel_link_compute_m_n(int bpp, int nlanes,
402 int pixel_clock, int link_clock,
403 struct intel_link_m_n *m_n);
404
1da177e4
LT
405/* Interface history:
406 *
407 * 1.1: Original.
0d6aa60b
DA
408 * 1.2: Add Power Management
409 * 1.3: Add vblank support
de227f5f 410 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 411 * 1.5: Add vblank pipe configuration
2228ed67
MD
412 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
413 * - Support vertical blank on secondary display pipe
1da177e4
LT
414 */
415#define DRIVER_MAJOR 1
2228ed67 416#define DRIVER_MINOR 6
1da177e4
LT
417#define DRIVER_PATCHLEVEL 0
418
23bc5982 419#define WATCH_LISTS 0
673a394b 420
0a3e67a4
JB
421struct opregion_header;
422struct opregion_acpi;
423struct opregion_swsci;
424struct opregion_asle;
425
8ee1c3db 426struct intel_opregion {
115719fc
WD
427 struct opregion_header *header;
428 struct opregion_acpi *acpi;
429 struct opregion_swsci *swsci;
ebde53c7
JN
430 u32 swsci_gbda_sub_functions;
431 u32 swsci_sbcb_sub_functions;
115719fc 432 struct opregion_asle *asle;
04ebaadb 433 void *rvda;
82730385 434 const void *vbt;
ada8f955 435 u32 vbt_size;
115719fc 436 u32 *lid_state;
91a60f20 437 struct work_struct asle_work;
8ee1c3db 438};
44834a67 439#define OPREGION_SIZE (8*1024)
8ee1c3db 440
6ef3d427
CW
441struct intel_overlay;
442struct intel_overlay_error_state;
443
de151cf6 444#define I915_FENCE_REG_NONE -1
42b5aeab
VS
445#define I915_MAX_NUM_FENCES 32
446/* 32 fences + sign bit for FENCE_REG_NONE */
447#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
448
449struct drm_i915_fence_reg {
007cc8ac 450 struct list_head lru_list;
caea7476 451 struct drm_i915_gem_object *obj;
1690e1eb 452 int pin_count;
de151cf6 453};
7c1c2871 454
9b9d172d 455struct sdvo_device_mapping {
e957d772 456 u8 initialized;
9b9d172d 457 u8 dvo_port;
458 u8 slave_addr;
459 u8 dvo_wiring;
e957d772 460 u8 i2c_pin;
b1083333 461 u8 ddc_pin;
9b9d172d 462};
463
c4a1d9e4
CW
464struct intel_display_error_state;
465
63eeaf38 466struct drm_i915_error_state {
742cbee8 467 struct kref ref;
585b0288
BW
468 struct timeval time;
469
cb383002 470 char error_msg[128];
eb5be9d0 471 int iommu;
48b031e3 472 u32 reset_count;
62d5d69b 473 u32 suspend_count;
cb383002 474
585b0288 475 /* Generic register state */
63eeaf38
JB
476 u32 eir;
477 u32 pgtbl_er;
be998e2e 478 u32 ier;
885ea5a8 479 u32 gtier[4];
b9a3906b 480 u32 ccid;
0f3b6849
CW
481 u32 derrmr;
482 u32 forcewake;
585b0288
BW
483 u32 error; /* gen6+ */
484 u32 err_int; /* gen7 */
6c826f34
MK
485 u32 fault_data0; /* gen8, gen9 */
486 u32 fault_data1; /* gen8, gen9 */
585b0288 487 u32 done_reg;
91ec5d11
BW
488 u32 gac_eco;
489 u32 gam_ecochk;
490 u32 gab_ctl;
491 u32 gfx_mode;
585b0288 492 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
493 u64 fence[I915_MAX_NUM_FENCES];
494 struct intel_overlay_error_state *overlay;
495 struct intel_display_error_state *display;
0ca36d78 496 struct drm_i915_error_object *semaphore_obj;
585b0288 497
52d39a21 498 struct drm_i915_error_ring {
372fbb8e 499 bool valid;
362b8af7
BW
500 /* Software tracked state */
501 bool waiting;
502 int hangcheck_score;
503 enum intel_ring_hangcheck_action hangcheck_action;
504 int num_requests;
505
506 /* our own tracking of ring head and tail */
507 u32 cpu_ring_head;
508 u32 cpu_ring_tail;
509
14fd0d6d 510 u32 last_seqno;
666796da 511 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
512
513 /* Register state */
94f8cf10 514 u32 start;
362b8af7
BW
515 u32 tail;
516 u32 head;
517 u32 ctl;
518 u32 hws;
519 u32 ipeir;
520 u32 ipehr;
521 u32 instdone;
362b8af7
BW
522 u32 bbstate;
523 u32 instpm;
524 u32 instps;
525 u32 seqno;
526 u64 bbaddr;
50877445 527 u64 acthd;
362b8af7 528 u32 fault_reg;
13ffadd1 529 u64 faddr;
362b8af7 530 u32 rc_psmi; /* sleep state */
666796da 531 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 532
52d39a21
CW
533 struct drm_i915_error_object {
534 int page_count;
e1f12325 535 u64 gtt_offset;
52d39a21 536 u32 *pages[0];
ab0e7ff9 537 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 538
f85db059 539 struct drm_i915_error_object *wa_ctx;
540
52d39a21
CW
541 struct drm_i915_error_request {
542 long jiffies;
543 u32 seqno;
ee4f42b1 544 u32 tail;
52d39a21 545 } *requests;
6c7a01ec
BW
546
547 struct {
548 u32 gfx_mode;
549 union {
550 u64 pdp[4];
551 u32 pp_dir_base;
552 };
553 } vm_info;
ab0e7ff9
CW
554
555 pid_t pid;
556 char comm[TASK_COMM_LEN];
666796da 557 } ring[I915_NUM_ENGINES];
3a448734 558
9df30794 559 struct drm_i915_error_buffer {
a779e5ab 560 u32 size;
9df30794 561 u32 name;
666796da 562 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 563 u64 gtt_offset;
9df30794
CW
564 u32 read_domains;
565 u32 write_domain;
4b9de737 566 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
567 s32 pinned:2;
568 u32 tiling:2;
569 u32 dirty:1;
570 u32 purgeable:1;
5cc9ed4b 571 u32 userptr:1;
5d1333fc 572 s32 ring:4;
f56383cb 573 u32 cache_level:3;
95f5301d 574 } **active_bo, **pinned_bo;
6c7a01ec 575
95f5301d 576 u32 *active_bo_count, *pinned_bo_count;
3a448734 577 u32 vm_count;
63eeaf38
JB
578};
579
7bd688cd 580struct intel_connector;
820d2d77 581struct intel_encoder;
5cec258b 582struct intel_crtc_state;
5724dbd1 583struct intel_initial_plane_config;
0e8ffe1b 584struct intel_crtc;
ee9300bb
DV
585struct intel_limit;
586struct dpll;
b8cecdf5 587
e70236a8 588struct drm_i915_display_funcs {
e70236a8
JB
589 int (*get_display_clock_speed)(struct drm_device *dev);
590 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 591 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
592 int (*compute_intermediate_wm)(struct drm_device *dev,
593 struct intel_crtc *intel_crtc,
594 struct intel_crtc_state *newstate);
595 void (*initial_watermarks)(struct intel_crtc_state *cstate);
596 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 597 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
598 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
599 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
600 /* Returns the active state of the crtc, and if the crtc is active,
601 * fills out the pipe-config with the hw state. */
602 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 603 struct intel_crtc_state *);
5724dbd1
DL
604 void (*get_initial_plane_config)(struct intel_crtc *,
605 struct intel_initial_plane_config *);
190f68c5
ACO
606 int (*crtc_compute_clock)(struct intel_crtc *crtc,
607 struct intel_crtc_state *crtc_state);
76e5a89c
DV
608 void (*crtc_enable)(struct drm_crtc *crtc);
609 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
610 void (*audio_codec_enable)(struct drm_connector *connector,
611 struct intel_encoder *encoder,
5e7234c9 612 const struct drm_display_mode *adjusted_mode);
69bfe1a9 613 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 614 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 615 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
616 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
617 struct drm_framebuffer *fb,
ed8d1975 618 struct drm_i915_gem_object *obj,
6258fbe2 619 struct drm_i915_gem_request *req,
ed8d1975 620 uint32_t flags);
91d14251 621 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
622 /* clock updates for mode set */
623 /* cursor updates */
624 /* render clock increase/decrease */
625 /* display clock increase/decrease */
626 /* pll clock increase/decrease */
8563b1e8 627
b95c5321
ML
628 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
629 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
630};
631
48c1026a
MK
632enum forcewake_domain_id {
633 FW_DOMAIN_ID_RENDER = 0,
634 FW_DOMAIN_ID_BLITTER,
635 FW_DOMAIN_ID_MEDIA,
636
637 FW_DOMAIN_ID_COUNT
638};
639
640enum forcewake_domains {
641 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
642 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
643 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
644 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
645 FORCEWAKE_BLITTER |
646 FORCEWAKE_MEDIA)
647};
648
3756685a
TU
649#define FW_REG_READ (1)
650#define FW_REG_WRITE (2)
651
652enum forcewake_domains
653intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
654 i915_reg_t reg, unsigned int op);
655
907b28c5 656struct intel_uncore_funcs {
c8d9a590 657 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 658 enum forcewake_domains domains);
c8d9a590 659 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 660 enum forcewake_domains domains);
0b274481 661
f0f59a00
VS
662 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
663 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
664 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
665 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 666
f0f59a00 667 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 668 uint8_t val, bool trace);
f0f59a00 669 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 670 uint16_t val, bool trace);
f0f59a00 671 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 672 uint32_t val, bool trace);
f0f59a00 673 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 674 uint64_t val, bool trace);
990bbdad
CW
675};
676
907b28c5
CW
677struct intel_uncore {
678 spinlock_t lock; /** lock is also taken in irq contexts. */
679
680 struct intel_uncore_funcs funcs;
681
682 unsigned fifo_count;
48c1026a 683 enum forcewake_domains fw_domains;
b2cff0db
CW
684
685 struct intel_uncore_forcewake_domain {
686 struct drm_i915_private *i915;
48c1026a 687 enum forcewake_domain_id id;
33c582c1 688 enum forcewake_domains mask;
b2cff0db 689 unsigned wake_count;
a57a4a67 690 struct hrtimer timer;
f0f59a00 691 i915_reg_t reg_set;
05a2fb15
MK
692 u32 val_set;
693 u32 val_clear;
f0f59a00
VS
694 i915_reg_t reg_ack;
695 i915_reg_t reg_post;
05a2fb15 696 u32 val_reset;
b2cff0db 697 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
698
699 int unclaimed_mmio_check;
b2cff0db
CW
700};
701
702/* Iterate over initialised fw domains */
33c582c1
TU
703#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
704 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
705 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
706 (domain__)++) \
707 for_each_if ((mask__) & (domain__)->mask)
708
709#define for_each_fw_domain(domain__, dev_priv__) \
710 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 711
b6e7d894
DL
712#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
713#define CSR_VERSION_MAJOR(version) ((version) >> 16)
714#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
715
eb805623 716struct intel_csr {
8144ac59 717 struct work_struct work;
eb805623 718 const char *fw_path;
a7f749f9 719 uint32_t *dmc_payload;
eb805623 720 uint32_t dmc_fw_size;
b6e7d894 721 uint32_t version;
eb805623 722 uint32_t mmio_count;
f0f59a00 723 i915_reg_t mmioaddr[8];
eb805623 724 uint32_t mmiodata[8];
832dba88 725 uint32_t dc_state;
a37baf3b 726 uint32_t allowed_dc_mask;
eb805623
DV
727};
728
79fc46df
DL
729#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
730 func(is_mobile) sep \
731 func(is_i85x) sep \
732 func(is_i915g) sep \
733 func(is_i945gm) sep \
734 func(is_g33) sep \
735 func(need_gfx_hws) sep \
736 func(is_g4x) sep \
737 func(is_pineview) sep \
738 func(is_broadwater) sep \
739 func(is_crestline) sep \
740 func(is_ivybridge) sep \
741 func(is_valleyview) sep \
666a4537 742 func(is_cherryview) sep \
79fc46df 743 func(is_haswell) sep \
ab0d24ac 744 func(is_broadwell) sep \
7201c0b3 745 func(is_skylake) sep \
7526ac19 746 func(is_broxton) sep \
ef11bdb3 747 func(is_kabylake) sep \
b833d685 748 func(is_preliminary) sep \
79fc46df
DL
749 func(has_fbc) sep \
750 func(has_pipe_cxsr) sep \
751 func(has_hotplug) sep \
752 func(cursor_needs_physical) sep \
753 func(has_overlay) sep \
754 func(overlay_needs_physical) sep \
755 func(supports_tv) sep \
dd93be58 756 func(has_llc) sep \
ca377809 757 func(has_snoop) sep \
30568c45
DL
758 func(has_ddi) sep \
759 func(has_fpga_dbg)
c96ea64e 760
a587f779
DL
761#define DEFINE_FLAG(name) u8 name:1
762#define SEP_SEMICOLON ;
c96ea64e 763
cfdf1fa2 764struct intel_device_info {
10fce67a 765 u32 display_mmio_offset;
87f1f465 766 u16 device_id;
ac208a8b 767 u8 num_pipes;
d615a166 768 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 769 u8 gen;
ae5702d2 770 u16 gen_mask;
73ae478c 771 u8 ring_mask; /* Rings supported by the HW */
a587f779 772 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
773 /* Register offsets for the various display pipes and transcoders */
774 int pipe_offsets[I915_MAX_TRANSCODERS];
775 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 776 int palette_offsets[I915_MAX_PIPES];
5efb3e28 777 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
778
779 /* Slice/subslice/EU info */
780 u8 slice_total;
781 u8 subslice_total;
782 u8 subslice_per_slice;
783 u8 eu_total;
784 u8 eu_per_subslice;
b7668791
DL
785 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
786 u8 subslice_7eu[3];
3873218f
JM
787 u8 has_slice_pg:1;
788 u8 has_subslice_pg:1;
789 u8 has_eu_pg:1;
82cf435b
LL
790
791 struct color_luts {
792 u16 degamma_lut_size;
793 u16 gamma_lut_size;
794 } color;
cfdf1fa2
KH
795};
796
a587f779
DL
797#undef DEFINE_FLAG
798#undef SEP_SEMICOLON
799
7faf1ab2
DV
800enum i915_cache_level {
801 I915_CACHE_NONE = 0,
350ec881
CW
802 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
803 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
804 caches, eg sampler/render caches, and the
805 large Last-Level-Cache. LLC is coherent with
806 the CPU, but L3 is only visible to the GPU. */
651d794f 807 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
808};
809
e59ec13d
MK
810struct i915_ctx_hang_stats {
811 /* This context had batch pending when hang was declared */
812 unsigned batch_pending;
813
814 /* This context had batch active when hang was declared */
815 unsigned batch_active;
be62acb4
MK
816
817 /* Time when this context was last blamed for a GPU reset */
818 unsigned long guilty_ts;
819
676fa572
CW
820 /* If the contexts causes a second GPU hang within this time,
821 * it is permanently banned from submitting any more work.
822 */
823 unsigned long ban_period_seconds;
824
be62acb4
MK
825 /* This context is banned to submit more work */
826 bool banned;
e59ec13d 827};
40521054
BW
828
829/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 830#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
831
832#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
833/**
834 * struct intel_context - as the name implies, represents a context.
835 * @ref: reference count.
836 * @user_handle: userspace tracking identity for this context.
837 * @remap_slice: l3 row remapping information.
b1b38278
DW
838 * @flags: context specific flags:
839 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
840 * @file_priv: filp associated with this context (NULL for global default
841 * context).
842 * @hang_stats: information about the role of this context in possible GPU
843 * hangs.
7df113e4 844 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
845 * @legacy_hw_ctx: render context backing object and whether it is correctly
846 * initialized (legacy ring submission mechanism only).
847 * @link: link in the global list of contexts.
848 *
849 * Contexts are memory images used by the hardware to store copies of their
850 * internal state.
851 */
273497e5 852struct intel_context {
dce3271b 853 struct kref ref;
821d66dd 854 int user_handle;
3ccfd19d 855 uint8_t remap_slice;
9ea4feec 856 struct drm_i915_private *i915;
b1b38278 857 int flags;
40521054 858 struct drm_i915_file_private *file_priv;
e59ec13d 859 struct i915_ctx_hang_stats hang_stats;
ae6c4806 860 struct i915_hw_ppgtt *ppgtt;
a33afea5 861
5d1808ec
CW
862 /* Unique identifier for this context, used by the hw for tracking */
863 unsigned hw_id;
864
c9e003af 865 /* Legacy ring buffer submission */
ea0c76f8
OM
866 struct {
867 struct drm_i915_gem_object *rcs_state;
868 bool initialized;
869 } legacy_hw_ctx;
870
c9e003af
OM
871 /* Execlists */
872 struct {
873 struct drm_i915_gem_object *state;
84c2377f 874 struct intel_ringbuffer *ringbuf;
a7cbedec 875 int pin_count;
ca82580c
TU
876 struct i915_vma *lrc_vma;
877 u64 lrc_desc;
82352e90 878 uint32_t *lrc_reg_state;
24f1d3cc 879 bool initialised;
666796da 880 } engine[I915_NUM_ENGINES];
c9e003af 881
a33afea5 882 struct list_head link;
40521054
BW
883};
884
a4001f1b
PZ
885enum fb_op_origin {
886 ORIGIN_GTT,
887 ORIGIN_CPU,
888 ORIGIN_CS,
889 ORIGIN_FLIP,
74b4ea1e 890 ORIGIN_DIRTYFB,
a4001f1b
PZ
891};
892
ab34a7e8 893struct intel_fbc {
25ad93fd
PZ
894 /* This is always the inner lock when overlapping with struct_mutex and
895 * it's the outer lock when overlapping with stolen_lock. */
896 struct mutex lock;
5e59f717 897 unsigned threshold;
dbef0f15
PZ
898 unsigned int possible_framebuffer_bits;
899 unsigned int busy_bits;
010cf73d 900 unsigned int visible_pipes_mask;
e35fef21 901 struct intel_crtc *crtc;
5c3fe8b0 902
c4213885 903 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
904 struct drm_mm_node *compressed_llb;
905
da46f936
RV
906 bool false_color;
907
d029bcad 908 bool enabled;
0e631adc 909 bool active;
9adccc60 910
aaf78d27
PZ
911 struct intel_fbc_state_cache {
912 struct {
913 unsigned int mode_flags;
914 uint32_t hsw_bdw_pixel_rate;
915 } crtc;
916
917 struct {
918 unsigned int rotation;
919 int src_w;
920 int src_h;
921 bool visible;
922 } plane;
923
924 struct {
925 u64 ilk_ggtt_offset;
aaf78d27
PZ
926 uint32_t pixel_format;
927 unsigned int stride;
928 int fence_reg;
929 unsigned int tiling_mode;
930 } fb;
931 } state_cache;
932
b183b3f1
PZ
933 struct intel_fbc_reg_params {
934 struct {
935 enum pipe pipe;
936 enum plane plane;
937 unsigned int fence_y_offset;
938 } crtc;
939
940 struct {
941 u64 ggtt_offset;
b183b3f1
PZ
942 uint32_t pixel_format;
943 unsigned int stride;
944 int fence_reg;
945 } fb;
946
947 int cfb_size;
948 } params;
949
5c3fe8b0 950 struct intel_fbc_work {
128d7356 951 bool scheduled;
ca18d51d 952 u32 scheduled_vblank;
128d7356 953 struct work_struct work;
128d7356 954 } work;
5c3fe8b0 955
bf6189c6 956 const char *no_fbc_reason;
b5e50c3f
JB
957};
958
96178eeb
VK
959/**
960 * HIGH_RR is the highest eDP panel refresh rate read from EDID
961 * LOW_RR is the lowest eDP panel refresh rate found from EDID
962 * parsing for same resolution.
963 */
964enum drrs_refresh_rate_type {
965 DRRS_HIGH_RR,
966 DRRS_LOW_RR,
967 DRRS_MAX_RR, /* RR count */
968};
969
970enum drrs_support_type {
971 DRRS_NOT_SUPPORTED = 0,
972 STATIC_DRRS_SUPPORT = 1,
973 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
974};
975
2807cf69 976struct intel_dp;
96178eeb
VK
977struct i915_drrs {
978 struct mutex mutex;
979 struct delayed_work work;
980 struct intel_dp *dp;
981 unsigned busy_frontbuffer_bits;
982 enum drrs_refresh_rate_type refresh_rate_type;
983 enum drrs_support_type type;
984};
985
a031d709 986struct i915_psr {
f0355c4a 987 struct mutex lock;
a031d709
RV
988 bool sink_support;
989 bool source_ok;
2807cf69 990 struct intel_dp *enabled;
7c8f8a70
RV
991 bool active;
992 struct delayed_work work;
9ca15301 993 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
994 bool psr2_support;
995 bool aux_frame_sync;
60e5ffe3 996 bool link_standby;
3f51e471 997};
5c3fe8b0 998
3bad0781 999enum intel_pch {
f0350830 1000 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1001 PCH_IBX, /* Ibexpeak PCH */
1002 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1003 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1004 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1005 PCH_NOP,
3bad0781
ZW
1006};
1007
988d6ee8
PZ
1008enum intel_sbi_destination {
1009 SBI_ICLK,
1010 SBI_MPHY,
1011};
1012
b690e96c 1013#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1014#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1015#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1016#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1017#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1018#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1019
8be48d92 1020struct intel_fbdev;
1630fe75 1021struct intel_fbc_work;
38651674 1022
c2b9152f
DV
1023struct intel_gmbus {
1024 struct i2c_adapter adapter;
3e4d44e0 1025#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1026 u32 force_bit;
c2b9152f 1027 u32 reg0;
f0f59a00 1028 i915_reg_t gpio_reg;
c167a6fc 1029 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1030 struct drm_i915_private *dev_priv;
1031};
1032
f4c956ad 1033struct i915_suspend_saved_registers {
e948e994 1034 u32 saveDSPARB;
ba8bbcf6 1035 u32 saveLVDS;
585fb111
JB
1036 u32 savePP_ON_DELAYS;
1037 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1038 u32 savePP_ON;
1039 u32 savePP_OFF;
1040 u32 savePP_CONTROL;
585fb111 1041 u32 savePP_DIVISOR;
ba8bbcf6 1042 u32 saveFBC_CONTROL;
1f84e550 1043 u32 saveCACHE_MODE_0;
1f84e550 1044 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1045 u32 saveSWF0[16];
1046 u32 saveSWF1[16];
85fa792b 1047 u32 saveSWF3[3];
4b9de737 1048 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1049 u32 savePCH_PORT_HOTPLUG;
9f49c376 1050 u16 saveGCDGMBUS;
f4c956ad 1051};
c85aa885 1052
ddeea5b0
ID
1053struct vlv_s0ix_state {
1054 /* GAM */
1055 u32 wr_watermark;
1056 u32 gfx_prio_ctrl;
1057 u32 arb_mode;
1058 u32 gfx_pend_tlb0;
1059 u32 gfx_pend_tlb1;
1060 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1061 u32 media_max_req_count;
1062 u32 gfx_max_req_count;
1063 u32 render_hwsp;
1064 u32 ecochk;
1065 u32 bsd_hwsp;
1066 u32 blt_hwsp;
1067 u32 tlb_rd_addr;
1068
1069 /* MBC */
1070 u32 g3dctl;
1071 u32 gsckgctl;
1072 u32 mbctl;
1073
1074 /* GCP */
1075 u32 ucgctl1;
1076 u32 ucgctl3;
1077 u32 rcgctl1;
1078 u32 rcgctl2;
1079 u32 rstctl;
1080 u32 misccpctl;
1081
1082 /* GPM */
1083 u32 gfxpause;
1084 u32 rpdeuhwtc;
1085 u32 rpdeuc;
1086 u32 ecobus;
1087 u32 pwrdwnupctl;
1088 u32 rp_down_timeout;
1089 u32 rp_deucsw;
1090 u32 rcubmabdtmr;
1091 u32 rcedata;
1092 u32 spare2gh;
1093
1094 /* Display 1 CZ domain */
1095 u32 gt_imr;
1096 u32 gt_ier;
1097 u32 pm_imr;
1098 u32 pm_ier;
1099 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1100
1101 /* GT SA CZ domain */
1102 u32 tilectl;
1103 u32 gt_fifoctl;
1104 u32 gtlc_wake_ctrl;
1105 u32 gtlc_survive;
1106 u32 pmwgicz;
1107
1108 /* Display 2 CZ domain */
1109 u32 gu_ctl0;
1110 u32 gu_ctl1;
9c25210f 1111 u32 pcbr;
ddeea5b0
ID
1112 u32 clock_gate_dis2;
1113};
1114
bf225f20
CW
1115struct intel_rps_ei {
1116 u32 cz_clock;
1117 u32 render_c0;
1118 u32 media_c0;
31685c25
D
1119};
1120
c85aa885 1121struct intel_gen6_power_mgmt {
d4d70aa5
ID
1122 /*
1123 * work, interrupts_enabled and pm_iir are protected by
1124 * dev_priv->irq_lock
1125 */
c85aa885 1126 struct work_struct work;
d4d70aa5 1127 bool interrupts_enabled;
c85aa885 1128 u32 pm_iir;
59cdb63d 1129
b39fb297
BW
1130 /* Frequencies are stored in potentially platform dependent multiples.
1131 * In other words, *_freq needs to be multiplied by X to be interesting.
1132 * Soft limits are those which are used for the dynamic reclocking done
1133 * by the driver (raise frequencies under heavy loads, and lower for
1134 * lighter loads). Hard limits are those imposed by the hardware.
1135 *
1136 * A distinction is made for overclocking, which is never enabled by
1137 * default, and is considered to be above the hard limit if it's
1138 * possible at all.
1139 */
1140 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1141 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1142 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1143 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1144 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1145 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1146 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1147 u8 rp1_freq; /* "less than" RP0 power/freqency */
1148 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1149 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1150
8fb55197
CW
1151 u8 up_threshold; /* Current %busy required to uplock */
1152 u8 down_threshold; /* Current %busy required to downclock */
1153
dd75fdc8
CW
1154 int last_adj;
1155 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1156
8d3afd7d
CW
1157 spinlock_t client_lock;
1158 struct list_head clients;
1159 bool client_boost;
1160
c0951f0c 1161 bool enabled;
1a01ab3b 1162 struct delayed_work delayed_resume_work;
1854d5ca 1163 unsigned boosts;
4fc688ce 1164
2e1b8730 1165 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1166
bf225f20
CW
1167 /* manual wa residency calculations */
1168 struct intel_rps_ei up_ei, down_ei;
1169
4fc688ce
JB
1170 /*
1171 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1172 * Must be taken after struct_mutex if nested. Note that
1173 * this lock may be held for long periods of time when
1174 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1175 */
1176 struct mutex hw_lock;
c85aa885
DV
1177};
1178
1a240d4d
DV
1179/* defined intel_pm.c */
1180extern spinlock_t mchdev_lock;
1181
c85aa885
DV
1182struct intel_ilk_power_mgmt {
1183 u8 cur_delay;
1184 u8 min_delay;
1185 u8 max_delay;
1186 u8 fmax;
1187 u8 fstart;
1188
1189 u64 last_count1;
1190 unsigned long last_time1;
1191 unsigned long chipset_power;
1192 u64 last_count2;
5ed0bdf2 1193 u64 last_time2;
c85aa885
DV
1194 unsigned long gfx_power;
1195 u8 corr;
1196
1197 int c_m;
1198 int r_t;
1199};
1200
c6cb582e
ID
1201struct drm_i915_private;
1202struct i915_power_well;
1203
1204struct i915_power_well_ops {
1205 /*
1206 * Synchronize the well's hw state to match the current sw state, for
1207 * example enable/disable it based on the current refcount. Called
1208 * during driver init and resume time, possibly after first calling
1209 * the enable/disable handlers.
1210 */
1211 void (*sync_hw)(struct drm_i915_private *dev_priv,
1212 struct i915_power_well *power_well);
1213 /*
1214 * Enable the well and resources that depend on it (for example
1215 * interrupts located on the well). Called after the 0->1 refcount
1216 * transition.
1217 */
1218 void (*enable)(struct drm_i915_private *dev_priv,
1219 struct i915_power_well *power_well);
1220 /*
1221 * Disable the well and resources that depend on it. Called after
1222 * the 1->0 refcount transition.
1223 */
1224 void (*disable)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 /* Returns the hw enabled state. */
1227 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1228 struct i915_power_well *power_well);
1229};
1230
a38911a3
WX
1231/* Power well structure for haswell */
1232struct i915_power_well {
c1ca727f 1233 const char *name;
6f3ef5dd 1234 bool always_on;
a38911a3
WX
1235 /* power well enable/disable usage count */
1236 int count;
bfafe93a
ID
1237 /* cached hw enabled state */
1238 bool hw_enabled;
c1ca727f 1239 unsigned long domains;
77961eb9 1240 unsigned long data;
c6cb582e 1241 const struct i915_power_well_ops *ops;
a38911a3
WX
1242};
1243
83c00f55 1244struct i915_power_domains {
baa70707
ID
1245 /*
1246 * Power wells needed for initialization at driver init and suspend
1247 * time are on. They are kept on until after the first modeset.
1248 */
1249 bool init_power_on;
0d116a29 1250 bool initializing;
c1ca727f 1251 int power_well_count;
baa70707 1252
83c00f55 1253 struct mutex lock;
1da51581 1254 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1255 struct i915_power_well *power_wells;
83c00f55
ID
1256};
1257
35a85ac6 1258#define MAX_L3_SLICES 2
a4da4fa4 1259struct intel_l3_parity {
35a85ac6 1260 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1261 struct work_struct error_work;
35a85ac6 1262 int which_slice;
a4da4fa4
DV
1263};
1264
4b5aed62 1265struct i915_gem_mm {
4b5aed62
DV
1266 /** Memory allocator for GTT stolen memory */
1267 struct drm_mm stolen;
92e97d2f
PZ
1268 /** Protects the usage of the GTT stolen memory allocator. This is
1269 * always the inner lock when overlapping with struct_mutex. */
1270 struct mutex stolen_lock;
1271
4b5aed62
DV
1272 /** List of all objects in gtt_space. Used to restore gtt
1273 * mappings on resume */
1274 struct list_head bound_list;
1275 /**
1276 * List of objects which are not bound to the GTT (thus
1277 * are idle and not used by the GPU) but still have
1278 * (presumably uncached) pages still attached.
1279 */
1280 struct list_head unbound_list;
1281
1282 /** Usable portion of the GTT for GEM */
1283 unsigned long stolen_base; /* limited to low memory (32-bit) */
1284
4b5aed62
DV
1285 /** PPGTT used for aliasing the PPGTT with the GTT */
1286 struct i915_hw_ppgtt *aliasing_ppgtt;
1287
2cfcd32a 1288 struct notifier_block oom_notifier;
e87666b5 1289 struct notifier_block vmap_notifier;
ceabbba5 1290 struct shrinker shrinker;
4b5aed62
DV
1291 bool shrinker_no_lock_stealing;
1292
4b5aed62
DV
1293 /** LRU list of objects with fence regs on them. */
1294 struct list_head fence_list;
1295
1296 /**
1297 * We leave the user IRQ off as much as possible,
1298 * but this means that requests will finish and never
1299 * be retired once the system goes idle. Set a timer to
1300 * fire periodically while the ring is running. When it
1301 * fires, go retire requests.
1302 */
1303 struct delayed_work retire_work;
1304
b29c19b6
CW
1305 /**
1306 * When we detect an idle GPU, we want to turn on
1307 * powersaving features. So once we see that there
1308 * are no more requests outstanding and no more
1309 * arrive within a small period of time, we fire
1310 * off the idle_work.
1311 */
1312 struct delayed_work idle_work;
1313
4b5aed62
DV
1314 /**
1315 * Are we in a non-interruptible section of code like
1316 * modesetting?
1317 */
1318 bool interruptible;
1319
f62a0076
CW
1320 /**
1321 * Is the GPU currently considered idle, or busy executing userspace
1322 * requests? Whilst idle, we attempt to power down the hardware and
1323 * display clocks. In order to reduce the effect on performance, there
1324 * is a slight delay before we do so.
1325 */
1326 bool busy;
1327
bdf1e7e3 1328 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1329 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1330
4b5aed62
DV
1331 /** Bit 6 swizzling required for X tiling */
1332 uint32_t bit_6_swizzle_x;
1333 /** Bit 6 swizzling required for Y tiling */
1334 uint32_t bit_6_swizzle_y;
1335
4b5aed62 1336 /* accounting, useful for userland debugging */
c20e8355 1337 spinlock_t object_stat_lock;
4b5aed62
DV
1338 size_t object_memory;
1339 u32 object_count;
1340};
1341
edc3d884 1342struct drm_i915_error_state_buf {
0a4cd7c8 1343 struct drm_i915_private *i915;
edc3d884
MK
1344 unsigned bytes;
1345 unsigned size;
1346 int err;
1347 u8 *buf;
1348 loff_t start;
1349 loff_t pos;
1350};
1351
fc16b48b
MK
1352struct i915_error_state_file_priv {
1353 struct drm_device *dev;
1354 struct drm_i915_error_state *error;
1355};
1356
99584db3
DV
1357struct i915_gpu_error {
1358 /* For hangcheck timer */
1359#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1360#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1361 /* Hang gpu twice in this window and your context gets banned */
1362#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1363
737b1506
CW
1364 struct workqueue_struct *hangcheck_wq;
1365 struct delayed_work hangcheck_work;
99584db3
DV
1366
1367 /* For reset and error_state handling. */
1368 spinlock_t lock;
1369 /* Protected by the above dev->gpu_error.lock. */
1370 struct drm_i915_error_state *first_error;
094f9a54
CW
1371
1372 unsigned long missed_irq_rings;
1373
1f83fee0 1374 /**
2ac0f450 1375 * State variable controlling the reset flow and count
1f83fee0 1376 *
2ac0f450
MK
1377 * This is a counter which gets incremented when reset is triggered,
1378 * and again when reset has been handled. So odd values (lowest bit set)
1379 * means that reset is in progress and even values that
1380 * (reset_counter >> 1):th reset was successfully completed.
1381 *
1382 * If reset is not completed succesfully, the I915_WEDGE bit is
1383 * set meaning that hardware is terminally sour and there is no
1384 * recovery. All waiters on the reset_queue will be woken when
1385 * that happens.
1386 *
1387 * This counter is used by the wait_seqno code to notice that reset
1388 * event happened and it needs to restart the entire ioctl (since most
1389 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1390 *
1391 * This is important for lock-free wait paths, where no contended lock
1392 * naturally enforces the correct ordering between the bail-out of the
1393 * waiter and the gpu reset work code.
1f83fee0
DV
1394 */
1395 atomic_t reset_counter;
1396
1f83fee0 1397#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1398#define I915_WEDGED (1 << 31)
1f83fee0
DV
1399
1400 /**
1401 * Waitqueue to signal when the reset has completed. Used by clients
1402 * that wait for dev_priv->mm.wedged to settle.
1403 */
1404 wait_queue_head_t reset_queue;
33196ded 1405
88b4aa87
MK
1406 /* Userspace knobs for gpu hang simulation;
1407 * combines both a ring mask, and extra flags
1408 */
1409 u32 stop_rings;
1410#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1411#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1412
1413 /* For missed irq/seqno simulation. */
1414 unsigned int test_irq_rings;
99584db3
DV
1415};
1416
b8efb17b
ZR
1417enum modeset_restore {
1418 MODESET_ON_LID_OPEN,
1419 MODESET_DONE,
1420 MODESET_SUSPENDED,
1421};
1422
500ea70d
RV
1423#define DP_AUX_A 0x40
1424#define DP_AUX_B 0x10
1425#define DP_AUX_C 0x20
1426#define DP_AUX_D 0x30
1427
11c1b657
XZ
1428#define DDC_PIN_B 0x05
1429#define DDC_PIN_C 0x04
1430#define DDC_PIN_D 0x06
1431
6acab15a 1432struct ddi_vbt_port_info {
ce4dd49e
DL
1433 /*
1434 * This is an index in the HDMI/DVI DDI buffer translation table.
1435 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1436 * populate this field.
1437 */
1438#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1439 uint8_t hdmi_level_shift;
311a2094
PZ
1440
1441 uint8_t supports_dvi:1;
1442 uint8_t supports_hdmi:1;
1443 uint8_t supports_dp:1;
500ea70d
RV
1444
1445 uint8_t alternate_aux_channel;
11c1b657 1446 uint8_t alternate_ddc_pin;
75067dde
AK
1447
1448 uint8_t dp_boost_level;
1449 uint8_t hdmi_boost_level;
6acab15a
PZ
1450};
1451
bfd7ebda
RV
1452enum psr_lines_to_wait {
1453 PSR_0_LINES_TO_WAIT = 0,
1454 PSR_1_LINE_TO_WAIT,
1455 PSR_4_LINES_TO_WAIT,
1456 PSR_8_LINES_TO_WAIT
83a7280e
PB
1457};
1458
41aa3448
RV
1459struct intel_vbt_data {
1460 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1461 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1462
1463 /* Feature bits */
1464 unsigned int int_tv_support:1;
1465 unsigned int lvds_dither:1;
1466 unsigned int lvds_vbt:1;
1467 unsigned int int_crt_support:1;
1468 unsigned int lvds_use_ssc:1;
1469 unsigned int display_clock_mode:1;
1470 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1471 unsigned int panel_type:4;
41aa3448
RV
1472 int lvds_ssc_freq;
1473 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1474
83a7280e
PB
1475 enum drrs_support_type drrs_type;
1476
6aa23e65
JN
1477 struct {
1478 int rate;
1479 int lanes;
1480 int preemphasis;
1481 int vswing;
06411f08 1482 bool low_vswing;
6aa23e65
JN
1483 bool initialized;
1484 bool support;
1485 int bpp;
1486 struct edp_power_seq pps;
1487 } edp;
41aa3448 1488
bfd7ebda
RV
1489 struct {
1490 bool full_link;
1491 bool require_aux_wakeup;
1492 int idle_frames;
1493 enum psr_lines_to_wait lines_to_wait;
1494 int tp1_wakeup_time;
1495 int tp2_tp3_wakeup_time;
1496 } psr;
1497
f00076d2
JN
1498 struct {
1499 u16 pwm_freq_hz;
39fbc9c8 1500 bool present;
f00076d2 1501 bool active_low_pwm;
1de6068e 1502 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1503 enum intel_backlight_type type;
f00076d2
JN
1504 } backlight;
1505
d17c5443
SK
1506 /* MIPI DSI */
1507 struct {
1508 u16 panel_id;
d3b542fc
SK
1509 struct mipi_config *config;
1510 struct mipi_pps_data *pps;
1511 u8 seq_version;
1512 u32 size;
1513 u8 *data;
8d3ed2f3 1514 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1515 } dsi;
1516
41aa3448
RV
1517 int crt_ddc_pin;
1518
1519 int child_dev_num;
768f69c9 1520 union child_device_config *child_dev;
6acab15a
PZ
1521
1522 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1523 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1524};
1525
77c122bc
VS
1526enum intel_ddb_partitioning {
1527 INTEL_DDB_PART_1_2,
1528 INTEL_DDB_PART_5_6, /* IVB+ */
1529};
1530
1fd527cc
VS
1531struct intel_wm_level {
1532 bool enable;
1533 uint32_t pri_val;
1534 uint32_t spr_val;
1535 uint32_t cur_val;
1536 uint32_t fbc_val;
1537};
1538
820c1980 1539struct ilk_wm_values {
609cedef
VS
1540 uint32_t wm_pipe[3];
1541 uint32_t wm_lp[3];
1542 uint32_t wm_lp_spr[3];
1543 uint32_t wm_linetime[3];
1544 bool enable_fbc_wm;
1545 enum intel_ddb_partitioning partitioning;
1546};
1547
262cd2e1
VS
1548struct vlv_pipe_wm {
1549 uint16_t primary;
1550 uint16_t sprite[2];
1551 uint8_t cursor;
1552};
ae80152d 1553
262cd2e1
VS
1554struct vlv_sr_wm {
1555 uint16_t plane;
1556 uint8_t cursor;
1557};
ae80152d 1558
262cd2e1
VS
1559struct vlv_wm_values {
1560 struct vlv_pipe_wm pipe[3];
1561 struct vlv_sr_wm sr;
0018fda1
VS
1562 struct {
1563 uint8_t cursor;
1564 uint8_t sprite[2];
1565 uint8_t primary;
1566 } ddl[3];
6eb1a681
VS
1567 uint8_t level;
1568 bool cxsr;
0018fda1
VS
1569};
1570
c193924e 1571struct skl_ddb_entry {
16160e3d 1572 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1573};
1574
1575static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1576{
16160e3d 1577 return entry->end - entry->start;
c193924e
DL
1578}
1579
08db6652
DL
1580static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1581 const struct skl_ddb_entry *e2)
1582{
1583 if (e1->start == e2->start && e1->end == e2->end)
1584 return true;
1585
1586 return false;
1587}
1588
c193924e 1589struct skl_ddb_allocation {
34bb56af 1590 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1591 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1592 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1593};
1594
2ac96d2a
PB
1595struct skl_wm_values {
1596 bool dirty[I915_MAX_PIPES];
c193924e 1597 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1598 uint32_t wm_linetime[I915_MAX_PIPES];
1599 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1600 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1601};
1602
1603struct skl_wm_level {
1604 bool plane_en[I915_MAX_PLANES];
1605 uint16_t plane_res_b[I915_MAX_PLANES];
1606 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1607};
1608
c67a470b 1609/*
765dab67
PZ
1610 * This struct helps tracking the state needed for runtime PM, which puts the
1611 * device in PCI D3 state. Notice that when this happens, nothing on the
1612 * graphics device works, even register access, so we don't get interrupts nor
1613 * anything else.
c67a470b 1614 *
765dab67
PZ
1615 * Every piece of our code that needs to actually touch the hardware needs to
1616 * either call intel_runtime_pm_get or call intel_display_power_get with the
1617 * appropriate power domain.
a8a8bd54 1618 *
765dab67
PZ
1619 * Our driver uses the autosuspend delay feature, which means we'll only really
1620 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1621 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1622 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1623 *
1624 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1625 * goes back to false exactly before we reenable the IRQs. We use this variable
1626 * to check if someone is trying to enable/disable IRQs while they're supposed
1627 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1628 * case it happens.
c67a470b 1629 *
765dab67 1630 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1631 */
5d584b2e 1632struct i915_runtime_pm {
1f814dac 1633 atomic_t wakeref_count;
2b19efeb 1634 atomic_t atomic_seq;
5d584b2e 1635 bool suspended;
2aeb7d3a 1636 bool irqs_enabled;
c67a470b
PZ
1637};
1638
926321d5
DV
1639enum intel_pipe_crc_source {
1640 INTEL_PIPE_CRC_SOURCE_NONE,
1641 INTEL_PIPE_CRC_SOURCE_PLANE1,
1642 INTEL_PIPE_CRC_SOURCE_PLANE2,
1643 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1644 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1645 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1646 INTEL_PIPE_CRC_SOURCE_TV,
1647 INTEL_PIPE_CRC_SOURCE_DP_B,
1648 INTEL_PIPE_CRC_SOURCE_DP_C,
1649 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1650 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1651 INTEL_PIPE_CRC_SOURCE_MAX,
1652};
1653
8bf1e9f1 1654struct intel_pipe_crc_entry {
ac2300d4 1655 uint32_t frame;
8bf1e9f1
SH
1656 uint32_t crc[5];
1657};
1658
b2c88f5b 1659#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1660struct intel_pipe_crc {
d538bbdf
DL
1661 spinlock_t lock;
1662 bool opened; /* exclusive access to the result file */
e5f75aca 1663 struct intel_pipe_crc_entry *entries;
926321d5 1664 enum intel_pipe_crc_source source;
d538bbdf 1665 int head, tail;
07144428 1666 wait_queue_head_t wq;
8bf1e9f1
SH
1667};
1668
f99d7069
DV
1669struct i915_frontbuffer_tracking {
1670 struct mutex lock;
1671
1672 /*
1673 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1674 * scheduled flips.
1675 */
1676 unsigned busy_bits;
1677 unsigned flip_bits;
1678};
1679
7225342a 1680struct i915_wa_reg {
f0f59a00 1681 i915_reg_t addr;
7225342a
MK
1682 u32 value;
1683 /* bitmask representing WA bits */
1684 u32 mask;
1685};
1686
33136b06
AS
1687/*
1688 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1689 * allowing it for RCS as we don't foresee any requirement of having
1690 * a whitelist for other engines. When it is really required for
1691 * other engines then the limit need to be increased.
1692 */
1693#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1694
1695struct i915_workarounds {
1696 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1697 u32 count;
666796da 1698 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1699};
1700
cf9d2890
YZ
1701struct i915_virtual_gpu {
1702 bool active;
1703};
1704
5f19e2bf
JH
1705struct i915_execbuffer_params {
1706 struct drm_device *dev;
1707 struct drm_file *file;
1708 uint32_t dispatch_flags;
1709 uint32_t args_batch_start_offset;
af98714e 1710 uint64_t batch_obj_vm_offset;
4a570db5 1711 struct intel_engine_cs *engine;
5f19e2bf
JH
1712 struct drm_i915_gem_object *batch_obj;
1713 struct intel_context *ctx;
6a6ae79a 1714 struct drm_i915_gem_request *request;
5f19e2bf
JH
1715};
1716
aa363136
MR
1717/* used in computing the new watermarks state */
1718struct intel_wm_config {
1719 unsigned int num_pipes_active;
1720 bool sprites_enabled;
1721 bool sprites_scaled;
1722};
1723
77fec556 1724struct drm_i915_private {
f4c956ad 1725 struct drm_device *dev;
efab6d8d 1726 struct kmem_cache *objects;
e20d2ab7 1727 struct kmem_cache *vmas;
efab6d8d 1728 struct kmem_cache *requests;
f4c956ad 1729
5c969aa7 1730 const struct intel_device_info info;
f4c956ad
DV
1731
1732 int relative_constants_mode;
1733
1734 void __iomem *regs;
1735
907b28c5 1736 struct intel_uncore uncore;
f4c956ad 1737
cf9d2890
YZ
1738 struct i915_virtual_gpu vgpu;
1739
33a732f4
AD
1740 struct intel_guc guc;
1741
eb805623
DV
1742 struct intel_csr csr;
1743
5ea6e5e3 1744 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1745
f4c956ad
DV
1746 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1747 * controller on different i2c buses. */
1748 struct mutex gmbus_mutex;
1749
1750 /**
1751 * Base address of the gmbus and gpio block.
1752 */
1753 uint32_t gpio_mmio_base;
1754
b6fdd0f2
SS
1755 /* MMIO base address for MIPI regs */
1756 uint32_t mipi_mmio_base;
1757
443a389f
VS
1758 uint32_t psr_mmio_base;
1759
28c70f16
DV
1760 wait_queue_head_t gmbus_wait_queue;
1761
f4c956ad 1762 struct pci_dev *bridge_dev;
666796da 1763 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1764 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1765 uint32_t last_seqno, next_seqno;
f4c956ad 1766
ba8286fa 1767 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1768 struct resource mch_res;
1769
f4c956ad
DV
1770 /* protects the irq masks */
1771 spinlock_t irq_lock;
1772
84c33a64
SG
1773 /* protects the mmio flip data */
1774 spinlock_t mmio_flip_lock;
1775
f8b79e58
ID
1776 bool display_irqs_enabled;
1777
9ee32fea
DV
1778 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1779 struct pm_qos_request pm_qos;
1780
a580516d
VS
1781 /* Sideband mailbox protection */
1782 struct mutex sb_lock;
f4c956ad
DV
1783
1784 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1785 union {
1786 u32 irq_mask;
1787 u32 de_irq_mask[I915_MAX_PIPES];
1788 };
f4c956ad 1789 u32 gt_irq_mask;
605cd25b 1790 u32 pm_irq_mask;
a6706b45 1791 u32 pm_rps_events;
91d181dd 1792 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1793
5fcece80 1794 struct i915_hotplug hotplug;
ab34a7e8 1795 struct intel_fbc fbc;
439d7ac0 1796 struct i915_drrs drrs;
f4c956ad 1797 struct intel_opregion opregion;
41aa3448 1798 struct intel_vbt_data vbt;
f4c956ad 1799
d9ceb816
JB
1800 bool preserve_bios_swizzle;
1801
f4c956ad
DV
1802 /* overlay */
1803 struct intel_overlay *overlay;
f4c956ad 1804
58c68779 1805 /* backlight registers and fields in struct intel_panel */
07f11d49 1806 struct mutex backlight_lock;
31ad8ec6 1807
f4c956ad 1808 /* LVDS info */
f4c956ad
DV
1809 bool no_aux_handshake;
1810
e39b999a
VS
1811 /* protects panel power sequencer state */
1812 struct mutex pps_mutex;
1813
f4c956ad 1814 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1815 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1816
1817 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1818 unsigned int skl_boot_cdclk;
1a617b77 1819 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1820 unsigned int max_dotclk_freq;
e7dc33f3 1821 unsigned int rawclk_freq;
6bcda4f0 1822 unsigned int hpll_freq;
bfa7df01 1823 unsigned int czclk_freq;
f4c956ad 1824
645416f5
DV
1825 /**
1826 * wq - Driver workqueue for GEM.
1827 *
1828 * NOTE: Work items scheduled here are not allowed to grab any modeset
1829 * locks, for otherwise the flushing done in the pageflip code will
1830 * result in deadlocks.
1831 */
f4c956ad
DV
1832 struct workqueue_struct *wq;
1833
1834 /* Display functions */
1835 struct drm_i915_display_funcs display;
1836
1837 /* PCH chipset type */
1838 enum intel_pch pch_type;
17a303ec 1839 unsigned short pch_id;
f4c956ad
DV
1840
1841 unsigned long quirks;
1842
b8efb17b
ZR
1843 enum modeset_restore modeset_restore;
1844 struct mutex modeset_restore_lock;
e2c8b870 1845 struct drm_atomic_state *modeset_restore_state;
673a394b 1846
a7bbbd63 1847 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1848 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1849
4b5aed62 1850 struct i915_gem_mm mm;
ad46cb53
CW
1851 DECLARE_HASHTABLE(mm_structs, 7);
1852 struct mutex mm_lock;
8781342d 1853
5d1808ec
CW
1854 /* The hw wants to have a stable context identifier for the lifetime
1855 * of the context (for OA, PASID, faults, etc). This is limited
1856 * in execlists to 21 bits.
1857 */
1858 struct ida context_hw_ida;
1859#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1860
8781342d
DV
1861 /* Kernel Modesetting */
1862
76c4ac04
DL
1863 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1864 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1865 wait_queue_head_t pending_flip_queue;
1866
c4597872
DV
1867#ifdef CONFIG_DEBUG_FS
1868 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1869#endif
1870
565602d7 1871 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1872 int num_shared_dpll;
1873 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1874 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1875
fbf6d879
ML
1876 /*
1877 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1878 * Must be global rather than per dpll, because on some platforms
1879 * plls share registers.
1880 */
1881 struct mutex dpll_lock;
1882
565602d7
ML
1883 unsigned int active_crtcs;
1884 unsigned int min_pixclk[I915_MAX_PIPES];
1885
e4607fcf 1886 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1887
7225342a 1888 struct i915_workarounds workarounds;
888b5995 1889
f99d7069
DV
1890 struct i915_frontbuffer_tracking fb_tracking;
1891
652c393a 1892 u16 orig_clock;
f97108d1 1893
c4804411 1894 bool mchbar_need_disable;
f97108d1 1895
a4da4fa4
DV
1896 struct intel_l3_parity l3_parity;
1897
59124506 1898 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1899 u32 edram_cap;
59124506 1900
c6a828d3 1901 /* gen6+ rps state */
c85aa885 1902 struct intel_gen6_power_mgmt rps;
c6a828d3 1903
20e4d407
DV
1904 /* ilk-only ips/rps state. Everything in here is protected by the global
1905 * mchdev_lock in intel_pm.c */
c85aa885 1906 struct intel_ilk_power_mgmt ips;
b5e50c3f 1907
83c00f55 1908 struct i915_power_domains power_domains;
a38911a3 1909
a031d709 1910 struct i915_psr psr;
3f51e471 1911
99584db3 1912 struct i915_gpu_error gpu_error;
ae681d96 1913
c9cddffc
JB
1914 struct drm_i915_gem_object *vlv_pctx;
1915
0695726e 1916#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1917 /* list of fbdev register on this device */
1918 struct intel_fbdev *fbdev;
82e3b8c1 1919 struct work_struct fbdev_suspend_work;
4520f53a 1920#endif
e953fd7b
CW
1921
1922 struct drm_property *broadcast_rgb_property;
3f43c48d 1923 struct drm_property *force_audio_property;
e3689190 1924
58fddc28 1925 /* hda/i915 audio component */
51e1d83c 1926 struct i915_audio_component *audio_component;
58fddc28 1927 bool audio_component_registered;
4a21ef7d
LY
1928 /**
1929 * av_mutex - mutex for audio/video sync
1930 *
1931 */
1932 struct mutex av_mutex;
58fddc28 1933
254f965c 1934 uint32_t hw_context_size;
a33afea5 1935 struct list_head context_list;
f4c956ad 1936
3e68320e 1937 u32 fdi_rx_config;
68d18ad7 1938
c231775c 1939 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1940 u32 chv_phy_control;
c231775c
VS
1941 /*
1942 * Shadows for CHV DPLL_MD regs to keep the state
1943 * checker somewhat working in the presence hardware
1944 * crappiness (can't read out DPLL_MD for pipes B & C).
1945 */
1946 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1947 u32 bxt_phy_grc;
70722468 1948
842f1c8b 1949 u32 suspend_count;
bc87229f 1950 bool suspended_to_idle;
f4c956ad 1951 struct i915_suspend_saved_registers regfile;
ddeea5b0 1952 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1953
53615a5e
VS
1954 struct {
1955 /*
1956 * Raw watermark latency values:
1957 * in 0.1us units for WM0,
1958 * in 0.5us units for WM1+.
1959 */
1960 /* primary */
1961 uint16_t pri_latency[5];
1962 /* sprite */
1963 uint16_t spr_latency[5];
1964 /* cursor */
1965 uint16_t cur_latency[5];
2af30a5c
PB
1966 /*
1967 * Raw watermark memory latency values
1968 * for SKL for all 8 levels
1969 * in 1us units.
1970 */
1971 uint16_t skl_latency[8];
609cedef 1972
aa363136
MR
1973 /* Committed wm config */
1974 struct intel_wm_config config;
1975
2d41c0b5
PB
1976 /*
1977 * The skl_wm_values structure is a bit too big for stack
1978 * allocation, so we keep the staging struct where we store
1979 * intermediate results here instead.
1980 */
1981 struct skl_wm_values skl_results;
1982
609cedef 1983 /* current hardware state */
2d41c0b5
PB
1984 union {
1985 struct ilk_wm_values hw;
1986 struct skl_wm_values skl_hw;
0018fda1 1987 struct vlv_wm_values vlv;
2d41c0b5 1988 };
58590c14
VS
1989
1990 uint8_t max_level;
ed4a6a7c
MR
1991
1992 /*
1993 * Should be held around atomic WM register writing; also
1994 * protects * intel_crtc->wm.active and
1995 * cstate->wm.need_postvbl_update.
1996 */
1997 struct mutex wm_mutex;
279e99d7
MR
1998
1999 /*
2000 * Set during HW readout of watermarks/DDB. Some platforms
2001 * need to know when we're still using BIOS-provided values
2002 * (which we don't fully trust).
2003 */
2004 bool distrust_bios_wm;
53615a5e
VS
2005 } wm;
2006
8a187455
PZ
2007 struct i915_runtime_pm pm;
2008
a83014d3
OM
2009 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2010 struct {
5f19e2bf 2011 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2012 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2013 struct list_head *vmas);
117897f4
TU
2014 int (*init_engines)(struct drm_device *dev);
2015 void (*cleanup_engine)(struct intel_engine_cs *engine);
2016 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
2017 } gt;
2018
ed54c1a1
DG
2019 struct intel_context *kernel_context;
2020
3be60de9
VS
2021 /* perform PHY state sanity checks? */
2022 bool chv_phy_assert[2];
2023
0bdf5a05
TI
2024 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2025
bdf1e7e3
DV
2026 /*
2027 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2028 * will be rejected. Instead look for a better place.
2029 */
77fec556 2030};
1da177e4 2031
2c1792a1
CW
2032static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2033{
2034 return dev->dev_private;
2035}
2036
888d0d42
ID
2037static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2038{
2039 return to_i915(dev_get_drvdata(dev));
2040}
2041
33a732f4
AD
2042static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2043{
2044 return container_of(guc, struct drm_i915_private, guc);
2045}
2046
b4ac5afc
DG
2047/* Simple iterator over all initialised engines */
2048#define for_each_engine(engine__, dev_priv__) \
2049 for ((engine__) = &(dev_priv__)->engine[0]; \
2050 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2051 (engine__)++) \
2052 for_each_if (intel_engine_initialized(engine__))
b4519513 2053
c3232b18
DG
2054/* Iterator with engine_id */
2055#define for_each_engine_id(engine__, dev_priv__, id__) \
2056 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2057 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2058 (engine__)++) \
2059 for_each_if (((id__) = (engine__)->id, \
2060 intel_engine_initialized(engine__)))
2061
2062/* Iterator over subset of engines selected by mask */
ee4b6faf 2063#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2064 for ((engine__) = &(dev_priv__)->engine[0]; \
2065 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2066 (engine__)++) \
2067 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2068 intel_engine_initialized(engine__))
ee4b6faf 2069
b1d7e4b4
WF
2070enum hdmi_force_audio {
2071 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2072 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2073 HDMI_AUDIO_AUTO, /* trust EDID */
2074 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2075};
2076
190d6cd5 2077#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2078
37e680a1 2079struct drm_i915_gem_object_ops {
de472664
CW
2080 unsigned int flags;
2081#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2082
37e680a1
CW
2083 /* Interface between the GEM object and its backing storage.
2084 * get_pages() is called once prior to the use of the associated set
2085 * of pages before to binding them into the GTT, and put_pages() is
2086 * called after we no longer need them. As we expect there to be
2087 * associated cost with migrating pages between the backing storage
2088 * and making them available for the GPU (e.g. clflush), we may hold
2089 * onto the pages after they are no longer referenced by the GPU
2090 * in case they may be used again shortly (for example migrating the
2091 * pages to a different memory domain within the GTT). put_pages()
2092 * will therefore most likely be called when the object itself is
2093 * being released or under memory pressure (where we attempt to
2094 * reap pages for the shrinker).
2095 */
2096 int (*get_pages)(struct drm_i915_gem_object *);
2097 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2098
5cc9ed4b
CW
2099 int (*dmabuf_export)(struct drm_i915_gem_object *);
2100 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2101};
2102
a071fa00
DV
2103/*
2104 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2105 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2106 * doesn't mean that the hw necessarily already scans it out, but that any
2107 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2108 *
2109 * We have one bit per pipe and per scanout plane type.
2110 */
d1b9d039
SAK
2111#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2112#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2113#define INTEL_FRONTBUFFER_BITS \
2114 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2115#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2116 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2117#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2118 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2119#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2120 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2121#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2122 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2123#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2124 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2125
673a394b 2126struct drm_i915_gem_object {
c397b908 2127 struct drm_gem_object base;
673a394b 2128
37e680a1
CW
2129 const struct drm_i915_gem_object_ops *ops;
2130
2f633156
BW
2131 /** List of VMAs backed by this object */
2132 struct list_head vma_list;
2133
c1ad11fc
CW
2134 /** Stolen memory for this object, instead of being backed by shmem. */
2135 struct drm_mm_node *stolen;
35c20a60 2136 struct list_head global_list;
673a394b 2137
117897f4 2138 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2139 /** Used in execbuf to temporarily hold a ref */
2140 struct list_head obj_exec_link;
673a394b 2141
8d9d5744 2142 struct list_head batch_pool_link;
493018dc 2143
673a394b 2144 /**
65ce3027
CW
2145 * This is set if the object is on the active lists (has pending
2146 * rendering and so a non-zero seqno), and is not set if it i s on
2147 * inactive (ready to be unbound) list.
673a394b 2148 */
666796da 2149 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2150
2151 /**
2152 * This is set if the object has been written to since last bound
2153 * to the GTT
2154 */
0206e353 2155 unsigned int dirty:1;
778c3544
DV
2156
2157 /**
2158 * Fence register bits (if any) for this object. Will be set
2159 * as needed when mapped into the GTT.
2160 * Protected by dev->struct_mutex.
778c3544 2161 */
4b9de737 2162 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2163
778c3544
DV
2164 /**
2165 * Advice: are the backing pages purgeable?
2166 */
0206e353 2167 unsigned int madv:2;
778c3544 2168
778c3544
DV
2169 /**
2170 * Current tiling mode for the object.
2171 */
0206e353 2172 unsigned int tiling_mode:2;
5d82e3e6
CW
2173 /**
2174 * Whether the tiling parameters for the currently associated fence
2175 * register have changed. Note that for the purposes of tracking
2176 * tiling changes we also treat the unfenced register, the register
2177 * slot that the object occupies whilst it executes a fenced
2178 * command (such as BLT on gen2/3), as a "fence".
2179 */
2180 unsigned int fence_dirty:1;
778c3544 2181
75e9e915
DV
2182 /**
2183 * Is the object at the current location in the gtt mappable and
2184 * fenceable? Used to avoid costly recalculations.
2185 */
0206e353 2186 unsigned int map_and_fenceable:1;
75e9e915 2187
fb7d516a
DV
2188 /**
2189 * Whether the current gtt mapping needs to be mappable (and isn't just
2190 * mappable by accident). Track pin and fault separate for a more
2191 * accurate mappable working set.
2192 */
0206e353 2193 unsigned int fault_mappable:1;
fb7d516a 2194
24f3a8cf
AG
2195 /*
2196 * Is the object to be mapped as read-only to the GPU
2197 * Only honoured if hardware has relevant pte bit
2198 */
2199 unsigned long gt_ro:1;
651d794f 2200 unsigned int cache_level:3;
0f71979a 2201 unsigned int cache_dirty:1;
93dfb40c 2202
a071fa00
DV
2203 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2204
8a0c39b1
TU
2205 unsigned int pin_display;
2206
9da3da66 2207 struct sg_table *pages;
a5570178 2208 int pages_pin_count;
ee286370
CW
2209 struct get_page {
2210 struct scatterlist *sg;
2211 int last;
2212 } get_page;
0a798eb9 2213 void *mapping;
9a70cc2a 2214
b4716185
CW
2215 /** Breadcrumb of last rendering to the buffer.
2216 * There can only be one writer, but we allow for multiple readers.
2217 * If there is a writer that necessarily implies that all other
2218 * read requests are complete - but we may only be lazily clearing
2219 * the read requests. A read request is naturally the most recent
2220 * request on a ring, so we may have two different write and read
2221 * requests on one ring where the write request is older than the
2222 * read request. This allows for the CPU to read from an active
2223 * buffer by only waiting for the write to complete.
2224 * */
666796da 2225 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2226 struct drm_i915_gem_request *last_write_req;
caea7476 2227 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2228 struct drm_i915_gem_request *last_fenced_req;
673a394b 2229
778c3544 2230 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2231 uint32_t stride;
673a394b 2232
80075d49
DV
2233 /** References from framebuffers, locks out tiling changes. */
2234 unsigned long framebuffer_references;
2235
280b713b 2236 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2237 unsigned long *bit_17;
280b713b 2238
5cc9ed4b 2239 union {
6a2c4232
CW
2240 /** for phy allocated objects */
2241 struct drm_dma_handle *phys_handle;
2242
5cc9ed4b
CW
2243 struct i915_gem_userptr {
2244 uintptr_t ptr;
2245 unsigned read_only :1;
2246 unsigned workers :4;
2247#define I915_GEM_USERPTR_MAX_WORKERS 15
2248
ad46cb53
CW
2249 struct i915_mm_struct *mm;
2250 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2251 struct work_struct *work;
2252 } userptr;
2253 };
2254};
62b8b215 2255#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2256
a071fa00
DV
2257void i915_gem_track_fb(struct drm_i915_gem_object *old,
2258 struct drm_i915_gem_object *new,
2259 unsigned frontbuffer_bits);
2260
673a394b
EA
2261/**
2262 * Request queue structure.
2263 *
2264 * The request queue allows us to note sequence numbers that have been emitted
2265 * and may be associated with active buffers to be retired.
2266 *
97b2a6a1
JH
2267 * By keeping this list, we can avoid having to do questionable sequence
2268 * number comparisons on buffer last_read|write_seqno. It also allows an
2269 * emission time to be associated with the request for tracking how far ahead
2270 * of the GPU the submission is.
b3a38998
NH
2271 *
2272 * The requests are reference counted, so upon creation they should have an
2273 * initial reference taken using kref_init
673a394b
EA
2274 */
2275struct drm_i915_gem_request {
abfe262a
JH
2276 struct kref ref;
2277
852835f3 2278 /** On Which ring this request was generated */
efab6d8d 2279 struct drm_i915_private *i915;
4a570db5 2280 struct intel_engine_cs *engine;
299259a3 2281 unsigned reset_counter;
852835f3 2282
821485dc
CW
2283 /** GEM sequence number associated with the previous request,
2284 * when the HWS breadcrumb is equal to this the GPU is processing
2285 * this request.
2286 */
2287 u32 previous_seqno;
2288
2289 /** GEM sequence number associated with this request,
2290 * when the HWS breadcrumb is equal or greater than this the GPU
2291 * has finished processing this request.
2292 */
2293 u32 seqno;
673a394b 2294
7d736f4f
MK
2295 /** Position in the ringbuffer of the start of the request */
2296 u32 head;
2297
72f95afa
NH
2298 /**
2299 * Position in the ringbuffer of the start of the postfix.
2300 * This is required to calculate the maximum available ringbuffer
2301 * space without overwriting the postfix.
2302 */
2303 u32 postfix;
2304
2305 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2306 u32 tail;
2307
0251a963
CW
2308 /** Preallocate space in the ringbuffer for the emitting the request */
2309 u32 reserved_space;
2310
b3a38998 2311 /**
a8c6ecb3 2312 * Context and ring buffer related to this request
b3a38998
NH
2313 * Contexts are refcounted, so when this request is associated with a
2314 * context, we must increment the context's refcount, to guarantee that
2315 * it persists while any request is linked to it. Requests themselves
2316 * are also refcounted, so the request will only be freed when the last
2317 * reference to it is dismissed, and the code in
2318 * i915_gem_request_free() will then decrement the refcount on the
2319 * context.
2320 */
273497e5 2321 struct intel_context *ctx;
98e1bd4a 2322 struct intel_ringbuffer *ringbuf;
0e50e96b 2323
a16a4052
CW
2324 /**
2325 * Context related to the previous request.
2326 * As the contexts are accessed by the hardware until the switch is
2327 * completed to a new context, the hardware may still be writing
2328 * to the context object after the breadcrumb is visible. We must
2329 * not unpin/unbind/prune that object whilst still active and so
2330 * we keep the previous context pinned until the following (this)
2331 * request is retired.
2332 */
2333 struct intel_context *previous_context;
2334
dc4be607
JH
2335 /** Batch buffer related to this request if any (used for
2336 error state dump only) */
7d736f4f
MK
2337 struct drm_i915_gem_object *batch_obj;
2338
673a394b
EA
2339 /** Time at which this request was emitted, in jiffies. */
2340 unsigned long emitted_jiffies;
2341
b962442e 2342 /** global list entry for this request */
673a394b 2343 struct list_head list;
b962442e 2344
f787a5f5 2345 struct drm_i915_file_private *file_priv;
b962442e
EA
2346 /** file_priv list entry for this request */
2347 struct list_head client_list;
67e2937b 2348
071c92de
MK
2349 /** process identifier submitting this request */
2350 struct pid *pid;
2351
6d3d8274
NH
2352 /**
2353 * The ELSP only accepts two elements at a time, so we queue
2354 * context/tail pairs on a given queue (ring->execlist_queue) until the
2355 * hardware is available. The queue serves a double purpose: we also use
2356 * it to keep track of the up to 2 contexts currently in the hardware
2357 * (usually one in execution and the other queued up by the GPU): We
2358 * only remove elements from the head of the queue when the hardware
2359 * informs us that an element has been completed.
2360 *
2361 * All accesses to the queue are mediated by a spinlock
2362 * (ring->execlist_lock).
2363 */
2364
2365 /** Execlist link in the submission queue.*/
2366 struct list_head execlist_link;
2367
2368 /** Execlists no. of times this request has been sent to the ELSP */
2369 int elsp_submitted;
2370
a3d12761
TU
2371 /** Execlists context hardware id. */
2372 unsigned ctx_hw_id;
673a394b
EA
2373};
2374
26827088
DG
2375struct drm_i915_gem_request * __must_check
2376i915_gem_request_alloc(struct intel_engine_cs *engine,
2377 struct intel_context *ctx);
abfe262a 2378void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2379int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2380 struct drm_file *file);
abfe262a 2381
b793a00a
JH
2382static inline uint32_t
2383i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2384{
2385 return req ? req->seqno : 0;
2386}
2387
2388static inline struct intel_engine_cs *
666796da 2389i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2390{
4a570db5 2391 return req ? req->engine : NULL;
b793a00a
JH
2392}
2393
b2cfe0ab 2394static inline struct drm_i915_gem_request *
abfe262a
JH
2395i915_gem_request_reference(struct drm_i915_gem_request *req)
2396{
b2cfe0ab
CW
2397 if (req)
2398 kref_get(&req->ref);
2399 return req;
abfe262a
JH
2400}
2401
2402static inline void
2403i915_gem_request_unreference(struct drm_i915_gem_request *req)
2404{
2405 kref_put(&req->ref, i915_gem_request_free);
2406}
2407
2408static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2409 struct drm_i915_gem_request *src)
2410{
2411 if (src)
2412 i915_gem_request_reference(src);
2413
2414 if (*pdst)
2415 i915_gem_request_unreference(*pdst);
2416
2417 *pdst = src;
2418}
2419
1b5a433a
JH
2420/*
2421 * XXX: i915_gem_request_completed should be here but currently needs the
2422 * definition of i915_seqno_passed() which is below. It will be moved in
2423 * a later patch when the call to i915_seqno_passed() is obsoleted...
2424 */
2425
351e3db2
BV
2426/*
2427 * A command that requires special handling by the command parser.
2428 */
2429struct drm_i915_cmd_descriptor {
2430 /*
2431 * Flags describing how the command parser processes the command.
2432 *
2433 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2434 * a length mask if not set
2435 * CMD_DESC_SKIP: The command is allowed but does not follow the
2436 * standard length encoding for the opcode range in
2437 * which it falls
2438 * CMD_DESC_REJECT: The command is never allowed
2439 * CMD_DESC_REGISTER: The command should be checked against the
2440 * register whitelist for the appropriate ring
2441 * CMD_DESC_MASTER: The command is allowed if the submitting process
2442 * is the DRM master
2443 */
2444 u32 flags;
2445#define CMD_DESC_FIXED (1<<0)
2446#define CMD_DESC_SKIP (1<<1)
2447#define CMD_DESC_REJECT (1<<2)
2448#define CMD_DESC_REGISTER (1<<3)
2449#define CMD_DESC_BITMASK (1<<4)
2450#define CMD_DESC_MASTER (1<<5)
2451
2452 /*
2453 * The command's unique identification bits and the bitmask to get them.
2454 * This isn't strictly the opcode field as defined in the spec and may
2455 * also include type, subtype, and/or subop fields.
2456 */
2457 struct {
2458 u32 value;
2459 u32 mask;
2460 } cmd;
2461
2462 /*
2463 * The command's length. The command is either fixed length (i.e. does
2464 * not include a length field) or has a length field mask. The flag
2465 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2466 * a length mask. All command entries in a command table must include
2467 * length information.
2468 */
2469 union {
2470 u32 fixed;
2471 u32 mask;
2472 } length;
2473
2474 /*
2475 * Describes where to find a register address in the command to check
2476 * against the ring's register whitelist. Only valid if flags has the
2477 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2478 *
2479 * A non-zero step value implies that the command may access multiple
2480 * registers in sequence (e.g. LRI), in that case step gives the
2481 * distance in dwords between individual offset fields.
351e3db2
BV
2482 */
2483 struct {
2484 u32 offset;
2485 u32 mask;
6a65c5b9 2486 u32 step;
351e3db2
BV
2487 } reg;
2488
2489#define MAX_CMD_DESC_BITMASKS 3
2490 /*
2491 * Describes command checks where a particular dword is masked and
2492 * compared against an expected value. If the command does not match
2493 * the expected value, the parser rejects it. Only valid if flags has
2494 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2495 * are valid.
d4d48035
BV
2496 *
2497 * If the check specifies a non-zero condition_mask then the parser
2498 * only performs the check when the bits specified by condition_mask
2499 * are non-zero.
351e3db2
BV
2500 */
2501 struct {
2502 u32 offset;
2503 u32 mask;
2504 u32 expected;
d4d48035
BV
2505 u32 condition_offset;
2506 u32 condition_mask;
351e3db2
BV
2507 } bits[MAX_CMD_DESC_BITMASKS];
2508};
2509
2510/*
2511 * A table of commands requiring special handling by the command parser.
2512 *
2513 * Each ring has an array of tables. Each table consists of an array of command
2514 * descriptors, which must be sorted with command opcodes in ascending order.
2515 */
2516struct drm_i915_cmd_table {
2517 const struct drm_i915_cmd_descriptor *table;
2518 int count;
2519};
2520
dbbe9127 2521/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2522#define __I915__(p) ({ \
2523 struct drm_i915_private *__p; \
2524 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2525 __p = (struct drm_i915_private *)p; \
2526 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2527 __p = to_i915((struct drm_device *)p); \
2528 else \
2529 BUILD_BUG(); \
2530 __p; \
2531})
dbbe9127 2532#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2533#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2534#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2535
e87a005d 2536#define REVID_FOREVER 0xff
ac657f64
TU
2537#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2538
2539#define GEN_FOREVER (0)
2540/*
2541 * Returns true if Gen is in inclusive range [Start, End].
2542 *
2543 * Use GEN_FOREVER for unbound start and or end.
2544 */
2545#define IS_GEN(p, s, e) ({ \
2546 unsigned int __s = (s), __e = (e); \
2547 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2548 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2549 if ((__s) != GEN_FOREVER) \
2550 __s = (s) - 1; \
2551 if ((__e) == GEN_FOREVER) \
2552 __e = BITS_PER_LONG - 1; \
2553 else \
2554 __e = (e) - 1; \
2555 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2556})
2557
e87a005d
JN
2558/*
2559 * Return true if revision is in range [since,until] inclusive.
2560 *
2561 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2562 */
2563#define IS_REVID(p, since, until) \
2564 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2565
87f1f465
CW
2566#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2567#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2568#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2569#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2570#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2571#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2572#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2573#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2574#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2575#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2576#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2577#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2578#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2579#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2580#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2581#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2582#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2583#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2584#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2585 INTEL_DEVID(dev) == 0x0152 || \
2586 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2587#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2588#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2589#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2590#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2591#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2592#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2593#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2594#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2595#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2596 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2597#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2598 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2599 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2600 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2601/* ULX machines are also considered ULT. */
2602#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2603 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2604#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2605 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2606#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2607 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2608#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2609 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2610/* ULX machines are also considered ULT. */
87f1f465
CW
2611#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2612 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2613#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2614 INTEL_DEVID(dev) == 0x1913 || \
2615 INTEL_DEVID(dev) == 0x1916 || \
2616 INTEL_DEVID(dev) == 0x1921 || \
2617 INTEL_DEVID(dev) == 0x1926)
2618#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2619 INTEL_DEVID(dev) == 0x1915 || \
2620 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2621#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2622 INTEL_DEVID(dev) == 0x5913 || \
2623 INTEL_DEVID(dev) == 0x5916 || \
2624 INTEL_DEVID(dev) == 0x5921 || \
2625 INTEL_DEVID(dev) == 0x5926)
2626#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2627 INTEL_DEVID(dev) == 0x5915 || \
2628 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2629#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2630 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2631#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2632 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2633
b833d685 2634#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2635
ef712bb4
JN
2636#define SKL_REVID_A0 0x0
2637#define SKL_REVID_B0 0x1
2638#define SKL_REVID_C0 0x2
2639#define SKL_REVID_D0 0x3
2640#define SKL_REVID_E0 0x4
2641#define SKL_REVID_F0 0x5
2642
e87a005d
JN
2643#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2644
ef712bb4 2645#define BXT_REVID_A0 0x0
fffda3f4 2646#define BXT_REVID_A1 0x1
ef712bb4
JN
2647#define BXT_REVID_B0 0x3
2648#define BXT_REVID_C0 0x9
6c74c87f 2649
e87a005d
JN
2650#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2651
85436696
JB
2652/*
2653 * The genX designation typically refers to the render engine, so render
2654 * capability related checks should use IS_GEN, while display and other checks
2655 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2656 * chips, etc.).
2657 */
ae5702d2
TU
2658#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2659#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2660#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2661#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2662#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2663#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2664#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2665#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
cae5852d 2666
73ae478c
BW
2667#define RENDER_RING (1<<RCS)
2668#define BSD_RING (1<<VCS)
2669#define BLT_RING (1<<BCS)
2670#define VEBOX_RING (1<<VECS)
845f74a7 2671#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2672#define ALL_ENGINES (~0)
2673
63c42e56 2674#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2675#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2676#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2677#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2678#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2679#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2680#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2681#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2682 HAS_EDRAM(dev))
cae5852d
ZN
2683#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2684
254f965c 2685#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2686#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2687#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2688#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2689#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2690
05394f39 2691#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2692#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2693
b45305fc
DV
2694/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2695#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2696
2697/* WaRsDisableCoarsePowerGating:skl,bxt */
2698#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
185c66e5
MK
2699 IS_SKL_GT3(dev) || \
2700 IS_SKL_GT4(dev))
2701
4e6b788c
DV
2702/*
2703 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2704 * even when in MSI mode. This results in spurious interrupt warnings if the
2705 * legacy irq no. is shared with another device. The kernel then disables that
2706 * interrupt source and so prevents the other device from working properly.
2707 */
2708#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2709#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2710
cae5852d
ZN
2711/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2712 * rows, which changed the alignment requirements and fence programming.
2713 */
2714#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2715 IS_I915GM(dev)))
cae5852d
ZN
2716#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2717#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2718
2719#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2720#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2721#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2722
dbf7786e 2723#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2724
0c9b3715
JN
2725#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2726 INTEL_INFO(dev)->gen >= 9)
2727
dd93be58 2728#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2729#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2730#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2731 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2732 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2733#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2734 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2735 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2736 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2737#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2738#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2739
7b403ffb 2740#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2741
2b81b844
RV
2742#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2743#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2744
a9ed33ca
AJ
2745#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2746 INTEL_INFO(dev)->gen >= 8)
2747
97d3308a 2748#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2749 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2750 !IS_BROXTON(dev))
97d3308a 2751
17a303ec
PZ
2752#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2753#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2754#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2755#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2756#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2757#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2758#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2759#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2760#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2761#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2762#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2763
f2fbc690 2764#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2765#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2766#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2767#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2768#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2769#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2770#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2771#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2772#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2773
666a4537
WB
2774#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2775 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2776
040d2baa
BW
2777/* DPF == dynamic parity feature */
2778#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2779#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2780
c8735b0c 2781#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2782#define GEN9_FREQ_SCALER 3
c8735b0c 2783
05394f39
CW
2784#include "i915_trace.h"
2785
baa70943 2786extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2787extern int i915_max_ioctl;
2788
1751fcf9
ML
2789extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2790extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2791
c033666a
CW
2792int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2793 int enable_ppgtt);
0e4ca100 2794
c838d719 2795/* i915_dma.c */
d15d7538
ID
2796void __printf(3, 4)
2797__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2798 const char *fmt, ...);
2799
2800#define i915_report_error(dev_priv, fmt, ...) \
2801 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2802
22eae947 2803extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2804extern int i915_driver_unload(struct drm_device *);
2885f6ac 2805extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2806extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2807extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2808 struct drm_file *file);
673a394b 2809extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2810 struct drm_file *file);
c43b5634 2811#ifdef CONFIG_COMPAT
0d6aa60b
DA
2812extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2813 unsigned long arg);
c43b5634 2814#endif
dc97997a
CW
2815extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2816extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2817extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2818extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2819extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2820extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2821extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2822extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2823extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2824int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2825
77913b39 2826/* intel_hotplug.c */
91d14251
TU
2827void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2828 u32 pin_mask, u32 long_mask);
77913b39
JN
2829void intel_hpd_init(struct drm_i915_private *dev_priv);
2830void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2831void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2832bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2833
1da177e4 2834/* i915_irq.c */
c033666a 2835void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
58174462 2836__printf(3, 4)
c033666a
CW
2837void i915_handle_error(struct drm_i915_private *dev_priv,
2838 u32 engine_mask,
58174462 2839 const char *fmt, ...);
1da177e4 2840
b963291c 2841extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2842int intel_irq_install(struct drm_i915_private *dev_priv);
2843void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2844
dc97997a
CW
2845extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2846extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2847 bool restore_forcewake);
dc97997a 2848extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2849extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2850extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2851extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2852extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2853 bool restore);
48c1026a 2854const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2855void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2856 enum forcewake_domains domains);
59bad947 2857void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2858 enum forcewake_domains domains);
a6111f7b
CW
2859/* Like above but the caller must manage the uncore.lock itself.
2860 * Must be used with I915_READ_FW and friends.
2861 */
2862void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2863 enum forcewake_domains domains);
2864void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2865 enum forcewake_domains domains);
3accaf7e
MK
2866u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2867
59bad947 2868void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
c033666a 2869static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2870{
c033666a 2871 return dev_priv->vgpu.active;
cf9d2890 2872}
b1f14ad0 2873
7c463586 2874void
50227e1c 2875i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2876 u32 status_mask);
7c463586
KP
2877
2878void
50227e1c 2879i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2880 u32 status_mask);
7c463586 2881
f8b79e58
ID
2882void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2883void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2884void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2885 uint32_t mask,
2886 uint32_t bits);
fbdedaea
VS
2887void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2888 uint32_t interrupt_mask,
2889 uint32_t enabled_irq_mask);
2890static inline void
2891ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2892{
2893 ilk_update_display_irq(dev_priv, bits, bits);
2894}
2895static inline void
2896ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2897{
2898 ilk_update_display_irq(dev_priv, bits, 0);
2899}
013d3752
VS
2900void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2901 enum pipe pipe,
2902 uint32_t interrupt_mask,
2903 uint32_t enabled_irq_mask);
2904static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2905 enum pipe pipe, uint32_t bits)
2906{
2907 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2908}
2909static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2910 enum pipe pipe, uint32_t bits)
2911{
2912 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2913}
47339cd9
DV
2914void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2915 uint32_t interrupt_mask,
2916 uint32_t enabled_irq_mask);
14443261
VS
2917static inline void
2918ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2919{
2920 ibx_display_interrupt_update(dev_priv, bits, bits);
2921}
2922static inline void
2923ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2924{
2925 ibx_display_interrupt_update(dev_priv, bits, 0);
2926}
2927
f8b79e58 2928
673a394b 2929/* i915_gem.c */
673a394b
EA
2930int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2931 struct drm_file *file_priv);
2932int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2933 struct drm_file *file_priv);
2934int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2935 struct drm_file *file_priv);
2936int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2937 struct drm_file *file_priv);
de151cf6
JB
2938int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2939 struct drm_file *file_priv);
673a394b
EA
2940int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2941 struct drm_file *file_priv);
2942int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file_priv);
ba8b7ccb 2944void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2945 struct drm_i915_gem_request *req);
5f19e2bf 2946int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2947 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2948 struct list_head *vmas);
673a394b
EA
2949int i915_gem_execbuffer(struct drm_device *dev, void *data,
2950 struct drm_file *file_priv);
76446cac
JB
2951int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2952 struct drm_file *file_priv);
673a394b
EA
2953int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2954 struct drm_file *file_priv);
199adf40
BW
2955int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2956 struct drm_file *file);
2957int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2958 struct drm_file *file);
673a394b
EA
2959int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2960 struct drm_file *file_priv);
3ef94daa
CW
2961int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2962 struct drm_file *file_priv);
673a394b
EA
2963int i915_gem_set_tiling(struct drm_device *dev, void *data,
2964 struct drm_file *file_priv);
2965int i915_gem_get_tiling(struct drm_device *dev, void *data,
2966 struct drm_file *file_priv);
5cc9ed4b
CW
2967int i915_gem_init_userptr(struct drm_device *dev);
2968int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2969 struct drm_file *file);
5a125c3c
EA
2970int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2971 struct drm_file *file_priv);
23ba4fd0
BW
2972int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2973 struct drm_file *file_priv);
d64aa096
ID
2974void i915_gem_load_init(struct drm_device *dev);
2975void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2976void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
42dcedd4
CW
2977void *i915_gem_object_alloc(struct drm_device *dev);
2978void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2979void i915_gem_object_init(struct drm_i915_gem_object *obj,
2980 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 2981struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 2982 size_t size);
ea70299d
DG
2983struct drm_i915_gem_object *i915_gem_object_create_from_data(
2984 struct drm_device *dev, const void *data, size_t size);
673a394b 2985void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2986void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2987
0875546c
DV
2988/* Flags used by pin/bind&friends. */
2989#define PIN_MAPPABLE (1<<0)
2990#define PIN_NONBLOCK (1<<1)
2991#define PIN_GLOBAL (1<<2)
2992#define PIN_OFFSET_BIAS (1<<3)
2993#define PIN_USER (1<<4)
2994#define PIN_UPDATE (1<<5)
101b506a
MT
2995#define PIN_ZONE_4G (1<<6)
2996#define PIN_HIGH (1<<7)
506a8e87 2997#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2998#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2999int __must_check
3000i915_gem_object_pin(struct drm_i915_gem_object *obj,
3001 struct i915_address_space *vm,
3002 uint32_t alignment,
3003 uint64_t flags);
3004int __must_check
3005i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3006 const struct i915_ggtt_view *view,
3007 uint32_t alignment,
3008 uint64_t flags);
fe14d5f4
TU
3009
3010int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3011 u32 flags);
d0710abb 3012void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3013int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3014/*
3015 * BEWARE: Do not use the function below unless you can _absolutely_
3016 * _guarantee_ VMA in question is _not in use_ anywhere.
3017 */
3018int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3019int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3020void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3021void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3022
4c914c0c
BV
3023int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3024 int *needs_clflush);
3025
37e680a1 3026int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3027
3028static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3029{
ee286370
CW
3030 return sg->length >> PAGE_SHIFT;
3031}
67d5a50c 3032
033908ae
DG
3033struct page *
3034i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3035
ee286370
CW
3036static inline struct page *
3037i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3038{
ee286370
CW
3039 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3040 return NULL;
67d5a50c 3041
ee286370
CW
3042 if (n < obj->get_page.last) {
3043 obj->get_page.sg = obj->pages->sgl;
3044 obj->get_page.last = 0;
3045 }
67d5a50c 3046
ee286370
CW
3047 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3048 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3049 if (unlikely(sg_is_chain(obj->get_page.sg)))
3050 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3051 }
67d5a50c 3052
ee286370 3053 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3054}
ee286370 3055
a5570178
CW
3056static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3057{
3058 BUG_ON(obj->pages == NULL);
3059 obj->pages_pin_count++;
3060}
0a798eb9 3061
a5570178
CW
3062static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3063{
3064 BUG_ON(obj->pages_pin_count == 0);
3065 obj->pages_pin_count--;
3066}
3067
0a798eb9
CW
3068/**
3069 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3070 * @obj - the object to map into kernel address space
3071 *
3072 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3073 * pages and then returns a contiguous mapping of the backing storage into
3074 * the kernel address space.
3075 *
8305216f
DG
3076 * The caller must hold the struct_mutex, and is responsible for calling
3077 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3078 *
8305216f
DG
3079 * Returns the pointer through which to access the mapped object, or an
3080 * ERR_PTR() on error.
0a798eb9
CW
3081 */
3082void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3083
3084/**
3085 * i915_gem_object_unpin_map - releases an earlier mapping
3086 * @obj - the object to unmap
3087 *
3088 * After pinning the object and mapping its pages, once you are finished
3089 * with your access, call i915_gem_object_unpin_map() to release the pin
3090 * upon the mapping. Once the pin count reaches zero, that mapping may be
3091 * removed.
3092 *
3093 * The caller must hold the struct_mutex.
3094 */
3095static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3096{
3097 lockdep_assert_held(&obj->base.dev->struct_mutex);
3098 i915_gem_object_unpin_pages(obj);
3099}
3100
54cf91dc 3101int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3102int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3103 struct intel_engine_cs *to,
3104 struct drm_i915_gem_request **to_req);
e2d05a8b 3105void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3106 struct drm_i915_gem_request *req);
ff72145b
DA
3107int i915_gem_dumb_create(struct drm_file *file_priv,
3108 struct drm_device *dev,
3109 struct drm_mode_create_dumb *args);
da6b51d0
DA
3110int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3111 uint32_t handle, uint64_t *offset);
f787a5f5
CW
3112/**
3113 * Returns true if seq1 is later than seq2.
3114 */
3115static inline bool
3116i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3117{
3118 return (int32_t)(seq1 - seq2) >= 0;
3119}
3120
821485dc
CW
3121static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3122 bool lazy_coherency)
3123{
c04e0f3b
CW
3124 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3125 req->engine->irq_seqno_barrier(req->engine);
3126 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3127 req->previous_seqno);
821485dc
CW
3128}
3129
1b5a433a
JH
3130static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3131 bool lazy_coherency)
3132{
c04e0f3b
CW
3133 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3134 req->engine->irq_seqno_barrier(req->engine);
3135 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3136 req->seqno);
1b5a433a
JH
3137}
3138
c033666a 3139int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3140int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3141
8d9fc7fd 3142struct drm_i915_gem_request *
0bc40be8 3143i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3144
c033666a 3145bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3146void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3147
c19ae989
CW
3148static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3149{
3150 return atomic_read(&error->reset_counter);
3151}
3152
3153static inline bool __i915_reset_in_progress(u32 reset)
3154{
3155 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3156}
3157
3158static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3159{
3160 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3161}
3162
3163static inline bool __i915_terminally_wedged(u32 reset)
3164{
3165 return unlikely(reset & I915_WEDGED);
3166}
3167
1f83fee0
DV
3168static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3169{
c19ae989
CW
3170 return __i915_reset_in_progress(i915_reset_counter(error));
3171}
3172
3173static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3174{
3175 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3176}
3177
3178static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3179{
c19ae989 3180 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3181}
3182
3183static inline u32 i915_reset_count(struct i915_gpu_error *error)
3184{
c19ae989 3185 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3186}
a71d8d94 3187
88b4aa87
MK
3188static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3189{
3190 return dev_priv->gpu_error.stop_rings == 0 ||
3191 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3192}
3193
3194static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3195{
3196 return dev_priv->gpu_error.stop_rings == 0 ||
3197 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3198}
3199
069efc1d 3200void i915_gem_reset(struct drm_device *dev);
000433b6 3201bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3202int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3203int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3204int __must_check i915_gem_init_hw(struct drm_device *dev);
3205void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3206void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3207int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3208int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3209void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3210 struct drm_i915_gem_object *batch_obj,
3211 bool flush_caches);
75289874 3212#define i915_add_request(req) \
fcfa423c 3213 __i915_add_request(req, NULL, true)
75289874 3214#define i915_add_request_no_flush(req) \
fcfa423c 3215 __i915_add_request(req, NULL, false)
9c654818 3216int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3217 bool interruptible,
3218 s64 *timeout,
2e1b8730 3219 struct intel_rps_client *rps);
a4b3a571 3220int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3221int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3222int __must_check
2e2f351d
CW
3223i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3224 bool readonly);
3225int __must_check
2021746e
CW
3226i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3227 bool write);
3228int __must_check
dabdfe02
CW
3229i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3230int __must_check
2da3b9b9
CW
3231i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3232 u32 alignment,
e6617330
TU
3233 const struct i915_ggtt_view *view);
3234void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3235 const struct i915_ggtt_view *view);
00731155 3236int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3237 int align);
b29c19b6 3238int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3239void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3240
0fa87796
ID
3241uint32_t
3242i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3243uint32_t
d865110c
ID
3244i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3245 int tiling_mode, bool fenced);
467cffba 3246
e4ffd173
CW
3247int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3248 enum i915_cache_level cache_level);
3249
1286ff73
DV
3250struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3251 struct dma_buf *dma_buf);
3252
3253struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3254 struct drm_gem_object *gem_obj, int flags);
3255
088e0df4
MT
3256u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3257 const struct i915_ggtt_view *view);
3258u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3259 struct i915_address_space *vm);
3260static inline u64
ec7adb6e 3261i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3262{
9abc4648 3263 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3264}
ec7adb6e 3265
a70a3148 3266bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3267bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3268 const struct i915_ggtt_view *view);
a70a3148 3269bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3270 struct i915_address_space *vm);
fe14d5f4 3271
fe14d5f4 3272struct i915_vma *
ec7adb6e
JL
3273i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3274 struct i915_address_space *vm);
3275struct i915_vma *
3276i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3277 const struct i915_ggtt_view *view);
fe14d5f4 3278
accfef2e
BW
3279struct i915_vma *
3280i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3281 struct i915_address_space *vm);
3282struct i915_vma *
3283i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3284 const struct i915_ggtt_view *view);
5c2abbea 3285
ec7adb6e
JL
3286static inline struct i915_vma *
3287i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3288{
3289 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3290}
ec7adb6e 3291bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3292
a70a3148 3293/* Some GGTT VM helpers */
841cd773
DV
3294static inline struct i915_hw_ppgtt *
3295i915_vm_to_ppgtt(struct i915_address_space *vm)
3296{
841cd773
DV
3297 return container_of(vm, struct i915_hw_ppgtt, base);
3298}
3299
3300
a70a3148
BW
3301static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3302{
9abc4648 3303 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3304}
3305
8da32727
TU
3306unsigned long
3307i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3308
3309static inline int __must_check
3310i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3311 uint32_t alignment,
1ec9e26d 3312 unsigned flags)
c37e2204 3313{
72e96d64
JL
3314 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3315 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3316
3317 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3318 alignment, flags | PIN_GLOBAL);
c37e2204 3319}
a70a3148 3320
e6617330
TU
3321void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3322 const struct i915_ggtt_view *view);
3323static inline void
3324i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3325{
3326 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3327}
b287110e 3328
41a36b73
DV
3329/* i915_gem_fence.c */
3330int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3331int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3332
3333bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3334void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3335
3336void i915_gem_restore_fences(struct drm_device *dev);
3337
7f96ecaf
DV
3338void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3339void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3340void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3341
254f965c 3342/* i915_gem_context.c */
8245be31 3343int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3344void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3345void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3346void i915_gem_context_reset(struct drm_device *dev);
e422b888 3347int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3348void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3349int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3350struct intel_context *
41bde553 3351i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3352void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3353struct drm_i915_gem_object *
3354i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3355static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3356{
691e6415 3357 kref_get(&ctx->ref);
dce3271b
MK
3358}
3359
273497e5 3360static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3361{
691e6415 3362 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3363}
3364
273497e5 3365static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3366{
821d66dd 3367 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3368}
3369
84624813
BW
3370int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3371 struct drm_file *file);
3372int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3373 struct drm_file *file);
c9dc0f35
CW
3374int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3375 struct drm_file *file_priv);
3376int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3377 struct drm_file *file_priv);
d538704b
CW
3378int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3379 struct drm_file *file);
1286ff73 3380
679845ed
BW
3381/* i915_gem_evict.c */
3382int __must_check i915_gem_evict_something(struct drm_device *dev,
3383 struct i915_address_space *vm,
3384 int min_size,
3385 unsigned alignment,
3386 unsigned cache_level,
d23db88c
CW
3387 unsigned long start,
3388 unsigned long end,
1ec9e26d 3389 unsigned flags);
506a8e87 3390int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3391int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3392
0260c420 3393/* belongs in i915_gem_gtt.h */
c033666a 3394static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3395{
c033666a 3396 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3397 intel_gtt_chipset_flush();
3398}
246cbfb5 3399
9797fbfb 3400/* i915_gem_stolen.c */
d713fd49
PZ
3401int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3402 struct drm_mm_node *node, u64 size,
3403 unsigned alignment);
a9da512b
PZ
3404int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3405 struct drm_mm_node *node, u64 size,
3406 unsigned alignment, u64 start,
3407 u64 end);
d713fd49
PZ
3408void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3409 struct drm_mm_node *node);
9797fbfb
CW
3410int i915_gem_init_stolen(struct drm_device *dev);
3411void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3412struct drm_i915_gem_object *
3413i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3414struct drm_i915_gem_object *
3415i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3416 u32 stolen_offset,
3417 u32 gtt_offset,
3418 u32 size);
9797fbfb 3419
be6a0376
DV
3420/* i915_gem_shrinker.c */
3421unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3422 unsigned long target,
be6a0376
DV
3423 unsigned flags);
3424#define I915_SHRINK_PURGEABLE 0x1
3425#define I915_SHRINK_UNBOUND 0x2
3426#define I915_SHRINK_BOUND 0x4
5763ff04 3427#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3428#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3429unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3430void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3431void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3432
3433
673a394b 3434/* i915_gem_tiling.c */
2c1792a1 3435static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3436{
50227e1c 3437 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3438
3439 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3440 obj->tiling_mode != I915_TILING_NONE;
3441}
3442
673a394b 3443/* i915_gem_debug.c */
23bc5982
CW
3444#if WATCH_LISTS
3445int i915_verify_lists(struct drm_device *dev);
673a394b 3446#else
23bc5982 3447#define i915_verify_lists(dev) 0
673a394b 3448#endif
1da177e4 3449
2017263e 3450/* i915_debugfs.c */
27c202ad
BG
3451int i915_debugfs_init(struct drm_minor *minor);
3452void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3453#ifdef CONFIG_DEBUG_FS
249e87de 3454int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3455void intel_display_crc_init(struct drm_device *dev);
3456#else
101057fa
DV
3457static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3458{ return 0; }
f8c168fa 3459static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3460#endif
84734a04
MK
3461
3462/* i915_gpu_error.c */
edc3d884
MK
3463__printf(2, 3)
3464void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3465int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3466 const struct i915_error_state_file_priv *error);
4dc955f7 3467int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3468 struct drm_i915_private *i915,
4dc955f7
MK
3469 size_t count, loff_t pos);
3470static inline void i915_error_state_buf_release(
3471 struct drm_i915_error_state_buf *eb)
3472{
3473 kfree(eb->buf);
3474}
c033666a
CW
3475void i915_capture_error_state(struct drm_i915_private *dev_priv,
3476 u32 engine_mask,
58174462 3477 const char *error_msg);
84734a04
MK
3478void i915_error_state_get(struct drm_device *dev,
3479 struct i915_error_state_file_priv *error_priv);
3480void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3481void i915_destroy_error_state(struct drm_device *dev);
3482
c033666a 3483void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3484const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3485
351e3db2 3486/* i915_cmd_parser.c */
1ca3712c 3487int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3488int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3489void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3490bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3491int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3492 struct drm_i915_gem_object *batch_obj,
78a42377 3493 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3494 u32 batch_start_offset,
b9ffd80e 3495 u32 batch_len,
351e3db2
BV
3496 bool is_master);
3497
317c35d1
JB
3498/* i915_suspend.c */
3499extern int i915_save_state(struct drm_device *dev);
3500extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3501
0136db58
BW
3502/* i915_sysfs.c */
3503void i915_setup_sysfs(struct drm_device *dev_priv);
3504void i915_teardown_sysfs(struct drm_device *dev_priv);
3505
f899fc64
CW
3506/* intel_i2c.c */
3507extern int intel_setup_gmbus(struct drm_device *dev);
3508extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3509extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3510 unsigned int pin);
3bd7d909 3511
0184df46
JN
3512extern struct i2c_adapter *
3513intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3514extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3515extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3516static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3517{
3518 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3519}
f899fc64
CW
3520extern void intel_i2c_reset(struct drm_device *dev);
3521
8b8e1a89 3522/* intel_bios.c */
98f3a1dc 3523int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3524bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3525bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3526bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
951d9efe 3527bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3528bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3529bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3530bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3531 enum port port);
8b8e1a89 3532
3b617967 3533/* intel_opregion.c */
44834a67 3534#ifdef CONFIG_ACPI
27d50c82 3535extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3536extern void intel_opregion_init(struct drm_device *dev);
3537extern void intel_opregion_fini(struct drm_device *dev);
91d14251 3538extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3539extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3540 bool enable);
ecbc5cf3
JN
3541extern int intel_opregion_notify_adapter(struct drm_device *dev,
3542 pci_power_t state);
a0562819 3543extern int intel_opregion_get_panel_type(struct drm_device *dev);
65e082c9 3544#else
27d50c82 3545static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3546static inline void intel_opregion_init(struct drm_device *dev) { return; }
3547static inline void intel_opregion_fini(struct drm_device *dev) { return; }
91d14251
TU
3548static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3549{
3550}
9c4b0a68
JN
3551static inline int
3552intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3553{
3554 return 0;
3555}
ecbc5cf3
JN
3556static inline int
3557intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3558{
3559 return 0;
3560}
a0562819
VS
3561static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3562{
3563 return -ENODEV;
3564}
65e082c9 3565#endif
8ee1c3db 3566
723bfd70
JB
3567/* intel_acpi.c */
3568#ifdef CONFIG_ACPI
3569extern void intel_register_dsm_handler(void);
3570extern void intel_unregister_dsm_handler(void);
3571#else
3572static inline void intel_register_dsm_handler(void) { return; }
3573static inline void intel_unregister_dsm_handler(void) { return; }
3574#endif /* CONFIG_ACPI */
3575
79e53945 3576/* modesetting */
f817586c 3577extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3578extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3579extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3580extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3581extern void intel_connector_unregister(struct intel_connector *);
28d52043 3582extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3583extern void intel_display_resume(struct drm_device *dev);
44cec740 3584extern void i915_redisable_vga(struct drm_device *dev);
04098753 3585extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3586extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3587extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3588extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3589extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3590 bool enable);
0206e353 3591extern void intel_detect_pch(struct drm_device *dev);
3bad0781 3592
c033666a 3593extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3594int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3595 struct drm_file *file);
575155a9 3596
6ef3d427 3597/* overlay */
c033666a
CW
3598extern struct intel_overlay_error_state *
3599intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3600extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3601 struct intel_overlay_error_state *error);
c4a1d9e4 3602
c033666a
CW
3603extern struct intel_display_error_state *
3604intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3605extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3606 struct drm_device *dev,
3607 struct intel_display_error_state *error);
6ef3d427 3608
151a49d0
TR
3609int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3610int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3611
3612/* intel_sideband.c */
707b6e3d
D
3613u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3614void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3615u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3616u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3617void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3618u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3619void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3620u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3621void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3622u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3623void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3624u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3625void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3626u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3627 enum intel_sbi_destination destination);
3628void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3629 enum intel_sbi_destination destination);
e9fe51c6
SK
3630u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3631void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3632
b7fa22d8
ACO
3633/* intel_dpio_phy.c */
3634void chv_set_phy_signal_level(struct intel_encoder *encoder,
3635 u32 deemph_reg_value, u32 margin_reg_value,
3636 bool uniq_trans_scale);
844b2f9a
ACO
3637void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3638 bool reset);
419b1b7a 3639void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3640void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3641void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3642void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3643
53d98725
ACO
3644void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3645 u32 demph_reg_value, u32 preemph_reg_value,
3646 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3647void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3648void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3649void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3650
616bc820
VS
3651int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3652int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3653
0b274481
BW
3654#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3655#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3656
3657#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3658#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3659#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3660#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3661
3662#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3663#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3664#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3665#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3666
698b3135
CW
3667/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3668 * will be implemented using 2 32-bit writes in an arbitrary order with
3669 * an arbitrary delay between them. This can cause the hardware to
3670 * act upon the intermediate value, possibly leading to corruption and
3671 * machine death. You have been warned.
3672 */
0b274481
BW
3673#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3674#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3675
50877445 3676#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3677 u32 upper, lower, old_upper, loop = 0; \
3678 upper = I915_READ(upper_reg); \
ee0a227b 3679 do { \
acd29f7b 3680 old_upper = upper; \
ee0a227b 3681 lower = I915_READ(lower_reg); \
acd29f7b
CW
3682 upper = I915_READ(upper_reg); \
3683 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3684 (u64)upper << 32 | lower; })
50877445 3685
cae5852d
ZN
3686#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3687#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3688
75aa3f63
VS
3689#define __raw_read(x, s) \
3690static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3691 i915_reg_t reg) \
75aa3f63 3692{ \
f0f59a00 3693 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3694}
3695
3696#define __raw_write(x, s) \
3697static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3698 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3699{ \
f0f59a00 3700 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3701}
3702__raw_read(8, b)
3703__raw_read(16, w)
3704__raw_read(32, l)
3705__raw_read(64, q)
3706
3707__raw_write(8, b)
3708__raw_write(16, w)
3709__raw_write(32, l)
3710__raw_write(64, q)
3711
3712#undef __raw_read
3713#undef __raw_write
3714
a6111f7b
CW
3715/* These are untraced mmio-accessors that are only valid to be used inside
3716 * criticial sections inside IRQ handlers where forcewake is explicitly
3717 * controlled.
3718 * Think twice, and think again, before using these.
3719 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3720 * intel_uncore_forcewake_irqunlock().
3721 */
75aa3f63
VS
3722#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3723#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3724#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3725
55bc60db
VS
3726/* "Broadcast RGB" property */
3727#define INTEL_BROADCAST_RGB_AUTO 0
3728#define INTEL_BROADCAST_RGB_FULL 1
3729#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3730
f0f59a00 3731static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3732{
666a4537 3733 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3734 return VLV_VGACNTRL;
92e23b99
SJ
3735 else if (INTEL_INFO(dev)->gen >= 5)
3736 return CPU_VGACNTRL;
766aa1c4
VS
3737 else
3738 return VGACNTRL;
3739}
3740
2bb4629a
VS
3741static inline void __user *to_user_ptr(u64 address)
3742{
3743 return (void __user *)(uintptr_t)address;
3744}
3745
df97729f
ID
3746static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3747{
3748 unsigned long j = msecs_to_jiffies(m);
3749
3750 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3751}
3752
7bd0e226
DV
3753static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3754{
3755 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3756}
3757
df97729f
ID
3758static inline unsigned long
3759timespec_to_jiffies_timeout(const struct timespec *value)
3760{
3761 unsigned long j = timespec_to_jiffies(value);
3762
3763 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3764}
3765
dce56b3c
PZ
3766/*
3767 * If you need to wait X milliseconds between events A and B, but event B
3768 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3769 * when event A happened, then just before event B you call this function and
3770 * pass the timestamp as the first argument, and X as the second argument.
3771 */
3772static inline void
3773wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3774{
ec5e0cfb 3775 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3776
3777 /*
3778 * Don't re-read the value of "jiffies" every time since it may change
3779 * behind our back and break the math.
3780 */
3781 tmp_jiffies = jiffies;
3782 target_jiffies = timestamp_jiffies +
3783 msecs_to_jiffies_timeout(to_wait_ms);
3784
3785 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3786 remaining_jiffies = target_jiffies - tmp_jiffies;
3787 while (remaining_jiffies)
3788 remaining_jiffies =
3789 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3790 }
3791}
3792
0bc40be8 3793static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3794 struct drm_i915_gem_request *req)
3795{
0bc40be8
TU
3796 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3797 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3798}
3799
1da177e4 3800#endif