]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Cache kmap between relocations
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
c5b7e97b 73#define DRIVER_DATE "20160808"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522
ED
187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
a09caddd 197#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
b97186f0
PZ
209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
f52e353e 219 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 230 POWER_DOMAIN_VGA,
fbeeaa23 231 POWER_DOMAIN_AUDIO,
bd2bb1b9 232 POWER_DOMAIN_PLLS,
1407121a
S
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
f0ab43e6 237 POWER_DOMAIN_GMBUS,
dfa57627 238 POWER_DOMAIN_MODESET,
baa70707 239 POWER_DOMAIN_INIT,
bddc7645
ID
240
241 POWER_DOMAIN_NUM,
b97186f0
PZ
242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 250
1d843f9d
EE
251enum hpd_pin {
252 HPD_NONE = 0,
1d843f9d
EE
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
cc24fcdc 257 HPD_PORT_A,
1d843f9d
EE
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
26951caf 261 HPD_PORT_E,
1d843f9d
EE
262 HPD_NUM_PINS
263};
264
c91711f9
JN
265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
5fcece80
JN
268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
19625e85
L
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
5fcece80
JN
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
2a2d5482
CW
301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 307
055e393f
DL
308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
3bdcfc0c
DL
317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
9db4a9c7 321
c3aeadc8
JN
322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
d79b814d 326#define for_each_crtc(dev, crtc) \
91c8a326 327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 328
27321ae8
ML
329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
91c8a326 331 &(dev)->mode_config.plane_list, \
27321ae8
ML
332 base.head)
333
c107acfe 334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
c107acfe
MR
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
262cd2e1
VS
341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
95150bdf 345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 346
91c8a326
CW
347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
d063ae48 351
91c8a326
CW
352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
98d39494
MR
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
b2784e15
DL
358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
3a3371ff
ACO
363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
91c8a326 365 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
366 base.head)
367
6c2b7c12
DV
368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 371
53f5e3ca
JB
372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 374 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 375
b04c5bd6
BF
376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 378 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 379
e7b903d2 380struct drm_i915_private;
ad46cb53 381struct i915_mm_struct;
5cc9ed4b 382struct i915_mmu_object;
e7b903d2 383
a6f766f3
CW
384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
d0bc54f2
CW
391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
397 } mm;
398 struct idr context_idr;
399
2e1b8730
CW
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
a6f766f3 404
c80ff16e 405 unsigned int bsd_engine;
a6f766f3
CW
406};
407
e69d0bc1
DV
408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
1da177e4
LT
421/* Interface history:
422 *
423 * 1.1: Original.
0d6aa60b
DA
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
de227f5f 426 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 427 * 1.5: Add vblank pipe configuration
2228ed67
MD
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
1da177e4
LT
430 */
431#define DRIVER_MAJOR 1
2228ed67 432#define DRIVER_MINOR 6
1da177e4
LT
433#define DRIVER_PATCHLEVEL 0
434
0a3e67a4
JB
435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
8ee1c3db 440struct intel_opregion {
115719fc
WD
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
ebde53c7
JN
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
115719fc 446 struct opregion_asle *asle;
04ebaadb 447 void *rvda;
82730385 448 const void *vbt;
ada8f955 449 u32 vbt_size;
115719fc 450 u32 *lid_state;
91a60f20 451 struct work_struct asle_work;
8ee1c3db 452};
44834a67 453#define OPREGION_SIZE (8*1024)
8ee1c3db 454
6ef3d427
CW
455struct intel_overlay;
456struct intel_overlay_error_state;
457
de151cf6 458#define I915_FENCE_REG_NONE -1
42b5aeab
VS
459#define I915_MAX_NUM_FENCES 32
460/* 32 fences + sign bit for FENCE_REG_NONE */
461#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
462
463struct drm_i915_fence_reg {
007cc8ac 464 struct list_head lru_list;
caea7476 465 struct drm_i915_gem_object *obj;
1690e1eb 466 int pin_count;
de151cf6 467};
7c1c2871 468
9b9d172d 469struct sdvo_device_mapping {
e957d772 470 u8 initialized;
9b9d172d 471 u8 dvo_port;
472 u8 slave_addr;
473 u8 dvo_wiring;
e957d772 474 u8 i2c_pin;
b1083333 475 u8 ddc_pin;
9b9d172d 476};
477
7bd688cd 478struct intel_connector;
820d2d77 479struct intel_encoder;
5cec258b 480struct intel_crtc_state;
5724dbd1 481struct intel_initial_plane_config;
0e8ffe1b 482struct intel_crtc;
ee9300bb
DV
483struct intel_limit;
484struct dpll;
b8cecdf5 485
e70236a8 486struct drm_i915_display_funcs {
e70236a8
JB
487 int (*get_display_clock_speed)(struct drm_device *dev);
488 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 489 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
490 int (*compute_intermediate_wm)(struct drm_device *dev,
491 struct intel_crtc *intel_crtc,
492 struct intel_crtc_state *newstate);
493 void (*initial_watermarks)(struct intel_crtc_state *cstate);
494 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 495 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 496 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
497 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
498 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
499 /* Returns the active state of the crtc, and if the crtc is active,
500 * fills out the pipe-config with the hw state. */
501 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 502 struct intel_crtc_state *);
5724dbd1
DL
503 void (*get_initial_plane_config)(struct intel_crtc *,
504 struct intel_initial_plane_config *);
190f68c5
ACO
505 int (*crtc_compute_clock)(struct intel_crtc *crtc,
506 struct intel_crtc_state *crtc_state);
76e5a89c
DV
507 void (*crtc_enable)(struct drm_crtc *crtc);
508 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
509 void (*audio_codec_enable)(struct drm_connector *connector,
510 struct intel_encoder *encoder,
5e7234c9 511 const struct drm_display_mode *adjusted_mode);
69bfe1a9 512 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 513 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 514 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
515 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
516 struct drm_framebuffer *fb,
517 struct drm_i915_gem_object *obj,
518 struct drm_i915_gem_request *req,
519 uint32_t flags);
91d14251 520 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
521 /* clock updates for mode set */
522 /* cursor updates */
523 /* render clock increase/decrease */
524 /* display clock increase/decrease */
525 /* pll clock increase/decrease */
8563b1e8 526
b95c5321
ML
527 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
528 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
529};
530
48c1026a
MK
531enum forcewake_domain_id {
532 FW_DOMAIN_ID_RENDER = 0,
533 FW_DOMAIN_ID_BLITTER,
534 FW_DOMAIN_ID_MEDIA,
535
536 FW_DOMAIN_ID_COUNT
537};
538
539enum forcewake_domains {
540 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
541 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
542 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
543 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
544 FORCEWAKE_BLITTER |
545 FORCEWAKE_MEDIA)
546};
547
3756685a
TU
548#define FW_REG_READ (1)
549#define FW_REG_WRITE (2)
550
551enum forcewake_domains
552intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
553 i915_reg_t reg, unsigned int op);
554
907b28c5 555struct intel_uncore_funcs {
c8d9a590 556 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 557 enum forcewake_domains domains);
c8d9a590 558 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 559 enum forcewake_domains domains);
0b274481 560
f0f59a00
VS
561 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
562 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
563 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
564 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 565
f0f59a00 566 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 567 uint8_t val, bool trace);
f0f59a00 568 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 569 uint16_t val, bool trace);
f0f59a00 570 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 571 uint32_t val, bool trace);
f0f59a00 572 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 573 uint64_t val, bool trace);
990bbdad
CW
574};
575
907b28c5
CW
576struct intel_uncore {
577 spinlock_t lock; /** lock is also taken in irq contexts. */
578
579 struct intel_uncore_funcs funcs;
580
581 unsigned fifo_count;
48c1026a 582 enum forcewake_domains fw_domains;
b2cff0db
CW
583
584 struct intel_uncore_forcewake_domain {
585 struct drm_i915_private *i915;
48c1026a 586 enum forcewake_domain_id id;
33c582c1 587 enum forcewake_domains mask;
b2cff0db 588 unsigned wake_count;
a57a4a67 589 struct hrtimer timer;
f0f59a00 590 i915_reg_t reg_set;
05a2fb15
MK
591 u32 val_set;
592 u32 val_clear;
f0f59a00
VS
593 i915_reg_t reg_ack;
594 i915_reg_t reg_post;
05a2fb15 595 u32 val_reset;
b2cff0db 596 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
597
598 int unclaimed_mmio_check;
b2cff0db
CW
599};
600
601/* Iterate over initialised fw domains */
33c582c1
TU
602#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
603 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
604 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
605 (domain__)++) \
606 for_each_if ((mask__) & (domain__)->mask)
607
608#define for_each_fw_domain(domain__, dev_priv__) \
609 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 610
b6e7d894
DL
611#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
612#define CSR_VERSION_MAJOR(version) ((version) >> 16)
613#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
614
eb805623 615struct intel_csr {
8144ac59 616 struct work_struct work;
eb805623 617 const char *fw_path;
a7f749f9 618 uint32_t *dmc_payload;
eb805623 619 uint32_t dmc_fw_size;
b6e7d894 620 uint32_t version;
eb805623 621 uint32_t mmio_count;
f0f59a00 622 i915_reg_t mmioaddr[8];
eb805623 623 uint32_t mmiodata[8];
832dba88 624 uint32_t dc_state;
a37baf3b 625 uint32_t allowed_dc_mask;
eb805623
DV
626};
627
79fc46df
DL
628#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
629 func(is_mobile) sep \
630 func(is_i85x) sep \
631 func(is_i915g) sep \
632 func(is_i945gm) sep \
633 func(is_g33) sep \
634 func(need_gfx_hws) sep \
635 func(is_g4x) sep \
636 func(is_pineview) sep \
637 func(is_broadwater) sep \
638 func(is_crestline) sep \
639 func(is_ivybridge) sep \
640 func(is_valleyview) sep \
666a4537 641 func(is_cherryview) sep \
79fc46df 642 func(is_haswell) sep \
ab0d24ac 643 func(is_broadwell) sep \
7201c0b3 644 func(is_skylake) sep \
7526ac19 645 func(is_broxton) sep \
ef11bdb3 646 func(is_kabylake) sep \
b833d685 647 func(is_preliminary) sep \
79fc46df
DL
648 func(has_fbc) sep \
649 func(has_pipe_cxsr) sep \
650 func(has_hotplug) sep \
651 func(cursor_needs_physical) sep \
652 func(has_overlay) sep \
653 func(overlay_needs_physical) sep \
654 func(supports_tv) sep \
dd93be58 655 func(has_llc) sep \
ca377809 656 func(has_snoop) sep \
30568c45 657 func(has_ddi) sep \
33e141ed 658 func(has_fpga_dbg) sep \
659 func(has_pooled_eu)
c96ea64e 660
a587f779
DL
661#define DEFINE_FLAG(name) u8 name:1
662#define SEP_SEMICOLON ;
c96ea64e 663
cfdf1fa2 664struct intel_device_info {
10fce67a 665 u32 display_mmio_offset;
87f1f465 666 u16 device_id;
ac208a8b 667 u8 num_pipes;
d615a166 668 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 669 u8 gen;
ae5702d2 670 u16 gen_mask;
73ae478c 671 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 672 u8 num_rings;
a587f779 673 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
674 /* Register offsets for the various display pipes and transcoders */
675 int pipe_offsets[I915_MAX_TRANSCODERS];
676 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 677 int palette_offsets[I915_MAX_PIPES];
5efb3e28 678 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
679
680 /* Slice/subslice/EU info */
681 u8 slice_total;
682 u8 subslice_total;
683 u8 subslice_per_slice;
684 u8 eu_total;
685 u8 eu_per_subslice;
33e141ed 686 u8 min_eu_in_pool;
b7668791
DL
687 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
688 u8 subslice_7eu[3];
3873218f
JM
689 u8 has_slice_pg:1;
690 u8 has_subslice_pg:1;
691 u8 has_eu_pg:1;
82cf435b
LL
692
693 struct color_luts {
694 u16 degamma_lut_size;
695 u16 gamma_lut_size;
696 } color;
cfdf1fa2
KH
697};
698
a587f779
DL
699#undef DEFINE_FLAG
700#undef SEP_SEMICOLON
701
2bd160a1
CW
702struct intel_display_error_state;
703
704struct drm_i915_error_state {
705 struct kref ref;
706 struct timeval time;
707
708 char error_msg[128];
709 bool simulated;
710 int iommu;
711 u32 reset_count;
712 u32 suspend_count;
713 struct intel_device_info device_info;
714
715 /* Generic register state */
716 u32 eir;
717 u32 pgtbl_er;
718 u32 ier;
719 u32 gtier[4];
720 u32 ccid;
721 u32 derrmr;
722 u32 forcewake;
723 u32 error; /* gen6+ */
724 u32 err_int; /* gen7 */
725 u32 fault_data0; /* gen8, gen9 */
726 u32 fault_data1; /* gen8, gen9 */
727 u32 done_reg;
728 u32 gac_eco;
729 u32 gam_ecochk;
730 u32 gab_ctl;
731 u32 gfx_mode;
732 u32 extra_instdone[I915_NUM_INSTDONE_REG];
733 u64 fence[I915_MAX_NUM_FENCES];
734 struct intel_overlay_error_state *overlay;
735 struct intel_display_error_state *display;
51d545d0 736 struct drm_i915_error_object *semaphore;
2bd160a1
CW
737
738 struct drm_i915_error_engine {
739 int engine_id;
740 /* Software tracked state */
741 bool waiting;
742 int num_waiters;
743 int hangcheck_score;
744 enum intel_engine_hangcheck_action hangcheck_action;
745 struct i915_address_space *vm;
746 int num_requests;
747
748 /* our own tracking of ring head and tail */
749 u32 cpu_ring_head;
750 u32 cpu_ring_tail;
751
752 u32 last_seqno;
753 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
754
755 /* Register state */
756 u32 start;
757 u32 tail;
758 u32 head;
759 u32 ctl;
21a2c58a 760 u32 mode;
2bd160a1
CW
761 u32 hws;
762 u32 ipeir;
763 u32 ipehr;
764 u32 instdone;
765 u32 bbstate;
766 u32 instpm;
767 u32 instps;
768 u32 seqno;
769 u64 bbaddr;
770 u64 acthd;
771 u32 fault_reg;
772 u64 faddr;
773 u32 rc_psmi; /* sleep state */
774 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
775
776 struct drm_i915_error_object {
777 int page_count;
778 u64 gtt_offset;
03382dfb 779 u64 gtt_size;
2bd160a1
CW
780 u32 *pages[0];
781 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
782
783 struct drm_i915_error_object *wa_ctx;
784
785 struct drm_i915_error_request {
786 long jiffies;
c84455b4 787 pid_t pid;
2bd160a1
CW
788 u32 seqno;
789 u32 head;
790 u32 tail;
791 } *requests;
792
793 struct drm_i915_error_waiter {
794 char comm[TASK_COMM_LEN];
795 pid_t pid;
796 u32 seqno;
797 } *waiters;
798
799 struct {
800 u32 gfx_mode;
801 union {
802 u64 pdp[4];
803 u32 pp_dir_base;
804 };
805 } vm_info;
806
807 pid_t pid;
808 char comm[TASK_COMM_LEN];
809 } engine[I915_NUM_ENGINES];
810
811 struct drm_i915_error_buffer {
812 u32 size;
813 u32 name;
814 u32 rseqno[I915_NUM_ENGINES], wseqno;
815 u64 gtt_offset;
816 u32 read_domains;
817 u32 write_domain;
818 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
819 u32 tiling:2;
820 u32 dirty:1;
821 u32 purgeable:1;
822 u32 userptr:1;
823 s32 engine:4;
824 u32 cache_level:3;
825 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
826 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
827 struct i915_address_space *active_vm[I915_NUM_ENGINES];
828};
829
7faf1ab2
DV
830enum i915_cache_level {
831 I915_CACHE_NONE = 0,
350ec881
CW
832 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
833 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
834 caches, eg sampler/render caches, and the
835 large Last-Level-Cache. LLC is coherent with
836 the CPU, but L3 is only visible to the GPU. */
651d794f 837 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
838};
839
e59ec13d
MK
840struct i915_ctx_hang_stats {
841 /* This context had batch pending when hang was declared */
842 unsigned batch_pending;
843
844 /* This context had batch active when hang was declared */
845 unsigned batch_active;
be62acb4
MK
846
847 /* Time when this context was last blamed for a GPU reset */
848 unsigned long guilty_ts;
849
676fa572
CW
850 /* If the contexts causes a second GPU hang within this time,
851 * it is permanently banned from submitting any more work.
852 */
853 unsigned long ban_period_seconds;
854
be62acb4
MK
855 /* This context is banned to submit more work */
856 bool banned;
e59ec13d 857};
40521054
BW
858
859/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 860#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 861
31b7a88d 862/**
e2efd130 863 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
864 * @ref: reference count.
865 * @user_handle: userspace tracking identity for this context.
866 * @remap_slice: l3 row remapping information.
b1b38278
DW
867 * @flags: context specific flags:
868 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
869 * @file_priv: filp associated with this context (NULL for global default
870 * context).
871 * @hang_stats: information about the role of this context in possible GPU
872 * hangs.
7df113e4 873 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
874 * @legacy_hw_ctx: render context backing object and whether it is correctly
875 * initialized (legacy ring submission mechanism only).
876 * @link: link in the global list of contexts.
877 *
878 * Contexts are memory images used by the hardware to store copies of their
879 * internal state.
880 */
e2efd130 881struct i915_gem_context {
dce3271b 882 struct kref ref;
9ea4feec 883 struct drm_i915_private *i915;
40521054 884 struct drm_i915_file_private *file_priv;
ae6c4806 885 struct i915_hw_ppgtt *ppgtt;
c84455b4 886 struct pid *pid;
a33afea5 887
8d59bc6a
CW
888 struct i915_ctx_hang_stats hang_stats;
889
5d1808ec 890 /* Unique identifier for this context, used by the hw for tracking */
8d59bc6a 891 unsigned long flags;
bc3d6744
CW
892#define CONTEXT_NO_ZEROMAP BIT(0)
893#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
5d1808ec 894 unsigned hw_id;
8d59bc6a 895 u32 user_handle;
5d1808ec 896
0cb26a8e
CW
897 u32 ggtt_alignment;
898
9021ad03 899 struct intel_context {
bf3783e5 900 struct i915_vma *state;
7e37f889 901 struct intel_ring *ring;
82352e90 902 uint32_t *lrc_reg_state;
8d59bc6a
CW
903 u64 lrc_desc;
904 int pin_count;
24f1d3cc 905 bool initialised;
666796da 906 } engine[I915_NUM_ENGINES];
bcd794c2 907 u32 ring_size;
c01fc532 908 u32 desc_template;
3c7ba635 909 struct atomic_notifier_head status_notifier;
80a9a8db 910 bool execlists_force_single_submission;
c9e003af 911
a33afea5 912 struct list_head link;
8d59bc6a
CW
913
914 u8 remap_slice;
50e046b6 915 bool closed:1;
40521054
BW
916};
917
a4001f1b
PZ
918enum fb_op_origin {
919 ORIGIN_GTT,
920 ORIGIN_CPU,
921 ORIGIN_CS,
922 ORIGIN_FLIP,
74b4ea1e 923 ORIGIN_DIRTYFB,
a4001f1b
PZ
924};
925
ab34a7e8 926struct intel_fbc {
25ad93fd
PZ
927 /* This is always the inner lock when overlapping with struct_mutex and
928 * it's the outer lock when overlapping with stolen_lock. */
929 struct mutex lock;
5e59f717 930 unsigned threshold;
dbef0f15
PZ
931 unsigned int possible_framebuffer_bits;
932 unsigned int busy_bits;
010cf73d 933 unsigned int visible_pipes_mask;
e35fef21 934 struct intel_crtc *crtc;
5c3fe8b0 935
c4213885 936 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
937 struct drm_mm_node *compressed_llb;
938
da46f936
RV
939 bool false_color;
940
d029bcad 941 bool enabled;
0e631adc 942 bool active;
9adccc60 943
aaf78d27
PZ
944 struct intel_fbc_state_cache {
945 struct {
946 unsigned int mode_flags;
947 uint32_t hsw_bdw_pixel_rate;
948 } crtc;
949
950 struct {
951 unsigned int rotation;
952 int src_w;
953 int src_h;
954 bool visible;
955 } plane;
956
957 struct {
958 u64 ilk_ggtt_offset;
aaf78d27
PZ
959 uint32_t pixel_format;
960 unsigned int stride;
961 int fence_reg;
962 unsigned int tiling_mode;
963 } fb;
964 } state_cache;
965
b183b3f1
PZ
966 struct intel_fbc_reg_params {
967 struct {
968 enum pipe pipe;
969 enum plane plane;
970 unsigned int fence_y_offset;
971 } crtc;
972
973 struct {
974 u64 ggtt_offset;
b183b3f1
PZ
975 uint32_t pixel_format;
976 unsigned int stride;
977 int fence_reg;
978 } fb;
979
980 int cfb_size;
981 } params;
982
5c3fe8b0 983 struct intel_fbc_work {
128d7356 984 bool scheduled;
ca18d51d 985 u32 scheduled_vblank;
128d7356 986 struct work_struct work;
128d7356 987 } work;
5c3fe8b0 988
bf6189c6 989 const char *no_fbc_reason;
b5e50c3f
JB
990};
991
96178eeb
VK
992/**
993 * HIGH_RR is the highest eDP panel refresh rate read from EDID
994 * LOW_RR is the lowest eDP panel refresh rate found from EDID
995 * parsing for same resolution.
996 */
997enum drrs_refresh_rate_type {
998 DRRS_HIGH_RR,
999 DRRS_LOW_RR,
1000 DRRS_MAX_RR, /* RR count */
1001};
1002
1003enum drrs_support_type {
1004 DRRS_NOT_SUPPORTED = 0,
1005 STATIC_DRRS_SUPPORT = 1,
1006 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1007};
1008
2807cf69 1009struct intel_dp;
96178eeb
VK
1010struct i915_drrs {
1011 struct mutex mutex;
1012 struct delayed_work work;
1013 struct intel_dp *dp;
1014 unsigned busy_frontbuffer_bits;
1015 enum drrs_refresh_rate_type refresh_rate_type;
1016 enum drrs_support_type type;
1017};
1018
a031d709 1019struct i915_psr {
f0355c4a 1020 struct mutex lock;
a031d709
RV
1021 bool sink_support;
1022 bool source_ok;
2807cf69 1023 struct intel_dp *enabled;
7c8f8a70
RV
1024 bool active;
1025 struct delayed_work work;
9ca15301 1026 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1027 bool psr2_support;
1028 bool aux_frame_sync;
60e5ffe3 1029 bool link_standby;
3f51e471 1030};
5c3fe8b0 1031
3bad0781 1032enum intel_pch {
f0350830 1033 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1034 PCH_IBX, /* Ibexpeak PCH */
1035 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1036 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1037 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1038 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1039 PCH_NOP,
3bad0781
ZW
1040};
1041
988d6ee8
PZ
1042enum intel_sbi_destination {
1043 SBI_ICLK,
1044 SBI_MPHY,
1045};
1046
b690e96c 1047#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1048#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1049#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1050#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1051#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1052#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1053
8be48d92 1054struct intel_fbdev;
1630fe75 1055struct intel_fbc_work;
38651674 1056
c2b9152f
DV
1057struct intel_gmbus {
1058 struct i2c_adapter adapter;
3e4d44e0 1059#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1060 u32 force_bit;
c2b9152f 1061 u32 reg0;
f0f59a00 1062 i915_reg_t gpio_reg;
c167a6fc 1063 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1064 struct drm_i915_private *dev_priv;
1065};
1066
f4c956ad 1067struct i915_suspend_saved_registers {
e948e994 1068 u32 saveDSPARB;
ba8bbcf6 1069 u32 saveFBC_CONTROL;
1f84e550 1070 u32 saveCACHE_MODE_0;
1f84e550 1071 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1072 u32 saveSWF0[16];
1073 u32 saveSWF1[16];
85fa792b 1074 u32 saveSWF3[3];
4b9de737 1075 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1076 u32 savePCH_PORT_HOTPLUG;
9f49c376 1077 u16 saveGCDGMBUS;
f4c956ad 1078};
c85aa885 1079
ddeea5b0
ID
1080struct vlv_s0ix_state {
1081 /* GAM */
1082 u32 wr_watermark;
1083 u32 gfx_prio_ctrl;
1084 u32 arb_mode;
1085 u32 gfx_pend_tlb0;
1086 u32 gfx_pend_tlb1;
1087 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1088 u32 media_max_req_count;
1089 u32 gfx_max_req_count;
1090 u32 render_hwsp;
1091 u32 ecochk;
1092 u32 bsd_hwsp;
1093 u32 blt_hwsp;
1094 u32 tlb_rd_addr;
1095
1096 /* MBC */
1097 u32 g3dctl;
1098 u32 gsckgctl;
1099 u32 mbctl;
1100
1101 /* GCP */
1102 u32 ucgctl1;
1103 u32 ucgctl3;
1104 u32 rcgctl1;
1105 u32 rcgctl2;
1106 u32 rstctl;
1107 u32 misccpctl;
1108
1109 /* GPM */
1110 u32 gfxpause;
1111 u32 rpdeuhwtc;
1112 u32 rpdeuc;
1113 u32 ecobus;
1114 u32 pwrdwnupctl;
1115 u32 rp_down_timeout;
1116 u32 rp_deucsw;
1117 u32 rcubmabdtmr;
1118 u32 rcedata;
1119 u32 spare2gh;
1120
1121 /* Display 1 CZ domain */
1122 u32 gt_imr;
1123 u32 gt_ier;
1124 u32 pm_imr;
1125 u32 pm_ier;
1126 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1127
1128 /* GT SA CZ domain */
1129 u32 tilectl;
1130 u32 gt_fifoctl;
1131 u32 gtlc_wake_ctrl;
1132 u32 gtlc_survive;
1133 u32 pmwgicz;
1134
1135 /* Display 2 CZ domain */
1136 u32 gu_ctl0;
1137 u32 gu_ctl1;
9c25210f 1138 u32 pcbr;
ddeea5b0
ID
1139 u32 clock_gate_dis2;
1140};
1141
bf225f20
CW
1142struct intel_rps_ei {
1143 u32 cz_clock;
1144 u32 render_c0;
1145 u32 media_c0;
31685c25
D
1146};
1147
c85aa885 1148struct intel_gen6_power_mgmt {
d4d70aa5
ID
1149 /*
1150 * work, interrupts_enabled and pm_iir are protected by
1151 * dev_priv->irq_lock
1152 */
c85aa885 1153 struct work_struct work;
d4d70aa5 1154 bool interrupts_enabled;
c85aa885 1155 u32 pm_iir;
59cdb63d 1156
1800ad25
SAK
1157 u32 pm_intr_keep;
1158
b39fb297
BW
1159 /* Frequencies are stored in potentially platform dependent multiples.
1160 * In other words, *_freq needs to be multiplied by X to be interesting.
1161 * Soft limits are those which are used for the dynamic reclocking done
1162 * by the driver (raise frequencies under heavy loads, and lower for
1163 * lighter loads). Hard limits are those imposed by the hardware.
1164 *
1165 * A distinction is made for overclocking, which is never enabled by
1166 * default, and is considered to be above the hard limit if it's
1167 * possible at all.
1168 */
1169 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1170 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1171 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1172 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1173 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1174 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1175 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1176 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1177 u8 rp1_freq; /* "less than" RP0 power/freqency */
1178 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1179 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1180
8fb55197
CW
1181 u8 up_threshold; /* Current %busy required to uplock */
1182 u8 down_threshold; /* Current %busy required to downclock */
1183
dd75fdc8
CW
1184 int last_adj;
1185 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1186
8d3afd7d
CW
1187 spinlock_t client_lock;
1188 struct list_head clients;
1189 bool client_boost;
1190
c0951f0c 1191 bool enabled;
54b4f68f 1192 struct delayed_work autoenable_work;
1854d5ca 1193 unsigned boosts;
4fc688ce 1194
bf225f20
CW
1195 /* manual wa residency calculations */
1196 struct intel_rps_ei up_ei, down_ei;
1197
4fc688ce
JB
1198 /*
1199 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1200 * Must be taken after struct_mutex if nested. Note that
1201 * this lock may be held for long periods of time when
1202 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1203 */
1204 struct mutex hw_lock;
c85aa885
DV
1205};
1206
1a240d4d
DV
1207/* defined intel_pm.c */
1208extern spinlock_t mchdev_lock;
1209
c85aa885
DV
1210struct intel_ilk_power_mgmt {
1211 u8 cur_delay;
1212 u8 min_delay;
1213 u8 max_delay;
1214 u8 fmax;
1215 u8 fstart;
1216
1217 u64 last_count1;
1218 unsigned long last_time1;
1219 unsigned long chipset_power;
1220 u64 last_count2;
5ed0bdf2 1221 u64 last_time2;
c85aa885
DV
1222 unsigned long gfx_power;
1223 u8 corr;
1224
1225 int c_m;
1226 int r_t;
1227};
1228
c6cb582e
ID
1229struct drm_i915_private;
1230struct i915_power_well;
1231
1232struct i915_power_well_ops {
1233 /*
1234 * Synchronize the well's hw state to match the current sw state, for
1235 * example enable/disable it based on the current refcount. Called
1236 * during driver init and resume time, possibly after first calling
1237 * the enable/disable handlers.
1238 */
1239 void (*sync_hw)(struct drm_i915_private *dev_priv,
1240 struct i915_power_well *power_well);
1241 /*
1242 * Enable the well and resources that depend on it (for example
1243 * interrupts located on the well). Called after the 0->1 refcount
1244 * transition.
1245 */
1246 void (*enable)(struct drm_i915_private *dev_priv,
1247 struct i915_power_well *power_well);
1248 /*
1249 * Disable the well and resources that depend on it. Called after
1250 * the 1->0 refcount transition.
1251 */
1252 void (*disable)(struct drm_i915_private *dev_priv,
1253 struct i915_power_well *power_well);
1254 /* Returns the hw enabled state. */
1255 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1256 struct i915_power_well *power_well);
1257};
1258
a38911a3
WX
1259/* Power well structure for haswell */
1260struct i915_power_well {
c1ca727f 1261 const char *name;
6f3ef5dd 1262 bool always_on;
a38911a3
WX
1263 /* power well enable/disable usage count */
1264 int count;
bfafe93a
ID
1265 /* cached hw enabled state */
1266 bool hw_enabled;
c1ca727f 1267 unsigned long domains;
77961eb9 1268 unsigned long data;
c6cb582e 1269 const struct i915_power_well_ops *ops;
a38911a3
WX
1270};
1271
83c00f55 1272struct i915_power_domains {
baa70707
ID
1273 /*
1274 * Power wells needed for initialization at driver init and suspend
1275 * time are on. They are kept on until after the first modeset.
1276 */
1277 bool init_power_on;
0d116a29 1278 bool initializing;
c1ca727f 1279 int power_well_count;
baa70707 1280
83c00f55 1281 struct mutex lock;
1da51581 1282 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1283 struct i915_power_well *power_wells;
83c00f55
ID
1284};
1285
35a85ac6 1286#define MAX_L3_SLICES 2
a4da4fa4 1287struct intel_l3_parity {
35a85ac6 1288 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1289 struct work_struct error_work;
35a85ac6 1290 int which_slice;
a4da4fa4
DV
1291};
1292
4b5aed62 1293struct i915_gem_mm {
4b5aed62
DV
1294 /** Memory allocator for GTT stolen memory */
1295 struct drm_mm stolen;
92e97d2f
PZ
1296 /** Protects the usage of the GTT stolen memory allocator. This is
1297 * always the inner lock when overlapping with struct_mutex. */
1298 struct mutex stolen_lock;
1299
4b5aed62
DV
1300 /** List of all objects in gtt_space. Used to restore gtt
1301 * mappings on resume */
1302 struct list_head bound_list;
1303 /**
1304 * List of objects which are not bound to the GTT (thus
1305 * are idle and not used by the GPU) but still have
1306 * (presumably uncached) pages still attached.
1307 */
1308 struct list_head unbound_list;
1309
1310 /** Usable portion of the GTT for GEM */
1311 unsigned long stolen_base; /* limited to low memory (32-bit) */
1312
4b5aed62
DV
1313 /** PPGTT used for aliasing the PPGTT with the GTT */
1314 struct i915_hw_ppgtt *aliasing_ppgtt;
1315
2cfcd32a 1316 struct notifier_block oom_notifier;
e87666b5 1317 struct notifier_block vmap_notifier;
ceabbba5 1318 struct shrinker shrinker;
4b5aed62 1319
4b5aed62
DV
1320 /** LRU list of objects with fence regs on them. */
1321 struct list_head fence_list;
1322
4b5aed62
DV
1323 /**
1324 * Are we in a non-interruptible section of code like
1325 * modesetting?
1326 */
1327 bool interruptible;
1328
bdf1e7e3 1329 /* the indicator for dispatch video commands on two BSD rings */
c80ff16e 1330 unsigned int bsd_engine_dispatch_index;
bdf1e7e3 1331
4b5aed62
DV
1332 /** Bit 6 swizzling required for X tiling */
1333 uint32_t bit_6_swizzle_x;
1334 /** Bit 6 swizzling required for Y tiling */
1335 uint32_t bit_6_swizzle_y;
1336
4b5aed62 1337 /* accounting, useful for userland debugging */
c20e8355 1338 spinlock_t object_stat_lock;
4b5aed62
DV
1339 size_t object_memory;
1340 u32 object_count;
1341};
1342
edc3d884 1343struct drm_i915_error_state_buf {
0a4cd7c8 1344 struct drm_i915_private *i915;
edc3d884
MK
1345 unsigned bytes;
1346 unsigned size;
1347 int err;
1348 u8 *buf;
1349 loff_t start;
1350 loff_t pos;
1351};
1352
fc16b48b
MK
1353struct i915_error_state_file_priv {
1354 struct drm_device *dev;
1355 struct drm_i915_error_state *error;
1356};
1357
99584db3
DV
1358struct i915_gpu_error {
1359 /* For hangcheck timer */
1360#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1361#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1362 /* Hang gpu twice in this window and your context gets banned */
1363#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1364
737b1506 1365 struct delayed_work hangcheck_work;
99584db3
DV
1366
1367 /* For reset and error_state handling. */
1368 spinlock_t lock;
1369 /* Protected by the above dev->gpu_error.lock. */
1370 struct drm_i915_error_state *first_error;
094f9a54
CW
1371
1372 unsigned long missed_irq_rings;
1373
1f83fee0 1374 /**
2ac0f450 1375 * State variable controlling the reset flow and count
1f83fee0 1376 *
2ac0f450
MK
1377 * This is a counter which gets incremented when reset is triggered,
1378 * and again when reset has been handled. So odd values (lowest bit set)
1379 * means that reset is in progress and even values that
1380 * (reset_counter >> 1):th reset was successfully completed.
1381 *
1382 * If reset is not completed succesfully, the I915_WEDGE bit is
1383 * set meaning that hardware is terminally sour and there is no
1384 * recovery. All waiters on the reset_queue will be woken when
1385 * that happens.
1386 *
1387 * This counter is used by the wait_seqno code to notice that reset
1388 * event happened and it needs to restart the entire ioctl (since most
1389 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1390 *
1391 * This is important for lock-free wait paths, where no contended lock
1392 * naturally enforces the correct ordering between the bail-out of the
1393 * waiter and the gpu reset work code.
1f83fee0
DV
1394 */
1395 atomic_t reset_counter;
1396
1f83fee0 1397#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1398#define I915_WEDGED (1 << 31)
1f83fee0 1399
1f15b76f
CW
1400 /**
1401 * Waitqueue to signal when a hang is detected. Used to for waiters
1402 * to release the struct_mutex for the reset to procede.
1403 */
1404 wait_queue_head_t wait_queue;
1405
1f83fee0
DV
1406 /**
1407 * Waitqueue to signal when the reset has completed. Used by clients
1408 * that wait for dev_priv->mm.wedged to settle.
1409 */
1410 wait_queue_head_t reset_queue;
33196ded 1411
094f9a54 1412 /* For missed irq/seqno simulation. */
688e6c72 1413 unsigned long test_irq_rings;
99584db3
DV
1414};
1415
b8efb17b
ZR
1416enum modeset_restore {
1417 MODESET_ON_LID_OPEN,
1418 MODESET_DONE,
1419 MODESET_SUSPENDED,
1420};
1421
500ea70d
RV
1422#define DP_AUX_A 0x40
1423#define DP_AUX_B 0x10
1424#define DP_AUX_C 0x20
1425#define DP_AUX_D 0x30
1426
11c1b657
XZ
1427#define DDC_PIN_B 0x05
1428#define DDC_PIN_C 0x04
1429#define DDC_PIN_D 0x06
1430
6acab15a 1431struct ddi_vbt_port_info {
ce4dd49e
DL
1432 /*
1433 * This is an index in the HDMI/DVI DDI buffer translation table.
1434 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1435 * populate this field.
1436 */
1437#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1438 uint8_t hdmi_level_shift;
311a2094
PZ
1439
1440 uint8_t supports_dvi:1;
1441 uint8_t supports_hdmi:1;
1442 uint8_t supports_dp:1;
500ea70d
RV
1443
1444 uint8_t alternate_aux_channel;
11c1b657 1445 uint8_t alternate_ddc_pin;
75067dde
AK
1446
1447 uint8_t dp_boost_level;
1448 uint8_t hdmi_boost_level;
6acab15a
PZ
1449};
1450
bfd7ebda
RV
1451enum psr_lines_to_wait {
1452 PSR_0_LINES_TO_WAIT = 0,
1453 PSR_1_LINE_TO_WAIT,
1454 PSR_4_LINES_TO_WAIT,
1455 PSR_8_LINES_TO_WAIT
83a7280e
PB
1456};
1457
41aa3448
RV
1458struct intel_vbt_data {
1459 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1460 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1461
1462 /* Feature bits */
1463 unsigned int int_tv_support:1;
1464 unsigned int lvds_dither:1;
1465 unsigned int lvds_vbt:1;
1466 unsigned int int_crt_support:1;
1467 unsigned int lvds_use_ssc:1;
1468 unsigned int display_clock_mode:1;
1469 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1470 unsigned int panel_type:4;
41aa3448
RV
1471 int lvds_ssc_freq;
1472 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1473
83a7280e
PB
1474 enum drrs_support_type drrs_type;
1475
6aa23e65
JN
1476 struct {
1477 int rate;
1478 int lanes;
1479 int preemphasis;
1480 int vswing;
06411f08 1481 bool low_vswing;
6aa23e65
JN
1482 bool initialized;
1483 bool support;
1484 int bpp;
1485 struct edp_power_seq pps;
1486 } edp;
41aa3448 1487
bfd7ebda
RV
1488 struct {
1489 bool full_link;
1490 bool require_aux_wakeup;
1491 int idle_frames;
1492 enum psr_lines_to_wait lines_to_wait;
1493 int tp1_wakeup_time;
1494 int tp2_tp3_wakeup_time;
1495 } psr;
1496
f00076d2
JN
1497 struct {
1498 u16 pwm_freq_hz;
39fbc9c8 1499 bool present;
f00076d2 1500 bool active_low_pwm;
1de6068e 1501 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1502 enum intel_backlight_type type;
f00076d2
JN
1503 } backlight;
1504
d17c5443
SK
1505 /* MIPI DSI */
1506 struct {
1507 u16 panel_id;
d3b542fc
SK
1508 struct mipi_config *config;
1509 struct mipi_pps_data *pps;
1510 u8 seq_version;
1511 u32 size;
1512 u8 *data;
8d3ed2f3 1513 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1514 } dsi;
1515
41aa3448
RV
1516 int crt_ddc_pin;
1517
1518 int child_dev_num;
768f69c9 1519 union child_device_config *child_dev;
6acab15a
PZ
1520
1521 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1522 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1523};
1524
77c122bc
VS
1525enum intel_ddb_partitioning {
1526 INTEL_DDB_PART_1_2,
1527 INTEL_DDB_PART_5_6, /* IVB+ */
1528};
1529
1fd527cc
VS
1530struct intel_wm_level {
1531 bool enable;
1532 uint32_t pri_val;
1533 uint32_t spr_val;
1534 uint32_t cur_val;
1535 uint32_t fbc_val;
1536};
1537
820c1980 1538struct ilk_wm_values {
609cedef
VS
1539 uint32_t wm_pipe[3];
1540 uint32_t wm_lp[3];
1541 uint32_t wm_lp_spr[3];
1542 uint32_t wm_linetime[3];
1543 bool enable_fbc_wm;
1544 enum intel_ddb_partitioning partitioning;
1545};
1546
262cd2e1
VS
1547struct vlv_pipe_wm {
1548 uint16_t primary;
1549 uint16_t sprite[2];
1550 uint8_t cursor;
1551};
ae80152d 1552
262cd2e1
VS
1553struct vlv_sr_wm {
1554 uint16_t plane;
1555 uint8_t cursor;
1556};
ae80152d 1557
262cd2e1
VS
1558struct vlv_wm_values {
1559 struct vlv_pipe_wm pipe[3];
1560 struct vlv_sr_wm sr;
0018fda1
VS
1561 struct {
1562 uint8_t cursor;
1563 uint8_t sprite[2];
1564 uint8_t primary;
1565 } ddl[3];
6eb1a681
VS
1566 uint8_t level;
1567 bool cxsr;
0018fda1
VS
1568};
1569
c193924e 1570struct skl_ddb_entry {
16160e3d 1571 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1572};
1573
1574static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1575{
16160e3d 1576 return entry->end - entry->start;
c193924e
DL
1577}
1578
08db6652
DL
1579static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1580 const struct skl_ddb_entry *e2)
1581{
1582 if (e1->start == e2->start && e1->end == e2->end)
1583 return true;
1584
1585 return false;
1586}
1587
c193924e 1588struct skl_ddb_allocation {
34bb56af 1589 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1590 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1591 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1592};
1593
2ac96d2a 1594struct skl_wm_values {
2b4b9f35 1595 unsigned dirty_pipes;
c193924e 1596 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1597 uint32_t wm_linetime[I915_MAX_PIPES];
1598 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1599 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1600};
1601
1602struct skl_wm_level {
1603 bool plane_en[I915_MAX_PLANES];
1604 uint16_t plane_res_b[I915_MAX_PLANES];
1605 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1606};
1607
c67a470b 1608/*
765dab67
PZ
1609 * This struct helps tracking the state needed for runtime PM, which puts the
1610 * device in PCI D3 state. Notice that when this happens, nothing on the
1611 * graphics device works, even register access, so we don't get interrupts nor
1612 * anything else.
c67a470b 1613 *
765dab67
PZ
1614 * Every piece of our code that needs to actually touch the hardware needs to
1615 * either call intel_runtime_pm_get or call intel_display_power_get with the
1616 * appropriate power domain.
a8a8bd54 1617 *
765dab67
PZ
1618 * Our driver uses the autosuspend delay feature, which means we'll only really
1619 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1620 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1621 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1622 *
1623 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1624 * goes back to false exactly before we reenable the IRQs. We use this variable
1625 * to check if someone is trying to enable/disable IRQs while they're supposed
1626 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1627 * case it happens.
c67a470b 1628 *
765dab67 1629 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1630 */
5d584b2e 1631struct i915_runtime_pm {
1f814dac 1632 atomic_t wakeref_count;
2b19efeb 1633 atomic_t atomic_seq;
5d584b2e 1634 bool suspended;
2aeb7d3a 1635 bool irqs_enabled;
c67a470b
PZ
1636};
1637
926321d5
DV
1638enum intel_pipe_crc_source {
1639 INTEL_PIPE_CRC_SOURCE_NONE,
1640 INTEL_PIPE_CRC_SOURCE_PLANE1,
1641 INTEL_PIPE_CRC_SOURCE_PLANE2,
1642 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1643 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1644 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1645 INTEL_PIPE_CRC_SOURCE_TV,
1646 INTEL_PIPE_CRC_SOURCE_DP_B,
1647 INTEL_PIPE_CRC_SOURCE_DP_C,
1648 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1649 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1650 INTEL_PIPE_CRC_SOURCE_MAX,
1651};
1652
8bf1e9f1 1653struct intel_pipe_crc_entry {
ac2300d4 1654 uint32_t frame;
8bf1e9f1
SH
1655 uint32_t crc[5];
1656};
1657
b2c88f5b 1658#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1659struct intel_pipe_crc {
d538bbdf
DL
1660 spinlock_t lock;
1661 bool opened; /* exclusive access to the result file */
e5f75aca 1662 struct intel_pipe_crc_entry *entries;
926321d5 1663 enum intel_pipe_crc_source source;
d538bbdf 1664 int head, tail;
07144428 1665 wait_queue_head_t wq;
8bf1e9f1
SH
1666};
1667
f99d7069 1668struct i915_frontbuffer_tracking {
b5add959 1669 spinlock_t lock;
f99d7069
DV
1670
1671 /*
1672 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1673 * scheduled flips.
1674 */
1675 unsigned busy_bits;
1676 unsigned flip_bits;
1677};
1678
7225342a 1679struct i915_wa_reg {
f0f59a00 1680 i915_reg_t addr;
7225342a
MK
1681 u32 value;
1682 /* bitmask representing WA bits */
1683 u32 mask;
1684};
1685
33136b06
AS
1686/*
1687 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1688 * allowing it for RCS as we don't foresee any requirement of having
1689 * a whitelist for other engines. When it is really required for
1690 * other engines then the limit need to be increased.
1691 */
1692#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1693
1694struct i915_workarounds {
1695 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1696 u32 count;
666796da 1697 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1698};
1699
cf9d2890
YZ
1700struct i915_virtual_gpu {
1701 bool active;
1702};
1703
aa363136
MR
1704/* used in computing the new watermarks state */
1705struct intel_wm_config {
1706 unsigned int num_pipes_active;
1707 bool sprites_enabled;
1708 bool sprites_scaled;
1709};
1710
77fec556 1711struct drm_i915_private {
8f460e2c
CW
1712 struct drm_device drm;
1713
efab6d8d 1714 struct kmem_cache *objects;
e20d2ab7 1715 struct kmem_cache *vmas;
efab6d8d 1716 struct kmem_cache *requests;
f4c956ad 1717
5c969aa7 1718 const struct intel_device_info info;
f4c956ad
DV
1719
1720 int relative_constants_mode;
1721
1722 void __iomem *regs;
1723
907b28c5 1724 struct intel_uncore uncore;
f4c956ad 1725
cf9d2890
YZ
1726 struct i915_virtual_gpu vgpu;
1727
0ad35fed
ZW
1728 struct intel_gvt gvt;
1729
33a732f4
AD
1730 struct intel_guc guc;
1731
eb805623
DV
1732 struct intel_csr csr;
1733
5ea6e5e3 1734 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1735
f4c956ad
DV
1736 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1737 * controller on different i2c buses. */
1738 struct mutex gmbus_mutex;
1739
1740 /**
1741 * Base address of the gmbus and gpio block.
1742 */
1743 uint32_t gpio_mmio_base;
1744
b6fdd0f2
SS
1745 /* MMIO base address for MIPI regs */
1746 uint32_t mipi_mmio_base;
1747
443a389f
VS
1748 uint32_t psr_mmio_base;
1749
44cb734c
ID
1750 uint32_t pps_mmio_base;
1751
28c70f16
DV
1752 wait_queue_head_t gmbus_wait_queue;
1753
f4c956ad 1754 struct pci_dev *bridge_dev;
0ca5fa3a 1755 struct i915_gem_context *kernel_context;
666796da 1756 struct intel_engine_cs engine[I915_NUM_ENGINES];
51d545d0 1757 struct i915_vma *semaphore;
ddf07be7 1758 u32 next_seqno;
f4c956ad 1759
ba8286fa 1760 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1761 struct resource mch_res;
1762
f4c956ad
DV
1763 /* protects the irq masks */
1764 spinlock_t irq_lock;
1765
84c33a64
SG
1766 /* protects the mmio flip data */
1767 spinlock_t mmio_flip_lock;
1768
f8b79e58
ID
1769 bool display_irqs_enabled;
1770
9ee32fea
DV
1771 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1772 struct pm_qos_request pm_qos;
1773
a580516d
VS
1774 /* Sideband mailbox protection */
1775 struct mutex sb_lock;
f4c956ad
DV
1776
1777 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1778 union {
1779 u32 irq_mask;
1780 u32 de_irq_mask[I915_MAX_PIPES];
1781 };
f4c956ad 1782 u32 gt_irq_mask;
605cd25b 1783 u32 pm_irq_mask;
a6706b45 1784 u32 pm_rps_events;
91d181dd 1785 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1786
5fcece80 1787 struct i915_hotplug hotplug;
ab34a7e8 1788 struct intel_fbc fbc;
439d7ac0 1789 struct i915_drrs drrs;
f4c956ad 1790 struct intel_opregion opregion;
41aa3448 1791 struct intel_vbt_data vbt;
f4c956ad 1792
d9ceb816
JB
1793 bool preserve_bios_swizzle;
1794
f4c956ad
DV
1795 /* overlay */
1796 struct intel_overlay *overlay;
f4c956ad 1797
58c68779 1798 /* backlight registers and fields in struct intel_panel */
07f11d49 1799 struct mutex backlight_lock;
31ad8ec6 1800
f4c956ad 1801 /* LVDS info */
f4c956ad
DV
1802 bool no_aux_handshake;
1803
e39b999a
VS
1804 /* protects panel power sequencer state */
1805 struct mutex pps_mutex;
1806
f4c956ad 1807 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1808 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1809
1810 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1811 unsigned int skl_preferred_vco_freq;
1a617b77 1812 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1813 unsigned int max_dotclk_freq;
e7dc33f3 1814 unsigned int rawclk_freq;
6bcda4f0 1815 unsigned int hpll_freq;
bfa7df01 1816 unsigned int czclk_freq;
f4c956ad 1817
63911d72 1818 struct {
709e05c3 1819 unsigned int vco, ref;
63911d72
VS
1820 } cdclk_pll;
1821
645416f5
DV
1822 /**
1823 * wq - Driver workqueue for GEM.
1824 *
1825 * NOTE: Work items scheduled here are not allowed to grab any modeset
1826 * locks, for otherwise the flushing done in the pageflip code will
1827 * result in deadlocks.
1828 */
f4c956ad
DV
1829 struct workqueue_struct *wq;
1830
1831 /* Display functions */
1832 struct drm_i915_display_funcs display;
1833
1834 /* PCH chipset type */
1835 enum intel_pch pch_type;
17a303ec 1836 unsigned short pch_id;
f4c956ad
DV
1837
1838 unsigned long quirks;
1839
b8efb17b
ZR
1840 enum modeset_restore modeset_restore;
1841 struct mutex modeset_restore_lock;
e2c8b870 1842 struct drm_atomic_state *modeset_restore_state;
73974893 1843 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1844
a7bbbd63 1845 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1846 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1847
4b5aed62 1848 struct i915_gem_mm mm;
ad46cb53
CW
1849 DECLARE_HASHTABLE(mm_structs, 7);
1850 struct mutex mm_lock;
8781342d 1851
5d1808ec
CW
1852 /* The hw wants to have a stable context identifier for the lifetime
1853 * of the context (for OA, PASID, faults, etc). This is limited
1854 * in execlists to 21 bits.
1855 */
1856 struct ida context_hw_ida;
1857#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1858
8781342d
DV
1859 /* Kernel Modesetting */
1860
76c4ac04
DL
1861 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1862 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1863 wait_queue_head_t pending_flip_queue;
1864
c4597872
DV
1865#ifdef CONFIG_DEBUG_FS
1866 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1867#endif
1868
565602d7 1869 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1870 int num_shared_dpll;
1871 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1872 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1873
fbf6d879
ML
1874 /*
1875 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1876 * Must be global rather than per dpll, because on some platforms
1877 * plls share registers.
1878 */
1879 struct mutex dpll_lock;
1880
565602d7
ML
1881 unsigned int active_crtcs;
1882 unsigned int min_pixclk[I915_MAX_PIPES];
1883
e4607fcf 1884 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1885
7225342a 1886 struct i915_workarounds workarounds;
888b5995 1887
f99d7069
DV
1888 struct i915_frontbuffer_tracking fb_tracking;
1889
652c393a 1890 u16 orig_clock;
f97108d1 1891
c4804411 1892 bool mchbar_need_disable;
f97108d1 1893
a4da4fa4
DV
1894 struct intel_l3_parity l3_parity;
1895
59124506 1896 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1897 u32 edram_cap;
59124506 1898
c6a828d3 1899 /* gen6+ rps state */
c85aa885 1900 struct intel_gen6_power_mgmt rps;
c6a828d3 1901
20e4d407
DV
1902 /* ilk-only ips/rps state. Everything in here is protected by the global
1903 * mchdev_lock in intel_pm.c */
c85aa885 1904 struct intel_ilk_power_mgmt ips;
b5e50c3f 1905
83c00f55 1906 struct i915_power_domains power_domains;
a38911a3 1907
a031d709 1908 struct i915_psr psr;
3f51e471 1909
99584db3 1910 struct i915_gpu_error gpu_error;
ae681d96 1911
c9cddffc
JB
1912 struct drm_i915_gem_object *vlv_pctx;
1913
0695726e 1914#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1915 /* list of fbdev register on this device */
1916 struct intel_fbdev *fbdev;
82e3b8c1 1917 struct work_struct fbdev_suspend_work;
4520f53a 1918#endif
e953fd7b
CW
1919
1920 struct drm_property *broadcast_rgb_property;
3f43c48d 1921 struct drm_property *force_audio_property;
e3689190 1922
58fddc28 1923 /* hda/i915 audio component */
51e1d83c 1924 struct i915_audio_component *audio_component;
58fddc28 1925 bool audio_component_registered;
4a21ef7d
LY
1926 /**
1927 * av_mutex - mutex for audio/video sync
1928 *
1929 */
1930 struct mutex av_mutex;
58fddc28 1931
254f965c 1932 uint32_t hw_context_size;
a33afea5 1933 struct list_head context_list;
f4c956ad 1934
3e68320e 1935 u32 fdi_rx_config;
68d18ad7 1936
c231775c 1937 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1938 u32 chv_phy_control;
c231775c
VS
1939 /*
1940 * Shadows for CHV DPLL_MD regs to keep the state
1941 * checker somewhat working in the presence hardware
1942 * crappiness (can't read out DPLL_MD for pipes B & C).
1943 */
1944 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1945 u32 bxt_phy_grc;
70722468 1946
842f1c8b 1947 u32 suspend_count;
bc87229f 1948 bool suspended_to_idle;
f4c956ad 1949 struct i915_suspend_saved_registers regfile;
ddeea5b0 1950 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1951
53615a5e
VS
1952 struct {
1953 /*
1954 * Raw watermark latency values:
1955 * in 0.1us units for WM0,
1956 * in 0.5us units for WM1+.
1957 */
1958 /* primary */
1959 uint16_t pri_latency[5];
1960 /* sprite */
1961 uint16_t spr_latency[5];
1962 /* cursor */
1963 uint16_t cur_latency[5];
2af30a5c
PB
1964 /*
1965 * Raw watermark memory latency values
1966 * for SKL for all 8 levels
1967 * in 1us units.
1968 */
1969 uint16_t skl_latency[8];
609cedef 1970
2d41c0b5
PB
1971 /*
1972 * The skl_wm_values structure is a bit too big for stack
1973 * allocation, so we keep the staging struct where we store
1974 * intermediate results here instead.
1975 */
1976 struct skl_wm_values skl_results;
1977
609cedef 1978 /* current hardware state */
2d41c0b5
PB
1979 union {
1980 struct ilk_wm_values hw;
1981 struct skl_wm_values skl_hw;
0018fda1 1982 struct vlv_wm_values vlv;
2d41c0b5 1983 };
58590c14
VS
1984
1985 uint8_t max_level;
ed4a6a7c
MR
1986
1987 /*
1988 * Should be held around atomic WM register writing; also
1989 * protects * intel_crtc->wm.active and
1990 * cstate->wm.need_postvbl_update.
1991 */
1992 struct mutex wm_mutex;
279e99d7
MR
1993
1994 /*
1995 * Set during HW readout of watermarks/DDB. Some platforms
1996 * need to know when we're still using BIOS-provided values
1997 * (which we don't fully trust).
1998 */
1999 bool distrust_bios_wm;
53615a5e
VS
2000 } wm;
2001
8a187455
PZ
2002 struct i915_runtime_pm pm;
2003
a83014d3
OM
2004 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2005 struct {
117897f4 2006 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2007
2008 /**
2009 * Is the GPU currently considered idle, or busy executing
2010 * userspace requests? Whilst idle, we allow runtime power
2011 * management to power down the hardware and display clocks.
2012 * In order to reduce the effect on performance, there
2013 * is a slight delay before we do so.
2014 */
2015 unsigned int active_engines;
2016 bool awake;
2017
2018 /**
2019 * We leave the user IRQ off as much as possible,
2020 * but this means that requests will finish and never
2021 * be retired once the system goes idle. Set a timer to
2022 * fire periodically while the ring is running. When it
2023 * fires, go retire requests.
2024 */
2025 struct delayed_work retire_work;
2026
2027 /**
2028 * When we detect an idle GPU, we want to turn on
2029 * powersaving features. So once we see that there
2030 * are no more requests outstanding and no more
2031 * arrive within a small period of time, we fire
2032 * off the idle_work.
2033 */
2034 struct delayed_work idle_work;
a83014d3
OM
2035 } gt;
2036
3be60de9
VS
2037 /* perform PHY state sanity checks? */
2038 bool chv_phy_assert[2];
2039
0bdf5a05
TI
2040 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2041
bdf1e7e3
DV
2042 /*
2043 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2044 * will be rejected. Instead look for a better place.
2045 */
77fec556 2046};
1da177e4 2047
2c1792a1
CW
2048static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2049{
091387c1 2050 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2051}
2052
888d0d42
ID
2053static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2054{
2055 return to_i915(dev_get_drvdata(dev));
2056}
2057
33a732f4
AD
2058static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2059{
2060 return container_of(guc, struct drm_i915_private, guc);
2061}
2062
b4ac5afc
DG
2063/* Simple iterator over all initialised engines */
2064#define for_each_engine(engine__, dev_priv__) \
2065 for ((engine__) = &(dev_priv__)->engine[0]; \
2066 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2067 (engine__)++) \
2068 for_each_if (intel_engine_initialized(engine__))
b4519513 2069
c3232b18
DG
2070/* Iterator with engine_id */
2071#define for_each_engine_id(engine__, dev_priv__, id__) \
2072 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2073 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2074 (engine__)++) \
2075 for_each_if (((id__) = (engine__)->id, \
2076 intel_engine_initialized(engine__)))
2077
2078/* Iterator over subset of engines selected by mask */
ee4b6faf 2079#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2080 for ((engine__) = &(dev_priv__)->engine[0]; \
2081 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2082 (engine__)++) \
2083 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2084 intel_engine_initialized(engine__))
ee4b6faf 2085
b1d7e4b4
WF
2086enum hdmi_force_audio {
2087 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2088 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2089 HDMI_AUDIO_AUTO, /* trust EDID */
2090 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2091};
2092
190d6cd5 2093#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2094
37e680a1 2095struct drm_i915_gem_object_ops {
de472664
CW
2096 unsigned int flags;
2097#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2098
37e680a1
CW
2099 /* Interface between the GEM object and its backing storage.
2100 * get_pages() is called once prior to the use of the associated set
2101 * of pages before to binding them into the GTT, and put_pages() is
2102 * called after we no longer need them. As we expect there to be
2103 * associated cost with migrating pages between the backing storage
2104 * and making them available for the GPU (e.g. clflush), we may hold
2105 * onto the pages after they are no longer referenced by the GPU
2106 * in case they may be used again shortly (for example migrating the
2107 * pages to a different memory domain within the GTT). put_pages()
2108 * will therefore most likely be called when the object itself is
2109 * being released or under memory pressure (where we attempt to
2110 * reap pages for the shrinker).
2111 */
2112 int (*get_pages)(struct drm_i915_gem_object *);
2113 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2114
5cc9ed4b
CW
2115 int (*dmabuf_export)(struct drm_i915_gem_object *);
2116 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2117};
2118
a071fa00
DV
2119/*
2120 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2121 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2122 * doesn't mean that the hw necessarily already scans it out, but that any
2123 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2124 *
2125 * We have one bit per pipe and per scanout plane type.
2126 */
d1b9d039
SAK
2127#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2128#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2129#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2130 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2131#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2132 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2133#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2134 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2135#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2136 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2137#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2138 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2139
673a394b 2140struct drm_i915_gem_object {
c397b908 2141 struct drm_gem_object base;
673a394b 2142
37e680a1
CW
2143 const struct drm_i915_gem_object_ops *ops;
2144
2f633156
BW
2145 /** List of VMAs backed by this object */
2146 struct list_head vma_list;
2147
c1ad11fc
CW
2148 /** Stolen memory for this object, instead of being backed by shmem. */
2149 struct drm_mm_node *stolen;
35c20a60 2150 struct list_head global_list;
673a394b 2151
b25cb2f8
BW
2152 /** Used in execbuf to temporarily hold a ref */
2153 struct list_head obj_exec_link;
673a394b 2154
8d9d5744 2155 struct list_head batch_pool_link;
493018dc 2156
573adb39 2157 unsigned long flags;
673a394b 2158 /**
65ce3027
CW
2159 * This is set if the object is on the active lists (has pending
2160 * rendering and so a non-zero seqno), and is not set if it i s on
2161 * inactive (ready to be unbound) list.
673a394b 2162 */
573adb39
CW
2163#define I915_BO_ACTIVE_SHIFT 0
2164#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2165#define __I915_BO_ACTIVE(bo) \
2166 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2167
2168 /**
2169 * This is set if the object has been written to since last bound
2170 * to the GTT
2171 */
0206e353 2172 unsigned int dirty:1;
778c3544
DV
2173
2174 /**
2175 * Fence register bits (if any) for this object. Will be set
2176 * as needed when mapped into the GTT.
2177 * Protected by dev->struct_mutex.
778c3544 2178 */
4b9de737 2179 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2180
778c3544
DV
2181 /**
2182 * Advice: are the backing pages purgeable?
2183 */
0206e353 2184 unsigned int madv:2;
778c3544 2185
5d82e3e6
CW
2186 /**
2187 * Whether the tiling parameters for the currently associated fence
2188 * register have changed. Note that for the purposes of tracking
2189 * tiling changes we also treat the unfenced register, the register
2190 * slot that the object occupies whilst it executes a fenced
2191 * command (such as BLT on gen2/3), as a "fence".
2192 */
2193 unsigned int fence_dirty:1;
778c3544 2194
75e9e915
DV
2195 /**
2196 * Is the object at the current location in the gtt mappable and
2197 * fenceable? Used to avoid costly recalculations.
2198 */
0206e353 2199 unsigned int map_and_fenceable:1;
75e9e915 2200
fb7d516a
DV
2201 /**
2202 * Whether the current gtt mapping needs to be mappable (and isn't just
2203 * mappable by accident). Track pin and fault separate for a more
2204 * accurate mappable working set.
2205 */
0206e353 2206 unsigned int fault_mappable:1;
fb7d516a 2207
24f3a8cf
AG
2208 /*
2209 * Is the object to be mapped as read-only to the GPU
2210 * Only honoured if hardware has relevant pte bit
2211 */
2212 unsigned long gt_ro:1;
651d794f 2213 unsigned int cache_level:3;
0f71979a 2214 unsigned int cache_dirty:1;
93dfb40c 2215
faf5bf0a 2216 atomic_t frontbuffer_bits;
a071fa00 2217
9ad36761 2218 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2219 unsigned int tiling_and_stride;
2220#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2221#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2222#define STRIDE_MASK (~TILING_MASK)
9ad36761 2223
aeecc969 2224 unsigned int has_wc_mmap;
15717de2
CW
2225 /** Count of VMA actually bound by this object */
2226 unsigned int bind_count;
8a0c39b1
TU
2227 unsigned int pin_display;
2228
9da3da66 2229 struct sg_table *pages;
a5570178 2230 int pages_pin_count;
ee286370
CW
2231 struct get_page {
2232 struct scatterlist *sg;
2233 int last;
2234 } get_page;
0a798eb9 2235 void *mapping;
9a70cc2a 2236
b4716185
CW
2237 /** Breadcrumb of last rendering to the buffer.
2238 * There can only be one writer, but we allow for multiple readers.
2239 * If there is a writer that necessarily implies that all other
2240 * read requests are complete - but we may only be lazily clearing
2241 * the read requests. A read request is naturally the most recent
2242 * request on a ring, so we may have two different write and read
2243 * requests on one ring where the write request is older than the
2244 * read request. This allows for the CPU to read from an active
2245 * buffer by only waiting for the write to complete.
381f371b
CW
2246 */
2247 struct i915_gem_active last_read[I915_NUM_ENGINES];
2248 struct i915_gem_active last_write;
2249 struct i915_gem_active last_fence;
673a394b 2250
80075d49
DV
2251 /** References from framebuffers, locks out tiling changes. */
2252 unsigned long framebuffer_references;
2253
280b713b 2254 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2255 unsigned long *bit_17;
280b713b 2256
5cc9ed4b 2257 union {
6a2c4232
CW
2258 /** for phy allocated objects */
2259 struct drm_dma_handle *phys_handle;
2260
5cc9ed4b
CW
2261 struct i915_gem_userptr {
2262 uintptr_t ptr;
2263 unsigned read_only :1;
2264 unsigned workers :4;
2265#define I915_GEM_USERPTR_MAX_WORKERS 15
2266
ad46cb53
CW
2267 struct i915_mm_struct *mm;
2268 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2269 struct work_struct *work;
2270 } userptr;
2271 };
2272};
03ac0642
CW
2273
2274static inline struct drm_i915_gem_object *
2275to_intel_bo(struct drm_gem_object *gem)
2276{
2277 /* Assert that to_intel_bo(NULL) == NULL */
2278 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2279
2280 return container_of(gem, struct drm_i915_gem_object, base);
2281}
2282
2283static inline struct drm_i915_gem_object *
2284i915_gem_object_lookup(struct drm_file *file, u32 handle)
2285{
2286 return to_intel_bo(drm_gem_object_lookup(file, handle));
2287}
2288
2289__deprecated
2290extern struct drm_gem_object *
2291drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2292
25dc556a
CW
2293__attribute__((nonnull))
2294static inline struct drm_i915_gem_object *
2295i915_gem_object_get(struct drm_i915_gem_object *obj)
2296{
2297 drm_gem_object_reference(&obj->base);
2298 return obj;
2299}
2300
2301__deprecated
2302extern void drm_gem_object_reference(struct drm_gem_object *);
2303
f8c417cd
CW
2304__attribute__((nonnull))
2305static inline void
2306i915_gem_object_put(struct drm_i915_gem_object *obj)
2307{
2308 drm_gem_object_unreference(&obj->base);
2309}
2310
2311__deprecated
2312extern void drm_gem_object_unreference(struct drm_gem_object *);
2313
34911fd3
CW
2314__attribute__((nonnull))
2315static inline void
2316i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2317{
2318 drm_gem_object_unreference_unlocked(&obj->base);
2319}
2320
2321__deprecated
2322extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2323
b9bcd14a
CW
2324static inline bool
2325i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2326{
2327 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2328}
2329
573adb39
CW
2330static inline unsigned long
2331i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2332{
2333 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2334}
2335
2336static inline bool
2337i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2338{
2339 return i915_gem_object_get_active(obj);
2340}
2341
2342static inline void
2343i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2344{
2345 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2346}
2347
2348static inline void
2349i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2350{
2351 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2352}
2353
2354static inline bool
2355i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2356 int engine)
2357{
2358 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2359}
2360
3e510a8e
CW
2361static inline unsigned int
2362i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2363{
2364 return obj->tiling_and_stride & TILING_MASK;
2365}
2366
2367static inline bool
2368i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2369{
2370 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2371}
2372
2373static inline unsigned int
2374i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2375{
2376 return obj->tiling_and_stride & STRIDE_MASK;
2377}
2378
624192cf
CW
2379static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2380{
2381 i915_gem_object_get(vma->obj);
2382 return vma;
2383}
2384
2385static inline void i915_vma_put(struct i915_vma *vma)
2386{
2387 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2388 i915_gem_object_put(vma->obj);
2389}
2390
85d1225e
DG
2391/*
2392 * Optimised SGL iterator for GEM objects
2393 */
2394static __always_inline struct sgt_iter {
2395 struct scatterlist *sgp;
2396 union {
2397 unsigned long pfn;
2398 dma_addr_t dma;
2399 };
2400 unsigned int curr;
2401 unsigned int max;
2402} __sgt_iter(struct scatterlist *sgl, bool dma) {
2403 struct sgt_iter s = { .sgp = sgl };
2404
2405 if (s.sgp) {
2406 s.max = s.curr = s.sgp->offset;
2407 s.max += s.sgp->length;
2408 if (dma)
2409 s.dma = sg_dma_address(s.sgp);
2410 else
2411 s.pfn = page_to_pfn(sg_page(s.sgp));
2412 }
2413
2414 return s;
2415}
2416
63d15326
DG
2417/**
2418 * __sg_next - return the next scatterlist entry in a list
2419 * @sg: The current sg entry
2420 *
2421 * Description:
2422 * If the entry is the last, return NULL; otherwise, step to the next
2423 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2424 * otherwise just return the pointer to the current element.
2425 **/
2426static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2427{
2428#ifdef CONFIG_DEBUG_SG
2429 BUG_ON(sg->sg_magic != SG_MAGIC);
2430#endif
2431 return sg_is_last(sg) ? NULL :
2432 likely(!sg_is_chain(++sg)) ? sg :
2433 sg_chain_ptr(sg);
2434}
2435
85d1225e
DG
2436/**
2437 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2438 * @__dmap: DMA address (output)
2439 * @__iter: 'struct sgt_iter' (iterator state, internal)
2440 * @__sgt: sg_table to iterate over (input)
2441 */
2442#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2443 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2444 ((__dmap) = (__iter).dma + (__iter).curr); \
2445 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2446 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2447
2448/**
2449 * for_each_sgt_page - iterate over the pages of the given sg_table
2450 * @__pp: page pointer (output)
2451 * @__iter: 'struct sgt_iter' (iterator state, internal)
2452 * @__sgt: sg_table to iterate over (input)
2453 */
2454#define for_each_sgt_page(__pp, __iter, __sgt) \
2455 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2456 ((__pp) = (__iter).pfn == 0 ? NULL : \
2457 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2458 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2459 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2460
351e3db2
BV
2461/*
2462 * A command that requires special handling by the command parser.
2463 */
2464struct drm_i915_cmd_descriptor {
2465 /*
2466 * Flags describing how the command parser processes the command.
2467 *
2468 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2469 * a length mask if not set
2470 * CMD_DESC_SKIP: The command is allowed but does not follow the
2471 * standard length encoding for the opcode range in
2472 * which it falls
2473 * CMD_DESC_REJECT: The command is never allowed
2474 * CMD_DESC_REGISTER: The command should be checked against the
2475 * register whitelist for the appropriate ring
2476 * CMD_DESC_MASTER: The command is allowed if the submitting process
2477 * is the DRM master
2478 */
2479 u32 flags;
2480#define CMD_DESC_FIXED (1<<0)
2481#define CMD_DESC_SKIP (1<<1)
2482#define CMD_DESC_REJECT (1<<2)
2483#define CMD_DESC_REGISTER (1<<3)
2484#define CMD_DESC_BITMASK (1<<4)
2485#define CMD_DESC_MASTER (1<<5)
2486
2487 /*
2488 * The command's unique identification bits and the bitmask to get them.
2489 * This isn't strictly the opcode field as defined in the spec and may
2490 * also include type, subtype, and/or subop fields.
2491 */
2492 struct {
2493 u32 value;
2494 u32 mask;
2495 } cmd;
2496
2497 /*
2498 * The command's length. The command is either fixed length (i.e. does
2499 * not include a length field) or has a length field mask. The flag
2500 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2501 * a length mask. All command entries in a command table must include
2502 * length information.
2503 */
2504 union {
2505 u32 fixed;
2506 u32 mask;
2507 } length;
2508
2509 /*
2510 * Describes where to find a register address in the command to check
2511 * against the ring's register whitelist. Only valid if flags has the
2512 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2513 *
2514 * A non-zero step value implies that the command may access multiple
2515 * registers in sequence (e.g. LRI), in that case step gives the
2516 * distance in dwords between individual offset fields.
351e3db2
BV
2517 */
2518 struct {
2519 u32 offset;
2520 u32 mask;
6a65c5b9 2521 u32 step;
351e3db2
BV
2522 } reg;
2523
2524#define MAX_CMD_DESC_BITMASKS 3
2525 /*
2526 * Describes command checks where a particular dword is masked and
2527 * compared against an expected value. If the command does not match
2528 * the expected value, the parser rejects it. Only valid if flags has
2529 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2530 * are valid.
d4d48035
BV
2531 *
2532 * If the check specifies a non-zero condition_mask then the parser
2533 * only performs the check when the bits specified by condition_mask
2534 * are non-zero.
351e3db2
BV
2535 */
2536 struct {
2537 u32 offset;
2538 u32 mask;
2539 u32 expected;
d4d48035
BV
2540 u32 condition_offset;
2541 u32 condition_mask;
351e3db2
BV
2542 } bits[MAX_CMD_DESC_BITMASKS];
2543};
2544
2545/*
2546 * A table of commands requiring special handling by the command parser.
2547 *
33a051a5
CW
2548 * Each engine has an array of tables. Each table consists of an array of
2549 * command descriptors, which must be sorted with command opcodes in
2550 * ascending order.
351e3db2
BV
2551 */
2552struct drm_i915_cmd_table {
2553 const struct drm_i915_cmd_descriptor *table;
2554 int count;
2555};
2556
dbbe9127 2557/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2558#define __I915__(p) ({ \
2559 struct drm_i915_private *__p; \
2560 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2561 __p = (struct drm_i915_private *)p; \
2562 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2563 __p = to_i915((struct drm_device *)p); \
2564 else \
2565 BUILD_BUG(); \
2566 __p; \
2567})
dbbe9127 2568#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2569#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2570#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2571
e87a005d 2572#define REVID_FOREVER 0xff
091387c1 2573#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2574
2575#define GEN_FOREVER (0)
2576/*
2577 * Returns true if Gen is in inclusive range [Start, End].
2578 *
2579 * Use GEN_FOREVER for unbound start and or end.
2580 */
2581#define IS_GEN(p, s, e) ({ \
2582 unsigned int __s = (s), __e = (e); \
2583 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2584 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2585 if ((__s) != GEN_FOREVER) \
2586 __s = (s) - 1; \
2587 if ((__e) == GEN_FOREVER) \
2588 __e = BITS_PER_LONG - 1; \
2589 else \
2590 __e = (e) - 1; \
2591 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2592})
2593
e87a005d
JN
2594/*
2595 * Return true if revision is in range [since,until] inclusive.
2596 *
2597 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2598 */
2599#define IS_REVID(p, since, until) \
2600 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2601
87f1f465
CW
2602#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2603#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2604#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2605#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2606#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2607#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2608#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2609#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2610#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2611#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2612#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2613#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2614#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2615#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2616#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2617#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2618#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2619#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2620#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2621 INTEL_DEVID(dev) == 0x0152 || \
2622 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2623#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2624#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2625#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2626#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2627#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2628#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2629#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2630#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2631#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2632 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2633#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2634 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2635 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2636 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2637/* ULX machines are also considered ULT. */
2638#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2639 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2640#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2641 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2642#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2643 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2644#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2645 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2646/* ULX machines are also considered ULT. */
87f1f465
CW
2647#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2648 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2649#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2650 INTEL_DEVID(dev) == 0x1913 || \
2651 INTEL_DEVID(dev) == 0x1916 || \
2652 INTEL_DEVID(dev) == 0x1921 || \
2653 INTEL_DEVID(dev) == 0x1926)
2654#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2655 INTEL_DEVID(dev) == 0x1915 || \
2656 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2657#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2658 INTEL_DEVID(dev) == 0x5913 || \
2659 INTEL_DEVID(dev) == 0x5916 || \
2660 INTEL_DEVID(dev) == 0x5921 || \
2661 INTEL_DEVID(dev) == 0x5926)
2662#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2663 INTEL_DEVID(dev) == 0x5915 || \
2664 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2665#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2666 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2667#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2668 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2669
b833d685 2670#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2671
ef712bb4
JN
2672#define SKL_REVID_A0 0x0
2673#define SKL_REVID_B0 0x1
2674#define SKL_REVID_C0 0x2
2675#define SKL_REVID_D0 0x3
2676#define SKL_REVID_E0 0x4
2677#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2678#define SKL_REVID_G0 0x6
2679#define SKL_REVID_H0 0x7
ef712bb4 2680
e87a005d
JN
2681#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2682
ef712bb4 2683#define BXT_REVID_A0 0x0
fffda3f4 2684#define BXT_REVID_A1 0x1
ef712bb4
JN
2685#define BXT_REVID_B0 0x3
2686#define BXT_REVID_C0 0x9
6c74c87f 2687
e87a005d
JN
2688#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2689
c033a37c
MK
2690#define KBL_REVID_A0 0x0
2691#define KBL_REVID_B0 0x1
fe905819
MK
2692#define KBL_REVID_C0 0x2
2693#define KBL_REVID_D0 0x3
2694#define KBL_REVID_E0 0x4
c033a37c
MK
2695
2696#define IS_KBL_REVID(p, since, until) \
2697 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2698
85436696
JB
2699/*
2700 * The genX designation typically refers to the render engine, so render
2701 * capability related checks should use IS_GEN, while display and other checks
2702 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2703 * chips, etc.).
2704 */
af1346a0
TU
2705#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2706#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2707#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2708#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2709#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2710#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2711#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2712#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2713
a19d6ff2
TU
2714#define ENGINE_MASK(id) BIT(id)
2715#define RENDER_RING ENGINE_MASK(RCS)
2716#define BSD_RING ENGINE_MASK(VCS)
2717#define BLT_RING ENGINE_MASK(BCS)
2718#define VEBOX_RING ENGINE_MASK(VECS)
2719#define BSD2_RING ENGINE_MASK(VCS2)
2720#define ALL_ENGINES (~0)
2721
2722#define HAS_ENGINE(dev_priv, id) \
af1346a0 2723 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2724
2725#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2726#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2727#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2728#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2729
63c42e56 2730#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2731#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2732#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2733#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2734 HAS_EDRAM(dev))
cae5852d
ZN
2735#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2736
254f965c 2737#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2738#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2739#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2740#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2741#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2742
05394f39 2743#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2744#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2745
b45305fc
DV
2746/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2747#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2748
2749/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2750#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2751 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2752 IS_SKL_GT3(dev_priv) || \
2753 IS_SKL_GT4(dev_priv))
185c66e5 2754
4e6b788c
DV
2755/*
2756 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2757 * even when in MSI mode. This results in spurious interrupt warnings if the
2758 * legacy irq no. is shared with another device. The kernel then disables that
2759 * interrupt source and so prevents the other device from working properly.
2760 */
2761#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2762#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2763
cae5852d
ZN
2764/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2765 * rows, which changed the alignment requirements and fence programming.
2766 */
2767#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2768 IS_I915GM(dev)))
cae5852d
ZN
2769#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2770#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2771
2772#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2773#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2774#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2775
dbf7786e 2776#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2777
0c9b3715
JN
2778#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2779 INTEL_INFO(dev)->gen >= 9)
2780
dd93be58 2781#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2782#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2783#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2784 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2785 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2786#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2787 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2788 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2789 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2790#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2791#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2792
7b403ffb 2793#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2794
1a3d1898
DG
2795/*
2796 * For now, anything with a GuC requires uCode loading, and then supports
2797 * command submission once loaded. But these are logically independent
2798 * properties, so we have separate macros to test them.
2799 */
6f8be280 2800#define HAS_GUC(dev) (IS_GEN9(dev))
1a3d1898
DG
2801#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2802#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2803
a9ed33ca
AJ
2804#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2805 INTEL_INFO(dev)->gen >= 8)
2806
97d3308a 2807#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2808 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2809 !IS_BROXTON(dev))
97d3308a 2810
33e141ed 2811#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2812
17a303ec
PZ
2813#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2814#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2815#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2816#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2817#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2818#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2819#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2820#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2821#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2822#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2823#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2824#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2825
f2fbc690 2826#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2827#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2828#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2829#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2830#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2831#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2832#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2833#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2834#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2835#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2836
666a4537
WB
2837#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2838 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2839
040d2baa
BW
2840/* DPF == dynamic parity feature */
2841#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2842#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2843
c8735b0c 2844#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2845#define GEN9_FREQ_SCALER 3
c8735b0c 2846
05394f39
CW
2847#include "i915_trace.h"
2848
48f112fe
CW
2849static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2850{
2851#ifdef CONFIG_INTEL_IOMMU
2852 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2853 return true;
2854#endif
2855 return false;
2856}
2857
1751fcf9
ML
2858extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2859extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2860
c033666a
CW
2861int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2862 int enable_ppgtt);
0e4ca100 2863
39df9190
CW
2864bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2865
0673ad47 2866/* i915_drv.c */
d15d7538
ID
2867void __printf(3, 4)
2868__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2869 const char *fmt, ...);
2870
2871#define i915_report_error(dev_priv, fmt, ...) \
2872 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2873
c43b5634 2874#ifdef CONFIG_COMPAT
0d6aa60b
DA
2875extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2876 unsigned long arg);
c43b5634 2877#endif
dc97997a
CW
2878extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2879extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2880extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2881extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2882extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2883extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2884extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2885extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2886extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2887int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2888
77913b39 2889/* intel_hotplug.c */
91d14251
TU
2890void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2891 u32 pin_mask, u32 long_mask);
77913b39
JN
2892void intel_hpd_init(struct drm_i915_private *dev_priv);
2893void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2894void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2895bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2896bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2897void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2898
1da177e4 2899/* i915_irq.c */
26a02b8f
CW
2900static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2901{
2902 unsigned long delay;
2903
2904 if (unlikely(!i915.enable_hangcheck))
2905 return;
2906
2907 /* Don't continually defer the hangcheck so that it is always run at
2908 * least once after work has been scheduled on any ring. Otherwise,
2909 * we will ignore a hung ring if a second ring is kept busy.
2910 */
2911
2912 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2913 queue_delayed_work(system_long_wq,
2914 &dev_priv->gpu_error.hangcheck_work, delay);
2915}
2916
58174462 2917__printf(3, 4)
c033666a
CW
2918void i915_handle_error(struct drm_i915_private *dev_priv,
2919 u32 engine_mask,
58174462 2920 const char *fmt, ...);
1da177e4 2921
b963291c 2922extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2923int intel_irq_install(struct drm_i915_private *dev_priv);
2924void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2925
dc97997a
CW
2926extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2927extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2928 bool restore_forcewake);
dc97997a 2929extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2930extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2931extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2932extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2933extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2934 bool restore);
48c1026a 2935const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2936void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2937 enum forcewake_domains domains);
59bad947 2938void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2939 enum forcewake_domains domains);
a6111f7b
CW
2940/* Like above but the caller must manage the uncore.lock itself.
2941 * Must be used with I915_READ_FW and friends.
2942 */
2943void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2944 enum forcewake_domains domains);
2945void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2946 enum forcewake_domains domains);
3accaf7e
MK
2947u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2948
59bad947 2949void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2950
1758b90e
CW
2951int intel_wait_for_register(struct drm_i915_private *dev_priv,
2952 i915_reg_t reg,
2953 const u32 mask,
2954 const u32 value,
2955 const unsigned long timeout_ms);
2956int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2957 i915_reg_t reg,
2958 const u32 mask,
2959 const u32 value,
2960 const unsigned long timeout_ms);
2961
0ad35fed
ZW
2962static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2963{
2964 return dev_priv->gvt.initialized;
2965}
2966
c033666a 2967static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2968{
c033666a 2969 return dev_priv->vgpu.active;
cf9d2890 2970}
b1f14ad0 2971
7c463586 2972void
50227e1c 2973i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2974 u32 status_mask);
7c463586
KP
2975
2976void
50227e1c 2977i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2978 u32 status_mask);
7c463586 2979
f8b79e58
ID
2980void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2981void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2982void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2983 uint32_t mask,
2984 uint32_t bits);
fbdedaea
VS
2985void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2986 uint32_t interrupt_mask,
2987 uint32_t enabled_irq_mask);
2988static inline void
2989ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2990{
2991 ilk_update_display_irq(dev_priv, bits, bits);
2992}
2993static inline void
2994ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2995{
2996 ilk_update_display_irq(dev_priv, bits, 0);
2997}
013d3752
VS
2998void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2999 enum pipe pipe,
3000 uint32_t interrupt_mask,
3001 uint32_t enabled_irq_mask);
3002static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3003 enum pipe pipe, uint32_t bits)
3004{
3005 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3006}
3007static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3008 enum pipe pipe, uint32_t bits)
3009{
3010 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3011}
47339cd9
DV
3012void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3013 uint32_t interrupt_mask,
3014 uint32_t enabled_irq_mask);
14443261
VS
3015static inline void
3016ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3017{
3018 ibx_display_interrupt_update(dev_priv, bits, bits);
3019}
3020static inline void
3021ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3022{
3023 ibx_display_interrupt_update(dev_priv, bits, 0);
3024}
3025
673a394b 3026/* i915_gem.c */
673a394b
EA
3027int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
3029int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file_priv);
3031int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file_priv);
3033int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
de151cf6
JB
3035int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
673a394b
EA
3037int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
3041int i915_gem_execbuffer(struct drm_device *dev, void *data,
3042 struct drm_file *file_priv);
76446cac
JB
3043int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3044 struct drm_file *file_priv);
673a394b
EA
3045int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3046 struct drm_file *file_priv);
199adf40
BW
3047int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3048 struct drm_file *file);
3049int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file);
673a394b
EA
3051int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3052 struct drm_file *file_priv);
3ef94daa
CW
3053int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
673a394b
EA
3055int i915_gem_set_tiling(struct drm_device *dev, void *data,
3056 struct drm_file *file_priv);
3057int i915_gem_get_tiling(struct drm_device *dev, void *data,
3058 struct drm_file *file_priv);
72778cb2 3059void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3060int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3061 struct drm_file *file);
5a125c3c
EA
3062int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3063 struct drm_file *file_priv);
23ba4fd0
BW
3064int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3065 struct drm_file *file_priv);
d64aa096
ID
3066void i915_gem_load_init(struct drm_device *dev);
3067void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3068void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3069int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3070
42dcedd4
CW
3071void *i915_gem_object_alloc(struct drm_device *dev);
3072void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3073void i915_gem_object_init(struct drm_i915_gem_object *obj,
3074 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3075struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3076 size_t size);
ea70299d
DG
3077struct drm_i915_gem_object *i915_gem_object_create_from_data(
3078 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3079void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3080void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3081
058d88c4 3082struct i915_vma * __must_check
ec7adb6e
JL
3083i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3084 const struct i915_ggtt_view *view,
91b2db6f 3085 u64 size,
2ffffd0f
CW
3086 u64 alignment,
3087 u64 flags);
fe14d5f4
TU
3088
3089int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3090 u32 flags);
d0710abb 3091void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3092int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3093void i915_vma_close(struct i915_vma *vma);
3094void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3095
3096int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3097int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3098void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3099void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3100
4c914c0c
BV
3101int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3102 int *needs_clflush);
3103
37e680a1 3104int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3105
3106static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3107{
ee286370
CW
3108 return sg->length >> PAGE_SHIFT;
3109}
67d5a50c 3110
033908ae
DG
3111struct page *
3112i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3113
341be1cd
CW
3114static inline dma_addr_t
3115i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3116{
3117 if (n < obj->get_page.last) {
3118 obj->get_page.sg = obj->pages->sgl;
3119 obj->get_page.last = 0;
3120 }
3121
3122 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3123 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3124 if (unlikely(sg_is_chain(obj->get_page.sg)))
3125 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3126 }
3127
3128 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3129}
3130
ee286370
CW
3131static inline struct page *
3132i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3133{
ee286370
CW
3134 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3135 return NULL;
67d5a50c 3136
ee286370
CW
3137 if (n < obj->get_page.last) {
3138 obj->get_page.sg = obj->pages->sgl;
3139 obj->get_page.last = 0;
3140 }
67d5a50c 3141
ee286370
CW
3142 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3143 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3144 if (unlikely(sg_is_chain(obj->get_page.sg)))
3145 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3146 }
67d5a50c 3147
ee286370 3148 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3149}
ee286370 3150
a5570178
CW
3151static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3152{
3153 BUG_ON(obj->pages == NULL);
3154 obj->pages_pin_count++;
3155}
0a798eb9 3156
a5570178
CW
3157static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3158{
3159 BUG_ON(obj->pages_pin_count == 0);
3160 obj->pages_pin_count--;
3161}
3162
d31d7cb1
CW
3163enum i915_map_type {
3164 I915_MAP_WB = 0,
3165 I915_MAP_WC,
3166};
3167
0a798eb9
CW
3168/**
3169 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3170 * @obj - the object to map into kernel address space
d31d7cb1 3171 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3172 *
3173 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3174 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3175 * the kernel address space. Based on the @type of mapping, the PTE will be
3176 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3177 *
8305216f
DG
3178 * The caller must hold the struct_mutex, and is responsible for calling
3179 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3180 *
8305216f
DG
3181 * Returns the pointer through which to access the mapped object, or an
3182 * ERR_PTR() on error.
0a798eb9 3183 */
d31d7cb1
CW
3184void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3185 enum i915_map_type type);
0a798eb9
CW
3186
3187/**
3188 * i915_gem_object_unpin_map - releases an earlier mapping
3189 * @obj - the object to unmap
3190 *
3191 * After pinning the object and mapping its pages, once you are finished
3192 * with your access, call i915_gem_object_unpin_map() to release the pin
3193 * upon the mapping. Once the pin count reaches zero, that mapping may be
3194 * removed.
3195 *
3196 * The caller must hold the struct_mutex.
3197 */
3198static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3199{
3200 lockdep_assert_held(&obj->base.dev->struct_mutex);
3201 i915_gem_object_unpin_pages(obj);
3202}
3203
54cf91dc 3204int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3205int i915_gem_object_sync(struct drm_i915_gem_object *obj,
8e637178 3206 struct drm_i915_gem_request *to);
e2d05a8b 3207void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3208 struct drm_i915_gem_request *req,
3209 unsigned int flags);
ff72145b
DA
3210int i915_gem_dumb_create(struct drm_file *file_priv,
3211 struct drm_device *dev,
3212 struct drm_mode_create_dumb *args);
da6b51d0
DA
3213int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3214 uint32_t handle, uint64_t *offset);
85d1225e
DG
3215
3216void i915_gem_track_fb(struct drm_i915_gem_object *old,
3217 struct drm_i915_gem_object *new,
3218 unsigned frontbuffer_bits);
3219
fca26bb4 3220int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3221
8d9fc7fd 3222struct drm_i915_gem_request *
0bc40be8 3223i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3224
67d97da3 3225void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3226
c19ae989
CW
3227static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3228{
3229 return atomic_read(&error->reset_counter);
3230}
3231
3232static inline bool __i915_reset_in_progress(u32 reset)
3233{
3234 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3235}
3236
3237static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3238{
3239 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3240}
3241
3242static inline bool __i915_terminally_wedged(u32 reset)
3243{
3244 return unlikely(reset & I915_WEDGED);
3245}
3246
1f83fee0
DV
3247static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3248{
c19ae989
CW
3249 return __i915_reset_in_progress(i915_reset_counter(error));
3250}
3251
3252static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3253{
3254 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3255}
3256
3257static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3258{
c19ae989 3259 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3260}
3261
3262static inline u32 i915_reset_count(struct i915_gpu_error *error)
3263{
c19ae989 3264 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3265}
a71d8d94 3266
069efc1d 3267void i915_gem_reset(struct drm_device *dev);
000433b6 3268bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3269int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3270int __must_check i915_gem_init_hw(struct drm_device *dev);
3271void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3272void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8
CW
3273int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3274 bool interruptible);
45c5f202 3275int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3276void i915_gem_resume(struct drm_device *dev);
de151cf6 3277int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3278int __must_check
2e2f351d
CW
3279i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3280 bool readonly);
3281int __must_check
2021746e
CW
3282i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3283 bool write);
3284int __must_check
dabdfe02 3285i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3286struct i915_vma * __must_check
2da3b9b9
CW
3287i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3288 u32 alignment,
e6617330 3289 const struct i915_ggtt_view *view);
058d88c4 3290void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3291int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3292 int align);
b29c19b6 3293int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3294void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3295
a9f1481f
CW
3296u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3297 int tiling_mode);
3298u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3299 int tiling_mode, bool fenced);
467cffba 3300
e4ffd173
CW
3301int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3302 enum i915_cache_level cache_level);
3303
1286ff73
DV
3304struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3305 struct dma_buf *dma_buf);
3306
3307struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3308 struct drm_gem_object *gem_obj, int flags);
3309
fe14d5f4 3310struct i915_vma *
ec7adb6e 3311i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3312 struct i915_address_space *vm,
3313 const struct i915_ggtt_view *view);
fe14d5f4 3314
accfef2e
BW
3315struct i915_vma *
3316i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3317 struct i915_address_space *vm,
3318 const struct i915_ggtt_view *view);
5c2abbea 3319
841cd773
DV
3320static inline struct i915_hw_ppgtt *
3321i915_vm_to_ppgtt(struct i915_address_space *vm)
3322{
841cd773
DV
3323 return container_of(vm, struct i915_hw_ppgtt, base);
3324}
3325
058d88c4
CW
3326static inline struct i915_vma *
3327i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3328 const struct i915_ggtt_view *view)
a70a3148 3329{
058d88c4 3330 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3331}
3332
058d88c4
CW
3333static inline unsigned long
3334i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3335 const struct i915_ggtt_view *view)
e6617330 3336{
bde13ebd 3337 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3338}
b287110e 3339
41a36b73
DV
3340/* i915_gem_fence.c */
3341int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3342int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3343
3344bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3345void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3346
3347void i915_gem_restore_fences(struct drm_device *dev);
3348
7f96ecaf
DV
3349void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3350void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3351void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3352
254f965c 3353/* i915_gem_context.c */
8245be31 3354int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3355void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3356void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3357void i915_gem_context_reset(struct drm_device *dev);
e422b888 3358int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3359void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3360int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3361int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3362void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3363struct drm_i915_gem_object *
3364i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3365struct i915_gem_context *
3366i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3367
3368static inline struct i915_gem_context *
3369i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3370{
3371 struct i915_gem_context *ctx;
3372
091387c1 3373 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3374
3375 ctx = idr_find(&file_priv->context_idr, id);
3376 if (!ctx)
3377 return ERR_PTR(-ENOENT);
3378
3379 return ctx;
3380}
3381
9a6feaf0
CW
3382static inline struct i915_gem_context *
3383i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3384{
691e6415 3385 kref_get(&ctx->ref);
9a6feaf0 3386 return ctx;
dce3271b
MK
3387}
3388
9a6feaf0 3389static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3390{
091387c1 3391 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3392 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3393}
3394
e2efd130 3395static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3396{
821d66dd 3397 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3398}
3399
84624813
BW
3400int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3401 struct drm_file *file);
3402int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3403 struct drm_file *file);
c9dc0f35
CW
3404int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3405 struct drm_file *file_priv);
3406int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3407 struct drm_file *file_priv);
d538704b
CW
3408int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3409 struct drm_file *file);
1286ff73 3410
679845ed 3411/* i915_gem_evict.c */
e522ac23 3412int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3413 u64 min_size, u64 alignment,
679845ed 3414 unsigned cache_level,
2ffffd0f 3415 u64 start, u64 end,
1ec9e26d 3416 unsigned flags);
506a8e87 3417int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3418int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3419
0260c420 3420/* belongs in i915_gem_gtt.h */
c033666a 3421static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3422{
600f4368 3423 wmb();
c033666a 3424 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3425 intel_gtt_chipset_flush();
3426}
246cbfb5 3427
9797fbfb 3428/* i915_gem_stolen.c */
d713fd49
PZ
3429int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3430 struct drm_mm_node *node, u64 size,
3431 unsigned alignment);
a9da512b
PZ
3432int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3433 struct drm_mm_node *node, u64 size,
3434 unsigned alignment, u64 start,
3435 u64 end);
d713fd49
PZ
3436void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3437 struct drm_mm_node *node);
9797fbfb
CW
3438int i915_gem_init_stolen(struct drm_device *dev);
3439void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3440struct drm_i915_gem_object *
3441i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3442struct drm_i915_gem_object *
3443i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3444 u32 stolen_offset,
3445 u32 gtt_offset,
3446 u32 size);
9797fbfb 3447
be6a0376
DV
3448/* i915_gem_shrinker.c */
3449unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3450 unsigned long target,
be6a0376
DV
3451 unsigned flags);
3452#define I915_SHRINK_PURGEABLE 0x1
3453#define I915_SHRINK_UNBOUND 0x2
3454#define I915_SHRINK_BOUND 0x4
5763ff04 3455#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3456#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3457unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3458void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3459void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3460
3461
673a394b 3462/* i915_gem_tiling.c */
2c1792a1 3463static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3464{
091387c1 3465 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3466
3467 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3468 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3469}
3470
2017263e 3471/* i915_debugfs.c */
f8c168fa 3472#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3473int i915_debugfs_register(struct drm_i915_private *dev_priv);
3474void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3475int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3476void intel_display_crc_init(struct drm_device *dev);
3477#else
8d35acba
CW
3478static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3479static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3480static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3481{ return 0; }
f8c168fa 3482static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3483#endif
84734a04
MK
3484
3485/* i915_gpu_error.c */
edc3d884
MK
3486__printf(2, 3)
3487void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3488int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3489 const struct i915_error_state_file_priv *error);
4dc955f7 3490int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3491 struct drm_i915_private *i915,
4dc955f7
MK
3492 size_t count, loff_t pos);
3493static inline void i915_error_state_buf_release(
3494 struct drm_i915_error_state_buf *eb)
3495{
3496 kfree(eb->buf);
3497}
c033666a
CW
3498void i915_capture_error_state(struct drm_i915_private *dev_priv,
3499 u32 engine_mask,
58174462 3500 const char *error_msg);
84734a04
MK
3501void i915_error_state_get(struct drm_device *dev,
3502 struct i915_error_state_file_priv *error_priv);
3503void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3504void i915_destroy_error_state(struct drm_device *dev);
3505
c033666a 3506void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3507const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3508
351e3db2 3509/* i915_cmd_parser.c */
1ca3712c 3510int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
33a051a5
CW
3511int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3512void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3513bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3514int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3515 struct drm_i915_gem_object *batch_obj,
3516 struct drm_i915_gem_object *shadow_batch_obj,
3517 u32 batch_start_offset,
3518 u32 batch_len,
3519 bool is_master);
351e3db2 3520
317c35d1
JB
3521/* i915_suspend.c */
3522extern int i915_save_state(struct drm_device *dev);
3523extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3524
0136db58
BW
3525/* i915_sysfs.c */
3526void i915_setup_sysfs(struct drm_device *dev_priv);
3527void i915_teardown_sysfs(struct drm_device *dev_priv);
3528
f899fc64
CW
3529/* intel_i2c.c */
3530extern int intel_setup_gmbus(struct drm_device *dev);
3531extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3532extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3533 unsigned int pin);
3bd7d909 3534
0184df46
JN
3535extern struct i2c_adapter *
3536intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3537extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3538extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3539static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3540{
3541 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3542}
f899fc64
CW
3543extern void intel_i2c_reset(struct drm_device *dev);
3544
8b8e1a89 3545/* intel_bios.c */
98f3a1dc 3546int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3547bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3548bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3549bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3550bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3551bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3552bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3553bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3554bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3555 enum port port);
8b8e1a89 3556
3b617967 3557/* intel_opregion.c */
44834a67 3558#ifdef CONFIG_ACPI
6f9f4b7a 3559extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3560extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3561extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3562extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3563extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3564 bool enable);
6f9f4b7a 3565extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3566 pci_power_t state);
6f9f4b7a 3567extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3568#else
6f9f4b7a 3569static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3570static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3571static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3572static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3573{
3574}
9c4b0a68
JN
3575static inline int
3576intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3577{
3578 return 0;
3579}
ecbc5cf3 3580static inline int
6f9f4b7a 3581intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3582{
3583 return 0;
3584}
6f9f4b7a 3585static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3586{
3587 return -ENODEV;
3588}
65e082c9 3589#endif
8ee1c3db 3590
723bfd70
JB
3591/* intel_acpi.c */
3592#ifdef CONFIG_ACPI
3593extern void intel_register_dsm_handler(void);
3594extern void intel_unregister_dsm_handler(void);
3595#else
3596static inline void intel_register_dsm_handler(void) { return; }
3597static inline void intel_unregister_dsm_handler(void) { return; }
3598#endif /* CONFIG_ACPI */
3599
94b4f3ba
CW
3600/* intel_device_info.c */
3601static inline struct intel_device_info *
3602mkwrite_device_info(struct drm_i915_private *dev_priv)
3603{
3604 return (struct intel_device_info *)&dev_priv->info;
3605}
3606
3607void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3608void intel_device_info_dump(struct drm_i915_private *dev_priv);
3609
79e53945 3610/* modesetting */
f817586c 3611extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3612extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3613extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3614extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3615extern int intel_connector_register(struct drm_connector *);
c191eca1 3616extern void intel_connector_unregister(struct drm_connector *);
28d52043 3617extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3618extern void intel_display_resume(struct drm_device *dev);
44cec740 3619extern void i915_redisable_vga(struct drm_device *dev);
04098753 3620extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3621extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3622extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3623extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3624extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3625 bool enable);
3bad0781 3626
c0c7babc
BW
3627int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3628 struct drm_file *file);
575155a9 3629
6ef3d427 3630/* overlay */
c033666a
CW
3631extern struct intel_overlay_error_state *
3632intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3633extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3634 struct intel_overlay_error_state *error);
c4a1d9e4 3635
c033666a
CW
3636extern struct intel_display_error_state *
3637intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3638extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3639 struct drm_device *dev,
3640 struct intel_display_error_state *error);
6ef3d427 3641
151a49d0
TR
3642int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3643int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3644
3645/* intel_sideband.c */
707b6e3d
D
3646u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3647void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3648u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3649u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3650void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3651u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3652void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3653u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3654void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3655u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3656void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3657u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3658void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3659u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3660 enum intel_sbi_destination destination);
3661void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3662 enum intel_sbi_destination destination);
e9fe51c6
SK
3663u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3664void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3665
b7fa22d8
ACO
3666/* intel_dpio_phy.c */
3667void chv_set_phy_signal_level(struct intel_encoder *encoder,
3668 u32 deemph_reg_value, u32 margin_reg_value,
3669 bool uniq_trans_scale);
844b2f9a
ACO
3670void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3671 bool reset);
419b1b7a 3672void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3673void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3674void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3675void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3676
53d98725
ACO
3677void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3678 u32 demph_reg_value, u32 preemph_reg_value,
3679 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3680void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3681void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3682void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3683
616bc820
VS
3684int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3685int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3686
0b274481
BW
3687#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3688#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3689
3690#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3691#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3692#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3693#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3694
3695#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3696#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3697#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3698#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3699
698b3135
CW
3700/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3701 * will be implemented using 2 32-bit writes in an arbitrary order with
3702 * an arbitrary delay between them. This can cause the hardware to
3703 * act upon the intermediate value, possibly leading to corruption and
3704 * machine death. You have been warned.
3705 */
0b274481
BW
3706#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3707#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3708
50877445 3709#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3710 u32 upper, lower, old_upper, loop = 0; \
3711 upper = I915_READ(upper_reg); \
ee0a227b 3712 do { \
acd29f7b 3713 old_upper = upper; \
ee0a227b 3714 lower = I915_READ(lower_reg); \
acd29f7b
CW
3715 upper = I915_READ(upper_reg); \
3716 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3717 (u64)upper << 32 | lower; })
50877445 3718
cae5852d
ZN
3719#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3720#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3721
75aa3f63
VS
3722#define __raw_read(x, s) \
3723static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3724 i915_reg_t reg) \
75aa3f63 3725{ \
f0f59a00 3726 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3727}
3728
3729#define __raw_write(x, s) \
3730static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3731 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3732{ \
f0f59a00 3733 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3734}
3735__raw_read(8, b)
3736__raw_read(16, w)
3737__raw_read(32, l)
3738__raw_read(64, q)
3739
3740__raw_write(8, b)
3741__raw_write(16, w)
3742__raw_write(32, l)
3743__raw_write(64, q)
3744
3745#undef __raw_read
3746#undef __raw_write
3747
a6111f7b
CW
3748/* These are untraced mmio-accessors that are only valid to be used inside
3749 * criticial sections inside IRQ handlers where forcewake is explicitly
3750 * controlled.
3751 * Think twice, and think again, before using these.
3752 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3753 * intel_uncore_forcewake_irqunlock().
3754 */
75aa3f63
VS
3755#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3756#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3757#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3758#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3759
55bc60db
VS
3760/* "Broadcast RGB" property */
3761#define INTEL_BROADCAST_RGB_AUTO 0
3762#define INTEL_BROADCAST_RGB_FULL 1
3763#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3764
f0f59a00 3765static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3766{
666a4537 3767 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3768 return VLV_VGACNTRL;
92e23b99
SJ
3769 else if (INTEL_INFO(dev)->gen >= 5)
3770 return CPU_VGACNTRL;
766aa1c4
VS
3771 else
3772 return VGACNTRL;
3773}
3774
df97729f
ID
3775static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3776{
3777 unsigned long j = msecs_to_jiffies(m);
3778
3779 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3780}
3781
7bd0e226
DV
3782static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3783{
3784 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3785}
3786
df97729f
ID
3787static inline unsigned long
3788timespec_to_jiffies_timeout(const struct timespec *value)
3789{
3790 unsigned long j = timespec_to_jiffies(value);
3791
3792 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3793}
3794
dce56b3c
PZ
3795/*
3796 * If you need to wait X milliseconds between events A and B, but event B
3797 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3798 * when event A happened, then just before event B you call this function and
3799 * pass the timestamp as the first argument, and X as the second argument.
3800 */
3801static inline void
3802wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3803{
ec5e0cfb 3804 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3805
3806 /*
3807 * Don't re-read the value of "jiffies" every time since it may change
3808 * behind our back and break the math.
3809 */
3810 tmp_jiffies = jiffies;
3811 target_jiffies = timestamp_jiffies +
3812 msecs_to_jiffies_timeout(to_wait_ms);
3813
3814 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3815 remaining_jiffies = target_jiffies - tmp_jiffies;
3816 while (remaining_jiffies)
3817 remaining_jiffies =
3818 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3819 }
3820}
688e6c72
CW
3821static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3822{
f69a02c9
CW
3823 struct intel_engine_cs *engine = req->engine;
3824
7ec2c73b
CW
3825 /* Before we do the heavier coherent read of the seqno,
3826 * check the value (hopefully) in the CPU cacheline.
3827 */
3828 if (i915_gem_request_completed(req))
3829 return true;
3830
688e6c72
CW
3831 /* Ensure our read of the seqno is coherent so that we
3832 * do not "miss an interrupt" (i.e. if this is the last
3833 * request and the seqno write from the GPU is not visible
3834 * by the time the interrupt fires, we will see that the
3835 * request is incomplete and go back to sleep awaiting
3836 * another interrupt that will never come.)
3837 *
3838 * Strictly, we only need to do this once after an interrupt,
3839 * but it is easier and safer to do it every time the waiter
3840 * is woken.
3841 */
3d5564e9 3842 if (engine->irq_seqno_barrier &&
dbd6ef29 3843 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3844 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3845 struct task_struct *tsk;
3846
3d5564e9
CW
3847 /* The ordering of irq_posted versus applying the barrier
3848 * is crucial. The clearing of the current irq_posted must
3849 * be visible before we perform the barrier operation,
3850 * such that if a subsequent interrupt arrives, irq_posted
3851 * is reasserted and our task rewoken (which causes us to
3852 * do another __i915_request_irq_complete() immediately
3853 * and reapply the barrier). Conversely, if the clear
3854 * occurs after the barrier, then an interrupt that arrived
3855 * whilst we waited on the barrier would not trigger a
3856 * barrier on the next pass, and the read may not see the
3857 * seqno update.
3858 */
f69a02c9 3859 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3860
3861 /* If we consume the irq, but we are no longer the bottom-half,
3862 * the real bottom-half may not have serialised their own
3863 * seqno check with the irq-barrier (i.e. may have inspected
3864 * the seqno before we believe it coherent since they see
3865 * irq_posted == false but we are still running).
3866 */
3867 rcu_read_lock();
dbd6ef29 3868 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3869 if (tsk && tsk != current)
3870 /* Note that if the bottom-half is changed as we
3871 * are sending the wake-up, the new bottom-half will
3872 * be woken by whomever made the change. We only have
3873 * to worry about when we steal the irq-posted for
3874 * ourself.
3875 */
3876 wake_up_process(tsk);
3877 rcu_read_unlock();
3878
7ec2c73b
CW
3879 if (i915_gem_request_completed(req))
3880 return true;
3881 }
688e6c72
CW
3882
3883 /* We need to check whether any gpu reset happened in between
3884 * the request being submitted and now. If a reset has occurred,
3885 * the seqno will have been advance past ours and our request
3886 * is complete. If we are in the process of handling a reset,
3887 * the request is effectively complete as the rendering will
3888 * be discarded, but we need to return in order to drop the
3889 * struct_mutex.
3890 */
3891 if (i915_reset_in_progress(&req->i915->gpu_error))
3892 return true;
3893
3894 return false;
3895}
3896
0b1de5d5
CW
3897void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3898bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3899
4b30cb23
CW
3900#define ptr_mask_bits(ptr) ({ \
3901 unsigned long __v = (unsigned long)(ptr); \
3902 (typeof(ptr))(__v & PAGE_MASK); \
3903})
3904
d31d7cb1
CW
3905#define ptr_unpack_bits(ptr, bits) ({ \
3906 unsigned long __v = (unsigned long)(ptr); \
3907 (bits) = __v & ~PAGE_MASK; \
3908 (typeof(ptr))(__v & PAGE_MASK); \
3909})
3910
3911#define ptr_pack_bits(ptr, bits) \
3912 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3913
78ef2d9a
CW
3914#define fetch_and_zero(ptr) ({ \
3915 typeof(*ptr) __T = *(ptr); \
3916 *(ptr) = (typeof(*ptr))0; \
3917 __T; \
3918})
3919
1da177e4 3920#endif